blob: 2a3c736eef5f8269336355562050d038d3843dce [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbach9b087852011-12-19 23:51:07 +000042def nImmVMOVI32NegAsmOperand : AsmOperandClass { let Name = "NEONi32vmovNeg"; }
43def nImmVMOVI32Neg : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmVMOVI32NegAsmOperand;
46}
Evan Chengeaa192a2011-11-15 02:12:34 +000047def nImmVMOVF32 : Operand<i32> {
48 let PrintMethod = "printFPImmOperand";
49 let ParserMatchClass = FPImmOperand;
50}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000051def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
52def nImmSplatI64 : Operand<i32> {
53 let PrintMethod = "printNEONModImmOperand";
54 let ParserMatchClass = nImmSplatI64AsmOperand;
55}
Jim Grosbach0e387b22011-10-17 22:26:03 +000056
Jim Grosbach460a9052011-10-07 23:56:00 +000057def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
58def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
59def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
60def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
61 return ((uint64_t)Imm) < 8;
62}]> {
63 let ParserMatchClass = VectorIndex8Operand;
64 let PrintMethod = "printVectorIndex";
65 let MIOperandInfo = (ops i32imm);
66}
67def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
68 return ((uint64_t)Imm) < 4;
69}]> {
70 let ParserMatchClass = VectorIndex16Operand;
71 let PrintMethod = "printVectorIndex";
72 let MIOperandInfo = (ops i32imm);
73}
74def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
75 return ((uint64_t)Imm) < 2;
76}]> {
77 let ParserMatchClass = VectorIndex32Operand;
78 let PrintMethod = "printVectorIndex";
79 let MIOperandInfo = (ops i32imm);
80}
81
Jim Grosbachbd1cff52011-11-29 23:33:40 +000082// Register list of one D register.
Jim Grosbach862019c2011-10-18 23:02:30 +000083def VecListOneDAsmOperand : AsmOperandClass {
84 let Name = "VecListOneD";
85 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000086 let RenderMethod = "addVecListOperands";
Jim Grosbach862019c2011-10-18 23:02:30 +000087}
88def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
89 let ParserMatchClass = VecListOneDAsmOperand;
90}
Jim Grosbach280dfad2011-10-21 18:54:25 +000091// Register list of two sequential D registers.
92def VecListTwoDAsmOperand : AsmOperandClass {
93 let Name = "VecListTwoD";
94 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000095 let RenderMethod = "addVecListOperands";
Jim Grosbach280dfad2011-10-21 18:54:25 +000096}
97def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
98 let ParserMatchClass = VecListTwoDAsmOperand;
99}
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000100// Register list of three sequential D registers.
101def VecListThreeDAsmOperand : AsmOperandClass {
102 let Name = "VecListThreeD";
103 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000104 let RenderMethod = "addVecListOperands";
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000105}
106def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
107 let ParserMatchClass = VecListThreeDAsmOperand;
108}
Jim Grosbachb6310312011-10-21 20:35:01 +0000109// Register list of four sequential D registers.
110def VecListFourDAsmOperand : AsmOperandClass {
111 let Name = "VecListFourD";
112 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000113 let RenderMethod = "addVecListOperands";
Jim Grosbachb6310312011-10-21 20:35:01 +0000114}
115def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
116 let ParserMatchClass = VecListFourDAsmOperand;
117}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000118// Register list of two D registers spaced by 2 (two sequential Q registers).
119def VecListTwoQAsmOperand : AsmOperandClass {
120 let Name = "VecListTwoQ";
121 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000122 let RenderMethod = "addVecListOperands";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000123}
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000124def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwoSpaced"> {
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000125 let ParserMatchClass = VecListTwoQAsmOperand;
126}
Jim Grosbach862019c2011-10-18 23:02:30 +0000127
Jim Grosbach98b05a52011-11-30 01:09:44 +0000128// Register list of one D register, with "all lanes" subscripting.
129def VecListOneDAllLanesAsmOperand : AsmOperandClass {
130 let Name = "VecListOneDAllLanes";
131 let ParserMethod = "parseVectorList";
132 let RenderMethod = "addVecListOperands";
133}
134def VecListOneDAllLanes : RegisterOperand<DPR, "printVectorListOneAllLanes"> {
135 let ParserMatchClass = VecListOneDAllLanesAsmOperand;
136}
Jim Grosbach13af2222011-11-30 18:21:25 +0000137// Register list of two D registers, with "all lanes" subscripting.
138def VecListTwoDAllLanesAsmOperand : AsmOperandClass {
139 let Name = "VecListTwoDAllLanes";
140 let ParserMethod = "parseVectorList";
141 let RenderMethod = "addVecListOperands";
142}
143def VecListTwoDAllLanes : RegisterOperand<DPR, "printVectorListTwoAllLanes"> {
144 let ParserMatchClass = VecListTwoDAllLanesAsmOperand;
145}
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000146// Register list of two D registers spaced by 2 (two sequential Q registers).
147def VecListTwoQAllLanesAsmOperand : AsmOperandClass {
148 let Name = "VecListTwoQAllLanes";
149 let ParserMethod = "parseVectorList";
150 let RenderMethod = "addVecListOperands";
151}
152def VecListTwoQAllLanes : RegisterOperand<DPR,
153 "printVectorListTwoSpacedAllLanes"> {
154 let ParserMatchClass = VecListTwoQAllLanesAsmOperand;
155}
Jim Grosbach98b05a52011-11-30 01:09:44 +0000156
Jim Grosbach7636bf62011-12-02 00:35:16 +0000157// Register list of one D register, with byte lane subscripting.
158def VecListOneDByteIndexAsmOperand : AsmOperandClass {
159 let Name = "VecListOneDByteIndexed";
160 let ParserMethod = "parseVectorList";
161 let RenderMethod = "addVecListIndexedOperands";
162}
163def VecListOneDByteIndexed : Operand<i32> {
164 let ParserMatchClass = VecListOneDByteIndexAsmOperand;
165 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
166}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000167// ...with half-word lane subscripting.
168def VecListOneDHWordIndexAsmOperand : AsmOperandClass {
169 let Name = "VecListOneDHWordIndexed";
170 let ParserMethod = "parseVectorList";
171 let RenderMethod = "addVecListIndexedOperands";
172}
173def VecListOneDHWordIndexed : Operand<i32> {
174 let ParserMatchClass = VecListOneDHWordIndexAsmOperand;
175 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
176}
177// ...with word lane subscripting.
178def VecListOneDWordIndexAsmOperand : AsmOperandClass {
179 let Name = "VecListOneDWordIndexed";
180 let ParserMethod = "parseVectorList";
181 let RenderMethod = "addVecListIndexedOperands";
182}
183def VecListOneDWordIndexed : Operand<i32> {
184 let ParserMatchClass = VecListOneDWordIndexAsmOperand;
185 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
186}
Jim Grosbach95fad1c2011-12-20 19:21:26 +0000187// Register list of two D registers with byte lane subscripting.
Jim Grosbach9b1b3902011-12-14 23:25:46 +0000188def VecListTwoDByteIndexAsmOperand : AsmOperandClass {
189 let Name = "VecListTwoDByteIndexed";
190 let ParserMethod = "parseVectorList";
191 let RenderMethod = "addVecListIndexedOperands";
192}
193def VecListTwoDByteIndexed : Operand<i32> {
194 let ParserMatchClass = VecListTwoDByteIndexAsmOperand;
195 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
196}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000197// ...with half-word lane subscripting.
198def VecListTwoDHWordIndexAsmOperand : AsmOperandClass {
199 let Name = "VecListTwoDHWordIndexed";
200 let ParserMethod = "parseVectorList";
201 let RenderMethod = "addVecListIndexedOperands";
202}
203def VecListTwoDHWordIndexed : Operand<i32> {
204 let ParserMatchClass = VecListTwoDHWordIndexAsmOperand;
205 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
206}
207// ...with word lane subscripting.
208def VecListTwoDWordIndexAsmOperand : AsmOperandClass {
209 let Name = "VecListTwoDWordIndexed";
210 let ParserMethod = "parseVectorList";
211 let RenderMethod = "addVecListIndexedOperands";
212}
213def VecListTwoDWordIndexed : Operand<i32> {
214 let ParserMatchClass = VecListTwoDWordIndexAsmOperand;
215 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
216}
Jim Grosbach95fad1c2011-12-20 19:21:26 +0000217// Register list of two Q registers with half-word lane subscripting.
218def VecListTwoQHWordIndexAsmOperand : AsmOperandClass {
219 let Name = "VecListTwoQHWordIndexed";
220 let ParserMethod = "parseVectorList";
221 let RenderMethod = "addVecListIndexedOperands";
222}
223def VecListTwoQHWordIndexed : Operand<i32> {
224 let ParserMatchClass = VecListTwoQHWordIndexAsmOperand;
225 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
226}
227// ...with word lane subscripting.
228def VecListTwoQWordIndexAsmOperand : AsmOperandClass {
229 let Name = "VecListTwoQWordIndexed";
230 let ParserMethod = "parseVectorList";
231 let RenderMethod = "addVecListIndexedOperands";
232}
233def VecListTwoQWordIndexed : Operand<i32> {
234 let ParserMatchClass = VecListTwoQWordIndexAsmOperand;
235 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
236}
Jim Grosbach7636bf62011-12-02 00:35:16 +0000237
Bob Wilson5bafff32009-06-22 23:27:02 +0000238//===----------------------------------------------------------------------===//
239// NEON-specific DAG Nodes.
240//===----------------------------------------------------------------------===//
241
242def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000243def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000244
245def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000246def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000247def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000248def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
249def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000250def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
251def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000252def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
253def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000254def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
255def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
256
257// Types for vector shift by immediates. The "SHX" version is for long and
258// narrow operations where the source and destination vectors have different
259// types. The "SHINS" version is for shift and insert operations.
260def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
261 SDTCisVT<2, i32>]>;
262def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
263 SDTCisVT<2, i32>]>;
264def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
265 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
266
267def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
268def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
269def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
270def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
271def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
272def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
273def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
274
275def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
276def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
277def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
278
279def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
280def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
281def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
282def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
283def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
284def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
285
286def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
287def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
288def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
289
290def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
291def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
292
293def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
294 SDTCisVT<2, i32>]>;
295def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
296def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
297
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000298def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
299def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
300def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
Evan Chengeaa192a2011-11-15 02:12:34 +0000301def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>;
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000302
Owen Andersond9668172010-11-03 22:44:51 +0000303def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
304 SDTCisVT<2, i32>]>;
305def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000306def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000307
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000308def NEONvbsl : SDNode<"ARMISD::VBSL",
309 SDTypeProfile<1, 3, [SDTCisVec<0>,
310 SDTCisSameAs<0, 1>,
311 SDTCisSameAs<0, 2>,
312 SDTCisSameAs<0, 3>]>>;
313
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000314def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
315
Bob Wilson0ce37102009-08-14 05:08:32 +0000316// VDUPLANE can produce a quad-register result from a double-register source,
317// so the result is not constrained to match the source.
318def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
319 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
320 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000321
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000322def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
323 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
324def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
325
Bob Wilsond8e17572009-08-12 22:31:50 +0000326def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
327def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
328def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
329def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
330
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000331def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000332 SDTCisSameAs<0, 2>,
333 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000334def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
335def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
336def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000337
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000338def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
339 SDTCisSameAs<1, 2>]>;
340def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
341def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
342
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000343def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
344 SDTCisSameAs<0, 2>]>;
345def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
346def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
347
Bob Wilsoncba270d2010-07-13 21:16:48 +0000348def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
349 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000350 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000351 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
352 return (EltBits == 32 && EltVal == 0);
353}]>;
354
355def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
356 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000357 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000358 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
359 return (EltBits == 8 && EltVal == 0xff);
360}]>;
361
Bob Wilson5bafff32009-06-22 23:27:02 +0000362//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000363// NEON load / store instructions
364//===----------------------------------------------------------------------===//
365
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000366// Use VLDM to load a Q register as a D register pair.
367// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000368def VLDMQIA
369 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
370 IIC_fpLoad_m, "",
371 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000372
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000373// Use VSTM to store a Q register as a D register pair.
374// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000375def VSTMQIA
376 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
377 IIC_fpStore_m, "",
378 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000379
Bob Wilsonffde0802010-09-02 16:00:54 +0000380// Classes for VLD* pseudo-instructions with multi-register operands.
381// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000382class VLDQPseudo<InstrItinClass itin>
383 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
384class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000385 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000386 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000387 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000388class VLDQWBfixedPseudo<InstrItinClass itin>
389 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
390 (ins addrmode6:$addr), itin,
391 "$addr.addr = $wb">;
392class VLDQWBregisterPseudo<InstrItinClass itin>
393 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
394 (ins addrmode6:$addr, rGPR:$offset), itin,
395 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000396
Bob Wilson9d84fb32010-09-14 20:59:49 +0000397class VLDQQPseudo<InstrItinClass itin>
398 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
399class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000400 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000401 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000402 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000403class VLDQQWBfixedPseudo<InstrItinClass itin>
404 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
405 (ins addrmode6:$addr), itin,
406 "$addr.addr = $wb">;
407class VLDQQWBregisterPseudo<InstrItinClass itin>
408 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
409 (ins addrmode6:$addr, rGPR:$offset), itin,
410 "$addr.addr = $wb">;
411
412
Bob Wilson7de68142011-02-07 17:43:15 +0000413class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000414 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
415 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000416class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000417 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000418 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000419 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000420
Bob Wilson2a0e9742010-11-27 06:35:16 +0000421let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
422
Bob Wilson205a5ca2009-07-08 18:11:30 +0000423// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000424class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000425 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000426 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000427 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000428 let Rm = 0b1111;
429 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000430 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000431}
Bob Wilson621f1952010-03-23 05:25:43 +0000432class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000433 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000434 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000435 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000436 let Rm = 0b1111;
437 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000438 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000439}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000440
Owen Andersond9aa7d32010-11-02 00:05:05 +0000441def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
442def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
443def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
444def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000445
Owen Andersond9aa7d32010-11-02 00:05:05 +0000446def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
447def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
448def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
449def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000450
Evan Chengd2ca8132010-10-09 01:03:04 +0000451def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
452def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
453def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
454def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000455
Bob Wilson99493b22010-03-20 17:59:03 +0000456// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000457multiclass VLD1DWB<bits<4> op7_4, string Dt> {
458 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
459 (ins addrmode6:$Rn), IIC_VLD1u,
460 "vld1", Dt, "$Vd, $Rn!",
461 "$Rn.addr = $wb", []> {
462 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
463 let Inst{4} = Rn{4};
464 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000465 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000466 }
467 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
468 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
469 "vld1", Dt, "$Vd, $Rn, $Rm",
470 "$Rn.addr = $wb", []> {
471 let Inst{4} = Rn{4};
472 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000473 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000474 }
Owen Andersone85bd772010-11-02 00:24:52 +0000475}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000476multiclass VLD1QWB<bits<4> op7_4, string Dt> {
477 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
478 (ins addrmode6:$Rn), IIC_VLD1x2u,
479 "vld1", Dt, "$Vd, $Rn!",
480 "$Rn.addr = $wb", []> {
481 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
482 let Inst{5-4} = Rn{5-4};
483 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000484 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000485 }
486 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
487 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
488 "vld1", Dt, "$Vd, $Rn, $Rm",
489 "$Rn.addr = $wb", []> {
490 let Inst{5-4} = Rn{5-4};
491 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000492 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000493 }
Owen Andersone85bd772010-11-02 00:24:52 +0000494}
Bob Wilson99493b22010-03-20 17:59:03 +0000495
Jim Grosbach10b90a92011-10-24 21:45:13 +0000496defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
497defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
498defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
499defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
500defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
501defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
502defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
503defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000504
Jim Grosbach10b90a92011-10-24 21:45:13 +0000505def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
506def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
507def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
508def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
509def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
510def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
511def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
512def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000513
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000514// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000515class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000516 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000517 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000518 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000519 let Rm = 0b1111;
520 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000521 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000522}
Jim Grosbach59216752011-10-24 23:26:05 +0000523multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
524 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
525 (ins addrmode6:$Rn), IIC_VLD1x2u,
526 "vld1", Dt, "$Vd, $Rn!",
527 "$Rn.addr = $wb", []> {
528 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000529 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000530 let DecoderMethod = "DecodeVLDInstruction";
531 let AsmMatchConverter = "cvtVLDwbFixed";
532 }
533 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
534 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
535 "vld1", Dt, "$Vd, $Rn, $Rm",
536 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000537 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000538 let DecoderMethod = "DecodeVLDInstruction";
539 let AsmMatchConverter = "cvtVLDwbRegister";
540 }
Owen Andersone85bd772010-11-02 00:24:52 +0000541}
Bob Wilson052ba452010-03-22 18:22:06 +0000542
Owen Andersone85bd772010-11-02 00:24:52 +0000543def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
544def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
545def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
546def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000547
Jim Grosbach59216752011-10-24 23:26:05 +0000548defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
549defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
550defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
551defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000552
Jim Grosbach59216752011-10-24 23:26:05 +0000553def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000554
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000555// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000556class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000557 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000558 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000559 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000560 let Rm = 0b1111;
561 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000562 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000563}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000564multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
565 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
566 (ins addrmode6:$Rn), IIC_VLD1x2u,
567 "vld1", Dt, "$Vd, $Rn!",
568 "$Rn.addr = $wb", []> {
569 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
570 let Inst{5-4} = Rn{5-4};
571 let DecoderMethod = "DecodeVLDInstruction";
572 let AsmMatchConverter = "cvtVLDwbFixed";
573 }
574 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
575 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
576 "vld1", Dt, "$Vd, $Rn, $Rm",
577 "$Rn.addr = $wb", []> {
578 let Inst{5-4} = Rn{5-4};
579 let DecoderMethod = "DecodeVLDInstruction";
580 let AsmMatchConverter = "cvtVLDwbRegister";
581 }
Owen Andersone85bd772010-11-02 00:24:52 +0000582}
Johnny Chend7283d92010-02-23 20:51:23 +0000583
Owen Andersone85bd772010-11-02 00:24:52 +0000584def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
585def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
586def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
587def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000588
Jim Grosbach399cdca2011-10-25 00:14:01 +0000589defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
590defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
591defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
592defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000593
Jim Grosbach399cdca2011-10-25 00:14:01 +0000594def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000595
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000596// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach2af50d92011-12-09 19:07:20 +0000597class VLD2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
598 InstrItinClass itin>
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000599 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Jim Grosbach2af50d92011-12-09 19:07:20 +0000600 (ins addrmode6:$Rn), itin,
Jim Grosbach224180e2011-10-21 23:58:57 +0000601 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000602 let Rm = 0b1111;
603 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000604 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000605}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000606
Jim Grosbach2af50d92011-12-09 19:07:20 +0000607def VLD2d8 : VLD2<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2>;
608def VLD2d16 : VLD2<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2>;
609def VLD2d32 : VLD2<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000610
Jim Grosbach2af50d92011-12-09 19:07:20 +0000611def VLD2q8 : VLD2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2>;
612def VLD2q16 : VLD2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2>;
613def VLD2q32 : VLD2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000614
Bob Wilson9d84fb32010-09-14 20:59:49 +0000615def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
616def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
617def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000618
Evan Chengd2ca8132010-10-09 01:03:04 +0000619def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
620def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
621def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000622
Bob Wilson92cb9322010-03-20 20:10:51 +0000623// ...with address register writeback:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000624multiclass VLD2WB<bits<4> op11_8, bits<4> op7_4, string Dt,
625 RegisterOperand VdTy, InstrItinClass itin> {
626 def _fixed : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
627 (ins addrmode6:$Rn), itin,
628 "vld2", Dt, "$Vd, $Rn!",
629 "$Rn.addr = $wb", []> {
630 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
631 let Inst{5-4} = Rn{5-4};
632 let DecoderMethod = "DecodeVLDInstruction";
633 let AsmMatchConverter = "cvtVLDwbFixed";
634 }
635 def _register : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
636 (ins addrmode6:$Rn, rGPR:$Rm), itin,
637 "vld2", Dt, "$Vd, $Rn, $Rm",
638 "$Rn.addr = $wb", []> {
639 let Inst{5-4} = Rn{5-4};
640 let DecoderMethod = "DecodeVLDInstruction";
641 let AsmMatchConverter = "cvtVLDwbRegister";
642 }
Owen Andersoncf667be2010-11-02 01:24:55 +0000643}
Bob Wilson92cb9322010-03-20 20:10:51 +0000644
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000645defm VLD2d8wb : VLD2WB<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2u>;
646defm VLD2d16wb : VLD2WB<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2u>;
647defm VLD2d32wb : VLD2WB<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000648
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000649defm VLD2q8wb : VLD2WB<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2u>;
650defm VLD2q16wb : VLD2WB<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2u>;
651defm VLD2q32wb : VLD2WB<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000652
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000653def VLD2d8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
654def VLD2d16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
655def VLD2d32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
656def VLD2d8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
657def VLD2d16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
658def VLD2d32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000659
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000660def VLD2q8PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
661def VLD2q16PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
662def VLD2q32PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
663def VLD2q8PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
664def VLD2q16PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
665def VLD2q32PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000666
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000667// ...with double-spaced registers
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000668def VLD2b8 : VLD2<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2>;
669def VLD2b16 : VLD2<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2>;
670def VLD2b32 : VLD2<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2>;
671defm VLD2b8wb : VLD2WB<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2u>;
672defm VLD2b16wb : VLD2WB<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2u>;
673defm VLD2b32wb : VLD2WB<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2u>;
Johnny Chend7283d92010-02-23 20:51:23 +0000674
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000675// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000676class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000677 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000678 (ins addrmode6:$Rn), IIC_VLD3,
679 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
680 let Rm = 0b1111;
681 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000682 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000683}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000684
Owen Andersoncf667be2010-11-02 01:24:55 +0000685def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
686def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
687def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000688
Bob Wilson9d84fb32010-09-14 20:59:49 +0000689def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
690def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
691def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000692
Bob Wilson92cb9322010-03-20 20:10:51 +0000693// ...with address register writeback:
694class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
695 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000696 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000697 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
698 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
699 "$Rn.addr = $wb", []> {
700 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000701 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000702}
Bob Wilson92cb9322010-03-20 20:10:51 +0000703
Owen Andersoncf667be2010-11-02 01:24:55 +0000704def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
705def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
706def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000707
Evan Cheng84f69e82010-10-09 01:45:34 +0000708def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
709def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
710def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000711
Bob Wilson7de68142011-02-07 17:43:15 +0000712// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000713def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
714def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
715def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
716def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
717def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
718def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000719
Evan Cheng84f69e82010-10-09 01:45:34 +0000720def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
721def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
722def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000723
Bob Wilson92cb9322010-03-20 20:10:51 +0000724// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000725def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
726def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
727def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
728
Evan Cheng84f69e82010-10-09 01:45:34 +0000729def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
730def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
731def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000732
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000733// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000734class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
735 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000736 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000737 (ins addrmode6:$Rn), IIC_VLD4,
738 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
739 let Rm = 0b1111;
740 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000741 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000742}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000743
Owen Andersoncf667be2010-11-02 01:24:55 +0000744def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
745def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
746def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000747
Bob Wilson9d84fb32010-09-14 20:59:49 +0000748def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
749def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
750def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000751
Bob Wilson92cb9322010-03-20 20:10:51 +0000752// ...with address register writeback:
753class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
754 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000755 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000756 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000757 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
758 "$Rn.addr = $wb", []> {
759 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000760 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000761}
Bob Wilson92cb9322010-03-20 20:10:51 +0000762
Owen Andersoncf667be2010-11-02 01:24:55 +0000763def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
764def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
765def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000766
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000767def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
768def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
769def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000770
Bob Wilson7de68142011-02-07 17:43:15 +0000771// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000772def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
773def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
774def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
775def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
776def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
777def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000778
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000779def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
780def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
781def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000782
Bob Wilson92cb9322010-03-20 20:10:51 +0000783// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000784def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
785def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
786def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
787
788def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
789def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
790def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000791
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000792} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
793
Bob Wilson8466fa12010-09-13 23:01:35 +0000794// Classes for VLD*LN pseudo-instructions with multi-register operands.
795// These are expanded to real instructions after register allocation.
796class VLDQLNPseudo<InstrItinClass itin>
797 : PseudoNLdSt<(outs QPR:$dst),
798 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
799 itin, "$src = $dst">;
800class VLDQLNWBPseudo<InstrItinClass itin>
801 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
802 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
803 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
804class VLDQQLNPseudo<InstrItinClass itin>
805 : PseudoNLdSt<(outs QQPR:$dst),
806 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
807 itin, "$src = $dst">;
808class VLDQQLNWBPseudo<InstrItinClass itin>
809 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
810 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
811 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
812class VLDQQQQLNPseudo<InstrItinClass itin>
813 : PseudoNLdSt<(outs QQQQPR:$dst),
814 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
815 itin, "$src = $dst">;
816class VLDQQQQLNWBPseudo<InstrItinClass itin>
817 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
818 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
819 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
820
Bob Wilsonb07c1712009-10-07 21:53:04 +0000821// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000822class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
823 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000824 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000825 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
826 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000827 "$src = $Vd",
828 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000829 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000830 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000831 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000832 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000833}
Mon P Wang183c6272011-05-09 17:47:27 +0000834class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
835 PatFrag LoadOp>
836 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
837 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
838 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
839 "$src = $Vd",
840 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
841 (i32 (LoadOp addrmode6oneL32:$Rn)),
842 imm:$lane))]> {
843 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000844 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000845}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000846class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
847 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
848 (i32 (LoadOp addrmode6:$addr)),
849 imm:$lane))];
850}
851
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000852def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
853 let Inst{7-5} = lane{2-0};
854}
855def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
856 let Inst{7-6} = lane{1-0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +0000857 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000858}
Mon P Wang183c6272011-05-09 17:47:27 +0000859def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000860 let Inst{7} = lane{0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +0000861 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000862}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000863
864def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
865def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
866def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
867
Bob Wilson746fa172010-12-10 22:13:32 +0000868def : Pat<(vector_insert (v2f32 DPR:$src),
869 (f32 (load addrmode6:$addr)), imm:$lane),
870 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
871def : Pat<(vector_insert (v4f32 QPR:$src),
872 (f32 (load addrmode6:$addr)), imm:$lane),
873 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
874
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000875let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
876
877// ...with address register writeback:
878class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000879 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000880 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000881 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000882 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000883 "$src = $Vd, $Rn.addr = $wb", []> {
884 let DecoderMethod = "DecodeVLD1LN";
885}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000886
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000887def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
888 let Inst{7-5} = lane{2-0};
889}
890def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
891 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000892 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000893}
894def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
895 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000896 let Inst{5} = Rn{4};
897 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000898}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000899
900def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
901def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
902def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000903
Bob Wilson243fcc52009-09-01 04:26:28 +0000904// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000905class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000906 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000907 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
908 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000909 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000910 let Rm = 0b1111;
911 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000912 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000913}
Bob Wilson243fcc52009-09-01 04:26:28 +0000914
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000915def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
916 let Inst{7-5} = lane{2-0};
917}
918def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
919 let Inst{7-6} = lane{1-0};
920}
921def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
922 let Inst{7} = lane{0};
923}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000924
Evan Chengd2ca8132010-10-09 01:03:04 +0000925def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
926def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
927def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000928
Bob Wilson41315282010-03-20 20:39:53 +0000929// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000930def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
931 let Inst{7-6} = lane{1-0};
932}
933def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
934 let Inst{7} = lane{0};
935}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000936
Evan Chengd2ca8132010-10-09 01:03:04 +0000937def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
938def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000939
Bob Wilsona1023642010-03-20 20:47:18 +0000940// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000941class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000942 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000943 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000944 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000945 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
946 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
947 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000948 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000949}
Bob Wilsona1023642010-03-20 20:47:18 +0000950
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000951def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
952 let Inst{7-5} = lane{2-0};
953}
954def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
955 let Inst{7-6} = lane{1-0};
956}
957def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
958 let Inst{7} = lane{0};
959}
Bob Wilsona1023642010-03-20 20:47:18 +0000960
Evan Chengd2ca8132010-10-09 01:03:04 +0000961def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
962def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
963def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000964
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000965def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
966 let Inst{7-6} = lane{1-0};
967}
968def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
969 let Inst{7} = lane{0};
970}
Bob Wilsona1023642010-03-20 20:47:18 +0000971
Evan Chengd2ca8132010-10-09 01:03:04 +0000972def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
973def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000974
Bob Wilson243fcc52009-09-01 04:26:28 +0000975// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000976class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000977 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000978 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000979 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000980 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000981 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000982 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000983 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000984}
Bob Wilson243fcc52009-09-01 04:26:28 +0000985
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000986def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
987 let Inst{7-5} = lane{2-0};
988}
989def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
990 let Inst{7-6} = lane{1-0};
991}
992def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
993 let Inst{7} = lane{0};
994}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000995
Evan Cheng84f69e82010-10-09 01:45:34 +0000996def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
997def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
998def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000999
Bob Wilson41315282010-03-20 20:39:53 +00001000// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001001def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
1002 let Inst{7-6} = lane{1-0};
1003}
1004def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
1005 let Inst{7} = lane{0};
1006}
Bob Wilson0bf7d992009-10-08 22:27:33 +00001007
Evan Cheng84f69e82010-10-09 01:45:34 +00001008def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
1009def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +00001010
Bob Wilsona1023642010-03-20 20:47:18 +00001011// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001012class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001013 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001014 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001015 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001016 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +00001017 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001018 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
1019 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001020 []> {
1021 let DecoderMethod = "DecodeVLD3LN";
1022}
Bob Wilsona1023642010-03-20 20:47:18 +00001023
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001024def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
1025 let Inst{7-5} = lane{2-0};
1026}
1027def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
1028 let Inst{7-6} = lane{1-0};
1029}
1030def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001031 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001032}
Bob Wilsona1023642010-03-20 20:47:18 +00001033
Evan Cheng84f69e82010-10-09 01:45:34 +00001034def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1035def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1036def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001037
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001038def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
1039 let Inst{7-6} = lane{1-0};
1040}
1041def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001042 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001043}
Bob Wilsona1023642010-03-20 20:47:18 +00001044
Evan Cheng84f69e82010-10-09 01:45:34 +00001045def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
1046def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001047
Bob Wilson243fcc52009-09-01 04:26:28 +00001048// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001049class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001050 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001051 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +00001052 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +00001053 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001054 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001055 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001056 let Rm = 0b1111;
Jim Grosbach3346dce2011-12-19 18:11:17 +00001057 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001058 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001059}
Bob Wilson243fcc52009-09-01 04:26:28 +00001060
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001061def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
1062 let Inst{7-5} = lane{2-0};
1063}
1064def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
1065 let Inst{7-6} = lane{1-0};
1066}
1067def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001068 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001069 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001070}
Bob Wilson62e053e2009-10-08 22:53:57 +00001071
Evan Cheng10dc63f2010-10-09 04:07:58 +00001072def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1073def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1074def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001075
Bob Wilson41315282010-03-20 20:39:53 +00001076// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001077def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
1078 let Inst{7-6} = lane{1-0};
1079}
1080def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001081 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001082 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001083}
Bob Wilson62e053e2009-10-08 22:53:57 +00001084
Evan Cheng10dc63f2010-10-09 04:07:58 +00001085def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
1086def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001087
Bob Wilsona1023642010-03-20 20:47:18 +00001088// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001089class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001090 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001091 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001092 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001093 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +00001094 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001095"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
1096"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001097 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001098 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001099 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001100}
Bob Wilsona1023642010-03-20 20:47:18 +00001101
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001102def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
1103 let Inst{7-5} = lane{2-0};
1104}
1105def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
1106 let Inst{7-6} = lane{1-0};
1107}
1108def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001109 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001110 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001111}
Bob Wilsona1023642010-03-20 20:47:18 +00001112
Evan Cheng10dc63f2010-10-09 04:07:58 +00001113def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1114def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1115def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001116
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001117def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
1118 let Inst{7-6} = lane{1-0};
1119}
1120def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001121 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001122 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001123}
Bob Wilsona1023642010-03-20 20:47:18 +00001124
Evan Cheng10dc63f2010-10-09 04:07:58 +00001125def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
1126def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001127
Bob Wilson2a0e9742010-11-27 06:35:16 +00001128} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
1129
Bob Wilsonb07c1712009-10-07 21:53:04 +00001130// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001131class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Jim Grosbach98b05a52011-11-30 01:09:44 +00001132 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListOneDAllLanes:$Vd),
1133 (ins addrmode6dup:$Rn),
1134 IIC_VLD1dup, "vld1", Dt, "$Vd, $Rn", "",
1135 [(set VecListOneDAllLanes:$Vd,
1136 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001137 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001138 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001139 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001140}
1141class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
1142 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001143 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +00001144}
1145
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001146def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1147def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1148def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001149
1150def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
1151def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
1152def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
1153
Bob Wilson746fa172010-12-10 22:13:32 +00001154def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1155 (VLD1DUPd32 addrmode6:$addr)>;
1156def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1157 (VLD1DUPq32Pseudo addrmode6:$addr)>;
1158
Bob Wilson2a0e9742010-11-27 06:35:16 +00001159let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1160
Bob Wilson20d55152010-12-10 22:13:24 +00001161class VLD1QDUP<bits<4> op7_4, string Dt>
Jim Grosbach13af2222011-11-30 18:21:25 +00001162 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListTwoDAllLanes:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001163 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Jim Grosbach13af2222011-11-30 18:21:25 +00001164 "vld1", Dt, "$Vd, $Rn", "", []> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001165 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001166 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001167 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001168}
1169
Bob Wilson20d55152010-12-10 22:13:24 +00001170def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1171def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1172def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001173
1174// ...with address register writeback:
Jim Grosbach096334e2011-11-30 19:35:44 +00001175multiclass VLD1DUPWB<bits<4> op7_4, string Dt> {
1176 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1177 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1178 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1179 "vld1", Dt, "$Vd, $Rn!",
1180 "$Rn.addr = $wb", []> {
1181 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1182 let Inst{4} = Rn{4};
1183 let DecoderMethod = "DecodeVLD1DupInstruction";
1184 let AsmMatchConverter = "cvtVLDwbFixed";
1185 }
1186 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1187 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1188 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1189 "vld1", Dt, "$Vd, $Rn, $Rm",
1190 "$Rn.addr = $wb", []> {
1191 let Inst{4} = Rn{4};
1192 let DecoderMethod = "DecodeVLD1DupInstruction";
1193 let AsmMatchConverter = "cvtVLDwbRegister";
1194 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001195}
Jim Grosbach096334e2011-11-30 19:35:44 +00001196multiclass VLD1QDUPWB<bits<4> op7_4, string Dt> {
1197 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1198 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1199 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1200 "vld1", Dt, "$Vd, $Rn!",
1201 "$Rn.addr = $wb", []> {
1202 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1203 let Inst{4} = Rn{4};
1204 let DecoderMethod = "DecodeVLD1DupInstruction";
1205 let AsmMatchConverter = "cvtVLDwbFixed";
1206 }
1207 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1208 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1209 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1210 "vld1", Dt, "$Vd, $Rn, $Rm",
1211 "$Rn.addr = $wb", []> {
1212 let Inst{4} = Rn{4};
1213 let DecoderMethod = "DecodeVLD1DupInstruction";
1214 let AsmMatchConverter = "cvtVLDwbRegister";
1215 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001216}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001217
Jim Grosbach096334e2011-11-30 19:35:44 +00001218defm VLD1DUPd8wb : VLD1DUPWB<{0,0,0,0}, "8">;
1219defm VLD1DUPd16wb : VLD1DUPWB<{0,1,0,?}, "16">;
1220defm VLD1DUPd32wb : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001221
Jim Grosbach096334e2011-11-30 19:35:44 +00001222defm VLD1DUPq8wb : VLD1QDUPWB<{0,0,1,0}, "8">;
1223defm VLD1DUPq16wb : VLD1QDUPWB<{0,1,1,?}, "16">;
1224defm VLD1DUPq32wb : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001225
Jim Grosbach096334e2011-11-30 19:35:44 +00001226def VLD1DUPq8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1227def VLD1DUPq16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1228def VLD1DUPq32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1229def VLD1DUPq8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1230def VLD1DUPq16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1231def VLD1DUPq32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001232
Bob Wilsonb07c1712009-10-07 21:53:04 +00001233// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001234class VLD2DUP<bits<4> op7_4, string Dt, RegisterOperand VdTy>
1235 : NLdSt<1, 0b10, 0b1101, op7_4, (outs VdTy:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001236 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001237 "vld2", Dt, "$Vd, $Rn", "", []> {
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001238 let Rm = 0b1111;
1239 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001240 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001241}
1242
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001243def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8", VecListTwoDAllLanes>;
1244def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16", VecListTwoDAllLanes>;
1245def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32", VecListTwoDAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001246
1247def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1248def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1249def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1250
1251// ...with double-spaced registers (not used for codegen):
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001252def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8", VecListTwoQAllLanes>;
1253def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16", VecListTwoQAllLanes>;
1254def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32", VecListTwoQAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001255
1256// ...with address register writeback:
1257class VLD2DUPWB<bits<4> op7_4, string Dt>
1258 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001259 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001260 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1261 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001262 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001263}
1264
1265def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1266def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1267def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1268
Bob Wilson173fb142010-11-30 00:00:38 +00001269def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1270def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1271def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001272
1273def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1274def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1275def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1276
Bob Wilsonb07c1712009-10-07 21:53:04 +00001277// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001278class VLD3DUP<bits<4> op7_4, string Dt>
1279 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001280 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001281 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1282 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001283 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001284 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001285}
1286
1287def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1288def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1289def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1290
1291def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1292def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1293def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1294
1295// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001296def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1297def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1298def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001299
1300// ...with address register writeback:
1301class VLD3DUPWB<bits<4> op7_4, string Dt>
1302 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001303 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001304 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1305 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001306 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001307 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001308}
1309
1310def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1311def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1312def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1313
Bob Wilson173fb142010-11-30 00:00:38 +00001314def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1315def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1316def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001317
1318def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1319def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1320def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1321
Bob Wilsonb07c1712009-10-07 21:53:04 +00001322// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001323class VLD4DUP<bits<4> op7_4, string Dt>
1324 : NLdSt<1, 0b10, 0b1111, op7_4,
1325 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001326 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001327 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1328 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001329 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001330 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001331}
1332
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001333def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1334def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1335def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001336
1337def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1338def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1339def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1340
1341// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001342def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1343def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1344def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001345
1346// ...with address register writeback:
1347class VLD4DUPWB<bits<4> op7_4, string Dt>
1348 : NLdSt<1, 0b10, 0b1111, op7_4,
1349 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001350 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001351 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001352 "$Rn.addr = $wb", []> {
1353 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001354 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001355}
1356
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001357def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1358def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1359def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1360
1361def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1362def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1363def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001364
1365def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1366def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1367def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1368
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001369} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001370
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001371let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001372
Bob Wilson709d5922010-08-25 23:27:42 +00001373// Classes for VST* pseudo-instructions with multi-register operands.
1374// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001375class VSTQPseudo<InstrItinClass itin>
1376 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1377class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001378 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001379 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001380 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001381class VSTQWBfixedPseudo<InstrItinClass itin>
1382 : PseudoNLdSt<(outs GPR:$wb),
1383 (ins addrmode6:$addr, QPR:$src), itin,
1384 "$addr.addr = $wb">;
1385class VSTQWBregisterPseudo<InstrItinClass itin>
1386 : PseudoNLdSt<(outs GPR:$wb),
1387 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1388 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001389class VSTQQPseudo<InstrItinClass itin>
1390 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1391class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001392 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001393 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001394 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001395class VSTQQQQPseudo<InstrItinClass itin>
1396 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001397class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001398 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001399 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001400 "$addr.addr = $wb">;
1401
Bob Wilson11d98992010-03-23 06:20:33 +00001402// VST1 : Vector Store (multiple single elements)
1403class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001404 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1405 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001406 let Rm = 0b1111;
1407 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001408 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001409}
Bob Wilson11d98992010-03-23 06:20:33 +00001410class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001411 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListTwoD:$Vd),
1412 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001413 let Rm = 0b1111;
1414 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001415 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001416}
Bob Wilson11d98992010-03-23 06:20:33 +00001417
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001418def VST1d8 : VST1D<{0,0,0,?}, "8">;
1419def VST1d16 : VST1D<{0,1,0,?}, "16">;
1420def VST1d32 : VST1D<{1,0,0,?}, "32">;
1421def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001422
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001423def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1424def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1425def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1426def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001427
Evan Cheng60ff8792010-10-11 22:03:18 +00001428def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1429def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1430def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1431def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001432
Bob Wilson25eb5012010-03-20 20:54:36 +00001433// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001434multiclass VST1DWB<bits<4> op7_4, string Dt> {
1435 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1436 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1437 "vst1", Dt, "$Vd, $Rn!",
1438 "$Rn.addr = $wb", []> {
1439 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1440 let Inst{4} = Rn{4};
1441 let DecoderMethod = "DecodeVSTInstruction";
1442 let AsmMatchConverter = "cvtVSTwbFixed";
1443 }
1444 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1445 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1446 IIC_VLD1u,
1447 "vst1", Dt, "$Vd, $Rn, $Rm",
1448 "$Rn.addr = $wb", []> {
1449 let Inst{4} = Rn{4};
1450 let DecoderMethod = "DecodeVSTInstruction";
1451 let AsmMatchConverter = "cvtVSTwbRegister";
1452 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001453}
Jim Grosbach4334e032011-10-31 21:50:31 +00001454multiclass VST1QWB<bits<4> op7_4, string Dt> {
1455 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1456 (ins addrmode6:$Rn, VecListTwoD:$Vd), IIC_VLD1x2u,
1457 "vst1", Dt, "$Vd, $Rn!",
1458 "$Rn.addr = $wb", []> {
1459 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1460 let Inst{5-4} = Rn{5-4};
1461 let DecoderMethod = "DecodeVSTInstruction";
1462 let AsmMatchConverter = "cvtVSTwbFixed";
1463 }
1464 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1465 (ins addrmode6:$Rn, rGPR:$Rm, VecListTwoD:$Vd),
1466 IIC_VLD1x2u,
1467 "vst1", Dt, "$Vd, $Rn, $Rm",
1468 "$Rn.addr = $wb", []> {
1469 let Inst{5-4} = Rn{5-4};
1470 let DecoderMethod = "DecodeVSTInstruction";
1471 let AsmMatchConverter = "cvtVSTwbRegister";
1472 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001473}
Bob Wilson25eb5012010-03-20 20:54:36 +00001474
Jim Grosbach4334e032011-10-31 21:50:31 +00001475defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1476defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1477defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1478defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001479
Jim Grosbach4334e032011-10-31 21:50:31 +00001480defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1481defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1482defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1483defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001484
Jim Grosbach4334e032011-10-31 21:50:31 +00001485def VST1q8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1486def VST1q16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1487def VST1q32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1488def VST1q64PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1489def VST1q8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1490def VST1q16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1491def VST1q32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1492def VST1q64PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001493
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001494// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001495class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001496 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001497 (ins addrmode6:$Rn, VecListThreeD:$Vd),
1498 IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001499 let Rm = 0b1111;
1500 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001501 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001502}
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001503multiclass VST1D3WB<bits<4> op7_4, string Dt> {
1504 def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1505 (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u,
1506 "vst1", Dt, "$Vd, $Rn!",
1507 "$Rn.addr = $wb", []> {
1508 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1509 let Inst{5-4} = Rn{5-4};
1510 let DecoderMethod = "DecodeVSTInstruction";
1511 let AsmMatchConverter = "cvtVSTwbFixed";
1512 }
1513 def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1514 (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd),
1515 IIC_VLD1x3u,
1516 "vst1", Dt, "$Vd, $Rn, $Rm",
1517 "$Rn.addr = $wb", []> {
1518 let Inst{5-4} = Rn{5-4};
1519 let DecoderMethod = "DecodeVSTInstruction";
1520 let AsmMatchConverter = "cvtVSTwbRegister";
1521 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001522}
Bob Wilson052ba452010-03-22 18:22:06 +00001523
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001524def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1525def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1526def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1527def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001528
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001529defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">;
1530defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">;
1531defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">;
1532defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001533
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001534def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1535def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>;
1536def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001537
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001538// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001539class VST1D4<bits<4> op7_4, string Dt>
1540 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001541 (ins addrmode6:$Rn, VecListFourD:$Vd),
1542 IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001543 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001544 let Rm = 0b1111;
1545 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001546 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001547}
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001548multiclass VST1D4WB<bits<4> op7_4, string Dt> {
1549 def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1550 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u,
1551 "vst1", Dt, "$Vd, $Rn!",
1552 "$Rn.addr = $wb", []> {
1553 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1554 let Inst{5-4} = Rn{5-4};
1555 let DecoderMethod = "DecodeVSTInstruction";
1556 let AsmMatchConverter = "cvtVSTwbFixed";
1557 }
1558 def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1559 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1560 IIC_VLD1x4u,
1561 "vst1", Dt, "$Vd, $Rn, $Rm",
1562 "$Rn.addr = $wb", []> {
1563 let Inst{5-4} = Rn{5-4};
1564 let DecoderMethod = "DecodeVSTInstruction";
1565 let AsmMatchConverter = "cvtVSTwbRegister";
1566 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001567}
Bob Wilson25eb5012010-03-20 20:54:36 +00001568
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001569def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1570def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1571def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1572def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001573
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001574defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">;
1575defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">;
1576defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">;
1577defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001578
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001579def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1580def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>;
1581def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001582
Bob Wilsonb36ec862009-08-06 18:47:44 +00001583// VST2 : Vector Store (multiple 2-element structures)
Jim Grosbach20accfc2011-12-14 20:59:15 +00001584class VST2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
1585 InstrItinClass itin>
Jim Grosbache90ac9b2011-12-14 19:35:22 +00001586 : NLdSt<0, 0b00, op11_8, op7_4, (outs), (ins addrmode6:$Rn, VdTy:$Vd),
Jim Grosbach20accfc2011-12-14 20:59:15 +00001587 itin, "vst2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001588 let Rm = 0b1111;
1589 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001590 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001591}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001592
Jim Grosbach20accfc2011-12-14 20:59:15 +00001593def VST2d8 : VST2<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VST2>;
1594def VST2d16 : VST2<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VST2>;
1595def VST2d32 : VST2<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VST2>;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001596
Jim Grosbach20accfc2011-12-14 20:59:15 +00001597def VST2q8 : VST2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VST2x2>;
1598def VST2q16 : VST2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VST2x2>;
1599def VST2q32 : VST2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VST2x2>;
Bob Wilsond2855752009-10-07 18:47:39 +00001600
Evan Cheng60ff8792010-10-11 22:03:18 +00001601def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1602def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1603def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001604
Evan Cheng60ff8792010-10-11 22:03:18 +00001605def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1606def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1607def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001608
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001609// ...with address register writeback:
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001610multiclass VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt,
1611 RegisterOperand VdTy> {
1612 def _fixed : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1613 (ins addrmode6:$Rn, VdTy:$Vd), IIC_VLD1u,
1614 "vst2", Dt, "$Vd, $Rn!",
1615 "$Rn.addr = $wb", []> {
1616 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001617 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001618 let DecoderMethod = "DecodeVSTInstruction";
1619 let AsmMatchConverter = "cvtVSTwbFixed";
1620 }
1621 def _register : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1622 (ins addrmode6:$Rn, rGPR:$Rm, VdTy:$Vd), IIC_VLD1u,
1623 "vst2", Dt, "$Vd, $Rn, $Rm",
1624 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001625 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001626 let DecoderMethod = "DecodeVSTInstruction";
1627 let AsmMatchConverter = "cvtVSTwbRegister";
1628 }
Owen Andersond2f37942010-11-02 21:16:58 +00001629}
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001630multiclass VST2QWB<bits<4> op7_4, string Dt> {
1631 def _fixed : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1632 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1u,
1633 "vst2", Dt, "$Vd, $Rn!",
1634 "$Rn.addr = $wb", []> {
1635 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001636 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001637 let DecoderMethod = "DecodeVSTInstruction";
1638 let AsmMatchConverter = "cvtVSTwbFixed";
1639 }
1640 def _register : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1641 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1642 IIC_VLD1u,
1643 "vst2", Dt, "$Vd, $Rn, $Rm",
1644 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001645 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001646 let DecoderMethod = "DecodeVSTInstruction";
1647 let AsmMatchConverter = "cvtVSTwbRegister";
1648 }
Owen Andersond2f37942010-11-02 21:16:58 +00001649}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001650
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001651defm VST2d8wb : VST2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>;
1652defm VST2d16wb : VST2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>;
1653defm VST2d32wb : VST2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001654
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001655defm VST2q8wb : VST2QWB<{0,0,?,?}, "8">;
1656defm VST2q16wb : VST2QWB<{0,1,?,?}, "16">;
1657defm VST2q32wb : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001658
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001659def VST2d8PseudoWB_fixed : VSTQWBPseudo<IIC_VST2u>;
1660def VST2d16PseudoWB_fixed : VSTQWBPseudo<IIC_VST2u>;
1661def VST2d32PseudoWB_fixed : VSTQWBPseudo<IIC_VST2u>;
1662def VST2d8PseudoWB_register : VSTQWBPseudo<IIC_VST2u>;
1663def VST2d16PseudoWB_register : VSTQWBPseudo<IIC_VST2u>;
1664def VST2d32PseudoWB_register : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001665
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001666def VST2q8PseudoWB_fixed : VSTQQWBPseudo<IIC_VST2x2u>;
1667def VST2q16PseudoWB_fixed : VSTQQWBPseudo<IIC_VST2x2u>;
1668def VST2q32PseudoWB_fixed : VSTQQWBPseudo<IIC_VST2x2u>;
1669def VST2q8PseudoWB_register : VSTQQWBPseudo<IIC_VST2x2u>;
1670def VST2q16PseudoWB_register : VSTQQWBPseudo<IIC_VST2x2u>;
1671def VST2q32PseudoWB_register : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001672
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001673// ...with double-spaced registers
Jim Grosbach20accfc2011-12-14 20:59:15 +00001674def VST2b8 : VST2<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VST2>;
1675def VST2b16 : VST2<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VST2>;
1676def VST2b32 : VST2<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VST2>;
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001677defm VST2b8wb : VST2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
1678defm VST2b16wb : VST2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
1679defm VST2b32wb : VST2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001680
Bob Wilsonb36ec862009-08-06 18:47:44 +00001681// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001682class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1683 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001684 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1685 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1686 let Rm = 0b1111;
1687 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001688 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001689}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001690
Owen Andersona1a45fd2010-11-02 21:47:03 +00001691def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1692def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1693def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001694
Evan Cheng60ff8792010-10-11 22:03:18 +00001695def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1696def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1697def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001698
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001699// ...with address register writeback:
1700class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1701 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001702 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001703 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001704 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1705 "$Rn.addr = $wb", []> {
1706 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001707 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001708}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001709
Owen Andersona1a45fd2010-11-02 21:47:03 +00001710def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1711def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1712def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001713
Evan Cheng60ff8792010-10-11 22:03:18 +00001714def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1715def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1716def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001717
Bob Wilson7de68142011-02-07 17:43:15 +00001718// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001719def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1720def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1721def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1722def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1723def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1724def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001725
Evan Cheng60ff8792010-10-11 22:03:18 +00001726def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1727def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1728def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001729
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001730// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001731def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1732def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1733def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1734
Evan Cheng60ff8792010-10-11 22:03:18 +00001735def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1736def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1737def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001738
Bob Wilsonb36ec862009-08-06 18:47:44 +00001739// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001740class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1741 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001742 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1743 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001744 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001745 let Rm = 0b1111;
1746 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001747 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001748}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001749
Owen Andersona1a45fd2010-11-02 21:47:03 +00001750def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1751def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1752def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001753
Evan Cheng60ff8792010-10-11 22:03:18 +00001754def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1755def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1756def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001757
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001758// ...with address register writeback:
1759class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1760 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001761 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001762 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001763 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1764 "$Rn.addr = $wb", []> {
1765 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001766 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001767}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001768
Owen Andersona1a45fd2010-11-02 21:47:03 +00001769def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1770def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1771def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001772
Evan Cheng60ff8792010-10-11 22:03:18 +00001773def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1774def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1775def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001776
Bob Wilson7de68142011-02-07 17:43:15 +00001777// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001778def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1779def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1780def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1781def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1782def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1783def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001784
Evan Cheng60ff8792010-10-11 22:03:18 +00001785def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1786def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1787def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001788
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001789// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001790def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1791def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1792def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1793
Evan Cheng60ff8792010-10-11 22:03:18 +00001794def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1795def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1796def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001797
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001798} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1799
Bob Wilson8466fa12010-09-13 23:01:35 +00001800// Classes for VST*LN pseudo-instructions with multi-register operands.
1801// These are expanded to real instructions after register allocation.
1802class VSTQLNPseudo<InstrItinClass itin>
1803 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1804 itin, "">;
1805class VSTQLNWBPseudo<InstrItinClass itin>
1806 : PseudoNLdSt<(outs GPR:$wb),
1807 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1808 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1809class VSTQQLNPseudo<InstrItinClass itin>
1810 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1811 itin, "">;
1812class VSTQQLNWBPseudo<InstrItinClass itin>
1813 : PseudoNLdSt<(outs GPR:$wb),
1814 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1815 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1816class VSTQQQQLNPseudo<InstrItinClass itin>
1817 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1818 itin, "">;
1819class VSTQQQQLNWBPseudo<InstrItinClass itin>
1820 : PseudoNLdSt<(outs GPR:$wb),
1821 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1822 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1823
Bob Wilsonb07c1712009-10-07 21:53:04 +00001824// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001825class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1826 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001827 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001828 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001829 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1830 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001831 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001832 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001833}
Mon P Wang183c6272011-05-09 17:47:27 +00001834class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1835 PatFrag StoreOp, SDNode ExtractOp>
1836 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1837 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1838 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001839 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001840 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001841 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001842}
Bob Wilsond168cef2010-11-03 16:24:53 +00001843class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1844 : VSTQLNPseudo<IIC_VST1ln> {
1845 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1846 addrmode6:$addr)];
1847}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001848
Bob Wilsond168cef2010-11-03 16:24:53 +00001849def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1850 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001851 let Inst{7-5} = lane{2-0};
1852}
Bob Wilsond168cef2010-11-03 16:24:53 +00001853def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1854 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001855 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001856 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001857}
Mon P Wang183c6272011-05-09 17:47:27 +00001858
1859def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001860 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001861 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001862}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001863
Bob Wilsond168cef2010-11-03 16:24:53 +00001864def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1865def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1866def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001867
Bob Wilson746fa172010-12-10 22:13:32 +00001868def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1869 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1870def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1871 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1872
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001873// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001874class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1875 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001876 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001877 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001878 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001879 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001880 "$Rn.addr = $wb",
1881 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001882 addrmode6:$Rn, am6offset:$Rm))]> {
1883 let DecoderMethod = "DecodeVST1LN";
1884}
Bob Wilsonda525062011-02-25 06:42:42 +00001885class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1886 : VSTQLNWBPseudo<IIC_VST1lnu> {
1887 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1888 addrmode6:$addr, am6offset:$offset))];
1889}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001890
Bob Wilsonda525062011-02-25 06:42:42 +00001891def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1892 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001893 let Inst{7-5} = lane{2-0};
1894}
Bob Wilsonda525062011-02-25 06:42:42 +00001895def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1896 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001897 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001898 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001899}
Bob Wilsonda525062011-02-25 06:42:42 +00001900def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1901 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001902 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001903 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001904}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001905
Bob Wilsonda525062011-02-25 06:42:42 +00001906def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1907def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1908def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1909
1910let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001911
Bob Wilson8a3198b2009-09-01 18:51:56 +00001912// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001913class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001914 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001915 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1916 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001917 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001918 let Rm = 0b1111;
1919 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001920 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001921}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001922
Owen Andersonb20594f2010-11-02 22:18:18 +00001923def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1924 let Inst{7-5} = lane{2-0};
1925}
1926def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1927 let Inst{7-6} = lane{1-0};
1928}
1929def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1930 let Inst{7} = lane{0};
1931}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001932
Evan Cheng60ff8792010-10-11 22:03:18 +00001933def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1934def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1935def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001936
Bob Wilson41315282010-03-20 20:39:53 +00001937// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001938def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1939 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001940 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001941}
1942def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1943 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001944 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001945}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001946
Evan Cheng60ff8792010-10-11 22:03:18 +00001947def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1948def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001949
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001950// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001951class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001952 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Jim Grosbach9b1b3902011-12-14 23:25:46 +00001953 (ins addrmode6:$Rn, am6offset:$Rm,
1954 DPR:$Vd, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
1955 "\\{$Vd[$lane], $src2[$lane]\\}, $Rn$Rm",
1956 "$Rn.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001957 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001958 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001959}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001960
Owen Andersonb20594f2010-11-02 22:18:18 +00001961def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1962 let Inst{7-5} = lane{2-0};
1963}
1964def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1965 let Inst{7-6} = lane{1-0};
1966}
1967def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1968 let Inst{7} = lane{0};
1969}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001970
Evan Cheng60ff8792010-10-11 22:03:18 +00001971def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1972def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1973def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001974
Owen Andersonb20594f2010-11-02 22:18:18 +00001975def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1976 let Inst{7-6} = lane{1-0};
1977}
1978def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1979 let Inst{7} = lane{0};
1980}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001981
Evan Cheng60ff8792010-10-11 22:03:18 +00001982def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1983def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001984
Bob Wilson8a3198b2009-09-01 18:51:56 +00001985// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001986class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001987 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001988 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001989 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001990 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1991 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001992 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001993}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001994
Owen Andersonb20594f2010-11-02 22:18:18 +00001995def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1996 let Inst{7-5} = lane{2-0};
1997}
1998def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1999 let Inst{7-6} = lane{1-0};
2000}
2001def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
2002 let Inst{7} = lane{0};
2003}
Bob Wilson8cdb2692009-10-08 23:51:31 +00002004
Evan Cheng60ff8792010-10-11 22:03:18 +00002005def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
2006def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
2007def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002008
Bob Wilson41315282010-03-20 20:39:53 +00002009// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002010def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
2011 let Inst{7-6} = lane{1-0};
2012}
2013def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
2014 let Inst{7} = lane{0};
2015}
Bob Wilson8cdb2692009-10-08 23:51:31 +00002016
Evan Cheng60ff8792010-10-11 22:03:18 +00002017def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
2018def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00002019
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002020// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002021class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002022 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002023 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002024 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002025 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002026 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00002027 "$Rn.addr = $wb", []> {
2028 let DecoderMethod = "DecodeVST3LN";
2029}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002030
Owen Andersonb20594f2010-11-02 22:18:18 +00002031def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
2032 let Inst{7-5} = lane{2-0};
2033}
2034def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
2035 let Inst{7-6} = lane{1-0};
2036}
2037def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
2038 let Inst{7} = lane{0};
2039}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002040
Evan Cheng60ff8792010-10-11 22:03:18 +00002041def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2042def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2043def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002044
Owen Andersonb20594f2010-11-02 22:18:18 +00002045def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
2046 let Inst{7-6} = lane{1-0};
2047}
2048def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
2049 let Inst{7} = lane{0};
2050}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002051
Evan Cheng60ff8792010-10-11 22:03:18 +00002052def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
2053def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002054
Bob Wilson8a3198b2009-09-01 18:51:56 +00002055// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002056class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002057 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002058 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00002059 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002060 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00002061 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002062 let Rm = 0b1111;
2063 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002064 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002065}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002066
Owen Andersonb20594f2010-11-02 22:18:18 +00002067def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
2068 let Inst{7-5} = lane{2-0};
2069}
2070def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
2071 let Inst{7-6} = lane{1-0};
2072}
2073def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
2074 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002075 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002076}
Bob Wilson56311392009-10-09 00:01:36 +00002077
Evan Cheng60ff8792010-10-11 22:03:18 +00002078def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2079def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2080def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002081
Bob Wilson41315282010-03-20 20:39:53 +00002082// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002083def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
2084 let Inst{7-6} = lane{1-0};
2085}
2086def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
2087 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002088 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002089}
Bob Wilson56311392009-10-09 00:01:36 +00002090
Evan Cheng60ff8792010-10-11 22:03:18 +00002091def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
2092def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00002093
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002094// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002095class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002096 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002097 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002098 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002099 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002100 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
2101 "$Rn.addr = $wb", []> {
2102 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002103 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002104}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002105
Owen Andersonb20594f2010-11-02 22:18:18 +00002106def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
2107 let Inst{7-5} = lane{2-0};
2108}
2109def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
2110 let Inst{7-6} = lane{1-0};
2111}
2112def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
2113 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002114 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002115}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002116
Evan Cheng60ff8792010-10-11 22:03:18 +00002117def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2118def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2119def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002120
Owen Andersonb20594f2010-11-02 22:18:18 +00002121def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
2122 let Inst{7-6} = lane{1-0};
2123}
2124def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
2125 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002126 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002127}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002128
Evan Cheng60ff8792010-10-11 22:03:18 +00002129def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
2130def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002131
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002132} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00002133
Bob Wilson205a5ca2009-07-08 18:11:30 +00002134
Bob Wilson5bafff32009-06-22 23:27:02 +00002135//===----------------------------------------------------------------------===//
2136// NEON pattern fragments
2137//===----------------------------------------------------------------------===//
2138
2139// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002140def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002141 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2142 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002143}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002144def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002145 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2146 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002147}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002148def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002149 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2150 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002151}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002152def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002153 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2154 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002155}]>;
2156
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002157// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002158def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002159 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
2160 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002161}]>;
2162
Bob Wilson5bafff32009-06-22 23:27:02 +00002163// Translate lane numbers from Q registers to D subregs.
2164def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002165 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002166}]>;
2167def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002168 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002169}]>;
2170def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002171 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002172}]>;
2173
2174//===----------------------------------------------------------------------===//
2175// Instruction Classes
2176//===----------------------------------------------------------------------===//
2177
Bob Wilson4711d5c2010-12-13 23:02:37 +00002178// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002179class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002180 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2181 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002182 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2183 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
2184 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002185class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002186 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2187 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002188 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2189 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
2190 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002191
Bob Wilson69bfbd62010-02-17 22:42:54 +00002192// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002193class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002194 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002195 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002196 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002197 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2198 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2199 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002200class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00002201 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002202 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002203 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002204 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2205 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2206 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002207
Bob Wilson973a0742010-08-30 20:02:30 +00002208// Narrow 2-register operations.
2209class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2210 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2211 InstrItinClass itin, string OpcodeStr, string Dt,
2212 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002213 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2214 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2215 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002216
Bob Wilson5bafff32009-06-22 23:27:02 +00002217// Narrow 2-register intrinsics.
2218class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2219 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002220 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00002221 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002222 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2223 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2224 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002225
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002226// Long 2-register operations (currently only used for VMOVL).
2227class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2228 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2229 InstrItinClass itin, string OpcodeStr, string Dt,
2230 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002231 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2232 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2233 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002234
Bob Wilson04063562010-12-15 22:14:12 +00002235// Long 2-register intrinsics.
2236class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2237 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2238 InstrItinClass itin, string OpcodeStr, string Dt,
2239 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
2240 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2241 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2242 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2243
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002244// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002245class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002246 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002247 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002248 OpcodeStr, Dt, "$Vd, $Vm",
2249 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002250class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002251 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002252 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2253 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2254 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002255
Bob Wilson4711d5c2010-12-13 23:02:37 +00002256// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002257class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002258 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002259 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002260 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002261 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2262 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2263 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002264 let isCommutable = Commutable;
2265}
2266// Same as N3VD but no data type.
2267class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2268 InstrItinClass itin, string OpcodeStr,
2269 ValueType ResTy, ValueType OpTy,
2270 SDNode OpNode, bit Commutable>
2271 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002272 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2273 OpcodeStr, "$Vd, $Vn, $Vm", "",
2274 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002275 let isCommutable = Commutable;
2276}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002277
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002278class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002279 InstrItinClass itin, string OpcodeStr, string Dt,
2280 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002281 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002282 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2283 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002284 [(set (Ty DPR:$Vd),
2285 (Ty (ShOp (Ty DPR:$Vn),
2286 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002287 let isCommutable = 0;
2288}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002289class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002290 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002291 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002292 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2293 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002294 [(set (Ty DPR:$Vd),
2295 (Ty (ShOp (Ty DPR:$Vn),
2296 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002297 let isCommutable = 0;
2298}
2299
Bob Wilson5bafff32009-06-22 23:27:02 +00002300class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002301 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002302 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002303 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002304 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2305 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2306 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002307 let isCommutable = Commutable;
2308}
2309class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2310 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002311 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002312 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002313 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2314 OpcodeStr, "$Vd, $Vn, $Vm", "",
2315 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002316 let isCommutable = Commutable;
2317}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002318class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002319 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002320 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002321 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002322 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2323 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002324 [(set (ResTy QPR:$Vd),
2325 (ResTy (ShOp (ResTy QPR:$Vn),
2326 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002327 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002328 let isCommutable = 0;
2329}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002330class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002331 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002332 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002333 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2334 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002335 [(set (ResTy QPR:$Vd),
2336 (ResTy (ShOp (ResTy QPR:$Vn),
2337 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002338 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002339 let isCommutable = 0;
2340}
Bob Wilson5bafff32009-06-22 23:27:02 +00002341
2342// Basic 3-register intrinsics, both double- and quad-register.
2343class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002344 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002345 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002346 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002347 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2348 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2349 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002350 let isCommutable = Commutable;
2351}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002352class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002353 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002354 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002355 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2356 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002357 [(set (Ty DPR:$Vd),
2358 (Ty (IntOp (Ty DPR:$Vn),
2359 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002360 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002361 let isCommutable = 0;
2362}
David Goodwin658ea602009-09-25 18:38:29 +00002363class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002364 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002365 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002366 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2367 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002368 [(set (Ty DPR:$Vd),
2369 (Ty (IntOp (Ty DPR:$Vn),
2370 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002371 let isCommutable = 0;
2372}
Owen Anderson3557d002010-10-26 20:56:57 +00002373class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2374 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002375 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002376 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2377 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2378 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2379 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002380 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002381}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002382
Bob Wilson5bafff32009-06-22 23:27:02 +00002383class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002384 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002385 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002386 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002387 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2388 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2389 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002390 let isCommutable = Commutable;
2391}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002392class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002393 string OpcodeStr, string Dt,
2394 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002395 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002396 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2397 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002398 [(set (ResTy QPR:$Vd),
2399 (ResTy (IntOp (ResTy QPR:$Vn),
2400 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002401 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002402 let isCommutable = 0;
2403}
David Goodwin658ea602009-09-25 18:38:29 +00002404class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002405 string OpcodeStr, string Dt,
2406 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002407 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002408 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2409 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002410 [(set (ResTy QPR:$Vd),
2411 (ResTy (IntOp (ResTy QPR:$Vn),
2412 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002413 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002414 let isCommutable = 0;
2415}
Owen Anderson3557d002010-10-26 20:56:57 +00002416class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2417 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002418 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002419 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2420 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2421 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2422 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002423 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002424}
Bob Wilson5bafff32009-06-22 23:27:02 +00002425
Bob Wilson4711d5c2010-12-13 23:02:37 +00002426// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002427class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002428 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002429 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002430 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002431 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2432 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2433 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2434 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2435
David Goodwin658ea602009-09-25 18:38:29 +00002436class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002437 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002438 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002439 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002440 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002441 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002442 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002443 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002444 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002445 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002446 (Ty (MulOp DPR:$Vn,
2447 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002448 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002449class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002450 string OpcodeStr, string Dt,
2451 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002452 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002453 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002454 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002455 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002456 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002457 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002458 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002459 (Ty (MulOp DPR:$Vn,
2460 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002461 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002462
Bob Wilson5bafff32009-06-22 23:27:02 +00002463class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002464 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002465 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002466 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002467 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2468 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2469 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2470 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002471class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002472 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002473 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002474 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002475 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002476 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002477 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002478 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002479 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002480 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002481 (ResTy (MulOp QPR:$Vn,
2482 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002483 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002484class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002485 string OpcodeStr, string Dt,
2486 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002487 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002488 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002489 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002490 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002491 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002492 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002493 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002494 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002495 (ResTy (MulOp QPR:$Vn,
2496 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002497 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002498
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002499// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2500class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2501 InstrItinClass itin, string OpcodeStr, string Dt,
2502 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2503 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002504 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2505 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2506 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2507 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002508class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2509 InstrItinClass itin, string OpcodeStr, string Dt,
2510 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2511 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002512 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2513 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2514 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2515 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002516
Bob Wilson5bafff32009-06-22 23:27:02 +00002517// Neon 3-argument intrinsics, both double- and quad-register.
2518// The destination register is also used as the first source operand register.
2519class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002520 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002521 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002522 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002523 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2524 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2525 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2526 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002527class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002528 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002529 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002530 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002531 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2532 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2533 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2534 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002535
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002536// Long Multiply-Add/Sub operations.
2537class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2538 InstrItinClass itin, string OpcodeStr, string Dt,
2539 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2540 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002541 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2542 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2543 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2544 (TyQ (MulOp (TyD DPR:$Vn),
2545 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002546class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2547 InstrItinClass itin, string OpcodeStr, string Dt,
2548 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002549 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002550 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002551 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002552 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002553 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002554 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002555 (TyQ (MulOp (TyD DPR:$Vn),
2556 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002557 imm:$lane))))))]>;
2558class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2559 InstrItinClass itin, string OpcodeStr, string Dt,
2560 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002561 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002562 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002563 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002564 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002565 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002566 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002567 (TyQ (MulOp (TyD DPR:$Vn),
2568 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002569 imm:$lane))))))]>;
2570
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002571// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2572class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2573 InstrItinClass itin, string OpcodeStr, string Dt,
2574 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2575 SDNode OpNode>
2576 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002577 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2578 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2579 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2580 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2581 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002582
Bob Wilson5bafff32009-06-22 23:27:02 +00002583// Neon Long 3-argument intrinsic. The destination register is
2584// a quad-register and is also used as the first source operand register.
2585class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002586 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002587 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002588 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002589 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2590 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2591 [(set QPR:$Vd,
2592 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002593class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002594 string OpcodeStr, string Dt,
2595 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002596 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002597 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002598 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002599 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002600 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002601 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002602 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002603 (OpTy DPR:$Vn),
2604 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002605 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002606class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2607 InstrItinClass itin, string OpcodeStr, string Dt,
2608 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002609 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002610 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002611 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002612 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002613 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002614 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002615 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002616 (OpTy DPR:$Vn),
2617 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002618 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002619
Bob Wilson5bafff32009-06-22 23:27:02 +00002620// Narrowing 3-register intrinsics.
2621class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002622 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002623 Intrinsic IntOp, bit Commutable>
2624 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002625 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2626 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2627 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002628 let isCommutable = Commutable;
2629}
2630
Bob Wilson04d6c282010-08-29 05:57:34 +00002631// Long 3-register operations.
2632class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2633 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002634 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2635 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002636 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2637 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2638 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002639 let isCommutable = Commutable;
2640}
2641class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2642 InstrItinClass itin, string OpcodeStr, string Dt,
2643 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002644 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002645 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2646 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002647 [(set QPR:$Vd,
2648 (TyQ (OpNode (TyD DPR:$Vn),
2649 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002650class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2651 InstrItinClass itin, string OpcodeStr, string Dt,
2652 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002653 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002654 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2655 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002656 [(set QPR:$Vd,
2657 (TyQ (OpNode (TyD DPR:$Vn),
2658 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002659
2660// Long 3-register operations with explicitly extended operands.
2661class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2662 InstrItinClass itin, string OpcodeStr, string Dt,
2663 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2664 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002665 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002666 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2667 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2668 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2669 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002670 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002671}
2672
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002673// Long 3-register intrinsics with explicit extend (VABDL).
2674class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2675 InstrItinClass itin, string OpcodeStr, string Dt,
2676 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2677 bit Commutable>
2678 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002679 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2680 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2681 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2682 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002683 let isCommutable = Commutable;
2684}
2685
Bob Wilson5bafff32009-06-22 23:27:02 +00002686// Long 3-register intrinsics.
2687class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002688 InstrItinClass itin, string OpcodeStr, string Dt,
2689 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002690 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002691 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2692 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2693 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002694 let isCommutable = Commutable;
2695}
David Goodwin658ea602009-09-25 18:38:29 +00002696class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002697 string OpcodeStr, string Dt,
2698 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002699 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002700 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2701 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002702 [(set (ResTy QPR:$Vd),
2703 (ResTy (IntOp (OpTy DPR:$Vn),
2704 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002705 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002706class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2707 InstrItinClass itin, string OpcodeStr, string Dt,
2708 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002709 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002710 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2711 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002712 [(set (ResTy QPR:$Vd),
2713 (ResTy (IntOp (OpTy DPR:$Vn),
2714 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002715 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002716
Bob Wilson04d6c282010-08-29 05:57:34 +00002717// Wide 3-register operations.
2718class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2719 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2720 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002721 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002722 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2723 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2724 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2725 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002726 let isCommutable = Commutable;
2727}
2728
2729// Pairwise long 2-register intrinsics, both double- and quad-register.
2730class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002731 bits<2> op17_16, bits<5> op11_7, bit op4,
2732 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002733 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002734 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2735 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2736 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002737class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002738 bits<2> op17_16, bits<5> op11_7, bit op4,
2739 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002740 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002741 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2742 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2743 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002744
2745// Pairwise long 2-register accumulate intrinsics,
2746// both double- and quad-register.
2747// The destination register is also used as the first source operand register.
2748class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002749 bits<2> op17_16, bits<5> op11_7, bit op4,
2750 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002751 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2752 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002753 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2754 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2755 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002756class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002757 bits<2> op17_16, bits<5> op11_7, bit op4,
2758 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002759 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2760 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002761 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2762 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2763 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002764
2765// Shift by immediate,
2766// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002767class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002768 Format f, InstrItinClass itin, Operand ImmTy,
2769 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002770 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002771 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002772 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2773 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002774class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002775 Format f, InstrItinClass itin, Operand ImmTy,
2776 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002777 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002778 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002779 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2780 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002781
Johnny Chen6c8648b2010-03-17 23:26:50 +00002782// Long shift by immediate.
2783class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2784 string OpcodeStr, string Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00002785 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Johnny Chen6c8648b2010-03-17 23:26:50 +00002786 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach4e413952011-12-07 00:02:17 +00002787 (outs QPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), N2RegVShLFrm,
Owen Andersonca6945e2010-12-01 00:28:25 +00002788 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2789 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002790 (i32 imm:$SIMM))))]>;
2791
Bob Wilson5bafff32009-06-22 23:27:02 +00002792// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002793class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002794 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002795 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002796 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002797 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002798 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2799 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002800 (i32 imm:$SIMM))))]>;
2801
2802// Shift right by immediate and accumulate,
2803// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002804class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002805 Operand ImmTy, string OpcodeStr, string Dt,
2806 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002807 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002808 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002809 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2810 [(set DPR:$Vd, (Ty (add DPR:$src1,
2811 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002812class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002813 Operand ImmTy, string OpcodeStr, string Dt,
2814 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002815 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002816 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002817 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2818 [(set QPR:$Vd, (Ty (add QPR:$src1,
2819 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002820
2821// Shift by immediate and insert,
2822// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002823class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002824 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2825 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002826 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002827 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002828 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2829 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002830class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002831 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2832 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002833 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002834 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002835 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2836 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002837
2838// Convert, with fractional bits immediate,
2839// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002840class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002841 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002842 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002843 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002844 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2845 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2846 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002847class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002848 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002849 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002850 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002851 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2852 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2853 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002854
2855//===----------------------------------------------------------------------===//
2856// Multiclasses
2857//===----------------------------------------------------------------------===//
2858
Bob Wilson916ac5b2009-10-03 04:44:16 +00002859// Abbreviations used in multiclass suffixes:
2860// Q = quarter int (8 bit) elements
2861// H = half int (16 bit) elements
2862// S = single int (32 bit) elements
2863// D = double int (64 bit) elements
2864
Bob Wilson094dd802010-12-18 00:42:58 +00002865// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002866
Bob Wilson094dd802010-12-18 00:42:58 +00002867// Neon 2-register comparisons.
2868// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002869multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2870 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002871 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002872 // 64-bit vector types.
2873 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002874 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002875 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002876 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002877 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002878 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002879 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002880 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002881 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002882 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002883 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002884 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002885 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002886 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002887 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002888 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002889 let Inst{10} = 1; // overwrite F = 1
2890 }
2891
2892 // 128-bit vector types.
2893 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002894 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002895 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002896 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002897 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002898 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002899 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002900 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002901 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002902 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002903 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002904 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002905 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002906 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002907 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002908 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002909 let Inst{10} = 1; // overwrite F = 1
2910 }
2911}
2912
Bob Wilson094dd802010-12-18 00:42:58 +00002913
2914// Neon 2-register vector intrinsics,
2915// element sizes of 8, 16 and 32 bits:
2916multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2917 bits<5> op11_7, bit op4,
2918 InstrItinClass itinD, InstrItinClass itinQ,
2919 string OpcodeStr, string Dt, Intrinsic IntOp> {
2920 // 64-bit vector types.
2921 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2922 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2923 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2924 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2925 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2926 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2927
2928 // 128-bit vector types.
2929 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2930 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2931 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2932 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2933 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2934 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2935}
2936
2937
2938// Neon Narrowing 2-register vector operations,
2939// source operand element sizes of 16, 32 and 64 bits:
2940multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2941 bits<5> op11_7, bit op6, bit op4,
2942 InstrItinClass itin, string OpcodeStr, string Dt,
2943 SDNode OpNode> {
2944 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2945 itin, OpcodeStr, !strconcat(Dt, "16"),
2946 v8i8, v8i16, OpNode>;
2947 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2948 itin, OpcodeStr, !strconcat(Dt, "32"),
2949 v4i16, v4i32, OpNode>;
2950 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2951 itin, OpcodeStr, !strconcat(Dt, "64"),
2952 v2i32, v2i64, OpNode>;
2953}
2954
2955// Neon Narrowing 2-register vector intrinsics,
2956// source operand element sizes of 16, 32 and 64 bits:
2957multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2958 bits<5> op11_7, bit op6, bit op4,
2959 InstrItinClass itin, string OpcodeStr, string Dt,
2960 Intrinsic IntOp> {
2961 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2962 itin, OpcodeStr, !strconcat(Dt, "16"),
2963 v8i8, v8i16, IntOp>;
2964 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2965 itin, OpcodeStr, !strconcat(Dt, "32"),
2966 v4i16, v4i32, IntOp>;
2967 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2968 itin, OpcodeStr, !strconcat(Dt, "64"),
2969 v2i32, v2i64, IntOp>;
2970}
2971
2972
2973// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2974// source operand element sizes of 16, 32 and 64 bits:
2975multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2976 string OpcodeStr, string Dt, SDNode OpNode> {
2977 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2978 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2979 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2980 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2981 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2982 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2983}
2984
2985
Bob Wilson5bafff32009-06-22 23:27:02 +00002986// Neon 3-register vector operations.
2987
2988// First with only element sizes of 8, 16 and 32 bits:
2989multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002990 InstrItinClass itinD16, InstrItinClass itinD32,
2991 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002992 string OpcodeStr, string Dt,
2993 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002994 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002995 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002996 OpcodeStr, !strconcat(Dt, "8"),
2997 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002998 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002999 OpcodeStr, !strconcat(Dt, "16"),
3000 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003001 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003002 OpcodeStr, !strconcat(Dt, "32"),
3003 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003004
3005 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00003006 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003007 OpcodeStr, !strconcat(Dt, "8"),
3008 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003009 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003010 OpcodeStr, !strconcat(Dt, "16"),
3011 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003012 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003013 OpcodeStr, !strconcat(Dt, "32"),
3014 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003015}
3016
Jim Grosbach45755a72011-12-05 20:09:44 +00003017multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
Jim Grosbach422faab2011-12-05 20:12:26 +00003018 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, "i16", v4i16, ShOp>;
3019 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, "i32", v2i32, ShOp>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003020 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, "i16", v8i16, v4i16, ShOp>;
Jim Grosbach422faab2011-12-05 20:12:26 +00003021 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, "i32",
Evan Chengac0869d2009-11-21 06:21:52 +00003022 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003023}
3024
Bob Wilson5bafff32009-06-22 23:27:02 +00003025// ....then also with element size 64 bits:
3026multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00003027 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003028 string OpcodeStr, string Dt,
3029 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00003030 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003031 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00003032 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00003033 OpcodeStr, !strconcat(Dt, "64"),
3034 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003035 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003036 OpcodeStr, !strconcat(Dt, "64"),
3037 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003038}
3039
3040
Bob Wilson5bafff32009-06-22 23:27:02 +00003041// Neon 3-register vector intrinsics.
3042
3043// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003044multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003045 InstrItinClass itinD16, InstrItinClass itinD32,
3046 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003047 string OpcodeStr, string Dt,
3048 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003049 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003050 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003051 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003052 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003053 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003054 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003055 v2i32, v2i32, IntOp, Commutable>;
3056
3057 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003058 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003059 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003060 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003061 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003062 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003063 v4i32, v4i32, IntOp, Commutable>;
3064}
Owen Anderson3557d002010-10-26 20:56:57 +00003065multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3066 InstrItinClass itinD16, InstrItinClass itinD32,
3067 InstrItinClass itinQ16, InstrItinClass itinQ32,
3068 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003069 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003070 // 64-bit vector types.
3071 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
3072 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003073 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003074 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
3075 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003076 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003077
3078 // 128-bit vector types.
3079 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
3080 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003081 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003082 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
3083 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003084 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003085}
Bob Wilson5bafff32009-06-22 23:27:02 +00003086
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003087multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003088 InstrItinClass itinD16, InstrItinClass itinD32,
3089 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003090 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00003091 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003092 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003093 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003094 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003095 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003096 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003097 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003098 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003099}
3100
Bob Wilson5bafff32009-06-22 23:27:02 +00003101// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003102multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003103 InstrItinClass itinD16, InstrItinClass itinD32,
3104 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003105 string OpcodeStr, string Dt,
3106 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003107 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003108 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003109 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003110 OpcodeStr, !strconcat(Dt, "8"),
3111 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003112 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003113 OpcodeStr, !strconcat(Dt, "8"),
3114 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003115}
Owen Anderson3557d002010-10-26 20:56:57 +00003116multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3117 InstrItinClass itinD16, InstrItinClass itinD32,
3118 InstrItinClass itinQ16, InstrItinClass itinQ32,
3119 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003120 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003121 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003122 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003123 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
3124 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003125 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003126 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
3127 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003128 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003129}
3130
Bob Wilson5bafff32009-06-22 23:27:02 +00003131
3132// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003133multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003134 InstrItinClass itinD16, InstrItinClass itinD32,
3135 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003136 string OpcodeStr, string Dt,
3137 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003138 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003139 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003140 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003141 OpcodeStr, !strconcat(Dt, "64"),
3142 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003143 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003144 OpcodeStr, !strconcat(Dt, "64"),
3145 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003146}
Owen Anderson3557d002010-10-26 20:56:57 +00003147multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3148 InstrItinClass itinD16, InstrItinClass itinD32,
3149 InstrItinClass itinQ16, InstrItinClass itinQ32,
3150 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003151 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003152 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003153 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003154 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
3155 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003156 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003157 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
3158 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003159 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003160}
Bob Wilson5bafff32009-06-22 23:27:02 +00003161
Bob Wilson5bafff32009-06-22 23:27:02 +00003162// Neon Narrowing 3-register vector intrinsics,
3163// source operand element sizes of 16, 32 and 64 bits:
3164multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003165 string OpcodeStr, string Dt,
3166 Intrinsic IntOp, bit Commutable = 0> {
3167 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
3168 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003169 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003170 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
3171 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003172 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003173 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
3174 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003175 v2i32, v2i64, IntOp, Commutable>;
3176}
3177
3178
Bob Wilson04d6c282010-08-29 05:57:34 +00003179// Neon Long 3-register vector operations.
3180
3181multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3182 InstrItinClass itin16, InstrItinClass itin32,
3183 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003184 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00003185 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
3186 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003187 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003188 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003189 OpcodeStr, !strconcat(Dt, "16"),
3190 v4i32, v4i16, OpNode, Commutable>;
3191 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
3192 OpcodeStr, !strconcat(Dt, "32"),
3193 v2i64, v2i32, OpNode, Commutable>;
3194}
3195
3196multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
3197 InstrItinClass itin, string OpcodeStr, string Dt,
3198 SDNode OpNode> {
3199 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
3200 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3201 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
3202 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3203}
3204
3205multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3206 InstrItinClass itin16, InstrItinClass itin32,
3207 string OpcodeStr, string Dt,
3208 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3209 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3210 OpcodeStr, !strconcat(Dt, "8"),
3211 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003212 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003213 OpcodeStr, !strconcat(Dt, "16"),
3214 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3215 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3216 OpcodeStr, !strconcat(Dt, "32"),
3217 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003218}
3219
Bob Wilson5bafff32009-06-22 23:27:02 +00003220// Neon Long 3-register vector intrinsics.
3221
3222// First with only element sizes of 16 and 32 bits:
3223multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003224 InstrItinClass itin16, InstrItinClass itin32,
3225 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003226 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003227 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003228 OpcodeStr, !strconcat(Dt, "16"),
3229 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003230 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003231 OpcodeStr, !strconcat(Dt, "32"),
3232 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003233}
3234
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003235multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003236 InstrItinClass itin, string OpcodeStr, string Dt,
3237 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003238 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003239 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003240 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003241 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003242}
3243
Bob Wilson5bafff32009-06-22 23:27:02 +00003244// ....then also with element size of 8 bits:
3245multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003246 InstrItinClass itin16, InstrItinClass itin32,
3247 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003248 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003249 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003250 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003251 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003252 OpcodeStr, !strconcat(Dt, "8"),
3253 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003254}
3255
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003256// ....with explicit extend (VABDL).
3257multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3258 InstrItinClass itin, string OpcodeStr, string Dt,
3259 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3260 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3261 OpcodeStr, !strconcat(Dt, "8"),
3262 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003263 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003264 OpcodeStr, !strconcat(Dt, "16"),
3265 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3266 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3267 OpcodeStr, !strconcat(Dt, "32"),
3268 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3269}
3270
Bob Wilson5bafff32009-06-22 23:27:02 +00003271
3272// Neon Wide 3-register vector intrinsics,
3273// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003274multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3275 string OpcodeStr, string Dt,
3276 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3277 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3278 OpcodeStr, !strconcat(Dt, "8"),
3279 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3280 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3281 OpcodeStr, !strconcat(Dt, "16"),
3282 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3283 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3284 OpcodeStr, !strconcat(Dt, "32"),
3285 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003286}
3287
3288
3289// Neon Multiply-Op vector operations,
3290// element sizes of 8, 16 and 32 bits:
3291multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003292 InstrItinClass itinD16, InstrItinClass itinD32,
3293 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003294 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003295 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003296 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003297 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003298 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003299 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003300 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003301 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003302
3303 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003304 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003305 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003306 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003307 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003308 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003309 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003310}
3311
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003312multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003313 InstrItinClass itinD16, InstrItinClass itinD32,
3314 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003315 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003316 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003317 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003318 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003319 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003320 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003321 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3322 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003323 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003324 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3325 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003326}
Bob Wilson5bafff32009-06-22 23:27:02 +00003327
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003328// Neon Intrinsic-Op vector operations,
3329// element sizes of 8, 16 and 32 bits:
3330multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3331 InstrItinClass itinD, InstrItinClass itinQ,
3332 string OpcodeStr, string Dt, Intrinsic IntOp,
3333 SDNode OpNode> {
3334 // 64-bit vector types.
3335 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3336 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3337 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3338 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3339 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3340 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3341
3342 // 128-bit vector types.
3343 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3344 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3345 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3346 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3347 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3348 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3349}
3350
Bob Wilson5bafff32009-06-22 23:27:02 +00003351// Neon 3-argument intrinsics,
3352// element sizes of 8, 16 and 32 bits:
3353multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003354 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003355 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003356 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003357 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003358 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003359 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003360 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003361 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003362 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003363
3364 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003365 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003366 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003367 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003368 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003369 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003370 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003371}
3372
3373
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003374// Neon Long Multiply-Op vector operations,
3375// element sizes of 8, 16 and 32 bits:
3376multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3377 InstrItinClass itin16, InstrItinClass itin32,
3378 string OpcodeStr, string Dt, SDNode MulOp,
3379 SDNode OpNode> {
3380 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3381 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3382 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3383 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3384 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3385 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3386}
3387
3388multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3389 string Dt, SDNode MulOp, SDNode OpNode> {
3390 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3391 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3392 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3393 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3394}
3395
3396
Bob Wilson5bafff32009-06-22 23:27:02 +00003397// Neon Long 3-argument intrinsics.
3398
3399// First with only element sizes of 16 and 32 bits:
3400multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003401 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003402 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003403 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003404 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003405 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003406 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003407}
3408
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003409multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003410 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003411 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003412 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003413 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003414 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003415}
3416
Bob Wilson5bafff32009-06-22 23:27:02 +00003417// ....then also with element size of 8 bits:
3418multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003419 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003420 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003421 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3422 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003423 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003424}
3425
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003426// ....with explicit extend (VABAL).
3427multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3428 InstrItinClass itin, string OpcodeStr, string Dt,
3429 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3430 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3431 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3432 IntOp, ExtOp, OpNode>;
3433 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3434 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3435 IntOp, ExtOp, OpNode>;
3436 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3437 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3438 IntOp, ExtOp, OpNode>;
3439}
3440
Bob Wilson5bafff32009-06-22 23:27:02 +00003441
Bob Wilson5bafff32009-06-22 23:27:02 +00003442// Neon Pairwise long 2-register intrinsics,
3443// element sizes of 8, 16 and 32 bits:
3444multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3445 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003446 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003447 // 64-bit vector types.
3448 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003449 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003450 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003451 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003452 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003453 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003454
3455 // 128-bit vector types.
3456 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003457 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003458 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003459 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003460 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003461 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003462}
3463
3464
3465// Neon Pairwise long 2-register accumulate intrinsics,
3466// element sizes of 8, 16 and 32 bits:
3467multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3468 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003469 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003470 // 64-bit vector types.
3471 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003472 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003473 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003474 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003475 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003476 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003477
3478 // 128-bit vector types.
3479 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003480 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003481 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003482 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003483 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003484 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003485}
3486
3487
3488// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003489// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003490// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003491multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3492 InstrItinClass itin, string OpcodeStr, string Dt,
3493 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003494 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003495 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003496 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003497 let Inst{21-19} = 0b001; // imm6 = 001xxx
3498 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003499 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003500 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003501 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3502 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003503 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003504 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003505 let Inst{21} = 0b1; // imm6 = 1xxxxx
3506 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003507 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003508 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003509 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003510
3511 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003512 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003513 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003514 let Inst{21-19} = 0b001; // imm6 = 001xxx
3515 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003516 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003517 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003518 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3519 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003520 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003521 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003522 let Inst{21} = 0b1; // imm6 = 1xxxxx
3523 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003524 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3525 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3526 // imm6 = xxxxxx
3527}
3528multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3529 InstrItinClass itin, string OpcodeStr, string Dt,
3530 SDNode OpNode> {
3531 // 64-bit vector types.
3532 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3533 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3534 let Inst{21-19} = 0b001; // imm6 = 001xxx
3535 }
3536 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3537 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3538 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3539 }
3540 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3541 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3542 let Inst{21} = 0b1; // imm6 = 1xxxxx
3543 }
3544 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3545 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3546 // imm6 = xxxxxx
3547
3548 // 128-bit vector types.
3549 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3550 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3551 let Inst{21-19} = 0b001; // imm6 = 001xxx
3552 }
3553 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3554 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3555 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3556 }
3557 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3558 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3559 let Inst{21} = 0b1; // imm6 = 1xxxxx
3560 }
3561 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003562 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003563 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003564}
3565
Bob Wilson5bafff32009-06-22 23:27:02 +00003566// Neon Shift-Accumulate vector operations,
3567// element sizes of 8, 16, 32 and 64 bits:
3568multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003569 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003570 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003571 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003572 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003573 let Inst{21-19} = 0b001; // imm6 = 001xxx
3574 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003575 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003576 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003577 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3578 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003579 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003580 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003581 let Inst{21} = 0b1; // imm6 = 1xxxxx
3582 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003583 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003584 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003585 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003586
3587 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003588 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003589 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003590 let Inst{21-19} = 0b001; // imm6 = 001xxx
3591 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003592 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003593 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003594 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3595 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003596 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003597 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003598 let Inst{21} = 0b1; // imm6 = 1xxxxx
3599 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003600 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003601 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003602 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003603}
3604
Bob Wilson5bafff32009-06-22 23:27:02 +00003605// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003606// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003607// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003608multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3609 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003610 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003611 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3612 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003613 let Inst{21-19} = 0b001; // imm6 = 001xxx
3614 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003615 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3616 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003617 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3618 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003619 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3620 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003621 let Inst{21} = 0b1; // imm6 = 1xxxxx
3622 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003623 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3624 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003625 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003626
3627 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003628 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3629 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003630 let Inst{21-19} = 0b001; // imm6 = 001xxx
3631 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003632 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3633 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003634 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3635 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003636 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3637 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003638 let Inst{21} = 0b1; // imm6 = 1xxxxx
3639 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003640 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3641 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3642 // imm6 = xxxxxx
3643}
3644multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3645 string OpcodeStr> {
3646 // 64-bit vector types.
3647 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3648 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3649 let Inst{21-19} = 0b001; // imm6 = 001xxx
3650 }
3651 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3652 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3653 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3654 }
3655 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3656 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3657 let Inst{21} = 0b1; // imm6 = 1xxxxx
3658 }
3659 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3660 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3661 // imm6 = xxxxxx
3662
3663 // 128-bit vector types.
3664 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3665 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3666 let Inst{21-19} = 0b001; // imm6 = 001xxx
3667 }
3668 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3669 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3670 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3671 }
3672 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3673 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3674 let Inst{21} = 0b1; // imm6 = 1xxxxx
3675 }
3676 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3677 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003678 // imm6 = xxxxxx
3679}
3680
3681// Neon Shift Long operations,
3682// element sizes of 8, 16, 32 bits:
3683multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003684 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003685 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003686 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, imm1_7, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003687 let Inst{21-19} = 0b001; // imm6 = 001xxx
3688 }
3689 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003690 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, imm1_15, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003691 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3692 }
3693 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003694 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, imm1_31, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003695 let Inst{21} = 0b1; // imm6 = 1xxxxx
3696 }
3697}
3698
3699// Neon Shift Narrow operations,
3700// element sizes of 16, 32, 64 bits:
3701multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003702 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003703 SDNode OpNode> {
3704 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003705 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003706 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003707 let Inst{21-19} = 0b001; // imm6 = 001xxx
3708 }
3709 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003710 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003711 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003712 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3713 }
3714 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003715 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003716 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003717 let Inst{21} = 0b1; // imm6 = 1xxxxx
3718 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003719}
3720
3721//===----------------------------------------------------------------------===//
3722// Instruction Definitions.
3723//===----------------------------------------------------------------------===//
3724
3725// Vector Add Operations.
3726
3727// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003728defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003729 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003730def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003731 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003732def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003733 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003734// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003735defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3736 "vaddl", "s", add, sext, 1>;
3737defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3738 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003739// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003740defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3741defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003742// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003743defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3744 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3745 "vhadd", "s", int_arm_neon_vhadds, 1>;
3746defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3747 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3748 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003749// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003750defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3751 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3752 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3753defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3754 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3755 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003756// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003757defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3758 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3759 "vqadd", "s", int_arm_neon_vqadds, 1>;
3760defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3761 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3762 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003763// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003764defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3765 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003766// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003767defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3768 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003769
3770// Vector Multiply Operations.
3771
3772// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003773defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003774 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003775def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3776 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3777def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3778 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003779def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003780 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003781def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003782 v4f32, v4f32, fmul, 1>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003783defm VMULsl : N3VSL_HS<0b1000, "vmul", mul>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00003784def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3785def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3786 v2f32, fmul>;
3787
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003788def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3789 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3790 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3791 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003792 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003793 (SubReg_i16_lane imm:$lane)))>;
3794def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3795 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3796 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3797 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003798 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003799 (SubReg_i32_lane imm:$lane)))>;
3800def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3801 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3802 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3803 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003804 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003805 (SubReg_i32_lane imm:$lane)))>;
3806
Bob Wilson5bafff32009-06-22 23:27:02 +00003807// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003808defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003809 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003810 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003811defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3812 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003813 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003814def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003815 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3816 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003817 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3818 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003819 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003820 (SubReg_i16_lane imm:$lane)))>;
3821def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003822 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3823 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003824 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3825 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003826 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003827 (SubReg_i32_lane imm:$lane)))>;
3828
Bob Wilson5bafff32009-06-22 23:27:02 +00003829// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003830defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3831 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003832 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003833defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3834 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003835 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003836def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003837 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3838 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003839 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3840 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003841 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003842 (SubReg_i16_lane imm:$lane)))>;
3843def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003844 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3845 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003846 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3847 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003848 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003849 (SubReg_i32_lane imm:$lane)))>;
3850
Bob Wilson5bafff32009-06-22 23:27:02 +00003851// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003852defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3853 "vmull", "s", NEONvmulls, 1>;
3854defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3855 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003856def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003857 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003858defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3859defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003860
Bob Wilson5bafff32009-06-22 23:27:02 +00003861// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003862defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3863 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3864defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3865 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003866
3867// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3868
3869// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003870defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003871 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3872def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003873 v2f32, fmul_su, fadd_mlx>,
3874 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003875def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003876 v4f32, fmul_su, fadd_mlx>,
3877 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003878defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003879 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3880def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003881 v2f32, fmul_su, fadd_mlx>,
3882 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003883def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003884 v4f32, v2f32, fmul_su, fadd_mlx>,
3885 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003886
3887def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003888 (mul (v8i16 QPR:$src2),
3889 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3890 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003891 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003892 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003893 (SubReg_i16_lane imm:$lane)))>;
3894
3895def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003896 (mul (v4i32 QPR:$src2),
3897 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3898 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003899 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003900 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003901 (SubReg_i32_lane imm:$lane)))>;
3902
Evan Cheng48575f62010-12-05 22:04:16 +00003903def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3904 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003905 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003906 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3907 (v4f32 QPR:$src2),
3908 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003909 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003910 (SubReg_i32_lane imm:$lane)))>,
3911 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003912
Bob Wilson5bafff32009-06-22 23:27:02 +00003913// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003914defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3915 "vmlal", "s", NEONvmulls, add>;
3916defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3917 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003918
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003919defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3920defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003921
Bob Wilson5bafff32009-06-22 23:27:02 +00003922// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003923defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003924 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003925defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003926
Bob Wilson5bafff32009-06-22 23:27:02 +00003927// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003928defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003929 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3930def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003931 v2f32, fmul_su, fsub_mlx>,
3932 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003933def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003934 v4f32, fmul_su, fsub_mlx>,
3935 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003936defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003937 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3938def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003939 v2f32, fmul_su, fsub_mlx>,
3940 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003941def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003942 v4f32, v2f32, fmul_su, fsub_mlx>,
3943 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003944
3945def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003946 (mul (v8i16 QPR:$src2),
3947 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3948 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003949 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003950 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003951 (SubReg_i16_lane imm:$lane)))>;
3952
3953def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003954 (mul (v4i32 QPR:$src2),
3955 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3956 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003957 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003958 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003959 (SubReg_i32_lane imm:$lane)))>;
3960
Evan Cheng48575f62010-12-05 22:04:16 +00003961def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3962 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003963 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3964 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003965 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003966 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003967 (SubReg_i32_lane imm:$lane)))>,
3968 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003969
Bob Wilson5bafff32009-06-22 23:27:02 +00003970// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003971defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3972 "vmlsl", "s", NEONvmulls, sub>;
3973defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3974 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003975
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003976defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3977defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003978
Bob Wilson5bafff32009-06-22 23:27:02 +00003979// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003980defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003981 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003982defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003983
3984// Vector Subtract Operations.
3985
3986// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003987defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003988 "vsub", "i", sub, 0>;
3989def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003990 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003991def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003992 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003993// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003994defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3995 "vsubl", "s", sub, sext, 0>;
3996defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3997 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003998// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003999defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
4000defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004001// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004002defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004003 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004004 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004005defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004006 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004007 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004008// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004009defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004010 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004011 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004012defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004013 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004014 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004015// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00004016defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
4017 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004018// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00004019defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
4020 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004021
4022// Vector Comparisons.
4023
4024// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004025defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4026 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004027def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004028 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004029def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004030 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004031
Johnny Chen363ac582010-02-23 01:42:58 +00004032defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00004033 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00004034
Bob Wilson5bafff32009-06-22 23:27:02 +00004035// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004036defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4037 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004038defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004039 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00004040def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
4041 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004042def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004043 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004044
Johnny Chen363ac582010-02-23 01:42:58 +00004045defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004046 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004047defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004048 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004049
Bob Wilson5bafff32009-06-22 23:27:02 +00004050// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004051defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4052 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
4053defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4054 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004055def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004056 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004057def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004058 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004059
Johnny Chen363ac582010-02-23 01:42:58 +00004060defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004061 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004062defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004063 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004064
Bob Wilson5bafff32009-06-22 23:27:02 +00004065// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004066def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
4067 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
4068def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
4069 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004070// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004071def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
4072 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
4073def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
4074 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004075// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004076defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00004077 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004078
4079// Vector Bitwise Operations.
4080
Bob Wilsoncba270d2010-07-13 21:16:48 +00004081def vnotd : PatFrag<(ops node:$in),
4082 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
4083def vnotq : PatFrag<(ops node:$in),
4084 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00004085
4086
Bob Wilson5bafff32009-06-22 23:27:02 +00004087// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00004088def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
4089 v2i32, v2i32, and, 1>;
4090def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
4091 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004092
4093// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00004094def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
4095 v2i32, v2i32, xor, 1>;
4096def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
4097 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004098
4099// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00004100def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
4101 v2i32, v2i32, or, 1>;
4102def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
4103 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004104
Owen Andersond9668172010-11-03 22:44:51 +00004105def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004106 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004107 IIC_VMOVImm,
4108 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4109 [(set DPR:$Vd,
4110 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
4111 let Inst{9} = SIMM{9};
4112}
4113
Owen Anderson080c0922010-11-05 19:27:46 +00004114def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004115 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004116 IIC_VMOVImm,
4117 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4118 [(set DPR:$Vd,
4119 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004120 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004121}
4122
4123def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004124 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004125 IIC_VMOVImm,
4126 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4127 [(set QPR:$Vd,
4128 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
4129 let Inst{9} = SIMM{9};
4130}
4131
Owen Anderson080c0922010-11-05 19:27:46 +00004132def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004133 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004134 IIC_VMOVImm,
4135 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4136 [(set QPR:$Vd,
4137 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004138 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004139}
4140
4141
Bob Wilson5bafff32009-06-22 23:27:02 +00004142// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00004143def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4144 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4145 "vbic", "$Vd, $Vn, $Vm", "",
4146 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
4147 (vnotd DPR:$Vm))))]>;
4148def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4149 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4150 "vbic", "$Vd, $Vn, $Vm", "",
4151 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
4152 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004153
Owen Anderson080c0922010-11-05 19:27:46 +00004154def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004155 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004156 IIC_VMOVImm,
4157 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4158 [(set DPR:$Vd,
4159 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4160 let Inst{9} = SIMM{9};
4161}
4162
4163def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004164 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004165 IIC_VMOVImm,
4166 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4167 [(set DPR:$Vd,
4168 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4169 let Inst{10-9} = SIMM{10-9};
4170}
4171
4172def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004173 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004174 IIC_VMOVImm,
4175 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4176 [(set QPR:$Vd,
4177 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4178 let Inst{9} = SIMM{9};
4179}
4180
4181def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004182 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004183 IIC_VMOVImm,
4184 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4185 [(set QPR:$Vd,
4186 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4187 let Inst{10-9} = SIMM{10-9};
4188}
4189
Bob Wilson5bafff32009-06-22 23:27:02 +00004190// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00004191def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
4192 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4193 "vorn", "$Vd, $Vn, $Vm", "",
4194 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
4195 (vnotd DPR:$Vm))))]>;
4196def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
4197 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4198 "vorn", "$Vd, $Vn, $Vm", "",
4199 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
4200 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004201
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004202// VMVN : Vector Bitwise NOT (Immediate)
4203
4204let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00004205
Owen Andersonca6945e2010-12-01 00:28:25 +00004206def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004207 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004208 "vmvn", "i16", "$Vd, $SIMM", "",
4209 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004210 let Inst{9} = SIMM{9};
4211}
4212
Owen Andersonca6945e2010-12-01 00:28:25 +00004213def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004214 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004215 "vmvn", "i16", "$Vd, $SIMM", "",
4216 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004217 let Inst{9} = SIMM{9};
4218}
4219
Owen Andersonca6945e2010-12-01 00:28:25 +00004220def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004221 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004222 "vmvn", "i32", "$Vd, $SIMM", "",
4223 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004224 let Inst{11-8} = SIMM{11-8};
4225}
4226
Owen Andersonca6945e2010-12-01 00:28:25 +00004227def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004228 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004229 "vmvn", "i32", "$Vd, $SIMM", "",
4230 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004231 let Inst{11-8} = SIMM{11-8};
4232}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004233}
4234
Bob Wilson5bafff32009-06-22 23:27:02 +00004235// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004236def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004237 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4238 "vmvn", "$Vd, $Vm", "",
4239 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004240def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004241 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4242 "vmvn", "$Vd, $Vm", "",
4243 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004244def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4245def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004246
4247// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004248def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4249 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004250 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004251 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004252 [(set DPR:$Vd,
4253 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004254
4255def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4256 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4257 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4258
Owen Anderson4110b432010-10-25 20:13:13 +00004259def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4260 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004261 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004262 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004263 [(set QPR:$Vd,
4264 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004265
4266def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4267 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4268 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004269
4270// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004271// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004272// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004273def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004274 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004275 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004276 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004277 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004278def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004279 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004280 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004281 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004282 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004283
Bob Wilson5bafff32009-06-22 23:27:02 +00004284// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004285// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004286// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004287def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004288 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004289 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004290 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004291 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004292def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004293 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004294 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004295 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004296 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004297
4298// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004299// for equivalent operations with different register constraints; it just
4300// inserts copies.
4301
4302// Vector Absolute Differences.
4303
4304// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004305defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004306 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004307 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004308defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004309 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004310 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004311def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004312 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004313def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004314 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004315
4316// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004317defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4318 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4319defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4320 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004321
4322// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004323defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4324 "vaba", "s", int_arm_neon_vabds, add>;
4325defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4326 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004327
4328// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004329defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4330 "vabal", "s", int_arm_neon_vabds, zext, add>;
4331defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4332 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004333
4334// Vector Maximum and Minimum.
4335
4336// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004337defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004338 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004339 "vmax", "s", int_arm_neon_vmaxs, 1>;
4340defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004341 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004342 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004343def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4344 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004345 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004346def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4347 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004348 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4349
4350// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004351defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4352 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4353 "vmin", "s", int_arm_neon_vmins, 1>;
4354defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4355 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4356 "vmin", "u", int_arm_neon_vminu, 1>;
4357def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4358 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004359 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004360def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4361 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004362 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004363
4364// Vector Pairwise Operations.
4365
4366// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004367def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4368 "vpadd", "i8",
4369 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4370def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4371 "vpadd", "i16",
4372 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4373def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4374 "vpadd", "i32",
4375 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004376def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004377 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004378 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004379
4380// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004381defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004382 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004383defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004384 int_arm_neon_vpaddlu>;
4385
4386// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004387defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004388 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004389defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004390 int_arm_neon_vpadalu>;
4391
4392// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004393def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004394 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004395def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004396 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004397def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004398 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004399def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004400 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004401def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004402 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004403def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004404 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004405def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004406 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004407
4408// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004409def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004410 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004411def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004412 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004413def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004414 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004415def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004416 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004417def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004418 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004419def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004420 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004421def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004422 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004423
4424// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4425
4426// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004427def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004428 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004429 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004430def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004431 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004432 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004433def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004434 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004435 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004436def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004437 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004438 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004439
4440// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004441def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004442 IIC_VRECSD, "vrecps", "f32",
4443 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004444def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004445 IIC_VRECSQ, "vrecps", "f32",
4446 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004447
4448// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004449def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004450 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004451 v2i32, v2i32, int_arm_neon_vrsqrte>;
4452def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004453 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004454 v4i32, v4i32, int_arm_neon_vrsqrte>;
4455def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004456 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004457 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004458def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004459 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004460 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004461
4462// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004463def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004464 IIC_VRECSD, "vrsqrts", "f32",
4465 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004466def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004467 IIC_VRECSQ, "vrsqrts", "f32",
4468 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004469
4470// Vector Shifts.
4471
4472// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004473defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004474 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004475 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004476defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004477 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004478 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004479
Bob Wilson5bafff32009-06-22 23:27:02 +00004480// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004481defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4482
Bob Wilson5bafff32009-06-22 23:27:02 +00004483// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004484defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4485defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004486
4487// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004488defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4489defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004490
4491// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004492class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004493 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Jim Grosbach4e413952011-12-07 00:02:17 +00004494 ValueType OpTy, Operand ImmTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004495 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00004496 ResTy, OpTy, ImmTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004497 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004498 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004499}
Evan Chengf81bf152009-11-23 21:57:23 +00004500def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004501 v8i16, v8i8, imm8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004502def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004503 v4i32, v4i16, imm16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004504def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004505 v2i64, v2i32, imm32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004506
4507// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004508defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004509 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004510
4511// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004512defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004513 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004514 "vrshl", "s", int_arm_neon_vrshifts>;
4515defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004516 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004517 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004518// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004519defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4520defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004521
4522// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004523defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004524 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004525
4526// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004527defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004528 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004529 "vqshl", "s", int_arm_neon_vqshifts>;
4530defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004531 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004532 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004533// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004534defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4535defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4536
Bob Wilson5bafff32009-06-22 23:27:02 +00004537// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004538defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004539
4540// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004541defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004542 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004543defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004544 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004545
4546// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004547defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004548 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004549
4550// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004551defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004552 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004553 "vqrshl", "s", int_arm_neon_vqrshifts>;
4554defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004555 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004556 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004557
4558// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004559defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004560 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004561defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004562 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004563
4564// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004565defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004566 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004567
4568// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004569defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4570defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004571// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004572defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4573defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004574
4575// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004576defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4577
Bob Wilson5bafff32009-06-22 23:27:02 +00004578// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004579defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004580
4581// Vector Absolute and Saturating Absolute.
4582
4583// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004584defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004585 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004586 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004587def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004588 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004589 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004590def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004591 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004592 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004593
4594// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004595defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004596 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004597 int_arm_neon_vqabs>;
4598
4599// Vector Negate.
4600
Bob Wilsoncba270d2010-07-13 21:16:48 +00004601def vnegd : PatFrag<(ops node:$in),
4602 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4603def vnegq : PatFrag<(ops node:$in),
4604 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004605
Evan Chengf81bf152009-11-23 21:57:23 +00004606class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004607 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4608 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4609 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004610class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004611 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4612 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4613 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004614
Chris Lattner0a00ed92010-03-28 08:39:10 +00004615// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004616def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4617def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4618def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4619def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4620def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4621def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004622
4623// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004624def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004625 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4626 "vneg", "f32", "$Vd, $Vm", "",
4627 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004628def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004629 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4630 "vneg", "f32", "$Vd, $Vm", "",
4631 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004632
Bob Wilsoncba270d2010-07-13 21:16:48 +00004633def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4634def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4635def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4636def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4637def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4638def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004639
4640// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004641defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004642 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004643 int_arm_neon_vqneg>;
4644
4645// Vector Bit Counting Operations.
4646
4647// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004648defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004649 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004650 int_arm_neon_vcls>;
4651// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004652defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004653 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004654 int_arm_neon_vclz>;
4655// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004656def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004657 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004658 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004659def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004660 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004661 v16i8, v16i8, int_arm_neon_vcnt>;
4662
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004663// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004664def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004665 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4666 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004667def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004668 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4669 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004670
Bob Wilson5bafff32009-06-22 23:27:02 +00004671// Vector Move Operations.
4672
4673// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004674def : InstAlias<"vmov${p} $Vd, $Vm",
4675 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4676def : InstAlias<"vmov${p} $Vd, $Vm",
4677 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004678
Bob Wilson5bafff32009-06-22 23:27:02 +00004679// VMOV : Vector Move (Immediate)
4680
Evan Cheng47006be2010-05-17 21:54:50 +00004681let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004682def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004683 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004684 "vmov", "i8", "$Vd, $SIMM", "",
4685 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4686def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004687 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004688 "vmov", "i8", "$Vd, $SIMM", "",
4689 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004690
Owen Andersonca6945e2010-12-01 00:28:25 +00004691def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004692 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004693 "vmov", "i16", "$Vd, $SIMM", "",
4694 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004695 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004696}
4697
Owen Andersonca6945e2010-12-01 00:28:25 +00004698def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004699 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004700 "vmov", "i16", "$Vd, $SIMM", "",
4701 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004702 let Inst{9} = SIMM{9};
4703}
Bob Wilson5bafff32009-06-22 23:27:02 +00004704
Owen Andersonca6945e2010-12-01 00:28:25 +00004705def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004706 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004707 "vmov", "i32", "$Vd, $SIMM", "",
4708 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004709 let Inst{11-8} = SIMM{11-8};
4710}
4711
Owen Andersonca6945e2010-12-01 00:28:25 +00004712def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004713 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004714 "vmov", "i32", "$Vd, $SIMM", "",
4715 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004716 let Inst{11-8} = SIMM{11-8};
4717}
Bob Wilson5bafff32009-06-22 23:27:02 +00004718
Owen Andersonca6945e2010-12-01 00:28:25 +00004719def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004720 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004721 "vmov", "i64", "$Vd, $SIMM", "",
4722 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4723def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004724 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004725 "vmov", "i64", "$Vd, $SIMM", "",
4726 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengeaa192a2011-11-15 02:12:34 +00004727
4728def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd),
4729 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4730 "vmov", "f32", "$Vd, $SIMM", "",
4731 [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>;
4732def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd),
4733 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4734 "vmov", "f32", "$Vd, $SIMM", "",
4735 [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004736} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004737
4738// VMOV : Vector Get Lane (move scalar to ARM core register)
4739
Johnny Chen131c4a52009-11-23 17:48:17 +00004740def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004741 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4742 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004743 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4744 imm:$lane))]> {
4745 let Inst{21} = lane{2};
4746 let Inst{6-5} = lane{1-0};
4747}
Johnny Chen131c4a52009-11-23 17:48:17 +00004748def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004749 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4750 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004751 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4752 imm:$lane))]> {
4753 let Inst{21} = lane{1};
4754 let Inst{6} = lane{0};
4755}
Johnny Chen131c4a52009-11-23 17:48:17 +00004756def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004757 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4758 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004759 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4760 imm:$lane))]> {
4761 let Inst{21} = lane{2};
4762 let Inst{6-5} = lane{1-0};
4763}
Johnny Chen131c4a52009-11-23 17:48:17 +00004764def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004765 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4766 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004767 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4768 imm:$lane))]> {
4769 let Inst{21} = lane{1};
4770 let Inst{6} = lane{0};
4771}
Johnny Chen131c4a52009-11-23 17:48:17 +00004772def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004773 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4774 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004775 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4776 imm:$lane))]> {
4777 let Inst{21} = lane{0};
4778}
Bob Wilson5bafff32009-06-22 23:27:02 +00004779// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4780def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4781 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004782 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004783 (SubReg_i8_lane imm:$lane))>;
4784def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4785 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004786 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004787 (SubReg_i16_lane imm:$lane))>;
4788def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4789 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004790 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004791 (SubReg_i8_lane imm:$lane))>;
4792def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4793 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004794 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004795 (SubReg_i16_lane imm:$lane))>;
4796def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4797 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004798 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004799 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004800def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004801 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004802 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004803def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004804 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004805 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004806//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004807// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004808def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004809 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004810
4811
4812// VMOV : Vector Set Lane (move ARM core register to scalar)
4813
Owen Andersond2fbdb72010-10-27 21:28:09 +00004814let Constraints = "$src1 = $V" in {
4815def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004816 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4817 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004818 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4819 GPR:$R, imm:$lane))]> {
4820 let Inst{21} = lane{2};
4821 let Inst{6-5} = lane{1-0};
4822}
4823def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004824 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4825 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004826 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4827 GPR:$R, imm:$lane))]> {
4828 let Inst{21} = lane{1};
4829 let Inst{6} = lane{0};
4830}
4831def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004832 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4833 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004834 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4835 GPR:$R, imm:$lane))]> {
4836 let Inst{21} = lane{0};
4837}
Bob Wilson5bafff32009-06-22 23:27:02 +00004838}
4839def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004840 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004841 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004842 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004843 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004844 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004845def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004846 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004847 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004848 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004849 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004850 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004851def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004852 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004853 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004854 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004855 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004856 (DSubReg_i32_reg imm:$lane)))>;
4857
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004858def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004859 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4860 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004861def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004862 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4863 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004864
4865//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004866// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004867def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004868 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004869
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004870def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004871 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004872def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004873 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004874def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004875 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004876
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004877def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4878 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4879def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4880 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4881def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4882 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4883
4884def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4885 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4886 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004887 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004888def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4889 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4890 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004891 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004892def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4893 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4894 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004895 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004896
Bob Wilson5bafff32009-06-22 23:27:02 +00004897// VDUP : Vector Duplicate (from ARM core register to all elements)
4898
Evan Chengf81bf152009-11-23 21:57:23 +00004899class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004900 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4901 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4902 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004903class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004904 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4905 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4906 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004907
Evan Chengf81bf152009-11-23 21:57:23 +00004908def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4909def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4910def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4911def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4912def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4913def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004914
Jim Grosbach958108a2011-03-11 20:44:08 +00004915def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4916def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004917
4918// VDUP : Vector Duplicate Lane (from scalar to all elements)
4919
Johnny Chene4614f72010-03-25 17:01:27 +00004920class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004921 ValueType Ty, Operand IdxTy>
4922 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4923 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004924 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004925
Johnny Chene4614f72010-03-25 17:01:27 +00004926class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004927 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4928 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4929 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004930 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004931 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004932
Bob Wilson507df402009-10-21 02:15:46 +00004933// Inst{19-16} is partially specified depending on the element size.
4934
Jim Grosbach460a9052011-10-07 23:56:00 +00004935def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4936 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004937 let Inst{19-17} = lane{2-0};
4938}
Jim Grosbach460a9052011-10-07 23:56:00 +00004939def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4940 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004941 let Inst{19-18} = lane{1-0};
4942}
Jim Grosbach460a9052011-10-07 23:56:00 +00004943def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4944 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004945 let Inst{19} = lane{0};
4946}
Jim Grosbach460a9052011-10-07 23:56:00 +00004947def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4948 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004949 let Inst{19-17} = lane{2-0};
4950}
Jim Grosbach460a9052011-10-07 23:56:00 +00004951def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4952 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004953 let Inst{19-18} = lane{1-0};
4954}
Jim Grosbach460a9052011-10-07 23:56:00 +00004955def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4956 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004957 let Inst{19} = lane{0};
4958}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004959
4960def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4961 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4962
4963def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4964 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004965
Bob Wilson0ce37102009-08-14 05:08:32 +00004966def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4967 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4968 (DSubReg_i8_reg imm:$lane))),
4969 (SubReg_i8_lane imm:$lane)))>;
4970def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4971 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4972 (DSubReg_i16_reg imm:$lane))),
4973 (SubReg_i16_lane imm:$lane)))>;
4974def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4975 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4976 (DSubReg_i32_reg imm:$lane))),
4977 (SubReg_i32_lane imm:$lane)))>;
4978def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004979 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004980 (DSubReg_i32_reg imm:$lane))),
4981 (SubReg_i32_lane imm:$lane)))>;
4982
Jim Grosbach65dc3032010-10-06 21:16:16 +00004983def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004984 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004985def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004986 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004987
Bob Wilson5bafff32009-06-22 23:27:02 +00004988// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004989defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004990 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004991// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004992defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4993 "vqmovn", "s", int_arm_neon_vqmovns>;
4994defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4995 "vqmovn", "u", int_arm_neon_vqmovnu>;
4996defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4997 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004998// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004999defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
5000defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005001
5002// Vector Conversions.
5003
Johnny Chen9e088762010-03-17 17:52:21 +00005004// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00005005def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
5006 v2i32, v2f32, fp_to_sint>;
5007def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
5008 v2i32, v2f32, fp_to_uint>;
5009def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
5010 v2f32, v2i32, sint_to_fp>;
5011def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
5012 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00005013
Johnny Chen6c8648b2010-03-17 23:26:50 +00005014def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
5015 v4i32, v4f32, fp_to_sint>;
5016def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
5017 v4i32, v4f32, fp_to_uint>;
5018def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
5019 v4f32, v4i32, sint_to_fp>;
5020def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
5021 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005022
5023// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Owen Andersonb589be92011-11-15 19:55:00 +00005024let DecoderMethod = "DecodeVCVTD" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005025def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005026 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005027def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005028 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005029def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005030 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005031def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005032 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005033}
Bob Wilson5bafff32009-06-22 23:27:02 +00005034
Owen Andersonb589be92011-11-15 19:55:00 +00005035let DecoderMethod = "DecodeVCVTQ" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005036def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005037 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005038def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005039 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005040def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005041 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005042def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005043 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005044}
Bob Wilson5bafff32009-06-22 23:27:02 +00005045
Bob Wilson04063562010-12-15 22:14:12 +00005046// VCVT : Vector Convert Between Half-Precision and Single-Precision.
5047def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
5048 IIC_VUNAQ, "vcvt", "f16.f32",
5049 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
5050 Requires<[HasNEON, HasFP16]>;
5051def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
5052 IIC_VUNAQ, "vcvt", "f32.f16",
5053 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
5054 Requires<[HasNEON, HasFP16]>;
5055
Bob Wilsond8e17572009-08-12 22:31:50 +00005056// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00005057
5058// VREV64 : Vector Reverse elements within 64-bit doublewords
5059
Evan Chengf81bf152009-11-23 21:57:23 +00005060class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005061 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
5062 (ins DPR:$Vm), IIC_VMOVD,
5063 OpcodeStr, Dt, "$Vd, $Vm", "",
5064 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005065class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005066 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
5067 (ins QPR:$Vm), IIC_VMOVQ,
5068 OpcodeStr, Dt, "$Vd, $Vm", "",
5069 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005070
Evan Chengf81bf152009-11-23 21:57:23 +00005071def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
5072def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
5073def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005074def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005075
Evan Chengf81bf152009-11-23 21:57:23 +00005076def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
5077def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
5078def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005079def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005080
5081// VREV32 : Vector Reverse elements within 32-bit words
5082
Evan Chengf81bf152009-11-23 21:57:23 +00005083class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005084 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
5085 (ins DPR:$Vm), IIC_VMOVD,
5086 OpcodeStr, Dt, "$Vd, $Vm", "",
5087 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005088class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005089 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
5090 (ins QPR:$Vm), IIC_VMOVQ,
5091 OpcodeStr, Dt, "$Vd, $Vm", "",
5092 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005093
Evan Chengf81bf152009-11-23 21:57:23 +00005094def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
5095def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005096
Evan Chengf81bf152009-11-23 21:57:23 +00005097def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
5098def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005099
5100// VREV16 : Vector Reverse elements within 16-bit halfwords
5101
Evan Chengf81bf152009-11-23 21:57:23 +00005102class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005103 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
5104 (ins DPR:$Vm), IIC_VMOVD,
5105 OpcodeStr, Dt, "$Vd, $Vm", "",
5106 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005107class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005108 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
5109 (ins QPR:$Vm), IIC_VMOVQ,
5110 OpcodeStr, Dt, "$Vd, $Vm", "",
5111 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005112
Evan Chengf81bf152009-11-23 21:57:23 +00005113def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
5114def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005115
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005116// Other Vector Shuffles.
5117
Bob Wilson5e8b8332011-01-07 04:59:04 +00005118// Aligned extractions: really just dropping registers
5119
5120class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
5121 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
5122 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
5123
5124def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
5125
5126def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
5127
5128def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
5129
5130def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
5131
5132def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
5133
5134
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005135// VEXT : Vector Extract
5136
Jim Grosbach587f5062011-12-02 23:34:39 +00005137class VEXTd<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005138 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
Jim Grosbach587f5062011-12-02 23:34:39 +00005139 (ins DPR:$Vn, DPR:$Vm, immTy:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005140 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5141 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005142 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005143 bits<4> index;
5144 let Inst{11-8} = index{3-0};
5145}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005146
Jim Grosbach587f5062011-12-02 23:34:39 +00005147class VEXTq<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005148 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
Jim Grosbache40ab242011-12-02 22:57:57 +00005149 (ins QPR:$Vn, QPR:$Vm, imm0_15:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005150 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5151 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005152 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005153 bits<4> index;
5154 let Inst{11-8} = index{3-0};
5155}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005156
Jim Grosbach587f5062011-12-02 23:34:39 +00005157def VEXTd8 : VEXTd<"vext", "8", v8i8, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005158 let Inst{11-8} = index{3-0};
5159}
Jim Grosbach587f5062011-12-02 23:34:39 +00005160def VEXTd16 : VEXTd<"vext", "16", v4i16, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005161 let Inst{11-9} = index{2-0};
5162 let Inst{8} = 0b0;
5163}
Jim Grosbach587f5062011-12-02 23:34:39 +00005164def VEXTd32 : VEXTd<"vext", "32", v2i32, imm0_1> {
Owen Anderson7a258252010-11-03 18:16:27 +00005165 let Inst{11-10} = index{1-0};
5166 let Inst{9-8} = 0b00;
5167}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005168def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
5169 (v2f32 DPR:$Vm),
5170 (i32 imm:$index))),
5171 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005172
Jim Grosbach587f5062011-12-02 23:34:39 +00005173def VEXTq8 : VEXTq<"vext", "8", v16i8, imm0_15> {
Owen Anderson7a258252010-11-03 18:16:27 +00005174 let Inst{11-8} = index{3-0};
5175}
Jim Grosbach587f5062011-12-02 23:34:39 +00005176def VEXTq16 : VEXTq<"vext", "16", v8i16, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005177 let Inst{11-9} = index{2-0};
5178 let Inst{8} = 0b0;
5179}
Jim Grosbach587f5062011-12-02 23:34:39 +00005180def VEXTq32 : VEXTq<"vext", "32", v4i32, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005181 let Inst{11-10} = index{1-0};
5182 let Inst{9-8} = 0b00;
5183}
Jim Grosbach8759c3f2011-12-08 22:19:04 +00005184def VEXTq64 : VEXTq<"vext", "64", v2i64, imm0_1> {
Jim Grosbach587f5062011-12-02 23:34:39 +00005185 let Inst{11} = index{0};
5186 let Inst{10-8} = 0b000;
5187}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005188def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
5189 (v4f32 QPR:$Vm),
5190 (i32 imm:$index))),
5191 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005192
Bob Wilson64efd902009-08-08 05:53:00 +00005193// VTRN : Vector Transpose
5194
Evan Chengf81bf152009-11-23 21:57:23 +00005195def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
5196def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
5197def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005198
Evan Chengf81bf152009-11-23 21:57:23 +00005199def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
5200def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
5201def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005202
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005203// VUZP : Vector Unzip (Deinterleave)
5204
Evan Chengf81bf152009-11-23 21:57:23 +00005205def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
5206def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
5207def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005208
Evan Chengf81bf152009-11-23 21:57:23 +00005209def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
5210def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
5211def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005212
5213// VZIP : Vector Zip (Interleave)
5214
Evan Chengf81bf152009-11-23 21:57:23 +00005215def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
5216def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
5217def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005218
Evan Chengf81bf152009-11-23 21:57:23 +00005219def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
5220def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
5221def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005222
Bob Wilson114a2662009-08-12 20:51:55 +00005223// Vector Table Lookup and Table Extension.
5224
5225// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005226let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005227def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005228 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005229 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5230 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5231 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005232let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005233def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005234 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005235 (ins VecListTwoD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB2,
5236 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005237def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005238 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005239 (ins VecListThreeD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5240 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005241def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005242 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005243 (ins VecListFourD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005244 NVTBLFrm, IIC_VTB4,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005245 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005246} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005247
Bob Wilsonbd916c52010-09-13 23:55:10 +00005248def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005249 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005250def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005251 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005252def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005253 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005254
Bob Wilson114a2662009-08-12 20:51:55 +00005255// VTBX : Vector Table Extension
5256def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005257 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005258 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5259 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005260 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005261 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005262let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005263def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005264 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005265 (ins DPR:$orig, VecListTwoD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
5266 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005267def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005268 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005269 (ins DPR:$orig, VecListThreeD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005270 NVTBLFrm, IIC_VTBX3,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005271 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005272 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005273def VTBX4
Jim Grosbach60d99a52011-12-15 22:27:11 +00005274 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd),
5275 (ins DPR:$orig, VecListFourD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5276 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005277 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005278} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005279
Bob Wilsonbd916c52010-09-13 23:55:10 +00005280def VTBX2Pseudo
5281 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005282 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005283def VTBX3Pseudo
5284 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005285 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005286def VTBX4Pseudo
5287 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005288 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005289} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005290
Bob Wilson5bafff32009-06-22 23:27:02 +00005291//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005292// NEON instructions for single-precision FP math
5293//===----------------------------------------------------------------------===//
5294
Bob Wilson0e6d5402010-12-13 23:02:31 +00005295class N2VSPat<SDNode OpNode, NeonI Inst>
5296 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005297 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005298 (v2f32 (COPY_TO_REGCLASS (Inst
5299 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005300 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5301 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005302
5303class N3VSPat<SDNode OpNode, NeonI Inst>
5304 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005305 (EXTRACT_SUBREG
5306 (v2f32 (COPY_TO_REGCLASS (Inst
5307 (INSERT_SUBREG
5308 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5309 SPR:$a, ssub_0),
5310 (INSERT_SUBREG
5311 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5312 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005313
5314class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5315 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005316 (EXTRACT_SUBREG
5317 (v2f32 (COPY_TO_REGCLASS (Inst
5318 (INSERT_SUBREG
5319 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5320 SPR:$acc, ssub_0),
5321 (INSERT_SUBREG
5322 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5323 SPR:$a, ssub_0),
5324 (INSERT_SUBREG
5325 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5326 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005327
Bob Wilson4711d5c2010-12-13 23:02:37 +00005328def : N3VSPat<fadd, VADDfd>;
5329def : N3VSPat<fsub, VSUBfd>;
5330def : N3VSPat<fmul, VMULfd>;
5331def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005332 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005333def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005334 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005335def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005336def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005337def : N3VSPat<NEONfmax, VMAXfd>;
5338def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005339def : N2VSPat<arm_ftosi, VCVTf2sd>;
5340def : N2VSPat<arm_ftoui, VCVTf2ud>;
5341def : N2VSPat<arm_sitof, VCVTs2fd>;
5342def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005343
Evan Cheng1d2426c2009-08-07 19:30:41 +00005344//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005345// Non-Instruction Patterns
5346//===----------------------------------------------------------------------===//
5347
5348// bit_convert
5349def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5350def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5351def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5352def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5353def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5354def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5355def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5356def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5357def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5358def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5359def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5360def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5361def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5362def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5363def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5364def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5365def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5366def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5367def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5368def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5369def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5370def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5371def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5372def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5373def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5374def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5375def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5376def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5377def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5378def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5379
5380def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5381def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5382def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5383def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5384def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5385def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5386def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5387def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5388def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5389def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5390def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5391def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5392def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5393def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5394def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5395def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5396def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5397def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5398def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5399def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5400def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5401def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5402def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5403def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5404def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5405def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5406def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5407def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5408def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5409def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005410
5411
5412//===----------------------------------------------------------------------===//
5413// Assembler aliases
5414//
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005415
Jim Grosbach21d7fb82011-12-09 23:34:09 +00005416def : VFP2InstAlias<"fmdhr${p} $Dd, $Rn",
5417 (VSETLNi32 DPR:$Dd, GPR:$Rn, 1, pred:$p)>;
5418def : VFP2InstAlias<"fmdlr${p} $Dd, $Rn",
5419 (VSETLNi32 DPR:$Dd, GPR:$Rn, 0, pred:$p)>;
5420
Jim Grosbachef448762011-11-14 23:11:19 +00005421
Jim Grosbachd9004412011-12-07 22:52:54 +00005422// VADD two-operand aliases.
5423def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5424 (VADDv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5425def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5426 (VADDv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5427def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5428 (VADDv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5429def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5430 (VADDv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5431
5432def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5433 (VADDv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5434def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5435 (VADDv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5436def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5437 (VADDv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5438def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5439 (VADDv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5440
5441def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5442 (VADDfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5443def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5444 (VADDfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5445
Jim Grosbach12031342011-12-08 20:56:26 +00005446// VSUB two-operand aliases.
5447def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5448 (VSUBv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5449def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5450 (VSUBv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5451def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5452 (VSUBv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5453def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5454 (VSUBv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5455
5456def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5457 (VSUBv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5458def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5459 (VSUBv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5460def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5461 (VSUBv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5462def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5463 (VSUBv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5464
5465def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5466 (VSUBfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5467def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5468 (VSUBfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5469
Jim Grosbach30a264e2011-12-07 23:01:10 +00005470// VADDW two-operand aliases.
5471def : NEONInstAlias<"vaddw${p}.s8 $Vdn, $Vm",
5472 (VADDWsv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5473def : NEONInstAlias<"vaddw${p}.s16 $Vdn, $Vm",
5474 (VADDWsv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5475def : NEONInstAlias<"vaddw${p}.s32 $Vdn, $Vm",
5476 (VADDWsv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5477def : NEONInstAlias<"vaddw${p}.u8 $Vdn, $Vm",
5478 (VADDWuv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5479def : NEONInstAlias<"vaddw${p}.u16 $Vdn, $Vm",
5480 (VADDWuv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5481def : NEONInstAlias<"vaddw${p}.u32 $Vdn, $Vm",
5482 (VADDWuv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5483
Jim Grosbach43329832011-12-09 21:46:04 +00005484// VAND/VBIC/VEOR/VORR accept but do not require a type suffix.
Jim Grosbachef448762011-11-14 23:11:19 +00005485defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5486 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5487defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5488 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005489defm : VFPDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
5490 (VBICd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5491defm : VFPDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
5492 (VBICq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005493defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5494 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5495defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5496 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5497defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5498 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5499defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5500 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005501// ... two-operand aliases
5502def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5503 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5504def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5505 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005506def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5507 (VBICd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5508def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5509 (VBICq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005510def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5511 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5512def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5513 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005514def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005515 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005516def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005517 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5518
5519defm : VFPDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
5520 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5521defm : VFPDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
5522 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5523defm : VFPDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
5524 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5525defm : VFPDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
5526 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5527defm : VFPDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
5528 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5529defm : VFPDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
5530 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005531
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005532// VMUL two-operand aliases.
Jim Grosbach1c2c8a92011-12-08 20:42:35 +00005533def : NEONInstAlias<"vmul${p}.p8 $Qdn, $Qm",
5534 (VMULpq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5535def : NEONInstAlias<"vmul${p}.i8 $Qdn, $Qm",
5536 (VMULv16i8 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5537def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Qm",
5538 (VMULv8i16 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5539def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Qm",
5540 (VMULv4i32 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5541
5542def : NEONInstAlias<"vmul${p}.p8 $Ddn, $Dm",
5543 (VMULpd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5544def : NEONInstAlias<"vmul${p}.i8 $Ddn, $Dm",
5545 (VMULv8i8 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5546def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm",
5547 (VMULv4i16 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5548def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm",
5549 (VMULv2i32 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5550
Jim Grosbach2b8810c2011-12-08 00:59:47 +00005551def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Qm",
5552 (VMULfq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5553def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm",
5554 (VMULfd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5555
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005556def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm$lane",
5557 (VMULslv4i16 DPR:$Ddn, DPR:$Ddn, DPR_8:$Dm,
5558 VectorIndex16:$lane, pred:$p)>;
5559def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Dm$lane",
5560 (VMULslv8i16 QPR:$Qdn, QPR:$Qdn, DPR_8:$Dm,
5561 VectorIndex16:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005562
5563def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm$lane",
5564 (VMULslv2i32 DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5565 VectorIndex32:$lane, pred:$p)>;
5566def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Dm$lane",
5567 (VMULslv4i32 QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5568 VectorIndex32:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005569
5570def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm$lane",
5571 (VMULslfd DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5572 VectorIndex32:$lane, pred:$p)>;
5573def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Dm$lane",
5574 (VMULslfq QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5575 VectorIndex32:$lane, pred:$p)>;
5576
Jim Grosbach9e7b42a2011-12-08 20:49:43 +00005577// VQADD (register) two-operand aliases.
5578def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5579 (VQADDsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5580def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5581 (VQADDsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5582def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5583 (VQADDsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5584def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5585 (VQADDsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5586def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5587 (VQADDuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5588def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5589 (VQADDuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5590def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5591 (VQADDuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5592def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5593 (VQADDuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5594
5595def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5596 (VQADDsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5597def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5598 (VQADDsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5599def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5600 (VQADDsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5601def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5602 (VQADDsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5603def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5604 (VQADDuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5605def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5606 (VQADDuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5607def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5608 (VQADDuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5609def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5610 (VQADDuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5611
Jim Grosbach730fe6c2011-12-08 01:30:04 +00005612// VSHL (immediate) two-operand aliases.
5613def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5614 (VSHLiv8i8 DPR:$Vdn, DPR:$Vdn, imm0_7:$imm, pred:$p)>;
5615def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5616 (VSHLiv4i16 DPR:$Vdn, DPR:$Vdn, imm0_15:$imm, pred:$p)>;
5617def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5618 (VSHLiv2i32 DPR:$Vdn, DPR:$Vdn, imm0_31:$imm, pred:$p)>;
5619def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5620 (VSHLiv1i64 DPR:$Vdn, DPR:$Vdn, imm0_63:$imm, pred:$p)>;
5621
5622def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5623 (VSHLiv16i8 QPR:$Vdn, QPR:$Vdn, imm0_7:$imm, pred:$p)>;
5624def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5625 (VSHLiv8i16 QPR:$Vdn, QPR:$Vdn, imm0_15:$imm, pred:$p)>;
5626def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5627 (VSHLiv4i32 QPR:$Vdn, QPR:$Vdn, imm0_31:$imm, pred:$p)>;
5628def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5629 (VSHLiv2i64 QPR:$Vdn, QPR:$Vdn, imm0_63:$imm, pred:$p)>;
5630
Jim Grosbachff4cbb42011-12-08 01:12:35 +00005631// VSHL (register) two-operand aliases.
5632def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5633 (VSHLsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5634def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5635 (VSHLsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5636def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5637 (VSHLsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5638def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5639 (VSHLsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5640def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5641 (VSHLuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5642def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5643 (VSHLuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5644def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5645 (VSHLuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5646def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5647 (VSHLuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5648
5649def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5650 (VSHLsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5651def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5652 (VSHLsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5653def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5654 (VSHLsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5655def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5656 (VSHLsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5657def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5658 (VSHLuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5659def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5660 (VSHLuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5661def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5662 (VSHLuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5663def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5664 (VSHLuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5665
Jim Grosbach6b044c22011-12-08 22:06:06 +00005666// VSHL (immediate) two-operand aliases.
5667def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5668 (VSHRsv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5669def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5670 (VSHRsv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5671def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5672 (VSHRsv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5673def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5674 (VSHRsv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5675
5676def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5677 (VSHRsv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5678def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5679 (VSHRsv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5680def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5681 (VSHRsv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5682def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5683 (VSHRsv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5684
5685def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5686 (VSHRuv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5687def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5688 (VSHRuv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5689def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5690 (VSHRuv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5691def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5692 (VSHRuv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5693
5694def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5695 (VSHRuv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5696def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5697 (VSHRuv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5698def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5699 (VSHRuv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5700def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5701 (VSHRuv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5702
Jim Grosbach872eedb2011-12-02 22:01:52 +00005703// VLD1 single-lane pseudo-instructions. These need special handling for
5704// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbachdad2f8e2011-12-02 18:52:30 +00005705defm VLD1LNdAsm : NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005706 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachdad2f8e2011-12-02 18:52:30 +00005707defm VLD1LNdAsm : NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005708 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachdad2f8e2011-12-02 18:52:30 +00005709defm VLD1LNdAsm : NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005710 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005711
5712defm VLD1LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005713 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005714defm VLD1LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005715 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005716defm VLD1LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005717 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005718defm VLD1LNdWB_register_Asm :
5719 NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
5720 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5721 rGPR:$Rm, pred:$p)>;
5722defm VLD1LNdWB_register_Asm :
5723 NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005724 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005725 rGPR:$Rm, pred:$p)>;
5726defm VLD1LNdWB_register_Asm :
5727 NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005728 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005729 rGPR:$Rm, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005730
5731
5732// VST1 single-lane pseudo-instructions. These need special handling for
5733// the lane index that an InstAlias can't handle, so we use these instead.
5734defm VST1LNdAsm : NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005735 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005736defm VST1LNdAsm : NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005737 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005738defm VST1LNdAsm : NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005739 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005740
5741defm VST1LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005742 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005743defm VST1LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005744 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005745defm VST1LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005746 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005747defm VST1LNdWB_register_Asm :
5748 NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
5749 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5750 rGPR:$Rm, pred:$p)>;
5751defm VST1LNdWB_register_Asm :
5752 NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005753 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00005754 rGPR:$Rm, pred:$p)>;
5755defm VST1LNdWB_register_Asm :
5756 NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005757 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00005758 rGPR:$Rm, pred:$p)>;
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00005759
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005760// VLD2 single-lane pseudo-instructions. These need special handling for
5761// the lane index that an InstAlias can't handle, so we use these instead.
5762defm VLD2LNdAsm : NEONDT8AsmPseudoInst<"vld2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005763 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005764defm VLD2LNdAsm : NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005765 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005766defm VLD2LNdAsm : NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005767 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005768defm VLD2LNqAsm : NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr",
5769 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
5770defm VLD2LNqAsm : NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr",
5771 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005772
5773defm VLD2LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vld2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005774 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005775defm VLD2LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005776 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005777defm VLD2LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005778 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005779defm VLD2LNqWB_fixed_Asm : NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr!",
5780 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
5781defm VLD2LNqWB_fixed_Asm : NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr!",
5782 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005783defm VLD2LNdWB_register_Asm :
5784 NEONDT8AsmPseudoInst<"vld2${p}", "$list, $addr, $Rm",
5785 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
5786 rGPR:$Rm, pred:$p)>;
5787defm VLD2LNdWB_register_Asm :
5788 NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005789 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005790 rGPR:$Rm, pred:$p)>;
5791defm VLD2LNdWB_register_Asm :
5792 NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005793 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005794 rGPR:$Rm, pred:$p)>;
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005795defm VLD2LNqWB_register_Asm :
5796 NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr, $Rm",
5797 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr,
5798 rGPR:$Rm, pred:$p)>;
5799defm VLD2LNqWB_register_Asm :
5800 NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr, $Rm",
5801 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr,
5802 rGPR:$Rm, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005803
5804
5805// VST2 single-lane pseudo-instructions. These need special handling for
5806// the lane index that an InstAlias can't handle, so we use these instead.
5807defm VST2LNdAsm : NEONDT8AsmPseudoInst<"vst2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005808 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005809defm VST2LNdAsm : NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005810 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005811defm VST2LNdAsm : NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005812 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach5b484312011-12-20 20:46:29 +00005813defm VST2LNqAsm : NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr",
5814 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
5815defm VST2LNqAsm : NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr",
5816 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005817
5818defm VST2LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vst2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005819 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005820defm VST2LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005821 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005822defm VST2LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005823 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach5b484312011-12-20 20:46:29 +00005824defm VST2LNqWB_fixed_Asm : NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr!",
5825 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
5826defm VST2LNqWB_fixed_Asm : NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr!",
5827 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005828defm VST2LNdWB_register_Asm :
5829 NEONDT8AsmPseudoInst<"vst2${p}", "$list, $addr, $Rm",
5830 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
5831 rGPR:$Rm, pred:$p)>;
5832defm VST2LNdWB_register_Asm :
5833 NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005834 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005835 rGPR:$Rm, pred:$p)>;
5836defm VST2LNdWB_register_Asm :
5837 NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005838 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005839 rGPR:$Rm, pred:$p)>;
Jim Grosbach5b484312011-12-20 20:46:29 +00005840defm VST2LNqWB_register_Asm :
5841 NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr, $Rm",
5842 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr,
5843 rGPR:$Rm, pred:$p)>;
5844defm VST2LNqWB_register_Asm :
5845 NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr, $Rm",
5846 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr,
5847 rGPR:$Rm, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005848
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00005849// VMOV takes an optional datatype suffix
5850defm : VFPDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
5851 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
5852defm : VFPDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
5853 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
5854
Jim Grosbach470855b2011-12-07 17:51:15 +00005855// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
5856// D-register versions.
Jim Grosbacha738da72011-12-15 22:56:33 +00005857def : NEONInstAlias<"vcle${p}.s8 $Dd, $Dn, $Dm",
5858 (VCGEsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5859def : NEONInstAlias<"vcle${p}.s16 $Dd, $Dn, $Dm",
5860 (VCGEsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5861def : NEONInstAlias<"vcle${p}.s32 $Dd, $Dn, $Dm",
5862 (VCGEsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5863def : NEONInstAlias<"vcle${p}.u8 $Dd, $Dn, $Dm",
5864 (VCGEuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5865def : NEONInstAlias<"vcle${p}.u16 $Dd, $Dn, $Dm",
5866 (VCGEuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5867def : NEONInstAlias<"vcle${p}.u32 $Dd, $Dn, $Dm",
5868 (VCGEuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5869def : NEONInstAlias<"vcle${p}.f32 $Dd, $Dn, $Dm",
5870 (VCGEfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5871// Q-register versions.
5872def : NEONInstAlias<"vcle${p}.s8 $Qd, $Qn, $Qm",
5873 (VCGEsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5874def : NEONInstAlias<"vcle${p}.s16 $Qd, $Qn, $Qm",
5875 (VCGEsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5876def : NEONInstAlias<"vcle${p}.s32 $Qd, $Qn, $Qm",
5877 (VCGEsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5878def : NEONInstAlias<"vcle${p}.u8 $Qd, $Qn, $Qm",
5879 (VCGEuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5880def : NEONInstAlias<"vcle${p}.u16 $Qd, $Qn, $Qm",
5881 (VCGEuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5882def : NEONInstAlias<"vcle${p}.u32 $Qd, $Qn, $Qm",
5883 (VCGEuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5884def : NEONInstAlias<"vcle${p}.f32 $Qd, $Qn, $Qm",
5885 (VCGEfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5886
5887// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
5888// D-register versions.
Jim Grosbach470855b2011-12-07 17:51:15 +00005889def : NEONInstAlias<"vclt${p}.s8 $Dd, $Dn, $Dm",
5890 (VCGTsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5891def : NEONInstAlias<"vclt${p}.s16 $Dd, $Dn, $Dm",
5892 (VCGTsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5893def : NEONInstAlias<"vclt${p}.s32 $Dd, $Dn, $Dm",
5894 (VCGTsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5895def : NEONInstAlias<"vclt${p}.u8 $Dd, $Dn, $Dm",
5896 (VCGTuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5897def : NEONInstAlias<"vclt${p}.u16 $Dd, $Dn, $Dm",
5898 (VCGTuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5899def : NEONInstAlias<"vclt${p}.u32 $Dd, $Dn, $Dm",
5900 (VCGTuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5901def : NEONInstAlias<"vclt${p}.f32 $Dd, $Dn, $Dm",
5902 (VCGTfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5903// Q-register versions.
5904def : NEONInstAlias<"vclt${p}.s8 $Qd, $Qn, $Qm",
5905 (VCGTsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5906def : NEONInstAlias<"vclt${p}.s16 $Qd, $Qn, $Qm",
5907 (VCGTsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5908def : NEONInstAlias<"vclt${p}.s32 $Qd, $Qn, $Qm",
5909 (VCGTsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5910def : NEONInstAlias<"vclt${p}.u8 $Qd, $Qn, $Qm",
5911 (VCGTuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5912def : NEONInstAlias<"vclt${p}.u16 $Qd, $Qn, $Qm",
5913 (VCGTuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5914def : NEONInstAlias<"vclt${p}.u32 $Qd, $Qn, $Qm",
5915 (VCGTuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5916def : NEONInstAlias<"vclt${p}.f32 $Qd, $Qn, $Qm",
5917 (VCGTfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
Jim Grosbacha44f2c42011-12-08 00:43:47 +00005918
5919// Two-operand variants for VEXT
5920def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
5921 (VEXTd8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_7:$imm, pred:$p)>;
5922def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
5923 (VEXTd16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_3:$imm, pred:$p)>;
5924def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
5925 (VEXTd32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_1:$imm, pred:$p)>;
5926
5927def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
5928 (VEXTq8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_15:$imm, pred:$p)>;
5929def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
5930 (VEXTq16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_7:$imm, pred:$p)>;
5931def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
5932 (VEXTq32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_3:$imm, pred:$p)>;
5933def : NEONInstAlias<"vext${p}.64 $Vdn, $Vm, $imm",
5934 (VEXTq64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_1:$imm, pred:$p)>;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005935
Jim Grosbach0f293de2011-12-13 20:40:37 +00005936// Two-operand variants for VQDMULH
5937def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
5938 (VQDMULHv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5939def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
5940 (VQDMULHv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5941
5942def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
5943 (VQDMULHv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5944def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
5945 (VQDMULHv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5946
Jim Grosbach61b74b42011-12-19 18:57:38 +00005947// Two-operand variants for VMAX.
5948def : NEONInstAlias<"vmax${p}.s8 $Vdn, $Vm",
5949 (VMAXsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5950def : NEONInstAlias<"vmax${p}.s16 $Vdn, $Vm",
5951 (VMAXsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5952def : NEONInstAlias<"vmax${p}.s32 $Vdn, $Vm",
5953 (VMAXsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5954def : NEONInstAlias<"vmax${p}.u8 $Vdn, $Vm",
5955 (VMAXuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5956def : NEONInstAlias<"vmax${p}.u16 $Vdn, $Vm",
5957 (VMAXuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5958def : NEONInstAlias<"vmax${p}.u32 $Vdn, $Vm",
5959 (VMAXuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5960def : NEONInstAlias<"vmax${p}.f32 $Vdn, $Vm",
5961 (VMAXfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5962
5963def : NEONInstAlias<"vmax${p}.s8 $Vdn, $Vm",
5964 (VMAXsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5965def : NEONInstAlias<"vmax${p}.s16 $Vdn, $Vm",
5966 (VMAXsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5967def : NEONInstAlias<"vmax${p}.s32 $Vdn, $Vm",
5968 (VMAXsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5969def : NEONInstAlias<"vmax${p}.u8 $Vdn, $Vm",
5970 (VMAXuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5971def : NEONInstAlias<"vmax${p}.u16 $Vdn, $Vm",
5972 (VMAXuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5973def : NEONInstAlias<"vmax${p}.u32 $Vdn, $Vm",
5974 (VMAXuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5975def : NEONInstAlias<"vmax${p}.f32 $Vdn, $Vm",
5976 (VMAXfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5977
5978// Two-operand variants for VMIN.
5979def : NEONInstAlias<"vmin${p}.s8 $Vdn, $Vm",
5980 (VMINsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5981def : NEONInstAlias<"vmin${p}.s16 $Vdn, $Vm",
5982 (VMINsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5983def : NEONInstAlias<"vmin${p}.s32 $Vdn, $Vm",
5984 (VMINsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5985def : NEONInstAlias<"vmin${p}.u8 $Vdn, $Vm",
5986 (VMINuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5987def : NEONInstAlias<"vmin${p}.u16 $Vdn, $Vm",
5988 (VMINuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5989def : NEONInstAlias<"vmin${p}.u32 $Vdn, $Vm",
5990 (VMINuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5991def : NEONInstAlias<"vmin${p}.f32 $Vdn, $Vm",
5992 (VMINfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5993
5994def : NEONInstAlias<"vmin${p}.s8 $Vdn, $Vm",
5995 (VMINsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5996def : NEONInstAlias<"vmin${p}.s16 $Vdn, $Vm",
5997 (VMINsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5998def : NEONInstAlias<"vmin${p}.s32 $Vdn, $Vm",
5999 (VMINsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6000def : NEONInstAlias<"vmin${p}.u8 $Vdn, $Vm",
6001 (VMINuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6002def : NEONInstAlias<"vmin${p}.u16 $Vdn, $Vm",
6003 (VMINuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6004def : NEONInstAlias<"vmin${p}.u32 $Vdn, $Vm",
6005 (VMINuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6006def : NEONInstAlias<"vmin${p}.f32 $Vdn, $Vm",
6007 (VMINfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6008
Jim Grosbachd22170e2011-12-19 19:51:03 +00006009// Two-operand variants for VPADD.
6010def : NEONInstAlias<"vpadd${p}.i8 $Vdn, $Vm",
6011 (VPADDi8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6012def : NEONInstAlias<"vpadd${p}.i16 $Vdn, $Vm",
6013 (VPADDi16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6014def : NEONInstAlias<"vpadd${p}.i32 $Vdn, $Vm",
6015 (VPADDi32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6016def : NEONInstAlias<"vpadd${p}.f32 $Vdn, $Vm",
6017 (VPADDf DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6018
Jim Grosbach9b087852011-12-19 23:51:07 +00006019// "vmov Rd, #-imm" can be handled via "vmvn".
6020def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
6021 (VMVNv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6022def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
6023 (VMVNv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6024def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
6025 (VMOVv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6026def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
6027 (VMOVv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6028
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006029// 'gas' compatibility aliases for quad-word instructions. Strictly speaking,
6030// these should restrict to just the Q register variants, but the register
6031// classes are enough to match correctly regardless, so we keep it simple
6032// and just use MnemonicAlias.
6033def : NEONMnemonicAlias<"vbicq", "vbic">;
6034def : NEONMnemonicAlias<"vandq", "vand">;
6035def : NEONMnemonicAlias<"veorq", "veor">;
6036def : NEONMnemonicAlias<"vorrq", "vorr">;
6037
6038def : NEONMnemonicAlias<"vmovq", "vmov">;
6039def : NEONMnemonicAlias<"vmvnq", "vmvn">;
Jim Grosbachddecfe52011-12-16 00:12:22 +00006040// Explicit versions for floating point so that the FPImm variants get
6041// handled early. The parser gets confused otherwise.
6042def : NEONMnemonicAlias<"vmovq.f32", "vmov.f32">;
6043def : NEONMnemonicAlias<"vmovq.f64", "vmov.f64">;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006044
6045def : NEONMnemonicAlias<"vaddq", "vadd">;
6046def : NEONMnemonicAlias<"vsubq", "vsub">;
6047
6048def : NEONMnemonicAlias<"vminq", "vmin">;
6049def : NEONMnemonicAlias<"vmaxq", "vmax">;
6050
6051def : NEONMnemonicAlias<"vmulq", "vmul">;
6052
6053def : NEONMnemonicAlias<"vabsq", "vabs">;
6054
6055def : NEONMnemonicAlias<"vshlq", "vshl">;
6056def : NEONMnemonicAlias<"vshrq", "vshr">;
6057
6058def : NEONMnemonicAlias<"vcvtq", "vcvt">;
6059
6060def : NEONMnemonicAlias<"vcleq", "vcle">;
6061def : NEONMnemonicAlias<"vceqq", "vceq">;