blob: 9475f1b5a0617272829f0672df54a6b22d706e7f [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Craig Topperc1f6f422012-03-17 07:33:42 +000016#include "ARMISelLowering.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARM.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000025#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000026#include "llvm/ADT/Statistic.h"
27#include "llvm/ADT/StringExtras.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000028#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng55d42002011-01-08 01:24:27 +000029#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/CodeGen/MachineBasicBlock.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
32#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Bill Wendling2a850152011-10-05 00:02:33 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000036#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000037#include "llvm/IR/CallingConv.h"
38#include "llvm/IR/Constants.h"
39#include "llvm/IR/Function.h"
40#include "llvm/IR/GlobalValue.h"
41#include "llvm/IR/Instruction.h"
42#include "llvm/IR/Instructions.h"
43#include "llvm/IR/Intrinsics.h"
44#include "llvm/IR/Type.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000045#include "llvm/MC/MCSectionMachO.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000046#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000047#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000048#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000049#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000050#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000051using namespace llvm;
52
Dale Johannesen51e28e62010-06-03 21:09:53 +000053STATISTIC(NumTailCalls, "Number of tail calls");
Evan Chengfc8475b2011-01-19 02:16:49 +000054STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Manman Ren763a75d2012-06-01 02:44:42 +000055STATISTIC(NumLoopByVals, "Number of loops generated for byval arguments");
Dale Johannesen51e28e62010-06-03 21:09:53 +000056
Bob Wilson703af3a2010-08-13 22:43:33 +000057// This option should go away when tail calls fully work.
58static cl::opt<bool>
59EnableARMTailCalls("arm-tail-calls", cl::Hidden,
60 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
61 cl::init(false));
62
Eric Christopher836c6242010-12-15 23:47:29 +000063cl::opt<bool>
Jim Grosbache7b52522010-04-14 22:28:31 +000064EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000065 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000066 cl::init(false));
67
Evan Cheng46df4eb2010-06-16 07:35:02 +000068static cl::opt<bool>
69ARMInterworking("arm-interworking", cl::Hidden,
70 cl::desc("Enable / disable ARM interworking (for debugging only)"),
71 cl::init(true));
72
Benjamin Kramer0861f572011-11-26 23:01:57 +000073namespace {
Cameron Zwaricha86686e2011-06-10 20:59:24 +000074 class ARMCCState : public CCState {
75 public:
76 ARMCCState(CallingConv::ID CC, bool isVarArg, MachineFunction &MF,
77 const TargetMachine &TM, SmallVector<CCValAssign, 16> &locs,
78 LLVMContext &C, ParmContext PC)
79 : CCState(CC, isVarArg, MF, TM, locs, C) {
80 assert(((PC == Call) || (PC == Prologue)) &&
81 "ARMCCState users must specify whether their context is call"
82 "or prologue generation.");
83 CallOrPrologue = PC;
84 }
85 };
86}
87
Stuart Hastingsc7315872011-04-20 16:47:52 +000088// The APCS parameter registers.
Craig Topperc5eaae42012-03-11 07:57:25 +000089static const uint16_t GPRArgRegs[] = {
Stuart Hastingsc7315872011-04-20 16:47:52 +000090 ARM::R0, ARM::R1, ARM::R2, ARM::R3
91};
92
Craig Topper0faf46c2012-08-12 03:16:37 +000093void ARMTargetLowering::addTypeForNEON(MVT VT, MVT PromotedLdStVT,
94 MVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000095 if (VT != PromotedLdStVT) {
Craig Topper0faf46c2012-08-12 03:16:37 +000096 setOperationAction(ISD::LOAD, VT, Promote);
97 AddPromotedToType (ISD::LOAD, VT, PromotedLdStVT);
Bob Wilson5bafff32009-06-22 23:27:02 +000098
Craig Topper0faf46c2012-08-12 03:16:37 +000099 setOperationAction(ISD::STORE, VT, Promote);
100 AddPromotedToType (ISD::STORE, VT, PromotedLdStVT);
Bob Wilson5bafff32009-06-22 23:27:02 +0000101 }
102
Craig Topper0faf46c2012-08-12 03:16:37 +0000103 MVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000104 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Craig Topper0faf46c2012-08-12 03:16:37 +0000105 setOperationAction(ISD::SETCC, VT, Custom);
106 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
107 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Eli Friedman14e809c2011-11-09 23:36:02 +0000108 if (ElemTy == MVT::i32) {
Craig Topper0faf46c2012-08-12 03:16:37 +0000109 setOperationAction(ISD::SINT_TO_FP, VT, Custom);
110 setOperationAction(ISD::UINT_TO_FP, VT, Custom);
111 setOperationAction(ISD::FP_TO_SINT, VT, Custom);
112 setOperationAction(ISD::FP_TO_UINT, VT, Custom);
Eli Friedman14e809c2011-11-09 23:36:02 +0000113 } else {
Craig Topper0faf46c2012-08-12 03:16:37 +0000114 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
115 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
116 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
117 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000118 }
Craig Topper0faf46c2012-08-12 03:16:37 +0000119 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
120 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
121 setOperationAction(ISD::CONCAT_VECTORS, VT, Legal);
122 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Legal);
123 setOperationAction(ISD::SELECT, VT, Expand);
124 setOperationAction(ISD::SELECT_CC, VT, Expand);
Jim Grosbach4346fa92012-10-12 22:59:21 +0000125 setOperationAction(ISD::VSELECT, VT, Expand);
Craig Topper0faf46c2012-08-12 03:16:37 +0000126 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000127 if (VT.isInteger()) {
Craig Topper0faf46c2012-08-12 03:16:37 +0000128 setOperationAction(ISD::SHL, VT, Custom);
129 setOperationAction(ISD::SRA, VT, Custom);
130 setOperationAction(ISD::SRL, VT, Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000131 }
132
133 // Promote all bit-wise operations.
134 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Craig Topper0faf46c2012-08-12 03:16:37 +0000135 setOperationAction(ISD::AND, VT, Promote);
136 AddPromotedToType (ISD::AND, VT, PromotedBitwiseVT);
137 setOperationAction(ISD::OR, VT, Promote);
138 AddPromotedToType (ISD::OR, VT, PromotedBitwiseVT);
139 setOperationAction(ISD::XOR, VT, Promote);
140 AddPromotedToType (ISD::XOR, VT, PromotedBitwiseVT);
Bob Wilson5bafff32009-06-22 23:27:02 +0000141 }
Bob Wilson16330762009-09-16 00:17:28 +0000142
143 // Neon does not support vector divide/remainder operations.
Craig Topper0faf46c2012-08-12 03:16:37 +0000144 setOperationAction(ISD::SDIV, VT, Expand);
145 setOperationAction(ISD::UDIV, VT, Expand);
146 setOperationAction(ISD::FDIV, VT, Expand);
147 setOperationAction(ISD::SREM, VT, Expand);
148 setOperationAction(ISD::UREM, VT, Expand);
149 setOperationAction(ISD::FREM, VT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000150}
151
Craig Topper0faf46c2012-08-12 03:16:37 +0000152void ARMTargetLowering::addDRTypeForNEON(MVT VT) {
Craig Topper420761a2012-04-20 07:30:17 +0000153 addRegisterClass(VT, &ARM::DPRRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000155}
156
Craig Topper0faf46c2012-08-12 03:16:37 +0000157void ARMTargetLowering::addQRTypeForNEON(MVT VT) {
Craig Topper420761a2012-04-20 07:30:17 +0000158 addRegisterClass(VT, &ARM::QPRRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000160}
161
Chris Lattnerf0144122009-07-28 03:13:23 +0000162static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
163 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000164 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000165
Chris Lattner80ec2792009-08-02 00:34:36 +0000166 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000167}
168
Evan Chenga8e29892007-01-19 07:51:42 +0000169ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000170 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000171 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000172 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000173 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Duncan Sands28b77e92011-09-06 19:07:46 +0000175 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
176
Evan Chengb1df8f22007-04-27 08:15:43 +0000177 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000178 // Uses VFP for Thumb libfuncs if available.
179 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
180 // Single-precision floating-point arithmetic.
181 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
182 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
183 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
184 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000185
Evan Chengb1df8f22007-04-27 08:15:43 +0000186 // Double-precision floating-point arithmetic.
187 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
188 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
189 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
190 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000191
Evan Chengb1df8f22007-04-27 08:15:43 +0000192 // Single-precision comparisons.
193 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
194 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
195 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
196 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
197 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
198 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
199 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
200 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000201
Evan Chengb1df8f22007-04-27 08:15:43 +0000202 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
203 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
205 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000210
Evan Chengb1df8f22007-04-27 08:15:43 +0000211 // Double-precision comparisons.
212 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
213 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
214 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
215 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
216 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
217 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
218 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
219 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000220
Evan Chengb1df8f22007-04-27 08:15:43 +0000221 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
222 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
223 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
224 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
225 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
226 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
227 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
228 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000229
Evan Chengb1df8f22007-04-27 08:15:43 +0000230 // Floating-point to integer conversions.
231 // i64 conversions are done via library routines even when generating VFP
232 // instructions, so use the same ones.
233 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
234 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
235 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
236 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chengb1df8f22007-04-27 08:15:43 +0000238 // Conversions between floating types.
239 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
240 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
241
242 // Integer to floating-point conversions.
243 // i64 conversions are done via library routines even when generating VFP
244 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000245 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
246 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000247 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
248 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
249 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
250 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
251 }
Evan Chenga8e29892007-01-19 07:51:42 +0000252 }
253
Bob Wilson2f954612009-05-22 17:38:41 +0000254 // These libcalls are not available in 32-bit.
255 setLibcallName(RTLIB::SHL_I128, 0);
256 setLibcallName(RTLIB::SRL_I128, 0);
257 setLibcallName(RTLIB::SRA_I128, 0);
258
Evan Cheng07043272012-02-21 20:46:00 +0000259 if (Subtarget->isAAPCS_ABI() && !Subtarget->isTargetDarwin()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000260 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000261 // RTABI chapter 4.1.2, Table 2
262 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
263 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
264 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
265 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
266 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
267 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
268 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
269 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
270
271 // Double-precision floating-point comparison helper functions
272 // RTABI chapter 4.1.2, Table 3
273 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
274 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
275 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
276 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
277 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
278 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
279 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
280 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
281 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
282 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
283 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
284 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
285 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
286 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
287 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
288 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
289 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
290 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
291 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
292 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
293 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
294 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
295 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
296 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
297
298 // Single-precision floating-point arithmetic helper functions
299 // RTABI chapter 4.1.2, Table 4
300 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
301 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
302 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
303 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
304 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
305 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
306 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
307 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
308
309 // Single-precision floating-point comparison helper functions
310 // RTABI chapter 4.1.2, Table 5
311 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
312 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
313 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
314 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
315 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
316 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
317 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
318 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
319 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
320 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
321 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
322 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
323 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
324 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
325 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
326 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
327 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
328 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
329 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
330 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
335
336 // Floating-point to integer conversions.
337 // RTABI chapter 4.1.2, Table 6
338 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
339 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
340 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
341 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
342 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
343 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
344 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
345 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
346 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
347 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
348 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
349 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
350 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
351 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
352 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
353 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
354
355 // Conversions between floating types.
356 // RTABI chapter 4.1.2, Table 7
357 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
358 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
359 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000360 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000361
362 // Integer to floating-point conversions.
363 // RTABI chapter 4.1.2, Table 8
364 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
365 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
366 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
367 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
368 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
369 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
370 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
371 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
372 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
373 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
374 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
376 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
377 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
378 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
379 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
380
381 // Long long helper functions
382 // RTABI chapter 4.2, Table 9
383 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000384 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
385 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
386 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
387 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
388 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
389 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
390 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
391 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
392 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
393
394 // Integer division functions
395 // RTABI chapter 4.3.1
396 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
397 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
398 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
Anton Korobeynikov6edd5882012-01-29 09:11:50 +0000399 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000400 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
401 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
402 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
Anton Korobeynikov6edd5882012-01-29 09:11:50 +0000403 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000404 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
405 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
406 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov6edd5882012-01-29 09:11:50 +0000407 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000408 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
409 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000410 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov6edd5882012-01-29 09:11:50 +0000411 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
Renato Golin1ec11fb2011-05-22 21:41:23 +0000412
413 // Memory operations
414 // RTABI chapter 4.3.4
415 setLibcallName(RTLIB::MEMCPY, "__aeabi_memcpy");
416 setLibcallName(RTLIB::MEMMOVE, "__aeabi_memmove");
417 setLibcallName(RTLIB::MEMSET, "__aeabi_memset");
Anton Korobeynikov6edd5882012-01-29 09:11:50 +0000418 setLibcallCallingConv(RTLIB::MEMCPY, CallingConv::ARM_AAPCS);
419 setLibcallCallingConv(RTLIB::MEMMOVE, CallingConv::ARM_AAPCS);
420 setLibcallCallingConv(RTLIB::MEMSET, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000421 }
422
Bob Wilson2fef4572011-10-07 16:59:21 +0000423 // Use divmod compiler-rt calls for iOS 5.0 and later.
424 if (Subtarget->getTargetTriple().getOS() == Triple::IOS &&
425 !Subtarget->getTargetTriple().isOSVersionLT(5, 0)) {
426 setLibcallName(RTLIB::SDIVREM_I32, "__divmodsi4");
427 setLibcallName(RTLIB::UDIVREM_I32, "__udivmodsi4");
428 }
429
David Goodwinf1daf7d2009-07-08 23:10:31 +0000430 if (Subtarget->isThumb1Only())
Craig Topper420761a2012-04-20 07:30:17 +0000431 addRegisterClass(MVT::i32, &ARM::tGPRRegClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000432 else
Craig Topper420761a2012-04-20 07:30:17 +0000433 addRegisterClass(MVT::i32, &ARM::GPRRegClass);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000434 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
435 !Subtarget->isThumb1Only()) {
Craig Topper420761a2012-04-20 07:30:17 +0000436 addRegisterClass(MVT::f32, &ARM::SPRRegClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000437 if (!Subtarget->isFPOnlySP())
Craig Topper420761a2012-04-20 07:30:17 +0000438 addRegisterClass(MVT::f64, &ARM::DPRRegClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000439
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000441 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000442
Eli Friedman9f1f26a2011-11-08 01:43:53 +0000443 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
444 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
445 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
446 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
447 setTruncStoreAction((MVT::SimpleValueType)VT,
448 (MVT::SimpleValueType)InnerVT, Expand);
449 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
450 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
451 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
452 }
453
Lang Hames45b5f882012-03-15 18:49:02 +0000454 setOperationAction(ISD::ConstantFP, MVT::f32, Custom);
455
Bob Wilson5bafff32009-06-22 23:27:02 +0000456 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 addDRTypeForNEON(MVT::v2f32);
458 addDRTypeForNEON(MVT::v8i8);
459 addDRTypeForNEON(MVT::v4i16);
460 addDRTypeForNEON(MVT::v2i32);
461 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000462
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 addQRTypeForNEON(MVT::v4f32);
464 addQRTypeForNEON(MVT::v2f64);
465 addQRTypeForNEON(MVT::v16i8);
466 addQRTypeForNEON(MVT::v8i16);
467 addQRTypeForNEON(MVT::v4i32);
468 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000469
Bob Wilson74dc72e2009-09-15 23:55:57 +0000470 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
471 // neither Neon nor VFP support any arithmetic operations on it.
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000472 // The same with v4f32. But keep in mind that vadd, vsub, vmul are natively
473 // supported for v4f32.
Bob Wilson74dc72e2009-09-15 23:55:57 +0000474 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
475 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
476 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000477 // FIXME: Code duplication: FDIV and FREM are expanded always, see
478 // ARMTargetLowering::addTypeForNEON method for details.
Bob Wilson74dc72e2009-09-15 23:55:57 +0000479 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
480 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000481 // FIXME: Create unittest.
482 // In another words, find a way when "copysign" appears in DAG with vector
483 // operands.
Bob Wilson74dc72e2009-09-15 23:55:57 +0000484 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000485 // FIXME: Code duplication: SETCC has custom operation action, see
486 // ARMTargetLowering::addTypeForNEON method for details.
Duncan Sands28b77e92011-09-06 19:07:46 +0000487 setOperationAction(ISD::SETCC, MVT::v2f64, Expand);
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000488 // FIXME: Create unittest for FNEG and for FABS.
Bob Wilson74dc72e2009-09-15 23:55:57 +0000489 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
490 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
491 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
492 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
493 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
494 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
495 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
496 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
497 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
498 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
499 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
500 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000501 // FIXME: Create unittest for FCEIL, FTRUNC, FRINT, FNEARBYINT, FFLOOR.
Bob Wilson74dc72e2009-09-15 23:55:57 +0000502 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
503 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
504 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
505 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
506 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
Arnold Schwaighofer21c0aa72013-03-02 19:38:33 +0000507 setOperationAction(ISD::FMA, MVT::v2f64, Expand);
Lang Hamesc0a9f822012-03-29 21:56:11 +0000508
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000509 setOperationAction(ISD::FSQRT, MVT::v4f32, Expand);
510 setOperationAction(ISD::FSIN, MVT::v4f32, Expand);
511 setOperationAction(ISD::FCOS, MVT::v4f32, Expand);
512 setOperationAction(ISD::FPOWI, MVT::v4f32, Expand);
513 setOperationAction(ISD::FPOW, MVT::v4f32, Expand);
514 setOperationAction(ISD::FLOG, MVT::v4f32, Expand);
515 setOperationAction(ISD::FLOG2, MVT::v4f32, Expand);
516 setOperationAction(ISD::FLOG10, MVT::v4f32, Expand);
517 setOperationAction(ISD::FEXP, MVT::v4f32, Expand);
518 setOperationAction(ISD::FEXP2, MVT::v4f32, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000519 setOperationAction(ISD::FCEIL, MVT::v4f32, Expand);
520 setOperationAction(ISD::FTRUNC, MVT::v4f32, Expand);
521 setOperationAction(ISD::FRINT, MVT::v4f32, Expand);
522 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Expand);
Craig Toppera1fb1d22012-09-08 04:58:43 +0000523 setOperationAction(ISD::FFLOOR, MVT::v4f32, Expand);
Bob Wilson74dc72e2009-09-15 23:55:57 +0000524
Arnold Schwaighofer21c0aa72013-03-02 19:38:33 +0000525 // Mark v2f32 intrinsics.
526 setOperationAction(ISD::FSQRT, MVT::v2f32, Expand);
527 setOperationAction(ISD::FSIN, MVT::v2f32, Expand);
528 setOperationAction(ISD::FCOS, MVT::v2f32, Expand);
529 setOperationAction(ISD::FPOWI, MVT::v2f32, Expand);
530 setOperationAction(ISD::FPOW, MVT::v2f32, Expand);
531 setOperationAction(ISD::FLOG, MVT::v2f32, Expand);
532 setOperationAction(ISD::FLOG2, MVT::v2f32, Expand);
533 setOperationAction(ISD::FLOG10, MVT::v2f32, Expand);
534 setOperationAction(ISD::FEXP, MVT::v2f32, Expand);
535 setOperationAction(ISD::FEXP2, MVT::v2f32, Expand);
536 setOperationAction(ISD::FCEIL, MVT::v2f32, Expand);
537 setOperationAction(ISD::FTRUNC, MVT::v2f32, Expand);
538 setOperationAction(ISD::FRINT, MVT::v2f32, Expand);
539 setOperationAction(ISD::FNEARBYINT, MVT::v2f32, Expand);
540 setOperationAction(ISD::FFLOOR, MVT::v2f32, Expand);
541
Bob Wilson642b3292009-09-16 00:32:15 +0000542 // Neon does not support some operations on v1i64 and v2i64 types.
543 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000544 // Custom handling for some quad-vector types to detect VMULL.
545 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
546 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
547 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Nate Begeman7973f352011-02-11 20:53:29 +0000548 // Custom handling for some vector types to avoid expensive expansions
549 setOperationAction(ISD::SDIV, MVT::v4i16, Custom);
550 setOperationAction(ISD::SDIV, MVT::v8i8, Custom);
551 setOperationAction(ISD::UDIV, MVT::v4i16, Custom);
552 setOperationAction(ISD::UDIV, MVT::v8i8, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000553 setOperationAction(ISD::SETCC, MVT::v1i64, Expand);
554 setOperationAction(ISD::SETCC, MVT::v2i64, Expand);
Cameron Zwarich3007d332011-03-29 21:41:55 +0000555 // Neon does not have single instruction SINT_TO_FP and UINT_TO_FP with
James Molloy873fd5f2012-02-20 09:24:05 +0000556 // a destination type that is wider than the source, and nor does
557 // it have a FP_TO_[SU]INT instruction with a narrower destination than
558 // source.
Cameron Zwarich3007d332011-03-29 21:41:55 +0000559 setOperationAction(ISD::SINT_TO_FP, MVT::v4i16, Custom);
560 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
James Molloy873fd5f2012-02-20 09:24:05 +0000561 setOperationAction(ISD::FP_TO_UINT, MVT::v4i16, Custom);
562 setOperationAction(ISD::FP_TO_SINT, MVT::v4i16, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000563
Eli Friedman846ce8e2012-11-15 22:44:27 +0000564 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Expand);
Eli Friedman43147af2012-11-17 01:52:46 +0000565 setOperationAction(ISD::FP_EXTEND, MVT::v2f64, Expand);
Eli Friedman846ce8e2012-11-15 22:44:27 +0000566
Renato Golin5ad5f592013-03-19 08:15:38 +0000567 // Custom expand long extensions to vectors.
568 setOperationAction(ISD::SIGN_EXTEND, MVT::v8i32, Custom);
569 setOperationAction(ISD::ZERO_EXTEND, MVT::v8i32, Custom);
570 setOperationAction(ISD::SIGN_EXTEND, MVT::v4i64, Custom);
571 setOperationAction(ISD::ZERO_EXTEND, MVT::v4i64, Custom);
572 setOperationAction(ISD::SIGN_EXTEND, MVT::v16i32, Custom);
573 setOperationAction(ISD::ZERO_EXTEND, MVT::v16i32, Custom);
574 setOperationAction(ISD::SIGN_EXTEND, MVT::v8i64, Custom);
575 setOperationAction(ISD::ZERO_EXTEND, MVT::v8i64, Custom);
576
Evan Chengc8e70452012-12-04 22:41:50 +0000577 // NEON does not have single instruction CTPOP for vectors with element
578 // types wider than 8-bits. However, custom lowering can leverage the
579 // v8i8/v16i8 vcnt instruction.
580 setOperationAction(ISD::CTPOP, MVT::v2i32, Custom);
581 setOperationAction(ISD::CTPOP, MVT::v4i32, Custom);
582 setOperationAction(ISD::CTPOP, MVT::v4i16, Custom);
583 setOperationAction(ISD::CTPOP, MVT::v8i16, Custom);
584
Jim Grosbachb302a4e2013-02-27 21:31:12 +0000585 // NEON only has FMA instructions as of VFP4.
586 if (!Subtarget->hasVFP4()) {
587 setOperationAction(ISD::FMA, MVT::v2f32, Expand);
588 setOperationAction(ISD::FMA, MVT::v4f32, Expand);
589 }
590
Bob Wilson1c3ef902011-02-07 17:43:21 +0000591 setTargetDAGCombine(ISD::INTRINSIC_VOID);
592 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
Bob Wilson5bafff32009-06-22 23:27:02 +0000593 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
594 setTargetDAGCombine(ISD::SHL);
595 setTargetDAGCombine(ISD::SRL);
596 setTargetDAGCombine(ISD::SRA);
597 setTargetDAGCombine(ISD::SIGN_EXTEND);
598 setTargetDAGCombine(ISD::ZERO_EXTEND);
599 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000600 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000601 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000602 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson31600902010-12-21 06:43:19 +0000603 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
604 setTargetDAGCombine(ISD::STORE);
Chad Rosieref01edf2011-06-24 19:23:04 +0000605 setTargetDAGCombine(ISD::FP_TO_SINT);
606 setTargetDAGCombine(ISD::FP_TO_UINT);
607 setTargetDAGCombine(ISD::FDIV);
Nadav Rotem004a24b2011-10-15 20:03:12 +0000608
James Molloy873fd5f2012-02-20 09:24:05 +0000609 // It is legal to extload from v4i8 to v4i16 or v4i32.
610 MVT Tys[6] = {MVT::v8i8, MVT::v4i8, MVT::v2i8,
611 MVT::v4i16, MVT::v2i16,
612 MVT::v2i32};
613 for (unsigned i = 0; i < 6; ++i) {
614 setLoadExtAction(ISD::EXTLOAD, Tys[i], Legal);
615 setLoadExtAction(ISD::ZEXTLOAD, Tys[i], Legal);
616 setLoadExtAction(ISD::SEXTLOAD, Tys[i], Legal);
617 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000618 }
619
Arnold Schwaighofer67514e92012-09-04 14:37:49 +0000620 // ARM and Thumb2 support UMLAL/SMLAL.
621 if (!Subtarget->isThumb1Only())
622 setTargetDAGCombine(ISD::ADDC);
623
624
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000625 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000626
627 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000628 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000629
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000630 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000632
Evan Chenga8e29892007-01-19 07:51:42 +0000633 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000634 if (!Subtarget->isThumb1Only()) {
635 for (unsigned im = (unsigned)ISD::PRE_INC;
636 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 setIndexedLoadAction(im, MVT::i1, Legal);
638 setIndexedLoadAction(im, MVT::i8, Legal);
639 setIndexedLoadAction(im, MVT::i16, Legal);
640 setIndexedLoadAction(im, MVT::i32, Legal);
641 setIndexedStoreAction(im, MVT::i1, Legal);
642 setIndexedStoreAction(im, MVT::i8, Legal);
643 setIndexedStoreAction(im, MVT::i16, Legal);
644 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000645 }
Evan Chenga8e29892007-01-19 07:51:42 +0000646 }
647
648 // i64 operation support.
Eric Christopher2cc40132011-04-19 18:49:19 +0000649 setOperationAction(ISD::MUL, MVT::i64, Expand);
650 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000651 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000652 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
653 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000654 }
Jim Grosbacha7603982011-07-01 21:12:19 +0000655 if (Subtarget->isThumb1Only() || !Subtarget->hasV6Ops()
656 || (Subtarget->isThumb2() && !Subtarget->hasThumb2DSP()))
Eric Christopher2cc40132011-04-19 18:49:19 +0000657 setOperationAction(ISD::MULHS, MVT::i32, Expand);
658
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000659 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000660 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000661 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000662 setOperationAction(ISD::SRL, MVT::i64, Custom);
663 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000664
Evan Cheng342e3162011-08-30 01:34:54 +0000665 if (!Subtarget->isThumb1Only()) {
666 // FIXME: We should do this for Thumb1 as well.
667 setOperationAction(ISD::ADDC, MVT::i32, Custom);
668 setOperationAction(ISD::ADDE, MVT::i32, Custom);
669 setOperationAction(ISD::SUBC, MVT::i32, Custom);
670 setOperationAction(ISD::SUBE, MVT::i32, Custom);
671 }
672
Evan Chenga8e29892007-01-19 07:51:42 +0000673 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000675 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000677 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000679
Chandler Carruth63974b22011-12-13 01:56:10 +0000680 // These just redirect to CTTZ and CTLZ on ARM.
681 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i32 , Expand);
682 setOperationAction(ISD::CTLZ_ZERO_UNDEF , MVT::i32 , Expand);
683
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000684 // Only ARMv6 has BSWAP.
685 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000686 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000687
Bob Wilsoneb1641d2012-09-29 21:43:49 +0000688 if (!(Subtarget->hasDivide() && Subtarget->isThumb2()) &&
689 !(Subtarget->hasDivideInARMMode() && !Subtarget->isThumb())) {
690 // These are expanded into libcalls if the cpu doesn't have HW divider.
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000691 setOperationAction(ISD::SDIV, MVT::i32, Expand);
692 setOperationAction(ISD::UDIV, MVT::i32, Expand);
693 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 setOperationAction(ISD::SREM, MVT::i32, Expand);
695 setOperationAction(ISD::UREM, MVT::i32, Expand);
696 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
697 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000698
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
700 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
701 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
702 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000703 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000704
Evan Cheng4da0c7c2011-04-08 21:37:21 +0000705 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Evan Chengfb3611d2010-05-11 07:26:32 +0000706
Evan Chenga8e29892007-01-19 07:51:42 +0000707 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 setOperationAction(ISD::VASTART, MVT::Other, Custom);
709 setOperationAction(ISD::VAARG, MVT::Other, Expand);
710 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
711 setOperationAction(ISD::VAEND, MVT::Other, Expand);
712 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
713 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Bill Wendlingbdf9db62012-02-13 23:47:16 +0000714
715 if (!Subtarget->isTargetDarwin()) {
716 // Non-Darwin platforms may return values in these registers via the
717 // personality function.
718 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
719 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
720 setExceptionPointerRegister(ARM::R0);
721 setExceptionSelectorRegister(ARM::R1);
722 }
Anton Korobeynikov5899a602011-01-24 22:38:45 +0000723
Evan Cheng3a1588a2010-04-15 22:20:34 +0000724 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000725 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
726 // the default expansion.
Eli Friedman4db5aca2011-08-29 18:23:02 +0000727 // FIXME: This should be checking for v6k, not just v6.
Evan Cheng11db0682010-08-11 06:22:01 +0000728 if (Subtarget->hasDataBarrier() ||
Bob Wilson54f92562010-11-09 22:50:44 +0000729 (Subtarget->hasV6Ops() && !Subtarget->isThumb())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000730 // membarrier needs custom lowering; the rest are legal and handled
731 // normally.
Eli Friedman14648462011-07-27 22:21:52 +0000732 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Eli Friedman2bdffe42011-08-31 00:31:29 +0000733 // Custom lowering for 64-bit ops
734 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
735 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
736 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
737 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
738 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
Silviu Baranga35b3df62012-11-29 14:41:25 +0000739 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
740 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i64, Custom);
741 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i64, Custom);
742 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i64, Custom);
743 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i64, Custom);
Eli Friedman4d3f3292011-08-31 17:52:22 +0000744 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Eli Friedman26689ac2011-08-03 21:06:02 +0000745 // Automatically insert fences (dmb ist) around ATOMIC_SWAP etc.
746 setInsertFencesForAtomic(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000747 } else {
748 // Set them all for expansion, which will force libcalls.
Eli Friedman14648462011-07-27 22:21:52 +0000749 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000750 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000751 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000752 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000753 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000754 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000755 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000756 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000757 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000758 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000759 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000760 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000761 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
Eli Friedman7cc15662011-09-15 22:18:49 +0000762 // Mark ATOMIC_LOAD and ATOMIC_STORE custom so we can handle the
763 // Unordered/Monotonic case.
764 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Custom);
765 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Custom);
Jim Grosbach68741be2010-06-18 22:35:32 +0000766 }
Evan Chenga8e29892007-01-19 07:51:42 +0000767
Evan Cheng416941d2010-11-04 05:19:35 +0000768 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000769
Eli Friedmana2c6f452010-06-26 04:36:50 +0000770 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
771 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000772 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
773 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000774 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000775 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000776
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000777 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
778 !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000779 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
Sylvestre Ledru94c22712012-09-27 10:14:43 +0000780 // iff target supports vfp2.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000781 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000782 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
783 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000784
785 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000786 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000787 if (Subtarget->isTargetDarwin()) {
788 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
789 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
John McCall5f8fd542011-05-29 19:50:32 +0000790 setLibcallName(RTLIB::UNWIND_RESUME, "_Unwind_SjLj_Resume");
Jim Grosbache97f9682010-07-07 00:07:57 +0000791 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000792
Owen Anderson825b72b2009-08-11 20:47:22 +0000793 setOperationAction(ISD::SETCC, MVT::i32, Expand);
794 setOperationAction(ISD::SETCC, MVT::f32, Expand);
795 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000796 setOperationAction(ISD::SELECT, MVT::i32, Custom);
797 setOperationAction(ISD::SELECT, MVT::f32, Custom);
798 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000799 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
800 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
801 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000802
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
804 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
805 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
806 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
807 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000808
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000809 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 setOperationAction(ISD::FSIN, MVT::f64, Expand);
811 setOperationAction(ISD::FSIN, MVT::f32, Expand);
812 setOperationAction(ISD::FCOS, MVT::f32, Expand);
813 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000814 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
815 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 setOperationAction(ISD::FREM, MVT::f64, Expand);
817 setOperationAction(ISD::FREM, MVT::f32, Expand);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000818 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
819 !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
821 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000822 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000823 setOperationAction(ISD::FPOW, MVT::f64, Expand);
824 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000825
Evan Cheng3aef2ff2012-04-10 21:40:28 +0000826 if (!Subtarget->hasVFP4()) {
827 setOperationAction(ISD::FMA, MVT::f64, Expand);
828 setOperationAction(ISD::FMA, MVT::f32, Expand);
829 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000830
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000831 // Various VFP goodness
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000832 if (!TM.Options.UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000833 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
834 if (Subtarget->hasVFP2()) {
835 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
836 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
837 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
838 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
839 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000840 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000841 if (!Subtarget->hasFP16()) {
842 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
843 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000844 }
Evan Cheng110cf482008-04-01 01:50:16 +0000845 }
Evan Chenga8e29892007-01-19 07:51:42 +0000846
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000847 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000848 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000849 setTargetDAGCombine(ISD::ADD);
850 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000851 setTargetDAGCombine(ISD::MUL);
Jakob Stoklund Olesena7390fa2012-09-07 17:34:15 +0000852 setTargetDAGCombine(ISD::AND);
853 setTargetDAGCombine(ISD::OR);
854 setTargetDAGCombine(ISD::XOR);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000855
Evan Cheng5fb468a2012-02-23 02:58:19 +0000856 if (Subtarget->hasV6Ops())
857 setTargetDAGCombine(ISD::SRL);
858
Evan Chenga8e29892007-01-19 07:51:42 +0000859 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000860
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000861 if (TM.Options.UseSoftFloat || Subtarget->isThumb1Only() ||
862 !Subtarget->hasVFP2())
Evan Chengf7d87ee2010-05-21 00:43:17 +0000863 setSchedulingPreference(Sched::RegPressure);
864 else
865 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000866
Evan Cheng05219282011-01-06 06:52:41 +0000867 //// temporary - rewrite interface to use type
Jim Grosbach3450f802013-02-20 21:13:59 +0000868 MaxStoresPerMemset = 8;
869 MaxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
870 MaxStoresPerMemcpy = 4; // For @llvm.memcpy -> sequence of stores
871 MaxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 4 : 2;
872 MaxStoresPerMemmove = 4; // For @llvm.memmove -> sequence of stores
873 MaxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 4 : 2;
Evan Chengf6799392010-06-26 01:52:05 +0000874
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000875 // On ARM arguments smaller than 4 bytes are extended, so all arguments
876 // are at least 4 bytes aligned.
877 setMinStackArgumentAlignment(4);
878
Benjamin Krameraaf723d2012-05-05 12:49:14 +0000879 // Prefer likely predicted branches to selects on out-of-order cores.
Jim Grosbach3450f802013-02-20 21:13:59 +0000880 PredictableSelectIsExpensive = Subtarget->isLikeA9();
Benjamin Krameraaf723d2012-05-05 12:49:14 +0000881
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000882 setMinFunctionAlignment(Subtarget->isThumb() ? 1 : 2);
Evan Chenga8e29892007-01-19 07:51:42 +0000883}
884
Andrew Trick32cec0a2011-01-19 02:35:27 +0000885// FIXME: It might make sense to define the representative register class as the
886// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
887// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
888// SPR's representative would be DPR_VFP2. This should work well if register
889// pressure tracking were modified such that a register use would increment the
890// pressure of the register class's representative and all of it's super
891// classes' representatives transitively. We have not implemented this because
892// of the difficulty prior to coalescing of modeling operand register classes
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000893// due to the common occurrence of cross class copies and subregister insertions
Andrew Trick32cec0a2011-01-19 02:35:27 +0000894// and extractions.
Evan Cheng4f6b4672010-07-21 06:09:07 +0000895std::pair<const TargetRegisterClass*, uint8_t>
Patrik Hagglund03405572012-12-19 11:30:36 +0000896ARMTargetLowering::findRepresentativeClass(MVT VT) const{
Evan Cheng4f6b4672010-07-21 06:09:07 +0000897 const TargetRegisterClass *RRC = 0;
898 uint8_t Cost = 1;
Patrik Hagglund03405572012-12-19 11:30:36 +0000899 switch (VT.SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000900 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000901 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000902 // Use DPR as representative register class for all floating point
903 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
904 // the cost is 1 for both f32 and f64.
905 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000906 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Craig Topper420761a2012-04-20 07:30:17 +0000907 RRC = &ARM::DPRRegClass;
Andrew Trick32cec0a2011-01-19 02:35:27 +0000908 // When NEON is used for SP, only half of the register file is available
909 // because operations that define both SP and DP results will be constrained
910 // to the VFP2 class (D0-D15). We currently model this constraint prior to
911 // coalescing by double-counting the SP regs. See the FIXME above.
912 if (Subtarget->useNEONForSinglePrecisionFP())
913 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000914 break;
915 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
916 case MVT::v4f32: case MVT::v2f64:
Craig Topper420761a2012-04-20 07:30:17 +0000917 RRC = &ARM::DPRRegClass;
Evan Cheng4a863e22010-07-21 23:53:58 +0000918 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000919 break;
920 case MVT::v4i64:
Craig Topper420761a2012-04-20 07:30:17 +0000921 RRC = &ARM::DPRRegClass;
Evan Cheng4a863e22010-07-21 23:53:58 +0000922 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000923 break;
924 case MVT::v8i64:
Craig Topper420761a2012-04-20 07:30:17 +0000925 RRC = &ARM::DPRRegClass;
Evan Cheng4a863e22010-07-21 23:53:58 +0000926 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000927 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000928 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000929 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000930}
931
Evan Chenga8e29892007-01-19 07:51:42 +0000932const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
933 switch (Opcode) {
934 default: return 0;
935 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Cheng53519f02011-01-21 18:55:51 +0000936 case ARMISD::WrapperDYN: return "ARMISD::WrapperDYN";
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000937 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Chenga8e29892007-01-19 07:51:42 +0000938 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
939 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000940 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000941 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
942 case ARMISD::tCALL: return "ARMISD::tCALL";
943 case ARMISD::BRCOND: return "ARMISD::BRCOND";
944 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000945 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000946 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
947 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
948 case ARMISD::CMP: return "ARMISD::CMP";
Bill Wendlingad5c8802012-06-11 08:07:26 +0000949 case ARMISD::CMN: return "ARMISD::CMN";
David Goodwinc0309b42009-06-29 15:33:01 +0000950 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000951 case ARMISD::CMPFP: return "ARMISD::CMPFP";
952 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000953 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000954 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
Evan Chengc892aeb2012-02-23 01:19:06 +0000955
Evan Chenga8e29892007-01-19 07:51:42 +0000956 case ARMISD::CMOV: return "ARMISD::CMOV";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000957
Jim Grosbach3482c802010-01-18 19:58:49 +0000958 case ARMISD::RBIT: return "ARMISD::RBIT";
959
Bob Wilson76a312b2010-03-19 22:51:32 +0000960 case ARMISD::FTOSI: return "ARMISD::FTOSI";
961 case ARMISD::FTOUI: return "ARMISD::FTOUI";
962 case ARMISD::SITOF: return "ARMISD::SITOF";
963 case ARMISD::UITOF: return "ARMISD::UITOF";
964
Evan Chenga8e29892007-01-19 07:51:42 +0000965 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
966 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
967 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000968
Evan Cheng342e3162011-08-30 01:34:54 +0000969 case ARMISD::ADDC: return "ARMISD::ADDC";
970 case ARMISD::ADDE: return "ARMISD::ADDE";
971 case ARMISD::SUBC: return "ARMISD::SUBC";
972 case ARMISD::SUBE: return "ARMISD::SUBE";
973
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000974 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
975 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000976
Evan Chengc5942082009-10-28 06:55:03 +0000977 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
978 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
979
Dale Johannesen51e28e62010-06-03 21:09:53 +0000980 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000981
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000982 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000983
Evan Cheng86198642009-08-07 00:34:42 +0000984 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
985
Jim Grosbach3728e962009-12-10 00:11:09 +0000986 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000987 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000988
Evan Chengdfed19f2010-11-03 06:34:55 +0000989 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
990
Bob Wilson5bafff32009-06-22 23:27:02 +0000991 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000992 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000993 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000994 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
995 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000996 case ARMISD::VCGEU: return "ARMISD::VCGEU";
997 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000998 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
999 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson5bafff32009-06-22 23:27:02 +00001000 case ARMISD::VCGTU: return "ARMISD::VCGTU";
1001 case ARMISD::VTST: return "ARMISD::VTST";
1002
1003 case ARMISD::VSHL: return "ARMISD::VSHL";
1004 case ARMISD::VSHRs: return "ARMISD::VSHRs";
1005 case ARMISD::VSHRu: return "ARMISD::VSHRu";
1006 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
1007 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
1008 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
1009 case ARMISD::VSHRN: return "ARMISD::VSHRN";
1010 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
1011 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
1012 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
1013 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
1014 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
1015 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
1016 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
1017 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
1018 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
1019 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
1020 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
1021 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
1022 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
1023 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +00001024 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +00001025 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Evan Chengeaa192a2011-11-15 02:12:34 +00001026 case ARMISD::VMOVFPIMM: return "ARMISD::VMOVFPIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +00001027 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +00001028 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +00001029 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +00001030 case ARMISD::VREV64: return "ARMISD::VREV64";
1031 case ARMISD::VREV32: return "ARMISD::VREV32";
1032 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001033 case ARMISD::VZIP: return "ARMISD::VZIP";
1034 case ARMISD::VUZP: return "ARMISD::VUZP";
1035 case ARMISD::VTRN: return "ARMISD::VTRN";
Bill Wendling69a05a72011-03-14 23:02:38 +00001036 case ARMISD::VTBL1: return "ARMISD::VTBL1";
1037 case ARMISD::VTBL2: return "ARMISD::VTBL2";
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001038 case ARMISD::VMULLs: return "ARMISD::VMULLs";
1039 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Arnold Schwaighofer67514e92012-09-04 14:37:49 +00001040 case ARMISD::UMLAL: return "ARMISD::UMLAL";
1041 case ARMISD::SMLAL: return "ARMISD::SMLAL";
Bob Wilson40cbe7d2010-06-04 00:04:02 +00001042 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +00001043 case ARMISD::FMAX: return "ARMISD::FMAX";
1044 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +00001045 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson364a72a2010-11-28 06:51:11 +00001046 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
1047 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00001048 case ARMISD::VBSL: return "ARMISD::VBSL";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001049 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
1050 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
1051 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Bob Wilson1c3ef902011-02-07 17:43:21 +00001052 case ARMISD::VLD1_UPD: return "ARMISD::VLD1_UPD";
1053 case ARMISD::VLD2_UPD: return "ARMISD::VLD2_UPD";
1054 case ARMISD::VLD3_UPD: return "ARMISD::VLD3_UPD";
1055 case ARMISD::VLD4_UPD: return "ARMISD::VLD4_UPD";
1056 case ARMISD::VLD2LN_UPD: return "ARMISD::VLD2LN_UPD";
1057 case ARMISD::VLD3LN_UPD: return "ARMISD::VLD3LN_UPD";
1058 case ARMISD::VLD4LN_UPD: return "ARMISD::VLD4LN_UPD";
1059 case ARMISD::VLD2DUP_UPD: return "ARMISD::VLD2DUP_UPD";
1060 case ARMISD::VLD3DUP_UPD: return "ARMISD::VLD3DUP_UPD";
1061 case ARMISD::VLD4DUP_UPD: return "ARMISD::VLD4DUP_UPD";
1062 case ARMISD::VST1_UPD: return "ARMISD::VST1_UPD";
1063 case ARMISD::VST2_UPD: return "ARMISD::VST2_UPD";
1064 case ARMISD::VST3_UPD: return "ARMISD::VST3_UPD";
1065 case ARMISD::VST4_UPD: return "ARMISD::VST4_UPD";
1066 case ARMISD::VST2LN_UPD: return "ARMISD::VST2LN_UPD";
1067 case ARMISD::VST3LN_UPD: return "ARMISD::VST3LN_UPD";
1068 case ARMISD::VST4LN_UPD: return "ARMISD::VST4LN_UPD";
Evan Chenga8e29892007-01-19 07:51:42 +00001069 }
1070}
1071
Duncan Sands28b77e92011-09-06 19:07:46 +00001072EVT ARMTargetLowering::getSetCCResultType(EVT VT) const {
1073 if (!VT.isVector()) return getPointerTy();
1074 return VT.changeVectorElementTypeToInteger();
1075}
1076
Evan Cheng06b666c2010-05-15 02:18:07 +00001077/// getRegClassFor - Return the register class that should be used for the
1078/// specified value type.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001079const TargetRegisterClass *ARMTargetLowering::getRegClassFor(MVT VT) const {
Evan Cheng06b666c2010-05-15 02:18:07 +00001080 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
1081 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
1082 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +00001083 if (Subtarget->hasNEON()) {
1084 if (VT == MVT::v4i64)
Craig Topper420761a2012-04-20 07:30:17 +00001085 return &ARM::QQPRRegClass;
1086 if (VT == MVT::v8i64)
1087 return &ARM::QQQQPRRegClass;
Evan Cheng4782b1e2010-05-15 02:20:21 +00001088 }
Evan Cheng06b666c2010-05-15 02:18:07 +00001089 return TargetLowering::getRegClassFor(VT);
1090}
1091
Eric Christopherab695882010-07-21 22:26:11 +00001092// Create a fast isel object.
1093FastISel *
Bob Wilsond49edb72012-08-03 04:06:28 +00001094ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
1095 const TargetLibraryInfo *libInfo) const {
1096 return ARM::createFastISel(funcInfo, libInfo);
Eric Christopherab695882010-07-21 22:26:11 +00001097}
1098
Anton Korobeynikovcec36f42010-07-24 21:52:08 +00001099/// getMaximalGlobalOffset - Returns the maximal possible offset which can
1100/// be used for loads / stores from the global.
1101unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
1102 return (Subtarget->isThumb1Only() ? 127 : 4095);
1103}
1104
Evan Cheng1cc39842010-05-20 23:26:43 +00001105Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +00001106 unsigned NumVals = N->getNumValues();
1107 if (!NumVals)
1108 return Sched::RegPressure;
1109
1110 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +00001111 EVT VT = N->getValueType(i);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001112 if (VT == MVT::Glue || VT == MVT::Other)
Evan Chengd7e473c2010-10-29 18:07:31 +00001113 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +00001114 if (VT.isFloatingPoint() || VT.isVector())
Dan Gohman692c1d82011-10-24 17:55:11 +00001115 return Sched::ILP;
Evan Cheng1cc39842010-05-20 23:26:43 +00001116 }
Evan Chengc10f5432010-05-28 23:25:23 +00001117
1118 if (!N->isMachineOpcode())
1119 return Sched::RegPressure;
1120
1121 // Load are scheduled for latency even if there instruction itinerary
1122 // is not available.
1123 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Chenge837dea2011-06-28 19:10:37 +00001124 const MCInstrDesc &MCID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +00001125
Evan Chenge837dea2011-06-28 19:10:37 +00001126 if (MCID.getNumDefs() == 0)
Evan Chengd7e473c2010-10-29 18:07:31 +00001127 return Sched::RegPressure;
1128 if (!Itins->isEmpty() &&
Evan Chenge837dea2011-06-28 19:10:37 +00001129 Itins->getOperandCycle(MCID.getSchedClass(), 0) > 2)
Dan Gohman692c1d82011-10-24 17:55:11 +00001130 return Sched::ILP;
Evan Chengc10f5432010-05-28 23:25:23 +00001131
Evan Cheng1cc39842010-05-20 23:26:43 +00001132 return Sched::RegPressure;
1133}
1134
Evan Chenga8e29892007-01-19 07:51:42 +00001135//===----------------------------------------------------------------------===//
1136// Lowering Code
1137//===----------------------------------------------------------------------===//
1138
Evan Chenga8e29892007-01-19 07:51:42 +00001139/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
1140static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
1141 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001142 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +00001143 case ISD::SETNE: return ARMCC::NE;
1144 case ISD::SETEQ: return ARMCC::EQ;
1145 case ISD::SETGT: return ARMCC::GT;
1146 case ISD::SETGE: return ARMCC::GE;
1147 case ISD::SETLT: return ARMCC::LT;
1148 case ISD::SETLE: return ARMCC::LE;
1149 case ISD::SETUGT: return ARMCC::HI;
1150 case ISD::SETUGE: return ARMCC::HS;
1151 case ISD::SETULT: return ARMCC::LO;
1152 case ISD::SETULE: return ARMCC::LS;
1153 }
1154}
1155
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001156/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
1157static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +00001158 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +00001159 CondCode2 = ARMCC::AL;
1160 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001161 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +00001162 case ISD::SETEQ:
1163 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
1164 case ISD::SETGT:
1165 case ISD::SETOGT: CondCode = ARMCC::GT; break;
1166 case ISD::SETGE:
1167 case ISD::SETOGE: CondCode = ARMCC::GE; break;
1168 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001169 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +00001170 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
1171 case ISD::SETO: CondCode = ARMCC::VC; break;
1172 case ISD::SETUO: CondCode = ARMCC::VS; break;
1173 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
1174 case ISD::SETUGT: CondCode = ARMCC::HI; break;
1175 case ISD::SETUGE: CondCode = ARMCC::PL; break;
1176 case ISD::SETLT:
1177 case ISD::SETULT: CondCode = ARMCC::LT; break;
1178 case ISD::SETLE:
1179 case ISD::SETULE: CondCode = ARMCC::LE; break;
1180 case ISD::SETNE:
1181 case ISD::SETUNE: CondCode = ARMCC::NE; break;
1182 }
Evan Chenga8e29892007-01-19 07:51:42 +00001183}
1184
Bob Wilson1f595bb2009-04-17 19:07:39 +00001185//===----------------------------------------------------------------------===//
1186// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +00001187//===----------------------------------------------------------------------===//
1188
1189#include "ARMGenCallingConv.inc"
1190
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001191/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1192/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001193CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001194 bool Return,
1195 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001196 switch (CC) {
1197 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001198 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001199 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +00001200 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +00001201 if (!Subtarget->isAAPCS_ABI())
1202 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1203 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1204 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1205 }
1206 // Fallthrough
1207 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001208 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +00001209 if (!Subtarget->isAAPCS_ABI())
1210 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
1211 else if (Subtarget->hasVFP2() &&
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001212 getTargetMachine().Options.FloatABIType == FloatABI::Hard &&
1213 !isVarArg)
Evan Cheng76f920d2010-10-22 18:23:05 +00001214 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1215 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1216 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001217 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikovf349cb82012-01-29 09:06:09 +00001218 if (!isVarArg)
1219 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1220 // Fallthrough
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001221 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001222 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001223 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001224 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Eric Christophere94ac882012-08-03 00:05:53 +00001225 case CallingConv::GHC:
1226 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS_GHC);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001227 }
1228}
1229
Dan Gohman98ca4f22009-08-05 01:29:28 +00001230/// LowerCallResult - Lower the result values of a call into the
1231/// appropriate copies out of appropriate physical registers.
1232SDValue
1233ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001234 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001235 const SmallVectorImpl<ISD::InputArg> &Ins,
1236 DebugLoc dl, SelectionDAG &DAG,
Stephen Lin456ca042013-04-20 05:14:40 +00001237 SmallVectorImpl<SDValue> &InVals,
1238 bool isThisReturn, SDValue ThisVal) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001239
Bob Wilson1f595bb2009-04-17 19:07:39 +00001240 // Assign locations to each value returned by this call.
1241 SmallVector<CCValAssign, 16> RVLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001242 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1243 getTargetMachine(), RVLocs, *DAG.getContext(), Call);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001244 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001245 CCAssignFnForNode(CallConv, /* Return*/ true,
1246 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001247
1248 // Copy all of the result registers out of their specified physreg.
1249 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1250 CCValAssign VA = RVLocs[i];
1251
Stephen Lin456ca042013-04-20 05:14:40 +00001252 // Pass 'this' value directly from the argument to return value, to avoid
1253 // reg unit interference
1254 if (i == 0 && isThisReturn) {
Stephen Lin81fef022013-04-23 19:42:25 +00001255 assert(!VA.needsCustom() && VA.getLocVT() == MVT::i32 &&
1256 "unexpected return calling convention register assignment");
Stephen Lin456ca042013-04-20 05:14:40 +00001257 InVals.push_back(ThisVal);
1258 continue;
1259 }
1260
Bob Wilson80915242009-04-25 00:33:20 +00001261 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001262 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001263 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001264 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001265 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001266 Chain = Lo.getValue(1);
1267 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001268 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001269 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001270 InFlag);
1271 Chain = Hi.getValue(1);
1272 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001273 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001274
Owen Anderson825b72b2009-08-11 20:47:22 +00001275 if (VA.getLocVT() == MVT::v2f64) {
1276 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1277 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1278 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001279
1280 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001281 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001282 Chain = Lo.getValue(1);
1283 InFlag = Lo.getValue(2);
1284 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001285 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001286 Chain = Hi.getValue(1);
1287 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001288 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001289 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1290 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001291 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001292 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001293 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1294 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001295 Chain = Val.getValue(1);
1296 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001297 }
Bob Wilson80915242009-04-25 00:33:20 +00001298
1299 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001300 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001301 case CCValAssign::Full: break;
1302 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001303 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson80915242009-04-25 00:33:20 +00001304 break;
1305 }
1306
Dan Gohman98ca4f22009-08-05 01:29:28 +00001307 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001308 }
1309
Dan Gohman98ca4f22009-08-05 01:29:28 +00001310 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001311}
1312
Bob Wilsondee46d72009-04-17 20:35:10 +00001313/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001314SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001315ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1316 SDValue StackPtr, SDValue Arg,
1317 DebugLoc dl, SelectionDAG &DAG,
1318 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001319 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001320 unsigned LocMemOffset = VA.getLocMemOffset();
1321 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1322 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001323 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001324 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001325 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001326}
1327
Dan Gohman98ca4f22009-08-05 01:29:28 +00001328void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001329 SDValue Chain, SDValue &Arg,
1330 RegsToPassVector &RegsToPass,
1331 CCValAssign &VA, CCValAssign &NextVA,
1332 SDValue &StackPtr,
1333 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001334 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001335
Jim Grosbache5165492009-11-09 00:11:35 +00001336 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001337 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001338 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1339
1340 if (NextVA.isRegLoc())
1341 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1342 else {
1343 assert(NextVA.isMemLoc());
1344 if (StackPtr.getNode() == 0)
1345 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1346
Dan Gohman98ca4f22009-08-05 01:29:28 +00001347 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1348 dl, DAG, NextVA,
1349 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001350 }
1351}
1352
Dan Gohman98ca4f22009-08-05 01:29:28 +00001353/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001354/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1355/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001356SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001357ARMTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00001358 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001359 SelectionDAG &DAG = CLI.DAG;
1360 DebugLoc &dl = CLI.DL;
1361 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
1362 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
1363 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
1364 SDValue Chain = CLI.Chain;
1365 SDValue Callee = CLI.Callee;
1366 bool &isTailCall = CLI.IsTailCall;
1367 CallingConv::ID CallConv = CLI.CallConv;
1368 bool doesNotRet = CLI.DoesNotReturn;
1369 bool isVarArg = CLI.IsVarArg;
1370
Dale Johannesen51e28e62010-06-03 21:09:53 +00001371 MachineFunction &MF = DAG.getMachineFunction();
Stephen Lin3a1b4f82013-04-23 19:30:12 +00001372 bool isStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1373 bool isThisReturn = false;
1374 bool isSibCall = false;
Bob Wilson6d2f9ce2011-10-07 17:17:49 +00001375 // Disable tail calls if they're not supported.
1376 if (!EnableARMTailCalls && !Subtarget->supportsTailCall())
Bob Wilson703af3a2010-08-13 22:43:33 +00001377 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001378 if (isTailCall) {
1379 // Check if it's really possible to do a tail call.
1380 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Stephen Lin3a1b4f82013-04-23 19:30:12 +00001381 isVarArg, isStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001382 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001383 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1384 // detected sibcalls.
1385 if (isTailCall) {
1386 ++NumTailCalls;
Stephen Lin3a1b4f82013-04-23 19:30:12 +00001387 isSibCall = true;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001388 }
1389 }
Evan Chenga8e29892007-01-19 07:51:42 +00001390
Bob Wilson1f595bb2009-04-17 19:07:39 +00001391 // Analyze operands of the call, assigning locations to each operand.
1392 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001393 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1394 getTargetMachine(), ArgLocs, *DAG.getContext(), Call);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001395 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001396 CCAssignFnForNode(CallConv, /* Return*/ false,
1397 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001398
Bob Wilson1f595bb2009-04-17 19:07:39 +00001399 // Get a count of how many bytes are to be pushed on the stack.
1400 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001401
Dale Johannesen51e28e62010-06-03 21:09:53 +00001402 // For tail calls, memory operands are available in our caller's stack.
Stephen Lin3a1b4f82013-04-23 19:30:12 +00001403 if (isSibCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001404 NumBytes = 0;
1405
Evan Chenga8e29892007-01-19 07:51:42 +00001406 // Adjust the stack pointer for the new arguments...
1407 // These operations are automatically eliminated by the prolog/epilog pass
Stephen Lin3a1b4f82013-04-23 19:30:12 +00001408 if (!isSibCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001409 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001410
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001411 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001412
Bob Wilson5bafff32009-06-22 23:27:02 +00001413 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001414 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001415
Bob Wilson1f595bb2009-04-17 19:07:39 +00001416 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001417 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001418 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1419 i != e;
1420 ++i, ++realArgIdx) {
1421 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001422 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001423 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001424 bool isByVal = Flags.isByVal();
Evan Chenga8e29892007-01-19 07:51:42 +00001425
Bob Wilson1f595bb2009-04-17 19:07:39 +00001426 // Promote the value if needed.
1427 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001428 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001429 case CCValAssign::Full: break;
1430 case CCValAssign::SExt:
1431 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1432 break;
1433 case CCValAssign::ZExt:
1434 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1435 break;
1436 case CCValAssign::AExt:
1437 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1438 break;
1439 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001440 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001441 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001442 }
1443
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001444 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001445 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001446 if (VA.getLocVT() == MVT::v2f64) {
1447 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1448 DAG.getConstant(0, MVT::i32));
1449 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1450 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001451
Dan Gohman98ca4f22009-08-05 01:29:28 +00001452 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001453 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1454
1455 VA = ArgLocs[++i]; // skip ahead to next loc
1456 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001457 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001458 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1459 } else {
1460 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001461
Dan Gohman98ca4f22009-08-05 01:29:28 +00001462 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1463 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001464 }
1465 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001466 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001467 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001468 }
1469 } else if (VA.isRegLoc()) {
Stephen Lin81fef022013-04-23 19:42:25 +00001470 if (realArgIdx == 0 && Flags.isReturned() && Outs[0].VT == MVT::i32) {
1471 assert(VA.getLocVT() == MVT::i32 &&
1472 "unexpected calling convention register assignment");
1473 assert(!Ins.empty() && Ins[0].VT == MVT::i32 &&
Stephen Lin456ca042013-04-20 05:14:40 +00001474 "unexpected use of 'returned'");
Stephen Lin3a1b4f82013-04-23 19:30:12 +00001475 isThisReturn = true;
Stephen Lin456ca042013-04-20 05:14:40 +00001476 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001477 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Stuart Hastingsc7315872011-04-20 16:47:52 +00001478 } else if (isByVal) {
1479 assert(VA.isMemLoc());
1480 unsigned offset = 0;
1481
1482 // True if this byval aggregate will be split between registers
1483 // and memory.
1484 if (CCInfo.isFirstByValRegValid()) {
1485 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1486 unsigned int i, j;
1487 for (i = 0, j = CCInfo.getFirstByValReg(); j < ARM::R4; i++, j++) {
1488 SDValue Const = DAG.getConstant(4*i, MVT::i32);
1489 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
1490 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
1491 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001492 false, false, false, 0);
Stuart Hastingsc7315872011-04-20 16:47:52 +00001493 MemOpChains.push_back(Load.getValue(1));
1494 RegsToPass.push_back(std::make_pair(j, Load));
1495 }
1496 offset = ARM::R4 - CCInfo.getFirstByValReg();
1497 CCInfo.clearFirstByValReg();
1498 }
1499
Manman Ren763a75d2012-06-01 02:44:42 +00001500 if (Flags.getByValSize() - 4*offset > 0) {
1501 unsigned LocMemOffset = VA.getLocMemOffset();
1502 SDValue StkPtrOff = DAG.getIntPtrConstant(LocMemOffset);
1503 SDValue Dst = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
1504 StkPtrOff);
1505 SDValue SrcOffset = DAG.getIntPtrConstant(4*offset);
1506 SDValue Src = DAG.getNode(ISD::ADD, dl, getPointerTy(), Arg, SrcOffset);
1507 SDValue SizeNode = DAG.getConstant(Flags.getByValSize() - 4*offset,
1508 MVT::i32);
Manman Ren68f25572012-06-01 19:33:18 +00001509 SDValue AlignNode = DAG.getConstant(Flags.getByValAlign(), MVT::i32);
Stuart Hastingsc7315872011-04-20 16:47:52 +00001510
Manman Ren763a75d2012-06-01 02:44:42 +00001511 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Manman Ren68f25572012-06-01 19:33:18 +00001512 SDValue Ops[] = { Chain, Dst, Src, SizeNode, AlignNode};
Manman Ren763a75d2012-06-01 02:44:42 +00001513 MemOpChains.push_back(DAG.getNode(ARMISD::COPY_STRUCT_BYVAL, dl, VTs,
1514 Ops, array_lengthof(Ops)));
1515 }
Stephen Lin3a1b4f82013-04-23 19:30:12 +00001516 } else if (!isSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001517 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001518
Dan Gohman98ca4f22009-08-05 01:29:28 +00001519 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1520 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001521 }
Evan Chenga8e29892007-01-19 07:51:42 +00001522 }
1523
1524 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001525 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001526 &MemOpChains[0], MemOpChains.size());
1527
1528 // Build a sequence of copy-to-reg nodes chained together with token chain
1529 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001530 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001531 // Tail call byval lowering might overwrite argument registers so in case of
1532 // tail call optimization the copies to registers are lowered later.
1533 if (!isTailCall)
1534 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1535 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1536 RegsToPass[i].second, InFlag);
1537 InFlag = Chain.getValue(1);
1538 }
Evan Chenga8e29892007-01-19 07:51:42 +00001539
Dale Johannesen51e28e62010-06-03 21:09:53 +00001540 // For tail calls lower the arguments to the 'real' stack slot.
1541 if (isTailCall) {
1542 // Force all the incoming stack arguments to be loaded from the stack
1543 // before any new outgoing arguments are stored to the stack, because the
1544 // outgoing stack slots may alias the incoming argument stack slots, and
1545 // the alias isn't otherwise explicit. This is slightly more conservative
1546 // than necessary, because it means that each store effectively depends
1547 // on every argument instead of just those arguments it would clobber.
1548
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001549 // Do not flag preceding copytoreg stuff together with the following stuff.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001550 InFlag = SDValue();
1551 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1552 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1553 RegsToPass[i].second, InFlag);
1554 InFlag = Chain.getValue(1);
1555 }
Stephen Lin69394f22013-04-20 00:47:48 +00001556 InFlag = SDValue();
Dale Johannesen51e28e62010-06-03 21:09:53 +00001557 }
1558
Bill Wendling056292f2008-09-16 21:48:12 +00001559 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1560 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1561 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001562 bool isDirect = false;
1563 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001564 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001565 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001566
1567 if (EnableARMLongCalls) {
1568 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1569 && "long-calls with non-static relocation model!");
1570 // Handle a global address or an external symbol. If it's not one of
1571 // those, the target's already in a register, so we don't need to do
1572 // anything extra.
1573 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001574 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001575 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001576 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00001577 ARMConstantPoolValue *CPV =
1578 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 0);
1579
Jim Grosbache7b52522010-04-14 22:28:31 +00001580 // Get the address of the callee into a register
1581 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1582 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1583 Callee = DAG.getLoad(getPointerTy(), dl,
1584 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001585 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001586 false, false, false, 0);
Jim Grosbache7b52522010-04-14 22:28:31 +00001587 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1588 const char *Sym = S->getSymbol();
1589
1590 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001591 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingfe31e672011-10-01 08:58:29 +00001592 ARMConstantPoolValue *CPV =
1593 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1594 ARMPCLabelIndex, 0);
Jim Grosbache7b52522010-04-14 22:28:31 +00001595 // Get the address of the callee into a register
1596 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1597 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1598 Callee = DAG.getLoad(getPointerTy(), dl,
1599 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001600 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001601 false, false, false, 0);
Jim Grosbache7b52522010-04-14 22:28:31 +00001602 }
1603 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001604 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001605 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001606 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001607 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001608 getTargetMachine().getRelocationModel() != Reloc::Static;
1609 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001610 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001611 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001612 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001613 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001614 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00001615 ARMConstantPoolValue *CPV =
1616 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001617 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001618 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001619 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001620 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001621 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001622 false, false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001623 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001624 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001625 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001626 } else {
1627 // On ELF targets for PIC code, direct calls should go through the PLT
1628 unsigned OpFlags = 0;
1629 if (Subtarget->isTargetELF() &&
Chad Rosiera6ca7032013-02-28 19:16:42 +00001630 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Jim Grosbach637d89f2010-09-22 23:27:36 +00001631 OpFlags = ARMII::MO_PLT;
1632 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1633 }
Bill Wendling056292f2008-09-16 21:48:12 +00001634 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001635 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001636 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001637 getTargetMachine().getRelocationModel() != Reloc::Static;
1638 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001639 // tBX takes a register source operand.
1640 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001641 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001642 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingfe31e672011-10-01 08:58:29 +00001643 ARMConstantPoolValue *CPV =
1644 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1645 ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001646 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001647 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001648 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001649 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001650 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001651 false, false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001652 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001653 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001654 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001655 } else {
1656 unsigned OpFlags = 0;
1657 // On ELF targets for PIC code, direct calls should go through the PLT
1658 if (Subtarget->isTargetELF() &&
1659 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1660 OpFlags = ARMII::MO_PLT;
1661 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1662 }
Evan Chenga8e29892007-01-19 07:51:42 +00001663 }
1664
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001665 // FIXME: handle tail calls differently.
1666 unsigned CallOpc;
Bill Wendling831737d2012-12-30 10:32:01 +00001667 bool HasMinSizeAttr = MF.getFunction()->getAttributes().
1668 hasAttribute(AttributeSet::FunctionIndex, Attribute::MinSize);
Evan Chengb6207242009-08-01 00:16:10 +00001669 if (Subtarget->isThumb()) {
1670 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001671 CallOpc = ARMISD::CALL_NOLINK;
1672 else
1673 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1674 } else {
Evan Chengb341fac2012-11-10 02:09:05 +00001675 if (!isDirect && !Subtarget->hasV5TOps())
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001676 CallOpc = ARMISD::CALL_NOLINK;
Evan Chengb341fac2012-11-10 02:09:05 +00001677 else if (doesNotRet && isDirect && Subtarget->hasRAS() &&
Quentin Colombet43934ae2012-11-02 21:32:17 +00001678 // Emit regular call when code size is the priority
1679 !HasMinSizeAttr)
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001680 // "mov lr, pc; b _foo" to avoid confusing the RSP
1681 CallOpc = ARMISD::CALL_NOLINK;
1682 else
1683 CallOpc = isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001684 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001685
Dan Gohman475871a2008-07-27 21:46:04 +00001686 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001687 Ops.push_back(Chain);
1688 Ops.push_back(Callee);
1689
1690 // Add argument registers to the end of the list so that they are known live
1691 // into the call.
1692 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1693 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1694 RegsToPass[i].second.getValueType()));
1695
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001696 // Add a register mask operand representing the call-preserved registers.
Stephen Lin456ca042013-04-20 05:14:40 +00001697 const uint32_t *Mask;
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001698 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
Stephen Lin456ca042013-04-20 05:14:40 +00001699 const ARMBaseRegisterInfo *ARI = static_cast<const ARMBaseRegisterInfo*>(TRI);
Stephen Lin3a1b4f82013-04-23 19:30:12 +00001700 if (isThisReturn)
Stephen Lin456ca042013-04-20 05:14:40 +00001701 // For 'this' returns, use the R0-preserving mask
1702 Mask = ARI->getThisReturnPreservedMask(CallConv);
1703 else
1704 Mask = ARI->getCallPreservedMask(CallConv);
1705
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001706 assert(Mask && "Missing call preserved mask for calling convention");
1707 Ops.push_back(DAG.getRegisterMask(Mask));
1708
Gabor Greifba36cb52008-08-28 21:40:38 +00001709 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001710 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001711
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001712 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001713 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001714 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001715
Duncan Sands4bdcb612008-07-02 17:40:58 +00001716 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001717 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001718 InFlag = Chain.getValue(1);
1719
Chris Lattnere563bbc2008-10-11 22:08:30 +00001720 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1721 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001722 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001723 InFlag = Chain.getValue(1);
1724
Bob Wilson1f595bb2009-04-17 19:07:39 +00001725 // Handle result values, copying them out of physregs into vregs that we
1726 // return.
Stephen Lin456ca042013-04-20 05:14:40 +00001727 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins, dl, DAG,
Stephen Lin3a1b4f82013-04-23 19:30:12 +00001728 InVals, isThisReturn,
1729 isThisReturn ? OutVals[0] : SDValue());
Evan Chenga8e29892007-01-19 07:51:42 +00001730}
1731
Stuart Hastingsf222e592011-02-28 17:17:53 +00001732/// HandleByVal - Every parameter *after* a byval parameter is passed
Stuart Hastingsc7315872011-04-20 16:47:52 +00001733/// on the stack. Remember the next parameter register to allocate,
1734/// and then confiscate the rest of the parameter registers to insure
Stuart Hastingsf222e592011-02-28 17:17:53 +00001735/// this.
1736void
Stepan Dyatkovskiyb52ba9f2012-10-16 07:16:47 +00001737ARMTargetLowering::HandleByVal(
1738 CCState *State, unsigned &size, unsigned Align) const {
Stuart Hastingsc7315872011-04-20 16:47:52 +00001739 unsigned reg = State->AllocateReg(GPRArgRegs, 4);
1740 assert((State->getCallOrPrologue() == Prologue ||
1741 State->getCallOrPrologue() == Call) &&
1742 "unhandled ParmContext");
1743 if ((!State->isFirstByValRegValid()) &&
Stepan Dyatkovskiy78e3c902013-04-22 13:06:52 +00001744 (!Subtarget->isAAPCS_ABI() || State->getNextStackOffset() == 0) &&
Stuart Hastingsc7315872011-04-20 16:47:52 +00001745 (ARM::R0 <= reg) && (reg <= ARM::R3)) {
Stepan Dyatkovskiyb52ba9f2012-10-16 07:16:47 +00001746 if (Subtarget->isAAPCS_ABI() && Align > 4) {
1747 unsigned AlignInRegs = Align / 4;
1748 unsigned Waste = (ARM::R4 - reg) % AlignInRegs;
1749 for (unsigned i = 0; i < Waste; ++i)
1750 reg = State->AllocateReg(GPRArgRegs, 4);
1751 }
1752 if (reg != 0) {
1753 State->setFirstByValReg(reg);
1754 // At a call site, a byval parameter that is split between
1755 // registers and memory needs its size truncated here. In a
1756 // function prologue, such byval parameters are reassembled in
1757 // memory, and are not truncated.
1758 if (State->getCallOrPrologue() == Call) {
1759 unsigned excess = 4 * (ARM::R4 - reg);
1760 assert(size >= excess && "expected larger existing stack allocation");
1761 size -= excess;
1762 }
Stuart Hastingsc7315872011-04-20 16:47:52 +00001763 }
1764 }
1765 // Confiscate any remaining parameter registers to preclude their
1766 // assignment to subsequent parameters.
1767 while (State->AllocateReg(GPRArgRegs, 4))
1768 ;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001769}
1770
Dale Johannesen51e28e62010-06-03 21:09:53 +00001771/// MatchingStackOffset - Return true if the given stack call argument is
1772/// already available in the same position (relatively) of the caller's
1773/// incoming argument stack.
1774static
1775bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1776 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
Craig Topperacf20772012-03-25 23:49:58 +00001777 const TargetInstrInfo *TII) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001778 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1779 int FI = INT_MAX;
1780 if (Arg.getOpcode() == ISD::CopyFromReg) {
1781 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001782 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesen51e28e62010-06-03 21:09:53 +00001783 return false;
1784 MachineInstr *Def = MRI->getVRegDef(VR);
1785 if (!Def)
1786 return false;
1787 if (!Flags.isByVal()) {
1788 if (!TII->isLoadFromStackSlot(Def, FI))
1789 return false;
1790 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001791 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001792 }
1793 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1794 if (Flags.isByVal())
1795 // ByVal argument is passed in as a pointer but it's now being
1796 // dereferenced. e.g.
1797 // define @foo(%struct.X* %A) {
1798 // tail call @bar(%struct.X* byval %A)
1799 // }
1800 return false;
1801 SDValue Ptr = Ld->getBasePtr();
1802 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1803 if (!FINode)
1804 return false;
1805 FI = FINode->getIndex();
1806 } else
1807 return false;
1808
1809 assert(FI != INT_MAX);
1810 if (!MFI->isFixedObjectIndex(FI))
1811 return false;
1812 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1813}
1814
1815/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1816/// for tail call optimization. Targets which want to do tail call
1817/// optimization should implement this function.
1818bool
1819ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1820 CallingConv::ID CalleeCC,
1821 bool isVarArg,
1822 bool isCalleeStructRet,
1823 bool isCallerStructRet,
1824 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001825 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001826 const SmallVectorImpl<ISD::InputArg> &Ins,
1827 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001828 const Function *CallerF = DAG.getMachineFunction().getFunction();
1829 CallingConv::ID CallerCC = CallerF->getCallingConv();
1830 bool CCMatch = CallerCC == CalleeCC;
1831
1832 // Look for obvious safe cases to perform tail call optimization that do not
1833 // require ABI changes. This is what gcc calls sibcall.
1834
Jim Grosbach7616b642010-06-16 23:45:49 +00001835 // Do not sibcall optimize vararg calls unless the call site is not passing
1836 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001837 if (isVarArg && !Outs.empty())
1838 return false;
1839
1840 // Also avoid sibcall optimization if either caller or callee uses struct
1841 // return semantics.
1842 if (isCalleeStructRet || isCallerStructRet)
1843 return false;
1844
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001845 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Jim Grosbach8dc41f32011-07-08 20:18:11 +00001846 // emitEpilogue is not ready for them. Thumb tail calls also use t2B, as
1847 // the Thumb1 16-bit unconditional branch doesn't have sufficient relocation
1848 // support in the assembler and linker to be used. This would need to be
1849 // fixed to fully support tail calls in Thumb1.
1850 //
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001851 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1852 // LR. This means if we need to reload LR, it takes an extra instructions,
1853 // which outweighs the value of the tail call; but here we don't know yet
1854 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001855 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001856 // emitEpilogue if LR is used.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001857
1858 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1859 // but we need to make sure there are enough registers; the only valid
1860 // registers are the 4 used for parameters. We don't currently do this
1861 // case.
Evan Cheng3d2125c2010-11-30 23:55:39 +00001862 if (Subtarget->isThumb1Only())
1863 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001864
Dale Johannesen51e28e62010-06-03 21:09:53 +00001865 // If the calling conventions do not match, then we'd better make sure the
1866 // results are returned in the same way as what the caller expects.
1867 if (!CCMatch) {
1868 SmallVector<CCValAssign, 16> RVLocs1;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001869 ARMCCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
1870 getTargetMachine(), RVLocs1, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001871 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1872
1873 SmallVector<CCValAssign, 16> RVLocs2;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001874 ARMCCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
1875 getTargetMachine(), RVLocs2, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001876 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1877
1878 if (RVLocs1.size() != RVLocs2.size())
1879 return false;
1880 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1881 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1882 return false;
1883 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1884 return false;
1885 if (RVLocs1[i].isRegLoc()) {
1886 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1887 return false;
1888 } else {
1889 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1890 return false;
1891 }
1892 }
1893 }
1894
Manman Rene6c3cc82012-10-12 23:39:43 +00001895 // If Caller's vararg or byval argument has been split between registers and
1896 // stack, do not perform tail call, since part of the argument is in caller's
1897 // local frame.
1898 const ARMFunctionInfo *AFI_Caller = DAG.getMachineFunction().
1899 getInfo<ARMFunctionInfo>();
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +00001900 if (AFI_Caller->getArgRegsSaveSize())
Manman Rene6c3cc82012-10-12 23:39:43 +00001901 return false;
1902
Dale Johannesen51e28e62010-06-03 21:09:53 +00001903 // If the callee takes no arguments then go on to check the results of the
1904 // call.
1905 if (!Outs.empty()) {
1906 // Check if stack adjustment is needed. For now, do not do this if any
1907 // argument is passed on the stack.
1908 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001909 ARMCCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
1910 getTargetMachine(), ArgLocs, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001911 CCInfo.AnalyzeCallOperands(Outs,
1912 CCAssignFnForNode(CalleeCC, false, isVarArg));
1913 if (CCInfo.getNextStackOffset()) {
1914 MachineFunction &MF = DAG.getMachineFunction();
1915
1916 // Check if the arguments are already laid out in the right way as
1917 // the caller's fixed stack objects.
1918 MachineFrameInfo *MFI = MF.getFrameInfo();
1919 const MachineRegisterInfo *MRI = &MF.getRegInfo();
Craig Topperacf20772012-03-25 23:49:58 +00001920 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001921 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1922 i != e;
1923 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001924 CCValAssign &VA = ArgLocs[i];
1925 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001926 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001927 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001928 if (VA.getLocInfo() == CCValAssign::Indirect)
1929 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001930 if (VA.needsCustom()) {
1931 // f64 and vector types are split into multiple registers or
1932 // register/stack-slot combinations. The types will not match
1933 // the registers; give up on memory f64 refs until we figure
1934 // out what to do about this.
1935 if (!VA.isRegLoc())
1936 return false;
1937 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001938 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001939 if (RegVT == MVT::v2f64) {
1940 if (!ArgLocs[++i].isRegLoc())
1941 return false;
1942 if (!ArgLocs[++i].isRegLoc())
1943 return false;
1944 }
1945 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001946 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1947 MFI, MRI, TII))
1948 return false;
1949 }
1950 }
1951 }
1952 }
1953
1954 return true;
1955}
1956
Benjamin Kramer350c0082012-11-28 20:55:10 +00001957bool
1958ARMTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1959 MachineFunction &MF, bool isVarArg,
1960 const SmallVectorImpl<ISD::OutputArg> &Outs,
1961 LLVMContext &Context) const {
1962 SmallVector<CCValAssign, 16> RVLocs;
1963 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(), RVLocs, Context);
1964 return CCInfo.CheckReturn(Outs, CCAssignFnForNode(CallConv, /*Return=*/true,
1965 isVarArg));
1966}
1967
Dan Gohman98ca4f22009-08-05 01:29:28 +00001968SDValue
1969ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001970 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001971 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001972 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001973 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001974
Bob Wilsondee46d72009-04-17 20:35:10 +00001975 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001976 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001977
Bob Wilsondee46d72009-04-17 20:35:10 +00001978 // CCState - Info about the registers and stack slots.
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001979 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1980 getTargetMachine(), RVLocs, *DAG.getContext(), Call);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001981
Dan Gohman98ca4f22009-08-05 01:29:28 +00001982 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001983 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1984 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001985
Bob Wilson1f595bb2009-04-17 19:07:39 +00001986 SDValue Flag;
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00001987 SmallVector<SDValue, 4> RetOps;
1988 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
Bob Wilson1f595bb2009-04-17 19:07:39 +00001989
1990 // Copy the result values into the output registers.
1991 for (unsigned i = 0, realRVLocIdx = 0;
1992 i != RVLocs.size();
1993 ++i, ++realRVLocIdx) {
1994 CCValAssign &VA = RVLocs[i];
1995 assert(VA.isRegLoc() && "Can only return in registers!");
1996
Dan Gohmanc9403652010-07-07 15:54:55 +00001997 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001998
1999 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002000 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002001 case CCValAssign::Full: break;
2002 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002003 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002004 break;
2005 }
2006
Bob Wilson1f595bb2009-04-17 19:07:39 +00002007 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002008 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002009 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00002010 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
2011 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00002012 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002013 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00002014
2015 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
2016 Flag = Chain.getValue(1);
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002017 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilson5bafff32009-06-22 23:27:02 +00002018 VA = RVLocs[++i]; // skip ahead to next loc
2019 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
2020 HalfGPRs.getValue(1), Flag);
2021 Flag = Chain.getValue(1);
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002022 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilson5bafff32009-06-22 23:27:02 +00002023 VA = RVLocs[++i]; // skip ahead to next loc
2024
2025 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002026 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
2027 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00002028 }
2029 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
2030 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00002031 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002032 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002033 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00002034 Flag = Chain.getValue(1);
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002035 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002036 VA = RVLocs[++i]; // skip ahead to next loc
2037 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
2038 Flag);
2039 } else
2040 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
2041
Bob Wilsondee46d72009-04-17 20:35:10 +00002042 // Guarantee that all emitted copies are
2043 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002044 Flag = Chain.getValue(1);
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002045 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002046 }
2047
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002048 // Update chain and glue.
2049 RetOps[0] = Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002050 if (Flag.getNode())
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002051 RetOps.push_back(Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002052
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002053 return DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other,
2054 RetOps.data(), RetOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002055}
2056
Evan Chengbf010eb2012-04-10 01:51:00 +00002057bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00002058 if (N->getNumValues() != 1)
2059 return false;
2060 if (!N->hasNUsesOfValue(1, 0))
2061 return false;
2062
Evan Chengbf010eb2012-04-10 01:51:00 +00002063 SDValue TCChain = Chain;
2064 SDNode *Copy = *N->use_begin();
2065 if (Copy->getOpcode() == ISD::CopyToReg) {
2066 // If the copy has a glue operand, we conservatively assume it isn't safe to
2067 // perform a tail call.
2068 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
2069 return false;
2070 TCChain = Copy->getOperand(0);
2071 } else if (Copy->getOpcode() == ARMISD::VMOVRRD) {
2072 SDNode *VMov = Copy;
Evan Cheng3d2125c2010-11-30 23:55:39 +00002073 // f64 returned in a pair of GPRs.
Evan Chengbf010eb2012-04-10 01:51:00 +00002074 SmallPtrSet<SDNode*, 2> Copies;
2075 for (SDNode::use_iterator UI = VMov->use_begin(), UE = VMov->use_end();
Evan Cheng3d2125c2010-11-30 23:55:39 +00002076 UI != UE; ++UI) {
2077 if (UI->getOpcode() != ISD::CopyToReg)
2078 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00002079 Copies.insert(*UI);
Evan Cheng3d2125c2010-11-30 23:55:39 +00002080 }
Evan Chengbf010eb2012-04-10 01:51:00 +00002081 if (Copies.size() > 2)
2082 return false;
2083
2084 for (SDNode::use_iterator UI = VMov->use_begin(), UE = VMov->use_end();
2085 UI != UE; ++UI) {
2086 SDValue UseChain = UI->getOperand(0);
2087 if (Copies.count(UseChain.getNode()))
2088 // Second CopyToReg
2089 Copy = *UI;
2090 else
2091 // First CopyToReg
2092 TCChain = UseChain;
2093 }
2094 } else if (Copy->getOpcode() == ISD::BITCAST) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00002095 // f32 returned in a single GPR.
Evan Chengbf010eb2012-04-10 01:51:00 +00002096 if (!Copy->hasOneUse())
Evan Cheng3d2125c2010-11-30 23:55:39 +00002097 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00002098 Copy = *Copy->use_begin();
2099 if (Copy->getOpcode() != ISD::CopyToReg || !Copy->hasNUsesOfValue(1, 0))
Evan Cheng3d2125c2010-11-30 23:55:39 +00002100 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00002101 Chain = Copy->getOperand(0);
Evan Cheng3d2125c2010-11-30 23:55:39 +00002102 } else {
2103 return false;
2104 }
2105
Evan Cheng1bf891a2010-12-01 22:59:46 +00002106 bool HasRet = false;
Evan Chengbf010eb2012-04-10 01:51:00 +00002107 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
2108 UI != UE; ++UI) {
2109 if (UI->getOpcode() != ARMISD::RET_FLAG)
2110 return false;
2111 HasRet = true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00002112 }
2113
Evan Chengbf010eb2012-04-10 01:51:00 +00002114 if (!HasRet)
2115 return false;
2116
2117 Chain = TCChain;
2118 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00002119}
2120
Evan Cheng485fafc2011-03-21 01:19:09 +00002121bool ARMTargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Evan Cheng1c80f562012-03-30 01:24:39 +00002122 if (!EnableARMTailCalls && !Subtarget->supportsTailCall())
Evan Cheng485fafc2011-03-21 01:19:09 +00002123 return false;
2124
2125 if (!CI->isTailCall())
2126 return false;
2127
2128 return !Subtarget->isThumb1Only();
2129}
2130
Bob Wilsonb62d2572009-11-03 00:02:05 +00002131// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
2132// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
2133// one of the above mentioned nodes. It has to be wrapped because otherwise
2134// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
2135// be used to form addressing mode. These wrapped nodes will be selected
2136// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00002137static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002138 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002139 // FIXME there is no actual debug info here
2140 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002141 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00002142 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00002143 if (CP->isMachineConstantPoolEntry())
2144 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
2145 CP->getAlignment());
2146 else
2147 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
2148 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00002149 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00002150}
2151
Jim Grosbache1102ca2010-07-19 17:20:38 +00002152unsigned ARMTargetLowering::getJumpTableEncoding() const {
2153 return MachineJumpTableInfo::EK_Inline;
2154}
2155
Dan Gohmand858e902010-04-17 15:26:15 +00002156SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
2157 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00002158 MachineFunction &MF = DAG.getMachineFunction();
2159 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2160 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00002161 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00002162 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00002163 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00002164 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2165 SDValue CPAddr;
2166 if (RelocM == Reloc::Static) {
2167 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
2168 } else {
2169 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002170 ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00002171 ARMConstantPoolValue *CPV =
2172 ARMConstantPoolConstant::Create(BA, ARMPCLabelIndex,
2173 ARMCP::CPBlockAddress, PCAdj);
Bob Wilson907eebd2009-11-02 20:59:23 +00002174 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
2175 }
2176 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
2177 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002178 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002179 false, false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00002180 if (RelocM == Reloc::Static)
2181 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00002182 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00002183 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00002184}
2185
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002186// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00002187SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002188ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00002189 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002190 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002191 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002192 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00002193 MachineFunction &MF = DAG.getMachineFunction();
2194 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002195 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002196 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002197 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2198 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002199 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002200 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00002201 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002202 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002203 false, false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002204 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002205
Evan Chenge7e0d622009-11-06 22:24:13 +00002206 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002207 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002208
2209 // call __tls_get_addr.
2210 ArgListTy Args;
2211 ArgListEntry Entry;
2212 Entry.Node = Argument;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002213 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002214 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00002215 // FIXME: is there useful debug info available here?
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002216 TargetLowering::CallLoweringInfo CLI(Chain,
2217 (Type *) Type::getInt32Ty(*DAG.getContext()),
Evan Cheng59bc0602009-08-14 19:11:20 +00002218 false, false, false, false,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002219 0, CallingConv::C, /*isTailCall=*/false,
2220 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00002221 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002222 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002223 return CallResult.first;
2224}
2225
2226// Lower ISD::GlobalTLSAddress using the "initial exec" or
2227// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00002228SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002229ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Hans Wennborgfd5abd52012-05-04 09:40:39 +00002230 SelectionDAG &DAG,
2231 TLSModel::Model model) const {
Dan Gohman46510a72010-04-15 01:51:59 +00002232 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002233 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002234 SDValue Offset;
2235 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00002236 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002237 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00002238 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002239
Hans Wennborgfd5abd52012-05-04 09:40:39 +00002240 if (model == TLSModel::InitialExec) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002241 MachineFunction &MF = DAG.getMachineFunction();
2242 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002243 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge7e0d622009-11-06 22:24:13 +00002244 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002245 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
2246 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002247 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2248 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF,
2249 true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002250 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002251 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00002252 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002253 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002254 false, false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002255 Chain = Offset.getValue(1);
2256
Evan Chenge7e0d622009-11-06 22:24:13 +00002257 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002258 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002259
Evan Cheng9eda6892009-10-31 03:39:36 +00002260 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002261 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002262 false, false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002263 } else {
2264 // local exec model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00002265 assert(model == TLSModel::LocalExec);
Bill Wendling5bb77992011-10-01 08:00:54 +00002266 ARMConstantPoolValue *CPV =
2267 ARMConstantPoolConstant::Create(GV, ARMCP::TPOFF);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002268 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002269 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00002270 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002271 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002272 false, false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002273 }
2274
2275 // The address of the thread local variable is the add of the thread
2276 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002277 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002278}
2279
Dan Gohman475871a2008-07-27 21:46:04 +00002280SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002281ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002282 // TODO: implement the "local dynamic" model
2283 assert(Subtarget->isTargetELF() &&
2284 "TLS not implemented for non-ELF targets");
2285 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Hans Wennborgfd5abd52012-05-04 09:40:39 +00002286
2287 TLSModel::Model model = getTargetMachine().getTLSModel(GA->getGlobal());
2288
2289 switch (model) {
2290 case TLSModel::GeneralDynamic:
2291 case TLSModel::LocalDynamic:
2292 return LowerToTLSGeneralDynamicModel(GA, DAG);
2293 case TLSModel::InitialExec:
2294 case TLSModel::LocalExec:
2295 return LowerToTLSExecModels(GA, DAG, model);
2296 }
Matt Beaumont-Gay39af9442012-05-04 18:34:27 +00002297 llvm_unreachable("bogus TLS model");
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002298}
2299
Dan Gohman475871a2008-07-27 21:46:04 +00002300SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002301 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002302 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002303 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002304 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Chad Rosiera6ca7032013-02-28 19:16:42 +00002305 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00002306 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002307 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002308 ARMConstantPoolConstant::Create(GV,
2309 UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002310 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002311 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002312 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002313 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002314 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002315 false, false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002316 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002317 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002318 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002319 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002320 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00002321 MachinePointerInfo::getGOT(),
2322 false, false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002323 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002324 }
2325
2326 // If we have T2 ops, we can materialize the address directly via movt/movw
James Molloy015cca62011-10-26 08:53:19 +00002327 // pair. This is always cheaper.
2328 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002329 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002330 // FIXME: Once remat is capable of dealing with instructions with register
2331 // operands, expand this into two nodes.
2332 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2333 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002334 } else {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002335 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
2336 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
2337 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
2338 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002339 false, false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002340 }
2341}
2342
Dan Gohman475871a2008-07-27 21:46:04 +00002343SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002344 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002345 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002346 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002347 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00002348 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002349
Jakob Stoklund Olesen8f37a242012-01-07 20:49:15 +00002350 // FIXME: Enable this for static codegen when tool issues are fixed. Also
2351 // update ARMFastISel::ARMMaterializeGV.
Evan Chengf31151f2011-10-26 01:17:44 +00002352 if (Subtarget->useMovt() && RelocM != Reloc::Static) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002353 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002354 // FIXME: Once remat is capable of dealing with instructions with register
2355 // operands, expand this into two nodes.
Evan Cheng53519f02011-01-21 18:55:51 +00002356 if (RelocM == Reloc::Static)
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002357 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2358 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
2359
Evan Cheng53519f02011-01-21 18:55:51 +00002360 unsigned Wrapper = (RelocM == Reloc::PIC_)
2361 ? ARMISD::WrapperPIC : ARMISD::WrapperDYN;
2362 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT,
Evan Cheng9fe20092011-01-20 08:34:58 +00002363 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Evan Chengfc8475b2011-01-19 02:16:49 +00002364 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
2365 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00002366 MachinePointerInfo::getGOT(),
2367 false, false, false, 0);
Evan Chengfc8475b2011-01-19 02:16:49 +00002368 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002369 }
2370
2371 unsigned ARMPCLabelIndex = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00002372 SDValue CPAddr;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002373 if (RelocM == Reloc::Static) {
Evan Cheng1606e8e2009-03-13 07:51:59 +00002374 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002375 } else {
Chad Rosiera6ca7032013-02-28 19:16:42 +00002376 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002377 ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00002378 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
2379 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002380 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue,
2381 PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002382 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00002383 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002384 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00002385
Evan Cheng9eda6892009-10-31 03:39:36 +00002386 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002387 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002388 false, false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002389 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002390
2391 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002392 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002393 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00002394 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00002395
Evan Cheng63476a82009-09-03 07:04:02 +00002396 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002397 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002398 false, false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002399
2400 return Result;
2401}
2402
Dan Gohman475871a2008-07-27 21:46:04 +00002403SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002404 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002405 assert(Subtarget->isTargetELF() &&
2406 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00002407 MachineFunction &MF = DAG.getMachineFunction();
2408 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002409 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Andersone50ed302009-08-10 22:56:29 +00002410 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002411 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002412 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Bill Wendlingfe31e672011-10-01 08:58:29 +00002413 ARMConstantPoolValue *CPV =
2414 ARMConstantPoolSymbol::Create(*DAG.getContext(), "_GLOBAL_OFFSET_TABLE_",
2415 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002416 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002417 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002418 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002419 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002420 false, false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00002421 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002422 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002423}
2424
Jim Grosbach0e0da732009-05-12 23:59:14 +00002425SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002426ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
2427 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00002428 SDValue Val = DAG.getConstant(0, MVT::i32);
Bill Wendlingce370cf2011-10-07 21:25:38 +00002429 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl,
2430 DAG.getVTList(MVT::i32, MVT::Other), Op.getOperand(0),
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002431 Op.getOperand(1), Val);
2432}
2433
2434SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00002435ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
2436 DebugLoc dl = Op.getDebugLoc();
2437 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2438 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2439}
2440
2441SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00002442ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002443 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002444 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002445 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002446 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002447 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002448 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002449 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002450 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2451 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002452 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002453 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002454 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002455 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002456 EVT PtrVT = getPointerTy();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002457 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2458 SDValue CPAddr;
2459 unsigned PCAdj = (RelocM != Reloc::PIC_)
2460 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002461 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002462 ARMConstantPoolConstant::Create(MF.getFunction(), ARMPCLabelIndex,
2463 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002464 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002465 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002466 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002467 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002468 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002469 false, false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002470
2471 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002472 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002473 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2474 }
2475 return Result;
2476 }
Evan Cheng92e39162011-03-29 23:06:19 +00002477 case Intrinsic::arm_neon_vmulls:
2478 case Intrinsic::arm_neon_vmullu: {
2479 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vmulls)
2480 ? ARMISD::VMULLs : ARMISD::VMULLu;
2481 return DAG.getNode(NewOpc, Op.getDebugLoc(), Op.getValueType(),
2482 Op.getOperand(1), Op.getOperand(2));
2483 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002484 }
2485}
2486
Eli Friedman26689ac2011-08-03 21:06:02 +00002487static SDValue LowerATOMIC_FENCE(SDValue Op, SelectionDAG &DAG,
2488 const ARMSubtarget *Subtarget) {
2489 // FIXME: handle "fence singlethread" more efficiently.
2490 DebugLoc dl = Op.getDebugLoc();
Eli Friedman14648462011-07-27 22:21:52 +00002491 if (!Subtarget->hasDataBarrier()) {
2492 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2493 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2494 // here.
2495 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
2496 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Eli Friedman26689ac2011-08-03 21:06:02 +00002497 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Eli Friedman14648462011-07-27 22:21:52 +00002498 DAG.getConstant(0, MVT::i32));
2499 }
2500
Eli Friedman26689ac2011-08-03 21:06:02 +00002501 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
Eli Friedman989f61e2011-08-02 22:44:16 +00002502 DAG.getConstant(ARM_MB::ISH, MVT::i32));
Eli Friedman14648462011-07-27 22:21:52 +00002503}
2504
Evan Chengdfed19f2010-11-03 06:34:55 +00002505static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2506 const ARMSubtarget *Subtarget) {
2507 // ARM pre v5TE and Thumb1 does not have preload instructions.
2508 if (!(Subtarget->isThumb2() ||
2509 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2510 // Just preserve the chain.
2511 return Op.getOperand(0);
2512
2513 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002514 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2515 if (!isRead &&
2516 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2517 // ARMv7 with MP extension has PLDW.
2518 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002519
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00002520 unsigned isData = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
2521 if (Subtarget->isThumb()) {
Evan Chengdfed19f2010-11-03 06:34:55 +00002522 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002523 isRead = ~isRead & 1;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00002524 isData = ~isData & 1;
2525 }
Evan Chengdfed19f2010-11-03 06:34:55 +00002526
2527 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002528 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2529 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002530}
2531
Dan Gohman1e93df62010-04-17 14:41:14 +00002532static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2533 MachineFunction &MF = DAG.getMachineFunction();
2534 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2535
Evan Chenga8e29892007-01-19 07:51:42 +00002536 // vastart just stores the address of the VarArgsFrameIndex slot into the
2537 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002538 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002539 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002540 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002541 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002542 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2543 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002544}
2545
Dan Gohman475871a2008-07-27 21:46:04 +00002546SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002547ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2548 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002549 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002550 MachineFunction &MF = DAG.getMachineFunction();
2551 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2552
Craig Topper44d23822012-02-22 05:59:10 +00002553 const TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002554 if (AFI->isThumb1OnlyFunction())
Craig Topper420761a2012-04-20 07:30:17 +00002555 RC = &ARM::tGPRRegClass;
Bob Wilson5bafff32009-06-22 23:27:02 +00002556 else
Craig Topper420761a2012-04-20 07:30:17 +00002557 RC = &ARM::GPRRegClass;
Bob Wilson5bafff32009-06-22 23:27:02 +00002558
2559 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002560 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002561 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002562
2563 SDValue ArgValue2;
2564 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002565 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002566 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002567
2568 // Create load node to retrieve arguments from the stack.
2569 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002570 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002571 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002572 false, false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002573 } else {
Devang Patel68e6bee2011-02-21 23:21:26 +00002574 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002575 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002576 }
2577
Jim Grosbache5165492009-11-09 00:11:35 +00002578 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002579}
2580
Stuart Hastingsc7315872011-04-20 16:47:52 +00002581void
2582ARMTargetLowering::computeRegArea(CCState &CCInfo, MachineFunction &MF,
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +00002583 unsigned &ArgRegsSize,
2584 unsigned &ArgRegsSaveSize)
Stuart Hastingsc7315872011-04-20 16:47:52 +00002585 const {
2586 unsigned NumGPRs;
2587 if (CCInfo.isFirstByValRegValid())
2588 NumGPRs = ARM::R4 - CCInfo.getFirstByValReg();
2589 else {
2590 unsigned int firstUnalloced;
2591 firstUnalloced = CCInfo.getFirstUnallocated(GPRArgRegs,
2592 sizeof(GPRArgRegs) /
2593 sizeof(GPRArgRegs[0]));
2594 NumGPRs = (firstUnalloced <= 3) ? (4 - firstUnalloced) : 0;
2595 }
2596
2597 unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment();
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +00002598 ArgRegsSize = NumGPRs * 4;
2599 ArgRegsSaveSize = (ArgRegsSize + Align - 1) & ~(Align - 1);
Stuart Hastingsc7315872011-04-20 16:47:52 +00002600}
2601
2602// The remaining GPRs hold either the beginning of variable-argument
David Peixottoe68542e2013-02-13 00:36:35 +00002603// data, or the beginning of an aggregate passed by value (usually
Stuart Hastingsc7315872011-04-20 16:47:52 +00002604// byval). Either way, we allocate stack slots adjacent to the data
2605// provided by our caller, and store the unallocated registers there.
2606// If this is a variadic function, the va_list pointer will begin with
2607// these values; otherwise, this reassembles a (byval) structure that
2608// was split between registers and memory.
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +00002609// Return: The frame index registers were stored into.
2610int
2611ARMTargetLowering::StoreByValRegs(CCState &CCInfo, SelectionDAG &DAG,
2612 DebugLoc dl, SDValue &Chain,
2613 const Value *OrigArg,
2614 unsigned OffsetFromOrigArg,
2615 unsigned ArgOffset,
2616 bool ForceMutable) const {
2617
2618 // Currently, two use-cases possible:
2619 // Case #1. Non var-args function, and we meet first byval parameter.
2620 // Setup first unallocated register as first byval register;
2621 // eat all remained registers
2622 // (these two actions are performed by HandleByVal method).
2623 // Then, here, we initialize stack frame with
2624 // "store-reg" instructions.
2625 // Case #2. Var-args function, that doesn't contain byval parameters.
2626 // The same: eat all remained unallocated registers,
2627 // initialize stack frame.
2628
Stuart Hastingsc7315872011-04-20 16:47:52 +00002629 MachineFunction &MF = DAG.getMachineFunction();
2630 MachineFrameInfo *MFI = MF.getFrameInfo();
2631 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2632 unsigned firstRegToSaveIndex;
2633 if (CCInfo.isFirstByValRegValid())
2634 firstRegToSaveIndex = CCInfo.getFirstByValReg() - ARM::R0;
2635 else {
2636 firstRegToSaveIndex = CCInfo.getFirstUnallocated
2637 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
2638 }
2639
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +00002640 unsigned ArgRegsSize, ArgRegsSaveSize;
2641 computeRegArea(CCInfo, MF, ArgRegsSize, ArgRegsSaveSize);
2642
2643 // Store any by-val regs to their spots on the stack so that they may be
2644 // loaded by deferencing the result of formal parameter pointer or va_next.
2645 // Note: once stack area for byval/varargs registers
2646 // was initialized, it can't be initialized again.
2647 if (!AFI->getArgRegsSaveSize() && ArgRegsSaveSize) {
2648
2649 AFI->setArgRegsSaveSize(ArgRegsSaveSize);
2650
2651 int FrameIndex = MFI->CreateFixedObject(
2652 ArgRegsSaveSize,
2653 ArgOffset + ArgRegsSaveSize - ArgRegsSize,
2654 false);
2655 SDValue FIN = DAG.getFrameIndex(FrameIndex, getPointerTy());
Stuart Hastingsc7315872011-04-20 16:47:52 +00002656
2657 SmallVector<SDValue, 4> MemOps;
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00002658 for (unsigned i = 0; firstRegToSaveIndex < 4; ++firstRegToSaveIndex, ++i) {
Craig Topper44d23822012-02-22 05:59:10 +00002659 const TargetRegisterClass *RC;
Stuart Hastingsc7315872011-04-20 16:47:52 +00002660 if (AFI->isThumb1OnlyFunction())
Craig Topper420761a2012-04-20 07:30:17 +00002661 RC = &ARM::tGPRRegClass;
Stuart Hastingsc7315872011-04-20 16:47:52 +00002662 else
Craig Topper420761a2012-04-20 07:30:17 +00002663 RC = &ARM::GPRRegClass;
Stuart Hastingsc7315872011-04-20 16:47:52 +00002664
2665 unsigned VReg = MF.addLiveIn(GPRArgRegs[firstRegToSaveIndex], RC);
2666 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
2667 SDValue Store =
2668 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00002669 MachinePointerInfo(OrigArg, OffsetFromOrigArg + 4*i),
Stuart Hastingsc7315872011-04-20 16:47:52 +00002670 false, false, 0);
2671 MemOps.push_back(Store);
2672 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
2673 DAG.getConstant(4, getPointerTy()));
2674 }
2675 if (!MemOps.empty())
2676 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2677 &MemOps[0], MemOps.size());
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +00002678 return FrameIndex;
Stuart Hastingsc7315872011-04-20 16:47:52 +00002679 } else
2680 // This will point to the next argument passed via stack.
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +00002681 return MFI->CreateFixedObject(4, ArgOffset, !ForceMutable);
2682}
2683
2684// Setup stack frame, the va_list pointer will start from.
2685void
2686ARMTargetLowering::VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
2687 DebugLoc dl, SDValue &Chain,
2688 unsigned ArgOffset,
2689 bool ForceMutable) const {
2690 MachineFunction &MF = DAG.getMachineFunction();
2691 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2692
2693 // Try to store any remaining integer argument regs
2694 // to their spots on the stack so that they may be loaded by deferencing
2695 // the result of va_next.
2696 // If there is no regs to be stored, just point address after last
2697 // argument passed via stack.
2698 int FrameIndex =
2699 StoreByValRegs(CCInfo, DAG, dl, Chain, 0, 0, ArgOffset, ForceMutable);
2700
2701 AFI->setVarArgsFrameIndex(FrameIndex);
Stuart Hastingsc7315872011-04-20 16:47:52 +00002702}
2703
Bob Wilson5bafff32009-06-22 23:27:02 +00002704SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002705ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002706 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002707 const SmallVectorImpl<ISD::InputArg>
2708 &Ins,
2709 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002710 SmallVectorImpl<SDValue> &InVals)
2711 const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002712 MachineFunction &MF = DAG.getMachineFunction();
2713 MachineFrameInfo *MFI = MF.getFrameInfo();
2714
Bob Wilson1f595bb2009-04-17 19:07:39 +00002715 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2716
2717 // Assign locations to all of the incoming arguments.
2718 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00002719 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2720 getTargetMachine(), ArgLocs, *DAG.getContext(), Prologue);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002721 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002722 CCAssignFnForNode(CallConv, /* Return*/ false,
2723 isVarArg));
Jim Grosbach7ccf4632013-03-02 20:16:15 +00002724
Bob Wilson1f595bb2009-04-17 19:07:39 +00002725 SmallVector<SDValue, 16> ArgValues;
Stuart Hastingsf222e592011-02-28 17:17:53 +00002726 int lastInsIndex = -1;
Stuart Hastingsf222e592011-02-28 17:17:53 +00002727 SDValue ArgValue;
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00002728 Function::const_arg_iterator CurOrigArg = MF.getFunction()->arg_begin();
2729 unsigned CurArgIdx = 0;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002730 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2731 CCValAssign &VA = ArgLocs[i];
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00002732 std::advance(CurOrigArg, Ins[VA.getValNo()].OrigArgIndex - CurArgIdx);
2733 CurArgIdx = Ins[VA.getValNo()].OrigArgIndex;
Bob Wilsondee46d72009-04-17 20:35:10 +00002734 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002735 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002736 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002737
Bob Wilson1f595bb2009-04-17 19:07:39 +00002738 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002739 // f64 and vector types are split up into multiple registers or
2740 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002741 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002742 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002743 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002744 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002745 SDValue ArgValue2;
2746 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002747 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002748 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2749 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002750 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002751 false, false, false, 0);
Bob Wilson6a234f02010-04-13 22:03:22 +00002752 } else {
2753 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2754 Chain, DAG, dl);
2755 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002756 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2757 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002758 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002759 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002760 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2761 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002762 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002763
Bob Wilson5bafff32009-06-22 23:27:02 +00002764 } else {
Craig Topper44d23822012-02-22 05:59:10 +00002765 const TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002766
Owen Anderson825b72b2009-08-11 20:47:22 +00002767 if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002768 RC = &ARM::SPRRegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002769 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00002770 RC = &ARM::DPRRegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002771 else if (RegVT == MVT::v2f64)
Craig Topper420761a2012-04-20 07:30:17 +00002772 RC = &ARM::QPRRegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002773 else if (RegVT == MVT::i32)
Craig Topper420761a2012-04-20 07:30:17 +00002774 RC = AFI->isThumb1OnlyFunction() ?
2775 (const TargetRegisterClass*)&ARM::tGPRRegClass :
2776 (const TargetRegisterClass*)&ARM::GPRRegClass;
Bob Wilson5bafff32009-06-22 23:27:02 +00002777 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002778 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002779
2780 // Transform the arguments in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002781 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002782 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002783 }
2784
2785 // If this is an 8 or 16-bit value, it is really passed promoted
2786 // to 32 bits. Insert an assert[sz]ext to capture this, then
2787 // truncate to the right size.
2788 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002789 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002790 case CCValAssign::Full: break;
2791 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002792 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002793 break;
2794 case CCValAssign::SExt:
2795 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2796 DAG.getValueType(VA.getValVT()));
2797 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2798 break;
2799 case CCValAssign::ZExt:
2800 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2801 DAG.getValueType(VA.getValVT()));
2802 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2803 break;
2804 }
2805
Dan Gohman98ca4f22009-08-05 01:29:28 +00002806 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002807
2808 } else { // VA.isRegLoc()
2809
2810 // sanity check
2811 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002812 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002813
Stuart Hastingsf222e592011-02-28 17:17:53 +00002814 int index = ArgLocs[i].getValNo();
Owen Anderson76706012011-04-05 21:48:57 +00002815
Stuart Hastingsf222e592011-02-28 17:17:53 +00002816 // Some Ins[] entries become multiple ArgLoc[] entries.
2817 // Process them only once.
2818 if (index != lastInsIndex)
2819 {
2820 ISD::ArgFlagsTy Flags = Ins[index].Flags;
Eric Christopher471e4222011-06-08 23:55:35 +00002821 // FIXME: For now, all byval parameter objects are marked mutable.
Eric Christopher5ac179c2011-04-29 23:12:01 +00002822 // This can be changed with more analysis.
2823 // In case of tail call optimization mark all arguments mutable.
2824 // Since they could be overwritten by lowering of arguments in case of
2825 // a tail call.
Stuart Hastingsf222e592011-02-28 17:17:53 +00002826 if (Flags.isByVal()) {
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +00002827 int FrameIndex = StoreByValRegs(
2828 CCInfo, DAG, dl, Chain, CurOrigArg,
2829 Ins[VA.getValNo()].PartOffset,
2830 VA.getLocMemOffset(),
2831 true /*force mutable frames*/);
2832 InVals.push_back(DAG.getFrameIndex(FrameIndex, getPointerTy()));
Stuart Hastingsf222e592011-02-28 17:17:53 +00002833 } else {
2834 int FI = MFI->CreateFixedObject(VA.getLocVT().getSizeInBits()/8,
2835 VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002836
Stuart Hastingsf222e592011-02-28 17:17:53 +00002837 // Create load nodes to retrieve arguments from the stack.
2838 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2839 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2840 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002841 false, false, false, 0));
Stuart Hastingsf222e592011-02-28 17:17:53 +00002842 }
2843 lastInsIndex = index;
2844 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00002845 }
2846 }
2847
2848 // varargs
Stuart Hastingsc7315872011-04-20 16:47:52 +00002849 if (isVarArg)
Stepan Dyatkovskiyf65e4932013-04-30 07:19:58 +00002850 VarArgStyleRegisters(CCInfo, DAG, dl, Chain,
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00002851 CCInfo.getNextStackOffset());
Evan Chenga8e29892007-01-19 07:51:42 +00002852
Dan Gohman98ca4f22009-08-05 01:29:28 +00002853 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002854}
2855
2856/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002857static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002858 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002859 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002860 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002861 // Maybe this has already been legalized into the constant pool?
2862 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002863 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002864 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002865 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002866 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002867 }
2868 }
2869 return false;
2870}
2871
Evan Chenga8e29892007-01-19 07:51:42 +00002872/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2873/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002874SDValue
2875ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002876 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002877 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002878 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002879 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002880 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002881 // Constant does not fit, try adjusting it by one?
2882 switch (CC) {
2883 default: break;
2884 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002885 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002886 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002887 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002888 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002889 }
2890 break;
2891 case ISD::SETULT:
2892 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002893 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002894 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002895 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002896 }
2897 break;
2898 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002899 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002900 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002901 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002902 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002903 }
2904 break;
2905 case ISD::SETULE:
2906 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002907 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002908 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002909 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002910 }
2911 break;
2912 }
2913 }
2914 }
2915
2916 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002917 ARMISD::NodeType CompareType;
2918 switch (CondCode) {
2919 default:
2920 CompareType = ARMISD::CMP;
2921 break;
2922 case ARMCC::EQ:
2923 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002924 // Uses only Z Flag
2925 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002926 break;
2927 }
Evan Cheng218977b2010-07-13 19:27:42 +00002928 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002929 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002930}
2931
2932/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002933SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002934ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002935 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002936 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002937 if (!isFloatingPointZero(RHS))
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002938 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002939 else
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002940 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
2941 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002942}
2943
Bob Wilson79f56c92011-03-08 01:17:20 +00002944/// duplicateCmp - Glue values can have only one use, so this function
2945/// duplicates a comparison node.
2946SDValue
2947ARMTargetLowering::duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const {
2948 unsigned Opc = Cmp.getOpcode();
2949 DebugLoc DL = Cmp.getDebugLoc();
2950 if (Opc == ARMISD::CMP || Opc == ARMISD::CMPZ)
2951 return DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2952
2953 assert(Opc == ARMISD::FMSTAT && "unexpected comparison operation");
2954 Cmp = Cmp.getOperand(0);
2955 Opc = Cmp.getOpcode();
2956 if (Opc == ARMISD::CMPFP)
2957 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2958 else {
2959 assert(Opc == ARMISD::CMPFPw0 && "unexpected operand of FMSTAT");
2960 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0));
2961 }
2962 return DAG.getNode(ARMISD::FMSTAT, DL, MVT::Glue, Cmp);
2963}
2964
Bill Wendlingde2b1512010-08-11 08:43:16 +00002965SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2966 SDValue Cond = Op.getOperand(0);
2967 SDValue SelectTrue = Op.getOperand(1);
2968 SDValue SelectFalse = Op.getOperand(2);
2969 DebugLoc dl = Op.getDebugLoc();
2970
2971 // Convert:
2972 //
2973 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2974 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2975 //
2976 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2977 const ConstantSDNode *CMOVTrue =
2978 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2979 const ConstantSDNode *CMOVFalse =
2980 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2981
2982 if (CMOVTrue && CMOVFalse) {
2983 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2984 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2985
2986 SDValue True;
2987 SDValue False;
2988 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2989 True = SelectTrue;
2990 False = SelectFalse;
2991 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2992 True = SelectFalse;
2993 False = SelectTrue;
2994 }
2995
2996 if (True.getNode() && False.getNode()) {
Evan Chengb936e302011-05-18 18:59:17 +00002997 EVT VT = Op.getValueType();
Bill Wendlingde2b1512010-08-11 08:43:16 +00002998 SDValue ARMcc = Cond.getOperand(2);
2999 SDValue CCR = Cond.getOperand(3);
Bob Wilson79f56c92011-03-08 01:17:20 +00003000 SDValue Cmp = duplicateCmp(Cond.getOperand(4), DAG);
Evan Chengb936e302011-05-18 18:59:17 +00003001 assert(True.getValueType() == VT);
3002 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
Bill Wendlingde2b1512010-08-11 08:43:16 +00003003 }
3004 }
3005 }
3006
Dan Gohmandb953892012-02-24 00:09:36 +00003007 // ARM's BooleanContents value is UndefinedBooleanContent. Mask out the
3008 // undefined bits before doing a full-word comparison with zero.
3009 Cond = DAG.getNode(ISD::AND, dl, Cond.getValueType(), Cond,
3010 DAG.getConstant(1, Cond.getValueType()));
3011
Bill Wendlingde2b1512010-08-11 08:43:16 +00003012 return DAG.getSelectCC(dl, Cond,
3013 DAG.getConstant(0, Cond.getValueType()),
3014 SelectTrue, SelectFalse, ISD::SETNE);
3015}
3016
Dan Gohmand858e902010-04-17 15:26:15 +00003017SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003018 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003019 SDValue LHS = Op.getOperand(0);
3020 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00003021 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00003022 SDValue TrueVal = Op.getOperand(2);
3023 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003024 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00003025
Owen Anderson825b72b2009-08-11 20:47:22 +00003026 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00003027 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00003028 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00003029 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Jim Grosbachb04546f2011-09-13 20:30:37 +00003030 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00003031 }
3032
3033 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00003034 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00003035
Evan Cheng218977b2010-07-13 19:27:42 +00003036 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
3037 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003038 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00003039 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00003040 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00003041 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00003042 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00003043 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00003044 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003045 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00003046 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00003047 }
3048 return Result;
3049}
3050
Evan Cheng218977b2010-07-13 19:27:42 +00003051/// canChangeToInt - Given the fp compare operand, return true if it is suitable
3052/// to morph to an integer compare sequence.
3053static bool canChangeToInt(SDValue Op, bool &SeenZero,
3054 const ARMSubtarget *Subtarget) {
3055 SDNode *N = Op.getNode();
3056 if (!N->hasOneUse())
3057 // Otherwise it requires moving the value from fp to integer registers.
3058 return false;
3059 if (!N->getNumValues())
3060 return false;
3061 EVT VT = Op.getValueType();
3062 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
3063 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
3064 // vmrs are very slow, e.g. cortex-a8.
3065 return false;
3066
3067 if (isFloatingPointZero(Op)) {
3068 SeenZero = true;
3069 return true;
3070 }
3071 return ISD::isNormalLoad(N);
3072}
3073
3074static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
3075 if (isFloatingPointZero(Op))
3076 return DAG.getConstant(0, MVT::i32);
3077
3078 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
3079 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003080 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00003081 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003082 Ld->isInvariant(), Ld->getAlignment());
Evan Cheng218977b2010-07-13 19:27:42 +00003083
3084 llvm_unreachable("Unknown VFP cmp argument!");
3085}
3086
3087static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
3088 SDValue &RetVal1, SDValue &RetVal2) {
3089 if (isFloatingPointZero(Op)) {
3090 RetVal1 = DAG.getConstant(0, MVT::i32);
3091 RetVal2 = DAG.getConstant(0, MVT::i32);
3092 return;
3093 }
3094
3095 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
3096 SDValue Ptr = Ld->getBasePtr();
3097 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
3098 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003099 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00003100 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003101 Ld->isInvariant(), Ld->getAlignment());
Evan Cheng218977b2010-07-13 19:27:42 +00003102
3103 EVT PtrType = Ptr.getValueType();
3104 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
3105 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
3106 PtrType, Ptr, DAG.getConstant(4, PtrType));
3107 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
3108 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003109 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00003110 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003111 Ld->isInvariant(), NewAlign);
Evan Cheng218977b2010-07-13 19:27:42 +00003112 return;
3113 }
3114
3115 llvm_unreachable("Unknown VFP cmp argument!");
3116}
3117
3118/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
3119/// f32 and even f64 comparisons to integer ones.
3120SDValue
3121ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
3122 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00003123 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00003124 SDValue LHS = Op.getOperand(2);
3125 SDValue RHS = Op.getOperand(3);
3126 SDValue Dest = Op.getOperand(4);
3127 DebugLoc dl = Op.getDebugLoc();
3128
Evan Chengfc501a32012-03-01 23:27:13 +00003129 bool LHSSeenZero = false;
3130 bool LHSOk = canChangeToInt(LHS, LHSSeenZero, Subtarget);
3131 bool RHSSeenZero = false;
3132 bool RHSOk = canChangeToInt(RHS, RHSSeenZero, Subtarget);
3133 if (LHSOk && RHSOk && (LHSSeenZero || RHSSeenZero)) {
Bob Wilson1b772f92011-03-08 01:17:16 +00003134 // If unsafe fp math optimization is enabled and there are no other uses of
3135 // the CMP operands, and the condition code is EQ or NE, we can optimize it
Evan Cheng218977b2010-07-13 19:27:42 +00003136 // to an integer comparison.
3137 if (CC == ISD::SETOEQ)
3138 CC = ISD::SETEQ;
3139 else if (CC == ISD::SETUNE)
3140 CC = ISD::SETNE;
3141
Evan Chengfc501a32012-03-01 23:27:13 +00003142 SDValue Mask = DAG.getConstant(0x7fffffff, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00003143 SDValue ARMcc;
3144 if (LHS.getValueType() == MVT::f32) {
Evan Chengfc501a32012-03-01 23:27:13 +00003145 LHS = DAG.getNode(ISD::AND, dl, MVT::i32,
3146 bitcastf32Toi32(LHS, DAG), Mask);
3147 RHS = DAG.getNode(ISD::AND, dl, MVT::i32,
3148 bitcastf32Toi32(RHS, DAG), Mask);
Evan Cheng218977b2010-07-13 19:27:42 +00003149 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
3150 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3151 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
3152 Chain, Dest, ARMcc, CCR, Cmp);
3153 }
3154
3155 SDValue LHS1, LHS2;
3156 SDValue RHS1, RHS2;
3157 expandf64Toi32(LHS, DAG, LHS1, LHS2);
3158 expandf64Toi32(RHS, DAG, RHS1, RHS2);
Evan Chengfc501a32012-03-01 23:27:13 +00003159 LHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, LHS2, Mask);
3160 RHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, RHS2, Mask);
Evan Cheng218977b2010-07-13 19:27:42 +00003161 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
3162 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003163 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00003164 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
3165 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
3166 }
3167
3168 return SDValue();
3169}
3170
3171SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
3172 SDValue Chain = Op.getOperand(0);
3173 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
3174 SDValue LHS = Op.getOperand(2);
3175 SDValue RHS = Op.getOperand(3);
3176 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00003177 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00003178
Owen Anderson825b72b2009-08-11 20:47:22 +00003179 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00003180 SDValue ARMcc;
3181 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003182 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00003183 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00003184 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00003185 }
3186
Owen Anderson825b72b2009-08-11 20:47:22 +00003187 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00003188
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003189 if (getTargetMachine().Options.UnsafeFPMath &&
Evan Cheng218977b2010-07-13 19:27:42 +00003190 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
3191 CC == ISD::SETNE || CC == ISD::SETUNE)) {
3192 SDValue Result = OptimizeVFPBrcond(Op, DAG);
3193 if (Result.getNode())
3194 return Result;
3195 }
3196
Evan Chenga8e29892007-01-19 07:51:42 +00003197 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00003198 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003199
Evan Cheng218977b2010-07-13 19:27:42 +00003200 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
3201 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003202 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003203 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00003204 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00003205 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00003206 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00003207 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
3208 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00003209 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00003210 }
3211 return Res;
3212}
3213
Dan Gohmand858e902010-04-17 15:26:15 +00003214SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00003215 SDValue Chain = Op.getOperand(0);
3216 SDValue Table = Op.getOperand(1);
3217 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003218 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00003219
Owen Andersone50ed302009-08-10 22:56:29 +00003220 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00003221 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
3222 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00003223 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00003224 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00003225 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00003226 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
3227 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00003228 if (Subtarget->isThumb2()) {
3229 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
3230 // which does another jump to the destination. This also makes it easier
3231 // to translate it to TBB / TBH later.
3232 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00003233 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00003234 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00003235 }
Evan Cheng66ac5312009-07-25 00:33:29 +00003236 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00003237 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003238 MachinePointerInfo::getJumpTable(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003239 false, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00003240 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003241 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00003242 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00003243 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00003244 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003245 MachinePointerInfo::getJumpTable(),
3246 false, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00003247 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00003248 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00003249 }
Evan Chenga8e29892007-01-19 07:51:42 +00003250}
3251
Eli Friedman14e809c2011-11-09 23:36:02 +00003252static SDValue LowerVectorFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
James Molloy873fd5f2012-02-20 09:24:05 +00003253 EVT VT = Op.getValueType();
3254 DebugLoc dl = Op.getDebugLoc();
Eli Friedman14e809c2011-11-09 23:36:02 +00003255
James Molloy873fd5f2012-02-20 09:24:05 +00003256 if (Op.getValueType().getVectorElementType() == MVT::i32) {
3257 if (Op.getOperand(0).getValueType().getVectorElementType() == MVT::f32)
3258 return Op;
3259 return DAG.UnrollVectorOp(Op.getNode());
3260 }
3261
3262 assert(Op.getOperand(0).getValueType() == MVT::v4f32 &&
3263 "Invalid type for custom lowering!");
3264 if (VT != MVT::v4i16)
3265 return DAG.UnrollVectorOp(Op.getNode());
3266
3267 Op = DAG.getNode(Op.getOpcode(), dl, MVT::v4i32, Op.getOperand(0));
3268 return DAG.getNode(ISD::TRUNCATE, dl, VT, Op);
Eli Friedman14e809c2011-11-09 23:36:02 +00003269}
3270
Bob Wilson76a312b2010-03-19 22:51:32 +00003271static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman14e809c2011-11-09 23:36:02 +00003272 EVT VT = Op.getValueType();
3273 if (VT.isVector())
3274 return LowerVectorFP_TO_INT(Op, DAG);
3275
Bob Wilson76a312b2010-03-19 22:51:32 +00003276 DebugLoc dl = Op.getDebugLoc();
3277 unsigned Opc;
3278
3279 switch (Op.getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00003280 default: llvm_unreachable("Invalid opcode!");
Bob Wilson76a312b2010-03-19 22:51:32 +00003281 case ISD::FP_TO_SINT:
3282 Opc = ARMISD::FTOSI;
3283 break;
3284 case ISD::FP_TO_UINT:
3285 Opc = ARMISD::FTOUI;
3286 break;
3287 }
3288 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003289 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilson76a312b2010-03-19 22:51:32 +00003290}
3291
Cameron Zwarich3007d332011-03-29 21:41:55 +00003292static SDValue LowerVectorINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3293 EVT VT = Op.getValueType();
3294 DebugLoc dl = Op.getDebugLoc();
3295
Eli Friedman14e809c2011-11-09 23:36:02 +00003296 if (Op.getOperand(0).getValueType().getVectorElementType() == MVT::i32) {
3297 if (VT.getVectorElementType() == MVT::f32)
3298 return Op;
3299 return DAG.UnrollVectorOp(Op.getNode());
3300 }
3301
Duncan Sands1f6a3292011-08-12 14:54:45 +00003302 assert(Op.getOperand(0).getValueType() == MVT::v4i16 &&
3303 "Invalid type for custom lowering!");
Cameron Zwarich3007d332011-03-29 21:41:55 +00003304 if (VT != MVT::v4f32)
3305 return DAG.UnrollVectorOp(Op.getNode());
3306
3307 unsigned CastOpc;
3308 unsigned Opc;
3309 switch (Op.getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00003310 default: llvm_unreachable("Invalid opcode!");
Cameron Zwarich3007d332011-03-29 21:41:55 +00003311 case ISD::SINT_TO_FP:
3312 CastOpc = ISD::SIGN_EXTEND;
3313 Opc = ISD::SINT_TO_FP;
3314 break;
3315 case ISD::UINT_TO_FP:
3316 CastOpc = ISD::ZERO_EXTEND;
3317 Opc = ISD::UINT_TO_FP;
3318 break;
3319 }
3320
3321 Op = DAG.getNode(CastOpc, dl, MVT::v4i32, Op.getOperand(0));
3322 return DAG.getNode(Opc, dl, VT, Op);
3323}
3324
Bob Wilson76a312b2010-03-19 22:51:32 +00003325static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3326 EVT VT = Op.getValueType();
Cameron Zwarich3007d332011-03-29 21:41:55 +00003327 if (VT.isVector())
3328 return LowerVectorINT_TO_FP(Op, DAG);
3329
Bob Wilson76a312b2010-03-19 22:51:32 +00003330 DebugLoc dl = Op.getDebugLoc();
3331 unsigned Opc;
3332
3333 switch (Op.getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00003334 default: llvm_unreachable("Invalid opcode!");
Bob Wilson76a312b2010-03-19 22:51:32 +00003335 case ISD::SINT_TO_FP:
3336 Opc = ARMISD::SITOF;
3337 break;
3338 case ISD::UINT_TO_FP:
3339 Opc = ARMISD::UITOF;
3340 break;
3341 }
3342
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003343 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilson76a312b2010-03-19 22:51:32 +00003344 return DAG.getNode(Opc, dl, VT, Op);
3345}
3346
Evan Cheng515fe3a2010-07-08 02:08:50 +00003347SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003348 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00003349 SDValue Tmp0 = Op.getOperand(0);
3350 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00003351 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003352 EVT VT = Op.getValueType();
3353 EVT SrcVT = Tmp1.getValueType();
Evan Chenge573fb32011-02-23 02:24:55 +00003354 bool InGPR = Tmp0.getOpcode() == ISD::BITCAST ||
3355 Tmp0.getOpcode() == ARMISD::VMOVDRR;
3356 bool UseNEON = !InGPR && Subtarget->hasNEON();
3357
3358 if (UseNEON) {
3359 // Use VBSL to copy the sign bit.
3360 unsigned EncodedVal = ARM_AM::createNEONModImm(0x6, 0x80);
3361 SDValue Mask = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v2i32,
3362 DAG.getTargetConstant(EncodedVal, MVT::i32));
3363 EVT OpVT = (VT == MVT::f32) ? MVT::v2i32 : MVT::v1i64;
3364 if (VT == MVT::f64)
3365 Mask = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3366 DAG.getNode(ISD::BITCAST, dl, OpVT, Mask),
3367 DAG.getConstant(32, MVT::i32));
3368 else /*if (VT == MVT::f32)*/
3369 Tmp0 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp0);
3370 if (SrcVT == MVT::f32) {
3371 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1);
3372 if (VT == MVT::f64)
3373 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3374 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1),
3375 DAG.getConstant(32, MVT::i32));
Evan Cheng9eec66e2011-04-15 01:31:00 +00003376 } else if (VT == MVT::f32)
3377 Tmp1 = DAG.getNode(ARMISD::VSHRu, dl, MVT::v1i64,
3378 DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, Tmp1),
3379 DAG.getConstant(32, MVT::i32));
Evan Chenge573fb32011-02-23 02:24:55 +00003380 Tmp0 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp0);
3381 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1);
3382
3383 SDValue AllOnes = DAG.getTargetConstant(ARM_AM::createNEONModImm(0xe, 0xff),
3384 MVT::i32);
3385 AllOnes = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v8i8, AllOnes);
3386 SDValue MaskNot = DAG.getNode(ISD::XOR, dl, OpVT, Mask,
3387 DAG.getNode(ISD::BITCAST, dl, OpVT, AllOnes));
Owen Anderson76706012011-04-05 21:48:57 +00003388
Evan Chenge573fb32011-02-23 02:24:55 +00003389 SDValue Res = DAG.getNode(ISD::OR, dl, OpVT,
3390 DAG.getNode(ISD::AND, dl, OpVT, Tmp1, Mask),
3391 DAG.getNode(ISD::AND, dl, OpVT, Tmp0, MaskNot));
Evan Chengc24ab5c2011-02-28 18:45:27 +00003392 if (VT == MVT::f32) {
Evan Chenge573fb32011-02-23 02:24:55 +00003393 Res = DAG.getNode(ISD::BITCAST, dl, MVT::v2f32, Res);
3394 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, Res,
3395 DAG.getConstant(0, MVT::i32));
3396 } else {
3397 Res = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Res);
3398 }
3399
3400 return Res;
3401 }
Evan Chengc143dd42011-02-11 02:28:55 +00003402
3403 // Bitcast operand 1 to i32.
3404 if (SrcVT == MVT::f64)
3405 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3406 &Tmp1, 1).getValue(1);
3407 Tmp1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp1);
3408
Evan Chenge573fb32011-02-23 02:24:55 +00003409 // Or in the signbit with integer operations.
3410 SDValue Mask1 = DAG.getConstant(0x80000000, MVT::i32);
3411 SDValue Mask2 = DAG.getConstant(0x7fffffff, MVT::i32);
3412 Tmp1 = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp1, Mask1);
3413 if (VT == MVT::f32) {
3414 Tmp0 = DAG.getNode(ISD::AND, dl, MVT::i32,
3415 DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp0), Mask2);
3416 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3417 DAG.getNode(ISD::OR, dl, MVT::i32, Tmp0, Tmp1));
Evan Chengc143dd42011-02-11 02:28:55 +00003418 }
3419
Evan Chenge573fb32011-02-23 02:24:55 +00003420 // f64: Or the high part with signbit and then combine two parts.
3421 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3422 &Tmp0, 1);
3423 SDValue Lo = Tmp0.getValue(0);
3424 SDValue Hi = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp0.getValue(1), Mask2);
3425 Hi = DAG.getNode(ISD::OR, dl, MVT::i32, Hi, Tmp1);
3426 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chenga8e29892007-01-19 07:51:42 +00003427}
3428
Evan Cheng2457f2c2010-05-22 01:47:14 +00003429SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
3430 MachineFunction &MF = DAG.getMachineFunction();
3431 MachineFrameInfo *MFI = MF.getFrameInfo();
3432 MFI->setReturnAddressIsTaken(true);
3433
3434 EVT VT = Op.getValueType();
3435 DebugLoc dl = Op.getDebugLoc();
3436 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
3437 if (Depth) {
3438 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
3439 SDValue Offset = DAG.getConstant(4, MVT::i32);
3440 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
3441 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003442 MachinePointerInfo(), false, false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003443 }
3444
3445 // Return LR, which contains the return address. Mark it an implicit live-in.
Devang Patel68e6bee2011-02-21 23:21:26 +00003446 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00003447 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
3448}
3449
Dan Gohmand858e902010-04-17 15:26:15 +00003450SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00003451 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3452 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003453
Owen Andersone50ed302009-08-10 22:56:29 +00003454 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00003455 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
3456 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00003457 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00003458 ? ARM::R7 : ARM::R11;
3459 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
3460 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003461 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
3462 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003463 false, false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003464 return FrameAddr;
3465}
3466
Renato Golin5ad5f592013-03-19 08:15:38 +00003467/// Custom Expand long vector extensions, where size(DestVec) > 2*size(SrcVec),
3468/// and size(DestVec) > 128-bits.
3469/// This is achieved by doing the one extension from the SrcVec, splitting the
3470/// result, extending these parts, and then concatenating these into the
3471/// destination.
3472static SDValue ExpandVectorExtension(SDNode *N, SelectionDAG &DAG) {
3473 SDValue Op = N->getOperand(0);
3474 EVT SrcVT = Op.getValueType();
3475 EVT DestVT = N->getValueType(0);
3476
3477 assert(DestVT.getSizeInBits() > 128 &&
3478 "Custom sext/zext expansion needs >128-bit vector.");
3479 // If this is a normal length extension, use the default expansion.
3480 if (SrcVT.getSizeInBits()*4 != DestVT.getSizeInBits() &&
3481 SrcVT.getSizeInBits()*8 != DestVT.getSizeInBits())
3482 return SDValue();
3483
3484 DebugLoc dl = N->getDebugLoc();
3485 unsigned SrcEltSize = SrcVT.getVectorElementType().getSizeInBits();
3486 unsigned DestEltSize = DestVT.getVectorElementType().getSizeInBits();
3487 unsigned NumElts = SrcVT.getVectorNumElements();
3488 LLVMContext &Ctx = *DAG.getContext();
3489 SDValue Mid, SplitLo, SplitHi, ExtLo, ExtHi;
3490
3491 EVT MidVT = EVT::getVectorVT(Ctx, EVT::getIntegerVT(Ctx, SrcEltSize*2),
3492 NumElts);
3493 EVT SplitVT = EVT::getVectorVT(Ctx, EVT::getIntegerVT(Ctx, SrcEltSize*2),
3494 NumElts/2);
3495 EVT ExtVT = EVT::getVectorVT(Ctx, EVT::getIntegerVT(Ctx, DestEltSize),
3496 NumElts/2);
3497
3498 Mid = DAG.getNode(N->getOpcode(), dl, MidVT, Op);
3499 SplitLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, SplitVT, Mid,
3500 DAG.getIntPtrConstant(0));
3501 SplitHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, SplitVT, Mid,
3502 DAG.getIntPtrConstant(NumElts/2));
3503 ExtLo = DAG.getNode(N->getOpcode(), dl, ExtVT, SplitLo);
3504 ExtHi = DAG.getNode(N->getOpcode(), dl, ExtVT, SplitHi);
3505 return DAG.getNode(ISD::CONCAT_VECTORS, dl, DestVT, ExtLo, ExtHi);
3506}
3507
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003508/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson9f3f0612010-04-17 05:30:19 +00003509/// expand a bit convert where either the source or destination type is i64 to
3510/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
3511/// operand type is illegal (e.g., v2f32 for a target that doesn't support
3512/// vectors), since the legalizer won't know what to do with that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003513static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00003514 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3515 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003516 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00003517
Bob Wilson9f3f0612010-04-17 05:30:19 +00003518 // This function is only supposed to be called for i64 types, either as the
3519 // source or destination of the bit convert.
3520 EVT SrcVT = Op.getValueType();
3521 EVT DstVT = N->getValueType(0);
3522 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003523 "ExpandBITCAST called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003524
Bob Wilson9f3f0612010-04-17 05:30:19 +00003525 // Turn i64->f64 into VMOVDRR.
3526 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003527 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3528 DAG.getConstant(0, MVT::i32));
3529 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3530 DAG.getConstant(1, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003531 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilson1114f562010-06-11 22:45:25 +00003532 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00003533 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003534
Jim Grosbache5165492009-11-09 00:11:35 +00003535 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00003536 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
3537 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
3538 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
3539 // Merge the pieces into a single i64 value.
3540 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
3541 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003542
Bob Wilson9f3f0612010-04-17 05:30:19 +00003543 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00003544}
3545
Bob Wilson5bafff32009-06-22 23:27:02 +00003546/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003547/// Zero vectors are used to represent vector negation and in those cases
3548/// will be implemented with the NEON VNEG instruction. However, VNEG does
3549/// not support i64 elements, so sometimes the zero vectors will need to be
3550/// explicitly constructed. Regardless, use a canonical VMOV to create the
3551/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00003552static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003553 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00003554 // The canonical modified immediate encoding of a zero vector is....0!
3555 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
3556 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
3557 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003558 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00003559}
3560
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003561/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
3562/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003563SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
3564 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003565 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3566 EVT VT = Op.getValueType();
3567 unsigned VTBits = VT.getSizeInBits();
3568 DebugLoc dl = Op.getDebugLoc();
3569 SDValue ShOpLo = Op.getOperand(0);
3570 SDValue ShOpHi = Op.getOperand(1);
3571 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003572 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003573 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003574
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003575 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
3576
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003577 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3578 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3579 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
3580 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3581 DAG.getConstant(VTBits, MVT::i32));
3582 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
3583 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003584 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003585
3586 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3587 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003588 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003589 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003590 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003591 CCR, Cmp);
3592
3593 SDValue Ops[2] = { Lo, Hi };
3594 return DAG.getMergeValues(Ops, 2, dl);
3595}
3596
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003597/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
3598/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003599SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
3600 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003601 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3602 EVT VT = Op.getValueType();
3603 unsigned VTBits = VT.getSizeInBits();
3604 DebugLoc dl = Op.getDebugLoc();
3605 SDValue ShOpLo = Op.getOperand(0);
3606 SDValue ShOpHi = Op.getOperand(1);
3607 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003608 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003609
3610 assert(Op.getOpcode() == ISD::SHL_PARTS);
3611 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3612 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3613 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
3614 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3615 DAG.getConstant(VTBits, MVT::i32));
3616 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
3617 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
3618
3619 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
3620 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3621 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003622 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003623 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003624 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003625 CCR, Cmp);
3626
3627 SDValue Ops[2] = { Lo, Hi };
3628 return DAG.getMergeValues(Ops, 2, dl);
3629}
3630
Jim Grosbach4725ca72010-09-08 03:54:02 +00003631SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00003632 SelectionDAG &DAG) const {
3633 // The rounding mode is in bits 23:22 of the FPSCR.
3634 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
3635 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
3636 // so that the shift + and get folded into a bitfield extract.
3637 DebugLoc dl = Op.getDebugLoc();
3638 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
3639 DAG.getConstant(Intrinsic::arm_get_fpscr,
3640 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003641 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00003642 DAG.getConstant(1U << 22, MVT::i32));
3643 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
3644 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003645 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00003646 DAG.getConstant(3, MVT::i32));
3647}
3648
Jim Grosbach3482c802010-01-18 19:58:49 +00003649static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
3650 const ARMSubtarget *ST) {
3651 EVT VT = N->getValueType(0);
3652 DebugLoc dl = N->getDebugLoc();
3653
3654 if (!ST->hasV6T2Ops())
3655 return SDValue();
3656
3657 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
3658 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
3659}
3660
Evan Chengc8e70452012-12-04 22:41:50 +00003661/// getCTPOP16BitCounts - Returns a v8i8/v16i8 vector containing the bit-count
3662/// for each 16-bit element from operand, repeated. The basic idea is to
3663/// leverage vcnt to get the 8-bit counts, gather and add the results.
3664///
3665/// Trace for v4i16:
3666/// input = [v0 v1 v2 v3 ] (vi 16-bit element)
3667/// cast: N0 = [w0 w1 w2 w3 w4 w5 w6 w7] (v0 = [w0 w1], wi 8-bit element)
3668/// vcnt: N1 = [b0 b1 b2 b3 b4 b5 b6 b7] (bi = bit-count of 8-bit element wi)
Jim Grosbach7ccf4632013-03-02 20:16:15 +00003669/// vrev: N2 = [b1 b0 b3 b2 b5 b4 b7 b6]
Evan Chengc8e70452012-12-04 22:41:50 +00003670/// [b0 b1 b2 b3 b4 b5 b6 b7]
3671/// +[b1 b0 b3 b2 b5 b4 b7 b6]
3672/// N3=N1+N2 = [k0 k0 k1 k1 k2 k2 k3 k3] (k0 = b0+b1 = bit-count of 16-bit v0,
3673/// vuzp: = [k0 k1 k2 k3 k0 k1 k2 k3] each ki is 8-bits)
3674static SDValue getCTPOP16BitCounts(SDNode *N, SelectionDAG &DAG) {
3675 EVT VT = N->getValueType(0);
3676 DebugLoc DL = N->getDebugLoc();
3677
3678 EVT VT8Bit = VT.is64BitVector() ? MVT::v8i8 : MVT::v16i8;
3679 SDValue N0 = DAG.getNode(ISD::BITCAST, DL, VT8Bit, N->getOperand(0));
3680 SDValue N1 = DAG.getNode(ISD::CTPOP, DL, VT8Bit, N0);
3681 SDValue N2 = DAG.getNode(ARMISD::VREV16, DL, VT8Bit, N1);
3682 SDValue N3 = DAG.getNode(ISD::ADD, DL, VT8Bit, N1, N2);
3683 return DAG.getNode(ARMISD::VUZP, DL, VT8Bit, N3, N3);
3684}
3685
3686/// lowerCTPOP16BitElements - Returns a v4i16/v8i16 vector containing the
3687/// bit-count for each 16-bit element from the operand. We need slightly
3688/// different sequencing for v4i16 and v8i16 to stay within NEON's available
3689/// 64/128-bit registers.
Jim Grosbach7ccf4632013-03-02 20:16:15 +00003690///
Evan Chengc8e70452012-12-04 22:41:50 +00003691/// Trace for v4i16:
3692/// input = [v0 v1 v2 v3 ] (vi 16-bit element)
3693/// v8i8: BitCounts = [k0 k1 k2 k3 k0 k1 k2 k3 ] (ki is the bit-count of vi)
3694/// v8i16:Extended = [k0 k1 k2 k3 k0 k1 k2 k3 ]
3695/// v4i16:Extracted = [k0 k1 k2 k3 ]
3696static SDValue lowerCTPOP16BitElements(SDNode *N, SelectionDAG &DAG) {
3697 EVT VT = N->getValueType(0);
3698 DebugLoc DL = N->getDebugLoc();
3699
3700 SDValue BitCounts = getCTPOP16BitCounts(N, DAG);
3701 if (VT.is64BitVector()) {
3702 SDValue Extended = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v8i16, BitCounts);
3703 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i16, Extended,
3704 DAG.getIntPtrConstant(0));
3705 } else {
3706 SDValue Extracted = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v8i8,
3707 BitCounts, DAG.getIntPtrConstant(0));
3708 return DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v8i16, Extracted);
3709 }
3710}
3711
3712/// lowerCTPOP32BitElements - Returns a v2i32/v4i32 vector containing the
3713/// bit-count for each 32-bit element from the operand. The idea here is
3714/// to split the vector into 16-bit elements, leverage the 16-bit count
3715/// routine, and then combine the results.
3716///
3717/// Trace for v2i32 (v4i32 similar with Extracted/Extended exchanged):
3718/// input = [v0 v1 ] (vi: 32-bit elements)
3719/// Bitcast = [w0 w1 w2 w3 ] (wi: 16-bit elements, v0 = [w0 w1])
3720/// Counts16 = [k0 k1 k2 k3 ] (ki: 16-bit elements, bit-count of wi)
Jim Grosbach7ccf4632013-03-02 20:16:15 +00003721/// vrev: N0 = [k1 k0 k3 k2 ]
Evan Chengc8e70452012-12-04 22:41:50 +00003722/// [k0 k1 k2 k3 ]
3723/// N1 =+[k1 k0 k3 k2 ]
3724/// [k0 k2 k1 k3 ]
3725/// N2 =+[k1 k3 k0 k2 ]
3726/// [k0 k2 k1 k3 ]
3727/// Extended =+[k1 k3 k0 k2 ]
3728/// [k0 k2 ]
3729/// Extracted=+[k1 k3 ]
3730///
3731static SDValue lowerCTPOP32BitElements(SDNode *N, SelectionDAG &DAG) {
3732 EVT VT = N->getValueType(0);
3733 DebugLoc DL = N->getDebugLoc();
3734
3735 EVT VT16Bit = VT.is64BitVector() ? MVT::v4i16 : MVT::v8i16;
3736
3737 SDValue Bitcast = DAG.getNode(ISD::BITCAST, DL, VT16Bit, N->getOperand(0));
3738 SDValue Counts16 = lowerCTPOP16BitElements(Bitcast.getNode(), DAG);
3739 SDValue N0 = DAG.getNode(ARMISD::VREV32, DL, VT16Bit, Counts16);
3740 SDValue N1 = DAG.getNode(ISD::ADD, DL, VT16Bit, Counts16, N0);
3741 SDValue N2 = DAG.getNode(ARMISD::VUZP, DL, VT16Bit, N1, N1);
3742
3743 if (VT.is64BitVector()) {
3744 SDValue Extended = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v4i32, N2);
3745 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i32, Extended,
3746 DAG.getIntPtrConstant(0));
3747 } else {
3748 SDValue Extracted = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i16, N2,
3749 DAG.getIntPtrConstant(0));
3750 return DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v4i32, Extracted);
3751 }
3752}
3753
3754static SDValue LowerCTPOP(SDNode *N, SelectionDAG &DAG,
3755 const ARMSubtarget *ST) {
3756 EVT VT = N->getValueType(0);
3757
3758 assert(ST->hasNEON() && "Custom ctpop lowering requires NEON.");
Matt Beaumont-Gay105ab4f2012-12-04 23:54:02 +00003759 assert((VT == MVT::v2i32 || VT == MVT::v4i32 ||
3760 VT == MVT::v4i16 || VT == MVT::v8i16) &&
Evan Chengc8e70452012-12-04 22:41:50 +00003761 "Unexpected type for custom ctpop lowering");
3762
3763 if (VT.getVectorElementType() == MVT::i32)
3764 return lowerCTPOP32BitElements(N, DAG);
3765 else
3766 return lowerCTPOP16BitElements(N, DAG);
3767}
3768
Bob Wilson5bafff32009-06-22 23:27:02 +00003769static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
3770 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003771 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003772 DebugLoc dl = N->getDebugLoc();
3773
Bob Wilsond5448bb2010-11-18 21:16:28 +00003774 if (!VT.isVector())
3775 return SDValue();
3776
Bob Wilson5bafff32009-06-22 23:27:02 +00003777 // Lower vector shifts on NEON to use VSHL.
Bob Wilsond5448bb2010-11-18 21:16:28 +00003778 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003779
Bob Wilsond5448bb2010-11-18 21:16:28 +00003780 // Left shifts translate directly to the vshiftu intrinsic.
3781 if (N->getOpcode() == ISD::SHL)
Bob Wilson5bafff32009-06-22 23:27:02 +00003782 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilsond5448bb2010-11-18 21:16:28 +00003783 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
3784 N->getOperand(0), N->getOperand(1));
3785
3786 assert((N->getOpcode() == ISD::SRA ||
3787 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
3788
3789 // NEON uses the same intrinsics for both left and right shifts. For
3790 // right shifts, the shift amounts are negative, so negate the vector of
3791 // shift amounts.
3792 EVT ShiftVT = N->getOperand(1).getValueType();
3793 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
3794 getZeroVector(ShiftVT, DAG, dl),
3795 N->getOperand(1));
3796 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
3797 Intrinsic::arm_neon_vshifts :
3798 Intrinsic::arm_neon_vshiftu);
3799 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
3800 DAG.getConstant(vshiftInt, MVT::i32),
3801 N->getOperand(0), NegatedCount);
3802}
3803
3804static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
3805 const ARMSubtarget *ST) {
3806 EVT VT = N->getValueType(0);
3807 DebugLoc dl = N->getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003808
Eli Friedmance392eb2009-08-22 03:13:10 +00003809 // We can get here for a node like i32 = ISD::SHL i32, i64
3810 if (VT != MVT::i64)
3811 return SDValue();
3812
3813 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00003814 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00003815
Chris Lattner27a6c732007-11-24 07:07:01 +00003816 // We only lower SRA, SRL of 1 here, all others use generic lowering.
3817 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003818 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00003819 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003820
Chris Lattner27a6c732007-11-24 07:07:01 +00003821 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00003822 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003823
Chris Lattner27a6c732007-11-24 07:07:01 +00003824 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00003825 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003826 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00003827 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003828 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003829
Chris Lattner27a6c732007-11-24 07:07:01 +00003830 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
3831 // captures the result into a carry flag.
3832 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003833 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003834
Chris Lattner27a6c732007-11-24 07:07:01 +00003835 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00003836 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003837
Chris Lattner27a6c732007-11-24 07:07:01 +00003838 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003839 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00003840}
3841
Bob Wilson5bafff32009-06-22 23:27:02 +00003842static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
3843 SDValue TmpOp0, TmpOp1;
3844 bool Invert = false;
3845 bool Swap = false;
3846 unsigned Opc = 0;
3847
3848 SDValue Op0 = Op.getOperand(0);
3849 SDValue Op1 = Op.getOperand(1);
3850 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003851 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003852 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3853 DebugLoc dl = Op.getDebugLoc();
3854
3855 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
3856 switch (SetCCOpcode) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00003857 default: llvm_unreachable("Illegal FP comparison");
Bob Wilson5bafff32009-06-22 23:27:02 +00003858 case ISD::SETUNE:
3859 case ISD::SETNE: Invert = true; // Fallthrough
3860 case ISD::SETOEQ:
3861 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3862 case ISD::SETOLT:
3863 case ISD::SETLT: Swap = true; // Fallthrough
3864 case ISD::SETOGT:
3865 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3866 case ISD::SETOLE:
3867 case ISD::SETLE: Swap = true; // Fallthrough
3868 case ISD::SETOGE:
3869 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3870 case ISD::SETUGE: Swap = true; // Fallthrough
3871 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3872 case ISD::SETUGT: Swap = true; // Fallthrough
3873 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3874 case ISD::SETUEQ: Invert = true; // Fallthrough
3875 case ISD::SETONE:
3876 // Expand this to (OLT | OGT).
3877 TmpOp0 = Op0;
3878 TmpOp1 = Op1;
3879 Opc = ISD::OR;
3880 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3881 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3882 break;
3883 case ISD::SETUO: Invert = true; // Fallthrough
3884 case ISD::SETO:
3885 // Expand this to (OLT | OGE).
3886 TmpOp0 = Op0;
3887 TmpOp1 = Op1;
3888 Opc = ISD::OR;
3889 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3890 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3891 break;
3892 }
3893 } else {
3894 // Integer comparisons.
3895 switch (SetCCOpcode) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00003896 default: llvm_unreachable("Illegal integer comparison");
Bob Wilson5bafff32009-06-22 23:27:02 +00003897 case ISD::SETNE: Invert = true;
3898 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3899 case ISD::SETLT: Swap = true;
3900 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3901 case ISD::SETLE: Swap = true;
3902 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3903 case ISD::SETULT: Swap = true;
3904 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3905 case ISD::SETULE: Swap = true;
3906 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3907 }
3908
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003909 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003910 if (Opc == ARMISD::VCEQ) {
3911
3912 SDValue AndOp;
3913 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3914 AndOp = Op0;
3915 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3916 AndOp = Op1;
3917
3918 // Ignore bitconvert.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003919 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00003920 AndOp = AndOp.getOperand(0);
3921
3922 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3923 Opc = ARMISD::VTST;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003924 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
3925 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson5bafff32009-06-22 23:27:02 +00003926 Invert = !Invert;
3927 }
3928 }
3929 }
3930
3931 if (Swap)
3932 std::swap(Op0, Op1);
3933
Owen Andersonc24cb352010-11-08 23:21:22 +00003934 // If one of the operands is a constant vector zero, attempt to fold the
3935 // comparison to a specialized compare-against-zero form.
3936 SDValue SingleOp;
3937 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3938 SingleOp = Op0;
3939 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
3940 if (Opc == ARMISD::VCGE)
3941 Opc = ARMISD::VCLEZ;
3942 else if (Opc == ARMISD::VCGT)
3943 Opc = ARMISD::VCLTZ;
3944 SingleOp = Op1;
3945 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003946
Owen Andersonc24cb352010-11-08 23:21:22 +00003947 SDValue Result;
3948 if (SingleOp.getNode()) {
3949 switch (Opc) {
3950 case ARMISD::VCEQ:
3951 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
3952 case ARMISD::VCGE:
3953 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
3954 case ARMISD::VCLEZ:
3955 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
3956 case ARMISD::VCGT:
3957 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
3958 case ARMISD::VCLTZ:
3959 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
3960 default:
3961 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3962 }
3963 } else {
3964 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3965 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003966
3967 if (Invert)
3968 Result = DAG.getNOT(dl, Result, VT);
3969
3970 return Result;
3971}
3972
Bob Wilsond3c42842010-06-14 22:19:57 +00003973/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3974/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003975/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003976static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3977 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003978 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003979 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003980
Bob Wilson827b2102010-06-15 19:05:35 +00003981 // SplatBitSize is set to the smallest size that splats the vector, so a
3982 // zero vector will always have SplatBitSize == 8. However, NEON modified
3983 // immediate instructions others than VMOV do not support the 8-bit encoding
3984 // of a zero vector, and the default encoding of zero is supposed to be the
3985 // 32-bit version.
3986 if (SplatBits == 0)
3987 SplatBitSize = 32;
3988
Bob Wilson5bafff32009-06-22 23:27:02 +00003989 switch (SplatBitSize) {
3990 case 8:
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003991 if (type != VMOVModImm)
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003992 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003993 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003994 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003995 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003996 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003997 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003998 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003999
4000 case 16:
4001 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00004002 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004003 if ((SplatBits & ~0xff) == 0) {
4004 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00004005 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004006 Imm = SplatBits;
4007 break;
4008 }
4009 if ((SplatBits & ~0xff00) == 0) {
4010 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00004011 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004012 Imm = SplatBits >> 8;
4013 break;
4014 }
4015 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00004016
4017 case 32:
4018 // NEON's 32-bit VMOV supports splat values where:
4019 // * only one byte is nonzero, or
4020 // * the least significant byte is 0xff and the second byte is nonzero, or
4021 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00004022 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004023 if ((SplatBits & ~0xff) == 0) {
4024 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00004025 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004026 Imm = SplatBits;
4027 break;
4028 }
4029 if ((SplatBits & ~0xff00) == 0) {
4030 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00004031 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004032 Imm = SplatBits >> 8;
4033 break;
4034 }
4035 if ((SplatBits & ~0xff0000) == 0) {
4036 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00004037 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004038 Imm = SplatBits >> 16;
4039 break;
4040 }
4041 if ((SplatBits & ~0xff000000) == 0) {
4042 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00004043 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004044 Imm = SplatBits >> 24;
4045 break;
4046 }
Bob Wilson5bafff32009-06-22 23:27:02 +00004047
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004048 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
4049 if (type == OtherModImm) return SDValue();
4050
Bob Wilson5bafff32009-06-22 23:27:02 +00004051 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00004052 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
4053 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00004054 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004055 Imm = SplatBits >> 8;
4056 SplatBits |= 0xff;
4057 break;
4058 }
Bob Wilson5bafff32009-06-22 23:27:02 +00004059
4060 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00004061 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
4062 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00004063 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004064 Imm = SplatBits >> 16;
4065 SplatBits |= 0xffff;
4066 break;
4067 }
Bob Wilson5bafff32009-06-22 23:27:02 +00004068
4069 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
4070 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
4071 // VMOV.I32. A (very) minor optimization would be to replicate the value
4072 // and fall through here to test for a valid 64-bit splat. But, then the
4073 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00004074 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00004075
4076 case 64: {
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004077 if (type != VMOVModImm)
Bob Wilson827b2102010-06-15 19:05:35 +00004078 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004079 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00004080 uint64_t BitMask = 0xff;
4081 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004082 unsigned ImmMask = 1;
4083 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00004084 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00004085 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004086 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004087 Imm |= ImmMask;
4088 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004089 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00004090 }
Bob Wilson5bafff32009-06-22 23:27:02 +00004091 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004092 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00004093 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00004094 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00004095 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00004096 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004097 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00004098 break;
4099 }
4100
Bob Wilson1a913ed2010-06-11 21:34:50 +00004101 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00004102 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00004103 }
4104
Bob Wilsoncba270d2010-07-13 21:16:48 +00004105 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
4106 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00004107}
4108
Lang Hamesc0a9f822012-03-29 21:56:11 +00004109SDValue ARMTargetLowering::LowerConstantFP(SDValue Op, SelectionDAG &DAG,
4110 const ARMSubtarget *ST) const {
4111 if (!ST->useNEONForSinglePrecisionFP() || !ST->hasVFP3() || ST->hasD16())
4112 return SDValue();
4113
4114 ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Op);
4115 assert(Op.getValueType() == MVT::f32 &&
4116 "ConstantFP custom lowering should only occur for f32.");
4117
4118 // Try splatting with a VMOV.f32...
4119 APFloat FPVal = CFP->getValueAPF();
4120 int ImmVal = ARM_AM::getFP32Imm(FPVal);
4121 if (ImmVal != -1) {
4122 DebugLoc DL = Op.getDebugLoc();
4123 SDValue NewVal = DAG.getTargetConstant(ImmVal, MVT::i32);
4124 SDValue VecConstant = DAG.getNode(ARMISD::VMOVFPIMM, DL, MVT::v2f32,
4125 NewVal);
4126 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecConstant,
4127 DAG.getConstant(0, MVT::i32));
4128 }
4129
4130 // If that fails, try a VMOV.i32
4131 EVT VMovVT;
4132 unsigned iVal = FPVal.bitcastToAPInt().getZExtValue();
4133 SDValue NewVal = isNEONModifiedImm(iVal, 0, 32, DAG, VMovVT, false,
4134 VMOVModImm);
4135 if (NewVal != SDValue()) {
4136 DebugLoc DL = Op.getDebugLoc();
4137 SDValue VecConstant = DAG.getNode(ARMISD::VMOVIMM, DL, VMovVT,
4138 NewVal);
4139 SDValue VecFConstant = DAG.getNode(ISD::BITCAST, DL, MVT::v2f32,
4140 VecConstant);
4141 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecFConstant,
4142 DAG.getConstant(0, MVT::i32));
4143 }
4144
4145 // Finally, try a VMVN.i32
4146 NewVal = isNEONModifiedImm(~iVal & 0xffffffff, 0, 32, DAG, VMovVT, false,
4147 VMVNModImm);
4148 if (NewVal != SDValue()) {
4149 DebugLoc DL = Op.getDebugLoc();
4150 SDValue VecConstant = DAG.getNode(ARMISD::VMVNIMM, DL, VMovVT, NewVal);
4151 SDValue VecFConstant = DAG.getNode(ISD::BITCAST, DL, MVT::v2f32,
4152 VecConstant);
4153 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecFConstant,
4154 DAG.getConstant(0, MVT::i32));
4155 }
4156
4157 return SDValue();
4158}
4159
Quentin Colombet43934ae2012-11-02 21:32:17 +00004160// check if an VEXT instruction can handle the shuffle mask when the
4161// vector sources of the shuffle are the same.
4162static bool isSingletonVEXTMask(ArrayRef<int> M, EVT VT, unsigned &Imm) {
4163 unsigned NumElts = VT.getVectorNumElements();
4164
4165 // Assume that the first shuffle index is not UNDEF. Fail if it is.
4166 if (M[0] < 0)
4167 return false;
4168
4169 Imm = M[0];
4170
4171 // If this is a VEXT shuffle, the immediate value is the index of the first
4172 // element. The other shuffle indices must be the successive elements after
4173 // the first one.
4174 unsigned ExpectedElt = Imm;
4175 for (unsigned i = 1; i < NumElts; ++i) {
4176 // Increment the expected index. If it wraps around, just follow it
4177 // back to index zero and keep going.
4178 ++ExpectedElt;
4179 if (ExpectedElt == NumElts)
4180 ExpectedElt = 0;
4181
4182 if (M[i] < 0) continue; // ignore UNDEF indices
4183 if (ExpectedElt != static_cast<unsigned>(M[i]))
4184 return false;
4185 }
4186
4187 return true;
4188}
4189
Lang Hamesc0a9f822012-03-29 21:56:11 +00004190
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004191static bool isVEXTMask(ArrayRef<int> M, EVT VT,
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004192 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004193 unsigned NumElts = VT.getVectorNumElements();
4194 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004195
4196 // Assume that the first shuffle index is not UNDEF. Fail if it is.
4197 if (M[0] < 0)
4198 return false;
4199
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004200 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004201
4202 // If this is a VEXT shuffle, the immediate value is the index of the first
4203 // element. The other shuffle indices must be the successive elements after
4204 // the first one.
4205 unsigned ExpectedElt = Imm;
4206 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004207 // Increment the expected index. If it wraps around, it may still be
4208 // a VEXT but the source vectors must be swapped.
4209 ExpectedElt += 1;
4210 if (ExpectedElt == NumElts * 2) {
4211 ExpectedElt = 0;
4212 ReverseVEXT = true;
4213 }
4214
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004215 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004216 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004217 return false;
4218 }
4219
4220 // Adjust the index value if the source operands will be swapped.
4221 if (ReverseVEXT)
4222 Imm -= NumElts;
4223
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004224 return true;
4225}
4226
Bob Wilson8bb9e482009-07-26 00:39:34 +00004227/// isVREVMask - Check if a vector shuffle corresponds to a VREV
4228/// instruction with the specified blocksize. (The order of the elements
4229/// within each block of the vector is reversed.)
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004230static bool isVREVMask(ArrayRef<int> M, EVT VT, unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00004231 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
4232 "Only possible block sizes for VREV are: 16, 32, 64");
4233
Bob Wilson8bb9e482009-07-26 00:39:34 +00004234 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00004235 if (EltSz == 64)
4236 return false;
4237
4238 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004239 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004240 // If the first shuffle index is UNDEF, be optimistic.
4241 if (M[0] < 0)
4242 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004243
4244 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
4245 return false;
4246
4247 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004248 if (M[i] < 0) continue; // ignore UNDEF indices
4249 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00004250 return false;
4251 }
4252
4253 return true;
4254}
4255
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004256static bool isVTBLMask(ArrayRef<int> M, EVT VT) {
Bill Wendling0d4c9d92011-03-15 21:15:20 +00004257 // We can handle <8 x i8> vector shuffles. If the index in the mask is out of
4258 // range, then 0 is placed into the resulting vector. So pretty much any mask
4259 // of 8 elements can work here.
4260 return VT == MVT::v8i8 && M.size() == 8;
4261}
4262
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004263static bool isVTRNMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00004264 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4265 if (EltSz == 64)
4266 return false;
4267
Bob Wilsonc692cb72009-08-21 20:54:19 +00004268 unsigned NumElts = VT.getVectorNumElements();
4269 WhichResult = (M[0] == 0 ? 0 : 1);
4270 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004271 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
4272 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00004273 return false;
4274 }
4275 return true;
4276}
4277
Bob Wilson324f4f12009-12-03 06:40:55 +00004278/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
4279/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4280/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004281static bool isVTRN_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson324f4f12009-12-03 06:40:55 +00004282 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4283 if (EltSz == 64)
4284 return false;
4285
4286 unsigned NumElts = VT.getVectorNumElements();
4287 WhichResult = (M[0] == 0 ? 0 : 1);
4288 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004289 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
4290 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00004291 return false;
4292 }
4293 return true;
4294}
4295
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004296static bool isVUZPMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00004297 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4298 if (EltSz == 64)
4299 return false;
4300
Bob Wilsonc692cb72009-08-21 20:54:19 +00004301 unsigned NumElts = VT.getVectorNumElements();
4302 WhichResult = (M[0] == 0 ? 0 : 1);
4303 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004304 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00004305 if ((unsigned) M[i] != 2 * i + WhichResult)
4306 return false;
4307 }
4308
4309 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00004310 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00004311 return false;
4312
4313 return true;
4314}
4315
Bob Wilson324f4f12009-12-03 06:40:55 +00004316/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
4317/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4318/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004319static bool isVUZP_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson324f4f12009-12-03 06:40:55 +00004320 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4321 if (EltSz == 64)
4322 return false;
4323
4324 unsigned Half = VT.getVectorNumElements() / 2;
4325 WhichResult = (M[0] == 0 ? 0 : 1);
4326 for (unsigned j = 0; j != 2; ++j) {
4327 unsigned Idx = WhichResult;
4328 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004329 int MIdx = M[i + j * Half];
4330 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00004331 return false;
4332 Idx += 2;
4333 }
4334 }
4335
4336 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
4337 if (VT.is64BitVector() && EltSz == 32)
4338 return false;
4339
4340 return true;
4341}
4342
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004343static bool isVZIPMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00004344 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4345 if (EltSz == 64)
4346 return false;
4347
Bob Wilsonc692cb72009-08-21 20:54:19 +00004348 unsigned NumElts = VT.getVectorNumElements();
4349 WhichResult = (M[0] == 0 ? 0 : 1);
4350 unsigned Idx = WhichResult * NumElts / 2;
4351 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004352 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
4353 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00004354 return false;
4355 Idx += 1;
4356 }
4357
4358 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00004359 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00004360 return false;
4361
4362 return true;
4363}
4364
Bob Wilson324f4f12009-12-03 06:40:55 +00004365/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
4366/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4367/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004368static bool isVZIP_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson324f4f12009-12-03 06:40:55 +00004369 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4370 if (EltSz == 64)
4371 return false;
4372
4373 unsigned NumElts = VT.getVectorNumElements();
4374 WhichResult = (M[0] == 0 ? 0 : 1);
4375 unsigned Idx = WhichResult * NumElts / 2;
4376 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004377 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
4378 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00004379 return false;
4380 Idx += 1;
4381 }
4382
4383 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
4384 if (VT.is64BitVector() && EltSz == 32)
4385 return false;
4386
4387 return true;
4388}
4389
Arnold Schwaighoferd9316da2013-02-12 01:58:32 +00004390/// \return true if this is a reverse operation on an vector.
4391static bool isReverseMask(ArrayRef<int> M, EVT VT) {
4392 unsigned NumElts = VT.getVectorNumElements();
4393 // Make sure the mask has the right size.
4394 if (NumElts != M.size())
4395 return false;
4396
4397 // Look for <15, ..., 3, -1, 1, 0>.
4398 for (unsigned i = 0; i != NumElts; ++i)
4399 if (M[i] >= 0 && M[i] != (int) (NumElts - 1 - i))
4400 return false;
4401
4402 return true;
4403}
4404
Dale Johannesenf630c712010-07-29 20:10:08 +00004405// If N is an integer constant that can be moved into a register in one
4406// instruction, return an SDValue of such a constant (will become a MOV
4407// instruction). Otherwise return null.
4408static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
4409 const ARMSubtarget *ST, DebugLoc dl) {
4410 uint64_t Val;
4411 if (!isa<ConstantSDNode>(N))
4412 return SDValue();
4413 Val = cast<ConstantSDNode>(N)->getZExtValue();
4414
4415 if (ST->isThumb1Only()) {
4416 if (Val <= 255 || ~Val <= 255)
4417 return DAG.getConstant(Val, MVT::i32);
4418 } else {
4419 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
4420 return DAG.getConstant(Val, MVT::i32);
4421 }
4422 return SDValue();
4423}
4424
Bob Wilson5bafff32009-06-22 23:27:02 +00004425// If this is a case we can't handle, return null and let the default
4426// expansion code take care of it.
Bob Wilson11a1dff2011-01-07 21:37:30 +00004427SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
4428 const ARMSubtarget *ST) const {
Bob Wilsond06791f2009-08-13 01:57:47 +00004429 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00004430 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004431 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004432
4433 APInt SplatBits, SplatUndef;
4434 unsigned SplatBitSize;
4435 bool HasAnyUndefs;
4436 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00004437 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00004438 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00004439 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00004440 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00004441 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004442 DAG, VmovVT, VT.is128BitVector(),
4443 VMOVModImm);
Bob Wilsoncba270d2010-07-13 21:16:48 +00004444 if (Val.getNode()) {
4445 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004446 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsoncba270d2010-07-13 21:16:48 +00004447 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004448
4449 // Try an immediate VMVN.
Eli Friedman8e4d0422011-10-13 22:40:23 +00004450 uint64_t NegatedImm = (~SplatBits).getZExtValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004451 Val = isNEONModifiedImm(NegatedImm,
4452 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004453 DAG, VmovVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004454 VMVNModImm);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004455 if (Val.getNode()) {
4456 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004457 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004458 }
Evan Chengeaa192a2011-11-15 02:12:34 +00004459
4460 // Use vmov.f32 to materialize other v2f32 and v4f32 splats.
Eli Friedman2f21e8c2011-12-15 22:56:53 +00004461 if ((VT == MVT::v2f32 || VT == MVT::v4f32) && SplatBitSize == 32) {
Eli Friedmaneffab8f2011-12-09 23:54:42 +00004462 int ImmVal = ARM_AM::getFP32Imm(SplatBits);
Evan Chengeaa192a2011-11-15 02:12:34 +00004463 if (ImmVal != -1) {
4464 SDValue Val = DAG.getTargetConstant(ImmVal, MVT::i32);
4465 return DAG.getNode(ARMISD::VMOVFPIMM, dl, VT, Val);
4466 }
4467 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00004468 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00004469 }
4470
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004471 // Scan through the operands to see if only one value is used.
James Molloyba8562a2012-09-06 09:55:02 +00004472 //
4473 // As an optimisation, even if more than one value is used it may be more
4474 // profitable to splat with one value then change some lanes.
4475 //
4476 // Heuristically we decide to do this if the vector has a "dominant" value,
4477 // defined as splatted to more than half of the lanes.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004478 unsigned NumElts = VT.getVectorNumElements();
4479 bool isOnlyLowElement = true;
4480 bool usesOnlyOneValue = true;
James Molloyba8562a2012-09-06 09:55:02 +00004481 bool hasDominantValue = false;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004482 bool isConstant = true;
James Molloyba8562a2012-09-06 09:55:02 +00004483
4484 // Map of the number of times a particular SDValue appears in the
4485 // element list.
James Molloy95154342012-09-06 10:32:08 +00004486 DenseMap<SDValue, unsigned> ValueCounts;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004487 SDValue Value;
4488 for (unsigned i = 0; i < NumElts; ++i) {
4489 SDValue V = Op.getOperand(i);
4490 if (V.getOpcode() == ISD::UNDEF)
4491 continue;
4492 if (i > 0)
4493 isOnlyLowElement = false;
4494 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
4495 isConstant = false;
4496
James Molloyba8562a2012-09-06 09:55:02 +00004497 ValueCounts.insert(std::make_pair(V, 0));
James Molloy95154342012-09-06 10:32:08 +00004498 unsigned &Count = ValueCounts[V];
Jim Grosbach7ccf4632013-03-02 20:16:15 +00004499
James Molloyba8562a2012-09-06 09:55:02 +00004500 // Is this value dominant? (takes up more than half of the lanes)
4501 if (++Count > (NumElts / 2)) {
4502 hasDominantValue = true;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004503 Value = V;
James Molloyba8562a2012-09-06 09:55:02 +00004504 }
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004505 }
James Molloyba8562a2012-09-06 09:55:02 +00004506 if (ValueCounts.size() != 1)
4507 usesOnlyOneValue = false;
4508 if (!Value.getNode() && ValueCounts.size() > 0)
4509 Value = ValueCounts.begin()->first;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004510
James Molloyba8562a2012-09-06 09:55:02 +00004511 if (ValueCounts.size() == 0)
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004512 return DAG.getUNDEF(VT);
4513
4514 if (isOnlyLowElement)
4515 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
4516
Dale Johannesenf630c712010-07-29 20:10:08 +00004517 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4518
Dale Johannesen575cd142010-10-19 20:00:17 +00004519 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
4520 // i32 and try again.
James Molloyba8562a2012-09-06 09:55:02 +00004521 if (hasDominantValue && EltSize <= 32) {
4522 if (!isConstant) {
4523 SDValue N;
4524
4525 // If we are VDUPing a value that comes directly from a vector, that will
4526 // cause an unnecessary move to and from a GPR, where instead we could
Jim Grosbach7bf504c2013-03-02 20:16:24 +00004527 // just use VDUPLANE. We can only do this if the lane being extracted
4528 // is at a constant index, as the VDUP from lane instructions only have
4529 // constant-index forms.
4530 if (Value->getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
4531 isa<ConstantSDNode>(Value->getOperand(1))) {
Silviu Barangabb1078e2012-10-15 09:41:32 +00004532 // We need to create a new undef vector to use for the VDUPLANE if the
4533 // size of the vector from which we get the value is different than the
4534 // size of the vector that we need to create. We will insert the element
4535 // such that the register coalescer will remove unnecessary copies.
4536 if (VT != Value->getOperand(0).getValueType()) {
4537 ConstantSDNode *constIndex;
4538 constIndex = dyn_cast<ConstantSDNode>(Value->getOperand(1));
4539 assert(constIndex && "The index is not a constant!");
4540 unsigned index = constIndex->getAPIntValue().getLimitedValue() %
4541 VT.getVectorNumElements();
4542 N = DAG.getNode(ARMISD::VDUPLANE, dl, VT,
4543 DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, DAG.getUNDEF(VT),
4544 Value, DAG.getConstant(index, MVT::i32)),
4545 DAG.getConstant(index, MVT::i32));
Jim Grosbach65da9f12013-03-02 20:16:19 +00004546 } else
Silviu Barangabb1078e2012-10-15 09:41:32 +00004547 N = DAG.getNode(ARMISD::VDUPLANE, dl, VT,
James Molloyba8562a2012-09-06 09:55:02 +00004548 Value->getOperand(0), Value->getOperand(1));
Jim Grosbach65da9f12013-03-02 20:16:19 +00004549 } else
James Molloyba8562a2012-09-06 09:55:02 +00004550 N = DAG.getNode(ARMISD::VDUP, dl, VT, Value);
4551
4552 if (!usesOnlyOneValue) {
4553 // The dominant value was splatted as 'N', but we now have to insert
4554 // all differing elements.
4555 for (unsigned I = 0; I < NumElts; ++I) {
4556 if (Op.getOperand(I) == Value)
4557 continue;
4558 SmallVector<SDValue, 3> Ops;
4559 Ops.push_back(N);
4560 Ops.push_back(Op.getOperand(I));
4561 Ops.push_back(DAG.getConstant(I, MVT::i32));
4562 N = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, &Ops[0], 3);
4563 }
4564 }
4565 return N;
4566 }
Dale Johannesen575cd142010-10-19 20:00:17 +00004567 if (VT.getVectorElementType().isFloatingPoint()) {
4568 SmallVector<SDValue, 8> Ops;
4569 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004570 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen575cd142010-10-19 20:00:17 +00004571 Op.getOperand(i)));
Nate Begemanbf5be262010-11-10 21:35:41 +00004572 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
4573 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00004574 Val = LowerBUILD_VECTOR(Val, DAG, ST);
4575 if (Val.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004576 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00004577 }
James Molloyba8562a2012-09-06 09:55:02 +00004578 if (usesOnlyOneValue) {
4579 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
4580 if (isConstant && Val.getNode())
Jim Grosbach7ccf4632013-03-02 20:16:15 +00004581 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
James Molloyba8562a2012-09-06 09:55:02 +00004582 }
Dale Johannesenf630c712010-07-29 20:10:08 +00004583 }
4584
4585 // If all elements are constants and the case above didn't get hit, fall back
4586 // to the default expansion, which will generate a load from the constant
4587 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004588 if (isConstant)
4589 return SDValue();
4590
Bob Wilson11a1dff2011-01-07 21:37:30 +00004591 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
4592 if (NumElts >= 4) {
4593 SDValue shuffle = ReconstructShuffle(Op, DAG);
4594 if (shuffle != SDValue())
4595 return shuffle;
4596 }
4597
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004598 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004599 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
4600 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004601 if (EltSize >= 32) {
4602 // Do the expansion with floating-point types, since that is what the VFP
4603 // registers are defined to use, and since i64 is not legal.
4604 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4605 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004606 SmallVector<SDValue, 8> Ops;
4607 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004608 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004609 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004610 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004611 }
4612
4613 return SDValue();
4614}
4615
Bob Wilson11a1dff2011-01-07 21:37:30 +00004616// Gather data to see if the operation can be modelled as a
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004617// shuffle in combination with VEXTs.
Eric Christopher41262da2011-01-14 23:50:53 +00004618SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
4619 SelectionDAG &DAG) const {
Bob Wilson11a1dff2011-01-07 21:37:30 +00004620 DebugLoc dl = Op.getDebugLoc();
4621 EVT VT = Op.getValueType();
4622 unsigned NumElts = VT.getVectorNumElements();
4623
4624 SmallVector<SDValue, 2> SourceVecs;
4625 SmallVector<unsigned, 2> MinElts;
4626 SmallVector<unsigned, 2> MaxElts;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004627
Bob Wilson11a1dff2011-01-07 21:37:30 +00004628 for (unsigned i = 0; i < NumElts; ++i) {
4629 SDValue V = Op.getOperand(i);
4630 if (V.getOpcode() == ISD::UNDEF)
4631 continue;
4632 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
4633 // A shuffle can only come from building a vector from various
4634 // elements of other vectors.
4635 return SDValue();
Eli Friedman46995fa2011-10-14 23:58:49 +00004636 } else if (V.getOperand(0).getValueType().getVectorElementType() !=
4637 VT.getVectorElementType()) {
4638 // This code doesn't know how to handle shuffles where the vector
4639 // element types do not match (this happens because type legalization
4640 // promotes the return type of EXTRACT_VECTOR_ELT).
4641 // FIXME: It might be appropriate to extend this code to handle
4642 // mismatched types.
4643 return SDValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00004644 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004645
Bob Wilson11a1dff2011-01-07 21:37:30 +00004646 // Record this extraction against the appropriate vector if possible...
4647 SDValue SourceVec = V.getOperand(0);
Jim Grosbach24220472012-07-25 17:02:47 +00004648 // If the element number isn't a constant, we can't effectively
4649 // analyze what's going on.
4650 if (!isa<ConstantSDNode>(V.getOperand(1)))
4651 return SDValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00004652 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
4653 bool FoundSource = false;
4654 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
4655 if (SourceVecs[j] == SourceVec) {
4656 if (MinElts[j] > EltNo)
4657 MinElts[j] = EltNo;
4658 if (MaxElts[j] < EltNo)
4659 MaxElts[j] = EltNo;
4660 FoundSource = true;
4661 break;
4662 }
4663 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004664
Bob Wilson11a1dff2011-01-07 21:37:30 +00004665 // Or record a new source if not...
4666 if (!FoundSource) {
4667 SourceVecs.push_back(SourceVec);
4668 MinElts.push_back(EltNo);
4669 MaxElts.push_back(EltNo);
4670 }
4671 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004672
Bob Wilson11a1dff2011-01-07 21:37:30 +00004673 // Currently only do something sane when at most two source vectors
4674 // involved.
4675 if (SourceVecs.size() > 2)
4676 return SDValue();
4677
4678 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
4679 int VEXTOffsets[2] = {0, 0};
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004680
Bob Wilson11a1dff2011-01-07 21:37:30 +00004681 // This loop extracts the usage patterns of the source vectors
4682 // and prepares appropriate SDValues for a shuffle if possible.
4683 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
4684 if (SourceVecs[i].getValueType() == VT) {
4685 // No VEXT necessary
4686 ShuffleSrcs[i] = SourceVecs[i];
4687 VEXTOffsets[i] = 0;
4688 continue;
4689 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
4690 // It probably isn't worth padding out a smaller vector just to
4691 // break it down again in a shuffle.
4692 return SDValue();
4693 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004694
Bob Wilson11a1dff2011-01-07 21:37:30 +00004695 // Since only 64-bit and 128-bit vectors are legal on ARM and
4696 // we've eliminated the other cases...
Bob Wilson70f85732011-01-07 23:40:46 +00004697 assert(SourceVecs[i].getValueType().getVectorNumElements() == 2*NumElts &&
4698 "unexpected vector sizes in ReconstructShuffle");
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004699
Bob Wilson11a1dff2011-01-07 21:37:30 +00004700 if (MaxElts[i] - MinElts[i] >= NumElts) {
4701 // Span too large for a VEXT to cope
4702 return SDValue();
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004703 }
4704
Bob Wilson11a1dff2011-01-07 21:37:30 +00004705 if (MinElts[i] >= NumElts) {
4706 // The extraction can just take the second half
4707 VEXTOffsets[i] = NumElts;
Eric Christopher41262da2011-01-14 23:50:53 +00004708 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4709 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004710 DAG.getIntPtrConstant(NumElts));
4711 } else if (MaxElts[i] < NumElts) {
4712 // The extraction can just take the first half
4713 VEXTOffsets[i] = 0;
Eric Christopher41262da2011-01-14 23:50:53 +00004714 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4715 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004716 DAG.getIntPtrConstant(0));
4717 } else {
4718 // An actual VEXT is needed
4719 VEXTOffsets[i] = MinElts[i];
Eric Christopher41262da2011-01-14 23:50:53 +00004720 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4721 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004722 DAG.getIntPtrConstant(0));
Eric Christopher41262da2011-01-14 23:50:53 +00004723 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4724 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004725 DAG.getIntPtrConstant(NumElts));
4726 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
4727 DAG.getConstant(VEXTOffsets[i], MVT::i32));
4728 }
4729 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004730
Bob Wilson11a1dff2011-01-07 21:37:30 +00004731 SmallVector<int, 8> Mask;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004732
Bob Wilson11a1dff2011-01-07 21:37:30 +00004733 for (unsigned i = 0; i < NumElts; ++i) {
4734 SDValue Entry = Op.getOperand(i);
4735 if (Entry.getOpcode() == ISD::UNDEF) {
4736 Mask.push_back(-1);
4737 continue;
4738 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004739
Bob Wilson11a1dff2011-01-07 21:37:30 +00004740 SDValue ExtractVec = Entry.getOperand(0);
Eric Christopher41262da2011-01-14 23:50:53 +00004741 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i)
4742 .getOperand(1))->getSExtValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00004743 if (ExtractVec == SourceVecs[0]) {
4744 Mask.push_back(ExtractElt - VEXTOffsets[0]);
4745 } else {
4746 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
4747 }
4748 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004749
Bob Wilson11a1dff2011-01-07 21:37:30 +00004750 // Final check before we try to produce nonsense...
4751 if (isShuffleMaskLegal(Mask, VT))
Eric Christopher41262da2011-01-14 23:50:53 +00004752 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1],
4753 &Mask[0]);
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004754
Bob Wilson11a1dff2011-01-07 21:37:30 +00004755 return SDValue();
4756}
4757
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004758/// isShuffleMaskLegal - Targets can use this to indicate that they only
4759/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4760/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4761/// are assumed to be legal.
4762bool
4763ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
4764 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004765 if (VT.getVectorNumElements() == 4 &&
4766 (VT.is128BitVector() || VT.is64BitVector())) {
4767 unsigned PFIndexes[4];
4768 for (unsigned i = 0; i != 4; ++i) {
4769 if (M[i] < 0)
4770 PFIndexes[i] = 8;
4771 else
4772 PFIndexes[i] = M[i];
4773 }
4774
4775 // Compute the index in the perfect shuffle table.
4776 unsigned PFTableIndex =
4777 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
4778 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4779 unsigned Cost = (PFEntry >> 30);
4780
4781 if (Cost <= 4)
4782 return true;
4783 }
4784
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004785 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00004786 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004787
Bob Wilson53dd2452010-06-07 23:53:38 +00004788 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4789 return (EltSize >= 32 ||
4790 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004791 isVREVMask(M, VT, 64) ||
4792 isVREVMask(M, VT, 32) ||
4793 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00004794 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
Bill Wendling0d4c9d92011-03-15 21:15:20 +00004795 isVTBLMask(M, VT) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00004796 isVTRNMask(M, VT, WhichResult) ||
4797 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00004798 isVZIPMask(M, VT, WhichResult) ||
4799 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
4800 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
Arnold Schwaighoferd9316da2013-02-12 01:58:32 +00004801 isVZIP_v_undef_Mask(M, VT, WhichResult) ||
4802 ((VT == MVT::v8i16 || VT == MVT::v16i8) && isReverseMask(M, VT)));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004803}
4804
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004805/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4806/// the specified operations to build the shuffle.
4807static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
4808 SDValue RHS, SelectionDAG &DAG,
4809 DebugLoc dl) {
4810 unsigned OpNum = (PFEntry >> 26) & 0x0F;
4811 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
4812 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
4813
4814 enum {
4815 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
4816 OP_VREV,
4817 OP_VDUP0,
4818 OP_VDUP1,
4819 OP_VDUP2,
4820 OP_VDUP3,
4821 OP_VEXT1,
4822 OP_VEXT2,
4823 OP_VEXT3,
4824 OP_VUZPL, // VUZP, left result
4825 OP_VUZPR, // VUZP, right result
4826 OP_VZIPL, // VZIP, left result
4827 OP_VZIPR, // VZIP, right result
4828 OP_VTRNL, // VTRN, left result
4829 OP_VTRNR // VTRN, right result
4830 };
4831
4832 if (OpNum == OP_COPY) {
4833 if (LHSID == (1*9+2)*9+3) return LHS;
4834 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4835 return RHS;
4836 }
4837
4838 SDValue OpLHS, OpRHS;
4839 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4840 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
4841 EVT VT = OpLHS.getValueType();
4842
4843 switch (OpNum) {
4844 default: llvm_unreachable("Unknown shuffle opcode!");
4845 case OP_VREV:
Tanya Lattner2a8eb722011-05-18 06:42:21 +00004846 // VREV divides the vector in half and swaps within the half.
Tanya Lattnerdb282472011-05-18 21:44:54 +00004847 if (VT.getVectorElementType() == MVT::i32 ||
4848 VT.getVectorElementType() == MVT::f32)
Tanya Lattner2a8eb722011-05-18 06:42:21 +00004849 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
4850 // vrev <4 x i16> -> VREV32
4851 if (VT.getVectorElementType() == MVT::i16)
4852 return DAG.getNode(ARMISD::VREV32, dl, VT, OpLHS);
4853 // vrev <4 x i8> -> VREV16
4854 assert(VT.getVectorElementType() == MVT::i8);
4855 return DAG.getNode(ARMISD::VREV16, dl, VT, OpLHS);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004856 case OP_VDUP0:
4857 case OP_VDUP1:
4858 case OP_VDUP2:
4859 case OP_VDUP3:
4860 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004861 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004862 case OP_VEXT1:
4863 case OP_VEXT2:
4864 case OP_VEXT3:
4865 return DAG.getNode(ARMISD::VEXT, dl, VT,
4866 OpLHS, OpRHS,
4867 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
4868 case OP_VUZPL:
4869 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004870 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004871 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
4872 case OP_VZIPL:
4873 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004874 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004875 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
4876 case OP_VTRNL:
4877 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004878 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4879 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004880 }
4881}
4882
Bill Wendling69a05a72011-03-14 23:02:38 +00004883static SDValue LowerVECTOR_SHUFFLEv8i8(SDValue Op,
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004884 ArrayRef<int> ShuffleMask,
Bill Wendling69a05a72011-03-14 23:02:38 +00004885 SelectionDAG &DAG) {
4886 // Check to see if we can use the VTBL instruction.
4887 SDValue V1 = Op.getOperand(0);
4888 SDValue V2 = Op.getOperand(1);
4889 DebugLoc DL = Op.getDebugLoc();
4890
4891 SmallVector<SDValue, 8> VTBLMask;
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004892 for (ArrayRef<int>::iterator
Bill Wendling69a05a72011-03-14 23:02:38 +00004893 I = ShuffleMask.begin(), E = ShuffleMask.end(); I != E; ++I)
4894 VTBLMask.push_back(DAG.getConstant(*I, MVT::i32));
4895
4896 if (V2.getNode()->getOpcode() == ISD::UNDEF)
4897 return DAG.getNode(ARMISD::VTBL1, DL, MVT::v8i8, V1,
4898 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4899 &VTBLMask[0], 8));
Bill Wendlinga24cb402011-03-15 20:47:26 +00004900
Owen Anderson76706012011-04-05 21:48:57 +00004901 return DAG.getNode(ARMISD::VTBL2, DL, MVT::v8i8, V1, V2,
Bill Wendlinga24cb402011-03-15 20:47:26 +00004902 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4903 &VTBLMask[0], 8));
Bill Wendling69a05a72011-03-14 23:02:38 +00004904}
4905
Arnold Schwaighoferd9316da2013-02-12 01:58:32 +00004906static SDValue LowerReverse_VECTOR_SHUFFLEv16i8_v8i16(SDValue Op,
4907 SelectionDAG &DAG) {
4908 DebugLoc DL = Op.getDebugLoc();
4909 SDValue OpLHS = Op.getOperand(0);
4910 EVT VT = OpLHS.getValueType();
4911
4912 assert((VT == MVT::v8i16 || VT == MVT::v16i8) &&
4913 "Expect an v8i16/v16i8 type");
4914 OpLHS = DAG.getNode(ARMISD::VREV64, DL, VT, OpLHS);
4915 // For a v16i8 type: After the VREV, we have got <8, ...15, 8, ..., 0>. Now,
4916 // extract the first 8 bytes into the top double word and the last 8 bytes
4917 // into the bottom double word. The v8i16 case is similar.
4918 unsigned ExtractNum = (VT == MVT::v16i8) ? 8 : 4;
4919 return DAG.getNode(ARMISD::VEXT, DL, VT, OpLHS, OpLHS,
4920 DAG.getConstant(ExtractNum, MVT::i32));
4921}
4922
Bob Wilson5bafff32009-06-22 23:27:02 +00004923static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004924 SDValue V1 = Op.getOperand(0);
4925 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00004926 DebugLoc dl = Op.getDebugLoc();
4927 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004928 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Bob Wilsond8e17572009-08-12 22:31:50 +00004929
Bob Wilson28865062009-08-13 02:13:04 +00004930 // Convert shuffles that are directly supported on NEON to target-specific
4931 // DAG nodes, instead of keeping them as shuffles and matching them again
4932 // during code selection. This is more efficient and avoids the possibility
4933 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00004934 // FIXME: floating-point vectors should be canonicalized to integer vectors
4935 // of the same time so that they get CSEd properly.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004936 ArrayRef<int> ShuffleMask = SVN->getMask();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004937
Bob Wilson53dd2452010-06-07 23:53:38 +00004938 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4939 if (EltSize <= 32) {
4940 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
4941 int Lane = SVN->getSplatIndex();
4942 // If this is undef splat, generate it via "just" vdup, if possible.
4943 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00004944
Dan Gohman65fd6562011-11-03 21:49:52 +00004945 // Test if V1 is a SCALAR_TO_VECTOR.
Bob Wilson53dd2452010-06-07 23:53:38 +00004946 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4947 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
4948 }
Dan Gohman65fd6562011-11-03 21:49:52 +00004949 // Test if V1 is a BUILD_VECTOR which is equivalent to a SCALAR_TO_VECTOR
4950 // (and probably will turn into a SCALAR_TO_VECTOR once legalization
4951 // reaches it).
4952 if (Lane == 0 && V1.getOpcode() == ISD::BUILD_VECTOR &&
4953 !isa<ConstantSDNode>(V1.getOperand(0))) {
4954 bool IsScalarToVector = true;
4955 for (unsigned i = 1, e = V1.getNumOperands(); i != e; ++i)
4956 if (V1.getOperand(i).getOpcode() != ISD::UNDEF) {
4957 IsScalarToVector = false;
4958 break;
4959 }
4960 if (IsScalarToVector)
4961 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
4962 }
Bob Wilson53dd2452010-06-07 23:53:38 +00004963 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
4964 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004965 }
Bob Wilson53dd2452010-06-07 23:53:38 +00004966
4967 bool ReverseVEXT;
4968 unsigned Imm;
4969 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
4970 if (ReverseVEXT)
4971 std::swap(V1, V2);
4972 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
4973 DAG.getConstant(Imm, MVT::i32));
4974 }
4975
4976 if (isVREVMask(ShuffleMask, VT, 64))
4977 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
4978 if (isVREVMask(ShuffleMask, VT, 32))
4979 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
4980 if (isVREVMask(ShuffleMask, VT, 16))
4981 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
4982
Quentin Colombet43934ae2012-11-02 21:32:17 +00004983 if (V2->getOpcode() == ISD::UNDEF &&
4984 isSingletonVEXTMask(ShuffleMask, VT, Imm)) {
4985 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V1,
4986 DAG.getConstant(Imm, MVT::i32));
4987 }
4988
Bob Wilson53dd2452010-06-07 23:53:38 +00004989 // Check for Neon shuffles that modify both input vectors in place.
4990 // If both results are used, i.e., if there are two shuffles with the same
4991 // source operands and with masks corresponding to both results of one of
4992 // these operations, DAG memoization will ensure that a single node is
4993 // used for both shuffles.
4994 unsigned WhichResult;
4995 if (isVTRNMask(ShuffleMask, VT, WhichResult))
4996 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4997 V1, V2).getValue(WhichResult);
4998 if (isVUZPMask(ShuffleMask, VT, WhichResult))
4999 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
5000 V1, V2).getValue(WhichResult);
5001 if (isVZIPMask(ShuffleMask, VT, WhichResult))
5002 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
5003 V1, V2).getValue(WhichResult);
5004
5005 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
5006 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
5007 V1, V1).getValue(WhichResult);
5008 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
5009 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
5010 V1, V1).getValue(WhichResult);
5011 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
5012 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
5013 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00005014 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005015
Bob Wilsonc692cb72009-08-21 20:54:19 +00005016 // If the shuffle is not directly supported and it has 4 elements, use
5017 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00005018 unsigned NumElts = VT.getVectorNumElements();
5019 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00005020 unsigned PFIndexes[4];
5021 for (unsigned i = 0; i != 4; ++i) {
5022 if (ShuffleMask[i] < 0)
5023 PFIndexes[i] = 8;
5024 else
5025 PFIndexes[i] = ShuffleMask[i];
5026 }
5027
5028 // Compute the index in the perfect shuffle table.
5029 unsigned PFTableIndex =
5030 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00005031 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5032 unsigned Cost = (PFEntry >> 30);
5033
5034 if (Cost <= 4)
5035 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
5036 }
Bob Wilsond8e17572009-08-12 22:31:50 +00005037
Bob Wilson40cbe7d2010-06-04 00:04:02 +00005038 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00005039 if (EltSize >= 32) {
5040 // Do the expansion with floating-point types, since that is what the VFP
5041 // registers are defined to use, and since i64 is not legal.
5042 EVT EltVT = EVT::getFloatingPointVT(EltSize);
5043 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005044 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
5045 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00005046 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00005047 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00005048 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00005049 Ops.push_back(DAG.getUNDEF(EltVT));
5050 else
5051 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
5052 ShuffleMask[i] < (int)NumElts ? V1 : V2,
5053 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
5054 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00005055 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00005056 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005057 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson63b88452010-05-20 18:39:53 +00005058 }
5059
Arnold Schwaighoferd9316da2013-02-12 01:58:32 +00005060 if ((VT == MVT::v8i16 || VT == MVT::v16i8) && isReverseMask(ShuffleMask, VT))
5061 return LowerReverse_VECTOR_SHUFFLEv16i8_v8i16(Op, DAG);
5062
Bill Wendling69a05a72011-03-14 23:02:38 +00005063 if (VT == MVT::v8i8) {
5064 SDValue NewOp = LowerVECTOR_SHUFFLEv8i8(Op, ShuffleMask, DAG);
5065 if (NewOp.getNode())
5066 return NewOp;
5067 }
5068
Bob Wilson22cac0d2009-08-14 05:16:33 +00005069 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00005070}
5071
Eli Friedman5c89cb82011-10-24 23:08:52 +00005072static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
5073 // INSERT_VECTOR_ELT is legal only for immediate indexes.
5074 SDValue Lane = Op.getOperand(2);
5075 if (!isa<ConstantSDNode>(Lane))
5076 return SDValue();
5077
5078 return Op;
5079}
5080
Bob Wilson5bafff32009-06-22 23:27:02 +00005081static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00005082 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00005083 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00005084 if (!isa<ConstantSDNode>(Lane))
5085 return SDValue();
5086
5087 SDValue Vec = Op.getOperand(0);
5088 if (Op.getValueType() == MVT::i32 &&
5089 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
5090 DebugLoc dl = Op.getDebugLoc();
5091 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
5092 }
5093
5094 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00005095}
5096
Bob Wilsona6d65862009-08-03 20:36:38 +00005097static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5098 // The only time a CONCAT_VECTORS operation can have legal types is when
5099 // two 64-bit vectors are concatenated to a 128-bit vector.
5100 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
5101 "unexpected CONCAT_VECTORS");
5102 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005103 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00005104 SDValue Op0 = Op.getOperand(0);
5105 SDValue Op1 = Op.getOperand(1);
5106 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00005107 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005108 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00005109 DAG.getIntPtrConstant(0));
5110 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00005111 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005112 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00005113 DAG.getIntPtrConstant(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005114 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00005115}
5116
Bob Wilson626613d2010-11-23 19:38:38 +00005117/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
5118/// element has been zero/sign-extended, depending on the isSigned parameter,
5119/// from an integer type half its size.
5120static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
5121 bool isSigned) {
5122 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
5123 EVT VT = N->getValueType(0);
5124 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
5125 SDNode *BVN = N->getOperand(0).getNode();
5126 if (BVN->getValueType(0) != MVT::v4i32 ||
5127 BVN->getOpcode() != ISD::BUILD_VECTOR)
5128 return false;
5129 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
5130 unsigned HiElt = 1 - LoElt;
5131 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
5132 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
5133 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
5134 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
5135 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
5136 return false;
5137 if (isSigned) {
5138 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
5139 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
5140 return true;
5141 } else {
5142 if (Hi0->isNullValue() && Hi1->isNullValue())
5143 return true;
5144 }
5145 return false;
5146 }
5147
5148 if (N->getOpcode() != ISD::BUILD_VECTOR)
5149 return false;
5150
5151 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
5152 SDNode *Elt = N->getOperand(i).getNode();
5153 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
5154 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5155 unsigned HalfSize = EltSize / 2;
5156 if (isSigned) {
Bob Wilson9d45de22011-10-18 18:46:49 +00005157 if (!isIntN(HalfSize, C->getSExtValue()))
Bob Wilson626613d2010-11-23 19:38:38 +00005158 return false;
5159 } else {
Bob Wilson9d45de22011-10-18 18:46:49 +00005160 if (!isUIntN(HalfSize, C->getZExtValue()))
Bob Wilson626613d2010-11-23 19:38:38 +00005161 return false;
5162 }
5163 continue;
5164 }
5165 return false;
5166 }
5167
5168 return true;
5169}
5170
5171/// isSignExtended - Check if a node is a vector value that is sign-extended
5172/// or a constant BUILD_VECTOR with sign-extended elements.
5173static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
5174 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
5175 return true;
5176 if (isExtendedBUILD_VECTOR(N, DAG, true))
5177 return true;
5178 return false;
5179}
5180
5181/// isZeroExtended - Check if a node is a vector value that is zero-extended
5182/// or a constant BUILD_VECTOR with zero-extended elements.
5183static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
5184 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
5185 return true;
5186 if (isExtendedBUILD_VECTOR(N, DAG, false))
5187 return true;
5188 return false;
5189}
5190
Sebastian Popcb495302012-11-30 19:08:04 +00005191/// AddRequiredExtensionForVMULL - Add a sign/zero extension to extend the total
5192/// value size to 64 bits. We need a 64-bit D register as an operand to VMULL.
5193/// We insert the required extension here to get the vector to fill a D register.
5194static SDValue AddRequiredExtensionForVMULL(SDValue N, SelectionDAG &DAG,
5195 const EVT &OrigTy,
5196 const EVT &ExtTy,
5197 unsigned ExtOpcode) {
5198 // The vector originally had a size of OrigTy. It was then extended to ExtTy.
5199 // We expect the ExtTy to be 128-bits total. If the OrigTy is less than
5200 // 64-bits we need to insert a new extension so that it will be 64-bits.
5201 assert(ExtTy.is128BitVector() && "Unexpected extension size");
5202 if (OrigTy.getSizeInBits() >= 64)
5203 return N;
5204
5205 // Must extend size to at least 64 bits to be used as an operand for VMULL.
5206 MVT::SimpleValueType OrigSimpleTy = OrigTy.getSimpleVT().SimpleTy;
5207 EVT NewVT;
5208 switch (OrigSimpleTy) {
5209 default: llvm_unreachable("Unexpected Orig Vector Type");
5210 case MVT::v2i8:
5211 case MVT::v2i16:
5212 NewVT = MVT::v2i32;
5213 break;
5214 case MVT::v4i8:
5215 NewVT = MVT::v4i16;
5216 break;
5217 }
5218 return DAG.getNode(ExtOpcode, N->getDebugLoc(), NewVT, N);
5219}
5220
5221/// SkipLoadExtensionForVMULL - return a load of the original vector size that
5222/// does not do any sign/zero extension. If the original vector is less
5223/// than 64 bits, an appropriate extension will be added after the load to
5224/// reach a total size of 64 bits. We have to add the extension separately
5225/// because ARM does not have a sign/zero extending load for vectors.
5226static SDValue SkipLoadExtensionForVMULL(LoadSDNode *LD, SelectionDAG& DAG) {
5227 SDValue NonExtendingLoad =
5228 DAG.getLoad(LD->getMemoryVT(), LD->getDebugLoc(), LD->getChain(),
5229 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
5230 LD->isNonTemporal(), LD->isInvariant(),
5231 LD->getAlignment());
5232 unsigned ExtOp = 0;
5233 switch (LD->getExtensionType()) {
5234 default: llvm_unreachable("Unexpected LoadExtType");
5235 case ISD::EXTLOAD:
5236 case ISD::SEXTLOAD: ExtOp = ISD::SIGN_EXTEND; break;
5237 case ISD::ZEXTLOAD: ExtOp = ISD::ZERO_EXTEND; break;
5238 }
5239 MVT::SimpleValueType MemType = LD->getMemoryVT().getSimpleVT().SimpleTy;
5240 MVT::SimpleValueType ExtType = LD->getValueType(0).getSimpleVT().SimpleTy;
5241 return AddRequiredExtensionForVMULL(NonExtendingLoad, DAG,
5242 MemType, ExtType, ExtOp);
5243}
5244
5245/// SkipExtensionForVMULL - For a node that is a SIGN_EXTEND, ZERO_EXTEND,
5246/// extending load, or BUILD_VECTOR with extended elements, return the
5247/// unextended value. The unextended vector should be 64 bits so that it can
5248/// be used as an operand to a VMULL instruction. If the original vector size
5249/// before extension is less than 64 bits we add a an extension to resize
5250/// the vector to 64 bits.
5251static SDValue SkipExtensionForVMULL(SDNode *N, SelectionDAG &DAG) {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005252 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
Sebastian Popcb495302012-11-30 19:08:04 +00005253 return AddRequiredExtensionForVMULL(N->getOperand(0), DAG,
5254 N->getOperand(0)->getValueType(0),
5255 N->getValueType(0),
5256 N->getOpcode());
5257
Bob Wilson626613d2010-11-23 19:38:38 +00005258 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
Sebastian Popcb495302012-11-30 19:08:04 +00005259 return SkipLoadExtensionForVMULL(LD, DAG);
5260
Bob Wilson626613d2010-11-23 19:38:38 +00005261 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
5262 // have been legalized as a BITCAST from v4i32.
5263 if (N->getOpcode() == ISD::BITCAST) {
5264 SDNode *BVN = N->getOperand(0).getNode();
5265 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
5266 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
5267 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
5268 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), MVT::v2i32,
5269 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
5270 }
5271 // Construct a new BUILD_VECTOR with elements truncated to half the size.
5272 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
5273 EVT VT = N->getValueType(0);
5274 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
5275 unsigned NumElts = VT.getVectorNumElements();
5276 MVT TruncVT = MVT::getIntegerVT(EltSize);
5277 SmallVector<SDValue, 8> Ops;
5278 for (unsigned i = 0; i != NumElts; ++i) {
5279 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
5280 const APInt &CInt = C->getAPIntValue();
Bob Wilsonff73d8f2012-04-30 16:53:34 +00005281 // Element types smaller than 32 bits are not legal, so use i32 elements.
5282 // The values are implicitly truncated so sext vs. zext doesn't matter.
5283 Ops.push_back(DAG.getConstant(CInt.zextOrTrunc(32), MVT::i32));
Bob Wilson626613d2010-11-23 19:38:38 +00005284 }
5285 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
5286 MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005287}
5288
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005289static bool isAddSubSExt(SDNode *N, SelectionDAG &DAG) {
5290 unsigned Opcode = N->getOpcode();
5291 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
5292 SDNode *N0 = N->getOperand(0).getNode();
5293 SDNode *N1 = N->getOperand(1).getNode();
5294 return N0->hasOneUse() && N1->hasOneUse() &&
5295 isSignExtended(N0, DAG) && isSignExtended(N1, DAG);
5296 }
5297 return false;
5298}
5299
5300static bool isAddSubZExt(SDNode *N, SelectionDAG &DAG) {
5301 unsigned Opcode = N->getOpcode();
5302 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
5303 SDNode *N0 = N->getOperand(0).getNode();
5304 SDNode *N1 = N->getOperand(1).getNode();
5305 return N0->hasOneUse() && N1->hasOneUse() &&
5306 isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG);
5307 }
5308 return false;
5309}
5310
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005311static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
5312 // Multiplications are only custom-lowered for 128-bit vectors so that
5313 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
5314 EVT VT = Op.getValueType();
Sebastian Popcb495302012-11-30 19:08:04 +00005315 assert(VT.is128BitVector() && VT.isInteger() &&
5316 "unexpected type for custom-lowering ISD::MUL");
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005317 SDNode *N0 = Op.getOperand(0).getNode();
5318 SDNode *N1 = Op.getOperand(1).getNode();
5319 unsigned NewOpc = 0;
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005320 bool isMLA = false;
5321 bool isN0SExt = isSignExtended(N0, DAG);
5322 bool isN1SExt = isSignExtended(N1, DAG);
5323 if (isN0SExt && isN1SExt)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005324 NewOpc = ARMISD::VMULLs;
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005325 else {
5326 bool isN0ZExt = isZeroExtended(N0, DAG);
5327 bool isN1ZExt = isZeroExtended(N1, DAG);
5328 if (isN0ZExt && isN1ZExt)
5329 NewOpc = ARMISD::VMULLu;
5330 else if (isN1SExt || isN1ZExt) {
5331 // Look for (s/zext A + s/zext B) * (s/zext C). We want to turn these
5332 // into (s/zext A * s/zext C) + (s/zext B * s/zext C)
5333 if (isN1SExt && isAddSubSExt(N0, DAG)) {
5334 NewOpc = ARMISD::VMULLs;
5335 isMLA = true;
5336 } else if (isN1ZExt && isAddSubZExt(N0, DAG)) {
5337 NewOpc = ARMISD::VMULLu;
5338 isMLA = true;
5339 } else if (isN0ZExt && isAddSubZExt(N1, DAG)) {
5340 std::swap(N0, N1);
5341 NewOpc = ARMISD::VMULLu;
5342 isMLA = true;
5343 }
5344 }
5345
5346 if (!NewOpc) {
5347 if (VT == MVT::v2i64)
5348 // Fall through to expand this. It is not legal.
5349 return SDValue();
5350 else
5351 // Other vector multiplications are legal.
5352 return Op;
5353 }
5354 }
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005355
5356 // Legalize to a VMULL instruction.
5357 DebugLoc DL = Op.getDebugLoc();
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005358 SDValue Op0;
Sebastian Popcb495302012-11-30 19:08:04 +00005359 SDValue Op1 = SkipExtensionForVMULL(N1, DAG);
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005360 if (!isMLA) {
Sebastian Popcb495302012-11-30 19:08:04 +00005361 Op0 = SkipExtensionForVMULL(N0, DAG);
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005362 assert(Op0.getValueType().is64BitVector() &&
5363 Op1.getValueType().is64BitVector() &&
5364 "unexpected types for extended operands to VMULL");
5365 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
5366 }
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005367
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005368 // Optimizing (zext A + zext B) * C, to (VMULL A, C) + (VMULL B, C) during
5369 // isel lowering to take advantage of no-stall back to back vmul + vmla.
5370 // vmull q0, d4, d6
5371 // vmlal q0, d5, d6
5372 // is faster than
5373 // vaddl q0, d4, d5
5374 // vmovl q1, d6
5375 // vmul q0, q0, q1
Sebastian Popcb495302012-11-30 19:08:04 +00005376 SDValue N00 = SkipExtensionForVMULL(N0->getOperand(0).getNode(), DAG);
5377 SDValue N01 = SkipExtensionForVMULL(N0->getOperand(1).getNode(), DAG);
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005378 EVT Op1VT = Op1.getValueType();
5379 return DAG.getNode(N0->getOpcode(), DL, VT,
5380 DAG.getNode(NewOpc, DL, VT,
5381 DAG.getNode(ISD::BITCAST, DL, Op1VT, N00), Op1),
5382 DAG.getNode(NewOpc, DL, VT,
5383 DAG.getNode(ISD::BITCAST, DL, Op1VT, N01), Op1));
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005384}
5385
Owen Anderson76706012011-04-05 21:48:57 +00005386static SDValue
Nate Begeman7973f352011-02-11 20:53:29 +00005387LowerSDIV_v4i8(SDValue X, SDValue Y, DebugLoc dl, SelectionDAG &DAG) {
5388 // Convert to float
5389 // float4 xf = vcvt_f32_s32(vmovl_s16(a.lo));
5390 // float4 yf = vcvt_f32_s32(vmovl_s16(b.lo));
5391 X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, X);
5392 Y = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, Y);
5393 X = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, X);
5394 Y = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, Y);
5395 // Get reciprocal estimate.
5396 // float4 recip = vrecpeq_f32(yf);
Owen Anderson76706012011-04-05 21:48:57 +00005397 Y = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00005398 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), Y);
5399 // Because char has a smaller range than uchar, we can actually get away
5400 // without any newton steps. This requires that we use a weird bias
5401 // of 0xb000, however (again, this has been exhaustively tested).
5402 // float4 result = as_float4(as_int4(xf*recip) + 0xb000);
5403 X = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, X, Y);
5404 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, X);
5405 Y = DAG.getConstant(0xb000, MVT::i32);
5406 Y = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Y, Y, Y, Y);
5407 X = DAG.getNode(ISD::ADD, dl, MVT::v4i32, X, Y);
5408 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, X);
5409 // Convert back to short.
5410 X = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, X);
5411 X = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, X);
5412 return X;
5413}
5414
Owen Anderson76706012011-04-05 21:48:57 +00005415static SDValue
Nate Begeman7973f352011-02-11 20:53:29 +00005416LowerSDIV_v4i16(SDValue N0, SDValue N1, DebugLoc dl, SelectionDAG &DAG) {
5417 SDValue N2;
5418 // Convert to float.
5419 // float4 yf = vcvt_f32_s32(vmovl_s16(y));
5420 // float4 xf = vcvt_f32_s32(vmovl_s16(x));
5421 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N0);
5422 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N1);
5423 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
5424 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Owen Anderson76706012011-04-05 21:48:57 +00005425
Nate Begeman7973f352011-02-11 20:53:29 +00005426 // Use reciprocal estimate and one refinement step.
5427 // float4 recip = vrecpeq_f32(yf);
5428 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson76706012011-04-05 21:48:57 +00005429 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00005430 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
Owen Anderson76706012011-04-05 21:48:57 +00005431 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00005432 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
5433 N1, N2);
5434 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
5435 // Because short has a smaller range than ushort, we can actually get away
5436 // with only a single newton step. This requires that we use a weird bias
5437 // of 89, however (again, this has been exhaustively tested).
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005438 // float4 result = as_float4(as_int4(xf*recip) + 0x89);
Nate Begeman7973f352011-02-11 20:53:29 +00005439 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
5440 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005441 N1 = DAG.getConstant(0x89, MVT::i32);
Nate Begeman7973f352011-02-11 20:53:29 +00005442 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
5443 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
5444 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
5445 // Convert back to integer and return.
5446 // return vmovn_s32(vcvt_s32_f32(result));
5447 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
5448 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
5449 return N0;
5450}
5451
5452static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
5453 EVT VT = Op.getValueType();
5454 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
5455 "unexpected type for custom-lowering ISD::SDIV");
5456
5457 DebugLoc dl = Op.getDebugLoc();
5458 SDValue N0 = Op.getOperand(0);
5459 SDValue N1 = Op.getOperand(1);
5460 SDValue N2, N3;
Owen Anderson76706012011-04-05 21:48:57 +00005461
Nate Begeman7973f352011-02-11 20:53:29 +00005462 if (VT == MVT::v8i8) {
5463 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N0);
5464 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson76706012011-04-05 21:48:57 +00005465
Nate Begeman7973f352011-02-11 20:53:29 +00005466 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5467 DAG.getIntPtrConstant(4));
5468 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson76706012011-04-05 21:48:57 +00005469 DAG.getIntPtrConstant(4));
Nate Begeman7973f352011-02-11 20:53:29 +00005470 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5471 DAG.getIntPtrConstant(0));
5472 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
5473 DAG.getIntPtrConstant(0));
5474
5475 N0 = LowerSDIV_v4i8(N0, N1, dl, DAG); // v4i16
5476 N2 = LowerSDIV_v4i8(N2, N3, dl, DAG); // v4i16
5477
5478 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
5479 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson76706012011-04-05 21:48:57 +00005480
Nate Begeman7973f352011-02-11 20:53:29 +00005481 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v8i8, N0);
5482 return N0;
5483 }
5484 return LowerSDIV_v4i16(N0, N1, dl, DAG);
5485}
5486
5487static SDValue LowerUDIV(SDValue Op, SelectionDAG &DAG) {
5488 EVT VT = Op.getValueType();
5489 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
5490 "unexpected type for custom-lowering ISD::UDIV");
5491
5492 DebugLoc dl = Op.getDebugLoc();
5493 SDValue N0 = Op.getOperand(0);
5494 SDValue N1 = Op.getOperand(1);
5495 SDValue N2, N3;
Owen Anderson76706012011-04-05 21:48:57 +00005496
Nate Begeman7973f352011-02-11 20:53:29 +00005497 if (VT == MVT::v8i8) {
5498 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N0);
5499 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson76706012011-04-05 21:48:57 +00005500
Nate Begeman7973f352011-02-11 20:53:29 +00005501 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5502 DAG.getIntPtrConstant(4));
5503 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson76706012011-04-05 21:48:57 +00005504 DAG.getIntPtrConstant(4));
Nate Begeman7973f352011-02-11 20:53:29 +00005505 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5506 DAG.getIntPtrConstant(0));
5507 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
5508 DAG.getIntPtrConstant(0));
Owen Anderson76706012011-04-05 21:48:57 +00005509
Nate Begeman7973f352011-02-11 20:53:29 +00005510 N0 = LowerSDIV_v4i16(N0, N1, dl, DAG); // v4i16
5511 N2 = LowerSDIV_v4i16(N2, N3, dl, DAG); // v4i16
Owen Anderson76706012011-04-05 21:48:57 +00005512
Nate Begeman7973f352011-02-11 20:53:29 +00005513 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
5514 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson76706012011-04-05 21:48:57 +00005515
5516 N0 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v8i8,
Nate Begeman7973f352011-02-11 20:53:29 +00005517 DAG.getConstant(Intrinsic::arm_neon_vqmovnsu, MVT::i32),
5518 N0);
5519 return N0;
5520 }
Owen Anderson76706012011-04-05 21:48:57 +00005521
Nate Begeman7973f352011-02-11 20:53:29 +00005522 // v4i16 sdiv ... Convert to float.
5523 // float4 yf = vcvt_f32_s32(vmovl_u16(y));
5524 // float4 xf = vcvt_f32_s32(vmovl_u16(x));
5525 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N0);
5526 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N1);
5527 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005528 SDValue BN1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Nate Begeman7973f352011-02-11 20:53:29 +00005529
5530 // Use reciprocal estimate and two refinement steps.
5531 // float4 recip = vrecpeq_f32(yf);
5532 // recip *= vrecpsq_f32(yf, recip);
5533 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson76706012011-04-05 21:48:57 +00005534 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005535 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), BN1);
Owen Anderson76706012011-04-05 21:48:57 +00005536 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00005537 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005538 BN1, N2);
Nate Begeman7973f352011-02-11 20:53:29 +00005539 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
Owen Anderson76706012011-04-05 21:48:57 +00005540 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00005541 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005542 BN1, N2);
Nate Begeman7973f352011-02-11 20:53:29 +00005543 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
5544 // Simply multiplying by the reciprocal estimate can leave us a few ulps
5545 // too low, so we add 2 ulps (exhaustive testing shows that this is enough,
5546 // and that it will never cause us to return an answer too large).
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005547 // float4 result = as_float4(as_int4(xf*recip) + 2);
Nate Begeman7973f352011-02-11 20:53:29 +00005548 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
5549 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
5550 N1 = DAG.getConstant(2, MVT::i32);
5551 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
5552 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
5553 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
5554 // Convert back to integer and return.
5555 // return vmovn_u32(vcvt_s32_f32(result));
5556 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
5557 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
5558 return N0;
5559}
5560
Evan Cheng342e3162011-08-30 01:34:54 +00005561static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
5562 EVT VT = Op.getNode()->getValueType(0);
5563 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
5564
5565 unsigned Opc;
5566 bool ExtraOp = false;
5567 switch (Op.getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00005568 default: llvm_unreachable("Invalid code");
Evan Cheng342e3162011-08-30 01:34:54 +00005569 case ISD::ADDC: Opc = ARMISD::ADDC; break;
5570 case ISD::ADDE: Opc = ARMISD::ADDE; ExtraOp = true; break;
5571 case ISD::SUBC: Opc = ARMISD::SUBC; break;
5572 case ISD::SUBE: Opc = ARMISD::SUBE; ExtraOp = true; break;
5573 }
5574
5575 if (!ExtraOp)
5576 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
5577 Op.getOperand(1));
5578 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
5579 Op.getOperand(1), Op.getOperand(2));
5580}
5581
Eli Friedman74bf18c2011-09-15 22:26:18 +00005582static SDValue LowerAtomicLoadStore(SDValue Op, SelectionDAG &DAG) {
Eli Friedman7cc15662011-09-15 22:18:49 +00005583 // Monotonic load/store is legal for all targets
5584 if (cast<AtomicSDNode>(Op)->getOrdering() <= Monotonic)
5585 return Op;
5586
5587 // Aquire/Release load/store is not legal for targets without a
5588 // dmb or equivalent available.
5589 return SDValue();
5590}
5591
5592
Eli Friedman2bdffe42011-08-31 00:31:29 +00005593static void
Eli Friedman4d3f3292011-08-31 17:52:22 +00005594ReplaceATOMIC_OP_64(SDNode *Node, SmallVectorImpl<SDValue>& Results,
5595 SelectionDAG &DAG, unsigned NewOp) {
Eli Friedman2bdffe42011-08-31 00:31:29 +00005596 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +00005597 assert (Node->getValueType(0) == MVT::i64 &&
5598 "Only know how to expand i64 atomics");
Eli Friedman2bdffe42011-08-31 00:31:29 +00005599
Eli Friedman4d3f3292011-08-31 17:52:22 +00005600 SmallVector<SDValue, 6> Ops;
5601 Ops.push_back(Node->getOperand(0)); // Chain
5602 Ops.push_back(Node->getOperand(1)); // Ptr
5603 // Low part of Val1
5604 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
5605 Node->getOperand(2), DAG.getIntPtrConstant(0)));
5606 // High part of Val1
5607 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
5608 Node->getOperand(2), DAG.getIntPtrConstant(1)));
Andrew Trick3af7a672011-09-20 03:06:13 +00005609 if (NewOp == ARMISD::ATOMCMPXCHG64_DAG) {
Eli Friedman4d3f3292011-08-31 17:52:22 +00005610 // High part of Val1
5611 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
5612 Node->getOperand(3), DAG.getIntPtrConstant(0)));
5613 // High part of Val2
5614 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
5615 Node->getOperand(3), DAG.getIntPtrConstant(1)));
5616 }
Eli Friedman2bdffe42011-08-31 00:31:29 +00005617 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
5618 SDValue Result =
Eli Friedman4d3f3292011-08-31 17:52:22 +00005619 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops.data(), Ops.size(), MVT::i64,
Eli Friedman2bdffe42011-08-31 00:31:29 +00005620 cast<MemSDNode>(Node)->getMemOperand());
Eli Friedman4d3f3292011-08-31 17:52:22 +00005621 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1) };
Eli Friedman2bdffe42011-08-31 00:31:29 +00005622 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
5623 Results.push_back(Result.getValue(2));
5624}
5625
Dan Gohmand858e902010-04-17 15:26:15 +00005626SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005627 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005628 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00005629 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00005630 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00005631 case ISD::GlobalAddress:
5632 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
5633 LowerGlobalAddressELF(Op, DAG);
Bill Wendling69a05a72011-03-14 23:02:38 +00005634 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00005635 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00005636 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
5637 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00005638 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00005639 case ISD::VASTART: return LowerVASTART(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +00005640 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00005641 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00005642 case ISD::SINT_TO_FP:
5643 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
5644 case ISD::FP_TO_SINT:
5645 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00005646 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00005647 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00005648 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00005649 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00005650 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00005651 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00005652 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
5653 Subtarget);
Evan Cheng21a61792011-03-14 18:02:30 +00005654 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00005655 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00005656 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00005657 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00005658 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00005659 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00005660 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00005661 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Evan Chengc8e70452012-12-04 22:41:50 +00005662 case ISD::CTPOP: return LowerCTPOP(Op.getNode(), DAG, Subtarget);
Duncan Sands28b77e92011-09-06 19:07:46 +00005663 case ISD::SETCC: return LowerVSETCC(Op, DAG);
Lang Hames45b5f882012-03-15 18:49:02 +00005664 case ISD::ConstantFP: return LowerConstantFP(Op, DAG, Subtarget);
Dale Johannesenf630c712010-07-29 20:10:08 +00005665 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00005666 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Eli Friedman5c89cb82011-10-24 23:08:52 +00005667 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00005668 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00005669 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00005670 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005671 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begeman7973f352011-02-11 20:53:29 +00005672 case ISD::SDIV: return LowerSDIV(Op, DAG);
5673 case ISD::UDIV: return LowerUDIV(Op, DAG);
Evan Cheng342e3162011-08-30 01:34:54 +00005674 case ISD::ADDC:
5675 case ISD::ADDE:
5676 case ISD::SUBC:
5677 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Eli Friedman7cc15662011-09-15 22:18:49 +00005678 case ISD::ATOMIC_LOAD:
Eli Friedman74bf18c2011-09-15 22:26:18 +00005679 case ISD::ATOMIC_STORE: return LowerAtomicLoadStore(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00005680 }
Evan Chenga8e29892007-01-19 07:51:42 +00005681}
5682
Duncan Sands1607f052008-12-01 11:39:25 +00005683/// ReplaceNodeResults - Replace the results of node with an illegal result
5684/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00005685void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
5686 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005687 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00005688 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00005689 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00005690 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00005691 llvm_unreachable("Don't know how to custom expand this!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005692 case ISD::BITCAST:
5693 Res = ExpandBITCAST(N, DAG);
Bob Wilson164cd8b2010-04-14 20:45:23 +00005694 break;
Renato Golin5ad5f592013-03-19 08:15:38 +00005695 case ISD::SIGN_EXTEND:
5696 case ISD::ZERO_EXTEND:
5697 Res = ExpandVectorExtension(N, DAG);
5698 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00005699 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00005700 case ISD::SRA:
Bob Wilsond5448bb2010-11-18 21:16:28 +00005701 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilson164cd8b2010-04-14 20:45:23 +00005702 break;
Eli Friedman2bdffe42011-08-31 00:31:29 +00005703 case ISD::ATOMIC_LOAD_ADD:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005704 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMADD64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005705 return;
5706 case ISD::ATOMIC_LOAD_AND:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005707 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMAND64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005708 return;
5709 case ISD::ATOMIC_LOAD_NAND:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005710 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMNAND64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005711 return;
5712 case ISD::ATOMIC_LOAD_OR:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005713 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMOR64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005714 return;
5715 case ISD::ATOMIC_LOAD_SUB:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005716 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMSUB64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005717 return;
5718 case ISD::ATOMIC_LOAD_XOR:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005719 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMXOR64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005720 return;
5721 case ISD::ATOMIC_SWAP:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005722 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMSWAP64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005723 return;
Eli Friedman4d3f3292011-08-31 17:52:22 +00005724 case ISD::ATOMIC_CMP_SWAP:
5725 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMCMPXCHG64_DAG);
5726 return;
Silviu Baranga35b3df62012-11-29 14:41:25 +00005727 case ISD::ATOMIC_LOAD_MIN:
5728 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMMIN64_DAG);
5729 return;
5730 case ISD::ATOMIC_LOAD_UMIN:
5731 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMUMIN64_DAG);
5732 return;
5733 case ISD::ATOMIC_LOAD_MAX:
5734 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMMAX64_DAG);
5735 return;
5736 case ISD::ATOMIC_LOAD_UMAX:
5737 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMUMAX64_DAG);
5738 return;
Duncan Sands1607f052008-12-01 11:39:25 +00005739 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00005740 if (Res.getNode())
5741 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00005742}
Chris Lattner27a6c732007-11-24 07:07:01 +00005743
Evan Chenga8e29892007-01-19 07:51:42 +00005744//===----------------------------------------------------------------------===//
5745// ARM Scheduler Hooks
5746//===----------------------------------------------------------------------===//
5747
5748MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00005749ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
5750 MachineBasicBlock *BB,
5751 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00005752 unsigned dest = MI->getOperand(0).getReg();
5753 unsigned ptr = MI->getOperand(1).getReg();
5754 unsigned oldval = MI->getOperand(2).getReg();
5755 unsigned newval = MI->getOperand(3).getReg();
Jim Grosbach5278eb82009-12-11 01:42:04 +00005756 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5757 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005758 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00005759
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005760 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
Craig Topper420761a2012-04-20 07:30:17 +00005761 unsigned scratch = MRI.createVirtualRegister(isThumb2 ?
5762 (const TargetRegisterClass*)&ARM::rGPRRegClass :
5763 (const TargetRegisterClass*)&ARM::GPRRegClass);
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005764
5765 if (isThumb2) {
Craig Topper420761a2012-04-20 07:30:17 +00005766 MRI.constrainRegClass(dest, &ARM::rGPRRegClass);
5767 MRI.constrainRegClass(oldval, &ARM::rGPRRegClass);
5768 MRI.constrainRegClass(newval, &ARM::rGPRRegClass);
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005769 }
5770
Jim Grosbach5278eb82009-12-11 01:42:04 +00005771 unsigned ldrOpc, strOpc;
5772 switch (Size) {
5773 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005774 case 1:
5775 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Evan Chengaa261022011-02-07 18:50:47 +00005776 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005777 break;
5778 case 2:
5779 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5780 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
5781 break;
5782 case 4:
5783 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5784 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5785 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00005786 }
5787
5788 MachineFunction *MF = BB->getParent();
5789 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5790 MachineFunction::iterator It = BB;
5791 ++It; // insert the new blocks after the current block
5792
5793 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
5794 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
5795 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5796 MF->insert(It, loop1MBB);
5797 MF->insert(It, loop2MBB);
5798 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005799
5800 // Transfer the remainder of BB and its successor edges to exitMBB.
5801 exitMBB->splice(exitMBB->begin(), BB,
5802 llvm::next(MachineBasicBlock::iterator(MI)),
5803 BB->end());
5804 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005805
5806 // thisMBB:
5807 // ...
5808 // fallthrough --> loop1MBB
5809 BB->addSuccessor(loop1MBB);
5810
5811 // loop1MBB:
5812 // ldrex dest, [ptr]
5813 // cmp dest, oldval
5814 // bne exitMBB
5815 BB = loop1MBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005816 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
5817 if (ldrOpc == ARM::t2LDREX)
5818 MIB.addImm(0);
5819 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005820 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00005821 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005822 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5823 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005824 BB->addSuccessor(loop2MBB);
5825 BB->addSuccessor(exitMBB);
5826
5827 // loop2MBB:
5828 // strex scratch, newval, [ptr]
5829 // cmp scratch, #0
5830 // bne loop1MBB
5831 BB = loop2MBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005832 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval).addReg(ptr);
5833 if (strOpc == ARM::t2STREX)
5834 MIB.addImm(0);
5835 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005836 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00005837 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005838 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5839 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005840 BB->addSuccessor(loop1MBB);
5841 BB->addSuccessor(exitMBB);
5842
5843 // exitMBB:
5844 // ...
5845 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00005846
Dan Gohman14152b42010-07-06 20:24:04 +00005847 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00005848
Jim Grosbach5278eb82009-12-11 01:42:04 +00005849 return BB;
5850}
5851
5852MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00005853ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
5854 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00005855 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
5856 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5857
5858 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00005859 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00005860 MachineFunction::iterator It = BB;
5861 ++It;
5862
5863 unsigned dest = MI->getOperand(0).getReg();
5864 unsigned ptr = MI->getOperand(1).getReg();
5865 unsigned incr = MI->getOperand(2).getReg();
5866 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005867 bool isThumb2 = Subtarget->isThumb2();
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005868
5869 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5870 if (isThumb2) {
Craig Topper420761a2012-04-20 07:30:17 +00005871 MRI.constrainRegClass(dest, &ARM::rGPRRegClass);
5872 MRI.constrainRegClass(ptr, &ARM::rGPRRegClass);
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005873 }
5874
Jim Grosbachc3c23542009-12-14 04:22:04 +00005875 unsigned ldrOpc, strOpc;
5876 switch (Size) {
5877 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005878 case 1:
5879 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00005880 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005881 break;
5882 case 2:
5883 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5884 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
5885 break;
5886 case 4:
5887 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5888 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5889 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00005890 }
5891
Jim Grosbach867bbbf2010-01-15 00:22:18 +00005892 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5893 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5894 MF->insert(It, loopMBB);
5895 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005896
5897 // Transfer the remainder of BB and its successor edges to exitMBB.
5898 exitMBB->splice(exitMBB->begin(), BB,
5899 llvm::next(MachineBasicBlock::iterator(MI)),
5900 BB->end());
5901 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005902
Craig Topper420761a2012-04-20 07:30:17 +00005903 const TargetRegisterClass *TRC = isThumb2 ?
Jakob Stoklund Olesen05e80f22012-08-31 02:08:34 +00005904 (const TargetRegisterClass*)&ARM::rGPRRegClass :
Craig Topper420761a2012-04-20 07:30:17 +00005905 (const TargetRegisterClass*)&ARM::GPRRegClass;
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005906 unsigned scratch = MRI.createVirtualRegister(TRC);
5907 unsigned scratch2 = (!BinOpcode) ? incr : MRI.createVirtualRegister(TRC);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005908
5909 // thisMBB:
5910 // ...
5911 // fallthrough --> loopMBB
5912 BB->addSuccessor(loopMBB);
5913
5914 // loopMBB:
5915 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005916 // <binop> scratch2, dest, incr
5917 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00005918 // cmp scratch, #0
5919 // bne- loopMBB
5920 // fallthrough --> exitMBB
5921 BB = loopMBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005922 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
5923 if (ldrOpc == ARM::t2LDREX)
5924 MIB.addImm(0);
5925 AddDefaultPred(MIB);
Jim Grosbachc67b5562009-12-15 00:12:35 +00005926 if (BinOpcode) {
5927 // operand order needs to go the other way for NAND
5928 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
5929 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
5930 addReg(incr).addReg(dest)).addReg(0);
5931 else
5932 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
5933 addReg(dest).addReg(incr)).addReg(0);
5934 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00005935
Jim Grosbachb6aed502011-09-09 18:37:27 +00005936 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2).addReg(ptr);
5937 if (strOpc == ARM::t2STREX)
5938 MIB.addImm(0);
5939 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005940 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00005941 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005942 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5943 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005944
5945 BB->addSuccessor(loopMBB);
5946 BB->addSuccessor(exitMBB);
5947
5948 // exitMBB:
5949 // ...
5950 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00005951
Dan Gohman14152b42010-07-06 20:24:04 +00005952 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00005953
Jim Grosbachc3c23542009-12-14 04:22:04 +00005954 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00005955}
5956
Jim Grosbachf7da8822011-04-26 19:44:18 +00005957MachineBasicBlock *
5958ARMTargetLowering::EmitAtomicBinaryMinMax(MachineInstr *MI,
5959 MachineBasicBlock *BB,
5960 unsigned Size,
5961 bool signExtend,
5962 ARMCC::CondCodes Cond) const {
5963 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5964
5965 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5966 MachineFunction *MF = BB->getParent();
5967 MachineFunction::iterator It = BB;
5968 ++It;
5969
5970 unsigned dest = MI->getOperand(0).getReg();
5971 unsigned ptr = MI->getOperand(1).getReg();
5972 unsigned incr = MI->getOperand(2).getReg();
5973 unsigned oldval = dest;
5974 DebugLoc dl = MI->getDebugLoc();
Jim Grosbachf7da8822011-04-26 19:44:18 +00005975 bool isThumb2 = Subtarget->isThumb2();
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005976
5977 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5978 if (isThumb2) {
Craig Topper420761a2012-04-20 07:30:17 +00005979 MRI.constrainRegClass(dest, &ARM::rGPRRegClass);
5980 MRI.constrainRegClass(ptr, &ARM::rGPRRegClass);
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005981 }
5982
Jim Grosbachf7da8822011-04-26 19:44:18 +00005983 unsigned ldrOpc, strOpc, extendOpc;
5984 switch (Size) {
5985 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
5986 case 1:
5987 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
5988 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00005989 extendOpc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Jim Grosbachf7da8822011-04-26 19:44:18 +00005990 break;
5991 case 2:
5992 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5993 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00005994 extendOpc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Jim Grosbachf7da8822011-04-26 19:44:18 +00005995 break;
5996 case 4:
5997 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5998 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5999 extendOpc = 0;
6000 break;
6001 }
6002
6003 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
6004 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
6005 MF->insert(It, loopMBB);
6006 MF->insert(It, exitMBB);
6007
6008 // Transfer the remainder of BB and its successor edges to exitMBB.
6009 exitMBB->splice(exitMBB->begin(), BB,
6010 llvm::next(MachineBasicBlock::iterator(MI)),
6011 BB->end());
6012 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6013
Craig Topper420761a2012-04-20 07:30:17 +00006014 const TargetRegisterClass *TRC = isThumb2 ?
Jakob Stoklund Olesen05e80f22012-08-31 02:08:34 +00006015 (const TargetRegisterClass*)&ARM::rGPRRegClass :
Craig Topper420761a2012-04-20 07:30:17 +00006016 (const TargetRegisterClass*)&ARM::GPRRegClass;
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00006017 unsigned scratch = MRI.createVirtualRegister(TRC);
6018 unsigned scratch2 = MRI.createVirtualRegister(TRC);
Jim Grosbachf7da8822011-04-26 19:44:18 +00006019
6020 // thisMBB:
6021 // ...
6022 // fallthrough --> loopMBB
6023 BB->addSuccessor(loopMBB);
6024
6025 // loopMBB:
6026 // ldrex dest, ptr
6027 // (sign extend dest, if required)
6028 // cmp dest, incr
James Molloyd6d10ae2012-09-26 09:48:32 +00006029 // cmov.cond scratch2, incr, dest
Jim Grosbachf7da8822011-04-26 19:44:18 +00006030 // strex scratch, scratch2, ptr
6031 // cmp scratch, #0
6032 // bne- loopMBB
6033 // fallthrough --> exitMBB
6034 BB = loopMBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00006035 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
6036 if (ldrOpc == ARM::t2LDREX)
6037 MIB.addImm(0);
6038 AddDefaultPred(MIB);
Jim Grosbachf7da8822011-04-26 19:44:18 +00006039
6040 // Sign extend the value, if necessary.
6041 if (signExtend && extendOpc) {
Craig Topper420761a2012-04-20 07:30:17 +00006042 oldval = MRI.createVirtualRegister(&ARM::GPRRegClass);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00006043 AddDefaultPred(BuildMI(BB, dl, TII->get(extendOpc), oldval)
6044 .addReg(dest)
6045 .addImm(0));
Jim Grosbachf7da8822011-04-26 19:44:18 +00006046 }
6047
6048 // Build compare and cmov instructions.
6049 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
6050 .addReg(oldval).addReg(incr));
6051 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr), scratch2)
James Molloyd6d10ae2012-09-26 09:48:32 +00006052 .addReg(incr).addReg(oldval).addImm(Cond).addReg(ARM::CPSR);
Jim Grosbachf7da8822011-04-26 19:44:18 +00006053
Jim Grosbachb6aed502011-09-09 18:37:27 +00006054 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2).addReg(ptr);
6055 if (strOpc == ARM::t2STREX)
6056 MIB.addImm(0);
6057 AddDefaultPred(MIB);
Jim Grosbachf7da8822011-04-26 19:44:18 +00006058 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
6059 .addReg(scratch).addImm(0));
6060 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6061 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
6062
6063 BB->addSuccessor(loopMBB);
6064 BB->addSuccessor(exitMBB);
6065
6066 // exitMBB:
6067 // ...
6068 BB = exitMBB;
6069
6070 MI->eraseFromParent(); // The instruction is gone now.
6071
6072 return BB;
6073}
6074
Eli Friedman2bdffe42011-08-31 00:31:29 +00006075MachineBasicBlock *
6076ARMTargetLowering::EmitAtomicBinary64(MachineInstr *MI, MachineBasicBlock *BB,
6077 unsigned Op1, unsigned Op2,
Silviu Baranga35b3df62012-11-29 14:41:25 +00006078 bool NeedsCarry, bool IsCmpxchg,
6079 bool IsMinMax, ARMCC::CondCodes CC) const {
Eli Friedman2bdffe42011-08-31 00:31:29 +00006080 // This also handles ATOMIC_SWAP, indicated by Op1==0.
6081 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6082
6083 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6084 MachineFunction *MF = BB->getParent();
6085 MachineFunction::iterator It = BB;
6086 ++It;
6087
6088 unsigned destlo = MI->getOperand(0).getReg();
6089 unsigned desthi = MI->getOperand(1).getReg();
6090 unsigned ptr = MI->getOperand(2).getReg();
6091 unsigned vallo = MI->getOperand(3).getReg();
6092 unsigned valhi = MI->getOperand(4).getReg();
6093 DebugLoc dl = MI->getDebugLoc();
6094 bool isThumb2 = Subtarget->isThumb2();
6095
6096 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
6097 if (isThumb2) {
Craig Topper420761a2012-04-20 07:30:17 +00006098 MRI.constrainRegClass(destlo, &ARM::rGPRRegClass);
6099 MRI.constrainRegClass(desthi, &ARM::rGPRRegClass);
6100 MRI.constrainRegClass(ptr, &ARM::rGPRRegClass);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006101 }
6102
Eli Friedman2bdffe42011-08-31 00:31:29 +00006103 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Eli Friedman7df496d2011-09-01 22:27:41 +00006104 MachineBasicBlock *contBB = 0, *cont2BB = 0;
Silviu Baranga35b3df62012-11-29 14:41:25 +00006105 if (IsCmpxchg || IsMinMax)
Eli Friedman4d3f3292011-08-31 17:52:22 +00006106 contBB = MF->CreateMachineBasicBlock(LLVM_BB);
Silviu Baranga35b3df62012-11-29 14:41:25 +00006107 if (IsCmpxchg)
Eli Friedman4d3f3292011-08-31 17:52:22 +00006108 cont2BB = MF->CreateMachineBasicBlock(LLVM_BB);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006109 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Silviu Baranga35b3df62012-11-29 14:41:25 +00006110
Eli Friedman2bdffe42011-08-31 00:31:29 +00006111 MF->insert(It, loopMBB);
Silviu Baranga35b3df62012-11-29 14:41:25 +00006112 if (IsCmpxchg || IsMinMax) MF->insert(It, contBB);
6113 if (IsCmpxchg) MF->insert(It, cont2BB);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006114 MF->insert(It, exitMBB);
6115
6116 // Transfer the remainder of BB and its successor edges to exitMBB.
6117 exitMBB->splice(exitMBB->begin(), BB,
6118 llvm::next(MachineBasicBlock::iterator(MI)),
6119 BB->end());
6120 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6121
Craig Topper420761a2012-04-20 07:30:17 +00006122 const TargetRegisterClass *TRC = isThumb2 ?
6123 (const TargetRegisterClass*)&ARM::tGPRRegClass :
6124 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eli Friedman2bdffe42011-08-31 00:31:29 +00006125 unsigned storesuccess = MRI.createVirtualRegister(TRC);
6126
6127 // thisMBB:
6128 // ...
6129 // fallthrough --> loopMBB
6130 BB->addSuccessor(loopMBB);
6131
6132 // loopMBB:
6133 // ldrexd r2, r3, ptr
6134 // <binopa> r0, r2, incr
6135 // <binopb> r1, r3, incr
6136 // strexd storesuccess, r0, r1, ptr
6137 // cmp storesuccess, #0
6138 // bne- loopMBB
6139 // fallthrough --> exitMBB
Eli Friedman2bdffe42011-08-31 00:31:29 +00006140 BB = loopMBB;
Tim Northover0adfded2013-01-29 09:06:13 +00006141
Eli Friedman2bdffe42011-08-31 00:31:29 +00006142 // Load
Tim Northover0adfded2013-01-29 09:06:13 +00006143 if (isThumb2) {
6144 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2LDREXD))
6145 .addReg(destlo, RegState::Define)
6146 .addReg(desthi, RegState::Define)
6147 .addReg(ptr));
6148 } else {
6149 unsigned GPRPair0 = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6150 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::LDREXD))
6151 .addReg(GPRPair0, RegState::Define).addReg(ptr));
6152 // Copy r2/r3 into dest. (This copy will normally be coalesced.)
6153 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), destlo)
6154 .addReg(GPRPair0, 0, ARM::gsub_0);
6155 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), desthi)
6156 .addReg(GPRPair0, 0, ARM::gsub_1);
Silviu Baranga35b3df62012-11-29 14:41:25 +00006157 }
Weiming Zhaoe56764b2012-11-16 21:55:34 +00006158
Tim Northover0adfded2013-01-29 09:06:13 +00006159 unsigned StoreLo, StoreHi;
Eli Friedman4d3f3292011-08-31 17:52:22 +00006160 if (IsCmpxchg) {
6161 // Add early exit
6162 for (unsigned i = 0; i < 2; i++) {
6163 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr :
6164 ARM::CMPrr))
6165 .addReg(i == 0 ? destlo : desthi)
6166 .addReg(i == 0 ? vallo : valhi));
6167 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6168 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
6169 BB->addSuccessor(exitMBB);
6170 BB->addSuccessor(i == 0 ? contBB : cont2BB);
6171 BB = (i == 0 ? contBB : cont2BB);
6172 }
6173
6174 // Copy to physregs for strexd
Tim Northover0adfded2013-01-29 09:06:13 +00006175 StoreLo = MI->getOperand(5).getReg();
6176 StoreHi = MI->getOperand(6).getReg();
Eli Friedman4d3f3292011-08-31 17:52:22 +00006177 } else if (Op1) {
Eli Friedman2bdffe42011-08-31 00:31:29 +00006178 // Perform binary operation
Weiming Zhaoe56764b2012-11-16 21:55:34 +00006179 unsigned tmpRegLo = MRI.createVirtualRegister(TRC);
6180 AddDefaultPred(BuildMI(BB, dl, TII->get(Op1), tmpRegLo)
Eli Friedman2bdffe42011-08-31 00:31:29 +00006181 .addReg(destlo).addReg(vallo))
6182 .addReg(NeedsCarry ? ARM::CPSR : 0, getDefRegState(NeedsCarry));
Weiming Zhaoe56764b2012-11-16 21:55:34 +00006183 unsigned tmpRegHi = MRI.createVirtualRegister(TRC);
6184 AddDefaultPred(BuildMI(BB, dl, TII->get(Op2), tmpRegHi)
Silviu Baranga35b3df62012-11-29 14:41:25 +00006185 .addReg(desthi).addReg(valhi))
6186 .addReg(IsMinMax ? ARM::CPSR : 0, getDefRegState(IsMinMax));
Weiming Zhaoe56764b2012-11-16 21:55:34 +00006187
Tim Northover0adfded2013-01-29 09:06:13 +00006188 StoreLo = tmpRegLo;
6189 StoreHi = tmpRegHi;
Eli Friedman2bdffe42011-08-31 00:31:29 +00006190 } else {
6191 // Copy to physregs for strexd
Tim Northover0adfded2013-01-29 09:06:13 +00006192 StoreLo = vallo;
6193 StoreHi = valhi;
Eli Friedman2bdffe42011-08-31 00:31:29 +00006194 }
Silviu Baranga35b3df62012-11-29 14:41:25 +00006195 if (IsMinMax) {
6196 // Compare and branch to exit block.
6197 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6198 .addMBB(exitMBB).addImm(CC).addReg(ARM::CPSR);
6199 BB->addSuccessor(exitMBB);
6200 BB->addSuccessor(contBB);
6201 BB = contBB;
Tim Northover0adfded2013-01-29 09:06:13 +00006202 StoreLo = vallo;
6203 StoreHi = valhi;
Silviu Baranga35b3df62012-11-29 14:41:25 +00006204 }
Eli Friedman2bdffe42011-08-31 00:31:29 +00006205
6206 // Store
Tim Northover0adfded2013-01-29 09:06:13 +00006207 if (isThumb2) {
6208 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2STREXD), storesuccess)
6209 .addReg(StoreLo).addReg(StoreHi).addReg(ptr));
6210 } else {
6211 // Marshal a pair...
6212 unsigned StorePair = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6213 unsigned UndefPair = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6214 unsigned r1 = MRI.createVirtualRegister(&ARM::GPRPairRegClass);
6215 BuildMI(BB, dl, TII->get(TargetOpcode::IMPLICIT_DEF), UndefPair);
6216 BuildMI(BB, dl, TII->get(TargetOpcode::INSERT_SUBREG), r1)
6217 .addReg(UndefPair)
6218 .addReg(StoreLo)
6219 .addImm(ARM::gsub_0);
6220 BuildMI(BB, dl, TII->get(TargetOpcode::INSERT_SUBREG), StorePair)
6221 .addReg(r1)
6222 .addReg(StoreHi)
6223 .addImm(ARM::gsub_1);
6224
6225 // ...and store it
6226 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::STREXD), storesuccess)
6227 .addReg(StorePair).addReg(ptr));
6228 }
Eli Friedman2bdffe42011-08-31 00:31:29 +00006229 // Cmp+jump
6230 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
6231 .addReg(storesuccess).addImm(0));
6232 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6233 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
6234
6235 BB->addSuccessor(loopMBB);
6236 BB->addSuccessor(exitMBB);
6237
6238 // exitMBB:
6239 // ...
6240 BB = exitMBB;
6241
6242 MI->eraseFromParent(); // The instruction is gone now.
6243
6244 return BB;
6245}
6246
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006247/// SetupEntryBlockForSjLj - Insert code into the entry block that creates and
6248/// registers the function context.
6249void ARMTargetLowering::
6250SetupEntryBlockForSjLj(MachineInstr *MI, MachineBasicBlock *MBB,
6251 MachineBasicBlock *DispatchBB, int FI) const {
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00006252 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6253 DebugLoc dl = MI->getDebugLoc();
6254 MachineFunction *MF = MBB->getParent();
6255 MachineRegisterInfo *MRI = &MF->getRegInfo();
6256 MachineConstantPool *MCP = MF->getConstantPool();
6257 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
6258 const Function *F = MF->getFunction();
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00006259
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00006260 bool isThumb = Subtarget->isThumb();
Bill Wendlingff4216a2011-10-03 22:44:15 +00006261 bool isThumb2 = Subtarget->isThumb2();
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006262
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00006263 unsigned PCLabelId = AFI->createPICLabelUId();
Bill Wendlingff4216a2011-10-03 22:44:15 +00006264 unsigned PCAdj = (isThumb || isThumb2) ? 4 : 8;
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00006265 ARMConstantPoolValue *CPV =
6266 ARMConstantPoolMBB::Create(F->getContext(), DispatchBB, PCLabelId, PCAdj);
6267 unsigned CPI = MCP->getConstantPoolIndex(CPV, 4);
6268
Craig Topper420761a2012-04-20 07:30:17 +00006269 const TargetRegisterClass *TRC = isThumb ?
6270 (const TargetRegisterClass*)&ARM::tGPRRegClass :
6271 (const TargetRegisterClass*)&ARM::GPRRegClass;
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00006272
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006273 // Grab constant pool and fixed stack memory operands.
6274 MachineMemOperand *CPMMO =
6275 MF->getMachineMemOperand(MachinePointerInfo::getConstantPool(),
6276 MachineMemOperand::MOLoad, 4, 4);
6277
6278 MachineMemOperand *FIMMOSt =
6279 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
6280 MachineMemOperand::MOStore, 4, 4);
6281
6282 // Load the address of the dispatch MBB into the jump buffer.
6283 if (isThumb2) {
6284 // Incoming value: jbuf
6285 // ldr.n r5, LCPI1_1
6286 // orr r5, r5, #1
6287 // add r5, pc
6288 // str r5, [$jbuf, #+4] ; &jbuf[1]
6289 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6290 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2LDRpci), NewVReg1)
6291 .addConstantPoolIndex(CPI)
6292 .addMemOperand(CPMMO));
6293 // Set the low bit because of thumb mode.
6294 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6295 AddDefaultCC(
6296 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2ORRri), NewVReg2)
6297 .addReg(NewVReg1, RegState::Kill)
6298 .addImm(0x01)));
6299 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6300 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg3)
6301 .addReg(NewVReg2, RegState::Kill)
6302 .addImm(PCLabelId);
6303 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2STRi12))
6304 .addReg(NewVReg3, RegState::Kill)
6305 .addFrameIndex(FI)
6306 .addImm(36) // &jbuf[1] :: pc
6307 .addMemOperand(FIMMOSt));
6308 } else if (isThumb) {
6309 // Incoming value: jbuf
6310 // ldr.n r1, LCPI1_4
6311 // add r1, pc
6312 // mov r2, #1
6313 // orrs r1, r2
6314 // add r2, $jbuf, #+4 ; &jbuf[1]
6315 // str r1, [r2]
6316 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6317 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tLDRpci), NewVReg1)
6318 .addConstantPoolIndex(CPI)
6319 .addMemOperand(CPMMO));
6320 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6321 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg2)
6322 .addReg(NewVReg1, RegState::Kill)
6323 .addImm(PCLabelId);
6324 // Set the low bit because of thumb mode.
6325 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6326 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tMOVi8), NewVReg3)
6327 .addReg(ARM::CPSR, RegState::Define)
6328 .addImm(1));
6329 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6330 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tORR), NewVReg4)
6331 .addReg(ARM::CPSR, RegState::Define)
6332 .addReg(NewVReg2, RegState::Kill)
6333 .addReg(NewVReg3, RegState::Kill));
6334 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
6335 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tADDrSPi), NewVReg5)
6336 .addFrameIndex(FI)
6337 .addImm(36)); // &jbuf[1] :: pc
6338 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tSTRi))
6339 .addReg(NewVReg4, RegState::Kill)
6340 .addReg(NewVReg5, RegState::Kill)
6341 .addImm(0)
6342 .addMemOperand(FIMMOSt));
6343 } else {
6344 // Incoming value: jbuf
6345 // ldr r1, LCPI1_1
6346 // add r1, pc, r1
6347 // str r1, [$jbuf, #+4] ; &jbuf[1]
6348 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6349 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::LDRi12), NewVReg1)
6350 .addConstantPoolIndex(CPI)
6351 .addImm(0)
6352 .addMemOperand(CPMMO));
6353 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6354 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::PICADD), NewVReg2)
6355 .addReg(NewVReg1, RegState::Kill)
6356 .addImm(PCLabelId));
6357 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::STRi12))
6358 .addReg(NewVReg2, RegState::Kill)
6359 .addFrameIndex(FI)
6360 .addImm(36) // &jbuf[1] :: pc
6361 .addMemOperand(FIMMOSt));
6362 }
6363}
6364
6365MachineBasicBlock *ARMTargetLowering::
6366EmitSjLjDispatchBlock(MachineInstr *MI, MachineBasicBlock *MBB) const {
6367 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6368 DebugLoc dl = MI->getDebugLoc();
6369 MachineFunction *MF = MBB->getParent();
6370 MachineRegisterInfo *MRI = &MF->getRegInfo();
6371 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
6372 MachineFrameInfo *MFI = MF->getFrameInfo();
6373 int FI = MFI->getFunctionContextIndex();
6374
Craig Topper420761a2012-04-20 07:30:17 +00006375 const TargetRegisterClass *TRC = Subtarget->isThumb() ?
6376 (const TargetRegisterClass*)&ARM::tGPRRegClass :
Jakob Stoklund Olesen027c32a2012-05-20 06:38:47 +00006377 (const TargetRegisterClass*)&ARM::GPRnopcRegClass;
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006378
Bill Wendling04f15b42011-10-06 21:29:56 +00006379 // Get a mapping of the call site numbers to all of the landing pads they're
6380 // associated with.
Bill Wendling2a850152011-10-05 00:02:33 +00006381 DenseMap<unsigned, SmallVector<MachineBasicBlock*, 2> > CallSiteNumToLPad;
6382 unsigned MaxCSNum = 0;
6383 MachineModuleInfo &MMI = MF->getMMI();
Jim Grosbachd4f020a2012-04-06 23:43:50 +00006384 for (MachineFunction::iterator BB = MF->begin(), E = MF->end(); BB != E;
6385 ++BB) {
Bill Wendling2a850152011-10-05 00:02:33 +00006386 if (!BB->isLandingPad()) continue;
6387
6388 // FIXME: We should assert that the EH_LABEL is the first MI in the landing
6389 // pad.
6390 for (MachineBasicBlock::iterator
6391 II = BB->begin(), IE = BB->end(); II != IE; ++II) {
6392 if (!II->isEHLabel()) continue;
6393
6394 MCSymbol *Sym = II->getOperand(0).getMCSymbol();
Bill Wendling5cbef192011-10-05 23:28:57 +00006395 if (!MMI.hasCallSiteLandingPad(Sym)) continue;
Bill Wendling2a850152011-10-05 00:02:33 +00006396
Bill Wendling5cbef192011-10-05 23:28:57 +00006397 SmallVectorImpl<unsigned> &CallSiteIdxs = MMI.getCallSiteLandingPad(Sym);
6398 for (SmallVectorImpl<unsigned>::iterator
6399 CSI = CallSiteIdxs.begin(), CSE = CallSiteIdxs.end();
6400 CSI != CSE; ++CSI) {
6401 CallSiteNumToLPad[*CSI].push_back(BB);
6402 MaxCSNum = std::max(MaxCSNum, *CSI);
6403 }
Bill Wendling2a850152011-10-05 00:02:33 +00006404 break;
6405 }
6406 }
6407
6408 // Get an ordered list of the machine basic blocks for the jump table.
6409 std::vector<MachineBasicBlock*> LPadList;
Bill Wendling2acf6382011-10-07 23:18:02 +00006410 SmallPtrSet<MachineBasicBlock*, 64> InvokeBBs;
Bill Wendling2a850152011-10-05 00:02:33 +00006411 LPadList.reserve(CallSiteNumToLPad.size());
6412 for (unsigned I = 1; I <= MaxCSNum; ++I) {
6413 SmallVectorImpl<MachineBasicBlock*> &MBBList = CallSiteNumToLPad[I];
6414 for (SmallVectorImpl<MachineBasicBlock*>::iterator
Bill Wendling2acf6382011-10-07 23:18:02 +00006415 II = MBBList.begin(), IE = MBBList.end(); II != IE; ++II) {
Bill Wendling2a850152011-10-05 00:02:33 +00006416 LPadList.push_back(*II);
Bill Wendling2acf6382011-10-07 23:18:02 +00006417 InvokeBBs.insert((*II)->pred_begin(), (*II)->pred_end());
6418 }
Bill Wendling2a850152011-10-05 00:02:33 +00006419 }
6420
Bill Wendling5cbef192011-10-05 23:28:57 +00006421 assert(!LPadList.empty() &&
6422 "No landing pad destinations for the dispatch jump table!");
6423
Bill Wendling04f15b42011-10-06 21:29:56 +00006424 // Create the jump table and associated information.
Bill Wendling2a850152011-10-05 00:02:33 +00006425 MachineJumpTableInfo *JTI =
6426 MF->getOrCreateJumpTableInfo(MachineJumpTableInfo::EK_Inline);
6427 unsigned MJTI = JTI->createJumpTableIndex(LPadList);
6428 unsigned UId = AFI->createJumpTableUId();
Chad Rosierb8f307b2013-03-01 18:30:38 +00006429 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Bill Wendling2a850152011-10-05 00:02:33 +00006430
Bill Wendling04f15b42011-10-06 21:29:56 +00006431 // Create the MBBs for the dispatch code.
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006432
6433 // Shove the dispatch's address into the return slot in the function context.
6434 MachineBasicBlock *DispatchBB = MF->CreateMachineBasicBlock();
6435 DispatchBB->setIsLandingPad();
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006436
Bill Wendlingbb734682011-10-05 00:39:32 +00006437 MachineBasicBlock *TrapBB = MF->CreateMachineBasicBlock();
Eli Bendersky0f156af2013-01-30 16:30:19 +00006438 unsigned trap_opcode;
Chad Rosier279706e2013-02-28 18:54:27 +00006439 if (Subtarget->isThumb())
Eli Bendersky0f156af2013-01-30 16:30:19 +00006440 trap_opcode = ARM::tTRAP;
Chad Rosier279706e2013-02-28 18:54:27 +00006441 else
6442 trap_opcode = Subtarget->useNaClTrap() ? ARM::TRAPNaCl : ARM::TRAP;
6443
Eli Bendersky0f156af2013-01-30 16:30:19 +00006444 BuildMI(TrapBB, dl, TII->get(trap_opcode));
Bill Wendlingbb734682011-10-05 00:39:32 +00006445 DispatchBB->addSuccessor(TrapBB);
6446
6447 MachineBasicBlock *DispContBB = MF->CreateMachineBasicBlock();
6448 DispatchBB->addSuccessor(DispContBB);
Bill Wendling2a850152011-10-05 00:02:33 +00006449
Bill Wendlinga48ed4f2011-10-17 21:32:56 +00006450 // Insert and MBBs.
Bill Wendling930193c2011-10-06 00:53:33 +00006451 MF->insert(MF->end(), DispatchBB);
6452 MF->insert(MF->end(), DispContBB);
6453 MF->insert(MF->end(), TrapBB);
Bill Wendling930193c2011-10-06 00:53:33 +00006454
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006455 // Insert code into the entry block that creates and registers the function
6456 // context.
6457 SetupEntryBlockForSjLj(MI, MBB, DispatchBB, FI);
6458
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006459 MachineMemOperand *FIMMOLd =
Bill Wendling04f15b42011-10-06 21:29:56 +00006460 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
Bill Wendling083a8eb2011-10-06 23:37:36 +00006461 MachineMemOperand::MOLoad |
6462 MachineMemOperand::MOVolatile, 4, 4);
Bill Wendling930193c2011-10-06 00:53:33 +00006463
Chad Rosiere7bd5192012-11-06 23:05:24 +00006464 MachineInstrBuilder MIB;
6465 MIB = BuildMI(DispatchBB, dl, TII->get(ARM::Int_eh_sjlj_dispatchsetup));
6466
6467 const ARMBaseInstrInfo *AII = static_cast<const ARMBaseInstrInfo*>(TII);
6468 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
6469
6470 // Add a register mask with no preserved registers. This results in all
6471 // registers being marked as clobbered.
6472 MIB.addRegMask(RI.getNoPreservedMask());
Bob Wilsoneaab6ef2011-11-16 07:11:57 +00006473
Bill Wendling952cb502011-10-18 22:49:07 +00006474 unsigned NumLPads = LPadList.size();
Bill Wendling95ce2e92011-10-06 22:53:00 +00006475 if (Subtarget->isThumb2()) {
6476 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6477 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2LDRi12), NewVReg1)
6478 .addFrameIndex(FI)
6479 .addImm(4)
6480 .addMemOperand(FIMMOLd));
Bill Wendlingb9fecf42011-10-18 21:55:58 +00006481
Bill Wendling952cb502011-10-18 22:49:07 +00006482 if (NumLPads < 256) {
6483 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPri))
6484 .addReg(NewVReg1)
6485 .addImm(LPadList.size()));
6486 } else {
6487 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6488 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVi16), VReg1)
Bill Wendling15a1a222011-10-18 23:19:55 +00006489 .addImm(NumLPads & 0xFFFF));
6490
6491 unsigned VReg2 = VReg1;
6492 if ((NumLPads & 0xFFFF0000) != 0) {
6493 VReg2 = MRI->createVirtualRegister(TRC);
6494 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVTi16), VReg2)
6495 .addReg(VReg1)
6496 .addImm(NumLPads >> 16));
6497 }
6498
Bill Wendling952cb502011-10-18 22:49:07 +00006499 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPrr))
6500 .addReg(NewVReg1)
6501 .addReg(VReg2));
6502 }
Bill Wendlingb9fecf42011-10-18 21:55:58 +00006503
Bill Wendling95ce2e92011-10-06 22:53:00 +00006504 BuildMI(DispatchBB, dl, TII->get(ARM::t2Bcc))
6505 .addMBB(TrapBB)
6506 .addImm(ARMCC::HI)
6507 .addReg(ARM::CPSR);
Bill Wendlingbb734682011-10-05 00:39:32 +00006508
Bill Wendlingb9fecf42011-10-18 21:55:58 +00006509 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6510 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::t2LEApcrelJT),NewVReg3)
Bill Wendling95ce2e92011-10-06 22:53:00 +00006511 .addJumpTableIndex(MJTI)
6512 .addImm(UId));
Bill Wendling2a850152011-10-05 00:02:33 +00006513
Bill Wendlingb9fecf42011-10-18 21:55:58 +00006514 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
Bill Wendling95ce2e92011-10-06 22:53:00 +00006515 AddDefaultCC(
6516 AddDefaultPred(
Bill Wendlingb9fecf42011-10-18 21:55:58 +00006517 BuildMI(DispContBB, dl, TII->get(ARM::t2ADDrs), NewVReg4)
6518 .addReg(NewVReg3, RegState::Kill)
Bill Wendling95ce2e92011-10-06 22:53:00 +00006519 .addReg(NewVReg1)
6520 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
6521
6522 BuildMI(DispContBB, dl, TII->get(ARM::t2BR_JT))
Bill Wendlingb9fecf42011-10-18 21:55:58 +00006523 .addReg(NewVReg4, RegState::Kill)
Bill Wendling2a850152011-10-05 00:02:33 +00006524 .addReg(NewVReg1)
Bill Wendling95ce2e92011-10-06 22:53:00 +00006525 .addJumpTableIndex(MJTI)
6526 .addImm(UId);
6527 } else if (Subtarget->isThumb()) {
Bill Wendling083a8eb2011-10-06 23:37:36 +00006528 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6529 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRspi), NewVReg1)
6530 .addFrameIndex(FI)
6531 .addImm(1)
6532 .addMemOperand(FIMMOLd));
Bill Wendlingf1083d42011-10-07 22:08:37 +00006533
Bill Wendlinga5871dc2011-10-18 23:11:05 +00006534 if (NumLPads < 256) {
6535 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPi8))
6536 .addReg(NewVReg1)
6537 .addImm(NumLPads));
6538 } else {
6539 MachineConstantPool *ConstantPool = MF->getConstantPool();
Bill Wendling922ad782011-10-19 09:24:02 +00006540 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
6541 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
6542
6543 // MachineConstantPool wants an explicit alignment.
Micah Villmow3574eca2012-10-08 16:38:25 +00006544 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
Bill Wendling922ad782011-10-19 09:24:02 +00006545 if (Align == 0)
Micah Villmow3574eca2012-10-08 16:38:25 +00006546 Align = getDataLayout()->getTypeAllocSize(C->getType());
Bill Wendling922ad782011-10-19 09:24:02 +00006547 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
Bill Wendlinga5871dc2011-10-18 23:11:05 +00006548
6549 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6550 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRpci))
6551 .addReg(VReg1, RegState::Define)
6552 .addConstantPoolIndex(Idx));
6553 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPr))
6554 .addReg(NewVReg1)
6555 .addReg(VReg1));
6556 }
6557
Bill Wendling083a8eb2011-10-06 23:37:36 +00006558 BuildMI(DispatchBB, dl, TII->get(ARM::tBcc))
6559 .addMBB(TrapBB)
6560 .addImm(ARMCC::HI)
6561 .addReg(ARM::CPSR);
6562
6563 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6564 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLSLri), NewVReg2)
6565 .addReg(ARM::CPSR, RegState::Define)
6566 .addReg(NewVReg1)
6567 .addImm(2));
6568
6569 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling217f0e92011-10-06 23:41:14 +00006570 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLEApcrelJT), NewVReg3)
Bill Wendling083a8eb2011-10-06 23:37:36 +00006571 .addJumpTableIndex(MJTI)
6572 .addImm(UId));
6573
6574 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6575 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg4)
6576 .addReg(ARM::CPSR, RegState::Define)
6577 .addReg(NewVReg2, RegState::Kill)
6578 .addReg(NewVReg3));
6579
6580 MachineMemOperand *JTMMOLd =
6581 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
6582 MachineMemOperand::MOLoad, 4, 4);
6583
6584 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
6585 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLDRi), NewVReg5)
6586 .addReg(NewVReg4, RegState::Kill)
6587 .addImm(0)
6588 .addMemOperand(JTMMOLd));
6589
Chad Rosierb8f307b2013-03-01 18:30:38 +00006590 unsigned NewVReg6 = NewVReg5;
6591 if (RelocM == Reloc::PIC_) {
6592 NewVReg6 = MRI->createVirtualRegister(TRC);
6593 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg6)
6594 .addReg(ARM::CPSR, RegState::Define)
6595 .addReg(NewVReg5, RegState::Kill)
6596 .addReg(NewVReg3));
6597 }
Bill Wendling083a8eb2011-10-06 23:37:36 +00006598
6599 BuildMI(DispContBB, dl, TII->get(ARM::tBR_JTr))
6600 .addReg(NewVReg6, RegState::Kill)
6601 .addJumpTableIndex(MJTI)
6602 .addImm(UId);
Bill Wendling95ce2e92011-10-06 22:53:00 +00006603 } else {
6604 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6605 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRi12), NewVReg1)
6606 .addFrameIndex(FI)
6607 .addImm(4)
6608 .addMemOperand(FIMMOLd));
Bill Wendling564392b2011-10-18 22:11:18 +00006609
Bill Wendling85f3a0a2011-10-18 22:52:20 +00006610 if (NumLPads < 256) {
6611 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPri))
6612 .addReg(NewVReg1)
6613 .addImm(NumLPads));
Bill Wendling922ad782011-10-19 09:24:02 +00006614 } else if (Subtarget->hasV6T2Ops() && isUInt<16>(NumLPads)) {
Bill Wendling85f3a0a2011-10-18 22:52:20 +00006615 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6616 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVi16), VReg1)
Bill Wendling15a1a222011-10-18 23:19:55 +00006617 .addImm(NumLPads & 0xFFFF));
6618
6619 unsigned VReg2 = VReg1;
6620 if ((NumLPads & 0xFFFF0000) != 0) {
6621 VReg2 = MRI->createVirtualRegister(TRC);
6622 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVTi16), VReg2)
6623 .addReg(VReg1)
6624 .addImm(NumLPads >> 16));
6625 }
6626
Bill Wendling85f3a0a2011-10-18 22:52:20 +00006627 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
6628 .addReg(NewVReg1)
6629 .addReg(VReg2));
Bill Wendling922ad782011-10-19 09:24:02 +00006630 } else {
6631 MachineConstantPool *ConstantPool = MF->getConstantPool();
6632 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
6633 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
6634
6635 // MachineConstantPool wants an explicit alignment.
Micah Villmow3574eca2012-10-08 16:38:25 +00006636 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
Bill Wendling922ad782011-10-19 09:24:02 +00006637 if (Align == 0)
Micah Villmow3574eca2012-10-08 16:38:25 +00006638 Align = getDataLayout()->getTypeAllocSize(C->getType());
Bill Wendling922ad782011-10-19 09:24:02 +00006639 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
6640
6641 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6642 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRcp))
6643 .addReg(VReg1, RegState::Define)
Bill Wendling767f8be2011-10-20 20:37:11 +00006644 .addConstantPoolIndex(Idx)
6645 .addImm(0));
Bill Wendling922ad782011-10-19 09:24:02 +00006646 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
6647 .addReg(NewVReg1)
6648 .addReg(VReg1, RegState::Kill));
Bill Wendling85f3a0a2011-10-18 22:52:20 +00006649 }
6650
Bill Wendling95ce2e92011-10-06 22:53:00 +00006651 BuildMI(DispatchBB, dl, TII->get(ARM::Bcc))
6652 .addMBB(TrapBB)
6653 .addImm(ARMCC::HI)
6654 .addReg(ARM::CPSR);
Bill Wendling2a850152011-10-05 00:02:33 +00006655
Bill Wendling564392b2011-10-18 22:11:18 +00006656 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling95ce2e92011-10-06 22:53:00 +00006657 AddDefaultCC(
Bill Wendling564392b2011-10-18 22:11:18 +00006658 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::MOVsi), NewVReg3)
Bill Wendling95ce2e92011-10-06 22:53:00 +00006659 .addReg(NewVReg1)
6660 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
Bill Wendling564392b2011-10-18 22:11:18 +00006661 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6662 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::LEApcrelJT), NewVReg4)
Bill Wendling95ce2e92011-10-06 22:53:00 +00006663 .addJumpTableIndex(MJTI)
6664 .addImm(UId));
6665
6666 MachineMemOperand *JTMMOLd =
6667 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
6668 MachineMemOperand::MOLoad, 4, 4);
Bill Wendling564392b2011-10-18 22:11:18 +00006669 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
Bill Wendling95ce2e92011-10-06 22:53:00 +00006670 AddDefaultPred(
Bill Wendling564392b2011-10-18 22:11:18 +00006671 BuildMI(DispContBB, dl, TII->get(ARM::LDRrs), NewVReg5)
6672 .addReg(NewVReg3, RegState::Kill)
6673 .addReg(NewVReg4)
Bill Wendling95ce2e92011-10-06 22:53:00 +00006674 .addImm(0)
6675 .addMemOperand(JTMMOLd));
6676
Chad Rosierb8f307b2013-03-01 18:30:38 +00006677 if (RelocM == Reloc::PIC_) {
6678 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTadd))
6679 .addReg(NewVReg5, RegState::Kill)
6680 .addReg(NewVReg4)
6681 .addJumpTableIndex(MJTI)
6682 .addImm(UId);
6683 } else {
6684 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTr))
6685 .addReg(NewVReg5, RegState::Kill)
6686 .addJumpTableIndex(MJTI)
6687 .addImm(UId);
6688 }
Bill Wendling95ce2e92011-10-06 22:53:00 +00006689 }
Bill Wendling2a850152011-10-05 00:02:33 +00006690
Bill Wendlingbb734682011-10-05 00:39:32 +00006691 // Add the jump table entries as successors to the MBB.
Jakob Stoklund Olesena0708d12012-08-20 20:52:03 +00006692 SmallPtrSet<MachineBasicBlock*, 8> SeenMBBs;
Bill Wendlingbb734682011-10-05 00:39:32 +00006693 for (std::vector<MachineBasicBlock*>::iterator
Bill Wendling2acf6382011-10-07 23:18:02 +00006694 I = LPadList.begin(), E = LPadList.end(); I != E; ++I) {
6695 MachineBasicBlock *CurMBB = *I;
Jakob Stoklund Olesena0708d12012-08-20 20:52:03 +00006696 if (SeenMBBs.insert(CurMBB))
Bill Wendling2acf6382011-10-07 23:18:02 +00006697 DispContBB->addSuccessor(CurMBB);
Bill Wendling2acf6382011-10-07 23:18:02 +00006698 }
6699
Bill Wendling24bb9252011-10-17 05:25:09 +00006700 // N.B. the order the invoke BBs are processed in doesn't matter here.
Craig Topper015f2282012-03-04 03:33:22 +00006701 const uint16_t *SavedRegs = RI.getCalleeSavedRegs(MF);
Bill Wendlingf7b02072011-10-18 18:30:49 +00006702 SmallVector<MachineBasicBlock*, 64> MBBLPads;
Bill Wendling2acf6382011-10-07 23:18:02 +00006703 for (SmallPtrSet<MachineBasicBlock*, 64>::iterator
6704 I = InvokeBBs.begin(), E = InvokeBBs.end(); I != E; ++I) {
6705 MachineBasicBlock *BB = *I;
Bill Wendling969c9ef2011-10-14 23:34:37 +00006706
6707 // Remove the landing pad successor from the invoke block and replace it
6708 // with the new dispatch block.
Bill Wendlingde39d862011-10-26 07:16:18 +00006709 SmallVector<MachineBasicBlock*, 4> Successors(BB->succ_begin(),
6710 BB->succ_end());
6711 while (!Successors.empty()) {
6712 MachineBasicBlock *SMBB = Successors.pop_back_val();
Bill Wendling2acf6382011-10-07 23:18:02 +00006713 if (SMBB->isLandingPad()) {
6714 BB->removeSuccessor(SMBB);
Bill Wendlingf7b02072011-10-18 18:30:49 +00006715 MBBLPads.push_back(SMBB);
Bill Wendling2acf6382011-10-07 23:18:02 +00006716 }
6717 }
6718
6719 BB->addSuccessor(DispatchBB);
Bill Wendling969c9ef2011-10-14 23:34:37 +00006720
6721 // Find the invoke call and mark all of the callee-saved registers as
6722 // 'implicit defined' so that they're spilled. This prevents code from
6723 // moving instructions to before the EH block, where they will never be
6724 // executed.
6725 for (MachineBasicBlock::reverse_iterator
6726 II = BB->rbegin(), IE = BB->rend(); II != IE; ++II) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00006727 if (!II->isCall()) continue;
Bill Wendling969c9ef2011-10-14 23:34:37 +00006728
6729 DenseMap<unsigned, bool> DefRegs;
6730 for (MachineInstr::mop_iterator
6731 OI = II->operands_begin(), OE = II->operands_end();
6732 OI != OE; ++OI) {
6733 if (!OI->isReg()) continue;
6734 DefRegs[OI->getReg()] = true;
6735 }
6736
Jakob Stoklund Olesen37a942c2012-12-19 21:31:56 +00006737 MachineInstrBuilder MIB(*MF, &*II);
Bill Wendling969c9ef2011-10-14 23:34:37 +00006738
Bill Wendling5d798592011-10-14 23:55:44 +00006739 for (unsigned i = 0; SavedRegs[i] != 0; ++i) {
Bill Wendlingb8dcb312011-10-22 00:29:28 +00006740 unsigned Reg = SavedRegs[i];
6741 if (Subtarget->isThumb2() &&
Craig Topper420761a2012-04-20 07:30:17 +00006742 !ARM::tGPRRegClass.contains(Reg) &&
6743 !ARM::hGPRRegClass.contains(Reg))
Bill Wendlingb8dcb312011-10-22 00:29:28 +00006744 continue;
Craig Topper420761a2012-04-20 07:30:17 +00006745 if (Subtarget->isThumb1Only() && !ARM::tGPRRegClass.contains(Reg))
Bill Wendlingb8dcb312011-10-22 00:29:28 +00006746 continue;
Craig Topper420761a2012-04-20 07:30:17 +00006747 if (!Subtarget->isThumb() && !ARM::GPRRegClass.contains(Reg))
Bill Wendlingb8dcb312011-10-22 00:29:28 +00006748 continue;
6749 if (!DefRegs[Reg])
6750 MIB.addReg(Reg, RegState::ImplicitDefine | RegState::Dead);
Bill Wendling5d798592011-10-14 23:55:44 +00006751 }
Bill Wendling969c9ef2011-10-14 23:34:37 +00006752
6753 break;
6754 }
Bill Wendling2acf6382011-10-07 23:18:02 +00006755 }
Bill Wendlingbb734682011-10-05 00:39:32 +00006756
Bill Wendlingf7b02072011-10-18 18:30:49 +00006757 // Mark all former landing pads as non-landing pads. The dispatch is the only
6758 // landing pad now.
6759 for (SmallVectorImpl<MachineBasicBlock*>::iterator
6760 I = MBBLPads.begin(), E = MBBLPads.end(); I != E; ++I)
6761 (*I)->setIsLandingPad(false);
6762
Bill Wendlingbb734682011-10-05 00:39:32 +00006763 // The instruction is gone now.
6764 MI->eraseFromParent();
6765
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00006766 return MBB;
6767}
6768
Evan Cheng218977b2010-07-13 19:27:42 +00006769static
6770MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
6771 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
6772 E = MBB->succ_end(); I != E; ++I)
6773 if (*I != Succ)
6774 return *I;
6775 llvm_unreachable("Expecting a BB with two successors!");
6776}
6777
Manman Ren68f25572012-06-01 19:33:18 +00006778MachineBasicBlock *ARMTargetLowering::
6779EmitStructByval(MachineInstr *MI, MachineBasicBlock *BB) const {
6780 // This pseudo instruction has 3 operands: dst, src, size
6781 // We expand it to a loop if size > Subtarget->getMaxInlineSizeThreshold().
6782 // Otherwise, we will generate unrolled scalar copies.
6783 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6784 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6785 MachineFunction::iterator It = BB;
6786 ++It;
6787
6788 unsigned dest = MI->getOperand(0).getReg();
6789 unsigned src = MI->getOperand(1).getReg();
6790 unsigned SizeVal = MI->getOperand(2).getImm();
6791 unsigned Align = MI->getOperand(3).getImm();
6792 DebugLoc dl = MI->getDebugLoc();
6793
6794 bool isThumb2 = Subtarget->isThumb2();
6795 MachineFunction *MF = BB->getParent();
6796 MachineRegisterInfo &MRI = MF->getRegInfo();
Manman Reneda9fdf2012-06-18 22:23:48 +00006797 unsigned ldrOpc, strOpc, UnitSize = 0;
Manman Ren68f25572012-06-01 19:33:18 +00006798
6799 const TargetRegisterClass *TRC = isThumb2 ?
6800 (const TargetRegisterClass*)&ARM::tGPRRegClass :
6801 (const TargetRegisterClass*)&ARM::GPRRegClass;
Manman Reneda9fdf2012-06-18 22:23:48 +00006802 const TargetRegisterClass *TRC_Vec = 0;
Manman Ren68f25572012-06-01 19:33:18 +00006803
6804 if (Align & 1) {
6805 ldrOpc = isThumb2 ? ARM::t2LDRB_POST : ARM::LDRB_POST_IMM;
6806 strOpc = isThumb2 ? ARM::t2STRB_POST : ARM::STRB_POST_IMM;
6807 UnitSize = 1;
6808 } else if (Align & 2) {
6809 ldrOpc = isThumb2 ? ARM::t2LDRH_POST : ARM::LDRH_POST;
6810 strOpc = isThumb2 ? ARM::t2STRH_POST : ARM::STRH_POST;
6811 UnitSize = 2;
6812 } else {
Manman Reneda9fdf2012-06-18 22:23:48 +00006813 // Check whether we can use NEON instructions.
Bill Wendling831737d2012-12-30 10:32:01 +00006814 if (!MF->getFunction()->getAttributes().
6815 hasAttribute(AttributeSet::FunctionIndex,
6816 Attribute::NoImplicitFloat) &&
Manman Reneda9fdf2012-06-18 22:23:48 +00006817 Subtarget->hasNEON()) {
6818 if ((Align % 16 == 0) && SizeVal >= 16) {
6819 ldrOpc = ARM::VLD1q32wb_fixed;
6820 strOpc = ARM::VST1q32wb_fixed;
6821 UnitSize = 16;
6822 TRC_Vec = (const TargetRegisterClass*)&ARM::DPairRegClass;
6823 }
6824 else if ((Align % 8 == 0) && SizeVal >= 8) {
6825 ldrOpc = ARM::VLD1d32wb_fixed;
6826 strOpc = ARM::VST1d32wb_fixed;
6827 UnitSize = 8;
6828 TRC_Vec = (const TargetRegisterClass*)&ARM::DPRRegClass;
6829 }
6830 }
6831 // Can't use NEON instructions.
6832 if (UnitSize == 0) {
6833 ldrOpc = isThumb2 ? ARM::t2LDR_POST : ARM::LDR_POST_IMM;
6834 strOpc = isThumb2 ? ARM::t2STR_POST : ARM::STR_POST_IMM;
6835 UnitSize = 4;
6836 }
Manman Ren68f25572012-06-01 19:33:18 +00006837 }
Manman Reneda9fdf2012-06-18 22:23:48 +00006838
Manman Ren68f25572012-06-01 19:33:18 +00006839 unsigned BytesLeft = SizeVal % UnitSize;
6840 unsigned LoopSize = SizeVal - BytesLeft;
6841
6842 if (SizeVal <= Subtarget->getMaxInlineSizeThreshold()) {
6843 // Use LDR and STR to copy.
6844 // [scratch, srcOut] = LDR_POST(srcIn, UnitSize)
6845 // [destOut] = STR_POST(scratch, destIn, UnitSize)
6846 unsigned srcIn = src;
6847 unsigned destIn = dest;
6848 for (unsigned i = 0; i < LoopSize; i+=UnitSize) {
Manman Reneda9fdf2012-06-18 22:23:48 +00006849 unsigned scratch = MRI.createVirtualRegister(UnitSize >= 8 ? TRC_Vec:TRC);
Manman Ren68f25572012-06-01 19:33:18 +00006850 unsigned srcOut = MRI.createVirtualRegister(TRC);
6851 unsigned destOut = MRI.createVirtualRegister(TRC);
Manman Reneda9fdf2012-06-18 22:23:48 +00006852 if (UnitSize >= 8) {
6853 AddDefaultPred(BuildMI(*BB, MI, dl,
6854 TII->get(ldrOpc), scratch)
6855 .addReg(srcOut, RegState::Define).addReg(srcIn).addImm(0));
6856
6857 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(strOpc), destOut)
6858 .addReg(destIn).addImm(0).addReg(scratch));
6859 } else if (isThumb2) {
Manman Ren68f25572012-06-01 19:33:18 +00006860 AddDefaultPred(BuildMI(*BB, MI, dl,
6861 TII->get(ldrOpc), scratch)
6862 .addReg(srcOut, RegState::Define).addReg(srcIn).addImm(UnitSize));
6863
6864 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(strOpc), destOut)
6865 .addReg(scratch).addReg(destIn)
6866 .addImm(UnitSize));
6867 } else {
6868 AddDefaultPred(BuildMI(*BB, MI, dl,
6869 TII->get(ldrOpc), scratch)
6870 .addReg(srcOut, RegState::Define).addReg(srcIn).addReg(0)
6871 .addImm(UnitSize));
6872
6873 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(strOpc), destOut)
6874 .addReg(scratch).addReg(destIn)
6875 .addReg(0).addImm(UnitSize));
6876 }
6877 srcIn = srcOut;
6878 destIn = destOut;
6879 }
6880
6881 // Handle the leftover bytes with LDRB and STRB.
6882 // [scratch, srcOut] = LDRB_POST(srcIn, 1)
6883 // [destOut] = STRB_POST(scratch, destIn, 1)
6884 ldrOpc = isThumb2 ? ARM::t2LDRB_POST : ARM::LDRB_POST_IMM;
6885 strOpc = isThumb2 ? ARM::t2STRB_POST : ARM::STRB_POST_IMM;
6886 for (unsigned i = 0; i < BytesLeft; i++) {
6887 unsigned scratch = MRI.createVirtualRegister(TRC);
6888 unsigned srcOut = MRI.createVirtualRegister(TRC);
6889 unsigned destOut = MRI.createVirtualRegister(TRC);
6890 if (isThumb2) {
6891 AddDefaultPred(BuildMI(*BB, MI, dl,
6892 TII->get(ldrOpc),scratch)
6893 .addReg(srcOut, RegState::Define).addReg(srcIn).addImm(1));
6894
6895 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(strOpc), destOut)
6896 .addReg(scratch).addReg(destIn)
6897 .addReg(0).addImm(1));
6898 } else {
6899 AddDefaultPred(BuildMI(*BB, MI, dl,
6900 TII->get(ldrOpc),scratch)
Stepan Dyatkovskiy2c2cb3c2012-10-10 11:43:40 +00006901 .addReg(srcOut, RegState::Define).addReg(srcIn)
6902 .addReg(0).addImm(1));
Manman Ren68f25572012-06-01 19:33:18 +00006903
6904 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(strOpc), destOut)
6905 .addReg(scratch).addReg(destIn)
6906 .addReg(0).addImm(1));
6907 }
6908 srcIn = srcOut;
6909 destIn = destOut;
6910 }
6911 MI->eraseFromParent(); // The instruction is gone now.
6912 return BB;
6913 }
6914
6915 // Expand the pseudo op to a loop.
6916 // thisMBB:
6917 // ...
6918 // movw varEnd, # --> with thumb2
6919 // movt varEnd, #
6920 // ldrcp varEnd, idx --> without thumb2
6921 // fallthrough --> loopMBB
6922 // loopMBB:
6923 // PHI varPhi, varEnd, varLoop
6924 // PHI srcPhi, src, srcLoop
6925 // PHI destPhi, dst, destLoop
6926 // [scratch, srcLoop] = LDR_POST(srcPhi, UnitSize)
6927 // [destLoop] = STR_POST(scratch, destPhi, UnitSize)
6928 // subs varLoop, varPhi, #UnitSize
6929 // bne loopMBB
6930 // fallthrough --> exitMBB
6931 // exitMBB:
6932 // epilogue to handle left-over bytes
6933 // [scratch, srcOut] = LDRB_POST(srcLoop, 1)
6934 // [destOut] = STRB_POST(scratch, destLoop, 1)
6935 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
6936 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
6937 MF->insert(It, loopMBB);
6938 MF->insert(It, exitMBB);
6939
6940 // Transfer the remainder of BB and its successor edges to exitMBB.
6941 exitMBB->splice(exitMBB->begin(), BB,
6942 llvm::next(MachineBasicBlock::iterator(MI)),
6943 BB->end());
6944 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6945
6946 // Load an immediate to varEnd.
6947 unsigned varEnd = MRI.createVirtualRegister(TRC);
6948 if (isThumb2) {
6949 unsigned VReg1 = varEnd;
6950 if ((LoopSize & 0xFFFF0000) != 0)
6951 VReg1 = MRI.createVirtualRegister(TRC);
6952 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2MOVi16), VReg1)
6953 .addImm(LoopSize & 0xFFFF));
6954
6955 if ((LoopSize & 0xFFFF0000) != 0)
6956 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2MOVTi16), varEnd)
6957 .addReg(VReg1)
6958 .addImm(LoopSize >> 16));
6959 } else {
6960 MachineConstantPool *ConstantPool = MF->getConstantPool();
6961 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
6962 const Constant *C = ConstantInt::get(Int32Ty, LoopSize);
6963
6964 // MachineConstantPool wants an explicit alignment.
Micah Villmow3574eca2012-10-08 16:38:25 +00006965 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
Manman Ren68f25572012-06-01 19:33:18 +00006966 if (Align == 0)
Micah Villmow3574eca2012-10-08 16:38:25 +00006967 Align = getDataLayout()->getTypeAllocSize(C->getType());
Manman Ren68f25572012-06-01 19:33:18 +00006968 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
6969
6970 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::LDRcp))
6971 .addReg(varEnd, RegState::Define)
6972 .addConstantPoolIndex(Idx)
6973 .addImm(0));
6974 }
6975 BB->addSuccessor(loopMBB);
6976
6977 // Generate the loop body:
6978 // varPhi = PHI(varLoop, varEnd)
6979 // srcPhi = PHI(srcLoop, src)
6980 // destPhi = PHI(destLoop, dst)
6981 MachineBasicBlock *entryBB = BB;
6982 BB = loopMBB;
6983 unsigned varLoop = MRI.createVirtualRegister(TRC);
6984 unsigned varPhi = MRI.createVirtualRegister(TRC);
6985 unsigned srcLoop = MRI.createVirtualRegister(TRC);
6986 unsigned srcPhi = MRI.createVirtualRegister(TRC);
6987 unsigned destLoop = MRI.createVirtualRegister(TRC);
6988 unsigned destPhi = MRI.createVirtualRegister(TRC);
6989
6990 BuildMI(*BB, BB->begin(), dl, TII->get(ARM::PHI), varPhi)
6991 .addReg(varLoop).addMBB(loopMBB)
6992 .addReg(varEnd).addMBB(entryBB);
6993 BuildMI(BB, dl, TII->get(ARM::PHI), srcPhi)
6994 .addReg(srcLoop).addMBB(loopMBB)
6995 .addReg(src).addMBB(entryBB);
6996 BuildMI(BB, dl, TII->get(ARM::PHI), destPhi)
6997 .addReg(destLoop).addMBB(loopMBB)
6998 .addReg(dest).addMBB(entryBB);
6999
7000 // [scratch, srcLoop] = LDR_POST(srcPhi, UnitSize)
7001 // [destLoop] = STR_POST(scratch, destPhi, UnitSiz)
Manman Reneda9fdf2012-06-18 22:23:48 +00007002 unsigned scratch = MRI.createVirtualRegister(UnitSize >= 8 ? TRC_Vec:TRC);
7003 if (UnitSize >= 8) {
7004 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), scratch)
7005 .addReg(srcLoop, RegState::Define).addReg(srcPhi).addImm(0));
7006
7007 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), destLoop)
7008 .addReg(destPhi).addImm(0).addReg(scratch));
7009 } else if (isThumb2) {
Manman Ren68f25572012-06-01 19:33:18 +00007010 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), scratch)
7011 .addReg(srcLoop, RegState::Define).addReg(srcPhi).addImm(UnitSize));
7012
7013 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), destLoop)
7014 .addReg(scratch).addReg(destPhi)
7015 .addImm(UnitSize));
7016 } else {
7017 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), scratch)
7018 .addReg(srcLoop, RegState::Define).addReg(srcPhi).addReg(0)
7019 .addImm(UnitSize));
7020
7021 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), destLoop)
7022 .addReg(scratch).addReg(destPhi)
7023 .addReg(0).addImm(UnitSize));
7024 }
7025
7026 // Decrement loop variable by UnitSize.
7027 MachineInstrBuilder MIB = BuildMI(BB, dl,
7028 TII->get(isThumb2 ? ARM::t2SUBri : ARM::SUBri), varLoop);
7029 AddDefaultCC(AddDefaultPred(MIB.addReg(varPhi).addImm(UnitSize)));
7030 MIB->getOperand(5).setReg(ARM::CPSR);
7031 MIB->getOperand(5).setIsDef(true);
7032
7033 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
7034 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
7035
7036 // loopMBB can loop back to loopMBB or fall through to exitMBB.
7037 BB->addSuccessor(loopMBB);
7038 BB->addSuccessor(exitMBB);
7039
7040 // Add epilogue to handle BytesLeft.
7041 BB = exitMBB;
7042 MachineInstr *StartOfExit = exitMBB->begin();
7043 ldrOpc = isThumb2 ? ARM::t2LDRB_POST : ARM::LDRB_POST_IMM;
7044 strOpc = isThumb2 ? ARM::t2STRB_POST : ARM::STRB_POST_IMM;
7045
7046 // [scratch, srcOut] = LDRB_POST(srcLoop, 1)
7047 // [destOut] = STRB_POST(scratch, destLoop, 1)
7048 unsigned srcIn = srcLoop;
7049 unsigned destIn = destLoop;
7050 for (unsigned i = 0; i < BytesLeft; i++) {
7051 unsigned scratch = MRI.createVirtualRegister(TRC);
7052 unsigned srcOut = MRI.createVirtualRegister(TRC);
7053 unsigned destOut = MRI.createVirtualRegister(TRC);
7054 if (isThumb2) {
7055 AddDefaultPred(BuildMI(*BB, StartOfExit, dl,
7056 TII->get(ldrOpc),scratch)
7057 .addReg(srcOut, RegState::Define).addReg(srcIn).addImm(1));
7058
7059 AddDefaultPred(BuildMI(*BB, StartOfExit, dl, TII->get(strOpc), destOut)
7060 .addReg(scratch).addReg(destIn)
7061 .addImm(1));
7062 } else {
7063 AddDefaultPred(BuildMI(*BB, StartOfExit, dl,
7064 TII->get(ldrOpc),scratch)
7065 .addReg(srcOut, RegState::Define).addReg(srcIn).addReg(0).addImm(1));
7066
7067 AddDefaultPred(BuildMI(*BB, StartOfExit, dl, TII->get(strOpc), destOut)
7068 .addReg(scratch).addReg(destIn)
7069 .addReg(0).addImm(1));
7070 }
7071 srcIn = srcOut;
7072 destIn = destOut;
7073 }
7074
7075 MI->eraseFromParent(); // The instruction is gone now.
7076 return BB;
7077}
7078
Jim Grosbache801dc42009-12-12 01:40:06 +00007079MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007080ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00007081 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00007082 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00007083 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00007084 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00007085 switch (MI->getOpcode()) {
Andrew Trick1c3af772011-04-23 03:55:32 +00007086 default: {
Jim Grosbach5278eb82009-12-11 01:42:04 +00007087 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00007088 llvm_unreachable("Unexpected instr type to insert");
Andrew Trick1c3af772011-04-23 03:55:32 +00007089 }
Jim Grosbachee2c2a42011-09-16 21:55:56 +00007090 // The Thumb2 pre-indexed stores have the same MI operands, they just
7091 // define them differently in the .td files from the isel patterns, so
7092 // they need pseudos.
7093 case ARM::t2STR_preidx:
7094 MI->setDesc(TII->get(ARM::t2STR_PRE));
7095 return BB;
7096 case ARM::t2STRB_preidx:
7097 MI->setDesc(TII->get(ARM::t2STRB_PRE));
7098 return BB;
7099 case ARM::t2STRH_preidx:
7100 MI->setDesc(TII->get(ARM::t2STRH_PRE));
7101 return BB;
7102
Jim Grosbach19dec202011-08-05 20:35:44 +00007103 case ARM::STRi_preidx:
7104 case ARM::STRBi_preidx: {
Jim Grosbach6cd57162011-08-09 21:22:41 +00007105 unsigned NewOpc = MI->getOpcode() == ARM::STRi_preidx ?
Jim Grosbach19dec202011-08-05 20:35:44 +00007106 ARM::STR_PRE_IMM : ARM::STRB_PRE_IMM;
7107 // Decode the offset.
7108 unsigned Offset = MI->getOperand(4).getImm();
7109 bool isSub = ARM_AM::getAM2Op(Offset) == ARM_AM::sub;
7110 Offset = ARM_AM::getAM2Offset(Offset);
7111 if (isSub)
7112 Offset = -Offset;
7113
Jim Grosbach4dfe2202011-08-12 21:02:34 +00007114 MachineMemOperand *MMO = *MI->memoperands_begin();
Benjamin Kramer2753ae32011-08-27 17:36:14 +00007115 BuildMI(*BB, MI, dl, TII->get(NewOpc))
Jim Grosbach19dec202011-08-05 20:35:44 +00007116 .addOperand(MI->getOperand(0)) // Rn_wb
7117 .addOperand(MI->getOperand(1)) // Rt
7118 .addOperand(MI->getOperand(2)) // Rn
7119 .addImm(Offset) // offset (skip GPR==zero_reg)
7120 .addOperand(MI->getOperand(5)) // pred
Jim Grosbach4dfe2202011-08-12 21:02:34 +00007121 .addOperand(MI->getOperand(6))
7122 .addMemOperand(MMO);
Jim Grosbach19dec202011-08-05 20:35:44 +00007123 MI->eraseFromParent();
7124 return BB;
7125 }
7126 case ARM::STRr_preidx:
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00007127 case ARM::STRBr_preidx:
7128 case ARM::STRH_preidx: {
7129 unsigned NewOpc;
7130 switch (MI->getOpcode()) {
7131 default: llvm_unreachable("unexpected opcode!");
7132 case ARM::STRr_preidx: NewOpc = ARM::STR_PRE_REG; break;
7133 case ARM::STRBr_preidx: NewOpc = ARM::STRB_PRE_REG; break;
7134 case ARM::STRH_preidx: NewOpc = ARM::STRH_PRE; break;
7135 }
Jim Grosbach19dec202011-08-05 20:35:44 +00007136 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(NewOpc));
7137 for (unsigned i = 0; i < MI->getNumOperands(); ++i)
7138 MIB.addOperand(MI->getOperand(i));
7139 MI->eraseFromParent();
7140 return BB;
7141 }
Jim Grosbacha36c8f22009-12-14 20:14:59 +00007142 case ARM::ATOMIC_LOAD_ADD_I8:
7143 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
7144 case ARM::ATOMIC_LOAD_ADD_I16:
7145 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
7146 case ARM::ATOMIC_LOAD_ADD_I32:
7147 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00007148
Jim Grosbacha36c8f22009-12-14 20:14:59 +00007149 case ARM::ATOMIC_LOAD_AND_I8:
7150 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
7151 case ARM::ATOMIC_LOAD_AND_I16:
7152 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
7153 case ARM::ATOMIC_LOAD_AND_I32:
7154 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00007155
Jim Grosbacha36c8f22009-12-14 20:14:59 +00007156 case ARM::ATOMIC_LOAD_OR_I8:
7157 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
7158 case ARM::ATOMIC_LOAD_OR_I16:
7159 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
7160 case ARM::ATOMIC_LOAD_OR_I32:
7161 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00007162
Jim Grosbacha36c8f22009-12-14 20:14:59 +00007163 case ARM::ATOMIC_LOAD_XOR_I8:
7164 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
7165 case ARM::ATOMIC_LOAD_XOR_I16:
7166 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
7167 case ARM::ATOMIC_LOAD_XOR_I32:
7168 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00007169
Jim Grosbacha36c8f22009-12-14 20:14:59 +00007170 case ARM::ATOMIC_LOAD_NAND_I8:
7171 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
7172 case ARM::ATOMIC_LOAD_NAND_I16:
7173 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
7174 case ARM::ATOMIC_LOAD_NAND_I32:
7175 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00007176
Jim Grosbacha36c8f22009-12-14 20:14:59 +00007177 case ARM::ATOMIC_LOAD_SUB_I8:
7178 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
7179 case ARM::ATOMIC_LOAD_SUB_I16:
7180 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
7181 case ARM::ATOMIC_LOAD_SUB_I32:
7182 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00007183
Jim Grosbachf7da8822011-04-26 19:44:18 +00007184 case ARM::ATOMIC_LOAD_MIN_I8:
7185 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::LT);
7186 case ARM::ATOMIC_LOAD_MIN_I16:
7187 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::LT);
7188 case ARM::ATOMIC_LOAD_MIN_I32:
7189 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::LT);
7190
7191 case ARM::ATOMIC_LOAD_MAX_I8:
7192 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::GT);
7193 case ARM::ATOMIC_LOAD_MAX_I16:
7194 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::GT);
7195 case ARM::ATOMIC_LOAD_MAX_I32:
7196 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::GT);
7197
7198 case ARM::ATOMIC_LOAD_UMIN_I8:
7199 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::LO);
7200 case ARM::ATOMIC_LOAD_UMIN_I16:
7201 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::LO);
7202 case ARM::ATOMIC_LOAD_UMIN_I32:
7203 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::LO);
7204
7205 case ARM::ATOMIC_LOAD_UMAX_I8:
7206 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::HI);
7207 case ARM::ATOMIC_LOAD_UMAX_I16:
7208 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::HI);
7209 case ARM::ATOMIC_LOAD_UMAX_I32:
7210 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::HI);
7211
Jim Grosbacha36c8f22009-12-14 20:14:59 +00007212 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
7213 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
7214 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00007215
7216 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
7217 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
7218 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00007219
Eli Friedman2bdffe42011-08-31 00:31:29 +00007220
7221 case ARM::ATOMADD6432:
7222 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00007223 isThumb2 ? ARM::t2ADCrr : ARM::ADCrr,
7224 /*NeedsCarry*/ true);
Eli Friedman2bdffe42011-08-31 00:31:29 +00007225 case ARM::ATOMSUB6432:
7226 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00007227 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7228 /*NeedsCarry*/ true);
Eli Friedman2bdffe42011-08-31 00:31:29 +00007229 case ARM::ATOMOR6432:
7230 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00007231 isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00007232 case ARM::ATOMXOR6432:
7233 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2EORrr : ARM::EORrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00007234 isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00007235 case ARM::ATOMAND6432:
7236 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00007237 isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00007238 case ARM::ATOMSWAP6432:
7239 return EmitAtomicBinary64(MI, BB, 0, 0, false);
Eli Friedman4d3f3292011-08-31 17:52:22 +00007240 case ARM::ATOMCMPXCHG6432:
7241 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
7242 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7243 /*NeedsCarry*/ false, /*IsCmpxchg*/true);
Silviu Baranga35b3df62012-11-29 14:41:25 +00007244 case ARM::ATOMMIN6432:
7245 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
7246 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7247 /*NeedsCarry*/ true, /*IsCmpxchg*/false,
Silviu Baranga4a9256f2013-01-25 10:39:49 +00007248 /*IsMinMax*/ true, ARMCC::LT);
Silviu Baranga35b3df62012-11-29 14:41:25 +00007249 case ARM::ATOMMAX6432:
7250 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
7251 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7252 /*NeedsCarry*/ true, /*IsCmpxchg*/false,
7253 /*IsMinMax*/ true, ARMCC::GE);
7254 case ARM::ATOMUMIN6432:
7255 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
7256 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7257 /*NeedsCarry*/ true, /*IsCmpxchg*/false,
Silviu Baranga4a9256f2013-01-25 10:39:49 +00007258 /*IsMinMax*/ true, ARMCC::LO);
Silviu Baranga35b3df62012-11-29 14:41:25 +00007259 case ARM::ATOMUMAX6432:
7260 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
7261 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
7262 /*NeedsCarry*/ true, /*IsCmpxchg*/false,
7263 /*IsMinMax*/ true, ARMCC::HS);
Eli Friedman2bdffe42011-08-31 00:31:29 +00007264
Evan Cheng007ea272009-08-12 05:17:19 +00007265 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00007266 // To "insert" a SELECT_CC instruction, we actually have to insert the
7267 // diamond control-flow pattern. The incoming instruction knows the
7268 // destination vreg to set, the condition code register to branch on, the
7269 // true/false values to select between, and a branch opcode to use.
7270 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007271 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00007272 ++It;
7273
7274 // thisMBB:
7275 // ...
7276 // TrueVal = ...
7277 // cmpTY ccX, r1, r2
7278 // bCC copy1MBB
7279 // fallthrough --> copy0MBB
7280 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007281 MachineFunction *F = BB->getParent();
7282 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7283 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00007284 F->insert(It, copy0MBB);
7285 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00007286
7287 // Transfer the remainder of BB and its successor edges to sinkMBB.
7288 sinkMBB->splice(sinkMBB->begin(), BB,
7289 llvm::next(MachineBasicBlock::iterator(MI)),
7290 BB->end());
7291 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7292
Dan Gohman258c58c2010-07-06 15:49:48 +00007293 BB->addSuccessor(copy0MBB);
7294 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00007295
Dan Gohman14152b42010-07-06 20:24:04 +00007296 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
7297 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
7298
Evan Chenga8e29892007-01-19 07:51:42 +00007299 // copy0MBB:
7300 // %FalseValue = ...
7301 // # fallthrough to sinkMBB
7302 BB = copy0MBB;
7303
7304 // Update machine-CFG edges
7305 BB->addSuccessor(sinkMBB);
7306
7307 // sinkMBB:
7308 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7309 // ...
7310 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00007311 BuildMI(*BB, BB->begin(), dl,
7312 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00007313 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7314 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7315
Dan Gohman14152b42010-07-06 20:24:04 +00007316 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00007317 return BB;
7318 }
Evan Cheng86198642009-08-07 00:34:42 +00007319
Evan Cheng218977b2010-07-13 19:27:42 +00007320 case ARM::BCCi64:
7321 case ARM::BCCZi64: {
Bob Wilson3c904692010-12-23 22:45:49 +00007322 // If there is an unconditional branch to the other successor, remove it.
7323 BB->erase(llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick7fa75ce2011-01-19 02:26:13 +00007324
Evan Cheng218977b2010-07-13 19:27:42 +00007325 // Compare both parts that make up the double comparison separately for
7326 // equality.
7327 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
7328
7329 unsigned LHS1 = MI->getOperand(1).getReg();
7330 unsigned LHS2 = MI->getOperand(2).getReg();
7331 if (RHSisZero) {
7332 AddDefaultPred(BuildMI(BB, dl,
7333 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7334 .addReg(LHS1).addImm(0));
7335 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7336 .addReg(LHS2).addImm(0)
7337 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
7338 } else {
7339 unsigned RHS1 = MI->getOperand(3).getReg();
7340 unsigned RHS2 = MI->getOperand(4).getReg();
7341 AddDefaultPred(BuildMI(BB, dl,
7342 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
7343 .addReg(LHS1).addReg(RHS1));
7344 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
7345 .addReg(LHS2).addReg(RHS2)
7346 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
7347 }
7348
7349 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
7350 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
7351 if (MI->getOperand(0).getImm() == ARMCC::NE)
7352 std::swap(destMBB, exitMBB);
7353
7354 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
7355 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Owen Anderson51f6a7a2011-09-09 21:48:23 +00007356 if (isThumb2)
7357 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2B)).addMBB(exitMBB));
7358 else
7359 BuildMI(BB, dl, TII->get(ARM::B)) .addMBB(exitMBB);
Evan Cheng218977b2010-07-13 19:27:42 +00007360
7361 MI->eraseFromParent(); // The pseudo instruction is gone now.
7362 return BB;
7363 }
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007364
Bill Wendling5bc85282011-10-17 20:37:20 +00007365 case ARM::Int_eh_sjlj_setjmp:
7366 case ARM::Int_eh_sjlj_setjmp_nofp:
7367 case ARM::tInt_eh_sjlj_setjmp:
7368 case ARM::t2Int_eh_sjlj_setjmp:
7369 case ARM::t2Int_eh_sjlj_setjmp_nofp:
7370 EmitSjLjDispatchBlock(MI, BB);
7371 return BB;
7372
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007373 case ARM::ABS:
7374 case ARM::t2ABS: {
7375 // To insert an ABS instruction, we have to insert the
7376 // diamond control-flow pattern. The incoming instruction knows the
7377 // source vreg to test against 0, the destination vreg to set,
7378 // the condition code register to branch on, the
Andrew Trick7f5f0da2011-10-18 18:40:53 +00007379 // true/false values to select between, and a branch opcode to use.
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007380 // It transforms
7381 // V1 = ABS V0
7382 // into
7383 // V2 = MOVS V0
7384 // BCC (branch to SinkBB if V0 >= 0)
7385 // RSBBB: V3 = RSBri V2, 0 (compute ABS if V2 < 0)
Andrew Trick7f5f0da2011-10-18 18:40:53 +00007386 // SinkBB: V1 = PHI(V2, V3)
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007387 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7388 MachineFunction::iterator BBI = BB;
7389 ++BBI;
7390 MachineFunction *Fn = BB->getParent();
7391 MachineBasicBlock *RSBBB = Fn->CreateMachineBasicBlock(LLVM_BB);
7392 MachineBasicBlock *SinkBB = Fn->CreateMachineBasicBlock(LLVM_BB);
7393 Fn->insert(BBI, RSBBB);
7394 Fn->insert(BBI, SinkBB);
7395
7396 unsigned int ABSSrcReg = MI->getOperand(1).getReg();
7397 unsigned int ABSDstReg = MI->getOperand(0).getReg();
7398 bool isThumb2 = Subtarget->isThumb2();
7399 MachineRegisterInfo &MRI = Fn->getRegInfo();
7400 // In Thumb mode S must not be specified if source register is the SP or
7401 // PC and if destination register is the SP, so restrict register class
Craig Topper420761a2012-04-20 07:30:17 +00007402 unsigned NewRsbDstReg = MRI.createVirtualRegister(isThumb2 ?
7403 (const TargetRegisterClass*)&ARM::rGPRRegClass :
7404 (const TargetRegisterClass*)&ARM::GPRRegClass);
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007405
7406 // Transfer the remainder of BB and its successor edges to sinkMBB.
7407 SinkBB->splice(SinkBB->begin(), BB,
7408 llvm::next(MachineBasicBlock::iterator(MI)),
7409 BB->end());
7410 SinkBB->transferSuccessorsAndUpdatePHIs(BB);
7411
7412 BB->addSuccessor(RSBBB);
7413 BB->addSuccessor(SinkBB);
7414
7415 // fall through to SinkMBB
7416 RSBBB->addSuccessor(SinkBB);
7417
Manman Ren307473d2012-06-15 21:32:12 +00007418 // insert a cmp at the end of BB
Andrew Trick49b446f2012-07-18 18:34:24 +00007419 AddDefaultPred(BuildMI(BB, dl,
Manman Ren307473d2012-06-15 21:32:12 +00007420 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7421 .addReg(ABSSrcReg).addImm(0));
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007422
7423 // insert a bcc with opposite CC to ARMCC::MI at the end of BB
Andrew Trick7f5f0da2011-10-18 18:40:53 +00007424 BuildMI(BB, dl,
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007425 TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc)).addMBB(SinkBB)
7426 .addImm(ARMCC::getOppositeCondition(ARMCC::MI)).addReg(ARM::CPSR);
7427
7428 // insert rsbri in RSBBB
7429 // Note: BCC and rsbri will be converted into predicated rsbmi
7430 // by if-conversion pass
Andrew Trick7f5f0da2011-10-18 18:40:53 +00007431 BuildMI(*RSBBB, RSBBB->begin(), dl,
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007432 TII->get(isThumb2 ? ARM::t2RSBri : ARM::RSBri), NewRsbDstReg)
Manman Ren307473d2012-06-15 21:32:12 +00007433 .addReg(ABSSrcReg, RegState::Kill)
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007434 .addImm(0).addImm((unsigned)ARMCC::AL).addReg(0).addReg(0);
7435
Andrew Trick7f5f0da2011-10-18 18:40:53 +00007436 // insert PHI in SinkBB,
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007437 // reuse ABSDstReg to not change uses of ABS instruction
7438 BuildMI(*SinkBB, SinkBB->begin(), dl,
7439 TII->get(ARM::PHI), ABSDstReg)
7440 .addReg(NewRsbDstReg).addMBB(RSBBB)
Manman Ren307473d2012-06-15 21:32:12 +00007441 .addReg(ABSSrcReg).addMBB(BB);
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007442
7443 // remove ABS instruction
Andrew Trick7f5f0da2011-10-18 18:40:53 +00007444 MI->eraseFromParent();
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007445
7446 // return last added BB
7447 return SinkBB;
7448 }
Manman Ren68f25572012-06-01 19:33:18 +00007449 case ARM::COPY_STRUCT_BYVAL_I32:
Manman Ren763a75d2012-06-01 02:44:42 +00007450 ++NumLoopByVals;
Manman Ren68f25572012-06-01 19:33:18 +00007451 return EmitStructByval(MI, BB);
Evan Chenga8e29892007-01-19 07:51:42 +00007452 }
7453}
7454
Evan Cheng37fefc22011-08-30 19:09:48 +00007455void ARMTargetLowering::AdjustInstrPostInstrSelection(MachineInstr *MI,
7456 SDNode *Node) const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00007457 if (!MI->hasPostISelHook()) {
Andrew Trick3be654f2011-09-21 02:20:46 +00007458 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
7459 "Pseudo flag-setting opcodes must be marked with 'hasPostISelHook'");
7460 return;
7461 }
7462
Evan Cheng5a96b3d2011-12-07 07:15:52 +00007463 const MCInstrDesc *MCID = &MI->getDesc();
Andrew Trick4815d562011-09-20 03:17:40 +00007464 // Adjust potentially 's' setting instructions after isel, i.e. ADC, SBC, RSB,
7465 // RSC. Coming out of isel, they have an implicit CPSR def, but the optional
7466 // operand is still set to noreg. If needed, set the optional operand's
7467 // register to CPSR, and remove the redundant implicit def.
Andrew Trick3be654f2011-09-21 02:20:46 +00007468 //
Andrew Trick90b7b122011-10-18 19:18:52 +00007469 // e.g. ADCS (..., CPSR<imp-def>) -> ADC (... opt:CPSR<def>).
Andrew Trick4815d562011-09-20 03:17:40 +00007470
Andrew Trick3be654f2011-09-21 02:20:46 +00007471 // Rename pseudo opcodes.
7472 unsigned NewOpc = convertAddSubFlagsOpcode(MI->getOpcode());
7473 if (NewOpc) {
7474 const ARMBaseInstrInfo *TII =
7475 static_cast<const ARMBaseInstrInfo*>(getTargetMachine().getInstrInfo());
Andrew Trick90b7b122011-10-18 19:18:52 +00007476 MCID = &TII->get(NewOpc);
7477
7478 assert(MCID->getNumOperands() == MI->getDesc().getNumOperands() + 1 &&
7479 "converted opcode should be the same except for cc_out");
7480
7481 MI->setDesc(*MCID);
7482
7483 // Add the optional cc_out operand
7484 MI->addOperand(MachineOperand::CreateReg(0, /*isDef=*/true));
Andrew Trick3be654f2011-09-21 02:20:46 +00007485 }
Andrew Trick90b7b122011-10-18 19:18:52 +00007486 unsigned ccOutIdx = MCID->getNumOperands() - 1;
Andrew Trick4815d562011-09-20 03:17:40 +00007487
7488 // Any ARM instruction that sets the 's' bit should specify an optional
7489 // "cc_out" operand in the last operand position.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00007490 if (!MI->hasOptionalDef() || !MCID->OpInfo[ccOutIdx].isOptionalDef()) {
Andrew Trick3be654f2011-09-21 02:20:46 +00007491 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick4815d562011-09-20 03:17:40 +00007492 return;
7493 }
Andrew Trick3be654f2011-09-21 02:20:46 +00007494 // Look for an implicit def of CPSR added by MachineInstr ctor. Remove it
7495 // since we already have an optional CPSR def.
Andrew Trick4815d562011-09-20 03:17:40 +00007496 bool definesCPSR = false;
7497 bool deadCPSR = false;
Andrew Trick90b7b122011-10-18 19:18:52 +00007498 for (unsigned i = MCID->getNumOperands(), e = MI->getNumOperands();
Andrew Trick4815d562011-09-20 03:17:40 +00007499 i != e; ++i) {
7500 const MachineOperand &MO = MI->getOperand(i);
7501 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR) {
7502 definesCPSR = true;
7503 if (MO.isDead())
7504 deadCPSR = true;
7505 MI->RemoveOperand(i);
7506 break;
Evan Cheng37fefc22011-08-30 19:09:48 +00007507 }
7508 }
Andrew Trick4815d562011-09-20 03:17:40 +00007509 if (!definesCPSR) {
Andrew Trick3be654f2011-09-21 02:20:46 +00007510 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick4815d562011-09-20 03:17:40 +00007511 return;
7512 }
7513 assert(deadCPSR == !Node->hasAnyUseOfValue(1) && "inconsistent dead flag");
Andrew Trick3be654f2011-09-21 02:20:46 +00007514 if (deadCPSR) {
7515 assert(!MI->getOperand(ccOutIdx).getReg() &&
7516 "expect uninitialized optional cc_out operand");
Andrew Trick4815d562011-09-20 03:17:40 +00007517 return;
Andrew Trick3be654f2011-09-21 02:20:46 +00007518 }
Andrew Trick4815d562011-09-20 03:17:40 +00007519
Andrew Trick3be654f2011-09-21 02:20:46 +00007520 // If this instruction was defined with an optional CPSR def and its dag node
7521 // had a live implicit CPSR def, then activate the optional CPSR def.
Andrew Trick4815d562011-09-20 03:17:40 +00007522 MachineOperand &MO = MI->getOperand(ccOutIdx);
7523 MO.setReg(ARM::CPSR);
7524 MO.setIsDef(true);
Evan Cheng37fefc22011-08-30 19:09:48 +00007525}
7526
Evan Chenga8e29892007-01-19 07:51:42 +00007527//===----------------------------------------------------------------------===//
7528// ARM Optimization Hooks
7529//===----------------------------------------------------------------------===//
7530
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007531// Helper function that checks if N is a null or all ones constant.
7532static inline bool isZeroOrAllOnes(SDValue N, bool AllOnes) {
7533 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N);
7534 if (!C)
7535 return false;
7536 return AllOnes ? C->isAllOnesValue() : C->isNullValue();
7537}
7538
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007539// Return true if N is conditionally 0 or all ones.
7540// Detects these expressions where cc is an i1 value:
7541//
7542// (select cc 0, y) [AllOnes=0]
7543// (select cc y, 0) [AllOnes=0]
7544// (zext cc) [AllOnes=0]
7545// (sext cc) [AllOnes=0/1]
7546// (select cc -1, y) [AllOnes=1]
7547// (select cc y, -1) [AllOnes=1]
7548//
7549// Invert is set when N is the null/all ones constant when CC is false.
7550// OtherOp is set to the alternative value of N.
7551static bool isConditionalZeroOrAllOnes(SDNode *N, bool AllOnes,
7552 SDValue &CC, bool &Invert,
7553 SDValue &OtherOp,
7554 SelectionDAG &DAG) {
7555 switch (N->getOpcode()) {
7556 default: return false;
7557 case ISD::SELECT: {
7558 CC = N->getOperand(0);
7559 SDValue N1 = N->getOperand(1);
7560 SDValue N2 = N->getOperand(2);
7561 if (isZeroOrAllOnes(N1, AllOnes)) {
7562 Invert = false;
7563 OtherOp = N2;
7564 return true;
7565 }
7566 if (isZeroOrAllOnes(N2, AllOnes)) {
7567 Invert = true;
7568 OtherOp = N1;
7569 return true;
7570 }
7571 return false;
7572 }
7573 case ISD::ZERO_EXTEND:
7574 // (zext cc) can never be the all ones value.
7575 if (AllOnes)
7576 return false;
7577 // Fall through.
7578 case ISD::SIGN_EXTEND: {
7579 EVT VT = N->getValueType(0);
7580 CC = N->getOperand(0);
7581 if (CC.getValueType() != MVT::i1)
7582 return false;
7583 Invert = !AllOnes;
7584 if (AllOnes)
7585 // When looking for an AllOnes constant, N is an sext, and the 'other'
7586 // value is 0.
7587 OtherOp = DAG.getConstant(0, VT);
7588 else if (N->getOpcode() == ISD::ZERO_EXTEND)
7589 // When looking for a 0 constant, N can be zext or sext.
7590 OtherOp = DAG.getConstant(1, VT);
7591 else
7592 OtherOp = DAG.getConstant(APInt::getAllOnesValue(VT.getSizeInBits()), VT);
7593 return true;
7594 }
7595 }
7596}
7597
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007598// Combine a constant select operand into its use:
7599//
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007600// (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
7601// (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
7602// (and (select cc, -1, c), x) -> (select cc, x, (and, x, c)) [AllOnes=1]
7603// (or (select cc, 0, c), x) -> (select cc, x, (or, x, c))
7604// (xor (select cc, 0, c), x) -> (select cc, x, (xor, x, c))
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007605//
7606// The transform is rejected if the select doesn't have a constant operand that
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007607// is null, or all ones when AllOnes is set.
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007608//
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007609// Also recognize sext/zext from i1:
7610//
7611// (add (zext cc), x) -> (select cc (add x, 1), x)
7612// (add (sext cc), x) -> (select cc (add x, -1), x)
7613//
7614// These transformations eventually create predicated instructions.
7615//
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007616// @param N The node to transform.
7617// @param Slct The N operand that is a select.
7618// @param OtherOp The other N operand (x above).
7619// @param DCI Context.
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007620// @param AllOnes Require the select constant to be all ones instead of null.
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007621// @returns The new node, or SDValue() on failure.
Chris Lattnerd1980a52009-03-12 06:52:53 +00007622static
7623SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007624 TargetLowering::DAGCombinerInfo &DCI,
7625 bool AllOnes = false) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00007626 SelectionDAG &DAG = DCI.DAG;
Owen Andersone50ed302009-08-10 22:56:29 +00007627 EVT VT = N->getValueType(0);
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007628 SDValue NonConstantVal;
7629 SDValue CCOp;
7630 bool SwapSelectOps;
7631 if (!isConditionalZeroOrAllOnes(Slct.getNode(), AllOnes, CCOp, SwapSelectOps,
7632 NonConstantVal, DAG))
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007633 return SDValue();
7634
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007635 // Slct is now know to be the desired identity constant when CC is true.
7636 SDValue TrueVal = OtherOp;
7637 SDValue FalseVal = DAG.getNode(N->getOpcode(), N->getDebugLoc(), VT,
7638 OtherOp, NonConstantVal);
7639 // Unless SwapSelectOps says CC should be false.
7640 if (SwapSelectOps)
7641 std::swap(TrueVal, FalseVal);
7642
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007643 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007644 CCOp, TrueVal, FalseVal);
Chris Lattnerd1980a52009-03-12 06:52:53 +00007645}
7646
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007647// Attempt combineSelectAndUse on each operand of a commutative operator N.
7648static
7649SDValue combineSelectAndUseCommutative(SDNode *N, bool AllOnes,
7650 TargetLowering::DAGCombinerInfo &DCI) {
7651 SDValue N0 = N->getOperand(0);
7652 SDValue N1 = N->getOperand(1);
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007653 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007654 SDValue Result = combineSelectAndUse(N, N0, N1, DCI, AllOnes);
7655 if (Result.getNode())
7656 return Result;
7657 }
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007658 if (N1.getNode()->hasOneUse()) {
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007659 SDValue Result = combineSelectAndUse(N, N1, N0, DCI, AllOnes);
7660 if (Result.getNode())
7661 return Result;
7662 }
7663 return SDValue();
7664}
7665
Eric Christopherfa6f5912011-06-29 21:10:36 +00007666// AddCombineToVPADDL- For pair-wise add on neon, use the vpaddl instruction
Tanya Lattner189531f2011-06-14 23:48:48 +00007667// (only after legalization).
7668static SDValue AddCombineToVPADDL(SDNode *N, SDValue N0, SDValue N1,
7669 TargetLowering::DAGCombinerInfo &DCI,
7670 const ARMSubtarget *Subtarget) {
7671
7672 // Only perform optimization if after legalize, and if NEON is available. We
7673 // also expected both operands to be BUILD_VECTORs.
7674 if (DCI.isBeforeLegalize() || !Subtarget->hasNEON()
7675 || N0.getOpcode() != ISD::BUILD_VECTOR
7676 || N1.getOpcode() != ISD::BUILD_VECTOR)
7677 return SDValue();
7678
7679 // Check output type since VPADDL operand elements can only be 8, 16, or 32.
7680 EVT VT = N->getValueType(0);
7681 if (!VT.isInteger() || VT.getVectorElementType() == MVT::i64)
7682 return SDValue();
7683
7684 // Check that the vector operands are of the right form.
7685 // N0 and N1 are BUILD_VECTOR nodes with N number of EXTRACT_VECTOR
7686 // operands, where N is the size of the formed vector.
7687 // Each EXTRACT_VECTOR should have the same input vector and odd or even
7688 // index such that we have a pair wise add pattern.
Tanya Lattner189531f2011-06-14 23:48:48 +00007689
7690 // Grab the vector that all EXTRACT_VECTOR nodes should be referencing.
Bob Wilson7a10ab72011-06-15 06:04:34 +00007691 if (N0->getOperand(0)->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
Tanya Lattner189531f2011-06-14 23:48:48 +00007692 return SDValue();
Bob Wilson7a10ab72011-06-15 06:04:34 +00007693 SDValue Vec = N0->getOperand(0)->getOperand(0);
7694 SDNode *V = Vec.getNode();
7695 unsigned nextIndex = 0;
Tanya Lattner189531f2011-06-14 23:48:48 +00007696
Eric Christopherfa6f5912011-06-29 21:10:36 +00007697 // For each operands to the ADD which are BUILD_VECTORs,
Tanya Lattner189531f2011-06-14 23:48:48 +00007698 // check to see if each of their operands are an EXTRACT_VECTOR with
7699 // the same vector and appropriate index.
7700 for (unsigned i = 0, e = N0->getNumOperands(); i != e; ++i) {
7701 if (N0->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT
7702 && N1->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
Eric Christopherfa6f5912011-06-29 21:10:36 +00007703
Tanya Lattner189531f2011-06-14 23:48:48 +00007704 SDValue ExtVec0 = N0->getOperand(i);
7705 SDValue ExtVec1 = N1->getOperand(i);
Eric Christopherfa6f5912011-06-29 21:10:36 +00007706
Tanya Lattner189531f2011-06-14 23:48:48 +00007707 // First operand is the vector, verify its the same.
7708 if (V != ExtVec0->getOperand(0).getNode() ||
7709 V != ExtVec1->getOperand(0).getNode())
7710 return SDValue();
Eric Christopherfa6f5912011-06-29 21:10:36 +00007711
Tanya Lattner189531f2011-06-14 23:48:48 +00007712 // Second is the constant, verify its correct.
7713 ConstantSDNode *C0 = dyn_cast<ConstantSDNode>(ExtVec0->getOperand(1));
7714 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(ExtVec1->getOperand(1));
Eric Christopherfa6f5912011-06-29 21:10:36 +00007715
Tanya Lattner189531f2011-06-14 23:48:48 +00007716 // For the constant, we want to see all the even or all the odd.
7717 if (!C0 || !C1 || C0->getZExtValue() != nextIndex
7718 || C1->getZExtValue() != nextIndex+1)
7719 return SDValue();
7720
7721 // Increment index.
7722 nextIndex+=2;
Eric Christopherfa6f5912011-06-29 21:10:36 +00007723 } else
Tanya Lattner189531f2011-06-14 23:48:48 +00007724 return SDValue();
7725 }
7726
7727 // Create VPADDL node.
7728 SelectionDAG &DAG = DCI.DAG;
7729 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Tanya Lattner189531f2011-06-14 23:48:48 +00007730
7731 // Build operand list.
7732 SmallVector<SDValue, 8> Ops;
7733 Ops.push_back(DAG.getConstant(Intrinsic::arm_neon_vpaddls,
7734 TLI.getPointerTy()));
7735
7736 // Input is the vector.
7737 Ops.push_back(Vec);
Eric Christopherfa6f5912011-06-29 21:10:36 +00007738
Tanya Lattner189531f2011-06-14 23:48:48 +00007739 // Get widened type and narrowed type.
7740 MVT widenType;
7741 unsigned numElem = VT.getVectorNumElements();
7742 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
7743 case MVT::i8: widenType = MVT::getVectorVT(MVT::i16, numElem); break;
7744 case MVT::i16: widenType = MVT::getVectorVT(MVT::i32, numElem); break;
7745 case MVT::i32: widenType = MVT::getVectorVT(MVT::i64, numElem); break;
7746 default:
Craig Topperbc219812012-02-07 02:50:20 +00007747 llvm_unreachable("Invalid vector element type for padd optimization.");
Tanya Lattner189531f2011-06-14 23:48:48 +00007748 }
7749
7750 SDValue tmp = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
7751 widenType, &Ops[0], Ops.size());
7752 return DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, tmp);
7753}
7754
Arnold Schwaighofer67514e92012-09-04 14:37:49 +00007755static SDValue findMUL_LOHI(SDValue V) {
7756 if (V->getOpcode() == ISD::UMUL_LOHI ||
7757 V->getOpcode() == ISD::SMUL_LOHI)
7758 return V;
7759 return SDValue();
7760}
7761
7762static SDValue AddCombineTo64bitMLAL(SDNode *AddcNode,
7763 TargetLowering::DAGCombinerInfo &DCI,
7764 const ARMSubtarget *Subtarget) {
7765
7766 if (Subtarget->isThumb1Only()) return SDValue();
7767
7768 // Only perform the checks after legalize when the pattern is available.
7769 if (DCI.isBeforeLegalize()) return SDValue();
7770
7771 // Look for multiply add opportunities.
7772 // The pattern is a ISD::UMUL_LOHI followed by two add nodes, where
7773 // each add nodes consumes a value from ISD::UMUL_LOHI and there is
7774 // a glue link from the first add to the second add.
7775 // If we find this pattern, we can replace the U/SMUL_LOHI, ADDC, and ADDE by
7776 // a S/UMLAL instruction.
7777 // loAdd UMUL_LOHI
7778 // \ / :lo \ :hi
7779 // \ / \ [no multiline comment]
7780 // ADDC | hiAdd
7781 // \ :glue / /
7782 // \ / /
7783 // ADDE
7784 //
7785 assert(AddcNode->getOpcode() == ISD::ADDC && "Expect an ADDC");
7786 SDValue AddcOp0 = AddcNode->getOperand(0);
7787 SDValue AddcOp1 = AddcNode->getOperand(1);
7788
7789 // Check if the two operands are from the same mul_lohi node.
7790 if (AddcOp0.getNode() == AddcOp1.getNode())
7791 return SDValue();
7792
7793 assert(AddcNode->getNumValues() == 2 &&
7794 AddcNode->getValueType(0) == MVT::i32 &&
7795 AddcNode->getValueType(1) == MVT::Glue &&
7796 "Expect ADDC with two result values: i32, glue");
7797
7798 // Check that the ADDC adds the low result of the S/UMUL_LOHI.
7799 if (AddcOp0->getOpcode() != ISD::UMUL_LOHI &&
7800 AddcOp0->getOpcode() != ISD::SMUL_LOHI &&
7801 AddcOp1->getOpcode() != ISD::UMUL_LOHI &&
7802 AddcOp1->getOpcode() != ISD::SMUL_LOHI)
7803 return SDValue();
7804
7805 // Look for the glued ADDE.
7806 SDNode* AddeNode = AddcNode->getGluedUser();
7807 if (AddeNode == NULL)
7808 return SDValue();
7809
7810 // Make sure it is really an ADDE.
7811 if (AddeNode->getOpcode() != ISD::ADDE)
7812 return SDValue();
7813
7814 assert(AddeNode->getNumOperands() == 3 &&
7815 AddeNode->getOperand(2).getValueType() == MVT::Glue &&
7816 "ADDE node has the wrong inputs");
7817
7818 // Check for the triangle shape.
7819 SDValue AddeOp0 = AddeNode->getOperand(0);
7820 SDValue AddeOp1 = AddeNode->getOperand(1);
7821
7822 // Make sure that the ADDE operands are not coming from the same node.
7823 if (AddeOp0.getNode() == AddeOp1.getNode())
7824 return SDValue();
7825
7826 // Find the MUL_LOHI node walking up ADDE's operands.
7827 bool IsLeftOperandMUL = false;
7828 SDValue MULOp = findMUL_LOHI(AddeOp0);
7829 if (MULOp == SDValue())
7830 MULOp = findMUL_LOHI(AddeOp1);
7831 else
7832 IsLeftOperandMUL = true;
7833 if (MULOp == SDValue())
7834 return SDValue();
7835
7836 // Figure out the right opcode.
7837 unsigned Opc = MULOp->getOpcode();
7838 unsigned FinalOpc = (Opc == ISD::SMUL_LOHI) ? ARMISD::SMLAL : ARMISD::UMLAL;
7839
7840 // Figure out the high and low input values to the MLAL node.
7841 SDValue* HiMul = &MULOp;
7842 SDValue* HiAdd = NULL;
7843 SDValue* LoMul = NULL;
7844 SDValue* LowAdd = NULL;
7845
7846 if (IsLeftOperandMUL)
7847 HiAdd = &AddeOp1;
7848 else
7849 HiAdd = &AddeOp0;
7850
7851
7852 if (AddcOp0->getOpcode() == Opc) {
7853 LoMul = &AddcOp0;
7854 LowAdd = &AddcOp1;
7855 }
7856 if (AddcOp1->getOpcode() == Opc) {
7857 LoMul = &AddcOp1;
7858 LowAdd = &AddcOp0;
7859 }
7860
7861 if (LoMul == NULL)
7862 return SDValue();
7863
7864 if (LoMul->getNode() != HiMul->getNode())
7865 return SDValue();
7866
7867 // Create the merged node.
7868 SelectionDAG &DAG = DCI.DAG;
7869
7870 // Build operand list.
7871 SmallVector<SDValue, 8> Ops;
7872 Ops.push_back(LoMul->getOperand(0));
7873 Ops.push_back(LoMul->getOperand(1));
7874 Ops.push_back(*LowAdd);
7875 Ops.push_back(*HiAdd);
7876
7877 SDValue MLALNode = DAG.getNode(FinalOpc, AddcNode->getDebugLoc(),
7878 DAG.getVTList(MVT::i32, MVT::i32),
7879 &Ops[0], Ops.size());
7880
7881 // Replace the ADDs' nodes uses by the MLA node's values.
7882 SDValue HiMLALResult(MLALNode.getNode(), 1);
7883 DAG.ReplaceAllUsesOfValueWith(SDValue(AddeNode, 0), HiMLALResult);
7884
7885 SDValue LoMLALResult(MLALNode.getNode(), 0);
7886 DAG.ReplaceAllUsesOfValueWith(SDValue(AddcNode, 0), LoMLALResult);
7887
7888 // Return original node to notify the driver to stop replacing.
7889 SDValue resNode(AddcNode, 0);
7890 return resNode;
7891}
7892
7893/// PerformADDCCombine - Target-specific dag combine transform from
7894/// ISD::ADDC, ISD::ADDE, and ISD::MUL_LOHI to MLAL.
7895static SDValue PerformADDCCombine(SDNode *N,
7896 TargetLowering::DAGCombinerInfo &DCI,
7897 const ARMSubtarget *Subtarget) {
7898
7899 return AddCombineTo64bitMLAL(N, DCI, Subtarget);
7900
7901}
7902
Bob Wilson3d5792a2010-07-29 20:34:14 +00007903/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
7904/// operands N0 and N1. This is a helper for PerformADDCombine that is
7905/// called with the default operands, and if that fails, with commuted
7906/// operands.
7907static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
Tanya Lattner189531f2011-06-14 23:48:48 +00007908 TargetLowering::DAGCombinerInfo &DCI,
7909 const ARMSubtarget *Subtarget){
7910
7911 // Attempt to create vpaddl for this add.
7912 SDValue Result = AddCombineToVPADDL(N, N0, N1, DCI, Subtarget);
7913 if (Result.getNode())
7914 return Result;
Eric Christopherfa6f5912011-06-29 21:10:36 +00007915
Chris Lattnerd1980a52009-03-12 06:52:53 +00007916 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007917 if (N0.getNode()->hasOneUse()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00007918 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
7919 if (Result.getNode()) return Result;
7920 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00007921 return SDValue();
7922}
7923
Bob Wilson3d5792a2010-07-29 20:34:14 +00007924/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
7925///
7926static SDValue PerformADDCombine(SDNode *N,
Tanya Lattner189531f2011-06-14 23:48:48 +00007927 TargetLowering::DAGCombinerInfo &DCI,
7928 const ARMSubtarget *Subtarget) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00007929 SDValue N0 = N->getOperand(0);
7930 SDValue N1 = N->getOperand(1);
7931
7932 // First try with the default operand order.
Tanya Lattner189531f2011-06-14 23:48:48 +00007933 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI, Subtarget);
Bob Wilson3d5792a2010-07-29 20:34:14 +00007934 if (Result.getNode())
7935 return Result;
7936
7937 // If that didn't work, try again with the operands commuted.
Tanya Lattner189531f2011-06-14 23:48:48 +00007938 return PerformADDCombineWithOperands(N, N1, N0, DCI, Subtarget);
Bob Wilson3d5792a2010-07-29 20:34:14 +00007939}
7940
Chris Lattnerd1980a52009-03-12 06:52:53 +00007941/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00007942///
Chris Lattnerd1980a52009-03-12 06:52:53 +00007943static SDValue PerformSUBCombine(SDNode *N,
7944 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00007945 SDValue N0 = N->getOperand(0);
7946 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00007947
Chris Lattnerd1980a52009-03-12 06:52:53 +00007948 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007949 if (N1.getNode()->hasOneUse()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00007950 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
7951 if (Result.getNode()) return Result;
7952 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00007953
Chris Lattnerd1980a52009-03-12 06:52:53 +00007954 return SDValue();
7955}
7956
Evan Cheng463d3582011-03-31 19:38:48 +00007957/// PerformVMULCombine
7958/// Distribute (A + B) * C to (A * C) + (B * C) to take advantage of the
7959/// special multiplier accumulator forwarding.
7960/// vmul d3, d0, d2
7961/// vmla d3, d1, d2
7962/// is faster than
7963/// vadd d3, d0, d1
7964/// vmul d3, d3, d2
7965static SDValue PerformVMULCombine(SDNode *N,
7966 TargetLowering::DAGCombinerInfo &DCI,
7967 const ARMSubtarget *Subtarget) {
7968 if (!Subtarget->hasVMLxForwarding())
7969 return SDValue();
7970
7971 SelectionDAG &DAG = DCI.DAG;
7972 SDValue N0 = N->getOperand(0);
7973 SDValue N1 = N->getOperand(1);
7974 unsigned Opcode = N0.getOpcode();
7975 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
7976 Opcode != ISD::FADD && Opcode != ISD::FSUB) {
Chad Rosier689edc82011-06-16 01:21:54 +00007977 Opcode = N1.getOpcode();
Evan Cheng463d3582011-03-31 19:38:48 +00007978 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
7979 Opcode != ISD::FADD && Opcode != ISD::FSUB)
7980 return SDValue();
7981 std::swap(N0, N1);
7982 }
7983
7984 EVT VT = N->getValueType(0);
7985 DebugLoc DL = N->getDebugLoc();
7986 SDValue N00 = N0->getOperand(0);
7987 SDValue N01 = N0->getOperand(1);
7988 return DAG.getNode(Opcode, DL, VT,
7989 DAG.getNode(ISD::MUL, DL, VT, N00, N1),
7990 DAG.getNode(ISD::MUL, DL, VT, N01, N1));
7991}
7992
Anton Korobeynikova9790d72010-05-15 18:16:59 +00007993static SDValue PerformMULCombine(SDNode *N,
7994 TargetLowering::DAGCombinerInfo &DCI,
7995 const ARMSubtarget *Subtarget) {
7996 SelectionDAG &DAG = DCI.DAG;
7997
7998 if (Subtarget->isThumb1Only())
7999 return SDValue();
8000
Anton Korobeynikova9790d72010-05-15 18:16:59 +00008001 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8002 return SDValue();
8003
8004 EVT VT = N->getValueType(0);
Evan Cheng463d3582011-03-31 19:38:48 +00008005 if (VT.is64BitVector() || VT.is128BitVector())
8006 return PerformVMULCombine(N, DCI, Subtarget);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00008007 if (VT != MVT::i32)
8008 return SDValue();
8009
8010 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8011 if (!C)
8012 return SDValue();
8013
Anton Korobeynikov2d7ea042012-03-19 19:19:50 +00008014 int64_t MulAmt = C->getSExtValue();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00008015 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
Anton Korobeynikov2d7ea042012-03-19 19:19:50 +00008016
Anton Korobeynikova9790d72010-05-15 18:16:59 +00008017 ShiftAmt = ShiftAmt & (32 - 1);
8018 SDValue V = N->getOperand(0);
8019 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00008020
Anton Korobeynikov4878b842010-05-16 08:54:20 +00008021 SDValue Res;
8022 MulAmt >>= ShiftAmt;
Anton Korobeynikov2d7ea042012-03-19 19:19:50 +00008023
8024 if (MulAmt >= 0) {
8025 if (isPowerOf2_32(MulAmt - 1)) {
8026 // (mul x, 2^N + 1) => (add (shl x, N), x)
8027 Res = DAG.getNode(ISD::ADD, DL, VT,
8028 V,
8029 DAG.getNode(ISD::SHL, DL, VT,
8030 V,
8031 DAG.getConstant(Log2_32(MulAmt - 1),
8032 MVT::i32)));
8033 } else if (isPowerOf2_32(MulAmt + 1)) {
8034 // (mul x, 2^N - 1) => (sub (shl x, N), x)
8035 Res = DAG.getNode(ISD::SUB, DL, VT,
8036 DAG.getNode(ISD::SHL, DL, VT,
8037 V,
8038 DAG.getConstant(Log2_32(MulAmt + 1),
8039 MVT::i32)),
8040 V);
8041 } else
8042 return SDValue();
8043 } else {
8044 uint64_t MulAmtAbs = -MulAmt;
8045 if (isPowerOf2_32(MulAmtAbs + 1)) {
8046 // (mul x, -(2^N - 1)) => (sub x, (shl x, N))
8047 Res = DAG.getNode(ISD::SUB, DL, VT,
8048 V,
8049 DAG.getNode(ISD::SHL, DL, VT,
8050 V,
8051 DAG.getConstant(Log2_32(MulAmtAbs + 1),
8052 MVT::i32)));
8053 } else if (isPowerOf2_32(MulAmtAbs - 1)) {
8054 // (mul x, -(2^N + 1)) => - (add (shl x, N), x)
8055 Res = DAG.getNode(ISD::ADD, DL, VT,
8056 V,
8057 DAG.getNode(ISD::SHL, DL, VT,
8058 V,
8059 DAG.getConstant(Log2_32(MulAmtAbs-1),
8060 MVT::i32)));
8061 Res = DAG.getNode(ISD::SUB, DL, VT,
8062 DAG.getConstant(0, MVT::i32),Res);
8063
8064 } else
8065 return SDValue();
8066 }
Anton Korobeynikov4878b842010-05-16 08:54:20 +00008067
8068 if (ShiftAmt != 0)
Anton Korobeynikov2d7ea042012-03-19 19:19:50 +00008069 Res = DAG.getNode(ISD::SHL, DL, VT,
8070 Res, DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00008071
8072 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00008073 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00008074 return SDValue();
8075}
8076
Owen Anderson080c0922010-11-05 19:27:46 +00008077static SDValue PerformANDCombine(SDNode *N,
Evan Chengc892aeb2012-02-23 01:19:06 +00008078 TargetLowering::DAGCombinerInfo &DCI,
8079 const ARMSubtarget *Subtarget) {
Owen Anderson76706012011-04-05 21:48:57 +00008080
Owen Anderson080c0922010-11-05 19:27:46 +00008081 // Attempt to use immediate-form VBIC
8082 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
8083 DebugLoc dl = N->getDebugLoc();
8084 EVT VT = N->getValueType(0);
8085 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008086
Tanya Lattner0433b212011-04-07 15:24:20 +00008087 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8088 return SDValue();
Andrew Trick1c3af772011-04-23 03:55:32 +00008089
Owen Anderson080c0922010-11-05 19:27:46 +00008090 APInt SplatBits, SplatUndef;
8091 unsigned SplatBitSize;
8092 bool HasAnyUndefs;
8093 if (BVN &&
8094 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
8095 if (SplatBitSize <= 64) {
8096 EVT VbicVT;
8097 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
8098 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008099 DAG, VbicVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00008100 OtherModImm);
Owen Anderson080c0922010-11-05 19:27:46 +00008101 if (Val.getNode()) {
8102 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008103 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson080c0922010-11-05 19:27:46 +00008104 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008105 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson080c0922010-11-05 19:27:46 +00008106 }
8107 }
8108 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008109
Evan Chengc892aeb2012-02-23 01:19:06 +00008110 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00008111 // fold (and (select cc, -1, c), x) -> (select cc, x, (and, x, c))
8112 SDValue Result = combineSelectAndUseCommutative(N, true, DCI);
8113 if (Result.getNode())
8114 return Result;
Evan Chengc892aeb2012-02-23 01:19:06 +00008115 }
8116
Owen Anderson080c0922010-11-05 19:27:46 +00008117 return SDValue();
8118}
8119
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008120/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
8121static SDValue PerformORCombine(SDNode *N,
8122 TargetLowering::DAGCombinerInfo &DCI,
8123 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00008124 // Attempt to use immediate-form VORR
8125 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
8126 DebugLoc dl = N->getDebugLoc();
8127 EVT VT = N->getValueType(0);
8128 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008129
Tanya Lattner0433b212011-04-07 15:24:20 +00008130 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8131 return SDValue();
Andrew Trick1c3af772011-04-23 03:55:32 +00008132
Owen Anderson60f48702010-11-03 23:15:26 +00008133 APInt SplatBits, SplatUndef;
8134 unsigned SplatBitSize;
8135 bool HasAnyUndefs;
8136 if (BVN && Subtarget->hasNEON() &&
8137 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
8138 if (SplatBitSize <= 64) {
8139 EVT VorrVT;
8140 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
8141 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00008142 DAG, VorrVT, VT.is128BitVector(),
8143 OtherModImm);
Owen Anderson60f48702010-11-03 23:15:26 +00008144 if (Val.getNode()) {
8145 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008146 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Anderson60f48702010-11-03 23:15:26 +00008147 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008148 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Anderson60f48702010-11-03 23:15:26 +00008149 }
8150 }
8151 }
8152
Evan Chengc892aeb2012-02-23 01:19:06 +00008153 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00008154 // fold (or (select cc, 0, c), x) -> (select cc, x, (or, x, c))
8155 SDValue Result = combineSelectAndUseCommutative(N, false, DCI);
8156 if (Result.getNode())
8157 return Result;
Evan Chengc892aeb2012-02-23 01:19:06 +00008158 }
8159
Nadav Rotemdf832032012-08-13 18:52:44 +00008160 // The code below optimizes (or (and X, Y), Z).
8161 // The AND operand needs to have a single user to make these optimizations
8162 // profitable.
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00008163 SDValue N0 = N->getOperand(0);
Nadav Rotemdf832032012-08-13 18:52:44 +00008164 if (N0.getOpcode() != ISD::AND || !N0.hasOneUse())
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00008165 return SDValue();
8166 SDValue N1 = N->getOperand(1);
8167
8168 // (or (and B, A), (and C, ~A)) => (VBSL A, B, C) when A is a constant.
8169 if (Subtarget->hasNEON() && N1.getOpcode() == ISD::AND && VT.isVector() &&
8170 DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
8171 APInt SplatUndef;
8172 unsigned SplatBitSize;
8173 bool HasAnyUndefs;
8174
8175 BuildVectorSDNode *BVN0 = dyn_cast<BuildVectorSDNode>(N0->getOperand(1));
8176 APInt SplatBits0;
8177 if (BVN0 && BVN0->isConstantSplat(SplatBits0, SplatUndef, SplatBitSize,
8178 HasAnyUndefs) && !HasAnyUndefs) {
8179 BuildVectorSDNode *BVN1 = dyn_cast<BuildVectorSDNode>(N1->getOperand(1));
8180 APInt SplatBits1;
8181 if (BVN1 && BVN1->isConstantSplat(SplatBits1, SplatUndef, SplatBitSize,
8182 HasAnyUndefs) && !HasAnyUndefs &&
8183 SplatBits0 == ~SplatBits1) {
8184 // Canonicalize the vector type to make instruction selection simpler.
8185 EVT CanonicalVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
8186 SDValue Result = DAG.getNode(ARMISD::VBSL, dl, CanonicalVT,
8187 N0->getOperand(1), N0->getOperand(0),
Cameron Zwarich5af60ce2011-04-13 21:01:19 +00008188 N1->getOperand(0));
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00008189 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
8190 }
8191 }
8192 }
8193
Jim Grosbach54238562010-07-17 03:30:54 +00008194 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
8195 // reasonable.
8196
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008197 // BFI is only available on V6T2+
8198 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
8199 return SDValue();
8200
Jim Grosbach54238562010-07-17 03:30:54 +00008201 DebugLoc DL = N->getDebugLoc();
8202 // 1) or (and A, mask), val => ARMbfi A, val, mask
Sylvestre Ledru94c22712012-09-27 10:14:43 +00008203 // iff (val & mask) == val
Jim Grosbach54238562010-07-17 03:30:54 +00008204 //
8205 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Sylvestre Ledru94c22712012-09-27 10:14:43 +00008206 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
Eric Christopher29aeed12011-03-26 01:21:03 +00008207 // && mask == ~mask2
Sylvestre Ledru94c22712012-09-27 10:14:43 +00008208 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
Eric Christopher29aeed12011-03-26 01:21:03 +00008209 // && ~mask == mask2
Jim Grosbach54238562010-07-17 03:30:54 +00008210 // (i.e., copy a bitfield value into another bitfield of the same width)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008211
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008212 if (VT != MVT::i32)
8213 return SDValue();
8214
Evan Cheng30fb13f2010-12-13 20:32:54 +00008215 SDValue N00 = N0.getOperand(0);
Jim Grosbach54238562010-07-17 03:30:54 +00008216
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008217 // The value and the mask need to be constants so we can verify this is
8218 // actually a bitfield set. If the mask is 0xffff, we can do better
8219 // via a movt instruction, so don't use BFI in that case.
Evan Cheng30fb13f2010-12-13 20:32:54 +00008220 SDValue MaskOp = N0.getOperand(1);
8221 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
8222 if (!MaskC)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008223 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00008224 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008225 if (Mask == 0xffff)
8226 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00008227 SDValue Res;
8228 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00008229 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
8230 if (N1C) {
8231 unsigned Val = N1C->getZExtValue();
Evan Chenga9688c42010-12-11 04:11:38 +00008232 if ((Val & ~Mask) != Val)
Jim Grosbach54238562010-07-17 03:30:54 +00008233 return SDValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008234
Evan Chenga9688c42010-12-11 04:11:38 +00008235 if (ARM::isBitFieldInvertedMask(Mask)) {
8236 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008237
Evan Cheng30fb13f2010-12-13 20:32:54 +00008238 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Chenga9688c42010-12-11 04:11:38 +00008239 DAG.getConstant(Val, MVT::i32),
8240 DAG.getConstant(Mask, MVT::i32));
8241
8242 // Do not add new nodes to DAG combiner worklist.
8243 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00008244 return SDValue();
Evan Chenga9688c42010-12-11 04:11:38 +00008245 }
Jim Grosbach54238562010-07-17 03:30:54 +00008246 } else if (N1.getOpcode() == ISD::AND) {
8247 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00008248 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
8249 if (!N11C)
Jim Grosbach54238562010-07-17 03:30:54 +00008250 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00008251 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbach54238562010-07-17 03:30:54 +00008252
Eric Christopher29aeed12011-03-26 01:21:03 +00008253 // Mask and ~Mask2 (or reverse) must be equivalent for the BFI pattern
8254 // as is to match.
Jim Grosbach54238562010-07-17 03:30:54 +00008255 if (ARM::isBitFieldInvertedMask(Mask) &&
Eric Christopher29aeed12011-03-26 01:21:03 +00008256 (Mask == ~Mask2)) {
Jim Grosbach54238562010-07-17 03:30:54 +00008257 // The pack halfword instruction works better for masks that fit it,
8258 // so use that when it's available.
8259 if (Subtarget->hasT2ExtractPack() &&
8260 (Mask == 0xffff || Mask == 0xffff0000))
8261 return SDValue();
8262 // 2a
Eric Christopher29aeed12011-03-26 01:21:03 +00008263 unsigned amt = CountTrailingZeros_32(Mask2);
Jim Grosbach54238562010-07-17 03:30:54 +00008264 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
Eric Christopher29aeed12011-03-26 01:21:03 +00008265 DAG.getConstant(amt, MVT::i32));
Evan Cheng30fb13f2010-12-13 20:32:54 +00008266 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbach54238562010-07-17 03:30:54 +00008267 DAG.getConstant(Mask, MVT::i32));
8268 // Do not add new nodes to DAG combiner worklist.
8269 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00008270 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00008271 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
Eric Christopher29aeed12011-03-26 01:21:03 +00008272 (~Mask == Mask2)) {
Jim Grosbach54238562010-07-17 03:30:54 +00008273 // The pack halfword instruction works better for masks that fit it,
8274 // so use that when it's available.
8275 if (Subtarget->hasT2ExtractPack() &&
8276 (Mask2 == 0xffff || Mask2 == 0xffff0000))
8277 return SDValue();
8278 // 2b
8279 unsigned lsb = CountTrailingZeros_32(Mask);
Evan Cheng30fb13f2010-12-13 20:32:54 +00008280 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbach54238562010-07-17 03:30:54 +00008281 DAG.getConstant(lsb, MVT::i32));
8282 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
Eric Christopher29aeed12011-03-26 01:21:03 +00008283 DAG.getConstant(Mask2, MVT::i32));
Jim Grosbach54238562010-07-17 03:30:54 +00008284 // Do not add new nodes to DAG combiner worklist.
8285 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00008286 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00008287 }
8288 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008289
Evan Cheng30fb13f2010-12-13 20:32:54 +00008290 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
8291 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
8292 ARM::isBitFieldInvertedMask(~Mask)) {
8293 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
8294 // where lsb(mask) == #shamt and masked bits of B are known zero.
8295 SDValue ShAmt = N00.getOperand(1);
8296 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
8297 unsigned LSB = CountTrailingZeros_32(Mask);
8298 if (ShAmtC != LSB)
8299 return SDValue();
8300
8301 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
8302 DAG.getConstant(~Mask, MVT::i32));
8303
8304 // Do not add new nodes to DAG combiner worklist.
8305 DCI.CombineTo(N, Res, false);
8306 }
8307
Jim Grosbach469bbdb2010-07-16 23:05:05 +00008308 return SDValue();
8309}
8310
Evan Chengc892aeb2012-02-23 01:19:06 +00008311static SDValue PerformXORCombine(SDNode *N,
8312 TargetLowering::DAGCombinerInfo &DCI,
8313 const ARMSubtarget *Subtarget) {
8314 EVT VT = N->getValueType(0);
8315 SelectionDAG &DAG = DCI.DAG;
8316
8317 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8318 return SDValue();
8319
8320 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00008321 // fold (xor (select cc, 0, c), x) -> (select cc, x, (xor, x, c))
8322 SDValue Result = combineSelectAndUseCommutative(N, false, DCI);
8323 if (Result.getNode())
8324 return Result;
Evan Chengc892aeb2012-02-23 01:19:06 +00008325 }
8326
8327 return SDValue();
8328}
8329
Evan Chengbf188ae2011-06-15 01:12:31 +00008330/// PerformBFICombine - (bfi A, (and B, Mask1), Mask2) -> (bfi A, B, Mask2) iff
8331/// the bits being cleared by the AND are not demanded by the BFI.
Evan Cheng0c1aec12010-12-14 03:22:07 +00008332static SDValue PerformBFICombine(SDNode *N,
8333 TargetLowering::DAGCombinerInfo &DCI) {
8334 SDValue N1 = N->getOperand(1);
8335 if (N1.getOpcode() == ISD::AND) {
8336 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
8337 if (!N11C)
8338 return SDValue();
Evan Chengbf188ae2011-06-15 01:12:31 +00008339 unsigned InvMask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
8340 unsigned LSB = CountTrailingZeros_32(~InvMask);
8341 unsigned Width = (32 - CountLeadingZeros_32(~InvMask)) - LSB;
8342 unsigned Mask = (1 << Width)-1;
Evan Cheng0c1aec12010-12-14 03:22:07 +00008343 unsigned Mask2 = N11C->getZExtValue();
Evan Chengbf188ae2011-06-15 01:12:31 +00008344 if ((Mask & (~Mask2)) == 0)
Evan Cheng0c1aec12010-12-14 03:22:07 +00008345 return DCI.DAG.getNode(ARMISD::BFI, N->getDebugLoc(), N->getValueType(0),
8346 N->getOperand(0), N1.getOperand(0),
8347 N->getOperand(2));
8348 }
8349 return SDValue();
8350}
8351
Bob Wilson0b8ccb82010-09-22 22:09:21 +00008352/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
8353/// ARMISD::VMOVRRD.
8354static SDValue PerformVMOVRRDCombine(SDNode *N,
8355 TargetLowering::DAGCombinerInfo &DCI) {
8356 // vmovrrd(vmovdrr x, y) -> x,y
8357 SDValue InDouble = N->getOperand(0);
8358 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
8359 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Cameron Zwarich4071a712011-04-02 02:40:43 +00008360
8361 // vmovrrd(load f64) -> (load i32), (load i32)
8362 SDNode *InNode = InDouble.getNode();
8363 if (ISD::isNormalLoad(InNode) && InNode->hasOneUse() &&
8364 InNode->getValueType(0) == MVT::f64 &&
8365 InNode->getOperand(1).getOpcode() == ISD::FrameIndex &&
8366 !cast<LoadSDNode>(InNode)->isVolatile()) {
8367 // TODO: Should this be done for non-FrameIndex operands?
8368 LoadSDNode *LD = cast<LoadSDNode>(InNode);
8369
8370 SelectionDAG &DAG = DCI.DAG;
8371 DebugLoc DL = LD->getDebugLoc();
8372 SDValue BasePtr = LD->getBasePtr();
8373 SDValue NewLD1 = DAG.getLoad(MVT::i32, DL, LD->getChain(), BasePtr,
8374 LD->getPointerInfo(), LD->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008375 LD->isNonTemporal(), LD->isInvariant(),
8376 LD->getAlignment());
Cameron Zwarich4071a712011-04-02 02:40:43 +00008377
8378 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
8379 DAG.getConstant(4, MVT::i32));
8380 SDValue NewLD2 = DAG.getLoad(MVT::i32, DL, NewLD1.getValue(1), OffsetPtr,
8381 LD->getPointerInfo(), LD->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008382 LD->isNonTemporal(), LD->isInvariant(),
Cameron Zwarich4071a712011-04-02 02:40:43 +00008383 std::min(4U, LD->getAlignment() / 2));
8384
8385 DAG.ReplaceAllUsesOfValueWith(SDValue(LD, 1), NewLD2.getValue(1));
8386 SDValue Result = DCI.CombineTo(N, NewLD1, NewLD2);
8387 DCI.RemoveFromWorklist(LD);
8388 DAG.DeleteNode(LD);
8389 return Result;
8390 }
8391
Bob Wilson0b8ccb82010-09-22 22:09:21 +00008392 return SDValue();
8393}
8394
8395/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
8396/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
8397static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
8398 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
8399 SDValue Op0 = N->getOperand(0);
8400 SDValue Op1 = N->getOperand(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008401 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00008402 Op0 = Op0.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008403 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00008404 Op1 = Op1.getOperand(0);
8405 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
8406 Op0.getNode() == Op1.getNode() &&
8407 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008408 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(),
Bob Wilson0b8ccb82010-09-22 22:09:21 +00008409 N->getValueType(0), Op0.getOperand(0));
8410 return SDValue();
8411}
8412
Bob Wilson31600902010-12-21 06:43:19 +00008413/// PerformSTORECombine - Target-specific dag combine xforms for
8414/// ISD::STORE.
8415static SDValue PerformSTORECombine(SDNode *N,
8416 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson31600902010-12-21 06:43:19 +00008417 StoreSDNode *St = cast<StoreSDNode>(N);
Chad Rosier7f354552012-04-09 20:32:02 +00008418 if (St->isVolatile())
8419 return SDValue();
8420
Andrew Trick49b446f2012-07-18 18:34:24 +00008421 // Optimize trunc store (of multiple scalars) to shuffle and store. First,
Chad Rosier7f354552012-04-09 20:32:02 +00008422 // pack all of the elements in one place. Next, store to memory in fewer
8423 // chunks.
Bob Wilson31600902010-12-21 06:43:19 +00008424 SDValue StVal = St->getValue();
Chad Rosier7f354552012-04-09 20:32:02 +00008425 EVT VT = StVal.getValueType();
8426 if (St->isTruncatingStore() && VT.isVector()) {
8427 SelectionDAG &DAG = DCI.DAG;
8428 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8429 EVT StVT = St->getMemoryVT();
8430 unsigned NumElems = VT.getVectorNumElements();
8431 assert(StVT != VT && "Cannot truncate to the same type");
8432 unsigned FromEltSz = VT.getVectorElementType().getSizeInBits();
8433 unsigned ToEltSz = StVT.getVectorElementType().getSizeInBits();
8434
8435 // From, To sizes and ElemCount must be pow of two
8436 if (!isPowerOf2_32(NumElems * FromEltSz * ToEltSz)) return SDValue();
8437
8438 // We are going to use the original vector elt for storing.
8439 // Accumulated smaller vector elements must be a multiple of the store size.
8440 if (0 != (NumElems * FromEltSz) % ToEltSz) return SDValue();
8441
8442 unsigned SizeRatio = FromEltSz / ToEltSz;
8443 assert(SizeRatio * NumElems * ToEltSz == VT.getSizeInBits());
8444
8445 // Create a type on which we perform the shuffle.
8446 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), StVT.getScalarType(),
8447 NumElems*SizeRatio);
8448 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
8449
8450 DebugLoc DL = St->getDebugLoc();
8451 SDValue WideVec = DAG.getNode(ISD::BITCAST, DL, WideVecVT, StVal);
8452 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
8453 for (unsigned i = 0; i < NumElems; ++i) ShuffleVec[i] = i * SizeRatio;
8454
8455 // Can't shuffle using an illegal type.
8456 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
8457
8458 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, DL, WideVec,
8459 DAG.getUNDEF(WideVec.getValueType()),
8460 ShuffleVec.data());
8461 // At this point all of the data is stored at the bottom of the
8462 // register. We now need to save it to mem.
8463
8464 // Find the largest store unit
8465 MVT StoreType = MVT::i8;
8466 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
8467 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
8468 MVT Tp = (MVT::SimpleValueType)tp;
8469 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToEltSz)
8470 StoreType = Tp;
8471 }
8472 // Didn't find a legal store type.
8473 if (!TLI.isTypeLegal(StoreType))
8474 return SDValue();
8475
8476 // Bitcast the original vector into a vector of store-size units
8477 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
8478 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
8479 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
8480 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, DL, StoreVecVT, Shuff);
8481 SmallVector<SDValue, 8> Chains;
8482 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
8483 TLI.getPointerTy());
8484 SDValue BasePtr = St->getBasePtr();
8485
8486 // Perform one or more big stores into memory.
8487 unsigned E = (ToEltSz*NumElems)/StoreType.getSizeInBits();
8488 for (unsigned I = 0; I < E; I++) {
8489 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
8490 StoreType, ShuffWide,
8491 DAG.getIntPtrConstant(I));
8492 SDValue Ch = DAG.getStore(St->getChain(), DL, SubVec, BasePtr,
8493 St->getPointerInfo(), St->isVolatile(),
8494 St->isNonTemporal(), St->getAlignment());
8495 BasePtr = DAG.getNode(ISD::ADD, DL, BasePtr.getValueType(), BasePtr,
8496 Increment);
8497 Chains.push_back(Ch);
8498 }
8499 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, &Chains[0],
8500 Chains.size());
8501 }
8502
8503 if (!ISD::isNormalStore(St))
Cameron Zwarichd0aacbc2011-04-12 02:24:17 +00008504 return SDValue();
8505
Chad Rosier96b66d62012-04-09 19:38:15 +00008506 // Split a store of a VMOVDRR into two integer stores to avoid mixing NEON and
8507 // ARM stores of arguments in the same cache line.
Cameron Zwarichd0aacbc2011-04-12 02:24:17 +00008508 if (StVal.getNode()->getOpcode() == ARMISD::VMOVDRR &&
Chad Rosier96b66d62012-04-09 19:38:15 +00008509 StVal.getNode()->hasOneUse()) {
Cameron Zwarichd0aacbc2011-04-12 02:24:17 +00008510 SelectionDAG &DAG = DCI.DAG;
8511 DebugLoc DL = St->getDebugLoc();
8512 SDValue BasePtr = St->getBasePtr();
8513 SDValue NewST1 = DAG.getStore(St->getChain(), DL,
8514 StVal.getNode()->getOperand(0), BasePtr,
8515 St->getPointerInfo(), St->isVolatile(),
8516 St->isNonTemporal(), St->getAlignment());
8517
8518 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
8519 DAG.getConstant(4, MVT::i32));
8520 return DAG.getStore(NewST1.getValue(0), DL, StVal.getNode()->getOperand(1),
8521 OffsetPtr, St->getPointerInfo(), St->isVolatile(),
8522 St->isNonTemporal(),
8523 std::min(4U, St->getAlignment() / 2));
8524 }
8525
8526 if (StVal.getValueType() != MVT::i64 ||
Bob Wilson31600902010-12-21 06:43:19 +00008527 StVal.getNode()->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8528 return SDValue();
8529
Chad Rosier96b66d62012-04-09 19:38:15 +00008530 // Bitcast an i64 store extracted from a vector to f64.
8531 // Otherwise, the i64 value will be legalized to a pair of i32 values.
Bob Wilson31600902010-12-21 06:43:19 +00008532 SelectionDAG &DAG = DCI.DAG;
8533 DebugLoc dl = StVal.getDebugLoc();
8534 SDValue IntVec = StVal.getOperand(0);
8535 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
8536 IntVec.getValueType().getVectorNumElements());
8537 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
8538 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
8539 Vec, StVal.getOperand(1));
8540 dl = N->getDebugLoc();
8541 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
8542 // Make the DAGCombiner fold the bitcasts.
8543 DCI.AddToWorklist(Vec.getNode());
8544 DCI.AddToWorklist(ExtElt.getNode());
8545 DCI.AddToWorklist(V.getNode());
8546 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
8547 St->getPointerInfo(), St->isVolatile(),
8548 St->isNonTemporal(), St->getAlignment(),
8549 St->getTBAAInfo());
8550}
8551
8552/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
8553/// are normal, non-volatile loads. If so, it is profitable to bitcast an
8554/// i64 vector to have f64 elements, since the value can then be loaded
8555/// directly into a VFP register.
8556static bool hasNormalLoadOperand(SDNode *N) {
8557 unsigned NumElts = N->getValueType(0).getVectorNumElements();
8558 for (unsigned i = 0; i < NumElts; ++i) {
8559 SDNode *Elt = N->getOperand(i).getNode();
8560 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
8561 return true;
8562 }
8563 return false;
8564}
8565
Bob Wilson75f02882010-09-17 22:59:05 +00008566/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
8567/// ISD::BUILD_VECTOR.
Bob Wilson31600902010-12-21 06:43:19 +00008568static SDValue PerformBUILD_VECTORCombine(SDNode *N,
8569 TargetLowering::DAGCombinerInfo &DCI){
Bob Wilson75f02882010-09-17 22:59:05 +00008570 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
8571 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
8572 // into a pair of GPRs, which is fine when the value is used as a scalar,
8573 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson31600902010-12-21 06:43:19 +00008574 SelectionDAG &DAG = DCI.DAG;
8575 if (N->getNumOperands() == 2) {
8576 SDValue RV = PerformVMOVDRRCombine(N, DAG);
8577 if (RV.getNode())
8578 return RV;
8579 }
Bob Wilson75f02882010-09-17 22:59:05 +00008580
Bob Wilson31600902010-12-21 06:43:19 +00008581 // Load i64 elements as f64 values so that type legalization does not split
8582 // them up into i32 values.
8583 EVT VT = N->getValueType(0);
8584 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
8585 return SDValue();
8586 DebugLoc dl = N->getDebugLoc();
8587 SmallVector<SDValue, 8> Ops;
8588 unsigned NumElts = VT.getVectorNumElements();
8589 for (unsigned i = 0; i < NumElts; ++i) {
8590 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
8591 Ops.push_back(V);
8592 // Make the DAGCombiner fold the bitcast.
8593 DCI.AddToWorklist(V.getNode());
8594 }
8595 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
8596 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops.data(), NumElts);
8597 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
8598}
8599
8600/// PerformInsertEltCombine - Target-specific dag combine xforms for
8601/// ISD::INSERT_VECTOR_ELT.
8602static SDValue PerformInsertEltCombine(SDNode *N,
8603 TargetLowering::DAGCombinerInfo &DCI) {
8604 // Bitcast an i64 load inserted into a vector to f64.
8605 // Otherwise, the i64 value will be legalized to a pair of i32 values.
8606 EVT VT = N->getValueType(0);
8607 SDNode *Elt = N->getOperand(1).getNode();
8608 if (VT.getVectorElementType() != MVT::i64 ||
8609 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
8610 return SDValue();
8611
8612 SelectionDAG &DAG = DCI.DAG;
8613 DebugLoc dl = N->getDebugLoc();
8614 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
8615 VT.getVectorNumElements());
8616 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
8617 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
8618 // Make the DAGCombiner fold the bitcasts.
8619 DCI.AddToWorklist(Vec.getNode());
8620 DCI.AddToWorklist(V.getNode());
8621 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
8622 Vec, V, N->getOperand(2));
8623 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilson75f02882010-09-17 22:59:05 +00008624}
8625
Bob Wilsonf20700c2010-10-27 20:38:28 +00008626/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
8627/// ISD::VECTOR_SHUFFLE.
8628static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
8629 // The LLVM shufflevector instruction does not require the shuffle mask
8630 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
8631 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
8632 // operands do not match the mask length, they are extended by concatenating
8633 // them with undef vectors. That is probably the right thing for other
8634 // targets, but for NEON it is better to concatenate two double-register
8635 // size vector operands into a single quad-register size vector. Do that
8636 // transformation here:
8637 // shuffle(concat(v1, undef), concat(v2, undef)) ->
8638 // shuffle(concat(v1, v2), undef)
8639 SDValue Op0 = N->getOperand(0);
8640 SDValue Op1 = N->getOperand(1);
8641 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
8642 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
8643 Op0.getNumOperands() != 2 ||
8644 Op1.getNumOperands() != 2)
8645 return SDValue();
8646 SDValue Concat0Op1 = Op0.getOperand(1);
8647 SDValue Concat1Op1 = Op1.getOperand(1);
8648 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
8649 Concat1Op1.getOpcode() != ISD::UNDEF)
8650 return SDValue();
8651 // Skip the transformation if any of the types are illegal.
8652 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8653 EVT VT = N->getValueType(0);
8654 if (!TLI.isTypeLegal(VT) ||
8655 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
8656 !TLI.isTypeLegal(Concat1Op1.getValueType()))
8657 return SDValue();
8658
8659 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
8660 Op0.getOperand(0), Op1.getOperand(0));
8661 // Translate the shuffle mask.
8662 SmallVector<int, 16> NewMask;
8663 unsigned NumElts = VT.getVectorNumElements();
8664 unsigned HalfElts = NumElts/2;
8665 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8666 for (unsigned n = 0; n < NumElts; ++n) {
8667 int MaskElt = SVN->getMaskElt(n);
8668 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00008669 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00008670 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00008671 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00008672 NewElt = HalfElts + MaskElt - NumElts;
8673 NewMask.push_back(NewElt);
8674 }
8675 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
8676 DAG.getUNDEF(VT), NewMask.data());
8677}
8678
Bob Wilson1c3ef902011-02-07 17:43:21 +00008679/// CombineBaseUpdate - Target-specific DAG combine function for VLDDUP and
8680/// NEON load/store intrinsics to merge base address updates.
8681static SDValue CombineBaseUpdate(SDNode *N,
8682 TargetLowering::DAGCombinerInfo &DCI) {
8683 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8684 return SDValue();
8685
8686 SelectionDAG &DAG = DCI.DAG;
8687 bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
8688 N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
8689 unsigned AddrOpIdx = (isIntrinsic ? 2 : 1);
8690 SDValue Addr = N->getOperand(AddrOpIdx);
8691
8692 // Search for a use of the address operand that is an increment.
8693 for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
8694 UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
8695 SDNode *User = *UI;
8696 if (User->getOpcode() != ISD::ADD ||
8697 UI.getUse().getResNo() != Addr.getResNo())
8698 continue;
8699
8700 // Check that the add is independent of the load/store. Otherwise, folding
8701 // it would create a cycle.
8702 if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
8703 continue;
8704
8705 // Find the new opcode for the updating load/store.
8706 bool isLoad = true;
8707 bool isLaneOp = false;
8708 unsigned NewOpc = 0;
8709 unsigned NumVecs = 0;
8710 if (isIntrinsic) {
8711 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
8712 switch (IntNo) {
Craig Topperbc219812012-02-07 02:50:20 +00008713 default: llvm_unreachable("unexpected intrinsic for Neon base update");
Bob Wilson1c3ef902011-02-07 17:43:21 +00008714 case Intrinsic::arm_neon_vld1: NewOpc = ARMISD::VLD1_UPD;
8715 NumVecs = 1; break;
8716 case Intrinsic::arm_neon_vld2: NewOpc = ARMISD::VLD2_UPD;
8717 NumVecs = 2; break;
8718 case Intrinsic::arm_neon_vld3: NewOpc = ARMISD::VLD3_UPD;
8719 NumVecs = 3; break;
8720 case Intrinsic::arm_neon_vld4: NewOpc = ARMISD::VLD4_UPD;
8721 NumVecs = 4; break;
8722 case Intrinsic::arm_neon_vld2lane: NewOpc = ARMISD::VLD2LN_UPD;
8723 NumVecs = 2; isLaneOp = true; break;
8724 case Intrinsic::arm_neon_vld3lane: NewOpc = ARMISD::VLD3LN_UPD;
8725 NumVecs = 3; isLaneOp = true; break;
8726 case Intrinsic::arm_neon_vld4lane: NewOpc = ARMISD::VLD4LN_UPD;
8727 NumVecs = 4; isLaneOp = true; break;
8728 case Intrinsic::arm_neon_vst1: NewOpc = ARMISD::VST1_UPD;
8729 NumVecs = 1; isLoad = false; break;
8730 case Intrinsic::arm_neon_vst2: NewOpc = ARMISD::VST2_UPD;
8731 NumVecs = 2; isLoad = false; break;
8732 case Intrinsic::arm_neon_vst3: NewOpc = ARMISD::VST3_UPD;
8733 NumVecs = 3; isLoad = false; break;
8734 case Intrinsic::arm_neon_vst4: NewOpc = ARMISD::VST4_UPD;
8735 NumVecs = 4; isLoad = false; break;
8736 case Intrinsic::arm_neon_vst2lane: NewOpc = ARMISD::VST2LN_UPD;
8737 NumVecs = 2; isLoad = false; isLaneOp = true; break;
8738 case Intrinsic::arm_neon_vst3lane: NewOpc = ARMISD::VST3LN_UPD;
8739 NumVecs = 3; isLoad = false; isLaneOp = true; break;
8740 case Intrinsic::arm_neon_vst4lane: NewOpc = ARMISD::VST4LN_UPD;
8741 NumVecs = 4; isLoad = false; isLaneOp = true; break;
8742 }
8743 } else {
8744 isLaneOp = true;
8745 switch (N->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00008746 default: llvm_unreachable("unexpected opcode for Neon base update");
Bob Wilson1c3ef902011-02-07 17:43:21 +00008747 case ARMISD::VLD2DUP: NewOpc = ARMISD::VLD2DUP_UPD; NumVecs = 2; break;
8748 case ARMISD::VLD3DUP: NewOpc = ARMISD::VLD3DUP_UPD; NumVecs = 3; break;
8749 case ARMISD::VLD4DUP: NewOpc = ARMISD::VLD4DUP_UPD; NumVecs = 4; break;
8750 }
8751 }
8752
8753 // Find the size of memory referenced by the load/store.
8754 EVT VecTy;
8755 if (isLoad)
8756 VecTy = N->getValueType(0);
Owen Anderson76706012011-04-05 21:48:57 +00008757 else
Bob Wilson1c3ef902011-02-07 17:43:21 +00008758 VecTy = N->getOperand(AddrOpIdx+1).getValueType();
8759 unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
8760 if (isLaneOp)
8761 NumBytes /= VecTy.getVectorNumElements();
8762
8763 // If the increment is a constant, it must match the memory ref size.
8764 SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
8765 if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
8766 uint64_t IncVal = CInc->getZExtValue();
8767 if (IncVal != NumBytes)
8768 continue;
8769 } else if (NumBytes >= 3 * 16) {
8770 // VLD3/4 and VST3/4 for 128-bit vectors are implemented with two
8771 // separate instructions that make it harder to use a non-constant update.
8772 continue;
8773 }
8774
8775 // Create the new updating load/store node.
8776 EVT Tys[6];
8777 unsigned NumResultVecs = (isLoad ? NumVecs : 0);
8778 unsigned n;
8779 for (n = 0; n < NumResultVecs; ++n)
8780 Tys[n] = VecTy;
8781 Tys[n++] = MVT::i32;
8782 Tys[n] = MVT::Other;
8783 SDVTList SDTys = DAG.getVTList(Tys, NumResultVecs+2);
8784 SmallVector<SDValue, 8> Ops;
8785 Ops.push_back(N->getOperand(0)); // incoming chain
8786 Ops.push_back(N->getOperand(AddrOpIdx));
8787 Ops.push_back(Inc);
8788 for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands(); ++i) {
8789 Ops.push_back(N->getOperand(i));
8790 }
8791 MemIntrinsicSDNode *MemInt = cast<MemIntrinsicSDNode>(N);
8792 SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, N->getDebugLoc(), SDTys,
8793 Ops.data(), Ops.size(),
8794 MemInt->getMemoryVT(),
8795 MemInt->getMemOperand());
8796
8797 // Update the uses.
8798 std::vector<SDValue> NewResults;
8799 for (unsigned i = 0; i < NumResultVecs; ++i) {
8800 NewResults.push_back(SDValue(UpdN.getNode(), i));
8801 }
8802 NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs+1)); // chain
8803 DCI.CombineTo(N, NewResults);
8804 DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
8805
8806 break;
Owen Anderson76706012011-04-05 21:48:57 +00008807 }
Bob Wilson1c3ef902011-02-07 17:43:21 +00008808 return SDValue();
8809}
8810
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00008811/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
8812/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
8813/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
8814/// return true.
8815static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
8816 SelectionDAG &DAG = DCI.DAG;
8817 EVT VT = N->getValueType(0);
8818 // vldN-dup instructions only support 64-bit vectors for N > 1.
8819 if (!VT.is64BitVector())
8820 return false;
8821
8822 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
8823 SDNode *VLD = N->getOperand(0).getNode();
8824 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
8825 return false;
8826 unsigned NumVecs = 0;
8827 unsigned NewOpc = 0;
8828 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
8829 if (IntNo == Intrinsic::arm_neon_vld2lane) {
8830 NumVecs = 2;
8831 NewOpc = ARMISD::VLD2DUP;
8832 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
8833 NumVecs = 3;
8834 NewOpc = ARMISD::VLD3DUP;
8835 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
8836 NumVecs = 4;
8837 NewOpc = ARMISD::VLD4DUP;
8838 } else {
8839 return false;
8840 }
8841
8842 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
8843 // numbers match the load.
8844 unsigned VLDLaneNo =
8845 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
8846 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
8847 UI != UE; ++UI) {
8848 // Ignore uses of the chain result.
8849 if (UI.getUse().getResNo() == NumVecs)
8850 continue;
8851 SDNode *User = *UI;
8852 if (User->getOpcode() != ARMISD::VDUPLANE ||
8853 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
8854 return false;
8855 }
8856
8857 // Create the vldN-dup node.
8858 EVT Tys[5];
8859 unsigned n;
8860 for (n = 0; n < NumVecs; ++n)
8861 Tys[n] = VT;
8862 Tys[n] = MVT::Other;
8863 SDVTList SDTys = DAG.getVTList(Tys, NumVecs+1);
8864 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
8865 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
8866 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, VLD->getDebugLoc(), SDTys,
8867 Ops, 2, VLDMemInt->getMemoryVT(),
8868 VLDMemInt->getMemOperand());
8869
8870 // Update the uses.
8871 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
8872 UI != UE; ++UI) {
8873 unsigned ResNo = UI.getUse().getResNo();
8874 // Ignore uses of the chain result.
8875 if (ResNo == NumVecs)
8876 continue;
8877 SDNode *User = *UI;
8878 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
8879 }
8880
8881 // Now the vldN-lane intrinsic is dead except for its chain result.
8882 // Update uses of the chain.
8883 std::vector<SDValue> VLDDupResults;
8884 for (unsigned n = 0; n < NumVecs; ++n)
8885 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
8886 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
8887 DCI.CombineTo(VLD, VLDDupResults);
8888
8889 return true;
8890}
8891
Bob Wilson9e82bf12010-07-14 01:22:12 +00008892/// PerformVDUPLANECombine - Target-specific dag combine xforms for
8893/// ARMISD::VDUPLANE.
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00008894static SDValue PerformVDUPLANECombine(SDNode *N,
8895 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson9e82bf12010-07-14 01:22:12 +00008896 SDValue Op = N->getOperand(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00008897
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00008898 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
8899 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
8900 if (CombineVLDDUP(N, DCI))
8901 return SDValue(N, 0);
8902
8903 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
8904 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008905 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson9e82bf12010-07-14 01:22:12 +00008906 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00008907 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00008908 return SDValue();
8909
8910 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
8911 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
8912 // The canonical VMOV for a zero vector uses a 32-bit element size.
8913 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
8914 unsigned EltBits;
8915 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
8916 EltSize = 8;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00008917 EVT VT = N->getValueType(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00008918 if (EltSize > VT.getVectorElementType().getSizeInBits())
8919 return SDValue();
8920
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00008921 return DCI.DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00008922}
8923
Eric Christopherfa6f5912011-06-29 21:10:36 +00008924// isConstVecPow2 - Return true if each vector element is a power of 2, all
Chad Rosieref01edf2011-06-24 19:23:04 +00008925// elements are the same constant, C, and Log2(C) ranges from 1 to 32.
8926static bool isConstVecPow2(SDValue ConstVec, bool isSigned, uint64_t &C)
8927{
Chad Rosier118c9a02011-06-28 17:26:57 +00008928 integerPart cN;
8929 integerPart c0 = 0;
Chad Rosieref01edf2011-06-24 19:23:04 +00008930 for (unsigned I = 0, E = ConstVec.getValueType().getVectorNumElements();
8931 I != E; I++) {
8932 ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(ConstVec.getOperand(I));
8933 if (!C)
8934 return false;
8935
Eric Christopherfa6f5912011-06-29 21:10:36 +00008936 bool isExact;
Chad Rosieref01edf2011-06-24 19:23:04 +00008937 APFloat APF = C->getValueAPF();
8938 if (APF.convertToInteger(&cN, 64, isSigned, APFloat::rmTowardZero, &isExact)
8939 != APFloat::opOK || !isExact)
8940 return false;
8941
8942 c0 = (I == 0) ? cN : c0;
8943 if (!isPowerOf2_64(cN) || c0 != cN || Log2_64(c0) < 1 || Log2_64(c0) > 32)
8944 return false;
8945 }
8946 C = c0;
8947 return true;
8948}
8949
8950/// PerformVCVTCombine - VCVT (floating-point to fixed-point, Advanced SIMD)
8951/// can replace combinations of VMUL and VCVT (floating-point to integer)
8952/// when the VMUL has a constant operand that is a power of 2.
8953///
8954/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
8955/// vmul.f32 d16, d17, d16
8956/// vcvt.s32.f32 d16, d16
8957/// becomes:
8958/// vcvt.s32.f32 d16, d16, #3
8959static SDValue PerformVCVTCombine(SDNode *N,
8960 TargetLowering::DAGCombinerInfo &DCI,
8961 const ARMSubtarget *Subtarget) {
8962 SelectionDAG &DAG = DCI.DAG;
8963 SDValue Op = N->getOperand(0);
8964
8965 if (!Subtarget->hasNEON() || !Op.getValueType().isVector() ||
8966 Op.getOpcode() != ISD::FMUL)
8967 return SDValue();
8968
8969 uint64_t C;
8970 SDValue N0 = Op->getOperand(0);
8971 SDValue ConstVec = Op->getOperand(1);
8972 bool isSigned = N->getOpcode() == ISD::FP_TO_SINT;
8973
Eric Christopherfa6f5912011-06-29 21:10:36 +00008974 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
Chad Rosieref01edf2011-06-24 19:23:04 +00008975 !isConstVecPow2(ConstVec, isSigned, C))
8976 return SDValue();
8977
8978 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfp2fxs :
8979 Intrinsic::arm_neon_vcvtfp2fxu;
8980 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
8981 N->getValueType(0),
Eric Christopherfa6f5912011-06-29 21:10:36 +00008982 DAG.getConstant(IntrinsicOpcode, MVT::i32), N0,
Chad Rosieref01edf2011-06-24 19:23:04 +00008983 DAG.getConstant(Log2_64(C), MVT::i32));
8984}
8985
8986/// PerformVDIVCombine - VCVT (fixed-point to floating-point, Advanced SIMD)
8987/// can replace combinations of VCVT (integer to floating-point) and VDIV
8988/// when the VDIV has a constant operand that is a power of 2.
8989///
8990/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
8991/// vcvt.f32.s32 d16, d16
8992/// vdiv.f32 d16, d17, d16
8993/// becomes:
8994/// vcvt.f32.s32 d16, d16, #3
8995static SDValue PerformVDIVCombine(SDNode *N,
8996 TargetLowering::DAGCombinerInfo &DCI,
8997 const ARMSubtarget *Subtarget) {
8998 SelectionDAG &DAG = DCI.DAG;
8999 SDValue Op = N->getOperand(0);
9000 unsigned OpOpcode = Op.getNode()->getOpcode();
9001
9002 if (!Subtarget->hasNEON() || !N->getValueType(0).isVector() ||
9003 (OpOpcode != ISD::SINT_TO_FP && OpOpcode != ISD::UINT_TO_FP))
9004 return SDValue();
9005
9006 uint64_t C;
9007 SDValue ConstVec = N->getOperand(1);
9008 bool isSigned = OpOpcode == ISD::SINT_TO_FP;
9009
9010 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
9011 !isConstVecPow2(ConstVec, isSigned, C))
9012 return SDValue();
9013
Eric Christopherfa6f5912011-06-29 21:10:36 +00009014 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfxs2fp :
Chad Rosieref01edf2011-06-24 19:23:04 +00009015 Intrinsic::arm_neon_vcvtfxu2fp;
9016 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
9017 Op.getValueType(),
Eric Christopherfa6f5912011-06-29 21:10:36 +00009018 DAG.getConstant(IntrinsicOpcode, MVT::i32),
Chad Rosieref01edf2011-06-24 19:23:04 +00009019 Op.getOperand(0), DAG.getConstant(Log2_64(C), MVT::i32));
9020}
9021
9022/// Getvshiftimm - Check if this is a valid build_vector for the immediate
Bob Wilson5bafff32009-06-22 23:27:02 +00009023/// operand of a vector shift operation, where all the elements of the
9024/// build_vector must have the same constant integer value.
9025static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
9026 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009027 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00009028 Op = Op.getOperand(0);
9029 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
9030 APInt SplatBits, SplatUndef;
9031 unsigned SplatBitSize;
9032 bool HasAnyUndefs;
9033 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
9034 HasAnyUndefs, ElementBits) ||
9035 SplatBitSize > ElementBits)
9036 return false;
9037 Cnt = SplatBits.getSExtValue();
9038 return true;
9039}
9040
9041/// isVShiftLImm - Check if this is a valid build_vector for the immediate
9042/// operand of a vector shift left operation. That value must be in the range:
9043/// 0 <= Value < ElementBits for a left shift; or
9044/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00009045static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00009046 assert(VT.isVector() && "vector shift count is not a vector type");
9047 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
9048 if (! getVShiftImm(Op, ElementBits, Cnt))
9049 return false;
9050 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
9051}
9052
9053/// isVShiftRImm - Check if this is a valid build_vector for the immediate
9054/// operand of a vector shift right operation. For a shift opcode, the value
9055/// is positive, but for an intrinsic the value count must be negative. The
9056/// absolute value must be in the range:
9057/// 1 <= |Value| <= ElementBits for a right shift; or
9058/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00009059static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00009060 int64_t &Cnt) {
9061 assert(VT.isVector() && "vector shift count is not a vector type");
9062 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
9063 if (! getVShiftImm(Op, ElementBits, Cnt))
9064 return false;
9065 if (isIntrinsic)
9066 Cnt = -Cnt;
9067 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
9068}
9069
9070/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
9071static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
9072 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
9073 switch (IntNo) {
9074 default:
9075 // Don't do anything for most intrinsics.
9076 break;
9077
9078 // Vector shifts: check for immediate versions and lower them.
9079 // Note: This is done during DAG combining instead of DAG legalizing because
9080 // the build_vectors for 64-bit vector element shift counts are generally
9081 // not legal, and it is hard to see their values after they get legalized to
9082 // loads from a constant pool.
9083 case Intrinsic::arm_neon_vshifts:
9084 case Intrinsic::arm_neon_vshiftu:
9085 case Intrinsic::arm_neon_vshiftls:
9086 case Intrinsic::arm_neon_vshiftlu:
9087 case Intrinsic::arm_neon_vshiftn:
9088 case Intrinsic::arm_neon_vrshifts:
9089 case Intrinsic::arm_neon_vrshiftu:
9090 case Intrinsic::arm_neon_vrshiftn:
9091 case Intrinsic::arm_neon_vqshifts:
9092 case Intrinsic::arm_neon_vqshiftu:
9093 case Intrinsic::arm_neon_vqshiftsu:
9094 case Intrinsic::arm_neon_vqshiftns:
9095 case Intrinsic::arm_neon_vqshiftnu:
9096 case Intrinsic::arm_neon_vqshiftnsu:
9097 case Intrinsic::arm_neon_vqrshiftns:
9098 case Intrinsic::arm_neon_vqrshiftnu:
9099 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00009100 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00009101 int64_t Cnt;
9102 unsigned VShiftOpc = 0;
9103
9104 switch (IntNo) {
9105 case Intrinsic::arm_neon_vshifts:
9106 case Intrinsic::arm_neon_vshiftu:
9107 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
9108 VShiftOpc = ARMISD::VSHL;
9109 break;
9110 }
9111 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
9112 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
9113 ARMISD::VSHRs : ARMISD::VSHRu);
9114 break;
9115 }
9116 return SDValue();
9117
9118 case Intrinsic::arm_neon_vshiftls:
9119 case Intrinsic::arm_neon_vshiftlu:
9120 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
9121 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009122 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00009123
9124 case Intrinsic::arm_neon_vrshifts:
9125 case Intrinsic::arm_neon_vrshiftu:
9126 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
9127 break;
9128 return SDValue();
9129
9130 case Intrinsic::arm_neon_vqshifts:
9131 case Intrinsic::arm_neon_vqshiftu:
9132 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
9133 break;
9134 return SDValue();
9135
9136 case Intrinsic::arm_neon_vqshiftsu:
9137 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
9138 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009139 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00009140
9141 case Intrinsic::arm_neon_vshiftn:
9142 case Intrinsic::arm_neon_vrshiftn:
9143 case Intrinsic::arm_neon_vqshiftns:
9144 case Intrinsic::arm_neon_vqshiftnu:
9145 case Intrinsic::arm_neon_vqshiftnsu:
9146 case Intrinsic::arm_neon_vqrshiftns:
9147 case Intrinsic::arm_neon_vqrshiftnu:
9148 case Intrinsic::arm_neon_vqrshiftnsu:
9149 // Narrowing shifts require an immediate right shift.
9150 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
9151 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00009152 llvm_unreachable("invalid shift count for narrowing vector shift "
9153 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00009154
9155 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009156 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00009157 }
9158
9159 switch (IntNo) {
9160 case Intrinsic::arm_neon_vshifts:
9161 case Intrinsic::arm_neon_vshiftu:
9162 // Opcode already set above.
9163 break;
9164 case Intrinsic::arm_neon_vshiftls:
9165 case Intrinsic::arm_neon_vshiftlu:
9166 if (Cnt == VT.getVectorElementType().getSizeInBits())
9167 VShiftOpc = ARMISD::VSHLLi;
9168 else
9169 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
9170 ARMISD::VSHLLs : ARMISD::VSHLLu);
9171 break;
9172 case Intrinsic::arm_neon_vshiftn:
9173 VShiftOpc = ARMISD::VSHRN; break;
9174 case Intrinsic::arm_neon_vrshifts:
9175 VShiftOpc = ARMISD::VRSHRs; break;
9176 case Intrinsic::arm_neon_vrshiftu:
9177 VShiftOpc = ARMISD::VRSHRu; break;
9178 case Intrinsic::arm_neon_vrshiftn:
9179 VShiftOpc = ARMISD::VRSHRN; break;
9180 case Intrinsic::arm_neon_vqshifts:
9181 VShiftOpc = ARMISD::VQSHLs; break;
9182 case Intrinsic::arm_neon_vqshiftu:
9183 VShiftOpc = ARMISD::VQSHLu; break;
9184 case Intrinsic::arm_neon_vqshiftsu:
9185 VShiftOpc = ARMISD::VQSHLsu; break;
9186 case Intrinsic::arm_neon_vqshiftns:
9187 VShiftOpc = ARMISD::VQSHRNs; break;
9188 case Intrinsic::arm_neon_vqshiftnu:
9189 VShiftOpc = ARMISD::VQSHRNu; break;
9190 case Intrinsic::arm_neon_vqshiftnsu:
9191 VShiftOpc = ARMISD::VQSHRNsu; break;
9192 case Intrinsic::arm_neon_vqrshiftns:
9193 VShiftOpc = ARMISD::VQRSHRNs; break;
9194 case Intrinsic::arm_neon_vqrshiftnu:
9195 VShiftOpc = ARMISD::VQRSHRNu; break;
9196 case Intrinsic::arm_neon_vqrshiftnsu:
9197 VShiftOpc = ARMISD::VQRSHRNsu; break;
9198 }
9199
9200 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009201 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00009202 }
9203
9204 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00009205 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00009206 int64_t Cnt;
9207 unsigned VShiftOpc = 0;
9208
9209 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
9210 VShiftOpc = ARMISD::VSLI;
9211 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
9212 VShiftOpc = ARMISD::VSRI;
9213 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00009214 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00009215 }
9216
9217 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
9218 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009219 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00009220 }
9221
9222 case Intrinsic::arm_neon_vqrshifts:
9223 case Intrinsic::arm_neon_vqrshiftu:
9224 // No immediate versions of these to check for.
9225 break;
9226 }
9227
9228 return SDValue();
9229}
9230
9231/// PerformShiftCombine - Checks for immediate versions of vector shifts and
9232/// lowers them. As with the vector shift intrinsics, this is done during DAG
9233/// combining instead of DAG legalizing because the build_vectors for 64-bit
9234/// vector element shift counts are generally not legal, and it is hard to see
9235/// their values after they get legalized to loads from a constant pool.
9236static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
9237 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00009238 EVT VT = N->getValueType(0);
Evan Cheng5fb468a2012-02-23 02:58:19 +00009239 if (N->getOpcode() == ISD::SRL && VT == MVT::i32 && ST->hasV6Ops()) {
9240 // Canonicalize (srl (bswap x), 16) to (rotr (bswap x), 16) if the high
9241 // 16-bits of x is zero. This optimizes rev + lsr 16 to rev16.
9242 SDValue N1 = N->getOperand(1);
9243 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N1)) {
9244 SDValue N0 = N->getOperand(0);
9245 if (C->getZExtValue() == 16 && N0.getOpcode() == ISD::BSWAP &&
9246 DAG.MaskedValueIsZero(N0.getOperand(0),
9247 APInt::getHighBitsSet(32, 16)))
9248 return DAG.getNode(ISD::ROTR, N->getDebugLoc(), VT, N0, N1);
9249 }
9250 }
Bob Wilson5bafff32009-06-22 23:27:02 +00009251
9252 // Nothing to be done for scalar shifts.
Tanya Lattner9684a7c2010-11-18 22:06:46 +00009253 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9254 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson5bafff32009-06-22 23:27:02 +00009255 return SDValue();
9256
9257 assert(ST->hasNEON() && "unexpected vector shift");
9258 int64_t Cnt;
9259
9260 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009261 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00009262
9263 case ISD::SHL:
9264 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
9265 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009266 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00009267 break;
9268
9269 case ISD::SRA:
9270 case ISD::SRL:
9271 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
9272 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
9273 ARMISD::VSHRs : ARMISD::VSHRu);
9274 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009275 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00009276 }
9277 }
9278 return SDValue();
9279}
9280
9281/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
9282/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
9283static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
9284 const ARMSubtarget *ST) {
9285 SDValue N0 = N->getOperand(0);
9286
9287 // Check for sign- and zero-extensions of vector extract operations of 8-
9288 // and 16-bit vector elements. NEON supports these directly. They are
9289 // handled during DAG combining because type legalization will promote them
9290 // to 32-bit types and it is messy to recognize the operations after that.
9291 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
9292 SDValue Vec = N0.getOperand(0);
9293 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009294 EVT VT = N->getValueType(0);
9295 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00009296 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9297
Owen Anderson825b72b2009-08-11 20:47:22 +00009298 if (VT == MVT::i32 &&
9299 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00009300 TLI.isTypeLegal(Vec.getValueType()) &&
9301 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00009302
9303 unsigned Opc = 0;
9304 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009305 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00009306 case ISD::SIGN_EXTEND:
9307 Opc = ARMISD::VGETLANEs;
9308 break;
9309 case ISD::ZERO_EXTEND:
9310 case ISD::ANY_EXTEND:
9311 Opc = ARMISD::VGETLANEu;
9312 break;
9313 }
9314 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
9315 }
9316 }
9317
9318 return SDValue();
9319}
9320
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009321/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
9322/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
9323static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
9324 const ARMSubtarget *ST) {
9325 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00009326 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009327 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
9328 // a NaN; only do the transformation when it matches that behavior.
9329
9330 // For now only do this when using NEON for FP operations; if using VFP, it
9331 // is not obvious that the benefit outweighs the cost of switching to the
9332 // NEON pipeline.
9333 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
9334 N->getValueType(0) != MVT::f32)
9335 return SDValue();
9336
9337 SDValue CondLHS = N->getOperand(0);
9338 SDValue CondRHS = N->getOperand(1);
9339 SDValue LHS = N->getOperand(2);
9340 SDValue RHS = N->getOperand(3);
9341 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
9342
9343 unsigned Opcode = 0;
9344 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00009345 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009346 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00009347 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009348 IsReversed = true ; // x CC y ? y : x
9349 } else {
9350 return SDValue();
9351 }
9352
Bob Wilsone742bb52010-02-24 22:15:53 +00009353 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009354 switch (CC) {
9355 default: break;
9356 case ISD::SETOLT:
9357 case ISD::SETOLE:
9358 case ISD::SETLT:
9359 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009360 case ISD::SETULT:
9361 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00009362 // If LHS is NaN, an ordered comparison will be false and the result will
9363 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
9364 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
9365 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
9366 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
9367 break;
9368 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
9369 // will return -0, so vmin can only be used for unsafe math or if one of
9370 // the operands is known to be nonzero.
9371 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009372 !DAG.getTarget().Options.UnsafeFPMath &&
Bob Wilsone742bb52010-02-24 22:15:53 +00009373 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9374 break;
9375 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009376 break;
9377
9378 case ISD::SETOGT:
9379 case ISD::SETOGE:
9380 case ISD::SETGT:
9381 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009382 case ISD::SETUGT:
9383 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00009384 // If LHS is NaN, an ordered comparison will be false and the result will
9385 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
9386 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
9387 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
9388 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
9389 break;
9390 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
9391 // will return +0, so vmax can only be used for unsafe math or if one of
9392 // the operands is known to be nonzero.
9393 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009394 !DAG.getTarget().Options.UnsafeFPMath &&
Bob Wilsone742bb52010-02-24 22:15:53 +00009395 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9396 break;
9397 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009398 break;
9399 }
9400
9401 if (!Opcode)
9402 return SDValue();
9403 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
9404}
9405
Evan Chenge721f5c2011-07-13 00:42:17 +00009406/// PerformCMOVCombine - Target-specific DAG combining for ARMISD::CMOV.
9407SDValue
9408ARMTargetLowering::PerformCMOVCombine(SDNode *N, SelectionDAG &DAG) const {
9409 SDValue Cmp = N->getOperand(4);
9410 if (Cmp.getOpcode() != ARMISD::CMPZ)
9411 // Only looking at EQ and NE cases.
9412 return SDValue();
9413
9414 EVT VT = N->getValueType(0);
9415 DebugLoc dl = N->getDebugLoc();
9416 SDValue LHS = Cmp.getOperand(0);
9417 SDValue RHS = Cmp.getOperand(1);
9418 SDValue FalseVal = N->getOperand(0);
9419 SDValue TrueVal = N->getOperand(1);
9420 SDValue ARMcc = N->getOperand(2);
Jim Grosbachb04546f2011-09-13 20:30:37 +00009421 ARMCC::CondCodes CC =
9422 (ARMCC::CondCodes)cast<ConstantSDNode>(ARMcc)->getZExtValue();
Evan Chenge721f5c2011-07-13 00:42:17 +00009423
9424 // Simplify
9425 // mov r1, r0
9426 // cmp r1, x
9427 // mov r0, y
9428 // moveq r0, x
9429 // to
9430 // cmp r0, x
9431 // movne r0, y
9432 //
9433 // mov r1, r0
9434 // cmp r1, x
9435 // mov r0, x
9436 // movne r0, y
9437 // to
9438 // cmp r0, x
9439 // movne r0, y
9440 /// FIXME: Turn this into a target neutral optimization?
9441 SDValue Res;
Evan Cheng9b88d2d2011-09-28 23:16:31 +00009442 if (CC == ARMCC::NE && FalseVal == RHS && FalseVal != LHS) {
Evan Chenge721f5c2011-07-13 00:42:17 +00009443 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, TrueVal, ARMcc,
9444 N->getOperand(3), Cmp);
9445 } else if (CC == ARMCC::EQ && TrueVal == RHS) {
9446 SDValue ARMcc;
9447 SDValue NewCmp = getARMCmp(LHS, RHS, ISD::SETNE, ARMcc, DAG, dl);
9448 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, FalseVal, ARMcc,
9449 N->getOperand(3), NewCmp);
9450 }
9451
9452 if (Res.getNode()) {
9453 APInt KnownZero, KnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00009454 DAG.ComputeMaskedBits(SDValue(N,0), KnownZero, KnownOne);
Evan Chenge721f5c2011-07-13 00:42:17 +00009455 // Capture demanded bits information that would be otherwise lost.
9456 if (KnownZero == 0xfffffffe)
9457 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
9458 DAG.getValueType(MVT::i1));
9459 else if (KnownZero == 0xffffff00)
9460 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
9461 DAG.getValueType(MVT::i8));
9462 else if (KnownZero == 0xffff0000)
9463 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
9464 DAG.getValueType(MVT::i16));
9465 }
9466
9467 return Res;
9468}
9469
Dan Gohman475871a2008-07-27 21:46:04 +00009470SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00009471 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00009472 switch (N->getOpcode()) {
9473 default: break;
Arnold Schwaighofer67514e92012-09-04 14:37:49 +00009474 case ISD::ADDC: return PerformADDCCombine(N, DCI, Subtarget);
Tanya Lattner189531f2011-06-14 23:48:48 +00009475 case ISD::ADD: return PerformADDCombine(N, DCI, Subtarget);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009476 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00009477 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00009478 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Evan Chengc892aeb2012-02-23 01:19:06 +00009479 case ISD::XOR: return PerformXORCombine(N, DCI, Subtarget);
9480 case ISD::AND: return PerformANDCombine(N, DCI, Subtarget);
Evan Cheng0c1aec12010-12-14 03:22:07 +00009481 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00009482 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00009483 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson31600902010-12-21 06:43:19 +00009484 case ISD::STORE: return PerformSTORECombine(N, DCI);
9485 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI);
9486 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonf20700c2010-10-27 20:38:28 +00009487 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00009488 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Chad Rosieref01edf2011-06-24 19:23:04 +00009489 case ISD::FP_TO_SINT:
9490 case ISD::FP_TO_UINT: return PerformVCVTCombine(N, DCI, Subtarget);
9491 case ISD::FDIV: return PerformVDIVCombine(N, DCI, Subtarget);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009492 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00009493 case ISD::SHL:
9494 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009495 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00009496 case ISD::SIGN_EXTEND:
9497 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009498 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
9499 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Evan Chenge721f5c2011-07-13 00:42:17 +00009500 case ARMISD::CMOV: return PerformCMOVCombine(N, DCI.DAG);
Bob Wilson1c3ef902011-02-07 17:43:21 +00009501 case ARMISD::VLD2DUP:
9502 case ARMISD::VLD3DUP:
9503 case ARMISD::VLD4DUP:
9504 return CombineBaseUpdate(N, DCI);
9505 case ISD::INTRINSIC_VOID:
9506 case ISD::INTRINSIC_W_CHAIN:
9507 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
9508 case Intrinsic::arm_neon_vld1:
9509 case Intrinsic::arm_neon_vld2:
9510 case Intrinsic::arm_neon_vld3:
9511 case Intrinsic::arm_neon_vld4:
9512 case Intrinsic::arm_neon_vld2lane:
9513 case Intrinsic::arm_neon_vld3lane:
9514 case Intrinsic::arm_neon_vld4lane:
9515 case Intrinsic::arm_neon_vst1:
9516 case Intrinsic::arm_neon_vst2:
9517 case Intrinsic::arm_neon_vst3:
9518 case Intrinsic::arm_neon_vst4:
9519 case Intrinsic::arm_neon_vst2lane:
9520 case Intrinsic::arm_neon_vst3lane:
9521 case Intrinsic::arm_neon_vst4lane:
9522 return CombineBaseUpdate(N, DCI);
9523 default: break;
9524 }
9525 break;
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00009526 }
Dan Gohman475871a2008-07-27 21:46:04 +00009527 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00009528}
9529
Evan Cheng31959b12011-02-02 01:06:55 +00009530bool ARMTargetLowering::isDesirableToTransformToIntegerOp(unsigned Opc,
9531 EVT VT) const {
9532 return (VT == MVT::f32) && (Opc == ISD::LOAD || Opc == ISD::STORE);
9533}
9534
Evan Cheng376642e2012-12-10 23:21:26 +00009535bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT, bool *Fast) const {
Evan Chengd10eab02012-09-18 01:42:45 +00009536 // The AllowsUnaliged flag models the SCTLR.A setting in ARM cpus
Chad Rosierb3235b12012-11-09 18:25:27 +00009537 bool AllowsUnaligned = Subtarget->allowsUnalignedMem();
Bill Wendlingaf566342009-08-15 21:21:19 +00009538
9539 switch (VT.getSimpleVT().SimpleTy) {
9540 default:
9541 return false;
9542 case MVT::i8:
9543 case MVT::i16:
Evan Cheng376642e2012-12-10 23:21:26 +00009544 case MVT::i32: {
Evan Chengd10eab02012-09-18 01:42:45 +00009545 // Unaligned access can use (for example) LRDB, LRDH, LDR
Evan Cheng376642e2012-12-10 23:21:26 +00009546 if (AllowsUnaligned) {
9547 if (Fast)
9548 *Fast = Subtarget->hasV7Ops();
9549 return true;
9550 }
9551 return false;
9552 }
Evan Chenga99c5082012-08-15 17:44:53 +00009553 case MVT::f64:
Evan Cheng376642e2012-12-10 23:21:26 +00009554 case MVT::v2f64: {
Evan Chengd10eab02012-09-18 01:42:45 +00009555 // For any little-endian targets with neon, we can support unaligned ld/st
9556 // of D and Q (e.g. {D0,D1}) registers by using vld1.i8/vst1.i8.
9557 // A big-endian target may also explictly support unaligned accesses
Evan Cheng376642e2012-12-10 23:21:26 +00009558 if (Subtarget->hasNEON() && (AllowsUnaligned || isLittleEndian())) {
9559 if (Fast)
9560 *Fast = true;
9561 return true;
9562 }
9563 return false;
9564 }
Bill Wendlingaf566342009-08-15 21:21:19 +00009565 }
9566}
9567
Lang Hames1a1d1fc2011-11-02 22:52:45 +00009568static bool memOpAlign(unsigned DstAlign, unsigned SrcAlign,
9569 unsigned AlignCheck) {
9570 return ((SrcAlign == 0 || SrcAlign % AlignCheck == 0) &&
9571 (DstAlign == 0 || DstAlign % AlignCheck == 0));
9572}
9573
9574EVT ARMTargetLowering::getOptimalMemOpType(uint64_t Size,
9575 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00009576 bool IsMemset, bool ZeroMemset,
Lang Hames1a1d1fc2011-11-02 22:52:45 +00009577 bool MemcpyStrSrc,
9578 MachineFunction &MF) const {
9579 const Function *F = MF.getFunction();
9580
9581 // See if we can use NEON instructions for this...
Evan Cheng946a3a92012-12-12 02:34:41 +00009582 if ((!IsMemset || ZeroMemset) &&
Evan Cheng376642e2012-12-10 23:21:26 +00009583 Subtarget->hasNEON() &&
Bill Wendling831737d2012-12-30 10:32:01 +00009584 !F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
9585 Attribute::NoImplicitFloat)) {
Evan Cheng376642e2012-12-10 23:21:26 +00009586 bool Fast;
Evan Cheng6a1b5cc2012-12-11 02:31:57 +00009587 if (Size >= 16 &&
9588 (memOpAlign(SrcAlign, DstAlign, 16) ||
9589 (allowsUnalignedMemoryAccesses(MVT::v2f64, &Fast) && Fast))) {
Evan Cheng376642e2012-12-10 23:21:26 +00009590 return MVT::v2f64;
Evan Cheng6a1b5cc2012-12-11 02:31:57 +00009591 } else if (Size >= 8 &&
9592 (memOpAlign(SrcAlign, DstAlign, 8) ||
9593 (allowsUnalignedMemoryAccesses(MVT::f64, &Fast) && Fast))) {
Evan Cheng376642e2012-12-10 23:21:26 +00009594 return MVT::f64;
Lang Hames1a1d1fc2011-11-02 22:52:45 +00009595 }
9596 }
9597
Lang Hames5207bf22011-11-08 18:56:23 +00009598 // Lowering to i32/i16 if the size permits.
Evan Cheng6a1b5cc2012-12-11 02:31:57 +00009599 if (Size >= 4)
Lang Hames5207bf22011-11-08 18:56:23 +00009600 return MVT::i32;
Evan Cheng6a1b5cc2012-12-11 02:31:57 +00009601 else if (Size >= 2)
Lang Hames5207bf22011-11-08 18:56:23 +00009602 return MVT::i16;
Lang Hames5207bf22011-11-08 18:56:23 +00009603
Lang Hames1a1d1fc2011-11-02 22:52:45 +00009604 // Let the target-independent logic figure it out.
9605 return MVT::Other;
9606}
9607
Evan Cheng2766a472012-12-06 19:13:27 +00009608bool ARMTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
9609 if (Val.getOpcode() != ISD::LOAD)
9610 return false;
9611
9612 EVT VT1 = Val.getValueType();
9613 if (!VT1.isSimple() || !VT1.isInteger() ||
9614 !VT2.isSimple() || !VT2.isInteger())
9615 return false;
9616
9617 switch (VT1.getSimpleVT().SimpleTy) {
9618 default: break;
9619 case MVT::i1:
9620 case MVT::i8:
9621 case MVT::i16:
9622 // 8-bit and 16-bit loads implicitly zero-extend to 32-bits.
9623 return true;
9624 }
9625
9626 return false;
9627}
9628
Evan Chenge6c835f2009-08-14 20:09:37 +00009629static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
9630 if (V < 0)
9631 return false;
9632
9633 unsigned Scale = 1;
9634 switch (VT.getSimpleVT().SimpleTy) {
9635 default: return false;
9636 case MVT::i1:
9637 case MVT::i8:
9638 // Scale == 1;
9639 break;
9640 case MVT::i16:
9641 // Scale == 2;
9642 Scale = 2;
9643 break;
9644 case MVT::i32:
9645 // Scale == 4;
9646 Scale = 4;
9647 break;
9648 }
9649
9650 if ((V & (Scale - 1)) != 0)
9651 return false;
9652 V /= Scale;
9653 return V == (V & ((1LL << 5) - 1));
9654}
9655
9656static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
9657 const ARMSubtarget *Subtarget) {
9658 bool isNeg = false;
9659 if (V < 0) {
9660 isNeg = true;
9661 V = - V;
9662 }
9663
9664 switch (VT.getSimpleVT().SimpleTy) {
9665 default: return false;
9666 case MVT::i1:
9667 case MVT::i8:
9668 case MVT::i16:
9669 case MVT::i32:
9670 // + imm12 or - imm8
9671 if (isNeg)
9672 return V == (V & ((1LL << 8) - 1));
9673 return V == (V & ((1LL << 12) - 1));
9674 case MVT::f32:
9675 case MVT::f64:
9676 // Same as ARM mode. FIXME: NEON?
9677 if (!Subtarget->hasVFP2())
9678 return false;
9679 if ((V & 3) != 0)
9680 return false;
9681 V >>= 2;
9682 return V == (V & ((1LL << 8) - 1));
9683 }
9684}
9685
Evan Chengb01fad62007-03-12 23:30:29 +00009686/// isLegalAddressImmediate - Return true if the integer value can be used
9687/// as the offset of the target addressing mode for load / store of the
9688/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00009689static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00009690 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00009691 if (V == 0)
9692 return true;
9693
Evan Cheng65011532009-03-09 19:15:00 +00009694 if (!VT.isSimple())
9695 return false;
9696
Evan Chenge6c835f2009-08-14 20:09:37 +00009697 if (Subtarget->isThumb1Only())
9698 return isLegalT1AddressImmediate(V, VT);
9699 else if (Subtarget->isThumb2())
9700 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00009701
Evan Chenge6c835f2009-08-14 20:09:37 +00009702 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00009703 if (V < 0)
9704 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00009705 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00009706 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00009707 case MVT::i1:
9708 case MVT::i8:
9709 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00009710 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00009711 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00009712 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00009713 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00009714 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00009715 case MVT::f32:
9716 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00009717 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00009718 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00009719 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00009720 return false;
9721 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00009722 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00009723 }
Evan Chenga8e29892007-01-19 07:51:42 +00009724}
9725
Evan Chenge6c835f2009-08-14 20:09:37 +00009726bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
9727 EVT VT) const {
9728 int Scale = AM.Scale;
9729 if (Scale < 0)
9730 return false;
9731
9732 switch (VT.getSimpleVT().SimpleTy) {
9733 default: return false;
9734 case MVT::i1:
9735 case MVT::i8:
9736 case MVT::i16:
9737 case MVT::i32:
9738 if (Scale == 1)
9739 return true;
9740 // r + r << imm
9741 Scale = Scale & ~1;
9742 return Scale == 2 || Scale == 4 || Scale == 8;
9743 case MVT::i64:
9744 // r + r
9745 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
9746 return true;
9747 return false;
9748 case MVT::isVoid:
9749 // Note, we allow "void" uses (basically, uses that aren't loads or
9750 // stores), because arm allows folding a scale into many arithmetic
9751 // operations. This should be made more precise and revisited later.
9752
9753 // Allow r << imm, but the imm has to be a multiple of two.
9754 if (Scale & 1) return false;
9755 return isPowerOf2_32(Scale);
9756 }
9757}
9758
Chris Lattner37caf8c2007-04-09 23:33:39 +00009759/// isLegalAddressingMode - Return true if the addressing mode represented
9760/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00009761bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009762 Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009763 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00009764 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00009765 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00009766
Chris Lattner37caf8c2007-04-09 23:33:39 +00009767 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00009768 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00009769 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00009770
Chris Lattner37caf8c2007-04-09 23:33:39 +00009771 switch (AM.Scale) {
9772 case 0: // no scale reg, must be "r+i" or "r", or "i".
9773 break;
9774 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00009775 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00009776 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00009777 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00009778 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00009779 // ARM doesn't support any R+R*scale+imm addr modes.
9780 if (AM.BaseOffs)
9781 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00009782
Bob Wilson2c7dab12009-04-08 17:55:28 +00009783 if (!VT.isSimple())
9784 return false;
9785
Evan Chenge6c835f2009-08-14 20:09:37 +00009786 if (Subtarget->isThumb2())
9787 return isLegalT2ScaledAddressingMode(AM, VT);
9788
Chris Lattnereb13d1b2007-04-10 03:48:29 +00009789 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00009790 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00009791 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00009792 case MVT::i1:
9793 case MVT::i8:
9794 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00009795 if (Scale < 0) Scale = -Scale;
9796 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00009797 return true;
9798 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00009799 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009800 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00009801 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00009802 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00009803 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00009804 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00009805 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00009806
Owen Anderson825b72b2009-08-11 20:47:22 +00009807 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00009808 // Note, we allow "void" uses (basically, uses that aren't loads or
9809 // stores), because arm allows folding a scale into many arithmetic
9810 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00009811
Chris Lattner37caf8c2007-04-09 23:33:39 +00009812 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00009813 if (Scale & 1) return false;
9814 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00009815 }
Evan Chengb01fad62007-03-12 23:30:29 +00009816 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00009817 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00009818}
9819
Evan Cheng77e47512009-11-11 19:05:52 +00009820/// isLegalICmpImmediate - Return true if the specified immediate is legal
9821/// icmp immediate, that is the target has icmp instructions which can compare
9822/// a register against the immediate without having to materialize the
9823/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00009824bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Jakob Stoklund Olesen70fbea72012-04-06 17:45:04 +00009825 // Thumb2 and ARM modes can use cmn for negative immediates.
Evan Cheng77e47512009-11-11 19:05:52 +00009826 if (!Subtarget->isThumb())
Chandler Carruthba4d4572012-04-06 20:10:52 +00009827 return ARM_AM::getSOImmVal(llvm::abs64(Imm)) != -1;
Evan Cheng77e47512009-11-11 19:05:52 +00009828 if (Subtarget->isThumb2())
Chandler Carruthba4d4572012-04-06 20:10:52 +00009829 return ARM_AM::getT2SOImmVal(llvm::abs64(Imm)) != -1;
Jakob Stoklund Olesen70fbea72012-04-06 17:45:04 +00009830 // Thumb1 doesn't have cmn, and only 8-bit immediates.
Evan Cheng06b53c02009-11-12 07:13:11 +00009831 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00009832}
9833
Andrew Trick8d8d9612012-07-18 18:34:27 +00009834/// isLegalAddImmediate - Return true if the specified immediate is a legal add
9835/// *or sub* immediate, that is the target has add or sub instructions which can
9836/// add a register with the immediate without having to materialize the
Dan Gohmancca82142011-05-03 00:46:49 +00009837/// immediate into a register.
9838bool ARMTargetLowering::isLegalAddImmediate(int64_t Imm) const {
Andrew Trick8d8d9612012-07-18 18:34:27 +00009839 // Same encoding for add/sub, just flip the sign.
9840 int64_t AbsImm = llvm::abs64(Imm);
9841 if (!Subtarget->isThumb())
9842 return ARM_AM::getSOImmVal(AbsImm) != -1;
9843 if (Subtarget->isThumb2())
9844 return ARM_AM::getT2SOImmVal(AbsImm) != -1;
9845 // Thumb1 only has 8-bit unsigned immediate.
9846 return AbsImm >= 0 && AbsImm <= 255;
Dan Gohmancca82142011-05-03 00:46:49 +00009847}
9848
Owen Andersone50ed302009-08-10 22:56:29 +00009849static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00009850 bool isSEXTLoad, SDValue &Base,
9851 SDValue &Offset, bool &isInc,
9852 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00009853 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
9854 return false;
9855
Owen Anderson825b72b2009-08-11 20:47:22 +00009856 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00009857 // AddressingMode 3
9858 Base = Ptr->getOperand(0);
9859 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009860 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00009861 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00009862 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00009863 isInc = false;
9864 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
9865 return true;
9866 }
9867 }
9868 isInc = (Ptr->getOpcode() == ISD::ADD);
9869 Offset = Ptr->getOperand(1);
9870 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00009871 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00009872 // AddressingMode 2
9873 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009874 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00009875 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00009876 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00009877 isInc = false;
9878 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
9879 Base = Ptr->getOperand(0);
9880 return true;
9881 }
9882 }
9883
9884 if (Ptr->getOpcode() == ISD::ADD) {
9885 isInc = true;
Evan Chengee04a6d2011-07-20 23:34:39 +00009886 ARM_AM::ShiftOpc ShOpcVal=
9887 ARM_AM::getShiftOpcForNode(Ptr->getOperand(0).getOpcode());
Evan Chenga8e29892007-01-19 07:51:42 +00009888 if (ShOpcVal != ARM_AM::no_shift) {
9889 Base = Ptr->getOperand(1);
9890 Offset = Ptr->getOperand(0);
9891 } else {
9892 Base = Ptr->getOperand(0);
9893 Offset = Ptr->getOperand(1);
9894 }
9895 return true;
9896 }
9897
9898 isInc = (Ptr->getOpcode() == ISD::ADD);
9899 Base = Ptr->getOperand(0);
9900 Offset = Ptr->getOperand(1);
9901 return true;
9902 }
9903
Jim Grosbache5165492009-11-09 00:11:35 +00009904 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00009905 return false;
9906}
9907
Owen Andersone50ed302009-08-10 22:56:29 +00009908static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00009909 bool isSEXTLoad, SDValue &Base,
9910 SDValue &Offset, bool &isInc,
9911 SelectionDAG &DAG) {
9912 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
9913 return false;
9914
9915 Base = Ptr->getOperand(0);
9916 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
9917 int RHSC = (int)RHS->getZExtValue();
9918 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
9919 assert(Ptr->getOpcode() == ISD::ADD);
9920 isInc = false;
9921 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
9922 return true;
9923 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
9924 isInc = Ptr->getOpcode() == ISD::ADD;
9925 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
9926 return true;
9927 }
9928 }
9929
9930 return false;
9931}
9932
Evan Chenga8e29892007-01-19 07:51:42 +00009933/// getPreIndexedAddressParts - returns true by value, base pointer and
9934/// offset pointer and addressing mode by reference if the node's address
9935/// can be legally represented as pre-indexed load / store address.
9936bool
Dan Gohman475871a2008-07-27 21:46:04 +00009937ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
9938 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00009939 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00009940 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00009941 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00009942 return false;
9943
Owen Andersone50ed302009-08-10 22:56:29 +00009944 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00009945 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00009946 bool isSEXTLoad = false;
9947 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
9948 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00009949 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00009950 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
9951 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
9952 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00009953 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00009954 } else
9955 return false;
9956
9957 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00009958 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00009959 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00009960 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
9961 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00009962 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00009963 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00009964 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00009965 if (!isLegal)
9966 return false;
9967
9968 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
9969 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00009970}
9971
9972/// getPostIndexedAddressParts - returns true by value, base pointer and
9973/// offset pointer and addressing mode by reference if this node can be
9974/// combined with a load / store to form a post-indexed load / store.
9975bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00009976 SDValue &Base,
9977 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00009978 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00009979 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00009980 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00009981 return false;
9982
Owen Andersone50ed302009-08-10 22:56:29 +00009983 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00009984 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00009985 bool isSEXTLoad = false;
9986 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00009987 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00009988 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00009989 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
9990 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00009991 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00009992 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00009993 } else
9994 return false;
9995
9996 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00009997 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00009998 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00009999 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +000010000 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +000010001 else
Evan Chenge88d5ce2009-07-02 07:28:31 +000010002 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
10003 isInc, DAG);
10004 if (!isLegal)
10005 return false;
10006
Evan Cheng28dad2a2010-05-18 21:31:17 +000010007 if (Ptr != Base) {
10008 // Swap base ptr and offset to catch more post-index load / store when
10009 // it's legal. In Thumb2 mode, offset must be an immediate.
10010 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
10011 !Subtarget->isThumb2())
10012 std::swap(Base, Offset);
10013
10014 // Post-indexed load / store update the base pointer.
10015 if (Ptr != Base)
10016 return false;
10017 }
10018
Evan Chenge88d5ce2009-07-02 07:28:31 +000010019 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
10020 return true;
Evan Chenga8e29892007-01-19 07:51:42 +000010021}
10022
Dan Gohman475871a2008-07-27 21:46:04 +000010023void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +000010024 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010025 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000010026 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +000010027 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000010028 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +000010029 switch (Op.getOpcode()) {
10030 default: break;
10031 case ARMISD::CMOV: {
10032 // Bits are known zero/one if known on the LHS and RHS.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000010033 DAG.ComputeMaskedBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +000010034 if (KnownZero == 0 && KnownOne == 0) return;
10035
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000010036 APInt KnownZeroRHS, KnownOneRHS;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000010037 DAG.ComputeMaskedBits(Op.getOperand(1), KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +000010038 KnownZero &= KnownZeroRHS;
10039 KnownOne &= KnownOneRHS;
10040 return;
10041 }
10042 }
10043}
10044
10045//===----------------------------------------------------------------------===//
10046// ARM Inline Assembly Support
10047//===----------------------------------------------------------------------===//
10048
Evan Cheng55d42002011-01-08 01:24:27 +000010049bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
10050 // Looking for "rev" which is V6+.
10051 if (!Subtarget->hasV6Ops())
10052 return false;
10053
10054 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10055 std::string AsmStr = IA->getAsmString();
10056 SmallVector<StringRef, 4> AsmPieces;
10057 SplitString(AsmStr, AsmPieces, ";\n");
10058
10059 switch (AsmPieces.size()) {
10060 default: return false;
10061 case 1:
10062 AsmStr = AsmPieces[0];
10063 AsmPieces.clear();
10064 SplitString(AsmStr, AsmPieces, " \t,");
10065
10066 // rev $0, $1
10067 if (AsmPieces.size() == 3 &&
10068 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
10069 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010070 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000010071 if (Ty && Ty->getBitWidth() == 32)
10072 return IntrinsicLowering::LowerToByteSwap(CI);
10073 }
10074 break;
10075 }
10076
10077 return false;
10078}
10079
Evan Chenga8e29892007-01-19 07:51:42 +000010080/// getConstraintType - Given a constraint letter, return the type of
10081/// constraint it is for this target.
10082ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010083ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
10084 if (Constraint.size() == 1) {
10085 switch (Constraint[0]) {
10086 default: break;
10087 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +000010088 case 'w': return C_RegisterClass;
Eric Christopher73744df2011-06-30 23:23:01 +000010089 case 'h': return C_RegisterClass;
Eric Christopher89bd71f2011-07-01 00:14:47 +000010090 case 'x': return C_RegisterClass;
Eric Christopherd5dc9ec2011-07-01 00:30:46 +000010091 case 't': return C_RegisterClass;
Eric Christopher5e653c92011-07-01 01:00:07 +000010092 case 'j': return C_Other; // Constant for movw.
Eric Christopheref7f1e72011-07-29 21:18:58 +000010093 // An address with a single base register. Due to the way we
10094 // currently handle addresses it is the same as an 'r' memory constraint.
10095 case 'Q': return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +000010096 }
Eric Christopher1312ca82011-06-21 22:10:57 +000010097 } else if (Constraint.size() == 2) {
10098 switch (Constraint[0]) {
10099 default: break;
10100 // All 'U+' constraints are addresses.
10101 case 'U': return C_Memory;
10102 }
Evan Chenga8e29892007-01-19 07:51:42 +000010103 }
Chris Lattner4234f572007-03-25 02:14:49 +000010104 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +000010105}
10106
John Thompson44ab89e2010-10-29 17:29:13 +000010107/// Examine constraint type and operand type and determine a weight value.
10108/// This object must already have been set up with the operand type
10109/// and the current alternative constraint selected.
10110TargetLowering::ConstraintWeight
10111ARMTargetLowering::getSingleConstraintMatchWeight(
10112 AsmOperandInfo &info, const char *constraint) const {
10113 ConstraintWeight weight = CW_Invalid;
10114 Value *CallOperandVal = info.CallOperandVal;
10115 // If we don't have a value, we can't do a match,
10116 // but allow it at the lowest weight.
10117 if (CallOperandVal == NULL)
10118 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010119 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +000010120 // Look at the constraint type.
10121 switch (*constraint) {
10122 default:
10123 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
10124 break;
10125 case 'l':
10126 if (type->isIntegerTy()) {
10127 if (Subtarget->isThumb())
10128 weight = CW_SpecificReg;
10129 else
10130 weight = CW_Register;
10131 }
10132 break;
10133 case 'w':
10134 if (type->isFloatingPointTy())
10135 weight = CW_Register;
10136 break;
10137 }
10138 return weight;
10139}
10140
Eric Christopher35e6d4d2011-06-30 23:50:52 +000010141typedef std::pair<unsigned, const TargetRegisterClass*> RCPair;
10142RCPair
Evan Chenga8e29892007-01-19 07:51:42 +000010143ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010144 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +000010145 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +000010146 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +000010147 switch (Constraint[0]) {
Eric Christopher73744df2011-06-30 23:23:01 +000010148 case 'l': // Low regs or general regs.
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +000010149 if (Subtarget->isThumb())
Craig Topper420761a2012-04-20 07:30:17 +000010150 return RCPair(0U, &ARM::tGPRRegClass);
10151 return RCPair(0U, &ARM::GPRRegClass);
Eric Christopher73744df2011-06-30 23:23:01 +000010152 case 'h': // High regs or no regs.
10153 if (Subtarget->isThumb())
Craig Topper420761a2012-04-20 07:30:17 +000010154 return RCPair(0U, &ARM::hGPRRegClass);
Eric Christopher1070f822011-07-01 00:19:27 +000010155 break;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +000010156 case 'r':
Craig Topper420761a2012-04-20 07:30:17 +000010157 return RCPair(0U, &ARM::GPRRegClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +000010158 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +000010159 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +000010160 return RCPair(0U, &ARM::SPRRegClass);
Bob Wilson5afffae2009-12-18 01:03:29 +000010161 if (VT.getSizeInBits() == 64)
Craig Topper420761a2012-04-20 07:30:17 +000010162 return RCPair(0U, &ARM::DPRRegClass);
Evan Chengd831cda2009-12-08 23:06:22 +000010163 if (VT.getSizeInBits() == 128)
Craig Topper420761a2012-04-20 07:30:17 +000010164 return RCPair(0U, &ARM::QPRRegClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +000010165 break;
Eric Christopher89bd71f2011-07-01 00:14:47 +000010166 case 'x':
10167 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +000010168 return RCPair(0U, &ARM::SPR_8RegClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +000010169 if (VT.getSizeInBits() == 64)
Craig Topper420761a2012-04-20 07:30:17 +000010170 return RCPair(0U, &ARM::DPR_8RegClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +000010171 if (VT.getSizeInBits() == 128)
Craig Topper420761a2012-04-20 07:30:17 +000010172 return RCPair(0U, &ARM::QPR_8RegClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +000010173 break;
Eric Christopherd5dc9ec2011-07-01 00:30:46 +000010174 case 't':
10175 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +000010176 return RCPair(0U, &ARM::SPRRegClass);
Eric Christopherd5dc9ec2011-07-01 00:30:46 +000010177 break;
Evan Chenga8e29892007-01-19 07:51:42 +000010178 }
10179 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +000010180 if (StringRef("{cc}").equals_lower(Constraint))
Craig Topper420761a2012-04-20 07:30:17 +000010181 return std::make_pair(unsigned(ARM::CPSR), &ARM::CCRRegClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +000010182
Evan Chenga8e29892007-01-19 07:51:42 +000010183 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
10184}
10185
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010186/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10187/// vector. If it is invalid, don't add anything to Ops.
10188void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000010189 std::string &Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010190 std::vector<SDValue>&Ops,
10191 SelectionDAG &DAG) const {
10192 SDValue Result(0, 0);
10193
Eric Christopher100c8332011-06-02 23:16:42 +000010194 // Currently only support length 1 constraints.
10195 if (Constraint.length() != 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000010196
Eric Christopher100c8332011-06-02 23:16:42 +000010197 char ConstraintLetter = Constraint[0];
10198 switch (ConstraintLetter) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010199 default: break;
Eric Christopher5e653c92011-07-01 01:00:07 +000010200 case 'j':
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010201 case 'I': case 'J': case 'K': case 'L':
10202 case 'M': case 'N': case 'O':
10203 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
10204 if (!C)
10205 return;
10206
10207 int64_t CVal64 = C->getSExtValue();
10208 int CVal = (int) CVal64;
10209 // None of these constraints allow values larger than 32 bits. Check
10210 // that the value fits in an int.
10211 if (CVal != CVal64)
10212 return;
10213
Eric Christopher100c8332011-06-02 23:16:42 +000010214 switch (ConstraintLetter) {
Eric Christopher5e653c92011-07-01 01:00:07 +000010215 case 'j':
Andrew Trick3af7a672011-09-20 03:06:13 +000010216 // Constant suitable for movw, must be between 0 and
10217 // 65535.
10218 if (Subtarget->hasV6T2Ops())
10219 if (CVal >= 0 && CVal <= 65535)
10220 break;
10221 return;
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010222 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +000010223 if (Subtarget->isThumb1Only()) {
10224 // This must be a constant between 0 and 255, for ADD
10225 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010226 if (CVal >= 0 && CVal <= 255)
10227 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +000010228 } else if (Subtarget->isThumb2()) {
10229 // A constant that can be used as an immediate value in a
10230 // data-processing instruction.
10231 if (ARM_AM::getT2SOImmVal(CVal) != -1)
10232 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010233 } else {
10234 // A constant that can be used as an immediate value in a
10235 // data-processing instruction.
10236 if (ARM_AM::getSOImmVal(CVal) != -1)
10237 break;
10238 }
10239 return;
10240
10241 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +000010242 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010243 // This must be a constant between -255 and -1, for negated ADD
10244 // immediates. This can be used in GCC with an "n" modifier that
10245 // prints the negated value, for use with SUB instructions. It is
10246 // not useful otherwise but is implemented for compatibility.
10247 if (CVal >= -255 && CVal <= -1)
10248 break;
10249 } else {
10250 // This must be a constant between -4095 and 4095. It is not clear
10251 // what this constraint is intended for. Implemented for
10252 // compatibility with GCC.
10253 if (CVal >= -4095 && CVal <= 4095)
10254 break;
10255 }
10256 return;
10257
10258 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +000010259 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010260 // A 32-bit value where only one byte has a nonzero value. Exclude
10261 // zero to match GCC. This constraint is used by GCC internally for
10262 // constants that can be loaded with a move/shift combination.
10263 // It is not useful otherwise but is implemented for compatibility.
10264 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
10265 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +000010266 } else if (Subtarget->isThumb2()) {
10267 // A constant whose bitwise inverse can be used as an immediate
10268 // value in a data-processing instruction. This can be used in GCC
10269 // with a "B" modifier that prints the inverted value, for use with
10270 // BIC and MVN instructions. It is not useful otherwise but is
10271 // implemented for compatibility.
10272 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
10273 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010274 } else {
10275 // A constant whose bitwise inverse can be used as an immediate
10276 // value in a data-processing instruction. This can be used in GCC
10277 // with a "B" modifier that prints the inverted value, for use with
10278 // BIC and MVN instructions. It is not useful otherwise but is
10279 // implemented for compatibility.
10280 if (ARM_AM::getSOImmVal(~CVal) != -1)
10281 break;
10282 }
10283 return;
10284
10285 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +000010286 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010287 // This must be a constant between -7 and 7,
10288 // for 3-operand ADD/SUB immediate instructions.
10289 if (CVal >= -7 && CVal < 7)
10290 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +000010291 } else if (Subtarget->isThumb2()) {
10292 // A constant whose negation can be used as an immediate value in a
10293 // data-processing instruction. This can be used in GCC with an "n"
10294 // modifier that prints the negated value, for use with SUB
10295 // instructions. It is not useful otherwise but is implemented for
10296 // compatibility.
10297 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
10298 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010299 } else {
10300 // A constant whose negation can be used as an immediate value in a
10301 // data-processing instruction. This can be used in GCC with an "n"
10302 // modifier that prints the negated value, for use with SUB
10303 // instructions. It is not useful otherwise but is implemented for
10304 // compatibility.
10305 if (ARM_AM::getSOImmVal(-CVal) != -1)
10306 break;
10307 }
10308 return;
10309
10310 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +000010311 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010312 // This must be a multiple of 4 between 0 and 1020, for
10313 // ADD sp + immediate.
10314 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
10315 break;
10316 } else {
10317 // A power of two or a constant between 0 and 32. This is used in
10318 // GCC for the shift amount on shifted register operands, but it is
10319 // useful in general for any shift amounts.
10320 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
10321 break;
10322 }
10323 return;
10324
10325 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +000010326 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010327 // This must be a constant between 0 and 31, for shift amounts.
10328 if (CVal >= 0 && CVal <= 31)
10329 break;
10330 }
10331 return;
10332
10333 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +000010334 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010335 // This must be a multiple of 4 between -508 and 508, for
10336 // ADD/SUB sp = sp + immediate.
10337 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
10338 break;
10339 }
10340 return;
10341 }
10342 Result = DAG.getTargetConstant(CVal, Op.getValueType());
10343 break;
10344 }
10345
10346 if (Result.getNode()) {
10347 Ops.push_back(Result);
10348 return;
10349 }
Dale Johannesen1784d162010-06-25 21:55:36 +000010350 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +000010351}
Anton Korobeynikov48e19352009-09-23 19:04:09 +000010352
10353bool
10354ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
10355 // The ARM target isn't yet aware of offsets.
10356 return false;
10357}
Evan Cheng39382422009-10-28 01:44:26 +000010358
Jim Grosbach469bbdb2010-07-16 23:05:05 +000010359bool ARM::isBitFieldInvertedMask(unsigned v) {
10360 if (v == 0xffffffff)
10361 return 0;
10362 // there can be 1's on either or both "outsides", all the "inside"
10363 // bits must be 0's
10364 unsigned int lsb = 0, msb = 31;
10365 while (v & (1 << msb)) --msb;
10366 while (v & (1 << lsb)) ++lsb;
10367 for (unsigned int i = lsb; i <= msb; ++i) {
10368 if (v & (1 << i))
10369 return 0;
10370 }
10371 return 1;
10372}
10373
Evan Cheng39382422009-10-28 01:44:26 +000010374/// isFPImmLegal - Returns true if the target can instruction select the
10375/// specified FP immediate natively. If false, the legalizer will
10376/// materialize the FP immediate as a load from a constant pool.
10377bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
10378 if (!Subtarget->hasVFP3())
10379 return false;
10380 if (VT == MVT::f32)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +000010381 return ARM_AM::getFP32Imm(Imm) != -1;
Evan Cheng39382422009-10-28 01:44:26 +000010382 if (VT == MVT::f64)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +000010383 return ARM_AM::getFP64Imm(Imm) != -1;
Evan Cheng39382422009-10-28 01:44:26 +000010384 return false;
10385}
Bob Wilson65ffec42010-09-21 17:56:22 +000010386
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010387/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson65ffec42010-09-21 17:56:22 +000010388/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
10389/// specified in the intrinsic calls.
10390bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
10391 const CallInst &I,
10392 unsigned Intrinsic) const {
10393 switch (Intrinsic) {
10394 case Intrinsic::arm_neon_vld1:
10395 case Intrinsic::arm_neon_vld2:
10396 case Intrinsic::arm_neon_vld3:
10397 case Intrinsic::arm_neon_vld4:
10398 case Intrinsic::arm_neon_vld2lane:
10399 case Intrinsic::arm_neon_vld3lane:
10400 case Intrinsic::arm_neon_vld4lane: {
10401 Info.opc = ISD::INTRINSIC_W_CHAIN;
10402 // Conservatively set memVT to the entire set of vectors loaded.
Micah Villmow3574eca2012-10-08 16:38:25 +000010403 uint64_t NumElts = getDataLayout()->getTypeAllocSize(I.getType()) / 8;
Bob Wilson65ffec42010-09-21 17:56:22 +000010404 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
10405 Info.ptrVal = I.getArgOperand(0);
10406 Info.offset = 0;
10407 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
10408 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
10409 Info.vol = false; // volatile loads with NEON intrinsics not supported
10410 Info.readMem = true;
10411 Info.writeMem = false;
10412 return true;
10413 }
10414 case Intrinsic::arm_neon_vst1:
10415 case Intrinsic::arm_neon_vst2:
10416 case Intrinsic::arm_neon_vst3:
10417 case Intrinsic::arm_neon_vst4:
10418 case Intrinsic::arm_neon_vst2lane:
10419 case Intrinsic::arm_neon_vst3lane:
10420 case Intrinsic::arm_neon_vst4lane: {
10421 Info.opc = ISD::INTRINSIC_VOID;
10422 // Conservatively set memVT to the entire set of vectors stored.
10423 unsigned NumElts = 0;
10424 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010425 Type *ArgTy = I.getArgOperand(ArgI)->getType();
Bob Wilson65ffec42010-09-21 17:56:22 +000010426 if (!ArgTy->isVectorTy())
10427 break;
Micah Villmow3574eca2012-10-08 16:38:25 +000010428 NumElts += getDataLayout()->getTypeAllocSize(ArgTy) / 8;
Bob Wilson65ffec42010-09-21 17:56:22 +000010429 }
10430 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
10431 Info.ptrVal = I.getArgOperand(0);
10432 Info.offset = 0;
10433 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
10434 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
10435 Info.vol = false; // volatile stores with NEON intrinsics not supported
10436 Info.readMem = false;
10437 Info.writeMem = true;
10438 return true;
10439 }
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +000010440 case Intrinsic::arm_strexd: {
10441 Info.opc = ISD::INTRINSIC_W_CHAIN;
10442 Info.memVT = MVT::i64;
10443 Info.ptrVal = I.getArgOperand(2);
10444 Info.offset = 0;
10445 Info.align = 8;
Bruno Cardoso Lopesc75448c2011-06-16 18:11:32 +000010446 Info.vol = true;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +000010447 Info.readMem = false;
10448 Info.writeMem = true;
10449 return true;
10450 }
10451 case Intrinsic::arm_ldrexd: {
10452 Info.opc = ISD::INTRINSIC_W_CHAIN;
10453 Info.memVT = MVT::i64;
10454 Info.ptrVal = I.getArgOperand(0);
10455 Info.offset = 0;
10456 Info.align = 8;
Bruno Cardoso Lopesc75448c2011-06-16 18:11:32 +000010457 Info.vol = true;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +000010458 Info.readMem = true;
10459 Info.writeMem = false;
10460 return true;
10461 }
Bob Wilson65ffec42010-09-21 17:56:22 +000010462 default:
10463 break;
10464 }
10465
10466 return false;
10467}