blob: 43b77d7793f454126cdac8f5161eb4225dfd7e35 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbach9b087852011-12-19 23:51:07 +000042def nImmVMOVI32NegAsmOperand : AsmOperandClass { let Name = "NEONi32vmovNeg"; }
43def nImmVMOVI32Neg : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmVMOVI32NegAsmOperand;
46}
Evan Chengeaa192a2011-11-15 02:12:34 +000047def nImmVMOVF32 : Operand<i32> {
48 let PrintMethod = "printFPImmOperand";
49 let ParserMatchClass = FPImmOperand;
50}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000051def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
52def nImmSplatI64 : Operand<i32> {
53 let PrintMethod = "printNEONModImmOperand";
54 let ParserMatchClass = nImmSplatI64AsmOperand;
55}
Jim Grosbach0e387b22011-10-17 22:26:03 +000056
Jim Grosbach460a9052011-10-07 23:56:00 +000057def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
58def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
59def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
60def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
61 return ((uint64_t)Imm) < 8;
62}]> {
63 let ParserMatchClass = VectorIndex8Operand;
64 let PrintMethod = "printVectorIndex";
65 let MIOperandInfo = (ops i32imm);
66}
67def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
68 return ((uint64_t)Imm) < 4;
69}]> {
70 let ParserMatchClass = VectorIndex16Operand;
71 let PrintMethod = "printVectorIndex";
72 let MIOperandInfo = (ops i32imm);
73}
74def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
75 return ((uint64_t)Imm) < 2;
76}]> {
77 let ParserMatchClass = VectorIndex32Operand;
78 let PrintMethod = "printVectorIndex";
79 let MIOperandInfo = (ops i32imm);
80}
81
Jim Grosbachbd1cff52011-11-29 23:33:40 +000082// Register list of one D register.
Jim Grosbach862019c2011-10-18 23:02:30 +000083def VecListOneDAsmOperand : AsmOperandClass {
84 let Name = "VecListOneD";
85 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000086 let RenderMethod = "addVecListOperands";
Jim Grosbach862019c2011-10-18 23:02:30 +000087}
88def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
89 let ParserMatchClass = VecListOneDAsmOperand;
90}
Jim Grosbach280dfad2011-10-21 18:54:25 +000091// Register list of two sequential D registers.
92def VecListTwoDAsmOperand : AsmOperandClass {
93 let Name = "VecListTwoD";
94 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000095 let RenderMethod = "addVecListOperands";
Jim Grosbach280dfad2011-10-21 18:54:25 +000096}
97def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
98 let ParserMatchClass = VecListTwoDAsmOperand;
99}
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000100// Register list of three sequential D registers.
101def VecListThreeDAsmOperand : AsmOperandClass {
102 let Name = "VecListThreeD";
103 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000104 let RenderMethod = "addVecListOperands";
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000105}
106def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
107 let ParserMatchClass = VecListThreeDAsmOperand;
108}
Jim Grosbachb6310312011-10-21 20:35:01 +0000109// Register list of four sequential D registers.
110def VecListFourDAsmOperand : AsmOperandClass {
111 let Name = "VecListFourD";
112 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000113 let RenderMethod = "addVecListOperands";
Jim Grosbachb6310312011-10-21 20:35:01 +0000114}
115def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
116 let ParserMatchClass = VecListFourDAsmOperand;
117}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000118// Register list of two D registers spaced by 2 (two sequential Q registers).
119def VecListTwoQAsmOperand : AsmOperandClass {
120 let Name = "VecListTwoQ";
121 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000122 let RenderMethod = "addVecListOperands";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000123}
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000124def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwoSpaced"> {
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000125 let ParserMatchClass = VecListTwoQAsmOperand;
126}
Jim Grosbach862019c2011-10-18 23:02:30 +0000127
Jim Grosbach98b05a52011-11-30 01:09:44 +0000128// Register list of one D register, with "all lanes" subscripting.
129def VecListOneDAllLanesAsmOperand : AsmOperandClass {
130 let Name = "VecListOneDAllLanes";
131 let ParserMethod = "parseVectorList";
132 let RenderMethod = "addVecListOperands";
133}
134def VecListOneDAllLanes : RegisterOperand<DPR, "printVectorListOneAllLanes"> {
135 let ParserMatchClass = VecListOneDAllLanesAsmOperand;
136}
Jim Grosbach13af2222011-11-30 18:21:25 +0000137// Register list of two D registers, with "all lanes" subscripting.
138def VecListTwoDAllLanesAsmOperand : AsmOperandClass {
139 let Name = "VecListTwoDAllLanes";
140 let ParserMethod = "parseVectorList";
141 let RenderMethod = "addVecListOperands";
142}
143def VecListTwoDAllLanes : RegisterOperand<DPR, "printVectorListTwoAllLanes"> {
144 let ParserMatchClass = VecListTwoDAllLanesAsmOperand;
145}
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000146// Register list of two D registers spaced by 2 (two sequential Q registers).
147def VecListTwoQAllLanesAsmOperand : AsmOperandClass {
148 let Name = "VecListTwoQAllLanes";
149 let ParserMethod = "parseVectorList";
150 let RenderMethod = "addVecListOperands";
151}
152def VecListTwoQAllLanes : RegisterOperand<DPR,
153 "printVectorListTwoSpacedAllLanes"> {
154 let ParserMatchClass = VecListTwoQAllLanesAsmOperand;
155}
Jim Grosbach98b05a52011-11-30 01:09:44 +0000156
Jim Grosbach7636bf62011-12-02 00:35:16 +0000157// Register list of one D register, with byte lane subscripting.
158def VecListOneDByteIndexAsmOperand : AsmOperandClass {
159 let Name = "VecListOneDByteIndexed";
160 let ParserMethod = "parseVectorList";
161 let RenderMethod = "addVecListIndexedOperands";
162}
163def VecListOneDByteIndexed : Operand<i32> {
164 let ParserMatchClass = VecListOneDByteIndexAsmOperand;
165 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
166}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000167// ...with half-word lane subscripting.
168def VecListOneDHWordIndexAsmOperand : AsmOperandClass {
169 let Name = "VecListOneDHWordIndexed";
170 let ParserMethod = "parseVectorList";
171 let RenderMethod = "addVecListIndexedOperands";
172}
173def VecListOneDHWordIndexed : Operand<i32> {
174 let ParserMatchClass = VecListOneDHWordIndexAsmOperand;
175 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
176}
177// ...with word lane subscripting.
178def VecListOneDWordIndexAsmOperand : AsmOperandClass {
179 let Name = "VecListOneDWordIndexed";
180 let ParserMethod = "parseVectorList";
181 let RenderMethod = "addVecListIndexedOperands";
182}
183def VecListOneDWordIndexed : Operand<i32> {
184 let ParserMatchClass = VecListOneDWordIndexAsmOperand;
185 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
186}
Jim Grosbach95fad1c2011-12-20 19:21:26 +0000187// Register list of two D registers with byte lane subscripting.
Jim Grosbach9b1b3902011-12-14 23:25:46 +0000188def VecListTwoDByteIndexAsmOperand : AsmOperandClass {
189 let Name = "VecListTwoDByteIndexed";
190 let ParserMethod = "parseVectorList";
191 let RenderMethod = "addVecListIndexedOperands";
192}
193def VecListTwoDByteIndexed : Operand<i32> {
194 let ParserMatchClass = VecListTwoDByteIndexAsmOperand;
195 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
196}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000197// ...with half-word lane subscripting.
198def VecListTwoDHWordIndexAsmOperand : AsmOperandClass {
199 let Name = "VecListTwoDHWordIndexed";
200 let ParserMethod = "parseVectorList";
201 let RenderMethod = "addVecListIndexedOperands";
202}
203def VecListTwoDHWordIndexed : Operand<i32> {
204 let ParserMatchClass = VecListTwoDHWordIndexAsmOperand;
205 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
206}
207// ...with word lane subscripting.
208def VecListTwoDWordIndexAsmOperand : AsmOperandClass {
209 let Name = "VecListTwoDWordIndexed";
210 let ParserMethod = "parseVectorList";
211 let RenderMethod = "addVecListIndexedOperands";
212}
213def VecListTwoDWordIndexed : Operand<i32> {
214 let ParserMatchClass = VecListTwoDWordIndexAsmOperand;
215 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
216}
Jim Grosbach95fad1c2011-12-20 19:21:26 +0000217// Register list of two Q registers with half-word lane subscripting.
218def VecListTwoQHWordIndexAsmOperand : AsmOperandClass {
219 let Name = "VecListTwoQHWordIndexed";
220 let ParserMethod = "parseVectorList";
221 let RenderMethod = "addVecListIndexedOperands";
222}
223def VecListTwoQHWordIndexed : Operand<i32> {
224 let ParserMatchClass = VecListTwoQHWordIndexAsmOperand;
225 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
226}
227// ...with word lane subscripting.
228def VecListTwoQWordIndexAsmOperand : AsmOperandClass {
229 let Name = "VecListTwoQWordIndexed";
230 let ParserMethod = "parseVectorList";
231 let RenderMethod = "addVecListIndexedOperands";
232}
233def VecListTwoQWordIndexed : Operand<i32> {
234 let ParserMatchClass = VecListTwoQWordIndexAsmOperand;
235 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
236}
Jim Grosbach7636bf62011-12-02 00:35:16 +0000237
Bob Wilson5bafff32009-06-22 23:27:02 +0000238//===----------------------------------------------------------------------===//
239// NEON-specific DAG Nodes.
240//===----------------------------------------------------------------------===//
241
242def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000243def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000244
245def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000246def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000247def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000248def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
249def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000250def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
251def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000252def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
253def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000254def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
255def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
256
257// Types for vector shift by immediates. The "SHX" version is for long and
258// narrow operations where the source and destination vectors have different
259// types. The "SHINS" version is for shift and insert operations.
260def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
261 SDTCisVT<2, i32>]>;
262def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
263 SDTCisVT<2, i32>]>;
264def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
265 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
266
267def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
268def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
269def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
270def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
271def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
272def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
273def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
274
275def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
276def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
277def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
278
279def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
280def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
281def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
282def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
283def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
284def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
285
286def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
287def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
288def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
289
290def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
291def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
292
293def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
294 SDTCisVT<2, i32>]>;
295def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
296def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
297
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000298def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
299def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
300def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
Evan Chengeaa192a2011-11-15 02:12:34 +0000301def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>;
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000302
Owen Andersond9668172010-11-03 22:44:51 +0000303def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
304 SDTCisVT<2, i32>]>;
305def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000306def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000307
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000308def NEONvbsl : SDNode<"ARMISD::VBSL",
309 SDTypeProfile<1, 3, [SDTCisVec<0>,
310 SDTCisSameAs<0, 1>,
311 SDTCisSameAs<0, 2>,
312 SDTCisSameAs<0, 3>]>>;
313
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000314def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
315
Bob Wilson0ce37102009-08-14 05:08:32 +0000316// VDUPLANE can produce a quad-register result from a double-register source,
317// so the result is not constrained to match the source.
318def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
319 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
320 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000321
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000322def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
323 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
324def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
325
Bob Wilsond8e17572009-08-12 22:31:50 +0000326def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
327def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
328def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
329def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
330
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000331def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000332 SDTCisSameAs<0, 2>,
333 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000334def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
335def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
336def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000337
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000338def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
339 SDTCisSameAs<1, 2>]>;
340def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
341def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
342
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000343def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
344 SDTCisSameAs<0, 2>]>;
345def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
346def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
347
Bob Wilsoncba270d2010-07-13 21:16:48 +0000348def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
349 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000350 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000351 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
352 return (EltBits == 32 && EltVal == 0);
353}]>;
354
355def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
356 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000357 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000358 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
359 return (EltBits == 8 && EltVal == 0xff);
360}]>;
361
Bob Wilson5bafff32009-06-22 23:27:02 +0000362//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000363// NEON load / store instructions
364//===----------------------------------------------------------------------===//
365
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000366// Use VLDM to load a Q register as a D register pair.
367// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000368def VLDMQIA
369 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
370 IIC_fpLoad_m, "",
371 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000372
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000373// Use VSTM to store a Q register as a D register pair.
374// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000375def VSTMQIA
376 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
377 IIC_fpStore_m, "",
378 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000379
Bob Wilsonffde0802010-09-02 16:00:54 +0000380// Classes for VLD* pseudo-instructions with multi-register operands.
381// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000382class VLDQPseudo<InstrItinClass itin>
383 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
384class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000385 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000386 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000387 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000388class VLDQWBfixedPseudo<InstrItinClass itin>
389 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
390 (ins addrmode6:$addr), itin,
391 "$addr.addr = $wb">;
392class VLDQWBregisterPseudo<InstrItinClass itin>
393 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
394 (ins addrmode6:$addr, rGPR:$offset), itin,
395 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000396
Bob Wilson9d84fb32010-09-14 20:59:49 +0000397class VLDQQPseudo<InstrItinClass itin>
398 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
399class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000400 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000401 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000402 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000403class VLDQQWBfixedPseudo<InstrItinClass itin>
404 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
405 (ins addrmode6:$addr), itin,
406 "$addr.addr = $wb">;
407class VLDQQWBregisterPseudo<InstrItinClass itin>
408 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
409 (ins addrmode6:$addr, rGPR:$offset), itin,
410 "$addr.addr = $wb">;
411
412
Bob Wilson7de68142011-02-07 17:43:15 +0000413class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000414 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
415 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000416class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000417 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000418 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000419 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000420
Bob Wilson2a0e9742010-11-27 06:35:16 +0000421let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
422
Bob Wilson205a5ca2009-07-08 18:11:30 +0000423// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000424class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000425 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000426 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000427 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000428 let Rm = 0b1111;
429 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000430 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000431}
Bob Wilson621f1952010-03-23 05:25:43 +0000432class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000433 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000434 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000435 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000436 let Rm = 0b1111;
437 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000438 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000439}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000440
Owen Andersond9aa7d32010-11-02 00:05:05 +0000441def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
442def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
443def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
444def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000445
Owen Andersond9aa7d32010-11-02 00:05:05 +0000446def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
447def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
448def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
449def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000450
Evan Chengd2ca8132010-10-09 01:03:04 +0000451def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
452def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
453def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
454def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000455
Bob Wilson99493b22010-03-20 17:59:03 +0000456// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000457multiclass VLD1DWB<bits<4> op7_4, string Dt> {
458 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
459 (ins addrmode6:$Rn), IIC_VLD1u,
460 "vld1", Dt, "$Vd, $Rn!",
461 "$Rn.addr = $wb", []> {
462 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
463 let Inst{4} = Rn{4};
464 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000465 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000466 }
467 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
468 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
469 "vld1", Dt, "$Vd, $Rn, $Rm",
470 "$Rn.addr = $wb", []> {
471 let Inst{4} = Rn{4};
472 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000473 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000474 }
Owen Andersone85bd772010-11-02 00:24:52 +0000475}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000476multiclass VLD1QWB<bits<4> op7_4, string Dt> {
477 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
478 (ins addrmode6:$Rn), IIC_VLD1x2u,
479 "vld1", Dt, "$Vd, $Rn!",
480 "$Rn.addr = $wb", []> {
481 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
482 let Inst{5-4} = Rn{5-4};
483 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000484 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000485 }
486 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
487 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
488 "vld1", Dt, "$Vd, $Rn, $Rm",
489 "$Rn.addr = $wb", []> {
490 let Inst{5-4} = Rn{5-4};
491 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000492 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000493 }
Owen Andersone85bd772010-11-02 00:24:52 +0000494}
Bob Wilson99493b22010-03-20 17:59:03 +0000495
Jim Grosbach10b90a92011-10-24 21:45:13 +0000496defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
497defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
498defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
499defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
500defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
501defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
502defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
503defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000504
Jim Grosbach10b90a92011-10-24 21:45:13 +0000505def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
506def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
507def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
508def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
509def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
510def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
511def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
512def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000513
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000514// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000515class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000516 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000517 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000518 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000519 let Rm = 0b1111;
520 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000521 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000522}
Jim Grosbach59216752011-10-24 23:26:05 +0000523multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
524 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
525 (ins addrmode6:$Rn), IIC_VLD1x2u,
526 "vld1", Dt, "$Vd, $Rn!",
527 "$Rn.addr = $wb", []> {
528 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000529 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000530 let DecoderMethod = "DecodeVLDInstruction";
531 let AsmMatchConverter = "cvtVLDwbFixed";
532 }
533 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
534 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
535 "vld1", Dt, "$Vd, $Rn, $Rm",
536 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000537 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000538 let DecoderMethod = "DecodeVLDInstruction";
539 let AsmMatchConverter = "cvtVLDwbRegister";
540 }
Owen Andersone85bd772010-11-02 00:24:52 +0000541}
Bob Wilson052ba452010-03-22 18:22:06 +0000542
Owen Andersone85bd772010-11-02 00:24:52 +0000543def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
544def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
545def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
546def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000547
Jim Grosbach59216752011-10-24 23:26:05 +0000548defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
549defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
550defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
551defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000552
Jim Grosbach59216752011-10-24 23:26:05 +0000553def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000554
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000555// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000556class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000557 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000558 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000559 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000560 let Rm = 0b1111;
561 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000562 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000563}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000564multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
565 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
566 (ins addrmode6:$Rn), IIC_VLD1x2u,
567 "vld1", Dt, "$Vd, $Rn!",
568 "$Rn.addr = $wb", []> {
569 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
570 let Inst{5-4} = Rn{5-4};
571 let DecoderMethod = "DecodeVLDInstruction";
572 let AsmMatchConverter = "cvtVLDwbFixed";
573 }
574 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
575 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
576 "vld1", Dt, "$Vd, $Rn, $Rm",
577 "$Rn.addr = $wb", []> {
578 let Inst{5-4} = Rn{5-4};
579 let DecoderMethod = "DecodeVLDInstruction";
580 let AsmMatchConverter = "cvtVLDwbRegister";
581 }
Owen Andersone85bd772010-11-02 00:24:52 +0000582}
Johnny Chend7283d92010-02-23 20:51:23 +0000583
Owen Andersone85bd772010-11-02 00:24:52 +0000584def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
585def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
586def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
587def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000588
Jim Grosbach399cdca2011-10-25 00:14:01 +0000589defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
590defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
591defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
592defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000593
Jim Grosbach399cdca2011-10-25 00:14:01 +0000594def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000595
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000596// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach2af50d92011-12-09 19:07:20 +0000597class VLD2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
598 InstrItinClass itin>
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000599 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Jim Grosbach2af50d92011-12-09 19:07:20 +0000600 (ins addrmode6:$Rn), itin,
Jim Grosbach224180e2011-10-21 23:58:57 +0000601 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000602 let Rm = 0b1111;
603 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000604 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000605}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000606
Jim Grosbach2af50d92011-12-09 19:07:20 +0000607def VLD2d8 : VLD2<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2>;
608def VLD2d16 : VLD2<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2>;
609def VLD2d32 : VLD2<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000610
Jim Grosbach2af50d92011-12-09 19:07:20 +0000611def VLD2q8 : VLD2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2>;
612def VLD2q16 : VLD2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2>;
613def VLD2q32 : VLD2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000614
Bob Wilson9d84fb32010-09-14 20:59:49 +0000615def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
616def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
617def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000618
Evan Chengd2ca8132010-10-09 01:03:04 +0000619def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
620def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
621def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000622
Bob Wilson92cb9322010-03-20 20:10:51 +0000623// ...with address register writeback:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000624multiclass VLD2WB<bits<4> op11_8, bits<4> op7_4, string Dt,
625 RegisterOperand VdTy, InstrItinClass itin> {
626 def _fixed : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
627 (ins addrmode6:$Rn), itin,
628 "vld2", Dt, "$Vd, $Rn!",
629 "$Rn.addr = $wb", []> {
630 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
631 let Inst{5-4} = Rn{5-4};
632 let DecoderMethod = "DecodeVLDInstruction";
633 let AsmMatchConverter = "cvtVLDwbFixed";
634 }
635 def _register : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
636 (ins addrmode6:$Rn, rGPR:$Rm), itin,
637 "vld2", Dt, "$Vd, $Rn, $Rm",
638 "$Rn.addr = $wb", []> {
639 let Inst{5-4} = Rn{5-4};
640 let DecoderMethod = "DecodeVLDInstruction";
641 let AsmMatchConverter = "cvtVLDwbRegister";
642 }
Owen Andersoncf667be2010-11-02 01:24:55 +0000643}
Bob Wilson92cb9322010-03-20 20:10:51 +0000644
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000645defm VLD2d8wb : VLD2WB<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2u>;
646defm VLD2d16wb : VLD2WB<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2u>;
647defm VLD2d32wb : VLD2WB<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000648
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000649defm VLD2q8wb : VLD2WB<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2u>;
650defm VLD2q16wb : VLD2WB<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2u>;
651defm VLD2q32wb : VLD2WB<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000652
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000653def VLD2d8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
654def VLD2d16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
655def VLD2d32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
656def VLD2d8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
657def VLD2d16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
658def VLD2d32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000659
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000660def VLD2q8PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
661def VLD2q16PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
662def VLD2q32PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
663def VLD2q8PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
664def VLD2q16PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
665def VLD2q32PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000666
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000667// ...with double-spaced registers
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000668def VLD2b8 : VLD2<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2>;
669def VLD2b16 : VLD2<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2>;
670def VLD2b32 : VLD2<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2>;
671defm VLD2b8wb : VLD2WB<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2u>;
672defm VLD2b16wb : VLD2WB<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2u>;
673defm VLD2b32wb : VLD2WB<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2u>;
Johnny Chend7283d92010-02-23 20:51:23 +0000674
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000675// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000676class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000677 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000678 (ins addrmode6:$Rn), IIC_VLD3,
679 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
680 let Rm = 0b1111;
681 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000682 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000683}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000684
Owen Andersoncf667be2010-11-02 01:24:55 +0000685def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
686def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
687def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000688
Bob Wilson9d84fb32010-09-14 20:59:49 +0000689def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
690def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
691def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000692
Bob Wilson92cb9322010-03-20 20:10:51 +0000693// ...with address register writeback:
694class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
695 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000696 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000697 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
698 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
699 "$Rn.addr = $wb", []> {
700 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000701 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000702}
Bob Wilson92cb9322010-03-20 20:10:51 +0000703
Owen Andersoncf667be2010-11-02 01:24:55 +0000704def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
705def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
706def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000707
Evan Cheng84f69e82010-10-09 01:45:34 +0000708def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
709def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
710def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000711
Bob Wilson7de68142011-02-07 17:43:15 +0000712// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000713def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
714def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
715def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
716def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
717def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
718def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000719
Evan Cheng84f69e82010-10-09 01:45:34 +0000720def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
721def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
722def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000723
Bob Wilson92cb9322010-03-20 20:10:51 +0000724// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000725def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
726def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
727def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
728
Evan Cheng84f69e82010-10-09 01:45:34 +0000729def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
730def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
731def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000732
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000733// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000734class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
735 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000736 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000737 (ins addrmode6:$Rn), IIC_VLD4,
738 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
739 let Rm = 0b1111;
740 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000741 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000742}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000743
Owen Andersoncf667be2010-11-02 01:24:55 +0000744def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
745def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
746def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000747
Bob Wilson9d84fb32010-09-14 20:59:49 +0000748def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
749def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
750def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000751
Bob Wilson92cb9322010-03-20 20:10:51 +0000752// ...with address register writeback:
753class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
754 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000755 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000756 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000757 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
758 "$Rn.addr = $wb", []> {
759 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000760 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000761}
Bob Wilson92cb9322010-03-20 20:10:51 +0000762
Owen Andersoncf667be2010-11-02 01:24:55 +0000763def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
764def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
765def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000766
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000767def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
768def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
769def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000770
Bob Wilson7de68142011-02-07 17:43:15 +0000771// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000772def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
773def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
774def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
775def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
776def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
777def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000778
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000779def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
780def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
781def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000782
Bob Wilson92cb9322010-03-20 20:10:51 +0000783// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000784def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
785def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
786def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
787
788def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
789def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
790def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000791
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000792} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
793
Bob Wilson8466fa12010-09-13 23:01:35 +0000794// Classes for VLD*LN pseudo-instructions with multi-register operands.
795// These are expanded to real instructions after register allocation.
796class VLDQLNPseudo<InstrItinClass itin>
797 : PseudoNLdSt<(outs QPR:$dst),
798 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
799 itin, "$src = $dst">;
800class VLDQLNWBPseudo<InstrItinClass itin>
801 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
802 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
803 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
804class VLDQQLNPseudo<InstrItinClass itin>
805 : PseudoNLdSt<(outs QQPR:$dst),
806 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
807 itin, "$src = $dst">;
808class VLDQQLNWBPseudo<InstrItinClass itin>
809 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
810 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
811 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
812class VLDQQQQLNPseudo<InstrItinClass itin>
813 : PseudoNLdSt<(outs QQQQPR:$dst),
814 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
815 itin, "$src = $dst">;
816class VLDQQQQLNWBPseudo<InstrItinClass itin>
817 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
818 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
819 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
820
Bob Wilsonb07c1712009-10-07 21:53:04 +0000821// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000822class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
823 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000824 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000825 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
826 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000827 "$src = $Vd",
828 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000829 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000830 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000831 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000832 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000833}
Mon P Wang183c6272011-05-09 17:47:27 +0000834class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
835 PatFrag LoadOp>
836 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
837 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
838 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
839 "$src = $Vd",
840 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
841 (i32 (LoadOp addrmode6oneL32:$Rn)),
842 imm:$lane))]> {
843 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000844 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000845}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000846class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
847 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
848 (i32 (LoadOp addrmode6:$addr)),
849 imm:$lane))];
850}
851
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000852def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
853 let Inst{7-5} = lane{2-0};
854}
855def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
856 let Inst{7-6} = lane{1-0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +0000857 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000858}
Mon P Wang183c6272011-05-09 17:47:27 +0000859def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000860 let Inst{7} = lane{0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +0000861 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000862}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000863
864def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
865def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
866def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
867
Bob Wilson746fa172010-12-10 22:13:32 +0000868def : Pat<(vector_insert (v2f32 DPR:$src),
869 (f32 (load addrmode6:$addr)), imm:$lane),
870 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
871def : Pat<(vector_insert (v4f32 QPR:$src),
872 (f32 (load addrmode6:$addr)), imm:$lane),
873 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
874
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000875let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
876
877// ...with address register writeback:
878class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000879 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000880 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000881 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000882 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000883 "$src = $Vd, $Rn.addr = $wb", []> {
884 let DecoderMethod = "DecodeVLD1LN";
885}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000886
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000887def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
888 let Inst{7-5} = lane{2-0};
889}
890def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
891 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000892 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000893}
894def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
895 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000896 let Inst{5} = Rn{4};
897 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000898}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000899
900def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
901def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
902def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000903
Bob Wilson243fcc52009-09-01 04:26:28 +0000904// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000905class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000906 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000907 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
908 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000909 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000910 let Rm = 0b1111;
911 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000912 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000913}
Bob Wilson243fcc52009-09-01 04:26:28 +0000914
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000915def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
916 let Inst{7-5} = lane{2-0};
917}
918def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
919 let Inst{7-6} = lane{1-0};
920}
921def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
922 let Inst{7} = lane{0};
923}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000924
Evan Chengd2ca8132010-10-09 01:03:04 +0000925def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
926def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
927def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000928
Bob Wilson41315282010-03-20 20:39:53 +0000929// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000930def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
931 let Inst{7-6} = lane{1-0};
932}
933def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
934 let Inst{7} = lane{0};
935}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000936
Evan Chengd2ca8132010-10-09 01:03:04 +0000937def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
938def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000939
Bob Wilsona1023642010-03-20 20:47:18 +0000940// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000941class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000942 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000943 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000944 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000945 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
946 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
947 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000948 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000949}
Bob Wilsona1023642010-03-20 20:47:18 +0000950
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000951def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
952 let Inst{7-5} = lane{2-0};
953}
954def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
955 let Inst{7-6} = lane{1-0};
956}
957def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
958 let Inst{7} = lane{0};
959}
Bob Wilsona1023642010-03-20 20:47:18 +0000960
Evan Chengd2ca8132010-10-09 01:03:04 +0000961def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
962def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
963def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000964
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000965def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
966 let Inst{7-6} = lane{1-0};
967}
968def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
969 let Inst{7} = lane{0};
970}
Bob Wilsona1023642010-03-20 20:47:18 +0000971
Evan Chengd2ca8132010-10-09 01:03:04 +0000972def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
973def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000974
Bob Wilson243fcc52009-09-01 04:26:28 +0000975// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000976class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000977 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000978 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000979 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000980 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000981 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000982 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000983 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000984}
Bob Wilson243fcc52009-09-01 04:26:28 +0000985
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000986def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
987 let Inst{7-5} = lane{2-0};
988}
989def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
990 let Inst{7-6} = lane{1-0};
991}
992def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
993 let Inst{7} = lane{0};
994}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000995
Evan Cheng84f69e82010-10-09 01:45:34 +0000996def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
997def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
998def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000999
Bob Wilson41315282010-03-20 20:39:53 +00001000// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001001def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
1002 let Inst{7-6} = lane{1-0};
1003}
1004def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
1005 let Inst{7} = lane{0};
1006}
Bob Wilson0bf7d992009-10-08 22:27:33 +00001007
Evan Cheng84f69e82010-10-09 01:45:34 +00001008def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
1009def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +00001010
Bob Wilsona1023642010-03-20 20:47:18 +00001011// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001012class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001013 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001014 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001015 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001016 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +00001017 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001018 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
1019 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001020 []> {
1021 let DecoderMethod = "DecodeVLD3LN";
1022}
Bob Wilsona1023642010-03-20 20:47:18 +00001023
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001024def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
1025 let Inst{7-5} = lane{2-0};
1026}
1027def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
1028 let Inst{7-6} = lane{1-0};
1029}
1030def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001031 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001032}
Bob Wilsona1023642010-03-20 20:47:18 +00001033
Evan Cheng84f69e82010-10-09 01:45:34 +00001034def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1035def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1036def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001037
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001038def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
1039 let Inst{7-6} = lane{1-0};
1040}
1041def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001042 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001043}
Bob Wilsona1023642010-03-20 20:47:18 +00001044
Evan Cheng84f69e82010-10-09 01:45:34 +00001045def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
1046def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001047
Bob Wilson243fcc52009-09-01 04:26:28 +00001048// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001049class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001050 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001051 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +00001052 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +00001053 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001054 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001055 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001056 let Rm = 0b1111;
Jim Grosbach3346dce2011-12-19 18:11:17 +00001057 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001058 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001059}
Bob Wilson243fcc52009-09-01 04:26:28 +00001060
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001061def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
1062 let Inst{7-5} = lane{2-0};
1063}
1064def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
1065 let Inst{7-6} = lane{1-0};
1066}
1067def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001068 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001069 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001070}
Bob Wilson62e053e2009-10-08 22:53:57 +00001071
Evan Cheng10dc63f2010-10-09 04:07:58 +00001072def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1073def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1074def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001075
Bob Wilson41315282010-03-20 20:39:53 +00001076// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001077def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
1078 let Inst{7-6} = lane{1-0};
1079}
1080def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001081 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001082 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001083}
Bob Wilson62e053e2009-10-08 22:53:57 +00001084
Evan Cheng10dc63f2010-10-09 04:07:58 +00001085def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
1086def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001087
Bob Wilsona1023642010-03-20 20:47:18 +00001088// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001089class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001090 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001091 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001092 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001093 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +00001094 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001095"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
1096"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001097 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001098 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001099 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001100}
Bob Wilsona1023642010-03-20 20:47:18 +00001101
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001102def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
1103 let Inst{7-5} = lane{2-0};
1104}
1105def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
1106 let Inst{7-6} = lane{1-0};
1107}
1108def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001109 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001110 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001111}
Bob Wilsona1023642010-03-20 20:47:18 +00001112
Evan Cheng10dc63f2010-10-09 04:07:58 +00001113def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1114def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1115def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001116
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001117def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
1118 let Inst{7-6} = lane{1-0};
1119}
1120def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001121 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001122 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001123}
Bob Wilsona1023642010-03-20 20:47:18 +00001124
Evan Cheng10dc63f2010-10-09 04:07:58 +00001125def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
1126def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001127
Bob Wilson2a0e9742010-11-27 06:35:16 +00001128} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
1129
Bob Wilsonb07c1712009-10-07 21:53:04 +00001130// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001131class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Jim Grosbach98b05a52011-11-30 01:09:44 +00001132 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListOneDAllLanes:$Vd),
1133 (ins addrmode6dup:$Rn),
1134 IIC_VLD1dup, "vld1", Dt, "$Vd, $Rn", "",
1135 [(set VecListOneDAllLanes:$Vd,
1136 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001137 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001138 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001139 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001140}
1141class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
1142 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001143 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +00001144}
1145
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001146def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1147def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1148def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001149
1150def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
1151def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
1152def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
1153
Bob Wilson746fa172010-12-10 22:13:32 +00001154def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1155 (VLD1DUPd32 addrmode6:$addr)>;
1156def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1157 (VLD1DUPq32Pseudo addrmode6:$addr)>;
1158
Bob Wilson2a0e9742010-11-27 06:35:16 +00001159let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1160
Bob Wilson20d55152010-12-10 22:13:24 +00001161class VLD1QDUP<bits<4> op7_4, string Dt>
Jim Grosbach13af2222011-11-30 18:21:25 +00001162 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListTwoDAllLanes:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001163 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Jim Grosbach13af2222011-11-30 18:21:25 +00001164 "vld1", Dt, "$Vd, $Rn", "", []> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001165 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001166 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001167 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001168}
1169
Bob Wilson20d55152010-12-10 22:13:24 +00001170def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1171def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1172def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001173
1174// ...with address register writeback:
Jim Grosbach096334e2011-11-30 19:35:44 +00001175multiclass VLD1DUPWB<bits<4> op7_4, string Dt> {
1176 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1177 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1178 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1179 "vld1", Dt, "$Vd, $Rn!",
1180 "$Rn.addr = $wb", []> {
1181 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1182 let Inst{4} = Rn{4};
1183 let DecoderMethod = "DecodeVLD1DupInstruction";
1184 let AsmMatchConverter = "cvtVLDwbFixed";
1185 }
1186 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1187 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1188 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1189 "vld1", Dt, "$Vd, $Rn, $Rm",
1190 "$Rn.addr = $wb", []> {
1191 let Inst{4} = Rn{4};
1192 let DecoderMethod = "DecodeVLD1DupInstruction";
1193 let AsmMatchConverter = "cvtVLDwbRegister";
1194 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001195}
Jim Grosbach096334e2011-11-30 19:35:44 +00001196multiclass VLD1QDUPWB<bits<4> op7_4, string Dt> {
1197 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1198 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1199 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1200 "vld1", Dt, "$Vd, $Rn!",
1201 "$Rn.addr = $wb", []> {
1202 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1203 let Inst{4} = Rn{4};
1204 let DecoderMethod = "DecodeVLD1DupInstruction";
1205 let AsmMatchConverter = "cvtVLDwbFixed";
1206 }
1207 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1208 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1209 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1210 "vld1", Dt, "$Vd, $Rn, $Rm",
1211 "$Rn.addr = $wb", []> {
1212 let Inst{4} = Rn{4};
1213 let DecoderMethod = "DecodeVLD1DupInstruction";
1214 let AsmMatchConverter = "cvtVLDwbRegister";
1215 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001216}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001217
Jim Grosbach096334e2011-11-30 19:35:44 +00001218defm VLD1DUPd8wb : VLD1DUPWB<{0,0,0,0}, "8">;
1219defm VLD1DUPd16wb : VLD1DUPWB<{0,1,0,?}, "16">;
1220defm VLD1DUPd32wb : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001221
Jim Grosbach096334e2011-11-30 19:35:44 +00001222defm VLD1DUPq8wb : VLD1QDUPWB<{0,0,1,0}, "8">;
1223defm VLD1DUPq16wb : VLD1QDUPWB<{0,1,1,?}, "16">;
1224defm VLD1DUPq32wb : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001225
Jim Grosbach096334e2011-11-30 19:35:44 +00001226def VLD1DUPq8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1227def VLD1DUPq16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1228def VLD1DUPq32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1229def VLD1DUPq8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1230def VLD1DUPq16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1231def VLD1DUPq32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001232
Bob Wilsonb07c1712009-10-07 21:53:04 +00001233// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001234class VLD2DUP<bits<4> op7_4, string Dt, RegisterOperand VdTy>
1235 : NLdSt<1, 0b10, 0b1101, op7_4, (outs VdTy:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001236 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001237 "vld2", Dt, "$Vd, $Rn", "", []> {
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001238 let Rm = 0b1111;
1239 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001240 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001241}
1242
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001243def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8", VecListTwoDAllLanes>;
1244def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16", VecListTwoDAllLanes>;
1245def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32", VecListTwoDAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001246
1247def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1248def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1249def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1250
1251// ...with double-spaced registers (not used for codegen):
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001252def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8", VecListTwoQAllLanes>;
1253def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16", VecListTwoQAllLanes>;
1254def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32", VecListTwoQAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001255
1256// ...with address register writeback:
Jim Grosbache6949b12011-12-21 19:40:55 +00001257multiclass VLD2DUPWB<bits<4> op7_4, string Dt, RegisterOperand VdTy> {
1258 def _fixed : NLdSt<1, 0b10, 0b1101, op7_4,
1259 (outs VdTy:$Vd, GPR:$wb),
1260 (ins addrmode6dup:$Rn), IIC_VLD2dupu,
1261 "vld2", Dt, "$Vd, $Rn!",
1262 "$Rn.addr = $wb", []> {
1263 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1264 let Inst{4} = Rn{4};
1265 let DecoderMethod = "DecodeVLD2DupInstruction";
1266 let AsmMatchConverter = "cvtVLDwbFixed";
1267 }
1268 def _register : NLdSt<1, 0b10, 0b1101, op7_4,
1269 (outs VdTy:$Vd, GPR:$wb),
1270 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD2dupu,
1271 "vld2", Dt, "$Vd, $Rn, $Rm",
1272 "$Rn.addr = $wb", []> {
1273 let Inst{4} = Rn{4};
1274 let DecoderMethod = "DecodeVLD2DupInstruction";
1275 let AsmMatchConverter = "cvtVLDwbRegister";
1276 }
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001277}
1278
Jim Grosbache6949b12011-12-21 19:40:55 +00001279defm VLD2DUPd8wb : VLD2DUPWB<{0,0,0,0}, "8", VecListTwoDAllLanes>;
1280defm VLD2DUPd16wb : VLD2DUPWB<{0,1,0,?}, "16", VecListTwoDAllLanes>;
1281defm VLD2DUPd32wb : VLD2DUPWB<{1,0,0,?}, "32", VecListTwoDAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001282
Jim Grosbache6949b12011-12-21 19:40:55 +00001283defm VLD2DUPd8x2wb : VLD2DUPWB<{0,0,1,0}, "8", VecListTwoQAllLanes>;
1284defm VLD2DUPd16x2wb : VLD2DUPWB<{0,1,1,?}, "16", VecListTwoQAllLanes>;
1285defm VLD2DUPd32x2wb : VLD2DUPWB<{1,0,1,?}, "32", VecListTwoQAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001286
Jim Grosbache6949b12011-12-21 19:40:55 +00001287def VLD2DUPd8PseudoWB_fixed : VLDQWBfixedPseudo <IIC_VLD2dupu>;
1288def VLD2DUPd8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2dupu>;
1289def VLD2DUPd16PseudoWB_fixed : VLDQWBfixedPseudo <IIC_VLD2dupu>;
1290def VLD2DUPd16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2dupu>;
1291def VLD2DUPd32PseudoWB_fixed : VLDQWBfixedPseudo <IIC_VLD2dupu>;
1292def VLD2DUPd32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2dupu>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001293
Bob Wilsonb07c1712009-10-07 21:53:04 +00001294// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001295class VLD3DUP<bits<4> op7_4, string Dt>
1296 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001297 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001298 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1299 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001300 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001301 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001302}
1303
1304def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1305def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1306def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1307
1308def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1309def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1310def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1311
1312// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001313def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1314def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1315def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001316
1317// ...with address register writeback:
1318class VLD3DUPWB<bits<4> op7_4, string Dt>
1319 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001320 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001321 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1322 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001323 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001324 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001325}
1326
1327def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1328def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1329def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1330
Bob Wilson173fb142010-11-30 00:00:38 +00001331def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1332def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1333def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001334
1335def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1336def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1337def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1338
Bob Wilsonb07c1712009-10-07 21:53:04 +00001339// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001340class VLD4DUP<bits<4> op7_4, string Dt>
1341 : NLdSt<1, 0b10, 0b1111, op7_4,
1342 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001343 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001344 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1345 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001346 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001347 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001348}
1349
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001350def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1351def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1352def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001353
1354def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1355def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1356def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1357
1358// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001359def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1360def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1361def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001362
1363// ...with address register writeback:
1364class VLD4DUPWB<bits<4> op7_4, string Dt>
1365 : NLdSt<1, 0b10, 0b1111, op7_4,
1366 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001367 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001368 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001369 "$Rn.addr = $wb", []> {
1370 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001371 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001372}
1373
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001374def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1375def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1376def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1377
1378def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1379def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1380def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001381
1382def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1383def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1384def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1385
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001386} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001387
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001388let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001389
Bob Wilson709d5922010-08-25 23:27:42 +00001390// Classes for VST* pseudo-instructions with multi-register operands.
1391// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001392class VSTQPseudo<InstrItinClass itin>
1393 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1394class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001395 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001396 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001397 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001398class VSTQWBfixedPseudo<InstrItinClass itin>
1399 : PseudoNLdSt<(outs GPR:$wb),
1400 (ins addrmode6:$addr, QPR:$src), itin,
1401 "$addr.addr = $wb">;
1402class VSTQWBregisterPseudo<InstrItinClass itin>
1403 : PseudoNLdSt<(outs GPR:$wb),
1404 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1405 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001406class VSTQQPseudo<InstrItinClass itin>
1407 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1408class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001409 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001410 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001411 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001412class VSTQQQQPseudo<InstrItinClass itin>
1413 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001414class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001415 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001416 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001417 "$addr.addr = $wb">;
1418
Bob Wilson11d98992010-03-23 06:20:33 +00001419// VST1 : Vector Store (multiple single elements)
1420class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001421 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1422 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001423 let Rm = 0b1111;
1424 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001425 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001426}
Bob Wilson11d98992010-03-23 06:20:33 +00001427class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001428 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListTwoD:$Vd),
1429 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001430 let Rm = 0b1111;
1431 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001432 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001433}
Bob Wilson11d98992010-03-23 06:20:33 +00001434
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001435def VST1d8 : VST1D<{0,0,0,?}, "8">;
1436def VST1d16 : VST1D<{0,1,0,?}, "16">;
1437def VST1d32 : VST1D<{1,0,0,?}, "32">;
1438def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001439
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001440def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1441def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1442def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1443def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001444
Evan Cheng60ff8792010-10-11 22:03:18 +00001445def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1446def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1447def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1448def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001449
Bob Wilson25eb5012010-03-20 20:54:36 +00001450// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001451multiclass VST1DWB<bits<4> op7_4, string Dt> {
1452 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1453 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1454 "vst1", Dt, "$Vd, $Rn!",
1455 "$Rn.addr = $wb", []> {
1456 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1457 let Inst{4} = Rn{4};
1458 let DecoderMethod = "DecodeVSTInstruction";
1459 let AsmMatchConverter = "cvtVSTwbFixed";
1460 }
1461 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1462 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1463 IIC_VLD1u,
1464 "vst1", Dt, "$Vd, $Rn, $Rm",
1465 "$Rn.addr = $wb", []> {
1466 let Inst{4} = Rn{4};
1467 let DecoderMethod = "DecodeVSTInstruction";
1468 let AsmMatchConverter = "cvtVSTwbRegister";
1469 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001470}
Jim Grosbach4334e032011-10-31 21:50:31 +00001471multiclass VST1QWB<bits<4> op7_4, string Dt> {
1472 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1473 (ins addrmode6:$Rn, VecListTwoD:$Vd), IIC_VLD1x2u,
1474 "vst1", Dt, "$Vd, $Rn!",
1475 "$Rn.addr = $wb", []> {
1476 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1477 let Inst{5-4} = Rn{5-4};
1478 let DecoderMethod = "DecodeVSTInstruction";
1479 let AsmMatchConverter = "cvtVSTwbFixed";
1480 }
1481 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1482 (ins addrmode6:$Rn, rGPR:$Rm, VecListTwoD:$Vd),
1483 IIC_VLD1x2u,
1484 "vst1", Dt, "$Vd, $Rn, $Rm",
1485 "$Rn.addr = $wb", []> {
1486 let Inst{5-4} = Rn{5-4};
1487 let DecoderMethod = "DecodeVSTInstruction";
1488 let AsmMatchConverter = "cvtVSTwbRegister";
1489 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001490}
Bob Wilson25eb5012010-03-20 20:54:36 +00001491
Jim Grosbach4334e032011-10-31 21:50:31 +00001492defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1493defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1494defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1495defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001496
Jim Grosbach4334e032011-10-31 21:50:31 +00001497defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1498defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1499defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1500defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001501
Jim Grosbach4334e032011-10-31 21:50:31 +00001502def VST1q8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1503def VST1q16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1504def VST1q32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1505def VST1q64PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1506def VST1q8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1507def VST1q16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1508def VST1q32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1509def VST1q64PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001510
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001511// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001512class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001513 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001514 (ins addrmode6:$Rn, VecListThreeD:$Vd),
1515 IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001516 let Rm = 0b1111;
1517 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001518 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001519}
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001520multiclass VST1D3WB<bits<4> op7_4, string Dt> {
1521 def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1522 (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u,
1523 "vst1", Dt, "$Vd, $Rn!",
1524 "$Rn.addr = $wb", []> {
1525 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1526 let Inst{5-4} = Rn{5-4};
1527 let DecoderMethod = "DecodeVSTInstruction";
1528 let AsmMatchConverter = "cvtVSTwbFixed";
1529 }
1530 def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1531 (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd),
1532 IIC_VLD1x3u,
1533 "vst1", Dt, "$Vd, $Rn, $Rm",
1534 "$Rn.addr = $wb", []> {
1535 let Inst{5-4} = Rn{5-4};
1536 let DecoderMethod = "DecodeVSTInstruction";
1537 let AsmMatchConverter = "cvtVSTwbRegister";
1538 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001539}
Bob Wilson052ba452010-03-22 18:22:06 +00001540
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001541def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1542def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1543def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1544def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001545
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001546defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">;
1547defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">;
1548defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">;
1549defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001550
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001551def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1552def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>;
1553def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001554
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001555// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001556class VST1D4<bits<4> op7_4, string Dt>
1557 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001558 (ins addrmode6:$Rn, VecListFourD:$Vd),
1559 IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001560 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001561 let Rm = 0b1111;
1562 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001563 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001564}
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001565multiclass VST1D4WB<bits<4> op7_4, string Dt> {
1566 def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1567 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u,
1568 "vst1", Dt, "$Vd, $Rn!",
1569 "$Rn.addr = $wb", []> {
1570 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1571 let Inst{5-4} = Rn{5-4};
1572 let DecoderMethod = "DecodeVSTInstruction";
1573 let AsmMatchConverter = "cvtVSTwbFixed";
1574 }
1575 def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1576 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1577 IIC_VLD1x4u,
1578 "vst1", Dt, "$Vd, $Rn, $Rm",
1579 "$Rn.addr = $wb", []> {
1580 let Inst{5-4} = Rn{5-4};
1581 let DecoderMethod = "DecodeVSTInstruction";
1582 let AsmMatchConverter = "cvtVSTwbRegister";
1583 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001584}
Bob Wilson25eb5012010-03-20 20:54:36 +00001585
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001586def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1587def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1588def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1589def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001590
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001591defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">;
1592defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">;
1593defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">;
1594defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001595
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001596def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1597def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>;
1598def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001599
Bob Wilsonb36ec862009-08-06 18:47:44 +00001600// VST2 : Vector Store (multiple 2-element structures)
Jim Grosbach20accfc2011-12-14 20:59:15 +00001601class VST2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
1602 InstrItinClass itin>
Jim Grosbache90ac9b2011-12-14 19:35:22 +00001603 : NLdSt<0, 0b00, op11_8, op7_4, (outs), (ins addrmode6:$Rn, VdTy:$Vd),
Jim Grosbach20accfc2011-12-14 20:59:15 +00001604 itin, "vst2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001605 let Rm = 0b1111;
1606 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001607 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001608}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001609
Jim Grosbach20accfc2011-12-14 20:59:15 +00001610def VST2d8 : VST2<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VST2>;
1611def VST2d16 : VST2<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VST2>;
1612def VST2d32 : VST2<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VST2>;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001613
Jim Grosbach20accfc2011-12-14 20:59:15 +00001614def VST2q8 : VST2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VST2x2>;
1615def VST2q16 : VST2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VST2x2>;
1616def VST2q32 : VST2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VST2x2>;
Bob Wilsond2855752009-10-07 18:47:39 +00001617
Evan Cheng60ff8792010-10-11 22:03:18 +00001618def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1619def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1620def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001621
Evan Cheng60ff8792010-10-11 22:03:18 +00001622def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1623def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1624def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001625
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001626// ...with address register writeback:
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001627multiclass VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt,
1628 RegisterOperand VdTy> {
1629 def _fixed : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1630 (ins addrmode6:$Rn, VdTy:$Vd), IIC_VLD1u,
1631 "vst2", Dt, "$Vd, $Rn!",
1632 "$Rn.addr = $wb", []> {
1633 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001634 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001635 let DecoderMethod = "DecodeVSTInstruction";
1636 let AsmMatchConverter = "cvtVSTwbFixed";
1637 }
1638 def _register : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1639 (ins addrmode6:$Rn, rGPR:$Rm, VdTy:$Vd), IIC_VLD1u,
1640 "vst2", Dt, "$Vd, $Rn, $Rm",
1641 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001642 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001643 let DecoderMethod = "DecodeVSTInstruction";
1644 let AsmMatchConverter = "cvtVSTwbRegister";
1645 }
Owen Andersond2f37942010-11-02 21:16:58 +00001646}
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001647multiclass VST2QWB<bits<4> op7_4, string Dt> {
1648 def _fixed : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1649 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1u,
1650 "vst2", Dt, "$Vd, $Rn!",
1651 "$Rn.addr = $wb", []> {
1652 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001653 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001654 let DecoderMethod = "DecodeVSTInstruction";
1655 let AsmMatchConverter = "cvtVSTwbFixed";
1656 }
1657 def _register : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1658 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1659 IIC_VLD1u,
1660 "vst2", Dt, "$Vd, $Rn, $Rm",
1661 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001662 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001663 let DecoderMethod = "DecodeVSTInstruction";
1664 let AsmMatchConverter = "cvtVSTwbRegister";
1665 }
Owen Andersond2f37942010-11-02 21:16:58 +00001666}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001667
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001668defm VST2d8wb : VST2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>;
1669defm VST2d16wb : VST2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>;
1670defm VST2d32wb : VST2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001671
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001672defm VST2q8wb : VST2QWB<{0,0,?,?}, "8">;
1673defm VST2q16wb : VST2QWB<{0,1,?,?}, "16">;
1674defm VST2q32wb : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001675
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001676def VST2d8PseudoWB_fixed : VSTQWBPseudo<IIC_VST2u>;
1677def VST2d16PseudoWB_fixed : VSTQWBPseudo<IIC_VST2u>;
1678def VST2d32PseudoWB_fixed : VSTQWBPseudo<IIC_VST2u>;
1679def VST2d8PseudoWB_register : VSTQWBPseudo<IIC_VST2u>;
1680def VST2d16PseudoWB_register : VSTQWBPseudo<IIC_VST2u>;
1681def VST2d32PseudoWB_register : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001682
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001683def VST2q8PseudoWB_fixed : VSTQQWBPseudo<IIC_VST2x2u>;
1684def VST2q16PseudoWB_fixed : VSTQQWBPseudo<IIC_VST2x2u>;
1685def VST2q32PseudoWB_fixed : VSTQQWBPseudo<IIC_VST2x2u>;
1686def VST2q8PseudoWB_register : VSTQQWBPseudo<IIC_VST2x2u>;
1687def VST2q16PseudoWB_register : VSTQQWBPseudo<IIC_VST2x2u>;
1688def VST2q32PseudoWB_register : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001689
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001690// ...with double-spaced registers
Jim Grosbach20accfc2011-12-14 20:59:15 +00001691def VST2b8 : VST2<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VST2>;
1692def VST2b16 : VST2<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VST2>;
1693def VST2b32 : VST2<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VST2>;
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001694defm VST2b8wb : VST2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
1695defm VST2b16wb : VST2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
1696defm VST2b32wb : VST2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001697
Bob Wilsonb36ec862009-08-06 18:47:44 +00001698// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001699class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1700 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001701 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1702 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1703 let Rm = 0b1111;
1704 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001705 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001706}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001707
Owen Andersona1a45fd2010-11-02 21:47:03 +00001708def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1709def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1710def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001711
Evan Cheng60ff8792010-10-11 22:03:18 +00001712def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1713def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1714def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001715
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001716// ...with address register writeback:
1717class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1718 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001719 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001720 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001721 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1722 "$Rn.addr = $wb", []> {
1723 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001724 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001725}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001726
Owen Andersona1a45fd2010-11-02 21:47:03 +00001727def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1728def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1729def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001730
Evan Cheng60ff8792010-10-11 22:03:18 +00001731def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1732def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1733def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001734
Bob Wilson7de68142011-02-07 17:43:15 +00001735// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001736def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1737def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1738def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1739def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1740def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1741def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001742
Evan Cheng60ff8792010-10-11 22:03:18 +00001743def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1744def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1745def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001746
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001747// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001748def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1749def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1750def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1751
Evan Cheng60ff8792010-10-11 22:03:18 +00001752def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1753def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1754def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001755
Bob Wilsonb36ec862009-08-06 18:47:44 +00001756// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001757class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1758 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001759 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1760 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001761 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001762 let Rm = 0b1111;
1763 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001764 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001765}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001766
Owen Andersona1a45fd2010-11-02 21:47:03 +00001767def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1768def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1769def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001770
Evan Cheng60ff8792010-10-11 22:03:18 +00001771def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1772def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1773def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001774
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001775// ...with address register writeback:
1776class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1777 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001778 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001779 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001780 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1781 "$Rn.addr = $wb", []> {
1782 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001783 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001784}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001785
Owen Andersona1a45fd2010-11-02 21:47:03 +00001786def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1787def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1788def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001789
Evan Cheng60ff8792010-10-11 22:03:18 +00001790def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1791def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1792def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001793
Bob Wilson7de68142011-02-07 17:43:15 +00001794// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001795def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1796def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1797def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1798def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1799def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1800def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001801
Evan Cheng60ff8792010-10-11 22:03:18 +00001802def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1803def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1804def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001805
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001806// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001807def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1808def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1809def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1810
Evan Cheng60ff8792010-10-11 22:03:18 +00001811def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1812def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1813def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001814
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001815} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1816
Bob Wilson8466fa12010-09-13 23:01:35 +00001817// Classes for VST*LN pseudo-instructions with multi-register operands.
1818// These are expanded to real instructions after register allocation.
1819class VSTQLNPseudo<InstrItinClass itin>
1820 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1821 itin, "">;
1822class VSTQLNWBPseudo<InstrItinClass itin>
1823 : PseudoNLdSt<(outs GPR:$wb),
1824 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1825 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1826class VSTQQLNPseudo<InstrItinClass itin>
1827 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1828 itin, "">;
1829class VSTQQLNWBPseudo<InstrItinClass itin>
1830 : PseudoNLdSt<(outs GPR:$wb),
1831 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1832 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1833class VSTQQQQLNPseudo<InstrItinClass itin>
1834 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1835 itin, "">;
1836class VSTQQQQLNWBPseudo<InstrItinClass itin>
1837 : PseudoNLdSt<(outs GPR:$wb),
1838 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1839 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1840
Bob Wilsonb07c1712009-10-07 21:53:04 +00001841// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001842class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1843 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001844 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001845 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001846 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1847 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001848 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001849 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001850}
Mon P Wang183c6272011-05-09 17:47:27 +00001851class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1852 PatFrag StoreOp, SDNode ExtractOp>
1853 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1854 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1855 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001856 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001857 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001858 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001859}
Bob Wilsond168cef2010-11-03 16:24:53 +00001860class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1861 : VSTQLNPseudo<IIC_VST1ln> {
1862 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1863 addrmode6:$addr)];
1864}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001865
Bob Wilsond168cef2010-11-03 16:24:53 +00001866def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1867 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001868 let Inst{7-5} = lane{2-0};
1869}
Bob Wilsond168cef2010-11-03 16:24:53 +00001870def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1871 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001872 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001873 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001874}
Mon P Wang183c6272011-05-09 17:47:27 +00001875
1876def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001877 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001878 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001879}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001880
Bob Wilsond168cef2010-11-03 16:24:53 +00001881def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1882def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1883def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001884
Bob Wilson746fa172010-12-10 22:13:32 +00001885def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1886 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1887def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1888 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1889
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001890// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001891class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1892 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001893 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001894 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001895 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001896 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001897 "$Rn.addr = $wb",
1898 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001899 addrmode6:$Rn, am6offset:$Rm))]> {
1900 let DecoderMethod = "DecodeVST1LN";
1901}
Bob Wilsonda525062011-02-25 06:42:42 +00001902class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1903 : VSTQLNWBPseudo<IIC_VST1lnu> {
1904 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1905 addrmode6:$addr, am6offset:$offset))];
1906}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001907
Bob Wilsonda525062011-02-25 06:42:42 +00001908def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1909 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001910 let Inst{7-5} = lane{2-0};
1911}
Bob Wilsonda525062011-02-25 06:42:42 +00001912def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1913 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001914 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001915 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001916}
Bob Wilsonda525062011-02-25 06:42:42 +00001917def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1918 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001919 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001920 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001921}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001922
Bob Wilsonda525062011-02-25 06:42:42 +00001923def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1924def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1925def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1926
1927let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001928
Bob Wilson8a3198b2009-09-01 18:51:56 +00001929// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001930class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001931 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001932 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1933 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001934 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001935 let Rm = 0b1111;
1936 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001937 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001938}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001939
Owen Andersonb20594f2010-11-02 22:18:18 +00001940def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1941 let Inst{7-5} = lane{2-0};
1942}
1943def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1944 let Inst{7-6} = lane{1-0};
1945}
1946def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1947 let Inst{7} = lane{0};
1948}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001949
Evan Cheng60ff8792010-10-11 22:03:18 +00001950def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1951def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1952def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001953
Bob Wilson41315282010-03-20 20:39:53 +00001954// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001955def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1956 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001957 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001958}
1959def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1960 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001961 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001962}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001963
Evan Cheng60ff8792010-10-11 22:03:18 +00001964def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1965def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001966
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001967// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001968class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001969 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Jim Grosbach9b1b3902011-12-14 23:25:46 +00001970 (ins addrmode6:$Rn, am6offset:$Rm,
1971 DPR:$Vd, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
1972 "\\{$Vd[$lane], $src2[$lane]\\}, $Rn$Rm",
1973 "$Rn.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001974 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001975 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001976}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001977
Owen Andersonb20594f2010-11-02 22:18:18 +00001978def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1979 let Inst{7-5} = lane{2-0};
1980}
1981def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1982 let Inst{7-6} = lane{1-0};
1983}
1984def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1985 let Inst{7} = lane{0};
1986}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001987
Evan Cheng60ff8792010-10-11 22:03:18 +00001988def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1989def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1990def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001991
Owen Andersonb20594f2010-11-02 22:18:18 +00001992def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1993 let Inst{7-6} = lane{1-0};
1994}
1995def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1996 let Inst{7} = lane{0};
1997}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001998
Evan Cheng60ff8792010-10-11 22:03:18 +00001999def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
2000def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002001
Bob Wilson8a3198b2009-09-01 18:51:56 +00002002// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002003class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002004 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002005 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00002006 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002007 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
2008 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002009 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002010}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002011
Owen Andersonb20594f2010-11-02 22:18:18 +00002012def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
2013 let Inst{7-5} = lane{2-0};
2014}
2015def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
2016 let Inst{7-6} = lane{1-0};
2017}
2018def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
2019 let Inst{7} = lane{0};
2020}
Bob Wilson8cdb2692009-10-08 23:51:31 +00002021
Evan Cheng60ff8792010-10-11 22:03:18 +00002022def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
2023def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
2024def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002025
Bob Wilson41315282010-03-20 20:39:53 +00002026// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002027def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
2028 let Inst{7-6} = lane{1-0};
2029}
2030def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
2031 let Inst{7} = lane{0};
2032}
Bob Wilson8cdb2692009-10-08 23:51:31 +00002033
Evan Cheng60ff8792010-10-11 22:03:18 +00002034def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
2035def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00002036
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002037// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002038class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002039 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002040 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002041 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002042 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002043 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00002044 "$Rn.addr = $wb", []> {
2045 let DecoderMethod = "DecodeVST3LN";
2046}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002047
Owen Andersonb20594f2010-11-02 22:18:18 +00002048def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
2049 let Inst{7-5} = lane{2-0};
2050}
2051def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
2052 let Inst{7-6} = lane{1-0};
2053}
2054def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
2055 let Inst{7} = lane{0};
2056}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002057
Evan Cheng60ff8792010-10-11 22:03:18 +00002058def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2059def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2060def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002061
Owen Andersonb20594f2010-11-02 22:18:18 +00002062def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
2063 let Inst{7-6} = lane{1-0};
2064}
2065def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
2066 let Inst{7} = lane{0};
2067}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002068
Evan Cheng60ff8792010-10-11 22:03:18 +00002069def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
2070def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002071
Bob Wilson8a3198b2009-09-01 18:51:56 +00002072// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002073class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002074 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002075 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00002076 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002077 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00002078 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002079 let Rm = 0b1111;
2080 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002081 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002082}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002083
Owen Andersonb20594f2010-11-02 22:18:18 +00002084def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
2085 let Inst{7-5} = lane{2-0};
2086}
2087def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
2088 let Inst{7-6} = lane{1-0};
2089}
2090def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
2091 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002092 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002093}
Bob Wilson56311392009-10-09 00:01:36 +00002094
Evan Cheng60ff8792010-10-11 22:03:18 +00002095def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2096def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2097def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002098
Bob Wilson41315282010-03-20 20:39:53 +00002099// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002100def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
2101 let Inst{7-6} = lane{1-0};
2102}
2103def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
2104 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002105 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002106}
Bob Wilson56311392009-10-09 00:01:36 +00002107
Evan Cheng60ff8792010-10-11 22:03:18 +00002108def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
2109def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00002110
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002111// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002112class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002113 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002114 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002115 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002116 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002117 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
2118 "$Rn.addr = $wb", []> {
2119 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002120 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002121}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002122
Owen Andersonb20594f2010-11-02 22:18:18 +00002123def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
2124 let Inst{7-5} = lane{2-0};
2125}
2126def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
2127 let Inst{7-6} = lane{1-0};
2128}
2129def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
2130 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002131 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002132}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002133
Evan Cheng60ff8792010-10-11 22:03:18 +00002134def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2135def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2136def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002137
Owen Andersonb20594f2010-11-02 22:18:18 +00002138def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
2139 let Inst{7-6} = lane{1-0};
2140}
2141def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
2142 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002143 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002144}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002145
Evan Cheng60ff8792010-10-11 22:03:18 +00002146def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
2147def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002148
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002149} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00002150
Bob Wilson205a5ca2009-07-08 18:11:30 +00002151
Bob Wilson5bafff32009-06-22 23:27:02 +00002152//===----------------------------------------------------------------------===//
2153// NEON pattern fragments
2154//===----------------------------------------------------------------------===//
2155
2156// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002157def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002158 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2159 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002160}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002161def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002162 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2163 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002164}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002165def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002166 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2167 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002168}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002169def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002170 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2171 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002172}]>;
2173
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002174// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002175def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002176 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
2177 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002178}]>;
2179
Bob Wilson5bafff32009-06-22 23:27:02 +00002180// Translate lane numbers from Q registers to D subregs.
2181def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002182 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002183}]>;
2184def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002185 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002186}]>;
2187def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002188 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002189}]>;
2190
2191//===----------------------------------------------------------------------===//
2192// Instruction Classes
2193//===----------------------------------------------------------------------===//
2194
Bob Wilson4711d5c2010-12-13 23:02:37 +00002195// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002196class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002197 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2198 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002199 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2200 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
2201 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002202class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002203 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2204 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002205 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2206 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
2207 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002208
Bob Wilson69bfbd62010-02-17 22:42:54 +00002209// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002210class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002211 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002212 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002213 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002214 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2215 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2216 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002217class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00002218 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002219 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002220 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002221 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2222 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2223 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002224
Bob Wilson973a0742010-08-30 20:02:30 +00002225// Narrow 2-register operations.
2226class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2227 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2228 InstrItinClass itin, string OpcodeStr, string Dt,
2229 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002230 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2231 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2232 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002233
Bob Wilson5bafff32009-06-22 23:27:02 +00002234// Narrow 2-register intrinsics.
2235class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2236 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002237 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00002238 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002239 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2240 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2241 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002242
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002243// Long 2-register operations (currently only used for VMOVL).
2244class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2245 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2246 InstrItinClass itin, string OpcodeStr, string Dt,
2247 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002248 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2249 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2250 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002251
Bob Wilson04063562010-12-15 22:14:12 +00002252// Long 2-register intrinsics.
2253class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2254 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2255 InstrItinClass itin, string OpcodeStr, string Dt,
2256 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
2257 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2258 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2259 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2260
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002261// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002262class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002263 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002264 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002265 OpcodeStr, Dt, "$Vd, $Vm",
2266 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002267class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002268 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002269 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2270 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2271 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002272
Bob Wilson4711d5c2010-12-13 23:02:37 +00002273// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002274class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002275 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002276 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002277 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002278 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2279 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2280 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002281 let isCommutable = Commutable;
2282}
2283// Same as N3VD but no data type.
2284class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2285 InstrItinClass itin, string OpcodeStr,
2286 ValueType ResTy, ValueType OpTy,
2287 SDNode OpNode, bit Commutable>
2288 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002289 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2290 OpcodeStr, "$Vd, $Vn, $Vm", "",
2291 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002292 let isCommutable = Commutable;
2293}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002294
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002295class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002296 InstrItinClass itin, string OpcodeStr, string Dt,
2297 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002298 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002299 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2300 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002301 [(set (Ty DPR:$Vd),
2302 (Ty (ShOp (Ty DPR:$Vn),
2303 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002304 let isCommutable = 0;
2305}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002306class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002307 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002308 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002309 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2310 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002311 [(set (Ty DPR:$Vd),
2312 (Ty (ShOp (Ty DPR:$Vn),
2313 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002314 let isCommutable = 0;
2315}
2316
Bob Wilson5bafff32009-06-22 23:27:02 +00002317class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002318 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002319 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002320 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002321 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2322 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2323 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002324 let isCommutable = Commutable;
2325}
2326class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2327 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002328 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002329 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002330 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2331 OpcodeStr, "$Vd, $Vn, $Vm", "",
2332 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002333 let isCommutable = Commutable;
2334}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002335class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002336 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002337 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002338 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002339 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2340 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002341 [(set (ResTy QPR:$Vd),
2342 (ResTy (ShOp (ResTy QPR:$Vn),
2343 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002344 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002345 let isCommutable = 0;
2346}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002347class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002348 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002349 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002350 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2351 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002352 [(set (ResTy QPR:$Vd),
2353 (ResTy (ShOp (ResTy QPR:$Vn),
2354 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002355 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002356 let isCommutable = 0;
2357}
Bob Wilson5bafff32009-06-22 23:27:02 +00002358
2359// Basic 3-register intrinsics, both double- and quad-register.
2360class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002361 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002362 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002363 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002364 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2365 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2366 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002367 let isCommutable = Commutable;
2368}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002369class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002370 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002371 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002372 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2373 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002374 [(set (Ty DPR:$Vd),
2375 (Ty (IntOp (Ty DPR:$Vn),
2376 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002377 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002378 let isCommutable = 0;
2379}
David Goodwin658ea602009-09-25 18:38:29 +00002380class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002381 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002382 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002383 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2384 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002385 [(set (Ty DPR:$Vd),
2386 (Ty (IntOp (Ty DPR:$Vn),
2387 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002388 let isCommutable = 0;
2389}
Owen Anderson3557d002010-10-26 20:56:57 +00002390class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2391 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002392 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002393 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2394 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2395 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2396 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002397 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002398}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002399
Bob Wilson5bafff32009-06-22 23:27:02 +00002400class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002401 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002402 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002403 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002404 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2405 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2406 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002407 let isCommutable = Commutable;
2408}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002409class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002410 string OpcodeStr, string Dt,
2411 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002412 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002413 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2414 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002415 [(set (ResTy QPR:$Vd),
2416 (ResTy (IntOp (ResTy QPR:$Vn),
2417 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002418 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002419 let isCommutable = 0;
2420}
David Goodwin658ea602009-09-25 18:38:29 +00002421class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002422 string OpcodeStr, string Dt,
2423 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002424 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002425 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2426 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002427 [(set (ResTy QPR:$Vd),
2428 (ResTy (IntOp (ResTy QPR:$Vn),
2429 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002430 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002431 let isCommutable = 0;
2432}
Owen Anderson3557d002010-10-26 20:56:57 +00002433class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2434 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002435 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002436 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2437 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2438 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2439 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002440 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002441}
Bob Wilson5bafff32009-06-22 23:27:02 +00002442
Bob Wilson4711d5c2010-12-13 23:02:37 +00002443// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002444class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002445 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002446 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002447 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002448 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2449 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2450 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2451 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2452
David Goodwin658ea602009-09-25 18:38:29 +00002453class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002454 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002455 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002456 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002457 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002458 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002459 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002460 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002461 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002462 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002463 (Ty (MulOp DPR:$Vn,
2464 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002465 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002466class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002467 string OpcodeStr, string Dt,
2468 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002469 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002470 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002471 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002472 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002473 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002474 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002475 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002476 (Ty (MulOp DPR:$Vn,
2477 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002478 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002479
Bob Wilson5bafff32009-06-22 23:27:02 +00002480class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002481 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002482 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002483 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002484 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2485 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2486 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2487 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002488class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002489 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002490 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002491 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002492 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002493 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002494 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002495 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002496 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002497 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002498 (ResTy (MulOp QPR:$Vn,
2499 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002500 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002501class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002502 string OpcodeStr, string Dt,
2503 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002504 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002505 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002506 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002507 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002508 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002509 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002510 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002511 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002512 (ResTy (MulOp QPR:$Vn,
2513 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002514 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002515
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002516// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2517class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2518 InstrItinClass itin, string OpcodeStr, string Dt,
2519 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2520 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002521 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2522 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2523 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2524 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002525class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2526 InstrItinClass itin, string OpcodeStr, string Dt,
2527 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2528 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002529 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2530 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2531 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2532 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002533
Bob Wilson5bafff32009-06-22 23:27:02 +00002534// Neon 3-argument intrinsics, both double- and quad-register.
2535// The destination register is also used as the first source operand register.
2536class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002537 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002538 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002539 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002540 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2541 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2542 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2543 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002544class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002545 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002546 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002547 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002548 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2549 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2550 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2551 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002552
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002553// Long Multiply-Add/Sub operations.
2554class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2555 InstrItinClass itin, string OpcodeStr, string Dt,
2556 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2557 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002558 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2559 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2560 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2561 (TyQ (MulOp (TyD DPR:$Vn),
2562 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002563class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2564 InstrItinClass itin, string OpcodeStr, string Dt,
2565 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002566 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002567 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002568 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002569 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002570 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002571 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002572 (TyQ (MulOp (TyD DPR:$Vn),
2573 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002574 imm:$lane))))))]>;
2575class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2576 InstrItinClass itin, string OpcodeStr, string Dt,
2577 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002578 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002579 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002580 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002581 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002582 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002583 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002584 (TyQ (MulOp (TyD DPR:$Vn),
2585 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002586 imm:$lane))))))]>;
2587
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002588// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2589class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2590 InstrItinClass itin, string OpcodeStr, string Dt,
2591 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2592 SDNode OpNode>
2593 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002594 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2595 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2596 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2597 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2598 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002599
Bob Wilson5bafff32009-06-22 23:27:02 +00002600// Neon Long 3-argument intrinsic. The destination register is
2601// a quad-register and is also used as the first source operand register.
2602class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002603 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002604 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002605 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002606 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2607 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2608 [(set QPR:$Vd,
2609 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002610class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002611 string OpcodeStr, string Dt,
2612 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002613 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002614 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002615 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002616 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002617 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002618 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002619 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002620 (OpTy DPR:$Vn),
2621 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002622 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002623class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2624 InstrItinClass itin, string OpcodeStr, string Dt,
2625 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002626 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002627 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002628 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002629 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002630 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002631 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002632 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002633 (OpTy DPR:$Vn),
2634 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002635 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002636
Bob Wilson5bafff32009-06-22 23:27:02 +00002637// Narrowing 3-register intrinsics.
2638class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002639 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002640 Intrinsic IntOp, bit Commutable>
2641 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002642 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2643 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2644 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002645 let isCommutable = Commutable;
2646}
2647
Bob Wilson04d6c282010-08-29 05:57:34 +00002648// Long 3-register operations.
2649class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2650 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002651 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2652 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002653 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2654 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2655 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002656 let isCommutable = Commutable;
2657}
2658class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2659 InstrItinClass itin, string OpcodeStr, string Dt,
2660 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002661 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002662 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2663 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002664 [(set QPR:$Vd,
2665 (TyQ (OpNode (TyD DPR:$Vn),
2666 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002667class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2668 InstrItinClass itin, string OpcodeStr, string Dt,
2669 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002670 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002671 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2672 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002673 [(set QPR:$Vd,
2674 (TyQ (OpNode (TyD DPR:$Vn),
2675 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002676
2677// Long 3-register operations with explicitly extended operands.
2678class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2679 InstrItinClass itin, string OpcodeStr, string Dt,
2680 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2681 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002682 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002683 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2684 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2685 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2686 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002687 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002688}
2689
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002690// Long 3-register intrinsics with explicit extend (VABDL).
2691class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2692 InstrItinClass itin, string OpcodeStr, string Dt,
2693 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2694 bit Commutable>
2695 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002696 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2697 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2698 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2699 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002700 let isCommutable = Commutable;
2701}
2702
Bob Wilson5bafff32009-06-22 23:27:02 +00002703// Long 3-register intrinsics.
2704class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002705 InstrItinClass itin, string OpcodeStr, string Dt,
2706 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002707 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002708 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2709 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2710 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002711 let isCommutable = Commutable;
2712}
David Goodwin658ea602009-09-25 18:38:29 +00002713class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002714 string OpcodeStr, string Dt,
2715 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002716 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002717 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2718 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002719 [(set (ResTy QPR:$Vd),
2720 (ResTy (IntOp (OpTy DPR:$Vn),
2721 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002722 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002723class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2724 InstrItinClass itin, string OpcodeStr, string Dt,
2725 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002726 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002727 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2728 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002729 [(set (ResTy QPR:$Vd),
2730 (ResTy (IntOp (OpTy DPR:$Vn),
2731 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002732 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002733
Bob Wilson04d6c282010-08-29 05:57:34 +00002734// Wide 3-register operations.
2735class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2736 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2737 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002738 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002739 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2740 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2741 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2742 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002743 let isCommutable = Commutable;
2744}
2745
2746// Pairwise long 2-register intrinsics, both double- and quad-register.
2747class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002748 bits<2> op17_16, bits<5> op11_7, bit op4,
2749 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002750 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002751 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2752 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2753 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002754class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002755 bits<2> op17_16, bits<5> op11_7, bit op4,
2756 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002757 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002758 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2759 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2760 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002761
2762// Pairwise long 2-register accumulate intrinsics,
2763// both double- and quad-register.
2764// The destination register is also used as the first source operand register.
2765class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002766 bits<2> op17_16, bits<5> op11_7, bit op4,
2767 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002768 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2769 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002770 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2771 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2772 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002773class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002774 bits<2> op17_16, bits<5> op11_7, bit op4,
2775 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002776 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2777 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002778 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2779 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2780 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002781
2782// Shift by immediate,
2783// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002784class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002785 Format f, InstrItinClass itin, Operand ImmTy,
2786 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002787 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002788 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002789 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2790 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002791class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002792 Format f, InstrItinClass itin, Operand ImmTy,
2793 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002794 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002795 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002796 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2797 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002798
Johnny Chen6c8648b2010-03-17 23:26:50 +00002799// Long shift by immediate.
2800class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2801 string OpcodeStr, string Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00002802 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Johnny Chen6c8648b2010-03-17 23:26:50 +00002803 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach4e413952011-12-07 00:02:17 +00002804 (outs QPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), N2RegVShLFrm,
Owen Andersonca6945e2010-12-01 00:28:25 +00002805 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2806 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002807 (i32 imm:$SIMM))))]>;
2808
Bob Wilson5bafff32009-06-22 23:27:02 +00002809// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002810class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002811 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002812 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002813 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002814 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002815 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2816 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002817 (i32 imm:$SIMM))))]>;
2818
2819// Shift right by immediate and accumulate,
2820// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002821class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002822 Operand ImmTy, string OpcodeStr, string Dt,
2823 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002824 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002825 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002826 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2827 [(set DPR:$Vd, (Ty (add DPR:$src1,
2828 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002829class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002830 Operand ImmTy, string OpcodeStr, string Dt,
2831 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002832 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002833 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002834 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2835 [(set QPR:$Vd, (Ty (add QPR:$src1,
2836 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002837
2838// Shift by immediate and insert,
2839// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002840class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002841 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2842 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002843 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002844 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002845 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2846 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002847class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002848 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2849 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002850 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002851 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002852 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2853 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002854
2855// Convert, with fractional bits immediate,
2856// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002857class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002858 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002859 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002860 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002861 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2862 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2863 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002864class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002865 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002866 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002867 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002868 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2869 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2870 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002871
2872//===----------------------------------------------------------------------===//
2873// Multiclasses
2874//===----------------------------------------------------------------------===//
2875
Bob Wilson916ac5b2009-10-03 04:44:16 +00002876// Abbreviations used in multiclass suffixes:
2877// Q = quarter int (8 bit) elements
2878// H = half int (16 bit) elements
2879// S = single int (32 bit) elements
2880// D = double int (64 bit) elements
2881
Bob Wilson094dd802010-12-18 00:42:58 +00002882// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002883
Bob Wilson094dd802010-12-18 00:42:58 +00002884// Neon 2-register comparisons.
2885// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002886multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2887 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002888 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002889 // 64-bit vector types.
2890 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002891 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002892 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002893 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002894 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002895 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002896 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002897 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002898 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002899 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002900 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002901 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002902 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002903 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002904 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002905 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002906 let Inst{10} = 1; // overwrite F = 1
2907 }
2908
2909 // 128-bit vector types.
2910 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002911 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002912 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002913 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002914 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002915 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002916 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002917 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002918 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002919 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002920 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002921 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002922 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002923 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002924 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002925 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002926 let Inst{10} = 1; // overwrite F = 1
2927 }
2928}
2929
Bob Wilson094dd802010-12-18 00:42:58 +00002930
2931// Neon 2-register vector intrinsics,
2932// element sizes of 8, 16 and 32 bits:
2933multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2934 bits<5> op11_7, bit op4,
2935 InstrItinClass itinD, InstrItinClass itinQ,
2936 string OpcodeStr, string Dt, Intrinsic IntOp> {
2937 // 64-bit vector types.
2938 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2939 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2940 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2941 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2942 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2943 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2944
2945 // 128-bit vector types.
2946 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2947 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2948 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2949 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2950 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2951 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2952}
2953
2954
2955// Neon Narrowing 2-register vector operations,
2956// source operand element sizes of 16, 32 and 64 bits:
2957multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2958 bits<5> op11_7, bit op6, bit op4,
2959 InstrItinClass itin, string OpcodeStr, string Dt,
2960 SDNode OpNode> {
2961 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2962 itin, OpcodeStr, !strconcat(Dt, "16"),
2963 v8i8, v8i16, OpNode>;
2964 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2965 itin, OpcodeStr, !strconcat(Dt, "32"),
2966 v4i16, v4i32, OpNode>;
2967 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2968 itin, OpcodeStr, !strconcat(Dt, "64"),
2969 v2i32, v2i64, OpNode>;
2970}
2971
2972// Neon Narrowing 2-register vector intrinsics,
2973// source operand element sizes of 16, 32 and 64 bits:
2974multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2975 bits<5> op11_7, bit op6, bit op4,
2976 InstrItinClass itin, string OpcodeStr, string Dt,
2977 Intrinsic IntOp> {
2978 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2979 itin, OpcodeStr, !strconcat(Dt, "16"),
2980 v8i8, v8i16, IntOp>;
2981 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2982 itin, OpcodeStr, !strconcat(Dt, "32"),
2983 v4i16, v4i32, IntOp>;
2984 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2985 itin, OpcodeStr, !strconcat(Dt, "64"),
2986 v2i32, v2i64, IntOp>;
2987}
2988
2989
2990// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2991// source operand element sizes of 16, 32 and 64 bits:
2992multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2993 string OpcodeStr, string Dt, SDNode OpNode> {
2994 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2995 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2996 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2997 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2998 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2999 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3000}
3001
3002
Bob Wilson5bafff32009-06-22 23:27:02 +00003003// Neon 3-register vector operations.
3004
3005// First with only element sizes of 8, 16 and 32 bits:
3006multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00003007 InstrItinClass itinD16, InstrItinClass itinD32,
3008 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003009 string OpcodeStr, string Dt,
3010 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003011 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003012 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003013 OpcodeStr, !strconcat(Dt, "8"),
3014 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003015 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003016 OpcodeStr, !strconcat(Dt, "16"),
3017 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003018 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003019 OpcodeStr, !strconcat(Dt, "32"),
3020 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003021
3022 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00003023 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003024 OpcodeStr, !strconcat(Dt, "8"),
3025 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003026 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003027 OpcodeStr, !strconcat(Dt, "16"),
3028 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003029 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003030 OpcodeStr, !strconcat(Dt, "32"),
3031 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003032}
3033
Jim Grosbach45755a72011-12-05 20:09:44 +00003034multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
Jim Grosbach422faab2011-12-05 20:12:26 +00003035 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, "i16", v4i16, ShOp>;
3036 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, "i32", v2i32, ShOp>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003037 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, "i16", v8i16, v4i16, ShOp>;
Jim Grosbach422faab2011-12-05 20:12:26 +00003038 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, "i32",
Evan Chengac0869d2009-11-21 06:21:52 +00003039 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003040}
3041
Bob Wilson5bafff32009-06-22 23:27:02 +00003042// ....then also with element size 64 bits:
3043multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00003044 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003045 string OpcodeStr, string Dt,
3046 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00003047 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003048 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00003049 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00003050 OpcodeStr, !strconcat(Dt, "64"),
3051 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003052 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003053 OpcodeStr, !strconcat(Dt, "64"),
3054 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003055}
3056
3057
Bob Wilson5bafff32009-06-22 23:27:02 +00003058// Neon 3-register vector intrinsics.
3059
3060// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003061multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003062 InstrItinClass itinD16, InstrItinClass itinD32,
3063 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003064 string OpcodeStr, string Dt,
3065 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003066 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003067 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003068 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003069 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003070 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003071 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003072 v2i32, v2i32, IntOp, Commutable>;
3073
3074 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003075 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003076 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003077 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003078 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003079 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003080 v4i32, v4i32, IntOp, Commutable>;
3081}
Owen Anderson3557d002010-10-26 20:56:57 +00003082multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3083 InstrItinClass itinD16, InstrItinClass itinD32,
3084 InstrItinClass itinQ16, InstrItinClass itinQ32,
3085 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003086 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003087 // 64-bit vector types.
3088 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
3089 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003090 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003091 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
3092 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003093 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003094
3095 // 128-bit vector types.
3096 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
3097 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003098 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003099 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
3100 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003101 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003102}
Bob Wilson5bafff32009-06-22 23:27:02 +00003103
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003104multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003105 InstrItinClass itinD16, InstrItinClass itinD32,
3106 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003107 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00003108 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003109 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003110 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003111 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003112 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003113 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003114 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003115 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003116}
3117
Bob Wilson5bafff32009-06-22 23:27:02 +00003118// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003119multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003120 InstrItinClass itinD16, InstrItinClass itinD32,
3121 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003122 string OpcodeStr, string Dt,
3123 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003124 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003125 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003126 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003127 OpcodeStr, !strconcat(Dt, "8"),
3128 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003129 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003130 OpcodeStr, !strconcat(Dt, "8"),
3131 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003132}
Owen Anderson3557d002010-10-26 20:56:57 +00003133multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3134 InstrItinClass itinD16, InstrItinClass itinD32,
3135 InstrItinClass itinQ16, InstrItinClass itinQ32,
3136 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003137 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003138 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003139 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003140 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
3141 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003142 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003143 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
3144 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003145 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003146}
3147
Bob Wilson5bafff32009-06-22 23:27:02 +00003148
3149// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003150multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003151 InstrItinClass itinD16, InstrItinClass itinD32,
3152 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003153 string OpcodeStr, string Dt,
3154 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003155 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003156 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003157 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003158 OpcodeStr, !strconcat(Dt, "64"),
3159 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003160 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003161 OpcodeStr, !strconcat(Dt, "64"),
3162 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003163}
Owen Anderson3557d002010-10-26 20:56:57 +00003164multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3165 InstrItinClass itinD16, InstrItinClass itinD32,
3166 InstrItinClass itinQ16, InstrItinClass itinQ32,
3167 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003168 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003169 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003170 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003171 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
3172 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003173 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003174 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
3175 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003176 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003177}
Bob Wilson5bafff32009-06-22 23:27:02 +00003178
Bob Wilson5bafff32009-06-22 23:27:02 +00003179// Neon Narrowing 3-register vector intrinsics,
3180// source operand element sizes of 16, 32 and 64 bits:
3181multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003182 string OpcodeStr, string Dt,
3183 Intrinsic IntOp, bit Commutable = 0> {
3184 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
3185 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003186 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003187 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
3188 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003189 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003190 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
3191 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003192 v2i32, v2i64, IntOp, Commutable>;
3193}
3194
3195
Bob Wilson04d6c282010-08-29 05:57:34 +00003196// Neon Long 3-register vector operations.
3197
3198multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3199 InstrItinClass itin16, InstrItinClass itin32,
3200 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003201 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00003202 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
3203 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003204 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003205 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003206 OpcodeStr, !strconcat(Dt, "16"),
3207 v4i32, v4i16, OpNode, Commutable>;
3208 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
3209 OpcodeStr, !strconcat(Dt, "32"),
3210 v2i64, v2i32, OpNode, Commutable>;
3211}
3212
3213multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
3214 InstrItinClass itin, string OpcodeStr, string Dt,
3215 SDNode OpNode> {
3216 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
3217 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3218 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
3219 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3220}
3221
3222multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3223 InstrItinClass itin16, InstrItinClass itin32,
3224 string OpcodeStr, string Dt,
3225 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3226 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3227 OpcodeStr, !strconcat(Dt, "8"),
3228 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003229 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003230 OpcodeStr, !strconcat(Dt, "16"),
3231 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3232 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3233 OpcodeStr, !strconcat(Dt, "32"),
3234 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003235}
3236
Bob Wilson5bafff32009-06-22 23:27:02 +00003237// Neon Long 3-register vector intrinsics.
3238
3239// First with only element sizes of 16 and 32 bits:
3240multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003241 InstrItinClass itin16, InstrItinClass itin32,
3242 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003243 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003244 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003245 OpcodeStr, !strconcat(Dt, "16"),
3246 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003247 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003248 OpcodeStr, !strconcat(Dt, "32"),
3249 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003250}
3251
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003252multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003253 InstrItinClass itin, string OpcodeStr, string Dt,
3254 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003255 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003256 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003257 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003258 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003259}
3260
Bob Wilson5bafff32009-06-22 23:27:02 +00003261// ....then also with element size of 8 bits:
3262multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003263 InstrItinClass itin16, InstrItinClass itin32,
3264 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003265 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003266 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003267 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003268 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003269 OpcodeStr, !strconcat(Dt, "8"),
3270 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003271}
3272
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003273// ....with explicit extend (VABDL).
3274multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3275 InstrItinClass itin, string OpcodeStr, string Dt,
3276 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3277 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3278 OpcodeStr, !strconcat(Dt, "8"),
3279 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003280 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003281 OpcodeStr, !strconcat(Dt, "16"),
3282 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3283 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3284 OpcodeStr, !strconcat(Dt, "32"),
3285 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3286}
3287
Bob Wilson5bafff32009-06-22 23:27:02 +00003288
3289// Neon Wide 3-register vector intrinsics,
3290// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003291multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3292 string OpcodeStr, string Dt,
3293 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3294 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3295 OpcodeStr, !strconcat(Dt, "8"),
3296 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3297 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3298 OpcodeStr, !strconcat(Dt, "16"),
3299 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3300 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3301 OpcodeStr, !strconcat(Dt, "32"),
3302 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003303}
3304
3305
3306// Neon Multiply-Op vector operations,
3307// element sizes of 8, 16 and 32 bits:
3308multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003309 InstrItinClass itinD16, InstrItinClass itinD32,
3310 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003311 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003312 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003313 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003314 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003315 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003316 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003317 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003318 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003319
3320 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003321 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003322 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003323 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003324 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003325 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003326 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003327}
3328
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003329multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003330 InstrItinClass itinD16, InstrItinClass itinD32,
3331 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003332 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003333 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003334 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003335 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003336 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003337 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003338 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3339 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003340 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003341 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3342 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003343}
Bob Wilson5bafff32009-06-22 23:27:02 +00003344
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003345// Neon Intrinsic-Op vector operations,
3346// element sizes of 8, 16 and 32 bits:
3347multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3348 InstrItinClass itinD, InstrItinClass itinQ,
3349 string OpcodeStr, string Dt, Intrinsic IntOp,
3350 SDNode OpNode> {
3351 // 64-bit vector types.
3352 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3353 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3354 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3355 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3356 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3357 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3358
3359 // 128-bit vector types.
3360 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3361 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3362 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3363 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3364 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3365 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3366}
3367
Bob Wilson5bafff32009-06-22 23:27:02 +00003368// Neon 3-argument intrinsics,
3369// element sizes of 8, 16 and 32 bits:
3370multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003371 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003372 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003373 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003374 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003375 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003376 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003377 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003378 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003379 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003380
3381 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003382 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003383 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003384 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003385 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003386 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003387 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003388}
3389
3390
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003391// Neon Long Multiply-Op vector operations,
3392// element sizes of 8, 16 and 32 bits:
3393multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3394 InstrItinClass itin16, InstrItinClass itin32,
3395 string OpcodeStr, string Dt, SDNode MulOp,
3396 SDNode OpNode> {
3397 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3398 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3399 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3400 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3401 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3402 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3403}
3404
3405multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3406 string Dt, SDNode MulOp, SDNode OpNode> {
3407 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3408 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3409 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3410 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3411}
3412
3413
Bob Wilson5bafff32009-06-22 23:27:02 +00003414// Neon Long 3-argument intrinsics.
3415
3416// First with only element sizes of 16 and 32 bits:
3417multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003418 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003419 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003420 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003421 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003422 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003423 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003424}
3425
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003426multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003427 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003428 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003429 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003430 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003431 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003432}
3433
Bob Wilson5bafff32009-06-22 23:27:02 +00003434// ....then also with element size of 8 bits:
3435multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003436 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003437 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003438 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3439 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003440 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003441}
3442
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003443// ....with explicit extend (VABAL).
3444multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3445 InstrItinClass itin, string OpcodeStr, string Dt,
3446 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3447 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3448 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3449 IntOp, ExtOp, OpNode>;
3450 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3451 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3452 IntOp, ExtOp, OpNode>;
3453 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3454 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3455 IntOp, ExtOp, OpNode>;
3456}
3457
Bob Wilson5bafff32009-06-22 23:27:02 +00003458
Bob Wilson5bafff32009-06-22 23:27:02 +00003459// Neon Pairwise long 2-register intrinsics,
3460// element sizes of 8, 16 and 32 bits:
3461multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3462 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003463 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003464 // 64-bit vector types.
3465 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003466 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003467 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003468 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003469 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003470 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003471
3472 // 128-bit vector types.
3473 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003474 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003475 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003476 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003477 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003478 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003479}
3480
3481
3482// Neon Pairwise long 2-register accumulate intrinsics,
3483// element sizes of 8, 16 and 32 bits:
3484multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3485 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003486 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003487 // 64-bit vector types.
3488 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003489 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003490 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003491 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003492 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003493 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003494
3495 // 128-bit vector types.
3496 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003497 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003498 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003499 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003500 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003501 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003502}
3503
3504
3505// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003506// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003507// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003508multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3509 InstrItinClass itin, string OpcodeStr, string Dt,
3510 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003511 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003512 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003513 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003514 let Inst{21-19} = 0b001; // imm6 = 001xxx
3515 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003516 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003517 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003518 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3519 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003520 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003521 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003522 let Inst{21} = 0b1; // imm6 = 1xxxxx
3523 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003524 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003525 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003526 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003527
3528 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003529 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003530 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003531 let Inst{21-19} = 0b001; // imm6 = 001xxx
3532 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003533 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003534 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003535 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3536 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003537 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003538 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003539 let Inst{21} = 0b1; // imm6 = 1xxxxx
3540 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003541 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3542 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3543 // imm6 = xxxxxx
3544}
3545multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3546 InstrItinClass itin, string OpcodeStr, string Dt,
3547 SDNode OpNode> {
3548 // 64-bit vector types.
3549 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3550 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3551 let Inst{21-19} = 0b001; // imm6 = 001xxx
3552 }
3553 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3554 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3555 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3556 }
3557 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3558 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3559 let Inst{21} = 0b1; // imm6 = 1xxxxx
3560 }
3561 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3562 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3563 // imm6 = xxxxxx
3564
3565 // 128-bit vector types.
3566 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3567 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3568 let Inst{21-19} = 0b001; // imm6 = 001xxx
3569 }
3570 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3571 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3572 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3573 }
3574 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3575 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3576 let Inst{21} = 0b1; // imm6 = 1xxxxx
3577 }
3578 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003579 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003580 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003581}
3582
Bob Wilson5bafff32009-06-22 23:27:02 +00003583// Neon Shift-Accumulate vector operations,
3584// element sizes of 8, 16, 32 and 64 bits:
3585multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003586 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003587 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003588 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003589 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003590 let Inst{21-19} = 0b001; // imm6 = 001xxx
3591 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003592 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003593 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003594 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3595 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003596 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003597 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003598 let Inst{21} = 0b1; // imm6 = 1xxxxx
3599 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003600 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003601 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003602 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003603
3604 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003605 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003606 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003607 let Inst{21-19} = 0b001; // imm6 = 001xxx
3608 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003609 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003610 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003611 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3612 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003613 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003614 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003615 let Inst{21} = 0b1; // imm6 = 1xxxxx
3616 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003617 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003618 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003619 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003620}
3621
Bob Wilson5bafff32009-06-22 23:27:02 +00003622// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003623// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003624// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003625multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3626 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003627 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003628 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3629 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003630 let Inst{21-19} = 0b001; // imm6 = 001xxx
3631 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003632 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3633 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003634 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3635 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003636 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3637 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003638 let Inst{21} = 0b1; // imm6 = 1xxxxx
3639 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003640 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3641 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003642 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003643
3644 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003645 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3646 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003647 let Inst{21-19} = 0b001; // imm6 = 001xxx
3648 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003649 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3650 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003651 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3652 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003653 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3654 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003655 let Inst{21} = 0b1; // imm6 = 1xxxxx
3656 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003657 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3658 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3659 // imm6 = xxxxxx
3660}
3661multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3662 string OpcodeStr> {
3663 // 64-bit vector types.
3664 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3665 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3666 let Inst{21-19} = 0b001; // imm6 = 001xxx
3667 }
3668 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3669 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3670 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3671 }
3672 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3673 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3674 let Inst{21} = 0b1; // imm6 = 1xxxxx
3675 }
3676 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3677 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3678 // imm6 = xxxxxx
3679
3680 // 128-bit vector types.
3681 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3682 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3683 let Inst{21-19} = 0b001; // imm6 = 001xxx
3684 }
3685 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3686 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3687 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3688 }
3689 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3690 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3691 let Inst{21} = 0b1; // imm6 = 1xxxxx
3692 }
3693 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3694 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003695 // imm6 = xxxxxx
3696}
3697
3698// Neon Shift Long operations,
3699// element sizes of 8, 16, 32 bits:
3700multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003701 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003702 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003703 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, imm1_7, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003704 let Inst{21-19} = 0b001; // imm6 = 001xxx
3705 }
3706 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003707 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, imm1_15, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003708 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3709 }
3710 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003711 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, imm1_31, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003712 let Inst{21} = 0b1; // imm6 = 1xxxxx
3713 }
3714}
3715
3716// Neon Shift Narrow operations,
3717// element sizes of 16, 32, 64 bits:
3718multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003719 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003720 SDNode OpNode> {
3721 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003722 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003723 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003724 let Inst{21-19} = 0b001; // imm6 = 001xxx
3725 }
3726 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003727 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003728 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003729 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3730 }
3731 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003732 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003733 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003734 let Inst{21} = 0b1; // imm6 = 1xxxxx
3735 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003736}
3737
3738//===----------------------------------------------------------------------===//
3739// Instruction Definitions.
3740//===----------------------------------------------------------------------===//
3741
3742// Vector Add Operations.
3743
3744// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003745defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003746 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003747def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003748 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003749def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003750 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003751// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003752defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3753 "vaddl", "s", add, sext, 1>;
3754defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3755 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003756// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003757defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3758defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003759// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003760defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3761 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3762 "vhadd", "s", int_arm_neon_vhadds, 1>;
3763defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3764 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3765 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003766// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003767defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3768 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3769 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3770defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3771 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3772 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003773// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003774defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3775 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3776 "vqadd", "s", int_arm_neon_vqadds, 1>;
3777defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3778 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3779 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003780// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003781defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3782 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003783// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003784defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3785 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003786
3787// Vector Multiply Operations.
3788
3789// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003790defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003791 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003792def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3793 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3794def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3795 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003796def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003797 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003798def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003799 v4f32, v4f32, fmul, 1>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003800defm VMULsl : N3VSL_HS<0b1000, "vmul", mul>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00003801def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3802def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3803 v2f32, fmul>;
3804
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003805def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3806 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3807 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3808 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003809 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003810 (SubReg_i16_lane imm:$lane)))>;
3811def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3812 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3813 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3814 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003815 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003816 (SubReg_i32_lane imm:$lane)))>;
3817def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3818 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3819 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3820 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003821 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003822 (SubReg_i32_lane imm:$lane)))>;
3823
Bob Wilson5bafff32009-06-22 23:27:02 +00003824// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003825defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003826 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003827 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003828defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3829 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003830 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003831def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003832 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3833 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003834 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3835 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003836 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003837 (SubReg_i16_lane imm:$lane)))>;
3838def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003839 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3840 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003841 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3842 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003843 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003844 (SubReg_i32_lane imm:$lane)))>;
3845
Bob Wilson5bafff32009-06-22 23:27:02 +00003846// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003847defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3848 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003849 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003850defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3851 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003852 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003853def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003854 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3855 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003856 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3857 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003858 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003859 (SubReg_i16_lane imm:$lane)))>;
3860def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003861 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3862 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003863 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3864 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003865 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003866 (SubReg_i32_lane imm:$lane)))>;
3867
Bob Wilson5bafff32009-06-22 23:27:02 +00003868// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003869defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3870 "vmull", "s", NEONvmulls, 1>;
3871defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3872 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003873def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003874 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003875defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3876defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003877
Bob Wilson5bafff32009-06-22 23:27:02 +00003878// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003879defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3880 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3881defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3882 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003883
3884// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3885
3886// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003887defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003888 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3889def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003890 v2f32, fmul_su, fadd_mlx>,
3891 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003892def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003893 v4f32, fmul_su, fadd_mlx>,
3894 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003895defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003896 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3897def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003898 v2f32, fmul_su, fadd_mlx>,
3899 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003900def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003901 v4f32, v2f32, fmul_su, fadd_mlx>,
3902 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003903
3904def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003905 (mul (v8i16 QPR:$src2),
3906 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3907 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003908 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003909 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003910 (SubReg_i16_lane imm:$lane)))>;
3911
3912def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003913 (mul (v4i32 QPR:$src2),
3914 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3915 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003916 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003917 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003918 (SubReg_i32_lane imm:$lane)))>;
3919
Evan Cheng48575f62010-12-05 22:04:16 +00003920def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3921 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003922 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003923 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3924 (v4f32 QPR:$src2),
3925 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003926 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003927 (SubReg_i32_lane imm:$lane)))>,
3928 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003929
Bob Wilson5bafff32009-06-22 23:27:02 +00003930// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003931defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3932 "vmlal", "s", NEONvmulls, add>;
3933defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3934 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003935
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003936defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3937defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003938
Bob Wilson5bafff32009-06-22 23:27:02 +00003939// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003940defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003941 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003942defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003943
Bob Wilson5bafff32009-06-22 23:27:02 +00003944// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003945defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003946 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3947def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003948 v2f32, fmul_su, fsub_mlx>,
3949 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003950def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003951 v4f32, fmul_su, fsub_mlx>,
3952 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003953defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003954 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3955def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003956 v2f32, fmul_su, fsub_mlx>,
3957 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003958def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003959 v4f32, v2f32, fmul_su, fsub_mlx>,
3960 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003961
3962def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003963 (mul (v8i16 QPR:$src2),
3964 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3965 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003966 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003967 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003968 (SubReg_i16_lane imm:$lane)))>;
3969
3970def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003971 (mul (v4i32 QPR:$src2),
3972 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3973 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003974 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003975 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003976 (SubReg_i32_lane imm:$lane)))>;
3977
Evan Cheng48575f62010-12-05 22:04:16 +00003978def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3979 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003980 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3981 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003982 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003983 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003984 (SubReg_i32_lane imm:$lane)))>,
3985 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003986
Bob Wilson5bafff32009-06-22 23:27:02 +00003987// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003988defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3989 "vmlsl", "s", NEONvmulls, sub>;
3990defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3991 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003992
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003993defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3994defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003995
Bob Wilson5bafff32009-06-22 23:27:02 +00003996// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003997defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003998 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003999defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004000
4001// Vector Subtract Operations.
4002
4003// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00004004defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004005 "vsub", "i", sub, 0>;
4006def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00004007 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004008def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00004009 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004010// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004011defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
4012 "vsubl", "s", sub, sext, 0>;
4013defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
4014 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004015// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00004016defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
4017defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004018// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004019defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004020 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004021 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004022defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004023 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004024 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004025// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004026defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004027 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004028 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004029defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004030 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004031 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004032// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00004033defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
4034 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004035// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00004036defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
4037 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004038
4039// Vector Comparisons.
4040
4041// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004042defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4043 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004044def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004045 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004046def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004047 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004048
Johnny Chen363ac582010-02-23 01:42:58 +00004049defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00004050 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00004051
Bob Wilson5bafff32009-06-22 23:27:02 +00004052// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004053defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4054 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004055defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004056 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00004057def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
4058 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004059def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004060 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004061
Johnny Chen363ac582010-02-23 01:42:58 +00004062defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004063 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004064defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004065 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004066
Bob Wilson5bafff32009-06-22 23:27:02 +00004067// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004068defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4069 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
4070defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4071 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004072def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004073 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004074def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004075 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004076
Johnny Chen363ac582010-02-23 01:42:58 +00004077defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004078 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004079defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004080 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004081
Bob Wilson5bafff32009-06-22 23:27:02 +00004082// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004083def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
4084 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
4085def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
4086 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004087// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004088def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
4089 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
4090def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
4091 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004092// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004093defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00004094 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004095
4096// Vector Bitwise Operations.
4097
Bob Wilsoncba270d2010-07-13 21:16:48 +00004098def vnotd : PatFrag<(ops node:$in),
4099 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
4100def vnotq : PatFrag<(ops node:$in),
4101 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00004102
4103
Bob Wilson5bafff32009-06-22 23:27:02 +00004104// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00004105def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
4106 v2i32, v2i32, and, 1>;
4107def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
4108 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004109
4110// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00004111def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
4112 v2i32, v2i32, xor, 1>;
4113def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
4114 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004115
4116// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00004117def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
4118 v2i32, v2i32, or, 1>;
4119def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
4120 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004121
Owen Andersond9668172010-11-03 22:44:51 +00004122def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004123 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004124 IIC_VMOVImm,
4125 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4126 [(set DPR:$Vd,
4127 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
4128 let Inst{9} = SIMM{9};
4129}
4130
Owen Anderson080c0922010-11-05 19:27:46 +00004131def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004132 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004133 IIC_VMOVImm,
4134 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4135 [(set DPR:$Vd,
4136 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004137 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004138}
4139
4140def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004141 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004142 IIC_VMOVImm,
4143 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4144 [(set QPR:$Vd,
4145 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
4146 let Inst{9} = SIMM{9};
4147}
4148
Owen Anderson080c0922010-11-05 19:27:46 +00004149def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004150 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004151 IIC_VMOVImm,
4152 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4153 [(set QPR:$Vd,
4154 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004155 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004156}
4157
4158
Bob Wilson5bafff32009-06-22 23:27:02 +00004159// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00004160def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4161 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4162 "vbic", "$Vd, $Vn, $Vm", "",
4163 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
4164 (vnotd DPR:$Vm))))]>;
4165def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4166 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4167 "vbic", "$Vd, $Vn, $Vm", "",
4168 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
4169 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004170
Owen Anderson080c0922010-11-05 19:27:46 +00004171def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004172 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004173 IIC_VMOVImm,
4174 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4175 [(set DPR:$Vd,
4176 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4177 let Inst{9} = SIMM{9};
4178}
4179
4180def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004181 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004182 IIC_VMOVImm,
4183 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4184 [(set DPR:$Vd,
4185 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4186 let Inst{10-9} = SIMM{10-9};
4187}
4188
4189def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004190 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004191 IIC_VMOVImm,
4192 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4193 [(set QPR:$Vd,
4194 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4195 let Inst{9} = SIMM{9};
4196}
4197
4198def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004199 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004200 IIC_VMOVImm,
4201 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4202 [(set QPR:$Vd,
4203 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4204 let Inst{10-9} = SIMM{10-9};
4205}
4206
Bob Wilson5bafff32009-06-22 23:27:02 +00004207// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00004208def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
4209 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4210 "vorn", "$Vd, $Vn, $Vm", "",
4211 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
4212 (vnotd DPR:$Vm))))]>;
4213def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
4214 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4215 "vorn", "$Vd, $Vn, $Vm", "",
4216 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
4217 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004218
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004219// VMVN : Vector Bitwise NOT (Immediate)
4220
4221let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00004222
Owen Andersonca6945e2010-12-01 00:28:25 +00004223def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004224 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004225 "vmvn", "i16", "$Vd, $SIMM", "",
4226 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004227 let Inst{9} = SIMM{9};
4228}
4229
Owen Andersonca6945e2010-12-01 00:28:25 +00004230def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004231 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004232 "vmvn", "i16", "$Vd, $SIMM", "",
4233 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004234 let Inst{9} = SIMM{9};
4235}
4236
Owen Andersonca6945e2010-12-01 00:28:25 +00004237def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004238 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004239 "vmvn", "i32", "$Vd, $SIMM", "",
4240 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004241 let Inst{11-8} = SIMM{11-8};
4242}
4243
Owen Andersonca6945e2010-12-01 00:28:25 +00004244def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004245 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004246 "vmvn", "i32", "$Vd, $SIMM", "",
4247 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004248 let Inst{11-8} = SIMM{11-8};
4249}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004250}
4251
Bob Wilson5bafff32009-06-22 23:27:02 +00004252// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004253def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004254 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4255 "vmvn", "$Vd, $Vm", "",
4256 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004257def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004258 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4259 "vmvn", "$Vd, $Vm", "",
4260 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004261def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4262def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004263
4264// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004265def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4266 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004267 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004268 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004269 [(set DPR:$Vd,
4270 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004271
4272def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4273 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4274 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4275
Owen Anderson4110b432010-10-25 20:13:13 +00004276def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4277 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004278 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004279 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004280 [(set QPR:$Vd,
4281 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004282
4283def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4284 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4285 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004286
4287// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004288// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004289// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004290def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004291 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004292 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004293 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004294 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004295def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004296 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004297 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004298 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004299 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004300
Bob Wilson5bafff32009-06-22 23:27:02 +00004301// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004302// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004303// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004304def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004305 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004306 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004307 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004308 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004309def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004310 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004311 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004312 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004313 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004314
4315// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004316// for equivalent operations with different register constraints; it just
4317// inserts copies.
4318
4319// Vector Absolute Differences.
4320
4321// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004322defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004323 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004324 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004325defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004326 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004327 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004328def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004329 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004330def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004331 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004332
4333// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004334defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4335 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4336defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4337 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004338
4339// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004340defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4341 "vaba", "s", int_arm_neon_vabds, add>;
4342defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4343 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004344
4345// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004346defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4347 "vabal", "s", int_arm_neon_vabds, zext, add>;
4348defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4349 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004350
4351// Vector Maximum and Minimum.
4352
4353// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004354defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004355 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004356 "vmax", "s", int_arm_neon_vmaxs, 1>;
4357defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004358 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004359 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004360def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4361 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004362 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004363def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4364 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004365 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4366
4367// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004368defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4369 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4370 "vmin", "s", int_arm_neon_vmins, 1>;
4371defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4372 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4373 "vmin", "u", int_arm_neon_vminu, 1>;
4374def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4375 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004376 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004377def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4378 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004379 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004380
4381// Vector Pairwise Operations.
4382
4383// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004384def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4385 "vpadd", "i8",
4386 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4387def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4388 "vpadd", "i16",
4389 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4390def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4391 "vpadd", "i32",
4392 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004393def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004394 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004395 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004396
4397// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004398defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004399 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004400defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004401 int_arm_neon_vpaddlu>;
4402
4403// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004404defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004405 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004406defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004407 int_arm_neon_vpadalu>;
4408
4409// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004410def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004411 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004412def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004413 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004414def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004415 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004416def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004417 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004418def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004419 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004420def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004421 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004422def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004423 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004424
4425// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004426def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004427 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004428def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004429 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004430def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004431 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004432def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004433 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004434def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004435 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004436def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004437 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004438def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004439 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004440
4441// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4442
4443// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004444def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004445 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004446 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004447def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004448 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004449 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004450def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004451 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004452 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004453def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004454 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004455 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004456
4457// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004458def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004459 IIC_VRECSD, "vrecps", "f32",
4460 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004461def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004462 IIC_VRECSQ, "vrecps", "f32",
4463 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004464
4465// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004466def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004467 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004468 v2i32, v2i32, int_arm_neon_vrsqrte>;
4469def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004470 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004471 v4i32, v4i32, int_arm_neon_vrsqrte>;
4472def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004473 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004474 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004475def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004476 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004477 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004478
4479// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004480def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004481 IIC_VRECSD, "vrsqrts", "f32",
4482 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004483def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004484 IIC_VRECSQ, "vrsqrts", "f32",
4485 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004486
4487// Vector Shifts.
4488
4489// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004490defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004491 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004492 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004493defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004494 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004495 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004496
Bob Wilson5bafff32009-06-22 23:27:02 +00004497// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004498defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4499
Bob Wilson5bafff32009-06-22 23:27:02 +00004500// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004501defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4502defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004503
4504// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004505defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4506defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004507
4508// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004509class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004510 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Jim Grosbach4e413952011-12-07 00:02:17 +00004511 ValueType OpTy, Operand ImmTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004512 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00004513 ResTy, OpTy, ImmTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004514 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004515 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004516}
Evan Chengf81bf152009-11-23 21:57:23 +00004517def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004518 v8i16, v8i8, imm8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004519def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004520 v4i32, v4i16, imm16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004521def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004522 v2i64, v2i32, imm32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004523
4524// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004525defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004526 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004527
4528// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004529defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004530 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004531 "vrshl", "s", int_arm_neon_vrshifts>;
4532defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004533 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004534 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004535// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004536defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4537defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004538
4539// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004540defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004541 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004542
4543// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004544defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004545 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004546 "vqshl", "s", int_arm_neon_vqshifts>;
4547defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004548 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004549 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004550// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004551defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4552defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4553
Bob Wilson5bafff32009-06-22 23:27:02 +00004554// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004555defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004556
4557// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004558defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004559 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004560defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004561 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004562
4563// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004564defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004565 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004566
4567// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004568defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004569 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004570 "vqrshl", "s", int_arm_neon_vqrshifts>;
4571defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004572 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004573 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004574
4575// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004576defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004577 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004578defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004579 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004580
4581// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004582defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004583 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004584
4585// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004586defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4587defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004588// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004589defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4590defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004591
4592// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004593defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4594
Bob Wilson5bafff32009-06-22 23:27:02 +00004595// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004596defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004597
4598// Vector Absolute and Saturating Absolute.
4599
4600// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004601defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004602 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004603 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004604def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004605 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004606 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004607def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004608 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004609 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004610
4611// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004612defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004613 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004614 int_arm_neon_vqabs>;
4615
4616// Vector Negate.
4617
Bob Wilsoncba270d2010-07-13 21:16:48 +00004618def vnegd : PatFrag<(ops node:$in),
4619 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4620def vnegq : PatFrag<(ops node:$in),
4621 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004622
Evan Chengf81bf152009-11-23 21:57:23 +00004623class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004624 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4625 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4626 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004627class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004628 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4629 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4630 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004631
Chris Lattner0a00ed92010-03-28 08:39:10 +00004632// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004633def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4634def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4635def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4636def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4637def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4638def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004639
4640// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004641def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004642 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4643 "vneg", "f32", "$Vd, $Vm", "",
4644 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004645def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004646 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4647 "vneg", "f32", "$Vd, $Vm", "",
4648 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004649
Bob Wilsoncba270d2010-07-13 21:16:48 +00004650def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4651def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4652def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4653def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4654def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4655def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004656
4657// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004658defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004659 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004660 int_arm_neon_vqneg>;
4661
4662// Vector Bit Counting Operations.
4663
4664// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004665defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004666 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004667 int_arm_neon_vcls>;
4668// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004669defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004670 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004671 int_arm_neon_vclz>;
4672// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004673def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004674 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004675 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004676def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004677 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004678 v16i8, v16i8, int_arm_neon_vcnt>;
4679
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004680// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004681def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004682 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4683 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004684def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004685 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4686 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004687
Bob Wilson5bafff32009-06-22 23:27:02 +00004688// Vector Move Operations.
4689
4690// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004691def : InstAlias<"vmov${p} $Vd, $Vm",
4692 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4693def : InstAlias<"vmov${p} $Vd, $Vm",
4694 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004695
Bob Wilson5bafff32009-06-22 23:27:02 +00004696// VMOV : Vector Move (Immediate)
4697
Evan Cheng47006be2010-05-17 21:54:50 +00004698let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004699def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004700 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004701 "vmov", "i8", "$Vd, $SIMM", "",
4702 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4703def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004704 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004705 "vmov", "i8", "$Vd, $SIMM", "",
4706 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004707
Owen Andersonca6945e2010-12-01 00:28:25 +00004708def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004709 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004710 "vmov", "i16", "$Vd, $SIMM", "",
4711 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004712 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004713}
4714
Owen Andersonca6945e2010-12-01 00:28:25 +00004715def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004716 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004717 "vmov", "i16", "$Vd, $SIMM", "",
4718 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004719 let Inst{9} = SIMM{9};
4720}
Bob Wilson5bafff32009-06-22 23:27:02 +00004721
Owen Andersonca6945e2010-12-01 00:28:25 +00004722def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004723 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004724 "vmov", "i32", "$Vd, $SIMM", "",
4725 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004726 let Inst{11-8} = SIMM{11-8};
4727}
4728
Owen Andersonca6945e2010-12-01 00:28:25 +00004729def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004730 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004731 "vmov", "i32", "$Vd, $SIMM", "",
4732 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004733 let Inst{11-8} = SIMM{11-8};
4734}
Bob Wilson5bafff32009-06-22 23:27:02 +00004735
Owen Andersonca6945e2010-12-01 00:28:25 +00004736def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004737 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004738 "vmov", "i64", "$Vd, $SIMM", "",
4739 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4740def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004741 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004742 "vmov", "i64", "$Vd, $SIMM", "",
4743 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengeaa192a2011-11-15 02:12:34 +00004744
4745def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd),
4746 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4747 "vmov", "f32", "$Vd, $SIMM", "",
4748 [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>;
4749def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd),
4750 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4751 "vmov", "f32", "$Vd, $SIMM", "",
4752 [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004753} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004754
4755// VMOV : Vector Get Lane (move scalar to ARM core register)
4756
Johnny Chen131c4a52009-11-23 17:48:17 +00004757def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004758 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4759 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004760 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4761 imm:$lane))]> {
4762 let Inst{21} = lane{2};
4763 let Inst{6-5} = lane{1-0};
4764}
Johnny Chen131c4a52009-11-23 17:48:17 +00004765def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004766 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4767 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004768 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4769 imm:$lane))]> {
4770 let Inst{21} = lane{1};
4771 let Inst{6} = lane{0};
4772}
Johnny Chen131c4a52009-11-23 17:48:17 +00004773def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004774 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4775 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004776 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4777 imm:$lane))]> {
4778 let Inst{21} = lane{2};
4779 let Inst{6-5} = lane{1-0};
4780}
Johnny Chen131c4a52009-11-23 17:48:17 +00004781def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004782 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4783 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004784 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4785 imm:$lane))]> {
4786 let Inst{21} = lane{1};
4787 let Inst{6} = lane{0};
4788}
Johnny Chen131c4a52009-11-23 17:48:17 +00004789def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004790 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4791 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004792 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4793 imm:$lane))]> {
4794 let Inst{21} = lane{0};
4795}
Bob Wilson5bafff32009-06-22 23:27:02 +00004796// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4797def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4798 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004799 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004800 (SubReg_i8_lane imm:$lane))>;
4801def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4802 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004803 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004804 (SubReg_i16_lane imm:$lane))>;
4805def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4806 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004807 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004808 (SubReg_i8_lane imm:$lane))>;
4809def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4810 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004811 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004812 (SubReg_i16_lane imm:$lane))>;
4813def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4814 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004815 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004816 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004817def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004818 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004819 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004820def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004821 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004822 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004823//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004824// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004825def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004826 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004827
4828
4829// VMOV : Vector Set Lane (move ARM core register to scalar)
4830
Owen Andersond2fbdb72010-10-27 21:28:09 +00004831let Constraints = "$src1 = $V" in {
4832def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004833 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4834 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004835 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4836 GPR:$R, imm:$lane))]> {
4837 let Inst{21} = lane{2};
4838 let Inst{6-5} = lane{1-0};
4839}
4840def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004841 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4842 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004843 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4844 GPR:$R, imm:$lane))]> {
4845 let Inst{21} = lane{1};
4846 let Inst{6} = lane{0};
4847}
4848def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004849 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4850 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004851 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4852 GPR:$R, imm:$lane))]> {
4853 let Inst{21} = lane{0};
4854}
Bob Wilson5bafff32009-06-22 23:27:02 +00004855}
4856def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004857 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004858 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004859 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004860 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004861 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004862def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004863 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004864 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004865 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004866 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004867 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004868def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004869 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004870 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004871 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004872 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004873 (DSubReg_i32_reg imm:$lane)))>;
4874
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004875def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004876 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4877 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004878def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004879 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4880 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004881
4882//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004883// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004884def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004885 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004886
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004887def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004888 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004889def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004890 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004891def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004892 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004893
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004894def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4895 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4896def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4897 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4898def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4899 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4900
4901def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4902 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4903 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004904 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004905def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4906 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4907 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004908 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004909def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4910 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4911 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004912 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004913
Bob Wilson5bafff32009-06-22 23:27:02 +00004914// VDUP : Vector Duplicate (from ARM core register to all elements)
4915
Evan Chengf81bf152009-11-23 21:57:23 +00004916class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004917 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4918 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4919 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004920class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004921 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4922 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4923 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004924
Evan Chengf81bf152009-11-23 21:57:23 +00004925def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4926def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4927def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4928def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4929def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4930def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004931
Jim Grosbach958108a2011-03-11 20:44:08 +00004932def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4933def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004934
4935// VDUP : Vector Duplicate Lane (from scalar to all elements)
4936
Johnny Chene4614f72010-03-25 17:01:27 +00004937class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004938 ValueType Ty, Operand IdxTy>
4939 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4940 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004941 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004942
Johnny Chene4614f72010-03-25 17:01:27 +00004943class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004944 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4945 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4946 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004947 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004948 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004949
Bob Wilson507df402009-10-21 02:15:46 +00004950// Inst{19-16} is partially specified depending on the element size.
4951
Jim Grosbach460a9052011-10-07 23:56:00 +00004952def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4953 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004954 let Inst{19-17} = lane{2-0};
4955}
Jim Grosbach460a9052011-10-07 23:56:00 +00004956def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4957 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004958 let Inst{19-18} = lane{1-0};
4959}
Jim Grosbach460a9052011-10-07 23:56:00 +00004960def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4961 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004962 let Inst{19} = lane{0};
4963}
Jim Grosbach460a9052011-10-07 23:56:00 +00004964def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4965 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004966 let Inst{19-17} = lane{2-0};
4967}
Jim Grosbach460a9052011-10-07 23:56:00 +00004968def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4969 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004970 let Inst{19-18} = lane{1-0};
4971}
Jim Grosbach460a9052011-10-07 23:56:00 +00004972def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4973 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004974 let Inst{19} = lane{0};
4975}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004976
4977def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4978 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4979
4980def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4981 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004982
Bob Wilson0ce37102009-08-14 05:08:32 +00004983def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4984 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4985 (DSubReg_i8_reg imm:$lane))),
4986 (SubReg_i8_lane imm:$lane)))>;
4987def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4988 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4989 (DSubReg_i16_reg imm:$lane))),
4990 (SubReg_i16_lane imm:$lane)))>;
4991def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4992 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4993 (DSubReg_i32_reg imm:$lane))),
4994 (SubReg_i32_lane imm:$lane)))>;
4995def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004996 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004997 (DSubReg_i32_reg imm:$lane))),
4998 (SubReg_i32_lane imm:$lane)))>;
4999
Jim Grosbach65dc3032010-10-06 21:16:16 +00005000def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00005001 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00005002def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00005003 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00005004
Bob Wilson5bafff32009-06-22 23:27:02 +00005005// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00005006defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00005007 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005008// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00005009defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
5010 "vqmovn", "s", int_arm_neon_vqmovns>;
5011defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
5012 "vqmovn", "u", int_arm_neon_vqmovnu>;
5013defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
5014 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005015// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00005016defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
5017defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005018
5019// Vector Conversions.
5020
Johnny Chen9e088762010-03-17 17:52:21 +00005021// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00005022def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
5023 v2i32, v2f32, fp_to_sint>;
5024def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
5025 v2i32, v2f32, fp_to_uint>;
5026def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
5027 v2f32, v2i32, sint_to_fp>;
5028def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
5029 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00005030
Johnny Chen6c8648b2010-03-17 23:26:50 +00005031def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
5032 v4i32, v4f32, fp_to_sint>;
5033def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
5034 v4i32, v4f32, fp_to_uint>;
5035def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
5036 v4f32, v4i32, sint_to_fp>;
5037def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
5038 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005039
5040// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Owen Andersonb589be92011-11-15 19:55:00 +00005041let DecoderMethod = "DecodeVCVTD" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005042def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005043 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005044def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005045 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005046def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005047 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005048def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005049 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005050}
Bob Wilson5bafff32009-06-22 23:27:02 +00005051
Owen Andersonb589be92011-11-15 19:55:00 +00005052let DecoderMethod = "DecodeVCVTQ" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005053def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005054 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005055def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005056 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005057def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005058 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005059def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005060 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005061}
Bob Wilson5bafff32009-06-22 23:27:02 +00005062
Bob Wilson04063562010-12-15 22:14:12 +00005063// VCVT : Vector Convert Between Half-Precision and Single-Precision.
5064def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
5065 IIC_VUNAQ, "vcvt", "f16.f32",
5066 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
5067 Requires<[HasNEON, HasFP16]>;
5068def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
5069 IIC_VUNAQ, "vcvt", "f32.f16",
5070 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
5071 Requires<[HasNEON, HasFP16]>;
5072
Bob Wilsond8e17572009-08-12 22:31:50 +00005073// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00005074
5075// VREV64 : Vector Reverse elements within 64-bit doublewords
5076
Evan Chengf81bf152009-11-23 21:57:23 +00005077class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005078 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
5079 (ins DPR:$Vm), IIC_VMOVD,
5080 OpcodeStr, Dt, "$Vd, $Vm", "",
5081 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005082class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005083 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
5084 (ins QPR:$Vm), IIC_VMOVQ,
5085 OpcodeStr, Dt, "$Vd, $Vm", "",
5086 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005087
Evan Chengf81bf152009-11-23 21:57:23 +00005088def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
5089def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
5090def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005091def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005092
Evan Chengf81bf152009-11-23 21:57:23 +00005093def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
5094def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
5095def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005096def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005097
5098// VREV32 : Vector Reverse elements within 32-bit words
5099
Evan Chengf81bf152009-11-23 21:57:23 +00005100class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005101 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
5102 (ins DPR:$Vm), IIC_VMOVD,
5103 OpcodeStr, Dt, "$Vd, $Vm", "",
5104 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005105class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005106 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
5107 (ins QPR:$Vm), IIC_VMOVQ,
5108 OpcodeStr, Dt, "$Vd, $Vm", "",
5109 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005110
Evan Chengf81bf152009-11-23 21:57:23 +00005111def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
5112def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005113
Evan Chengf81bf152009-11-23 21:57:23 +00005114def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
5115def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005116
5117// VREV16 : Vector Reverse elements within 16-bit halfwords
5118
Evan Chengf81bf152009-11-23 21:57:23 +00005119class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005120 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
5121 (ins DPR:$Vm), IIC_VMOVD,
5122 OpcodeStr, Dt, "$Vd, $Vm", "",
5123 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005124class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005125 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
5126 (ins QPR:$Vm), IIC_VMOVQ,
5127 OpcodeStr, Dt, "$Vd, $Vm", "",
5128 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005129
Evan Chengf81bf152009-11-23 21:57:23 +00005130def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
5131def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005132
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005133// Other Vector Shuffles.
5134
Bob Wilson5e8b8332011-01-07 04:59:04 +00005135// Aligned extractions: really just dropping registers
5136
5137class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
5138 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
5139 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
5140
5141def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
5142
5143def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
5144
5145def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
5146
5147def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
5148
5149def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
5150
5151
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005152// VEXT : Vector Extract
5153
Jim Grosbach587f5062011-12-02 23:34:39 +00005154class VEXTd<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005155 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
Jim Grosbach587f5062011-12-02 23:34:39 +00005156 (ins DPR:$Vn, DPR:$Vm, immTy:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005157 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5158 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005159 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005160 bits<4> index;
5161 let Inst{11-8} = index{3-0};
5162}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005163
Jim Grosbach587f5062011-12-02 23:34:39 +00005164class VEXTq<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005165 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
Jim Grosbache40ab242011-12-02 22:57:57 +00005166 (ins QPR:$Vn, QPR:$Vm, imm0_15:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005167 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5168 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005169 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005170 bits<4> index;
5171 let Inst{11-8} = index{3-0};
5172}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005173
Jim Grosbach587f5062011-12-02 23:34:39 +00005174def VEXTd8 : VEXTd<"vext", "8", v8i8, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005175 let Inst{11-8} = index{3-0};
5176}
Jim Grosbach587f5062011-12-02 23:34:39 +00005177def VEXTd16 : VEXTd<"vext", "16", v4i16, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005178 let Inst{11-9} = index{2-0};
5179 let Inst{8} = 0b0;
5180}
Jim Grosbach587f5062011-12-02 23:34:39 +00005181def VEXTd32 : VEXTd<"vext", "32", v2i32, imm0_1> {
Owen Anderson7a258252010-11-03 18:16:27 +00005182 let Inst{11-10} = index{1-0};
5183 let Inst{9-8} = 0b00;
5184}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005185def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
5186 (v2f32 DPR:$Vm),
5187 (i32 imm:$index))),
5188 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005189
Jim Grosbach587f5062011-12-02 23:34:39 +00005190def VEXTq8 : VEXTq<"vext", "8", v16i8, imm0_15> {
Owen Anderson7a258252010-11-03 18:16:27 +00005191 let Inst{11-8} = index{3-0};
5192}
Jim Grosbach587f5062011-12-02 23:34:39 +00005193def VEXTq16 : VEXTq<"vext", "16", v8i16, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005194 let Inst{11-9} = index{2-0};
5195 let Inst{8} = 0b0;
5196}
Jim Grosbach587f5062011-12-02 23:34:39 +00005197def VEXTq32 : VEXTq<"vext", "32", v4i32, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005198 let Inst{11-10} = index{1-0};
5199 let Inst{9-8} = 0b00;
5200}
Jim Grosbach8759c3f2011-12-08 22:19:04 +00005201def VEXTq64 : VEXTq<"vext", "64", v2i64, imm0_1> {
Jim Grosbach587f5062011-12-02 23:34:39 +00005202 let Inst{11} = index{0};
5203 let Inst{10-8} = 0b000;
5204}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005205def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
5206 (v4f32 QPR:$Vm),
5207 (i32 imm:$index))),
5208 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005209
Bob Wilson64efd902009-08-08 05:53:00 +00005210// VTRN : Vector Transpose
5211
Evan Chengf81bf152009-11-23 21:57:23 +00005212def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
5213def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
5214def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005215
Evan Chengf81bf152009-11-23 21:57:23 +00005216def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
5217def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
5218def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005219
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005220// VUZP : Vector Unzip (Deinterleave)
5221
Evan Chengf81bf152009-11-23 21:57:23 +00005222def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
5223def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
5224def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005225
Evan Chengf81bf152009-11-23 21:57:23 +00005226def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
5227def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
5228def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005229
5230// VZIP : Vector Zip (Interleave)
5231
Evan Chengf81bf152009-11-23 21:57:23 +00005232def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
5233def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
5234def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005235
Evan Chengf81bf152009-11-23 21:57:23 +00005236def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
5237def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
5238def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005239
Bob Wilson114a2662009-08-12 20:51:55 +00005240// Vector Table Lookup and Table Extension.
5241
5242// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005243let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005244def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005245 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005246 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5247 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5248 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005249let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005250def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005251 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005252 (ins VecListTwoD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB2,
5253 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005254def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005255 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005256 (ins VecListThreeD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5257 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005258def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005259 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005260 (ins VecListFourD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005261 NVTBLFrm, IIC_VTB4,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005262 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005263} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005264
Bob Wilsonbd916c52010-09-13 23:55:10 +00005265def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005266 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005267def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005268 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005269def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005270 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005271
Bob Wilson114a2662009-08-12 20:51:55 +00005272// VTBX : Vector Table Extension
5273def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005274 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005275 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5276 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005277 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005278 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005279let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005280def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005281 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005282 (ins DPR:$orig, VecListTwoD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
5283 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005284def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005285 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005286 (ins DPR:$orig, VecListThreeD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005287 NVTBLFrm, IIC_VTBX3,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005288 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005289 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005290def VTBX4
Jim Grosbach60d99a52011-12-15 22:27:11 +00005291 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd),
5292 (ins DPR:$orig, VecListFourD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5293 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005294 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005295} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005296
Bob Wilsonbd916c52010-09-13 23:55:10 +00005297def VTBX2Pseudo
5298 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005299 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005300def VTBX3Pseudo
5301 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005302 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005303def VTBX4Pseudo
5304 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005305 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005306} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005307
Bob Wilson5bafff32009-06-22 23:27:02 +00005308//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005309// NEON instructions for single-precision FP math
5310//===----------------------------------------------------------------------===//
5311
Bob Wilson0e6d5402010-12-13 23:02:31 +00005312class N2VSPat<SDNode OpNode, NeonI Inst>
5313 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005314 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005315 (v2f32 (COPY_TO_REGCLASS (Inst
5316 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005317 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5318 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005319
5320class N3VSPat<SDNode OpNode, NeonI Inst>
5321 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005322 (EXTRACT_SUBREG
5323 (v2f32 (COPY_TO_REGCLASS (Inst
5324 (INSERT_SUBREG
5325 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5326 SPR:$a, ssub_0),
5327 (INSERT_SUBREG
5328 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5329 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005330
5331class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5332 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005333 (EXTRACT_SUBREG
5334 (v2f32 (COPY_TO_REGCLASS (Inst
5335 (INSERT_SUBREG
5336 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5337 SPR:$acc, ssub_0),
5338 (INSERT_SUBREG
5339 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5340 SPR:$a, ssub_0),
5341 (INSERT_SUBREG
5342 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5343 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005344
Bob Wilson4711d5c2010-12-13 23:02:37 +00005345def : N3VSPat<fadd, VADDfd>;
5346def : N3VSPat<fsub, VSUBfd>;
5347def : N3VSPat<fmul, VMULfd>;
5348def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005349 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005350def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005351 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005352def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005353def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005354def : N3VSPat<NEONfmax, VMAXfd>;
5355def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005356def : N2VSPat<arm_ftosi, VCVTf2sd>;
5357def : N2VSPat<arm_ftoui, VCVTf2ud>;
5358def : N2VSPat<arm_sitof, VCVTs2fd>;
5359def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005360
Evan Cheng1d2426c2009-08-07 19:30:41 +00005361//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005362// Non-Instruction Patterns
5363//===----------------------------------------------------------------------===//
5364
5365// bit_convert
5366def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5367def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5368def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5369def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5370def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5371def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5372def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5373def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5374def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5375def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5376def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5377def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5378def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5379def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5380def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5381def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5382def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5383def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5384def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5385def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5386def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5387def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5388def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5389def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5390def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5391def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5392def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5393def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5394def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5395def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5396
5397def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5398def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5399def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5400def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5401def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5402def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5403def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5404def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5405def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5406def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5407def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5408def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5409def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5410def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5411def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5412def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5413def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5414def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5415def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5416def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5417def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5418def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5419def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5420def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5421def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5422def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5423def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5424def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5425def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5426def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005427
5428
5429//===----------------------------------------------------------------------===//
5430// Assembler aliases
5431//
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005432
Jim Grosbach21d7fb82011-12-09 23:34:09 +00005433def : VFP2InstAlias<"fmdhr${p} $Dd, $Rn",
5434 (VSETLNi32 DPR:$Dd, GPR:$Rn, 1, pred:$p)>;
5435def : VFP2InstAlias<"fmdlr${p} $Dd, $Rn",
5436 (VSETLNi32 DPR:$Dd, GPR:$Rn, 0, pred:$p)>;
5437
Jim Grosbachef448762011-11-14 23:11:19 +00005438
Jim Grosbachd9004412011-12-07 22:52:54 +00005439// VADD two-operand aliases.
5440def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5441 (VADDv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5442def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5443 (VADDv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5444def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5445 (VADDv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5446def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5447 (VADDv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5448
5449def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5450 (VADDv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5451def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5452 (VADDv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5453def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5454 (VADDv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5455def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5456 (VADDv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5457
5458def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5459 (VADDfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5460def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5461 (VADDfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5462
Jim Grosbach12031342011-12-08 20:56:26 +00005463// VSUB two-operand aliases.
5464def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5465 (VSUBv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5466def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5467 (VSUBv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5468def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5469 (VSUBv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5470def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5471 (VSUBv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5472
5473def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5474 (VSUBv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5475def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5476 (VSUBv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5477def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5478 (VSUBv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5479def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5480 (VSUBv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5481
5482def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5483 (VSUBfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5484def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5485 (VSUBfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5486
Jim Grosbach30a264e2011-12-07 23:01:10 +00005487// VADDW two-operand aliases.
5488def : NEONInstAlias<"vaddw${p}.s8 $Vdn, $Vm",
5489 (VADDWsv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5490def : NEONInstAlias<"vaddw${p}.s16 $Vdn, $Vm",
5491 (VADDWsv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5492def : NEONInstAlias<"vaddw${p}.s32 $Vdn, $Vm",
5493 (VADDWsv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5494def : NEONInstAlias<"vaddw${p}.u8 $Vdn, $Vm",
5495 (VADDWuv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5496def : NEONInstAlias<"vaddw${p}.u16 $Vdn, $Vm",
5497 (VADDWuv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5498def : NEONInstAlias<"vaddw${p}.u32 $Vdn, $Vm",
5499 (VADDWuv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5500
Jim Grosbach43329832011-12-09 21:46:04 +00005501// VAND/VBIC/VEOR/VORR accept but do not require a type suffix.
Jim Grosbachef448762011-11-14 23:11:19 +00005502defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5503 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5504defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5505 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005506defm : VFPDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
5507 (VBICd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5508defm : VFPDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
5509 (VBICq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005510defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5511 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5512defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5513 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5514defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5515 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5516defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5517 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005518// ... two-operand aliases
5519def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5520 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5521def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5522 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005523def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5524 (VBICd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5525def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5526 (VBICq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005527def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5528 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5529def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5530 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005531def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005532 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005533def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005534 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5535
5536defm : VFPDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
5537 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5538defm : VFPDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
5539 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5540defm : VFPDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
5541 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5542defm : VFPDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
5543 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5544defm : VFPDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
5545 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5546defm : VFPDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
5547 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005548
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005549// VMUL two-operand aliases.
Jim Grosbach1c2c8a92011-12-08 20:42:35 +00005550def : NEONInstAlias<"vmul${p}.p8 $Qdn, $Qm",
5551 (VMULpq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5552def : NEONInstAlias<"vmul${p}.i8 $Qdn, $Qm",
5553 (VMULv16i8 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5554def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Qm",
5555 (VMULv8i16 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5556def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Qm",
5557 (VMULv4i32 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5558
5559def : NEONInstAlias<"vmul${p}.p8 $Ddn, $Dm",
5560 (VMULpd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5561def : NEONInstAlias<"vmul${p}.i8 $Ddn, $Dm",
5562 (VMULv8i8 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5563def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm",
5564 (VMULv4i16 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5565def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm",
5566 (VMULv2i32 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5567
Jim Grosbach2b8810c2011-12-08 00:59:47 +00005568def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Qm",
5569 (VMULfq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5570def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm",
5571 (VMULfd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5572
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005573def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm$lane",
5574 (VMULslv4i16 DPR:$Ddn, DPR:$Ddn, DPR_8:$Dm,
5575 VectorIndex16:$lane, pred:$p)>;
5576def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Dm$lane",
5577 (VMULslv8i16 QPR:$Qdn, QPR:$Qdn, DPR_8:$Dm,
5578 VectorIndex16:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005579
5580def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm$lane",
5581 (VMULslv2i32 DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5582 VectorIndex32:$lane, pred:$p)>;
5583def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Dm$lane",
5584 (VMULslv4i32 QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5585 VectorIndex32:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005586
5587def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm$lane",
5588 (VMULslfd DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5589 VectorIndex32:$lane, pred:$p)>;
5590def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Dm$lane",
5591 (VMULslfq QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5592 VectorIndex32:$lane, pred:$p)>;
5593
Jim Grosbach9e7b42a2011-12-08 20:49:43 +00005594// VQADD (register) two-operand aliases.
5595def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5596 (VQADDsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5597def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5598 (VQADDsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5599def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5600 (VQADDsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5601def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5602 (VQADDsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5603def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5604 (VQADDuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5605def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5606 (VQADDuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5607def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5608 (VQADDuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5609def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5610 (VQADDuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5611
5612def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5613 (VQADDsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5614def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5615 (VQADDsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5616def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5617 (VQADDsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5618def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5619 (VQADDsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5620def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5621 (VQADDuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5622def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5623 (VQADDuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5624def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5625 (VQADDuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5626def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5627 (VQADDuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5628
Jim Grosbach730fe6c2011-12-08 01:30:04 +00005629// VSHL (immediate) two-operand aliases.
5630def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5631 (VSHLiv8i8 DPR:$Vdn, DPR:$Vdn, imm0_7:$imm, pred:$p)>;
5632def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5633 (VSHLiv4i16 DPR:$Vdn, DPR:$Vdn, imm0_15:$imm, pred:$p)>;
5634def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5635 (VSHLiv2i32 DPR:$Vdn, DPR:$Vdn, imm0_31:$imm, pred:$p)>;
5636def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5637 (VSHLiv1i64 DPR:$Vdn, DPR:$Vdn, imm0_63:$imm, pred:$p)>;
5638
5639def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5640 (VSHLiv16i8 QPR:$Vdn, QPR:$Vdn, imm0_7:$imm, pred:$p)>;
5641def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5642 (VSHLiv8i16 QPR:$Vdn, QPR:$Vdn, imm0_15:$imm, pred:$p)>;
5643def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5644 (VSHLiv4i32 QPR:$Vdn, QPR:$Vdn, imm0_31:$imm, pred:$p)>;
5645def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5646 (VSHLiv2i64 QPR:$Vdn, QPR:$Vdn, imm0_63:$imm, pred:$p)>;
5647
Jim Grosbachff4cbb42011-12-08 01:12:35 +00005648// VSHL (register) two-operand aliases.
5649def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5650 (VSHLsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5651def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5652 (VSHLsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5653def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5654 (VSHLsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5655def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5656 (VSHLsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5657def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5658 (VSHLuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5659def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5660 (VSHLuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5661def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5662 (VSHLuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5663def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5664 (VSHLuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5665
5666def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5667 (VSHLsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5668def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5669 (VSHLsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5670def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5671 (VSHLsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5672def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5673 (VSHLsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5674def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5675 (VSHLuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5676def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5677 (VSHLuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5678def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5679 (VSHLuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5680def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5681 (VSHLuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5682
Jim Grosbach6b044c22011-12-08 22:06:06 +00005683// VSHL (immediate) two-operand aliases.
5684def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5685 (VSHRsv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5686def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5687 (VSHRsv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5688def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5689 (VSHRsv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5690def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5691 (VSHRsv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5692
5693def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5694 (VSHRsv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5695def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5696 (VSHRsv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5697def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5698 (VSHRsv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5699def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5700 (VSHRsv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5701
5702def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5703 (VSHRuv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5704def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5705 (VSHRuv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5706def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5707 (VSHRuv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5708def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5709 (VSHRuv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5710
5711def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5712 (VSHRuv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5713def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5714 (VSHRuv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5715def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5716 (VSHRuv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5717def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5718 (VSHRuv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5719
Jim Grosbach872eedb2011-12-02 22:01:52 +00005720// VLD1 single-lane pseudo-instructions. These need special handling for
5721// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbachdad2f8e2011-12-02 18:52:30 +00005722defm VLD1LNdAsm : NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005723 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachdad2f8e2011-12-02 18:52:30 +00005724defm VLD1LNdAsm : NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005725 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachdad2f8e2011-12-02 18:52:30 +00005726defm VLD1LNdAsm : NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005727 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005728
5729defm VLD1LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005730 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005731defm VLD1LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005732 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005733defm VLD1LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005734 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005735defm VLD1LNdWB_register_Asm :
5736 NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
5737 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5738 rGPR:$Rm, pred:$p)>;
5739defm VLD1LNdWB_register_Asm :
5740 NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005741 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005742 rGPR:$Rm, pred:$p)>;
5743defm VLD1LNdWB_register_Asm :
5744 NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005745 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005746 rGPR:$Rm, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005747
5748
5749// VST1 single-lane pseudo-instructions. These need special handling for
5750// the lane index that an InstAlias can't handle, so we use these instead.
5751defm VST1LNdAsm : NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005752 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005753defm VST1LNdAsm : NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005754 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005755defm VST1LNdAsm : NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005756 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005757
5758defm VST1LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005759 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005760defm VST1LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005761 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005762defm VST1LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005763 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005764defm VST1LNdWB_register_Asm :
5765 NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
5766 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5767 rGPR:$Rm, pred:$p)>;
5768defm VST1LNdWB_register_Asm :
5769 NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005770 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00005771 rGPR:$Rm, pred:$p)>;
5772defm VST1LNdWB_register_Asm :
5773 NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005774 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00005775 rGPR:$Rm, pred:$p)>;
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00005776
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005777// VLD2 single-lane pseudo-instructions. These need special handling for
5778// the lane index that an InstAlias can't handle, so we use these instead.
5779defm VLD2LNdAsm : NEONDT8AsmPseudoInst<"vld2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005780 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005781defm VLD2LNdAsm : NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005782 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005783defm VLD2LNdAsm : NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005784 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005785defm VLD2LNqAsm : NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr",
5786 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
5787defm VLD2LNqAsm : NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr",
5788 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005789
5790defm VLD2LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vld2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005791 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005792defm VLD2LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005793 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005794defm VLD2LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005795 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005796defm VLD2LNqWB_fixed_Asm : NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr!",
5797 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
5798defm VLD2LNqWB_fixed_Asm : NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr!",
5799 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005800defm VLD2LNdWB_register_Asm :
5801 NEONDT8AsmPseudoInst<"vld2${p}", "$list, $addr, $Rm",
5802 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
5803 rGPR:$Rm, pred:$p)>;
5804defm VLD2LNdWB_register_Asm :
5805 NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005806 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005807 rGPR:$Rm, pred:$p)>;
5808defm VLD2LNdWB_register_Asm :
5809 NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005810 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005811 rGPR:$Rm, pred:$p)>;
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005812defm VLD2LNqWB_register_Asm :
5813 NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr, $Rm",
5814 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr,
5815 rGPR:$Rm, pred:$p)>;
5816defm VLD2LNqWB_register_Asm :
5817 NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr, $Rm",
5818 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr,
5819 rGPR:$Rm, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005820
5821
5822// VST2 single-lane pseudo-instructions. These need special handling for
5823// the lane index that an InstAlias can't handle, so we use these instead.
5824defm VST2LNdAsm : NEONDT8AsmPseudoInst<"vst2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005825 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005826defm VST2LNdAsm : NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005827 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005828defm VST2LNdAsm : NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005829 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach5b484312011-12-20 20:46:29 +00005830defm VST2LNqAsm : NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr",
5831 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
5832defm VST2LNqAsm : NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr",
5833 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005834
5835defm VST2LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vst2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005836 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005837defm VST2LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005838 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005839defm VST2LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005840 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach5b484312011-12-20 20:46:29 +00005841defm VST2LNqWB_fixed_Asm : NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr!",
5842 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
5843defm VST2LNqWB_fixed_Asm : NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr!",
5844 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005845defm VST2LNdWB_register_Asm :
5846 NEONDT8AsmPseudoInst<"vst2${p}", "$list, $addr, $Rm",
5847 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
5848 rGPR:$Rm, pred:$p)>;
5849defm VST2LNdWB_register_Asm :
5850 NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005851 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005852 rGPR:$Rm, pred:$p)>;
5853defm VST2LNdWB_register_Asm :
5854 NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005855 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005856 rGPR:$Rm, pred:$p)>;
Jim Grosbach5b484312011-12-20 20:46:29 +00005857defm VST2LNqWB_register_Asm :
5858 NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr, $Rm",
5859 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr,
5860 rGPR:$Rm, pred:$p)>;
5861defm VST2LNqWB_register_Asm :
5862 NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr, $Rm",
5863 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr,
5864 rGPR:$Rm, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005865
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00005866// VMOV takes an optional datatype suffix
5867defm : VFPDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
5868 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
5869defm : VFPDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
5870 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
5871
Jim Grosbach470855b2011-12-07 17:51:15 +00005872// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
5873// D-register versions.
Jim Grosbacha738da72011-12-15 22:56:33 +00005874def : NEONInstAlias<"vcle${p}.s8 $Dd, $Dn, $Dm",
5875 (VCGEsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5876def : NEONInstAlias<"vcle${p}.s16 $Dd, $Dn, $Dm",
5877 (VCGEsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5878def : NEONInstAlias<"vcle${p}.s32 $Dd, $Dn, $Dm",
5879 (VCGEsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5880def : NEONInstAlias<"vcle${p}.u8 $Dd, $Dn, $Dm",
5881 (VCGEuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5882def : NEONInstAlias<"vcle${p}.u16 $Dd, $Dn, $Dm",
5883 (VCGEuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5884def : NEONInstAlias<"vcle${p}.u32 $Dd, $Dn, $Dm",
5885 (VCGEuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5886def : NEONInstAlias<"vcle${p}.f32 $Dd, $Dn, $Dm",
5887 (VCGEfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5888// Q-register versions.
5889def : NEONInstAlias<"vcle${p}.s8 $Qd, $Qn, $Qm",
5890 (VCGEsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5891def : NEONInstAlias<"vcle${p}.s16 $Qd, $Qn, $Qm",
5892 (VCGEsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5893def : NEONInstAlias<"vcle${p}.s32 $Qd, $Qn, $Qm",
5894 (VCGEsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5895def : NEONInstAlias<"vcle${p}.u8 $Qd, $Qn, $Qm",
5896 (VCGEuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5897def : NEONInstAlias<"vcle${p}.u16 $Qd, $Qn, $Qm",
5898 (VCGEuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5899def : NEONInstAlias<"vcle${p}.u32 $Qd, $Qn, $Qm",
5900 (VCGEuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5901def : NEONInstAlias<"vcle${p}.f32 $Qd, $Qn, $Qm",
5902 (VCGEfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5903
5904// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
5905// D-register versions.
Jim Grosbach470855b2011-12-07 17:51:15 +00005906def : NEONInstAlias<"vclt${p}.s8 $Dd, $Dn, $Dm",
5907 (VCGTsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5908def : NEONInstAlias<"vclt${p}.s16 $Dd, $Dn, $Dm",
5909 (VCGTsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5910def : NEONInstAlias<"vclt${p}.s32 $Dd, $Dn, $Dm",
5911 (VCGTsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5912def : NEONInstAlias<"vclt${p}.u8 $Dd, $Dn, $Dm",
5913 (VCGTuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5914def : NEONInstAlias<"vclt${p}.u16 $Dd, $Dn, $Dm",
5915 (VCGTuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5916def : NEONInstAlias<"vclt${p}.u32 $Dd, $Dn, $Dm",
5917 (VCGTuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5918def : NEONInstAlias<"vclt${p}.f32 $Dd, $Dn, $Dm",
5919 (VCGTfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5920// Q-register versions.
5921def : NEONInstAlias<"vclt${p}.s8 $Qd, $Qn, $Qm",
5922 (VCGTsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5923def : NEONInstAlias<"vclt${p}.s16 $Qd, $Qn, $Qm",
5924 (VCGTsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5925def : NEONInstAlias<"vclt${p}.s32 $Qd, $Qn, $Qm",
5926 (VCGTsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5927def : NEONInstAlias<"vclt${p}.u8 $Qd, $Qn, $Qm",
5928 (VCGTuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5929def : NEONInstAlias<"vclt${p}.u16 $Qd, $Qn, $Qm",
5930 (VCGTuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5931def : NEONInstAlias<"vclt${p}.u32 $Qd, $Qn, $Qm",
5932 (VCGTuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5933def : NEONInstAlias<"vclt${p}.f32 $Qd, $Qn, $Qm",
5934 (VCGTfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
Jim Grosbacha44f2c42011-12-08 00:43:47 +00005935
5936// Two-operand variants for VEXT
5937def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
5938 (VEXTd8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_7:$imm, pred:$p)>;
5939def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
5940 (VEXTd16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_3:$imm, pred:$p)>;
5941def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
5942 (VEXTd32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_1:$imm, pred:$p)>;
5943
5944def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
5945 (VEXTq8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_15:$imm, pred:$p)>;
5946def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
5947 (VEXTq16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_7:$imm, pred:$p)>;
5948def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
5949 (VEXTq32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_3:$imm, pred:$p)>;
5950def : NEONInstAlias<"vext${p}.64 $Vdn, $Vm, $imm",
5951 (VEXTq64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_1:$imm, pred:$p)>;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005952
Jim Grosbach0f293de2011-12-13 20:40:37 +00005953// Two-operand variants for VQDMULH
5954def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
5955 (VQDMULHv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5956def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
5957 (VQDMULHv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5958
5959def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
5960 (VQDMULHv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5961def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
5962 (VQDMULHv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5963
Jim Grosbach61b74b42011-12-19 18:57:38 +00005964// Two-operand variants for VMAX.
5965def : NEONInstAlias<"vmax${p}.s8 $Vdn, $Vm",
5966 (VMAXsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5967def : NEONInstAlias<"vmax${p}.s16 $Vdn, $Vm",
5968 (VMAXsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5969def : NEONInstAlias<"vmax${p}.s32 $Vdn, $Vm",
5970 (VMAXsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5971def : NEONInstAlias<"vmax${p}.u8 $Vdn, $Vm",
5972 (VMAXuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5973def : NEONInstAlias<"vmax${p}.u16 $Vdn, $Vm",
5974 (VMAXuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5975def : NEONInstAlias<"vmax${p}.u32 $Vdn, $Vm",
5976 (VMAXuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5977def : NEONInstAlias<"vmax${p}.f32 $Vdn, $Vm",
5978 (VMAXfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5979
5980def : NEONInstAlias<"vmax${p}.s8 $Vdn, $Vm",
5981 (VMAXsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5982def : NEONInstAlias<"vmax${p}.s16 $Vdn, $Vm",
5983 (VMAXsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5984def : NEONInstAlias<"vmax${p}.s32 $Vdn, $Vm",
5985 (VMAXsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5986def : NEONInstAlias<"vmax${p}.u8 $Vdn, $Vm",
5987 (VMAXuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5988def : NEONInstAlias<"vmax${p}.u16 $Vdn, $Vm",
5989 (VMAXuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5990def : NEONInstAlias<"vmax${p}.u32 $Vdn, $Vm",
5991 (VMAXuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5992def : NEONInstAlias<"vmax${p}.f32 $Vdn, $Vm",
5993 (VMAXfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5994
5995// Two-operand variants for VMIN.
5996def : NEONInstAlias<"vmin${p}.s8 $Vdn, $Vm",
5997 (VMINsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5998def : NEONInstAlias<"vmin${p}.s16 $Vdn, $Vm",
5999 (VMINsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6000def : NEONInstAlias<"vmin${p}.s32 $Vdn, $Vm",
6001 (VMINsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6002def : NEONInstAlias<"vmin${p}.u8 $Vdn, $Vm",
6003 (VMINuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6004def : NEONInstAlias<"vmin${p}.u16 $Vdn, $Vm",
6005 (VMINuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6006def : NEONInstAlias<"vmin${p}.u32 $Vdn, $Vm",
6007 (VMINuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6008def : NEONInstAlias<"vmin${p}.f32 $Vdn, $Vm",
6009 (VMINfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6010
6011def : NEONInstAlias<"vmin${p}.s8 $Vdn, $Vm",
6012 (VMINsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6013def : NEONInstAlias<"vmin${p}.s16 $Vdn, $Vm",
6014 (VMINsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6015def : NEONInstAlias<"vmin${p}.s32 $Vdn, $Vm",
6016 (VMINsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6017def : NEONInstAlias<"vmin${p}.u8 $Vdn, $Vm",
6018 (VMINuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6019def : NEONInstAlias<"vmin${p}.u16 $Vdn, $Vm",
6020 (VMINuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6021def : NEONInstAlias<"vmin${p}.u32 $Vdn, $Vm",
6022 (VMINuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6023def : NEONInstAlias<"vmin${p}.f32 $Vdn, $Vm",
6024 (VMINfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6025
Jim Grosbachd22170e2011-12-19 19:51:03 +00006026// Two-operand variants for VPADD.
6027def : NEONInstAlias<"vpadd${p}.i8 $Vdn, $Vm",
6028 (VPADDi8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6029def : NEONInstAlias<"vpadd${p}.i16 $Vdn, $Vm",
6030 (VPADDi16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6031def : NEONInstAlias<"vpadd${p}.i32 $Vdn, $Vm",
6032 (VPADDi32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6033def : NEONInstAlias<"vpadd${p}.f32 $Vdn, $Vm",
6034 (VPADDf DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6035
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006036// VSWP allows, but does not require, a type suffix.
6037defm : VFPDTAnyInstAlias<"vswp${p}", "$Vd, $Vm",
6038 (VSWPd DPR:$Vd, DPR:$Vm, pred:$p)>;
6039defm : VFPDTAnyInstAlias<"vswp${p}", "$Vd, $Vm",
6040 (VSWPq QPR:$Vd, QPR:$Vm, pred:$p)>;
6041
Jim Grosbach9b087852011-12-19 23:51:07 +00006042// "vmov Rd, #-imm" can be handled via "vmvn".
6043def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
6044 (VMVNv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6045def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
6046 (VMVNv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6047def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
6048 (VMOVv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6049def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
6050 (VMOVv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6051
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006052// 'gas' compatibility aliases for quad-word instructions. Strictly speaking,
6053// these should restrict to just the Q register variants, but the register
6054// classes are enough to match correctly regardless, so we keep it simple
6055// and just use MnemonicAlias.
6056def : NEONMnemonicAlias<"vbicq", "vbic">;
6057def : NEONMnemonicAlias<"vandq", "vand">;
6058def : NEONMnemonicAlias<"veorq", "veor">;
6059def : NEONMnemonicAlias<"vorrq", "vorr">;
6060
6061def : NEONMnemonicAlias<"vmovq", "vmov">;
6062def : NEONMnemonicAlias<"vmvnq", "vmvn">;
Jim Grosbachddecfe52011-12-16 00:12:22 +00006063// Explicit versions for floating point so that the FPImm variants get
6064// handled early. The parser gets confused otherwise.
6065def : NEONMnemonicAlias<"vmovq.f32", "vmov.f32">;
6066def : NEONMnemonicAlias<"vmovq.f64", "vmov.f64">;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006067
6068def : NEONMnemonicAlias<"vaddq", "vadd">;
6069def : NEONMnemonicAlias<"vsubq", "vsub">;
6070
6071def : NEONMnemonicAlias<"vminq", "vmin">;
6072def : NEONMnemonicAlias<"vmaxq", "vmax">;
6073
6074def : NEONMnemonicAlias<"vmulq", "vmul">;
6075
6076def : NEONMnemonicAlias<"vabsq", "vabs">;
6077
6078def : NEONMnemonicAlias<"vshlq", "vshl">;
6079def : NEONMnemonicAlias<"vshrq", "vshr">;
6080
6081def : NEONMnemonicAlias<"vcvtq", "vcvt">;
6082
6083def : NEONMnemonicAlias<"vcleq", "vcle">;
6084def : NEONMnemonicAlias<"vceqq", "vceq">;
Jim Grosbach4553fa32011-12-21 23:04:33 +00006085
6086def : NEONMnemonicAlias<"vzipq", "vzip">;
6087def : NEONMnemonicAlias<"vswpq", "vswp">;