blob: 2ca9011948248f4c27e65d1704883beed240bffe [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070030#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010031#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070032#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070033#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020037#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson05394f32010-11-08 19:18:58 +000039static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000041static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
42 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010043 bool map_and_fenceable,
44 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000045static int i915_gem_phys_pwrite(struct drm_device *dev,
46 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100047 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000048 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070049
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilson17250b72010-10-28 12:51:39 +010056static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070057 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020058static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
59static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010060static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010061
Chris Wilson61050802012-04-17 15:31:31 +010062static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
63{
64 if (obj->tiling_mode)
65 i915_gem_release_mmap(obj);
66
67 /* As we do not have an associated fence register, we will force
68 * a tiling change if we ever need to acquire one.
69 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010070 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010071 obj->fence_reg = I915_FENCE_REG_NONE;
72}
73
Chris Wilson73aa8082010-09-30 11:46:12 +010074/* some bookkeeping */
75static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
76 size_t size)
77{
78 dev_priv->mm.object_count++;
79 dev_priv->mm.object_memory += size;
80}
81
82static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
85 dev_priv->mm.object_count--;
86 dev_priv->mm.object_memory -= size;
87}
88
Chris Wilson21dd3732011-01-26 15:55:56 +000089static int
Daniel Vetter33196de2012-11-14 17:14:05 +010090i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091{
Chris Wilson30dbf0c2010-09-25 10:19:17 +010092 int ret;
93
Daniel Vetter1f83fee2012-11-15 17:17:22 +010094#define EXIT_COND (!i915_reset_in_progress(error))
95 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010096 return 0;
97
Daniel Vetter1f83fee2012-11-15 17:17:22 +010098 /* GPU is already declared terminally dead, give up. */
99 if (i915_terminally_wedged(error))
100 return -EIO;
101
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200102 /*
103 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
104 * userspace. If it takes that long something really bad is going on and
105 * we should simply try to bail out and fail as gracefully as possible.
106 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100107 ret = wait_event_interruptible_timeout(error->reset_queue,
108 EXIT_COND,
109 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 if (ret == 0) {
111 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
112 return -EIO;
113 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200115 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100116#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100117
Chris Wilson21dd3732011-01-26 15:55:56 +0000118 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100119}
120
Chris Wilson54cf91d2010-11-25 18:00:26 +0000121int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100122{
Daniel Vetter33196de2012-11-14 17:14:05 +0100123 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100124 int ret;
125
Daniel Vetter33196de2012-11-14 17:14:05 +0100126 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100127 if (ret)
128 return ret;
129
130 ret = mutex_lock_interruptible(&dev->struct_mutex);
131 if (ret)
132 return ret;
133
Chris Wilson23bc5982010-09-29 16:10:57 +0100134 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 return 0;
136}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100137
Chris Wilson7d1c4802010-08-07 21:45:03 +0100138static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000139i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100140{
Chris Wilson6c085a72012-08-20 11:40:46 +0200141 return obj->gtt_space && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100142}
143
Eric Anholt673a3942008-07-30 12:06:12 -0700144int
145i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000146 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700147{
Ben Widawsky93d18792013-01-17 12:45:17 -0800148 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700149 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000150
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200151 if (drm_core_check_feature(dev, DRIVER_MODESET))
152 return -ENODEV;
153
Chris Wilson20217462010-11-23 15:26:33 +0000154 if (args->gtt_start >= args->gtt_end ||
155 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
156 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700157
Daniel Vetterf534bc02012-03-26 22:37:04 +0200158 /* GEM with user mode setting was never supported on ilk and later. */
159 if (INTEL_INFO(dev)->gen >= 5)
160 return -ENODEV;
161
Eric Anholt673a3942008-07-30 12:06:12 -0700162 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800163 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
164 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800165 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700166 mutex_unlock(&dev->struct_mutex);
167
Chris Wilson20217462010-11-23 15:26:33 +0000168 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700169}
170
Eric Anholt5a125c32008-10-22 21:40:13 -0700171int
172i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000173 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700174{
Chris Wilson73aa8082010-09-30 11:46:12 +0100175 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700176 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000177 struct drm_i915_gem_object *obj;
178 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700179
Chris Wilson6299f992010-11-24 12:23:44 +0000180 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100181 mutex_lock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +0200182 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100183 if (obj->pin_count)
184 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100185 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700186
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800187 args->aper_size = dev_priv->gtt.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000189
Eric Anholt5a125c32008-10-22 21:40:13 -0700190 return 0;
191}
192
Chris Wilson42dcedd2012-11-15 11:32:30 +0000193void *i915_gem_object_alloc(struct drm_device *dev)
194{
195 struct drm_i915_private *dev_priv = dev->dev_private;
196 return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
197}
198
199void i915_gem_object_free(struct drm_i915_gem_object *obj)
200{
201 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
202 kmem_cache_free(dev_priv->slab, obj);
203}
204
Dave Airlieff72145b2011-02-07 12:16:14 +1000205static int
206i915_gem_create(struct drm_file *file,
207 struct drm_device *dev,
208 uint64_t size,
209 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700210{
Chris Wilson05394f32010-11-08 19:18:58 +0000211 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300212 int ret;
213 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700214
Dave Airlieff72145b2011-02-07 12:16:14 +1000215 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200216 if (size == 0)
217 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700218
219 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000220 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700221 if (obj == NULL)
222 return -ENOMEM;
223
Chris Wilson05394f32010-11-08 19:18:58 +0000224 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100225 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000226 drm_gem_object_release(&obj->base);
227 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000228 i915_gem_object_free(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700229 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100230 }
231
Chris Wilson202f2fe2010-10-14 13:20:40 +0100232 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000233 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100234 trace_i915_gem_object_create(obj);
235
Dave Airlieff72145b2011-02-07 12:16:14 +1000236 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700237 return 0;
238}
239
Dave Airlieff72145b2011-02-07 12:16:14 +1000240int
241i915_gem_dumb_create(struct drm_file *file,
242 struct drm_device *dev,
243 struct drm_mode_create_dumb *args)
244{
245 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000246 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000247 args->size = args->pitch * args->height;
248 return i915_gem_create(file, dev,
249 args->size, &args->handle);
250}
251
252int i915_gem_dumb_destroy(struct drm_file *file,
253 struct drm_device *dev,
254 uint32_t handle)
255{
256 return drm_gem_handle_delete(file, handle);
257}
258
259/**
260 * Creates a new mm object and returns a handle to it.
261 */
262int
263i915_gem_create_ioctl(struct drm_device *dev, void *data,
264 struct drm_file *file)
265{
266 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200267
Dave Airlieff72145b2011-02-07 12:16:14 +1000268 return i915_gem_create(file, dev,
269 args->size, &args->handle);
270}
271
Daniel Vetter8c599672011-12-14 13:57:31 +0100272static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100273__copy_to_user_swizzled(char __user *cpu_vaddr,
274 const char *gpu_vaddr, int gpu_offset,
275 int length)
276{
277 int ret, cpu_offset = 0;
278
279 while (length > 0) {
280 int cacheline_end = ALIGN(gpu_offset + 1, 64);
281 int this_length = min(cacheline_end - gpu_offset, length);
282 int swizzled_gpu_offset = gpu_offset ^ 64;
283
284 ret = __copy_to_user(cpu_vaddr + cpu_offset,
285 gpu_vaddr + swizzled_gpu_offset,
286 this_length);
287 if (ret)
288 return ret + length;
289
290 cpu_offset += this_length;
291 gpu_offset += this_length;
292 length -= this_length;
293 }
294
295 return 0;
296}
297
298static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700299__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
300 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100301 int length)
302{
303 int ret, cpu_offset = 0;
304
305 while (length > 0) {
306 int cacheline_end = ALIGN(gpu_offset + 1, 64);
307 int this_length = min(cacheline_end - gpu_offset, length);
308 int swizzled_gpu_offset = gpu_offset ^ 64;
309
310 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
311 cpu_vaddr + cpu_offset,
312 this_length);
313 if (ret)
314 return ret + length;
315
316 cpu_offset += this_length;
317 gpu_offset += this_length;
318 length -= this_length;
319 }
320
321 return 0;
322}
323
Daniel Vetterd174bd62012-03-25 19:47:40 +0200324/* Per-page copy function for the shmem pread fastpath.
325 * Flushes invalid cachelines before reading the target if
326 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700327static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200328shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
329 char __user *user_data,
330 bool page_do_bit17_swizzling, bool needs_clflush)
331{
332 char *vaddr;
333 int ret;
334
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200335 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200336 return -EINVAL;
337
338 vaddr = kmap_atomic(page);
339 if (needs_clflush)
340 drm_clflush_virt_range(vaddr + shmem_page_offset,
341 page_length);
342 ret = __copy_to_user_inatomic(user_data,
343 vaddr + shmem_page_offset,
344 page_length);
345 kunmap_atomic(vaddr);
346
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100347 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200348}
349
Daniel Vetter23c18c72012-03-25 19:47:42 +0200350static void
351shmem_clflush_swizzled_range(char *addr, unsigned long length,
352 bool swizzled)
353{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200354 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200355 unsigned long start = (unsigned long) addr;
356 unsigned long end = (unsigned long) addr + length;
357
358 /* For swizzling simply ensure that we always flush both
359 * channels. Lame, but simple and it works. Swizzled
360 * pwrite/pread is far from a hotpath - current userspace
361 * doesn't use it at all. */
362 start = round_down(start, 128);
363 end = round_up(end, 128);
364
365 drm_clflush_virt_range((void *)start, end - start);
366 } else {
367 drm_clflush_virt_range(addr, length);
368 }
369
370}
371
Daniel Vetterd174bd62012-03-25 19:47:40 +0200372/* Only difference to the fast-path function is that this can handle bit17
373 * and uses non-atomic copy and kmap functions. */
374static int
375shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
376 char __user *user_data,
377 bool page_do_bit17_swizzling, bool needs_clflush)
378{
379 char *vaddr;
380 int ret;
381
382 vaddr = kmap(page);
383 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200384 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
385 page_length,
386 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200387
388 if (page_do_bit17_swizzling)
389 ret = __copy_to_user_swizzled(user_data,
390 vaddr, shmem_page_offset,
391 page_length);
392 else
393 ret = __copy_to_user(user_data,
394 vaddr + shmem_page_offset,
395 page_length);
396 kunmap(page);
397
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100398 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200399}
400
Eric Anholteb014592009-03-10 11:44:52 -0700401static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200402i915_gem_shmem_pread(struct drm_device *dev,
403 struct drm_i915_gem_object *obj,
404 struct drm_i915_gem_pread *args,
405 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700406{
Daniel Vetter8461d222011-12-14 13:57:32 +0100407 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700408 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100409 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100410 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100411 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200412 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200413 int needs_clflush = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100414 struct scatterlist *sg;
415 int i;
Eric Anholteb014592009-03-10 11:44:52 -0700416
Daniel Vetter8461d222011-12-14 13:57:32 +0100417 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700418 remain = args->size;
419
Daniel Vetter8461d222011-12-14 13:57:32 +0100420 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700421
Daniel Vetter84897312012-03-25 19:47:31 +0200422 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
423 /* If we're not in the cpu read domain, set ourself into the gtt
424 * read domain and manually flush cachelines (if required). This
425 * optimizes for the case when the gpu will dirty the data
426 * anyway again before the next pread happens. */
427 if (obj->cache_level == I915_CACHE_NONE)
428 needs_clflush = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200429 if (obj->gtt_space) {
430 ret = i915_gem_object_set_to_gtt_domain(obj, false);
431 if (ret)
432 return ret;
433 }
Daniel Vetter84897312012-03-25 19:47:31 +0200434 }
Eric Anholteb014592009-03-10 11:44:52 -0700435
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100436 ret = i915_gem_object_get_pages(obj);
437 if (ret)
438 return ret;
439
440 i915_gem_object_pin_pages(obj);
441
Eric Anholteb014592009-03-10 11:44:52 -0700442 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100443
Chris Wilson9da3da62012-06-01 15:20:22 +0100444 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100445 struct page *page;
446
Chris Wilson9da3da62012-06-01 15:20:22 +0100447 if (i < offset >> PAGE_SHIFT)
448 continue;
449
450 if (remain <= 0)
451 break;
452
Eric Anholteb014592009-03-10 11:44:52 -0700453 /* Operation in this page
454 *
Eric Anholteb014592009-03-10 11:44:52 -0700455 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700456 * page_length = bytes to copy for this page
457 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100458 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700459 page_length = remain;
460 if ((shmem_page_offset + page_length) > PAGE_SIZE)
461 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700462
Chris Wilson9da3da62012-06-01 15:20:22 +0100463 page = sg_page(sg);
Daniel Vetter8461d222011-12-14 13:57:32 +0100464 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
465 (page_to_phys(page) & (1 << 17)) != 0;
466
Daniel Vetterd174bd62012-03-25 19:47:40 +0200467 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
468 user_data, page_do_bit17_swizzling,
469 needs_clflush);
470 if (ret == 0)
471 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700472
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200473 mutex_unlock(&dev->struct_mutex);
474
Daniel Vetter96d79b52012-03-25 19:47:36 +0200475 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200476 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200477 /* Userspace is tricking us, but we've already clobbered
478 * its pages with the prefault and promised to write the
479 * data up to the first fault. Hence ignore any errors
480 * and just continue. */
481 (void)ret;
482 prefaulted = 1;
483 }
484
Daniel Vetterd174bd62012-03-25 19:47:40 +0200485 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
486 user_data, page_do_bit17_swizzling,
487 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700488
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200489 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100490
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200491next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100492 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100493
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100494 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100495 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100496
Eric Anholteb014592009-03-10 11:44:52 -0700497 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100498 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700499 offset += page_length;
500 }
501
Chris Wilson4f27b752010-10-14 15:26:45 +0100502out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100503 i915_gem_object_unpin_pages(obj);
504
Eric Anholteb014592009-03-10 11:44:52 -0700505 return ret;
506}
507
Eric Anholt673a3942008-07-30 12:06:12 -0700508/**
509 * Reads data from the object referenced by handle.
510 *
511 * On error, the contents of *data are undefined.
512 */
513int
514i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000515 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700516{
517 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000518 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100519 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700520
Chris Wilson51311d02010-11-17 09:10:42 +0000521 if (args->size == 0)
522 return 0;
523
524 if (!access_ok(VERIFY_WRITE,
525 (char __user *)(uintptr_t)args->data_ptr,
526 args->size))
527 return -EFAULT;
528
Chris Wilson4f27b752010-10-14 15:26:45 +0100529 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100530 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100531 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700532
Chris Wilson05394f32010-11-08 19:18:58 +0000533 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000534 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100535 ret = -ENOENT;
536 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100537 }
Eric Anholt673a3942008-07-30 12:06:12 -0700538
Chris Wilson7dcd2492010-09-26 20:21:44 +0100539 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000540 if (args->offset > obj->base.size ||
541 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100542 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100543 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100544 }
545
Daniel Vetter1286ff72012-05-10 15:25:09 +0200546 /* prime objects have no backing filp to GEM pread/pwrite
547 * pages from.
548 */
549 if (!obj->base.filp) {
550 ret = -EINVAL;
551 goto out;
552 }
553
Chris Wilsondb53a302011-02-03 11:57:46 +0000554 trace_i915_gem_object_pread(obj, args->offset, args->size);
555
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200556 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700557
Chris Wilson35b62a82010-09-26 20:23:38 +0100558out:
Chris Wilson05394f32010-11-08 19:18:58 +0000559 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100560unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100561 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700562 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700563}
564
Keith Packard0839ccb2008-10-30 19:38:48 -0700565/* This is the fast write path which cannot handle
566 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700567 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700568
Keith Packard0839ccb2008-10-30 19:38:48 -0700569static inline int
570fast_user_write(struct io_mapping *mapping,
571 loff_t page_base, int page_offset,
572 char __user *user_data,
573 int length)
574{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700575 void __iomem *vaddr_atomic;
576 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700577 unsigned long unwritten;
578
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700579 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700580 /* We can use the cpu mem copy function because this is X86. */
581 vaddr = (void __force*)vaddr_atomic + page_offset;
582 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700583 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700584 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100585 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700586}
587
Eric Anholt3de09aa2009-03-09 09:42:23 -0700588/**
589 * This is the fast pwrite path, where we copy the data directly from the
590 * user into the GTT, uncached.
591 */
Eric Anholt673a3942008-07-30 12:06:12 -0700592static int
Chris Wilson05394f32010-11-08 19:18:58 +0000593i915_gem_gtt_pwrite_fast(struct drm_device *dev,
594 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700595 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000596 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700597{
Keith Packard0839ccb2008-10-30 19:38:48 -0700598 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700599 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700600 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700601 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200602 int page_offset, page_length, ret;
603
Chris Wilson86a1ee22012-08-11 15:41:04 +0100604 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200605 if (ret)
606 goto out;
607
608 ret = i915_gem_object_set_to_gtt_domain(obj, true);
609 if (ret)
610 goto out_unpin;
611
612 ret = i915_gem_object_put_fence(obj);
613 if (ret)
614 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700615
616 user_data = (char __user *) (uintptr_t) args->data_ptr;
617 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700618
Chris Wilson05394f32010-11-08 19:18:58 +0000619 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700620
621 while (remain > 0) {
622 /* Operation in this page
623 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700624 * page_base = page offset within aperture
625 * page_offset = offset within page
626 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700627 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100628 page_base = offset & PAGE_MASK;
629 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700630 page_length = remain;
631 if ((page_offset + remain) > PAGE_SIZE)
632 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700633
Keith Packard0839ccb2008-10-30 19:38:48 -0700634 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700635 * source page isn't available. Return the error and we'll
636 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700637 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800638 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200639 page_offset, user_data, page_length)) {
640 ret = -EFAULT;
641 goto out_unpin;
642 }
Eric Anholt673a3942008-07-30 12:06:12 -0700643
Keith Packard0839ccb2008-10-30 19:38:48 -0700644 remain -= page_length;
645 user_data += page_length;
646 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700647 }
Eric Anholt673a3942008-07-30 12:06:12 -0700648
Daniel Vetter935aaa62012-03-25 19:47:35 +0200649out_unpin:
650 i915_gem_object_unpin(obj);
651out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700652 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700653}
654
Daniel Vetterd174bd62012-03-25 19:47:40 +0200655/* Per-page copy function for the shmem pwrite fastpath.
656 * Flushes invalid cachelines before writing to the target if
657 * needs_clflush_before is set and flushes out any written cachelines after
658 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700659static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200660shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
661 char __user *user_data,
662 bool page_do_bit17_swizzling,
663 bool needs_clflush_before,
664 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700665{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200666 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700667 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700668
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200669 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200670 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700671
Daniel Vetterd174bd62012-03-25 19:47:40 +0200672 vaddr = kmap_atomic(page);
673 if (needs_clflush_before)
674 drm_clflush_virt_range(vaddr + shmem_page_offset,
675 page_length);
676 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
677 user_data,
678 page_length);
679 if (needs_clflush_after)
680 drm_clflush_virt_range(vaddr + shmem_page_offset,
681 page_length);
682 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700683
Chris Wilson755d2212012-09-04 21:02:55 +0100684 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700685}
686
Daniel Vetterd174bd62012-03-25 19:47:40 +0200687/* Only difference to the fast-path function is that this can handle bit17
688 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700689static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200690shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
691 char __user *user_data,
692 bool page_do_bit17_swizzling,
693 bool needs_clflush_before,
694 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700695{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200696 char *vaddr;
697 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700698
Daniel Vetterd174bd62012-03-25 19:47:40 +0200699 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200700 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200701 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
702 page_length,
703 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200704 if (page_do_bit17_swizzling)
705 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100706 user_data,
707 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200708 else
709 ret = __copy_from_user(vaddr + shmem_page_offset,
710 user_data,
711 page_length);
712 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200713 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
714 page_length,
715 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200716 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100717
Chris Wilson755d2212012-09-04 21:02:55 +0100718 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700719}
720
Eric Anholt40123c12009-03-09 13:42:30 -0700721static int
Daniel Vettere244a442012-03-25 19:47:28 +0200722i915_gem_shmem_pwrite(struct drm_device *dev,
723 struct drm_i915_gem_object *obj,
724 struct drm_i915_gem_pwrite *args,
725 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700726{
Eric Anholt40123c12009-03-09 13:42:30 -0700727 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100728 loff_t offset;
729 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100730 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100731 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200732 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200733 int needs_clflush_after = 0;
734 int needs_clflush_before = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100735 int i;
736 struct scatterlist *sg;
Eric Anholt40123c12009-03-09 13:42:30 -0700737
Daniel Vetter8c599672011-12-14 13:57:31 +0100738 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700739 remain = args->size;
740
Daniel Vetter8c599672011-12-14 13:57:31 +0100741 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700742
Daniel Vetter58642882012-03-25 19:47:37 +0200743 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
744 /* If we're not in the cpu write domain, set ourself into the gtt
745 * write domain and manually flush cachelines (if required). This
746 * optimizes for the case when the gpu will use the data
747 * right away and we therefore have to clflush anyway. */
748 if (obj->cache_level == I915_CACHE_NONE)
749 needs_clflush_after = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200750 if (obj->gtt_space) {
751 ret = i915_gem_object_set_to_gtt_domain(obj, true);
752 if (ret)
753 return ret;
754 }
Daniel Vetter58642882012-03-25 19:47:37 +0200755 }
756 /* Same trick applies for invalidate partially written cachelines before
757 * writing. */
758 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
759 && obj->cache_level == I915_CACHE_NONE)
760 needs_clflush_before = 1;
761
Chris Wilson755d2212012-09-04 21:02:55 +0100762 ret = i915_gem_object_get_pages(obj);
763 if (ret)
764 return ret;
765
766 i915_gem_object_pin_pages(obj);
767
Eric Anholt40123c12009-03-09 13:42:30 -0700768 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000769 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700770
Chris Wilson9da3da62012-06-01 15:20:22 +0100771 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100772 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200773 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100774
Chris Wilson9da3da62012-06-01 15:20:22 +0100775 if (i < offset >> PAGE_SHIFT)
776 continue;
777
778 if (remain <= 0)
779 break;
780
Eric Anholt40123c12009-03-09 13:42:30 -0700781 /* Operation in this page
782 *
Eric Anholt40123c12009-03-09 13:42:30 -0700783 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700784 * page_length = bytes to copy for this page
785 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100786 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700787
788 page_length = remain;
789 if ((shmem_page_offset + page_length) > PAGE_SIZE)
790 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700791
Daniel Vetter58642882012-03-25 19:47:37 +0200792 /* If we don't overwrite a cacheline completely we need to be
793 * careful to have up-to-date data by first clflushing. Don't
794 * overcomplicate things and flush the entire patch. */
795 partial_cacheline_write = needs_clflush_before &&
796 ((shmem_page_offset | page_length)
797 & (boot_cpu_data.x86_clflush_size - 1));
798
Chris Wilson9da3da62012-06-01 15:20:22 +0100799 page = sg_page(sg);
Daniel Vetter8c599672011-12-14 13:57:31 +0100800 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
801 (page_to_phys(page) & (1 << 17)) != 0;
802
Daniel Vetterd174bd62012-03-25 19:47:40 +0200803 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
804 user_data, page_do_bit17_swizzling,
805 partial_cacheline_write,
806 needs_clflush_after);
807 if (ret == 0)
808 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700809
Daniel Vettere244a442012-03-25 19:47:28 +0200810 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200811 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200812 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
813 user_data, page_do_bit17_swizzling,
814 partial_cacheline_write,
815 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700816
Daniel Vettere244a442012-03-25 19:47:28 +0200817 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100818
Daniel Vettere244a442012-03-25 19:47:28 +0200819next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100820 set_page_dirty(page);
821 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100822
Chris Wilson755d2212012-09-04 21:02:55 +0100823 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100824 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100825
Eric Anholt40123c12009-03-09 13:42:30 -0700826 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100827 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700828 offset += page_length;
829 }
830
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100831out:
Chris Wilson755d2212012-09-04 21:02:55 +0100832 i915_gem_object_unpin_pages(obj);
833
Daniel Vettere244a442012-03-25 19:47:28 +0200834 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100835 /*
836 * Fixup: Flush cpu caches in case we didn't flush the dirty
837 * cachelines in-line while writing and the object moved
838 * out of the cpu write domain while we've dropped the lock.
839 */
840 if (!needs_clflush_after &&
841 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vettere244a442012-03-25 19:47:28 +0200842 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800843 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200844 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100845 }
Eric Anholt40123c12009-03-09 13:42:30 -0700846
Daniel Vetter58642882012-03-25 19:47:37 +0200847 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800848 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200849
Eric Anholt40123c12009-03-09 13:42:30 -0700850 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700851}
852
853/**
854 * Writes data to the object referenced by handle.
855 *
856 * On error, the contents of the buffer that were to be modified are undefined.
857 */
858int
859i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100860 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700861{
862 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000863 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000864 int ret;
865
866 if (args->size == 0)
867 return 0;
868
869 if (!access_ok(VERIFY_READ,
870 (char __user *)(uintptr_t)args->data_ptr,
871 args->size))
872 return -EFAULT;
873
Daniel Vetterf56f8212012-03-25 19:47:41 +0200874 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
875 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000876 if (ret)
877 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700878
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100879 ret = i915_mutex_lock_interruptible(dev);
880 if (ret)
881 return ret;
882
Chris Wilson05394f32010-11-08 19:18:58 +0000883 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000884 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100885 ret = -ENOENT;
886 goto unlock;
887 }
Eric Anholt673a3942008-07-30 12:06:12 -0700888
Chris Wilson7dcd2492010-09-26 20:21:44 +0100889 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000890 if (args->offset > obj->base.size ||
891 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100892 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100893 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100894 }
895
Daniel Vetter1286ff72012-05-10 15:25:09 +0200896 /* prime objects have no backing filp to GEM pread/pwrite
897 * pages from.
898 */
899 if (!obj->base.filp) {
900 ret = -EINVAL;
901 goto out;
902 }
903
Chris Wilsondb53a302011-02-03 11:57:46 +0000904 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
905
Daniel Vetter935aaa62012-03-25 19:47:35 +0200906 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700907 /* We can only do the GTT pwrite on untiled buffers, as otherwise
908 * it would end up going through the fenced access, and we'll get
909 * different detiling behavior between reading and writing.
910 * pread/pwrite currently are reading and writing from the CPU
911 * perspective, requiring manual detiling by the client.
912 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100913 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100914 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100915 goto out;
916 }
917
Chris Wilson86a1ee22012-08-11 15:41:04 +0100918 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200919 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100920 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100921 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200922 /* Note that the gtt paths might fail with non-page-backed user
923 * pointers (e.g. gtt mappings when moving data between
924 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700925 }
Eric Anholt673a3942008-07-30 12:06:12 -0700926
Chris Wilson86a1ee22012-08-11 15:41:04 +0100927 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200928 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100929
Chris Wilson35b62a82010-09-26 20:23:38 +0100930out:
Chris Wilson05394f32010-11-08 19:18:58 +0000931 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100932unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100933 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700934 return ret;
935}
936
Chris Wilsonb3612372012-08-24 09:35:08 +0100937int
Daniel Vetter33196de2012-11-14 17:14:05 +0100938i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100939 bool interruptible)
940{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100941 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100942 /* Non-interruptible callers can't handle -EAGAIN, hence return
943 * -EIO unconditionally for these. */
944 if (!interruptible)
945 return -EIO;
946
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100947 /* Recovery complete, but the reset failed ... */
948 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100949 return -EIO;
950
951 return -EAGAIN;
952 }
953
954 return 0;
955}
956
957/*
958 * Compare seqno against outstanding lazy request. Emit a request if they are
959 * equal.
960 */
961static int
962i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
963{
964 int ret;
965
966 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
967
968 ret = 0;
969 if (seqno == ring->outstanding_lazy_request)
970 ret = i915_add_request(ring, NULL, NULL);
971
972 return ret;
973}
974
975/**
976 * __wait_seqno - wait until execution of seqno has finished
977 * @ring: the ring expected to report seqno
978 * @seqno: duh!
979 * @interruptible: do an interruptible wait (normally yes)
980 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
981 *
982 * Returns 0 if the seqno was found within the alloted time. Else returns the
983 * errno with remaining time filled in timeout argument.
984 */
985static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
986 bool interruptible, struct timespec *timeout)
987{
988 drm_i915_private_t *dev_priv = ring->dev->dev_private;
989 struct timespec before, now, wait_time={1,0};
990 unsigned long timeout_jiffies;
991 long end;
992 bool wait_forever = true;
993 int ret;
994
995 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
996 return 0;
997
998 trace_i915_gem_request_wait_begin(ring, seqno);
999
1000 if (timeout != NULL) {
1001 wait_time = *timeout;
1002 wait_forever = false;
1003 }
1004
1005 timeout_jiffies = timespec_to_jiffies(&wait_time);
1006
1007 if (WARN_ON(!ring->irq_get(ring)))
1008 return -ENODEV;
1009
1010 /* Record current time in case interrupted by signal, or wedged * */
1011 getrawmonotonic(&before);
1012
1013#define EXIT_COND \
1014 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001015 i915_reset_in_progress(&dev_priv->gpu_error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001016 do {
1017 if (interruptible)
1018 end = wait_event_interruptible_timeout(ring->irq_queue,
1019 EXIT_COND,
1020 timeout_jiffies);
1021 else
1022 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1023 timeout_jiffies);
1024
Daniel Vetter33196de2012-11-14 17:14:05 +01001025 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001026 if (ret)
1027 end = ret;
1028 } while (end == 0 && wait_forever);
1029
1030 getrawmonotonic(&now);
1031
1032 ring->irq_put(ring);
1033 trace_i915_gem_request_wait_end(ring, seqno);
1034#undef EXIT_COND
1035
1036 if (timeout) {
1037 struct timespec sleep_time = timespec_sub(now, before);
1038 *timeout = timespec_sub(*timeout, sleep_time);
1039 }
1040
1041 switch (end) {
1042 case -EIO:
1043 case -EAGAIN: /* Wedged */
1044 case -ERESTARTSYS: /* Signal */
1045 return (int)end;
1046 case 0: /* Timeout */
1047 if (timeout)
1048 set_normalized_timespec(timeout, 0, 0);
1049 return -ETIME;
1050 default: /* Completed */
1051 WARN_ON(end < 0); /* We're not aware of other errors */
1052 return 0;
1053 }
1054}
1055
1056/**
1057 * Waits for a sequence number to be signaled, and cleans up the
1058 * request and object lists appropriately for that event.
1059 */
1060int
1061i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1062{
1063 struct drm_device *dev = ring->dev;
1064 struct drm_i915_private *dev_priv = dev->dev_private;
1065 bool interruptible = dev_priv->mm.interruptible;
1066 int ret;
1067
1068 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1069 BUG_ON(seqno == 0);
1070
Daniel Vetter33196de2012-11-14 17:14:05 +01001071 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001072 if (ret)
1073 return ret;
1074
1075 ret = i915_gem_check_olr(ring, seqno);
1076 if (ret)
1077 return ret;
1078
1079 return __wait_seqno(ring, seqno, interruptible, NULL);
1080}
1081
1082/**
1083 * Ensures that all rendering to the object has completed and the object is
1084 * safe to unbind from the GTT or access from the CPU.
1085 */
1086static __must_check int
1087i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1088 bool readonly)
1089{
1090 struct intel_ring_buffer *ring = obj->ring;
1091 u32 seqno;
1092 int ret;
1093
1094 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1095 if (seqno == 0)
1096 return 0;
1097
1098 ret = i915_wait_seqno(ring, seqno);
1099 if (ret)
1100 return ret;
1101
1102 i915_gem_retire_requests_ring(ring);
1103
1104 /* Manually manage the write flush as we may have not yet
1105 * retired the buffer.
1106 */
1107 if (obj->last_write_seqno &&
1108 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1109 obj->last_write_seqno = 0;
1110 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1111 }
1112
1113 return 0;
1114}
1115
Chris Wilson3236f572012-08-24 09:35:09 +01001116/* A nonblocking variant of the above wait. This is a highly dangerous routine
1117 * as the object state may change during this call.
1118 */
1119static __must_check int
1120i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1121 bool readonly)
1122{
1123 struct drm_device *dev = obj->base.dev;
1124 struct drm_i915_private *dev_priv = dev->dev_private;
1125 struct intel_ring_buffer *ring = obj->ring;
1126 u32 seqno;
1127 int ret;
1128
1129 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1130 BUG_ON(!dev_priv->mm.interruptible);
1131
1132 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1133 if (seqno == 0)
1134 return 0;
1135
Daniel Vetter33196de2012-11-14 17:14:05 +01001136 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001137 if (ret)
1138 return ret;
1139
1140 ret = i915_gem_check_olr(ring, seqno);
1141 if (ret)
1142 return ret;
1143
1144 mutex_unlock(&dev->struct_mutex);
1145 ret = __wait_seqno(ring, seqno, true, NULL);
1146 mutex_lock(&dev->struct_mutex);
1147
1148 i915_gem_retire_requests_ring(ring);
1149
1150 /* Manually manage the write flush as we may have not yet
1151 * retired the buffer.
1152 */
1153 if (obj->last_write_seqno &&
1154 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1155 obj->last_write_seqno = 0;
1156 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1157 }
1158
1159 return ret;
1160}
1161
Eric Anholt673a3942008-07-30 12:06:12 -07001162/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001163 * Called when user space prepares to use an object with the CPU, either
1164 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001165 */
1166int
1167i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001168 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001169{
1170 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001171 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001172 uint32_t read_domains = args->read_domains;
1173 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001174 int ret;
1175
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001176 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001177 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001178 return -EINVAL;
1179
Chris Wilson21d509e2009-06-06 09:46:02 +01001180 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001181 return -EINVAL;
1182
1183 /* Having something in the write domain implies it's in the read
1184 * domain, and only that read domain. Enforce that in the request.
1185 */
1186 if (write_domain != 0 && read_domains != write_domain)
1187 return -EINVAL;
1188
Chris Wilson76c1dec2010-09-25 11:22:51 +01001189 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001190 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001191 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001192
Chris Wilson05394f32010-11-08 19:18:58 +00001193 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001194 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001195 ret = -ENOENT;
1196 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001197 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001198
Chris Wilson3236f572012-08-24 09:35:09 +01001199 /* Try to flush the object off the GPU without holding the lock.
1200 * We will repeat the flush holding the lock in the normal manner
1201 * to catch cases where we are gazumped.
1202 */
1203 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1204 if (ret)
1205 goto unref;
1206
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001207 if (read_domains & I915_GEM_DOMAIN_GTT) {
1208 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001209
1210 /* Silently promote "you're not bound, there was nothing to do"
1211 * to success, since the client was just asking us to
1212 * make sure everything was done.
1213 */
1214 if (ret == -EINVAL)
1215 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001216 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001217 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001218 }
1219
Chris Wilson3236f572012-08-24 09:35:09 +01001220unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001221 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001222unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001223 mutex_unlock(&dev->struct_mutex);
1224 return ret;
1225}
1226
1227/**
1228 * Called when user space has done writes to this buffer
1229 */
1230int
1231i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001232 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001233{
1234 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001235 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001236 int ret = 0;
1237
Chris Wilson76c1dec2010-09-25 11:22:51 +01001238 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001239 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001240 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001241
Chris Wilson05394f32010-11-08 19:18:58 +00001242 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001243 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001244 ret = -ENOENT;
1245 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001246 }
1247
Eric Anholt673a3942008-07-30 12:06:12 -07001248 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001249 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001250 i915_gem_object_flush_cpu_write_domain(obj);
1251
Chris Wilson05394f32010-11-08 19:18:58 +00001252 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001253unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001254 mutex_unlock(&dev->struct_mutex);
1255 return ret;
1256}
1257
1258/**
1259 * Maps the contents of an object, returning the address it is mapped
1260 * into.
1261 *
1262 * While the mapping holds a reference on the contents of the object, it doesn't
1263 * imply a ref on the object itself.
1264 */
1265int
1266i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001267 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001268{
1269 struct drm_i915_gem_mmap *args = data;
1270 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001271 unsigned long addr;
1272
Chris Wilson05394f32010-11-08 19:18:58 +00001273 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001274 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001275 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001276
Daniel Vetter1286ff72012-05-10 15:25:09 +02001277 /* prime objects have no backing filp to GEM mmap
1278 * pages from.
1279 */
1280 if (!obj->filp) {
1281 drm_gem_object_unreference_unlocked(obj);
1282 return -EINVAL;
1283 }
1284
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001285 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001286 PROT_READ | PROT_WRITE, MAP_SHARED,
1287 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001288 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001289 if (IS_ERR((void *)addr))
1290 return addr;
1291
1292 args->addr_ptr = (uint64_t) addr;
1293
1294 return 0;
1295}
1296
Jesse Barnesde151cf2008-11-12 10:03:55 -08001297/**
1298 * i915_gem_fault - fault a page into the GTT
1299 * vma: VMA in question
1300 * vmf: fault info
1301 *
1302 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1303 * from userspace. The fault handler takes care of binding the object to
1304 * the GTT (if needed), allocating and programming a fence register (again,
1305 * only if needed based on whether the old reg is still valid or the object
1306 * is tiled) and inserting a new PTE into the faulting process.
1307 *
1308 * Note that the faulting process may involve evicting existing objects
1309 * from the GTT and/or fence registers to make room. So performance may
1310 * suffer if the GTT working set is large or there are few fence registers
1311 * left.
1312 */
1313int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1314{
Chris Wilson05394f32010-11-08 19:18:58 +00001315 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1316 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001317 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001318 pgoff_t page_offset;
1319 unsigned long pfn;
1320 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001321 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001322
1323 /* We don't use vmf->pgoff since that has the fake offset */
1324 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1325 PAGE_SHIFT;
1326
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001327 ret = i915_mutex_lock_interruptible(dev);
1328 if (ret)
1329 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001330
Chris Wilsondb53a302011-02-03 11:57:46 +00001331 trace_i915_gem_object_fault(obj, page_offset, true, write);
1332
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001333 /* Access to snoopable pages through the GTT is incoherent. */
1334 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1335 ret = -EINVAL;
1336 goto unlock;
1337 }
1338
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001339 /* Now bind it into the GTT if needed */
Chris Wilsonc9839302012-11-20 10:45:17 +00001340 ret = i915_gem_object_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001341 if (ret)
1342 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001343
Chris Wilsonc9839302012-11-20 10:45:17 +00001344 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1345 if (ret)
1346 goto unpin;
1347
1348 ret = i915_gem_object_get_fence(obj);
1349 if (ret)
1350 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001351
Chris Wilson6299f992010-11-24 12:23:44 +00001352 obj->fault_mappable = true;
1353
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001354 pfn = ((dev_priv->gtt.mappable_base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001355 page_offset;
1356
1357 /* Finally, remap it using the new GTT offset */
1358 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001359unpin:
1360 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001361unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001362 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001363out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001364 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001365 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001366 /* If this -EIO is due to a gpu hang, give the reset code a
1367 * chance to clean up the mess. Otherwise return the proper
1368 * SIGBUS. */
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001369 if (i915_terminally_wedged(&dev_priv->gpu_error))
Daniel Vettera9340cc2012-07-04 22:18:42 +02001370 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001371 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001372 /* Give the error handler a chance to run and move the
1373 * objects off the GPU active list. Next time we service the
1374 * fault, we should be able to transition the page into the
1375 * GTT without touching the GPU (and so avoid further
1376 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1377 * with coherency, just lost writes.
1378 */
Chris Wilson045e7692010-11-07 09:18:22 +00001379 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001380 case 0:
1381 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001382 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001383 case -EBUSY:
1384 /*
1385 * EBUSY is ok: this just means that another thread
1386 * already did the job.
1387 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001388 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001389 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001390 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001391 case -ENOSPC:
1392 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001393 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001394 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001395 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001396 }
1397}
1398
1399/**
Chris Wilson901782b2009-07-10 08:18:50 +01001400 * i915_gem_release_mmap - remove physical page mappings
1401 * @obj: obj in question
1402 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001403 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001404 * relinquish ownership of the pages back to the system.
1405 *
1406 * It is vital that we remove the page mapping if we have mapped a tiled
1407 * object through the GTT and then lose the fence register due to
1408 * resource pressure. Similarly if the object has been moved out of the
1409 * aperture, than pages mapped into userspace must be revoked. Removing the
1410 * mapping will then trigger a page fault on the next user access, allowing
1411 * fixup by i915_gem_fault().
1412 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001413void
Chris Wilson05394f32010-11-08 19:18:58 +00001414i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001415{
Chris Wilson6299f992010-11-24 12:23:44 +00001416 if (!obj->fault_mappable)
1417 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001418
Chris Wilsonf6e47882011-03-20 21:09:12 +00001419 if (obj->base.dev->dev_mapping)
1420 unmap_mapping_range(obj->base.dev->dev_mapping,
1421 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1422 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001423
Chris Wilson6299f992010-11-24 12:23:44 +00001424 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001425}
1426
Imre Deak0fa87792013-01-07 21:47:35 +02001427uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001428i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001429{
Chris Wilsone28f8712011-07-18 13:11:49 -07001430 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001431
1432 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001433 tiling_mode == I915_TILING_NONE)
1434 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001435
1436 /* Previous chips need a power-of-two fence region when tiling */
1437 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001438 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001439 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001440 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001441
Chris Wilsone28f8712011-07-18 13:11:49 -07001442 while (gtt_size < size)
1443 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001444
Chris Wilsone28f8712011-07-18 13:11:49 -07001445 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001446}
1447
Jesse Barnesde151cf2008-11-12 10:03:55 -08001448/**
1449 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1450 * @obj: object to check
1451 *
1452 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001453 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001454 */
Imre Deakd8651102013-01-07 21:47:33 +02001455uint32_t
1456i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1457 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001458{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001459 /*
1460 * Minimum alignment is 4k (GTT page size), but might be greater
1461 * if a fence register is needed for the object.
1462 */
Imre Deakd8651102013-01-07 21:47:33 +02001463 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001464 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001465 return 4096;
1466
1467 /*
1468 * Previous chips need to be aligned to the size of the smallest
1469 * fence register that can contain the object.
1470 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001471 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001472}
1473
Chris Wilsond8cb5082012-08-11 15:41:03 +01001474static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1475{
1476 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1477 int ret;
1478
1479 if (obj->base.map_list.map)
1480 return 0;
1481
Daniel Vetterda494d72012-12-20 15:11:16 +01001482 dev_priv->mm.shrinker_no_lock_stealing = true;
1483
Chris Wilsond8cb5082012-08-11 15:41:03 +01001484 ret = drm_gem_create_mmap_offset(&obj->base);
1485 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001486 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001487
1488 /* Badly fragmented mmap space? The only way we can recover
1489 * space is by destroying unwanted objects. We can't randomly release
1490 * mmap_offsets as userspace expects them to be persistent for the
1491 * lifetime of the objects. The closest we can is to release the
1492 * offsets on purgeable objects by truncating it and marking it purged,
1493 * which prevents userspace from ever using that object again.
1494 */
1495 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1496 ret = drm_gem_create_mmap_offset(&obj->base);
1497 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001498 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001499
1500 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001501 ret = drm_gem_create_mmap_offset(&obj->base);
1502out:
1503 dev_priv->mm.shrinker_no_lock_stealing = false;
1504
1505 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001506}
1507
1508static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1509{
1510 if (!obj->base.map_list.map)
1511 return;
1512
1513 drm_gem_free_mmap_offset(&obj->base);
1514}
1515
Jesse Barnesde151cf2008-11-12 10:03:55 -08001516int
Dave Airlieff72145b2011-02-07 12:16:14 +10001517i915_gem_mmap_gtt(struct drm_file *file,
1518 struct drm_device *dev,
1519 uint32_t handle,
1520 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001521{
Chris Wilsonda761a62010-10-27 17:37:08 +01001522 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001523 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001524 int ret;
1525
Chris Wilson76c1dec2010-09-25 11:22:51 +01001526 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001527 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001528 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001529
Dave Airlieff72145b2011-02-07 12:16:14 +10001530 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001531 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001532 ret = -ENOENT;
1533 goto unlock;
1534 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001535
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001536 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001537 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001538 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001539 }
1540
Chris Wilson05394f32010-11-08 19:18:58 +00001541 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001542 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001543 ret = -EINVAL;
1544 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001545 }
1546
Chris Wilsond8cb5082012-08-11 15:41:03 +01001547 ret = i915_gem_object_create_mmap_offset(obj);
1548 if (ret)
1549 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001550
Dave Airlieff72145b2011-02-07 12:16:14 +10001551 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001552
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001553out:
Chris Wilson05394f32010-11-08 19:18:58 +00001554 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001555unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001556 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001557 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001558}
1559
Dave Airlieff72145b2011-02-07 12:16:14 +10001560/**
1561 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1562 * @dev: DRM device
1563 * @data: GTT mapping ioctl data
1564 * @file: GEM object info
1565 *
1566 * Simply returns the fake offset to userspace so it can mmap it.
1567 * The mmap call will end up in drm_gem_mmap(), which will set things
1568 * up so we can get faults in the handler above.
1569 *
1570 * The fault handler will take care of binding the object into the GTT
1571 * (since it may have been evicted to make room for something), allocating
1572 * a fence register, and mapping the appropriate aperture address into
1573 * userspace.
1574 */
1575int
1576i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1577 struct drm_file *file)
1578{
1579 struct drm_i915_gem_mmap_gtt *args = data;
1580
Dave Airlieff72145b2011-02-07 12:16:14 +10001581 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1582}
1583
Daniel Vetter225067e2012-08-20 10:23:20 +02001584/* Immediately discard the backing storage */
1585static void
1586i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001587{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001588 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001589
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001590 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001591
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001592 if (obj->base.filp == NULL)
1593 return;
1594
Daniel Vetter225067e2012-08-20 10:23:20 +02001595 /* Our goal here is to return as much of the memory as
1596 * is possible back to the system as we are called from OOM.
1597 * To do this we must instruct the shmfs to drop all of its
1598 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001599 */
Chris Wilson05394f32010-11-08 19:18:58 +00001600 inode = obj->base.filp->f_path.dentry->d_inode;
Daniel Vetter225067e2012-08-20 10:23:20 +02001601 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001602
Daniel Vetter225067e2012-08-20 10:23:20 +02001603 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001604}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001605
Daniel Vetter225067e2012-08-20 10:23:20 +02001606static inline int
1607i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1608{
1609 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001610}
1611
Chris Wilson5cdf5882010-09-27 15:51:07 +01001612static void
Chris Wilson05394f32010-11-08 19:18:58 +00001613i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001614{
Chris Wilson05394f32010-11-08 19:18:58 +00001615 int page_count = obj->base.size / PAGE_SIZE;
Chris Wilson9da3da62012-06-01 15:20:22 +01001616 struct scatterlist *sg;
Chris Wilson6c085a72012-08-20 11:40:46 +02001617 int ret, i;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001618
Chris Wilson05394f32010-11-08 19:18:58 +00001619 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001620
Chris Wilson6c085a72012-08-20 11:40:46 +02001621 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1622 if (ret) {
1623 /* In the event of a disaster, abandon all caches and
1624 * hope for the best.
1625 */
1626 WARN_ON(ret != -EIO);
1627 i915_gem_clflush_object(obj);
1628 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1629 }
1630
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001631 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001632 i915_gem_object_save_bit_17_swizzle(obj);
1633
Chris Wilson05394f32010-11-08 19:18:58 +00001634 if (obj->madv == I915_MADV_DONTNEED)
1635 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001636
Chris Wilson9da3da62012-06-01 15:20:22 +01001637 for_each_sg(obj->pages->sgl, sg, page_count, i) {
1638 struct page *page = sg_page(sg);
1639
Chris Wilson05394f32010-11-08 19:18:58 +00001640 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001641 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001642
Chris Wilson05394f32010-11-08 19:18:58 +00001643 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001644 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001645
Chris Wilson9da3da62012-06-01 15:20:22 +01001646 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001647 }
Chris Wilson05394f32010-11-08 19:18:58 +00001648 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001649
Chris Wilson9da3da62012-06-01 15:20:22 +01001650 sg_free_table(obj->pages);
1651 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001652}
1653
Chris Wilsondd624af2013-01-15 12:39:35 +00001654int
Chris Wilson37e680a2012-06-07 15:38:42 +01001655i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1656{
1657 const struct drm_i915_gem_object_ops *ops = obj->ops;
1658
Chris Wilson2f745ad2012-09-04 21:02:58 +01001659 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001660 return 0;
1661
1662 BUG_ON(obj->gtt_space);
1663
Chris Wilsona5570172012-09-04 21:02:54 +01001664 if (obj->pages_pin_count)
1665 return -EBUSY;
1666
Chris Wilsona2165e32012-12-03 11:49:00 +00001667 /* ->put_pages might need to allocate memory for the bit17 swizzle
1668 * array, hence protect them from being reaped by removing them from gtt
1669 * lists early. */
1670 list_del(&obj->gtt_list);
1671
Chris Wilson37e680a2012-06-07 15:38:42 +01001672 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001673 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001674
Chris Wilson6c085a72012-08-20 11:40:46 +02001675 if (i915_gem_object_is_purgeable(obj))
1676 i915_gem_object_truncate(obj);
1677
1678 return 0;
1679}
1680
1681static long
1682i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1683{
1684 struct drm_i915_gem_object *obj, *next;
1685 long count = 0;
1686
1687 list_for_each_entry_safe(obj, next,
1688 &dev_priv->mm.unbound_list,
1689 gtt_list) {
1690 if (i915_gem_object_is_purgeable(obj) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001691 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001692 count += obj->base.size >> PAGE_SHIFT;
1693 if (count >= target)
1694 return count;
1695 }
1696 }
1697
1698 list_for_each_entry_safe(obj, next,
1699 &dev_priv->mm.inactive_list,
1700 mm_list) {
1701 if (i915_gem_object_is_purgeable(obj) &&
1702 i915_gem_object_unbind(obj) == 0 &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001703 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001704 count += obj->base.size >> PAGE_SHIFT;
1705 if (count >= target)
1706 return count;
1707 }
1708 }
1709
1710 return count;
1711}
1712
1713static void
1714i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1715{
1716 struct drm_i915_gem_object *obj, *next;
1717
1718 i915_gem_evict_everything(dev_priv->dev);
1719
1720 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001721 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001722}
1723
Chris Wilson37e680a2012-06-07 15:38:42 +01001724static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001725i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001726{
Chris Wilson6c085a72012-08-20 11:40:46 +02001727 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001728 int page_count, i;
1729 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001730 struct sg_table *st;
1731 struct scatterlist *sg;
Eric Anholt673a3942008-07-30 12:06:12 -07001732 struct page *page;
Chris Wilson6c085a72012-08-20 11:40:46 +02001733 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001734
Chris Wilson6c085a72012-08-20 11:40:46 +02001735 /* Assert that the object is not currently in any GPU domain. As it
1736 * wasn't in the GTT, there shouldn't be any way it could have been in
1737 * a GPU cache
1738 */
1739 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1740 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1741
Chris Wilson9da3da62012-06-01 15:20:22 +01001742 st = kmalloc(sizeof(*st), GFP_KERNEL);
1743 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001744 return -ENOMEM;
1745
Chris Wilson9da3da62012-06-01 15:20:22 +01001746 page_count = obj->base.size / PAGE_SIZE;
1747 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1748 sg_free_table(st);
1749 kfree(st);
1750 return -ENOMEM;
1751 }
1752
1753 /* Get the list of pages out of our struct file. They'll be pinned
1754 * at this point until we release them.
1755 *
1756 * Fail silently without starting the shrinker
1757 */
Chris Wilson6c085a72012-08-20 11:40:46 +02001758 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
1759 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001760 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001761 gfp &= ~(__GFP_IO | __GFP_WAIT);
Chris Wilson9da3da62012-06-01 15:20:22 +01001762 for_each_sg(st->sgl, sg, page_count, i) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001763 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1764 if (IS_ERR(page)) {
1765 i915_gem_purge(dev_priv, page_count);
1766 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1767 }
1768 if (IS_ERR(page)) {
1769 /* We've tried hard to allocate the memory by reaping
1770 * our own buffer, now let the real VM do its job and
1771 * go down in flames if truly OOM.
1772 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001773 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001774 gfp |= __GFP_IO | __GFP_WAIT;
1775
1776 i915_gem_shrink_all(dev_priv);
1777 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1778 if (IS_ERR(page))
1779 goto err_pages;
1780
Linus Torvaldscaf49192012-12-10 10:51:16 -08001781 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001782 gfp &= ~(__GFP_IO | __GFP_WAIT);
1783 }
Eric Anholt673a3942008-07-30 12:06:12 -07001784
Chris Wilson9da3da62012-06-01 15:20:22 +01001785 sg_set_page(sg, page, PAGE_SIZE, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001786 }
1787
Chris Wilson74ce6b62012-10-19 15:51:06 +01001788 obj->pages = st;
1789
Eric Anholt673a3942008-07-30 12:06:12 -07001790 if (i915_gem_object_needs_bit17_swizzle(obj))
1791 i915_gem_object_do_bit_17_swizzle(obj);
1792
1793 return 0;
1794
1795err_pages:
Chris Wilson9da3da62012-06-01 15:20:22 +01001796 for_each_sg(st->sgl, sg, i, page_count)
1797 page_cache_release(sg_page(sg));
1798 sg_free_table(st);
1799 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001800 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001801}
1802
Chris Wilson37e680a2012-06-07 15:38:42 +01001803/* Ensure that the associated pages are gathered from the backing storage
1804 * and pinned into our object. i915_gem_object_get_pages() may be called
1805 * multiple times before they are released by a single call to
1806 * i915_gem_object_put_pages() - once the pages are no longer referenced
1807 * either as a result of memory pressure (reaping pages under the shrinker)
1808 * or as the object is itself released.
1809 */
1810int
1811i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1812{
1813 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1814 const struct drm_i915_gem_object_ops *ops = obj->ops;
1815 int ret;
1816
Chris Wilson2f745ad2012-09-04 21:02:58 +01001817 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001818 return 0;
1819
Chris Wilson43e28f02013-01-08 10:53:09 +00001820 if (obj->madv != I915_MADV_WILLNEED) {
1821 DRM_ERROR("Attempting to obtain a purgeable object\n");
1822 return -EINVAL;
1823 }
1824
Chris Wilsona5570172012-09-04 21:02:54 +01001825 BUG_ON(obj->pages_pin_count);
1826
Chris Wilson37e680a2012-06-07 15:38:42 +01001827 ret = ops->get_pages(obj);
1828 if (ret)
1829 return ret;
1830
1831 list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
1832 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001833}
1834
Chris Wilson54cf91d2010-11-25 18:00:26 +00001835void
Chris Wilson05394f32010-11-08 19:18:58 +00001836i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001837 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001838{
Chris Wilson05394f32010-11-08 19:18:58 +00001839 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001840 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00001841 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001842
Zou Nan hai852835f2010-05-21 09:08:56 +08001843 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001844 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001845
1846 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001847 if (!obj->active) {
1848 drm_gem_object_reference(&obj->base);
1849 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001850 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001851
Eric Anholt673a3942008-07-30 12:06:12 -07001852 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001853 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1854 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001855
Chris Wilson0201f1e2012-07-20 12:41:01 +01001856 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001857
Chris Wilsoncaea7472010-11-12 13:53:37 +00001858 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001859 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001860
Chris Wilson7dd49062012-03-21 10:48:18 +00001861 /* Bump MRU to take account of the delayed flush */
1862 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1863 struct drm_i915_fence_reg *reg;
1864
1865 reg = &dev_priv->fence_regs[obj->fence_reg];
1866 list_move_tail(&reg->lru_list,
1867 &dev_priv->mm.fence_list);
1868 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001869 }
1870}
1871
1872static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001873i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1874{
1875 struct drm_device *dev = obj->base.dev;
1876 struct drm_i915_private *dev_priv = dev->dev_private;
1877
Chris Wilson65ce3022012-07-20 12:41:02 +01001878 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001879 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001880
Chris Wilsonf047e392012-07-21 12:31:41 +01001881 if (obj->pin_count) /* are we a framebuffer? */
1882 intel_mark_fb_idle(obj);
1883
Chris Wilsoncaea7472010-11-12 13:53:37 +00001884 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1885
Chris Wilson65ce3022012-07-20 12:41:02 +01001886 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001887 obj->ring = NULL;
1888
Chris Wilson65ce3022012-07-20 12:41:02 +01001889 obj->last_read_seqno = 0;
1890 obj->last_write_seqno = 0;
1891 obj->base.write_domain = 0;
1892
1893 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001894 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001895
1896 obj->active = 0;
1897 drm_gem_object_unreference(&obj->base);
1898
1899 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001900}
Eric Anholt673a3942008-07-30 12:06:12 -07001901
Chris Wilson9d7730912012-11-27 16:22:52 +00001902static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001903i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001904{
Chris Wilson9d7730912012-11-27 16:22:52 +00001905 struct drm_i915_private *dev_priv = dev->dev_private;
1906 struct intel_ring_buffer *ring;
1907 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001908
Chris Wilson107f27a52012-12-10 13:56:17 +02001909 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00001910 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02001911 ret = intel_ring_idle(ring);
1912 if (ret)
1913 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00001914 }
Chris Wilson9d7730912012-11-27 16:22:52 +00001915 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02001916
1917 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00001918 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001919 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001920
Chris Wilson9d7730912012-11-27 16:22:52 +00001921 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
1922 ring->sync_seqno[j] = 0;
1923 }
1924
1925 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001926}
1927
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001928int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
1929{
1930 struct drm_i915_private *dev_priv = dev->dev_private;
1931 int ret;
1932
1933 if (seqno == 0)
1934 return -EINVAL;
1935
1936 /* HWS page needs to be set less than what we
1937 * will inject to ring
1938 */
1939 ret = i915_gem_init_seqno(dev, seqno - 1);
1940 if (ret)
1941 return ret;
1942
1943 /* Carefully set the last_seqno value so that wrap
1944 * detection still works
1945 */
1946 dev_priv->next_seqno = seqno;
1947 dev_priv->last_seqno = seqno - 1;
1948 if (dev_priv->last_seqno == 0)
1949 dev_priv->last_seqno--;
1950
1951 return 0;
1952}
1953
Chris Wilson9d7730912012-11-27 16:22:52 +00001954int
1955i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001956{
Chris Wilson9d7730912012-11-27 16:22:52 +00001957 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001958
Chris Wilson9d7730912012-11-27 16:22:52 +00001959 /* reserve 0 for non-seqno */
1960 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001961 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00001962 if (ret)
1963 return ret;
1964
1965 dev_priv->next_seqno = 1;
1966 }
1967
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001968 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00001969 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001970}
1971
Chris Wilson3cce4692010-10-27 16:11:02 +01001972int
Chris Wilsondb53a302011-02-03 11:57:46 +00001973i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001974 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01001975 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001976{
Chris Wilsondb53a302011-02-03 11:57:46 +00001977 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01001978 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001979 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001980 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001981 int ret;
1982
Daniel Vettercc889e02012-06-13 20:45:19 +02001983 /*
1984 * Emit any outstanding flushes - execbuf can fail to emit the flush
1985 * after having emitted the batchbuffer command. Hence we need to fix
1986 * things up similar to emitting the lazy request. The difference here
1987 * is that the flush _must_ happen before the next request, no matter
1988 * what.
1989 */
Chris Wilsona7b97612012-07-20 12:41:08 +01001990 ret = intel_ring_flush_all_caches(ring);
1991 if (ret)
1992 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02001993
Chris Wilsonacb868d2012-09-26 13:47:30 +01001994 request = kmalloc(sizeof(*request), GFP_KERNEL);
1995 if (request == NULL)
1996 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02001997
Eric Anholt673a3942008-07-30 12:06:12 -07001998
Chris Wilsona71d8d92012-02-15 11:25:36 +00001999 /* Record the position of the start of the request so that
2000 * should we detect the updated seqno part-way through the
2001 * GPU processing the request, we never over-estimate the
2002 * position of the head.
2003 */
2004 request_ring_position = intel_ring_get_tail(ring);
2005
Chris Wilson9d7730912012-11-27 16:22:52 +00002006 ret = ring->add_request(ring);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002007 if (ret) {
2008 kfree(request);
2009 return ret;
2010 }
Eric Anholt673a3942008-07-30 12:06:12 -07002011
Chris Wilson9d7730912012-11-27 16:22:52 +00002012 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002013 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002014 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07002015 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002016 was_empty = list_empty(&ring->request_list);
2017 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002018 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002019
Chris Wilsondb53a302011-02-03 11:57:46 +00002020 if (file) {
2021 struct drm_i915_file_private *file_priv = file->driver_priv;
2022
Chris Wilson1c255952010-09-26 11:03:27 +01002023 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002024 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002025 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002026 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002027 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002028 }
Eric Anholt673a3942008-07-30 12:06:12 -07002029
Chris Wilson9d7730912012-11-27 16:22:52 +00002030 trace_i915_gem_request_add(ring, request->seqno);
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002031 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002032
Ben Gamarif65d9422009-09-14 17:48:44 -04002033 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002034 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +01002035 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002036 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002037 }
Chris Wilsonf047e392012-07-21 12:31:41 +01002038 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002039 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002040 &dev_priv->mm.retire_work,
2041 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002042 intel_mark_busy(dev_priv->dev);
2043 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002044 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002045
Chris Wilsonacb868d2012-09-26 13:47:30 +01002046 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002047 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002048 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002049}
2050
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002051static inline void
2052i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002053{
Chris Wilson1c255952010-09-26 11:03:27 +01002054 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002055
Chris Wilson1c255952010-09-26 11:03:27 +01002056 if (!file_priv)
2057 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002058
Chris Wilson1c255952010-09-26 11:03:27 +01002059 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002060 if (request->file_priv) {
2061 list_del(&request->client_list);
2062 request->file_priv = NULL;
2063 }
Chris Wilson1c255952010-09-26 11:03:27 +01002064 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002065}
2066
Chris Wilsondfaae392010-09-22 10:31:52 +01002067static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2068 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002069{
Chris Wilsondfaae392010-09-22 10:31:52 +01002070 while (!list_empty(&ring->request_list)) {
2071 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002072
Chris Wilsondfaae392010-09-22 10:31:52 +01002073 request = list_first_entry(&ring->request_list,
2074 struct drm_i915_gem_request,
2075 list);
2076
2077 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002078 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002079 kfree(request);
2080 }
2081
2082 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002083 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002084
Chris Wilson05394f32010-11-08 19:18:58 +00002085 obj = list_first_entry(&ring->active_list,
2086 struct drm_i915_gem_object,
2087 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002088
Chris Wilson05394f32010-11-08 19:18:58 +00002089 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002090 }
Eric Anholt673a3942008-07-30 12:06:12 -07002091}
2092
Chris Wilson312817a2010-11-22 11:50:11 +00002093static void i915_gem_reset_fences(struct drm_device *dev)
2094{
2095 struct drm_i915_private *dev_priv = dev->dev_private;
2096 int i;
2097
Daniel Vetter4b9de732011-10-09 21:52:02 +02002098 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002099 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002100
Chris Wilsonada726c2012-04-17 15:31:32 +01002101 i915_gem_write_fence(dev, i, NULL);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002102
Chris Wilsonada726c2012-04-17 15:31:32 +01002103 if (reg->obj)
2104 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002105
Chris Wilsonada726c2012-04-17 15:31:32 +01002106 reg->pin_count = 0;
2107 reg->obj = NULL;
2108 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002109 }
Chris Wilsonada726c2012-04-17 15:31:32 +01002110
2111 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002112}
2113
Chris Wilson069efc12010-09-30 16:53:18 +01002114void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002115{
Chris Wilsondfaae392010-09-22 10:31:52 +01002116 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002117 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002118 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002119 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002120
Chris Wilsonb4519512012-05-11 14:29:30 +01002121 for_each_ring(ring, dev_priv, i)
2122 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002123
Chris Wilsondfaae392010-09-22 10:31:52 +01002124 /* Move everything out of the GPU domains to ensure we do any
2125 * necessary invalidation upon reuse.
2126 */
Chris Wilson05394f32010-11-08 19:18:58 +00002127 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01002128 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002129 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01002130 {
Chris Wilson05394f32010-11-08 19:18:58 +00002131 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01002132 }
Chris Wilson069efc12010-09-30 16:53:18 +01002133
2134 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00002135 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002136}
2137
2138/**
2139 * This function clears the request list as sequence numbers are passed.
2140 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002141void
Chris Wilsondb53a302011-02-03 11:57:46 +00002142i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002143{
Eric Anholt673a3942008-07-30 12:06:12 -07002144 uint32_t seqno;
2145
Chris Wilsondb53a302011-02-03 11:57:46 +00002146 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002147 return;
2148
Chris Wilsondb53a302011-02-03 11:57:46 +00002149 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002150
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002151 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002152
Zou Nan hai852835f2010-05-21 09:08:56 +08002153 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002154 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002155
Zou Nan hai852835f2010-05-21 09:08:56 +08002156 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002157 struct drm_i915_gem_request,
2158 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002159
Chris Wilsondfaae392010-09-22 10:31:52 +01002160 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002161 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002162
Chris Wilsondb53a302011-02-03 11:57:46 +00002163 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002164 /* We know the GPU must have read the request to have
2165 * sent us the seqno + interrupt, so use the position
2166 * of tail of the request to update the last known position
2167 * of the GPU head.
2168 */
2169 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002170
2171 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002172 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002173 kfree(request);
2174 }
2175
2176 /* Move any buffers on the active list that are no longer referenced
2177 * by the ringbuffer to the flushing/inactive lists as appropriate.
2178 */
2179 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002180 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002181
Akshay Joshi0206e352011-08-16 15:34:10 -04002182 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002183 struct drm_i915_gem_object,
2184 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002185
Chris Wilson0201f1e2012-07-20 12:41:01 +01002186 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002187 break;
2188
Chris Wilson65ce3022012-07-20 12:41:02 +01002189 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002190 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002191
Chris Wilsondb53a302011-02-03 11:57:46 +00002192 if (unlikely(ring->trace_irq_seqno &&
2193 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002194 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002195 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002196 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002197
Chris Wilsondb53a302011-02-03 11:57:46 +00002198 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002199}
2200
2201void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002202i915_gem_retire_requests(struct drm_device *dev)
2203{
2204 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002205 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002206 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002207
Chris Wilsonb4519512012-05-11 14:29:30 +01002208 for_each_ring(ring, dev_priv, i)
2209 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002210}
2211
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002212static void
Eric Anholt673a3942008-07-30 12:06:12 -07002213i915_gem_retire_work_handler(struct work_struct *work)
2214{
2215 drm_i915_private_t *dev_priv;
2216 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002217 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002218 bool idle;
2219 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002220
2221 dev_priv = container_of(work, drm_i915_private_t,
2222 mm.retire_work.work);
2223 dev = dev_priv->dev;
2224
Chris Wilson891b48c2010-09-29 12:26:37 +01002225 /* Come back later if the device is busy... */
2226 if (!mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonbcb45082012-10-05 17:02:57 +01002227 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2228 round_jiffies_up_relative(HZ));
Chris Wilson891b48c2010-09-29 12:26:37 +01002229 return;
2230 }
2231
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002232 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002233
Chris Wilson0a587052011-01-09 21:05:44 +00002234 /* Send a periodic flush down the ring so we don't hold onto GEM
2235 * objects indefinitely.
2236 */
2237 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002238 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002239 if (ring->gpu_caches_dirty)
2240 i915_add_request(ring, NULL, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002241
2242 idle &= list_empty(&ring->request_list);
2243 }
2244
2245 if (!dev_priv->mm.suspended && !idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002246 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2247 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002248 if (idle)
2249 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002250
Eric Anholt673a3942008-07-30 12:06:12 -07002251 mutex_unlock(&dev->struct_mutex);
2252}
2253
Ben Widawsky5816d642012-04-11 11:18:19 -07002254/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002255 * Ensures that an object will eventually get non-busy by flushing any required
2256 * write domains, emitting any outstanding lazy request and retiring and
2257 * completed requests.
2258 */
2259static int
2260i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2261{
2262 int ret;
2263
2264 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002265 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002266 if (ret)
2267 return ret;
2268
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002269 i915_gem_retire_requests_ring(obj->ring);
2270 }
2271
2272 return 0;
2273}
2274
2275/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002276 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2277 * @DRM_IOCTL_ARGS: standard ioctl arguments
2278 *
2279 * Returns 0 if successful, else an error is returned with the remaining time in
2280 * the timeout parameter.
2281 * -ETIME: object is still busy after timeout
2282 * -ERESTARTSYS: signal interrupted the wait
2283 * -ENONENT: object doesn't exist
2284 * Also possible, but rare:
2285 * -EAGAIN: GPU wedged
2286 * -ENOMEM: damn
2287 * -ENODEV: Internal IRQ fail
2288 * -E?: The add request failed
2289 *
2290 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2291 * non-zero timeout parameter the wait ioctl will wait for the given number of
2292 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2293 * without holding struct_mutex the object may become re-busied before this
2294 * function completes. A similar but shorter * race condition exists in the busy
2295 * ioctl
2296 */
2297int
2298i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2299{
2300 struct drm_i915_gem_wait *args = data;
2301 struct drm_i915_gem_object *obj;
2302 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002303 struct timespec timeout_stack, *timeout = NULL;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002304 u32 seqno = 0;
2305 int ret = 0;
2306
Ben Widawskyeac1f142012-06-05 15:24:24 -07002307 if (args->timeout_ns >= 0) {
2308 timeout_stack = ns_to_timespec(args->timeout_ns);
2309 timeout = &timeout_stack;
2310 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002311
2312 ret = i915_mutex_lock_interruptible(dev);
2313 if (ret)
2314 return ret;
2315
2316 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2317 if (&obj->base == NULL) {
2318 mutex_unlock(&dev->struct_mutex);
2319 return -ENOENT;
2320 }
2321
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002322 /* Need to make sure the object gets inactive eventually. */
2323 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002324 if (ret)
2325 goto out;
2326
2327 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002328 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002329 ring = obj->ring;
2330 }
2331
2332 if (seqno == 0)
2333 goto out;
2334
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002335 /* Do this after OLR check to make sure we make forward progress polling
2336 * on this IOCTL with a 0 timeout (like busy ioctl)
2337 */
2338 if (!args->timeout_ns) {
2339 ret = -ETIME;
2340 goto out;
2341 }
2342
2343 drm_gem_object_unreference(&obj->base);
2344 mutex_unlock(&dev->struct_mutex);
2345
Ben Widawskyeac1f142012-06-05 15:24:24 -07002346 ret = __wait_seqno(ring, seqno, true, timeout);
2347 if (timeout) {
2348 WARN_ON(!timespec_valid(timeout));
2349 args->timeout_ns = timespec_to_ns(timeout);
2350 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002351 return ret;
2352
2353out:
2354 drm_gem_object_unreference(&obj->base);
2355 mutex_unlock(&dev->struct_mutex);
2356 return ret;
2357}
2358
2359/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002360 * i915_gem_object_sync - sync an object to a ring.
2361 *
2362 * @obj: object which may be in use on another ring.
2363 * @to: ring we wish to use the object on. May be NULL.
2364 *
2365 * This code is meant to abstract object synchronization with the GPU.
2366 * Calling with NULL implies synchronizing the object with the CPU
2367 * rather than a particular GPU ring.
2368 *
2369 * Returns 0 if successful, else propagates up the lower layer error.
2370 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002371int
2372i915_gem_object_sync(struct drm_i915_gem_object *obj,
2373 struct intel_ring_buffer *to)
2374{
2375 struct intel_ring_buffer *from = obj->ring;
2376 u32 seqno;
2377 int ret, idx;
2378
2379 if (from == NULL || to == from)
2380 return 0;
2381
Ben Widawsky5816d642012-04-11 11:18:19 -07002382 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002383 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002384
2385 idx = intel_ring_sync_index(from, to);
2386
Chris Wilson0201f1e2012-07-20 12:41:01 +01002387 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002388 if (seqno <= from->sync_seqno[idx])
2389 return 0;
2390
Ben Widawskyb4aca012012-04-25 20:50:12 -07002391 ret = i915_gem_check_olr(obj->ring, seqno);
2392 if (ret)
2393 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002394
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002395 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002396 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002397 /* We use last_read_seqno because sync_to()
2398 * might have just caused seqno wrap under
2399 * the radar.
2400 */
2401 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002402
Ben Widawskye3a5a222012-04-11 11:18:20 -07002403 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002404}
2405
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002406static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2407{
2408 u32 old_write_domain, old_read_domains;
2409
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002410 /* Act a barrier for all accesses through the GTT */
2411 mb();
2412
2413 /* Force a pagefault for domain tracking on next user access */
2414 i915_gem_release_mmap(obj);
2415
Keith Packardb97c3d92011-06-24 21:02:59 -07002416 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2417 return;
2418
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002419 old_read_domains = obj->base.read_domains;
2420 old_write_domain = obj->base.write_domain;
2421
2422 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2423 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2424
2425 trace_i915_gem_object_change_domain(obj,
2426 old_read_domains,
2427 old_write_domain);
2428}
2429
Eric Anholt673a3942008-07-30 12:06:12 -07002430/**
2431 * Unbinds an object from the GTT aperture.
2432 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002433int
Chris Wilson05394f32010-11-08 19:18:58 +00002434i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002435{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002436 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002437 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002438
Chris Wilson05394f32010-11-08 19:18:58 +00002439 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002440 return 0;
2441
Chris Wilson31d8d652012-05-24 19:11:20 +01002442 if (obj->pin_count)
2443 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002444
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002445 BUG_ON(obj->pages == NULL);
2446
Chris Wilsona8198ee2011-04-13 22:04:09 +01002447 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002448 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002449 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002450 /* Continue on if we fail due to EIO, the GPU is hung so we
2451 * should be safe and we need to cleanup or else we might
2452 * cause memory corruption through use-after-free.
2453 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002454
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002455 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002456
Daniel Vetter96b47b62009-12-15 17:50:00 +01002457 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002458 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002459 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002460 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002461
Chris Wilsondb53a302011-02-03 11:57:46 +00002462 trace_i915_gem_object_unbind(obj);
2463
Daniel Vetter74898d72012-02-15 23:50:22 +01002464 if (obj->has_global_gtt_mapping)
2465 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002466 if (obj->has_aliasing_ppgtt_mapping) {
2467 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2468 obj->has_aliasing_ppgtt_mapping = 0;
2469 }
Daniel Vetter74163902012-02-15 23:50:21 +01002470 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002471
Chris Wilson6c085a72012-08-20 11:40:46 +02002472 list_del(&obj->mm_list);
2473 list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002474 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002475 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002476
Chris Wilson05394f32010-11-08 19:18:58 +00002477 drm_mm_put_block(obj->gtt_space);
2478 obj->gtt_space = NULL;
2479 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002480
Chris Wilson88241782011-01-07 17:09:48 +00002481 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002482}
2483
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002484int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002485{
2486 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002487 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002488 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002489
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002490 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002491 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002492 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2493 if (ret)
2494 return ret;
2495
Chris Wilson3e960502012-11-27 16:22:54 +00002496 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002497 if (ret)
2498 return ret;
2499 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002500
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002501 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002502}
2503
Chris Wilson9ce079e2012-04-17 15:31:30 +01002504static void i965_write_fence_reg(struct drm_device *dev, int reg,
2505 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002506{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002507 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002508 int fence_reg;
2509 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002510 uint64_t val;
2511
Imre Deak56c844e2013-01-07 21:47:34 +02002512 if (INTEL_INFO(dev)->gen >= 6) {
2513 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2514 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2515 } else {
2516 fence_reg = FENCE_REG_965_0;
2517 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2518 }
2519
Chris Wilson9ce079e2012-04-17 15:31:30 +01002520 if (obj) {
2521 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002522
Chris Wilson9ce079e2012-04-17 15:31:30 +01002523 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2524 0xfffff000) << 32;
2525 val |= obj->gtt_offset & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002526 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002527 if (obj->tiling_mode == I915_TILING_Y)
2528 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2529 val |= I965_FENCE_REG_VALID;
2530 } else
2531 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002532
Imre Deak56c844e2013-01-07 21:47:34 +02002533 fence_reg += reg * 8;
2534 I915_WRITE64(fence_reg, val);
2535 POSTING_READ(fence_reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002536}
2537
Chris Wilson9ce079e2012-04-17 15:31:30 +01002538static void i915_write_fence_reg(struct drm_device *dev, int reg,
2539 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002540{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002541 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002542 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002543
Chris Wilson9ce079e2012-04-17 15:31:30 +01002544 if (obj) {
2545 u32 size = obj->gtt_space->size;
2546 int pitch_val;
2547 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002548
Chris Wilson9ce079e2012-04-17 15:31:30 +01002549 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2550 (size & -size) != size ||
2551 (obj->gtt_offset & (size - 1)),
2552 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2553 obj->gtt_offset, obj->map_and_fenceable, size);
2554
2555 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2556 tile_width = 128;
2557 else
2558 tile_width = 512;
2559
2560 /* Note: pitch better be a power of two tile widths */
2561 pitch_val = obj->stride / tile_width;
2562 pitch_val = ffs(pitch_val) - 1;
2563
2564 val = obj->gtt_offset;
2565 if (obj->tiling_mode == I915_TILING_Y)
2566 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2567 val |= I915_FENCE_SIZE_BITS(size);
2568 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2569 val |= I830_FENCE_REG_VALID;
2570 } else
2571 val = 0;
2572
2573 if (reg < 8)
2574 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002575 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002576 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002577
Chris Wilson9ce079e2012-04-17 15:31:30 +01002578 I915_WRITE(reg, val);
2579 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002580}
2581
Chris Wilson9ce079e2012-04-17 15:31:30 +01002582static void i830_write_fence_reg(struct drm_device *dev, int reg,
2583 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002584{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002585 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002586 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002587
Chris Wilson9ce079e2012-04-17 15:31:30 +01002588 if (obj) {
2589 u32 size = obj->gtt_space->size;
2590 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002591
Chris Wilson9ce079e2012-04-17 15:31:30 +01002592 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2593 (size & -size) != size ||
2594 (obj->gtt_offset & (size - 1)),
2595 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2596 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002597
Chris Wilson9ce079e2012-04-17 15:31:30 +01002598 pitch_val = obj->stride / 128;
2599 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002600
Chris Wilson9ce079e2012-04-17 15:31:30 +01002601 val = obj->gtt_offset;
2602 if (obj->tiling_mode == I915_TILING_Y)
2603 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2604 val |= I830_FENCE_SIZE_BITS(size);
2605 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2606 val |= I830_FENCE_REG_VALID;
2607 } else
2608 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002609
Chris Wilson9ce079e2012-04-17 15:31:30 +01002610 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2611 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2612}
2613
2614static void i915_gem_write_fence(struct drm_device *dev, int reg,
2615 struct drm_i915_gem_object *obj)
2616{
2617 switch (INTEL_INFO(dev)->gen) {
2618 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002619 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002620 case 5:
2621 case 4: i965_write_fence_reg(dev, reg, obj); break;
2622 case 3: i915_write_fence_reg(dev, reg, obj); break;
2623 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002624 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002625 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002626}
2627
Chris Wilson61050802012-04-17 15:31:31 +01002628static inline int fence_number(struct drm_i915_private *dev_priv,
2629 struct drm_i915_fence_reg *fence)
2630{
2631 return fence - dev_priv->fence_regs;
2632}
2633
2634static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2635 struct drm_i915_fence_reg *fence,
2636 bool enable)
2637{
2638 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2639 int reg = fence_number(dev_priv, fence);
2640
2641 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2642
2643 if (enable) {
2644 obj->fence_reg = reg;
2645 fence->obj = obj;
2646 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2647 } else {
2648 obj->fence_reg = I915_FENCE_REG_NONE;
2649 fence->obj = NULL;
2650 list_del_init(&fence->lru_list);
2651 }
2652}
2653
Chris Wilsond9e86c02010-11-10 16:40:20 +00002654static int
Chris Wilsona360bb12012-04-17 15:31:25 +01002655i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002656{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002657 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002658 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002659 if (ret)
2660 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002661
2662 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002663 }
2664
Chris Wilson63256ec2011-01-04 18:42:07 +00002665 /* Ensure that all CPU reads are completed before installing a fence
2666 * and all writes before removing the fence.
2667 */
2668 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2669 mb();
2670
Chris Wilson86d5bc32012-07-20 12:41:04 +01002671 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002672 return 0;
2673}
2674
2675int
2676i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2677{
Chris Wilson61050802012-04-17 15:31:31 +01002678 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002679 int ret;
2680
Chris Wilsona360bb12012-04-17 15:31:25 +01002681 ret = i915_gem_object_flush_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002682 if (ret)
2683 return ret;
2684
Chris Wilson61050802012-04-17 15:31:31 +01002685 if (obj->fence_reg == I915_FENCE_REG_NONE)
2686 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002687
Chris Wilson61050802012-04-17 15:31:31 +01002688 i915_gem_object_update_fence(obj,
2689 &dev_priv->fence_regs[obj->fence_reg],
2690 false);
2691 i915_gem_object_fence_lost(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002692
2693 return 0;
2694}
2695
2696static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002697i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002698{
Daniel Vetterae3db242010-02-19 11:51:58 +01002699 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002700 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002701 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002702
2703 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002704 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002705 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2706 reg = &dev_priv->fence_regs[i];
2707 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002708 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002709
Chris Wilson1690e1e2011-12-14 13:57:08 +01002710 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002711 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002712 }
2713
Chris Wilsond9e86c02010-11-10 16:40:20 +00002714 if (avail == NULL)
2715 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002716
2717 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002718 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002719 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002720 continue;
2721
Chris Wilson8fe301a2012-04-17 15:31:28 +01002722 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002723 }
2724
Chris Wilson8fe301a2012-04-17 15:31:28 +01002725 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002726}
2727
Jesse Barnesde151cf2008-11-12 10:03:55 -08002728/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002729 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002730 * @obj: object to map through a fence reg
2731 *
2732 * When mapping objects through the GTT, userspace wants to be able to write
2733 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002734 * This function walks the fence regs looking for a free one for @obj,
2735 * stealing one if it can't find any.
2736 *
2737 * It then sets up the reg based on the object's properties: address, pitch
2738 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002739 *
2740 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002741 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002742int
Chris Wilson06d98132012-04-17 15:31:24 +01002743i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002744{
Chris Wilson05394f32010-11-08 19:18:58 +00002745 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002746 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002747 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002748 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002749 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002750
Chris Wilson14415742012-04-17 15:31:33 +01002751 /* Have we updated the tiling parameters upon the object and so
2752 * will need to serialise the write to the associated fence register?
2753 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002754 if (obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002755 ret = i915_gem_object_flush_fence(obj);
2756 if (ret)
2757 return ret;
2758 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002759
Chris Wilsond9e86c02010-11-10 16:40:20 +00002760 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002761 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2762 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002763 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002764 list_move_tail(&reg->lru_list,
2765 &dev_priv->mm.fence_list);
2766 return 0;
2767 }
2768 } else if (enable) {
2769 reg = i915_find_fence_reg(dev);
2770 if (reg == NULL)
2771 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002772
Chris Wilson14415742012-04-17 15:31:33 +01002773 if (reg->obj) {
2774 struct drm_i915_gem_object *old = reg->obj;
2775
2776 ret = i915_gem_object_flush_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002777 if (ret)
2778 return ret;
2779
Chris Wilson14415742012-04-17 15:31:33 +01002780 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002781 }
Chris Wilson14415742012-04-17 15:31:33 +01002782 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002783 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002784
Chris Wilson14415742012-04-17 15:31:33 +01002785 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002786 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002787
Chris Wilson9ce079e2012-04-17 15:31:30 +01002788 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002789}
2790
Chris Wilson42d6ab42012-07-26 11:49:32 +01002791static bool i915_gem_valid_gtt_space(struct drm_device *dev,
2792 struct drm_mm_node *gtt_space,
2793 unsigned long cache_level)
2794{
2795 struct drm_mm_node *other;
2796
2797 /* On non-LLC machines we have to be careful when putting differing
2798 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00002799 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002800 */
2801 if (HAS_LLC(dev))
2802 return true;
2803
2804 if (gtt_space == NULL)
2805 return true;
2806
2807 if (list_empty(&gtt_space->node_list))
2808 return true;
2809
2810 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2811 if (other->allocated && !other->hole_follows && other->color != cache_level)
2812 return false;
2813
2814 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2815 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2816 return false;
2817
2818 return true;
2819}
2820
2821static void i915_gem_verify_gtt(struct drm_device *dev)
2822{
2823#if WATCH_GTT
2824 struct drm_i915_private *dev_priv = dev->dev_private;
2825 struct drm_i915_gem_object *obj;
2826 int err = 0;
2827
2828 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
2829 if (obj->gtt_space == NULL) {
2830 printk(KERN_ERR "object found on GTT list with no space reserved\n");
2831 err++;
2832 continue;
2833 }
2834
2835 if (obj->cache_level != obj->gtt_space->color) {
2836 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
2837 obj->gtt_space->start,
2838 obj->gtt_space->start + obj->gtt_space->size,
2839 obj->cache_level,
2840 obj->gtt_space->color);
2841 err++;
2842 continue;
2843 }
2844
2845 if (!i915_gem_valid_gtt_space(dev,
2846 obj->gtt_space,
2847 obj->cache_level)) {
2848 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
2849 obj->gtt_space->start,
2850 obj->gtt_space->start + obj->gtt_space->size,
2851 obj->cache_level);
2852 err++;
2853 continue;
2854 }
2855 }
2856
2857 WARN_ON(err);
2858#endif
2859}
2860
Jesse Barnesde151cf2008-11-12 10:03:55 -08002861/**
Eric Anholt673a3942008-07-30 12:06:12 -07002862 * Finds free space in the GTT aperture and binds the object there.
2863 */
2864static int
Chris Wilson05394f32010-11-08 19:18:58 +00002865i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002866 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002867 bool map_and_fenceable,
2868 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07002869{
Chris Wilson05394f32010-11-08 19:18:58 +00002870 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002871 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002872 struct drm_mm_node *node;
Daniel Vetter5e783302010-11-14 22:32:36 +01002873 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002874 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002875 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002876
Chris Wilsone28f8712011-07-18 13:11:49 -07002877 fence_size = i915_gem_get_gtt_size(dev,
2878 obj->base.size,
2879 obj->tiling_mode);
2880 fence_alignment = i915_gem_get_gtt_alignment(dev,
2881 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02002882 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07002883 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02002884 i915_gem_get_gtt_alignment(dev,
Chris Wilsone28f8712011-07-18 13:11:49 -07002885 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02002886 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002887
Eric Anholt673a3942008-07-30 12:06:12 -07002888 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002889 alignment = map_and_fenceable ? fence_alignment :
2890 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002891 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002892 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2893 return -EINVAL;
2894 }
2895
Chris Wilson05394f32010-11-08 19:18:58 +00002896 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002897
Chris Wilson654fc602010-05-27 13:18:21 +01002898 /* If the object is bigger than the entire aperture, reject it early
2899 * before evicting everything in a vain attempt to find space.
2900 */
Chris Wilson05394f32010-11-08 19:18:58 +00002901 if (obj->base.size >
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002902 (map_and_fenceable ? dev_priv->gtt.mappable_end : dev_priv->gtt.total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002903 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2904 return -E2BIG;
2905 }
2906
Chris Wilson37e680a2012-06-07 15:38:42 +01002907 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002908 if (ret)
2909 return ret;
2910
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002911 i915_gem_object_pin_pages(obj);
2912
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002913 node = kzalloc(sizeof(*node), GFP_KERNEL);
2914 if (node == NULL) {
2915 i915_gem_object_unpin_pages(obj);
2916 return -ENOMEM;
2917 }
2918
Eric Anholt673a3942008-07-30 12:06:12 -07002919 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002920 if (map_and_fenceable)
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002921 ret = drm_mm_insert_node_in_range_generic(&dev_priv->mm.gtt_space, node,
2922 size, alignment, obj->cache_level,
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002923 0, dev_priv->gtt.mappable_end);
Daniel Vetter920afa72010-09-16 17:54:23 +02002924 else
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002925 ret = drm_mm_insert_node_generic(&dev_priv->mm.gtt_space, node,
2926 size, alignment, obj->cache_level);
2927 if (ret) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002928 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002929 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002930 map_and_fenceable,
2931 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002932 if (ret == 0)
2933 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01002934
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002935 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002936 kfree(node);
2937 return ret;
2938 }
2939 if (WARN_ON(!i915_gem_valid_gtt_space(dev, node, obj->cache_level))) {
2940 i915_gem_object_unpin_pages(obj);
2941 drm_mm_put_block(node);
Chris Wilson42d6ab42012-07-26 11:49:32 +01002942 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07002943 }
2944
Daniel Vetter74163902012-02-15 23:50:21 +01002945 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002946 if (ret) {
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002947 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002948 drm_mm_put_block(node);
Chris Wilson6c085a72012-08-20 11:40:46 +02002949 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002950 }
Eric Anholt673a3942008-07-30 12:06:12 -07002951
Chris Wilson6c085a72012-08-20 11:40:46 +02002952 list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002953 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002954
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002955 obj->gtt_space = node;
2956 obj->gtt_offset = node->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002957
Daniel Vetter75e9e912010-11-04 17:11:09 +01002958 fenceable =
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002959 node->size == fence_size &&
2960 (node->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002961
Daniel Vetter75e9e912010-11-04 17:11:09 +01002962 mappable =
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002963 obj->gtt_offset + obj->base.size <= dev_priv->gtt.mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002964
Chris Wilson05394f32010-11-08 19:18:58 +00002965 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002966
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002967 i915_gem_object_unpin_pages(obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00002968 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01002969 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002970 return 0;
2971}
2972
2973void
Chris Wilson05394f32010-11-08 19:18:58 +00002974i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002975{
Eric Anholt673a3942008-07-30 12:06:12 -07002976 /* If we don't have a page list set up, then we're not pinned
2977 * to GPU, and we can ignore the cache flush because it'll happen
2978 * again at bind time.
2979 */
Chris Wilson05394f32010-11-08 19:18:58 +00002980 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002981 return;
2982
Chris Wilson9c23f7f2011-03-29 16:59:52 -07002983 /* If the GPU is snooping the contents of the CPU cache,
2984 * we do not need to manually clear the CPU cache lines. However,
2985 * the caches are only snooped when the render cache is
2986 * flushed/invalidated. As we always have to emit invalidations
2987 * and flushes when moving into and out of the RENDER domain, correct
2988 * snooping behaviour occurs naturally as the result of our domain
2989 * tracking.
2990 */
2991 if (obj->cache_level != I915_CACHE_NONE)
2992 return;
2993
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002994 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002995
Chris Wilson9da3da62012-06-01 15:20:22 +01002996 drm_clflush_sg(obj->pages);
Eric Anholte47c68e2008-11-14 13:35:19 -08002997}
2998
2999/** Flushes the GTT write domain for the object if it's dirty. */
3000static void
Chris Wilson05394f32010-11-08 19:18:58 +00003001i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003002{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003003 uint32_t old_write_domain;
3004
Chris Wilson05394f32010-11-08 19:18:58 +00003005 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003006 return;
3007
Chris Wilson63256ec2011-01-04 18:42:07 +00003008 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003009 * to it immediately go to main memory as far as we know, so there's
3010 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003011 *
3012 * However, we do have to enforce the order so that all writes through
3013 * the GTT land before any writes to the device, such as updates to
3014 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003015 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003016 wmb();
3017
Chris Wilson05394f32010-11-08 19:18:58 +00003018 old_write_domain = obj->base.write_domain;
3019 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003020
3021 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003022 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003023 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003024}
3025
3026/** Flushes the CPU write domain for the object if it's dirty. */
3027static void
Chris Wilson05394f32010-11-08 19:18:58 +00003028i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003029{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003030 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003031
Chris Wilson05394f32010-11-08 19:18:58 +00003032 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003033 return;
3034
3035 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003036 i915_gem_chipset_flush(obj->base.dev);
Chris Wilson05394f32010-11-08 19:18:58 +00003037 old_write_domain = obj->base.write_domain;
3038 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003039
3040 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003041 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003042 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003043}
3044
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003045/**
3046 * Moves a single object to the GTT read, and possibly write domain.
3047 *
3048 * This function returns when the move is complete, including waiting on
3049 * flushes to occur.
3050 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003051int
Chris Wilson20217462010-11-23 15:26:33 +00003052i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003053{
Chris Wilson8325a092012-04-24 15:52:35 +01003054 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003055 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003056 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003057
Eric Anholt02354392008-11-26 13:58:13 -08003058 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00003059 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003060 return -EINVAL;
3061
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003062 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3063 return 0;
3064
Chris Wilson0201f1e2012-07-20 12:41:01 +01003065 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003066 if (ret)
3067 return ret;
3068
Chris Wilson72133422010-09-13 23:56:38 +01003069 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003070
Chris Wilson05394f32010-11-08 19:18:58 +00003071 old_write_domain = obj->base.write_domain;
3072 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003073
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003074 /* It should now be out of any other write domains, and we can update
3075 * the domain values for our changes.
3076 */
Chris Wilson05394f32010-11-08 19:18:58 +00003077 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3078 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003079 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003080 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3081 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3082 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003083 }
3084
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003085 trace_i915_gem_object_change_domain(obj,
3086 old_read_domains,
3087 old_write_domain);
3088
Chris Wilson8325a092012-04-24 15:52:35 +01003089 /* And bump the LRU for this access */
3090 if (i915_gem_object_is_inactive(obj))
3091 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3092
Eric Anholte47c68e2008-11-14 13:35:19 -08003093 return 0;
3094}
3095
Chris Wilsone4ffd172011-04-04 09:44:39 +01003096int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3097 enum i915_cache_level cache_level)
3098{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003099 struct drm_device *dev = obj->base.dev;
3100 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003101 int ret;
3102
3103 if (obj->cache_level == cache_level)
3104 return 0;
3105
3106 if (obj->pin_count) {
3107 DRM_DEBUG("can not change the cache level of pinned objects\n");
3108 return -EBUSY;
3109 }
3110
Chris Wilson42d6ab42012-07-26 11:49:32 +01003111 if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
3112 ret = i915_gem_object_unbind(obj);
3113 if (ret)
3114 return ret;
3115 }
3116
Chris Wilsone4ffd172011-04-04 09:44:39 +01003117 if (obj->gtt_space) {
3118 ret = i915_gem_object_finish_gpu(obj);
3119 if (ret)
3120 return ret;
3121
3122 i915_gem_object_finish_gtt(obj);
3123
3124 /* Before SandyBridge, you could not use tiling or fence
3125 * registers with snooped memory, so relinquish any fences
3126 * currently pointing to our region in the aperture.
3127 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003128 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003129 ret = i915_gem_object_put_fence(obj);
3130 if (ret)
3131 return ret;
3132 }
3133
Daniel Vetter74898d72012-02-15 23:50:22 +01003134 if (obj->has_global_gtt_mapping)
3135 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003136 if (obj->has_aliasing_ppgtt_mapping)
3137 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3138 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003139
3140 obj->gtt_space->color = cache_level;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003141 }
3142
3143 if (cache_level == I915_CACHE_NONE) {
3144 u32 old_read_domains, old_write_domain;
3145
3146 /* If we're coming from LLC cached, then we haven't
3147 * actually been tracking whether the data is in the
3148 * CPU cache or not, since we only allow one bit set
3149 * in obj->write_domain and have been skipping the clflushes.
3150 * Just set it to the CPU cache for now.
3151 */
3152 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3153 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3154
3155 old_read_domains = obj->base.read_domains;
3156 old_write_domain = obj->base.write_domain;
3157
3158 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3159 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3160
3161 trace_i915_gem_object_change_domain(obj,
3162 old_read_domains,
3163 old_write_domain);
3164 }
3165
3166 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003167 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003168 return 0;
3169}
3170
Ben Widawsky199adf42012-09-21 17:01:20 -07003171int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3172 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003173{
Ben Widawsky199adf42012-09-21 17:01:20 -07003174 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003175 struct drm_i915_gem_object *obj;
3176 int ret;
3177
3178 ret = i915_mutex_lock_interruptible(dev);
3179 if (ret)
3180 return ret;
3181
3182 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3183 if (&obj->base == NULL) {
3184 ret = -ENOENT;
3185 goto unlock;
3186 }
3187
Ben Widawsky199adf42012-09-21 17:01:20 -07003188 args->caching = obj->cache_level != I915_CACHE_NONE;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003189
3190 drm_gem_object_unreference(&obj->base);
3191unlock:
3192 mutex_unlock(&dev->struct_mutex);
3193 return ret;
3194}
3195
Ben Widawsky199adf42012-09-21 17:01:20 -07003196int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3197 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003198{
Ben Widawsky199adf42012-09-21 17:01:20 -07003199 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003200 struct drm_i915_gem_object *obj;
3201 enum i915_cache_level level;
3202 int ret;
3203
Ben Widawsky199adf42012-09-21 17:01:20 -07003204 switch (args->caching) {
3205 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003206 level = I915_CACHE_NONE;
3207 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003208 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003209 level = I915_CACHE_LLC;
3210 break;
3211 default:
3212 return -EINVAL;
3213 }
3214
Ben Widawsky3bc29132012-09-26 16:15:20 -07003215 ret = i915_mutex_lock_interruptible(dev);
3216 if (ret)
3217 return ret;
3218
Chris Wilsone6994ae2012-07-10 10:27:08 +01003219 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3220 if (&obj->base == NULL) {
3221 ret = -ENOENT;
3222 goto unlock;
3223 }
3224
3225 ret = i915_gem_object_set_cache_level(obj, level);
3226
3227 drm_gem_object_unreference(&obj->base);
3228unlock:
3229 mutex_unlock(&dev->struct_mutex);
3230 return ret;
3231}
3232
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003233/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003234 * Prepare buffer for display plane (scanout, cursors, etc).
3235 * Can be called from an uninterruptible phase (modesetting) and allows
3236 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003237 */
3238int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003239i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3240 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003241 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003242{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003243 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003244 int ret;
3245
Chris Wilson0be73282010-12-06 14:36:27 +00003246 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003247 ret = i915_gem_object_sync(obj, pipelined);
3248 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003249 return ret;
3250 }
3251
Eric Anholta7ef0642011-03-29 16:59:54 -07003252 /* The display engine is not coherent with the LLC cache on gen6. As
3253 * a result, we make sure that the pinning that is about to occur is
3254 * done with uncached PTEs. This is lowest common denominator for all
3255 * chipsets.
3256 *
3257 * However for gen6+, we could do better by using the GFDT bit instead
3258 * of uncaching, which would allow us to flush all the LLC-cached data
3259 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3260 */
3261 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3262 if (ret)
3263 return ret;
3264
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003265 /* As the user may map the buffer once pinned in the display plane
3266 * (e.g. libkms for the bootup splash), we have to ensure that we
3267 * always use map_and_fenceable for all scanout buffers.
3268 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003269 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003270 if (ret)
3271 return ret;
3272
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003273 i915_gem_object_flush_cpu_write_domain(obj);
3274
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003275 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003276 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003277
3278 /* It should now be out of any other write domains, and we can update
3279 * the domain values for our changes.
3280 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003281 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003282 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003283
3284 trace_i915_gem_object_change_domain(obj,
3285 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003286 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003287
3288 return 0;
3289}
3290
Chris Wilson85345512010-11-13 09:49:11 +00003291int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003292i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003293{
Chris Wilson88241782011-01-07 17:09:48 +00003294 int ret;
3295
Chris Wilsona8198ee2011-04-13 22:04:09 +01003296 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003297 return 0;
3298
Chris Wilson0201f1e2012-07-20 12:41:01 +01003299 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003300 if (ret)
3301 return ret;
3302
Chris Wilsona8198ee2011-04-13 22:04:09 +01003303 /* Ensure that we invalidate the GPU's caches and TLBs. */
3304 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003305 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003306}
3307
Eric Anholte47c68e2008-11-14 13:35:19 -08003308/**
3309 * Moves a single object to the CPU read, and possibly write domain.
3310 *
3311 * This function returns when the move is complete, including waiting on
3312 * flushes to occur.
3313 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003314int
Chris Wilson919926a2010-11-12 13:42:53 +00003315i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003316{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003317 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003318 int ret;
3319
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003320 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3321 return 0;
3322
Chris Wilson0201f1e2012-07-20 12:41:01 +01003323 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003324 if (ret)
3325 return ret;
3326
Eric Anholte47c68e2008-11-14 13:35:19 -08003327 i915_gem_object_flush_gtt_write_domain(obj);
3328
Chris Wilson05394f32010-11-08 19:18:58 +00003329 old_write_domain = obj->base.write_domain;
3330 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003331
Eric Anholte47c68e2008-11-14 13:35:19 -08003332 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003333 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003334 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003335
Chris Wilson05394f32010-11-08 19:18:58 +00003336 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003337 }
3338
3339 /* It should now be out of any other write domains, and we can update
3340 * the domain values for our changes.
3341 */
Chris Wilson05394f32010-11-08 19:18:58 +00003342 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003343
3344 /* If we're writing through the CPU, then the GPU read domains will
3345 * need to be invalidated at next use.
3346 */
3347 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003348 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3349 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003350 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003351
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003352 trace_i915_gem_object_change_domain(obj,
3353 old_read_domains,
3354 old_write_domain);
3355
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003356 return 0;
3357}
3358
Eric Anholt673a3942008-07-30 12:06:12 -07003359/* Throttle our rendering by waiting until the ring has completed our requests
3360 * emitted over 20 msec ago.
3361 *
Eric Anholtb9624422009-06-03 07:27:35 +00003362 * Note that if we were to use the current jiffies each time around the loop,
3363 * we wouldn't escape the function with any frames outstanding if the time to
3364 * render a frame was over 20ms.
3365 *
Eric Anholt673a3942008-07-30 12:06:12 -07003366 * This should get us reasonable parallelism between CPU and GPU but also
3367 * relatively low latency when blocking on a particular request to finish.
3368 */
3369static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003370i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003371{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003372 struct drm_i915_private *dev_priv = dev->dev_private;
3373 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003374 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003375 struct drm_i915_gem_request *request;
3376 struct intel_ring_buffer *ring = NULL;
3377 u32 seqno = 0;
3378 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003379
Daniel Vetter308887a2012-11-14 17:14:06 +01003380 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3381 if (ret)
3382 return ret;
3383
3384 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3385 if (ret)
3386 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003387
Chris Wilson1c255952010-09-26 11:03:27 +01003388 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003389 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003390 if (time_after_eq(request->emitted_jiffies, recent_enough))
3391 break;
3392
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003393 ring = request->ring;
3394 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003395 }
Chris Wilson1c255952010-09-26 11:03:27 +01003396 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003397
3398 if (seqno == 0)
3399 return 0;
3400
Ben Widawsky5c81fe852012-05-24 15:03:08 -07003401 ret = __wait_seqno(ring, seqno, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003402 if (ret == 0)
3403 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003404
Eric Anholt673a3942008-07-30 12:06:12 -07003405 return ret;
3406}
3407
Eric Anholt673a3942008-07-30 12:06:12 -07003408int
Chris Wilson05394f32010-11-08 19:18:58 +00003409i915_gem_object_pin(struct drm_i915_gem_object *obj,
3410 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003411 bool map_and_fenceable,
3412 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003413{
Eric Anholt673a3942008-07-30 12:06:12 -07003414 int ret;
3415
Chris Wilson7e81a422012-09-15 09:41:57 +01003416 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3417 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003418
Chris Wilson05394f32010-11-08 19:18:58 +00003419 if (obj->gtt_space != NULL) {
3420 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3421 (map_and_fenceable && !obj->map_and_fenceable)) {
3422 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003423 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003424 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3425 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003426 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003427 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003428 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003429 ret = i915_gem_object_unbind(obj);
3430 if (ret)
3431 return ret;
3432 }
3433 }
3434
Chris Wilson05394f32010-11-08 19:18:58 +00003435 if (obj->gtt_space == NULL) {
Chris Wilson87422672012-11-21 13:04:03 +00003436 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3437
Chris Wilsona00b10c2010-09-24 21:15:47 +01003438 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003439 map_and_fenceable,
3440 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003441 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003442 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003443
3444 if (!dev_priv->mm.aliasing_ppgtt)
3445 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003446 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003447
Daniel Vetter74898d72012-02-15 23:50:22 +01003448 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3449 i915_gem_gtt_bind_object(obj, obj->cache_level);
3450
Chris Wilson1b502472012-04-24 15:47:30 +01003451 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003452 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003453
3454 return 0;
3455}
3456
3457void
Chris Wilson05394f32010-11-08 19:18:58 +00003458i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003459{
Chris Wilson05394f32010-11-08 19:18:58 +00003460 BUG_ON(obj->pin_count == 0);
3461 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003462
Chris Wilson1b502472012-04-24 15:47:30 +01003463 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003464 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003465}
3466
3467int
3468i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003469 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003470{
3471 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003472 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003473 int ret;
3474
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003475 ret = i915_mutex_lock_interruptible(dev);
3476 if (ret)
3477 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003478
Chris Wilson05394f32010-11-08 19:18:58 +00003479 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003480 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003481 ret = -ENOENT;
3482 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003483 }
Eric Anholt673a3942008-07-30 12:06:12 -07003484
Chris Wilson05394f32010-11-08 19:18:58 +00003485 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003486 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003487 ret = -EINVAL;
3488 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003489 }
3490
Chris Wilson05394f32010-11-08 19:18:58 +00003491 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003492 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3493 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003494 ret = -EINVAL;
3495 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003496 }
3497
Chris Wilson05394f32010-11-08 19:18:58 +00003498 obj->user_pin_count++;
3499 obj->pin_filp = file;
3500 if (obj->user_pin_count == 1) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003501 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003502 if (ret)
3503 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003504 }
3505
3506 /* XXX - flush the CPU caches for pinned objects
3507 * as the X server doesn't manage domains yet
3508 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003509 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003510 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003511out:
Chris Wilson05394f32010-11-08 19:18:58 +00003512 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003513unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003514 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003515 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003516}
3517
3518int
3519i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003520 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003521{
3522 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003523 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003524 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003525
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003526 ret = i915_mutex_lock_interruptible(dev);
3527 if (ret)
3528 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003529
Chris Wilson05394f32010-11-08 19:18:58 +00003530 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003531 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003532 ret = -ENOENT;
3533 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003534 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003535
Chris Wilson05394f32010-11-08 19:18:58 +00003536 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003537 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3538 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003539 ret = -EINVAL;
3540 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003541 }
Chris Wilson05394f32010-11-08 19:18:58 +00003542 obj->user_pin_count--;
3543 if (obj->user_pin_count == 0) {
3544 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003545 i915_gem_object_unpin(obj);
3546 }
Eric Anholt673a3942008-07-30 12:06:12 -07003547
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003548out:
Chris Wilson05394f32010-11-08 19:18:58 +00003549 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003550unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003551 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003552 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003553}
3554
3555int
3556i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003557 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003558{
3559 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003560 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003561 int ret;
3562
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003563 ret = i915_mutex_lock_interruptible(dev);
3564 if (ret)
3565 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003566
Chris Wilson05394f32010-11-08 19:18:58 +00003567 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003568 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003569 ret = -ENOENT;
3570 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003571 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003572
Chris Wilson0be555b2010-08-04 15:36:30 +01003573 /* Count all active objects as busy, even if they are currently not used
3574 * by the gpu. Users of this interface expect objects to eventually
3575 * become non-busy without any further actions, therefore emit any
3576 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003577 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003578 ret = i915_gem_object_flush_active(obj);
3579
Chris Wilson05394f32010-11-08 19:18:58 +00003580 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003581 if (obj->ring) {
3582 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3583 args->busy |= intel_ring_flag(obj->ring) << 16;
3584 }
Eric Anholt673a3942008-07-30 12:06:12 -07003585
Chris Wilson05394f32010-11-08 19:18:58 +00003586 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003587unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003588 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003589 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003590}
3591
3592int
3593i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3594 struct drm_file *file_priv)
3595{
Akshay Joshi0206e352011-08-16 15:34:10 -04003596 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003597}
3598
Chris Wilson3ef94da2009-09-14 16:50:29 +01003599int
3600i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3601 struct drm_file *file_priv)
3602{
3603 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003604 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003605 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003606
3607 switch (args->madv) {
3608 case I915_MADV_DONTNEED:
3609 case I915_MADV_WILLNEED:
3610 break;
3611 default:
3612 return -EINVAL;
3613 }
3614
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003615 ret = i915_mutex_lock_interruptible(dev);
3616 if (ret)
3617 return ret;
3618
Chris Wilson05394f32010-11-08 19:18:58 +00003619 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003620 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003621 ret = -ENOENT;
3622 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003623 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003624
Chris Wilson05394f32010-11-08 19:18:58 +00003625 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003626 ret = -EINVAL;
3627 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003628 }
3629
Chris Wilson05394f32010-11-08 19:18:58 +00003630 if (obj->madv != __I915_MADV_PURGED)
3631 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003632
Chris Wilson6c085a72012-08-20 11:40:46 +02003633 /* if the object is no longer attached, discard its backing storage */
3634 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003635 i915_gem_object_truncate(obj);
3636
Chris Wilson05394f32010-11-08 19:18:58 +00003637 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003638
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003639out:
Chris Wilson05394f32010-11-08 19:18:58 +00003640 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003641unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003642 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003643 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003644}
3645
Chris Wilson37e680a2012-06-07 15:38:42 +01003646void i915_gem_object_init(struct drm_i915_gem_object *obj,
3647 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003648{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003649 INIT_LIST_HEAD(&obj->mm_list);
3650 INIT_LIST_HEAD(&obj->gtt_list);
3651 INIT_LIST_HEAD(&obj->ring_list);
3652 INIT_LIST_HEAD(&obj->exec_list);
3653
Chris Wilson37e680a2012-06-07 15:38:42 +01003654 obj->ops = ops;
3655
Chris Wilson0327d6b2012-08-11 15:41:06 +01003656 obj->fence_reg = I915_FENCE_REG_NONE;
3657 obj->madv = I915_MADV_WILLNEED;
3658 /* Avoid an unnecessary call to unbind on the first bind. */
3659 obj->map_and_fenceable = true;
3660
3661 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3662}
3663
Chris Wilson37e680a2012-06-07 15:38:42 +01003664static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3665 .get_pages = i915_gem_object_get_pages_gtt,
3666 .put_pages = i915_gem_object_put_pages_gtt,
3667};
3668
Chris Wilson05394f32010-11-08 19:18:58 +00003669struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3670 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003671{
Daniel Vetterc397b902010-04-09 19:05:07 +00003672 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003673 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003674 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003675
Chris Wilson42dcedd2012-11-15 11:32:30 +00003676 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003677 if (obj == NULL)
3678 return NULL;
3679
3680 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00003681 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00003682 return NULL;
3683 }
3684
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003685 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3686 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3687 /* 965gm cannot relocate objects above 4GiB. */
3688 mask &= ~__GFP_HIGHMEM;
3689 mask |= __GFP_DMA32;
3690 }
3691
Hugh Dickins5949eac2011-06-27 16:18:18 -07003692 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003693 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003694
Chris Wilson37e680a2012-06-07 15:38:42 +01003695 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003696
Daniel Vetterc397b902010-04-09 19:05:07 +00003697 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3698 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3699
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003700 if (HAS_LLC(dev)) {
3701 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003702 * cache) for about a 10% performance improvement
3703 * compared to uncached. Graphics requests other than
3704 * display scanout are coherent with the CPU in
3705 * accessing this cache. This means in this mode we
3706 * don't need to clflush on the CPU side, and on the
3707 * GPU side we only need to flush internal caches to
3708 * get data visible to the CPU.
3709 *
3710 * However, we maintain the display planes as UC, and so
3711 * need to rebind when first used as such.
3712 */
3713 obj->cache_level = I915_CACHE_LLC;
3714 } else
3715 obj->cache_level = I915_CACHE_NONE;
3716
Chris Wilson05394f32010-11-08 19:18:58 +00003717 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003718}
3719
Eric Anholt673a3942008-07-30 12:06:12 -07003720int i915_gem_init_object(struct drm_gem_object *obj)
3721{
Daniel Vetterc397b902010-04-09 19:05:07 +00003722 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003723
Eric Anholt673a3942008-07-30 12:06:12 -07003724 return 0;
3725}
3726
Chris Wilson1488fc02012-04-24 15:47:31 +01003727void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003728{
Chris Wilson1488fc02012-04-24 15:47:31 +01003729 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003730 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003731 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003732
Chris Wilson26e12f892011-03-20 11:20:19 +00003733 trace_i915_gem_object_destroy(obj);
3734
Chris Wilson1488fc02012-04-24 15:47:31 +01003735 if (obj->phys_obj)
3736 i915_gem_detach_phys_object(dev, obj);
3737
3738 obj->pin_count = 0;
3739 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3740 bool was_interruptible;
3741
3742 was_interruptible = dev_priv->mm.interruptible;
3743 dev_priv->mm.interruptible = false;
3744
3745 WARN_ON(i915_gem_object_unbind(obj));
3746
3747 dev_priv->mm.interruptible = was_interruptible;
3748 }
3749
Chris Wilsona5570172012-09-04 21:02:54 +01003750 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01003751 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003752 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003753 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003754
Chris Wilson9da3da62012-06-01 15:20:22 +01003755 BUG_ON(obj->pages);
3756
Chris Wilson2f745ad2012-09-04 21:02:58 +01003757 if (obj->base.import_attach)
3758 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01003759
Chris Wilson05394f32010-11-08 19:18:58 +00003760 drm_gem_object_release(&obj->base);
3761 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003762
Chris Wilson05394f32010-11-08 19:18:58 +00003763 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003764 i915_gem_object_free(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003765}
3766
Jesse Barnes5669fca2009-02-17 15:13:31 -08003767int
Eric Anholt673a3942008-07-30 12:06:12 -07003768i915_gem_idle(struct drm_device *dev)
3769{
3770 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003771 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003772
Keith Packard6dbe2772008-10-14 21:41:13 -07003773 mutex_lock(&dev->struct_mutex);
3774
Chris Wilson87acb0a2010-10-19 10:13:00 +01003775 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003776 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003777 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003778 }
Eric Anholt673a3942008-07-30 12:06:12 -07003779
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003780 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003781 if (ret) {
3782 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003783 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003784 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003785 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003786
Chris Wilson29105cc2010-01-07 10:39:13 +00003787 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003788 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02003789 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003790
Chris Wilson312817a2010-11-22 11:50:11 +00003791 i915_gem_reset_fences(dev);
3792
Chris Wilson29105cc2010-01-07 10:39:13 +00003793 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3794 * We need to replace this with a semaphore, or something.
3795 * And not confound mm.suspended!
3796 */
3797 dev_priv->mm.suspended = 1;
Daniel Vetter99584db2012-11-14 17:14:04 +01003798 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003799
3800 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003801 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003802
Keith Packard6dbe2772008-10-14 21:41:13 -07003803 mutex_unlock(&dev->struct_mutex);
3804
Chris Wilson29105cc2010-01-07 10:39:13 +00003805 /* Cancel the retire work handler, which should be idle now. */
3806 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3807
Eric Anholt673a3942008-07-30 12:06:12 -07003808 return 0;
3809}
3810
Ben Widawskyb9524a12012-05-25 16:56:24 -07003811void i915_gem_l3_remap(struct drm_device *dev)
3812{
3813 drm_i915_private_t *dev_priv = dev->dev_private;
3814 u32 misccpctl;
3815 int i;
3816
3817 if (!IS_IVYBRIDGE(dev))
3818 return;
3819
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003820 if (!dev_priv->l3_parity.remap_info)
Ben Widawskyb9524a12012-05-25 16:56:24 -07003821 return;
3822
3823 misccpctl = I915_READ(GEN7_MISCCPCTL);
3824 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3825 POSTING_READ(GEN7_MISCCPCTL);
3826
3827 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3828 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003829 if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003830 DRM_DEBUG("0x%x was already programmed to %x\n",
3831 GEN7_L3LOG_BASE + i, remap);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003832 if (remap && !dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003833 DRM_DEBUG_DRIVER("Clearing remapped register\n");
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003834 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07003835 }
3836
3837 /* Make sure all the writes land before disabling dop clock gating */
3838 POSTING_READ(GEN7_L3LOG_BASE);
3839
3840 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3841}
3842
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003843void i915_gem_init_swizzling(struct drm_device *dev)
3844{
3845 drm_i915_private_t *dev_priv = dev->dev_private;
3846
Daniel Vetter11782b02012-01-31 16:47:55 +01003847 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003848 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3849 return;
3850
3851 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3852 DISP_TILE_SURFACE_SWIZZLING);
3853
Daniel Vetter11782b02012-01-31 16:47:55 +01003854 if (IS_GEN5(dev))
3855 return;
3856
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003857 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3858 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003859 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08003860 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003861 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky8782e262012-12-18 10:31:23 -08003862 else
3863 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003864}
Daniel Vettere21af882012-02-09 20:53:27 +01003865
Chris Wilson67b1b572012-07-05 23:49:40 +01003866static bool
3867intel_enable_blt(struct drm_device *dev)
3868{
3869 if (!HAS_BLT(dev))
3870 return false;
3871
3872 /* The blitter was dysfunctional on early prototypes */
3873 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
3874 DRM_INFO("BLT not supported on this pre-production hardware;"
3875 " graphics performance will be degraded.\n");
3876 return false;
3877 }
3878
3879 return true;
3880}
3881
Eric Anholt673a3942008-07-30 12:06:12 -07003882int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003883i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003884{
3885 drm_i915_private_t *dev_priv = dev->dev_private;
3886 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003887
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003888 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
Daniel Vetter8ecd1a62012-06-07 15:56:03 +02003889 return -EIO;
3890
Rodrigo Vivieda2d7f2012-10-10 18:35:28 -03003891 if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
3892 I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);
3893
Ben Widawskyb9524a12012-05-25 16:56:24 -07003894 i915_gem_l3_remap(dev);
3895
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003896 i915_gem_init_swizzling(dev);
3897
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02003898 dev_priv->next_seqno = dev_priv->last_seqno = (u32)~0 - 0x1000;
3899
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003900 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003901 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003902 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003903
3904 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003905 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003906 if (ret)
3907 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003908 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003909
Chris Wilson67b1b572012-07-05 23:49:40 +01003910 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003911 ret = intel_init_blt_ring_buffer(dev);
3912 if (ret)
3913 goto cleanup_bsd_ring;
3914 }
3915
Ben Widawsky254f9652012-06-04 14:42:42 -07003916 /*
3917 * XXX: There was some w/a described somewhere suggesting loading
3918 * contexts before PPGTT.
3919 */
3920 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +01003921 i915_gem_init_ppgtt(dev);
3922
Chris Wilson68f95ba2010-05-27 13:18:22 +01003923 return 0;
3924
Chris Wilson549f7362010-10-19 11:19:32 +01003925cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003926 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003927cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003928 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003929 return ret;
3930}
3931
Chris Wilson1070a422012-04-24 15:47:41 +01003932int i915_gem_init(struct drm_device *dev)
3933{
3934 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01003935 int ret;
3936
Chris Wilson1070a422012-04-24 15:47:41 +01003937 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -08003938 i915_gem_init_global_gtt(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01003939 ret = i915_gem_init_hw(dev);
3940 mutex_unlock(&dev->struct_mutex);
3941 if (ret) {
3942 i915_gem_cleanup_aliasing_ppgtt(dev);
3943 return ret;
3944 }
3945
Daniel Vetter53ca26c2012-04-26 23:28:03 +02003946 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
3947 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3948 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01003949 return 0;
3950}
3951
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003952void
3953i915_gem_cleanup_ringbuffer(struct drm_device *dev)
3954{
3955 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01003956 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003957 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003958
Chris Wilsonb4519512012-05-11 14:29:30 +01003959 for_each_ring(ring, dev_priv, i)
3960 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003961}
3962
3963int
Eric Anholt673a3942008-07-30 12:06:12 -07003964i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
3965 struct drm_file *file_priv)
3966{
3967 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01003968 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003969
Jesse Barnes79e53942008-11-07 14:24:08 -08003970 if (drm_core_check_feature(dev, DRIVER_MODESET))
3971 return 0;
3972
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003973 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003974 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003975 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003976 }
3977
Eric Anholt673a3942008-07-30 12:06:12 -07003978 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003979 dev_priv->mm.suspended = 0;
3980
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003981 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003982 if (ret != 0) {
3983 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003984 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003985 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003986
Chris Wilson69dc4982010-10-19 10:36:51 +01003987 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003988 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003989
Chris Wilson5f353082010-06-07 14:03:03 +01003990 ret = drm_irq_install(dev);
3991 if (ret)
3992 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003993
Eric Anholt673a3942008-07-30 12:06:12 -07003994 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01003995
3996cleanup_ringbuffer:
3997 mutex_lock(&dev->struct_mutex);
3998 i915_gem_cleanup_ringbuffer(dev);
3999 dev_priv->mm.suspended = 1;
4000 mutex_unlock(&dev->struct_mutex);
4001
4002 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004003}
4004
4005int
4006i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4007 struct drm_file *file_priv)
4008{
Jesse Barnes79e53942008-11-07 14:24:08 -08004009 if (drm_core_check_feature(dev, DRIVER_MODESET))
4010 return 0;
4011
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004012 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004013 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004014}
4015
4016void
4017i915_gem_lastclose(struct drm_device *dev)
4018{
4019 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004020
Eric Anholte806b492009-01-22 09:56:58 -08004021 if (drm_core_check_feature(dev, DRIVER_MODESET))
4022 return;
4023
Keith Packard6dbe2772008-10-14 21:41:13 -07004024 ret = i915_gem_idle(dev);
4025 if (ret)
4026 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004027}
4028
Chris Wilson64193402010-10-24 12:38:05 +01004029static void
4030init_ring_lists(struct intel_ring_buffer *ring)
4031{
4032 INIT_LIST_HEAD(&ring->active_list);
4033 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004034}
4035
Eric Anholt673a3942008-07-30 12:06:12 -07004036void
4037i915_gem_load(struct drm_device *dev)
4038{
4039 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004040 int i;
4041
4042 dev_priv->slab =
4043 kmem_cache_create("i915_gem_object",
4044 sizeof(struct drm_i915_gem_object), 0,
4045 SLAB_HWCACHE_ALIGN,
4046 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004047
Chris Wilson69dc4982010-10-19 10:36:51 +01004048 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004049 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004050 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4051 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004052 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004053 for (i = 0; i < I915_NUM_RINGS; i++)
4054 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004055 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004056 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004057 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4058 i915_gem_retire_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004059 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004060
Dave Airlie94400122010-07-20 13:15:31 +10004061 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4062 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004063 I915_WRITE(MI_ARB_STATE,
4064 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004065 }
4066
Chris Wilson72bfa192010-12-19 11:42:05 +00004067 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4068
Jesse Barnesde151cf2008-11-12 10:03:55 -08004069 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004070 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4071 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004072
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004073 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004074 dev_priv->num_fence_regs = 16;
4075 else
4076 dev_priv->num_fence_regs = 8;
4077
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004078 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01004079 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004080
Eric Anholt673a3942008-07-30 12:06:12 -07004081 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004082 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004083
Chris Wilsonce453d82011-02-21 14:43:56 +00004084 dev_priv->mm.interruptible = true;
4085
Chris Wilson17250b72010-10-28 12:51:39 +01004086 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4087 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4088 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004089}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004090
4091/*
4092 * Create a physically contiguous memory object for this object
4093 * e.g. for cursor + overlay regs
4094 */
Chris Wilson995b6762010-08-20 13:23:26 +01004095static int i915_gem_init_phys_object(struct drm_device *dev,
4096 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004097{
4098 drm_i915_private_t *dev_priv = dev->dev_private;
4099 struct drm_i915_gem_phys_object *phys_obj;
4100 int ret;
4101
4102 if (dev_priv->mm.phys_objs[id - 1] || !size)
4103 return 0;
4104
Eric Anholt9a298b22009-03-24 12:23:04 -07004105 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004106 if (!phys_obj)
4107 return -ENOMEM;
4108
4109 phys_obj->id = id;
4110
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004111 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004112 if (!phys_obj->handle) {
4113 ret = -ENOMEM;
4114 goto kfree_obj;
4115 }
4116#ifdef CONFIG_X86
4117 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4118#endif
4119
4120 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4121
4122 return 0;
4123kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004124 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004125 return ret;
4126}
4127
Chris Wilson995b6762010-08-20 13:23:26 +01004128static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004129{
4130 drm_i915_private_t *dev_priv = dev->dev_private;
4131 struct drm_i915_gem_phys_object *phys_obj;
4132
4133 if (!dev_priv->mm.phys_objs[id - 1])
4134 return;
4135
4136 phys_obj = dev_priv->mm.phys_objs[id - 1];
4137 if (phys_obj->cur_obj) {
4138 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4139 }
4140
4141#ifdef CONFIG_X86
4142 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4143#endif
4144 drm_pci_free(dev, phys_obj->handle);
4145 kfree(phys_obj);
4146 dev_priv->mm.phys_objs[id - 1] = NULL;
4147}
4148
4149void i915_gem_free_all_phys_object(struct drm_device *dev)
4150{
4151 int i;
4152
Dave Airlie260883c2009-01-22 17:58:49 +10004153 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004154 i915_gem_free_phys_object(dev, i);
4155}
4156
4157void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004158 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004159{
Chris Wilson05394f32010-11-08 19:18:58 +00004160 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004161 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004162 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004163 int page_count;
4164
Chris Wilson05394f32010-11-08 19:18:58 +00004165 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004166 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004167 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004168
Chris Wilson05394f32010-11-08 19:18:58 +00004169 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004170 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004171 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004172 if (!IS_ERR(page)) {
4173 char *dst = kmap_atomic(page);
4174 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4175 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004176
Chris Wilsone5281cc2010-10-28 13:45:36 +01004177 drm_clflush_pages(&page, 1);
4178
4179 set_page_dirty(page);
4180 mark_page_accessed(page);
4181 page_cache_release(page);
4182 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004183 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004184 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004185
Chris Wilson05394f32010-11-08 19:18:58 +00004186 obj->phys_obj->cur_obj = NULL;
4187 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004188}
4189
4190int
4191i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004192 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004193 int id,
4194 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004195{
Chris Wilson05394f32010-11-08 19:18:58 +00004196 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004197 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004198 int ret = 0;
4199 int page_count;
4200 int i;
4201
4202 if (id > I915_MAX_PHYS_OBJECT)
4203 return -EINVAL;
4204
Chris Wilson05394f32010-11-08 19:18:58 +00004205 if (obj->phys_obj) {
4206 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004207 return 0;
4208 i915_gem_detach_phys_object(dev, obj);
4209 }
4210
Dave Airlie71acb5e2008-12-30 20:31:46 +10004211 /* create a new object */
4212 if (!dev_priv->mm.phys_objs[id - 1]) {
4213 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004214 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004215 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004216 DRM_ERROR("failed to init phys object %d size: %zu\n",
4217 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004218 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004219 }
4220 }
4221
4222 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004223 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4224 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004225
Chris Wilson05394f32010-11-08 19:18:58 +00004226 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004227
4228 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004229 struct page *page;
4230 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004231
Hugh Dickins5949eac2011-06-27 16:18:18 -07004232 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004233 if (IS_ERR(page))
4234 return PTR_ERR(page);
4235
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004236 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004237 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004238 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004239 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004240
4241 mark_page_accessed(page);
4242 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004243 }
4244
4245 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004246}
4247
4248static int
Chris Wilson05394f32010-11-08 19:18:58 +00004249i915_gem_phys_pwrite(struct drm_device *dev,
4250 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004251 struct drm_i915_gem_pwrite *args,
4252 struct drm_file *file_priv)
4253{
Chris Wilson05394f32010-11-08 19:18:58 +00004254 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004255 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004256
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004257 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4258 unsigned long unwritten;
4259
4260 /* The physical object once assigned is fixed for the lifetime
4261 * of the obj, so we can safely drop the lock and continue
4262 * to access vaddr.
4263 */
4264 mutex_unlock(&dev->struct_mutex);
4265 unwritten = copy_from_user(vaddr, user_data, args->size);
4266 mutex_lock(&dev->struct_mutex);
4267 if (unwritten)
4268 return -EFAULT;
4269 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004270
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004271 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004272 return 0;
4273}
Eric Anholtb9624422009-06-03 07:27:35 +00004274
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004275void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004276{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004277 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004278
4279 /* Clean up our request list when the client is going away, so that
4280 * later retire_requests won't dereference our soon-to-be-gone
4281 * file_priv.
4282 */
Chris Wilson1c255952010-09-26 11:03:27 +01004283 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004284 while (!list_empty(&file_priv->mm.request_list)) {
4285 struct drm_i915_gem_request *request;
4286
4287 request = list_first_entry(&file_priv->mm.request_list,
4288 struct drm_i915_gem_request,
4289 client_list);
4290 list_del(&request->client_list);
4291 request->file_priv = NULL;
4292 }
Chris Wilson1c255952010-09-26 11:03:27 +01004293 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004294}
Chris Wilson31169712009-09-14 16:50:28 +01004295
Chris Wilson57745062012-11-21 13:04:04 +00004296static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4297{
4298 if (!mutex_is_locked(mutex))
4299 return false;
4300
4301#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4302 return mutex->owner == task;
4303#else
4304 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4305 return false;
4306#endif
4307}
4308
Chris Wilson31169712009-09-14 16:50:28 +01004309static int
Ying Han1495f232011-05-24 17:12:27 -07004310i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004311{
Chris Wilson17250b72010-10-28 12:51:39 +01004312 struct drm_i915_private *dev_priv =
4313 container_of(shrinker,
4314 struct drm_i915_private,
4315 mm.inactive_shrinker);
4316 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004317 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004318 int nr_to_scan = sc->nr_to_scan;
Chris Wilson57745062012-11-21 13:04:04 +00004319 bool unlock = true;
Chris Wilson17250b72010-10-28 12:51:39 +01004320 int cnt;
4321
Chris Wilson57745062012-11-21 13:04:04 +00004322 if (!mutex_trylock(&dev->struct_mutex)) {
4323 if (!mutex_is_locked_by(&dev->struct_mutex, current))
4324 return 0;
4325
Daniel Vetter677feac2012-12-19 14:33:45 +01004326 if (dev_priv->mm.shrinker_no_lock_stealing)
4327 return 0;
4328
Chris Wilson57745062012-11-21 13:04:04 +00004329 unlock = false;
4330 }
Chris Wilson31169712009-09-14 16:50:28 +01004331
Chris Wilson6c085a72012-08-20 11:40:46 +02004332 if (nr_to_scan) {
4333 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4334 if (nr_to_scan > 0)
4335 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004336 }
4337
Chris Wilson17250b72010-10-28 12:51:39 +01004338 cnt = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02004339 list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004340 if (obj->pages_pin_count == 0)
4341 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson6c085a72012-08-20 11:40:46 +02004342 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004343 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004344 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004345
Chris Wilson57745062012-11-21 13:04:04 +00004346 if (unlock)
4347 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004348 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004349}