blob: 66f7e1e3ec4b58b1730736773f9be8916933b063 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080049#include <linux/pm_runtime.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050050#include <linux/clocksource.h>
51#include <linux/time.h>
Takashi Iwaif4c482a2012-12-04 15:09:23 +010052#include <linux/completion.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050053
Takashi Iwai27fe48d92011-09-28 17:16:09 +020054#ifdef CONFIG_X86
55/* for snoop control */
56#include <asm/pgtable.h>
57#include <asm/cacheflush.h>
58#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <sound/core.h>
60#include <sound/initval.h>
Takashi Iwai91219472012-04-26 12:13:25 +020061#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020062#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020063#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include "hda_codec.h"
Wang Xingchao99a20082013-05-30 22:07:10 +080065#include "hda_i915.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
67
Takashi Iwai5aba4f82008-01-07 15:16:37 +010068static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
69static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103070static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010071static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +020072static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020073static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010074static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010075static int probe_only[SNDRV_CARDS];
David Henningsson26a6cb62012-10-09 15:04:21 +020076static int jackpoll_ms[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103077static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020078static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020079#ifdef CONFIG_SND_HDA_PATCH_LOADER
80static char *patch[SNDRV_CARDS];
81#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010082#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +020083static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010084 CONFIG_SND_HDA_INPUT_BEEP_MODE};
85#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Takashi Iwai5aba4f82008-01-07 15:16:37 +010087module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010089module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010091module_param_array(enable, bool, NULL, 0444);
92MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
93module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010095module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020096MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwai1dac6692012-09-13 14:59:47 +020097 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020098module_param_array(bdl_pos_adj, int, NULL, 0644);
99MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100100module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +0100101MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +0100102module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100103MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
David Henningsson26a6cb62012-10-09 15:04:21 +0200104module_param_array(jackpoll_ms, int, NULL, 0444);
105MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
Takashi Iwai27346162006-01-12 18:28:44 +0100106module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200107MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
108 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100109module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100110MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200111#ifdef CONFIG_SND_HDA_PATCH_LOADER
112module_param_array(patch, charp, NULL, 0444);
113MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
114#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100115#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200116module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100117MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200118 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100119#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100120
Takashi Iwai83012a72012-08-24 18:38:08 +0200121#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200122static int param_set_xint(const char *val, const struct kernel_param *kp);
123static struct kernel_param_ops param_ops_xint = {
124 .set = param_set_xint,
125 .get = param_get_int,
126};
127#define param_check_xint param_check_int
128
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100129static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200130module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100131MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
132 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
Takashi Iwaidee1b662007-08-13 16:10:30 +0200134/* reset the HD-audio controller in power save mode.
135 * this may give more power-saving, but will take longer time to
136 * wake up.
137 */
Takashi Iwai8fc24422013-04-04 15:35:24 +0200138static bool power_save_controller = 1;
139module_param(power_save_controller, bool, 0644);
Takashi Iwaidee1b662007-08-13 16:10:30 +0200140MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Takashi Iwai83012a72012-08-24 18:38:08 +0200141#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200142
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100143static int align_buffer_size = -1;
144module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500145MODULE_PARM_DESC(align_buffer_size,
146 "Force buffer and period sizes to be multiple of 128 bytes.");
147
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200148#ifdef CONFIG_X86
149static bool hda_snoop = true;
150module_param_named(snoop, hda_snoop, bool, 0444);
151MODULE_PARM_DESC(snoop, "Enable/disable snooping");
152#define azx_snoop(chip) (chip)->snoop
153#else
154#define hda_snoop true
155#define azx_snoop(chip) true
156#endif
157
158
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159MODULE_LICENSE("GPL");
160MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
161 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700162 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200163 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100164 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100165 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100166 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700167 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800168 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700169 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800170 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700171 "{Intel, LPT_LP},"
James Ralston4eeca492013-11-04 09:27:45 -0800172 "{Intel, WPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800173 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700174 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100175 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200176 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200177 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200178 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200179 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200180 "{ATI, RS780},"
181 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100182 "{ATI, RV630},"
183 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100184 "{ATI, RV670},"
185 "{ATI, RV635},"
186 "{ATI, RV620},"
187 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200188 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200189 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200190 "{SiS, SIS966},"
191 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192MODULE_DESCRIPTION("Intel HDA driver");
193
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200194#ifdef CONFIG_SND_VERBOSE_PRINTK
195#define SFX /* nop */
196#else
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800197#define SFX "hda-intel "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200198#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200199
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200200#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
201#ifdef CONFIG_SND_HDA_CODEC_HDMI
202#define SUPPORT_VGA_SWITCHEROO
203#endif
204#endif
205
206
Takashi Iwaicb53c622007-08-10 17:21:45 +0200207/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 * registers
209 */
210#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200211#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
212#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
213#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
214#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
215#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216#define ICH6_REG_VMIN 0x02
217#define ICH6_REG_VMAJ 0x03
218#define ICH6_REG_OUTPAY 0x04
219#define ICH6_REG_INPAY 0x06
220#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200221#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200222#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
223#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224#define ICH6_REG_WAKEEN 0x0c
225#define ICH6_REG_STATESTS 0x0e
226#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200227#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228#define ICH6_REG_INTCTL 0x20
229#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200230#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200231#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
232#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233#define ICH6_REG_CORBLBASE 0x40
234#define ICH6_REG_CORBUBASE 0x44
235#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200236#define ICH6_REG_CORBRP 0x4a
237#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200239#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
240#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200242#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243#define ICH6_REG_CORBSIZE 0x4e
244
245#define ICH6_REG_RIRBLBASE 0x50
246#define ICH6_REG_RIRBUBASE 0x54
247#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200248#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249#define ICH6_REG_RINTCNT 0x5a
250#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200251#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
252#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
253#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200255#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
256#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257#define ICH6_REG_RIRBSIZE 0x5e
258
259#define ICH6_REG_IC 0x60
260#define ICH6_REG_IR 0x64
261#define ICH6_REG_IRS 0x68
262#define ICH6_IRS_VALID (1<<1)
263#define ICH6_IRS_BUSY (1<<0)
264
265#define ICH6_REG_DPLBASE 0x70
266#define ICH6_REG_DPUBASE 0x74
267#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
268
269/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
270enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
271
272/* stream register offsets from stream base */
273#define ICH6_REG_SD_CTL 0x00
274#define ICH6_REG_SD_STS 0x03
275#define ICH6_REG_SD_LPIB 0x04
276#define ICH6_REG_SD_CBL 0x08
277#define ICH6_REG_SD_LVI 0x0c
278#define ICH6_REG_SD_FIFOW 0x0e
279#define ICH6_REG_SD_FIFOSIZE 0x10
280#define ICH6_REG_SD_FORMAT 0x12
281#define ICH6_REG_SD_BDLPL 0x18
282#define ICH6_REG_SD_BDLPU 0x1c
283
284/* PCI space */
285#define ICH6_PCIREG_TCSEL 0x44
286
287/*
288 * other constants
289 */
290
291/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200292/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200293#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200294#define ICH6_NUM_PLAYBACK 4
295
296/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200297#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200298#define ULI_NUM_PLAYBACK 6
299
Felix Kuehling778b6e12006-05-17 11:22:21 +0200300/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200301#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200302#define ATIHDMI_NUM_PLAYBACK 1
303
Kailang Yangf2690022008-05-27 11:44:55 +0200304/* TERA has 4 playback and 3 capture */
305#define TERA_NUM_CAPTURE 3
306#define TERA_NUM_PLAYBACK 4
307
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200308/* this number is statically defined for simplicity */
309#define MAX_AZX_DEV 16
310
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100312#define BDL_SIZE 4096
313#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
314#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315/* max buffer size - no h/w limit, you can increase as you like */
316#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317
318/* RIRB int mask: overrun[2], response[0] */
319#define RIRB_INT_RESPONSE 0x01
320#define RIRB_INT_OVERRUN 0x04
321#define RIRB_INT_MASK 0x05
322
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200323/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800324#define AZX_MAX_CODECS 8
325#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800326#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
328/* SD_CTL bits */
329#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
330#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100331#define SD_CTL_STRIPE (3 << 16) /* stripe control */
332#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
333#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
335#define SD_CTL_STREAM_TAG_SHIFT 20
336
337/* SD_CTL and SD_STS */
338#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
339#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
340#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200341#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
342 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343
344/* SD_STS */
345#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
346
347/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200348#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
349#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
350#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352/* below are so far hardcoded - should read registers in future */
353#define ICH6_MAX_CORB_ENTRIES 256
354#define ICH6_MAX_RIRB_ENTRIES 256
355
Takashi Iwaic74db862005-05-12 14:26:27 +0200356/* position fix mode */
357enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200358 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200359 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200360 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200361 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100362 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200363};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364
Frederick Lif5d40b32005-05-12 14:55:20 +0200365/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200366#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
367#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
368
Vinod Gda3fca22005-09-13 18:49:12 +0200369/* Defines for Nvidia HDA support */
370#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
371#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700372#define NVIDIA_HDA_ISTRM_COH 0x4d
373#define NVIDIA_HDA_OSTRM_COH 0x4c
374#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200375
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100376/* Defines for Intel SCH HDA snoop control */
377#define INTEL_SCH_HDA_DEVC 0x78
378#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
379
Joseph Chan0e153472008-08-26 14:38:03 +0200380/* Define IN stream 0 FIFO size offset in VIA controller */
381#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
382/* Define VIA HD Audio Device ID*/
383#define VIA_HDAC_DEVICE_ID 0x3288
384
Yang, Libinc4da29c2008-11-13 11:07:07 +0100385/* HD Audio class code */
386#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100387
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 */
390
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100391struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100392 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200393 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
Takashi Iwaid01ce992007-07-27 16:52:19 +0200395 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200396 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200397 unsigned int frags; /* number for period in the play buffer */
398 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200399 unsigned long start_wallclk; /* start + minimum wallclk */
400 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
Takashi Iwaid01ce992007-07-27 16:52:19 +0200402 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
Takashi Iwaid01ce992007-07-27 16:52:19 +0200404 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
406 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200407 struct snd_pcm_substream *substream; /* assigned substream,
408 * set in PCM open
409 */
410 unsigned int format_val; /* format value to be set in the
411 * controller and the codec
412 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 unsigned char stream_tag; /* assigned stream */
414 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200415 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416
Pavel Machek927fc862006-08-31 17:03:43 +0200417 unsigned int opened :1;
418 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200419 unsigned int irq_pending :1;
Takashi Iwaieb49faa2013-03-15 09:19:11 +0100420 unsigned int prepared:1;
421 unsigned int locked:1;
Joseph Chan0e153472008-08-26 14:38:03 +0200422 /*
423 * For VIA:
424 * A flag to ensure DMA position is 0
425 * when link position is not greater than FIFO size
426 */
427 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200428 unsigned int wc_marked:1;
Takashi Iwai915bf292012-09-11 15:19:10 +0200429 unsigned int no_period_wakeup:1;
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -0500430
431 struct timecounter azx_tc;
432 struct cyclecounter azx_cc;
Takashi Iwaieb49faa2013-03-15 09:19:11 +0100433
434#ifdef CONFIG_SND_HDA_DSP_LOADER
435 struct mutex dsp_mutex;
436#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437};
438
Takashi Iwaieb49faa2013-03-15 09:19:11 +0100439/* DSP lock helpers */
440#ifdef CONFIG_SND_HDA_DSP_LOADER
441#define dsp_lock_init(dev) mutex_init(&(dev)->dsp_mutex)
442#define dsp_lock(dev) mutex_lock(&(dev)->dsp_mutex)
443#define dsp_unlock(dev) mutex_unlock(&(dev)->dsp_mutex)
444#define dsp_is_locked(dev) ((dev)->locked)
445#else
446#define dsp_lock_init(dev) do {} while (0)
447#define dsp_lock(dev) do {} while (0)
448#define dsp_unlock(dev) do {} while (0)
449#define dsp_is_locked(dev) 0
450#endif
451
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100453struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 u32 *buf; /* CORB/RIRB buffer
455 * Each CORB entry is 4byte, RIRB is 8byte
456 */
457 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
458 /* for RIRB */
459 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800460 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
461 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462};
463
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100464struct azx_pcm {
465 struct azx *chip;
466 struct snd_pcm *pcm;
467 struct hda_codec *codec;
468 struct hda_pcm_stream *hinfo[2];
469 struct list_head list;
470};
471
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100472struct azx {
473 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200475 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200477 /* chip type specific */
478 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200479 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200480 int playback_streams;
481 int playback_index_offset;
482 int capture_streams;
483 int capture_index_offset;
484 int num_streams;
485
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 /* pci resources */
487 unsigned long addr;
488 void __iomem *remap_addr;
489 int irq;
490
491 /* locks */
492 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100493 struct mutex open_mutex;
Takashi Iwaif4c482a2012-12-04 15:09:23 +0100494 struct completion probe_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200496 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100497 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498
499 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100500 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501
502 /* HD codec */
503 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100504 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100506 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507
508 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100509 struct azx_rb corb;
510 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100512 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 struct snd_dma_buffer rb;
514 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200515
Takashi Iwai4918cda2012-08-09 12:33:28 +0200516#ifdef CONFIG_SND_HDA_PATCH_LOADER
517 const struct firmware *fw;
518#endif
519
Takashi Iwaic74db862005-05-12 14:26:27 +0200520 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200521 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200522 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200523 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200524 unsigned int initialized :1;
525 unsigned int single_cmd :1;
526 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200527 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200528 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100529 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200530 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100531 unsigned int align_buffer_size:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200532 unsigned int region_requested:1;
533
534 /* VGA-switcheroo setup */
535 unsigned int use_vga_switcheroo:1;
Takashi Iwai128960a2012-10-12 17:28:18 +0200536 unsigned int vga_switcheroo_registered:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200537 unsigned int init_failed:1; /* delayed init failed */
538 unsigned int disabled:1; /* disabled by VGA-switcher */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200539
540 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800541 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200542
543 /* for pending irqs */
544 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100545
Wang Xingchao99a20082013-05-30 22:07:10 +0800546#ifdef CONFIG_SND_HDA_I915
547 struct work_struct probe_work;
548#endif
549
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100550 /* reboot notifier (for mysterious hangup problem at power-down) */
551 struct notifier_block reboot_notifier;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200552
553 /* card list (for power_save trigger) */
554 struct list_head list;
Takashi Iwaieb49faa2013-03-15 09:19:11 +0100555
556#ifdef CONFIG_SND_HDA_DSP_LOADER
557 struct azx_dev saved_azx_dev;
558#endif
Dave Airlie246efa42013-07-29 15:19:29 +1000559
560 /* secondary power domain for hdmi audio under vga device */
561 struct dev_pm_domain hdmi_pm_domain;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562};
563
Takashi Iwai1a8506d2012-10-16 15:10:08 +0200564#define CREATE_TRACE_POINTS
565#include "hda_intel_trace.h"
566
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200567/* driver types */
568enum {
569 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800570 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100571 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200572 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200573 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800574 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200575 AZX_DRIVER_VIA,
576 AZX_DRIVER_SIS,
577 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200578 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200579 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200580 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200581 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100582 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200583 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200584};
585
Takashi Iwai9477c582011-05-25 09:11:37 +0200586/* driver quirks (capabilities) */
587/* bits 0-7 are used for indicating driver type */
588#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
589#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
590#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
591#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
592#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
593#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
594#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
595#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
596#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
597#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
598#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
599#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200600#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500601#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100602#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200603#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -0500604#define AZX_DCAPS_COUNT_LPIB_DELAY (1 << 25) /* Take LPIB as delay */
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100605#define AZX_DCAPS_PM_RUNTIME (1 << 26) /* runtime PM support */
Wang Xingchao99a20082013-05-30 22:07:10 +0800606#define AZX_DCAPS_I915_POWERWELL (1 << 27) /* HSW i915 power well support */
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100607
608/* quirks for Intel PCH */
Takashi Iwaid7dab4d2013-01-08 13:51:30 +0100609#define AZX_DCAPS_INTEL_PCH_NOPM \
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100610 (AZX_DCAPS_SCH_SNOOP | AZX_DCAPS_BUFSIZE | \
Takashi Iwaid7dab4d2013-01-08 13:51:30 +0100611 AZX_DCAPS_COUNT_LPIB_DELAY)
612
613#define AZX_DCAPS_INTEL_PCH \
614 (AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_PM_RUNTIME)
Takashi Iwai9477c582011-05-25 09:11:37 +0200615
616/* quirks for ATI SB / AMD Hudson */
617#define AZX_DCAPS_PRESET_ATI_SB \
618 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
619 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
620
621/* quirks for ATI/AMD HDMI */
622#define AZX_DCAPS_PRESET_ATI_HDMI \
623 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
624
625/* quirks for Nvidia */
626#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100627 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
Mike Travis49d9e772013-05-01 14:04:08 -0500628 AZX_DCAPS_ALIGN_BUFSIZE | AZX_DCAPS_NO_64BIT)
Takashi Iwai9477c582011-05-25 09:11:37 +0200629
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200630#define AZX_DCAPS_PRESET_CTHDA \
631 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
632
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200633/*
634 * VGA-switcher support
635 */
636#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200637#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
638#else
639#define use_vga_switcheroo(chip) 0
640#endif
641
Takashi Iwai48c8b0e2012-12-07 07:40:35 +0100642static char *driver_short_names[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200643 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800644 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100645 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200646 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200647 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800648 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200649 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
650 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200651 [AZX_DRIVER_ULI] = "HDA ULI M5461",
652 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200653 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200654 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200655 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100656 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200657};
658
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659/*
660 * macros for easy use
661 */
662#define azx_writel(chip,reg,value) \
663 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
664#define azx_readl(chip,reg) \
665 readl((chip)->remap_addr + ICH6_REG_##reg)
666#define azx_writew(chip,reg,value) \
667 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
668#define azx_readw(chip,reg) \
669 readw((chip)->remap_addr + ICH6_REG_##reg)
670#define azx_writeb(chip,reg,value) \
671 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
672#define azx_readb(chip,reg) \
673 readb((chip)->remap_addr + ICH6_REG_##reg)
674
675#define azx_sd_writel(dev,reg,value) \
676 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
677#define azx_sd_readl(dev,reg) \
678 readl((dev)->sd_addr + ICH6_REG_##reg)
679#define azx_sd_writew(dev,reg,value) \
680 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
681#define azx_sd_readw(dev,reg) \
682 readw((dev)->sd_addr + ICH6_REG_##reg)
683#define azx_sd_writeb(dev,reg,value) \
684 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
685#define azx_sd_readb(dev,reg) \
686 readb((dev)->sd_addr + ICH6_REG_##reg)
687
688/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100689#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200691#ifdef CONFIG_X86
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100692static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200693{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100694 int pages;
695
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200696 if (azx_snoop(chip))
697 return;
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100698 if (!dmab || !dmab->area || !dmab->bytes)
699 return;
700
701#ifdef CONFIG_SND_DMA_SGBUF
702 if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
703 struct snd_sg_buf *sgbuf = dmab->private_data;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200704 if (on)
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100705 set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200706 else
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100707 set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
708 return;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200709 }
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100710#endif
711
712 pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
713 if (on)
714 set_memory_wc((unsigned long)dmab->area, pages);
715 else
716 set_memory_wb((unsigned long)dmab->area, pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200717}
718
719static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
720 bool on)
721{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100722 __mark_pages_wc(chip, buf, on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200723}
724static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100725 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200726{
727 if (azx_dev->wc_marked != on) {
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100728 __mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200729 azx_dev->wc_marked = on;
730 }
731}
732#else
733/* NOP for other archs */
734static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
735 bool on)
736{
737}
738static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100739 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200740{
741}
742#endif
743
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200744static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200745static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746/*
747 * Interface for HD codec
748 */
749
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750/*
751 * CORB / RIRB interface
752 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100753static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754{
755 int err;
756
757 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200758 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
759 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 PAGE_SIZE, &chip->rb);
761 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800762 snd_printk(KERN_ERR SFX "%s: cannot allocate CORB/RIRB\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 return err;
764 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200765 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 return 0;
767}
768
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100769static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800771 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 /* CORB set up */
773 chip->corb.addr = chip->rb.addr;
774 chip->corb.buf = (u32 *)chip->rb.area;
775 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200776 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200778 /* set the corb size to 256 entries (ULI requires explicitly) */
779 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 /* set the corb write pointer to 0 */
781 azx_writew(chip, CORBWP, 0);
782 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200783 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200785 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786
787 /* RIRB set up */
788 chip->rirb.addr = chip->rb.addr + 2048;
789 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800790 chip->rirb.wp = chip->rirb.rp = 0;
791 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200793 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200795 /* set the rirb size to 256 entries (ULI requires explicitly) */
796 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200798 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200800 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200801 azx_writew(chip, RINTCNT, 0xc0);
802 else
803 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800806 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807}
808
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100809static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800811 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 /* disable ringbuffer DMAs */
813 azx_writeb(chip, RIRBCTL, 0);
814 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800815 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816}
817
Wu Fengguangdeadff12009-08-01 18:45:16 +0800818static unsigned int azx_command_addr(u32 cmd)
819{
820 unsigned int addr = cmd >> 28;
821
822 if (addr >= AZX_MAX_CODECS) {
823 snd_BUG();
824 addr = 0;
825 }
826
827 return addr;
828}
829
830static unsigned int azx_response_addr(u32 res)
831{
832 unsigned int addr = res & 0xf;
833
834 if (addr >= AZX_MAX_CODECS) {
835 snd_BUG();
836 addr = 0;
837 }
838
839 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840}
841
842/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100843static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100845 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800846 unsigned int addr = azx_command_addr(val);
Takashi Iwai3bcce5c2012-12-20 11:17:17 +0100847 unsigned int wp, rp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848
Wu Fengguangc32649f2009-08-01 18:48:12 +0800849 spin_lock_irq(&chip->reg_lock);
850
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 /* add command to corb */
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100852 wp = azx_readw(chip, CORBWP);
853 if (wp == 0xffff) {
854 /* something wrong, controller likely turned to D3 */
855 spin_unlock_irq(&chip->reg_lock);
Takashi Iwai3bcce5c2012-12-20 11:17:17 +0100856 return -EIO;
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100857 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 wp++;
859 wp %= ICH6_MAX_CORB_ENTRIES;
860
Takashi Iwai3bcce5c2012-12-20 11:17:17 +0100861 rp = azx_readw(chip, CORBRP);
862 if (wp == rp) {
863 /* oops, it's full */
864 spin_unlock_irq(&chip->reg_lock);
865 return -EAGAIN;
866 }
867
Wu Fengguangdeadff12009-08-01 18:45:16 +0800868 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 chip->corb.buf[wp] = cpu_to_le32(val);
870 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800871
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872 spin_unlock_irq(&chip->reg_lock);
873
874 return 0;
875}
876
877#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
878
879/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100880static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881{
882 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800883 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884 u32 res, res_ex;
885
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100886 wp = azx_readw(chip, RIRBWP);
887 if (wp == 0xffff) {
888 /* something wrong, controller likely turned to D3 */
889 return;
890 }
891
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 if (wp == chip->rirb.wp)
893 return;
894 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800895
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 while (chip->rirb.rp != wp) {
897 chip->rirb.rp++;
898 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
899
900 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
901 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
902 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800903 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
905 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800906 else if (chip->rirb.cmds[addr]) {
907 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100908 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800909 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800910 } else
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200911 snd_printk(KERN_ERR SFX "%s: spurious response %#x:%#x, "
Wu Fengguange310bb02009-08-01 19:18:45 +0800912 "last cmd=%#08x\n",
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200913 pci_name(chip->pci),
Wu Fengguange310bb02009-08-01 19:18:45 +0800914 res, res_ex,
915 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 }
917}
918
919/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800920static unsigned int azx_rirb_get_response(struct hda_bus *bus,
921 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100923 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200924 unsigned long timeout;
David Henningsson32cf4022012-05-04 11:05:55 +0200925 unsigned long loopcounter;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200926 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200928 again:
929 timeout = jiffies + msecs_to_jiffies(1000);
David Henningsson32cf4022012-05-04 11:05:55 +0200930
931 for (loopcounter = 0;; loopcounter++) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200932 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200933 spin_lock_irq(&chip->reg_lock);
934 azx_update_rirb(chip);
935 spin_unlock_irq(&chip->reg_lock);
936 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800937 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100938 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100939 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200940
941 if (!do_poll)
942 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800943 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100944 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100945 if (time_after(jiffies, timeout))
946 break;
David Henningsson32cf4022012-05-04 11:05:55 +0200947 if (bus->needs_damn_long_delay || loopcounter > 3000)
Takashi Iwai52987652008-01-16 16:09:47 +0100948 msleep(2); /* temporary workaround */
949 else {
950 udelay(10);
951 cond_resched();
952 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100953 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200954
Takashi Iwai63e51fd2013-06-06 14:20:19 +0200955 if (!bus->no_response_fallback)
956 return -1;
957
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200958 if (!chip->polling_mode && chip->poll_count < 2) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800959 snd_printdd(SFX "%s: azx_get_response timeout, "
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200960 "polling the codec once: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800961 pci_name(chip->pci), chip->last_cmd[addr]);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200962 do_poll = 1;
963 chip->poll_count++;
964 goto again;
965 }
966
967
Takashi Iwai23c4a882009-10-30 13:21:49 +0100968 if (!chip->polling_mode) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800969 snd_printk(KERN_WARNING SFX "%s: azx_get_response timeout, "
Takashi Iwai23c4a882009-10-30 13:21:49 +0100970 "switching to polling mode: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800971 pci_name(chip->pci), chip->last_cmd[addr]);
Takashi Iwai23c4a882009-10-30 13:21:49 +0100972 chip->polling_mode = 1;
973 goto again;
974 }
975
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200976 if (chip->msi) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800977 snd_printk(KERN_WARNING SFX "%s: No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800978 "disabling MSI: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800979 pci_name(chip->pci), chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200980 free_irq(chip->irq, chip);
981 chip->irq = -1;
982 pci_disable_msi(chip->pci);
983 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100984 if (azx_acquire_irq(chip, 1) < 0) {
985 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200986 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100987 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200988 goto again;
989 }
990
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100991 if (chip->probing) {
992 /* If this critical timeout happens during the codec probing
993 * phase, this is likely an access to a non-existing codec
994 * slot. Better to return an error and reset the system.
995 */
996 return -1;
997 }
998
Takashi Iwai8dd78332009-06-02 01:16:07 +0200999 /* a fatal communication error; need either to reset or to fallback
1000 * to the single_cmd mode
1001 */
Takashi Iwaib6132912009-03-24 07:36:09 +01001002 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +02001003 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +02001004 bus->response_reset = 1;
1005 return -1; /* give a chance to retry */
1006 }
1007
1008 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
1009 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +08001010 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001011 chip->single_cmd = 1;
1012 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +01001013 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +02001014 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +01001015 /* disable unsolicited responses */
1016 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +02001017 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018}
1019
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020/*
1021 * Use the single immediate command instead of CORB/RIRB for simplicity
1022 *
1023 * Note: according to Intel, this is not preferred use. The command was
1024 * intended for the BIOS only, and may get confused with unsolicited
1025 * responses. So, we shouldn't use it for normal operation from the
1026 * driver.
1027 * I left the codes, however, for debugging/testing purposes.
1028 */
1029
Takashi Iwaib05a7d42009-05-28 11:59:12 +02001030/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001031static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +02001032{
1033 int timeout = 50;
1034
1035 while (timeout--) {
1036 /* check IRV busy bit */
1037 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
1038 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001039 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +02001040 return 0;
1041 }
1042 udelay(1);
1043 }
1044 if (printk_ratelimit())
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001045 snd_printd(SFX "%s: get_response timeout: IRS=0x%x\n",
1046 pci_name(chip->pci), azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +08001047 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +02001048 return -EIO;
1049}
1050
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001052static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001054 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001055 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 int timeout = 50;
1057
Takashi Iwai8dd78332009-06-02 01:16:07 +02001058 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059 while (timeout--) {
1060 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001061 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001063 azx_writew(chip, IRS, azx_readw(chip, IRS) |
1064 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001066 azx_writew(chip, IRS, azx_readw(chip, IRS) |
1067 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001068 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 }
1070 udelay(1);
1071 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +01001072 if (printk_ratelimit())
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001073 snd_printd(SFX "%s: send_cmd timeout: IRS=0x%x, val=0x%x\n",
1074 pci_name(chip->pci), azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 return -EIO;
1076}
1077
1078/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001079static unsigned int azx_single_get_response(struct hda_bus *bus,
1080 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001082 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001083 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084}
1085
Takashi Iwai111d3af2006-02-16 18:17:58 +01001086/*
1087 * The below are the main callbacks from hda_codec.
1088 *
1089 * They are just the skeleton to call sub-callbacks according to the
1090 * current setting of chip->single_cmd.
1091 */
1092
1093/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001094static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001095{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001096 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +02001097
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001098 if (chip->disabled)
1099 return 0;
Wu Fengguangfeb27342009-08-01 19:17:14 +08001100 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001101 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001102 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001103 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001104 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001105}
1106
1107/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001108static unsigned int azx_get_response(struct hda_bus *bus,
1109 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001110{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001111 struct azx *chip = bus->private_data;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001112 if (chip->disabled)
1113 return 0;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001114 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +08001115 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001116 else
Wu Fengguangdeadff12009-08-01 18:45:16 +08001117 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001118}
1119
Takashi Iwai83012a72012-08-24 18:38:08 +02001120#ifdef CONFIG_PM
Takashi Iwai68467f52012-08-28 09:14:29 -07001121static void azx_power_notify(struct hda_bus *bus, bool power_up);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001122#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +01001123
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001124#ifdef CONFIG_SND_HDA_DSP_LOADER
1125static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
1126 unsigned int byte_size,
1127 struct snd_dma_buffer *bufp);
1128static void azx_load_dsp_trigger(struct hda_bus *bus, bool start);
1129static void azx_load_dsp_cleanup(struct hda_bus *bus,
1130 struct snd_dma_buffer *dmab);
1131#endif
1132
Mengdong Lin3af3f352013-06-24 10:18:54 -04001133/* enter link reset */
Mengdong Lin7295b262013-06-25 05:58:49 -04001134static void azx_enter_link_reset(struct azx *chip)
Mengdong Lin3af3f352013-06-24 10:18:54 -04001135{
1136 unsigned long timeout;
1137
1138 /* reset controller */
1139 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1140
1141 timeout = jiffies + msecs_to_jiffies(100);
1142 while ((azx_readb(chip, GCTL) & ICH6_GCTL_RESET) &&
1143 time_before(jiffies, timeout))
1144 usleep_range(500, 1000);
1145}
1146
Mengdong Lin7295b262013-06-25 05:58:49 -04001147/* exit link reset */
1148static void azx_exit_link_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149{
Mengdong Linfa348da2012-12-12 09:16:15 -05001150 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151
Mengdong Lin7295b262013-06-25 05:58:49 -04001152 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1153
1154 timeout = jiffies + msecs_to_jiffies(100);
1155 while (!azx_readb(chip, GCTL) &&
1156 time_before(jiffies, timeout))
1157 usleep_range(500, 1000);
1158}
1159
1160/* reset codec link */
1161static int azx_reset(struct azx *chip, int full_reset)
1162{
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001163 if (!full_reset)
1164 goto __skip;
1165
Danny Tholene8a7f132007-09-11 21:41:56 +02001166 /* clear STATESTS */
Wang Xingchaoda7db6a2013-07-22 03:19:18 -04001167 azx_writew(chip, STATESTS, STATESTS_INT_MASK);
Danny Tholene8a7f132007-09-11 21:41:56 +02001168
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 /* reset controller */
Mengdong Lin7295b262013-06-25 05:58:49 -04001170 azx_enter_link_reset(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171
1172 /* delay for >= 100us for codec PLL to settle per spec
1173 * Rev 0.9 section 5.5.1
1174 */
Mengdong Linfa348da2012-12-12 09:16:15 -05001175 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176
1177 /* Bring controller out of reset */
Mengdong Lin7295b262013-06-25 05:58:49 -04001178 azx_exit_link_reset(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179
Pavel Machek927fc862006-08-31 17:03:43 +02001180 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Mengdong Linfa348da2012-12-12 09:16:15 -05001181 usleep_range(1000, 1200);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001183 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001185 if (!azx_readb(chip, GCTL)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001186 snd_printd(SFX "%s: azx_reset: controller not ready!\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187 return -EBUSY;
1188 }
1189
Matt41e2fce2005-07-04 17:49:55 +02001190 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001191 if (!chip->single_cmd)
1192 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1193 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001194
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001196 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197 chip->codec_mask = azx_readw(chip, STATESTS);
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001198 snd_printdd(SFX "%s: codec_mask = 0x%x\n", pci_name(chip->pci), chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199 }
1200
1201 return 0;
1202}
1203
1204
1205/*
1206 * Lowlevel interface
1207 */
1208
1209/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001210static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211{
1212 /* enable controller CIE and GIE */
1213 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1214 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1215}
1216
1217/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001218static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219{
1220 int i;
1221
1222 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001223 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001224 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225 azx_sd_writeb(azx_dev, SD_CTL,
1226 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1227 }
1228
1229 /* disable SIE for all streams */
1230 azx_writeb(chip, INTCTL, 0);
1231
1232 /* disable controller CIE and GIE */
1233 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1234 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1235}
1236
1237/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001238static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239{
1240 int i;
1241
1242 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001243 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001244 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1246 }
1247
1248 /* clear STATESTS */
Wang Xingchaoda7db6a2013-07-22 03:19:18 -04001249 azx_writew(chip, STATESTS, STATESTS_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250
1251 /* clear rirb status */
1252 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1253
1254 /* clear int status */
1255 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1256}
1257
1258/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001259static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260{
Joseph Chan0e153472008-08-26 14:38:03 +02001261 /*
1262 * Before stream start, initialize parameter
1263 */
1264 azx_dev->insufficient = 1;
1265
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001267 azx_writel(chip, INTCTL,
1268 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 /* set DMA start and interrupt mask */
1270 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1271 SD_CTL_DMA_START | SD_INT_MASK);
1272}
1273
Takashi Iwai1dddab42009-03-18 15:15:37 +01001274/* stop DMA */
1275static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1278 ~(SD_CTL_DMA_START | SD_INT_MASK));
1279 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001280}
1281
1282/* stop a stream */
1283static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1284{
1285 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001287 azx_writel(chip, INTCTL,
1288 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289}
1290
1291
1292/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001293 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001295static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001297 if (chip->initialized)
1298 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299
1300 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001301 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302
1303 /* initialize interrupts */
1304 azx_int_clear(chip);
1305 azx_int_enable(chip);
1306
1307 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001308 if (!chip->single_cmd)
1309 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001311 /* program the position buffer */
1312 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001313 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001314
Takashi Iwaicb53c622007-08-10 17:21:45 +02001315 chip->initialized = 1;
1316}
1317
1318/*
1319 * initialize the PCI registers
1320 */
1321/* update bits in a PCI register byte */
1322static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1323 unsigned char mask, unsigned char val)
1324{
1325 unsigned char data;
1326
1327 pci_read_config_byte(pci, reg, &data);
1328 data &= ~mask;
1329 data |= (val & mask);
1330 pci_write_config_byte(pci, reg, data);
1331}
1332
1333static void azx_init_pci(struct azx *chip)
1334{
1335 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1336 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1337 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001338 * codecs.
1339 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001340 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001341 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001342 snd_printdd(SFX "%s: Clearing TCSEL\n", pci_name(chip->pci));
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001343 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001344 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001345
Takashi Iwai9477c582011-05-25 09:11:37 +02001346 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1347 * we need to enable snoop.
1348 */
1349 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001350 snd_printdd(SFX "%s: Setting ATI snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001351 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001352 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1353 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001354 }
1355
1356 /* For NVIDIA HDA, enable snoop */
1357 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001358 snd_printdd(SFX "%s: Setting Nvidia snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001359 update_pci_byte(chip->pci,
1360 NVIDIA_HDA_TRANSREG_ADDR,
1361 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001362 update_pci_byte(chip->pci,
1363 NVIDIA_HDA_ISTRM_COH,
1364 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1365 update_pci_byte(chip->pci,
1366 NVIDIA_HDA_OSTRM_COH,
1367 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001368 }
1369
1370 /* Enable SCH/PCH snoop if needed */
1371 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001372 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001373 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001374 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1375 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1376 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1377 if (!azx_snoop(chip))
1378 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1379 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001380 pci_read_config_word(chip->pci,
1381 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001382 }
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001383 snd_printdd(SFX "%s: SCH snoop: %s\n",
1384 pci_name(chip->pci), (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001385 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001386 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387}
1388
1389
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001390static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1391
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392/*
1393 * interrupt handler
1394 */
David Howells7d12e782006-10-05 14:55:46 +01001395static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001397 struct azx *chip = dev_id;
1398 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001400 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001401 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001403#ifdef CONFIG_PM_RUNTIME
Dave Airlie246efa42013-07-29 15:19:29 +10001404 if (chip->driver_caps & AZX_DCAPS_PM_RUNTIME)
1405 if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
1406 return IRQ_NONE;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001407#endif
1408
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409 spin_lock(&chip->reg_lock);
1410
Dan Carpenter60911062012-05-18 10:36:11 +03001411 if (chip->disabled) {
1412 spin_unlock(&chip->reg_lock);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001413 return IRQ_NONE;
Dan Carpenter60911062012-05-18 10:36:11 +03001414 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001415
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416 status = azx_readl(chip, INTSTS);
Dave Airlie246efa42013-07-29 15:19:29 +10001417 if (status == 0 || status == 0xffffffff) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418 spin_unlock(&chip->reg_lock);
1419 return IRQ_NONE;
1420 }
1421
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001422 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423 azx_dev = &chip->azx_dev[i];
1424 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001425 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001427 if (!azx_dev->substream || !azx_dev->running ||
1428 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001429 continue;
1430 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001431 ok = azx_position_ok(chip, azx_dev);
1432 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001433 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434 spin_unlock(&chip->reg_lock);
1435 snd_pcm_period_elapsed(azx_dev->substream);
1436 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001437 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001438 /* bogus IRQ, process it later */
1439 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001440 queue_work(chip->bus->workq,
1441 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442 }
1443 }
1444 }
1445
1446 /* clear rirb int */
1447 status = azx_readb(chip, RIRBSTS);
1448 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001449 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001450 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001451 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001453 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1455 }
1456
1457#if 0
1458 /* clear state status int */
Wang Xingchaoda7db6a2013-07-22 03:19:18 -04001459 if (azx_readw(chip, STATESTS) & 0x04)
1460 azx_writew(chip, STATESTS, 0x04);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461#endif
1462 spin_unlock(&chip->reg_lock);
1463
1464 return IRQ_HANDLED;
1465}
1466
1467
1468/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001469 * set up a BDL entry
1470 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001471static int setup_bdle(struct azx *chip,
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001472 struct snd_dma_buffer *dmab,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001473 struct azx_dev *azx_dev, u32 **bdlp,
1474 int ofs, int size, int with_ioc)
1475{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001476 u32 *bdl = *bdlp;
1477
1478 while (size > 0) {
1479 dma_addr_t addr;
1480 int chunk;
1481
1482 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1483 return -EINVAL;
1484
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001485 addr = snd_sgbuf_get_addr(dmab, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001486 /* program the address field of the BDL entry */
1487 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001488 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001489 /* program the size field of the BDL entry */
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001490 chunk = snd_sgbuf_get_chunk_size(dmab, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001491 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1492 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1493 u32 remain = 0x1000 - (ofs & 0xfff);
1494 if (chunk > remain)
1495 chunk = remain;
1496 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001497 bdl[2] = cpu_to_le32(chunk);
1498 /* program the IOC to enable interrupt
1499 * only when the whole fragment is processed
1500 */
1501 size -= chunk;
1502 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1503 bdl += 4;
1504 azx_dev->frags++;
1505 ofs += chunk;
1506 }
1507 *bdlp = bdl;
1508 return ofs;
1509}
1510
1511/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 * set up BDL entries
1513 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001514static int azx_setup_periods(struct azx *chip,
1515 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001516 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001518 u32 *bdl;
1519 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001520 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521
1522 /* reset BDL address */
1523 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1524 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1525
Takashi Iwai97b71c92009-03-18 15:09:13 +01001526 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001527 periods = azx_dev->bufsize / period_bytes;
1528
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001530 bdl = (u32 *)azx_dev->bdl.area;
1531 ofs = 0;
1532 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001533 pos_adj = bdl_pos_adj[chip->dev_index];
Takashi Iwai915bf292012-09-11 15:19:10 +02001534 if (!azx_dev->no_period_wakeup && pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001535 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001536 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001537 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001538 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001539 pos_adj = pos_align;
1540 else
1541 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1542 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001543 pos_adj = frames_to_bytes(runtime, pos_adj);
1544 if (pos_adj >= period_bytes) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001545 snd_printk(KERN_WARNING SFX "%s: Too big adjustment %d\n",
1546 pci_name(chip->pci), bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001547 pos_adj = 0;
1548 } else {
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001549 ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
1550 azx_dev,
Takashi Iwai915bf292012-09-11 15:19:10 +02001551 &bdl, ofs, pos_adj, true);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001552 if (ofs < 0)
1553 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001554 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001555 } else
1556 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001557 for (i = 0; i < periods; i++) {
1558 if (i == periods - 1 && pos_adj)
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001559 ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
1560 azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001561 period_bytes - pos_adj, 0);
1562 else
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001563 ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
1564 azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001565 period_bytes,
Takashi Iwai915bf292012-09-11 15:19:10 +02001566 !azx_dev->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001567 if (ofs < 0)
1568 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001570 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001571
1572 error:
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001573 snd_printk(KERN_ERR SFX "%s: Too many BDL entries: buffer=%d, period=%d\n",
1574 pci_name(chip->pci), azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001575 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576}
1577
Takashi Iwai1dddab42009-03-18 15:15:37 +01001578/* reset stream */
1579static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580{
1581 unsigned char val;
1582 int timeout;
1583
Takashi Iwai1dddab42009-03-18 15:15:37 +01001584 azx_stream_clear(chip, azx_dev);
1585
Takashi Iwaid01ce992007-07-27 16:52:19 +02001586 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1587 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588 udelay(3);
1589 timeout = 300;
1590 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1591 --timeout)
1592 ;
1593 val &= ~SD_CTL_STREAM_RESET;
1594 azx_sd_writeb(azx_dev, SD_CTL, val);
1595 udelay(3);
1596
1597 timeout = 300;
1598 /* waiting for hardware to report that the stream is out of reset */
1599 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1600 --timeout)
1601 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001602
1603 /* reset first position - may not be synced with hw at this time */
1604 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001605}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606
Takashi Iwai1dddab42009-03-18 15:15:37 +01001607/*
1608 * set up the SD for streaming
1609 */
1610static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1611{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001612 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001613 /* make sure the run bit is zero for SD */
1614 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001616 val = azx_sd_readl(azx_dev, SD_CTL);
1617 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1618 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1619 if (!azx_snoop(chip))
1620 val |= SD_CTL_TRAFFIC_PRIO;
1621 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622
1623 /* program the length of samples in cyclic buffer */
1624 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1625
1626 /* program the stream format */
1627 /* this value needs to be the same as the one programmed */
1628 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1629
1630 /* program the stream LVI (last valid index) of the BDL */
1631 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1632
1633 /* program the BDL address */
1634 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001635 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001637 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001639 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001640 if (chip->position_fix[0] != POS_FIX_LPIB ||
1641 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001642 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1643 azx_writel(chip, DPLBASE,
1644 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1645 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001646
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001648 azx_sd_writel(azx_dev, SD_CTL,
1649 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650
1651 return 0;
1652}
1653
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001654/*
1655 * Probe the given codec address
1656 */
1657static int probe_codec(struct azx *chip, int addr)
1658{
1659 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1660 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1661 unsigned int res;
1662
Wu Fengguanga678cde2009-08-01 18:46:46 +08001663 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001664 chip->probing = 1;
1665 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001666 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001667 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001668 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001669 if (res == -1)
1670 return -EIO;
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001671 snd_printdd(SFX "%s: codec #%d probed OK\n", pci_name(chip->pci), addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001672 return 0;
1673}
1674
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001675static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1676 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001677static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678
Takashi Iwai8dd78332009-06-02 01:16:07 +02001679static void azx_bus_reset(struct hda_bus *bus)
1680{
1681 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001682
1683 bus->in_reset = 1;
1684 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001685 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001686#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001687 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001688 struct azx_pcm *p;
1689 list_for_each_entry(p, &chip->pcm_list, list)
1690 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001691 snd_hda_suspend(chip->bus);
1692 snd_hda_resume(chip->bus);
1693 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001694#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001695 bus->in_reset = 0;
1696}
1697
David Henningsson26a6cb62012-10-09 15:04:21 +02001698static int get_jackpoll_interval(struct azx *chip)
1699{
1700 int i = jackpoll_ms[chip->dev_index];
1701 unsigned int j;
1702 if (i == 0)
1703 return 0;
1704 if (i < 50 || i > 60000)
1705 j = 0;
1706 else
1707 j = msecs_to_jiffies(i);
1708 if (j == 0)
1709 snd_printk(KERN_WARNING SFX
1710 "jackpoll_ms value out of range: %d\n", i);
1711 return j;
1712}
1713
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714/*
1715 * Codec initialization
1716 */
1717
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001718/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001719static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001720 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001721 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001722};
1723
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001724static int azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725{
1726 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001727 int c, codecs, err;
1728 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729
1730 memset(&bus_temp, 0, sizeof(bus_temp));
1731 bus_temp.private_data = chip;
1732 bus_temp.modelname = model;
1733 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001734 bus_temp.ops.command = azx_send_cmd;
1735 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001736 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001737 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwai83012a72012-08-24 18:38:08 +02001738#ifdef CONFIG_PM
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001739 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001740 bus_temp.ops.pm_notify = azx_power_notify;
1741#endif
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001742#ifdef CONFIG_SND_HDA_DSP_LOADER
1743 bus_temp.ops.load_dsp_prepare = azx_load_dsp_prepare;
1744 bus_temp.ops.load_dsp_trigger = azx_load_dsp_trigger;
1745 bus_temp.ops.load_dsp_cleanup = azx_load_dsp_cleanup;
1746#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747
Takashi Iwaid01ce992007-07-27 16:52:19 +02001748 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1749 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750 return err;
1751
Takashi Iwai9477c582011-05-25 09:11:37 +02001752 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001753 snd_printd(SFX "%s: Enable delay in RIRB handling\n", pci_name(chip->pci));
Wei Nidc9c8e22008-09-26 13:55:56 +08001754 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001755 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001756
Takashi Iwai34c25352008-10-28 11:38:58 +01001757 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001758 max_slots = azx_max_codecs[chip->driver_type];
1759 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001760 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001761
1762 /* First try to probe all given codec slots */
1763 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001764 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001765 if (probe_codec(chip, c) < 0) {
1766 /* Some BIOSen give you wrong codec addresses
1767 * that don't exist
1768 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001769 snd_printk(KERN_WARNING SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001770 "%s: Codec #%d probe error; "
1771 "disabling it...\n", pci_name(chip->pci), c);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001772 chip->codec_mask &= ~(1 << c);
1773 /* More badly, accessing to a non-existing
1774 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001775 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001776 * Thus if an error occurs during probing,
1777 * better to reset the controller chip to
1778 * get back to the sanity state.
1779 */
1780 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001781 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001782 }
1783 }
1784 }
1785
Takashi Iwaid507cd62011-04-26 15:25:02 +02001786 /* AMD chipsets often cause the communication stalls upon certain
1787 * sequence like the pin-detection. It seems that forcing the synced
1788 * access works around the stall. Grrr...
1789 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001790 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001791 snd_printd(SFX "%s: Enable sync_write for stable communication\n",
1792 pci_name(chip->pci));
Takashi Iwaid507cd62011-04-26 15:25:02 +02001793 chip->bus->sync_write = 1;
1794 chip->bus->allow_bus_reset = 1;
1795 }
1796
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001797 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001798 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001799 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001800 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001801 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802 if (err < 0)
1803 continue;
David Henningsson26a6cb62012-10-09 15:04:21 +02001804 codec->jackpoll_interval = get_jackpoll_interval(chip);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001805 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001807 }
1808 }
1809 if (!codecs) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001810 snd_printk(KERN_ERR SFX "%s: no codecs initialized\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811 return -ENXIO;
1812 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001813 return 0;
1814}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001816/* configure each codec instance */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001817static int azx_codec_configure(struct azx *chip)
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001818{
1819 struct hda_codec *codec;
1820 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1821 snd_hda_codec_configure(codec);
1822 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823 return 0;
1824}
1825
1826
1827/*
1828 * PCM support
1829 */
1830
1831/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001832static inline struct azx_dev *
1833azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001835 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001836 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001837 /* make a non-zero unique key for the substream */
1838 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1839 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001840
1841 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001842 dev = chip->playback_index_offset;
1843 nums = chip->playback_streams;
1844 } else {
1845 dev = chip->capture_index_offset;
1846 nums = chip->capture_streams;
1847 }
Takashi Iwaieb49faa2013-03-15 09:19:11 +01001848 for (i = 0; i < nums; i++, dev++) {
1849 struct azx_dev *azx_dev = &chip->azx_dev[dev];
1850 dsp_lock(azx_dev);
1851 if (!azx_dev->opened && !dsp_is_locked(azx_dev)) {
1852 res = azx_dev;
1853 if (res->assigned_key == key) {
1854 res->opened = 1;
1855 res->assigned_key = key;
1856 dsp_unlock(azx_dev);
1857 return azx_dev;
1858 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859 }
Takashi Iwaieb49faa2013-03-15 09:19:11 +01001860 dsp_unlock(azx_dev);
1861 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001862 if (res) {
Takashi Iwaieb49faa2013-03-15 09:19:11 +01001863 dsp_lock(res);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001864 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001865 res->assigned_key = key;
Takashi Iwaieb49faa2013-03-15 09:19:11 +01001866 dsp_unlock(res);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001867 }
1868 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869}
1870
1871/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001872static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873{
1874 azx_dev->opened = 0;
1875}
1876
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001877static cycle_t azx_cc_read(const struct cyclecounter *cc)
1878{
1879 struct azx_dev *azx_dev = container_of(cc, struct azx_dev, azx_cc);
1880 struct snd_pcm_substream *substream = azx_dev->substream;
1881 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1882 struct azx *chip = apcm->chip;
1883
1884 return azx_readl(chip, WALLCLK);
1885}
1886
1887static void azx_timecounter_init(struct snd_pcm_substream *substream,
1888 bool force, cycle_t last)
1889{
1890 struct azx_dev *azx_dev = get_azx_dev(substream);
1891 struct timecounter *tc = &azx_dev->azx_tc;
1892 struct cyclecounter *cc = &azx_dev->azx_cc;
1893 u64 nsec;
1894
1895 cc->read = azx_cc_read;
1896 cc->mask = CLOCKSOURCE_MASK(32);
1897
1898 /*
1899 * Converting from 24 MHz to ns means applying a 125/3 factor.
1900 * To avoid any saturation issues in intermediate operations,
1901 * the 125 factor is applied first. The division is applied
1902 * last after reading the timecounter value.
1903 * Applying the 1/3 factor as part of the multiplication
1904 * requires at least 20 bits for a decent precision, however
1905 * overflows occur after about 4 hours or less, not a option.
1906 */
1907
1908 cc->mult = 125; /* saturation after 195 years */
1909 cc->shift = 0;
1910
1911 nsec = 0; /* audio time is elapsed time since trigger */
1912 timecounter_init(tc, cc, nsec);
1913 if (force)
1914 /*
1915 * force timecounter to use predefined value,
1916 * used for synchronized starts
1917 */
1918 tc->cycle_last = last;
1919}
1920
Dylan Reidae03bbb2013-04-15 11:57:05 -07001921static u64 azx_adjust_codec_delay(struct snd_pcm_substream *substream,
Dylan Reid78daea22013-04-08 18:20:30 -07001922 u64 nsec)
1923{
1924 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1925 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1926 u64 codec_frames, codec_nsecs;
1927
1928 if (!hinfo->ops.get_delay)
1929 return nsec;
1930
1931 codec_frames = hinfo->ops.get_delay(hinfo, apcm->codec, substream);
1932 codec_nsecs = div_u64(codec_frames * 1000000000LL,
1933 substream->runtime->rate);
1934
Dylan Reidae03bbb2013-04-15 11:57:05 -07001935 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
1936 return nsec + codec_nsecs;
1937
Dylan Reid78daea22013-04-08 18:20:30 -07001938 return (nsec > codec_nsecs) ? nsec - codec_nsecs : 0;
1939}
1940
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001941static int azx_get_wallclock_tstamp(struct snd_pcm_substream *substream,
1942 struct timespec *ts)
1943{
1944 struct azx_dev *azx_dev = get_azx_dev(substream);
1945 u64 nsec;
1946
1947 nsec = timecounter_read(&azx_dev->azx_tc);
1948 nsec = div_u64(nsec, 3); /* can be optimized */
Dylan Reidae03bbb2013-04-15 11:57:05 -07001949 nsec = azx_adjust_codec_delay(substream, nsec);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001950
1951 *ts = ns_to_timespec(nsec);
1952
1953 return 0;
1954}
1955
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001956static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001957 .info = (SNDRV_PCM_INFO_MMAP |
1958 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001959 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1960 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001961 /* No full-resume yet implemented */
1962 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001963 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001964 SNDRV_PCM_INFO_SYNC_START |
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001965 SNDRV_PCM_INFO_HAS_WALL_CLOCK |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001966 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001967 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1968 .rates = SNDRV_PCM_RATE_48000,
1969 .rate_min = 48000,
1970 .rate_max = 48000,
1971 .channels_min = 2,
1972 .channels_max = 2,
1973 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1974 .period_bytes_min = 128,
1975 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1976 .periods_min = 2,
1977 .periods_max = AZX_MAX_FRAG,
1978 .fifo_size = 0,
1979};
1980
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001981static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982{
1983 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1984 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001985 struct azx *chip = apcm->chip;
1986 struct azx_dev *azx_dev;
1987 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988 unsigned long flags;
1989 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001990 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001991
Ingo Molnar62932df2006-01-16 16:34:20 +01001992 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001993 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001995 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001996 return -EBUSY;
1997 }
1998 runtime->hw = azx_pcm_hw;
1999 runtime->hw.channels_min = hinfo->channels_min;
2000 runtime->hw.channels_max = hinfo->channels_max;
2001 runtime->hw.formats = hinfo->formats;
2002 runtime->hw.rates = hinfo->rates;
2003 snd_pcm_limit_hw_rates(runtime);
2004 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002005
2006 /* avoid wrap-around with wall-clock */
2007 snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME,
2008 20,
2009 178000000);
2010
Takashi Iwai52409aa2012-01-23 17:10:24 +01002011 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002012 /* constrain buffer sizes to be multiple of 128
2013 bytes. This is more efficient in terms of memory
2014 access but isn't required by the HDA spec and
2015 prevents users from specifying exact period/buffer
2016 sizes. For example for 44.1kHz, a period size set
2017 to 20ms will be rounded to 19.59ms. */
2018 buff_step = 128;
2019 else
2020 /* Don't enforce steps on buffer sizes, still need to
2021 be multiple of 4 bytes (HDA spec). Tested on Intel
2022 HDA controllers, may not work on all devices where
2023 option needs to be disabled */
2024 buff_step = 4;
2025
Joachim Deguara5f1545b2007-03-16 15:01:36 +01002026 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002027 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01002028 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002029 buff_step);
Dylan Reidb4a91cf2012-06-15 19:36:23 -07002030 snd_hda_power_up_d3wait(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02002031 err = hinfo->ops.open(hinfo, apcm->codec, substream);
2032 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002034 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01002035 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036 return err;
2037 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02002038 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02002039 /* sanity check */
2040 if (snd_BUG_ON(!runtime->hw.channels_min) ||
2041 snd_BUG_ON(!runtime->hw.channels_max) ||
2042 snd_BUG_ON(!runtime->hw.formats) ||
2043 snd_BUG_ON(!runtime->hw.rates)) {
2044 azx_release_device(azx_dev);
2045 hinfo->ops.close(hinfo, apcm->codec, substream);
2046 snd_hda_power_down(apcm->codec);
2047 mutex_unlock(&chip->open_mutex);
2048 return -EINVAL;
2049 }
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002050
2051 /* disable WALLCLOCK timestamps for capture streams
2052 until we figure out how to handle digital inputs */
2053 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
2054 runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK;
2055
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056 spin_lock_irqsave(&chip->reg_lock, flags);
2057 azx_dev->substream = substream;
2058 azx_dev->running = 0;
2059 spin_unlock_irqrestore(&chip->reg_lock, flags);
2060
2061 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002062 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01002063 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064 return 0;
2065}
2066
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002067static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068{
2069 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2070 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002071 struct azx *chip = apcm->chip;
2072 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002073 unsigned long flags;
2074
Ingo Molnar62932df2006-01-16 16:34:20 +01002075 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002076 spin_lock_irqsave(&chip->reg_lock, flags);
2077 azx_dev->substream = NULL;
2078 azx_dev->running = 0;
2079 spin_unlock_irqrestore(&chip->reg_lock, flags);
2080 azx_release_device(azx_dev);
2081 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002082 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01002083 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084 return 0;
2085}
2086
Takashi Iwaid01ce992007-07-27 16:52:19 +02002087static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
2088 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002090 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2091 struct azx *chip = apcm->chip;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002092 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002093 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002094
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002095 dsp_lock(azx_dev);
2096 if (dsp_is_locked(azx_dev)) {
2097 ret = -EBUSY;
2098 goto unlock;
2099 }
2100
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +01002101 mark_runtime_wc(chip, azx_dev, substream, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002102 azx_dev->bufsize = 0;
2103 azx_dev->period_bytes = 0;
2104 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002105 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02002106 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002107 if (ret < 0)
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002108 goto unlock;
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +01002109 mark_runtime_wc(chip, azx_dev, substream, true);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002110 unlock:
2111 dsp_unlock(azx_dev);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002112 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113}
2114
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002115static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116{
2117 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002118 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002119 struct azx *chip = apcm->chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002120 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
2121
2122 /* reset BDL address */
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002123 dsp_lock(azx_dev);
2124 if (!dsp_is_locked(azx_dev)) {
2125 azx_sd_writel(azx_dev, SD_BDLPL, 0);
2126 azx_sd_writel(azx_dev, SD_BDLPU, 0);
2127 azx_sd_writel(azx_dev, SD_CTL, 0);
2128 azx_dev->bufsize = 0;
2129 azx_dev->period_bytes = 0;
2130 azx_dev->format_val = 0;
2131 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132
Takashi Iwaieb541332010-08-06 13:48:11 +02002133 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +01002135 mark_runtime_wc(chip, azx_dev, substream, false);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002136 azx_dev->prepared = 0;
2137 dsp_unlock(azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002138 return snd_pcm_lib_free_pages(substream);
2139}
2140
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002141static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142{
2143 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002144 struct azx *chip = apcm->chip;
2145 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002146 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002147 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002148 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002149 int err;
Stephen Warren7c9359762011-06-01 11:14:17 -06002150 struct hda_spdif_out *spdif =
2151 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
2152 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002154 dsp_lock(azx_dev);
2155 if (dsp_is_locked(azx_dev)) {
2156 err = -EBUSY;
2157 goto unlock;
2158 }
2159
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002160 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002161 format_val = snd_hda_calc_stream_format(runtime->rate,
2162 runtime->channels,
2163 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03002164 hinfo->maxbps,
Stephen Warren7c9359762011-06-01 11:14:17 -06002165 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002166 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02002167 snd_printk(KERN_ERR SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002168 "%s: invalid format_val, rate=%d, ch=%d, format=%d\n",
2169 pci_name(chip->pci), runtime->rate, runtime->channels, runtime->format);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002170 err = -EINVAL;
2171 goto unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002172 }
2173
Takashi Iwai97b71c92009-03-18 15:09:13 +01002174 bufsize = snd_pcm_lib_buffer_bytes(substream);
2175 period_bytes = snd_pcm_lib_period_bytes(substream);
2176
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002177 snd_printdd(SFX "%s: azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
2178 pci_name(chip->pci), bufsize, format_val);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002179
2180 if (bufsize != azx_dev->bufsize ||
2181 period_bytes != azx_dev->period_bytes ||
Takashi Iwai915bf292012-09-11 15:19:10 +02002182 format_val != azx_dev->format_val ||
2183 runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
Takashi Iwai97b71c92009-03-18 15:09:13 +01002184 azx_dev->bufsize = bufsize;
2185 azx_dev->period_bytes = period_bytes;
2186 azx_dev->format_val = format_val;
Takashi Iwai915bf292012-09-11 15:19:10 +02002187 azx_dev->no_period_wakeup = runtime->no_period_wakeup;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002188 err = azx_setup_periods(chip, substream, azx_dev);
2189 if (err < 0)
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002190 goto unlock;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002191 }
2192
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002193 /* wallclk has 24Mhz clock source */
2194 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
2195 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002196 azx_setup_controller(chip, azx_dev);
2197 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
2198 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
2199 else
2200 azx_dev->fifo_size = 0;
2201
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002202 stream_tag = azx_dev->stream_tag;
2203 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02002204 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002205 stream_tag > chip->capture_streams)
2206 stream_tag -= chip->capture_streams;
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002207 err = snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02002208 azx_dev->format_val, substream);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002209
2210 unlock:
2211 if (!err)
2212 azx_dev->prepared = 1;
2213 dsp_unlock(azx_dev);
2214 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002215}
2216
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002217static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002218{
2219 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002220 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002221 struct azx_dev *azx_dev;
2222 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002223 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002224 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002225
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002226 azx_dev = get_azx_dev(substream);
2227 trace_azx_pcm_trigger(chip, azx_dev, cmd);
2228
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002229 if (dsp_is_locked(azx_dev) || !azx_dev->prepared)
2230 return -EPIPE;
2231
Linus Torvalds1da177e2005-04-16 15:20:36 -07002232 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002233 case SNDRV_PCM_TRIGGER_START:
2234 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002235 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
2236 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002237 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002238 break;
2239 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02002240 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002242 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243 break;
2244 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002245 return -EINVAL;
2246 }
2247
2248 snd_pcm_group_for_each_entry(s, substream) {
2249 if (s->pcm->card != substream->pcm->card)
2250 continue;
2251 azx_dev = get_azx_dev(s);
2252 sbits |= 1 << azx_dev->index;
2253 nsync++;
2254 snd_pcm_trigger_done(s, substream);
2255 }
2256
2257 spin_lock(&chip->reg_lock);
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002258
2259 /* first, set SYNC bits of corresponding streams */
2260 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2261 azx_writel(chip, OLD_SSYNC,
2262 azx_readl(chip, OLD_SSYNC) | sbits);
2263 else
2264 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
2265
Takashi Iwai850f0e52008-03-18 17:11:05 +01002266 snd_pcm_group_for_each_entry(s, substream) {
2267 if (s->pcm->card != substream->pcm->card)
2268 continue;
2269 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002270 if (start) {
2271 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
2272 if (!rstart)
2273 azx_dev->start_wallclk -=
2274 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002275 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002276 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002277 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002278 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002279 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002280 }
2281 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002282 if (start) {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002283 /* wait until all FIFOs get ready */
2284 for (timeout = 5000; timeout; timeout--) {
2285 nwait = 0;
2286 snd_pcm_group_for_each_entry(s, substream) {
2287 if (s->pcm->card != substream->pcm->card)
2288 continue;
2289 azx_dev = get_azx_dev(s);
2290 if (!(azx_sd_readb(azx_dev, SD_STS) &
2291 SD_STS_FIFO_READY))
2292 nwait++;
2293 }
2294 if (!nwait)
2295 break;
2296 cpu_relax();
2297 }
2298 } else {
2299 /* wait until all RUN bits are cleared */
2300 for (timeout = 5000; timeout; timeout--) {
2301 nwait = 0;
2302 snd_pcm_group_for_each_entry(s, substream) {
2303 if (s->pcm->card != substream->pcm->card)
2304 continue;
2305 azx_dev = get_azx_dev(s);
2306 if (azx_sd_readb(azx_dev, SD_CTL) &
2307 SD_CTL_DMA_START)
2308 nwait++;
2309 }
2310 if (!nwait)
2311 break;
2312 cpu_relax();
2313 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002314 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002315 spin_lock(&chip->reg_lock);
2316 /* reset SYNC bits */
2317 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2318 azx_writel(chip, OLD_SSYNC,
2319 azx_readl(chip, OLD_SSYNC) & ~sbits);
2320 else
2321 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002322 if (start) {
2323 azx_timecounter_init(substream, 0, 0);
2324 if (nsync > 1) {
2325 cycle_t cycle_last;
2326
2327 /* same start cycle for master and group */
2328 azx_dev = get_azx_dev(substream);
2329 cycle_last = azx_dev->azx_tc.cycle_last;
2330
2331 snd_pcm_group_for_each_entry(s, substream) {
2332 if (s->pcm->card != substream->pcm->card)
2333 continue;
2334 azx_timecounter_init(s, 1, cycle_last);
2335 }
2336 }
2337 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002338 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002339 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002340}
2341
Joseph Chan0e153472008-08-26 14:38:03 +02002342/* get the current DMA position with correction on VIA chips */
2343static unsigned int azx_via_get_position(struct azx *chip,
2344 struct azx_dev *azx_dev)
2345{
2346 unsigned int link_pos, mini_pos, bound_pos;
2347 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
2348 unsigned int fifo_size;
2349
2350 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002351 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002352 /* Playback, no problem using link position */
2353 return link_pos;
2354 }
2355
2356 /* Capture */
2357 /* For new chipset,
2358 * use mod to get the DMA position just like old chipset
2359 */
2360 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2361 mod_dma_pos %= azx_dev->period_bytes;
2362
2363 /* azx_dev->fifo_size can't get FIFO size of in stream.
2364 * Get from base address + offset.
2365 */
2366 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2367
2368 if (azx_dev->insufficient) {
2369 /* Link position never gather than FIFO size */
2370 if (link_pos <= fifo_size)
2371 return 0;
2372
2373 azx_dev->insufficient = 0;
2374 }
2375
2376 if (link_pos <= fifo_size)
2377 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2378 else
2379 mini_pos = link_pos - fifo_size;
2380
2381 /* Find nearest previous boudary */
2382 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2383 mod_link_pos = link_pos % azx_dev->period_bytes;
2384 if (mod_link_pos >= fifo_size)
2385 bound_pos = link_pos - mod_link_pos;
2386 else if (mod_dma_pos >= mod_mini_pos)
2387 bound_pos = mini_pos - mod_mini_pos;
2388 else {
2389 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2390 if (bound_pos >= azx_dev->bufsize)
2391 bound_pos = 0;
2392 }
2393
2394 /* Calculate real DMA position we want */
2395 return bound_pos + mod_dma_pos;
2396}
2397
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002398static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002399 struct azx_dev *azx_dev,
2400 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002401{
Takashi Iwai21229612013-04-05 07:27:45 +02002402 struct snd_pcm_substream *substream = azx_dev->substream;
2403 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002404 unsigned int pos;
Takashi Iwai21229612013-04-05 07:27:45 +02002405 int stream = substream->stream;
2406 struct hda_pcm_stream *hinfo = apcm->hinfo[stream];
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002407 int delay = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002408
David Henningsson4cb36312010-09-30 10:12:50 +02002409 switch (chip->position_fix[stream]) {
2410 case POS_FIX_LPIB:
2411 /* read LPIB */
2412 pos = azx_sd_readl(azx_dev, SD_LPIB);
2413 break;
2414 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002415 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002416 break;
2417 default:
2418 /* use the position buffer */
2419 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002420 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002421 if (!pos || pos == (u32)-1) {
2422 printk(KERN_WARNING
2423 "hda-intel: Invalid position buffer, "
2424 "using LPIB read method instead.\n");
2425 chip->position_fix[stream] = POS_FIX_LPIB;
2426 pos = azx_sd_readl(azx_dev, SD_LPIB);
2427 } else
2428 chip->position_fix[stream] = POS_FIX_POSBUF;
2429 }
2430 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002431 }
David Henningsson4cb36312010-09-30 10:12:50 +02002432
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433 if (pos >= azx_dev->bufsize)
2434 pos = 0;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002435
2436 /* calculate runtime delay from LPIB */
Takashi Iwai21229612013-04-05 07:27:45 +02002437 if (substream->runtime &&
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002438 chip->position_fix[stream] == POS_FIX_POSBUF &&
2439 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
2440 unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB);
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002441 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
2442 delay = pos - lpib_pos;
2443 else
2444 delay = lpib_pos - pos;
2445 if (delay < 0)
2446 delay += azx_dev->bufsize;
2447 if (delay >= azx_dev->period_bytes) {
Takashi Iwai1f046612012-10-16 16:52:26 +02002448 snd_printk(KERN_WARNING SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002449 "%s: Unstable LPIB (%d >= %d); "
Takashi Iwai1f046612012-10-16 16:52:26 +02002450 "disabling LPIB delay counting\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002451 pci_name(chip->pci), delay, azx_dev->period_bytes);
Takashi Iwai1f046612012-10-16 16:52:26 +02002452 delay = 0;
2453 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002454 }
Takashi Iwai21229612013-04-05 07:27:45 +02002455 delay = bytes_to_frames(substream->runtime, delay);
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002456 }
Takashi Iwai21229612013-04-05 07:27:45 +02002457
2458 if (substream->runtime) {
2459 if (hinfo->ops.get_delay)
2460 delay += hinfo->ops.get_delay(hinfo, apcm->codec,
2461 substream);
2462 substream->runtime->delay = delay;
2463 }
2464
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002465 trace_azx_get_position(chip, azx_dev, pos, delay);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002466 return pos;
2467}
2468
2469static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2470{
2471 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2472 struct azx *chip = apcm->chip;
2473 struct azx_dev *azx_dev = get_azx_dev(substream);
2474 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002475 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002476}
2477
2478/*
2479 * Check whether the current DMA position is acceptable for updating
2480 * periods. Returns non-zero if it's OK.
2481 *
2482 * Many HD-audio controllers appear pretty inaccurate about
2483 * the update-IRQ timing. The IRQ is issued before actually the
2484 * data is processed. So, we need to process it afterwords in a
2485 * workqueue.
2486 */
2487static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2488{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002489 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002490 unsigned int pos;
2491
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002492 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2493 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002494 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002495
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002496 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002497
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002498 if (WARN_ONCE(!azx_dev->period_bytes,
2499 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002500 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002501 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002502 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2503 /* NG - it's below the first next period boundary */
2504 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002505 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002506 return 1; /* OK, it's fine */
2507}
2508
2509/*
2510 * The work for pending PCM period updates.
2511 */
2512static void azx_irq_pending_work(struct work_struct *work)
2513{
2514 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002515 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002516
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002517 if (!chip->irq_pending_warned) {
2518 printk(KERN_WARNING
2519 "hda-intel: IRQ timing workaround is activated "
2520 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2521 chip->card->number);
2522 chip->irq_pending_warned = 1;
2523 }
2524
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002525 for (;;) {
2526 pending = 0;
2527 spin_lock_irq(&chip->reg_lock);
2528 for (i = 0; i < chip->num_streams; i++) {
2529 struct azx_dev *azx_dev = &chip->azx_dev[i];
2530 if (!azx_dev->irq_pending ||
2531 !azx_dev->substream ||
2532 !azx_dev->running)
2533 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002534 ok = azx_position_ok(chip, azx_dev);
2535 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002536 azx_dev->irq_pending = 0;
2537 spin_unlock(&chip->reg_lock);
2538 snd_pcm_period_elapsed(azx_dev->substream);
2539 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002540 } else if (ok < 0) {
2541 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002542 } else
2543 pending++;
2544 }
2545 spin_unlock_irq(&chip->reg_lock);
2546 if (!pending)
2547 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002548 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002549 }
2550}
2551
2552/* clear irq_pending flags and assure no on-going workq */
2553static void azx_clear_irq_pending(struct azx *chip)
2554{
2555 int i;
2556
2557 spin_lock_irq(&chip->reg_lock);
2558 for (i = 0; i < chip->num_streams; i++)
2559 chip->azx_dev[i].irq_pending = 0;
2560 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002561}
2562
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002563#ifdef CONFIG_X86
2564static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2565 struct vm_area_struct *area)
2566{
2567 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2568 struct azx *chip = apcm->chip;
2569 if (!azx_snoop(chip))
2570 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2571 return snd_pcm_lib_default_mmap(substream, area);
2572}
2573#else
2574#define azx_pcm_mmap NULL
2575#endif
2576
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002577static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002578 .open = azx_pcm_open,
2579 .close = azx_pcm_close,
2580 .ioctl = snd_pcm_lib_ioctl,
2581 .hw_params = azx_pcm_hw_params,
2582 .hw_free = azx_pcm_hw_free,
2583 .prepare = azx_pcm_prepare,
2584 .trigger = azx_pcm_trigger,
2585 .pointer = azx_pcm_pointer,
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002586 .wall_clock = azx_get_wallclock_tstamp,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002587 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002588 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002589};
2590
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002591static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002592{
Takashi Iwai176d5332008-07-30 15:01:44 +02002593 struct azx_pcm *apcm = pcm->private_data;
2594 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002595 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002596 kfree(apcm);
2597 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002598}
2599
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002600#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2601
Takashi Iwai176d5332008-07-30 15:01:44 +02002602static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002603azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2604 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002605{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002606 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002607 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002608 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002609 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002610 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002611 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002612
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002613 list_for_each_entry(apcm, &chip->pcm_list, list) {
2614 if (apcm->pcm->device == pcm_dev) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002615 snd_printk(KERN_ERR SFX "%s: PCM %d already exists\n",
2616 pci_name(chip->pci), pcm_dev);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002617 return -EBUSY;
2618 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002619 }
2620 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2621 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2622 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002623 &pcm);
2624 if (err < 0)
2625 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002626 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002627 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002628 if (apcm == NULL)
2629 return -ENOMEM;
2630 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002631 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002632 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002633 pcm->private_data = apcm;
2634 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002635 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2636 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002637 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002638 cpcm->pcm = pcm;
2639 for (s = 0; s < 2; s++) {
2640 apcm->hinfo[s] = &cpcm->stream[s];
2641 if (cpcm->stream[s].substreams)
2642 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2643 }
2644 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002645 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2646 if (size > MAX_PREALLOC_SIZE)
2647 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002648 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002649 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002650 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002651 return 0;
2652}
2653
2654/*
2655 * mixer creation - all stuff is implemented in hda module
2656 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002657static int azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002658{
2659 return snd_hda_build_controls(chip->bus);
2660}
2661
2662
2663/*
2664 * initialize SD streams
2665 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002666static int azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002667{
2668 int i;
2669
2670 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002671 * assign the starting bdl address to each stream (device)
2672 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002673 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002674 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002675 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002676 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002677 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2678 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2679 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2680 azx_dev->sd_int_sta_mask = 1 << i;
2681 /* stream tag: must be non-zero and unique */
2682 azx_dev->index = i;
2683 azx_dev->stream_tag = i + 1;
2684 }
2685
2686 return 0;
2687}
2688
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002689static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2690{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002691 if (request_irq(chip->pci->irq, azx_interrupt,
2692 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002693 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002694 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2695 "disabling device\n", chip->pci->irq);
2696 if (do_disconnect)
2697 snd_card_disconnect(chip->card);
2698 return -1;
2699 }
2700 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002701 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002702 return 0;
2703}
2704
Linus Torvalds1da177e2005-04-16 15:20:36 -07002705
Takashi Iwaicb53c622007-08-10 17:21:45 +02002706static void azx_stop_chip(struct azx *chip)
2707{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002708 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002709 return;
2710
2711 /* disable interrupts */
2712 azx_int_disable(chip);
2713 azx_int_clear(chip);
2714
2715 /* disable CORB/RIRB */
2716 azx_free_cmd_io(chip);
2717
2718 /* disable position buffer */
2719 azx_writel(chip, DPLBASE, 0);
2720 azx_writel(chip, DPUBASE, 0);
2721
2722 chip->initialized = 0;
2723}
2724
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002725#ifdef CONFIG_SND_HDA_DSP_LOADER
2726/*
2727 * DSP loading code (e.g. for CA0132)
2728 */
2729
2730/* use the first stream for loading DSP */
2731static struct azx_dev *
2732azx_get_dsp_loader_dev(struct azx *chip)
2733{
2734 return &chip->azx_dev[chip->playback_index_offset];
2735}
2736
2737static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
2738 unsigned int byte_size,
2739 struct snd_dma_buffer *bufp)
2740{
2741 u32 *bdl;
2742 struct azx *chip = bus->private_data;
2743 struct azx_dev *azx_dev;
2744 int err;
2745
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002746 azx_dev = azx_get_dsp_loader_dev(chip);
2747
2748 dsp_lock(azx_dev);
2749 spin_lock_irq(&chip->reg_lock);
2750 if (azx_dev->running || azx_dev->locked) {
2751 spin_unlock_irq(&chip->reg_lock);
2752 err = -EBUSY;
2753 goto unlock;
2754 }
2755 azx_dev->prepared = 0;
2756 chip->saved_azx_dev = *azx_dev;
2757 azx_dev->locked = 1;
2758 spin_unlock_irq(&chip->reg_lock);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002759
2760 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV_SG,
2761 snd_dma_pci_data(chip->pci),
2762 byte_size, bufp);
2763 if (err < 0)
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002764 goto err_alloc;
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002765
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002766 mark_pages_wc(chip, bufp, true);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002767 azx_dev->bufsize = byte_size;
2768 azx_dev->period_bytes = byte_size;
2769 azx_dev->format_val = format;
2770
2771 azx_stream_reset(chip, azx_dev);
2772
2773 /* reset BDL address */
2774 azx_sd_writel(azx_dev, SD_BDLPL, 0);
2775 azx_sd_writel(azx_dev, SD_BDLPU, 0);
2776
2777 azx_dev->frags = 0;
2778 bdl = (u32 *)azx_dev->bdl.area;
2779 err = setup_bdle(chip, bufp, azx_dev, &bdl, 0, byte_size, 0);
2780 if (err < 0)
2781 goto error;
2782
2783 azx_setup_controller(chip, azx_dev);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002784 dsp_unlock(azx_dev);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002785 return azx_dev->stream_tag;
2786
2787 error:
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002788 mark_pages_wc(chip, bufp, false);
2789 snd_dma_free_pages(bufp);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002790 err_alloc:
2791 spin_lock_irq(&chip->reg_lock);
2792 if (azx_dev->opened)
2793 *azx_dev = chip->saved_azx_dev;
2794 azx_dev->locked = 0;
2795 spin_unlock_irq(&chip->reg_lock);
2796 unlock:
2797 dsp_unlock(azx_dev);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002798 return err;
2799}
2800
2801static void azx_load_dsp_trigger(struct hda_bus *bus, bool start)
2802{
2803 struct azx *chip = bus->private_data;
2804 struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);
2805
2806 if (start)
2807 azx_stream_start(chip, azx_dev);
2808 else
2809 azx_stream_stop(chip, azx_dev);
2810 azx_dev->running = start;
2811}
2812
2813static void azx_load_dsp_cleanup(struct hda_bus *bus,
2814 struct snd_dma_buffer *dmab)
2815{
2816 struct azx *chip = bus->private_data;
2817 struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);
2818
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002819 if (!dmab->area || !azx_dev->locked)
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002820 return;
2821
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002822 dsp_lock(azx_dev);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002823 /* reset BDL address */
2824 azx_sd_writel(azx_dev, SD_BDLPL, 0);
2825 azx_sd_writel(azx_dev, SD_BDLPU, 0);
2826 azx_sd_writel(azx_dev, SD_CTL, 0);
2827 azx_dev->bufsize = 0;
2828 azx_dev->period_bytes = 0;
2829 azx_dev->format_val = 0;
2830
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002831 mark_pages_wc(chip, dmab, false);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002832 snd_dma_free_pages(dmab);
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002833 dmab->area = NULL;
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002834
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002835 spin_lock_irq(&chip->reg_lock);
2836 if (azx_dev->opened)
2837 *azx_dev = chip->saved_azx_dev;
2838 azx_dev->locked = 0;
2839 spin_unlock_irq(&chip->reg_lock);
2840 dsp_unlock(azx_dev);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002841}
2842#endif /* CONFIG_SND_HDA_DSP_LOADER */
2843
Takashi Iwai83012a72012-08-24 18:38:08 +02002844#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02002845/* power-up/down the controller */
Takashi Iwai68467f52012-08-28 09:14:29 -07002846static void azx_power_notify(struct hda_bus *bus, bool power_up)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002847{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002848 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002849
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002850 if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
2851 return;
2852
Takashi Iwai68467f52012-08-28 09:14:29 -07002853 if (power_up)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002854 pm_runtime_get_sync(&chip->pci->dev);
2855 else
2856 pm_runtime_put_sync(&chip->pci->dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002857}
Takashi Iwai65fcd412012-08-14 17:13:32 +02002858
2859static DEFINE_MUTEX(card_list_lock);
2860static LIST_HEAD(card_list);
2861
2862static void azx_add_card_list(struct azx *chip)
2863{
2864 mutex_lock(&card_list_lock);
2865 list_add(&chip->list, &card_list);
2866 mutex_unlock(&card_list_lock);
2867}
2868
2869static void azx_del_card_list(struct azx *chip)
2870{
2871 mutex_lock(&card_list_lock);
2872 list_del_init(&chip->list);
2873 mutex_unlock(&card_list_lock);
2874}
2875
2876/* trigger power-save check at writing parameter */
2877static int param_set_xint(const char *val, const struct kernel_param *kp)
2878{
2879 struct azx *chip;
2880 struct hda_codec *c;
2881 int prev = power_save;
2882 int ret = param_set_int(val, kp);
2883
2884 if (ret || prev == power_save)
2885 return ret;
2886
2887 mutex_lock(&card_list_lock);
2888 list_for_each_entry(chip, &card_list, list) {
2889 if (!chip->bus || chip->disabled)
2890 continue;
2891 list_for_each_entry(c, &chip->bus->codec_list, list)
2892 snd_hda_power_sync(c);
2893 }
2894 mutex_unlock(&card_list_lock);
2895 return 0;
2896}
2897#else
2898#define azx_add_card_list(chip) /* NOP */
2899#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +02002900#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002901
Takashi Iwai7ccbde52012-08-14 18:10:09 +02002902#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002903/*
2904 * power management
2905 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002906static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002907{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002908 struct pci_dev *pci = to_pci_dev(dev);
2909 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002910 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002911 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002912
Takashi Iwaic5c21522012-12-04 17:01:25 +01002913 if (chip->disabled)
2914 return 0;
2915
Takashi Iwai421a1252005-11-17 16:11:09 +01002916 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002917 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002918 list_for_each_entry(p, &chip->pcm_list, list)
2919 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002920 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002921 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002922 azx_stop_chip(chip);
Mengdong Lin7295b262013-06-25 05:58:49 -04002923 azx_enter_link_reset(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002924 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002925 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002926 chip->irq = -1;
2927 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002928 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002929 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002930 pci_disable_device(pci);
2931 pci_save_state(pci);
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002932 pci_set_power_state(pci, PCI_D3hot);
Wang Xingchao99a20082013-05-30 22:07:10 +08002933 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
2934 hda_display_power(false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002935 return 0;
2936}
2937
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002938static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002939{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002940 struct pci_dev *pci = to_pci_dev(dev);
2941 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002942 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002943
Takashi Iwaic5c21522012-12-04 17:01:25 +01002944 if (chip->disabled)
2945 return 0;
2946
Wang Xingchao99a20082013-05-30 22:07:10 +08002947 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
2948 hda_display_power(true);
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002949 pci_set_power_state(pci, PCI_D0);
2950 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002951 if (pci_enable_device(pci) < 0) {
2952 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2953 "disabling device\n");
2954 snd_card_disconnect(card);
2955 return -EIO;
2956 }
2957 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002958 if (chip->msi)
2959 if (pci_enable_msi(pci) < 0)
2960 chip->msi = 0;
2961 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002962 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002963 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002964
Takashi Iwai7f308302012-05-08 16:52:23 +02002965 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002966
Linus Torvalds1da177e2005-04-16 15:20:36 -07002967 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002968 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002969 return 0;
2970}
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002971#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
2972
2973#ifdef CONFIG_PM_RUNTIME
2974static int azx_runtime_suspend(struct device *dev)
2975{
2976 struct snd_card *card = dev_get_drvdata(dev);
2977 struct azx *chip = card->private_data;
2978
Dave Airlie246efa42013-07-29 15:19:29 +10002979 if (chip->disabled)
2980 return 0;
2981
2982 if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
2983 return 0;
2984
Wang Xingchao7d4f6062013-07-25 23:34:46 -04002985 /* enable controller wake up event */
2986 azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
2987 STATESTS_INT_MASK);
2988
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002989 azx_stop_chip(chip);
Takashi Iwai95f74c42013-10-24 01:24:15 +02002990 if (!chip->bus->avoid_link_reset)
2991 azx_enter_link_reset(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002992 azx_clear_irq_pending(chip);
Wang Xingchao99a20082013-05-30 22:07:10 +08002993 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
2994 hda_display_power(false);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002995 return 0;
2996}
2997
2998static int azx_runtime_resume(struct device *dev)
2999{
3000 struct snd_card *card = dev_get_drvdata(dev);
3001 struct azx *chip = card->private_data;
Wang Xingchao7d4f6062013-07-25 23:34:46 -04003002 struct hda_bus *bus;
3003 struct hda_codec *codec;
3004 int status;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003005
Dave Airlie246efa42013-07-29 15:19:29 +10003006 if (chip->disabled)
3007 return 0;
3008
3009 if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
3010 return 0;
3011
Wang Xingchao99a20082013-05-30 22:07:10 +08003012 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
3013 hda_display_power(true);
Wang Xingchao7d4f6062013-07-25 23:34:46 -04003014
3015 /* Read STATESTS before controller reset */
3016 status = azx_readw(chip, STATESTS);
3017
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003018 azx_init_pci(chip);
3019 azx_init_chip(chip, 1);
Wang Xingchao7d4f6062013-07-25 23:34:46 -04003020
3021 bus = chip->bus;
3022 if (status && bus) {
3023 list_for_each_entry(codec, &bus->codec_list, list)
3024 if (status & (1 << codec->addr))
3025 queue_delayed_work(codec->bus->workq,
3026 &codec->jackpoll_work, codec->jackpoll_interval);
3027 }
3028
3029 /* disable controller Wake Up event*/
3030 azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
3031 ~STATESTS_INT_MASK);
3032
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003033 return 0;
3034}
Takashi Iwai6eb827d2012-12-12 11:50:12 +01003035
3036static int azx_runtime_idle(struct device *dev)
3037{
3038 struct snd_card *card = dev_get_drvdata(dev);
3039 struct azx *chip = card->private_data;
3040
Dave Airlie246efa42013-07-29 15:19:29 +10003041 if (chip->disabled)
3042 return 0;
3043
Takashi Iwai6eb827d2012-12-12 11:50:12 +01003044 if (!power_save_controller ||
3045 !(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
3046 return -EBUSY;
3047
3048 return 0;
3049}
3050
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003051#endif /* CONFIG_PM_RUNTIME */
3052
3053#ifdef CONFIG_PM
3054static const struct dev_pm_ops azx_pm = {
3055 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
Takashi Iwai6eb827d2012-12-12 11:50:12 +01003056 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003057};
3058
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003059#define AZX_PM_OPS &azx_pm
3060#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003061#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003062#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003063
3064
3065/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003066 * reboot notifier for hang-up problem at power-down
3067 */
3068static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
3069{
3070 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01003071 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003072 azx_stop_chip(chip);
3073 return NOTIFY_OK;
3074}
3075
3076static void azx_notifier_register(struct azx *chip)
3077{
3078 chip->reboot_notifier.notifier_call = azx_halt;
3079 register_reboot_notifier(&chip->reboot_notifier);
3080}
3081
3082static void azx_notifier_unregister(struct azx *chip)
3083{
3084 if (chip->reboot_notifier.notifier_call)
3085 unregister_reboot_notifier(&chip->reboot_notifier);
3086}
3087
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003088static int azx_probe_continue(struct azx *chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003089
Steven Newbury8393ec4a2012-06-08 13:06:29 +02003090#ifdef SUPPORT_VGA_SWITCHEROO
Bill Pembertone23e7a12012-12-06 12:35:10 -05003091static struct pci_dev *get_bound_vga(struct pci_dev *pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003092
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003093static void azx_vs_set_state(struct pci_dev *pci,
3094 enum vga_switcheroo_state state)
3095{
3096 struct snd_card *card = pci_get_drvdata(pci);
3097 struct azx *chip = card->private_data;
3098 bool disabled;
3099
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003100 wait_for_completion(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003101 if (chip->init_failed)
3102 return;
3103
3104 disabled = (state == VGA_SWITCHEROO_OFF);
3105 if (chip->disabled == disabled)
3106 return;
3107
3108 if (!chip->bus) {
3109 chip->disabled = disabled;
3110 if (!disabled) {
3111 snd_printk(KERN_INFO SFX
3112 "%s: Start delayed initialization\n",
3113 pci_name(chip->pci));
Takashi Iwai5c906802013-05-30 22:07:09 +08003114 if (azx_probe_continue(chip) < 0) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003115 snd_printk(KERN_ERR SFX
3116 "%s: initialization error\n",
3117 pci_name(chip->pci));
3118 chip->init_failed = true;
3119 }
3120 }
3121 } else {
3122 snd_printk(KERN_INFO SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003123 "%s: %s via VGA-switcheroo\n", pci_name(chip->pci),
3124 disabled ? "Disabling" : "Enabling");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003125 if (disabled) {
Dave Airlie246efa42013-07-29 15:19:29 +10003126 pm_runtime_put_sync_suspend(&pci->dev);
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003127 azx_suspend(&pci->dev);
Dave Airlie246efa42013-07-29 15:19:29 +10003128 /* when we get suspended by vga switcheroo we end up in D3cold,
3129 * however we have no ACPI handle, so pci/acpi can't put us there,
3130 * put ourselves there */
3131 pci->current_state = PCI_D3cold;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003132 chip->disabled = true;
Takashi Iwai128960a2012-10-12 17:28:18 +02003133 if (snd_hda_lock_devices(chip->bus))
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003134 snd_printk(KERN_WARNING SFX "%s: Cannot lock devices!\n",
3135 pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003136 } else {
3137 snd_hda_unlock_devices(chip->bus);
Dave Airlie246efa42013-07-29 15:19:29 +10003138 pm_runtime_get_noresume(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003139 chip->disabled = false;
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003140 azx_resume(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003141 }
3142 }
3143}
3144
3145static bool azx_vs_can_switch(struct pci_dev *pci)
3146{
3147 struct snd_card *card = pci_get_drvdata(pci);
3148 struct azx *chip = card->private_data;
3149
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003150 wait_for_completion(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003151 if (chip->init_failed)
3152 return false;
3153 if (chip->disabled || !chip->bus)
3154 return true;
3155 if (snd_hda_lock_devices(chip->bus))
3156 return false;
3157 snd_hda_unlock_devices(chip->bus);
3158 return true;
3159}
3160
Bill Pembertone23e7a12012-12-06 12:35:10 -05003161static void init_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003162{
3163 struct pci_dev *p = get_bound_vga(chip->pci);
3164 if (p) {
3165 snd_printk(KERN_INFO SFX
3166 "%s: Handle VGA-switcheroo audio client\n",
3167 pci_name(chip->pci));
3168 chip->use_vga_switcheroo = 1;
3169 pci_dev_put(p);
3170 }
3171}
3172
3173static const struct vga_switcheroo_client_ops azx_vs_ops = {
3174 .set_gpu_state = azx_vs_set_state,
3175 .can_switch = azx_vs_can_switch,
3176};
3177
Bill Pembertone23e7a12012-12-06 12:35:10 -05003178static int register_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003179{
Takashi Iwai128960a2012-10-12 17:28:18 +02003180 int err;
3181
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003182 if (!chip->use_vga_switcheroo)
3183 return 0;
3184 /* FIXME: currently only handling DIS controller
3185 * is there any machine with two switchable HDMI audio controllers?
3186 */
Takashi Iwai128960a2012-10-12 17:28:18 +02003187 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003188 VGA_SWITCHEROO_DIS,
3189 chip->bus != NULL);
Takashi Iwai128960a2012-10-12 17:28:18 +02003190 if (err < 0)
3191 return err;
3192 chip->vga_switcheroo_registered = 1;
Dave Airlie246efa42013-07-29 15:19:29 +10003193
3194 /* register as an optimus hdmi audio power domain */
3195 vga_switcheroo_init_domain_pm_optimus_hdmi_audio(&chip->pci->dev, &chip->hdmi_pm_domain);
Takashi Iwai128960a2012-10-12 17:28:18 +02003196 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003197}
3198#else
3199#define init_vga_switcheroo(chip) /* NOP */
3200#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02003201#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003202#endif /* SUPPORT_VGA_SWITCHER */
3203
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003204/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003205 * destructor
3206 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003207static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003208{
Wang Xingchaoc67e2222013-05-30 22:07:08 +08003209 struct pci_dev *pci = chip->pci;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003210 int i;
3211
Wang Xingchaoc67e2222013-05-30 22:07:08 +08003212 if ((chip->driver_caps & AZX_DCAPS_PM_RUNTIME)
3213 && chip->running)
3214 pm_runtime_get_noresume(&pci->dev);
3215
Takashi Iwai65fcd412012-08-14 17:13:32 +02003216 azx_del_card_list(chip);
3217
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003218 azx_notifier_unregister(chip);
3219
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003220 chip->init_failed = 1; /* to be sure */
Daniel J Blueman44728e92012-12-18 23:59:33 +08003221 complete_all(&chip->probe_wait);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003222
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003223 if (use_vga_switcheroo(chip)) {
3224 if (chip->disabled && chip->bus)
3225 snd_hda_unlock_devices(chip->bus);
Takashi Iwai128960a2012-10-12 17:28:18 +02003226 if (chip->vga_switcheroo_registered)
3227 vga_switcheroo_unregister_client(chip->pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003228 }
3229
Takashi Iwaice43fba2005-05-30 20:33:44 +02003230 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02003231 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003232 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003233 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02003234 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003235 }
3236
Jeff Garzikf000fd82008-04-22 13:50:34 +02003237 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003238 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003239 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02003240 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02003241 if (chip->remap_addr)
3242 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003243
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003244 if (chip->azx_dev) {
3245 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003246 if (chip->azx_dev[i].bdl.area) {
3247 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003248 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003249 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003250 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003251 if (chip->rb.area) {
3252 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003253 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003254 }
3255 if (chip->posbuf.area) {
3256 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003257 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003258 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003259 if (chip->region_requested)
3260 pci_release_regions(chip->pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003261 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003262 kfree(chip->azx_dev);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003263#ifdef CONFIG_SND_HDA_PATCH_LOADER
3264 if (chip->fw)
3265 release_firmware(chip->fw);
3266#endif
Wang Xingchao99a20082013-05-30 22:07:10 +08003267 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
3268 hda_display_power(false);
3269 hda_i915_exit();
3270 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003271 kfree(chip);
3272
3273 return 0;
3274}
3275
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003276static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003277{
3278 return azx_free(device->device_data);
3279}
3280
Steven Newbury8393ec4a2012-06-08 13:06:29 +02003281#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07003282/*
Takashi Iwai91219472012-04-26 12:13:25 +02003283 * Check of disabled HDMI controller by vga-switcheroo
3284 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003285static struct pci_dev *get_bound_vga(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02003286{
3287 struct pci_dev *p;
3288
3289 /* check only discrete GPU */
3290 switch (pci->vendor) {
3291 case PCI_VENDOR_ID_ATI:
3292 case PCI_VENDOR_ID_AMD:
3293 case PCI_VENDOR_ID_NVIDIA:
3294 if (pci->devfn == 1) {
3295 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
3296 pci->bus->number, 0);
3297 if (p) {
3298 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
3299 return p;
3300 pci_dev_put(p);
3301 }
3302 }
3303 break;
3304 }
3305 return NULL;
3306}
3307
Bill Pembertone23e7a12012-12-06 12:35:10 -05003308static bool check_hdmi_disabled(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02003309{
3310 bool vga_inactive = false;
3311 struct pci_dev *p = get_bound_vga(pci);
3312
3313 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02003314 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02003315 vga_inactive = true;
3316 pci_dev_put(p);
3317 }
3318 return vga_inactive;
3319}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02003320#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02003321
3322/*
Takashi Iwai3372a152007-02-01 15:46:50 +01003323 * white/black-listing for position_fix
3324 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003325static struct snd_pci_quirk position_fix_list[] = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02003326 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
3327 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01003328 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02003329 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04003330 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04003331 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04003332 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01003333 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04003334 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04003335 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01003336 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02003337 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04003338 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04003339 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01003340 {}
3341};
3342
Bill Pembertone23e7a12012-12-06 12:35:10 -05003343static int check_position_fix(struct azx *chip, int fix)
Takashi Iwai3372a152007-02-01 15:46:50 +01003344{
3345 const struct snd_pci_quirk *q;
3346
Takashi Iwaic673ba12009-03-17 07:49:14 +01003347 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02003348 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01003349 case POS_FIX_LPIB:
3350 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02003351 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003352 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01003353 return fix;
3354 }
3355
Takashi Iwaic673ba12009-03-17 07:49:14 +01003356 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
3357 if (q) {
3358 printk(KERN_INFO
3359 "hda_intel: position_fix set to %d "
3360 "for device %04x:%04x\n",
3361 q->value, q->subvendor, q->subdevice);
3362 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01003363 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02003364
3365 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02003366 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003367 snd_printd(SFX "%s: Using VIACOMBO position fix\n", pci_name(chip->pci));
David Henningssonbdd9ef22010-10-04 12:02:14 +02003368 return POS_FIX_VIACOMBO;
3369 }
Takashi Iwai9477c582011-05-25 09:11:37 +02003370 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003371 snd_printd(SFX "%s: Using LPIB position fix\n", pci_name(chip->pci));
Takashi Iwai9477c582011-05-25 09:11:37 +02003372 return POS_FIX_LPIB;
3373 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01003374 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01003375}
3376
3377/*
Takashi Iwai669ba272007-08-17 09:17:36 +02003378 * black-lists for probe_mask
3379 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003380static struct snd_pci_quirk probe_mask_list[] = {
Takashi Iwai669ba272007-08-17 09:17:36 +02003381 /* Thinkpad often breaks the controller communication when accessing
3382 * to the non-working (or non-existing) modem codec slot.
3383 */
3384 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
3385 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
3386 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01003387 /* broken BIOS */
3388 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01003389 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
3390 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003391 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03003392 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003393 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02003394 /* WinFast VP200 H (Teradici) user reported broken communication */
3395 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02003396 {}
3397};
3398
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003399#define AZX_FORCE_CODEC_MASK 0x100
3400
Bill Pembertone23e7a12012-12-06 12:35:10 -05003401static void check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02003402{
3403 const struct snd_pci_quirk *q;
3404
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003405 chip->codec_probe_mask = probe_mask[dev];
3406 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02003407 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
3408 if (q) {
3409 printk(KERN_INFO
3410 "hda_intel: probe_mask set to 0x%x "
3411 "for device %04x:%04x\n",
3412 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003413 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02003414 }
3415 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003416
3417 /* check forced option */
3418 if (chip->codec_probe_mask != -1 &&
3419 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
3420 chip->codec_mask = chip->codec_probe_mask & 0xff;
3421 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
3422 chip->codec_mask);
3423 }
Takashi Iwai669ba272007-08-17 09:17:36 +02003424}
3425
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003426/*
Takashi Iwai716238552009-09-28 13:14:04 +02003427 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003428 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003429static struct snd_pci_quirk msi_black_list[] = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01003430 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01003431 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01003432 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Takashi Iwai83f72152013-09-09 10:20:48 +02003433 SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
Michele Ballabio4193d132010-03-06 21:06:46 +01003434 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02003435 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003436 {}
3437};
3438
Bill Pembertone23e7a12012-12-06 12:35:10 -05003439static void check_msi(struct azx *chip)
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003440{
3441 const struct snd_pci_quirk *q;
3442
Takashi Iwai716238552009-09-28 13:14:04 +02003443 if (enable_msi >= 0) {
3444 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003445 return;
Takashi Iwai716238552009-09-28 13:14:04 +02003446 }
3447 chip->msi = 1; /* enable MSI as default */
3448 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003449 if (q) {
3450 printk(KERN_INFO
3451 "hda_intel: msi for device %04x:%04x set to %d\n",
3452 q->subvendor, q->subdevice, q->value);
3453 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003454 return;
3455 }
3456
3457 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003458 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
3459 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003460 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003461 }
3462}
3463
Takashi Iwaia1585d72011-12-14 09:27:04 +01003464/* check the snoop mode availability */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003465static void azx_check_snoop_available(struct azx *chip)
Takashi Iwaia1585d72011-12-14 09:27:04 +01003466{
3467 bool snoop = chip->snoop;
3468
3469 switch (chip->driver_type) {
3470 case AZX_DRIVER_VIA:
3471 /* force to non-snoop mode for a new VIA controller
3472 * when BIOS is set
3473 */
3474 if (snoop) {
3475 u8 val;
3476 pci_read_config_byte(chip->pci, 0x42, &val);
3477 if (!(val & 0x80) && chip->pci->revision == 0x30)
3478 snoop = false;
3479 }
3480 break;
3481 case AZX_DRIVER_ATIHDMI_NS:
3482 /* new ATI HDMI requires non-snoop */
3483 snoop = false;
3484 break;
Takashi Iwaic1279f82013-02-07 17:36:22 +01003485 case AZX_DRIVER_CTHDA:
3486 snoop = false;
3487 break;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003488 }
3489
3490 if (snoop != chip->snoop) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003491 snd_printk(KERN_INFO SFX "%s: Force to %s mode\n",
3492 pci_name(chip->pci), snoop ? "snoop" : "non-snoop");
Takashi Iwaia1585d72011-12-14 09:27:04 +01003493 chip->snoop = snoop;
3494 }
3495}
Takashi Iwai669ba272007-08-17 09:17:36 +02003496
Wang Xingchao99a20082013-05-30 22:07:10 +08003497#ifdef CONFIG_SND_HDA_I915
3498static void azx_probe_work(struct work_struct *work)
3499{
3500 azx_probe_continue(container_of(work, struct azx, probe_work));
3501}
3502#endif
3503
Takashi Iwai669ba272007-08-17 09:17:36 +02003504/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003505 * constructor
3506 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003507static int azx_create(struct snd_card *card, struct pci_dev *pci,
3508 int dev, unsigned int driver_caps,
3509 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003510{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003511 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003512 .dev_free = azx_dev_free,
3513 };
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003514 struct azx *chip;
3515 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003516
3517 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01003518
Pavel Machek927fc862006-08-31 17:03:43 +02003519 err = pci_enable_device(pci);
3520 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003521 return err;
3522
Takashi Iwaie560d8d2005-09-09 14:21:46 +02003523 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003524 if (!chip) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003525 snd_printk(KERN_ERR SFX "%s: Cannot allocate chip\n", pci_name(pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003526 pci_disable_device(pci);
3527 return -ENOMEM;
3528 }
3529
3530 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01003531 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003532 chip->card = card;
3533 chip->pci = pci;
3534 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02003535 chip->driver_caps = driver_caps;
3536 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003537 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02003538 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02003539 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01003540 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003541 INIT_LIST_HEAD(&chip->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003542 init_vga_switcheroo(chip);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003543 init_completion(&chip->probe_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003544
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02003545 chip->position_fix[0] = chip->position_fix[1] =
3546 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003547 /* combo mode uses LPIB for playback */
3548 if (chip->position_fix[0] == POS_FIX_COMBO) {
3549 chip->position_fix[0] = POS_FIX_LPIB;
3550 chip->position_fix[1] = POS_FIX_AUTO;
3551 }
3552
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003553 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01003554
Takashi Iwai27346162006-01-12 18:28:44 +01003555 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003556 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003557 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02003558
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003559 if (bdl_pos_adj[dev] < 0) {
3560 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003561 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08003562 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003563 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003564 break;
3565 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003566 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003567 break;
3568 }
3569 }
3570
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003571 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
3572 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003573 snd_printk(KERN_ERR SFX "%s: Error creating device [card]!\n",
3574 pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003575 azx_free(chip);
3576 return err;
3577 }
3578
Wang Xingchao99a20082013-05-30 22:07:10 +08003579#ifdef CONFIG_SND_HDA_I915
3580 /* continue probing in work context as may trigger request module */
3581 INIT_WORK(&chip->probe_work, azx_probe_work);
3582#endif
3583
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003584 *rchip = chip;
Wang Xingchao99a20082013-05-30 22:07:10 +08003585
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003586 return 0;
3587}
3588
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003589static int azx_first_init(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003590{
3591 int dev = chip->dev_index;
3592 struct pci_dev *pci = chip->pci;
3593 struct snd_card *card = chip->card;
3594 int i, err;
3595 unsigned short gcap;
3596
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003597#if BITS_PER_LONG != 64
3598 /* Fix up base address on ULI M5461 */
3599 if (chip->driver_type == AZX_DRIVER_ULI) {
3600 u16 tmp3;
3601 pci_read_config_word(pci, 0x40, &tmp3);
3602 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
3603 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
3604 }
3605#endif
3606
Pavel Machek927fc862006-08-31 17:03:43 +02003607 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003608 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003609 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003610 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003611
Pavel Machek927fc862006-08-31 17:03:43 +02003612 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07003613 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003614 if (chip->remap_addr == NULL) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003615 snd_printk(KERN_ERR SFX "%s: ioremap error\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003616 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003617 }
3618
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003619 if (chip->msi)
3620 if (pci_enable_msi(pci) < 0)
3621 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02003622
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003623 if (azx_acquire_irq(chip, 0) < 0)
3624 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003625
3626 pci_set_master(pci);
3627 synchronize_irq(chip->irq);
3628
Tobin Davisbcd72002008-01-15 11:23:55 +01003629 gcap = azx_readw(chip, GCAP);
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003630 snd_printdd(SFX "%s: chipset global capabilities = 0x%x\n", pci_name(chip->pci), gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01003631
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003632 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02003633 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003634 struct pci_dev *p_smbus;
3635 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
3636 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3637 NULL);
3638 if (p_smbus) {
3639 if (p_smbus->revision < 0x30)
3640 gcap &= ~ICH6_GCAP_64OK;
3641 pci_dev_put(p_smbus);
3642 }
3643 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01003644
Takashi Iwai9477c582011-05-25 09:11:37 +02003645 /* disable 64bit DMA address on some devices */
3646 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003647 snd_printd(SFX "%s: Disabling 64bit DMA\n", pci_name(chip->pci));
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003648 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02003649 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003650
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003651 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01003652 if (align_buffer_size >= 0)
3653 chip->align_buffer_size = !!align_buffer_size;
3654 else {
3655 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
3656 chip->align_buffer_size = 0;
3657 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
3658 chip->align_buffer_size = 1;
3659 else
3660 chip->align_buffer_size = 1;
3661 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003662
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003663 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02003664 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07003665 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003666 else {
Yang Hongyange9304382009-04-13 14:40:14 -07003667 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
3668 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003669 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003670
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003671 /* read number of streams from GCAP register instead of using
3672 * hardcoded value
3673 */
3674 chip->capture_streams = (gcap >> 8) & 0x0f;
3675 chip->playback_streams = (gcap >> 12) & 0x0f;
3676 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01003677 /* gcap didn't give any info, switching to old method */
3678
3679 switch (chip->driver_type) {
3680 case AZX_DRIVER_ULI:
3681 chip->playback_streams = ULI_NUM_PLAYBACK;
3682 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003683 break;
3684 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08003685 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01003686 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
3687 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003688 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01003689 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01003690 default:
3691 chip->playback_streams = ICH6_NUM_PLAYBACK;
3692 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003693 break;
3694 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003695 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003696 chip->capture_index_offset = 0;
3697 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003698 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02003699 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
3700 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003701 if (!chip->azx_dev) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003702 snd_printk(KERN_ERR SFX "%s: cannot malloc azx_dev\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003703 return -ENOMEM;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003704 }
3705
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003706 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaieb49faa2013-03-15 09:19:11 +01003707 dsp_lock_init(&chip->azx_dev[i]);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003708 /* allocate memory for the BDL for each stream */
3709 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3710 snd_dma_pci_data(chip->pci),
3711 BDL_SIZE, &chip->azx_dev[i].bdl);
3712 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003713 snd_printk(KERN_ERR SFX "%s: cannot allocate BDL\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003714 return -ENOMEM;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003715 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003716 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003717 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003718 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003719 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3720 snd_dma_pci_data(chip->pci),
3721 chip->num_streams * 8, &chip->posbuf);
3722 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003723 snd_printk(KERN_ERR SFX "%s: cannot allocate posbuf\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003724 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003725 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003726 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003727 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02003728 err = azx_alloc_cmd_io(chip);
3729 if (err < 0)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003730 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003731
3732 /* initialize streams */
3733 azx_init_stream(chip);
3734
3735 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02003736 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003737 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003738
3739 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02003740 if (!chip->codec_mask) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003741 snd_printk(KERN_ERR SFX "%s: no codecs found!\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003742 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003743 }
3744
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003745 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02003746 strlcpy(card->shortname, driver_short_names[chip->driver_type],
3747 sizeof(card->shortname));
3748 snprintf(card->longname, sizeof(card->longname),
3749 "%s at 0x%lx irq %i",
3750 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003751
Linus Torvalds1da177e2005-04-16 15:20:36 -07003752 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003753}
3754
Takashi Iwaicb53c622007-08-10 17:21:45 +02003755static void power_down_all_codecs(struct azx *chip)
3756{
Takashi Iwai83012a72012-08-24 18:38:08 +02003757#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02003758 /* The codecs were powered up in snd_hda_codec_new().
3759 * Now all initialization done, so turn them down if possible
3760 */
3761 struct hda_codec *codec;
3762 list_for_each_entry(codec, &chip->bus->codec_list, list) {
3763 snd_hda_power_down(codec);
3764 }
3765#endif
3766}
3767
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003768#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003769/* callback from request_firmware_nowait() */
3770static void azx_firmware_cb(const struct firmware *fw, void *context)
3771{
3772 struct snd_card *card = context;
3773 struct azx *chip = card->private_data;
3774 struct pci_dev *pci = chip->pci;
3775
3776 if (!fw) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003777 snd_printk(KERN_ERR SFX "%s: Cannot load firmware, aborting\n",
3778 pci_name(chip->pci));
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003779 goto error;
3780 }
3781
3782 chip->fw = fw;
3783 if (!chip->disabled) {
3784 /* continue probing */
3785 if (azx_probe_continue(chip))
3786 goto error;
3787 }
3788 return; /* OK */
3789
3790 error:
3791 snd_card_free(card);
3792 pci_set_drvdata(pci, NULL);
3793}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003794#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003795
Bill Pembertone23e7a12012-12-06 12:35:10 -05003796static int azx_probe(struct pci_dev *pci,
3797 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003798{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003799 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003800 struct snd_card *card;
3801 struct azx *chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003802 bool probe_now;
Pavel Machek927fc862006-08-31 17:03:43 +02003803 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003804
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003805 if (dev >= SNDRV_CARDS)
3806 return -ENODEV;
3807 if (!enable[dev]) {
3808 dev++;
3809 return -ENOENT;
3810 }
3811
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003812 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
3813 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003814 snd_printk(KERN_ERR "hda-intel: Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003815 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003816 }
3817
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003818 snd_card_set_dev(card, &pci->dev);
3819
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003820 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003821 if (err < 0)
3822 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01003823 card->private_data = chip;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003824
3825 pci_set_drvdata(pci, card);
3826
3827 err = register_vga_switcheroo(chip);
3828 if (err < 0) {
3829 snd_printk(KERN_ERR SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003830 "%s: Error registering VGA-switcheroo client\n", pci_name(pci));
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003831 goto out_free;
3832 }
3833
3834 if (check_hdmi_disabled(pci)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003835 snd_printk(KERN_INFO SFX "%s: VGA controller is disabled\n",
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003836 pci_name(pci));
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003837 snd_printk(KERN_INFO SFX "%s: Delaying initialization\n", pci_name(pci));
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003838 chip->disabled = true;
3839 }
3840
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003841 probe_now = !chip->disabled;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003842
Takashi Iwai4918cda2012-08-09 12:33:28 +02003843#ifdef CONFIG_SND_HDA_PATCH_LOADER
3844 if (patch[dev] && *patch[dev]) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003845 snd_printk(KERN_ERR SFX "%s: Applying patch firmware '%s'\n",
3846 pci_name(pci), patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003847 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
3848 &pci->dev, GFP_KERNEL, card,
3849 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003850 if (err < 0)
3851 goto out_free;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003852 probe_now = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02003853 }
3854#endif /* CONFIG_SND_HDA_PATCH_LOADER */
3855
Wang Xingchao99a20082013-05-30 22:07:10 +08003856 /* continue probing in work context, avoid request_module deadlock */
3857 if (probe_now && (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)) {
3858#ifdef CONFIG_SND_HDA_I915
3859 probe_now = false;
3860 schedule_work(&chip->probe_work);
3861#else
3862 snd_printk(KERN_ERR SFX "Haswell must build in CONFIG_SND_HDA_I915\n");
3863#endif
3864 }
3865
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003866 if (probe_now) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003867 err = azx_probe_continue(chip);
3868 if (err < 0)
3869 goto out_free;
3870 }
3871
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003872 dev++;
Daniel J Blueman44728e92012-12-18 23:59:33 +08003873 complete_all(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003874 return 0;
3875
3876out_free:
3877 snd_card_free(card);
3878 return err;
3879}
3880
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003881static int azx_probe_continue(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003882{
Wang Xingchaoc67e2222013-05-30 22:07:08 +08003883 struct pci_dev *pci = chip->pci;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003884 int dev = chip->dev_index;
3885 int err;
3886
Wang Xingchao99a20082013-05-30 22:07:10 +08003887 /* Request power well for Haswell HDA controller and codec */
3888 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
David Henningssonc841ad22013-08-19 13:32:30 +02003889#ifdef CONFIG_SND_HDA_I915
Wang Xingchao99a20082013-05-30 22:07:10 +08003890 err = hda_i915_init();
3891 if (err < 0) {
3892 snd_printk(KERN_ERR SFX "Error request power-well from i915\n");
3893 goto out_free;
3894 }
David Henningssonc841ad22013-08-19 13:32:30 +02003895#endif
Wang Xingchao99a20082013-05-30 22:07:10 +08003896 hda_display_power(true);
3897 }
3898
Takashi Iwai5c906802013-05-30 22:07:09 +08003899 err = azx_first_init(chip);
3900 if (err < 0)
3901 goto out_free;
3902
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01003903#ifdef CONFIG_SND_HDA_INPUT_BEEP
3904 chip->beep_mode = beep_mode[dev];
3905#endif
3906
Linus Torvalds1da177e2005-04-16 15:20:36 -07003907 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003908 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003909 if (err < 0)
3910 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003911#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02003912 if (chip->fw) {
3913 err = snd_hda_load_patch(chip->bus, chip->fw->size,
3914 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003915 if (err < 0)
3916 goto out_free;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003917#ifndef CONFIG_PM
Takashi Iwai4918cda2012-08-09 12:33:28 +02003918 release_firmware(chip->fw); /* no longer needed */
3919 chip->fw = NULL;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003920#endif
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003921 }
3922#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003923 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003924 err = azx_codec_configure(chip);
3925 if (err < 0)
3926 goto out_free;
3927 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003928
3929 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02003930 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003931 if (err < 0)
3932 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003933
3934 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003935 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003936 if (err < 0)
3937 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003938
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003939 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003940 if (err < 0)
3941 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003942
Takashi Iwaicb53c622007-08-10 17:21:45 +02003943 chip->running = 1;
3944 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003945 azx_notifier_register(chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003946 azx_add_card_list(chip);
Dave Airlie246efa42013-07-29 15:19:29 +10003947 if ((chip->driver_caps & AZX_DCAPS_PM_RUNTIME) || chip->use_vga_switcheroo)
Wang Xingchaoc67e2222013-05-30 22:07:08 +08003948 pm_runtime_put_noidle(&pci->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003949
Takashi Iwai91219472012-04-26 12:13:25 +02003950 return 0;
3951
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003952out_free:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003953 chip->init_failed = 1;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003954 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003955}
3956
Bill Pembertone23e7a12012-12-06 12:35:10 -05003957static void azx_remove(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003958{
Takashi Iwai91219472012-04-26 12:13:25 +02003959 struct snd_card *card = pci_get_drvdata(pci);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003960
Takashi Iwai91219472012-04-26 12:13:25 +02003961 if (card)
3962 snd_card_free(card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003963}
3964
3965/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003966static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003967 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003968 { PCI_DEVICE(0x8086, 0x1c20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003969 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleycea310e2010-09-10 16:29:56 -07003970 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003971 { PCI_DEVICE(0x8086, 0x1d20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003972 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003973 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003974 { PCI_DEVICE(0x8086, 0x1e20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003975 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasley8bc039a2012-01-23 16:24:31 -08003976 /* Lynx Point */
3977 { PCI_DEVICE(0x8086, 0x8c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003978 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston884b0882013-02-08 17:29:40 -08003979 /* Wellsburg */
3980 { PCI_DEVICE(0x8086, 0x8d20),
3981 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3982 { PCI_DEVICE(0x8086, 0x8d21),
3983 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003984 /* Lynx Point-LP */
3985 { PCI_DEVICE(0x8086, 0x9c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003986 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003987 /* Lynx Point-LP */
3988 { PCI_DEVICE(0x8086, 0x9c21),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003989 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston4eeca492013-11-04 09:27:45 -08003990 /* Wildcat Point-LP */
3991 { PCI_DEVICE(0x8086, 0x9ca0),
3992 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003993 /* Haswell */
Wang Xingchao4a7c5162013-02-01 22:42:19 +08003994 { PCI_DEVICE(0x8086, 0x0a0c),
Wang Xingchao99a20082013-05-30 22:07:10 +08003995 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH |
3996 AZX_DCAPS_I915_POWERWELL },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003997 { PCI_DEVICE(0x8086, 0x0c0c),
Wang Xingchao99a20082013-05-30 22:07:10 +08003998 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH |
3999 AZX_DCAPS_I915_POWERWELL },
Wang Xingchaod279fae2012-09-17 13:10:23 +08004000 { PCI_DEVICE(0x8086, 0x0d0c),
Wang Xingchao99a20082013-05-30 22:07:10 +08004001 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH |
4002 AZX_DCAPS_I915_POWERWELL },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05004003 /* 5 Series/3400 */
4004 { PCI_DEVICE(0x8086, 0x3b56),
Takashi Iwai2c1350f2013-02-14 09:44:55 +01004005 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
Takashi Iwaif748abc2013-01-29 10:12:23 +01004006 /* Poulsbo */
Takashi Iwai9477c582011-05-25 09:11:37 +02004007 { PCI_DEVICE(0x8086, 0x811b),
Takashi Iwaif748abc2013-01-29 10:12:23 +01004008 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
4009 /* Oaktrail */
Li Peng09904b92011-12-28 15:17:26 +00004010 { PCI_DEVICE(0x8086, 0x080a),
Takashi Iwaif748abc2013-01-29 10:12:23 +01004011 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
Chew, Chiau Eee44007e2013-05-16 15:36:12 +08004012 /* BayTrail */
4013 { PCI_DEVICE(0x8086, 0x0f04),
4014 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
David Henningsson645e9032011-12-14 15:52:30 +08004015 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02004016 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05004017 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
4018 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02004019 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05004020 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
4021 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02004022 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05004023 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
4024 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02004025 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05004026 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
4027 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02004028 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05004029 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
4030 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02004031 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05004032 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
4033 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02004034 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05004035 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
4036 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02004037 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05004038 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
4039 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02004040 /* Generic Intel */
4041 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
4042 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
4043 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05004044 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02004045 /* ATI SB 450/600/700/800/900 */
4046 { PCI_DEVICE(0x1002, 0x437b),
4047 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
4048 { PCI_DEVICE(0x1002, 0x4383),
4049 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
4050 /* AMD Hudson */
4051 { PCI_DEVICE(0x1022, 0x780d),
4052 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01004053 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02004054 { PCI_DEVICE(0x1002, 0x793b),
4055 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4056 { PCI_DEVICE(0x1002, 0x7919),
4057 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4058 { PCI_DEVICE(0x1002, 0x960f),
4059 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4060 { PCI_DEVICE(0x1002, 0x970f),
4061 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4062 { PCI_DEVICE(0x1002, 0xaa00),
4063 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4064 { PCI_DEVICE(0x1002, 0xaa08),
4065 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4066 { PCI_DEVICE(0x1002, 0xaa10),
4067 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4068 { PCI_DEVICE(0x1002, 0xaa18),
4069 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4070 { PCI_DEVICE(0x1002, 0xaa20),
4071 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4072 { PCI_DEVICE(0x1002, 0xaa28),
4073 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4074 { PCI_DEVICE(0x1002, 0xaa30),
4075 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4076 { PCI_DEVICE(0x1002, 0xaa38),
4077 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4078 { PCI_DEVICE(0x1002, 0xaa40),
4079 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4080 { PCI_DEVICE(0x1002, 0xaa48),
4081 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08004082 { PCI_DEVICE(0x1002, 0x9902),
4083 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
4084 { PCI_DEVICE(0x1002, 0xaaa0),
4085 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
4086 { PCI_DEVICE(0x1002, 0xaaa8),
4087 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
4088 { PCI_DEVICE(0x1002, 0xaab0),
4089 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01004090 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02004091 { PCI_DEVICE(0x1106, 0x3288),
4092 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08004093 /* VIA GFX VT7122/VX900 */
4094 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
4095 /* VIA GFX VT6122/VX11 */
4096 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01004097 /* SIS966 */
4098 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
4099 /* ULI M5461 */
4100 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
4101 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01004102 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
4103 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
4104 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02004105 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02004106 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02004107 { PCI_DEVICE(0x6549, 0x1200),
4108 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Lars R. Damerowf0b3da92012-11-02 13:10:39 -07004109 { PCI_DEVICE(0x6549, 0x2200),
4110 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02004111 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02004112 /* CTHDA chips */
4113 { PCI_DEVICE(0x1102, 0x0010),
4114 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
4115 { PCI_DEVICE(0x1102, 0x0012),
4116 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai313f6e22009-05-18 12:40:52 +02004117#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
4118 /* the following entry conflicts with snd-ctxfi driver,
4119 * as ctxfi driver mutates from HD-audio to native mode with
4120 * a special command sequence.
4121 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02004122 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
4123 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
4124 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02004125 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01004126 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02004127#else
4128 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02004129 { PCI_DEVICE(0x1102, 0x0009),
4130 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01004131 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02004132#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03004133 /* Vortex86MX */
4134 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01004135 /* VMware HDAudio */
4136 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08004137 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01004138 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
4139 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
4140 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02004141 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08004142 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
4143 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
4144 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02004145 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004146 { 0, }
4147};
4148MODULE_DEVICE_TABLE(pci, azx_ids);
4149
4150/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02004151static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02004152 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004153 .id_table = azx_ids,
4154 .probe = azx_probe,
Bill Pembertone23e7a12012-12-06 12:35:10 -05004155 .remove = azx_remove,
Takashi Iwai68cb2b52012-07-02 15:20:37 +02004156 .driver = {
4157 .pm = AZX_PM_OPS,
4158 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004159};
4160
Takashi Iwaie9f66d92012-04-24 12:25:00 +02004161module_pci_driver(azx_driver);