blob: d54c9bfeb226a5e040fb55feda117ed8933215b3 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Jesse Barnesf1f644d2013-06-27 00:39:25 +030048static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
49 struct intel_crtc_config *pipe_config);
50static void ironlake_crtc_clock_get(struct intel_crtc *crtc,
51 struct intel_crtc_config *pipe_config);
52
Damien Lespiaue7457a92013-08-08 22:28:59 +010053static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
54 int x, int y, struct drm_framebuffer *old_fb);
55
56
Jesse Barnes79e53942008-11-07 14:24:08 -080057typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040058 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080059} intel_range_t;
60
61typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040062 int dot_limit;
63 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_p2_t;
65
Ma Lingd4906092009-03-18 20:13:27 +080066typedef struct intel_limit intel_limit_t;
67struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040068 intel_range_t dot, vco, n, m, m1, m2, p, p1;
69 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080070};
Jesse Barnes79e53942008-11-07 14:24:08 -080071
Jesse Barnes2377b742010-07-07 14:06:43 -070072/* FDI */
73#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
74
Daniel Vetterd2acd212012-10-20 20:57:43 +020075int
76intel_pch_rawclk(struct drm_device *dev)
77{
78 struct drm_i915_private *dev_priv = dev->dev_private;
79
80 WARN_ON(!HAS_PCH_SPLIT(dev));
81
82 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
83}
84
Chris Wilson021357a2010-09-07 20:54:59 +010085static inline u32 /* units of 100MHz */
86intel_fdi_link_freq(struct drm_device *dev)
87{
Chris Wilson8b99e682010-10-13 09:59:17 +010088 if (IS_GEN5(dev)) {
89 struct drm_i915_private *dev_priv = dev->dev_private;
90 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
91 } else
92 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010093}
94
Daniel Vetter5d536e22013-07-06 12:52:06 +020095static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040096 .dot = { .min = 25000, .max = 350000 },
97 .vco = { .min = 930000, .max = 1400000 },
98 .n = { .min = 3, .max = 16 },
99 .m = { .min = 96, .max = 140 },
100 .m1 = { .min = 18, .max = 26 },
101 .m2 = { .min = 6, .max = 16 },
102 .p = { .min = 4, .max = 128 },
103 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700104 .p2 = { .dot_limit = 165000,
105 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700106};
107
Daniel Vetter5d536e22013-07-06 12:52:06 +0200108static const intel_limit_t intel_limits_i8xx_dvo = {
109 .dot = { .min = 25000, .max = 350000 },
110 .vco = { .min = 930000, .max = 1400000 },
111 .n = { .min = 3, .max = 16 },
112 .m = { .min = 96, .max = 140 },
113 .m1 = { .min = 18, .max = 26 },
114 .m2 = { .min = 6, .max = 16 },
115 .p = { .min = 4, .max = 128 },
116 .p1 = { .min = 2, .max = 33 },
117 .p2 = { .dot_limit = 165000,
118 .p2_slow = 4, .p2_fast = 4 },
119};
120
Keith Packarde4b36692009-06-05 19:22:17 -0700121static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 .dot = { .min = 25000, .max = 350000 },
123 .vco = { .min = 930000, .max = 1400000 },
124 .n = { .min = 3, .max = 16 },
125 .m = { .min = 96, .max = 140 },
126 .m1 = { .min = 18, .max = 26 },
127 .m2 = { .min = 6, .max = 16 },
128 .p = { .min = 4, .max = 128 },
129 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700130 .p2 = { .dot_limit = 165000,
131 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700132};
Eric Anholt273e27c2011-03-30 13:01:10 -0700133
Keith Packarde4b36692009-06-05 19:22:17 -0700134static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400135 .dot = { .min = 20000, .max = 400000 },
136 .vco = { .min = 1400000, .max = 2800000 },
137 .n = { .min = 1, .max = 6 },
138 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100139 .m1 = { .min = 8, .max = 18 },
140 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400141 .p = { .min = 5, .max = 80 },
142 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700143 .p2 = { .dot_limit = 200000,
144 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700145};
146
147static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400148 .dot = { .min = 20000, .max = 400000 },
149 .vco = { .min = 1400000, .max = 2800000 },
150 .n = { .min = 1, .max = 6 },
151 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100152 .m1 = { .min = 8, .max = 18 },
153 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400154 .p = { .min = 7, .max = 98 },
155 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .p2 = { .dot_limit = 112000,
157 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700158};
159
Eric Anholt273e27c2011-03-30 13:01:10 -0700160
Keith Packarde4b36692009-06-05 19:22:17 -0700161static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700162 .dot = { .min = 25000, .max = 270000 },
163 .vco = { .min = 1750000, .max = 3500000},
164 .n = { .min = 1, .max = 4 },
165 .m = { .min = 104, .max = 138 },
166 .m1 = { .min = 17, .max = 23 },
167 .m2 = { .min = 5, .max = 11 },
168 .p = { .min = 10, .max = 30 },
169 .p1 = { .min = 1, .max = 3},
170 .p2 = { .dot_limit = 270000,
171 .p2_slow = 10,
172 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800173 },
Keith Packarde4b36692009-06-05 19:22:17 -0700174};
175
176static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700177 .dot = { .min = 22000, .max = 400000 },
178 .vco = { .min = 1750000, .max = 3500000},
179 .n = { .min = 1, .max = 4 },
180 .m = { .min = 104, .max = 138 },
181 .m1 = { .min = 16, .max = 23 },
182 .m2 = { .min = 5, .max = 11 },
183 .p = { .min = 5, .max = 80 },
184 .p1 = { .min = 1, .max = 8},
185 .p2 = { .dot_limit = 165000,
186 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700187};
188
189static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700190 .dot = { .min = 20000, .max = 115000 },
191 .vco = { .min = 1750000, .max = 3500000 },
192 .n = { .min = 1, .max = 3 },
193 .m = { .min = 104, .max = 138 },
194 .m1 = { .min = 17, .max = 23 },
195 .m2 = { .min = 5, .max = 11 },
196 .p = { .min = 28, .max = 112 },
197 .p1 = { .min = 2, .max = 8 },
198 .p2 = { .dot_limit = 0,
199 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800200 },
Keith Packarde4b36692009-06-05 19:22:17 -0700201};
202
203static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700204 .dot = { .min = 80000, .max = 224000 },
205 .vco = { .min = 1750000, .max = 3500000 },
206 .n = { .min = 1, .max = 3 },
207 .m = { .min = 104, .max = 138 },
208 .m1 = { .min = 17, .max = 23 },
209 .m2 = { .min = 5, .max = 11 },
210 .p = { .min = 14, .max = 42 },
211 .p1 = { .min = 2, .max = 6 },
212 .p2 = { .dot_limit = 0,
213 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800214 },
Keith Packarde4b36692009-06-05 19:22:17 -0700215};
216
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500217static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400218 .dot = { .min = 20000, .max = 400000},
219 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400221 .n = { .min = 3, .max = 6 },
222 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700223 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400224 .m1 = { .min = 0, .max = 0 },
225 .m2 = { .min = 0, .max = 254 },
226 .p = { .min = 5, .max = 80 },
227 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700228 .p2 = { .dot_limit = 200000,
229 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700230};
231
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500232static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400233 .dot = { .min = 20000, .max = 400000 },
234 .vco = { .min = 1700000, .max = 3500000 },
235 .n = { .min = 3, .max = 6 },
236 .m = { .min = 2, .max = 256 },
237 .m1 = { .min = 0, .max = 0 },
238 .m2 = { .min = 0, .max = 254 },
239 .p = { .min = 7, .max = 112 },
240 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700241 .p2 = { .dot_limit = 112000,
242 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700243};
244
Eric Anholt273e27c2011-03-30 13:01:10 -0700245/* Ironlake / Sandybridge
246 *
247 * We calculate clock using (register_value + 2) for N/M1/M2, so here
248 * the range value for them is (actual_value - 2).
249 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800250static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .dot = { .min = 25000, .max = 350000 },
252 .vco = { .min = 1760000, .max = 3510000 },
253 .n = { .min = 1, .max = 5 },
254 .m = { .min = 79, .max = 127 },
255 .m1 = { .min = 12, .max = 22 },
256 .m2 = { .min = 5, .max = 9 },
257 .p = { .min = 5, .max = 80 },
258 .p1 = { .min = 1, .max = 8 },
259 .p2 = { .dot_limit = 225000,
260 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700261};
262
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800263static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 .dot = { .min = 25000, .max = 350000 },
265 .vco = { .min = 1760000, .max = 3510000 },
266 .n = { .min = 1, .max = 3 },
267 .m = { .min = 79, .max = 118 },
268 .m1 = { .min = 12, .max = 22 },
269 .m2 = { .min = 5, .max = 9 },
270 .p = { .min = 28, .max = 112 },
271 .p1 = { .min = 2, .max = 8 },
272 .p2 = { .dot_limit = 225000,
273 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800274};
275
276static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700277 .dot = { .min = 25000, .max = 350000 },
278 .vco = { .min = 1760000, .max = 3510000 },
279 .n = { .min = 1, .max = 3 },
280 .m = { .min = 79, .max = 127 },
281 .m1 = { .min = 12, .max = 22 },
282 .m2 = { .min = 5, .max = 9 },
283 .p = { .min = 14, .max = 56 },
284 .p1 = { .min = 2, .max = 8 },
285 .p2 = { .dot_limit = 225000,
286 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800287};
288
Eric Anholt273e27c2011-03-30 13:01:10 -0700289/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800290static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .dot = { .min = 25000, .max = 350000 },
292 .vco = { .min = 1760000, .max = 3510000 },
293 .n = { .min = 1, .max = 2 },
294 .m = { .min = 79, .max = 126 },
295 .m1 = { .min = 12, .max = 22 },
296 .m2 = { .min = 5, .max = 9 },
297 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400298 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700299 .p2 = { .dot_limit = 225000,
300 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800301};
302
303static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 350000 },
305 .vco = { .min = 1760000, .max = 3510000 },
306 .n = { .min = 1, .max = 3 },
307 .m = { .min = 79, .max = 126 },
308 .m1 = { .min = 12, .max = 22 },
309 .m2 = { .min = 5, .max = 9 },
310 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400311 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .p2 = { .dot_limit = 225000,
313 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800314};
315
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700316static const intel_limit_t intel_limits_vlv_dac = {
317 .dot = { .min = 25000, .max = 270000 },
318 .vco = { .min = 4000000, .max = 6000000 },
319 .n = { .min = 1, .max = 7 },
320 .m = { .min = 22, .max = 450 }, /* guess */
321 .m1 = { .min = 2, .max = 3 },
322 .m2 = { .min = 11, .max = 156 },
323 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200324 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700325 .p2 = { .dot_limit = 270000,
326 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700327};
328
329static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200330 .dot = { .min = 25000, .max = 270000 },
331 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700332 .n = { .min = 1, .max = 7 },
333 .m = { .min = 60, .max = 300 }, /* guess */
334 .m1 = { .min = 2, .max = 3 },
335 .m2 = { .min = 11, .max = 156 },
336 .p = { .min = 10, .max = 30 },
337 .p1 = { .min = 2, .max = 3 },
338 .p2 = { .dot_limit = 270000,
339 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700340};
341
Chris Wilson1b894b52010-12-14 20:04:54 +0000342static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
343 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800344{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800345 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800346 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800347
348 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100349 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000350 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800351 limit = &intel_limits_ironlake_dual_lvds_100m;
352 else
353 limit = &intel_limits_ironlake_dual_lvds;
354 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000355 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800356 limit = &intel_limits_ironlake_single_lvds_100m;
357 else
358 limit = &intel_limits_ironlake_single_lvds;
359 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200360 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800361 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800362
363 return limit;
364}
365
Ma Ling044c7c42009-03-18 20:13:23 +0800366static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
367{
368 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800369 const intel_limit_t *limit;
370
371 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100372 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700373 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800374 else
Keith Packarde4b36692009-06-05 19:22:17 -0700375 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800376 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
377 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700378 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800379 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700380 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800381 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700382 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800383
384 return limit;
385}
386
Chris Wilson1b894b52010-12-14 20:04:54 +0000387static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800388{
389 struct drm_device *dev = crtc->dev;
390 const intel_limit_t *limit;
391
Eric Anholtbad720f2009-10-22 16:11:14 -0700392 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000393 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800394 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800395 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500396 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800397 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500398 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800399 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500400 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700401 } else if (IS_VALLEYVIEW(dev)) {
402 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
403 limit = &intel_limits_vlv_dac;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700404 else
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800405 limit = &intel_limits_vlv_hdmi;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100406 } else if (!IS_GEN2(dev)) {
407 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
408 limit = &intel_limits_i9xx_lvds;
409 else
410 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800411 } else {
412 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700413 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200414 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700415 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200416 else
417 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800418 }
419 return limit;
420}
421
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500422/* m1 is reserved as 0 in Pineview, n is a ring counter */
423static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800424{
Shaohua Li21778322009-02-23 15:19:16 +0800425 clock->m = clock->m2 + 2;
426 clock->p = clock->p1 * clock->p2;
427 clock->vco = refclk * clock->m / clock->n;
428 clock->dot = clock->vco / clock->p;
429}
430
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200431static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
432{
433 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
434}
435
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200436static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800437{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200438 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800439 clock->p = clock->p1 * clock->p2;
440 clock->vco = refclk * clock->m / (clock->n + 2);
441 clock->dot = clock->vco / clock->p;
442}
443
Jesse Barnes79e53942008-11-07 14:24:08 -0800444/**
445 * Returns whether any output on the specified pipe is of the specified type
446 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100447bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800448{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100449 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100450 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800451
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200452 for_each_encoder_on_crtc(dev, crtc, encoder)
453 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100454 return true;
455
456 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800457}
458
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800459#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460/**
461 * Returns whether the given set of divisors are valid for a given refclk with
462 * the given connectors.
463 */
464
Chris Wilson1b894b52010-12-14 20:04:54 +0000465static bool intel_PLL_is_valid(struct drm_device *dev,
466 const intel_limit_t *limit,
467 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800468{
Jesse Barnes79e53942008-11-07 14:24:08 -0800469 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400470 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500477 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400478 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800479 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400480 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800481 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400482 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800483 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400484 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800485 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
486 * connector, etc., rather than just a single range.
487 */
488 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400489 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800490
491 return true;
492}
493
Ma Lingd4906092009-03-18 20:13:27 +0800494static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200495i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800496 int target, int refclk, intel_clock_t *match_clock,
497 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800498{
499 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800500 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 int err = target;
502
Daniel Vettera210b022012-11-26 17:22:08 +0100503 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800504 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100505 * For LVDS just rely on its current settings for dual-channel.
506 * We haven't figured out how to reliably set up different
507 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800508 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100509 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800510 clock.p2 = limit->p2.p2_fast;
511 else
512 clock.p2 = limit->p2.p2_slow;
513 } else {
514 if (target < limit->p2.dot_limit)
515 clock.p2 = limit->p2.p2_slow;
516 else
517 clock.p2 = limit->p2.p2_fast;
518 }
519
Akshay Joshi0206e352011-08-16 15:34:10 -0400520 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800521
Zhao Yakui42158662009-11-20 11:24:18 +0800522 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
523 clock.m1++) {
524 for (clock.m2 = limit->m2.min;
525 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200526 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800527 break;
528 for (clock.n = limit->n.min;
529 clock.n <= limit->n.max; clock.n++) {
530 for (clock.p1 = limit->p1.min;
531 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800532 int this_err;
533
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200534 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000535 if (!intel_PLL_is_valid(dev, limit,
536 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800537 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800538 if (match_clock &&
539 clock.p != match_clock->p)
540 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800541
542 this_err = abs(clock.dot - target);
543 if (this_err < err) {
544 *best_clock = clock;
545 err = this_err;
546 }
547 }
548 }
549 }
550 }
551
552 return (err != target);
553}
554
Ma Lingd4906092009-03-18 20:13:27 +0800555static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200556pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
557 int target, int refclk, intel_clock_t *match_clock,
558 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200559{
560 struct drm_device *dev = crtc->dev;
561 intel_clock_t clock;
562 int err = target;
563
564 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
565 /*
566 * For LVDS just rely on its current settings for dual-channel.
567 * We haven't figured out how to reliably set up different
568 * single/dual channel state, if we even can.
569 */
570 if (intel_is_dual_link_lvds(dev))
571 clock.p2 = limit->p2.p2_fast;
572 else
573 clock.p2 = limit->p2.p2_slow;
574 } else {
575 if (target < limit->p2.dot_limit)
576 clock.p2 = limit->p2.p2_slow;
577 else
578 clock.p2 = limit->p2.p2_fast;
579 }
580
581 memset(best_clock, 0, sizeof(*best_clock));
582
583 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
584 clock.m1++) {
585 for (clock.m2 = limit->m2.min;
586 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200587 for (clock.n = limit->n.min;
588 clock.n <= limit->n.max; clock.n++) {
589 for (clock.p1 = limit->p1.min;
590 clock.p1 <= limit->p1.max; clock.p1++) {
591 int this_err;
592
593 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 if (!intel_PLL_is_valid(dev, limit,
595 &clock))
596 continue;
597 if (match_clock &&
598 clock.p != match_clock->p)
599 continue;
600
601 this_err = abs(clock.dot - target);
602 if (this_err < err) {
603 *best_clock = clock;
604 err = this_err;
605 }
606 }
607 }
608 }
609 }
610
611 return (err != target);
612}
613
Ma Lingd4906092009-03-18 20:13:27 +0800614static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200615g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
616 int target, int refclk, intel_clock_t *match_clock,
617 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800618{
619 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800620 intel_clock_t clock;
621 int max_n;
622 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400623 /* approximately equals target * 0.00585 */
624 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800625 found = false;
626
627 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100628 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800629 clock.p2 = limit->p2.p2_fast;
630 else
631 clock.p2 = limit->p2.p2_slow;
632 } else {
633 if (target < limit->p2.dot_limit)
634 clock.p2 = limit->p2.p2_slow;
635 else
636 clock.p2 = limit->p2.p2_fast;
637 }
638
639 memset(best_clock, 0, sizeof(*best_clock));
640 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200641 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800642 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200643 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800644 for (clock.m1 = limit->m1.max;
645 clock.m1 >= limit->m1.min; clock.m1--) {
646 for (clock.m2 = limit->m2.max;
647 clock.m2 >= limit->m2.min; clock.m2--) {
648 for (clock.p1 = limit->p1.max;
649 clock.p1 >= limit->p1.min; clock.p1--) {
650 int this_err;
651
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200652 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000653 if (!intel_PLL_is_valid(dev, limit,
654 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800655 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000656
657 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800658 if (this_err < err_most) {
659 *best_clock = clock;
660 err_most = this_err;
661 max_n = clock.n;
662 found = true;
663 }
664 }
665 }
666 }
667 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800668 return found;
669}
Ma Lingd4906092009-03-18 20:13:27 +0800670
Zhenyu Wang2c072452009-06-05 15:38:42 +0800671static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200672vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
673 int target, int refclk, intel_clock_t *match_clock,
674 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700675{
676 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
677 u32 m, n, fastclk;
Paulo Zanonif3f08572013-08-12 14:56:53 -0300678 u32 updrate, minupdate, p;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700679 unsigned long bestppm, ppm, absppm;
680 int dotclk, flag;
681
Alan Coxaf447bd2012-07-25 13:49:18 +0100682 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700683 dotclk = target * 1000;
684 bestppm = 1000000;
685 ppm = absppm = 0;
686 fastclk = dotclk / (2*100);
687 updrate = 0;
688 minupdate = 19200;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700689 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
690 bestm1 = bestm2 = bestp1 = bestp2 = 0;
691
692 /* based on hardware requirement, prefer smaller n to precision */
693 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
694 updrate = refclk / n;
695 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
696 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
697 if (p2 > 10)
698 p2 = p2 - 1;
699 p = p1 * p2;
700 /* based on hardware requirement, prefer bigger m1,m2 values */
701 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
702 m2 = (((2*(fastclk * p * n / m1 )) +
703 refclk) / (2*refclk));
704 m = m1 * m2;
705 vco = updrate * m;
706 if (vco >= limit->vco.min && vco < limit->vco.max) {
707 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
708 absppm = (ppm > 0) ? ppm : (-ppm);
709 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
710 bestppm = 0;
711 flag = 1;
712 }
713 if (absppm < bestppm - 10) {
714 bestppm = absppm;
715 flag = 1;
716 }
717 if (flag) {
718 bestn = n;
719 bestm1 = m1;
720 bestm2 = m2;
721 bestp1 = p1;
722 bestp2 = p2;
723 flag = 0;
724 }
725 }
726 }
727 }
728 }
729 }
730 best_clock->n = bestn;
731 best_clock->m1 = bestm1;
732 best_clock->m2 = bestm2;
733 best_clock->p1 = bestp1;
734 best_clock->p2 = bestp2;
735
736 return true;
737}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700738
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200739enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
740 enum pipe pipe)
741{
742 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
743 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
744
Daniel Vetter3b117c82013-04-17 20:15:07 +0200745 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200746}
747
Paulo Zanonia928d532012-05-04 17:18:15 -0300748static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
749{
750 struct drm_i915_private *dev_priv = dev->dev_private;
751 u32 frame, frame_reg = PIPEFRAME(pipe);
752
753 frame = I915_READ(frame_reg);
754
755 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
756 DRM_DEBUG_KMS("vblank wait timed out\n");
757}
758
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700759/**
760 * intel_wait_for_vblank - wait for vblank on a given pipe
761 * @dev: drm device
762 * @pipe: pipe to wait for
763 *
764 * Wait for vblank to occur on a given pipe. Needed for various bits of
765 * mode setting code.
766 */
767void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800768{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700769 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800770 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700771
Paulo Zanonia928d532012-05-04 17:18:15 -0300772 if (INTEL_INFO(dev)->gen >= 5) {
773 ironlake_wait_for_vblank(dev, pipe);
774 return;
775 }
776
Chris Wilson300387c2010-09-05 20:25:43 +0100777 /* Clear existing vblank status. Note this will clear any other
778 * sticky status fields as well.
779 *
780 * This races with i915_driver_irq_handler() with the result
781 * that either function could miss a vblank event. Here it is not
782 * fatal, as we will either wait upon the next vblank interrupt or
783 * timeout. Generally speaking intel_wait_for_vblank() is only
784 * called during modeset at which time the GPU should be idle and
785 * should *not* be performing page flips and thus not waiting on
786 * vblanks...
787 * Currently, the result of us stealing a vblank from the irq
788 * handler is that a single frame will be skipped during swapbuffers.
789 */
790 I915_WRITE(pipestat_reg,
791 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
792
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700793 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100794 if (wait_for(I915_READ(pipestat_reg) &
795 PIPE_VBLANK_INTERRUPT_STATUS,
796 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700797 DRM_DEBUG_KMS("vblank wait timed out\n");
798}
799
Keith Packardab7ad7f2010-10-03 00:33:06 -0700800/*
801 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700802 * @dev: drm device
803 * @pipe: pipe to wait for
804 *
805 * After disabling a pipe, we can't wait for vblank in the usual way,
806 * spinning on the vblank interrupt status bit, since we won't actually
807 * see an interrupt when the pipe is disabled.
808 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700809 * On Gen4 and above:
810 * wait for the pipe register state bit to turn off
811 *
812 * Otherwise:
813 * wait for the display line value to settle (it usually
814 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100815 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700816 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100817void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700818{
819 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200820 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
821 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700822
Keith Packardab7ad7f2010-10-03 00:33:06 -0700823 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200824 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700825
Keith Packardab7ad7f2010-10-03 00:33:06 -0700826 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100827 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
828 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200829 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700830 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300831 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100832 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700833 unsigned long timeout = jiffies + msecs_to_jiffies(100);
834
Paulo Zanoni837ba002012-05-04 17:18:14 -0300835 if (IS_GEN2(dev))
836 line_mask = DSL_LINEMASK_GEN2;
837 else
838 line_mask = DSL_LINEMASK_GEN3;
839
Keith Packardab7ad7f2010-10-03 00:33:06 -0700840 /* Wait for the display line to settle */
841 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300842 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700843 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300844 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700845 time_after(timeout, jiffies));
846 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200847 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700848 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800849}
850
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000851/*
852 * ibx_digital_port_connected - is the specified port connected?
853 * @dev_priv: i915 private structure
854 * @port: the port to test
855 *
856 * Returns true if @port is connected, false otherwise.
857 */
858bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
859 struct intel_digital_port *port)
860{
861 u32 bit;
862
Damien Lespiauc36346e2012-12-13 16:09:03 +0000863 if (HAS_PCH_IBX(dev_priv->dev)) {
864 switch(port->port) {
865 case PORT_B:
866 bit = SDE_PORTB_HOTPLUG;
867 break;
868 case PORT_C:
869 bit = SDE_PORTC_HOTPLUG;
870 break;
871 case PORT_D:
872 bit = SDE_PORTD_HOTPLUG;
873 break;
874 default:
875 return true;
876 }
877 } else {
878 switch(port->port) {
879 case PORT_B:
880 bit = SDE_PORTB_HOTPLUG_CPT;
881 break;
882 case PORT_C:
883 bit = SDE_PORTC_HOTPLUG_CPT;
884 break;
885 case PORT_D:
886 bit = SDE_PORTD_HOTPLUG_CPT;
887 break;
888 default:
889 return true;
890 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000891 }
892
893 return I915_READ(SDEISR) & bit;
894}
895
Jesse Barnesb24e7172011-01-04 15:09:30 -0800896static const char *state_string(bool enabled)
897{
898 return enabled ? "on" : "off";
899}
900
901/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200902void assert_pll(struct drm_i915_private *dev_priv,
903 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800904{
905 int reg;
906 u32 val;
907 bool cur_state;
908
909 reg = DPLL(pipe);
910 val = I915_READ(reg);
911 cur_state = !!(val & DPLL_VCO_ENABLE);
912 WARN(cur_state != state,
913 "PLL state assertion failure (expected %s, current %s)\n",
914 state_string(state), state_string(cur_state));
915}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800916
Jani Nikula23538ef2013-08-27 15:12:22 +0300917/* XXX: the dsi pll is shared between MIPI DSI ports */
918static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
919{
920 u32 val;
921 bool cur_state;
922
923 mutex_lock(&dev_priv->dpio_lock);
924 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
925 mutex_unlock(&dev_priv->dpio_lock);
926
927 cur_state = val & DSI_PLL_VCO_EN;
928 WARN(cur_state != state,
929 "DSI PLL state assertion failure (expected %s, current %s)\n",
930 state_string(state), state_string(cur_state));
931}
932#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
933#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
934
Daniel Vetter55607e82013-06-16 21:42:39 +0200935struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200936intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800937{
Daniel Vettere2b78262013-06-07 23:10:03 +0200938 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
939
Daniel Vettera43f6e02013-06-07 23:10:32 +0200940 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200941 return NULL;
942
Daniel Vettera43f6e02013-06-07 23:10:32 +0200943 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200944}
945
Jesse Barnesb24e7172011-01-04 15:09:30 -0800946/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200947void assert_shared_dpll(struct drm_i915_private *dev_priv,
948 struct intel_shared_dpll *pll,
949 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800950{
Jesse Barnes040484a2011-01-03 12:14:26 -0800951 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200952 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800953
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300954 if (HAS_PCH_LPT(dev_priv->dev)) {
955 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
956 return;
957 }
958
Chris Wilson92b27b02012-05-20 18:10:50 +0100959 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200960 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100961 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100962
Daniel Vetter53589012013-06-05 13:34:16 +0200963 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100964 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200965 "%s assertion failure (expected %s, current %s)\n",
966 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800967}
Jesse Barnes040484a2011-01-03 12:14:26 -0800968
969static void assert_fdi_tx(struct drm_i915_private *dev_priv,
970 enum pipe pipe, bool state)
971{
972 int reg;
973 u32 val;
974 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200975 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
976 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800977
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200978 if (HAS_DDI(dev_priv->dev)) {
979 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200980 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300981 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200982 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300983 } else {
984 reg = FDI_TX_CTL(pipe);
985 val = I915_READ(reg);
986 cur_state = !!(val & FDI_TX_ENABLE);
987 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800988 WARN(cur_state != state,
989 "FDI TX state assertion failure (expected %s, current %s)\n",
990 state_string(state), state_string(cur_state));
991}
992#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
993#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
994
995static void assert_fdi_rx(struct drm_i915_private *dev_priv,
996 enum pipe pipe, bool state)
997{
998 int reg;
999 u32 val;
1000 bool cur_state;
1001
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001002 reg = FDI_RX_CTL(pipe);
1003 val = I915_READ(reg);
1004 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001005 WARN(cur_state != state,
1006 "FDI RX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1010#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1011
1012static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1013 enum pipe pipe)
1014{
1015 int reg;
1016 u32 val;
1017
1018 /* ILK FDI PLL is always enabled */
1019 if (dev_priv->info->gen == 5)
1020 return;
1021
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001022 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001023 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001024 return;
1025
Jesse Barnes040484a2011-01-03 12:14:26 -08001026 reg = FDI_TX_CTL(pipe);
1027 val = I915_READ(reg);
1028 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1029}
1030
Daniel Vetter55607e82013-06-16 21:42:39 +02001031void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1032 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001033{
1034 int reg;
1035 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001036 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001037
1038 reg = FDI_RX_CTL(pipe);
1039 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001040 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1041 WARN(cur_state != state,
1042 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1043 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001044}
1045
Jesse Barnesea0760c2011-01-04 15:09:32 -08001046static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1047 enum pipe pipe)
1048{
1049 int pp_reg, lvds_reg;
1050 u32 val;
1051 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001052 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001053
1054 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1055 pp_reg = PCH_PP_CONTROL;
1056 lvds_reg = PCH_LVDS;
1057 } else {
1058 pp_reg = PP_CONTROL;
1059 lvds_reg = LVDS;
1060 }
1061
1062 val = I915_READ(pp_reg);
1063 if (!(val & PANEL_POWER_ON) ||
1064 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1065 locked = false;
1066
1067 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1068 panel_pipe = PIPE_B;
1069
1070 WARN(panel_pipe == pipe && locked,
1071 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001072 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001073}
1074
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001075void assert_pipe(struct drm_i915_private *dev_priv,
1076 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001077{
1078 int reg;
1079 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001080 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001081 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1082 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001083
Daniel Vetter8e636782012-01-22 01:36:48 +01001084 /* if we need the pipe A quirk it must be always on */
1085 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1086 state = true;
1087
Paulo Zanonib97186f2013-05-03 12:15:36 -03001088 if (!intel_display_power_enabled(dev_priv->dev,
1089 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001090 cur_state = false;
1091 } else {
1092 reg = PIPECONF(cpu_transcoder);
1093 val = I915_READ(reg);
1094 cur_state = !!(val & PIPECONF_ENABLE);
1095 }
1096
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001097 WARN(cur_state != state,
1098 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001099 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001100}
1101
Chris Wilson931872f2012-01-16 23:01:13 +00001102static void assert_plane(struct drm_i915_private *dev_priv,
1103 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001104{
1105 int reg;
1106 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001107 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001108
1109 reg = DSPCNTR(plane);
1110 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001111 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1112 WARN(cur_state != state,
1113 "plane %c assertion failure (expected %s, current %s)\n",
1114 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001115}
1116
Chris Wilson931872f2012-01-16 23:01:13 +00001117#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1118#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1119
Jesse Barnesb24e7172011-01-04 15:09:30 -08001120static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1121 enum pipe pipe)
1122{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001123 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001124 int reg, i;
1125 u32 val;
1126 int cur_pipe;
1127
Ville Syrjälä653e1022013-06-04 13:49:05 +03001128 /* Primary planes are fixed to pipes on gen4+ */
1129 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001130 reg = DSPCNTR(pipe);
1131 val = I915_READ(reg);
1132 WARN((val & DISPLAY_PLANE_ENABLE),
1133 "plane %c assertion failure, should be disabled but not\n",
1134 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001135 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001136 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001137
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001139 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001140 reg = DSPCNTR(i);
1141 val = I915_READ(reg);
1142 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1143 DISPPLANE_SEL_PIPE_SHIFT;
1144 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001145 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1146 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001147 }
1148}
1149
Jesse Barnes19332d72013-03-28 09:55:38 -07001150static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1151 enum pipe pipe)
1152{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001153 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001154 int reg, i;
1155 u32 val;
1156
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001157 if (IS_VALLEYVIEW(dev)) {
1158 for (i = 0; i < dev_priv->num_plane; i++) {
1159 reg = SPCNTR(pipe, i);
1160 val = I915_READ(reg);
1161 WARN((val & SP_ENABLE),
1162 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1163 sprite_name(pipe, i), pipe_name(pipe));
1164 }
1165 } else if (INTEL_INFO(dev)->gen >= 7) {
1166 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001167 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001168 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001169 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001170 plane_name(pipe), pipe_name(pipe));
1171 } else if (INTEL_INFO(dev)->gen >= 5) {
1172 reg = DVSCNTR(pipe);
1173 val = I915_READ(reg);
1174 WARN((val & DVS_ENABLE),
1175 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1176 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001177 }
1178}
1179
Jesse Barnes92f25842011-01-04 15:09:34 -08001180static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1181{
1182 u32 val;
1183 bool enabled;
1184
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001185 if (HAS_PCH_LPT(dev_priv->dev)) {
1186 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1187 return;
1188 }
1189
Jesse Barnes92f25842011-01-04 15:09:34 -08001190 val = I915_READ(PCH_DREF_CONTROL);
1191 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1192 DREF_SUPERSPREAD_SOURCE_MASK));
1193 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1194}
1195
Daniel Vetterab9412b2013-05-03 11:49:46 +02001196static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1197 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001198{
1199 int reg;
1200 u32 val;
1201 bool enabled;
1202
Daniel Vetterab9412b2013-05-03 11:49:46 +02001203 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001204 val = I915_READ(reg);
1205 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001206 WARN(enabled,
1207 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1208 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001209}
1210
Keith Packard4e634382011-08-06 10:39:45 -07001211static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1212 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001213{
1214 if ((val & DP_PORT_EN) == 0)
1215 return false;
1216
1217 if (HAS_PCH_CPT(dev_priv->dev)) {
1218 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1219 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1220 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1221 return false;
1222 } else {
1223 if ((val & DP_PIPE_MASK) != (pipe << 30))
1224 return false;
1225 }
1226 return true;
1227}
1228
Keith Packard1519b992011-08-06 10:35:34 -07001229static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1230 enum pipe pipe, u32 val)
1231{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001232 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001233 return false;
1234
1235 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001236 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001237 return false;
1238 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001239 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001240 return false;
1241 }
1242 return true;
1243}
1244
1245static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 val)
1247{
1248 if ((val & LVDS_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1253 return false;
1254 } else {
1255 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1256 return false;
1257 }
1258 return true;
1259}
1260
1261static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1262 enum pipe pipe, u32 val)
1263{
1264 if ((val & ADPA_DAC_ENABLE) == 0)
1265 return false;
1266 if (HAS_PCH_CPT(dev_priv->dev)) {
1267 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1268 return false;
1269 } else {
1270 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1271 return false;
1272 }
1273 return true;
1274}
1275
Jesse Barnes291906f2011-02-02 12:28:03 -08001276static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001277 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001278{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001279 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001280 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001281 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001282 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001283
Daniel Vetter75c5da22012-09-10 21:58:29 +02001284 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1285 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001286 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001287}
1288
1289static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1290 enum pipe pipe, int reg)
1291{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001292 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001293 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001294 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001295 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001296
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001297 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001298 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001299 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001300}
1301
1302static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1303 enum pipe pipe)
1304{
1305 int reg;
1306 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001307
Keith Packardf0575e92011-07-25 22:12:43 -07001308 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1309 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1310 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001311
1312 reg = PCH_ADPA;
1313 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001314 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001315 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001316 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001317
1318 reg = PCH_LVDS;
1319 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001320 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001321 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001322 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001323
Paulo Zanonie2debe92013-02-18 19:00:27 -03001324 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1325 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1326 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001327}
1328
Daniel Vetter426115c2013-07-11 22:13:42 +02001329static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001330{
Daniel Vetter426115c2013-07-11 22:13:42 +02001331 struct drm_device *dev = crtc->base.dev;
1332 struct drm_i915_private *dev_priv = dev->dev_private;
1333 int reg = DPLL(crtc->pipe);
1334 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001335
Daniel Vetter426115c2013-07-11 22:13:42 +02001336 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001337
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001338 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001339 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1340
1341 /* PLL is protected by panel, make sure we can write it */
1342 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001343 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001344
Daniel Vetter426115c2013-07-11 22:13:42 +02001345 I915_WRITE(reg, dpll);
1346 POSTING_READ(reg);
1347 udelay(150);
1348
1349 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1350 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1351
1352 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1353 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001354
1355 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001356 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001357 POSTING_READ(reg);
1358 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001359 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001360 POSTING_READ(reg);
1361 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001362 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001363 POSTING_READ(reg);
1364 udelay(150); /* wait for warmup */
1365}
1366
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001367static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001368{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001369 struct drm_device *dev = crtc->base.dev;
1370 struct drm_i915_private *dev_priv = dev->dev_private;
1371 int reg = DPLL(crtc->pipe);
1372 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001373
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001374 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001375
1376 /* No really, not for ILK+ */
1377 BUG_ON(dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001378
1379 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001380 if (IS_MOBILE(dev) && !IS_I830(dev))
1381 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001382
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001383 I915_WRITE(reg, dpll);
1384
1385 /* Wait for the clocks to stabilize. */
1386 POSTING_READ(reg);
1387 udelay(150);
1388
1389 if (INTEL_INFO(dev)->gen >= 4) {
1390 I915_WRITE(DPLL_MD(crtc->pipe),
1391 crtc->config.dpll_hw_state.dpll_md);
1392 } else {
1393 /* The pixel multiplier can only be updated once the
1394 * DPLL is enabled and the clocks are stable.
1395 *
1396 * So write it again.
1397 */
1398 I915_WRITE(reg, dpll);
1399 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001400
1401 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001402 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001403 POSTING_READ(reg);
1404 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001405 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001406 POSTING_READ(reg);
1407 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001408 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001409 POSTING_READ(reg);
1410 udelay(150); /* wait for warmup */
1411}
1412
1413/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001414 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001415 * @dev_priv: i915 private structure
1416 * @pipe: pipe PLL to disable
1417 *
1418 * Disable the PLL for @pipe, making sure the pipe is off first.
1419 *
1420 * Note! This is for pre-ILK only.
1421 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001422static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001423{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001424 /* Don't disable pipe A or pipe A PLLs if needed */
1425 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1426 return;
1427
1428 /* Make sure the pipe isn't still relying on us */
1429 assert_pipe_disabled(dev_priv, pipe);
1430
Daniel Vetter50b44a42013-06-05 13:34:33 +02001431 I915_WRITE(DPLL(pipe), 0);
1432 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001433}
1434
Jesse Barnes89b667f2013-04-18 14:51:36 -07001435void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1436{
1437 u32 port_mask;
1438
1439 if (!port)
1440 port_mask = DPLL_PORTB_READY_MASK;
1441 else
1442 port_mask = DPLL_PORTC_READY_MASK;
1443
1444 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1445 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1446 'B' + port, I915_READ(DPLL(0)));
1447}
1448
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001449/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001450 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001451 * @dev_priv: i915 private structure
1452 * @pipe: pipe PLL to enable
1453 *
1454 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1455 * drives the transcoder clock.
1456 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001457static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001458{
Daniel Vettere2b78262013-06-07 23:10:03 +02001459 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1460 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001461
Chris Wilson48da64a2012-05-13 20:16:12 +01001462 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001463 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001464 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001465 return;
1466
1467 if (WARN_ON(pll->refcount == 0))
1468 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001469
Daniel Vetter46edb022013-06-05 13:34:12 +02001470 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1471 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001472 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001473
Daniel Vettercdbd2312013-06-05 13:34:03 +02001474 if (pll->active++) {
1475 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001476 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001477 return;
1478 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001479 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001480
Daniel Vetter46edb022013-06-05 13:34:12 +02001481 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001482 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001483 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001484}
1485
Daniel Vettere2b78262013-06-07 23:10:03 +02001486static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001487{
Daniel Vettere2b78262013-06-07 23:10:03 +02001488 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1489 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001490
Jesse Barnes92f25842011-01-04 15:09:34 -08001491 /* PCH only available on ILK+ */
1492 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001493 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001494 return;
1495
Chris Wilson48da64a2012-05-13 20:16:12 +01001496 if (WARN_ON(pll->refcount == 0))
1497 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001498
Daniel Vetter46edb022013-06-05 13:34:12 +02001499 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1500 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001501 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001502
Chris Wilson48da64a2012-05-13 20:16:12 +01001503 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001504 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001505 return;
1506 }
1507
Daniel Vettere9d69442013-06-05 13:34:15 +02001508 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001509 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001510 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001511 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001512
Daniel Vetter46edb022013-06-05 13:34:12 +02001513 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001514 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001515 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001516}
1517
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001518static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1519 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001520{
Daniel Vetter23670b322012-11-01 09:15:30 +01001521 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001522 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001523 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001524 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001525
1526 /* PCH only available on ILK+ */
1527 BUG_ON(dev_priv->info->gen < 5);
1528
1529 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001530 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001531 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001532
1533 /* FDI must be feeding us bits for PCH ports */
1534 assert_fdi_tx_enabled(dev_priv, pipe);
1535 assert_fdi_rx_enabled(dev_priv, pipe);
1536
Daniel Vetter23670b322012-11-01 09:15:30 +01001537 if (HAS_PCH_CPT(dev)) {
1538 /* Workaround: Set the timing override bit before enabling the
1539 * pch transcoder. */
1540 reg = TRANS_CHICKEN2(pipe);
1541 val = I915_READ(reg);
1542 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1543 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001544 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001545
Daniel Vetterab9412b2013-05-03 11:49:46 +02001546 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001547 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001548 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001549
1550 if (HAS_PCH_IBX(dev_priv->dev)) {
1551 /*
1552 * make the BPC in transcoder be consistent with
1553 * that in pipeconf reg.
1554 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001555 val &= ~PIPECONF_BPC_MASK;
1556 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001557 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001558
1559 val &= ~TRANS_INTERLACE_MASK;
1560 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001561 if (HAS_PCH_IBX(dev_priv->dev) &&
1562 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1563 val |= TRANS_LEGACY_INTERLACED_ILK;
1564 else
1565 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001566 else
1567 val |= TRANS_PROGRESSIVE;
1568
Jesse Barnes040484a2011-01-03 12:14:26 -08001569 I915_WRITE(reg, val | TRANS_ENABLE);
1570 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001571 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001572}
1573
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001574static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001575 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001576{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001577 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001578
1579 /* PCH only available on ILK+ */
1580 BUG_ON(dev_priv->info->gen < 5);
1581
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001582 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001583 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001584 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001585
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001586 /* Workaround: set timing override bit. */
1587 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001588 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001589 I915_WRITE(_TRANSA_CHICKEN2, val);
1590
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001591 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001592 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001593
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001594 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1595 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001596 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001597 else
1598 val |= TRANS_PROGRESSIVE;
1599
Daniel Vetterab9412b2013-05-03 11:49:46 +02001600 I915_WRITE(LPT_TRANSCONF, val);
1601 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001602 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001603}
1604
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001605static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1606 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001607{
Daniel Vetter23670b322012-11-01 09:15:30 +01001608 struct drm_device *dev = dev_priv->dev;
1609 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001610
1611 /* FDI relies on the transcoder */
1612 assert_fdi_tx_disabled(dev_priv, pipe);
1613 assert_fdi_rx_disabled(dev_priv, pipe);
1614
Jesse Barnes291906f2011-02-02 12:28:03 -08001615 /* Ports must be off as well */
1616 assert_pch_ports_disabled(dev_priv, pipe);
1617
Daniel Vetterab9412b2013-05-03 11:49:46 +02001618 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001619 val = I915_READ(reg);
1620 val &= ~TRANS_ENABLE;
1621 I915_WRITE(reg, val);
1622 /* wait for PCH transcoder off, transcoder state */
1623 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001624 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001625
1626 if (!HAS_PCH_IBX(dev)) {
1627 /* Workaround: Clear the timing override chicken bit again. */
1628 reg = TRANS_CHICKEN2(pipe);
1629 val = I915_READ(reg);
1630 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1631 I915_WRITE(reg, val);
1632 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001633}
1634
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001635static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001636{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001637 u32 val;
1638
Daniel Vetterab9412b2013-05-03 11:49:46 +02001639 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001640 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001641 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001642 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001643 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001644 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001645
1646 /* Workaround: clear timing override bit. */
1647 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001648 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001649 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001650}
1651
1652/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001653 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001654 * @dev_priv: i915 private structure
1655 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001656 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001657 *
1658 * Enable @pipe, making sure that various hardware specific requirements
1659 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1660 *
1661 * @pipe should be %PIPE_A or %PIPE_B.
1662 *
1663 * Will wait until the pipe is actually running (i.e. first vblank) before
1664 * returning.
1665 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001666static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03001667 bool pch_port, bool dsi)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001668{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001669 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1670 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001671 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001672 int reg;
1673 u32 val;
1674
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001675 assert_planes_disabled(dev_priv, pipe);
1676 assert_sprites_disabled(dev_priv, pipe);
1677
Paulo Zanoni681e5812012-12-06 11:12:38 -02001678 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001679 pch_transcoder = TRANSCODER_A;
1680 else
1681 pch_transcoder = pipe;
1682
Jesse Barnesb24e7172011-01-04 15:09:30 -08001683 /*
1684 * A pipe without a PLL won't actually be able to drive bits from
1685 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1686 * need the check.
1687 */
1688 if (!HAS_PCH_SPLIT(dev_priv->dev))
Jani Nikula23538ef2013-08-27 15:12:22 +03001689 if (dsi)
1690 assert_dsi_pll_enabled(dev_priv);
1691 else
1692 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001693 else {
1694 if (pch_port) {
1695 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001696 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001697 assert_fdi_tx_pll_enabled(dev_priv,
1698 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001699 }
1700 /* FIXME: assert CPU port conditions for SNB+ */
1701 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001702
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001703 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001704 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001705 if (val & PIPECONF_ENABLE)
1706 return;
1707
1708 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001709 intel_wait_for_vblank(dev_priv->dev, pipe);
1710}
1711
1712/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001713 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001714 * @dev_priv: i915 private structure
1715 * @pipe: pipe to disable
1716 *
1717 * Disable @pipe, making sure that various hardware specific requirements
1718 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1719 *
1720 * @pipe should be %PIPE_A or %PIPE_B.
1721 *
1722 * Will wait until the pipe has shut down before returning.
1723 */
1724static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1725 enum pipe pipe)
1726{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001727 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1728 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001729 int reg;
1730 u32 val;
1731
1732 /*
1733 * Make sure planes won't keep trying to pump pixels to us,
1734 * or we might hang the display.
1735 */
1736 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001737 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001738
1739 /* Don't disable pipe A or pipe A PLLs if needed */
1740 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1741 return;
1742
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001743 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001744 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001745 if ((val & PIPECONF_ENABLE) == 0)
1746 return;
1747
1748 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001749 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1750}
1751
Keith Packardd74362c2011-07-28 14:47:14 -07001752/*
1753 * Plane regs are double buffered, going from enabled->disabled needs a
1754 * trigger in order to latch. The display address reg provides this.
1755 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001756void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001757 enum plane plane)
1758{
Damien Lespiau14f86142012-10-29 15:24:49 +00001759 if (dev_priv->info->gen >= 4)
1760 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1761 else
1762 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001763}
1764
Jesse Barnesb24e7172011-01-04 15:09:30 -08001765/**
1766 * intel_enable_plane - enable a display plane on a given pipe
1767 * @dev_priv: i915 private structure
1768 * @plane: plane to enable
1769 * @pipe: pipe being fed
1770 *
1771 * Enable @plane on @pipe, making sure that @pipe is running first.
1772 */
1773static void intel_enable_plane(struct drm_i915_private *dev_priv,
1774 enum plane plane, enum pipe pipe)
1775{
1776 int reg;
1777 u32 val;
1778
1779 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1780 assert_pipe_enabled(dev_priv, pipe);
1781
1782 reg = DSPCNTR(plane);
1783 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001784 if (val & DISPLAY_PLANE_ENABLE)
1785 return;
1786
1787 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001788 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001789 intel_wait_for_vblank(dev_priv->dev, pipe);
1790}
1791
Jesse Barnesb24e7172011-01-04 15:09:30 -08001792/**
1793 * intel_disable_plane - disable a display plane
1794 * @dev_priv: i915 private structure
1795 * @plane: plane to disable
1796 * @pipe: pipe consuming the data
1797 *
1798 * Disable @plane; should be an independent operation.
1799 */
1800static void intel_disable_plane(struct drm_i915_private *dev_priv,
1801 enum plane plane, enum pipe pipe)
1802{
1803 int reg;
1804 u32 val;
1805
1806 reg = DSPCNTR(plane);
1807 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001808 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1809 return;
1810
1811 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001812 intel_flush_display_plane(dev_priv, plane);
1813 intel_wait_for_vblank(dev_priv->dev, pipe);
1814}
1815
Chris Wilson693db182013-03-05 14:52:39 +00001816static bool need_vtd_wa(struct drm_device *dev)
1817{
1818#ifdef CONFIG_INTEL_IOMMU
1819 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1820 return true;
1821#endif
1822 return false;
1823}
1824
Chris Wilson127bd2a2010-07-23 23:32:05 +01001825int
Chris Wilson48b956c2010-09-14 12:50:34 +01001826intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001827 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001828 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001829{
Chris Wilsonce453d82011-02-21 14:43:56 +00001830 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001831 u32 alignment;
1832 int ret;
1833
Chris Wilson05394f32010-11-08 19:18:58 +00001834 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001835 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001836 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1837 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001838 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001839 alignment = 4 * 1024;
1840 else
1841 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001842 break;
1843 case I915_TILING_X:
1844 /* pin() will align the object as required by fence */
1845 alignment = 0;
1846 break;
1847 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001848 /* Despite that we check this in framebuffer_init userspace can
1849 * screw us over and change the tiling after the fact. Only
1850 * pinned buffers can't change their tiling. */
1851 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001852 return -EINVAL;
1853 default:
1854 BUG();
1855 }
1856
Chris Wilson693db182013-03-05 14:52:39 +00001857 /* Note that the w/a also requires 64 PTE of padding following the
1858 * bo. We currently fill all unused PTE with the shadow page and so
1859 * we should always have valid PTE following the scanout preventing
1860 * the VT-d warning.
1861 */
1862 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1863 alignment = 256 * 1024;
1864
Chris Wilsonce453d82011-02-21 14:43:56 +00001865 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001866 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001867 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001868 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001869
1870 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1871 * fence, whereas 965+ only requires a fence if using
1872 * framebuffer compression. For simplicity, we always install
1873 * a fence as the cost is not that onerous.
1874 */
Chris Wilson06d98132012-04-17 15:31:24 +01001875 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001876 if (ret)
1877 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001878
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001879 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001880
Chris Wilsonce453d82011-02-21 14:43:56 +00001881 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001882 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001883
1884err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01001885 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001886err_interruptible:
1887 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001888 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001889}
1890
Chris Wilson1690e1e2011-12-14 13:57:08 +01001891void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1892{
1893 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01001894 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001895}
1896
Daniel Vetterc2c75132012-07-05 12:17:30 +02001897/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1898 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001899unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1900 unsigned int tiling_mode,
1901 unsigned int cpp,
1902 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001903{
Chris Wilsonbc752862013-02-21 20:04:31 +00001904 if (tiling_mode != I915_TILING_NONE) {
1905 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001906
Chris Wilsonbc752862013-02-21 20:04:31 +00001907 tile_rows = *y / 8;
1908 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001909
Chris Wilsonbc752862013-02-21 20:04:31 +00001910 tiles = *x / (512/cpp);
1911 *x %= 512/cpp;
1912
1913 return tile_rows * pitch * 8 + tiles * 4096;
1914 } else {
1915 unsigned int offset;
1916
1917 offset = *y * pitch + *x * cpp;
1918 *y = 0;
1919 *x = (offset & 4095) / cpp;
1920 return offset & -4096;
1921 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001922}
1923
Jesse Barnes17638cd2011-06-24 12:19:23 -07001924static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1925 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001926{
1927 struct drm_device *dev = crtc->dev;
1928 struct drm_i915_private *dev_priv = dev->dev_private;
1929 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1930 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001931 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001932 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001933 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001934 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001935 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001936
1937 switch (plane) {
1938 case 0:
1939 case 1:
1940 break;
1941 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001942 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001943 return -EINVAL;
1944 }
1945
1946 intel_fb = to_intel_framebuffer(fb);
1947 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001948
Chris Wilson5eddb702010-09-11 13:48:45 +01001949 reg = DSPCNTR(plane);
1950 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001951 /* Mask out pixel format bits in case we change it */
1952 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001953 switch (fb->pixel_format) {
1954 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001955 dspcntr |= DISPPLANE_8BPP;
1956 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001957 case DRM_FORMAT_XRGB1555:
1958 case DRM_FORMAT_ARGB1555:
1959 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001960 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001961 case DRM_FORMAT_RGB565:
1962 dspcntr |= DISPPLANE_BGRX565;
1963 break;
1964 case DRM_FORMAT_XRGB8888:
1965 case DRM_FORMAT_ARGB8888:
1966 dspcntr |= DISPPLANE_BGRX888;
1967 break;
1968 case DRM_FORMAT_XBGR8888:
1969 case DRM_FORMAT_ABGR8888:
1970 dspcntr |= DISPPLANE_RGBX888;
1971 break;
1972 case DRM_FORMAT_XRGB2101010:
1973 case DRM_FORMAT_ARGB2101010:
1974 dspcntr |= DISPPLANE_BGRX101010;
1975 break;
1976 case DRM_FORMAT_XBGR2101010:
1977 case DRM_FORMAT_ABGR2101010:
1978 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07001979 break;
1980 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01001981 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07001982 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02001983
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001984 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001985 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001986 dspcntr |= DISPPLANE_TILED;
1987 else
1988 dspcntr &= ~DISPPLANE_TILED;
1989 }
1990
Ville Syrjäläde1aa622013-06-07 10:47:01 +03001991 if (IS_G4X(dev))
1992 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1993
Chris Wilson5eddb702010-09-11 13:48:45 +01001994 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001995
Daniel Vettere506a0c2012-07-05 12:17:29 +02001996 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07001997
Daniel Vetterc2c75132012-07-05 12:17:30 +02001998 if (INTEL_INFO(dev)->gen >= 4) {
1999 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002000 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2001 fb->bits_per_pixel / 8,
2002 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002003 linear_offset -= intel_crtc->dspaddr_offset;
2004 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002005 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002006 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002007
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002008 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2009 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2010 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002011 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002012 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002013 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002014 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002015 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002016 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002017 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002018 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002019 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002020
Jesse Barnes17638cd2011-06-24 12:19:23 -07002021 return 0;
2022}
2023
2024static int ironlake_update_plane(struct drm_crtc *crtc,
2025 struct drm_framebuffer *fb, int x, int y)
2026{
2027 struct drm_device *dev = crtc->dev;
2028 struct drm_i915_private *dev_priv = dev->dev_private;
2029 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2030 struct intel_framebuffer *intel_fb;
2031 struct drm_i915_gem_object *obj;
2032 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002033 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002034 u32 dspcntr;
2035 u32 reg;
2036
2037 switch (plane) {
2038 case 0:
2039 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002040 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002041 break;
2042 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002043 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002044 return -EINVAL;
2045 }
2046
2047 intel_fb = to_intel_framebuffer(fb);
2048 obj = intel_fb->obj;
2049
2050 reg = DSPCNTR(plane);
2051 dspcntr = I915_READ(reg);
2052 /* Mask out pixel format bits in case we change it */
2053 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002054 switch (fb->pixel_format) {
2055 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002056 dspcntr |= DISPPLANE_8BPP;
2057 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002058 case DRM_FORMAT_RGB565:
2059 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002060 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002061 case DRM_FORMAT_XRGB8888:
2062 case DRM_FORMAT_ARGB8888:
2063 dspcntr |= DISPPLANE_BGRX888;
2064 break;
2065 case DRM_FORMAT_XBGR8888:
2066 case DRM_FORMAT_ABGR8888:
2067 dspcntr |= DISPPLANE_RGBX888;
2068 break;
2069 case DRM_FORMAT_XRGB2101010:
2070 case DRM_FORMAT_ARGB2101010:
2071 dspcntr |= DISPPLANE_BGRX101010;
2072 break;
2073 case DRM_FORMAT_XBGR2101010:
2074 case DRM_FORMAT_ABGR2101010:
2075 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002076 break;
2077 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002078 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002079 }
2080
2081 if (obj->tiling_mode != I915_TILING_NONE)
2082 dspcntr |= DISPPLANE_TILED;
2083 else
2084 dspcntr &= ~DISPPLANE_TILED;
2085
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002086 if (IS_HASWELL(dev))
2087 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2088 else
2089 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002090
2091 I915_WRITE(reg, dspcntr);
2092
Daniel Vettere506a0c2012-07-05 12:17:29 +02002093 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002094 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002095 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2096 fb->bits_per_pixel / 8,
2097 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002098 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002099
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002100 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2101 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2102 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002103 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002104 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002105 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002106 if (IS_HASWELL(dev)) {
2107 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2108 } else {
2109 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2110 I915_WRITE(DSPLINOFF(plane), linear_offset);
2111 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002112 POSTING_READ(reg);
2113
2114 return 0;
2115}
2116
2117/* Assume fb object is pinned & idle & fenced and just update base pointers */
2118static int
2119intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2120 int x, int y, enum mode_set_atomic state)
2121{
2122 struct drm_device *dev = crtc->dev;
2123 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002124
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002125 if (dev_priv->display.disable_fbc)
2126 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002127 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002128
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002129 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002130}
2131
Ville Syrjälä96a02912013-02-18 19:08:49 +02002132void intel_display_handle_reset(struct drm_device *dev)
2133{
2134 struct drm_i915_private *dev_priv = dev->dev_private;
2135 struct drm_crtc *crtc;
2136
2137 /*
2138 * Flips in the rings have been nuked by the reset,
2139 * so complete all pending flips so that user space
2140 * will get its events and not get stuck.
2141 *
2142 * Also update the base address of all primary
2143 * planes to the the last fb to make sure we're
2144 * showing the correct fb after a reset.
2145 *
2146 * Need to make two loops over the crtcs so that we
2147 * don't try to grab a crtc mutex before the
2148 * pending_flip_queue really got woken up.
2149 */
2150
2151 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2153 enum plane plane = intel_crtc->plane;
2154
2155 intel_prepare_page_flip(dev, plane);
2156 intel_finish_page_flip_plane(dev, plane);
2157 }
2158
2159 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2160 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2161
2162 mutex_lock(&crtc->mutex);
2163 if (intel_crtc->active)
2164 dev_priv->display.update_plane(crtc, crtc->fb,
2165 crtc->x, crtc->y);
2166 mutex_unlock(&crtc->mutex);
2167 }
2168}
2169
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002170static int
Chris Wilson14667a42012-04-03 17:58:35 +01002171intel_finish_fb(struct drm_framebuffer *old_fb)
2172{
2173 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2174 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2175 bool was_interruptible = dev_priv->mm.interruptible;
2176 int ret;
2177
Chris Wilson14667a42012-04-03 17:58:35 +01002178 /* Big Hammer, we also need to ensure that any pending
2179 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2180 * current scanout is retired before unpinning the old
2181 * framebuffer.
2182 *
2183 * This should only fail upon a hung GPU, in which case we
2184 * can safely continue.
2185 */
2186 dev_priv->mm.interruptible = false;
2187 ret = i915_gem_object_finish_gpu(obj);
2188 dev_priv->mm.interruptible = was_interruptible;
2189
2190 return ret;
2191}
2192
Ville Syrjälä198598d2012-10-31 17:50:24 +02002193static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2194{
2195 struct drm_device *dev = crtc->dev;
2196 struct drm_i915_master_private *master_priv;
2197 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2198
2199 if (!dev->primary->master)
2200 return;
2201
2202 master_priv = dev->primary->master->driver_priv;
2203 if (!master_priv->sarea_priv)
2204 return;
2205
2206 switch (intel_crtc->pipe) {
2207 case 0:
2208 master_priv->sarea_priv->pipeA_x = x;
2209 master_priv->sarea_priv->pipeA_y = y;
2210 break;
2211 case 1:
2212 master_priv->sarea_priv->pipeB_x = x;
2213 master_priv->sarea_priv->pipeB_y = y;
2214 break;
2215 default:
2216 break;
2217 }
2218}
2219
Chris Wilson14667a42012-04-03 17:58:35 +01002220static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002221intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002222 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002223{
2224 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002225 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002226 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002227 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002228 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002229
2230 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002231 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002232 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002233 return 0;
2234 }
2235
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002236 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002237 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2238 plane_name(intel_crtc->plane),
2239 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002240 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002241 }
2242
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002243 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002244 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002245 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002246 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002247 if (ret != 0) {
2248 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002249 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002250 return ret;
2251 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002252
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002253 /* Update pipe size and adjust fitter if needed */
2254 if (i915_fastboot) {
2255 I915_WRITE(PIPESRC(intel_crtc->pipe),
2256 ((crtc->mode.hdisplay - 1) << 16) |
2257 (crtc->mode.vdisplay - 1));
2258 if (!intel_crtc->config.pch_pfit.size &&
2259 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2260 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2261 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2262 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2263 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2264 }
2265 }
2266
Daniel Vetter94352cf2012-07-05 22:51:56 +02002267 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002268 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002269 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002270 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002271 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002272 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002273 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002274
Daniel Vetter94352cf2012-07-05 22:51:56 +02002275 old_fb = crtc->fb;
2276 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002277 crtc->x = x;
2278 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002279
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002280 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002281 if (intel_crtc->active && old_fb != fb)
2282 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002283 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002284 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002285
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002286 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002287 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002288 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002289
Ville Syrjälä198598d2012-10-31 17:50:24 +02002290 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002291
2292 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002293}
2294
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002295static void intel_fdi_normal_train(struct drm_crtc *crtc)
2296{
2297 struct drm_device *dev = crtc->dev;
2298 struct drm_i915_private *dev_priv = dev->dev_private;
2299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2300 int pipe = intel_crtc->pipe;
2301 u32 reg, temp;
2302
2303 /* enable normal train */
2304 reg = FDI_TX_CTL(pipe);
2305 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002306 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002307 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2308 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002309 } else {
2310 temp &= ~FDI_LINK_TRAIN_NONE;
2311 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002312 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002313 I915_WRITE(reg, temp);
2314
2315 reg = FDI_RX_CTL(pipe);
2316 temp = I915_READ(reg);
2317 if (HAS_PCH_CPT(dev)) {
2318 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2319 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2320 } else {
2321 temp &= ~FDI_LINK_TRAIN_NONE;
2322 temp |= FDI_LINK_TRAIN_NONE;
2323 }
2324 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2325
2326 /* wait one idle pattern time */
2327 POSTING_READ(reg);
2328 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002329
2330 /* IVB wants error correction enabled */
2331 if (IS_IVYBRIDGE(dev))
2332 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2333 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002334}
2335
Daniel Vetter1e833f42013-02-19 22:31:57 +01002336static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2337{
2338 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2339}
2340
Daniel Vetter01a415f2012-10-27 15:58:40 +02002341static void ivb_modeset_global_resources(struct drm_device *dev)
2342{
2343 struct drm_i915_private *dev_priv = dev->dev_private;
2344 struct intel_crtc *pipe_B_crtc =
2345 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2346 struct intel_crtc *pipe_C_crtc =
2347 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2348 uint32_t temp;
2349
Daniel Vetter1e833f42013-02-19 22:31:57 +01002350 /*
2351 * When everything is off disable fdi C so that we could enable fdi B
2352 * with all lanes. Note that we don't care about enabled pipes without
2353 * an enabled pch encoder.
2354 */
2355 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2356 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002357 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2358 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2359
2360 temp = I915_READ(SOUTH_CHICKEN1);
2361 temp &= ~FDI_BC_BIFURCATION_SELECT;
2362 DRM_DEBUG_KMS("disabling fdi C rx\n");
2363 I915_WRITE(SOUTH_CHICKEN1, temp);
2364 }
2365}
2366
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002367/* The FDI link training functions for ILK/Ibexpeak. */
2368static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2369{
2370 struct drm_device *dev = crtc->dev;
2371 struct drm_i915_private *dev_priv = dev->dev_private;
2372 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2373 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002374 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002375 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002376
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002377 /* FDI needs bits from pipe & plane first */
2378 assert_pipe_enabled(dev_priv, pipe);
2379 assert_plane_enabled(dev_priv, plane);
2380
Adam Jacksone1a44742010-06-25 15:32:14 -04002381 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2382 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002383 reg = FDI_RX_IMR(pipe);
2384 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002385 temp &= ~FDI_RX_SYMBOL_LOCK;
2386 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002387 I915_WRITE(reg, temp);
2388 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002389 udelay(150);
2390
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002391 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002392 reg = FDI_TX_CTL(pipe);
2393 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002394 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2395 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002396 temp &= ~FDI_LINK_TRAIN_NONE;
2397 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002398 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002399
Chris Wilson5eddb702010-09-11 13:48:45 +01002400 reg = FDI_RX_CTL(pipe);
2401 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002402 temp &= ~FDI_LINK_TRAIN_NONE;
2403 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002404 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2405
2406 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002407 udelay(150);
2408
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002409 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002410 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2411 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2412 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002413
Chris Wilson5eddb702010-09-11 13:48:45 +01002414 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002415 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002416 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002417 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2418
2419 if ((temp & FDI_RX_BIT_LOCK)) {
2420 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002421 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002422 break;
2423 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002424 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002425 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002426 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002427
2428 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002429 reg = FDI_TX_CTL(pipe);
2430 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002431 temp &= ~FDI_LINK_TRAIN_NONE;
2432 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002433 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002434
Chris Wilson5eddb702010-09-11 13:48:45 +01002435 reg = FDI_RX_CTL(pipe);
2436 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002437 temp &= ~FDI_LINK_TRAIN_NONE;
2438 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002439 I915_WRITE(reg, temp);
2440
2441 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002442 udelay(150);
2443
Chris Wilson5eddb702010-09-11 13:48:45 +01002444 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002445 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002446 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002447 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2448
2449 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002450 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002451 DRM_DEBUG_KMS("FDI train 2 done.\n");
2452 break;
2453 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002454 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002455 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002456 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002457
2458 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002459
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002460}
2461
Akshay Joshi0206e352011-08-16 15:34:10 -04002462static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002463 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2464 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2465 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2466 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2467};
2468
2469/* The FDI link training functions for SNB/Cougarpoint. */
2470static void gen6_fdi_link_train(struct drm_crtc *crtc)
2471{
2472 struct drm_device *dev = crtc->dev;
2473 struct drm_i915_private *dev_priv = dev->dev_private;
2474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2475 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002476 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002477
Adam Jacksone1a44742010-06-25 15:32:14 -04002478 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2479 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002480 reg = FDI_RX_IMR(pipe);
2481 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002482 temp &= ~FDI_RX_SYMBOL_LOCK;
2483 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002484 I915_WRITE(reg, temp);
2485
2486 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002487 udelay(150);
2488
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002489 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002490 reg = FDI_TX_CTL(pipe);
2491 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002492 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2493 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002494 temp &= ~FDI_LINK_TRAIN_NONE;
2495 temp |= FDI_LINK_TRAIN_PATTERN_1;
2496 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2497 /* SNB-B */
2498 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002499 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002500
Daniel Vetterd74cf322012-10-26 10:58:13 +02002501 I915_WRITE(FDI_RX_MISC(pipe),
2502 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2503
Chris Wilson5eddb702010-09-11 13:48:45 +01002504 reg = FDI_RX_CTL(pipe);
2505 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002506 if (HAS_PCH_CPT(dev)) {
2507 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2508 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2509 } else {
2510 temp &= ~FDI_LINK_TRAIN_NONE;
2511 temp |= FDI_LINK_TRAIN_PATTERN_1;
2512 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002513 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2514
2515 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002516 udelay(150);
2517
Akshay Joshi0206e352011-08-16 15:34:10 -04002518 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002519 reg = FDI_TX_CTL(pipe);
2520 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002521 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2522 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002523 I915_WRITE(reg, temp);
2524
2525 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002526 udelay(500);
2527
Sean Paulfa37d392012-03-02 12:53:39 -05002528 for (retry = 0; retry < 5; retry++) {
2529 reg = FDI_RX_IIR(pipe);
2530 temp = I915_READ(reg);
2531 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2532 if (temp & FDI_RX_BIT_LOCK) {
2533 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2534 DRM_DEBUG_KMS("FDI train 1 done.\n");
2535 break;
2536 }
2537 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002538 }
Sean Paulfa37d392012-03-02 12:53:39 -05002539 if (retry < 5)
2540 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002541 }
2542 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002543 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002544
2545 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002546 reg = FDI_TX_CTL(pipe);
2547 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002548 temp &= ~FDI_LINK_TRAIN_NONE;
2549 temp |= FDI_LINK_TRAIN_PATTERN_2;
2550 if (IS_GEN6(dev)) {
2551 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2552 /* SNB-B */
2553 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2554 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002555 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002556
Chris Wilson5eddb702010-09-11 13:48:45 +01002557 reg = FDI_RX_CTL(pipe);
2558 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002559 if (HAS_PCH_CPT(dev)) {
2560 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2561 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2562 } else {
2563 temp &= ~FDI_LINK_TRAIN_NONE;
2564 temp |= FDI_LINK_TRAIN_PATTERN_2;
2565 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002566 I915_WRITE(reg, temp);
2567
2568 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002569 udelay(150);
2570
Akshay Joshi0206e352011-08-16 15:34:10 -04002571 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002572 reg = FDI_TX_CTL(pipe);
2573 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002574 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2575 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002576 I915_WRITE(reg, temp);
2577
2578 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002579 udelay(500);
2580
Sean Paulfa37d392012-03-02 12:53:39 -05002581 for (retry = 0; retry < 5; retry++) {
2582 reg = FDI_RX_IIR(pipe);
2583 temp = I915_READ(reg);
2584 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2585 if (temp & FDI_RX_SYMBOL_LOCK) {
2586 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2587 DRM_DEBUG_KMS("FDI train 2 done.\n");
2588 break;
2589 }
2590 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002591 }
Sean Paulfa37d392012-03-02 12:53:39 -05002592 if (retry < 5)
2593 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002594 }
2595 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002596 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002597
2598 DRM_DEBUG_KMS("FDI train done.\n");
2599}
2600
Jesse Barnes357555c2011-04-28 15:09:55 -07002601/* Manual link training for Ivy Bridge A0 parts */
2602static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2603{
2604 struct drm_device *dev = crtc->dev;
2605 struct drm_i915_private *dev_priv = dev->dev_private;
2606 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2607 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002608 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002609
2610 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2611 for train result */
2612 reg = FDI_RX_IMR(pipe);
2613 temp = I915_READ(reg);
2614 temp &= ~FDI_RX_SYMBOL_LOCK;
2615 temp &= ~FDI_RX_BIT_LOCK;
2616 I915_WRITE(reg, temp);
2617
2618 POSTING_READ(reg);
2619 udelay(150);
2620
Daniel Vetter01a415f2012-10-27 15:58:40 +02002621 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2622 I915_READ(FDI_RX_IIR(pipe)));
2623
Jesse Barnes139ccd32013-08-19 11:04:55 -07002624 /* Try each vswing and preemphasis setting twice before moving on */
2625 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2626 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002627 reg = FDI_TX_CTL(pipe);
2628 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002629 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2630 temp &= ~FDI_TX_ENABLE;
2631 I915_WRITE(reg, temp);
2632
2633 reg = FDI_RX_CTL(pipe);
2634 temp = I915_READ(reg);
2635 temp &= ~FDI_LINK_TRAIN_AUTO;
2636 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2637 temp &= ~FDI_RX_ENABLE;
2638 I915_WRITE(reg, temp);
2639
2640 /* enable CPU FDI TX and PCH FDI RX */
2641 reg = FDI_TX_CTL(pipe);
2642 temp = I915_READ(reg);
2643 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2644 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2645 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002646 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002647 temp |= snb_b_fdi_train_param[j/2];
2648 temp |= FDI_COMPOSITE_SYNC;
2649 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2650
2651 I915_WRITE(FDI_RX_MISC(pipe),
2652 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2653
2654 reg = FDI_RX_CTL(pipe);
2655 temp = I915_READ(reg);
2656 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2657 temp |= FDI_COMPOSITE_SYNC;
2658 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2659
2660 POSTING_READ(reg);
2661 udelay(1); /* should be 0.5us */
2662
2663 for (i = 0; i < 4; i++) {
2664 reg = FDI_RX_IIR(pipe);
2665 temp = I915_READ(reg);
2666 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2667
2668 if (temp & FDI_RX_BIT_LOCK ||
2669 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2670 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2671 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2672 i);
2673 break;
2674 }
2675 udelay(1); /* should be 0.5us */
2676 }
2677 if (i == 4) {
2678 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2679 continue;
2680 }
2681
2682 /* Train 2 */
2683 reg = FDI_TX_CTL(pipe);
2684 temp = I915_READ(reg);
2685 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2686 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2687 I915_WRITE(reg, temp);
2688
2689 reg = FDI_RX_CTL(pipe);
2690 temp = I915_READ(reg);
2691 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2692 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002693 I915_WRITE(reg, temp);
2694
2695 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002696 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002697
Jesse Barnes139ccd32013-08-19 11:04:55 -07002698 for (i = 0; i < 4; i++) {
2699 reg = FDI_RX_IIR(pipe);
2700 temp = I915_READ(reg);
2701 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002702
Jesse Barnes139ccd32013-08-19 11:04:55 -07002703 if (temp & FDI_RX_SYMBOL_LOCK ||
2704 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2705 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2706 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2707 i);
2708 goto train_done;
2709 }
2710 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002711 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002712 if (i == 4)
2713 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002714 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002715
Jesse Barnes139ccd32013-08-19 11:04:55 -07002716train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002717 DRM_DEBUG_KMS("FDI train done.\n");
2718}
2719
Daniel Vetter88cefb62012-08-12 19:27:14 +02002720static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002721{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002722 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002723 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002724 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002725 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002726
Jesse Barnesc64e3112010-09-10 11:27:03 -07002727
Jesse Barnes0e23b992010-09-10 11:10:00 -07002728 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002729 reg = FDI_RX_CTL(pipe);
2730 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002731 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2732 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002733 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002734 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2735
2736 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002737 udelay(200);
2738
2739 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002740 temp = I915_READ(reg);
2741 I915_WRITE(reg, temp | FDI_PCDCLK);
2742
2743 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002744 udelay(200);
2745
Paulo Zanoni20749732012-11-23 15:30:38 -02002746 /* Enable CPU FDI TX PLL, always on for Ironlake */
2747 reg = FDI_TX_CTL(pipe);
2748 temp = I915_READ(reg);
2749 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2750 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002751
Paulo Zanoni20749732012-11-23 15:30:38 -02002752 POSTING_READ(reg);
2753 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002754 }
2755}
2756
Daniel Vetter88cefb62012-08-12 19:27:14 +02002757static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2758{
2759 struct drm_device *dev = intel_crtc->base.dev;
2760 struct drm_i915_private *dev_priv = dev->dev_private;
2761 int pipe = intel_crtc->pipe;
2762 u32 reg, temp;
2763
2764 /* Switch from PCDclk to Rawclk */
2765 reg = FDI_RX_CTL(pipe);
2766 temp = I915_READ(reg);
2767 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2768
2769 /* Disable CPU FDI TX PLL */
2770 reg = FDI_TX_CTL(pipe);
2771 temp = I915_READ(reg);
2772 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2773
2774 POSTING_READ(reg);
2775 udelay(100);
2776
2777 reg = FDI_RX_CTL(pipe);
2778 temp = I915_READ(reg);
2779 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2780
2781 /* Wait for the clocks to turn off. */
2782 POSTING_READ(reg);
2783 udelay(100);
2784}
2785
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002786static void ironlake_fdi_disable(struct drm_crtc *crtc)
2787{
2788 struct drm_device *dev = crtc->dev;
2789 struct drm_i915_private *dev_priv = dev->dev_private;
2790 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2791 int pipe = intel_crtc->pipe;
2792 u32 reg, temp;
2793
2794 /* disable CPU FDI tx and PCH FDI rx */
2795 reg = FDI_TX_CTL(pipe);
2796 temp = I915_READ(reg);
2797 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2798 POSTING_READ(reg);
2799
2800 reg = FDI_RX_CTL(pipe);
2801 temp = I915_READ(reg);
2802 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002803 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002804 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2805
2806 POSTING_READ(reg);
2807 udelay(100);
2808
2809 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002810 if (HAS_PCH_IBX(dev)) {
2811 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002812 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002813
2814 /* still set train pattern 1 */
2815 reg = FDI_TX_CTL(pipe);
2816 temp = I915_READ(reg);
2817 temp &= ~FDI_LINK_TRAIN_NONE;
2818 temp |= FDI_LINK_TRAIN_PATTERN_1;
2819 I915_WRITE(reg, temp);
2820
2821 reg = FDI_RX_CTL(pipe);
2822 temp = I915_READ(reg);
2823 if (HAS_PCH_CPT(dev)) {
2824 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2825 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2826 } else {
2827 temp &= ~FDI_LINK_TRAIN_NONE;
2828 temp |= FDI_LINK_TRAIN_PATTERN_1;
2829 }
2830 /* BPC in FDI rx is consistent with that in PIPECONF */
2831 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002832 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002833 I915_WRITE(reg, temp);
2834
2835 POSTING_READ(reg);
2836 udelay(100);
2837}
2838
Chris Wilson5bb61642012-09-27 21:25:58 +01002839static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2840{
2841 struct drm_device *dev = crtc->dev;
2842 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002844 unsigned long flags;
2845 bool pending;
2846
Ville Syrjälä10d83732013-01-29 18:13:34 +02002847 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2848 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002849 return false;
2850
2851 spin_lock_irqsave(&dev->event_lock, flags);
2852 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2853 spin_unlock_irqrestore(&dev->event_lock, flags);
2854
2855 return pending;
2856}
2857
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002858static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2859{
Chris Wilson0f911282012-04-17 10:05:38 +01002860 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002861 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002862
2863 if (crtc->fb == NULL)
2864 return;
2865
Daniel Vetter2c10d572012-12-20 21:24:07 +01002866 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2867
Chris Wilson5bb61642012-09-27 21:25:58 +01002868 wait_event(dev_priv->pending_flip_queue,
2869 !intel_crtc_has_pending_flip(crtc));
2870
Chris Wilson0f911282012-04-17 10:05:38 +01002871 mutex_lock(&dev->struct_mutex);
2872 intel_finish_fb(crtc->fb);
2873 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002874}
2875
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002876/* Program iCLKIP clock to the desired frequency */
2877static void lpt_program_iclkip(struct drm_crtc *crtc)
2878{
2879 struct drm_device *dev = crtc->dev;
2880 struct drm_i915_private *dev_priv = dev->dev_private;
2881 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2882 u32 temp;
2883
Daniel Vetter09153002012-12-12 14:06:44 +01002884 mutex_lock(&dev_priv->dpio_lock);
2885
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002886 /* It is necessary to ungate the pixclk gate prior to programming
2887 * the divisors, and gate it back when it is done.
2888 */
2889 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2890
2891 /* Disable SSCCTL */
2892 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002893 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2894 SBI_SSCCTL_DISABLE,
2895 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002896
2897 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2898 if (crtc->mode.clock == 20000) {
2899 auxdiv = 1;
2900 divsel = 0x41;
2901 phaseinc = 0x20;
2902 } else {
2903 /* The iCLK virtual clock root frequency is in MHz,
2904 * but the crtc->mode.clock in in KHz. To get the divisors,
2905 * it is necessary to divide one by another, so we
2906 * convert the virtual clock precision to KHz here for higher
2907 * precision.
2908 */
2909 u32 iclk_virtual_root_freq = 172800 * 1000;
2910 u32 iclk_pi_range = 64;
2911 u32 desired_divisor, msb_divisor_value, pi_value;
2912
2913 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2914 msb_divisor_value = desired_divisor / iclk_pi_range;
2915 pi_value = desired_divisor % iclk_pi_range;
2916
2917 auxdiv = 0;
2918 divsel = msb_divisor_value - 2;
2919 phaseinc = pi_value;
2920 }
2921
2922 /* This should not happen with any sane values */
2923 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2924 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2925 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2926 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2927
2928 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2929 crtc->mode.clock,
2930 auxdiv,
2931 divsel,
2932 phasedir,
2933 phaseinc);
2934
2935 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002936 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002937 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2938 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2939 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2940 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2941 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2942 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002943 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002944
2945 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002946 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002947 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2948 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002949 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002950
2951 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002952 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002953 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002954 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002955
2956 /* Wait for initialization time */
2957 udelay(24);
2958
2959 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002960
2961 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002962}
2963
Daniel Vetter275f01b22013-05-03 11:49:47 +02002964static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
2965 enum pipe pch_transcoder)
2966{
2967 struct drm_device *dev = crtc->base.dev;
2968 struct drm_i915_private *dev_priv = dev->dev_private;
2969 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2970
2971 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
2972 I915_READ(HTOTAL(cpu_transcoder)));
2973 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
2974 I915_READ(HBLANK(cpu_transcoder)));
2975 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
2976 I915_READ(HSYNC(cpu_transcoder)));
2977
2978 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
2979 I915_READ(VTOTAL(cpu_transcoder)));
2980 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
2981 I915_READ(VBLANK(cpu_transcoder)));
2982 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
2983 I915_READ(VSYNC(cpu_transcoder)));
2984 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
2985 I915_READ(VSYNCSHIFT(cpu_transcoder)));
2986}
2987
Jesse Barnesf67a5592011-01-05 10:31:48 -08002988/*
2989 * Enable PCH resources required for PCH ports:
2990 * - PCH PLLs
2991 * - FDI training & RX/TX
2992 * - update transcoder timings
2993 * - DP transcoding bits
2994 * - transcoder
2995 */
2996static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002997{
2998 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002999 struct drm_i915_private *dev_priv = dev->dev_private;
3000 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3001 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003002 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003003
Daniel Vetterab9412b2013-05-03 11:49:46 +02003004 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003005
Daniel Vettercd986ab2012-10-26 10:58:12 +02003006 /* Write the TU size bits before fdi link training, so that error
3007 * detection works. */
3008 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3009 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3010
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003011 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003012 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003013
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003014 /* We need to program the right clock selection before writing the pixel
3015 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003016 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003017 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003018
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003019 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003020 temp |= TRANS_DPLL_ENABLE(pipe);
3021 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003022 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003023 temp |= sel;
3024 else
3025 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003026 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003027 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003028
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003029 /* XXX: pch pll's can be enabled any time before we enable the PCH
3030 * transcoder, and we actually should do this to not upset any PCH
3031 * transcoder that already use the clock when we share it.
3032 *
3033 * Note that enable_shared_dpll tries to do the right thing, but
3034 * get_shared_dpll unconditionally resets the pll - we need that to have
3035 * the right LVDS enable sequence. */
3036 ironlake_enable_shared_dpll(intel_crtc);
3037
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003038 /* set transcoder timing, panel must allow it */
3039 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003040 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003041
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003042 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003043
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003044 /* For PCH DP, enable TRANS_DP_CTL */
3045 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003046 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3047 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003048 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003049 reg = TRANS_DP_CTL(pipe);
3050 temp = I915_READ(reg);
3051 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003052 TRANS_DP_SYNC_MASK |
3053 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003054 temp |= (TRANS_DP_OUTPUT_ENABLE |
3055 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003056 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003057
3058 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003059 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003060 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003061 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003062
3063 switch (intel_trans_dp_port_sel(crtc)) {
3064 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003065 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003066 break;
3067 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003068 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003069 break;
3070 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003071 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003072 break;
3073 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003074 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003075 }
3076
Chris Wilson5eddb702010-09-11 13:48:45 +01003077 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003078 }
3079
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003080 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003081}
3082
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003083static void lpt_pch_enable(struct drm_crtc *crtc)
3084{
3085 struct drm_device *dev = crtc->dev;
3086 struct drm_i915_private *dev_priv = dev->dev_private;
3087 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003088 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003089
Daniel Vetterab9412b2013-05-03 11:49:46 +02003090 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003091
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003092 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003093
Paulo Zanoni0540e482012-10-31 18:12:40 -02003094 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003095 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003096
Paulo Zanoni937bb612012-10-31 18:12:47 -02003097 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003098}
3099
Daniel Vettere2b78262013-06-07 23:10:03 +02003100static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003101{
Daniel Vettere2b78262013-06-07 23:10:03 +02003102 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003103
3104 if (pll == NULL)
3105 return;
3106
3107 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003108 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003109 return;
3110 }
3111
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003112 if (--pll->refcount == 0) {
3113 WARN_ON(pll->on);
3114 WARN_ON(pll->active);
3115 }
3116
Daniel Vettera43f6e02013-06-07 23:10:32 +02003117 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003118}
3119
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003120static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003121{
Daniel Vettere2b78262013-06-07 23:10:03 +02003122 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3123 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3124 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003125
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003126 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003127 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3128 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003129 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003130 }
3131
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003132 if (HAS_PCH_IBX(dev_priv->dev)) {
3133 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003134 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003135 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003136
Daniel Vetter46edb022013-06-05 13:34:12 +02003137 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3138 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003139
3140 goto found;
3141 }
3142
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003143 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3144 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003145
3146 /* Only want to check enabled timings first */
3147 if (pll->refcount == 0)
3148 continue;
3149
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003150 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3151 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003152 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003153 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003154 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003155
3156 goto found;
3157 }
3158 }
3159
3160 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003161 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3162 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003163 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003164 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3165 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003166 goto found;
3167 }
3168 }
3169
3170 return NULL;
3171
3172found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003173 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003174 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3175 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003176
Daniel Vettercdbd2312013-06-05 13:34:03 +02003177 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003178 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3179 sizeof(pll->hw_state));
3180
Daniel Vetter46edb022013-06-05 13:34:12 +02003181 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003182 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003183 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003184
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003185 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003186 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003187 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003188
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003189 return pll;
3190}
3191
Daniel Vettera1520312013-05-03 11:49:50 +02003192static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003193{
3194 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003195 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003196 u32 temp;
3197
3198 temp = I915_READ(dslreg);
3199 udelay(500);
3200 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003201 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003202 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003203 }
3204}
3205
Jesse Barnesb074cec2013-04-25 12:55:02 -07003206static void ironlake_pfit_enable(struct intel_crtc *crtc)
3207{
3208 struct drm_device *dev = crtc->base.dev;
3209 struct drm_i915_private *dev_priv = dev->dev_private;
3210 int pipe = crtc->pipe;
3211
Jesse Barnes0ef37f32013-05-03 13:26:37 -07003212 if (crtc->config.pch_pfit.size) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003213 /* Force use of hard-coded filter coefficients
3214 * as some pre-programmed values are broken,
3215 * e.g. x201.
3216 */
3217 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3218 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3219 PF_PIPE_SEL_IVB(pipe));
3220 else
3221 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3222 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3223 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003224 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003225}
3226
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003227static void intel_enable_planes(struct drm_crtc *crtc)
3228{
3229 struct drm_device *dev = crtc->dev;
3230 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3231 struct intel_plane *intel_plane;
3232
3233 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3234 if (intel_plane->pipe == pipe)
3235 intel_plane_restore(&intel_plane->base);
3236}
3237
3238static void intel_disable_planes(struct drm_crtc *crtc)
3239{
3240 struct drm_device *dev = crtc->dev;
3241 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3242 struct intel_plane *intel_plane;
3243
3244 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3245 if (intel_plane->pipe == pipe)
3246 intel_plane_disable(&intel_plane->base);
3247}
3248
Jesse Barnesf67a5592011-01-05 10:31:48 -08003249static void ironlake_crtc_enable(struct drm_crtc *crtc)
3250{
3251 struct drm_device *dev = crtc->dev;
3252 struct drm_i915_private *dev_priv = dev->dev_private;
3253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003254 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003255 int pipe = intel_crtc->pipe;
3256 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003257
Daniel Vetter08a48462012-07-02 11:43:47 +02003258 WARN_ON(!crtc->enabled);
3259
Jesse Barnesf67a5592011-01-05 10:31:48 -08003260 if (intel_crtc->active)
3261 return;
3262
3263 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003264
3265 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3266 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3267
Jesse Barnesf67a5592011-01-05 10:31:48 -08003268 intel_update_watermarks(dev);
3269
Daniel Vetterf6736a12013-06-05 13:34:30 +02003270 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003271 if (encoder->pre_enable)
3272 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003273
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003274 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003275 /* Note: FDI PLL enabling _must_ be done before we enable the
3276 * cpu pipes, hence this is separate from all the other fdi/pch
3277 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003278 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003279 } else {
3280 assert_fdi_tx_disabled(dev_priv, pipe);
3281 assert_fdi_rx_disabled(dev_priv, pipe);
3282 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003283
Jesse Barnesb074cec2013-04-25 12:55:02 -07003284 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003285
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003286 /*
3287 * On ILK+ LUT must be loaded before the pipe is running but with
3288 * clocks enabled
3289 */
3290 intel_crtc_load_lut(crtc);
3291
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003292 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003293 intel_crtc->config.has_pch_encoder, false);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003294 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003295 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003296 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003297
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003298 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003299 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003300
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003301 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003302 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003303 mutex_unlock(&dev->struct_mutex);
3304
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003305 for_each_encoder_on_crtc(dev, crtc, encoder)
3306 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003307
3308 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003309 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003310
3311 /*
3312 * There seems to be a race in PCH platform hw (at least on some
3313 * outputs) where an enabled pipe still completes any pageflip right
3314 * away (as if the pipe is off) instead of waiting for vblank. As soon
3315 * as the first vblank happend, everything works as expected. Hence just
3316 * wait for one vblank before returning to avoid strange things
3317 * happening.
3318 */
3319 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003320}
3321
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003322/* IPS only exists on ULT machines and is tied to pipe A. */
3323static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3324{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003325 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003326}
3327
3328static void hsw_enable_ips(struct intel_crtc *crtc)
3329{
3330 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3331
3332 if (!crtc->config.ips_enabled)
3333 return;
3334
3335 /* We can only enable IPS after we enable a plane and wait for a vblank.
3336 * We guarantee that the plane is enabled by calling intel_enable_ips
3337 * only after intel_enable_plane. And intel_enable_plane already waits
3338 * for a vblank, so all we need to do here is to enable the IPS bit. */
3339 assert_plane_enabled(dev_priv, crtc->plane);
3340 I915_WRITE(IPS_CTL, IPS_ENABLE);
3341}
3342
3343static void hsw_disable_ips(struct intel_crtc *crtc)
3344{
3345 struct drm_device *dev = crtc->base.dev;
3346 struct drm_i915_private *dev_priv = dev->dev_private;
3347
3348 if (!crtc->config.ips_enabled)
3349 return;
3350
3351 assert_plane_enabled(dev_priv, crtc->plane);
3352 I915_WRITE(IPS_CTL, 0);
3353
3354 /* We need to wait for a vblank before we can disable the plane. */
3355 intel_wait_for_vblank(dev, crtc->pipe);
3356}
3357
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003358static void haswell_crtc_enable(struct drm_crtc *crtc)
3359{
3360 struct drm_device *dev = crtc->dev;
3361 struct drm_i915_private *dev_priv = dev->dev_private;
3362 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3363 struct intel_encoder *encoder;
3364 int pipe = intel_crtc->pipe;
3365 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003366
3367 WARN_ON(!crtc->enabled);
3368
3369 if (intel_crtc->active)
3370 return;
3371
3372 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003373
3374 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3375 if (intel_crtc->config.has_pch_encoder)
3376 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3377
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003378 intel_update_watermarks(dev);
3379
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003380 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003381 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003382
3383 for_each_encoder_on_crtc(dev, crtc, encoder)
3384 if (encoder->pre_enable)
3385 encoder->pre_enable(encoder);
3386
Paulo Zanoni1f544382012-10-24 11:32:00 -02003387 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003388
Jesse Barnesb074cec2013-04-25 12:55:02 -07003389 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003390
3391 /*
3392 * On ILK+ LUT must be loaded before the pipe is running but with
3393 * clocks enabled
3394 */
3395 intel_crtc_load_lut(crtc);
3396
Paulo Zanoni1f544382012-10-24 11:32:00 -02003397 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003398 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003399
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003400 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003401 intel_crtc->config.has_pch_encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003402 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003403 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003404 intel_crtc_update_cursor(crtc, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003405
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003406 hsw_enable_ips(intel_crtc);
3407
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003408 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003409 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003410
3411 mutex_lock(&dev->struct_mutex);
3412 intel_update_fbc(dev);
3413 mutex_unlock(&dev->struct_mutex);
3414
Jani Nikula8807e552013-08-30 19:40:32 +03003415 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003416 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003417 intel_opregion_notify_encoder(encoder, true);
3418 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003419
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003420 /*
3421 * There seems to be a race in PCH platform hw (at least on some
3422 * outputs) where an enabled pipe still completes any pageflip right
3423 * away (as if the pipe is off) instead of waiting for vblank. As soon
3424 * as the first vblank happend, everything works as expected. Hence just
3425 * wait for one vblank before returning to avoid strange things
3426 * happening.
3427 */
3428 intel_wait_for_vblank(dev, intel_crtc->pipe);
3429}
3430
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003431static void ironlake_pfit_disable(struct intel_crtc *crtc)
3432{
3433 struct drm_device *dev = crtc->base.dev;
3434 struct drm_i915_private *dev_priv = dev->dev_private;
3435 int pipe = crtc->pipe;
3436
3437 /* To avoid upsetting the power well on haswell only disable the pfit if
3438 * it's in use. The hw state code will make sure we get this right. */
3439 if (crtc->config.pch_pfit.size) {
3440 I915_WRITE(PF_CTL(pipe), 0);
3441 I915_WRITE(PF_WIN_POS(pipe), 0);
3442 I915_WRITE(PF_WIN_SZ(pipe), 0);
3443 }
3444}
3445
Jesse Barnes6be4a602010-09-10 10:26:01 -07003446static void ironlake_crtc_disable(struct drm_crtc *crtc)
3447{
3448 struct drm_device *dev = crtc->dev;
3449 struct drm_i915_private *dev_priv = dev->dev_private;
3450 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003451 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003452 int pipe = intel_crtc->pipe;
3453 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003454 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003455
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003456
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003457 if (!intel_crtc->active)
3458 return;
3459
Daniel Vetterea9d7582012-07-10 10:42:52 +02003460 for_each_encoder_on_crtc(dev, crtc, encoder)
3461 encoder->disable(encoder);
3462
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003463 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003464 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003465
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003466 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003467 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003468
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003469 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003470 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003471 intel_disable_plane(dev_priv, plane, pipe);
3472
Daniel Vetterd925c592013-06-05 13:34:04 +02003473 if (intel_crtc->config.has_pch_encoder)
3474 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3475
Jesse Barnesb24e7172011-01-04 15:09:30 -08003476 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003477
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003478 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003479
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003480 for_each_encoder_on_crtc(dev, crtc, encoder)
3481 if (encoder->post_disable)
3482 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003483
Daniel Vetterd925c592013-06-05 13:34:04 +02003484 if (intel_crtc->config.has_pch_encoder) {
3485 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003486
Daniel Vetterd925c592013-06-05 13:34:04 +02003487 ironlake_disable_pch_transcoder(dev_priv, pipe);
3488 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003489
Daniel Vetterd925c592013-06-05 13:34:04 +02003490 if (HAS_PCH_CPT(dev)) {
3491 /* disable TRANS_DP_CTL */
3492 reg = TRANS_DP_CTL(pipe);
3493 temp = I915_READ(reg);
3494 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3495 TRANS_DP_PORT_SEL_MASK);
3496 temp |= TRANS_DP_PORT_SEL_NONE;
3497 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003498
Daniel Vetterd925c592013-06-05 13:34:04 +02003499 /* disable DPLL_SEL */
3500 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003501 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003502 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003503 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003504
3505 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003506 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003507
3508 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003509 }
3510
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003511 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003512 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003513
3514 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003515 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003516 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003517}
3518
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003519static void haswell_crtc_disable(struct drm_crtc *crtc)
3520{
3521 struct drm_device *dev = crtc->dev;
3522 struct drm_i915_private *dev_priv = dev->dev_private;
3523 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3524 struct intel_encoder *encoder;
3525 int pipe = intel_crtc->pipe;
3526 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003527 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003528
3529 if (!intel_crtc->active)
3530 return;
3531
Jani Nikula8807e552013-08-30 19:40:32 +03003532 for_each_encoder_on_crtc(dev, crtc, encoder) {
3533 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003534 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003535 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003536
3537 intel_crtc_wait_for_pending_flips(crtc);
3538 drm_vblank_off(dev, pipe);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003539
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003540 /* FBC must be disabled before disabling the plane on HSW. */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003541 if (dev_priv->fbc.plane == plane)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003542 intel_disable_fbc(dev);
3543
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003544 hsw_disable_ips(intel_crtc);
3545
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003546 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003547 intel_disable_planes(crtc);
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003548 intel_disable_plane(dev_priv, plane, pipe);
3549
Paulo Zanoni86642812013-04-12 17:57:57 -03003550 if (intel_crtc->config.has_pch_encoder)
3551 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003552 intel_disable_pipe(dev_priv, pipe);
3553
Paulo Zanoniad80a812012-10-24 16:06:19 -02003554 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003555
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003556 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003557
Paulo Zanoni1f544382012-10-24 11:32:00 -02003558 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003559
3560 for_each_encoder_on_crtc(dev, crtc, encoder)
3561 if (encoder->post_disable)
3562 encoder->post_disable(encoder);
3563
Daniel Vetter88adfff2013-03-28 10:42:01 +01003564 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003565 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003566 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003567 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003568 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003569
3570 intel_crtc->active = false;
3571 intel_update_watermarks(dev);
3572
3573 mutex_lock(&dev->struct_mutex);
3574 intel_update_fbc(dev);
3575 mutex_unlock(&dev->struct_mutex);
3576}
3577
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003578static void ironlake_crtc_off(struct drm_crtc *crtc)
3579{
3580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003581 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003582}
3583
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003584static void haswell_crtc_off(struct drm_crtc *crtc)
3585{
3586 intel_ddi_put_crtc_pll(crtc);
3587}
3588
Daniel Vetter02e792f2009-09-15 22:57:34 +02003589static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3590{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003591 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003592 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003593 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003594
Chris Wilson23f09ce2010-08-12 13:53:37 +01003595 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003596 dev_priv->mm.interruptible = false;
3597 (void) intel_overlay_switch_off(intel_crtc->overlay);
3598 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003599 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003600 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003601
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003602 /* Let userspace switch the overlay on again. In most cases userspace
3603 * has to recompute where to put it anyway.
3604 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003605}
3606
Egbert Eich61bc95c2013-03-04 09:24:38 -05003607/**
3608 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3609 * cursor plane briefly if not already running after enabling the display
3610 * plane.
3611 * This workaround avoids occasional blank screens when self refresh is
3612 * enabled.
3613 */
3614static void
3615g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3616{
3617 u32 cntl = I915_READ(CURCNTR(pipe));
3618
3619 if ((cntl & CURSOR_MODE) == 0) {
3620 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3621
3622 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3623 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3624 intel_wait_for_vblank(dev_priv->dev, pipe);
3625 I915_WRITE(CURCNTR(pipe), cntl);
3626 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3627 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3628 }
3629}
3630
Jesse Barnes2dd24552013-04-25 12:55:01 -07003631static void i9xx_pfit_enable(struct intel_crtc *crtc)
3632{
3633 struct drm_device *dev = crtc->base.dev;
3634 struct drm_i915_private *dev_priv = dev->dev_private;
3635 struct intel_crtc_config *pipe_config = &crtc->config;
3636
Daniel Vetter328d8e82013-05-08 10:36:31 +02003637 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003638 return;
3639
Daniel Vetterc0b03412013-05-28 12:05:54 +02003640 /*
3641 * The panel fitter should only be adjusted whilst the pipe is disabled,
3642 * according to register description and PRM.
3643 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003644 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3645 assert_pipe_disabled(dev_priv, crtc->pipe);
3646
Jesse Barnesb074cec2013-04-25 12:55:02 -07003647 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3648 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003649
3650 /* Border color in case we don't scale up to the full screen. Black by
3651 * default, change to something else for debugging. */
3652 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003653}
3654
Jesse Barnes89b667f2013-04-18 14:51:36 -07003655static void valleyview_crtc_enable(struct drm_crtc *crtc)
3656{
3657 struct drm_device *dev = crtc->dev;
3658 struct drm_i915_private *dev_priv = dev->dev_private;
3659 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3660 struct intel_encoder *encoder;
3661 int pipe = intel_crtc->pipe;
3662 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03003663 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003664
3665 WARN_ON(!crtc->enabled);
3666
3667 if (intel_crtc->active)
3668 return;
3669
3670 intel_crtc->active = true;
3671 intel_update_watermarks(dev);
3672
Jesse Barnes89b667f2013-04-18 14:51:36 -07003673 for_each_encoder_on_crtc(dev, crtc, encoder)
3674 if (encoder->pre_pll_enable)
3675 encoder->pre_pll_enable(encoder);
3676
Jani Nikula23538ef2013-08-27 15:12:22 +03003677 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
3678
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003679 if (!is_dsi)
3680 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003681
3682 for_each_encoder_on_crtc(dev, crtc, encoder)
3683 if (encoder->pre_enable)
3684 encoder->pre_enable(encoder);
3685
Jesse Barnes2dd24552013-04-25 12:55:01 -07003686 i9xx_pfit_enable(intel_crtc);
3687
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003688 intel_crtc_load_lut(crtc);
3689
Jani Nikula23538ef2013-08-27 15:12:22 +03003690 intel_enable_pipe(dev_priv, pipe, false, is_dsi);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003691 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003692 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003693 intel_crtc_update_cursor(crtc, true);
3694
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003695 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03003696
3697 for_each_encoder_on_crtc(dev, crtc, encoder)
3698 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003699}
3700
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003701static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003702{
3703 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003704 struct drm_i915_private *dev_priv = dev->dev_private;
3705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003706 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003707 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003708 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003709
Daniel Vetter08a48462012-07-02 11:43:47 +02003710 WARN_ON(!crtc->enabled);
3711
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003712 if (intel_crtc->active)
3713 return;
3714
3715 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003716 intel_update_watermarks(dev);
3717
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02003718 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003719 if (encoder->pre_enable)
3720 encoder->pre_enable(encoder);
3721
Daniel Vetterf6736a12013-06-05 13:34:30 +02003722 i9xx_enable_pll(intel_crtc);
3723
Jesse Barnes2dd24552013-04-25 12:55:01 -07003724 i9xx_pfit_enable(intel_crtc);
3725
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003726 intel_crtc_load_lut(crtc);
3727
Jani Nikula23538ef2013-08-27 15:12:22 +03003728 intel_enable_pipe(dev_priv, pipe, false, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003729 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003730 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003731 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003732 if (IS_G4X(dev))
3733 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003734 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003735
3736 /* Give the overlay scaler a chance to enable if it's on this pipe */
3737 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003738
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003739 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003740
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003741 for_each_encoder_on_crtc(dev, crtc, encoder)
3742 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003743}
3744
Daniel Vetter87476d62013-04-11 16:29:06 +02003745static void i9xx_pfit_disable(struct intel_crtc *crtc)
3746{
3747 struct drm_device *dev = crtc->base.dev;
3748 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003749
3750 if (!crtc->config.gmch_pfit.control)
3751 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003752
3753 assert_pipe_disabled(dev_priv, crtc->pipe);
3754
Daniel Vetter328d8e82013-05-08 10:36:31 +02003755 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3756 I915_READ(PFIT_CONTROL));
3757 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003758}
3759
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003760static void i9xx_crtc_disable(struct drm_crtc *crtc)
3761{
3762 struct drm_device *dev = crtc->dev;
3763 struct drm_i915_private *dev_priv = dev->dev_private;
3764 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003765 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003766 int pipe = intel_crtc->pipe;
3767 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003768
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003769 if (!intel_crtc->active)
3770 return;
3771
Daniel Vetterea9d7582012-07-10 10:42:52 +02003772 for_each_encoder_on_crtc(dev, crtc, encoder)
3773 encoder->disable(encoder);
3774
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003775 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003776 intel_crtc_wait_for_pending_flips(crtc);
3777 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003778
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003779 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003780 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003781
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003782 intel_crtc_dpms_overlay(intel_crtc, false);
3783 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003784 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003785 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003786
Jesse Barnesb24e7172011-01-04 15:09:30 -08003787 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003788
Daniel Vetter87476d62013-04-11 16:29:06 +02003789 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003790
Jesse Barnes89b667f2013-04-18 14:51:36 -07003791 for_each_encoder_on_crtc(dev, crtc, encoder)
3792 if (encoder->post_disable)
3793 encoder->post_disable(encoder);
3794
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003795 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3796 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003797
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003798 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003799 intel_update_fbc(dev);
3800 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003801}
3802
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003803static void i9xx_crtc_off(struct drm_crtc *crtc)
3804{
3805}
3806
Daniel Vetter976f8a22012-07-08 22:34:21 +02003807static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3808 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003809{
3810 struct drm_device *dev = crtc->dev;
3811 struct drm_i915_master_private *master_priv;
3812 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3813 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003814
3815 if (!dev->primary->master)
3816 return;
3817
3818 master_priv = dev->primary->master->driver_priv;
3819 if (!master_priv->sarea_priv)
3820 return;
3821
Jesse Barnes79e53942008-11-07 14:24:08 -08003822 switch (pipe) {
3823 case 0:
3824 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3825 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3826 break;
3827 case 1:
3828 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3829 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3830 break;
3831 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003832 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003833 break;
3834 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003835}
3836
Daniel Vetter976f8a22012-07-08 22:34:21 +02003837/**
3838 * Sets the power management mode of the pipe and plane.
3839 */
3840void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003841{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003842 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003843 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003844 struct intel_encoder *intel_encoder;
3845 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003846
Daniel Vetter976f8a22012-07-08 22:34:21 +02003847 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3848 enable |= intel_encoder->connectors_active;
3849
3850 if (enable)
3851 dev_priv->display.crtc_enable(crtc);
3852 else
3853 dev_priv->display.crtc_disable(crtc);
3854
3855 intel_crtc_update_sarea(crtc, enable);
3856}
3857
Daniel Vetter976f8a22012-07-08 22:34:21 +02003858static void intel_crtc_disable(struct drm_crtc *crtc)
3859{
3860 struct drm_device *dev = crtc->dev;
3861 struct drm_connector *connector;
3862 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003863 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003864
3865 /* crtc should still be enabled when we disable it. */
3866 WARN_ON(!crtc->enabled);
3867
3868 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003869 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003870 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003871 dev_priv->display.off(crtc);
3872
Chris Wilson931872f2012-01-16 23:01:13 +00003873 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3874 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003875
3876 if (crtc->fb) {
3877 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003878 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003879 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003880 crtc->fb = NULL;
3881 }
3882
3883 /* Update computed state. */
3884 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3885 if (!connector->encoder || !connector->encoder->crtc)
3886 continue;
3887
3888 if (connector->encoder->crtc != crtc)
3889 continue;
3890
3891 connector->dpms = DRM_MODE_DPMS_OFF;
3892 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003893 }
3894}
3895
Chris Wilsonea5b2132010-08-04 13:50:23 +01003896void intel_encoder_destroy(struct drm_encoder *encoder)
3897{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003898 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003899
Chris Wilsonea5b2132010-08-04 13:50:23 +01003900 drm_encoder_cleanup(encoder);
3901 kfree(intel_encoder);
3902}
3903
Damien Lespiau92373292013-08-08 22:28:57 +01003904/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003905 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3906 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01003907static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003908{
3909 if (mode == DRM_MODE_DPMS_ON) {
3910 encoder->connectors_active = true;
3911
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003912 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003913 } else {
3914 encoder->connectors_active = false;
3915
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003916 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003917 }
3918}
3919
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003920/* Cross check the actual hw state with our own modeset state tracking (and it's
3921 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003922static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003923{
3924 if (connector->get_hw_state(connector)) {
3925 struct intel_encoder *encoder = connector->encoder;
3926 struct drm_crtc *crtc;
3927 bool encoder_enabled;
3928 enum pipe pipe;
3929
3930 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3931 connector->base.base.id,
3932 drm_get_connector_name(&connector->base));
3933
3934 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3935 "wrong connector dpms state\n");
3936 WARN(connector->base.encoder != &encoder->base,
3937 "active connector not linked to encoder\n");
3938 WARN(!encoder->connectors_active,
3939 "encoder->connectors_active not set\n");
3940
3941 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3942 WARN(!encoder_enabled, "encoder not enabled\n");
3943 if (WARN_ON(!encoder->base.crtc))
3944 return;
3945
3946 crtc = encoder->base.crtc;
3947
3948 WARN(!crtc->enabled, "crtc not enabled\n");
3949 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3950 WARN(pipe != to_intel_crtc(crtc)->pipe,
3951 "encoder active on the wrong pipe\n");
3952 }
3953}
3954
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003955/* Even simpler default implementation, if there's really no special case to
3956 * consider. */
3957void intel_connector_dpms(struct drm_connector *connector, int mode)
3958{
3959 struct intel_encoder *encoder = intel_attached_encoder(connector);
3960
3961 /* All the simple cases only support two dpms states. */
3962 if (mode != DRM_MODE_DPMS_ON)
3963 mode = DRM_MODE_DPMS_OFF;
3964
3965 if (mode == connector->dpms)
3966 return;
3967
3968 connector->dpms = mode;
3969
3970 /* Only need to change hw state when actually enabled */
3971 if (encoder->base.crtc)
3972 intel_encoder_dpms(encoder, mode);
3973 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003974 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003975
Daniel Vetterb9805142012-08-31 17:37:33 +02003976 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003977}
3978
Daniel Vetterf0947c32012-07-02 13:10:34 +02003979/* Simple connector->get_hw_state implementation for encoders that support only
3980 * one connector and no cloning and hence the encoder state determines the state
3981 * of the connector. */
3982bool intel_connector_get_hw_state(struct intel_connector *connector)
3983{
Daniel Vetter24929352012-07-02 20:28:59 +02003984 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003985 struct intel_encoder *encoder = connector->encoder;
3986
3987 return encoder->get_hw_state(encoder, &pipe);
3988}
3989
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003990static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
3991 struct intel_crtc_config *pipe_config)
3992{
3993 struct drm_i915_private *dev_priv = dev->dev_private;
3994 struct intel_crtc *pipe_B_crtc =
3995 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3996
3997 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
3998 pipe_name(pipe), pipe_config->fdi_lanes);
3999 if (pipe_config->fdi_lanes > 4) {
4000 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4001 pipe_name(pipe), pipe_config->fdi_lanes);
4002 return false;
4003 }
4004
4005 if (IS_HASWELL(dev)) {
4006 if (pipe_config->fdi_lanes > 2) {
4007 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4008 pipe_config->fdi_lanes);
4009 return false;
4010 } else {
4011 return true;
4012 }
4013 }
4014
4015 if (INTEL_INFO(dev)->num_pipes == 2)
4016 return true;
4017
4018 /* Ivybridge 3 pipe is really complicated */
4019 switch (pipe) {
4020 case PIPE_A:
4021 return true;
4022 case PIPE_B:
4023 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4024 pipe_config->fdi_lanes > 2) {
4025 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4026 pipe_name(pipe), pipe_config->fdi_lanes);
4027 return false;
4028 }
4029 return true;
4030 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004031 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004032 pipe_B_crtc->config.fdi_lanes <= 2) {
4033 if (pipe_config->fdi_lanes > 2) {
4034 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4035 pipe_name(pipe), pipe_config->fdi_lanes);
4036 return false;
4037 }
4038 } else {
4039 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4040 return false;
4041 }
4042 return true;
4043 default:
4044 BUG();
4045 }
4046}
4047
Daniel Vettere29c22c2013-02-21 00:00:16 +01004048#define RETRY 1
4049static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4050 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004051{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004052 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004053 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004054 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004055 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004056
Daniel Vettere29c22c2013-02-21 00:00:16 +01004057retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004058 /* FDI is a binary signal running at ~2.7GHz, encoding
4059 * each output octet as 10 bits. The actual frequency
4060 * is stored as a divider into a 100MHz clock, and the
4061 * mode pixel clock is stored in units of 1KHz.
4062 * Hence the bw of each lane in terms of the mode signal
4063 * is:
4064 */
4065 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4066
Daniel Vetterff9a6752013-06-01 17:16:21 +02004067 fdi_dotclock = adjusted_mode->clock;
Daniel Vetteref1b4602013-06-01 17:17:04 +02004068 fdi_dotclock /= pipe_config->pixel_multiplier;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004069
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004070 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004071 pipe_config->pipe_bpp);
4072
4073 pipe_config->fdi_lanes = lane;
4074
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004075 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004076 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004077
Daniel Vettere29c22c2013-02-21 00:00:16 +01004078 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4079 intel_crtc->pipe, pipe_config);
4080 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4081 pipe_config->pipe_bpp -= 2*3;
4082 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4083 pipe_config->pipe_bpp);
4084 needs_recompute = true;
4085 pipe_config->bw_constrained = true;
4086
4087 goto retry;
4088 }
4089
4090 if (needs_recompute)
4091 return RETRY;
4092
4093 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004094}
4095
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004096static void hsw_compute_ips_config(struct intel_crtc *crtc,
4097 struct intel_crtc_config *pipe_config)
4098{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004099 pipe_config->ips_enabled = i915_enable_ips &&
4100 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004101 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004102}
4103
Daniel Vettera43f6e02013-06-07 23:10:32 +02004104static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004105 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004106{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004107 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004108 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004109
Eric Anholtbad720f2009-10-22 16:11:14 -07004110 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004111 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004112 if (pipe_config->requested_mode.clock * 3
4113 > IRONLAKE_FDI_FREQ * 4)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004114 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004115 }
Chris Wilson89749352010-09-12 18:25:19 +01004116
Damien Lespiau8693a822013-05-03 18:48:11 +01004117 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4118 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004119 */
4120 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4121 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004122 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004123
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004124 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004125 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004126 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004127 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4128 * for lvds. */
4129 pipe_config->pipe_bpp = 8*3;
4130 }
4131
Damien Lespiauf5adf942013-06-24 18:29:34 +01004132 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004133 hsw_compute_ips_config(crtc, pipe_config);
4134
4135 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4136 * clock survives for now. */
4137 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4138 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004139
Daniel Vetter877d48d2013-04-19 11:24:43 +02004140 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004141 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004142
Daniel Vettere29c22c2013-02-21 00:00:16 +01004143 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004144}
4145
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004146static int valleyview_get_display_clock_speed(struct drm_device *dev)
4147{
4148 return 400000; /* FIXME */
4149}
4150
Jesse Barnese70236a2009-09-21 10:42:27 -07004151static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004152{
Jesse Barnese70236a2009-09-21 10:42:27 -07004153 return 400000;
4154}
Jesse Barnes79e53942008-11-07 14:24:08 -08004155
Jesse Barnese70236a2009-09-21 10:42:27 -07004156static int i915_get_display_clock_speed(struct drm_device *dev)
4157{
4158 return 333000;
4159}
Jesse Barnes79e53942008-11-07 14:24:08 -08004160
Jesse Barnese70236a2009-09-21 10:42:27 -07004161static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4162{
4163 return 200000;
4164}
Jesse Barnes79e53942008-11-07 14:24:08 -08004165
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004166static int pnv_get_display_clock_speed(struct drm_device *dev)
4167{
4168 u16 gcfgc = 0;
4169
4170 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4171
4172 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4173 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4174 return 267000;
4175 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4176 return 333000;
4177 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4178 return 444000;
4179 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4180 return 200000;
4181 default:
4182 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4183 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4184 return 133000;
4185 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4186 return 167000;
4187 }
4188}
4189
Jesse Barnese70236a2009-09-21 10:42:27 -07004190static int i915gm_get_display_clock_speed(struct drm_device *dev)
4191{
4192 u16 gcfgc = 0;
4193
4194 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4195
4196 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004197 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004198 else {
4199 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4200 case GC_DISPLAY_CLOCK_333_MHZ:
4201 return 333000;
4202 default:
4203 case GC_DISPLAY_CLOCK_190_200_MHZ:
4204 return 190000;
4205 }
4206 }
4207}
Jesse Barnes79e53942008-11-07 14:24:08 -08004208
Jesse Barnese70236a2009-09-21 10:42:27 -07004209static int i865_get_display_clock_speed(struct drm_device *dev)
4210{
4211 return 266000;
4212}
4213
4214static int i855_get_display_clock_speed(struct drm_device *dev)
4215{
4216 u16 hpllcc = 0;
4217 /* Assume that the hardware is in the high speed state. This
4218 * should be the default.
4219 */
4220 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4221 case GC_CLOCK_133_200:
4222 case GC_CLOCK_100_200:
4223 return 200000;
4224 case GC_CLOCK_166_250:
4225 return 250000;
4226 case GC_CLOCK_100_133:
4227 return 133000;
4228 }
4229
4230 /* Shouldn't happen */
4231 return 0;
4232}
4233
4234static int i830_get_display_clock_speed(struct drm_device *dev)
4235{
4236 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004237}
4238
Zhenyu Wang2c072452009-06-05 15:38:42 +08004239static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004240intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004241{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004242 while (*num > DATA_LINK_M_N_MASK ||
4243 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004244 *num >>= 1;
4245 *den >>= 1;
4246 }
4247}
4248
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004249static void compute_m_n(unsigned int m, unsigned int n,
4250 uint32_t *ret_m, uint32_t *ret_n)
4251{
4252 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4253 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4254 intel_reduce_m_n_ratio(ret_m, ret_n);
4255}
4256
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004257void
4258intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4259 int pixel_clock, int link_clock,
4260 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004261{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004262 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004263
4264 compute_m_n(bits_per_pixel * pixel_clock,
4265 link_clock * nlanes * 8,
4266 &m_n->gmch_m, &m_n->gmch_n);
4267
4268 compute_m_n(pixel_clock, link_clock,
4269 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004270}
4271
Chris Wilsona7615032011-01-12 17:04:08 +00004272static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4273{
Keith Packard72bbe582011-09-26 16:09:45 -07004274 if (i915_panel_use_ssc >= 0)
4275 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004276 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004277 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004278}
4279
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004280static int vlv_get_refclk(struct drm_crtc *crtc)
4281{
4282 struct drm_device *dev = crtc->dev;
4283 struct drm_i915_private *dev_priv = dev->dev_private;
4284 int refclk = 27000; /* for DP & HDMI */
4285
4286 return 100000; /* only one validated so far */
4287
4288 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4289 refclk = 96000;
4290 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4291 if (intel_panel_use_ssc(dev_priv))
4292 refclk = 100000;
4293 else
4294 refclk = 96000;
4295 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4296 refclk = 100000;
4297 }
4298
4299 return refclk;
4300}
4301
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004302static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4303{
4304 struct drm_device *dev = crtc->dev;
4305 struct drm_i915_private *dev_priv = dev->dev_private;
4306 int refclk;
4307
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004308 if (IS_VALLEYVIEW(dev)) {
4309 refclk = vlv_get_refclk(crtc);
4310 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004311 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004312 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004313 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4314 refclk / 1000);
4315 } else if (!IS_GEN2(dev)) {
4316 refclk = 96000;
4317 } else {
4318 refclk = 48000;
4319 }
4320
4321 return refclk;
4322}
4323
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004324static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004325{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004326 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004327}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004328
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004329static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4330{
4331 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004332}
4333
Daniel Vetterf47709a2013-03-28 10:42:02 +01004334static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004335 intel_clock_t *reduced_clock)
4336{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004337 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004338 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004339 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004340 u32 fp, fp2 = 0;
4341
4342 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004343 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004344 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004345 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004346 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004347 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004348 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004349 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004350 }
4351
4352 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004353 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004354
Daniel Vetterf47709a2013-03-28 10:42:02 +01004355 crtc->lowfreq_avail = false;
4356 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004357 reduced_clock && i915_powersave) {
4358 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004359 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004360 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004361 } else {
4362 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004363 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004364 }
4365}
4366
Jesse Barnes89b667f2013-04-18 14:51:36 -07004367static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4368{
4369 u32 reg_val;
4370
4371 /*
4372 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4373 * and set it to a reasonable value instead.
4374 */
Jani Nikulaae992582013-05-22 15:36:19 +03004375 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004376 reg_val &= 0xffffff00;
4377 reg_val |= 0x00000030;
Jani Nikulaae992582013-05-22 15:36:19 +03004378 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004379
Jani Nikulaae992582013-05-22 15:36:19 +03004380 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004381 reg_val &= 0x8cffffff;
4382 reg_val = 0x8c000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004383 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004384
Jani Nikulaae992582013-05-22 15:36:19 +03004385 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004386 reg_val &= 0xffffff00;
Jani Nikulaae992582013-05-22 15:36:19 +03004387 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004388
Jani Nikulaae992582013-05-22 15:36:19 +03004389 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004390 reg_val &= 0x00ffffff;
4391 reg_val |= 0xb0000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004392 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004393}
4394
Daniel Vetterb5518422013-05-03 11:49:48 +02004395static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4396 struct intel_link_m_n *m_n)
4397{
4398 struct drm_device *dev = crtc->base.dev;
4399 struct drm_i915_private *dev_priv = dev->dev_private;
4400 int pipe = crtc->pipe;
4401
Daniel Vettere3b95f12013-05-03 11:49:49 +02004402 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4403 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4404 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4405 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004406}
4407
4408static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4409 struct intel_link_m_n *m_n)
4410{
4411 struct drm_device *dev = crtc->base.dev;
4412 struct drm_i915_private *dev_priv = dev->dev_private;
4413 int pipe = crtc->pipe;
4414 enum transcoder transcoder = crtc->config.cpu_transcoder;
4415
4416 if (INTEL_INFO(dev)->gen >= 5) {
4417 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4418 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4419 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4420 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4421 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004422 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4423 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4424 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4425 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004426 }
4427}
4428
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004429static void intel_dp_set_m_n(struct intel_crtc *crtc)
4430{
4431 if (crtc->config.has_pch_encoder)
4432 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4433 else
4434 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4435}
4436
Daniel Vetterf47709a2013-03-28 10:42:02 +01004437static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004438{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004439 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004440 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004441 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004442 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004443 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004444 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004445
Daniel Vetter09153002012-12-12 14:06:44 +01004446 mutex_lock(&dev_priv->dpio_lock);
4447
Daniel Vetterf47709a2013-03-28 10:42:02 +01004448 bestn = crtc->config.dpll.n;
4449 bestm1 = crtc->config.dpll.m1;
4450 bestm2 = crtc->config.dpll.m2;
4451 bestp1 = crtc->config.dpll.p1;
4452 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004453
Jesse Barnes89b667f2013-04-18 14:51:36 -07004454 /* See eDP HDMI DPIO driver vbios notes doc */
4455
4456 /* PLL B needs special handling */
4457 if (pipe)
4458 vlv_pllb_recal_opamp(dev_priv);
4459
4460 /* Set up Tx target for periodic Rcomp update */
Jani Nikulaae992582013-05-22 15:36:19 +03004461 vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004462
4463 /* Disable target IRef on PLL */
Jani Nikulaae992582013-05-22 15:36:19 +03004464 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004465 reg_val &= 0x00ffffff;
Jani Nikulaae992582013-05-22 15:36:19 +03004466 vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004467
4468 /* Disable fast lock */
Jani Nikulaae992582013-05-22 15:36:19 +03004469 vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004470
4471 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004472 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4473 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4474 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004475 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004476
4477 /*
4478 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4479 * but we don't support that).
4480 * Note: don't use the DAC post divider as it seems unstable.
4481 */
4482 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Jani Nikulaae992582013-05-22 15:36:19 +03004483 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004484
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004485 mdiv |= DPIO_ENABLE_CALIBRATION;
Jani Nikulaae992582013-05-22 15:36:19 +03004486 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004487
Jesse Barnes89b667f2013-04-18 14:51:36 -07004488 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004489 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004490 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004491 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03004492 vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03004493 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004494 else
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03004495 vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004496 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004497
Jesse Barnes89b667f2013-04-18 14:51:36 -07004498 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4499 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4500 /* Use SSC source */
4501 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004502 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004503 0x0df40000);
4504 else
Jani Nikulaae992582013-05-22 15:36:19 +03004505 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004506 0x0df70000);
4507 } else { /* HDMI or VGA */
4508 /* Use bend source */
4509 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004510 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004511 0x0df70000);
4512 else
Jani Nikulaae992582013-05-22 15:36:19 +03004513 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004514 0x0df40000);
4515 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004516
Jani Nikulaae992582013-05-22 15:36:19 +03004517 coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004518 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4519 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4520 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4521 coreclk |= 0x01000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004522 vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004523
Jani Nikulaae992582013-05-22 15:36:19 +03004524 vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004525
Jesse Barnes89b667f2013-04-18 14:51:36 -07004526 /* Enable DPIO clock input */
4527 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4528 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4529 if (pipe)
4530 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004531
4532 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004533 crtc->config.dpll_hw_state.dpll = dpll;
4534
Daniel Vetteref1b4602013-06-01 17:17:04 +02004535 dpll_md = (crtc->config.pixel_multiplier - 1)
4536 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004537 crtc->config.dpll_hw_state.dpll_md = dpll_md;
4538
Daniel Vetterf47709a2013-03-28 10:42:02 +01004539 if (crtc->config.has_dp_encoder)
4540 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304541
Daniel Vetter09153002012-12-12 14:06:44 +01004542 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004543}
4544
Daniel Vetterf47709a2013-03-28 10:42:02 +01004545static void i9xx_update_pll(struct intel_crtc *crtc,
4546 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004547 int num_connectors)
4548{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004549 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004550 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004551 u32 dpll;
4552 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004553 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004554
Daniel Vetterf47709a2013-03-28 10:42:02 +01004555 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304556
Daniel Vetterf47709a2013-03-28 10:42:02 +01004557 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4558 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004559
4560 dpll = DPLL_VGA_MODE_DIS;
4561
Daniel Vetterf47709a2013-03-28 10:42:02 +01004562 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004563 dpll |= DPLLB_MODE_LVDS;
4564 else
4565 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004566
Daniel Vetteref1b4602013-06-01 17:17:04 +02004567 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004568 dpll |= (crtc->config.pixel_multiplier - 1)
4569 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004570 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004571
4572 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02004573 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004574
Daniel Vetterf47709a2013-03-28 10:42:02 +01004575 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02004576 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004577
4578 /* compute bitmask from p1 value */
4579 if (IS_PINEVIEW(dev))
4580 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4581 else {
4582 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4583 if (IS_G4X(dev) && reduced_clock)
4584 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4585 }
4586 switch (clock->p2) {
4587 case 5:
4588 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4589 break;
4590 case 7:
4591 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4592 break;
4593 case 10:
4594 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4595 break;
4596 case 14:
4597 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4598 break;
4599 }
4600 if (INTEL_INFO(dev)->gen >= 4)
4601 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4602
Daniel Vetter09ede542013-04-30 14:01:45 +02004603 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004604 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004605 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004606 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4607 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4608 else
4609 dpll |= PLL_REF_INPUT_DREFCLK;
4610
4611 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004612 crtc->config.dpll_hw_state.dpll = dpll;
4613
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004614 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004615 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4616 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004617 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004618 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004619
4620 if (crtc->config.has_dp_encoder)
4621 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004622}
4623
Daniel Vetterf47709a2013-03-28 10:42:02 +01004624static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004625 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004626 int num_connectors)
4627{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004628 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004629 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004630 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004631 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004632
Daniel Vetterf47709a2013-03-28 10:42:02 +01004633 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304634
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004635 dpll = DPLL_VGA_MODE_DIS;
4636
Daniel Vetterf47709a2013-03-28 10:42:02 +01004637 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004638 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4639 } else {
4640 if (clock->p1 == 2)
4641 dpll |= PLL_P1_DIVIDE_BY_TWO;
4642 else
4643 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4644 if (clock->p2 == 4)
4645 dpll |= PLL_P2_DIVIDE_BY_4;
4646 }
4647
Daniel Vetter4a33e482013-07-06 12:52:05 +02004648 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
4649 dpll |= DPLL_DVO_2X_MODE;
4650
Daniel Vetterf47709a2013-03-28 10:42:02 +01004651 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004652 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4653 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4654 else
4655 dpll |= PLL_REF_INPUT_DREFCLK;
4656
4657 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004658 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004659}
4660
Daniel Vetter8a654f32013-06-01 17:16:22 +02004661static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004662{
4663 struct drm_device *dev = intel_crtc->base.dev;
4664 struct drm_i915_private *dev_priv = dev->dev_private;
4665 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004666 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004667 struct drm_display_mode *adjusted_mode =
4668 &intel_crtc->config.adjusted_mode;
4669 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004670 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4671
4672 /* We need to be careful not to changed the adjusted mode, for otherwise
4673 * the hw state checker will get angry at the mismatch. */
4674 crtc_vtotal = adjusted_mode->crtc_vtotal;
4675 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004676
4677 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4678 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004679 crtc_vtotal -= 1;
4680 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004681 vsyncshift = adjusted_mode->crtc_hsync_start
4682 - adjusted_mode->crtc_htotal / 2;
4683 } else {
4684 vsyncshift = 0;
4685 }
4686
4687 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004688 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004689
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004690 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004691 (adjusted_mode->crtc_hdisplay - 1) |
4692 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004693 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004694 (adjusted_mode->crtc_hblank_start - 1) |
4695 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004696 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004697 (adjusted_mode->crtc_hsync_start - 1) |
4698 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4699
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004700 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004701 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004702 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004703 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004704 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004705 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004706 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004707 (adjusted_mode->crtc_vsync_start - 1) |
4708 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4709
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004710 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4711 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4712 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4713 * bits. */
4714 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4715 (pipe == PIPE_B || pipe == PIPE_C))
4716 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4717
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004718 /* pipesrc controls the size that is scaled from, which should
4719 * always be the user's requested size.
4720 */
4721 I915_WRITE(PIPESRC(pipe),
4722 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4723}
4724
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004725static void intel_get_pipe_timings(struct intel_crtc *crtc,
4726 struct intel_crtc_config *pipe_config)
4727{
4728 struct drm_device *dev = crtc->base.dev;
4729 struct drm_i915_private *dev_priv = dev->dev_private;
4730 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4731 uint32_t tmp;
4732
4733 tmp = I915_READ(HTOTAL(cpu_transcoder));
4734 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4735 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4736 tmp = I915_READ(HBLANK(cpu_transcoder));
4737 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4738 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4739 tmp = I915_READ(HSYNC(cpu_transcoder));
4740 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4741 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4742
4743 tmp = I915_READ(VTOTAL(cpu_transcoder));
4744 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4745 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4746 tmp = I915_READ(VBLANK(cpu_transcoder));
4747 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4748 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4749 tmp = I915_READ(VSYNC(cpu_transcoder));
4750 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4751 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4752
4753 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4754 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4755 pipe_config->adjusted_mode.crtc_vtotal += 1;
4756 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4757 }
4758
4759 tmp = I915_READ(PIPESRC(crtc->pipe));
4760 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4761 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4762}
4763
Jesse Barnesbabea612013-06-26 18:57:38 +03004764static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
4765 struct intel_crtc_config *pipe_config)
4766{
4767 struct drm_crtc *crtc = &intel_crtc->base;
4768
4769 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
4770 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
4771 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
4772 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
4773
4774 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
4775 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
4776 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
4777 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
4778
4779 crtc->mode.flags = pipe_config->adjusted_mode.flags;
4780
4781 crtc->mode.clock = pipe_config->adjusted_mode.clock;
4782 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
4783}
4784
Daniel Vetter84b046f2013-02-19 18:48:54 +01004785static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4786{
4787 struct drm_device *dev = intel_crtc->base.dev;
4788 struct drm_i915_private *dev_priv = dev->dev_private;
4789 uint32_t pipeconf;
4790
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004791 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004792
4793 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4794 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4795 * core speed.
4796 *
4797 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4798 * pipe == 0 check?
4799 */
4800 if (intel_crtc->config.requested_mode.clock >
4801 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4802 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004803 }
4804
Daniel Vetterff9ce462013-04-24 14:57:17 +02004805 /* only g4x and later have fancy bpc/dither controls */
4806 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02004807 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4808 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4809 pipeconf |= PIPECONF_DITHER_EN |
4810 PIPECONF_DITHER_TYPE_SP;
4811
4812 switch (intel_crtc->config.pipe_bpp) {
4813 case 18:
4814 pipeconf |= PIPECONF_6BPC;
4815 break;
4816 case 24:
4817 pipeconf |= PIPECONF_8BPC;
4818 break;
4819 case 30:
4820 pipeconf |= PIPECONF_10BPC;
4821 break;
4822 default:
4823 /* Case prevented by intel_choose_pipe_bpp_dither. */
4824 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004825 }
4826 }
4827
4828 if (HAS_PIPE_CXSR(dev)) {
4829 if (intel_crtc->lowfreq_avail) {
4830 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4831 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4832 } else {
4833 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01004834 }
4835 }
4836
Daniel Vetter84b046f2013-02-19 18:48:54 +01004837 if (!IS_GEN2(dev) &&
4838 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4839 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4840 else
4841 pipeconf |= PIPECONF_PROGRESSIVE;
4842
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004843 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
4844 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004845
Daniel Vetter84b046f2013-02-19 18:48:54 +01004846 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4847 POSTING_READ(PIPECONF(intel_crtc->pipe));
4848}
4849
Eric Anholtf564048e2011-03-30 13:01:02 -07004850static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004851 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004852 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004853{
4854 struct drm_device *dev = crtc->dev;
4855 struct drm_i915_private *dev_priv = dev->dev_private;
4856 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004857 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004858 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004859 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004860 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004861 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004862 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02004863 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004864 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004865 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004866 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004867 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004868
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004869 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004870 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004871 case INTEL_OUTPUT_LVDS:
4872 is_lvds = true;
4873 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004874 case INTEL_OUTPUT_DSI:
4875 is_dsi = true;
4876 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004877 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004878
Eric Anholtc751ce42010-03-25 11:48:48 -07004879 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004880 }
4881
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004882 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004883
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08004884 if (!is_dsi && !intel_crtc->config.clock_set) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004885 /*
4886 * Returns a set of divisors for the desired target clock with
4887 * the given refclk, or FALSE. The returned values represent
4888 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
4889 * 2) / p1 / p2.
4890 */
4891 limit = intel_limit(crtc, refclk);
4892 ok = dev_priv->display.find_dpll(limit, crtc,
4893 intel_crtc->config.port_clock,
4894 refclk, NULL, &clock);
4895 if (!ok && !intel_crtc->config.clock_set) {
4896 DRM_ERROR("Couldn't find PLL settings for mode!\n");
4897 return -EINVAL;
4898 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004899 }
4900
4901 /* Ensure that the cursor is valid for the new mode before changing... */
4902 intel_crtc_update_cursor(crtc, true);
4903
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004904 if (!is_dsi && is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004905 /*
4906 * Ensure we match the reduced clock's P to the target clock.
4907 * If the clocks don't match, we can't switch the display clock
4908 * by using the FP0/FP1. In such case we will disable the LVDS
4909 * downclock feature.
4910 */
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08004911 limit = intel_limit(crtc, refclk);
Daniel Vetteree9300b2013-06-03 22:40:22 +02004912 has_reduced_clock =
4913 dev_priv->display.find_dpll(limit, crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004914 dev_priv->lvds_downclock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004915 refclk, &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004916 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004917 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004918 /* Compat-code for transition, will disappear. */
4919 if (!intel_crtc->config.clock_set) {
4920 intel_crtc->config.dpll.n = clock.n;
4921 intel_crtc->config.dpll.m1 = clock.m1;
4922 intel_crtc->config.dpll.m2 = clock.m2;
4923 intel_crtc->config.dpll.p1 = clock.p1;
4924 intel_crtc->config.dpll.p2 = clock.p2;
4925 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004926
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004927 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02004928 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304929 has_reduced_clock ? &reduced_clock : NULL,
4930 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004931 } else if (IS_VALLEYVIEW(dev)) {
4932 if (!is_dsi)
4933 vlv_update_pll(intel_crtc);
4934 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01004935 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004936 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004937 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004938 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004939
Eric Anholtf564048e2011-03-30 13:01:02 -07004940 /* Set up the display plane register */
4941 dspcntr = DISPPLANE_GAMMA_ENABLE;
4942
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004943 if (!IS_VALLEYVIEW(dev)) {
4944 if (pipe == 0)
4945 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4946 else
4947 dspcntr |= DISPPLANE_SEL_PIPE_B;
4948 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004949
Daniel Vetter8a654f32013-06-01 17:16:22 +02004950 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004951
4952 /* pipesrc and dspsize control the size that is scaled from,
4953 * which should always be the user's requested size.
4954 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004955 I915_WRITE(DSPSIZE(plane),
4956 ((mode->vdisplay - 1) << 16) |
4957 (mode->hdisplay - 1));
4958 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004959
Daniel Vetter84b046f2013-02-19 18:48:54 +01004960 i9xx_set_pipeconf(intel_crtc);
4961
Eric Anholtf564048e2011-03-30 13:01:02 -07004962 I915_WRITE(DSPCNTR(plane), dspcntr);
4963 POSTING_READ(DSPCNTR(plane));
4964
Daniel Vetter94352cf2012-07-05 22:51:56 +02004965 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004966
4967 intel_update_watermarks(dev);
4968
Eric Anholtf564048e2011-03-30 13:01:02 -07004969 return ret;
4970}
4971
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004972static void i9xx_get_pfit_config(struct intel_crtc *crtc,
4973 struct intel_crtc_config *pipe_config)
4974{
4975 struct drm_device *dev = crtc->base.dev;
4976 struct drm_i915_private *dev_priv = dev->dev_private;
4977 uint32_t tmp;
4978
4979 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02004980 if (!(tmp & PFIT_ENABLE))
4981 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004982
Daniel Vetter06922822013-07-11 13:35:40 +02004983 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004984 if (INTEL_INFO(dev)->gen < 4) {
4985 if (crtc->pipe != PIPE_B)
4986 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004987 } else {
4988 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
4989 return;
4990 }
4991
Daniel Vetter06922822013-07-11 13:35:40 +02004992 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004993 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
4994 if (INTEL_INFO(dev)->gen < 5)
4995 pipe_config->gmch_pfit.lvds_border_bits =
4996 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
4997}
4998
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004999static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5000 struct intel_crtc_config *pipe_config)
5001{
5002 struct drm_device *dev = crtc->base.dev;
5003 struct drm_i915_private *dev_priv = dev->dev_private;
5004 uint32_t tmp;
5005
Daniel Vettere143a212013-07-04 12:01:15 +02005006 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005007 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005008
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005009 tmp = I915_READ(PIPECONF(crtc->pipe));
5010 if (!(tmp & PIPECONF_ENABLE))
5011 return false;
5012
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005013 intel_get_pipe_timings(crtc, pipe_config);
5014
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005015 i9xx_get_pfit_config(crtc, pipe_config);
5016
Daniel Vetter6c49f242013-06-06 12:45:25 +02005017 if (INTEL_INFO(dev)->gen >= 4) {
5018 tmp = I915_READ(DPLL_MD(crtc->pipe));
5019 pipe_config->pixel_multiplier =
5020 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5021 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005022 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005023 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5024 tmp = I915_READ(DPLL(crtc->pipe));
5025 pipe_config->pixel_multiplier =
5026 ((tmp & SDVO_MULTIPLIER_MASK)
5027 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5028 } else {
5029 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5030 * port and will be fixed up in the encoder->get_config
5031 * function. */
5032 pipe_config->pixel_multiplier = 1;
5033 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005034 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5035 if (!IS_VALLEYVIEW(dev)) {
5036 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5037 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005038 } else {
5039 /* Mask out read-only status bits. */
5040 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5041 DPLL_PORTC_READY_MASK |
5042 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005043 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005044
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005045 return true;
5046}
5047
Paulo Zanonidde86e22012-12-01 12:04:25 -02005048static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005049{
5050 struct drm_i915_private *dev_priv = dev->dev_private;
5051 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005052 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005053 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005054 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005055 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005056 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005057 bool has_ck505 = false;
5058 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005059
5060 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005061 list_for_each_entry(encoder, &mode_config->encoder_list,
5062 base.head) {
5063 switch (encoder->type) {
5064 case INTEL_OUTPUT_LVDS:
5065 has_panel = true;
5066 has_lvds = true;
5067 break;
5068 case INTEL_OUTPUT_EDP:
5069 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005070 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005071 has_cpu_edp = true;
5072 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005073 }
5074 }
5075
Keith Packard99eb6a02011-09-26 14:29:12 -07005076 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005077 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005078 can_ssc = has_ck505;
5079 } else {
5080 has_ck505 = false;
5081 can_ssc = true;
5082 }
5083
Imre Deak2de69052013-05-08 13:14:04 +03005084 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5085 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005086
5087 /* Ironlake: try to setup display ref clock before DPLL
5088 * enabling. This is only under driver's control after
5089 * PCH B stepping, previous chipset stepping should be
5090 * ignoring this setting.
5091 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005092 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005093
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005094 /* As we must carefully and slowly disable/enable each source in turn,
5095 * compute the final state we want first and check if we need to
5096 * make any changes at all.
5097 */
5098 final = val;
5099 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005100 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005101 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005102 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005103 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5104
5105 final &= ~DREF_SSC_SOURCE_MASK;
5106 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5107 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005108
Keith Packard199e5d72011-09-22 12:01:57 -07005109 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005110 final |= DREF_SSC_SOURCE_ENABLE;
5111
5112 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5113 final |= DREF_SSC1_ENABLE;
5114
5115 if (has_cpu_edp) {
5116 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5117 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5118 else
5119 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5120 } else
5121 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5122 } else {
5123 final |= DREF_SSC_SOURCE_DISABLE;
5124 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5125 }
5126
5127 if (final == val)
5128 return;
5129
5130 /* Always enable nonspread source */
5131 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5132
5133 if (has_ck505)
5134 val |= DREF_NONSPREAD_CK505_ENABLE;
5135 else
5136 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5137
5138 if (has_panel) {
5139 val &= ~DREF_SSC_SOURCE_MASK;
5140 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005141
Keith Packard199e5d72011-09-22 12:01:57 -07005142 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005143 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005144 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005145 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005146 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005147 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005148
5149 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005150 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005151 POSTING_READ(PCH_DREF_CONTROL);
5152 udelay(200);
5153
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005154 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005155
5156 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005157 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005158 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005159 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005160 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005161 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005162 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005163 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005164 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005165 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005166
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005167 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005168 POSTING_READ(PCH_DREF_CONTROL);
5169 udelay(200);
5170 } else {
5171 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5172
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005173 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005174
5175 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005176 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005177
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005178 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005179 POSTING_READ(PCH_DREF_CONTROL);
5180 udelay(200);
5181
5182 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005183 val &= ~DREF_SSC_SOURCE_MASK;
5184 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005185
5186 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005187 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005188
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005189 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005190 POSTING_READ(PCH_DREF_CONTROL);
5191 udelay(200);
5192 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005193
5194 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005195}
5196
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005197static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005198{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005199 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005200
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005201 tmp = I915_READ(SOUTH_CHICKEN2);
5202 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5203 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005204
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005205 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5206 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5207 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005208
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005209 tmp = I915_READ(SOUTH_CHICKEN2);
5210 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5211 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005212
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005213 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5214 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5215 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005216}
5217
5218/* WaMPhyProgramming:hsw */
5219static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5220{
5221 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005222
5223 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5224 tmp &= ~(0xFF << 24);
5225 tmp |= (0x12 << 24);
5226 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5227
Paulo Zanonidde86e22012-12-01 12:04:25 -02005228 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5229 tmp |= (1 << 11);
5230 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5231
5232 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5233 tmp |= (1 << 11);
5234 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5235
Paulo Zanonidde86e22012-12-01 12:04:25 -02005236 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5237 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5238 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5239
5240 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5241 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5242 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5243
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005244 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5245 tmp &= ~(7 << 13);
5246 tmp |= (5 << 13);
5247 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005248
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005249 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5250 tmp &= ~(7 << 13);
5251 tmp |= (5 << 13);
5252 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005253
5254 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5255 tmp &= ~0xFF;
5256 tmp |= 0x1C;
5257 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5258
5259 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5260 tmp &= ~0xFF;
5261 tmp |= 0x1C;
5262 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5263
5264 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5265 tmp &= ~(0xFF << 16);
5266 tmp |= (0x1C << 16);
5267 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5268
5269 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5270 tmp &= ~(0xFF << 16);
5271 tmp |= (0x1C << 16);
5272 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5273
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005274 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5275 tmp |= (1 << 27);
5276 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005277
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005278 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5279 tmp |= (1 << 27);
5280 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005281
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005282 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5283 tmp &= ~(0xF << 28);
5284 tmp |= (4 << 28);
5285 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005286
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005287 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5288 tmp &= ~(0xF << 28);
5289 tmp |= (4 << 28);
5290 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005291}
5292
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005293/* Implements 3 different sequences from BSpec chapter "Display iCLK
5294 * Programming" based on the parameters passed:
5295 * - Sequence to enable CLKOUT_DP
5296 * - Sequence to enable CLKOUT_DP without spread
5297 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5298 */
5299static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5300 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005301{
5302 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005303 uint32_t reg, tmp;
5304
5305 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5306 with_spread = true;
5307 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5308 with_fdi, "LP PCH doesn't have FDI\n"))
5309 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005310
5311 mutex_lock(&dev_priv->dpio_lock);
5312
5313 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5314 tmp &= ~SBI_SSCCTL_DISABLE;
5315 tmp |= SBI_SSCCTL_PATHALT;
5316 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5317
5318 udelay(24);
5319
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005320 if (with_spread) {
5321 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5322 tmp &= ~SBI_SSCCTL_PATHALT;
5323 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005324
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005325 if (with_fdi) {
5326 lpt_reset_fdi_mphy(dev_priv);
5327 lpt_program_fdi_mphy(dev_priv);
5328 }
5329 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005330
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005331 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5332 SBI_GEN0 : SBI_DBUFF0;
5333 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5334 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5335 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005336
5337 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005338}
5339
Paulo Zanoni47701c32013-07-23 11:19:25 -03005340/* Sequence to disable CLKOUT_DP */
5341static void lpt_disable_clkout_dp(struct drm_device *dev)
5342{
5343 struct drm_i915_private *dev_priv = dev->dev_private;
5344 uint32_t reg, tmp;
5345
5346 mutex_lock(&dev_priv->dpio_lock);
5347
5348 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5349 SBI_GEN0 : SBI_DBUFF0;
5350 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5351 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5352 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5353
5354 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5355 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5356 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5357 tmp |= SBI_SSCCTL_PATHALT;
5358 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5359 udelay(32);
5360 }
5361 tmp |= SBI_SSCCTL_DISABLE;
5362 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5363 }
5364
5365 mutex_unlock(&dev_priv->dpio_lock);
5366}
5367
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005368static void lpt_init_pch_refclk(struct drm_device *dev)
5369{
5370 struct drm_mode_config *mode_config = &dev->mode_config;
5371 struct intel_encoder *encoder;
5372 bool has_vga = false;
5373
5374 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5375 switch (encoder->type) {
5376 case INTEL_OUTPUT_ANALOG:
5377 has_vga = true;
5378 break;
5379 }
5380 }
5381
Paulo Zanoni47701c32013-07-23 11:19:25 -03005382 if (has_vga)
5383 lpt_enable_clkout_dp(dev, true, true);
5384 else
5385 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005386}
5387
Paulo Zanonidde86e22012-12-01 12:04:25 -02005388/*
5389 * Initialize reference clocks when the driver loads
5390 */
5391void intel_init_pch_refclk(struct drm_device *dev)
5392{
5393 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5394 ironlake_init_pch_refclk(dev);
5395 else if (HAS_PCH_LPT(dev))
5396 lpt_init_pch_refclk(dev);
5397}
5398
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005399static int ironlake_get_refclk(struct drm_crtc *crtc)
5400{
5401 struct drm_device *dev = crtc->dev;
5402 struct drm_i915_private *dev_priv = dev->dev_private;
5403 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005404 int num_connectors = 0;
5405 bool is_lvds = false;
5406
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005407 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005408 switch (encoder->type) {
5409 case INTEL_OUTPUT_LVDS:
5410 is_lvds = true;
5411 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005412 }
5413 num_connectors++;
5414 }
5415
5416 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5417 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005418 dev_priv->vbt.lvds_ssc_freq);
5419 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005420 }
5421
5422 return 120000;
5423}
5424
Daniel Vetter6ff93602013-04-19 11:24:36 +02005425static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005426{
5427 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5428 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5429 int pipe = intel_crtc->pipe;
5430 uint32_t val;
5431
Daniel Vetter78114072013-06-13 00:54:57 +02005432 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005433
Daniel Vetter965e0c42013-03-27 00:44:57 +01005434 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005435 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005436 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005437 break;
5438 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005439 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005440 break;
5441 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005442 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005443 break;
5444 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005445 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005446 break;
5447 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005448 /* Case prevented by intel_choose_pipe_bpp_dither. */
5449 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005450 }
5451
Daniel Vetterd8b32242013-04-25 17:54:44 +02005452 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005453 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5454
Daniel Vetter6ff93602013-04-19 11:24:36 +02005455 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005456 val |= PIPECONF_INTERLACED_ILK;
5457 else
5458 val |= PIPECONF_PROGRESSIVE;
5459
Daniel Vetter50f3b012013-03-27 00:44:56 +01005460 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005461 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005462
Paulo Zanonic8203562012-09-12 10:06:29 -03005463 I915_WRITE(PIPECONF(pipe), val);
5464 POSTING_READ(PIPECONF(pipe));
5465}
5466
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005467/*
5468 * Set up the pipe CSC unit.
5469 *
5470 * Currently only full range RGB to limited range RGB conversion
5471 * is supported, but eventually this should handle various
5472 * RGB<->YCbCr scenarios as well.
5473 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005474static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005475{
5476 struct drm_device *dev = crtc->dev;
5477 struct drm_i915_private *dev_priv = dev->dev_private;
5478 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5479 int pipe = intel_crtc->pipe;
5480 uint16_t coeff = 0x7800; /* 1.0 */
5481
5482 /*
5483 * TODO: Check what kind of values actually come out of the pipe
5484 * with these coeff/postoff values and adjust to get the best
5485 * accuracy. Perhaps we even need to take the bpc value into
5486 * consideration.
5487 */
5488
Daniel Vetter50f3b012013-03-27 00:44:56 +01005489 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005490 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5491
5492 /*
5493 * GY/GU and RY/RU should be the other way around according
5494 * to BSpec, but reality doesn't agree. Just set them up in
5495 * a way that results in the correct picture.
5496 */
5497 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5498 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5499
5500 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5501 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5502
5503 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5504 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5505
5506 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5507 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5508 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5509
5510 if (INTEL_INFO(dev)->gen > 6) {
5511 uint16_t postoff = 0;
5512
Daniel Vetter50f3b012013-03-27 00:44:56 +01005513 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005514 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5515
5516 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5517 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5518 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5519
5520 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5521 } else {
5522 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5523
Daniel Vetter50f3b012013-03-27 00:44:56 +01005524 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005525 mode |= CSC_BLACK_SCREEN_OFFSET;
5526
5527 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5528 }
5529}
5530
Daniel Vetter6ff93602013-04-19 11:24:36 +02005531static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005532{
5533 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5534 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005535 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005536 uint32_t val;
5537
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005538 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005539
Daniel Vetterd8b32242013-04-25 17:54:44 +02005540 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005541 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5542
Daniel Vetter6ff93602013-04-19 11:24:36 +02005543 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005544 val |= PIPECONF_INTERLACED_ILK;
5545 else
5546 val |= PIPECONF_PROGRESSIVE;
5547
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005548 I915_WRITE(PIPECONF(cpu_transcoder), val);
5549 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005550
5551 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
5552 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005553}
5554
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005555static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005556 intel_clock_t *clock,
5557 bool *has_reduced_clock,
5558 intel_clock_t *reduced_clock)
5559{
5560 struct drm_device *dev = crtc->dev;
5561 struct drm_i915_private *dev_priv = dev->dev_private;
5562 struct intel_encoder *intel_encoder;
5563 int refclk;
5564 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02005565 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005566
5567 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5568 switch (intel_encoder->type) {
5569 case INTEL_OUTPUT_LVDS:
5570 is_lvds = true;
5571 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005572 }
5573 }
5574
5575 refclk = ironlake_get_refclk(crtc);
5576
5577 /*
5578 * Returns a set of divisors for the desired target clock with the given
5579 * refclk, or FALSE. The returned values represent the clock equation:
5580 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5581 */
5582 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005583 ret = dev_priv->display.find_dpll(limit, crtc,
5584 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005585 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005586 if (!ret)
5587 return false;
5588
5589 if (is_lvds && dev_priv->lvds_downclock_avail) {
5590 /*
5591 * Ensure we match the reduced clock's P to the target clock.
5592 * If the clocks don't match, we can't switch the display clock
5593 * by using the FP0/FP1. In such case we will disable the LVDS
5594 * downclock feature.
5595 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005596 *has_reduced_clock =
5597 dev_priv->display.find_dpll(limit, crtc,
5598 dev_priv->lvds_downclock,
5599 refclk, clock,
5600 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005601 }
5602
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005603 return true;
5604}
5605
Daniel Vetter01a415f2012-10-27 15:58:40 +02005606static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5607{
5608 struct drm_i915_private *dev_priv = dev->dev_private;
5609 uint32_t temp;
5610
5611 temp = I915_READ(SOUTH_CHICKEN1);
5612 if (temp & FDI_BC_BIFURCATION_SELECT)
5613 return;
5614
5615 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5616 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5617
5618 temp |= FDI_BC_BIFURCATION_SELECT;
5619 DRM_DEBUG_KMS("enabling fdi C rx\n");
5620 I915_WRITE(SOUTH_CHICKEN1, temp);
5621 POSTING_READ(SOUTH_CHICKEN1);
5622}
5623
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005624static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005625{
5626 struct drm_device *dev = intel_crtc->base.dev;
5627 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005628
5629 switch (intel_crtc->pipe) {
5630 case PIPE_A:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005631 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005632 case PIPE_B:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005633 if (intel_crtc->config.fdi_lanes > 2)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005634 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5635 else
5636 cpt_enable_fdi_bc_bifurcation(dev);
5637
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005638 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005639 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005640 cpt_enable_fdi_bc_bifurcation(dev);
5641
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005642 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005643 default:
5644 BUG();
5645 }
5646}
5647
Paulo Zanonid4b19312012-11-29 11:29:32 -02005648int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5649{
5650 /*
5651 * Account for spread spectrum to avoid
5652 * oversubscribing the link. Max center spread
5653 * is 2.5%; use 5% for safety's sake.
5654 */
5655 u32 bps = target_clock * bpp * 21 / 20;
5656 return bps / (link_bw * 8) + 1;
5657}
5658
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005659static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005660{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005661 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005662}
5663
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005664static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005665 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005666 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005667{
5668 struct drm_crtc *crtc = &intel_crtc->base;
5669 struct drm_device *dev = crtc->dev;
5670 struct drm_i915_private *dev_priv = dev->dev_private;
5671 struct intel_encoder *intel_encoder;
5672 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005673 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005674 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005675
5676 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5677 switch (intel_encoder->type) {
5678 case INTEL_OUTPUT_LVDS:
5679 is_lvds = true;
5680 break;
5681 case INTEL_OUTPUT_SDVO:
5682 case INTEL_OUTPUT_HDMI:
5683 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005684 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005685 }
5686
5687 num_connectors++;
5688 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005689
Chris Wilsonc1858122010-12-03 21:35:48 +00005690 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005691 factor = 21;
5692 if (is_lvds) {
5693 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005694 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005695 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005696 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005697 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005698 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005699
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005700 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005701 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005702
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005703 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5704 *fp2 |= FP_CB_TUNE;
5705
Chris Wilson5eddb702010-09-11 13:48:45 +01005706 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005707
Eric Anholta07d6782011-03-30 13:01:08 -07005708 if (is_lvds)
5709 dpll |= DPLLB_MODE_LVDS;
5710 else
5711 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005712
Daniel Vetteref1b4602013-06-01 17:17:04 +02005713 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5714 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005715
5716 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005717 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005718 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005719 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005720
Eric Anholta07d6782011-03-30 13:01:08 -07005721 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005722 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005723 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005724 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005725
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005726 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005727 case 5:
5728 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5729 break;
5730 case 7:
5731 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5732 break;
5733 case 10:
5734 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5735 break;
5736 case 14:
5737 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5738 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005739 }
5740
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005741 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005742 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005743 else
5744 dpll |= PLL_REF_INPUT_DREFCLK;
5745
Daniel Vetter959e16d2013-06-05 13:34:21 +02005746 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005747}
5748
Jesse Barnes79e53942008-11-07 14:24:08 -08005749static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005750 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005751 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005752{
5753 struct drm_device *dev = crtc->dev;
5754 struct drm_i915_private *dev_priv = dev->dev_private;
5755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5756 int pipe = intel_crtc->pipe;
5757 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005758 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005759 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005760 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005761 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005762 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005763 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02005764 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005765 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005766
5767 for_each_encoder_on_crtc(dev, crtc, encoder) {
5768 switch (encoder->type) {
5769 case INTEL_OUTPUT_LVDS:
5770 is_lvds = true;
5771 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005772 }
5773
5774 num_connectors++;
5775 }
5776
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005777 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5778 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5779
Daniel Vetterff9a6752013-06-01 17:16:21 +02005780 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005781 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02005782 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005783 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5784 return -EINVAL;
5785 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005786 /* Compat-code for transition, will disappear. */
5787 if (!intel_crtc->config.clock_set) {
5788 intel_crtc->config.dpll.n = clock.n;
5789 intel_crtc->config.dpll.m1 = clock.m1;
5790 intel_crtc->config.dpll.m2 = clock.m2;
5791 intel_crtc->config.dpll.p1 = clock.p1;
5792 intel_crtc->config.dpll.p2 = clock.p2;
5793 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005794
5795 /* Ensure that the cursor is valid for the new mode before changing... */
5796 intel_crtc_update_cursor(crtc, true);
5797
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005798 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005799 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005800 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005801 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005802 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005803
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005804 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005805 &fp, &reduced_clock,
5806 has_reduced_clock ? &fp2 : NULL);
5807
Daniel Vetter959e16d2013-06-05 13:34:21 +02005808 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02005809 intel_crtc->config.dpll_hw_state.fp0 = fp;
5810 if (has_reduced_clock)
5811 intel_crtc->config.dpll_hw_state.fp1 = fp2;
5812 else
5813 intel_crtc->config.dpll_hw_state.fp1 = fp;
5814
Daniel Vetterb89a1d32013-06-05 13:34:24 +02005815 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005816 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005817 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5818 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005819 return -EINVAL;
5820 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005821 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005822 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005823
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005824 if (intel_crtc->config.has_dp_encoder)
5825 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005826
Daniel Vetterbcd644e2013-06-05 13:34:22 +02005827 if (is_lvds && has_reduced_clock && i915_powersave)
5828 intel_crtc->lowfreq_avail = true;
5829 else
5830 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02005831
5832 if (intel_crtc->config.has_pch_encoder) {
5833 pll = intel_crtc_to_shared_dpll(intel_crtc);
5834
Jesse Barnes79e53942008-11-07 14:24:08 -08005835 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005836
Daniel Vetter8a654f32013-06-01 17:16:22 +02005837 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005838
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005839 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005840 intel_cpu_transcoder_set_m_n(intel_crtc,
5841 &intel_crtc->config.fdi_m_n);
5842 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005843
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005844 if (IS_IVYBRIDGE(dev))
5845 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005846
Daniel Vetter6ff93602013-04-19 11:24:36 +02005847 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005848
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005849 /* Set up the display plane register */
5850 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005851 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005852
Daniel Vetter94352cf2012-07-05 22:51:56 +02005853 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005854
5855 intel_update_watermarks(dev);
5856
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005857 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005858}
5859
Daniel Vetter72419202013-04-04 13:28:53 +02005860static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5861 struct intel_crtc_config *pipe_config)
5862{
5863 struct drm_device *dev = crtc->base.dev;
5864 struct drm_i915_private *dev_priv = dev->dev_private;
5865 enum transcoder transcoder = pipe_config->cpu_transcoder;
5866
5867 pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
5868 pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
5869 pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5870 & ~TU_SIZE_MASK;
5871 pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5872 pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5873 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5874}
5875
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005876static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5877 struct intel_crtc_config *pipe_config)
5878{
5879 struct drm_device *dev = crtc->base.dev;
5880 struct drm_i915_private *dev_priv = dev->dev_private;
5881 uint32_t tmp;
5882
5883 tmp = I915_READ(PF_CTL(crtc->pipe));
5884
5885 if (tmp & PF_ENABLE) {
5886 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
5887 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02005888
5889 /* We currently do not free assignements of panel fitters on
5890 * ivb/hsw (since we don't use the higher upscaling modes which
5891 * differentiates them) so just WARN about this case for now. */
5892 if (IS_GEN7(dev)) {
5893 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
5894 PF_PIPE_SEL_IVB(crtc->pipe));
5895 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005896 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005897}
5898
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005899static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5900 struct intel_crtc_config *pipe_config)
5901{
5902 struct drm_device *dev = crtc->base.dev;
5903 struct drm_i915_private *dev_priv = dev->dev_private;
5904 uint32_t tmp;
5905
Daniel Vettere143a212013-07-04 12:01:15 +02005906 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005907 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005908
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005909 tmp = I915_READ(PIPECONF(crtc->pipe));
5910 if (!(tmp & PIPECONF_ENABLE))
5911 return false;
5912
Daniel Vetterab9412b2013-05-03 11:49:46 +02005913 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02005914 struct intel_shared_dpll *pll;
5915
Daniel Vetter88adfff2013-03-28 10:42:01 +01005916 pipe_config->has_pch_encoder = true;
5917
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005918 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5919 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5920 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005921
5922 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02005923
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005924 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02005925 pipe_config->shared_dpll =
5926 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005927 } else {
5928 tmp = I915_READ(PCH_DPLL_SEL);
5929 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
5930 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
5931 else
5932 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
5933 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02005934
5935 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
5936
5937 WARN_ON(!pll->get_hw_state(dev_priv, pll,
5938 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02005939
5940 tmp = pipe_config->dpll_hw_state.dpll;
5941 pipe_config->pixel_multiplier =
5942 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
5943 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005944 } else {
5945 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005946 }
5947
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005948 intel_get_pipe_timings(crtc, pipe_config);
5949
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005950 ironlake_get_pfit_config(crtc, pipe_config);
5951
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005952 return true;
5953}
5954
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005955static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
5956{
5957 struct drm_device *dev = dev_priv->dev;
5958 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
5959 struct intel_crtc *crtc;
5960 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03005961 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005962
5963 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
5964 WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
5965 pipe_name(crtc->pipe));
5966
5967 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
5968 WARN(plls->spll_refcount, "SPLL enabled\n");
5969 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
5970 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
5971 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
5972 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
5973 "CPU PWM1 enabled\n");
5974 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
5975 "CPU PWM2 enabled\n");
5976 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
5977 "PCH PWM1 enabled\n");
5978 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
5979 "Utility pin enabled\n");
5980 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
5981
5982 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
5983 val = I915_READ(DEIMR);
5984 WARN((val & ~DE_PCH_EVENT_IVB) != val,
5985 "Unexpected DEIMR bits enabled: 0x%x\n", val);
5986 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03005987 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005988 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
5989 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
5990}
5991
5992/*
5993 * This function implements pieces of two sequences from BSpec:
5994 * - Sequence for display software to disable LCPLL
5995 * - Sequence for display software to allow package C8+
5996 * The steps implemented here are just the steps that actually touch the LCPLL
5997 * register. Callers should take care of disabling all the display engine
5998 * functions, doing the mode unset, fixing interrupts, etc.
5999 */
6000void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6001 bool switch_to_fclk, bool allow_power_down)
6002{
6003 uint32_t val;
6004
6005 assert_can_disable_lcpll(dev_priv);
6006
6007 val = I915_READ(LCPLL_CTL);
6008
6009 if (switch_to_fclk) {
6010 val |= LCPLL_CD_SOURCE_FCLK;
6011 I915_WRITE(LCPLL_CTL, val);
6012
6013 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6014 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6015 DRM_ERROR("Switching to FCLK failed\n");
6016
6017 val = I915_READ(LCPLL_CTL);
6018 }
6019
6020 val |= LCPLL_PLL_DISABLE;
6021 I915_WRITE(LCPLL_CTL, val);
6022 POSTING_READ(LCPLL_CTL);
6023
6024 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6025 DRM_ERROR("LCPLL still locked\n");
6026
6027 val = I915_READ(D_COMP);
6028 val |= D_COMP_COMP_DISABLE;
6029 I915_WRITE(D_COMP, val);
6030 POSTING_READ(D_COMP);
6031 ndelay(100);
6032
6033 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6034 DRM_ERROR("D_COMP RCOMP still in progress\n");
6035
6036 if (allow_power_down) {
6037 val = I915_READ(LCPLL_CTL);
6038 val |= LCPLL_POWER_DOWN_ALLOW;
6039 I915_WRITE(LCPLL_CTL, val);
6040 POSTING_READ(LCPLL_CTL);
6041 }
6042}
6043
6044/*
6045 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6046 * source.
6047 */
6048void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
6049{
6050 uint32_t val;
6051
6052 val = I915_READ(LCPLL_CTL);
6053
6054 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6055 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6056 return;
6057
Paulo Zanoni215733f2013-08-19 13:18:07 -03006058 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6059 * we'll hang the machine! */
6060 dev_priv->uncore.funcs.force_wake_get(dev_priv);
6061
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006062 if (val & LCPLL_POWER_DOWN_ALLOW) {
6063 val &= ~LCPLL_POWER_DOWN_ALLOW;
6064 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006065 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006066 }
6067
6068 val = I915_READ(D_COMP);
6069 val |= D_COMP_COMP_FORCE;
6070 val &= ~D_COMP_COMP_DISABLE;
6071 I915_WRITE(D_COMP, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006072 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006073
6074 val = I915_READ(LCPLL_CTL);
6075 val &= ~LCPLL_PLL_DISABLE;
6076 I915_WRITE(LCPLL_CTL, val);
6077
6078 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6079 DRM_ERROR("LCPLL not locked yet\n");
6080
6081 if (val & LCPLL_CD_SOURCE_FCLK) {
6082 val = I915_READ(LCPLL_CTL);
6083 val &= ~LCPLL_CD_SOURCE_FCLK;
6084 I915_WRITE(LCPLL_CTL, val);
6085
6086 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6087 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6088 DRM_ERROR("Switching back to LCPLL failed\n");
6089 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006090
6091 dev_priv->uncore.funcs.force_wake_put(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006092}
6093
Paulo Zanonic67a4702013-08-19 13:18:09 -03006094void hsw_enable_pc8_work(struct work_struct *__work)
6095{
6096 struct drm_i915_private *dev_priv =
6097 container_of(to_delayed_work(__work), struct drm_i915_private,
6098 pc8.enable_work);
6099 struct drm_device *dev = dev_priv->dev;
6100 uint32_t val;
6101
6102 if (dev_priv->pc8.enabled)
6103 return;
6104
6105 DRM_DEBUG_KMS("Enabling package C8+\n");
6106
6107 dev_priv->pc8.enabled = true;
6108
6109 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6110 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6111 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6112 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6113 }
6114
6115 lpt_disable_clkout_dp(dev);
6116 hsw_pc8_disable_interrupts(dev);
6117 hsw_disable_lcpll(dev_priv, true, true);
6118}
6119
6120static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6121{
6122 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6123 WARN(dev_priv->pc8.disable_count < 1,
6124 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6125
6126 dev_priv->pc8.disable_count--;
6127 if (dev_priv->pc8.disable_count != 0)
6128 return;
6129
6130 schedule_delayed_work(&dev_priv->pc8.enable_work,
Paulo Zanoni90058742013-08-19 13:18:11 -03006131 msecs_to_jiffies(i915_pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006132}
6133
6134static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6135{
6136 struct drm_device *dev = dev_priv->dev;
6137 uint32_t val;
6138
6139 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6140 WARN(dev_priv->pc8.disable_count < 0,
6141 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6142
6143 dev_priv->pc8.disable_count++;
6144 if (dev_priv->pc8.disable_count != 1)
6145 return;
6146
6147 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6148 if (!dev_priv->pc8.enabled)
6149 return;
6150
6151 DRM_DEBUG_KMS("Disabling package C8+\n");
6152
6153 hsw_restore_lcpll(dev_priv);
6154 hsw_pc8_restore_interrupts(dev);
6155 lpt_init_pch_refclk(dev);
6156
6157 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6158 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6159 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6160 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6161 }
6162
6163 intel_prepare_ddi(dev);
6164 i915_gem_init_swizzling(dev);
6165 mutex_lock(&dev_priv->rps.hw_lock);
6166 gen6_update_ring_freq(dev);
6167 mutex_unlock(&dev_priv->rps.hw_lock);
6168 dev_priv->pc8.enabled = false;
6169}
6170
6171void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6172{
6173 mutex_lock(&dev_priv->pc8.lock);
6174 __hsw_enable_package_c8(dev_priv);
6175 mutex_unlock(&dev_priv->pc8.lock);
6176}
6177
6178void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6179{
6180 mutex_lock(&dev_priv->pc8.lock);
6181 __hsw_disable_package_c8(dev_priv);
6182 mutex_unlock(&dev_priv->pc8.lock);
6183}
6184
6185static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6186{
6187 struct drm_device *dev = dev_priv->dev;
6188 struct intel_crtc *crtc;
6189 uint32_t val;
6190
6191 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6192 if (crtc->base.enabled)
6193 return false;
6194
6195 /* This case is still possible since we have the i915.disable_power_well
6196 * parameter and also the KVMr or something else might be requesting the
6197 * power well. */
6198 val = I915_READ(HSW_PWR_WELL_DRIVER);
6199 if (val != 0) {
6200 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6201 return false;
6202 }
6203
6204 return true;
6205}
6206
6207/* Since we're called from modeset_global_resources there's no way to
6208 * symmetrically increase and decrease the refcount, so we use
6209 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6210 * or not.
6211 */
6212static void hsw_update_package_c8(struct drm_device *dev)
6213{
6214 struct drm_i915_private *dev_priv = dev->dev_private;
6215 bool allow;
6216
6217 if (!i915_enable_pc8)
6218 return;
6219
6220 mutex_lock(&dev_priv->pc8.lock);
6221
6222 allow = hsw_can_enable_package_c8(dev_priv);
6223
6224 if (allow == dev_priv->pc8.requirements_met)
6225 goto done;
6226
6227 dev_priv->pc8.requirements_met = allow;
6228
6229 if (allow)
6230 __hsw_enable_package_c8(dev_priv);
6231 else
6232 __hsw_disable_package_c8(dev_priv);
6233
6234done:
6235 mutex_unlock(&dev_priv->pc8.lock);
6236}
6237
6238static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6239{
6240 if (!dev_priv->pc8.gpu_idle) {
6241 dev_priv->pc8.gpu_idle = true;
6242 hsw_enable_package_c8(dev_priv);
6243 }
6244}
6245
6246static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6247{
6248 if (dev_priv->pc8.gpu_idle) {
6249 dev_priv->pc8.gpu_idle = false;
6250 hsw_disable_package_c8(dev_priv);
6251 }
Daniel Vetter94352cf2012-07-05 22:51:56 +02006252}
Eric Anholtf564048e2011-03-30 13:01:02 -07006253
6254static void haswell_modeset_global_resources(struct drm_device *dev)
6255{
Daniel Vetter9256aa12012-10-31 19:26:13 +01006256 bool enable = false;
6257 struct intel_crtc *crtc;
Eric Anholt0b701d22011-03-30 13:01:03 -07006258
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006259 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6260 if (!crtc->base.enabled)
6261 continue;
Eric Anholt0b701d22011-03-30 13:01:03 -07006262
Eric Anholtf564048e2011-03-30 13:01:02 -07006263 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
6264 crtc->config.cpu_transcoder != TRANSCODER_EDP)
Eric Anholt0b701d22011-03-30 13:01:03 -07006265 enable = true;
6266 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006267
6268 intel_set_power_well(dev, enable);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006269
6270 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006271}
6272
6273static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6274 int x, int y,
6275 struct drm_framebuffer *fb)
6276{
6277 struct drm_device *dev = crtc->dev;
6278 struct drm_i915_private *dev_priv = dev->dev_private;
6279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6280 int plane = intel_crtc->plane;
6281 int ret;
6282
6283 if (!intel_ddi_pll_mode_set(crtc))
6284 return -EINVAL;
6285
6286 /* Ensure that the cursor is valid for the new mode before changing... */
6287 intel_crtc_update_cursor(crtc, true);
6288
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006289 if (intel_crtc->config.has_dp_encoder)
Eric Anholtbad720f2009-10-22 16:11:14 -07006290 intel_dp_set_m_n(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006291
6292 intel_crtc->lowfreq_avail = false;
6293
Jesse Barnes79e53942008-11-07 14:24:08 -08006294 intel_set_pipe_timings(intel_crtc);
6295
6296 if (intel_crtc->config.has_pch_encoder) {
6297 intel_cpu_transcoder_set_m_n(intel_crtc,
6298 &intel_crtc->config.fdi_m_n);
6299 }
6300
6301 haswell_set_pipeconf(crtc);
Chris Wilson560b85b2010-08-07 11:01:38 +01006302
6303 intel_set_pipe_csc(crtc);
6304
6305 /* Set up the display plane register */
6306 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6307 POSTING_READ(DSPCNTR(plane));
6308
6309 ret = intel_pipe_set_base(crtc, x, y, fb);
6310
6311 intel_update_watermarks(dev);
6312
6313 return ret;
6314}
6315
6316static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6317 struct intel_crtc_config *pipe_config)
6318{
6319 struct drm_device *dev = crtc->base.dev;
6320 struct drm_i915_private *dev_priv = dev->dev_private;
6321 enum intel_display_power_domain pfit_domain;
6322 uint32_t tmp;
6323
6324 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6325 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6326
6327 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6328 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6329 enum pipe trans_edp_pipe;
6330 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6331 default:
6332 WARN(1, "unknown pipe linked to edp transcoder\n");
6333 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6334 case TRANS_DDI_EDP_INPUT_A_ON:
6335 trans_edp_pipe = PIPE_A;
6336 break;
6337 case TRANS_DDI_EDP_INPUT_B_ONOFF:
6338 trans_edp_pipe = PIPE_B;
6339 break;
6340 case TRANS_DDI_EDP_INPUT_C_ONOFF:
6341 trans_edp_pipe = PIPE_C;
6342 break;
6343 }
6344
6345 if (trans_edp_pipe == crtc->pipe)
6346 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6347 }
6348
6349 if (!intel_display_power_enabled(dev,
6350 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
6351 return false;
6352
6353 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
6354 if (!(tmp & PIPECONF_ENABLE))
6355 return false;
6356
6357 /*
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006358 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Chris Wilson6b383a72010-09-13 13:54:26 +01006359 * DDI E. So just check whether this pipe is wired to DDI E and whether
6360 * the PCH transcoder is on.
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006361 */
6362 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
6363 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
6364 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
6365 pipe_config->has_pch_encoder = true;
6366
6367 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
Chris Wilson560b85b2010-08-07 11:01:38 +01006368 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006369 FDI_DP_PORT_WIDTH_SHIFT) + 1;
6370
6371 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6372 }
Chris Wilson6b383a72010-09-13 13:54:26 +01006373
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006374 intel_get_pipe_timings(crtc, pipe_config);
6375
6376 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
6377 if (intel_display_power_enabled(dev, pfit_domain))
6378 ironlake_get_pfit_config(crtc, pipe_config);
6379
6380 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
6381 (I915_READ(IPS_CTL) & IPS_ENABLE);
6382
6383 pipe_config->pixel_multiplier = 1;
6384
6385 return true;
6386}
6387
6388static int intel_crtc_mode_set(struct drm_crtc *crtc,
6389 int x, int y,
6390 struct drm_framebuffer *fb)
6391{
6392 struct drm_device *dev = crtc->dev;
6393 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtf564048e2011-03-30 13:01:02 -07006394 struct intel_encoder *encoder;
6395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07006396 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
6397 int pipe = intel_crtc->pipe;
6398 int ret;
6399
6400 drm_vblank_pre_modeset(dev, pipe);
6401
6402 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
Daniel Vetter94352cf2012-07-05 22:51:56 +02006403
Jesse Barnes79e53942008-11-07 14:24:08 -08006404 drm_vblank_post_modeset(dev, pipe);
6405
Daniel Vetter9256aa12012-10-31 19:26:13 +01006406 if (ret != 0)
6407 return ret;
6408
6409 for_each_encoder_on_crtc(dev, crtc, encoder) {
6410 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6411 encoder->base.base.id,
6412 drm_get_encoder_name(&encoder->base),
6413 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02006414 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01006415 }
6416
6417 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006418}
6419
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006420static bool intel_eld_uptodate(struct drm_connector *connector,
6421 int reg_eldv, uint32_t bits_eldv,
6422 int reg_elda, uint32_t bits_elda,
6423 int reg_edid)
6424{
6425 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6426 uint8_t *eld = connector->eld;
6427 uint32_t i;
6428
6429 i = I915_READ(reg_eldv);
6430 i &= bits_eldv;
6431
6432 if (!eld[0])
6433 return !i;
6434
6435 if (!i)
6436 return false;
6437
6438 i = I915_READ(reg_elda);
6439 i &= ~bits_elda;
6440 I915_WRITE(reg_elda, i);
6441
6442 for (i = 0; i < eld[2]; i++)
6443 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6444 return false;
6445
6446 return true;
6447}
6448
Wu Fengguange0dac652011-09-05 14:25:34 +08006449static void g4x_write_eld(struct drm_connector *connector,
6450 struct drm_crtc *crtc)
6451{
6452 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6453 uint8_t *eld = connector->eld;
6454 uint32_t eldv;
6455 uint32_t len;
6456 uint32_t i;
6457
6458 i = I915_READ(G4X_AUD_VID_DID);
6459
6460 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6461 eldv = G4X_ELDV_DEVCL_DEVBLC;
6462 else
6463 eldv = G4X_ELDV_DEVCTG;
6464
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006465 if (intel_eld_uptodate(connector,
6466 G4X_AUD_CNTL_ST, eldv,
6467 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6468 G4X_HDMIW_HDMIEDID))
6469 return;
6470
Wu Fengguange0dac652011-09-05 14:25:34 +08006471 i = I915_READ(G4X_AUD_CNTL_ST);
6472 i &= ~(eldv | G4X_ELD_ADDR);
6473 len = (i >> 9) & 0x1f; /* ELD buffer size */
6474 I915_WRITE(G4X_AUD_CNTL_ST, i);
6475
6476 if (!eld[0])
6477 return;
6478
6479 len = min_t(uint8_t, eld[2], len);
6480 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6481 for (i = 0; i < len; i++)
6482 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6483
6484 i = I915_READ(G4X_AUD_CNTL_ST);
6485 i |= eldv;
6486 I915_WRITE(G4X_AUD_CNTL_ST, i);
6487}
6488
Wang Xingchao83358c852012-08-16 22:43:37 +08006489static void haswell_write_eld(struct drm_connector *connector,
6490 struct drm_crtc *crtc)
6491{
6492 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6493 uint8_t *eld = connector->eld;
6494 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006495 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006496 uint32_t eldv;
6497 uint32_t i;
6498 int len;
6499 int pipe = to_intel_crtc(crtc)->pipe;
6500 int tmp;
6501
6502 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6503 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6504 int aud_config = HSW_AUD_CFG(pipe);
6505 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6506
6507
6508 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6509
6510 /* Audio output enable */
6511 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6512 tmp = I915_READ(aud_cntrl_st2);
6513 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6514 I915_WRITE(aud_cntrl_st2, tmp);
6515
6516 /* Wait for 1 vertical blank */
6517 intel_wait_for_vblank(dev, pipe);
6518
6519 /* Set ELD valid state */
6520 tmp = I915_READ(aud_cntrl_st2);
6521 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6522 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6523 I915_WRITE(aud_cntrl_st2, tmp);
6524 tmp = I915_READ(aud_cntrl_st2);
6525 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6526
6527 /* Enable HDMI mode */
6528 tmp = I915_READ(aud_config);
6529 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6530 /* clear N_programing_enable and N_value_index */
6531 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6532 I915_WRITE(aud_config, tmp);
6533
6534 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6535
6536 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006537 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006538
6539 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6540 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6541 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6542 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6543 } else
6544 I915_WRITE(aud_config, 0);
6545
6546 if (intel_eld_uptodate(connector,
6547 aud_cntrl_st2, eldv,
6548 aud_cntl_st, IBX_ELD_ADDRESS,
6549 hdmiw_hdmiedid))
6550 return;
6551
6552 i = I915_READ(aud_cntrl_st2);
6553 i &= ~eldv;
6554 I915_WRITE(aud_cntrl_st2, i);
6555
6556 if (!eld[0])
6557 return;
6558
6559 i = I915_READ(aud_cntl_st);
6560 i &= ~IBX_ELD_ADDRESS;
6561 I915_WRITE(aud_cntl_st, i);
6562 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6563 DRM_DEBUG_DRIVER("port num:%d\n", i);
6564
6565 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6566 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6567 for (i = 0; i < len; i++)
6568 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6569
6570 i = I915_READ(aud_cntrl_st2);
6571 i |= eldv;
6572 I915_WRITE(aud_cntrl_st2, i);
6573
6574}
6575
Wu Fengguange0dac652011-09-05 14:25:34 +08006576static void ironlake_write_eld(struct drm_connector *connector,
6577 struct drm_crtc *crtc)
6578{
6579 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6580 uint8_t *eld = connector->eld;
6581 uint32_t eldv;
6582 uint32_t i;
6583 int len;
6584 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006585 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006586 int aud_cntl_st;
6587 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006588 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006589
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006590 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006591 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6592 aud_config = IBX_AUD_CFG(pipe);
6593 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006594 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006595 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006596 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6597 aud_config = CPT_AUD_CFG(pipe);
6598 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006599 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006600 }
6601
Wang Xingchao9b138a82012-08-09 16:52:18 +08006602 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006603
6604 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006605 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006606 if (!i) {
6607 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6608 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006609 eldv = IBX_ELD_VALIDB;
6610 eldv |= IBX_ELD_VALIDB << 4;
6611 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006612 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006613 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006614 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006615 }
6616
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006617 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6618 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6619 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006620 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6621 } else
6622 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006623
6624 if (intel_eld_uptodate(connector,
6625 aud_cntrl_st2, eldv,
6626 aud_cntl_st, IBX_ELD_ADDRESS,
6627 hdmiw_hdmiedid))
6628 return;
6629
Wu Fengguange0dac652011-09-05 14:25:34 +08006630 i = I915_READ(aud_cntrl_st2);
6631 i &= ~eldv;
6632 I915_WRITE(aud_cntrl_st2, i);
6633
6634 if (!eld[0])
6635 return;
6636
Wu Fengguange0dac652011-09-05 14:25:34 +08006637 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006638 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006639 I915_WRITE(aud_cntl_st, i);
6640
6641 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6642 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6643 for (i = 0; i < len; i++)
6644 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6645
6646 i = I915_READ(aud_cntrl_st2);
6647 i |= eldv;
6648 I915_WRITE(aud_cntrl_st2, i);
6649}
6650
6651void intel_write_eld(struct drm_encoder *encoder,
6652 struct drm_display_mode *mode)
6653{
6654 struct drm_crtc *crtc = encoder->crtc;
6655 struct drm_connector *connector;
6656 struct drm_device *dev = encoder->dev;
6657 struct drm_i915_private *dev_priv = dev->dev_private;
6658
6659 connector = drm_select_eld(encoder, mode);
6660 if (!connector)
6661 return;
6662
6663 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6664 connector->base.id,
6665 drm_get_connector_name(connector),
6666 connector->encoder->base.id,
6667 drm_get_encoder_name(connector->encoder));
6668
6669 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6670
6671 if (dev_priv->display.write_eld)
6672 dev_priv->display.write_eld(connector, crtc);
6673}
6674
Jesse Barnes79e53942008-11-07 14:24:08 -08006675/** Loads the palette/gamma unit for the CRTC with the prepared values */
6676void intel_crtc_load_lut(struct drm_crtc *crtc)
6677{
6678 struct drm_device *dev = crtc->dev;
6679 struct drm_i915_private *dev_priv = dev->dev_private;
6680 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006681 enum pipe pipe = intel_crtc->pipe;
6682 int palreg = PALETTE(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006683 int i;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006684 bool reenable_ips = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006685
6686 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006687 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006688 return;
6689
Jani Nikula23538ef2013-08-27 15:12:22 +03006690 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
6691 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
6692 assert_dsi_pll_enabled(dev_priv);
6693 else
6694 assert_pll_enabled(dev_priv, pipe);
6695 }
Ville Syrjälä14420bd2013-06-04 13:49:07 +03006696
Jesse Barnes79e53942008-11-07 14:24:08 -08006697 /* use legacy palette for Ironlake */
6698 if (HAS_PCH_SPLIT(dev))
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006699 palreg = LGC_PALETTE(pipe);
6700
6701 /* Workaround : Do not read or write the pipe palette/gamma data while
6702 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
6703 */
6704 if (intel_crtc->config.ips_enabled &&
6705 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
6706 GAMMA_MODE_MODE_SPLIT)) {
6707 hsw_disable_ips(intel_crtc);
6708 reenable_ips = true;
6709 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006710
6711 for (i = 0; i < 256; i++) {
6712 I915_WRITE(palreg + 4 * i,
6713 (intel_crtc->lut_r[i] << 16) |
6714 (intel_crtc->lut_g[i] << 8) |
6715 intel_crtc->lut_b[i]);
6716 }
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006717
6718 if (reenable_ips)
6719 hsw_enable_ips(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006720}
6721
6722static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6723{
6724 struct drm_device *dev = crtc->dev;
6725 struct drm_i915_private *dev_priv = dev->dev_private;
6726 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6727 bool visible = base != 0;
6728 u32 cntl;
6729
6730 if (intel_crtc->cursor_visible == visible)
6731 return;
6732
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006733 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08006734 if (visible) {
6735 /* On these chipsets we can only modify the base whilst
6736 * the cursor is disabled.
6737 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006738 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006739
6740 cntl &= ~(CURSOR_FORMAT_MASK);
6741 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6742 cntl |= CURSOR_ENABLE |
6743 CURSOR_GAMMA_ENABLE |
6744 CURSOR_FORMAT_ARGB;
6745 } else
6746 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006747 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08006748
6749 intel_crtc->cursor_visible = visible;
6750}
6751
6752static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6753{
6754 struct drm_device *dev = crtc->dev;
6755 struct drm_i915_private *dev_priv = dev->dev_private;
6756 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6757 int pipe = intel_crtc->pipe;
6758 bool visible = base != 0;
6759
6760 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006761 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006762 if (base) {
6763 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6764 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6765 cntl |= pipe << 28; /* Connect to correct pipe */
6766 } else {
6767 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6768 cntl |= CURSOR_MODE_DISABLE;
6769 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006770 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08006771
6772 intel_crtc->cursor_visible = visible;
6773 }
6774 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006775 I915_WRITE(CURBASE(pipe), base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006776}
6777
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006778static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6779{
6780 struct drm_device *dev = crtc->dev;
6781 struct drm_i915_private *dev_priv = dev->dev_private;
6782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6783 int pipe = intel_crtc->pipe;
6784 bool visible = base != 0;
6785
6786 if (intel_crtc->cursor_visible != visible) {
6787 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6788 if (base) {
6789 cntl &= ~CURSOR_MODE;
6790 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6791 } else {
6792 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6793 cntl |= CURSOR_MODE_DISABLE;
6794 }
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03006795 if (IS_HASWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006796 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03006797 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
6798 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006799 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6800
6801 intel_crtc->cursor_visible = visible;
6802 }
6803 /* and commit changes on next vblank */
6804 I915_WRITE(CURBASE_IVB(pipe), base);
6805}
6806
Jesse Barnes79e53942008-11-07 14:24:08 -08006807/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006808static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6809 bool on)
6810{
6811 struct drm_device *dev = crtc->dev;
6812 struct drm_i915_private *dev_priv = dev->dev_private;
6813 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6814 int pipe = intel_crtc->pipe;
6815 int x = intel_crtc->cursor_x;
6816 int y = intel_crtc->cursor_y;
6817 u32 base, pos;
6818 bool visible;
6819
6820 pos = 0;
6821
6822 if (on && crtc->enabled && crtc->fb) {
6823 base = intel_crtc->cursor_addr;
6824 if (x > (int) crtc->fb->width)
6825 base = 0;
6826
6827 if (y > (int) crtc->fb->height)
6828 base = 0;
6829 } else
6830 base = 0;
6831
6832 if (x < 0) {
6833 if (x + intel_crtc->cursor_width < 0)
6834 base = 0;
6835
6836 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6837 x = -x;
6838 }
6839 pos |= x << CURSOR_X_SHIFT;
6840
6841 if (y < 0) {
6842 if (y + intel_crtc->cursor_height < 0)
6843 base = 0;
6844
6845 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6846 y = -y;
6847 }
6848 pos |= y << CURSOR_Y_SHIFT;
6849
6850 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006851 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006852 return;
6853
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006854 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006855 I915_WRITE(CURPOS_IVB(pipe), pos);
6856 ivb_update_cursor(crtc, base);
6857 } else {
6858 I915_WRITE(CURPOS(pipe), pos);
6859 if (IS_845G(dev) || IS_I865G(dev))
6860 i845_update_cursor(crtc, base);
6861 else
6862 i9xx_update_cursor(crtc, base);
6863 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006864}
6865
Jesse Barnes79e53942008-11-07 14:24:08 -08006866static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006867 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006868 uint32_t handle,
6869 uint32_t width, uint32_t height)
6870{
6871 struct drm_device *dev = crtc->dev;
6872 struct drm_i915_private *dev_priv = dev->dev_private;
6873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006874 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006875 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006876 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006877
Jesse Barnes79e53942008-11-07 14:24:08 -08006878 /* if we want to turn off the cursor ignore width and height */
6879 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006880 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006881 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006882 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006883 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006884 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006885 }
6886
6887 /* Currently we only support 64x64 cursors */
6888 if (width != 64 || height != 64) {
6889 DRM_ERROR("we currently only support 64x64 cursors\n");
6890 return -EINVAL;
6891 }
6892
Chris Wilson05394f32010-11-08 19:18:58 +00006893 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006894 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006895 return -ENOENT;
6896
Chris Wilson05394f32010-11-08 19:18:58 +00006897 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006898 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006899 ret = -ENOMEM;
6900 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006901 }
6902
Dave Airlie71acb5e2008-12-30 20:31:46 +10006903 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006904 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006905 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006906 unsigned alignment;
6907
Chris Wilsond9e86c02010-11-10 16:40:20 +00006908 if (obj->tiling_mode) {
6909 DRM_ERROR("cursor cannot be tiled\n");
6910 ret = -EINVAL;
6911 goto fail_locked;
6912 }
6913
Chris Wilson693db182013-03-05 14:52:39 +00006914 /* Note that the w/a also requires 2 PTE of padding following
6915 * the bo. We currently fill all unused PTE with the shadow
6916 * page and so we should always have valid PTE following the
6917 * cursor preventing the VT-d warning.
6918 */
6919 alignment = 0;
6920 if (need_vtd_wa(dev))
6921 alignment = 64*1024;
6922
6923 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006924 if (ret) {
6925 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006926 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006927 }
6928
Chris Wilsond9e86c02010-11-10 16:40:20 +00006929 ret = i915_gem_object_put_fence(obj);
6930 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006931 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006932 goto fail_unpin;
6933 }
6934
Ben Widawskyf343c5f2013-07-05 14:41:04 -07006935 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006936 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006937 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006938 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006939 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6940 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006941 if (ret) {
6942 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006943 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006944 }
Chris Wilson05394f32010-11-08 19:18:58 +00006945 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006946 }
6947
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006948 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006949 I915_WRITE(CURSIZE, (height << 12) | width);
6950
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006951 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006952 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006953 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006954 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006955 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6956 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01006957 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006958 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006959 }
Jesse Barnes80824002009-09-10 15:28:06 -07006960
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006961 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006962
6963 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006964 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006965 intel_crtc->cursor_width = width;
6966 intel_crtc->cursor_height = height;
6967
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006968 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006969
Jesse Barnes79e53942008-11-07 14:24:08 -08006970 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006971fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01006972 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006973fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006974 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006975fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006976 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006977 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006978}
6979
6980static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6981{
Jesse Barnes79e53942008-11-07 14:24:08 -08006982 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006983
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006984 intel_crtc->cursor_x = x;
6985 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006986
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006987 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08006988
6989 return 0;
6990}
6991
6992/** Sets the color ramps on behalf of RandR */
6993void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6994 u16 blue, int regno)
6995{
6996 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6997
6998 intel_crtc->lut_r[regno] = red >> 8;
6999 intel_crtc->lut_g[regno] = green >> 8;
7000 intel_crtc->lut_b[regno] = blue >> 8;
7001}
7002
Dave Airlieb8c00ac2009-10-06 13:54:01 +10007003void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
7004 u16 *blue, int regno)
7005{
7006 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7007
7008 *red = intel_crtc->lut_r[regno] << 8;
7009 *green = intel_crtc->lut_g[regno] << 8;
7010 *blue = intel_crtc->lut_b[regno] << 8;
7011}
7012
Jesse Barnes79e53942008-11-07 14:24:08 -08007013static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007014 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007015{
James Simmons72034252010-08-03 01:33:19 +01007016 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007017 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007018
James Simmons72034252010-08-03 01:33:19 +01007019 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007020 intel_crtc->lut_r[i] = red[i] >> 8;
7021 intel_crtc->lut_g[i] = green[i] >> 8;
7022 intel_crtc->lut_b[i] = blue[i] >> 8;
7023 }
7024
7025 intel_crtc_load_lut(crtc);
7026}
7027
Jesse Barnes79e53942008-11-07 14:24:08 -08007028/* VESA 640x480x72Hz mode to set on the pipe */
7029static struct drm_display_mode load_detect_mode = {
7030 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7031 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7032};
7033
Chris Wilsond2dff872011-04-19 08:36:26 +01007034static struct drm_framebuffer *
7035intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007036 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01007037 struct drm_i915_gem_object *obj)
7038{
7039 struct intel_framebuffer *intel_fb;
7040 int ret;
7041
7042 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7043 if (!intel_fb) {
7044 drm_gem_object_unreference_unlocked(&obj->base);
7045 return ERR_PTR(-ENOMEM);
7046 }
7047
7048 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
7049 if (ret) {
7050 drm_gem_object_unreference_unlocked(&obj->base);
7051 kfree(intel_fb);
7052 return ERR_PTR(ret);
7053 }
7054
7055 return &intel_fb->base;
7056}
7057
7058static u32
7059intel_framebuffer_pitch_for_width(int width, int bpp)
7060{
7061 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7062 return ALIGN(pitch, 64);
7063}
7064
7065static u32
7066intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7067{
7068 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7069 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7070}
7071
7072static struct drm_framebuffer *
7073intel_framebuffer_create_for_mode(struct drm_device *dev,
7074 struct drm_display_mode *mode,
7075 int depth, int bpp)
7076{
7077 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007078 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007079
7080 obj = i915_gem_alloc_object(dev,
7081 intel_framebuffer_size_for_mode(mode, bpp));
7082 if (obj == NULL)
7083 return ERR_PTR(-ENOMEM);
7084
7085 mode_cmd.width = mode->hdisplay;
7086 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007087 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7088 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007089 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007090
7091 return intel_framebuffer_create(dev, &mode_cmd, obj);
7092}
7093
7094static struct drm_framebuffer *
7095mode_fits_in_fbdev(struct drm_device *dev,
7096 struct drm_display_mode *mode)
7097{
7098 struct drm_i915_private *dev_priv = dev->dev_private;
7099 struct drm_i915_gem_object *obj;
7100 struct drm_framebuffer *fb;
7101
7102 if (dev_priv->fbdev == NULL)
7103 return NULL;
7104
7105 obj = dev_priv->fbdev->ifb.obj;
7106 if (obj == NULL)
7107 return NULL;
7108
7109 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007110 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7111 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007112 return NULL;
7113
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007114 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007115 return NULL;
7116
7117 return fb;
7118}
7119
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007120bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007121 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007122 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007123{
7124 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007125 struct intel_encoder *intel_encoder =
7126 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007127 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007128 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007129 struct drm_crtc *crtc = NULL;
7130 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007131 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007132 int i = -1;
7133
Chris Wilsond2dff872011-04-19 08:36:26 +01007134 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7135 connector->base.id, drm_get_connector_name(connector),
7136 encoder->base.id, drm_get_encoder_name(encoder));
7137
Jesse Barnes79e53942008-11-07 14:24:08 -08007138 /*
7139 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007140 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007141 * - if the connector already has an assigned crtc, use it (but make
7142 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007143 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007144 * - try to find the first unused crtc that can drive this connector,
7145 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007146 */
7147
7148 /* See if we already have a CRTC for this connector */
7149 if (encoder->crtc) {
7150 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007151
Daniel Vetter7b240562012-12-12 00:35:33 +01007152 mutex_lock(&crtc->mutex);
7153
Daniel Vetter24218aa2012-08-12 19:27:11 +02007154 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007155 old->load_detect_temp = false;
7156
7157 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007158 if (connector->dpms != DRM_MODE_DPMS_ON)
7159 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007160
Chris Wilson71731882011-04-19 23:10:58 +01007161 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007162 }
7163
7164 /* Find an unused one (if possible) */
7165 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7166 i++;
7167 if (!(encoder->possible_crtcs & (1 << i)))
7168 continue;
7169 if (!possible_crtc->enabled) {
7170 crtc = possible_crtc;
7171 break;
7172 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007173 }
7174
7175 /*
7176 * If we didn't find an unused CRTC, don't use any.
7177 */
7178 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007179 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7180 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007181 }
7182
Daniel Vetter7b240562012-12-12 00:35:33 +01007183 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007184 intel_encoder->new_crtc = to_intel_crtc(crtc);
7185 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007186
7187 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02007188 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007189 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007190 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007191
Chris Wilson64927112011-04-20 07:25:26 +01007192 if (!mode)
7193 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007194
Chris Wilsond2dff872011-04-19 08:36:26 +01007195 /* We need a framebuffer large enough to accommodate all accesses
7196 * that the plane may generate whilst we perform load detection.
7197 * We can not rely on the fbcon either being present (we get called
7198 * during its initialisation to detect all boot displays, or it may
7199 * not even exist) or that it is large enough to satisfy the
7200 * requested mode.
7201 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007202 fb = mode_fits_in_fbdev(dev, mode);
7203 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007204 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007205 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7206 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007207 } else
7208 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007209 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007210 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01007211 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007212 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007213 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007214
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007215 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007216 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007217 if (old->release_fb)
7218 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01007219 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007220 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007221 }
Chris Wilson71731882011-04-19 23:10:58 +01007222
Jesse Barnes79e53942008-11-07 14:24:08 -08007223 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007224 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007225 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007226}
7227
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007228void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007229 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007230{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007231 struct intel_encoder *intel_encoder =
7232 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007233 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007234 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08007235
Chris Wilsond2dff872011-04-19 08:36:26 +01007236 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7237 connector->base.id, drm_get_connector_name(connector),
7238 encoder->base.id, drm_get_encoder_name(encoder));
7239
Chris Wilson8261b192011-04-19 23:18:09 +01007240 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007241 to_intel_connector(connector)->new_encoder = NULL;
7242 intel_encoder->new_crtc = NULL;
7243 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007244
Daniel Vetter36206362012-12-10 20:42:17 +01007245 if (old->release_fb) {
7246 drm_framebuffer_unregister_private(old->release_fb);
7247 drm_framebuffer_unreference(old->release_fb);
7248 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007249
Daniel Vetter67c96402013-01-23 16:25:09 +00007250 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007251 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007252 }
7253
Eric Anholtc751ce42010-03-25 11:48:48 -07007254 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007255 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7256 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007257
7258 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007259}
7260
7261/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007262static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7263 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007264{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007265 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007266 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007267 int pipe = pipe_config->cpu_transcoder;
Jesse Barnes548f2452011-02-17 10:40:53 -08007268 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007269 u32 fp;
7270 intel_clock_t clock;
7271
7272 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01007273 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007274 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01007275 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007276
7277 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007278 if (IS_PINEVIEW(dev)) {
7279 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7280 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007281 } else {
7282 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7283 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7284 }
7285
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007286 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007287 if (IS_PINEVIEW(dev))
7288 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7289 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08007290 else
7291 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08007292 DPLL_FPA01_P1_POST_DIV_SHIFT);
7293
7294 switch (dpll & DPLL_MODE_MASK) {
7295 case DPLLB_MODE_DAC_SERIAL:
7296 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7297 5 : 10;
7298 break;
7299 case DPLLB_MODE_LVDS:
7300 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7301 7 : 14;
7302 break;
7303 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08007304 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08007305 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007306 pipe_config->adjusted_mode.clock = 0;
7307 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007308 }
7309
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007310 if (IS_PINEVIEW(dev))
7311 pineview_clock(96000, &clock);
7312 else
7313 i9xx_clock(96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007314 } else {
7315 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
7316
7317 if (is_lvds) {
7318 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7319 DPLL_FPA01_P1_POST_DIV_SHIFT);
7320 clock.p2 = 14;
7321
7322 if ((dpll & PLL_REF_INPUT_MASK) ==
7323 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7324 /* XXX: might not be 66MHz */
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007325 i9xx_clock(66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007326 } else
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007327 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007328 } else {
7329 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7330 clock.p1 = 2;
7331 else {
7332 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7333 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7334 }
7335 if (dpll & PLL_P2_DIVIDE_BY_4)
7336 clock.p2 = 4;
7337 else
7338 clock.p2 = 2;
7339
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007340 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007341 }
7342 }
7343
Daniel Vettera2dc53e2013-09-03 20:40:37 +02007344 pipe_config->adjusted_mode.clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007345}
7346
7347static void ironlake_crtc_clock_get(struct intel_crtc *crtc,
7348 struct intel_crtc_config *pipe_config)
7349{
7350 struct drm_device *dev = crtc->base.dev;
7351 struct drm_i915_private *dev_priv = dev->dev_private;
7352 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7353 int link_freq, repeat;
7354 u64 clock;
7355 u32 link_m, link_n;
7356
7357 repeat = pipe_config->pixel_multiplier;
7358
7359 /*
7360 * The calculation for the data clock is:
7361 * pixel_clock = ((m/n)*(link_clock * nr_lanes * repeat))/bpp
7362 * But we want to avoid losing precison if possible, so:
7363 * pixel_clock = ((m * link_clock * nr_lanes * repeat)/(n*bpp))
7364 *
7365 * and the link clock is simpler:
7366 * link_clock = (m * link_clock * repeat) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08007367 */
7368
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007369 /*
7370 * We need to get the FDI or DP link clock here to derive
7371 * the M/N dividers.
7372 *
7373 * For FDI, we read it from the BIOS or use a fixed 2.7GHz.
7374 * For DP, it's either 1.62GHz or 2.7GHz.
7375 * We do our calculations in 10*MHz since we don't need much precison.
7376 */
7377 if (pipe_config->has_pch_encoder)
7378 link_freq = intel_fdi_link_freq(dev) * 10000;
7379 else
7380 link_freq = pipe_config->port_clock;
7381
7382 link_m = I915_READ(PIPE_LINK_M1(cpu_transcoder));
7383 link_n = I915_READ(PIPE_LINK_N1(cpu_transcoder));
7384
7385 if (!link_m || !link_n)
7386 return;
7387
7388 clock = ((u64)link_m * (u64)link_freq * (u64)repeat);
7389 do_div(clock, link_n);
7390
7391 pipe_config->adjusted_mode.clock = clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08007392}
7393
7394/** Returns the currently programmed mode of the given pipe. */
7395struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
7396 struct drm_crtc *crtc)
7397{
Jesse Barnes548f2452011-02-17 10:40:53 -08007398 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02007400 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007401 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007402 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007403 int htot = I915_READ(HTOTAL(cpu_transcoder));
7404 int hsync = I915_READ(HSYNC(cpu_transcoder));
7405 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7406 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08007407
7408 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7409 if (!mode)
7410 return NULL;
7411
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007412 /*
7413 * Construct a pipe_config sufficient for getting the clock info
7414 * back out of crtc_clock_get.
7415 *
7416 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
7417 * to use a real value here instead.
7418 */
Daniel Vettere143a212013-07-04 12:01:15 +02007419 pipe_config.cpu_transcoder = (enum transcoder) intel_crtc->pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007420 pipe_config.pixel_multiplier = 1;
7421 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
7422
7423 mode->clock = pipe_config.adjusted_mode.clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08007424 mode->hdisplay = (htot & 0xffff) + 1;
7425 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7426 mode->hsync_start = (hsync & 0xffff) + 1;
7427 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7428 mode->vdisplay = (vtot & 0xffff) + 1;
7429 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7430 mode->vsync_start = (vsync & 0xffff) + 1;
7431 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7432
7433 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007434
7435 return mode;
7436}
7437
Daniel Vetter3dec0092010-08-20 21:40:52 +02007438static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007439{
7440 struct drm_device *dev = crtc->dev;
7441 drm_i915_private_t *dev_priv = dev->dev_private;
7442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7443 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007444 int dpll_reg = DPLL(pipe);
7445 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007446
Eric Anholtbad720f2009-10-22 16:11:14 -07007447 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007448 return;
7449
7450 if (!dev_priv->lvds_downclock_avail)
7451 return;
7452
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007453 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007454 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007455 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007456
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007457 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007458
7459 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7460 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007461 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007462
Jesse Barnes652c3932009-08-17 13:31:43 -07007463 dpll = I915_READ(dpll_reg);
7464 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007465 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007466 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007467}
7468
7469static void intel_decrease_pllclock(struct drm_crtc *crtc)
7470{
7471 struct drm_device *dev = crtc->dev;
7472 drm_i915_private_t *dev_priv = dev->dev_private;
7473 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007474
Eric Anholtbad720f2009-10-22 16:11:14 -07007475 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007476 return;
7477
7478 if (!dev_priv->lvds_downclock_avail)
7479 return;
7480
7481 /*
7482 * Since this is called by a timer, we should never get here in
7483 * the manual case.
7484 */
7485 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007486 int pipe = intel_crtc->pipe;
7487 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007488 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007489
Zhao Yakui44d98a62009-10-09 11:39:40 +08007490 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007491
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007492 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007493
Chris Wilson074b5e12012-05-02 12:07:06 +01007494 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007495 dpll |= DISPLAY_RATE_SELECT_FPA1;
7496 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007497 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007498 dpll = I915_READ(dpll_reg);
7499 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007500 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007501 }
7502
7503}
7504
Chris Wilsonf047e392012-07-21 12:31:41 +01007505void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007506{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007507 struct drm_i915_private *dev_priv = dev->dev_private;
7508
7509 hsw_package_c8_gpu_busy(dev_priv);
7510 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01007511}
7512
7513void intel_mark_idle(struct drm_device *dev)
7514{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007515 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00007516 struct drm_crtc *crtc;
7517
Paulo Zanonic67a4702013-08-19 13:18:09 -03007518 hsw_package_c8_gpu_idle(dev_priv);
7519
Chris Wilson725a5b52013-01-08 11:02:57 +00007520 if (!i915_powersave)
7521 return;
7522
7523 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7524 if (!crtc->fb)
7525 continue;
7526
7527 intel_decrease_pllclock(crtc);
7528 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007529}
7530
Chris Wilsonc65355b2013-06-06 16:53:41 -03007531void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7532 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007533{
7534 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007535 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007536
7537 if (!i915_powersave)
7538 return;
7539
Jesse Barnes652c3932009-08-17 13:31:43 -07007540 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007541 if (!crtc->fb)
7542 continue;
7543
Chris Wilsonc65355b2013-06-06 16:53:41 -03007544 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7545 continue;
7546
7547 intel_increase_pllclock(crtc);
7548 if (ring && intel_fbc_enabled(dev))
7549 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007550 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007551}
7552
Jesse Barnes79e53942008-11-07 14:24:08 -08007553static void intel_crtc_destroy(struct drm_crtc *crtc)
7554{
7555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007556 struct drm_device *dev = crtc->dev;
7557 struct intel_unpin_work *work;
7558 unsigned long flags;
7559
7560 spin_lock_irqsave(&dev->event_lock, flags);
7561 work = intel_crtc->unpin_work;
7562 intel_crtc->unpin_work = NULL;
7563 spin_unlock_irqrestore(&dev->event_lock, flags);
7564
7565 if (work) {
7566 cancel_work_sync(&work->work);
7567 kfree(work);
7568 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007569
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007570 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7571
Jesse Barnes79e53942008-11-07 14:24:08 -08007572 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007573
Jesse Barnes79e53942008-11-07 14:24:08 -08007574 kfree(intel_crtc);
7575}
7576
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007577static void intel_unpin_work_fn(struct work_struct *__work)
7578{
7579 struct intel_unpin_work *work =
7580 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007581 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007582
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007583 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007584 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007585 drm_gem_object_unreference(&work->pending_flip_obj->base);
7586 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007587
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007588 intel_update_fbc(dev);
7589 mutex_unlock(&dev->struct_mutex);
7590
7591 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7592 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7593
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007594 kfree(work);
7595}
7596
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007597static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007598 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007599{
7600 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007601 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7602 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007603 unsigned long flags;
7604
7605 /* Ignore early vblank irqs */
7606 if (intel_crtc == NULL)
7607 return;
7608
7609 spin_lock_irqsave(&dev->event_lock, flags);
7610 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007611
7612 /* Ensure we don't miss a work->pending update ... */
7613 smp_rmb();
7614
7615 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007616 spin_unlock_irqrestore(&dev->event_lock, flags);
7617 return;
7618 }
7619
Chris Wilsone7d841c2012-12-03 11:36:30 +00007620 /* and that the unpin work is consistent wrt ->pending. */
7621 smp_rmb();
7622
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007623 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007624
Rob Clark45a066e2012-10-08 14:50:40 -05007625 if (work->event)
7626 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007627
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007628 drm_vblank_put(dev, intel_crtc->pipe);
7629
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007630 spin_unlock_irqrestore(&dev->event_lock, flags);
7631
Daniel Vetter2c10d572012-12-20 21:24:07 +01007632 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007633
7634 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007635
7636 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007637}
7638
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007639void intel_finish_page_flip(struct drm_device *dev, int pipe)
7640{
7641 drm_i915_private_t *dev_priv = dev->dev_private;
7642 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7643
Mario Kleiner49b14a52010-12-09 07:00:07 +01007644 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007645}
7646
7647void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7648{
7649 drm_i915_private_t *dev_priv = dev->dev_private;
7650 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7651
Mario Kleiner49b14a52010-12-09 07:00:07 +01007652 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007653}
7654
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007655void intel_prepare_page_flip(struct drm_device *dev, int plane)
7656{
7657 drm_i915_private_t *dev_priv = dev->dev_private;
7658 struct intel_crtc *intel_crtc =
7659 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7660 unsigned long flags;
7661
Chris Wilsone7d841c2012-12-03 11:36:30 +00007662 /* NB: An MMIO update of the plane base pointer will also
7663 * generate a page-flip completion irq, i.e. every modeset
7664 * is also accompanied by a spurious intel_prepare_page_flip().
7665 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007666 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007667 if (intel_crtc->unpin_work)
7668 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007669 spin_unlock_irqrestore(&dev->event_lock, flags);
7670}
7671
Chris Wilsone7d841c2012-12-03 11:36:30 +00007672inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7673{
7674 /* Ensure that the work item is consistent when activating it ... */
7675 smp_wmb();
7676 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7677 /* and that it is marked active as soon as the irq could fire. */
7678 smp_wmb();
7679}
7680
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007681static int intel_gen2_queue_flip(struct drm_device *dev,
7682 struct drm_crtc *crtc,
7683 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007684 struct drm_i915_gem_object *obj,
7685 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007686{
7687 struct drm_i915_private *dev_priv = dev->dev_private;
7688 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007689 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007690 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007691 int ret;
7692
Daniel Vetter6d90c952012-04-26 23:28:05 +02007693 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007694 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007695 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007696
Daniel Vetter6d90c952012-04-26 23:28:05 +02007697 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007698 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007699 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007700
7701 /* Can't queue multiple flips, so wait for the previous
7702 * one to finish before executing the next.
7703 */
7704 if (intel_crtc->plane)
7705 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7706 else
7707 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007708 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7709 intel_ring_emit(ring, MI_NOOP);
7710 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7711 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7712 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007713 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007714 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007715
7716 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007717 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007718 return 0;
7719
7720err_unpin:
7721 intel_unpin_fb_obj(obj);
7722err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007723 return ret;
7724}
7725
7726static int intel_gen3_queue_flip(struct drm_device *dev,
7727 struct drm_crtc *crtc,
7728 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007729 struct drm_i915_gem_object *obj,
7730 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007731{
7732 struct drm_i915_private *dev_priv = dev->dev_private;
7733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007734 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007735 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007736 int ret;
7737
Daniel Vetter6d90c952012-04-26 23:28:05 +02007738 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007739 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007740 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007741
Daniel Vetter6d90c952012-04-26 23:28:05 +02007742 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007743 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007744 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007745
7746 if (intel_crtc->plane)
7747 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7748 else
7749 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007750 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7751 intel_ring_emit(ring, MI_NOOP);
7752 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7753 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7754 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007755 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007756 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007757
Chris Wilsone7d841c2012-12-03 11:36:30 +00007758 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007759 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007760 return 0;
7761
7762err_unpin:
7763 intel_unpin_fb_obj(obj);
7764err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007765 return ret;
7766}
7767
7768static int intel_gen4_queue_flip(struct drm_device *dev,
7769 struct drm_crtc *crtc,
7770 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007771 struct drm_i915_gem_object *obj,
7772 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007773{
7774 struct drm_i915_private *dev_priv = dev->dev_private;
7775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7776 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007777 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007778 int ret;
7779
Daniel Vetter6d90c952012-04-26 23:28:05 +02007780 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007781 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007782 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007783
Daniel Vetter6d90c952012-04-26 23:28:05 +02007784 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007785 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007786 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007787
7788 /* i965+ uses the linear or tiled offsets from the
7789 * Display Registers (which do not change across a page-flip)
7790 * so we need only reprogram the base address.
7791 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007792 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7793 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7794 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007795 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007796 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02007797 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007798
7799 /* XXX Enabling the panel-fitter across page-flip is so far
7800 * untested on non-native modes, so ignore it for now.
7801 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7802 */
7803 pf = 0;
7804 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007805 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007806
7807 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007808 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007809 return 0;
7810
7811err_unpin:
7812 intel_unpin_fb_obj(obj);
7813err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007814 return ret;
7815}
7816
7817static int intel_gen6_queue_flip(struct drm_device *dev,
7818 struct drm_crtc *crtc,
7819 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007820 struct drm_i915_gem_object *obj,
7821 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007822{
7823 struct drm_i915_private *dev_priv = dev->dev_private;
7824 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007825 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007826 uint32_t pf, pipesrc;
7827 int ret;
7828
Daniel Vetter6d90c952012-04-26 23:28:05 +02007829 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007830 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007831 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007832
Daniel Vetter6d90c952012-04-26 23:28:05 +02007833 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007834 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007835 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007836
Daniel Vetter6d90c952012-04-26 23:28:05 +02007837 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7838 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7839 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007840 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007841
Chris Wilson99d9acd2012-04-17 20:37:00 +01007842 /* Contrary to the suggestions in the documentation,
7843 * "Enable Panel Fitter" does not seem to be required when page
7844 * flipping with a non-native mode, and worse causes a normal
7845 * modeset to fail.
7846 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7847 */
7848 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007849 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007850 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007851
7852 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007853 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007854 return 0;
7855
7856err_unpin:
7857 intel_unpin_fb_obj(obj);
7858err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007859 return ret;
7860}
7861
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007862static int intel_gen7_queue_flip(struct drm_device *dev,
7863 struct drm_crtc *crtc,
7864 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007865 struct drm_i915_gem_object *obj,
7866 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007867{
7868 struct drm_i915_private *dev_priv = dev->dev_private;
7869 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01007870 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007871 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01007872 int len, ret;
7873
7874 ring = obj->ring;
7875 if (ring == NULL || ring->id != RCS)
7876 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007877
7878 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7879 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007880 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007881
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007882 switch(intel_crtc->plane) {
7883 case PLANE_A:
7884 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7885 break;
7886 case PLANE_B:
7887 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7888 break;
7889 case PLANE_C:
7890 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7891 break;
7892 default:
7893 WARN_ONCE(1, "unknown plane in flip command\n");
7894 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007895 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007896 }
7897
Chris Wilsonffe74d72013-08-26 20:58:12 +01007898 len = 4;
7899 if (ring->id == RCS)
7900 len += 6;
7901
7902 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007903 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007904 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007905
Chris Wilsonffe74d72013-08-26 20:58:12 +01007906 /* Unmask the flip-done completion message. Note that the bspec says that
7907 * we should do this for both the BCS and RCS, and that we must not unmask
7908 * more than one flip event at any time (or ensure that one flip message
7909 * can be sent by waiting for flip-done prior to queueing new flips).
7910 * Experimentation says that BCS works despite DERRMR masking all
7911 * flip-done completion events and that unmasking all planes at once
7912 * for the RCS also doesn't appear to drop events. Setting the DERRMR
7913 * to zero does lead to lockups within MI_DISPLAY_FLIP.
7914 */
7915 if (ring->id == RCS) {
7916 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
7917 intel_ring_emit(ring, DERRMR);
7918 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
7919 DERRMR_PIPEB_PRI_FLIP_DONE |
7920 DERRMR_PIPEC_PRI_FLIP_DONE));
7921 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
7922 intel_ring_emit(ring, DERRMR);
7923 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
7924 }
7925
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007926 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007927 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007928 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007929 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007930
7931 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007932 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007933 return 0;
7934
7935err_unpin:
7936 intel_unpin_fb_obj(obj);
7937err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007938 return ret;
7939}
7940
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007941static int intel_default_queue_flip(struct drm_device *dev,
7942 struct drm_crtc *crtc,
7943 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007944 struct drm_i915_gem_object *obj,
7945 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007946{
7947 return -ENODEV;
7948}
7949
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007950static int intel_crtc_page_flip(struct drm_crtc *crtc,
7951 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007952 struct drm_pending_vblank_event *event,
7953 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007954{
7955 struct drm_device *dev = crtc->dev;
7956 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007957 struct drm_framebuffer *old_fb = crtc->fb;
7958 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007959 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7960 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007961 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007962 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007963
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007964 /* Can't change pixel format via MI display flips. */
7965 if (fb->pixel_format != crtc->fb->pixel_format)
7966 return -EINVAL;
7967
7968 /*
7969 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7970 * Note that pitch changes could also affect these register.
7971 */
7972 if (INTEL_INFO(dev)->gen > 3 &&
7973 (fb->offsets[0] != crtc->fb->offsets[0] ||
7974 fb->pitches[0] != crtc->fb->pitches[0]))
7975 return -EINVAL;
7976
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007977 work = kzalloc(sizeof *work, GFP_KERNEL);
7978 if (work == NULL)
7979 return -ENOMEM;
7980
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007981 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007982 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007983 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007984 INIT_WORK(&work->work, intel_unpin_work_fn);
7985
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007986 ret = drm_vblank_get(dev, intel_crtc->pipe);
7987 if (ret)
7988 goto free_work;
7989
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007990 /* We borrow the event spin lock for protecting unpin_work */
7991 spin_lock_irqsave(&dev->event_lock, flags);
7992 if (intel_crtc->unpin_work) {
7993 spin_unlock_irqrestore(&dev->event_lock, flags);
7994 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007995 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007996
7997 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007998 return -EBUSY;
7999 }
8000 intel_crtc->unpin_work = work;
8001 spin_unlock_irqrestore(&dev->event_lock, flags);
8002
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008003 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8004 flush_workqueue(dev_priv->wq);
8005
Chris Wilson79158102012-05-23 11:13:58 +01008006 ret = i915_mutex_lock_interruptible(dev);
8007 if (ret)
8008 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008009
Jesse Barnes75dfca82010-02-10 15:09:44 -08008010 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008011 drm_gem_object_reference(&work->old_fb_obj->base);
8012 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008013
8014 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008015
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008016 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008017
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008018 work->enable_stall_check = true;
8019
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008020 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008021 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008022
Keith Packarded8d1972013-07-22 18:49:58 -07008023 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008024 if (ret)
8025 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008026
Chris Wilson7782de32011-07-08 12:22:41 +01008027 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008028 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008029 mutex_unlock(&dev->struct_mutex);
8030
Jesse Barnese5510fa2010-07-01 16:48:37 -07008031 trace_i915_flip_request(intel_crtc->plane, obj);
8032
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008033 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008034
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008035cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008036 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008037 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008038 drm_gem_object_unreference(&work->old_fb_obj->base);
8039 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008040 mutex_unlock(&dev->struct_mutex);
8041
Chris Wilson79158102012-05-23 11:13:58 +01008042cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008043 spin_lock_irqsave(&dev->event_lock, flags);
8044 intel_crtc->unpin_work = NULL;
8045 spin_unlock_irqrestore(&dev->event_lock, flags);
8046
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008047 drm_vblank_put(dev, intel_crtc->pipe);
8048free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008049 kfree(work);
8050
8051 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008052}
8053
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008054static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008055 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8056 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008057};
8058
Daniel Vetter50f56112012-07-02 09:35:43 +02008059static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
8060 struct drm_crtc *crtc)
8061{
8062 struct drm_device *dev;
8063 struct drm_crtc *tmp;
8064 int crtc_mask = 1;
8065
8066 WARN(!crtc, "checking null crtc?\n");
8067
8068 dev = crtc->dev;
8069
8070 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
8071 if (tmp == crtc)
8072 break;
8073 crtc_mask <<= 1;
8074 }
8075
8076 if (encoder->possible_crtcs & crtc_mask)
8077 return true;
8078 return false;
8079}
8080
Daniel Vetter9a935852012-07-05 22:34:27 +02008081/**
8082 * intel_modeset_update_staged_output_state
8083 *
8084 * Updates the staged output configuration state, e.g. after we've read out the
8085 * current hw state.
8086 */
8087static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8088{
8089 struct intel_encoder *encoder;
8090 struct intel_connector *connector;
8091
8092 list_for_each_entry(connector, &dev->mode_config.connector_list,
8093 base.head) {
8094 connector->new_encoder =
8095 to_intel_encoder(connector->base.encoder);
8096 }
8097
8098 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8099 base.head) {
8100 encoder->new_crtc =
8101 to_intel_crtc(encoder->base.crtc);
8102 }
8103}
8104
8105/**
8106 * intel_modeset_commit_output_state
8107 *
8108 * This function copies the stage display pipe configuration to the real one.
8109 */
8110static void intel_modeset_commit_output_state(struct drm_device *dev)
8111{
8112 struct intel_encoder *encoder;
8113 struct intel_connector *connector;
8114
8115 list_for_each_entry(connector, &dev->mode_config.connector_list,
8116 base.head) {
8117 connector->base.encoder = &connector->new_encoder->base;
8118 }
8119
8120 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8121 base.head) {
8122 encoder->base.crtc = &encoder->new_crtc->base;
8123 }
8124}
8125
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008126static void
8127connected_sink_compute_bpp(struct intel_connector * connector,
8128 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008129{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008130 int bpp = pipe_config->pipe_bpp;
8131
8132 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8133 connector->base.base.id,
8134 drm_get_connector_name(&connector->base));
8135
8136 /* Don't use an invalid EDID bpc value */
8137 if (connector->base.display_info.bpc &&
8138 connector->base.display_info.bpc * 3 < bpp) {
8139 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8140 bpp, connector->base.display_info.bpc*3);
8141 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8142 }
8143
8144 /* Clamp bpp to 8 on screens without EDID 1.4 */
8145 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8146 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8147 bpp);
8148 pipe_config->pipe_bpp = 24;
8149 }
8150}
8151
8152static int
8153compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8154 struct drm_framebuffer *fb,
8155 struct intel_crtc_config *pipe_config)
8156{
8157 struct drm_device *dev = crtc->base.dev;
8158 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008159 int bpp;
8160
Daniel Vetterd42264b2013-03-28 16:38:08 +01008161 switch (fb->pixel_format) {
8162 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008163 bpp = 8*3; /* since we go through a colormap */
8164 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008165 case DRM_FORMAT_XRGB1555:
8166 case DRM_FORMAT_ARGB1555:
8167 /* checked in intel_framebuffer_init already */
8168 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8169 return -EINVAL;
8170 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008171 bpp = 6*3; /* min is 18bpp */
8172 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008173 case DRM_FORMAT_XBGR8888:
8174 case DRM_FORMAT_ABGR8888:
8175 /* checked in intel_framebuffer_init already */
8176 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8177 return -EINVAL;
8178 case DRM_FORMAT_XRGB8888:
8179 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008180 bpp = 8*3;
8181 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008182 case DRM_FORMAT_XRGB2101010:
8183 case DRM_FORMAT_ARGB2101010:
8184 case DRM_FORMAT_XBGR2101010:
8185 case DRM_FORMAT_ABGR2101010:
8186 /* checked in intel_framebuffer_init already */
8187 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008188 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008189 bpp = 10*3;
8190 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008191 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008192 default:
8193 DRM_DEBUG_KMS("unsupported depth\n");
8194 return -EINVAL;
8195 }
8196
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008197 pipe_config->pipe_bpp = bpp;
8198
8199 /* Clamp display bpp to EDID value */
8200 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008201 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008202 if (!connector->new_encoder ||
8203 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008204 continue;
8205
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008206 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008207 }
8208
8209 return bpp;
8210}
8211
Daniel Vetterc0b03412013-05-28 12:05:54 +02008212static void intel_dump_pipe_config(struct intel_crtc *crtc,
8213 struct intel_crtc_config *pipe_config,
8214 const char *context)
8215{
8216 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8217 context, pipe_name(crtc->pipe));
8218
8219 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8220 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8221 pipe_config->pipe_bpp, pipe_config->dither);
8222 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8223 pipe_config->has_pch_encoder,
8224 pipe_config->fdi_lanes,
8225 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8226 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8227 pipe_config->fdi_m_n.tu);
8228 DRM_DEBUG_KMS("requested mode:\n");
8229 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8230 DRM_DEBUG_KMS("adjusted mode:\n");
8231 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
8232 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8233 pipe_config->gmch_pfit.control,
8234 pipe_config->gmch_pfit.pgm_ratios,
8235 pipe_config->gmch_pfit.lvds_border_bits);
8236 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
8237 pipe_config->pch_pfit.pos,
8238 pipe_config->pch_pfit.size);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008239 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008240}
8241
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008242static bool check_encoder_cloning(struct drm_crtc *crtc)
8243{
8244 int num_encoders = 0;
8245 bool uncloneable_encoders = false;
8246 struct intel_encoder *encoder;
8247
8248 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8249 base.head) {
8250 if (&encoder->new_crtc->base != crtc)
8251 continue;
8252
8253 num_encoders++;
8254 if (!encoder->cloneable)
8255 uncloneable_encoders = true;
8256 }
8257
8258 return !(num_encoders > 1 && uncloneable_encoders);
8259}
8260
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008261static struct intel_crtc_config *
8262intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008263 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008264 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008265{
8266 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02008267 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008268 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01008269 int plane_bpp, ret = -EINVAL;
8270 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02008271
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008272 if (!check_encoder_cloning(crtc)) {
8273 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8274 return ERR_PTR(-EINVAL);
8275 }
8276
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008277 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8278 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02008279 return ERR_PTR(-ENOMEM);
8280
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008281 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8282 drm_mode_copy(&pipe_config->requested_mode, mode);
Daniel Vettere143a212013-07-04 12:01:15 +02008283 pipe_config->cpu_transcoder =
8284 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008285 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008286
Imre Deak2960bc92013-07-30 13:36:32 +03008287 /*
8288 * Sanitize sync polarity flags based on requested ones. If neither
8289 * positive or negative polarity is requested, treat this as meaning
8290 * negative polarity.
8291 */
8292 if (!(pipe_config->adjusted_mode.flags &
8293 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
8294 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
8295
8296 if (!(pipe_config->adjusted_mode.flags &
8297 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
8298 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
8299
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008300 /* Compute a starting value for pipe_config->pipe_bpp taking the source
8301 * plane pixel format and any sink constraints into account. Returns the
8302 * source plane bpp so that dithering can be selected on mismatches
8303 * after encoders and crtc also have had their say. */
8304 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
8305 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008306 if (plane_bpp < 0)
8307 goto fail;
8308
Daniel Vettere29c22c2013-02-21 00:00:16 +01008309encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02008310 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02008311 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02008312 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008313
Daniel Vetter135c81b2013-07-21 21:37:09 +02008314 /* Fill in default crtc timings, allow encoders to overwrite them. */
8315 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, 0);
8316
Daniel Vetter7758a112012-07-08 19:40:39 +02008317 /* Pass our mode to the connectors and the CRTC to give them a chance to
8318 * adjust it according to limitations or connector properties, and also
8319 * a chance to reject the mode entirely.
8320 */
8321 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8322 base.head) {
8323
8324 if (&encoder->new_crtc->base != crtc)
8325 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01008326
Daniel Vetterefea6e82013-07-21 21:36:59 +02008327 if (!(encoder->compute_config(encoder, pipe_config))) {
8328 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02008329 goto fail;
8330 }
8331 }
8332
Daniel Vetterff9a6752013-06-01 17:16:21 +02008333 /* Set default port clock if not overwritten by the encoder. Needs to be
8334 * done afterwards in case the encoder adjusts the mode. */
8335 if (!pipe_config->port_clock)
8336 pipe_config->port_clock = pipe_config->adjusted_mode.clock;
8337
Daniel Vettera43f6e02013-06-07 23:10:32 +02008338 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008339 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02008340 DRM_DEBUG_KMS("CRTC fixup failed\n");
8341 goto fail;
8342 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01008343
8344 if (ret == RETRY) {
8345 if (WARN(!retry, "loop in pipe configuration computation\n")) {
8346 ret = -EINVAL;
8347 goto fail;
8348 }
8349
8350 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
8351 retry = false;
8352 goto encoder_retry;
8353 }
8354
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008355 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
8356 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
8357 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
8358
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008359 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02008360fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008361 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008362 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02008363}
8364
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008365/* Computes which crtcs are affected and sets the relevant bits in the mask. For
8366 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
8367static void
8368intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
8369 unsigned *prepare_pipes, unsigned *disable_pipes)
8370{
8371 struct intel_crtc *intel_crtc;
8372 struct drm_device *dev = crtc->dev;
8373 struct intel_encoder *encoder;
8374 struct intel_connector *connector;
8375 struct drm_crtc *tmp_crtc;
8376
8377 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
8378
8379 /* Check which crtcs have changed outputs connected to them, these need
8380 * to be part of the prepare_pipes mask. We don't (yet) support global
8381 * modeset across multiple crtcs, so modeset_pipes will only have one
8382 * bit set at most. */
8383 list_for_each_entry(connector, &dev->mode_config.connector_list,
8384 base.head) {
8385 if (connector->base.encoder == &connector->new_encoder->base)
8386 continue;
8387
8388 if (connector->base.encoder) {
8389 tmp_crtc = connector->base.encoder->crtc;
8390
8391 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8392 }
8393
8394 if (connector->new_encoder)
8395 *prepare_pipes |=
8396 1 << connector->new_encoder->new_crtc->pipe;
8397 }
8398
8399 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8400 base.head) {
8401 if (encoder->base.crtc == &encoder->new_crtc->base)
8402 continue;
8403
8404 if (encoder->base.crtc) {
8405 tmp_crtc = encoder->base.crtc;
8406
8407 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8408 }
8409
8410 if (encoder->new_crtc)
8411 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
8412 }
8413
8414 /* Check for any pipes that will be fully disabled ... */
8415 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8416 base.head) {
8417 bool used = false;
8418
8419 /* Don't try to disable disabled crtcs. */
8420 if (!intel_crtc->base.enabled)
8421 continue;
8422
8423 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8424 base.head) {
8425 if (encoder->new_crtc == intel_crtc)
8426 used = true;
8427 }
8428
8429 if (!used)
8430 *disable_pipes |= 1 << intel_crtc->pipe;
8431 }
8432
8433
8434 /* set_mode is also used to update properties on life display pipes. */
8435 intel_crtc = to_intel_crtc(crtc);
8436 if (crtc->enabled)
8437 *prepare_pipes |= 1 << intel_crtc->pipe;
8438
Daniel Vetterb6c51642013-04-12 18:48:43 +02008439 /*
8440 * For simplicity do a full modeset on any pipe where the output routing
8441 * changed. We could be more clever, but that would require us to be
8442 * more careful with calling the relevant encoder->mode_set functions.
8443 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008444 if (*prepare_pipes)
8445 *modeset_pipes = *prepare_pipes;
8446
8447 /* ... and mask these out. */
8448 *modeset_pipes &= ~(*disable_pipes);
8449 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02008450
8451 /*
8452 * HACK: We don't (yet) fully support global modesets. intel_set_config
8453 * obies this rule, but the modeset restore mode of
8454 * intel_modeset_setup_hw_state does not.
8455 */
8456 *modeset_pipes &= 1 << intel_crtc->pipe;
8457 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02008458
8459 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
8460 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008461}
8462
Daniel Vetterea9d7582012-07-10 10:42:52 +02008463static bool intel_crtc_in_use(struct drm_crtc *crtc)
8464{
8465 struct drm_encoder *encoder;
8466 struct drm_device *dev = crtc->dev;
8467
8468 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
8469 if (encoder->crtc == crtc)
8470 return true;
8471
8472 return false;
8473}
8474
8475static void
8476intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
8477{
8478 struct intel_encoder *intel_encoder;
8479 struct intel_crtc *intel_crtc;
8480 struct drm_connector *connector;
8481
8482 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
8483 base.head) {
8484 if (!intel_encoder->base.crtc)
8485 continue;
8486
8487 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8488
8489 if (prepare_pipes & (1 << intel_crtc->pipe))
8490 intel_encoder->connectors_active = false;
8491 }
8492
8493 intel_modeset_commit_output_state(dev);
8494
8495 /* Update computed state. */
8496 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8497 base.head) {
8498 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8499 }
8500
8501 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8502 if (!connector->encoder || !connector->encoder->crtc)
8503 continue;
8504
8505 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8506
8507 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008508 struct drm_property *dpms_property =
8509 dev->mode_config.dpms_property;
8510
Daniel Vetterea9d7582012-07-10 10:42:52 +02008511 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008512 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008513 dpms_property,
8514 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008515
8516 intel_encoder = to_intel_encoder(connector->encoder);
8517 intel_encoder->connectors_active = true;
8518 }
8519 }
8520
8521}
8522
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008523static bool intel_fuzzy_clock_check(struct intel_crtc_config *cur,
8524 struct intel_crtc_config *new)
8525{
8526 int clock1, clock2, diff;
8527
8528 clock1 = cur->adjusted_mode.clock;
8529 clock2 = new->adjusted_mode.clock;
8530
8531 if (clock1 == clock2)
8532 return true;
8533
8534 if (!clock1 || !clock2)
8535 return false;
8536
8537 diff = abs(clock1 - clock2);
8538
8539 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
8540 return true;
8541
8542 return false;
8543}
8544
Daniel Vetter25c5b262012-07-08 22:08:04 +02008545#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8546 list_for_each_entry((intel_crtc), \
8547 &(dev)->mode_config.crtc_list, \
8548 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008549 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008550
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008551static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008552intel_pipe_config_compare(struct drm_device *dev,
8553 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008554 struct intel_crtc_config *pipe_config)
8555{
Daniel Vetter66e985c2013-06-05 13:34:20 +02008556#define PIPE_CONF_CHECK_X(name) \
8557 if (current_config->name != pipe_config->name) { \
8558 DRM_ERROR("mismatch in " #name " " \
8559 "(expected 0x%08x, found 0x%08x)\n", \
8560 current_config->name, \
8561 pipe_config->name); \
8562 return false; \
8563 }
8564
Daniel Vetter08a24032013-04-19 11:25:34 +02008565#define PIPE_CONF_CHECK_I(name) \
8566 if (current_config->name != pipe_config->name) { \
8567 DRM_ERROR("mismatch in " #name " " \
8568 "(expected %i, found %i)\n", \
8569 current_config->name, \
8570 pipe_config->name); \
8571 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008572 }
8573
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008574#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8575 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07008576 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008577 "(expected %i, found %i)\n", \
8578 current_config->name & (mask), \
8579 pipe_config->name & (mask)); \
8580 return false; \
8581 }
8582
Daniel Vetterbb760062013-06-06 14:55:52 +02008583#define PIPE_CONF_QUIRK(quirk) \
8584 ((current_config->quirks | pipe_config->quirks) & (quirk))
8585
Daniel Vettereccb1402013-05-22 00:50:22 +02008586 PIPE_CONF_CHECK_I(cpu_transcoder);
8587
Daniel Vetter08a24032013-04-19 11:25:34 +02008588 PIPE_CONF_CHECK_I(has_pch_encoder);
8589 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008590 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8591 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8592 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8593 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8594 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008595
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008596 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8597 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8598 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8599 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8600 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8601 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8602
8603 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8604 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8605 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8606 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8607 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8608 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8609
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008610 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008611
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008612 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8613 DRM_MODE_FLAG_INTERLACE);
8614
Daniel Vetterbb760062013-06-06 14:55:52 +02008615 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8616 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8617 DRM_MODE_FLAG_PHSYNC);
8618 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8619 DRM_MODE_FLAG_NHSYNC);
8620 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8621 DRM_MODE_FLAG_PVSYNC);
8622 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8623 DRM_MODE_FLAG_NVSYNC);
8624 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008625
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008626 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8627 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8628
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008629 PIPE_CONF_CHECK_I(gmch_pfit.control);
8630 /* pfit ratios are autocomputed by the hw on gen4+ */
8631 if (INTEL_INFO(dev)->gen < 4)
8632 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8633 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
8634 PIPE_CONF_CHECK_I(pch_pfit.pos);
8635 PIPE_CONF_CHECK_I(pch_pfit.size);
8636
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008637 PIPE_CONF_CHECK_I(ips_enabled);
8638
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008639 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008640 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008641 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008642 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
8643 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008644
Daniel Vetter66e985c2013-06-05 13:34:20 +02008645#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02008646#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008647#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetterbb760062013-06-06 14:55:52 +02008648#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008649
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008650 if (!IS_HASWELL(dev)) {
8651 if (!intel_fuzzy_clock_check(current_config, pipe_config)) {
Jesse Barnes6f024882013-07-01 10:19:09 -07008652 DRM_ERROR("mismatch in clock (expected %d, found %d)\n",
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008653 current_config->adjusted_mode.clock,
8654 pipe_config->adjusted_mode.clock);
8655 return false;
8656 }
8657 }
8658
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008659 return true;
8660}
8661
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008662static void
8663check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008664{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008665 struct intel_connector *connector;
8666
8667 list_for_each_entry(connector, &dev->mode_config.connector_list,
8668 base.head) {
8669 /* This also checks the encoder/connector hw state with the
8670 * ->get_hw_state callbacks. */
8671 intel_connector_check_state(connector);
8672
8673 WARN(&connector->new_encoder->base != connector->base.encoder,
8674 "connector's staged encoder doesn't match current encoder\n");
8675 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008676}
8677
8678static void
8679check_encoder_state(struct drm_device *dev)
8680{
8681 struct intel_encoder *encoder;
8682 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008683
8684 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8685 base.head) {
8686 bool enabled = false;
8687 bool active = false;
8688 enum pipe pipe, tracked_pipe;
8689
8690 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8691 encoder->base.base.id,
8692 drm_get_encoder_name(&encoder->base));
8693
8694 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8695 "encoder's stage crtc doesn't match current crtc\n");
8696 WARN(encoder->connectors_active && !encoder->base.crtc,
8697 "encoder's active_connectors set, but no crtc\n");
8698
8699 list_for_each_entry(connector, &dev->mode_config.connector_list,
8700 base.head) {
8701 if (connector->base.encoder != &encoder->base)
8702 continue;
8703 enabled = true;
8704 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8705 active = true;
8706 }
8707 WARN(!!encoder->base.crtc != enabled,
8708 "encoder's enabled state mismatch "
8709 "(expected %i, found %i)\n",
8710 !!encoder->base.crtc, enabled);
8711 WARN(active && !encoder->base.crtc,
8712 "active encoder with no crtc\n");
8713
8714 WARN(encoder->connectors_active != active,
8715 "encoder's computed active state doesn't match tracked active state "
8716 "(expected %i, found %i)\n", active, encoder->connectors_active);
8717
8718 active = encoder->get_hw_state(encoder, &pipe);
8719 WARN(active != encoder->connectors_active,
8720 "encoder's hw state doesn't match sw tracking "
8721 "(expected %i, found %i)\n",
8722 encoder->connectors_active, active);
8723
8724 if (!encoder->base.crtc)
8725 continue;
8726
8727 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8728 WARN(active && pipe != tracked_pipe,
8729 "active encoder's pipe doesn't match"
8730 "(expected %i, found %i)\n",
8731 tracked_pipe, pipe);
8732
8733 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008734}
8735
8736static void
8737check_crtc_state(struct drm_device *dev)
8738{
8739 drm_i915_private_t *dev_priv = dev->dev_private;
8740 struct intel_crtc *crtc;
8741 struct intel_encoder *encoder;
8742 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008743
8744 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8745 base.head) {
8746 bool enabled = false;
8747 bool active = false;
8748
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008749 memset(&pipe_config, 0, sizeof(pipe_config));
8750
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008751 DRM_DEBUG_KMS("[CRTC:%d]\n",
8752 crtc->base.base.id);
8753
8754 WARN(crtc->active && !crtc->base.enabled,
8755 "active crtc, but not enabled in sw tracking\n");
8756
8757 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8758 base.head) {
8759 if (encoder->base.crtc != &crtc->base)
8760 continue;
8761 enabled = true;
8762 if (encoder->connectors_active)
8763 active = true;
8764 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008765
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008766 WARN(active != crtc->active,
8767 "crtc's computed active state doesn't match tracked active state "
8768 "(expected %i, found %i)\n", active, crtc->active);
8769 WARN(enabled != crtc->base.enabled,
8770 "crtc's computed enabled state doesn't match tracked enabled state "
8771 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8772
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008773 active = dev_priv->display.get_pipe_config(crtc,
8774 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02008775
8776 /* hw state is inconsistent with the pipe A quirk */
8777 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
8778 active = crtc->active;
8779
Daniel Vetter6c49f242013-06-06 12:45:25 +02008780 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8781 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03008782 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008783 if (encoder->base.crtc != &crtc->base)
8784 continue;
Ville Syrjälä3eaba512013-08-05 17:57:48 +03008785 if (encoder->get_config &&
8786 encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02008787 encoder->get_config(encoder, &pipe_config);
8788 }
8789
Jesse Barnes510d5f22013-07-01 15:50:17 -07008790 if (dev_priv->display.get_clock)
8791 dev_priv->display.get_clock(crtc, &pipe_config);
8792
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008793 WARN(crtc->active != active,
8794 "crtc active state doesn't match with hw state "
8795 "(expected %i, found %i)\n", crtc->active, active);
8796
Daniel Vetterc0b03412013-05-28 12:05:54 +02008797 if (active &&
8798 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8799 WARN(1, "pipe state doesn't match!\n");
8800 intel_dump_pipe_config(crtc, &pipe_config,
8801 "[hw state]");
8802 intel_dump_pipe_config(crtc, &crtc->config,
8803 "[sw state]");
8804 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008805 }
8806}
8807
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008808static void
8809check_shared_dpll_state(struct drm_device *dev)
8810{
8811 drm_i915_private_t *dev_priv = dev->dev_private;
8812 struct intel_crtc *crtc;
8813 struct intel_dpll_hw_state dpll_hw_state;
8814 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02008815
8816 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8817 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
8818 int enabled_crtcs = 0, active_crtcs = 0;
8819 bool active;
8820
8821 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
8822
8823 DRM_DEBUG_KMS("%s\n", pll->name);
8824
8825 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
8826
8827 WARN(pll->active > pll->refcount,
8828 "more active pll users than references: %i vs %i\n",
8829 pll->active, pll->refcount);
8830 WARN(pll->active && !pll->on,
8831 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02008832 WARN(pll->on && !pll->active,
8833 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02008834 WARN(pll->on != active,
8835 "pll on state mismatch (expected %i, found %i)\n",
8836 pll->on, active);
8837
8838 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8839 base.head) {
8840 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
8841 enabled_crtcs++;
8842 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
8843 active_crtcs++;
8844 }
8845 WARN(pll->active != active_crtcs,
8846 "pll active crtcs mismatch (expected %i, found %i)\n",
8847 pll->active, active_crtcs);
8848 WARN(pll->refcount != enabled_crtcs,
8849 "pll enabled crtcs mismatch (expected %i, found %i)\n",
8850 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008851
8852 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
8853 sizeof(dpll_hw_state)),
8854 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02008855 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008856}
8857
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008858void
8859intel_modeset_check_state(struct drm_device *dev)
8860{
8861 check_connector_state(dev);
8862 check_encoder_state(dev);
8863 check_crtc_state(dev);
8864 check_shared_dpll_state(dev);
8865}
8866
Daniel Vetterf30da182013-04-11 20:22:50 +02008867static int __intel_set_mode(struct drm_crtc *crtc,
8868 struct drm_display_mode *mode,
8869 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008870{
8871 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008872 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008873 struct drm_display_mode *saved_mode, *saved_hwmode;
8874 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008875 struct intel_crtc *intel_crtc;
8876 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008877 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008878
Tim Gardner3ac18232012-12-07 07:54:26 -07008879 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008880 if (!saved_mode)
8881 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008882 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008883
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008884 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008885 &prepare_pipes, &disable_pipes);
8886
Tim Gardner3ac18232012-12-07 07:54:26 -07008887 *saved_hwmode = crtc->hwmode;
8888 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008889
Daniel Vetter25c5b262012-07-08 22:08:04 +02008890 /* Hack: Because we don't (yet) support global modeset on multiple
8891 * crtcs, we don't keep track of the new mode for more than one crtc.
8892 * Hence simply check whether any bit is set in modeset_pipes in all the
8893 * pieces of code that are not yet converted to deal with mutliple crtcs
8894 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008895 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008896 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008897 if (IS_ERR(pipe_config)) {
8898 ret = PTR_ERR(pipe_config);
8899 pipe_config = NULL;
8900
Tim Gardner3ac18232012-12-07 07:54:26 -07008901 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008902 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02008903 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
8904 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02008905 }
8906
Daniel Vetter460da9162013-03-27 00:44:51 +01008907 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8908 intel_crtc_disable(&intel_crtc->base);
8909
Daniel Vetterea9d7582012-07-10 10:42:52 +02008910 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8911 if (intel_crtc->base.enabled)
8912 dev_priv->display.crtc_disable(&intel_crtc->base);
8913 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008914
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008915 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8916 * to set it here already despite that we pass it down the callchain.
8917 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008918 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02008919 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008920 /* mode_set/enable/disable functions rely on a correct pipe
8921 * config. */
8922 to_intel_crtc(crtc)->config = *pipe_config;
8923 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008924
Daniel Vetterea9d7582012-07-10 10:42:52 +02008925 /* Only after disabling all output pipelines that will be changed can we
8926 * update the the output configuration. */
8927 intel_modeset_update_state(dev, prepare_pipes);
8928
Daniel Vetter47fab732012-10-26 10:58:18 +02008929 if (dev_priv->display.modeset_global_resources)
8930 dev_priv->display.modeset_global_resources(dev);
8931
Daniel Vettera6778b32012-07-02 09:56:42 +02008932 /* Set up the DPLL and any encoders state that needs to adjust or depend
8933 * on the DPLL.
8934 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008935 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008936 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008937 x, y, fb);
8938 if (ret)
8939 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008940 }
8941
8942 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008943 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8944 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008945
Daniel Vetter25c5b262012-07-08 22:08:04 +02008946 if (modeset_pipes) {
8947 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008948 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008949
Daniel Vetter25c5b262012-07-08 22:08:04 +02008950 /* Calculate and store various constants which
8951 * are later needed by vblank and swap-completion
8952 * timestamping. They are derived from true hwmode.
8953 */
8954 drm_calc_timestamping_constants(crtc);
8955 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008956
8957 /* FIXME: add subpixel order */
8958done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008959 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008960 crtc->hwmode = *saved_hwmode;
8961 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008962 }
8963
Tim Gardner3ac18232012-12-07 07:54:26 -07008964out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008965 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008966 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008967 return ret;
8968}
8969
Damien Lespiaue7457a92013-08-08 22:28:59 +01008970static int intel_set_mode(struct drm_crtc *crtc,
8971 struct drm_display_mode *mode,
8972 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02008973{
8974 int ret;
8975
8976 ret = __intel_set_mode(crtc, mode, x, y, fb);
8977
8978 if (ret == 0)
8979 intel_modeset_check_state(crtc->dev);
8980
8981 return ret;
8982}
8983
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008984void intel_crtc_restore_mode(struct drm_crtc *crtc)
8985{
8986 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8987}
8988
Daniel Vetter25c5b262012-07-08 22:08:04 +02008989#undef for_each_intel_crtc_masked
8990
Daniel Vetterd9e55602012-07-04 22:16:09 +02008991static void intel_set_config_free(struct intel_set_config *config)
8992{
8993 if (!config)
8994 return;
8995
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008996 kfree(config->save_connector_encoders);
8997 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008998 kfree(config);
8999}
9000
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009001static int intel_set_config_save_state(struct drm_device *dev,
9002 struct intel_set_config *config)
9003{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009004 struct drm_encoder *encoder;
9005 struct drm_connector *connector;
9006 int count;
9007
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009008 config->save_encoder_crtcs =
9009 kcalloc(dev->mode_config.num_encoder,
9010 sizeof(struct drm_crtc *), GFP_KERNEL);
9011 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009012 return -ENOMEM;
9013
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009014 config->save_connector_encoders =
9015 kcalloc(dev->mode_config.num_connector,
9016 sizeof(struct drm_encoder *), GFP_KERNEL);
9017 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009018 return -ENOMEM;
9019
9020 /* Copy data. Note that driver private data is not affected.
9021 * Should anything bad happen only the expected state is
9022 * restored, not the drivers personal bookkeeping.
9023 */
9024 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009025 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009026 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009027 }
9028
9029 count = 0;
9030 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009031 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009032 }
9033
9034 return 0;
9035}
9036
9037static void intel_set_config_restore_state(struct drm_device *dev,
9038 struct intel_set_config *config)
9039{
Daniel Vetter9a935852012-07-05 22:34:27 +02009040 struct intel_encoder *encoder;
9041 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009042 int count;
9043
9044 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009045 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9046 encoder->new_crtc =
9047 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009048 }
9049
9050 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009051 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9052 connector->new_encoder =
9053 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009054 }
9055}
9056
Imre Deake3de42b2013-05-03 19:44:07 +02009057static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009058is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009059{
9060 int i;
9061
Chris Wilson2e57f472013-07-17 12:14:40 +01009062 if (set->num_connectors == 0)
9063 return false;
9064
9065 if (WARN_ON(set->connectors == NULL))
9066 return false;
9067
9068 for (i = 0; i < set->num_connectors; i++)
9069 if (set->connectors[i]->encoder &&
9070 set->connectors[i]->encoder->crtc == set->crtc &&
9071 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009072 return true;
9073
9074 return false;
9075}
9076
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009077static void
9078intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9079 struct intel_set_config *config)
9080{
9081
9082 /* We should be able to check here if the fb has the same properties
9083 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009084 if (is_crtc_connector_off(set)) {
9085 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009086 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009087 /* If we have no fb then treat it as a full mode set */
9088 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009089 struct intel_crtc *intel_crtc =
9090 to_intel_crtc(set->crtc);
9091
9092 if (intel_crtc->active && i915_fastboot) {
9093 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9094 config->fb_changed = true;
9095 } else {
9096 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9097 config->mode_changed = true;
9098 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009099 } else if (set->fb == NULL) {
9100 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009101 } else if (set->fb->pixel_format !=
9102 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009103 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009104 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009105 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009106 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009107 }
9108
Daniel Vetter835c5872012-07-10 18:11:08 +02009109 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009110 config->fb_changed = true;
9111
9112 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9113 DRM_DEBUG_KMS("modes are different, full mode set\n");
9114 drm_mode_debug_printmodeline(&set->crtc->mode);
9115 drm_mode_debug_printmodeline(set->mode);
9116 config->mode_changed = true;
9117 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009118
9119 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9120 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009121}
9122
Daniel Vetter2e431052012-07-04 22:42:15 +02009123static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009124intel_modeset_stage_output_state(struct drm_device *dev,
9125 struct drm_mode_set *set,
9126 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009127{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009128 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009129 struct intel_connector *connector;
9130 struct intel_encoder *encoder;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009131 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009132
Damien Lespiau9abdda72013-02-13 13:29:23 +00009133 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009134 * of connectors. For paranoia, double-check this. */
9135 WARN_ON(!set->fb && (set->num_connectors != 0));
9136 WARN_ON(set->fb && (set->num_connectors == 0));
9137
Daniel Vetter9a935852012-07-05 22:34:27 +02009138 list_for_each_entry(connector, &dev->mode_config.connector_list,
9139 base.head) {
9140 /* Otherwise traverse passed in connector list and get encoders
9141 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009142 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009143 if (set->connectors[ro] == &connector->base) {
9144 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009145 break;
9146 }
9147 }
9148
Daniel Vetter9a935852012-07-05 22:34:27 +02009149 /* If we disable the crtc, disable all its connectors. Also, if
9150 * the connector is on the changing crtc but not on the new
9151 * connector list, disable it. */
9152 if ((!set->fb || ro == set->num_connectors) &&
9153 connector->base.encoder &&
9154 connector->base.encoder->crtc == set->crtc) {
9155 connector->new_encoder = NULL;
9156
9157 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9158 connector->base.base.id,
9159 drm_get_connector_name(&connector->base));
9160 }
9161
9162
9163 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009164 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009165 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009166 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009167 }
9168 /* connector->new_encoder is now updated for all connectors. */
9169
9170 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009171 list_for_each_entry(connector, &dev->mode_config.connector_list,
9172 base.head) {
9173 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009174 continue;
9175
Daniel Vetter9a935852012-07-05 22:34:27 +02009176 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009177
9178 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009179 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009180 new_crtc = set->crtc;
9181 }
9182
9183 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02009184 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
9185 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009186 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009187 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009188 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9189
9190 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9191 connector->base.base.id,
9192 drm_get_connector_name(&connector->base),
9193 new_crtc->base.id);
9194 }
9195
9196 /* Check for any encoders that needs to be disabled. */
9197 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9198 base.head) {
9199 list_for_each_entry(connector,
9200 &dev->mode_config.connector_list,
9201 base.head) {
9202 if (connector->new_encoder == encoder) {
9203 WARN_ON(!connector->new_encoder->new_crtc);
9204
9205 goto next_encoder;
9206 }
9207 }
9208 encoder->new_crtc = NULL;
9209next_encoder:
9210 /* Only now check for crtc changes so we don't miss encoders
9211 * that will be disabled. */
9212 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009213 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009214 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009215 }
9216 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009217 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009218
Daniel Vetter2e431052012-07-04 22:42:15 +02009219 return 0;
9220}
9221
9222static int intel_crtc_set_config(struct drm_mode_set *set)
9223{
9224 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02009225 struct drm_mode_set save_set;
9226 struct intel_set_config *config;
9227 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02009228
Daniel Vetter8d3e3752012-07-05 16:09:09 +02009229 BUG_ON(!set);
9230 BUG_ON(!set->crtc);
9231 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02009232
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01009233 /* Enforce sane interface api - has been abused by the fb helper. */
9234 BUG_ON(!set->mode && set->fb);
9235 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02009236
Daniel Vetter2e431052012-07-04 22:42:15 +02009237 if (set->fb) {
9238 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
9239 set->crtc->base.id, set->fb->base.id,
9240 (int)set->num_connectors, set->x, set->y);
9241 } else {
9242 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02009243 }
9244
9245 dev = set->crtc->dev;
9246
9247 ret = -ENOMEM;
9248 config = kzalloc(sizeof(*config), GFP_KERNEL);
9249 if (!config)
9250 goto out_config;
9251
9252 ret = intel_set_config_save_state(dev, config);
9253 if (ret)
9254 goto out_config;
9255
9256 save_set.crtc = set->crtc;
9257 save_set.mode = &set->crtc->mode;
9258 save_set.x = set->crtc->x;
9259 save_set.y = set->crtc->y;
9260 save_set.fb = set->crtc->fb;
9261
9262 /* Compute whether we need a full modeset, only an fb base update or no
9263 * change at all. In the future we might also check whether only the
9264 * mode changed, e.g. for LVDS where we only change the panel fitter in
9265 * such cases. */
9266 intel_set_config_compute_mode_changes(set, config);
9267
Daniel Vetter9a935852012-07-05 22:34:27 +02009268 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02009269 if (ret)
9270 goto fail;
9271
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009272 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009273 ret = intel_set_mode(set->crtc, set->mode,
9274 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009275 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02009276 intel_crtc_wait_for_pending_flips(set->crtc);
9277
Daniel Vetter4f660f42012-07-02 09:47:37 +02009278 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02009279 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02009280 }
9281
Chris Wilson2d05eae2013-05-03 17:36:25 +01009282 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +02009283 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
9284 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +02009285fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +01009286 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009287
Chris Wilson2d05eae2013-05-03 17:36:25 +01009288 /* Try to restore the config */
9289 if (config->mode_changed &&
9290 intel_set_mode(save_set.crtc, save_set.mode,
9291 save_set.x, save_set.y, save_set.fb))
9292 DRM_ERROR("failed to restore config after modeset failure\n");
9293 }
Daniel Vetter50f56112012-07-02 09:35:43 +02009294
Daniel Vetterd9e55602012-07-04 22:16:09 +02009295out_config:
9296 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009297 return ret;
9298}
9299
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009300static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009301 .cursor_set = intel_crtc_cursor_set,
9302 .cursor_move = intel_crtc_cursor_move,
9303 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02009304 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009305 .destroy = intel_crtc_destroy,
9306 .page_flip = intel_crtc_page_flip,
9307};
9308
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009309static void intel_cpu_pll_init(struct drm_device *dev)
9310{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009311 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009312 intel_ddi_pll_init(dev);
9313}
9314
Daniel Vetter53589012013-06-05 13:34:16 +02009315static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
9316 struct intel_shared_dpll *pll,
9317 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009318{
Daniel Vetter53589012013-06-05 13:34:16 +02009319 uint32_t val;
9320
9321 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +02009322 hw_state->dpll = val;
9323 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
9324 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +02009325
9326 return val & DPLL_VCO_ENABLE;
9327}
9328
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009329static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
9330 struct intel_shared_dpll *pll)
9331{
9332 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
9333 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
9334}
9335
Daniel Vettere7b903d2013-06-05 13:34:14 +02009336static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
9337 struct intel_shared_dpll *pll)
9338{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009339 /* PCH refclock must be enabled first */
9340 assert_pch_refclk_enabled(dev_priv);
9341
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009342 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9343
9344 /* Wait for the clocks to stabilize. */
9345 POSTING_READ(PCH_DPLL(pll->id));
9346 udelay(150);
9347
9348 /* The pixel multiplier can only be updated once the
9349 * DPLL is enabled and the clocks are stable.
9350 *
9351 * So write it again.
9352 */
9353 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9354 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009355 udelay(200);
9356}
9357
9358static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
9359 struct intel_shared_dpll *pll)
9360{
9361 struct drm_device *dev = dev_priv->dev;
9362 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009363
9364 /* Make sure no transcoder isn't still depending on us. */
9365 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9366 if (intel_crtc_to_shared_dpll(crtc) == pll)
9367 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
9368 }
9369
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009370 I915_WRITE(PCH_DPLL(pll->id), 0);
9371 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009372 udelay(200);
9373}
9374
Daniel Vetter46edb022013-06-05 13:34:12 +02009375static char *ibx_pch_dpll_names[] = {
9376 "PCH DPLL A",
9377 "PCH DPLL B",
9378};
9379
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009380static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009381{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009382 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009383 int i;
9384
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009385 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009386
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009387 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +02009388 dev_priv->shared_dplls[i].id = i;
9389 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009390 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009391 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
9392 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +02009393 dev_priv->shared_dplls[i].get_hw_state =
9394 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009395 }
9396}
9397
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009398static void intel_shared_dpll_init(struct drm_device *dev)
9399{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009400 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009401
9402 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
9403 ibx_pch_dpll_init(dev);
9404 else
9405 dev_priv->num_shared_dpll = 0;
9406
9407 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
9408 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
9409 dev_priv->num_shared_dpll);
9410}
9411
Hannes Ederb358d0a2008-12-18 21:18:47 +01009412static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08009413{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009414 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009415 struct intel_crtc *intel_crtc;
9416 int i;
9417
9418 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
9419 if (intel_crtc == NULL)
9420 return;
9421
9422 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
9423
9424 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08009425 for (i = 0; i < 256; i++) {
9426 intel_crtc->lut_r[i] = i;
9427 intel_crtc->lut_g[i] = i;
9428 intel_crtc->lut_b[i] = i;
9429 }
9430
Jesse Barnes80824002009-09-10 15:28:06 -07009431 /* Swap pipes & planes for FBC on pre-965 */
9432 intel_crtc->pipe = pipe;
9433 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01009434 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08009435 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01009436 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07009437 }
9438
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009439 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
9440 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
9441 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
9442 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
9443
Jesse Barnes79e53942008-11-07 14:24:08 -08009444 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08009445}
9446
Carl Worth08d7b3d2009-04-29 14:43:54 -07009447int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00009448 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07009449{
Carl Worth08d7b3d2009-04-29 14:43:54 -07009450 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02009451 struct drm_mode_object *drmmode_obj;
9452 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009453
Daniel Vetter1cff8f62012-04-24 09:55:08 +02009454 if (!drm_core_check_feature(dev, DRIVER_MODESET))
9455 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009456
Daniel Vetterc05422d2009-08-11 16:05:30 +02009457 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
9458 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07009459
Daniel Vetterc05422d2009-08-11 16:05:30 +02009460 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07009461 DRM_ERROR("no such CRTC id\n");
9462 return -EINVAL;
9463 }
9464
Daniel Vetterc05422d2009-08-11 16:05:30 +02009465 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
9466 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009467
Daniel Vetterc05422d2009-08-11 16:05:30 +02009468 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009469}
9470
Daniel Vetter66a92782012-07-12 20:08:18 +02009471static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009472{
Daniel Vetter66a92782012-07-12 20:08:18 +02009473 struct drm_device *dev = encoder->base.dev;
9474 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009475 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009476 int entry = 0;
9477
Daniel Vetter66a92782012-07-12 20:08:18 +02009478 list_for_each_entry(source_encoder,
9479 &dev->mode_config.encoder_list, base.head) {
9480
9481 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009482 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02009483
9484 /* Intel hw has only one MUX where enocoders could be cloned. */
9485 if (encoder->cloneable && source_encoder->cloneable)
9486 index_mask |= (1 << entry);
9487
Jesse Barnes79e53942008-11-07 14:24:08 -08009488 entry++;
9489 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01009490
Jesse Barnes79e53942008-11-07 14:24:08 -08009491 return index_mask;
9492}
9493
Chris Wilson4d302442010-12-14 19:21:29 +00009494static bool has_edp_a(struct drm_device *dev)
9495{
9496 struct drm_i915_private *dev_priv = dev->dev_private;
9497
9498 if (!IS_MOBILE(dev))
9499 return false;
9500
9501 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
9502 return false;
9503
9504 if (IS_GEN5(dev) &&
9505 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
9506 return false;
9507
9508 return true;
9509}
9510
Jesse Barnes79e53942008-11-07 14:24:08 -08009511static void intel_setup_outputs(struct drm_device *dev)
9512{
Eric Anholt725e30a2009-01-22 13:01:02 -08009513 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009514 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009515 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009516
Daniel Vetterc9093352013-06-06 22:22:47 +02009517 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009518
Paulo Zanonic40c0f52013-04-12 18:16:53 -03009519 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02009520 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009521
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009522 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03009523 int found;
9524
9525 /* Haswell uses DDI functions to detect digital outputs */
9526 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
9527 /* DDI A only supports eDP */
9528 if (found)
9529 intel_ddi_init(dev, PORT_A);
9530
9531 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
9532 * register */
9533 found = I915_READ(SFUSE_STRAP);
9534
9535 if (found & SFUSE_STRAP_DDIB_DETECTED)
9536 intel_ddi_init(dev, PORT_B);
9537 if (found & SFUSE_STRAP_DDIC_DETECTED)
9538 intel_ddi_init(dev, PORT_C);
9539 if (found & SFUSE_STRAP_DDID_DETECTED)
9540 intel_ddi_init(dev, PORT_D);
9541 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009542 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02009543 dpd_is_edp = intel_dpd_is_edp(dev);
9544
9545 if (has_edp_a(dev))
9546 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009547
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009548 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08009549 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01009550 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009551 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009552 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009553 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009554 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009555 }
9556
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009557 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009558 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009559
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009560 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009561 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009562
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009563 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009564 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009565
Daniel Vetter270b3042012-10-27 15:52:05 +02009566 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009567 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009568 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05309569 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Jesse Barnes6f6005a2013-08-09 09:34:35 -07009570 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
9571 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
9572 PORT_C);
9573 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
9574 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
9575 PORT_C);
9576 }
Gajanan Bhat19c03922012-09-27 19:13:07 +05309577
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009578 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03009579 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
9580 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009581 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
9582 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009583 }
Jani Nikula3cfca972013-08-27 15:12:26 +03009584
9585 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +08009586 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009587 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08009588
Paulo Zanonie2debe92013-02-18 19:00:27 -03009589 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009590 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009591 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009592 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
9593 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009594 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009595 }
Ma Ling27185ae2009-08-24 13:50:23 +08009596
Imre Deake7281ea2013-05-08 13:14:08 +03009597 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009598 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08009599 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009600
9601 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009602
Paulo Zanonie2debe92013-02-18 19:00:27 -03009603 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009604 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009605 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009606 }
Ma Ling27185ae2009-08-24 13:50:23 +08009607
Paulo Zanonie2debe92013-02-18 19:00:27 -03009608 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009609
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009610 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
9611 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009612 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009613 }
Imre Deake7281ea2013-05-08 13:14:08 +03009614 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009615 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08009616 }
Ma Ling27185ae2009-08-24 13:50:23 +08009617
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009618 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03009619 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009620 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07009621 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009622 intel_dvo_init(dev);
9623
Zhenyu Wang103a1962009-11-27 11:44:36 +08009624 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009625 intel_tv_init(dev);
9626
Chris Wilson4ef69c72010-09-09 15:14:28 +01009627 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9628 encoder->base.possible_crtcs = encoder->crtc_mask;
9629 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02009630 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08009631 }
Chris Wilson47356eb2011-01-11 17:06:04 +00009632
Paulo Zanonidde86e22012-12-01 12:04:25 -02009633 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02009634
9635 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009636}
9637
Chris Wilsonddfe1562013-08-06 17:43:07 +01009638void intel_framebuffer_fini(struct intel_framebuffer *fb)
9639{
9640 drm_framebuffer_cleanup(&fb->base);
9641 drm_gem_object_unreference_unlocked(&fb->obj->base);
9642}
9643
Jesse Barnes79e53942008-11-07 14:24:08 -08009644static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
9645{
9646 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009647
Chris Wilsonddfe1562013-08-06 17:43:07 +01009648 intel_framebuffer_fini(intel_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009649 kfree(intel_fb);
9650}
9651
9652static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00009653 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08009654 unsigned int *handle)
9655{
9656 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009657 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009658
Chris Wilson05394f32010-11-08 19:18:58 +00009659 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08009660}
9661
9662static const struct drm_framebuffer_funcs intel_fb_funcs = {
9663 .destroy = intel_user_framebuffer_destroy,
9664 .create_handle = intel_user_framebuffer_create_handle,
9665};
9666
Dave Airlie38651672010-03-30 05:34:13 +00009667int intel_framebuffer_init(struct drm_device *dev,
9668 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009669 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00009670 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08009671{
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009672 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08009673 int ret;
9674
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009675 if (obj->tiling_mode == I915_TILING_Y) {
9676 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01009677 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009678 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009679
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009680 if (mode_cmd->pitches[0] & 63) {
9681 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
9682 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01009683 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009684 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009685
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009686 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
9687 pitch_limit = 32*1024;
9688 } else if (INTEL_INFO(dev)->gen >= 4) {
9689 if (obj->tiling_mode)
9690 pitch_limit = 16*1024;
9691 else
9692 pitch_limit = 32*1024;
9693 } else if (INTEL_INFO(dev)->gen >= 3) {
9694 if (obj->tiling_mode)
9695 pitch_limit = 8*1024;
9696 else
9697 pitch_limit = 16*1024;
9698 } else
9699 /* XXX DSPC is limited to 4k tiled */
9700 pitch_limit = 8*1024;
9701
9702 if (mode_cmd->pitches[0] > pitch_limit) {
9703 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
9704 obj->tiling_mode ? "tiled" : "linear",
9705 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009706 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009707 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009708
9709 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009710 mode_cmd->pitches[0] != obj->stride) {
9711 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
9712 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009713 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009714 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009715
Ville Syrjälä57779d02012-10-31 17:50:14 +02009716 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009717 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02009718 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009719 case DRM_FORMAT_RGB565:
9720 case DRM_FORMAT_XRGB8888:
9721 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009722 break;
9723 case DRM_FORMAT_XRGB1555:
9724 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009725 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009726 DRM_DEBUG("unsupported pixel format: %s\n",
9727 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009728 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009729 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02009730 break;
9731 case DRM_FORMAT_XBGR8888:
9732 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009733 case DRM_FORMAT_XRGB2101010:
9734 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009735 case DRM_FORMAT_XBGR2101010:
9736 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009737 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009738 DRM_DEBUG("unsupported pixel format: %s\n",
9739 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009740 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009741 }
Jesse Barnesb5626742011-06-24 12:19:27 -07009742 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02009743 case DRM_FORMAT_YUYV:
9744 case DRM_FORMAT_UYVY:
9745 case DRM_FORMAT_YVYU:
9746 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009747 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009748 DRM_DEBUG("unsupported pixel format: %s\n",
9749 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009750 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009751 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009752 break;
9753 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009754 DRM_DEBUG("unsupported pixel format: %s\n",
9755 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +01009756 return -EINVAL;
9757 }
9758
Ville Syrjälä90f9a332012-10-31 17:50:19 +02009759 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
9760 if (mode_cmd->offsets[0] != 0)
9761 return -EINVAL;
9762
Daniel Vetterc7d73f62012-12-13 23:38:38 +01009763 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
9764 intel_fb->obj = obj;
9765
Jesse Barnes79e53942008-11-07 14:24:08 -08009766 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
9767 if (ret) {
9768 DRM_ERROR("framebuffer init failed %d\n", ret);
9769 return ret;
9770 }
9771
Jesse Barnes79e53942008-11-07 14:24:08 -08009772 return 0;
9773}
9774
Jesse Barnes79e53942008-11-07 14:24:08 -08009775static struct drm_framebuffer *
9776intel_user_framebuffer_create(struct drm_device *dev,
9777 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009778 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08009779{
Chris Wilson05394f32010-11-08 19:18:58 +00009780 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009781
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009782 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
9783 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00009784 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01009785 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08009786
Chris Wilsond2dff872011-04-19 08:36:26 +01009787 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08009788}
9789
Jesse Barnes79e53942008-11-07 14:24:08 -08009790static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009791 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00009792 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08009793};
9794
Jesse Barnese70236a2009-09-21 10:42:27 -07009795/* Set up chip specific display functions */
9796static void intel_init_display(struct drm_device *dev)
9797{
9798 struct drm_i915_private *dev_priv = dev->dev_private;
9799
Daniel Vetteree9300b2013-06-03 22:40:22 +02009800 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
9801 dev_priv->display.find_dpll = g4x_find_best_dpll;
9802 else if (IS_VALLEYVIEW(dev))
9803 dev_priv->display.find_dpll = vlv_find_best_dpll;
9804 else if (IS_PINEVIEW(dev))
9805 dev_priv->display.find_dpll = pnv_find_best_dpll;
9806 else
9807 dev_priv->display.find_dpll = i9xx_find_best_dpll;
9808
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009809 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009810 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009811 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02009812 dev_priv->display.crtc_enable = haswell_crtc_enable;
9813 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009814 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009815 dev_priv->display.update_plane = ironlake_update_plane;
9816 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009817 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009818 dev_priv->display.get_clock = ironlake_crtc_clock_get;
Eric Anholtf564048e2011-03-30 13:01:02 -07009819 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009820 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9821 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009822 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009823 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009824 } else if (IS_VALLEYVIEW(dev)) {
9825 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009826 dev_priv->display.get_clock = i9xx_crtc_clock_get;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009827 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9828 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9829 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9830 dev_priv->display.off = i9xx_crtc_off;
9831 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009832 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009833 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009834 dev_priv->display.get_clock = i9xx_crtc_clock_get;
Eric Anholtf564048e2011-03-30 13:01:02 -07009835 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009836 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9837 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009838 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009839 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009840 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009841
Jesse Barnese70236a2009-09-21 10:42:27 -07009842 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009843 if (IS_VALLEYVIEW(dev))
9844 dev_priv->display.get_display_clock_speed =
9845 valleyview_get_display_clock_speed;
9846 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009847 dev_priv->display.get_display_clock_speed =
9848 i945_get_display_clock_speed;
9849 else if (IS_I915G(dev))
9850 dev_priv->display.get_display_clock_speed =
9851 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02009852 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009853 dev_priv->display.get_display_clock_speed =
9854 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02009855 else if (IS_PINEVIEW(dev))
9856 dev_priv->display.get_display_clock_speed =
9857 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -07009858 else if (IS_I915GM(dev))
9859 dev_priv->display.get_display_clock_speed =
9860 i915gm_get_display_clock_speed;
9861 else if (IS_I865G(dev))
9862 dev_priv->display.get_display_clock_speed =
9863 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009864 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009865 dev_priv->display.get_display_clock_speed =
9866 i855_get_display_clock_speed;
9867 else /* 852, 830 */
9868 dev_priv->display.get_display_clock_speed =
9869 i830_get_display_clock_speed;
9870
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009871 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009872 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009873 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009874 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009875 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009876 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009877 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009878 } else if (IS_IVYBRIDGE(dev)) {
9879 /* FIXME: detect B0+ stepping and use auto training */
9880 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009881 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02009882 dev_priv->display.modeset_global_resources =
9883 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03009884 } else if (IS_HASWELL(dev)) {
9885 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08009886 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02009887 dev_priv->display.modeset_global_resources =
9888 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02009889 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07009890 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009891 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009892 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009893
9894 /* Default just returns -ENODEV to indicate unsupported */
9895 dev_priv->display.queue_flip = intel_default_queue_flip;
9896
9897 switch (INTEL_INFO(dev)->gen) {
9898 case 2:
9899 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9900 break;
9901
9902 case 3:
9903 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9904 break;
9905
9906 case 4:
9907 case 5:
9908 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9909 break;
9910
9911 case 6:
9912 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9913 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009914 case 7:
9915 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9916 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009917 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009918}
9919
Jesse Barnesb690e962010-07-19 13:53:12 -07009920/*
9921 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9922 * resume, or other times. This quirk makes sure that's the case for
9923 * affected systems.
9924 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009925static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009926{
9927 struct drm_i915_private *dev_priv = dev->dev_private;
9928
9929 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009930 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009931}
9932
Keith Packard435793d2011-07-12 14:56:22 -07009933/*
9934 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9935 */
9936static void quirk_ssc_force_disable(struct drm_device *dev)
9937{
9938 struct drm_i915_private *dev_priv = dev->dev_private;
9939 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009940 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009941}
9942
Carsten Emde4dca20e2012-03-15 15:56:26 +01009943/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009944 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9945 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009946 */
9947static void quirk_invert_brightness(struct drm_device *dev)
9948{
9949 struct drm_i915_private *dev_priv = dev->dev_private;
9950 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009951 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009952}
9953
Kamal Mostafae85843b2013-07-19 15:02:01 -07009954/*
9955 * Some machines (Dell XPS13) suffer broken backlight controls if
9956 * BLM_PCH_PWM_ENABLE is set.
9957 */
9958static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
9959{
9960 struct drm_i915_private *dev_priv = dev->dev_private;
9961 dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
9962 DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
9963}
9964
Jesse Barnesb690e962010-07-19 13:53:12 -07009965struct intel_quirk {
9966 int device;
9967 int subsystem_vendor;
9968 int subsystem_device;
9969 void (*hook)(struct drm_device *dev);
9970};
9971
Egbert Eich5f85f1762012-10-14 15:46:38 +02009972/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9973struct intel_dmi_quirk {
9974 void (*hook)(struct drm_device *dev);
9975 const struct dmi_system_id (*dmi_id_list)[];
9976};
9977
9978static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9979{
9980 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9981 return 1;
9982}
9983
9984static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9985 {
9986 .dmi_id_list = &(const struct dmi_system_id[]) {
9987 {
9988 .callback = intel_dmi_reverse_brightness,
9989 .ident = "NCR Corporation",
9990 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9991 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9992 },
9993 },
9994 { } /* terminating entry */
9995 },
9996 .hook = quirk_invert_brightness,
9997 },
9998};
9999
Ben Widawskyc43b5632012-04-16 14:07:40 -070010000static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070010001 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040010002 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070010003
Jesse Barnesb690e962010-07-19 13:53:12 -070010004 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10005 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10006
Jesse Barnesb690e962010-07-19 13:53:12 -070010007 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10008 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10009
Daniel Vetterccd0d362012-10-10 23:13:59 +020010010 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -070010011 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010012 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010013
10014 /* Lenovo U160 cannot use SSC on LVDS */
10015 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010016
10017 /* Sony Vaio Y cannot use SSC on LVDS */
10018 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010019
10020 /* Acer Aspire 5734Z must invert backlight brightness */
10021 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +020010022
10023 /* Acer/eMachines G725 */
10024 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +020010025
10026 /* Acer/eMachines e725 */
10027 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +020010028
10029 /* Acer/Packard Bell NCL20 */
10030 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +010010031
10032 /* Acer Aspire 4736Z */
10033 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Kamal Mostafae85843b2013-07-19 15:02:01 -070010034
10035 /* Dell XPS13 HD Sandy Bridge */
10036 { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
10037 /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
10038 { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
Jesse Barnesb690e962010-07-19 13:53:12 -070010039};
10040
10041static void intel_init_quirks(struct drm_device *dev)
10042{
10043 struct pci_dev *d = dev->pdev;
10044 int i;
10045
10046 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10047 struct intel_quirk *q = &intel_quirks[i];
10048
10049 if (d->device == q->device &&
10050 (d->subsystem_vendor == q->subsystem_vendor ||
10051 q->subsystem_vendor == PCI_ANY_ID) &&
10052 (d->subsystem_device == q->subsystem_device ||
10053 q->subsystem_device == PCI_ANY_ID))
10054 q->hook(dev);
10055 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020010056 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10057 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10058 intel_dmi_quirks[i].hook(dev);
10059 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010060}
10061
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010062/* Disable the VGA plane that we never use */
10063static void i915_disable_vga(struct drm_device *dev)
10064{
10065 struct drm_i915_private *dev_priv = dev->dev_private;
10066 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010067 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010068
10069 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010070 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010071 sr1 = inb(VGA_SR_DATA);
10072 outb(sr1 | 1<<5, VGA_SR_DATA);
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010073
10074 /* Disable VGA memory on Intel HD */
10075 if (HAS_PCH_SPLIT(dev)) {
10076 outb(inb(VGA_MSR_READ) & ~VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10077 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10078 VGA_RSRC_NORMAL_IO |
10079 VGA_RSRC_NORMAL_MEM);
10080 }
10081
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010082 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10083 udelay(300);
10084
10085 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10086 POSTING_READ(vga_reg);
10087}
10088
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010089static void i915_enable_vga(struct drm_device *dev)
10090{
10091 /* Enable VGA memory on Intel HD */
10092 if (HAS_PCH_SPLIT(dev)) {
10093 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
10094 outb(inb(VGA_MSR_READ) | VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10095 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10096 VGA_RSRC_LEGACY_MEM |
10097 VGA_RSRC_NORMAL_IO |
10098 VGA_RSRC_NORMAL_MEM);
10099 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10100 }
10101}
10102
Daniel Vetterf8175862012-04-10 15:50:11 +020010103void intel_modeset_init_hw(struct drm_device *dev)
10104{
Paulo Zanonifa42e232013-01-25 16:59:11 -020010105 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -030010106
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010107 intel_prepare_ddi(dev);
10108
Daniel Vetterf8175862012-04-10 15:50:11 +020010109 intel_init_clock_gating(dev);
10110
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010111 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010112 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010113 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020010114}
10115
Imre Deak7d708ee2013-04-17 14:04:50 +030010116void intel_modeset_suspend_hw(struct drm_device *dev)
10117{
10118 intel_suspend_hw(dev);
10119}
10120
Jesse Barnes79e53942008-11-07 14:24:08 -080010121void intel_modeset_init(struct drm_device *dev)
10122{
Jesse Barnes652c3932009-08-17 13:31:43 -070010123 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010124 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010125
10126 drm_mode_config_init(dev);
10127
10128 dev->mode_config.min_width = 0;
10129 dev->mode_config.min_height = 0;
10130
Dave Airlie019d96c2011-09-29 16:20:42 +010010131 dev->mode_config.preferred_depth = 24;
10132 dev->mode_config.prefer_shadow = 1;
10133
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020010134 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080010135
Jesse Barnesb690e962010-07-19 13:53:12 -070010136 intel_init_quirks(dev);
10137
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030010138 intel_init_pm(dev);
10139
Ben Widawskye3c74752013-04-05 13:12:39 -070010140 if (INTEL_INFO(dev)->num_pipes == 0)
10141 return;
10142
Jesse Barnese70236a2009-09-21 10:42:27 -070010143 intel_init_display(dev);
10144
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010145 if (IS_GEN2(dev)) {
10146 dev->mode_config.max_width = 2048;
10147 dev->mode_config.max_height = 2048;
10148 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070010149 dev->mode_config.max_width = 4096;
10150 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080010151 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010152 dev->mode_config.max_width = 8192;
10153 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080010154 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080010155 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010156
Zhao Yakui28c97732009-10-09 11:39:41 +080010157 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010158 INTEL_INFO(dev)->num_pipes,
10159 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080010160
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010010161 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010162 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010163 for (j = 0; j < dev_priv->num_plane; j++) {
10164 ret = intel_plane_init(dev, i, j);
10165 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030010166 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
10167 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010168 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010169 }
10170
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010171 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010172 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010173
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010174 /* Just disable it once at startup */
10175 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010176 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000010177
10178 /* Just in case the BIOS is doing something questionable. */
10179 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010180}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080010181
Daniel Vetter24929352012-07-02 20:28:59 +020010182static void
10183intel_connector_break_all_links(struct intel_connector *connector)
10184{
10185 connector->base.dpms = DRM_MODE_DPMS_OFF;
10186 connector->base.encoder = NULL;
10187 connector->encoder->connectors_active = false;
10188 connector->encoder->base.crtc = NULL;
10189}
10190
Daniel Vetter7fad7982012-07-04 17:51:47 +020010191static void intel_enable_pipe_a(struct drm_device *dev)
10192{
10193 struct intel_connector *connector;
10194 struct drm_connector *crt = NULL;
10195 struct intel_load_detect_pipe load_detect_temp;
10196
10197 /* We can't just switch on the pipe A, we need to set things up with a
10198 * proper mode and output configuration. As a gross hack, enable pipe A
10199 * by enabling the load detect pipe once. */
10200 list_for_each_entry(connector,
10201 &dev->mode_config.connector_list,
10202 base.head) {
10203 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
10204 crt = &connector->base;
10205 break;
10206 }
10207 }
10208
10209 if (!crt)
10210 return;
10211
10212 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
10213 intel_release_load_detect_pipe(crt, &load_detect_temp);
10214
10215
10216}
10217
Daniel Vetterfa555832012-10-10 23:14:00 +020010218static bool
10219intel_check_plane_mapping(struct intel_crtc *crtc)
10220{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010221 struct drm_device *dev = crtc->base.dev;
10222 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010223 u32 reg, val;
10224
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010225 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020010226 return true;
10227
10228 reg = DSPCNTR(!crtc->plane);
10229 val = I915_READ(reg);
10230
10231 if ((val & DISPLAY_PLANE_ENABLE) &&
10232 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
10233 return false;
10234
10235 return true;
10236}
10237
Daniel Vetter24929352012-07-02 20:28:59 +020010238static void intel_sanitize_crtc(struct intel_crtc *crtc)
10239{
10240 struct drm_device *dev = crtc->base.dev;
10241 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010242 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020010243
Daniel Vetter24929352012-07-02 20:28:59 +020010244 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020010245 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020010246 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
10247
10248 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020010249 * disable the crtc (and hence change the state) if it is wrong. Note
10250 * that gen4+ has a fixed plane -> pipe mapping. */
10251 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020010252 struct intel_connector *connector;
10253 bool plane;
10254
Daniel Vetter24929352012-07-02 20:28:59 +020010255 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
10256 crtc->base.base.id);
10257
10258 /* Pipe has the wrong plane attached and the plane is active.
10259 * Temporarily change the plane mapping and disable everything
10260 * ... */
10261 plane = crtc->plane;
10262 crtc->plane = !plane;
10263 dev_priv->display.crtc_disable(&crtc->base);
10264 crtc->plane = plane;
10265
10266 /* ... and break all links. */
10267 list_for_each_entry(connector, &dev->mode_config.connector_list,
10268 base.head) {
10269 if (connector->encoder->base.crtc != &crtc->base)
10270 continue;
10271
10272 intel_connector_break_all_links(connector);
10273 }
10274
10275 WARN_ON(crtc->active);
10276 crtc->base.enabled = false;
10277 }
Daniel Vetter24929352012-07-02 20:28:59 +020010278
Daniel Vetter7fad7982012-07-04 17:51:47 +020010279 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
10280 crtc->pipe == PIPE_A && !crtc->active) {
10281 /* BIOS forgot to enable pipe A, this mostly happens after
10282 * resume. Force-enable the pipe to fix this, the update_dpms
10283 * call below we restore the pipe to the right state, but leave
10284 * the required bits on. */
10285 intel_enable_pipe_a(dev);
10286 }
10287
Daniel Vetter24929352012-07-02 20:28:59 +020010288 /* Adjust the state of the output pipe according to whether we
10289 * have active connectors/encoders. */
10290 intel_crtc_update_dpms(&crtc->base);
10291
10292 if (crtc->active != crtc->base.enabled) {
10293 struct intel_encoder *encoder;
10294
10295 /* This can happen either due to bugs in the get_hw_state
10296 * functions or because the pipe is force-enabled due to the
10297 * pipe A quirk. */
10298 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
10299 crtc->base.base.id,
10300 crtc->base.enabled ? "enabled" : "disabled",
10301 crtc->active ? "enabled" : "disabled");
10302
10303 crtc->base.enabled = crtc->active;
10304
10305 /* Because we only establish the connector -> encoder ->
10306 * crtc links if something is active, this means the
10307 * crtc is now deactivated. Break the links. connector
10308 * -> encoder links are only establish when things are
10309 * actually up, hence no need to break them. */
10310 WARN_ON(crtc->active);
10311
10312 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
10313 WARN_ON(encoder->connectors_active);
10314 encoder->base.crtc = NULL;
10315 }
10316 }
10317}
10318
10319static void intel_sanitize_encoder(struct intel_encoder *encoder)
10320{
10321 struct intel_connector *connector;
10322 struct drm_device *dev = encoder->base.dev;
10323
10324 /* We need to check both for a crtc link (meaning that the
10325 * encoder is active and trying to read from a pipe) and the
10326 * pipe itself being active. */
10327 bool has_active_crtc = encoder->base.crtc &&
10328 to_intel_crtc(encoder->base.crtc)->active;
10329
10330 if (encoder->connectors_active && !has_active_crtc) {
10331 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
10332 encoder->base.base.id,
10333 drm_get_encoder_name(&encoder->base));
10334
10335 /* Connector is active, but has no active pipe. This is
10336 * fallout from our resume register restoring. Disable
10337 * the encoder manually again. */
10338 if (encoder->base.crtc) {
10339 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
10340 encoder->base.base.id,
10341 drm_get_encoder_name(&encoder->base));
10342 encoder->disable(encoder);
10343 }
10344
10345 /* Inconsistent output/port/pipe state happens presumably due to
10346 * a bug in one of the get_hw_state functions. Or someplace else
10347 * in our code, like the register restore mess on resume. Clamp
10348 * things to off as a safer default. */
10349 list_for_each_entry(connector,
10350 &dev->mode_config.connector_list,
10351 base.head) {
10352 if (connector->encoder != encoder)
10353 continue;
10354
10355 intel_connector_break_all_links(connector);
10356 }
10357 }
10358 /* Enabled encoders without active connectors will be fixed in
10359 * the crtc fixup. */
10360}
10361
Daniel Vetter44cec742013-01-25 17:53:21 +010010362void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010363{
10364 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010365 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010366
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010367 /* This function can be called both from intel_modeset_setup_hw_state or
10368 * at a very early point in our resume sequence, where the power well
10369 * structures are not yet restored. Since this function is at a very
10370 * paranoid "someone might have enabled VGA while we were not looking"
10371 * level, just check if the power well is enabled instead of trying to
10372 * follow the "don't touch the power well if we don't need it" policy
10373 * the rest of the driver uses. */
10374 if (HAS_POWER_WELL(dev) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030010375 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010376 return;
10377
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010378 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
10379 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020010380 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010381 }
10382}
10383
Daniel Vetter30e984d2013-06-05 13:34:17 +020010384static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020010385{
10386 struct drm_i915_private *dev_priv = dev->dev_private;
10387 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020010388 struct intel_crtc *crtc;
10389 struct intel_encoder *encoder;
10390 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020010391 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020010392
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010393 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10394 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010010395 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020010396
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010397 crtc->active = dev_priv->display.get_pipe_config(crtc,
10398 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010399
10400 crtc->base.enabled = crtc->active;
10401
10402 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
10403 crtc->base.base.id,
10404 crtc->active ? "enabled" : "disabled");
10405 }
10406
Daniel Vetter53589012013-06-05 13:34:16 +020010407 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010408 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010409 intel_ddi_setup_hw_pll_state(dev);
10410
Daniel Vetter53589012013-06-05 13:34:16 +020010411 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10412 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10413
10414 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
10415 pll->active = 0;
10416 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10417 base.head) {
10418 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10419 pll->active++;
10420 }
10421 pll->refcount = pll->active;
10422
Daniel Vetter35c95372013-07-17 06:55:04 +020010423 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
10424 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020010425 }
10426
Daniel Vetter24929352012-07-02 20:28:59 +020010427 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10428 base.head) {
10429 pipe = 0;
10430
10431 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010432 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10433 encoder->base.crtc = &crtc->base;
Jesse Barnes510d5f22013-07-01 15:50:17 -070010434 if (encoder->get_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010435 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010436 } else {
10437 encoder->base.crtc = NULL;
10438 }
10439
10440 encoder->connectors_active = false;
10441 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
10442 encoder->base.base.id,
10443 drm_get_encoder_name(&encoder->base),
10444 encoder->base.crtc ? "enabled" : "disabled",
10445 pipe);
10446 }
10447
Jesse Barnes510d5f22013-07-01 15:50:17 -070010448 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10449 base.head) {
10450 if (!crtc->active)
10451 continue;
10452 if (dev_priv->display.get_clock)
10453 dev_priv->display.get_clock(crtc,
10454 &crtc->config);
10455 }
10456
Daniel Vetter24929352012-07-02 20:28:59 +020010457 list_for_each_entry(connector, &dev->mode_config.connector_list,
10458 base.head) {
10459 if (connector->get_hw_state(connector)) {
10460 connector->base.dpms = DRM_MODE_DPMS_ON;
10461 connector->encoder->connectors_active = true;
10462 connector->base.encoder = &connector->encoder->base;
10463 } else {
10464 connector->base.dpms = DRM_MODE_DPMS_OFF;
10465 connector->base.encoder = NULL;
10466 }
10467 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
10468 connector->base.base.id,
10469 drm_get_connector_name(&connector->base),
10470 connector->base.encoder ? "enabled" : "disabled");
10471 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020010472}
10473
10474/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
10475 * and i915 state tracking structures. */
10476void intel_modeset_setup_hw_state(struct drm_device *dev,
10477 bool force_restore)
10478{
10479 struct drm_i915_private *dev_priv = dev->dev_private;
10480 enum pipe pipe;
10481 struct drm_plane *plane;
10482 struct intel_crtc *crtc;
10483 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020010484 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010485
10486 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010487
Jesse Barnesbabea612013-06-26 18:57:38 +030010488 /*
10489 * Now that we have the config, copy it to each CRTC struct
10490 * Note that this could go away if we move to using crtc_config
10491 * checking everywhere.
10492 */
10493 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10494 base.head) {
10495 if (crtc->active && i915_fastboot) {
10496 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
10497
10498 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
10499 crtc->base.base.id);
10500 drm_mode_debug_printmodeline(&crtc->base.mode);
10501 }
10502 }
10503
Daniel Vetter24929352012-07-02 20:28:59 +020010504 /* HW state is read out, now we need to sanitize this mess. */
10505 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10506 base.head) {
10507 intel_sanitize_encoder(encoder);
10508 }
10509
10510 for_each_pipe(pipe) {
10511 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10512 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010513 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020010514 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010515
Daniel Vetter35c95372013-07-17 06:55:04 +020010516 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10517 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10518
10519 if (!pll->on || pll->active)
10520 continue;
10521
10522 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
10523
10524 pll->disable(dev_priv, pll);
10525 pll->on = false;
10526 }
10527
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010528 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +020010529 /*
10530 * We need to use raw interfaces for restoring state to avoid
10531 * checking (bogus) intermediate states.
10532 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010533 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070010534 struct drm_crtc *crtc =
10535 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020010536
10537 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
10538 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010539 }
Jesse Barnesb5644d02013-03-26 13:25:27 -070010540 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
10541 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010542
10543 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010544 } else {
10545 intel_modeset_update_staged_output_state(dev);
10546 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010547
10548 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +020010549
10550 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010551}
10552
10553void intel_modeset_gem_init(struct drm_device *dev)
10554{
Chris Wilson1833b132012-05-09 11:56:28 +010010555 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020010556
10557 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010558
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010559 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -080010560}
10561
10562void intel_modeset_cleanup(struct drm_device *dev)
10563{
Jesse Barnes652c3932009-08-17 13:31:43 -070010564 struct drm_i915_private *dev_priv = dev->dev_private;
10565 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -070010566
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010567 /*
10568 * Interrupts and polling as the first thing to avoid creating havoc.
10569 * Too much stuff here (turning of rps, connectors, ...) would
10570 * experience fancy races otherwise.
10571 */
10572 drm_irq_uninstall(dev);
10573 cancel_work_sync(&dev_priv->hotplug_work);
10574 /*
10575 * Due to the hpd irq storm handling the hotplug work can re-arm the
10576 * poll handlers. Hence disable polling after hpd handling is shut down.
10577 */
Keith Packardf87ea762010-10-03 19:36:26 -070010578 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010579
Jesse Barnes652c3932009-08-17 13:31:43 -070010580 mutex_lock(&dev->struct_mutex);
10581
Jesse Barnes723bfd72010-10-07 16:01:13 -070010582 intel_unregister_dsm_handler();
10583
Jesse Barnes652c3932009-08-17 13:31:43 -070010584 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10585 /* Skip inactive CRTCs */
10586 if (!crtc->fb)
10587 continue;
10588
Daniel Vetter3dec0092010-08-20 21:40:52 +020010589 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010590 }
10591
Chris Wilson973d04f2011-07-08 12:22:37 +010010592 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010593
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010594 i915_enable_vga(dev);
10595
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010596 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000010597
Daniel Vetter930ebb42012-06-29 23:32:16 +020010598 ironlake_teardown_rc6(dev);
10599
Kristian Høgsberg69341a52009-11-11 12:19:17 -050010600 mutex_unlock(&dev->struct_mutex);
10601
Chris Wilson1630fe72011-07-08 12:22:42 +010010602 /* flush any delayed tasks or pending work */
10603 flush_scheduled_work();
10604
Jani Nikuladc652f92013-04-12 15:18:38 +030010605 /* destroy backlight, if any, before the connectors */
10606 intel_panel_destroy_backlight(dev);
10607
Jesse Barnes79e53942008-11-07 14:24:08 -080010608 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010010609
10610 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010611}
10612
Dave Airlie28d52042009-09-21 14:33:58 +100010613/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080010614 * Return which encoder is currently attached for connector.
10615 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010010616struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080010617{
Chris Wilsondf0e9242010-09-09 16:20:55 +010010618 return &intel_attached_encoder(connector)->base;
10619}
Jesse Barnes79e53942008-11-07 14:24:08 -080010620
Chris Wilsondf0e9242010-09-09 16:20:55 +010010621void intel_connector_attach_encoder(struct intel_connector *connector,
10622 struct intel_encoder *encoder)
10623{
10624 connector->encoder = encoder;
10625 drm_mode_connector_attach_encoder(&connector->base,
10626 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010627}
Dave Airlie28d52042009-09-21 14:33:58 +100010628
10629/*
10630 * set vga decode state - true == enable VGA decode
10631 */
10632int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
10633{
10634 struct drm_i915_private *dev_priv = dev->dev_private;
10635 u16 gmch_ctrl;
10636
10637 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
10638 if (state)
10639 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
10640 else
10641 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
10642 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
10643 return 0;
10644}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010645
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010646struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010647
10648 u32 power_well_driver;
10649
Chris Wilson63b66e52013-08-08 15:12:06 +020010650 int num_transcoders;
10651
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010652 struct intel_cursor_error_state {
10653 u32 control;
10654 u32 position;
10655 u32 base;
10656 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010010657 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010658
10659 struct intel_pipe_error_state {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010660 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010010661 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010662
10663 struct intel_plane_error_state {
10664 u32 control;
10665 u32 stride;
10666 u32 size;
10667 u32 pos;
10668 u32 addr;
10669 u32 surface;
10670 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010010671 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020010672
10673 struct intel_transcoder_error_state {
10674 enum transcoder cpu_transcoder;
10675
10676 u32 conf;
10677
10678 u32 htotal;
10679 u32 hblank;
10680 u32 hsync;
10681 u32 vtotal;
10682 u32 vblank;
10683 u32 vsync;
10684 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010685};
10686
10687struct intel_display_error_state *
10688intel_display_capture_error_state(struct drm_device *dev)
10689{
Akshay Joshi0206e352011-08-16 15:34:10 -040010690 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010691 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020010692 int transcoders[] = {
10693 TRANSCODER_A,
10694 TRANSCODER_B,
10695 TRANSCODER_C,
10696 TRANSCODER_EDP,
10697 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010698 int i;
10699
Chris Wilson63b66e52013-08-08 15:12:06 +020010700 if (INTEL_INFO(dev)->num_pipes == 0)
10701 return NULL;
10702
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010703 error = kmalloc(sizeof(*error), GFP_ATOMIC);
10704 if (error == NULL)
10705 return NULL;
10706
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010707 if (HAS_POWER_WELL(dev))
10708 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
10709
Damien Lespiau52331302012-08-15 19:23:25 +010010710 for_each_pipe(i) {
Paulo Zanonia18c4c32013-03-06 20:03:12 -030010711 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
10712 error->cursor[i].control = I915_READ(CURCNTR(i));
10713 error->cursor[i].position = I915_READ(CURPOS(i));
10714 error->cursor[i].base = I915_READ(CURBASE(i));
10715 } else {
10716 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
10717 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
10718 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
10719 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010720
10721 error->plane[i].control = I915_READ(DSPCNTR(i));
10722 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010723 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030010724 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010725 error->plane[i].pos = I915_READ(DSPPOS(i));
10726 }
Paulo Zanonica291362013-03-06 20:03:14 -030010727 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
10728 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010729 if (INTEL_INFO(dev)->gen >= 4) {
10730 error->plane[i].surface = I915_READ(DSPSURF(i));
10731 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
10732 }
10733
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010734 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020010735 }
10736
10737 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
10738 if (HAS_DDI(dev_priv->dev))
10739 error->num_transcoders++; /* Account for eDP. */
10740
10741 for (i = 0; i < error->num_transcoders; i++) {
10742 enum transcoder cpu_transcoder = transcoders[i];
10743
10744 error->transcoder[i].cpu_transcoder = cpu_transcoder;
10745
10746 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
10747 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
10748 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
10749 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
10750 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
10751 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
10752 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010753 }
10754
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010755 /* In the code above we read the registers without checking if the power
10756 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
10757 * prevent the next I915_WRITE from detecting it and printing an error
10758 * message. */
Chris Wilson907b28c2013-07-19 20:36:52 +010010759 intel_uncore_clear_errors(dev);
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010760
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010761 return error;
10762}
10763
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010764#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
10765
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010766void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010767intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010768 struct drm_device *dev,
10769 struct intel_display_error_state *error)
10770{
10771 int i;
10772
Chris Wilson63b66e52013-08-08 15:12:06 +020010773 if (!error)
10774 return;
10775
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010776 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010777 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010778 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010779 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010010780 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010781 err_printf(m, "Pipe [%d]:\n", i);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010782 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010783
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010784 err_printf(m, "Plane [%d]:\n", i);
10785 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
10786 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010787 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010788 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
10789 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010790 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030010791 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010792 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010793 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010794 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
10795 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010796 }
10797
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010798 err_printf(m, "Cursor [%d]:\n", i);
10799 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
10800 err_printf(m, " POS: %08x\n", error->cursor[i].position);
10801 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010802 }
Chris Wilson63b66e52013-08-08 15:12:06 +020010803
10804 for (i = 0; i < error->num_transcoders; i++) {
10805 err_printf(m, " CPU transcoder: %c\n",
10806 transcoder_name(error->transcoder[i].cpu_transcoder));
10807 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
10808 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
10809 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
10810 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
10811 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
10812 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
10813 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
10814 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010815}