blob: 4127ad2890f300e85799fe109df1a7d3e3c1b544 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Jesse Barnesf1f644d2013-06-27 00:39:25 +030048static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
49 struct intel_crtc_config *pipe_config);
50static void ironlake_crtc_clock_get(struct intel_crtc *crtc,
51 struct intel_crtc_config *pipe_config);
52
Jesse Barnes79e53942008-11-07 14:24:08 -080053typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040054 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080055} intel_range_t;
56
57typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040058 int dot_limit;
59 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080060} intel_p2_t;
61
Ma Lingd4906092009-03-18 20:13:27 +080062typedef struct intel_limit intel_limit_t;
63struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 intel_range_t dot, vco, n, m, m1, m2, p, p1;
65 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080066};
Jesse Barnes79e53942008-11-07 14:24:08 -080067
Jesse Barnes2377b742010-07-07 14:06:43 -070068/* FDI */
69#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
70
Daniel Vetterd2acd212012-10-20 20:57:43 +020071int
72intel_pch_rawclk(struct drm_device *dev)
73{
74 struct drm_i915_private *dev_priv = dev->dev_private;
75
76 WARN_ON(!HAS_PCH_SPLIT(dev));
77
78 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
79}
80
Chris Wilson021357a2010-09-07 20:54:59 +010081static inline u32 /* units of 100MHz */
82intel_fdi_link_freq(struct drm_device *dev)
83{
Chris Wilson8b99e682010-10-13 09:59:17 +010084 if (IS_GEN5(dev)) {
85 struct drm_i915_private *dev_priv = dev->dev_private;
86 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
87 } else
88 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010089}
90
Daniel Vetter5d536e22013-07-06 12:52:06 +020091static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040092 .dot = { .min = 25000, .max = 350000 },
93 .vco = { .min = 930000, .max = 1400000 },
94 .n = { .min = 3, .max = 16 },
95 .m = { .min = 96, .max = 140 },
96 .m1 = { .min = 18, .max = 26 },
97 .m2 = { .min = 6, .max = 16 },
98 .p = { .min = 4, .max = 128 },
99 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700100 .p2 = { .dot_limit = 165000,
101 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700102};
103
Daniel Vetter5d536e22013-07-06 12:52:06 +0200104static const intel_limit_t intel_limits_i8xx_dvo = {
105 .dot = { .min = 25000, .max = 350000 },
106 .vco = { .min = 930000, .max = 1400000 },
107 .n = { .min = 3, .max = 16 },
108 .m = { .min = 96, .max = 140 },
109 .m1 = { .min = 18, .max = 26 },
110 .m2 = { .min = 6, .max = 16 },
111 .p = { .min = 4, .max = 128 },
112 .p1 = { .min = 2, .max = 33 },
113 .p2 = { .dot_limit = 165000,
114 .p2_slow = 4, .p2_fast = 4 },
115};
116
Keith Packarde4b36692009-06-05 19:22:17 -0700117static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 .dot = { .min = 25000, .max = 350000 },
119 .vco = { .min = 930000, .max = 1400000 },
120 .n = { .min = 3, .max = 16 },
121 .m = { .min = 96, .max = 140 },
122 .m1 = { .min = 18, .max = 26 },
123 .m2 = { .min = 6, .max = 16 },
124 .p = { .min = 4, .max = 128 },
125 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700126 .p2 = { .dot_limit = 165000,
127 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
Eric Anholt273e27c2011-03-30 13:01:10 -0700129
Keith Packarde4b36692009-06-05 19:22:17 -0700130static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 20000, .max = 400000 },
132 .vco = { .min = 1400000, .max = 2800000 },
133 .n = { .min = 1, .max = 6 },
134 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100135 .m1 = { .min = 8, .max = 18 },
136 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .p = { .min = 5, .max = 80 },
138 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 200000,
140 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700141};
142
143static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400144 .dot = { .min = 20000, .max = 400000 },
145 .vco = { .min = 1400000, .max = 2800000 },
146 .n = { .min = 1, .max = 6 },
147 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100148 .m1 = { .min = 8, .max = 18 },
149 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .p = { .min = 7, .max = 98 },
151 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700152 .p2 = { .dot_limit = 112000,
153 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700154};
155
Eric Anholt273e27c2011-03-30 13:01:10 -0700156
Keith Packarde4b36692009-06-05 19:22:17 -0700157static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .dot = { .min = 25000, .max = 270000 },
159 .vco = { .min = 1750000, .max = 3500000},
160 .n = { .min = 1, .max = 4 },
161 .m = { .min = 104, .max = 138 },
162 .m1 = { .min = 17, .max = 23 },
163 .m2 = { .min = 5, .max = 11 },
164 .p = { .min = 10, .max = 30 },
165 .p1 = { .min = 1, .max = 3},
166 .p2 = { .dot_limit = 270000,
167 .p2_slow = 10,
168 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800169 },
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
172static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700173 .dot = { .min = 22000, .max = 400000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 16, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 5, .max = 80 },
180 .p1 = { .min = 1, .max = 8},
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
184
185static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700186 .dot = { .min = 20000, .max = 115000 },
187 .vco = { .min = 1750000, .max = 3500000 },
188 .n = { .min = 1, .max = 3 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 17, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 28, .max = 112 },
193 .p1 = { .min = 2, .max = 8 },
194 .p2 = { .dot_limit = 0,
195 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800196 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 80000, .max = 224000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 14, .max = 42 },
207 .p1 = { .min = 2, .max = 6 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800210 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500213static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400214 .dot = { .min = 20000, .max = 400000},
215 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .n = { .min = 3, .max = 6 },
218 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .m1 = { .min = 0, .max = 0 },
221 .m2 = { .min = 0, .max = 254 },
222 .p = { .min = 5, .max = 80 },
223 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700224 .p2 = { .dot_limit = 200000,
225 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500228static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 20000, .max = 400000 },
230 .vco = { .min = 1700000, .max = 3500000 },
231 .n = { .min = 3, .max = 6 },
232 .m = { .min = 2, .max = 256 },
233 .m1 = { .min = 0, .max = 0 },
234 .m2 = { .min = 0, .max = 254 },
235 .p = { .min = 7, .max = 112 },
236 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .p2 = { .dot_limit = 112000,
238 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
Eric Anholt273e27c2011-03-30 13:01:10 -0700241/* Ironlake / Sandybridge
242 *
243 * We calculate clock using (register_value + 2) for N/M1/M2, so here
244 * the range value for them is (actual_value - 2).
245 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800246static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .dot = { .min = 25000, .max = 350000 },
248 .vco = { .min = 1760000, .max = 3510000 },
249 .n = { .min = 1, .max = 5 },
250 .m = { .min = 79, .max = 127 },
251 .m1 = { .min = 12, .max = 22 },
252 .m2 = { .min = 5, .max = 9 },
253 .p = { .min = 5, .max = 80 },
254 .p1 = { .min = 1, .max = 8 },
255 .p2 = { .dot_limit = 225000,
256 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700257};
258
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800259static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 .dot = { .min = 25000, .max = 350000 },
261 .vco = { .min = 1760000, .max = 3510000 },
262 .n = { .min = 1, .max = 3 },
263 .m = { .min = 79, .max = 118 },
264 .m1 = { .min = 12, .max = 22 },
265 .m2 = { .min = 5, .max = 9 },
266 .p = { .min = 28, .max = 112 },
267 .p1 = { .min = 2, .max = 8 },
268 .p2 = { .dot_limit = 225000,
269 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800270};
271
272static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 3 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 14, .max = 56 },
280 .p1 = { .min = 2, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800283};
284
Eric Anholt273e27c2011-03-30 13:01:10 -0700285/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 2 },
290 .m = { .min = 79, .max = 126 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 126 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400307 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800310};
311
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700312static const intel_limit_t intel_limits_vlv_dac = {
313 .dot = { .min = 25000, .max = 270000 },
314 .vco = { .min = 4000000, .max = 6000000 },
315 .n = { .min = 1, .max = 7 },
316 .m = { .min = 22, .max = 450 }, /* guess */
317 .m1 = { .min = 2, .max = 3 },
318 .m2 = { .min = 11, .max = 156 },
319 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200320 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700321 .p2 = { .dot_limit = 270000,
322 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700323};
324
325static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200326 .dot = { .min = 25000, .max = 270000 },
327 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700328 .n = { .min = 1, .max = 7 },
329 .m = { .min = 60, .max = 300 }, /* guess */
330 .m1 = { .min = 2, .max = 3 },
331 .m2 = { .min = 11, .max = 156 },
332 .p = { .min = 10, .max = 30 },
333 .p1 = { .min = 2, .max = 3 },
334 .p2 = { .dot_limit = 270000,
335 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700336};
337
338static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530339 .dot = { .min = 25000, .max = 270000 },
340 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700341 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530342 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700343 .m1 = { .min = 2, .max = 3 },
344 .m2 = { .min = 11, .max = 156 },
345 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200346 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700347 .p2 = { .dot_limit = 270000,
348 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700349};
350
Chris Wilson1b894b52010-12-14 20:04:54 +0000351static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
352 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800353{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800355 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800356
357 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100358 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000359 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800360 limit = &intel_limits_ironlake_dual_lvds_100m;
361 else
362 limit = &intel_limits_ironlake_dual_lvds;
363 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000364 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365 limit = &intel_limits_ironlake_single_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_single_lvds;
368 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200369 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800370 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800371
372 return limit;
373}
374
Ma Ling044c7c42009-03-18 20:13:23 +0800375static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
376{
377 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800378 const intel_limit_t *limit;
379
380 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100381 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700382 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800383 else
Keith Packarde4b36692009-06-05 19:22:17 -0700384 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800385 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
386 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700387 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800388 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700391 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800392
393 return limit;
394}
395
Chris Wilson1b894b52010-12-14 20:04:54 +0000396static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800397{
398 struct drm_device *dev = crtc->dev;
399 const intel_limit_t *limit;
400
Eric Anholtbad720f2009-10-22 16:11:14 -0700401 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000402 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800403 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800404 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500405 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800406 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500407 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800408 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500409 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700410 } else if (IS_VALLEYVIEW(dev)) {
411 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
412 limit = &intel_limits_vlv_dac;
413 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
414 limit = &intel_limits_vlv_hdmi;
415 else
416 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700424 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700426 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200427 else
428 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800429 }
430 return limit;
431}
432
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800435{
Shaohua Li21778322009-02-23 15:19:16 +0800436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
438 clock->vco = refclk * clock->m / clock->n;
439 clock->dot = clock->vco / clock->p;
440}
441
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200442static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
443{
444 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
445}
446
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200447static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800448{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200449 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800450 clock->p = clock->p1 * clock->p2;
451 clock->vco = refclk * clock->m / (clock->n + 2);
452 clock->dot = clock->vco / clock->p;
453}
454
Jesse Barnes79e53942008-11-07 14:24:08 -0800455/**
456 * Returns whether any output on the specified pipe is of the specified type
457 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100458bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800459{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100460 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100461 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800462
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200463 for_each_encoder_on_crtc(dev, crtc, encoder)
464 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100465 return true;
466
467 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800468}
469
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800470#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800471/**
472 * Returns whether the given set of divisors are valid for a given refclk with
473 * the given connectors.
474 */
475
Chris Wilson1b894b52010-12-14 20:04:54 +0000476static bool intel_PLL_is_valid(struct drm_device *dev,
477 const intel_limit_t *limit,
478 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800479{
Jesse Barnes79e53942008-11-07 14:24:08 -0800480 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800482 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400483 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800484 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400485 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800486 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400487 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500488 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400489 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800490 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400491 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400493 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800494 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400495 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800496 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
497 * connector, etc., rather than just a single range.
498 */
499 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400500 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800501
502 return true;
503}
504
Ma Lingd4906092009-03-18 20:13:27 +0800505static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200506i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800507 int target, int refclk, intel_clock_t *match_clock,
508 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800509{
510 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800511 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800512 int err = target;
513
Daniel Vettera210b022012-11-26 17:22:08 +0100514 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800515 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100516 * For LVDS just rely on its current settings for dual-channel.
517 * We haven't figured out how to reliably set up different
518 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800519 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100520 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800521 clock.p2 = limit->p2.p2_fast;
522 else
523 clock.p2 = limit->p2.p2_slow;
524 } else {
525 if (target < limit->p2.dot_limit)
526 clock.p2 = limit->p2.p2_slow;
527 else
528 clock.p2 = limit->p2.p2_fast;
529 }
530
Akshay Joshi0206e352011-08-16 15:34:10 -0400531 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800532
Zhao Yakui42158662009-11-20 11:24:18 +0800533 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
534 clock.m1++) {
535 for (clock.m2 = limit->m2.min;
536 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200537 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800538 break;
539 for (clock.n = limit->n.min;
540 clock.n <= limit->n.max; clock.n++) {
541 for (clock.p1 = limit->p1.min;
542 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800543 int this_err;
544
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200545 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000546 if (!intel_PLL_is_valid(dev, limit,
547 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800548 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800549 if (match_clock &&
550 clock.p != match_clock->p)
551 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800552
553 this_err = abs(clock.dot - target);
554 if (this_err < err) {
555 *best_clock = clock;
556 err = this_err;
557 }
558 }
559 }
560 }
561 }
562
563 return (err != target);
564}
565
Ma Lingd4906092009-03-18 20:13:27 +0800566static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200567pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
568 int target, int refclk, intel_clock_t *match_clock,
569 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200570{
571 struct drm_device *dev = crtc->dev;
572 intel_clock_t clock;
573 int err = target;
574
575 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
576 /*
577 * For LVDS just rely on its current settings for dual-channel.
578 * We haven't figured out how to reliably set up different
579 * single/dual channel state, if we even can.
580 */
581 if (intel_is_dual_link_lvds(dev))
582 clock.p2 = limit->p2.p2_fast;
583 else
584 clock.p2 = limit->p2.p2_slow;
585 } else {
586 if (target < limit->p2.dot_limit)
587 clock.p2 = limit->p2.p2_slow;
588 else
589 clock.p2 = limit->p2.p2_fast;
590 }
591
592 memset(best_clock, 0, sizeof(*best_clock));
593
594 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
595 clock.m1++) {
596 for (clock.m2 = limit->m2.min;
597 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200598 for (clock.n = limit->n.min;
599 clock.n <= limit->n.max; clock.n++) {
600 for (clock.p1 = limit->p1.min;
601 clock.p1 <= limit->p1.max; clock.p1++) {
602 int this_err;
603
604 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800605 if (!intel_PLL_is_valid(dev, limit,
606 &clock))
607 continue;
608 if (match_clock &&
609 clock.p != match_clock->p)
610 continue;
611
612 this_err = abs(clock.dot - target);
613 if (this_err < err) {
614 *best_clock = clock;
615 err = this_err;
616 }
617 }
618 }
619 }
620 }
621
622 return (err != target);
623}
624
Ma Lingd4906092009-03-18 20:13:27 +0800625static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200626g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
627 int target, int refclk, intel_clock_t *match_clock,
628 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800629{
630 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800631 intel_clock_t clock;
632 int max_n;
633 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400634 /* approximately equals target * 0.00585 */
635 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800636 found = false;
637
638 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100639 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800640 clock.p2 = limit->p2.p2_fast;
641 else
642 clock.p2 = limit->p2.p2_slow;
643 } else {
644 if (target < limit->p2.dot_limit)
645 clock.p2 = limit->p2.p2_slow;
646 else
647 clock.p2 = limit->p2.p2_fast;
648 }
649
650 memset(best_clock, 0, sizeof(*best_clock));
651 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200652 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800653 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200654 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800655 for (clock.m1 = limit->m1.max;
656 clock.m1 >= limit->m1.min; clock.m1--) {
657 for (clock.m2 = limit->m2.max;
658 clock.m2 >= limit->m2.min; clock.m2--) {
659 for (clock.p1 = limit->p1.max;
660 clock.p1 >= limit->p1.min; clock.p1--) {
661 int this_err;
662
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200663 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000664 if (!intel_PLL_is_valid(dev, limit,
665 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800666 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000667
668 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800669 if (this_err < err_most) {
670 *best_clock = clock;
671 err_most = this_err;
672 max_n = clock.n;
673 found = true;
674 }
675 }
676 }
677 }
678 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800679 return found;
680}
Ma Lingd4906092009-03-18 20:13:27 +0800681
Zhenyu Wang2c072452009-06-05 15:38:42 +0800682static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200683vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
684 int target, int refclk, intel_clock_t *match_clock,
685 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700686{
687 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
688 u32 m, n, fastclk;
689 u32 updrate, minupdate, fracbits, p;
690 unsigned long bestppm, ppm, absppm;
691 int dotclk, flag;
692
Alan Coxaf447bd2012-07-25 13:49:18 +0100693 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700694 dotclk = target * 1000;
695 bestppm = 1000000;
696 ppm = absppm = 0;
697 fastclk = dotclk / (2*100);
698 updrate = 0;
699 minupdate = 19200;
700 fracbits = 1;
701 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
702 bestm1 = bestm2 = bestp1 = bestp2 = 0;
703
704 /* based on hardware requirement, prefer smaller n to precision */
705 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
706 updrate = refclk / n;
707 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
708 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
709 if (p2 > 10)
710 p2 = p2 - 1;
711 p = p1 * p2;
712 /* based on hardware requirement, prefer bigger m1,m2 values */
713 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
714 m2 = (((2*(fastclk * p * n / m1 )) +
715 refclk) / (2*refclk));
716 m = m1 * m2;
717 vco = updrate * m;
718 if (vco >= limit->vco.min && vco < limit->vco.max) {
719 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
720 absppm = (ppm > 0) ? ppm : (-ppm);
721 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
722 bestppm = 0;
723 flag = 1;
724 }
725 if (absppm < bestppm - 10) {
726 bestppm = absppm;
727 flag = 1;
728 }
729 if (flag) {
730 bestn = n;
731 bestm1 = m1;
732 bestm2 = m2;
733 bestp1 = p1;
734 bestp2 = p2;
735 flag = 0;
736 }
737 }
738 }
739 }
740 }
741 }
742 best_clock->n = bestn;
743 best_clock->m1 = bestm1;
744 best_clock->m2 = bestm2;
745 best_clock->p1 = bestp1;
746 best_clock->p2 = bestp2;
747
748 return true;
749}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700750
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200751enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
752 enum pipe pipe)
753{
754 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756
Daniel Vetter3b117c82013-04-17 20:15:07 +0200757 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200758}
759
Paulo Zanonia928d532012-05-04 17:18:15 -0300760static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
761{
762 struct drm_i915_private *dev_priv = dev->dev_private;
763 u32 frame, frame_reg = PIPEFRAME(pipe);
764
765 frame = I915_READ(frame_reg);
766
767 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
768 DRM_DEBUG_KMS("vblank wait timed out\n");
769}
770
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700771/**
772 * intel_wait_for_vblank - wait for vblank on a given pipe
773 * @dev: drm device
774 * @pipe: pipe to wait for
775 *
776 * Wait for vblank to occur on a given pipe. Needed for various bits of
777 * mode setting code.
778 */
779void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800780{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700781 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800782 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700783
Paulo Zanonia928d532012-05-04 17:18:15 -0300784 if (INTEL_INFO(dev)->gen >= 5) {
785 ironlake_wait_for_vblank(dev, pipe);
786 return;
787 }
788
Chris Wilson300387c2010-09-05 20:25:43 +0100789 /* Clear existing vblank status. Note this will clear any other
790 * sticky status fields as well.
791 *
792 * This races with i915_driver_irq_handler() with the result
793 * that either function could miss a vblank event. Here it is not
794 * fatal, as we will either wait upon the next vblank interrupt or
795 * timeout. Generally speaking intel_wait_for_vblank() is only
796 * called during modeset at which time the GPU should be idle and
797 * should *not* be performing page flips and thus not waiting on
798 * vblanks...
799 * Currently, the result of us stealing a vblank from the irq
800 * handler is that a single frame will be skipped during swapbuffers.
801 */
802 I915_WRITE(pipestat_reg,
803 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
804
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700805 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100806 if (wait_for(I915_READ(pipestat_reg) &
807 PIPE_VBLANK_INTERRUPT_STATUS,
808 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 DRM_DEBUG_KMS("vblank wait timed out\n");
810}
811
Keith Packardab7ad7f2010-10-03 00:33:06 -0700812/*
813 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700814 * @dev: drm device
815 * @pipe: pipe to wait for
816 *
817 * After disabling a pipe, we can't wait for vblank in the usual way,
818 * spinning on the vblank interrupt status bit, since we won't actually
819 * see an interrupt when the pipe is disabled.
820 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700821 * On Gen4 and above:
822 * wait for the pipe register state bit to turn off
823 *
824 * Otherwise:
825 * wait for the display line value to settle (it usually
826 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100827 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700828 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100829void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700830{
831 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200832 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
833 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700834
Keith Packardab7ad7f2010-10-03 00:33:06 -0700835 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200836 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700837
Keith Packardab7ad7f2010-10-03 00:33:06 -0700838 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100839 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
840 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200841 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700842 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300843 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100844 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700845 unsigned long timeout = jiffies + msecs_to_jiffies(100);
846
Paulo Zanoni837ba002012-05-04 17:18:14 -0300847 if (IS_GEN2(dev))
848 line_mask = DSL_LINEMASK_GEN2;
849 else
850 line_mask = DSL_LINEMASK_GEN3;
851
Keith Packardab7ad7f2010-10-03 00:33:06 -0700852 /* Wait for the display line to settle */
853 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300854 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700855 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300856 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700857 time_after(timeout, jiffies));
858 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200859 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700860 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800861}
862
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000863/*
864 * ibx_digital_port_connected - is the specified port connected?
865 * @dev_priv: i915 private structure
866 * @port: the port to test
867 *
868 * Returns true if @port is connected, false otherwise.
869 */
870bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
871 struct intel_digital_port *port)
872{
873 u32 bit;
874
Damien Lespiauc36346e2012-12-13 16:09:03 +0000875 if (HAS_PCH_IBX(dev_priv->dev)) {
876 switch(port->port) {
877 case PORT_B:
878 bit = SDE_PORTB_HOTPLUG;
879 break;
880 case PORT_C:
881 bit = SDE_PORTC_HOTPLUG;
882 break;
883 case PORT_D:
884 bit = SDE_PORTD_HOTPLUG;
885 break;
886 default:
887 return true;
888 }
889 } else {
890 switch(port->port) {
891 case PORT_B:
892 bit = SDE_PORTB_HOTPLUG_CPT;
893 break;
894 case PORT_C:
895 bit = SDE_PORTC_HOTPLUG_CPT;
896 break;
897 case PORT_D:
898 bit = SDE_PORTD_HOTPLUG_CPT;
899 break;
900 default:
901 return true;
902 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000903 }
904
905 return I915_READ(SDEISR) & bit;
906}
907
Jesse Barnesb24e7172011-01-04 15:09:30 -0800908static const char *state_string(bool enabled)
909{
910 return enabled ? "on" : "off";
911}
912
913/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200914void assert_pll(struct drm_i915_private *dev_priv,
915 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800916{
917 int reg;
918 u32 val;
919 bool cur_state;
920
921 reg = DPLL(pipe);
922 val = I915_READ(reg);
923 cur_state = !!(val & DPLL_VCO_ENABLE);
924 WARN(cur_state != state,
925 "PLL state assertion failure (expected %s, current %s)\n",
926 state_string(state), state_string(cur_state));
927}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800928
Daniel Vetter55607e82013-06-16 21:42:39 +0200929struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200930intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800931{
Daniel Vettere2b78262013-06-07 23:10:03 +0200932 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
933
Daniel Vettera43f6e02013-06-07 23:10:32 +0200934 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200935 return NULL;
936
Daniel Vettera43f6e02013-06-07 23:10:32 +0200937 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200938}
939
Jesse Barnesb24e7172011-01-04 15:09:30 -0800940/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200941void assert_shared_dpll(struct drm_i915_private *dev_priv,
942 struct intel_shared_dpll *pll,
943 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800944{
Jesse Barnes040484a2011-01-03 12:14:26 -0800945 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200946 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800947
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300948 if (HAS_PCH_LPT(dev_priv->dev)) {
949 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
950 return;
951 }
952
Chris Wilson92b27b02012-05-20 18:10:50 +0100953 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200954 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100955 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100956
Daniel Vetter53589012013-06-05 13:34:16 +0200957 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100958 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200959 "%s assertion failure (expected %s, current %s)\n",
960 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800961}
Jesse Barnes040484a2011-01-03 12:14:26 -0800962
963static void assert_fdi_tx(struct drm_i915_private *dev_priv,
964 enum pipe pipe, bool state)
965{
966 int reg;
967 u32 val;
968 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200969 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
970 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800971
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200972 if (HAS_DDI(dev_priv->dev)) {
973 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200974 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300975 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200976 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300977 } else {
978 reg = FDI_TX_CTL(pipe);
979 val = I915_READ(reg);
980 cur_state = !!(val & FDI_TX_ENABLE);
981 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800982 WARN(cur_state != state,
983 "FDI TX state assertion failure (expected %s, current %s)\n",
984 state_string(state), state_string(cur_state));
985}
986#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
987#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
988
989static void assert_fdi_rx(struct drm_i915_private *dev_priv,
990 enum pipe pipe, bool state)
991{
992 int reg;
993 u32 val;
994 bool cur_state;
995
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200996 reg = FDI_RX_CTL(pipe);
997 val = I915_READ(reg);
998 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -0800999 WARN(cur_state != state,
1000 "FDI RX state assertion failure (expected %s, current %s)\n",
1001 state_string(state), state_string(cur_state));
1002}
1003#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1004#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1005
1006static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1007 enum pipe pipe)
1008{
1009 int reg;
1010 u32 val;
1011
1012 /* ILK FDI PLL is always enabled */
1013 if (dev_priv->info->gen == 5)
1014 return;
1015
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001016 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001017 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001018 return;
1019
Jesse Barnes040484a2011-01-03 12:14:26 -08001020 reg = FDI_TX_CTL(pipe);
1021 val = I915_READ(reg);
1022 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1023}
1024
Daniel Vetter55607e82013-06-16 21:42:39 +02001025void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1026 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001027{
1028 int reg;
1029 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001030 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001031
1032 reg = FDI_RX_CTL(pipe);
1033 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001034 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1035 WARN(cur_state != state,
1036 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1037 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001038}
1039
Jesse Barnesea0760c2011-01-04 15:09:32 -08001040static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1041 enum pipe pipe)
1042{
1043 int pp_reg, lvds_reg;
1044 u32 val;
1045 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001046 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001047
1048 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1049 pp_reg = PCH_PP_CONTROL;
1050 lvds_reg = PCH_LVDS;
1051 } else {
1052 pp_reg = PP_CONTROL;
1053 lvds_reg = LVDS;
1054 }
1055
1056 val = I915_READ(pp_reg);
1057 if (!(val & PANEL_POWER_ON) ||
1058 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1059 locked = false;
1060
1061 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1062 panel_pipe = PIPE_B;
1063
1064 WARN(panel_pipe == pipe && locked,
1065 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001066 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001067}
1068
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001069void assert_pipe(struct drm_i915_private *dev_priv,
1070 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001071{
1072 int reg;
1073 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001074 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001075 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1076 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001077
Daniel Vetter8e636782012-01-22 01:36:48 +01001078 /* if we need the pipe A quirk it must be always on */
1079 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1080 state = true;
1081
Paulo Zanonib97186f2013-05-03 12:15:36 -03001082 if (!intel_display_power_enabled(dev_priv->dev,
1083 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001084 cur_state = false;
1085 } else {
1086 reg = PIPECONF(cpu_transcoder);
1087 val = I915_READ(reg);
1088 cur_state = !!(val & PIPECONF_ENABLE);
1089 }
1090
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001091 WARN(cur_state != state,
1092 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001093 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001094}
1095
Chris Wilson931872f2012-01-16 23:01:13 +00001096static void assert_plane(struct drm_i915_private *dev_priv,
1097 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001098{
1099 int reg;
1100 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001101 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001102
1103 reg = DSPCNTR(plane);
1104 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001105 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1106 WARN(cur_state != state,
1107 "plane %c assertion failure (expected %s, current %s)\n",
1108 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001109}
1110
Chris Wilson931872f2012-01-16 23:01:13 +00001111#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1112#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1113
Jesse Barnesb24e7172011-01-04 15:09:30 -08001114static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1115 enum pipe pipe)
1116{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001117 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001118 int reg, i;
1119 u32 val;
1120 int cur_pipe;
1121
Ville Syrjälä653e1022013-06-04 13:49:05 +03001122 /* Primary planes are fixed to pipes on gen4+ */
1123 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001124 reg = DSPCNTR(pipe);
1125 val = I915_READ(reg);
1126 WARN((val & DISPLAY_PLANE_ENABLE),
1127 "plane %c assertion failure, should be disabled but not\n",
1128 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001129 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001130 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001131
Jesse Barnesb24e7172011-01-04 15:09:30 -08001132 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001133 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134 reg = DSPCNTR(i);
1135 val = I915_READ(reg);
1136 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1137 DISPPLANE_SEL_PIPE_SHIFT;
1138 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001139 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1140 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141 }
1142}
1143
Jesse Barnes19332d72013-03-28 09:55:38 -07001144static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1145 enum pipe pipe)
1146{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001147 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001148 int reg, i;
1149 u32 val;
1150
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001151 if (IS_VALLEYVIEW(dev)) {
1152 for (i = 0; i < dev_priv->num_plane; i++) {
1153 reg = SPCNTR(pipe, i);
1154 val = I915_READ(reg);
1155 WARN((val & SP_ENABLE),
1156 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1157 sprite_name(pipe, i), pipe_name(pipe));
1158 }
1159 } else if (INTEL_INFO(dev)->gen >= 7) {
1160 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001161 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001162 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001163 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001164 plane_name(pipe), pipe_name(pipe));
1165 } else if (INTEL_INFO(dev)->gen >= 5) {
1166 reg = DVSCNTR(pipe);
1167 val = I915_READ(reg);
1168 WARN((val & DVS_ENABLE),
1169 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1170 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001171 }
1172}
1173
Jesse Barnes92f25842011-01-04 15:09:34 -08001174static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1175{
1176 u32 val;
1177 bool enabled;
1178
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001179 if (HAS_PCH_LPT(dev_priv->dev)) {
1180 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1181 return;
1182 }
1183
Jesse Barnes92f25842011-01-04 15:09:34 -08001184 val = I915_READ(PCH_DREF_CONTROL);
1185 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1186 DREF_SUPERSPREAD_SOURCE_MASK));
1187 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1188}
1189
Daniel Vetterab9412b2013-05-03 11:49:46 +02001190static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1191 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001192{
1193 int reg;
1194 u32 val;
1195 bool enabled;
1196
Daniel Vetterab9412b2013-05-03 11:49:46 +02001197 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001198 val = I915_READ(reg);
1199 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001200 WARN(enabled,
1201 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1202 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001203}
1204
Keith Packard4e634382011-08-06 10:39:45 -07001205static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1206 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001207{
1208 if ((val & DP_PORT_EN) == 0)
1209 return false;
1210
1211 if (HAS_PCH_CPT(dev_priv->dev)) {
1212 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1213 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1214 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1215 return false;
1216 } else {
1217 if ((val & DP_PIPE_MASK) != (pipe << 30))
1218 return false;
1219 }
1220 return true;
1221}
1222
Keith Packard1519b992011-08-06 10:35:34 -07001223static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1224 enum pipe pipe, u32 val)
1225{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001226 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001227 return false;
1228
1229 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001230 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001231 return false;
1232 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001233 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001234 return false;
1235 }
1236 return true;
1237}
1238
1239static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, u32 val)
1241{
1242 if ((val & LVDS_PORT_EN) == 0)
1243 return false;
1244
1245 if (HAS_PCH_CPT(dev_priv->dev)) {
1246 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1247 return false;
1248 } else {
1249 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1250 return false;
1251 }
1252 return true;
1253}
1254
1255static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1256 enum pipe pipe, u32 val)
1257{
1258 if ((val & ADPA_DAC_ENABLE) == 0)
1259 return false;
1260 if (HAS_PCH_CPT(dev_priv->dev)) {
1261 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1262 return false;
1263 } else {
1264 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1265 return false;
1266 }
1267 return true;
1268}
1269
Jesse Barnes291906f2011-02-02 12:28:03 -08001270static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001271 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001272{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001273 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001274 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001275 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001276 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001277
Daniel Vetter75c5da22012-09-10 21:58:29 +02001278 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1279 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001280 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001281}
1282
1283static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1284 enum pipe pipe, int reg)
1285{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001286 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001287 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001288 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001289 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001290
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001291 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001292 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001293 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001294}
1295
1296static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1297 enum pipe pipe)
1298{
1299 int reg;
1300 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001301
Keith Packardf0575e92011-07-25 22:12:43 -07001302 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1303 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1304 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001305
1306 reg = PCH_ADPA;
1307 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001308 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001309 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001310 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001311
1312 reg = PCH_LVDS;
1313 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001314 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001315 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001316 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001317
Paulo Zanonie2debe92013-02-18 19:00:27 -03001318 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1319 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1320 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001321}
1322
Daniel Vetter426115c2013-07-11 22:13:42 +02001323static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001324{
Daniel Vetter426115c2013-07-11 22:13:42 +02001325 struct drm_device *dev = crtc->base.dev;
1326 struct drm_i915_private *dev_priv = dev->dev_private;
1327 int reg = DPLL(crtc->pipe);
1328 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001329
Daniel Vetter426115c2013-07-11 22:13:42 +02001330 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001331
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001332 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001333 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1334
1335 /* PLL is protected by panel, make sure we can write it */
1336 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001337 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001338
Daniel Vetter426115c2013-07-11 22:13:42 +02001339 I915_WRITE(reg, dpll);
1340 POSTING_READ(reg);
1341 udelay(150);
1342
1343 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1344 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1345
1346 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1347 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001348
1349 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001350 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001351 POSTING_READ(reg);
1352 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001353 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001354 POSTING_READ(reg);
1355 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001356 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001357 POSTING_READ(reg);
1358 udelay(150); /* wait for warmup */
1359}
1360
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001361static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001362{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001363 struct drm_device *dev = crtc->base.dev;
1364 struct drm_i915_private *dev_priv = dev->dev_private;
1365 int reg = DPLL(crtc->pipe);
1366 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001367
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001368 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001369
1370 /* No really, not for ILK+ */
1371 BUG_ON(dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001372
1373 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001374 if (IS_MOBILE(dev) && !IS_I830(dev))
1375 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001376
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001377 I915_WRITE(reg, dpll);
1378
1379 /* Wait for the clocks to stabilize. */
1380 POSTING_READ(reg);
1381 udelay(150);
1382
1383 if (INTEL_INFO(dev)->gen >= 4) {
1384 I915_WRITE(DPLL_MD(crtc->pipe),
1385 crtc->config.dpll_hw_state.dpll_md);
1386 } else {
1387 /* The pixel multiplier can only be updated once the
1388 * DPLL is enabled and the clocks are stable.
1389 *
1390 * So write it again.
1391 */
1392 I915_WRITE(reg, dpll);
1393 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001394
1395 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001396 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001397 POSTING_READ(reg);
1398 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001399 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001400 POSTING_READ(reg);
1401 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001402 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001403 POSTING_READ(reg);
1404 udelay(150); /* wait for warmup */
1405}
1406
1407/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001408 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001409 * @dev_priv: i915 private structure
1410 * @pipe: pipe PLL to disable
1411 *
1412 * Disable the PLL for @pipe, making sure the pipe is off first.
1413 *
1414 * Note! This is for pre-ILK only.
1415 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001416static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001417{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001418 /* Don't disable pipe A or pipe A PLLs if needed */
1419 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1420 return;
1421
1422 /* Make sure the pipe isn't still relying on us */
1423 assert_pipe_disabled(dev_priv, pipe);
1424
Daniel Vetter50b44a42013-06-05 13:34:33 +02001425 I915_WRITE(DPLL(pipe), 0);
1426 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001427}
1428
Jesse Barnes89b667f2013-04-18 14:51:36 -07001429void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1430{
1431 u32 port_mask;
1432
1433 if (!port)
1434 port_mask = DPLL_PORTB_READY_MASK;
1435 else
1436 port_mask = DPLL_PORTC_READY_MASK;
1437
1438 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1439 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1440 'B' + port, I915_READ(DPLL(0)));
1441}
1442
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001443/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001444 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001445 * @dev_priv: i915 private structure
1446 * @pipe: pipe PLL to enable
1447 *
1448 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1449 * drives the transcoder clock.
1450 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001451static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001452{
Daniel Vettere2b78262013-06-07 23:10:03 +02001453 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1454 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001455
Chris Wilson48da64a2012-05-13 20:16:12 +01001456 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001457 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001458 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001459 return;
1460
1461 if (WARN_ON(pll->refcount == 0))
1462 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001463
Daniel Vetter46edb022013-06-05 13:34:12 +02001464 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1465 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001466 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001467
Daniel Vettercdbd2312013-06-05 13:34:03 +02001468 if (pll->active++) {
1469 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001470 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001471 return;
1472 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001473 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001474
Daniel Vetter46edb022013-06-05 13:34:12 +02001475 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001476 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001477 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001478}
1479
Daniel Vettere2b78262013-06-07 23:10:03 +02001480static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001481{
Daniel Vettere2b78262013-06-07 23:10:03 +02001482 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1483 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001484
Jesse Barnes92f25842011-01-04 15:09:34 -08001485 /* PCH only available on ILK+ */
1486 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001487 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001488 return;
1489
Chris Wilson48da64a2012-05-13 20:16:12 +01001490 if (WARN_ON(pll->refcount == 0))
1491 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001492
Daniel Vetter46edb022013-06-05 13:34:12 +02001493 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1494 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001495 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001496
Chris Wilson48da64a2012-05-13 20:16:12 +01001497 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001498 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001499 return;
1500 }
1501
Daniel Vettere9d69442013-06-05 13:34:15 +02001502 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001503 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001504 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001505 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001506
Daniel Vetter46edb022013-06-05 13:34:12 +02001507 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001508 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001509 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001510}
1511
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001512static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1513 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001514{
Daniel Vetter23670b322012-11-01 09:15:30 +01001515 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001516 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001518 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001519
1520 /* PCH only available on ILK+ */
1521 BUG_ON(dev_priv->info->gen < 5);
1522
1523 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001524 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001525 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001526
1527 /* FDI must be feeding us bits for PCH ports */
1528 assert_fdi_tx_enabled(dev_priv, pipe);
1529 assert_fdi_rx_enabled(dev_priv, pipe);
1530
Daniel Vetter23670b322012-11-01 09:15:30 +01001531 if (HAS_PCH_CPT(dev)) {
1532 /* Workaround: Set the timing override bit before enabling the
1533 * pch transcoder. */
1534 reg = TRANS_CHICKEN2(pipe);
1535 val = I915_READ(reg);
1536 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1537 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001538 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001539
Daniel Vetterab9412b2013-05-03 11:49:46 +02001540 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001541 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001542 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001543
1544 if (HAS_PCH_IBX(dev_priv->dev)) {
1545 /*
1546 * make the BPC in transcoder be consistent with
1547 * that in pipeconf reg.
1548 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001549 val &= ~PIPECONF_BPC_MASK;
1550 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001551 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001552
1553 val &= ~TRANS_INTERLACE_MASK;
1554 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001555 if (HAS_PCH_IBX(dev_priv->dev) &&
1556 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1557 val |= TRANS_LEGACY_INTERLACED_ILK;
1558 else
1559 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001560 else
1561 val |= TRANS_PROGRESSIVE;
1562
Jesse Barnes040484a2011-01-03 12:14:26 -08001563 I915_WRITE(reg, val | TRANS_ENABLE);
1564 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001565 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001566}
1567
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001568static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001569 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001570{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001571 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001572
1573 /* PCH only available on ILK+ */
1574 BUG_ON(dev_priv->info->gen < 5);
1575
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001576 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001577 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001578 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001579
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001580 /* Workaround: set timing override bit. */
1581 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001582 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001583 I915_WRITE(_TRANSA_CHICKEN2, val);
1584
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001585 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001586 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001587
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001588 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1589 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001590 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001591 else
1592 val |= TRANS_PROGRESSIVE;
1593
Daniel Vetterab9412b2013-05-03 11:49:46 +02001594 I915_WRITE(LPT_TRANSCONF, val);
1595 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001596 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001597}
1598
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001599static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1600 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001601{
Daniel Vetter23670b322012-11-01 09:15:30 +01001602 struct drm_device *dev = dev_priv->dev;
1603 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001604
1605 /* FDI relies on the transcoder */
1606 assert_fdi_tx_disabled(dev_priv, pipe);
1607 assert_fdi_rx_disabled(dev_priv, pipe);
1608
Jesse Barnes291906f2011-02-02 12:28:03 -08001609 /* Ports must be off as well */
1610 assert_pch_ports_disabled(dev_priv, pipe);
1611
Daniel Vetterab9412b2013-05-03 11:49:46 +02001612 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001613 val = I915_READ(reg);
1614 val &= ~TRANS_ENABLE;
1615 I915_WRITE(reg, val);
1616 /* wait for PCH transcoder off, transcoder state */
1617 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001618 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001619
1620 if (!HAS_PCH_IBX(dev)) {
1621 /* Workaround: Clear the timing override chicken bit again. */
1622 reg = TRANS_CHICKEN2(pipe);
1623 val = I915_READ(reg);
1624 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1625 I915_WRITE(reg, val);
1626 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001627}
1628
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001629static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001630{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001631 u32 val;
1632
Daniel Vetterab9412b2013-05-03 11:49:46 +02001633 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001634 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001635 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001636 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001637 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001638 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001639
1640 /* Workaround: clear timing override bit. */
1641 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001642 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001643 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001644}
1645
1646/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001647 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001648 * @dev_priv: i915 private structure
1649 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001650 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001651 *
1652 * Enable @pipe, making sure that various hardware specific requirements
1653 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1654 *
1655 * @pipe should be %PIPE_A or %PIPE_B.
1656 *
1657 * Will wait until the pipe is actually running (i.e. first vblank) before
1658 * returning.
1659 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001660static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1661 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001662{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001663 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1664 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001665 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001666 int reg;
1667 u32 val;
1668
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001669 assert_planes_disabled(dev_priv, pipe);
1670 assert_sprites_disabled(dev_priv, pipe);
1671
Paulo Zanoni681e5812012-12-06 11:12:38 -02001672 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001673 pch_transcoder = TRANSCODER_A;
1674 else
1675 pch_transcoder = pipe;
1676
Jesse Barnesb24e7172011-01-04 15:09:30 -08001677 /*
1678 * A pipe without a PLL won't actually be able to drive bits from
1679 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1680 * need the check.
1681 */
1682 if (!HAS_PCH_SPLIT(dev_priv->dev))
1683 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001684 else {
1685 if (pch_port) {
1686 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001687 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001688 assert_fdi_tx_pll_enabled(dev_priv,
1689 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001690 }
1691 /* FIXME: assert CPU port conditions for SNB+ */
1692 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001693
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001694 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001695 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001696 if (val & PIPECONF_ENABLE)
1697 return;
1698
1699 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001700 intel_wait_for_vblank(dev_priv->dev, pipe);
1701}
1702
1703/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001704 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001705 * @dev_priv: i915 private structure
1706 * @pipe: pipe to disable
1707 *
1708 * Disable @pipe, making sure that various hardware specific requirements
1709 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1710 *
1711 * @pipe should be %PIPE_A or %PIPE_B.
1712 *
1713 * Will wait until the pipe has shut down before returning.
1714 */
1715static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1716 enum pipe pipe)
1717{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001718 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1719 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001720 int reg;
1721 u32 val;
1722
1723 /*
1724 * Make sure planes won't keep trying to pump pixels to us,
1725 * or we might hang the display.
1726 */
1727 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001728 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001729
1730 /* Don't disable pipe A or pipe A PLLs if needed */
1731 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1732 return;
1733
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001734 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001735 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001736 if ((val & PIPECONF_ENABLE) == 0)
1737 return;
1738
1739 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001740 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1741}
1742
Keith Packardd74362c2011-07-28 14:47:14 -07001743/*
1744 * Plane regs are double buffered, going from enabled->disabled needs a
1745 * trigger in order to latch. The display address reg provides this.
1746 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001747void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001748 enum plane plane)
1749{
Damien Lespiau14f86142012-10-29 15:24:49 +00001750 if (dev_priv->info->gen >= 4)
1751 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1752 else
1753 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001754}
1755
Jesse Barnesb24e7172011-01-04 15:09:30 -08001756/**
1757 * intel_enable_plane - enable a display plane on a given pipe
1758 * @dev_priv: i915 private structure
1759 * @plane: plane to enable
1760 * @pipe: pipe being fed
1761 *
1762 * Enable @plane on @pipe, making sure that @pipe is running first.
1763 */
1764static void intel_enable_plane(struct drm_i915_private *dev_priv,
1765 enum plane plane, enum pipe pipe)
1766{
1767 int reg;
1768 u32 val;
1769
1770 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1771 assert_pipe_enabled(dev_priv, pipe);
1772
1773 reg = DSPCNTR(plane);
1774 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001775 if (val & DISPLAY_PLANE_ENABLE)
1776 return;
1777
1778 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001779 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001780 intel_wait_for_vblank(dev_priv->dev, pipe);
1781}
1782
Jesse Barnesb24e7172011-01-04 15:09:30 -08001783/**
1784 * intel_disable_plane - disable a display plane
1785 * @dev_priv: i915 private structure
1786 * @plane: plane to disable
1787 * @pipe: pipe consuming the data
1788 *
1789 * Disable @plane; should be an independent operation.
1790 */
1791static void intel_disable_plane(struct drm_i915_private *dev_priv,
1792 enum plane plane, enum pipe pipe)
1793{
1794 int reg;
1795 u32 val;
1796
1797 reg = DSPCNTR(plane);
1798 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001799 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1800 return;
1801
1802 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001803 intel_flush_display_plane(dev_priv, plane);
1804 intel_wait_for_vblank(dev_priv->dev, pipe);
1805}
1806
Chris Wilson693db182013-03-05 14:52:39 +00001807static bool need_vtd_wa(struct drm_device *dev)
1808{
1809#ifdef CONFIG_INTEL_IOMMU
1810 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1811 return true;
1812#endif
1813 return false;
1814}
1815
Chris Wilson127bd2a2010-07-23 23:32:05 +01001816int
Chris Wilson48b956c2010-09-14 12:50:34 +01001817intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001818 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001819 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001820{
Chris Wilsonce453d82011-02-21 14:43:56 +00001821 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001822 u32 alignment;
1823 int ret;
1824
Chris Wilson05394f32010-11-08 19:18:58 +00001825 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001826 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001827 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1828 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001829 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001830 alignment = 4 * 1024;
1831 else
1832 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001833 break;
1834 case I915_TILING_X:
1835 /* pin() will align the object as required by fence */
1836 alignment = 0;
1837 break;
1838 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001839 /* Despite that we check this in framebuffer_init userspace can
1840 * screw us over and change the tiling after the fact. Only
1841 * pinned buffers can't change their tiling. */
1842 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001843 return -EINVAL;
1844 default:
1845 BUG();
1846 }
1847
Chris Wilson693db182013-03-05 14:52:39 +00001848 /* Note that the w/a also requires 64 PTE of padding following the
1849 * bo. We currently fill all unused PTE with the shadow page and so
1850 * we should always have valid PTE following the scanout preventing
1851 * the VT-d warning.
1852 */
1853 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1854 alignment = 256 * 1024;
1855
Chris Wilsonce453d82011-02-21 14:43:56 +00001856 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001857 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001858 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001859 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001860
1861 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1862 * fence, whereas 965+ only requires a fence if using
1863 * framebuffer compression. For simplicity, we always install
1864 * a fence as the cost is not that onerous.
1865 */
Chris Wilson06d98132012-04-17 15:31:24 +01001866 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001867 if (ret)
1868 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001869
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001870 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001871
Chris Wilsonce453d82011-02-21 14:43:56 +00001872 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001873 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001874
1875err_unpin:
1876 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001877err_interruptible:
1878 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001879 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001880}
1881
Chris Wilson1690e1e2011-12-14 13:57:08 +01001882void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1883{
1884 i915_gem_object_unpin_fence(obj);
1885 i915_gem_object_unpin(obj);
1886}
1887
Daniel Vetterc2c75132012-07-05 12:17:30 +02001888/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1889 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001890unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1891 unsigned int tiling_mode,
1892 unsigned int cpp,
1893 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001894{
Chris Wilsonbc752862013-02-21 20:04:31 +00001895 if (tiling_mode != I915_TILING_NONE) {
1896 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001897
Chris Wilsonbc752862013-02-21 20:04:31 +00001898 tile_rows = *y / 8;
1899 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001900
Chris Wilsonbc752862013-02-21 20:04:31 +00001901 tiles = *x / (512/cpp);
1902 *x %= 512/cpp;
1903
1904 return tile_rows * pitch * 8 + tiles * 4096;
1905 } else {
1906 unsigned int offset;
1907
1908 offset = *y * pitch + *x * cpp;
1909 *y = 0;
1910 *x = (offset & 4095) / cpp;
1911 return offset & -4096;
1912 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001913}
1914
Jesse Barnes17638cd2011-06-24 12:19:23 -07001915static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1916 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001917{
1918 struct drm_device *dev = crtc->dev;
1919 struct drm_i915_private *dev_priv = dev->dev_private;
1920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1921 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001922 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001923 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001924 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001925 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001926 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001927
1928 switch (plane) {
1929 case 0:
1930 case 1:
1931 break;
1932 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001933 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001934 return -EINVAL;
1935 }
1936
1937 intel_fb = to_intel_framebuffer(fb);
1938 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001939
Chris Wilson5eddb702010-09-11 13:48:45 +01001940 reg = DSPCNTR(plane);
1941 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001942 /* Mask out pixel format bits in case we change it */
1943 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001944 switch (fb->pixel_format) {
1945 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001946 dspcntr |= DISPPLANE_8BPP;
1947 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001948 case DRM_FORMAT_XRGB1555:
1949 case DRM_FORMAT_ARGB1555:
1950 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001951 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001952 case DRM_FORMAT_RGB565:
1953 dspcntr |= DISPPLANE_BGRX565;
1954 break;
1955 case DRM_FORMAT_XRGB8888:
1956 case DRM_FORMAT_ARGB8888:
1957 dspcntr |= DISPPLANE_BGRX888;
1958 break;
1959 case DRM_FORMAT_XBGR8888:
1960 case DRM_FORMAT_ABGR8888:
1961 dspcntr |= DISPPLANE_RGBX888;
1962 break;
1963 case DRM_FORMAT_XRGB2101010:
1964 case DRM_FORMAT_ARGB2101010:
1965 dspcntr |= DISPPLANE_BGRX101010;
1966 break;
1967 case DRM_FORMAT_XBGR2101010:
1968 case DRM_FORMAT_ABGR2101010:
1969 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07001970 break;
1971 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01001972 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07001973 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02001974
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001975 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001976 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001977 dspcntr |= DISPPLANE_TILED;
1978 else
1979 dspcntr &= ~DISPPLANE_TILED;
1980 }
1981
Ville Syrjäläde1aa622013-06-07 10:47:01 +03001982 if (IS_G4X(dev))
1983 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1984
Chris Wilson5eddb702010-09-11 13:48:45 +01001985 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001986
Daniel Vettere506a0c2012-07-05 12:17:29 +02001987 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07001988
Daniel Vetterc2c75132012-07-05 12:17:30 +02001989 if (INTEL_INFO(dev)->gen >= 4) {
1990 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00001991 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
1992 fb->bits_per_pixel / 8,
1993 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02001994 linear_offset -= intel_crtc->dspaddr_offset;
1995 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02001996 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001997 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02001998
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001999 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2000 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2001 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002002 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002003 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002004 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002005 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002006 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002007 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002008 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002009 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002010 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002011
Jesse Barnes17638cd2011-06-24 12:19:23 -07002012 return 0;
2013}
2014
2015static int ironlake_update_plane(struct drm_crtc *crtc,
2016 struct drm_framebuffer *fb, int x, int y)
2017{
2018 struct drm_device *dev = crtc->dev;
2019 struct drm_i915_private *dev_priv = dev->dev_private;
2020 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2021 struct intel_framebuffer *intel_fb;
2022 struct drm_i915_gem_object *obj;
2023 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002024 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002025 u32 dspcntr;
2026 u32 reg;
2027
2028 switch (plane) {
2029 case 0:
2030 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002031 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002032 break;
2033 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002034 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002035 return -EINVAL;
2036 }
2037
2038 intel_fb = to_intel_framebuffer(fb);
2039 obj = intel_fb->obj;
2040
2041 reg = DSPCNTR(plane);
2042 dspcntr = I915_READ(reg);
2043 /* Mask out pixel format bits in case we change it */
2044 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002045 switch (fb->pixel_format) {
2046 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002047 dspcntr |= DISPPLANE_8BPP;
2048 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002049 case DRM_FORMAT_RGB565:
2050 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002051 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002052 case DRM_FORMAT_XRGB8888:
2053 case DRM_FORMAT_ARGB8888:
2054 dspcntr |= DISPPLANE_BGRX888;
2055 break;
2056 case DRM_FORMAT_XBGR8888:
2057 case DRM_FORMAT_ABGR8888:
2058 dspcntr |= DISPPLANE_RGBX888;
2059 break;
2060 case DRM_FORMAT_XRGB2101010:
2061 case DRM_FORMAT_ARGB2101010:
2062 dspcntr |= DISPPLANE_BGRX101010;
2063 break;
2064 case DRM_FORMAT_XBGR2101010:
2065 case DRM_FORMAT_ABGR2101010:
2066 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002067 break;
2068 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002069 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002070 }
2071
2072 if (obj->tiling_mode != I915_TILING_NONE)
2073 dspcntr |= DISPPLANE_TILED;
2074 else
2075 dspcntr &= ~DISPPLANE_TILED;
2076
2077 /* must disable */
2078 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2079
2080 I915_WRITE(reg, dspcntr);
2081
Daniel Vettere506a0c2012-07-05 12:17:29 +02002082 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002083 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002084 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2085 fb->bits_per_pixel / 8,
2086 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002087 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002088
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002089 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2090 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2091 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002092 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002093 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002094 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002095 if (IS_HASWELL(dev)) {
2096 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2097 } else {
2098 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2099 I915_WRITE(DSPLINOFF(plane), linear_offset);
2100 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002101 POSTING_READ(reg);
2102
2103 return 0;
2104}
2105
2106/* Assume fb object is pinned & idle & fenced and just update base pointers */
2107static int
2108intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2109 int x, int y, enum mode_set_atomic state)
2110{
2111 struct drm_device *dev = crtc->dev;
2112 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002113
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002114 if (dev_priv->display.disable_fbc)
2115 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002116 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002117
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002118 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002119}
2120
Ville Syrjälä96a02912013-02-18 19:08:49 +02002121void intel_display_handle_reset(struct drm_device *dev)
2122{
2123 struct drm_i915_private *dev_priv = dev->dev_private;
2124 struct drm_crtc *crtc;
2125
2126 /*
2127 * Flips in the rings have been nuked by the reset,
2128 * so complete all pending flips so that user space
2129 * will get its events and not get stuck.
2130 *
2131 * Also update the base address of all primary
2132 * planes to the the last fb to make sure we're
2133 * showing the correct fb after a reset.
2134 *
2135 * Need to make two loops over the crtcs so that we
2136 * don't try to grab a crtc mutex before the
2137 * pending_flip_queue really got woken up.
2138 */
2139
2140 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2141 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2142 enum plane plane = intel_crtc->plane;
2143
2144 intel_prepare_page_flip(dev, plane);
2145 intel_finish_page_flip_plane(dev, plane);
2146 }
2147
2148 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2149 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2150
2151 mutex_lock(&crtc->mutex);
2152 if (intel_crtc->active)
2153 dev_priv->display.update_plane(crtc, crtc->fb,
2154 crtc->x, crtc->y);
2155 mutex_unlock(&crtc->mutex);
2156 }
2157}
2158
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002159static int
Chris Wilson14667a42012-04-03 17:58:35 +01002160intel_finish_fb(struct drm_framebuffer *old_fb)
2161{
2162 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2163 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2164 bool was_interruptible = dev_priv->mm.interruptible;
2165 int ret;
2166
Chris Wilson14667a42012-04-03 17:58:35 +01002167 /* Big Hammer, we also need to ensure that any pending
2168 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2169 * current scanout is retired before unpinning the old
2170 * framebuffer.
2171 *
2172 * This should only fail upon a hung GPU, in which case we
2173 * can safely continue.
2174 */
2175 dev_priv->mm.interruptible = false;
2176 ret = i915_gem_object_finish_gpu(obj);
2177 dev_priv->mm.interruptible = was_interruptible;
2178
2179 return ret;
2180}
2181
Ville Syrjälä198598d2012-10-31 17:50:24 +02002182static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2183{
2184 struct drm_device *dev = crtc->dev;
2185 struct drm_i915_master_private *master_priv;
2186 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2187
2188 if (!dev->primary->master)
2189 return;
2190
2191 master_priv = dev->primary->master->driver_priv;
2192 if (!master_priv->sarea_priv)
2193 return;
2194
2195 switch (intel_crtc->pipe) {
2196 case 0:
2197 master_priv->sarea_priv->pipeA_x = x;
2198 master_priv->sarea_priv->pipeA_y = y;
2199 break;
2200 case 1:
2201 master_priv->sarea_priv->pipeB_x = x;
2202 master_priv->sarea_priv->pipeB_y = y;
2203 break;
2204 default:
2205 break;
2206 }
2207}
2208
Chris Wilson14667a42012-04-03 17:58:35 +01002209static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002210intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002211 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002212{
2213 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002214 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002216 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002217 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002218
2219 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002220 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002221 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002222 return 0;
2223 }
2224
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002225 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002226 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2227 plane_name(intel_crtc->plane),
2228 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002229 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002230 }
2231
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002232 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002233 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002234 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002235 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002236 if (ret != 0) {
2237 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002238 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002239 return ret;
2240 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002241
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002242 /* Update pipe size and adjust fitter if needed */
2243 if (i915_fastboot) {
2244 I915_WRITE(PIPESRC(intel_crtc->pipe),
2245 ((crtc->mode.hdisplay - 1) << 16) |
2246 (crtc->mode.vdisplay - 1));
2247 if (!intel_crtc->config.pch_pfit.size &&
2248 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2249 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2250 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2251 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2252 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2253 }
2254 }
2255
Daniel Vetter94352cf2012-07-05 22:51:56 +02002256 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002257 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002258 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002259 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002260 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002261 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002262 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002263
Daniel Vetter94352cf2012-07-05 22:51:56 +02002264 old_fb = crtc->fb;
2265 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002266 crtc->x = x;
2267 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002268
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002269 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002270 if (intel_crtc->active && old_fb != fb)
2271 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002272 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002273 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002274
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002275 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002276 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002277 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002278
Ville Syrjälä198598d2012-10-31 17:50:24 +02002279 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002280
2281 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002282}
2283
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002284static void intel_fdi_normal_train(struct drm_crtc *crtc)
2285{
2286 struct drm_device *dev = crtc->dev;
2287 struct drm_i915_private *dev_priv = dev->dev_private;
2288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2289 int pipe = intel_crtc->pipe;
2290 u32 reg, temp;
2291
2292 /* enable normal train */
2293 reg = FDI_TX_CTL(pipe);
2294 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002295 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002296 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2297 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002298 } else {
2299 temp &= ~FDI_LINK_TRAIN_NONE;
2300 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002301 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002302 I915_WRITE(reg, temp);
2303
2304 reg = FDI_RX_CTL(pipe);
2305 temp = I915_READ(reg);
2306 if (HAS_PCH_CPT(dev)) {
2307 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2308 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2309 } else {
2310 temp &= ~FDI_LINK_TRAIN_NONE;
2311 temp |= FDI_LINK_TRAIN_NONE;
2312 }
2313 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2314
2315 /* wait one idle pattern time */
2316 POSTING_READ(reg);
2317 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002318
2319 /* IVB wants error correction enabled */
2320 if (IS_IVYBRIDGE(dev))
2321 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2322 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002323}
2324
Daniel Vetter1e833f42013-02-19 22:31:57 +01002325static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2326{
2327 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2328}
2329
Daniel Vetter01a415f2012-10-27 15:58:40 +02002330static void ivb_modeset_global_resources(struct drm_device *dev)
2331{
2332 struct drm_i915_private *dev_priv = dev->dev_private;
2333 struct intel_crtc *pipe_B_crtc =
2334 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2335 struct intel_crtc *pipe_C_crtc =
2336 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2337 uint32_t temp;
2338
Daniel Vetter1e833f42013-02-19 22:31:57 +01002339 /*
2340 * When everything is off disable fdi C so that we could enable fdi B
2341 * with all lanes. Note that we don't care about enabled pipes without
2342 * an enabled pch encoder.
2343 */
2344 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2345 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002346 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2347 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2348
2349 temp = I915_READ(SOUTH_CHICKEN1);
2350 temp &= ~FDI_BC_BIFURCATION_SELECT;
2351 DRM_DEBUG_KMS("disabling fdi C rx\n");
2352 I915_WRITE(SOUTH_CHICKEN1, temp);
2353 }
2354}
2355
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002356/* The FDI link training functions for ILK/Ibexpeak. */
2357static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2358{
2359 struct drm_device *dev = crtc->dev;
2360 struct drm_i915_private *dev_priv = dev->dev_private;
2361 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2362 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002363 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002364 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002365
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002366 /* FDI needs bits from pipe & plane first */
2367 assert_pipe_enabled(dev_priv, pipe);
2368 assert_plane_enabled(dev_priv, plane);
2369
Adam Jacksone1a44742010-06-25 15:32:14 -04002370 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2371 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002372 reg = FDI_RX_IMR(pipe);
2373 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002374 temp &= ~FDI_RX_SYMBOL_LOCK;
2375 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002376 I915_WRITE(reg, temp);
2377 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002378 udelay(150);
2379
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002380 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002381 reg = FDI_TX_CTL(pipe);
2382 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002383 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2384 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002385 temp &= ~FDI_LINK_TRAIN_NONE;
2386 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002387 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002388
Chris Wilson5eddb702010-09-11 13:48:45 +01002389 reg = FDI_RX_CTL(pipe);
2390 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002391 temp &= ~FDI_LINK_TRAIN_NONE;
2392 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002393 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2394
2395 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002396 udelay(150);
2397
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002398 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002399 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2400 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2401 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002402
Chris Wilson5eddb702010-09-11 13:48:45 +01002403 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002404 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002405 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002406 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2407
2408 if ((temp & FDI_RX_BIT_LOCK)) {
2409 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002410 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002411 break;
2412 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002413 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002414 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002415 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002416
2417 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002418 reg = FDI_TX_CTL(pipe);
2419 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002420 temp &= ~FDI_LINK_TRAIN_NONE;
2421 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002422 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002423
Chris Wilson5eddb702010-09-11 13:48:45 +01002424 reg = FDI_RX_CTL(pipe);
2425 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002426 temp &= ~FDI_LINK_TRAIN_NONE;
2427 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002428 I915_WRITE(reg, temp);
2429
2430 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002431 udelay(150);
2432
Chris Wilson5eddb702010-09-11 13:48:45 +01002433 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002434 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002435 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002436 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2437
2438 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002439 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002440 DRM_DEBUG_KMS("FDI train 2 done.\n");
2441 break;
2442 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002443 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002444 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002445 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002446
2447 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002448
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002449}
2450
Akshay Joshi0206e352011-08-16 15:34:10 -04002451static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002452 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2453 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2454 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2455 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2456};
2457
2458/* The FDI link training functions for SNB/Cougarpoint. */
2459static void gen6_fdi_link_train(struct drm_crtc *crtc)
2460{
2461 struct drm_device *dev = crtc->dev;
2462 struct drm_i915_private *dev_priv = dev->dev_private;
2463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2464 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002465 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002466
Adam Jacksone1a44742010-06-25 15:32:14 -04002467 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2468 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002469 reg = FDI_RX_IMR(pipe);
2470 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002471 temp &= ~FDI_RX_SYMBOL_LOCK;
2472 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002473 I915_WRITE(reg, temp);
2474
2475 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002476 udelay(150);
2477
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002478 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002479 reg = FDI_TX_CTL(pipe);
2480 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002481 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2482 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002483 temp &= ~FDI_LINK_TRAIN_NONE;
2484 temp |= FDI_LINK_TRAIN_PATTERN_1;
2485 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2486 /* SNB-B */
2487 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002488 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002489
Daniel Vetterd74cf322012-10-26 10:58:13 +02002490 I915_WRITE(FDI_RX_MISC(pipe),
2491 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2492
Chris Wilson5eddb702010-09-11 13:48:45 +01002493 reg = FDI_RX_CTL(pipe);
2494 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002495 if (HAS_PCH_CPT(dev)) {
2496 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2497 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2498 } else {
2499 temp &= ~FDI_LINK_TRAIN_NONE;
2500 temp |= FDI_LINK_TRAIN_PATTERN_1;
2501 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002502 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2503
2504 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002505 udelay(150);
2506
Akshay Joshi0206e352011-08-16 15:34:10 -04002507 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002508 reg = FDI_TX_CTL(pipe);
2509 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002510 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2511 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002512 I915_WRITE(reg, temp);
2513
2514 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002515 udelay(500);
2516
Sean Paulfa37d392012-03-02 12:53:39 -05002517 for (retry = 0; retry < 5; retry++) {
2518 reg = FDI_RX_IIR(pipe);
2519 temp = I915_READ(reg);
2520 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2521 if (temp & FDI_RX_BIT_LOCK) {
2522 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2523 DRM_DEBUG_KMS("FDI train 1 done.\n");
2524 break;
2525 }
2526 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002527 }
Sean Paulfa37d392012-03-02 12:53:39 -05002528 if (retry < 5)
2529 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002530 }
2531 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002532 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002533
2534 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002535 reg = FDI_TX_CTL(pipe);
2536 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002537 temp &= ~FDI_LINK_TRAIN_NONE;
2538 temp |= FDI_LINK_TRAIN_PATTERN_2;
2539 if (IS_GEN6(dev)) {
2540 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2541 /* SNB-B */
2542 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2543 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002544 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002545
Chris Wilson5eddb702010-09-11 13:48:45 +01002546 reg = FDI_RX_CTL(pipe);
2547 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002548 if (HAS_PCH_CPT(dev)) {
2549 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2550 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2551 } else {
2552 temp &= ~FDI_LINK_TRAIN_NONE;
2553 temp |= FDI_LINK_TRAIN_PATTERN_2;
2554 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002555 I915_WRITE(reg, temp);
2556
2557 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002558 udelay(150);
2559
Akshay Joshi0206e352011-08-16 15:34:10 -04002560 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002561 reg = FDI_TX_CTL(pipe);
2562 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002563 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2564 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002565 I915_WRITE(reg, temp);
2566
2567 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002568 udelay(500);
2569
Sean Paulfa37d392012-03-02 12:53:39 -05002570 for (retry = 0; retry < 5; retry++) {
2571 reg = FDI_RX_IIR(pipe);
2572 temp = I915_READ(reg);
2573 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2574 if (temp & FDI_RX_SYMBOL_LOCK) {
2575 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2576 DRM_DEBUG_KMS("FDI train 2 done.\n");
2577 break;
2578 }
2579 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002580 }
Sean Paulfa37d392012-03-02 12:53:39 -05002581 if (retry < 5)
2582 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002583 }
2584 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002585 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002586
2587 DRM_DEBUG_KMS("FDI train done.\n");
2588}
2589
Jesse Barnes357555c2011-04-28 15:09:55 -07002590/* Manual link training for Ivy Bridge A0 parts */
2591static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2592{
2593 struct drm_device *dev = crtc->dev;
2594 struct drm_i915_private *dev_priv = dev->dev_private;
2595 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2596 int pipe = intel_crtc->pipe;
2597 u32 reg, temp, i;
2598
2599 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2600 for train result */
2601 reg = FDI_RX_IMR(pipe);
2602 temp = I915_READ(reg);
2603 temp &= ~FDI_RX_SYMBOL_LOCK;
2604 temp &= ~FDI_RX_BIT_LOCK;
2605 I915_WRITE(reg, temp);
2606
2607 POSTING_READ(reg);
2608 udelay(150);
2609
Daniel Vetter01a415f2012-10-27 15:58:40 +02002610 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2611 I915_READ(FDI_RX_IIR(pipe)));
2612
Jesse Barnes357555c2011-04-28 15:09:55 -07002613 /* enable CPU FDI TX and PCH FDI RX */
2614 reg = FDI_TX_CTL(pipe);
2615 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002616 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2617 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Jesse Barnes357555c2011-04-28 15:09:55 -07002618 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2619 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2620 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2621 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002622 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002623 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2624
Daniel Vetterd74cf322012-10-26 10:58:13 +02002625 I915_WRITE(FDI_RX_MISC(pipe),
2626 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2627
Jesse Barnes357555c2011-04-28 15:09:55 -07002628 reg = FDI_RX_CTL(pipe);
2629 temp = I915_READ(reg);
2630 temp &= ~FDI_LINK_TRAIN_AUTO;
2631 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2632 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002633 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002634 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2635
2636 POSTING_READ(reg);
2637 udelay(150);
2638
Akshay Joshi0206e352011-08-16 15:34:10 -04002639 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002640 reg = FDI_TX_CTL(pipe);
2641 temp = I915_READ(reg);
2642 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2643 temp |= snb_b_fdi_train_param[i];
2644 I915_WRITE(reg, temp);
2645
2646 POSTING_READ(reg);
2647 udelay(500);
2648
2649 reg = FDI_RX_IIR(pipe);
2650 temp = I915_READ(reg);
2651 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2652
2653 if (temp & FDI_RX_BIT_LOCK ||
2654 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2655 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002656 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002657 break;
2658 }
2659 }
2660 if (i == 4)
2661 DRM_ERROR("FDI train 1 fail!\n");
2662
2663 /* Train 2 */
2664 reg = FDI_TX_CTL(pipe);
2665 temp = I915_READ(reg);
2666 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2667 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2668 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2669 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2670 I915_WRITE(reg, temp);
2671
2672 reg = FDI_RX_CTL(pipe);
2673 temp = I915_READ(reg);
2674 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2675 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2676 I915_WRITE(reg, temp);
2677
2678 POSTING_READ(reg);
2679 udelay(150);
2680
Akshay Joshi0206e352011-08-16 15:34:10 -04002681 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002682 reg = FDI_TX_CTL(pipe);
2683 temp = I915_READ(reg);
2684 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2685 temp |= snb_b_fdi_train_param[i];
2686 I915_WRITE(reg, temp);
2687
2688 POSTING_READ(reg);
2689 udelay(500);
2690
2691 reg = FDI_RX_IIR(pipe);
2692 temp = I915_READ(reg);
2693 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2694
2695 if (temp & FDI_RX_SYMBOL_LOCK) {
2696 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002697 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002698 break;
2699 }
2700 }
2701 if (i == 4)
2702 DRM_ERROR("FDI train 2 fail!\n");
2703
2704 DRM_DEBUG_KMS("FDI train done.\n");
2705}
2706
Daniel Vetter88cefb62012-08-12 19:27:14 +02002707static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002708{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002709 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002710 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002711 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002712 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002713
Jesse Barnesc64e3112010-09-10 11:27:03 -07002714
Jesse Barnes0e23b992010-09-10 11:10:00 -07002715 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002716 reg = FDI_RX_CTL(pipe);
2717 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002718 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2719 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002720 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002721 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2722
2723 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002724 udelay(200);
2725
2726 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002727 temp = I915_READ(reg);
2728 I915_WRITE(reg, temp | FDI_PCDCLK);
2729
2730 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002731 udelay(200);
2732
Paulo Zanoni20749732012-11-23 15:30:38 -02002733 /* Enable CPU FDI TX PLL, always on for Ironlake */
2734 reg = FDI_TX_CTL(pipe);
2735 temp = I915_READ(reg);
2736 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2737 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002738
Paulo Zanoni20749732012-11-23 15:30:38 -02002739 POSTING_READ(reg);
2740 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002741 }
2742}
2743
Daniel Vetter88cefb62012-08-12 19:27:14 +02002744static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2745{
2746 struct drm_device *dev = intel_crtc->base.dev;
2747 struct drm_i915_private *dev_priv = dev->dev_private;
2748 int pipe = intel_crtc->pipe;
2749 u32 reg, temp;
2750
2751 /* Switch from PCDclk to Rawclk */
2752 reg = FDI_RX_CTL(pipe);
2753 temp = I915_READ(reg);
2754 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2755
2756 /* Disable CPU FDI TX PLL */
2757 reg = FDI_TX_CTL(pipe);
2758 temp = I915_READ(reg);
2759 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2760
2761 POSTING_READ(reg);
2762 udelay(100);
2763
2764 reg = FDI_RX_CTL(pipe);
2765 temp = I915_READ(reg);
2766 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2767
2768 /* Wait for the clocks to turn off. */
2769 POSTING_READ(reg);
2770 udelay(100);
2771}
2772
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002773static void ironlake_fdi_disable(struct drm_crtc *crtc)
2774{
2775 struct drm_device *dev = crtc->dev;
2776 struct drm_i915_private *dev_priv = dev->dev_private;
2777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2778 int pipe = intel_crtc->pipe;
2779 u32 reg, temp;
2780
2781 /* disable CPU FDI tx and PCH FDI rx */
2782 reg = FDI_TX_CTL(pipe);
2783 temp = I915_READ(reg);
2784 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2785 POSTING_READ(reg);
2786
2787 reg = FDI_RX_CTL(pipe);
2788 temp = I915_READ(reg);
2789 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002790 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002791 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2792
2793 POSTING_READ(reg);
2794 udelay(100);
2795
2796 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002797 if (HAS_PCH_IBX(dev)) {
2798 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002799 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002800
2801 /* still set train pattern 1 */
2802 reg = FDI_TX_CTL(pipe);
2803 temp = I915_READ(reg);
2804 temp &= ~FDI_LINK_TRAIN_NONE;
2805 temp |= FDI_LINK_TRAIN_PATTERN_1;
2806 I915_WRITE(reg, temp);
2807
2808 reg = FDI_RX_CTL(pipe);
2809 temp = I915_READ(reg);
2810 if (HAS_PCH_CPT(dev)) {
2811 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2812 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2813 } else {
2814 temp &= ~FDI_LINK_TRAIN_NONE;
2815 temp |= FDI_LINK_TRAIN_PATTERN_1;
2816 }
2817 /* BPC in FDI rx is consistent with that in PIPECONF */
2818 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002819 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002820 I915_WRITE(reg, temp);
2821
2822 POSTING_READ(reg);
2823 udelay(100);
2824}
2825
Chris Wilson5bb61642012-09-27 21:25:58 +01002826static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2827{
2828 struct drm_device *dev = crtc->dev;
2829 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002831 unsigned long flags;
2832 bool pending;
2833
Ville Syrjälä10d83732013-01-29 18:13:34 +02002834 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2835 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002836 return false;
2837
2838 spin_lock_irqsave(&dev->event_lock, flags);
2839 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2840 spin_unlock_irqrestore(&dev->event_lock, flags);
2841
2842 return pending;
2843}
2844
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002845static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2846{
Chris Wilson0f911282012-04-17 10:05:38 +01002847 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002848 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002849
2850 if (crtc->fb == NULL)
2851 return;
2852
Daniel Vetter2c10d572012-12-20 21:24:07 +01002853 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2854
Chris Wilson5bb61642012-09-27 21:25:58 +01002855 wait_event(dev_priv->pending_flip_queue,
2856 !intel_crtc_has_pending_flip(crtc));
2857
Chris Wilson0f911282012-04-17 10:05:38 +01002858 mutex_lock(&dev->struct_mutex);
2859 intel_finish_fb(crtc->fb);
2860 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002861}
2862
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002863/* Program iCLKIP clock to the desired frequency */
2864static void lpt_program_iclkip(struct drm_crtc *crtc)
2865{
2866 struct drm_device *dev = crtc->dev;
2867 struct drm_i915_private *dev_priv = dev->dev_private;
2868 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2869 u32 temp;
2870
Daniel Vetter09153002012-12-12 14:06:44 +01002871 mutex_lock(&dev_priv->dpio_lock);
2872
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002873 /* It is necessary to ungate the pixclk gate prior to programming
2874 * the divisors, and gate it back when it is done.
2875 */
2876 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2877
2878 /* Disable SSCCTL */
2879 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002880 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2881 SBI_SSCCTL_DISABLE,
2882 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002883
2884 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2885 if (crtc->mode.clock == 20000) {
2886 auxdiv = 1;
2887 divsel = 0x41;
2888 phaseinc = 0x20;
2889 } else {
2890 /* The iCLK virtual clock root frequency is in MHz,
2891 * but the crtc->mode.clock in in KHz. To get the divisors,
2892 * it is necessary to divide one by another, so we
2893 * convert the virtual clock precision to KHz here for higher
2894 * precision.
2895 */
2896 u32 iclk_virtual_root_freq = 172800 * 1000;
2897 u32 iclk_pi_range = 64;
2898 u32 desired_divisor, msb_divisor_value, pi_value;
2899
2900 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2901 msb_divisor_value = desired_divisor / iclk_pi_range;
2902 pi_value = desired_divisor % iclk_pi_range;
2903
2904 auxdiv = 0;
2905 divsel = msb_divisor_value - 2;
2906 phaseinc = pi_value;
2907 }
2908
2909 /* This should not happen with any sane values */
2910 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2911 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2912 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2913 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2914
2915 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2916 crtc->mode.clock,
2917 auxdiv,
2918 divsel,
2919 phasedir,
2920 phaseinc);
2921
2922 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002923 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002924 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2925 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2926 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2927 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2928 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2929 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002930 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002931
2932 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002933 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002934 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2935 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002936 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002937
2938 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002939 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002940 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002941 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002942
2943 /* Wait for initialization time */
2944 udelay(24);
2945
2946 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002947
2948 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002949}
2950
Daniel Vetter275f01b22013-05-03 11:49:47 +02002951static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
2952 enum pipe pch_transcoder)
2953{
2954 struct drm_device *dev = crtc->base.dev;
2955 struct drm_i915_private *dev_priv = dev->dev_private;
2956 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2957
2958 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
2959 I915_READ(HTOTAL(cpu_transcoder)));
2960 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
2961 I915_READ(HBLANK(cpu_transcoder)));
2962 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
2963 I915_READ(HSYNC(cpu_transcoder)));
2964
2965 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
2966 I915_READ(VTOTAL(cpu_transcoder)));
2967 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
2968 I915_READ(VBLANK(cpu_transcoder)));
2969 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
2970 I915_READ(VSYNC(cpu_transcoder)));
2971 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
2972 I915_READ(VSYNCSHIFT(cpu_transcoder)));
2973}
2974
Jesse Barnesf67a5592011-01-05 10:31:48 -08002975/*
2976 * Enable PCH resources required for PCH ports:
2977 * - PCH PLLs
2978 * - FDI training & RX/TX
2979 * - update transcoder timings
2980 * - DP transcoding bits
2981 * - transcoder
2982 */
2983static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002984{
2985 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002986 struct drm_i915_private *dev_priv = dev->dev_private;
2987 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2988 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002989 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002990
Daniel Vetterab9412b2013-05-03 11:49:46 +02002991 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01002992
Daniel Vettercd986ab2012-10-26 10:58:12 +02002993 /* Write the TU size bits before fdi link training, so that error
2994 * detection works. */
2995 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2996 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
2997
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002998 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002999 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003000
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003001 /* We need to program the right clock selection before writing the pixel
3002 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003003 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003004 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003005
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003006 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003007 temp |= TRANS_DPLL_ENABLE(pipe);
3008 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003009 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003010 temp |= sel;
3011 else
3012 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003013 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003014 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003015
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003016 /* XXX: pch pll's can be enabled any time before we enable the PCH
3017 * transcoder, and we actually should do this to not upset any PCH
3018 * transcoder that already use the clock when we share it.
3019 *
3020 * Note that enable_shared_dpll tries to do the right thing, but
3021 * get_shared_dpll unconditionally resets the pll - we need that to have
3022 * the right LVDS enable sequence. */
3023 ironlake_enable_shared_dpll(intel_crtc);
3024
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003025 /* set transcoder timing, panel must allow it */
3026 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003027 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003028
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003029 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003030
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003031 /* For PCH DP, enable TRANS_DP_CTL */
3032 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003033 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3034 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003035 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003036 reg = TRANS_DP_CTL(pipe);
3037 temp = I915_READ(reg);
3038 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003039 TRANS_DP_SYNC_MASK |
3040 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003041 temp |= (TRANS_DP_OUTPUT_ENABLE |
3042 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003043 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003044
3045 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003046 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003047 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003048 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003049
3050 switch (intel_trans_dp_port_sel(crtc)) {
3051 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003052 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003053 break;
3054 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003055 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003056 break;
3057 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003058 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003059 break;
3060 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003061 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003062 }
3063
Chris Wilson5eddb702010-09-11 13:48:45 +01003064 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003065 }
3066
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003067 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003068}
3069
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003070static void lpt_pch_enable(struct drm_crtc *crtc)
3071{
3072 struct drm_device *dev = crtc->dev;
3073 struct drm_i915_private *dev_priv = dev->dev_private;
3074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003075 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003076
Daniel Vetterab9412b2013-05-03 11:49:46 +02003077 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003078
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003079 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003080
Paulo Zanoni0540e482012-10-31 18:12:40 -02003081 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003082 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003083
Paulo Zanoni937bb612012-10-31 18:12:47 -02003084 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003085}
3086
Daniel Vettere2b78262013-06-07 23:10:03 +02003087static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003088{
Daniel Vettere2b78262013-06-07 23:10:03 +02003089 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003090
3091 if (pll == NULL)
3092 return;
3093
3094 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003095 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003096 return;
3097 }
3098
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003099 if (--pll->refcount == 0) {
3100 WARN_ON(pll->on);
3101 WARN_ON(pll->active);
3102 }
3103
Daniel Vettera43f6e02013-06-07 23:10:32 +02003104 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003105}
3106
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003107static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003108{
Daniel Vettere2b78262013-06-07 23:10:03 +02003109 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3110 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3111 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003112
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003113 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003114 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3115 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003116 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003117 }
3118
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003119 if (HAS_PCH_IBX(dev_priv->dev)) {
3120 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003121 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003122 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003123
Daniel Vetter46edb022013-06-05 13:34:12 +02003124 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3125 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003126
3127 goto found;
3128 }
3129
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003130 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3131 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003132
3133 /* Only want to check enabled timings first */
3134 if (pll->refcount == 0)
3135 continue;
3136
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003137 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3138 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003139 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003140 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003141 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003142
3143 goto found;
3144 }
3145 }
3146
3147 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003148 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3149 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003150 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003151 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3152 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003153 goto found;
3154 }
3155 }
3156
3157 return NULL;
3158
3159found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003160 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003161 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3162 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003163
Daniel Vettercdbd2312013-06-05 13:34:03 +02003164 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003165 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3166 sizeof(pll->hw_state));
3167
Daniel Vetter46edb022013-06-05 13:34:12 +02003168 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003169 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003170 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003171
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003172 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003173 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003174 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003175
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003176 return pll;
3177}
3178
Daniel Vettera1520312013-05-03 11:49:50 +02003179static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003180{
3181 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003182 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003183 u32 temp;
3184
3185 temp = I915_READ(dslreg);
3186 udelay(500);
3187 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003188 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003189 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003190 }
3191}
3192
Jesse Barnesb074cec2013-04-25 12:55:02 -07003193static void ironlake_pfit_enable(struct intel_crtc *crtc)
3194{
3195 struct drm_device *dev = crtc->base.dev;
3196 struct drm_i915_private *dev_priv = dev->dev_private;
3197 int pipe = crtc->pipe;
3198
Jesse Barnes0ef37f32013-05-03 13:26:37 -07003199 if (crtc->config.pch_pfit.size) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003200 /* Force use of hard-coded filter coefficients
3201 * as some pre-programmed values are broken,
3202 * e.g. x201.
3203 */
3204 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3205 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3206 PF_PIPE_SEL_IVB(pipe));
3207 else
3208 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3209 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3210 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003211 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003212}
3213
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003214static void intel_enable_planes(struct drm_crtc *crtc)
3215{
3216 struct drm_device *dev = crtc->dev;
3217 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3218 struct intel_plane *intel_plane;
3219
3220 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3221 if (intel_plane->pipe == pipe)
3222 intel_plane_restore(&intel_plane->base);
3223}
3224
3225static void intel_disable_planes(struct drm_crtc *crtc)
3226{
3227 struct drm_device *dev = crtc->dev;
3228 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3229 struct intel_plane *intel_plane;
3230
3231 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3232 if (intel_plane->pipe == pipe)
3233 intel_plane_disable(&intel_plane->base);
3234}
3235
Jesse Barnesf67a5592011-01-05 10:31:48 -08003236static void ironlake_crtc_enable(struct drm_crtc *crtc)
3237{
3238 struct drm_device *dev = crtc->dev;
3239 struct drm_i915_private *dev_priv = dev->dev_private;
3240 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003241 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003242 int pipe = intel_crtc->pipe;
3243 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003244
Daniel Vetter08a48462012-07-02 11:43:47 +02003245 WARN_ON(!crtc->enabled);
3246
Jesse Barnesf67a5592011-01-05 10:31:48 -08003247 if (intel_crtc->active)
3248 return;
3249
3250 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003251
3252 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3253 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3254
Jesse Barnesf67a5592011-01-05 10:31:48 -08003255 intel_update_watermarks(dev);
3256
Daniel Vetterf6736a12013-06-05 13:34:30 +02003257 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003258 if (encoder->pre_enable)
3259 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003260
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003261 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003262 /* Note: FDI PLL enabling _must_ be done before we enable the
3263 * cpu pipes, hence this is separate from all the other fdi/pch
3264 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003265 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003266 } else {
3267 assert_fdi_tx_disabled(dev_priv, pipe);
3268 assert_fdi_rx_disabled(dev_priv, pipe);
3269 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003270
Jesse Barnesb074cec2013-04-25 12:55:02 -07003271 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003272
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003273 /*
3274 * On ILK+ LUT must be loaded before the pipe is running but with
3275 * clocks enabled
3276 */
3277 intel_crtc_load_lut(crtc);
3278
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003279 intel_enable_pipe(dev_priv, pipe,
3280 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003281 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003282 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003283 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003284
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003285 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003286 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003287
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003288 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003289 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003290 mutex_unlock(&dev->struct_mutex);
3291
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003292 for_each_encoder_on_crtc(dev, crtc, encoder)
3293 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003294
3295 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003296 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003297
3298 /*
3299 * There seems to be a race in PCH platform hw (at least on some
3300 * outputs) where an enabled pipe still completes any pageflip right
3301 * away (as if the pipe is off) instead of waiting for vblank. As soon
3302 * as the first vblank happend, everything works as expected. Hence just
3303 * wait for one vblank before returning to avoid strange things
3304 * happening.
3305 */
3306 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003307}
3308
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003309/* IPS only exists on ULT machines and is tied to pipe A. */
3310static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3311{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003312 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003313}
3314
3315static void hsw_enable_ips(struct intel_crtc *crtc)
3316{
3317 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3318
3319 if (!crtc->config.ips_enabled)
3320 return;
3321
3322 /* We can only enable IPS after we enable a plane and wait for a vblank.
3323 * We guarantee that the plane is enabled by calling intel_enable_ips
3324 * only after intel_enable_plane. And intel_enable_plane already waits
3325 * for a vblank, so all we need to do here is to enable the IPS bit. */
3326 assert_plane_enabled(dev_priv, crtc->plane);
3327 I915_WRITE(IPS_CTL, IPS_ENABLE);
3328}
3329
3330static void hsw_disable_ips(struct intel_crtc *crtc)
3331{
3332 struct drm_device *dev = crtc->base.dev;
3333 struct drm_i915_private *dev_priv = dev->dev_private;
3334
3335 if (!crtc->config.ips_enabled)
3336 return;
3337
3338 assert_plane_enabled(dev_priv, crtc->plane);
3339 I915_WRITE(IPS_CTL, 0);
3340
3341 /* We need to wait for a vblank before we can disable the plane. */
3342 intel_wait_for_vblank(dev, crtc->pipe);
3343}
3344
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003345static void haswell_crtc_enable(struct drm_crtc *crtc)
3346{
3347 struct drm_device *dev = crtc->dev;
3348 struct drm_i915_private *dev_priv = dev->dev_private;
3349 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3350 struct intel_encoder *encoder;
3351 int pipe = intel_crtc->pipe;
3352 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003353
3354 WARN_ON(!crtc->enabled);
3355
3356 if (intel_crtc->active)
3357 return;
3358
3359 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003360
3361 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3362 if (intel_crtc->config.has_pch_encoder)
3363 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3364
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003365 intel_update_watermarks(dev);
3366
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003367 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003368 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003369
3370 for_each_encoder_on_crtc(dev, crtc, encoder)
3371 if (encoder->pre_enable)
3372 encoder->pre_enable(encoder);
3373
Paulo Zanoni1f544382012-10-24 11:32:00 -02003374 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003375
Jesse Barnesb074cec2013-04-25 12:55:02 -07003376 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003377
3378 /*
3379 * On ILK+ LUT must be loaded before the pipe is running but with
3380 * clocks enabled
3381 */
3382 intel_crtc_load_lut(crtc);
3383
Paulo Zanoni1f544382012-10-24 11:32:00 -02003384 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003385 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003386
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003387 intel_enable_pipe(dev_priv, pipe,
3388 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003389 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003390 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003391 intel_crtc_update_cursor(crtc, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003392
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003393 hsw_enable_ips(intel_crtc);
3394
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003395 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003396 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003397
3398 mutex_lock(&dev->struct_mutex);
3399 intel_update_fbc(dev);
3400 mutex_unlock(&dev->struct_mutex);
3401
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003402 for_each_encoder_on_crtc(dev, crtc, encoder)
3403 encoder->enable(encoder);
3404
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003405 /*
3406 * There seems to be a race in PCH platform hw (at least on some
3407 * outputs) where an enabled pipe still completes any pageflip right
3408 * away (as if the pipe is off) instead of waiting for vblank. As soon
3409 * as the first vblank happend, everything works as expected. Hence just
3410 * wait for one vblank before returning to avoid strange things
3411 * happening.
3412 */
3413 intel_wait_for_vblank(dev, intel_crtc->pipe);
3414}
3415
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003416static void ironlake_pfit_disable(struct intel_crtc *crtc)
3417{
3418 struct drm_device *dev = crtc->base.dev;
3419 struct drm_i915_private *dev_priv = dev->dev_private;
3420 int pipe = crtc->pipe;
3421
3422 /* To avoid upsetting the power well on haswell only disable the pfit if
3423 * it's in use. The hw state code will make sure we get this right. */
3424 if (crtc->config.pch_pfit.size) {
3425 I915_WRITE(PF_CTL(pipe), 0);
3426 I915_WRITE(PF_WIN_POS(pipe), 0);
3427 I915_WRITE(PF_WIN_SZ(pipe), 0);
3428 }
3429}
3430
Jesse Barnes6be4a602010-09-10 10:26:01 -07003431static void ironlake_crtc_disable(struct drm_crtc *crtc)
3432{
3433 struct drm_device *dev = crtc->dev;
3434 struct drm_i915_private *dev_priv = dev->dev_private;
3435 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003436 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003437 int pipe = intel_crtc->pipe;
3438 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003439 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003440
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003441
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003442 if (!intel_crtc->active)
3443 return;
3444
Daniel Vetterea9d7582012-07-10 10:42:52 +02003445 for_each_encoder_on_crtc(dev, crtc, encoder)
3446 encoder->disable(encoder);
3447
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003448 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003449 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003450
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003451 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003452 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003453
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003454 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003455 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003456 intel_disable_plane(dev_priv, plane, pipe);
3457
Daniel Vetterd925c592013-06-05 13:34:04 +02003458 if (intel_crtc->config.has_pch_encoder)
3459 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3460
Jesse Barnesb24e7172011-01-04 15:09:30 -08003461 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003462
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003463 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003464
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003465 for_each_encoder_on_crtc(dev, crtc, encoder)
3466 if (encoder->post_disable)
3467 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003468
Daniel Vetterd925c592013-06-05 13:34:04 +02003469 if (intel_crtc->config.has_pch_encoder) {
3470 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003471
Daniel Vetterd925c592013-06-05 13:34:04 +02003472 ironlake_disable_pch_transcoder(dev_priv, pipe);
3473 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003474
Daniel Vetterd925c592013-06-05 13:34:04 +02003475 if (HAS_PCH_CPT(dev)) {
3476 /* disable TRANS_DP_CTL */
3477 reg = TRANS_DP_CTL(pipe);
3478 temp = I915_READ(reg);
3479 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3480 TRANS_DP_PORT_SEL_MASK);
3481 temp |= TRANS_DP_PORT_SEL_NONE;
3482 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003483
Daniel Vetterd925c592013-06-05 13:34:04 +02003484 /* disable DPLL_SEL */
3485 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003486 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003487 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003488 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003489
3490 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003491 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003492
3493 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003494 }
3495
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003496 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003497 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003498
3499 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003500 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003501 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003502}
3503
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003504static void haswell_crtc_disable(struct drm_crtc *crtc)
3505{
3506 struct drm_device *dev = crtc->dev;
3507 struct drm_i915_private *dev_priv = dev->dev_private;
3508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3509 struct intel_encoder *encoder;
3510 int pipe = intel_crtc->pipe;
3511 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003512 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003513
3514 if (!intel_crtc->active)
3515 return;
3516
3517 for_each_encoder_on_crtc(dev, crtc, encoder)
3518 encoder->disable(encoder);
3519
3520 intel_crtc_wait_for_pending_flips(crtc);
3521 drm_vblank_off(dev, pipe);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003522
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003523 /* FBC must be disabled before disabling the plane on HSW. */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003524 if (dev_priv->fbc.plane == plane)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003525 intel_disable_fbc(dev);
3526
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003527 hsw_disable_ips(intel_crtc);
3528
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003529 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003530 intel_disable_planes(crtc);
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003531 intel_disable_plane(dev_priv, plane, pipe);
3532
Paulo Zanoni86642812013-04-12 17:57:57 -03003533 if (intel_crtc->config.has_pch_encoder)
3534 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003535 intel_disable_pipe(dev_priv, pipe);
3536
Paulo Zanoniad80a812012-10-24 16:06:19 -02003537 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003538
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003539 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003540
Paulo Zanoni1f544382012-10-24 11:32:00 -02003541 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003542
3543 for_each_encoder_on_crtc(dev, crtc, encoder)
3544 if (encoder->post_disable)
3545 encoder->post_disable(encoder);
3546
Daniel Vetter88adfff2013-03-28 10:42:01 +01003547 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003548 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003549 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003550 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003551 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003552
3553 intel_crtc->active = false;
3554 intel_update_watermarks(dev);
3555
3556 mutex_lock(&dev->struct_mutex);
3557 intel_update_fbc(dev);
3558 mutex_unlock(&dev->struct_mutex);
3559}
3560
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003561static void ironlake_crtc_off(struct drm_crtc *crtc)
3562{
3563 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003564 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003565}
3566
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003567static void haswell_crtc_off(struct drm_crtc *crtc)
3568{
3569 intel_ddi_put_crtc_pll(crtc);
3570}
3571
Daniel Vetter02e792f2009-09-15 22:57:34 +02003572static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3573{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003574 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003575 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003576 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003577
Chris Wilson23f09ce2010-08-12 13:53:37 +01003578 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003579 dev_priv->mm.interruptible = false;
3580 (void) intel_overlay_switch_off(intel_crtc->overlay);
3581 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003582 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003583 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003584
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003585 /* Let userspace switch the overlay on again. In most cases userspace
3586 * has to recompute where to put it anyway.
3587 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003588}
3589
Egbert Eich61bc95c2013-03-04 09:24:38 -05003590/**
3591 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3592 * cursor plane briefly if not already running after enabling the display
3593 * plane.
3594 * This workaround avoids occasional blank screens when self refresh is
3595 * enabled.
3596 */
3597static void
3598g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3599{
3600 u32 cntl = I915_READ(CURCNTR(pipe));
3601
3602 if ((cntl & CURSOR_MODE) == 0) {
3603 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3604
3605 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3606 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3607 intel_wait_for_vblank(dev_priv->dev, pipe);
3608 I915_WRITE(CURCNTR(pipe), cntl);
3609 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3610 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3611 }
3612}
3613
Jesse Barnes2dd24552013-04-25 12:55:01 -07003614static void i9xx_pfit_enable(struct intel_crtc *crtc)
3615{
3616 struct drm_device *dev = crtc->base.dev;
3617 struct drm_i915_private *dev_priv = dev->dev_private;
3618 struct intel_crtc_config *pipe_config = &crtc->config;
3619
Daniel Vetter328d8e82013-05-08 10:36:31 +02003620 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003621 return;
3622
Daniel Vetterc0b03412013-05-28 12:05:54 +02003623 /*
3624 * The panel fitter should only be adjusted whilst the pipe is disabled,
3625 * according to register description and PRM.
3626 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003627 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3628 assert_pipe_disabled(dev_priv, crtc->pipe);
3629
Jesse Barnesb074cec2013-04-25 12:55:02 -07003630 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3631 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003632
3633 /* Border color in case we don't scale up to the full screen. Black by
3634 * default, change to something else for debugging. */
3635 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003636}
3637
Jesse Barnes89b667f2013-04-18 14:51:36 -07003638static void valleyview_crtc_enable(struct drm_crtc *crtc)
3639{
3640 struct drm_device *dev = crtc->dev;
3641 struct drm_i915_private *dev_priv = dev->dev_private;
3642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3643 struct intel_encoder *encoder;
3644 int pipe = intel_crtc->pipe;
3645 int plane = intel_crtc->plane;
3646
3647 WARN_ON(!crtc->enabled);
3648
3649 if (intel_crtc->active)
3650 return;
3651
3652 intel_crtc->active = true;
3653 intel_update_watermarks(dev);
3654
Jesse Barnes89b667f2013-04-18 14:51:36 -07003655 for_each_encoder_on_crtc(dev, crtc, encoder)
3656 if (encoder->pre_pll_enable)
3657 encoder->pre_pll_enable(encoder);
3658
Daniel Vetter426115c2013-07-11 22:13:42 +02003659 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003660
3661 for_each_encoder_on_crtc(dev, crtc, encoder)
3662 if (encoder->pre_enable)
3663 encoder->pre_enable(encoder);
3664
Jesse Barnes2dd24552013-04-25 12:55:01 -07003665 i9xx_pfit_enable(intel_crtc);
3666
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003667 intel_crtc_load_lut(crtc);
3668
Jesse Barnes89b667f2013-04-18 14:51:36 -07003669 intel_enable_pipe(dev_priv, pipe, false);
3670 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003671 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003672 intel_crtc_update_cursor(crtc, true);
3673
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003674 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03003675
3676 for_each_encoder_on_crtc(dev, crtc, encoder)
3677 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003678}
3679
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003680static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003681{
3682 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003683 struct drm_i915_private *dev_priv = dev->dev_private;
3684 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003685 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003686 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003687 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003688
Daniel Vetter08a48462012-07-02 11:43:47 +02003689 WARN_ON(!crtc->enabled);
3690
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003691 if (intel_crtc->active)
3692 return;
3693
3694 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003695 intel_update_watermarks(dev);
3696
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02003697 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003698 if (encoder->pre_enable)
3699 encoder->pre_enable(encoder);
3700
Daniel Vetterf6736a12013-06-05 13:34:30 +02003701 i9xx_enable_pll(intel_crtc);
3702
Jesse Barnes2dd24552013-04-25 12:55:01 -07003703 i9xx_pfit_enable(intel_crtc);
3704
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003705 intel_crtc_load_lut(crtc);
3706
Jesse Barnes040484a2011-01-03 12:14:26 -08003707 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003708 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003709 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003710 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003711 if (IS_G4X(dev))
3712 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003713 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003714
3715 /* Give the overlay scaler a chance to enable if it's on this pipe */
3716 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003717
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003718 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003719
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003720 for_each_encoder_on_crtc(dev, crtc, encoder)
3721 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003722}
3723
Daniel Vetter87476d62013-04-11 16:29:06 +02003724static void i9xx_pfit_disable(struct intel_crtc *crtc)
3725{
3726 struct drm_device *dev = crtc->base.dev;
3727 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003728
3729 if (!crtc->config.gmch_pfit.control)
3730 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003731
3732 assert_pipe_disabled(dev_priv, crtc->pipe);
3733
Daniel Vetter328d8e82013-05-08 10:36:31 +02003734 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3735 I915_READ(PFIT_CONTROL));
3736 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003737}
3738
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003739static void i9xx_crtc_disable(struct drm_crtc *crtc)
3740{
3741 struct drm_device *dev = crtc->dev;
3742 struct drm_i915_private *dev_priv = dev->dev_private;
3743 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003744 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003745 int pipe = intel_crtc->pipe;
3746 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003747
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003748 if (!intel_crtc->active)
3749 return;
3750
Daniel Vetterea9d7582012-07-10 10:42:52 +02003751 for_each_encoder_on_crtc(dev, crtc, encoder)
3752 encoder->disable(encoder);
3753
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003754 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003755 intel_crtc_wait_for_pending_flips(crtc);
3756 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003757
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003758 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003759 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003760
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003761 intel_crtc_dpms_overlay(intel_crtc, false);
3762 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003763 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003764 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003765
Jesse Barnesb24e7172011-01-04 15:09:30 -08003766 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003767
Daniel Vetter87476d62013-04-11 16:29:06 +02003768 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003769
Jesse Barnes89b667f2013-04-18 14:51:36 -07003770 for_each_encoder_on_crtc(dev, crtc, encoder)
3771 if (encoder->post_disable)
3772 encoder->post_disable(encoder);
3773
Daniel Vetter50b44a42013-06-05 13:34:33 +02003774 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003775
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003776 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003777 intel_update_fbc(dev);
3778 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003779}
3780
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003781static void i9xx_crtc_off(struct drm_crtc *crtc)
3782{
3783}
3784
Daniel Vetter976f8a22012-07-08 22:34:21 +02003785static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3786 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003787{
3788 struct drm_device *dev = crtc->dev;
3789 struct drm_i915_master_private *master_priv;
3790 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3791 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003792
3793 if (!dev->primary->master)
3794 return;
3795
3796 master_priv = dev->primary->master->driver_priv;
3797 if (!master_priv->sarea_priv)
3798 return;
3799
Jesse Barnes79e53942008-11-07 14:24:08 -08003800 switch (pipe) {
3801 case 0:
3802 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3803 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3804 break;
3805 case 1:
3806 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3807 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3808 break;
3809 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003810 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003811 break;
3812 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003813}
3814
Daniel Vetter976f8a22012-07-08 22:34:21 +02003815/**
3816 * Sets the power management mode of the pipe and plane.
3817 */
3818void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003819{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003820 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003821 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003822 struct intel_encoder *intel_encoder;
3823 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003824
Daniel Vetter976f8a22012-07-08 22:34:21 +02003825 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3826 enable |= intel_encoder->connectors_active;
3827
3828 if (enable)
3829 dev_priv->display.crtc_enable(crtc);
3830 else
3831 dev_priv->display.crtc_disable(crtc);
3832
3833 intel_crtc_update_sarea(crtc, enable);
3834}
3835
Daniel Vetter976f8a22012-07-08 22:34:21 +02003836static void intel_crtc_disable(struct drm_crtc *crtc)
3837{
3838 struct drm_device *dev = crtc->dev;
3839 struct drm_connector *connector;
3840 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003841 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003842
3843 /* crtc should still be enabled when we disable it. */
3844 WARN_ON(!crtc->enabled);
3845
3846 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003847 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003848 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003849 dev_priv->display.off(crtc);
3850
Chris Wilson931872f2012-01-16 23:01:13 +00003851 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3852 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003853
3854 if (crtc->fb) {
3855 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003856 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003857 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003858 crtc->fb = NULL;
3859 }
3860
3861 /* Update computed state. */
3862 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3863 if (!connector->encoder || !connector->encoder->crtc)
3864 continue;
3865
3866 if (connector->encoder->crtc != crtc)
3867 continue;
3868
3869 connector->dpms = DRM_MODE_DPMS_OFF;
3870 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003871 }
3872}
3873
Daniel Vettera261b242012-07-26 19:21:47 +02003874void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003875{
Daniel Vettera261b242012-07-26 19:21:47 +02003876 struct drm_crtc *crtc;
3877
3878 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3879 if (crtc->enabled)
3880 intel_crtc_disable(crtc);
3881 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003882}
3883
Chris Wilsonea5b2132010-08-04 13:50:23 +01003884void intel_encoder_destroy(struct drm_encoder *encoder)
3885{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003886 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003887
Chris Wilsonea5b2132010-08-04 13:50:23 +01003888 drm_encoder_cleanup(encoder);
3889 kfree(intel_encoder);
3890}
3891
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003892/* Simple dpms helper for encodres with just one connector, no cloning and only
3893 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3894 * state of the entire output pipe. */
3895void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3896{
3897 if (mode == DRM_MODE_DPMS_ON) {
3898 encoder->connectors_active = true;
3899
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003900 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003901 } else {
3902 encoder->connectors_active = false;
3903
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003904 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003905 }
3906}
3907
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003908/* Cross check the actual hw state with our own modeset state tracking (and it's
3909 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003910static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003911{
3912 if (connector->get_hw_state(connector)) {
3913 struct intel_encoder *encoder = connector->encoder;
3914 struct drm_crtc *crtc;
3915 bool encoder_enabled;
3916 enum pipe pipe;
3917
3918 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3919 connector->base.base.id,
3920 drm_get_connector_name(&connector->base));
3921
3922 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3923 "wrong connector dpms state\n");
3924 WARN(connector->base.encoder != &encoder->base,
3925 "active connector not linked to encoder\n");
3926 WARN(!encoder->connectors_active,
3927 "encoder->connectors_active not set\n");
3928
3929 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3930 WARN(!encoder_enabled, "encoder not enabled\n");
3931 if (WARN_ON(!encoder->base.crtc))
3932 return;
3933
3934 crtc = encoder->base.crtc;
3935
3936 WARN(!crtc->enabled, "crtc not enabled\n");
3937 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3938 WARN(pipe != to_intel_crtc(crtc)->pipe,
3939 "encoder active on the wrong pipe\n");
3940 }
3941}
3942
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003943/* Even simpler default implementation, if there's really no special case to
3944 * consider. */
3945void intel_connector_dpms(struct drm_connector *connector, int mode)
3946{
3947 struct intel_encoder *encoder = intel_attached_encoder(connector);
3948
3949 /* All the simple cases only support two dpms states. */
3950 if (mode != DRM_MODE_DPMS_ON)
3951 mode = DRM_MODE_DPMS_OFF;
3952
3953 if (mode == connector->dpms)
3954 return;
3955
3956 connector->dpms = mode;
3957
3958 /* Only need to change hw state when actually enabled */
3959 if (encoder->base.crtc)
3960 intel_encoder_dpms(encoder, mode);
3961 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003962 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003963
Daniel Vetterb9805142012-08-31 17:37:33 +02003964 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003965}
3966
Daniel Vetterf0947c32012-07-02 13:10:34 +02003967/* Simple connector->get_hw_state implementation for encoders that support only
3968 * one connector and no cloning and hence the encoder state determines the state
3969 * of the connector. */
3970bool intel_connector_get_hw_state(struct intel_connector *connector)
3971{
Daniel Vetter24929352012-07-02 20:28:59 +02003972 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003973 struct intel_encoder *encoder = connector->encoder;
3974
3975 return encoder->get_hw_state(encoder, &pipe);
3976}
3977
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003978static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
3979 struct intel_crtc_config *pipe_config)
3980{
3981 struct drm_i915_private *dev_priv = dev->dev_private;
3982 struct intel_crtc *pipe_B_crtc =
3983 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3984
3985 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
3986 pipe_name(pipe), pipe_config->fdi_lanes);
3987 if (pipe_config->fdi_lanes > 4) {
3988 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
3989 pipe_name(pipe), pipe_config->fdi_lanes);
3990 return false;
3991 }
3992
3993 if (IS_HASWELL(dev)) {
3994 if (pipe_config->fdi_lanes > 2) {
3995 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
3996 pipe_config->fdi_lanes);
3997 return false;
3998 } else {
3999 return true;
4000 }
4001 }
4002
4003 if (INTEL_INFO(dev)->num_pipes == 2)
4004 return true;
4005
4006 /* Ivybridge 3 pipe is really complicated */
4007 switch (pipe) {
4008 case PIPE_A:
4009 return true;
4010 case PIPE_B:
4011 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4012 pipe_config->fdi_lanes > 2) {
4013 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4014 pipe_name(pipe), pipe_config->fdi_lanes);
4015 return false;
4016 }
4017 return true;
4018 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004019 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004020 pipe_B_crtc->config.fdi_lanes <= 2) {
4021 if (pipe_config->fdi_lanes > 2) {
4022 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4023 pipe_name(pipe), pipe_config->fdi_lanes);
4024 return false;
4025 }
4026 } else {
4027 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4028 return false;
4029 }
4030 return true;
4031 default:
4032 BUG();
4033 }
4034}
4035
Daniel Vettere29c22c2013-02-21 00:00:16 +01004036#define RETRY 1
4037static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4038 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004039{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004040 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004041 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004042 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004043 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004044
Daniel Vettere29c22c2013-02-21 00:00:16 +01004045retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004046 /* FDI is a binary signal running at ~2.7GHz, encoding
4047 * each output octet as 10 bits. The actual frequency
4048 * is stored as a divider into a 100MHz clock, and the
4049 * mode pixel clock is stored in units of 1KHz.
4050 * Hence the bw of each lane in terms of the mode signal
4051 * is:
4052 */
4053 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4054
Daniel Vetterff9a6752013-06-01 17:16:21 +02004055 fdi_dotclock = adjusted_mode->clock;
Daniel Vetteref1b4602013-06-01 17:17:04 +02004056 fdi_dotclock /= pipe_config->pixel_multiplier;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004057
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004058 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004059 pipe_config->pipe_bpp);
4060
4061 pipe_config->fdi_lanes = lane;
4062
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004063 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004064 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004065
Daniel Vettere29c22c2013-02-21 00:00:16 +01004066 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4067 intel_crtc->pipe, pipe_config);
4068 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4069 pipe_config->pipe_bpp -= 2*3;
4070 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4071 pipe_config->pipe_bpp);
4072 needs_recompute = true;
4073 pipe_config->bw_constrained = true;
4074
4075 goto retry;
4076 }
4077
4078 if (needs_recompute)
4079 return RETRY;
4080
4081 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004082}
4083
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004084static void hsw_compute_ips_config(struct intel_crtc *crtc,
4085 struct intel_crtc_config *pipe_config)
4086{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004087 pipe_config->ips_enabled = i915_enable_ips &&
4088 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004089 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004090}
4091
Daniel Vettera43f6e02013-06-07 23:10:32 +02004092static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004093 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004094{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004095 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004096 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004097
Eric Anholtbad720f2009-10-22 16:11:14 -07004098 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004099 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004100 if (pipe_config->requested_mode.clock * 3
4101 > IRONLAKE_FDI_FREQ * 4)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004102 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004103 }
Chris Wilson89749352010-09-12 18:25:19 +01004104
Damien Lespiau8693a822013-05-03 18:48:11 +01004105 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4106 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004107 */
4108 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4109 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004110 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004111
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004112 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004113 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004114 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004115 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4116 * for lvds. */
4117 pipe_config->pipe_bpp = 8*3;
4118 }
4119
Damien Lespiauf5adf942013-06-24 18:29:34 +01004120 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004121 hsw_compute_ips_config(crtc, pipe_config);
4122
4123 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4124 * clock survives for now. */
4125 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4126 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004127
Daniel Vetter877d48d2013-04-19 11:24:43 +02004128 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004129 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004130
Daniel Vettere29c22c2013-02-21 00:00:16 +01004131 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004132}
4133
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004134static int valleyview_get_display_clock_speed(struct drm_device *dev)
4135{
4136 return 400000; /* FIXME */
4137}
4138
Jesse Barnese70236a2009-09-21 10:42:27 -07004139static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004140{
Jesse Barnese70236a2009-09-21 10:42:27 -07004141 return 400000;
4142}
Jesse Barnes79e53942008-11-07 14:24:08 -08004143
Jesse Barnese70236a2009-09-21 10:42:27 -07004144static int i915_get_display_clock_speed(struct drm_device *dev)
4145{
4146 return 333000;
4147}
Jesse Barnes79e53942008-11-07 14:24:08 -08004148
Jesse Barnese70236a2009-09-21 10:42:27 -07004149static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4150{
4151 return 200000;
4152}
Jesse Barnes79e53942008-11-07 14:24:08 -08004153
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004154static int pnv_get_display_clock_speed(struct drm_device *dev)
4155{
4156 u16 gcfgc = 0;
4157
4158 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4159
4160 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4161 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4162 return 267000;
4163 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4164 return 333000;
4165 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4166 return 444000;
4167 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4168 return 200000;
4169 default:
4170 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4171 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4172 return 133000;
4173 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4174 return 167000;
4175 }
4176}
4177
Jesse Barnese70236a2009-09-21 10:42:27 -07004178static int i915gm_get_display_clock_speed(struct drm_device *dev)
4179{
4180 u16 gcfgc = 0;
4181
4182 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4183
4184 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004185 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004186 else {
4187 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4188 case GC_DISPLAY_CLOCK_333_MHZ:
4189 return 333000;
4190 default:
4191 case GC_DISPLAY_CLOCK_190_200_MHZ:
4192 return 190000;
4193 }
4194 }
4195}
Jesse Barnes79e53942008-11-07 14:24:08 -08004196
Jesse Barnese70236a2009-09-21 10:42:27 -07004197static int i865_get_display_clock_speed(struct drm_device *dev)
4198{
4199 return 266000;
4200}
4201
4202static int i855_get_display_clock_speed(struct drm_device *dev)
4203{
4204 u16 hpllcc = 0;
4205 /* Assume that the hardware is in the high speed state. This
4206 * should be the default.
4207 */
4208 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4209 case GC_CLOCK_133_200:
4210 case GC_CLOCK_100_200:
4211 return 200000;
4212 case GC_CLOCK_166_250:
4213 return 250000;
4214 case GC_CLOCK_100_133:
4215 return 133000;
4216 }
4217
4218 /* Shouldn't happen */
4219 return 0;
4220}
4221
4222static int i830_get_display_clock_speed(struct drm_device *dev)
4223{
4224 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004225}
4226
Zhenyu Wang2c072452009-06-05 15:38:42 +08004227static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004228intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004229{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004230 while (*num > DATA_LINK_M_N_MASK ||
4231 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004232 *num >>= 1;
4233 *den >>= 1;
4234 }
4235}
4236
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004237static void compute_m_n(unsigned int m, unsigned int n,
4238 uint32_t *ret_m, uint32_t *ret_n)
4239{
4240 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4241 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4242 intel_reduce_m_n_ratio(ret_m, ret_n);
4243}
4244
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004245void
4246intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4247 int pixel_clock, int link_clock,
4248 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004249{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004250 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004251
4252 compute_m_n(bits_per_pixel * pixel_clock,
4253 link_clock * nlanes * 8,
4254 &m_n->gmch_m, &m_n->gmch_n);
4255
4256 compute_m_n(pixel_clock, link_clock,
4257 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004258}
4259
Chris Wilsona7615032011-01-12 17:04:08 +00004260static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4261{
Keith Packard72bbe582011-09-26 16:09:45 -07004262 if (i915_panel_use_ssc >= 0)
4263 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004264 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004265 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004266}
4267
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004268static int vlv_get_refclk(struct drm_crtc *crtc)
4269{
4270 struct drm_device *dev = crtc->dev;
4271 struct drm_i915_private *dev_priv = dev->dev_private;
4272 int refclk = 27000; /* for DP & HDMI */
4273
4274 return 100000; /* only one validated so far */
4275
4276 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4277 refclk = 96000;
4278 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4279 if (intel_panel_use_ssc(dev_priv))
4280 refclk = 100000;
4281 else
4282 refclk = 96000;
4283 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4284 refclk = 100000;
4285 }
4286
4287 return refclk;
4288}
4289
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004290static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4291{
4292 struct drm_device *dev = crtc->dev;
4293 struct drm_i915_private *dev_priv = dev->dev_private;
4294 int refclk;
4295
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004296 if (IS_VALLEYVIEW(dev)) {
4297 refclk = vlv_get_refclk(crtc);
4298 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004299 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004300 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004301 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4302 refclk / 1000);
4303 } else if (!IS_GEN2(dev)) {
4304 refclk = 96000;
4305 } else {
4306 refclk = 48000;
4307 }
4308
4309 return refclk;
4310}
4311
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004312static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004313{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004314 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004315}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004316
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004317static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4318{
4319 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004320}
4321
Daniel Vetterf47709a2013-03-28 10:42:02 +01004322static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004323 intel_clock_t *reduced_clock)
4324{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004325 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004326 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004327 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004328 u32 fp, fp2 = 0;
4329
4330 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004331 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004332 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004333 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004334 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004335 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004336 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004337 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004338 }
4339
4340 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004341 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004342
Daniel Vetterf47709a2013-03-28 10:42:02 +01004343 crtc->lowfreq_avail = false;
4344 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004345 reduced_clock && i915_powersave) {
4346 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004347 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004348 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004349 } else {
4350 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004351 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004352 }
4353}
4354
Jesse Barnes89b667f2013-04-18 14:51:36 -07004355static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4356{
4357 u32 reg_val;
4358
4359 /*
4360 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4361 * and set it to a reasonable value instead.
4362 */
Jani Nikulaae992582013-05-22 15:36:19 +03004363 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004364 reg_val &= 0xffffff00;
4365 reg_val |= 0x00000030;
Jani Nikulaae992582013-05-22 15:36:19 +03004366 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004367
Jani Nikulaae992582013-05-22 15:36:19 +03004368 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004369 reg_val &= 0x8cffffff;
4370 reg_val = 0x8c000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004371 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004372
Jani Nikulaae992582013-05-22 15:36:19 +03004373 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004374 reg_val &= 0xffffff00;
Jani Nikulaae992582013-05-22 15:36:19 +03004375 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004376
Jani Nikulaae992582013-05-22 15:36:19 +03004377 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004378 reg_val &= 0x00ffffff;
4379 reg_val |= 0xb0000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004380 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004381}
4382
Daniel Vetterb5518422013-05-03 11:49:48 +02004383static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4384 struct intel_link_m_n *m_n)
4385{
4386 struct drm_device *dev = crtc->base.dev;
4387 struct drm_i915_private *dev_priv = dev->dev_private;
4388 int pipe = crtc->pipe;
4389
Daniel Vettere3b95f12013-05-03 11:49:49 +02004390 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4391 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4392 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4393 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004394}
4395
4396static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4397 struct intel_link_m_n *m_n)
4398{
4399 struct drm_device *dev = crtc->base.dev;
4400 struct drm_i915_private *dev_priv = dev->dev_private;
4401 int pipe = crtc->pipe;
4402 enum transcoder transcoder = crtc->config.cpu_transcoder;
4403
4404 if (INTEL_INFO(dev)->gen >= 5) {
4405 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4406 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4407 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4408 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4409 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004410 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4411 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4412 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4413 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004414 }
4415}
4416
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004417static void intel_dp_set_m_n(struct intel_crtc *crtc)
4418{
4419 if (crtc->config.has_pch_encoder)
4420 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4421 else
4422 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4423}
4424
Daniel Vetterf47709a2013-03-28 10:42:02 +01004425static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004426{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004427 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004428 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004429 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004430 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004431 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004432 bool is_hdmi;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004433 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004434
Daniel Vetter09153002012-12-12 14:06:44 +01004435 mutex_lock(&dev_priv->dpio_lock);
4436
Jesse Barnes89b667f2013-04-18 14:51:36 -07004437 is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004438
Daniel Vetterf47709a2013-03-28 10:42:02 +01004439 bestn = crtc->config.dpll.n;
4440 bestm1 = crtc->config.dpll.m1;
4441 bestm2 = crtc->config.dpll.m2;
4442 bestp1 = crtc->config.dpll.p1;
4443 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004444
Jesse Barnes89b667f2013-04-18 14:51:36 -07004445 /* See eDP HDMI DPIO driver vbios notes doc */
4446
4447 /* PLL B needs special handling */
4448 if (pipe)
4449 vlv_pllb_recal_opamp(dev_priv);
4450
4451 /* Set up Tx target for periodic Rcomp update */
Jani Nikulaae992582013-05-22 15:36:19 +03004452 vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004453
4454 /* Disable target IRef on PLL */
Jani Nikulaae992582013-05-22 15:36:19 +03004455 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004456 reg_val &= 0x00ffffff;
Jani Nikulaae992582013-05-22 15:36:19 +03004457 vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004458
4459 /* Disable fast lock */
Jani Nikulaae992582013-05-22 15:36:19 +03004460 vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004461
4462 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004463 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4464 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4465 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004466 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004467
4468 /*
4469 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4470 * but we don't support that).
4471 * Note: don't use the DAC post divider as it seems unstable.
4472 */
4473 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Jani Nikulaae992582013-05-22 15:36:19 +03004474 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004475
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004476 mdiv |= DPIO_ENABLE_CALIBRATION;
Jani Nikulaae992582013-05-22 15:36:19 +03004477 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004478
Jesse Barnes89b667f2013-04-18 14:51:36 -07004479 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004480 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004481 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004482 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03004483 vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03004484 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004485 else
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03004486 vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004487 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004488
Jesse Barnes89b667f2013-04-18 14:51:36 -07004489 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4490 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4491 /* Use SSC source */
4492 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004493 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004494 0x0df40000);
4495 else
Jani Nikulaae992582013-05-22 15:36:19 +03004496 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004497 0x0df70000);
4498 } else { /* HDMI or VGA */
4499 /* Use bend source */
4500 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004501 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004502 0x0df70000);
4503 else
Jani Nikulaae992582013-05-22 15:36:19 +03004504 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004505 0x0df40000);
4506 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004507
Jani Nikulaae992582013-05-22 15:36:19 +03004508 coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004509 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4510 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4511 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4512 coreclk |= 0x01000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004513 vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004514
Jani Nikulaae992582013-05-22 15:36:19 +03004515 vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004516
Jesse Barnes89b667f2013-04-18 14:51:36 -07004517 /* Enable DPIO clock input */
4518 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4519 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4520 if (pipe)
4521 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004522
4523 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004524 crtc->config.dpll_hw_state.dpll = dpll;
4525
Daniel Vetteref1b4602013-06-01 17:17:04 +02004526 dpll_md = (crtc->config.pixel_multiplier - 1)
4527 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004528 crtc->config.dpll_hw_state.dpll_md = dpll_md;
4529
Daniel Vetterf47709a2013-03-28 10:42:02 +01004530 if (crtc->config.has_dp_encoder)
4531 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304532
Daniel Vetter09153002012-12-12 14:06:44 +01004533 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004534}
4535
Daniel Vetterf47709a2013-03-28 10:42:02 +01004536static void i9xx_update_pll(struct intel_crtc *crtc,
4537 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004538 int num_connectors)
4539{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004540 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004541 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004542 u32 dpll;
4543 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004544 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004545
Daniel Vetterf47709a2013-03-28 10:42:02 +01004546 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304547
Daniel Vetterf47709a2013-03-28 10:42:02 +01004548 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4549 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004550
4551 dpll = DPLL_VGA_MODE_DIS;
4552
Daniel Vetterf47709a2013-03-28 10:42:02 +01004553 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004554 dpll |= DPLLB_MODE_LVDS;
4555 else
4556 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004557
Daniel Vetteref1b4602013-06-01 17:17:04 +02004558 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004559 dpll |= (crtc->config.pixel_multiplier - 1)
4560 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004561 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004562
4563 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02004564 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004565
Daniel Vetterf47709a2013-03-28 10:42:02 +01004566 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02004567 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004568
4569 /* compute bitmask from p1 value */
4570 if (IS_PINEVIEW(dev))
4571 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4572 else {
4573 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4574 if (IS_G4X(dev) && reduced_clock)
4575 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4576 }
4577 switch (clock->p2) {
4578 case 5:
4579 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4580 break;
4581 case 7:
4582 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4583 break;
4584 case 10:
4585 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4586 break;
4587 case 14:
4588 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4589 break;
4590 }
4591 if (INTEL_INFO(dev)->gen >= 4)
4592 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4593
Daniel Vetter09ede542013-04-30 14:01:45 +02004594 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004595 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004596 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004597 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4598 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4599 else
4600 dpll |= PLL_REF_INPUT_DREFCLK;
4601
4602 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004603 crtc->config.dpll_hw_state.dpll = dpll;
4604
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004605 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004606 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4607 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004608 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004609 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004610
4611 if (crtc->config.has_dp_encoder)
4612 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004613}
4614
Daniel Vetterf47709a2013-03-28 10:42:02 +01004615static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004616 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004617 int num_connectors)
4618{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004619 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004620 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004621 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004622 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004623
Daniel Vetterf47709a2013-03-28 10:42:02 +01004624 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304625
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004626 dpll = DPLL_VGA_MODE_DIS;
4627
Daniel Vetterf47709a2013-03-28 10:42:02 +01004628 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004629 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4630 } else {
4631 if (clock->p1 == 2)
4632 dpll |= PLL_P1_DIVIDE_BY_TWO;
4633 else
4634 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4635 if (clock->p2 == 4)
4636 dpll |= PLL_P2_DIVIDE_BY_4;
4637 }
4638
Daniel Vetter4a33e482013-07-06 12:52:05 +02004639 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
4640 dpll |= DPLL_DVO_2X_MODE;
4641
Daniel Vetterf47709a2013-03-28 10:42:02 +01004642 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004643 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4644 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4645 else
4646 dpll |= PLL_REF_INPUT_DREFCLK;
4647
4648 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004649 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004650}
4651
Daniel Vetter8a654f32013-06-01 17:16:22 +02004652static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004653{
4654 struct drm_device *dev = intel_crtc->base.dev;
4655 struct drm_i915_private *dev_priv = dev->dev_private;
4656 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004657 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004658 struct drm_display_mode *adjusted_mode =
4659 &intel_crtc->config.adjusted_mode;
4660 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004661 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4662
4663 /* We need to be careful not to changed the adjusted mode, for otherwise
4664 * the hw state checker will get angry at the mismatch. */
4665 crtc_vtotal = adjusted_mode->crtc_vtotal;
4666 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004667
4668 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4669 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004670 crtc_vtotal -= 1;
4671 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004672 vsyncshift = adjusted_mode->crtc_hsync_start
4673 - adjusted_mode->crtc_htotal / 2;
4674 } else {
4675 vsyncshift = 0;
4676 }
4677
4678 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004679 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004680
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004681 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004682 (adjusted_mode->crtc_hdisplay - 1) |
4683 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004684 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004685 (adjusted_mode->crtc_hblank_start - 1) |
4686 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004687 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004688 (adjusted_mode->crtc_hsync_start - 1) |
4689 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4690
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004691 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004692 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004693 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004694 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004695 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004696 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004697 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004698 (adjusted_mode->crtc_vsync_start - 1) |
4699 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4700
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004701 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4702 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4703 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4704 * bits. */
4705 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4706 (pipe == PIPE_B || pipe == PIPE_C))
4707 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4708
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004709 /* pipesrc controls the size that is scaled from, which should
4710 * always be the user's requested size.
4711 */
4712 I915_WRITE(PIPESRC(pipe),
4713 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4714}
4715
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004716static void intel_get_pipe_timings(struct intel_crtc *crtc,
4717 struct intel_crtc_config *pipe_config)
4718{
4719 struct drm_device *dev = crtc->base.dev;
4720 struct drm_i915_private *dev_priv = dev->dev_private;
4721 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4722 uint32_t tmp;
4723
4724 tmp = I915_READ(HTOTAL(cpu_transcoder));
4725 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4726 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4727 tmp = I915_READ(HBLANK(cpu_transcoder));
4728 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4729 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4730 tmp = I915_READ(HSYNC(cpu_transcoder));
4731 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4732 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4733
4734 tmp = I915_READ(VTOTAL(cpu_transcoder));
4735 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4736 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4737 tmp = I915_READ(VBLANK(cpu_transcoder));
4738 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4739 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4740 tmp = I915_READ(VSYNC(cpu_transcoder));
4741 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4742 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4743
4744 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4745 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4746 pipe_config->adjusted_mode.crtc_vtotal += 1;
4747 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4748 }
4749
4750 tmp = I915_READ(PIPESRC(crtc->pipe));
4751 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4752 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4753}
4754
Jesse Barnesbabea612013-06-26 18:57:38 +03004755static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
4756 struct intel_crtc_config *pipe_config)
4757{
4758 struct drm_crtc *crtc = &intel_crtc->base;
4759
4760 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
4761 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
4762 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
4763 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
4764
4765 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
4766 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
4767 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
4768 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
4769
4770 crtc->mode.flags = pipe_config->adjusted_mode.flags;
4771
4772 crtc->mode.clock = pipe_config->adjusted_mode.clock;
4773 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
4774}
4775
Daniel Vetter84b046f2013-02-19 18:48:54 +01004776static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4777{
4778 struct drm_device *dev = intel_crtc->base.dev;
4779 struct drm_i915_private *dev_priv = dev->dev_private;
4780 uint32_t pipeconf;
4781
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004782 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004783
4784 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4785 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4786 * core speed.
4787 *
4788 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4789 * pipe == 0 check?
4790 */
4791 if (intel_crtc->config.requested_mode.clock >
4792 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4793 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004794 }
4795
Daniel Vetterff9ce462013-04-24 14:57:17 +02004796 /* only g4x and later have fancy bpc/dither controls */
4797 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02004798 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4799 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4800 pipeconf |= PIPECONF_DITHER_EN |
4801 PIPECONF_DITHER_TYPE_SP;
4802
4803 switch (intel_crtc->config.pipe_bpp) {
4804 case 18:
4805 pipeconf |= PIPECONF_6BPC;
4806 break;
4807 case 24:
4808 pipeconf |= PIPECONF_8BPC;
4809 break;
4810 case 30:
4811 pipeconf |= PIPECONF_10BPC;
4812 break;
4813 default:
4814 /* Case prevented by intel_choose_pipe_bpp_dither. */
4815 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004816 }
4817 }
4818
4819 if (HAS_PIPE_CXSR(dev)) {
4820 if (intel_crtc->lowfreq_avail) {
4821 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4822 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4823 } else {
4824 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01004825 }
4826 }
4827
Daniel Vetter84b046f2013-02-19 18:48:54 +01004828 if (!IS_GEN2(dev) &&
4829 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4830 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4831 else
4832 pipeconf |= PIPECONF_PROGRESSIVE;
4833
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004834 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
4835 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004836
Daniel Vetter84b046f2013-02-19 18:48:54 +01004837 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4838 POSTING_READ(PIPECONF(intel_crtc->pipe));
4839}
4840
Eric Anholtf564048e2011-03-30 13:01:02 -07004841static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004842 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004843 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004844{
4845 struct drm_device *dev = crtc->dev;
4846 struct drm_i915_private *dev_priv = dev->dev_private;
4847 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004848 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004849 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004850 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004851 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004852 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004853 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02004854 bool ok, has_reduced_clock = false;
4855 bool is_lvds = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004856 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004857 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004858 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004859
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004860 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004861 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004862 case INTEL_OUTPUT_LVDS:
4863 is_lvds = true;
4864 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004865 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004866
Eric Anholtc751ce42010-03-25 11:48:48 -07004867 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004868 }
4869
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004870 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004871
Ma Lingd4906092009-03-18 20:13:27 +08004872 /*
4873 * Returns a set of divisors for the desired target clock with the given
4874 * refclk, or FALSE. The returned values represent the clock equation:
4875 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4876 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004877 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02004878 ok = dev_priv->display.find_dpll(limit, crtc,
4879 intel_crtc->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004880 refclk, NULL, &clock);
4881 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004882 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004883 return -EINVAL;
4884 }
4885
4886 /* Ensure that the cursor is valid for the new mode before changing... */
4887 intel_crtc_update_cursor(crtc, true);
4888
4889 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004890 /*
4891 * Ensure we match the reduced clock's P to the target clock.
4892 * If the clocks don't match, we can't switch the display clock
4893 * by using the FP0/FP1. In such case we will disable the LVDS
4894 * downclock feature.
4895 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02004896 has_reduced_clock =
4897 dev_priv->display.find_dpll(limit, crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004898 dev_priv->lvds_downclock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004899 refclk, &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004900 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004901 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004902 /* Compat-code for transition, will disappear. */
4903 if (!intel_crtc->config.clock_set) {
4904 intel_crtc->config.dpll.n = clock.n;
4905 intel_crtc->config.dpll.m1 = clock.m1;
4906 intel_crtc->config.dpll.m2 = clock.m2;
4907 intel_crtc->config.dpll.p1 = clock.p1;
4908 intel_crtc->config.dpll.p2 = clock.p2;
4909 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004910
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004911 if (IS_GEN2(dev))
Daniel Vetter8a654f32013-06-01 17:16:22 +02004912 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304913 has_reduced_clock ? &reduced_clock : NULL,
4914 num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004915 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004916 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004917 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004918 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004919 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004920 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004921
Eric Anholtf564048e2011-03-30 13:01:02 -07004922 /* Set up the display plane register */
4923 dspcntr = DISPPLANE_GAMMA_ENABLE;
4924
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004925 if (!IS_VALLEYVIEW(dev)) {
4926 if (pipe == 0)
4927 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4928 else
4929 dspcntr |= DISPPLANE_SEL_PIPE_B;
4930 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004931
Daniel Vetter8a654f32013-06-01 17:16:22 +02004932 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004933
4934 /* pipesrc and dspsize control the size that is scaled from,
4935 * which should always be the user's requested size.
4936 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004937 I915_WRITE(DSPSIZE(plane),
4938 ((mode->vdisplay - 1) << 16) |
4939 (mode->hdisplay - 1));
4940 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004941
Daniel Vetter84b046f2013-02-19 18:48:54 +01004942 i9xx_set_pipeconf(intel_crtc);
4943
Eric Anholtf564048e2011-03-30 13:01:02 -07004944 I915_WRITE(DSPCNTR(plane), dspcntr);
4945 POSTING_READ(DSPCNTR(plane));
4946
Daniel Vetter94352cf2012-07-05 22:51:56 +02004947 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004948
4949 intel_update_watermarks(dev);
4950
Eric Anholtf564048e2011-03-30 13:01:02 -07004951 return ret;
4952}
4953
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004954static void i9xx_get_pfit_config(struct intel_crtc *crtc,
4955 struct intel_crtc_config *pipe_config)
4956{
4957 struct drm_device *dev = crtc->base.dev;
4958 struct drm_i915_private *dev_priv = dev->dev_private;
4959 uint32_t tmp;
4960
4961 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02004962 if (!(tmp & PFIT_ENABLE))
4963 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004964
Daniel Vetter06922822013-07-11 13:35:40 +02004965 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004966 if (INTEL_INFO(dev)->gen < 4) {
4967 if (crtc->pipe != PIPE_B)
4968 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004969 } else {
4970 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
4971 return;
4972 }
4973
Daniel Vetter06922822013-07-11 13:35:40 +02004974 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004975 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
4976 if (INTEL_INFO(dev)->gen < 5)
4977 pipe_config->gmch_pfit.lvds_border_bits =
4978 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
4979}
4980
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004981static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4982 struct intel_crtc_config *pipe_config)
4983{
4984 struct drm_device *dev = crtc->base.dev;
4985 struct drm_i915_private *dev_priv = dev->dev_private;
4986 uint32_t tmp;
4987
Daniel Vettere143a212013-07-04 12:01:15 +02004988 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02004989 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02004990
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004991 tmp = I915_READ(PIPECONF(crtc->pipe));
4992 if (!(tmp & PIPECONF_ENABLE))
4993 return false;
4994
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004995 intel_get_pipe_timings(crtc, pipe_config);
4996
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004997 i9xx_get_pfit_config(crtc, pipe_config);
4998
Daniel Vetter6c49f242013-06-06 12:45:25 +02004999 if (INTEL_INFO(dev)->gen >= 4) {
5000 tmp = I915_READ(DPLL_MD(crtc->pipe));
5001 pipe_config->pixel_multiplier =
5002 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5003 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005004 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005005 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5006 tmp = I915_READ(DPLL(crtc->pipe));
5007 pipe_config->pixel_multiplier =
5008 ((tmp & SDVO_MULTIPLIER_MASK)
5009 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5010 } else {
5011 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5012 * port and will be fixed up in the encoder->get_config
5013 * function. */
5014 pipe_config->pixel_multiplier = 1;
5015 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005016 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5017 if (!IS_VALLEYVIEW(dev)) {
5018 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5019 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005020 } else {
5021 /* Mask out read-only status bits. */
5022 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5023 DPLL_PORTC_READY_MASK |
5024 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005025 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005026
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005027 return true;
5028}
5029
Paulo Zanonidde86e22012-12-01 12:04:25 -02005030static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005031{
5032 struct drm_i915_private *dev_priv = dev->dev_private;
5033 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005034 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005035 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005036 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005037 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005038 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005039 bool has_ck505 = false;
5040 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005041
5042 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005043 list_for_each_entry(encoder, &mode_config->encoder_list,
5044 base.head) {
5045 switch (encoder->type) {
5046 case INTEL_OUTPUT_LVDS:
5047 has_panel = true;
5048 has_lvds = true;
5049 break;
5050 case INTEL_OUTPUT_EDP:
5051 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005052 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005053 has_cpu_edp = true;
5054 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005055 }
5056 }
5057
Keith Packard99eb6a02011-09-26 14:29:12 -07005058 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005059 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005060 can_ssc = has_ck505;
5061 } else {
5062 has_ck505 = false;
5063 can_ssc = true;
5064 }
5065
Imre Deak2de69052013-05-08 13:14:04 +03005066 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5067 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005068
5069 /* Ironlake: try to setup display ref clock before DPLL
5070 * enabling. This is only under driver's control after
5071 * PCH B stepping, previous chipset stepping should be
5072 * ignoring this setting.
5073 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005074 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005075
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005076 /* As we must carefully and slowly disable/enable each source in turn,
5077 * compute the final state we want first and check if we need to
5078 * make any changes at all.
5079 */
5080 final = val;
5081 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005082 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005083 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005084 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005085 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5086
5087 final &= ~DREF_SSC_SOURCE_MASK;
5088 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5089 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005090
Keith Packard199e5d72011-09-22 12:01:57 -07005091 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005092 final |= DREF_SSC_SOURCE_ENABLE;
5093
5094 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5095 final |= DREF_SSC1_ENABLE;
5096
5097 if (has_cpu_edp) {
5098 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5099 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5100 else
5101 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5102 } else
5103 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5104 } else {
5105 final |= DREF_SSC_SOURCE_DISABLE;
5106 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5107 }
5108
5109 if (final == val)
5110 return;
5111
5112 /* Always enable nonspread source */
5113 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5114
5115 if (has_ck505)
5116 val |= DREF_NONSPREAD_CK505_ENABLE;
5117 else
5118 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5119
5120 if (has_panel) {
5121 val &= ~DREF_SSC_SOURCE_MASK;
5122 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005123
Keith Packard199e5d72011-09-22 12:01:57 -07005124 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005125 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005126 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005127 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005128 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005129 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005130
5131 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005132 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005133 POSTING_READ(PCH_DREF_CONTROL);
5134 udelay(200);
5135
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005136 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005137
5138 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005139 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005140 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005141 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005142 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005143 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005144 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005145 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005146 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005147 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005148
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005149 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005150 POSTING_READ(PCH_DREF_CONTROL);
5151 udelay(200);
5152 } else {
5153 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5154
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005155 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005156
5157 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005158 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005159
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005160 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005161 POSTING_READ(PCH_DREF_CONTROL);
5162 udelay(200);
5163
5164 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005165 val &= ~DREF_SSC_SOURCE_MASK;
5166 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005167
5168 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005169 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005170
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005171 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005172 POSTING_READ(PCH_DREF_CONTROL);
5173 udelay(200);
5174 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005175
5176 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005177}
5178
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005179static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005180{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005181 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005182
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005183 tmp = I915_READ(SOUTH_CHICKEN2);
5184 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5185 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005186
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005187 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5188 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5189 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005190
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005191 tmp = I915_READ(SOUTH_CHICKEN2);
5192 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5193 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005194
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005195 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5196 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5197 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005198}
5199
5200/* WaMPhyProgramming:hsw */
5201static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5202{
5203 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005204
5205 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5206 tmp &= ~(0xFF << 24);
5207 tmp |= (0x12 << 24);
5208 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5209
Paulo Zanonidde86e22012-12-01 12:04:25 -02005210 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5211 tmp |= (1 << 11);
5212 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5213
5214 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5215 tmp |= (1 << 11);
5216 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5217
Paulo Zanonidde86e22012-12-01 12:04:25 -02005218 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5219 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5220 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5221
5222 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5223 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5224 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5225
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005226 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5227 tmp &= ~(7 << 13);
5228 tmp |= (5 << 13);
5229 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005230
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005231 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5232 tmp &= ~(7 << 13);
5233 tmp |= (5 << 13);
5234 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005235
5236 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5237 tmp &= ~0xFF;
5238 tmp |= 0x1C;
5239 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5240
5241 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5242 tmp &= ~0xFF;
5243 tmp |= 0x1C;
5244 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5245
5246 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5247 tmp &= ~(0xFF << 16);
5248 tmp |= (0x1C << 16);
5249 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5250
5251 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5252 tmp &= ~(0xFF << 16);
5253 tmp |= (0x1C << 16);
5254 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5255
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005256 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5257 tmp |= (1 << 27);
5258 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005259
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005260 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5261 tmp |= (1 << 27);
5262 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005263
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005264 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5265 tmp &= ~(0xF << 28);
5266 tmp |= (4 << 28);
5267 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005268
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005269 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5270 tmp &= ~(0xF << 28);
5271 tmp |= (4 << 28);
5272 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005273}
5274
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005275/* Implements 3 different sequences from BSpec chapter "Display iCLK
5276 * Programming" based on the parameters passed:
5277 * - Sequence to enable CLKOUT_DP
5278 * - Sequence to enable CLKOUT_DP without spread
5279 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5280 */
5281static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5282 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005283{
5284 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005285 uint32_t reg, tmp;
5286
5287 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5288 with_spread = true;
5289 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5290 with_fdi, "LP PCH doesn't have FDI\n"))
5291 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005292
5293 mutex_lock(&dev_priv->dpio_lock);
5294
5295 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5296 tmp &= ~SBI_SSCCTL_DISABLE;
5297 tmp |= SBI_SSCCTL_PATHALT;
5298 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5299
5300 udelay(24);
5301
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005302 if (with_spread) {
5303 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5304 tmp &= ~SBI_SSCCTL_PATHALT;
5305 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005306
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005307 if (with_fdi) {
5308 lpt_reset_fdi_mphy(dev_priv);
5309 lpt_program_fdi_mphy(dev_priv);
5310 }
5311 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005312
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005313 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5314 SBI_GEN0 : SBI_DBUFF0;
5315 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5316 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5317 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005318
5319 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005320}
5321
Paulo Zanoni47701c32013-07-23 11:19:25 -03005322/* Sequence to disable CLKOUT_DP */
5323static void lpt_disable_clkout_dp(struct drm_device *dev)
5324{
5325 struct drm_i915_private *dev_priv = dev->dev_private;
5326 uint32_t reg, tmp;
5327
5328 mutex_lock(&dev_priv->dpio_lock);
5329
5330 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5331 SBI_GEN0 : SBI_DBUFF0;
5332 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5333 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5334 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5335
5336 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5337 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5338 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5339 tmp |= SBI_SSCCTL_PATHALT;
5340 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5341 udelay(32);
5342 }
5343 tmp |= SBI_SSCCTL_DISABLE;
5344 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5345 }
5346
5347 mutex_unlock(&dev_priv->dpio_lock);
5348}
5349
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005350static void lpt_init_pch_refclk(struct drm_device *dev)
5351{
5352 struct drm_mode_config *mode_config = &dev->mode_config;
5353 struct intel_encoder *encoder;
5354 bool has_vga = false;
5355
5356 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5357 switch (encoder->type) {
5358 case INTEL_OUTPUT_ANALOG:
5359 has_vga = true;
5360 break;
5361 }
5362 }
5363
Paulo Zanoni47701c32013-07-23 11:19:25 -03005364 if (has_vga)
5365 lpt_enable_clkout_dp(dev, true, true);
5366 else
5367 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005368}
5369
Paulo Zanonidde86e22012-12-01 12:04:25 -02005370/*
5371 * Initialize reference clocks when the driver loads
5372 */
5373void intel_init_pch_refclk(struct drm_device *dev)
5374{
5375 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5376 ironlake_init_pch_refclk(dev);
5377 else if (HAS_PCH_LPT(dev))
5378 lpt_init_pch_refclk(dev);
5379}
5380
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005381static int ironlake_get_refclk(struct drm_crtc *crtc)
5382{
5383 struct drm_device *dev = crtc->dev;
5384 struct drm_i915_private *dev_priv = dev->dev_private;
5385 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005386 int num_connectors = 0;
5387 bool is_lvds = false;
5388
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005389 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005390 switch (encoder->type) {
5391 case INTEL_OUTPUT_LVDS:
5392 is_lvds = true;
5393 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005394 }
5395 num_connectors++;
5396 }
5397
5398 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5399 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005400 dev_priv->vbt.lvds_ssc_freq);
5401 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005402 }
5403
5404 return 120000;
5405}
5406
Daniel Vetter6ff93602013-04-19 11:24:36 +02005407static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005408{
5409 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5411 int pipe = intel_crtc->pipe;
5412 uint32_t val;
5413
Daniel Vetter78114072013-06-13 00:54:57 +02005414 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005415
Daniel Vetter965e0c42013-03-27 00:44:57 +01005416 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005417 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005418 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005419 break;
5420 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005421 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005422 break;
5423 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005424 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005425 break;
5426 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005427 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005428 break;
5429 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005430 /* Case prevented by intel_choose_pipe_bpp_dither. */
5431 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005432 }
5433
Daniel Vetterd8b32242013-04-25 17:54:44 +02005434 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005435 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5436
Daniel Vetter6ff93602013-04-19 11:24:36 +02005437 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005438 val |= PIPECONF_INTERLACED_ILK;
5439 else
5440 val |= PIPECONF_PROGRESSIVE;
5441
Daniel Vetter50f3b012013-03-27 00:44:56 +01005442 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005443 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005444
Paulo Zanonic8203562012-09-12 10:06:29 -03005445 I915_WRITE(PIPECONF(pipe), val);
5446 POSTING_READ(PIPECONF(pipe));
5447}
5448
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005449/*
5450 * Set up the pipe CSC unit.
5451 *
5452 * Currently only full range RGB to limited range RGB conversion
5453 * is supported, but eventually this should handle various
5454 * RGB<->YCbCr scenarios as well.
5455 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005456static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005457{
5458 struct drm_device *dev = crtc->dev;
5459 struct drm_i915_private *dev_priv = dev->dev_private;
5460 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5461 int pipe = intel_crtc->pipe;
5462 uint16_t coeff = 0x7800; /* 1.0 */
5463
5464 /*
5465 * TODO: Check what kind of values actually come out of the pipe
5466 * with these coeff/postoff values and adjust to get the best
5467 * accuracy. Perhaps we even need to take the bpc value into
5468 * consideration.
5469 */
5470
Daniel Vetter50f3b012013-03-27 00:44:56 +01005471 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005472 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5473
5474 /*
5475 * GY/GU and RY/RU should be the other way around according
5476 * to BSpec, but reality doesn't agree. Just set them up in
5477 * a way that results in the correct picture.
5478 */
5479 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5480 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5481
5482 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5483 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5484
5485 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5486 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5487
5488 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5489 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5490 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5491
5492 if (INTEL_INFO(dev)->gen > 6) {
5493 uint16_t postoff = 0;
5494
Daniel Vetter50f3b012013-03-27 00:44:56 +01005495 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005496 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5497
5498 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5499 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5500 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5501
5502 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5503 } else {
5504 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5505
Daniel Vetter50f3b012013-03-27 00:44:56 +01005506 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005507 mode |= CSC_BLACK_SCREEN_OFFSET;
5508
5509 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5510 }
5511}
5512
Daniel Vetter6ff93602013-04-19 11:24:36 +02005513static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005514{
5515 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5516 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005517 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005518 uint32_t val;
5519
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005520 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005521
Daniel Vetterd8b32242013-04-25 17:54:44 +02005522 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005523 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5524
Daniel Vetter6ff93602013-04-19 11:24:36 +02005525 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005526 val |= PIPECONF_INTERLACED_ILK;
5527 else
5528 val |= PIPECONF_PROGRESSIVE;
5529
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005530 I915_WRITE(PIPECONF(cpu_transcoder), val);
5531 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005532
5533 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
5534 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005535}
5536
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005537static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005538 intel_clock_t *clock,
5539 bool *has_reduced_clock,
5540 intel_clock_t *reduced_clock)
5541{
5542 struct drm_device *dev = crtc->dev;
5543 struct drm_i915_private *dev_priv = dev->dev_private;
5544 struct intel_encoder *intel_encoder;
5545 int refclk;
5546 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02005547 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005548
5549 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5550 switch (intel_encoder->type) {
5551 case INTEL_OUTPUT_LVDS:
5552 is_lvds = true;
5553 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005554 }
5555 }
5556
5557 refclk = ironlake_get_refclk(crtc);
5558
5559 /*
5560 * Returns a set of divisors for the desired target clock with the given
5561 * refclk, or FALSE. The returned values represent the clock equation:
5562 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5563 */
5564 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005565 ret = dev_priv->display.find_dpll(limit, crtc,
5566 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005567 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005568 if (!ret)
5569 return false;
5570
5571 if (is_lvds && dev_priv->lvds_downclock_avail) {
5572 /*
5573 * Ensure we match the reduced clock's P to the target clock.
5574 * If the clocks don't match, we can't switch the display clock
5575 * by using the FP0/FP1. In such case we will disable the LVDS
5576 * downclock feature.
5577 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005578 *has_reduced_clock =
5579 dev_priv->display.find_dpll(limit, crtc,
5580 dev_priv->lvds_downclock,
5581 refclk, clock,
5582 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005583 }
5584
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005585 return true;
5586}
5587
Daniel Vetter01a415f2012-10-27 15:58:40 +02005588static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5589{
5590 struct drm_i915_private *dev_priv = dev->dev_private;
5591 uint32_t temp;
5592
5593 temp = I915_READ(SOUTH_CHICKEN1);
5594 if (temp & FDI_BC_BIFURCATION_SELECT)
5595 return;
5596
5597 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5598 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5599
5600 temp |= FDI_BC_BIFURCATION_SELECT;
5601 DRM_DEBUG_KMS("enabling fdi C rx\n");
5602 I915_WRITE(SOUTH_CHICKEN1, temp);
5603 POSTING_READ(SOUTH_CHICKEN1);
5604}
5605
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005606static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005607{
5608 struct drm_device *dev = intel_crtc->base.dev;
5609 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005610
5611 switch (intel_crtc->pipe) {
5612 case PIPE_A:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005613 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005614 case PIPE_B:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005615 if (intel_crtc->config.fdi_lanes > 2)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005616 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5617 else
5618 cpt_enable_fdi_bc_bifurcation(dev);
5619
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005620 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005621 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005622 cpt_enable_fdi_bc_bifurcation(dev);
5623
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005624 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005625 default:
5626 BUG();
5627 }
5628}
5629
Paulo Zanonid4b19312012-11-29 11:29:32 -02005630int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5631{
5632 /*
5633 * Account for spread spectrum to avoid
5634 * oversubscribing the link. Max center spread
5635 * is 2.5%; use 5% for safety's sake.
5636 */
5637 u32 bps = target_clock * bpp * 21 / 20;
5638 return bps / (link_bw * 8) + 1;
5639}
5640
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005641static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005642{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005643 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005644}
5645
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005646static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005647 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005648 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005649{
5650 struct drm_crtc *crtc = &intel_crtc->base;
5651 struct drm_device *dev = crtc->dev;
5652 struct drm_i915_private *dev_priv = dev->dev_private;
5653 struct intel_encoder *intel_encoder;
5654 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005655 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005656 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005657
5658 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5659 switch (intel_encoder->type) {
5660 case INTEL_OUTPUT_LVDS:
5661 is_lvds = true;
5662 break;
5663 case INTEL_OUTPUT_SDVO:
5664 case INTEL_OUTPUT_HDMI:
5665 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005666 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005667 }
5668
5669 num_connectors++;
5670 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005671
Chris Wilsonc1858122010-12-03 21:35:48 +00005672 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005673 factor = 21;
5674 if (is_lvds) {
5675 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005676 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005677 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005678 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005679 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005680 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005681
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005682 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005683 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005684
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005685 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5686 *fp2 |= FP_CB_TUNE;
5687
Chris Wilson5eddb702010-09-11 13:48:45 +01005688 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005689
Eric Anholta07d6782011-03-30 13:01:08 -07005690 if (is_lvds)
5691 dpll |= DPLLB_MODE_LVDS;
5692 else
5693 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005694
Daniel Vetteref1b4602013-06-01 17:17:04 +02005695 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5696 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005697
5698 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005699 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005700 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005701 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005702
Eric Anholta07d6782011-03-30 13:01:08 -07005703 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005704 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005705 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005706 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005707
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005708 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005709 case 5:
5710 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5711 break;
5712 case 7:
5713 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5714 break;
5715 case 10:
5716 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5717 break;
5718 case 14:
5719 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5720 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005721 }
5722
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005723 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005724 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005725 else
5726 dpll |= PLL_REF_INPUT_DREFCLK;
5727
Daniel Vetter959e16d2013-06-05 13:34:21 +02005728 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005729}
5730
Jesse Barnes79e53942008-11-07 14:24:08 -08005731static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005732 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005733 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005734{
5735 struct drm_device *dev = crtc->dev;
5736 struct drm_i915_private *dev_priv = dev->dev_private;
5737 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5738 int pipe = intel_crtc->pipe;
5739 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005740 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005741 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005742 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005743 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005744 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005745 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02005746 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005747 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005748
5749 for_each_encoder_on_crtc(dev, crtc, encoder) {
5750 switch (encoder->type) {
5751 case INTEL_OUTPUT_LVDS:
5752 is_lvds = true;
5753 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005754 }
5755
5756 num_connectors++;
5757 }
5758
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005759 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5760 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5761
Daniel Vetterff9a6752013-06-01 17:16:21 +02005762 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005763 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02005764 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005765 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5766 return -EINVAL;
5767 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005768 /* Compat-code for transition, will disappear. */
5769 if (!intel_crtc->config.clock_set) {
5770 intel_crtc->config.dpll.n = clock.n;
5771 intel_crtc->config.dpll.m1 = clock.m1;
5772 intel_crtc->config.dpll.m2 = clock.m2;
5773 intel_crtc->config.dpll.p1 = clock.p1;
5774 intel_crtc->config.dpll.p2 = clock.p2;
5775 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005776
5777 /* Ensure that the cursor is valid for the new mode before changing... */
5778 intel_crtc_update_cursor(crtc, true);
5779
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005780 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005781 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005782 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005783 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005784 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005785
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005786 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005787 &fp, &reduced_clock,
5788 has_reduced_clock ? &fp2 : NULL);
5789
Daniel Vetter959e16d2013-06-05 13:34:21 +02005790 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02005791 intel_crtc->config.dpll_hw_state.fp0 = fp;
5792 if (has_reduced_clock)
5793 intel_crtc->config.dpll_hw_state.fp1 = fp2;
5794 else
5795 intel_crtc->config.dpll_hw_state.fp1 = fp;
5796
Daniel Vetterb89a1d32013-06-05 13:34:24 +02005797 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005798 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005799 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5800 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005801 return -EINVAL;
5802 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005803 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005804 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005805
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005806 if (intel_crtc->config.has_dp_encoder)
5807 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005808
Daniel Vetterbcd644e2013-06-05 13:34:22 +02005809 if (is_lvds && has_reduced_clock && i915_powersave)
5810 intel_crtc->lowfreq_avail = true;
5811 else
5812 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02005813
5814 if (intel_crtc->config.has_pch_encoder) {
5815 pll = intel_crtc_to_shared_dpll(intel_crtc);
5816
Jesse Barnes79e53942008-11-07 14:24:08 -08005817 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005818
Daniel Vetter8a654f32013-06-01 17:16:22 +02005819 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005820
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005821 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005822 intel_cpu_transcoder_set_m_n(intel_crtc,
5823 &intel_crtc->config.fdi_m_n);
5824 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005825
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005826 if (IS_IVYBRIDGE(dev))
5827 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005828
Daniel Vetter6ff93602013-04-19 11:24:36 +02005829 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005830
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005831 /* Set up the display plane register */
5832 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005833 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005834
Daniel Vetter94352cf2012-07-05 22:51:56 +02005835 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005836
5837 intel_update_watermarks(dev);
5838
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005839 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005840}
5841
Daniel Vetter72419202013-04-04 13:28:53 +02005842static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5843 struct intel_crtc_config *pipe_config)
5844{
5845 struct drm_device *dev = crtc->base.dev;
5846 struct drm_i915_private *dev_priv = dev->dev_private;
5847 enum transcoder transcoder = pipe_config->cpu_transcoder;
5848
5849 pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
5850 pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
5851 pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5852 & ~TU_SIZE_MASK;
5853 pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5854 pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5855 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5856}
5857
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005858static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5859 struct intel_crtc_config *pipe_config)
5860{
5861 struct drm_device *dev = crtc->base.dev;
5862 struct drm_i915_private *dev_priv = dev->dev_private;
5863 uint32_t tmp;
5864
5865 tmp = I915_READ(PF_CTL(crtc->pipe));
5866
5867 if (tmp & PF_ENABLE) {
5868 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
5869 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02005870
5871 /* We currently do not free assignements of panel fitters on
5872 * ivb/hsw (since we don't use the higher upscaling modes which
5873 * differentiates them) so just WARN about this case for now. */
5874 if (IS_GEN7(dev)) {
5875 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
5876 PF_PIPE_SEL_IVB(crtc->pipe));
5877 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005878 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005879}
5880
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005881static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5882 struct intel_crtc_config *pipe_config)
5883{
5884 struct drm_device *dev = crtc->base.dev;
5885 struct drm_i915_private *dev_priv = dev->dev_private;
5886 uint32_t tmp;
5887
Daniel Vettere143a212013-07-04 12:01:15 +02005888 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005889 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005890
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005891 tmp = I915_READ(PIPECONF(crtc->pipe));
5892 if (!(tmp & PIPECONF_ENABLE))
5893 return false;
5894
Daniel Vetterab9412b2013-05-03 11:49:46 +02005895 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02005896 struct intel_shared_dpll *pll;
5897
Daniel Vetter88adfff2013-03-28 10:42:01 +01005898 pipe_config->has_pch_encoder = true;
5899
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005900 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5901 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5902 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005903
5904 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02005905
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005906 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02005907 pipe_config->shared_dpll =
5908 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005909 } else {
5910 tmp = I915_READ(PCH_DPLL_SEL);
5911 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
5912 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
5913 else
5914 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
5915 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02005916
5917 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
5918
5919 WARN_ON(!pll->get_hw_state(dev_priv, pll,
5920 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02005921
5922 tmp = pipe_config->dpll_hw_state.dpll;
5923 pipe_config->pixel_multiplier =
5924 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
5925 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005926 } else {
5927 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005928 }
5929
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005930 intel_get_pipe_timings(crtc, pipe_config);
5931
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005932 ironlake_get_pfit_config(crtc, pipe_config);
5933
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005934 return true;
5935}
5936
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005937static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
5938{
5939 struct drm_device *dev = dev_priv->dev;
5940 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
5941 struct intel_crtc *crtc;
5942 unsigned long irqflags;
5943 uint32_t val, pch_hpd_mask;
5944
5945 pch_hpd_mask = SDE_PORTB_HOTPLUG_CPT | SDE_PORTC_HOTPLUG_CPT;
5946 if (!(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE))
5947 pch_hpd_mask |= SDE_PORTD_HOTPLUG_CPT | SDE_CRT_HOTPLUG_CPT;
5948
5949 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
5950 WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
5951 pipe_name(crtc->pipe));
5952
5953 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
5954 WARN(plls->spll_refcount, "SPLL enabled\n");
5955 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
5956 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
5957 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
5958 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
5959 "CPU PWM1 enabled\n");
5960 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
5961 "CPU PWM2 enabled\n");
5962 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
5963 "PCH PWM1 enabled\n");
5964 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
5965 "Utility pin enabled\n");
5966 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
5967
5968 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
5969 val = I915_READ(DEIMR);
5970 WARN((val & ~DE_PCH_EVENT_IVB) != val,
5971 "Unexpected DEIMR bits enabled: 0x%x\n", val);
5972 val = I915_READ(SDEIMR);
5973 WARN((val & ~pch_hpd_mask) != val,
5974 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
5975 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
5976}
5977
5978/*
5979 * This function implements pieces of two sequences from BSpec:
5980 * - Sequence for display software to disable LCPLL
5981 * - Sequence for display software to allow package C8+
5982 * The steps implemented here are just the steps that actually touch the LCPLL
5983 * register. Callers should take care of disabling all the display engine
5984 * functions, doing the mode unset, fixing interrupts, etc.
5985 */
5986void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
5987 bool switch_to_fclk, bool allow_power_down)
5988{
5989 uint32_t val;
5990
5991 assert_can_disable_lcpll(dev_priv);
5992
5993 val = I915_READ(LCPLL_CTL);
5994
5995 if (switch_to_fclk) {
5996 val |= LCPLL_CD_SOURCE_FCLK;
5997 I915_WRITE(LCPLL_CTL, val);
5998
5999 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6000 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6001 DRM_ERROR("Switching to FCLK failed\n");
6002
6003 val = I915_READ(LCPLL_CTL);
6004 }
6005
6006 val |= LCPLL_PLL_DISABLE;
6007 I915_WRITE(LCPLL_CTL, val);
6008 POSTING_READ(LCPLL_CTL);
6009
6010 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6011 DRM_ERROR("LCPLL still locked\n");
6012
6013 val = I915_READ(D_COMP);
6014 val |= D_COMP_COMP_DISABLE;
6015 I915_WRITE(D_COMP, val);
6016 POSTING_READ(D_COMP);
6017 ndelay(100);
6018
6019 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6020 DRM_ERROR("D_COMP RCOMP still in progress\n");
6021
6022 if (allow_power_down) {
6023 val = I915_READ(LCPLL_CTL);
6024 val |= LCPLL_POWER_DOWN_ALLOW;
6025 I915_WRITE(LCPLL_CTL, val);
6026 POSTING_READ(LCPLL_CTL);
6027 }
6028}
6029
6030/*
6031 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6032 * source.
6033 */
6034void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
6035{
6036 uint32_t val;
6037
6038 val = I915_READ(LCPLL_CTL);
6039
6040 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6041 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6042 return;
6043
6044 if (val & LCPLL_POWER_DOWN_ALLOW) {
6045 val &= ~LCPLL_POWER_DOWN_ALLOW;
6046 I915_WRITE(LCPLL_CTL, val);
6047 }
6048
6049 val = I915_READ(D_COMP);
6050 val |= D_COMP_COMP_FORCE;
6051 val &= ~D_COMP_COMP_DISABLE;
6052 I915_WRITE(D_COMP, val);
6053 I915_READ(D_COMP);
6054
6055 val = I915_READ(LCPLL_CTL);
6056 val &= ~LCPLL_PLL_DISABLE;
6057 I915_WRITE(LCPLL_CTL, val);
6058
6059 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6060 DRM_ERROR("LCPLL not locked yet\n");
6061
6062 if (val & LCPLL_CD_SOURCE_FCLK) {
6063 val = I915_READ(LCPLL_CTL);
6064 val &= ~LCPLL_CD_SOURCE_FCLK;
6065 I915_WRITE(LCPLL_CTL, val);
6066
6067 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6068 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6069 DRM_ERROR("Switching back to LCPLL failed\n");
6070 }
6071}
6072
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02006073static void haswell_modeset_global_resources(struct drm_device *dev)
6074{
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02006075 bool enable = false;
6076 struct intel_crtc *crtc;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02006077
6078 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Daniel Vettere7a639c2013-05-31 17:49:17 +02006079 if (!crtc->base.enabled)
6080 continue;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02006081
Daniel Vettere7a639c2013-05-31 17:49:17 +02006082 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
6083 crtc->config.cpu_transcoder != TRANSCODER_EDP)
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02006084 enable = true;
6085 }
6086
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02006087 intel_set_power_well(dev, enable);
6088}
6089
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006090static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006091 int x, int y,
6092 struct drm_framebuffer *fb)
6093{
6094 struct drm_device *dev = crtc->dev;
6095 struct drm_i915_private *dev_priv = dev->dev_private;
6096 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006097 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006098 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006099
Daniel Vetterff9a6752013-06-01 17:16:21 +02006100 if (!intel_ddi_pll_mode_set(crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03006101 return -EINVAL;
6102
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006103 /* Ensure that the cursor is valid for the new mode before changing... */
6104 intel_crtc_update_cursor(crtc, true);
6105
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006106 if (intel_crtc->config.has_dp_encoder)
6107 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006108
6109 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006110
Daniel Vetter8a654f32013-06-01 17:16:22 +02006111 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006112
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006113 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006114 intel_cpu_transcoder_set_m_n(intel_crtc,
6115 &intel_crtc->config.fdi_m_n);
6116 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006117
Daniel Vetter6ff93602013-04-19 11:24:36 +02006118 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006119
Daniel Vetter50f3b012013-03-27 00:44:56 +01006120 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006121
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006122 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006123 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03006124 POSTING_READ(DSPCNTR(plane));
6125
6126 ret = intel_pipe_set_base(crtc, x, y, fb);
6127
6128 intel_update_watermarks(dev);
6129
Jesse Barnes79e53942008-11-07 14:24:08 -08006130 return ret;
6131}
6132
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006133static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6134 struct intel_crtc_config *pipe_config)
6135{
6136 struct drm_device *dev = crtc->base.dev;
6137 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006138 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006139 uint32_t tmp;
6140
Daniel Vettere143a212013-07-04 12:01:15 +02006141 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006142 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6143
Daniel Vettereccb1402013-05-22 00:50:22 +02006144 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6145 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6146 enum pipe trans_edp_pipe;
6147 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6148 default:
6149 WARN(1, "unknown pipe linked to edp transcoder\n");
6150 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6151 case TRANS_DDI_EDP_INPUT_A_ON:
6152 trans_edp_pipe = PIPE_A;
6153 break;
6154 case TRANS_DDI_EDP_INPUT_B_ONOFF:
6155 trans_edp_pipe = PIPE_B;
6156 break;
6157 case TRANS_DDI_EDP_INPUT_C_ONOFF:
6158 trans_edp_pipe = PIPE_C;
6159 break;
6160 }
6161
6162 if (trans_edp_pipe == crtc->pipe)
6163 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6164 }
6165
Paulo Zanonib97186f2013-05-03 12:15:36 -03006166 if (!intel_display_power_enabled(dev,
Daniel Vettereccb1402013-05-22 00:50:22 +02006167 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03006168 return false;
6169
Daniel Vettereccb1402013-05-22 00:50:22 +02006170 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006171 if (!(tmp & PIPECONF_ENABLE))
6172 return false;
6173
Daniel Vetter88adfff2013-03-28 10:42:01 +01006174 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03006175 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01006176 * DDI E. So just check whether this pipe is wired to DDI E and whether
6177 * the PCH transcoder is on.
6178 */
Daniel Vettereccb1402013-05-22 00:50:22 +02006179 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01006180 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02006181 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01006182 pipe_config->has_pch_encoder = true;
6183
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006184 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6185 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6186 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006187
6188 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006189 }
6190
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006191 intel_get_pipe_timings(crtc, pipe_config);
6192
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006193 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
6194 if (intel_display_power_enabled(dev, pfit_domain))
6195 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01006196
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006197 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
6198 (I915_READ(IPS_CTL) & IPS_ENABLE);
6199
Daniel Vetter6c49f242013-06-06 12:45:25 +02006200 pipe_config->pixel_multiplier = 1;
6201
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006202 return true;
6203}
6204
Eric Anholtf564048e2011-03-30 13:01:02 -07006205static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006206 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006207 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07006208{
6209 struct drm_device *dev = crtc->dev;
6210 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01006211 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07006212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006213 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07006214 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006215 int ret;
6216
Eric Anholt0b701d22011-03-30 13:01:03 -07006217 drm_vblank_pre_modeset(dev, pipe);
6218
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006219 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6220
Jesse Barnes79e53942008-11-07 14:24:08 -08006221 drm_vblank_post_modeset(dev, pipe);
6222
Daniel Vetter9256aa12012-10-31 19:26:13 +01006223 if (ret != 0)
6224 return ret;
6225
6226 for_each_encoder_on_crtc(dev, crtc, encoder) {
6227 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6228 encoder->base.base.id,
6229 drm_get_encoder_name(&encoder->base),
6230 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02006231 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01006232 }
6233
6234 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006235}
6236
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006237static bool intel_eld_uptodate(struct drm_connector *connector,
6238 int reg_eldv, uint32_t bits_eldv,
6239 int reg_elda, uint32_t bits_elda,
6240 int reg_edid)
6241{
6242 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6243 uint8_t *eld = connector->eld;
6244 uint32_t i;
6245
6246 i = I915_READ(reg_eldv);
6247 i &= bits_eldv;
6248
6249 if (!eld[0])
6250 return !i;
6251
6252 if (!i)
6253 return false;
6254
6255 i = I915_READ(reg_elda);
6256 i &= ~bits_elda;
6257 I915_WRITE(reg_elda, i);
6258
6259 for (i = 0; i < eld[2]; i++)
6260 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6261 return false;
6262
6263 return true;
6264}
6265
Wu Fengguange0dac652011-09-05 14:25:34 +08006266static void g4x_write_eld(struct drm_connector *connector,
6267 struct drm_crtc *crtc)
6268{
6269 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6270 uint8_t *eld = connector->eld;
6271 uint32_t eldv;
6272 uint32_t len;
6273 uint32_t i;
6274
6275 i = I915_READ(G4X_AUD_VID_DID);
6276
6277 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6278 eldv = G4X_ELDV_DEVCL_DEVBLC;
6279 else
6280 eldv = G4X_ELDV_DEVCTG;
6281
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006282 if (intel_eld_uptodate(connector,
6283 G4X_AUD_CNTL_ST, eldv,
6284 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6285 G4X_HDMIW_HDMIEDID))
6286 return;
6287
Wu Fengguange0dac652011-09-05 14:25:34 +08006288 i = I915_READ(G4X_AUD_CNTL_ST);
6289 i &= ~(eldv | G4X_ELD_ADDR);
6290 len = (i >> 9) & 0x1f; /* ELD buffer size */
6291 I915_WRITE(G4X_AUD_CNTL_ST, i);
6292
6293 if (!eld[0])
6294 return;
6295
6296 len = min_t(uint8_t, eld[2], len);
6297 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6298 for (i = 0; i < len; i++)
6299 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6300
6301 i = I915_READ(G4X_AUD_CNTL_ST);
6302 i |= eldv;
6303 I915_WRITE(G4X_AUD_CNTL_ST, i);
6304}
6305
Wang Xingchao83358c852012-08-16 22:43:37 +08006306static void haswell_write_eld(struct drm_connector *connector,
6307 struct drm_crtc *crtc)
6308{
6309 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6310 uint8_t *eld = connector->eld;
6311 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006312 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006313 uint32_t eldv;
6314 uint32_t i;
6315 int len;
6316 int pipe = to_intel_crtc(crtc)->pipe;
6317 int tmp;
6318
6319 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6320 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6321 int aud_config = HSW_AUD_CFG(pipe);
6322 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6323
6324
6325 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6326
6327 /* Audio output enable */
6328 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6329 tmp = I915_READ(aud_cntrl_st2);
6330 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6331 I915_WRITE(aud_cntrl_st2, tmp);
6332
6333 /* Wait for 1 vertical blank */
6334 intel_wait_for_vblank(dev, pipe);
6335
6336 /* Set ELD valid state */
6337 tmp = I915_READ(aud_cntrl_st2);
6338 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6339 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6340 I915_WRITE(aud_cntrl_st2, tmp);
6341 tmp = I915_READ(aud_cntrl_st2);
6342 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6343
6344 /* Enable HDMI mode */
6345 tmp = I915_READ(aud_config);
6346 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6347 /* clear N_programing_enable and N_value_index */
6348 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6349 I915_WRITE(aud_config, tmp);
6350
6351 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6352
6353 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006354 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006355
6356 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6357 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6358 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6359 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6360 } else
6361 I915_WRITE(aud_config, 0);
6362
6363 if (intel_eld_uptodate(connector,
6364 aud_cntrl_st2, eldv,
6365 aud_cntl_st, IBX_ELD_ADDRESS,
6366 hdmiw_hdmiedid))
6367 return;
6368
6369 i = I915_READ(aud_cntrl_st2);
6370 i &= ~eldv;
6371 I915_WRITE(aud_cntrl_st2, i);
6372
6373 if (!eld[0])
6374 return;
6375
6376 i = I915_READ(aud_cntl_st);
6377 i &= ~IBX_ELD_ADDRESS;
6378 I915_WRITE(aud_cntl_st, i);
6379 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6380 DRM_DEBUG_DRIVER("port num:%d\n", i);
6381
6382 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6383 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6384 for (i = 0; i < len; i++)
6385 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6386
6387 i = I915_READ(aud_cntrl_st2);
6388 i |= eldv;
6389 I915_WRITE(aud_cntrl_st2, i);
6390
6391}
6392
Wu Fengguange0dac652011-09-05 14:25:34 +08006393static void ironlake_write_eld(struct drm_connector *connector,
6394 struct drm_crtc *crtc)
6395{
6396 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6397 uint8_t *eld = connector->eld;
6398 uint32_t eldv;
6399 uint32_t i;
6400 int len;
6401 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006402 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006403 int aud_cntl_st;
6404 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006405 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006406
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006407 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006408 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6409 aud_config = IBX_AUD_CFG(pipe);
6410 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006411 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006412 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006413 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6414 aud_config = CPT_AUD_CFG(pipe);
6415 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006416 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006417 }
6418
Wang Xingchao9b138a82012-08-09 16:52:18 +08006419 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006420
6421 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006422 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006423 if (!i) {
6424 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6425 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006426 eldv = IBX_ELD_VALIDB;
6427 eldv |= IBX_ELD_VALIDB << 4;
6428 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006429 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006430 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006431 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006432 }
6433
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006434 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6435 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6436 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006437 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6438 } else
6439 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006440
6441 if (intel_eld_uptodate(connector,
6442 aud_cntrl_st2, eldv,
6443 aud_cntl_st, IBX_ELD_ADDRESS,
6444 hdmiw_hdmiedid))
6445 return;
6446
Wu Fengguange0dac652011-09-05 14:25:34 +08006447 i = I915_READ(aud_cntrl_st2);
6448 i &= ~eldv;
6449 I915_WRITE(aud_cntrl_st2, i);
6450
6451 if (!eld[0])
6452 return;
6453
Wu Fengguange0dac652011-09-05 14:25:34 +08006454 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006455 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006456 I915_WRITE(aud_cntl_st, i);
6457
6458 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6459 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6460 for (i = 0; i < len; i++)
6461 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6462
6463 i = I915_READ(aud_cntrl_st2);
6464 i |= eldv;
6465 I915_WRITE(aud_cntrl_st2, i);
6466}
6467
6468void intel_write_eld(struct drm_encoder *encoder,
6469 struct drm_display_mode *mode)
6470{
6471 struct drm_crtc *crtc = encoder->crtc;
6472 struct drm_connector *connector;
6473 struct drm_device *dev = encoder->dev;
6474 struct drm_i915_private *dev_priv = dev->dev_private;
6475
6476 connector = drm_select_eld(encoder, mode);
6477 if (!connector)
6478 return;
6479
6480 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6481 connector->base.id,
6482 drm_get_connector_name(connector),
6483 connector->encoder->base.id,
6484 drm_get_encoder_name(connector->encoder));
6485
6486 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6487
6488 if (dev_priv->display.write_eld)
6489 dev_priv->display.write_eld(connector, crtc);
6490}
6491
Jesse Barnes79e53942008-11-07 14:24:08 -08006492/** Loads the palette/gamma unit for the CRTC with the prepared values */
6493void intel_crtc_load_lut(struct drm_crtc *crtc)
6494{
6495 struct drm_device *dev = crtc->dev;
6496 struct drm_i915_private *dev_priv = dev->dev_private;
6497 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006498 enum pipe pipe = intel_crtc->pipe;
6499 int palreg = PALETTE(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006500 int i;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006501 bool reenable_ips = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006502
6503 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006504 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006505 return;
6506
Ville Syrjälä14420bd2013-06-04 13:49:07 +03006507 if (!HAS_PCH_SPLIT(dev_priv->dev))
6508 assert_pll_enabled(dev_priv, pipe);
6509
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006510 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006511 if (HAS_PCH_SPLIT(dev))
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006512 palreg = LGC_PALETTE(pipe);
6513
6514 /* Workaround : Do not read or write the pipe palette/gamma data while
6515 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
6516 */
6517 if (intel_crtc->config.ips_enabled &&
6518 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
6519 GAMMA_MODE_MODE_SPLIT)) {
6520 hsw_disable_ips(intel_crtc);
6521 reenable_ips = true;
6522 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006523
Jesse Barnes79e53942008-11-07 14:24:08 -08006524 for (i = 0; i < 256; i++) {
6525 I915_WRITE(palreg + 4 * i,
6526 (intel_crtc->lut_r[i] << 16) |
6527 (intel_crtc->lut_g[i] << 8) |
6528 intel_crtc->lut_b[i]);
6529 }
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006530
6531 if (reenable_ips)
6532 hsw_enable_ips(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006533}
6534
Chris Wilson560b85b2010-08-07 11:01:38 +01006535static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6536{
6537 struct drm_device *dev = crtc->dev;
6538 struct drm_i915_private *dev_priv = dev->dev_private;
6539 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6540 bool visible = base != 0;
6541 u32 cntl;
6542
6543 if (intel_crtc->cursor_visible == visible)
6544 return;
6545
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006546 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006547 if (visible) {
6548 /* On these chipsets we can only modify the base whilst
6549 * the cursor is disabled.
6550 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006551 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006552
6553 cntl &= ~(CURSOR_FORMAT_MASK);
6554 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6555 cntl |= CURSOR_ENABLE |
6556 CURSOR_GAMMA_ENABLE |
6557 CURSOR_FORMAT_ARGB;
6558 } else
6559 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006560 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006561
6562 intel_crtc->cursor_visible = visible;
6563}
6564
6565static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6566{
6567 struct drm_device *dev = crtc->dev;
6568 struct drm_i915_private *dev_priv = dev->dev_private;
6569 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6570 int pipe = intel_crtc->pipe;
6571 bool visible = base != 0;
6572
6573 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006574 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006575 if (base) {
6576 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6577 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6578 cntl |= pipe << 28; /* Connect to correct pipe */
6579 } else {
6580 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6581 cntl |= CURSOR_MODE_DISABLE;
6582 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006583 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006584
6585 intel_crtc->cursor_visible = visible;
6586 }
6587 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006588 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006589}
6590
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006591static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6592{
6593 struct drm_device *dev = crtc->dev;
6594 struct drm_i915_private *dev_priv = dev->dev_private;
6595 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6596 int pipe = intel_crtc->pipe;
6597 bool visible = base != 0;
6598
6599 if (intel_crtc->cursor_visible != visible) {
6600 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6601 if (base) {
6602 cntl &= ~CURSOR_MODE;
6603 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6604 } else {
6605 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6606 cntl |= CURSOR_MODE_DISABLE;
6607 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006608 if (IS_HASWELL(dev))
6609 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006610 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6611
6612 intel_crtc->cursor_visible = visible;
6613 }
6614 /* and commit changes on next vblank */
6615 I915_WRITE(CURBASE_IVB(pipe), base);
6616}
6617
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006618/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006619static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6620 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006621{
6622 struct drm_device *dev = crtc->dev;
6623 struct drm_i915_private *dev_priv = dev->dev_private;
6624 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6625 int pipe = intel_crtc->pipe;
6626 int x = intel_crtc->cursor_x;
6627 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006628 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006629 bool visible;
6630
6631 pos = 0;
6632
Chris Wilson6b383a72010-09-13 13:54:26 +01006633 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006634 base = intel_crtc->cursor_addr;
6635 if (x > (int) crtc->fb->width)
6636 base = 0;
6637
6638 if (y > (int) crtc->fb->height)
6639 base = 0;
6640 } else
6641 base = 0;
6642
6643 if (x < 0) {
6644 if (x + intel_crtc->cursor_width < 0)
6645 base = 0;
6646
6647 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6648 x = -x;
6649 }
6650 pos |= x << CURSOR_X_SHIFT;
6651
6652 if (y < 0) {
6653 if (y + intel_crtc->cursor_height < 0)
6654 base = 0;
6655
6656 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6657 y = -y;
6658 }
6659 pos |= y << CURSOR_Y_SHIFT;
6660
6661 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006662 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006663 return;
6664
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006665 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006666 I915_WRITE(CURPOS_IVB(pipe), pos);
6667 ivb_update_cursor(crtc, base);
6668 } else {
6669 I915_WRITE(CURPOS(pipe), pos);
6670 if (IS_845G(dev) || IS_I865G(dev))
6671 i845_update_cursor(crtc, base);
6672 else
6673 i9xx_update_cursor(crtc, base);
6674 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006675}
6676
Jesse Barnes79e53942008-11-07 14:24:08 -08006677static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006678 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006679 uint32_t handle,
6680 uint32_t width, uint32_t height)
6681{
6682 struct drm_device *dev = crtc->dev;
6683 struct drm_i915_private *dev_priv = dev->dev_private;
6684 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006685 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006686 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006687 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006688
Jesse Barnes79e53942008-11-07 14:24:08 -08006689 /* if we want to turn off the cursor ignore width and height */
6690 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006691 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006692 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006693 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006694 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006695 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006696 }
6697
6698 /* Currently we only support 64x64 cursors */
6699 if (width != 64 || height != 64) {
6700 DRM_ERROR("we currently only support 64x64 cursors\n");
6701 return -EINVAL;
6702 }
6703
Chris Wilson05394f32010-11-08 19:18:58 +00006704 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006705 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006706 return -ENOENT;
6707
Chris Wilson05394f32010-11-08 19:18:58 +00006708 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006709 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006710 ret = -ENOMEM;
6711 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006712 }
6713
Dave Airlie71acb5e2008-12-30 20:31:46 +10006714 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006715 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006716 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006717 unsigned alignment;
6718
Chris Wilsond9e86c02010-11-10 16:40:20 +00006719 if (obj->tiling_mode) {
6720 DRM_ERROR("cursor cannot be tiled\n");
6721 ret = -EINVAL;
6722 goto fail_locked;
6723 }
6724
Chris Wilson693db182013-03-05 14:52:39 +00006725 /* Note that the w/a also requires 2 PTE of padding following
6726 * the bo. We currently fill all unused PTE with the shadow
6727 * page and so we should always have valid PTE following the
6728 * cursor preventing the VT-d warning.
6729 */
6730 alignment = 0;
6731 if (need_vtd_wa(dev))
6732 alignment = 64*1024;
6733
6734 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006735 if (ret) {
6736 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006737 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006738 }
6739
Chris Wilsond9e86c02010-11-10 16:40:20 +00006740 ret = i915_gem_object_put_fence(obj);
6741 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006742 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006743 goto fail_unpin;
6744 }
6745
Ben Widawskyf343c5f2013-07-05 14:41:04 -07006746 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006747 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006748 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006749 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006750 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6751 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006752 if (ret) {
6753 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006754 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006755 }
Chris Wilson05394f32010-11-08 19:18:58 +00006756 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006757 }
6758
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006759 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006760 I915_WRITE(CURSIZE, (height << 12) | width);
6761
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006762 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006763 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006764 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006765 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006766 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6767 } else
6768 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006769 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006770 }
Jesse Barnes80824002009-09-10 15:28:06 -07006771
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006772 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006773
6774 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006775 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006776 intel_crtc->cursor_width = width;
6777 intel_crtc->cursor_height = height;
6778
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006779 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006780
Jesse Barnes79e53942008-11-07 14:24:08 -08006781 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006782fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006783 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006784fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006785 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006786fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006787 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006788 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006789}
6790
6791static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6792{
Jesse Barnes79e53942008-11-07 14:24:08 -08006793 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006794
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006795 intel_crtc->cursor_x = x;
6796 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006797
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006798 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08006799
6800 return 0;
6801}
6802
6803/** Sets the color ramps on behalf of RandR */
6804void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6805 u16 blue, int regno)
6806{
6807 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6808
6809 intel_crtc->lut_r[regno] = red >> 8;
6810 intel_crtc->lut_g[regno] = green >> 8;
6811 intel_crtc->lut_b[regno] = blue >> 8;
6812}
6813
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006814void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6815 u16 *blue, int regno)
6816{
6817 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6818
6819 *red = intel_crtc->lut_r[regno] << 8;
6820 *green = intel_crtc->lut_g[regno] << 8;
6821 *blue = intel_crtc->lut_b[regno] << 8;
6822}
6823
Jesse Barnes79e53942008-11-07 14:24:08 -08006824static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006825 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006826{
James Simmons72034252010-08-03 01:33:19 +01006827 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006829
James Simmons72034252010-08-03 01:33:19 +01006830 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006831 intel_crtc->lut_r[i] = red[i] >> 8;
6832 intel_crtc->lut_g[i] = green[i] >> 8;
6833 intel_crtc->lut_b[i] = blue[i] >> 8;
6834 }
6835
6836 intel_crtc_load_lut(crtc);
6837}
6838
Jesse Barnes79e53942008-11-07 14:24:08 -08006839/* VESA 640x480x72Hz mode to set on the pipe */
6840static struct drm_display_mode load_detect_mode = {
6841 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6842 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6843};
6844
Chris Wilsond2dff872011-04-19 08:36:26 +01006845static struct drm_framebuffer *
6846intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006847 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006848 struct drm_i915_gem_object *obj)
6849{
6850 struct intel_framebuffer *intel_fb;
6851 int ret;
6852
6853 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6854 if (!intel_fb) {
6855 drm_gem_object_unreference_unlocked(&obj->base);
6856 return ERR_PTR(-ENOMEM);
6857 }
6858
6859 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6860 if (ret) {
6861 drm_gem_object_unreference_unlocked(&obj->base);
6862 kfree(intel_fb);
6863 return ERR_PTR(ret);
6864 }
6865
6866 return &intel_fb->base;
6867}
6868
6869static u32
6870intel_framebuffer_pitch_for_width(int width, int bpp)
6871{
6872 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6873 return ALIGN(pitch, 64);
6874}
6875
6876static u32
6877intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6878{
6879 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6880 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6881}
6882
6883static struct drm_framebuffer *
6884intel_framebuffer_create_for_mode(struct drm_device *dev,
6885 struct drm_display_mode *mode,
6886 int depth, int bpp)
6887{
6888 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006889 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006890
6891 obj = i915_gem_alloc_object(dev,
6892 intel_framebuffer_size_for_mode(mode, bpp));
6893 if (obj == NULL)
6894 return ERR_PTR(-ENOMEM);
6895
6896 mode_cmd.width = mode->hdisplay;
6897 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006898 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6899 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006900 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006901
6902 return intel_framebuffer_create(dev, &mode_cmd, obj);
6903}
6904
6905static struct drm_framebuffer *
6906mode_fits_in_fbdev(struct drm_device *dev,
6907 struct drm_display_mode *mode)
6908{
6909 struct drm_i915_private *dev_priv = dev->dev_private;
6910 struct drm_i915_gem_object *obj;
6911 struct drm_framebuffer *fb;
6912
6913 if (dev_priv->fbdev == NULL)
6914 return NULL;
6915
6916 obj = dev_priv->fbdev->ifb.obj;
6917 if (obj == NULL)
6918 return NULL;
6919
6920 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006921 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6922 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006923 return NULL;
6924
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006925 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006926 return NULL;
6927
6928 return fb;
6929}
6930
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006931bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006932 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006933 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006934{
6935 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006936 struct intel_encoder *intel_encoder =
6937 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006938 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006939 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006940 struct drm_crtc *crtc = NULL;
6941 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006942 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006943 int i = -1;
6944
Chris Wilsond2dff872011-04-19 08:36:26 +01006945 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6946 connector->base.id, drm_get_connector_name(connector),
6947 encoder->base.id, drm_get_encoder_name(encoder));
6948
Jesse Barnes79e53942008-11-07 14:24:08 -08006949 /*
6950 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006951 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006952 * - if the connector already has an assigned crtc, use it (but make
6953 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006954 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006955 * - try to find the first unused crtc that can drive this connector,
6956 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006957 */
6958
6959 /* See if we already have a CRTC for this connector */
6960 if (encoder->crtc) {
6961 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006962
Daniel Vetter7b240562012-12-12 00:35:33 +01006963 mutex_lock(&crtc->mutex);
6964
Daniel Vetter24218aa2012-08-12 19:27:11 +02006965 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006966 old->load_detect_temp = false;
6967
6968 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006969 if (connector->dpms != DRM_MODE_DPMS_ON)
6970 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006971
Chris Wilson71731882011-04-19 23:10:58 +01006972 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006973 }
6974
6975 /* Find an unused one (if possible) */
6976 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6977 i++;
6978 if (!(encoder->possible_crtcs & (1 << i)))
6979 continue;
6980 if (!possible_crtc->enabled) {
6981 crtc = possible_crtc;
6982 break;
6983 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006984 }
6985
6986 /*
6987 * If we didn't find an unused CRTC, don't use any.
6988 */
6989 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006990 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6991 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006992 }
6993
Daniel Vetter7b240562012-12-12 00:35:33 +01006994 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006995 intel_encoder->new_crtc = to_intel_crtc(crtc);
6996 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006997
6998 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006999 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007000 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007001 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007002
Chris Wilson64927112011-04-20 07:25:26 +01007003 if (!mode)
7004 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007005
Chris Wilsond2dff872011-04-19 08:36:26 +01007006 /* We need a framebuffer large enough to accommodate all accesses
7007 * that the plane may generate whilst we perform load detection.
7008 * We can not rely on the fbcon either being present (we get called
7009 * during its initialisation to detect all boot displays, or it may
7010 * not even exist) or that it is large enough to satisfy the
7011 * requested mode.
7012 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007013 fb = mode_fits_in_fbdev(dev, mode);
7014 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007015 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007016 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7017 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007018 } else
7019 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007020 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007021 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01007022 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007023 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007024 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007025
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007026 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007027 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007028 if (old->release_fb)
7029 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01007030 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007031 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007032 }
Chris Wilson71731882011-04-19 23:10:58 +01007033
Jesse Barnes79e53942008-11-07 14:24:08 -08007034 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007035 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007036 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007037}
7038
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007039void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007040 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007041{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007042 struct intel_encoder *intel_encoder =
7043 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007044 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007045 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08007046
Chris Wilsond2dff872011-04-19 08:36:26 +01007047 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7048 connector->base.id, drm_get_connector_name(connector),
7049 encoder->base.id, drm_get_encoder_name(encoder));
7050
Chris Wilson8261b192011-04-19 23:18:09 +01007051 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007052 to_intel_connector(connector)->new_encoder = NULL;
7053 intel_encoder->new_crtc = NULL;
7054 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007055
Daniel Vetter36206362012-12-10 20:42:17 +01007056 if (old->release_fb) {
7057 drm_framebuffer_unregister_private(old->release_fb);
7058 drm_framebuffer_unreference(old->release_fb);
7059 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007060
Daniel Vetter67c96402013-01-23 16:25:09 +00007061 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007062 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007063 }
7064
Eric Anholtc751ce42010-03-25 11:48:48 -07007065 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007066 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7067 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007068
7069 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007070}
7071
7072/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007073static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7074 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007075{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007076 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007077 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007078 int pipe = pipe_config->cpu_transcoder;
Jesse Barnes548f2452011-02-17 10:40:53 -08007079 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007080 u32 fp;
7081 intel_clock_t clock;
7082
7083 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01007084 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007085 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01007086 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007087
7088 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007089 if (IS_PINEVIEW(dev)) {
7090 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7091 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007092 } else {
7093 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7094 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7095 }
7096
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007097 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007098 if (IS_PINEVIEW(dev))
7099 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7100 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08007101 else
7102 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08007103 DPLL_FPA01_P1_POST_DIV_SHIFT);
7104
7105 switch (dpll & DPLL_MODE_MASK) {
7106 case DPLLB_MODE_DAC_SERIAL:
7107 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7108 5 : 10;
7109 break;
7110 case DPLLB_MODE_LVDS:
7111 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7112 7 : 14;
7113 break;
7114 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08007115 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08007116 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007117 pipe_config->adjusted_mode.clock = 0;
7118 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007119 }
7120
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007121 if (IS_PINEVIEW(dev))
7122 pineview_clock(96000, &clock);
7123 else
7124 i9xx_clock(96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007125 } else {
7126 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
7127
7128 if (is_lvds) {
7129 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7130 DPLL_FPA01_P1_POST_DIV_SHIFT);
7131 clock.p2 = 14;
7132
7133 if ((dpll & PLL_REF_INPUT_MASK) ==
7134 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7135 /* XXX: might not be 66MHz */
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007136 i9xx_clock(66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007137 } else
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007138 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007139 } else {
7140 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7141 clock.p1 = 2;
7142 else {
7143 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7144 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7145 }
7146 if (dpll & PLL_P2_DIVIDE_BY_4)
7147 clock.p2 = 4;
7148 else
7149 clock.p2 = 2;
7150
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007151 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007152 }
7153 }
7154
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007155 pipe_config->adjusted_mode.clock = clock.dot *
7156 pipe_config->pixel_multiplier;
7157}
7158
7159static void ironlake_crtc_clock_get(struct intel_crtc *crtc,
7160 struct intel_crtc_config *pipe_config)
7161{
7162 struct drm_device *dev = crtc->base.dev;
7163 struct drm_i915_private *dev_priv = dev->dev_private;
7164 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7165 int link_freq, repeat;
7166 u64 clock;
7167 u32 link_m, link_n;
7168
7169 repeat = pipe_config->pixel_multiplier;
7170
7171 /*
7172 * The calculation for the data clock is:
7173 * pixel_clock = ((m/n)*(link_clock * nr_lanes * repeat))/bpp
7174 * But we want to avoid losing precison if possible, so:
7175 * pixel_clock = ((m * link_clock * nr_lanes * repeat)/(n*bpp))
7176 *
7177 * and the link clock is simpler:
7178 * link_clock = (m * link_clock * repeat) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08007179 */
7180
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007181 /*
7182 * We need to get the FDI or DP link clock here to derive
7183 * the M/N dividers.
7184 *
7185 * For FDI, we read it from the BIOS or use a fixed 2.7GHz.
7186 * For DP, it's either 1.62GHz or 2.7GHz.
7187 * We do our calculations in 10*MHz since we don't need much precison.
7188 */
7189 if (pipe_config->has_pch_encoder)
7190 link_freq = intel_fdi_link_freq(dev) * 10000;
7191 else
7192 link_freq = pipe_config->port_clock;
7193
7194 link_m = I915_READ(PIPE_LINK_M1(cpu_transcoder));
7195 link_n = I915_READ(PIPE_LINK_N1(cpu_transcoder));
7196
7197 if (!link_m || !link_n)
7198 return;
7199
7200 clock = ((u64)link_m * (u64)link_freq * (u64)repeat);
7201 do_div(clock, link_n);
7202
7203 pipe_config->adjusted_mode.clock = clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08007204}
7205
7206/** Returns the currently programmed mode of the given pipe. */
7207struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
7208 struct drm_crtc *crtc)
7209{
Jesse Barnes548f2452011-02-17 10:40:53 -08007210 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007211 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02007212 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007213 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007214 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007215 int htot = I915_READ(HTOTAL(cpu_transcoder));
7216 int hsync = I915_READ(HSYNC(cpu_transcoder));
7217 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7218 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08007219
7220 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7221 if (!mode)
7222 return NULL;
7223
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007224 /*
7225 * Construct a pipe_config sufficient for getting the clock info
7226 * back out of crtc_clock_get.
7227 *
7228 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
7229 * to use a real value here instead.
7230 */
Daniel Vettere143a212013-07-04 12:01:15 +02007231 pipe_config.cpu_transcoder = (enum transcoder) intel_crtc->pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007232 pipe_config.pixel_multiplier = 1;
7233 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
7234
7235 mode->clock = pipe_config.adjusted_mode.clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08007236 mode->hdisplay = (htot & 0xffff) + 1;
7237 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7238 mode->hsync_start = (hsync & 0xffff) + 1;
7239 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7240 mode->vdisplay = (vtot & 0xffff) + 1;
7241 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7242 mode->vsync_start = (vsync & 0xffff) + 1;
7243 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7244
7245 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007246
7247 return mode;
7248}
7249
Daniel Vetter3dec0092010-08-20 21:40:52 +02007250static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007251{
7252 struct drm_device *dev = crtc->dev;
7253 drm_i915_private_t *dev_priv = dev->dev_private;
7254 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7255 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007256 int dpll_reg = DPLL(pipe);
7257 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007258
Eric Anholtbad720f2009-10-22 16:11:14 -07007259 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007260 return;
7261
7262 if (!dev_priv->lvds_downclock_avail)
7263 return;
7264
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007265 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007266 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007267 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007268
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007269 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007270
7271 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7272 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007273 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007274
Jesse Barnes652c3932009-08-17 13:31:43 -07007275 dpll = I915_READ(dpll_reg);
7276 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007277 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007278 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007279}
7280
7281static void intel_decrease_pllclock(struct drm_crtc *crtc)
7282{
7283 struct drm_device *dev = crtc->dev;
7284 drm_i915_private_t *dev_priv = dev->dev_private;
7285 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007286
Eric Anholtbad720f2009-10-22 16:11:14 -07007287 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007288 return;
7289
7290 if (!dev_priv->lvds_downclock_avail)
7291 return;
7292
7293 /*
7294 * Since this is called by a timer, we should never get here in
7295 * the manual case.
7296 */
7297 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007298 int pipe = intel_crtc->pipe;
7299 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007300 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007301
Zhao Yakui44d98a62009-10-09 11:39:40 +08007302 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007303
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007304 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007305
Chris Wilson074b5e12012-05-02 12:07:06 +01007306 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007307 dpll |= DISPLAY_RATE_SELECT_FPA1;
7308 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007309 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007310 dpll = I915_READ(dpll_reg);
7311 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007312 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007313 }
7314
7315}
7316
Chris Wilsonf047e392012-07-21 12:31:41 +01007317void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007318{
Chris Wilsonf047e392012-07-21 12:31:41 +01007319 i915_update_gfx_val(dev->dev_private);
7320}
7321
7322void intel_mark_idle(struct drm_device *dev)
7323{
Chris Wilson725a5b52013-01-08 11:02:57 +00007324 struct drm_crtc *crtc;
7325
7326 if (!i915_powersave)
7327 return;
7328
7329 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7330 if (!crtc->fb)
7331 continue;
7332
7333 intel_decrease_pllclock(crtc);
7334 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007335}
7336
Chris Wilsonc65355b2013-06-06 16:53:41 -03007337void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7338 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007339{
7340 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007341 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007342
7343 if (!i915_powersave)
7344 return;
7345
Jesse Barnes652c3932009-08-17 13:31:43 -07007346 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007347 if (!crtc->fb)
7348 continue;
7349
Chris Wilsonc65355b2013-06-06 16:53:41 -03007350 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7351 continue;
7352
7353 intel_increase_pllclock(crtc);
7354 if (ring && intel_fbc_enabled(dev))
7355 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007356 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007357}
7358
Jesse Barnes79e53942008-11-07 14:24:08 -08007359static void intel_crtc_destroy(struct drm_crtc *crtc)
7360{
7361 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007362 struct drm_device *dev = crtc->dev;
7363 struct intel_unpin_work *work;
7364 unsigned long flags;
7365
7366 spin_lock_irqsave(&dev->event_lock, flags);
7367 work = intel_crtc->unpin_work;
7368 intel_crtc->unpin_work = NULL;
7369 spin_unlock_irqrestore(&dev->event_lock, flags);
7370
7371 if (work) {
7372 cancel_work_sync(&work->work);
7373 kfree(work);
7374 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007375
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007376 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7377
Jesse Barnes79e53942008-11-07 14:24:08 -08007378 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007379
Jesse Barnes79e53942008-11-07 14:24:08 -08007380 kfree(intel_crtc);
7381}
7382
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007383static void intel_unpin_work_fn(struct work_struct *__work)
7384{
7385 struct intel_unpin_work *work =
7386 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007387 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007388
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007389 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007390 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007391 drm_gem_object_unreference(&work->pending_flip_obj->base);
7392 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007393
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007394 intel_update_fbc(dev);
7395 mutex_unlock(&dev->struct_mutex);
7396
7397 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7398 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7399
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007400 kfree(work);
7401}
7402
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007403static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007404 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007405{
7406 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7408 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007409 unsigned long flags;
7410
7411 /* Ignore early vblank irqs */
7412 if (intel_crtc == NULL)
7413 return;
7414
7415 spin_lock_irqsave(&dev->event_lock, flags);
7416 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007417
7418 /* Ensure we don't miss a work->pending update ... */
7419 smp_rmb();
7420
7421 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007422 spin_unlock_irqrestore(&dev->event_lock, flags);
7423 return;
7424 }
7425
Chris Wilsone7d841c2012-12-03 11:36:30 +00007426 /* and that the unpin work is consistent wrt ->pending. */
7427 smp_rmb();
7428
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007429 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007430
Rob Clark45a066e2012-10-08 14:50:40 -05007431 if (work->event)
7432 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007433
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007434 drm_vblank_put(dev, intel_crtc->pipe);
7435
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007436 spin_unlock_irqrestore(&dev->event_lock, flags);
7437
Daniel Vetter2c10d572012-12-20 21:24:07 +01007438 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007439
7440 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007441
7442 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007443}
7444
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007445void intel_finish_page_flip(struct drm_device *dev, int pipe)
7446{
7447 drm_i915_private_t *dev_priv = dev->dev_private;
7448 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7449
Mario Kleiner49b14a52010-12-09 07:00:07 +01007450 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007451}
7452
7453void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7454{
7455 drm_i915_private_t *dev_priv = dev->dev_private;
7456 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7457
Mario Kleiner49b14a52010-12-09 07:00:07 +01007458 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007459}
7460
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007461void intel_prepare_page_flip(struct drm_device *dev, int plane)
7462{
7463 drm_i915_private_t *dev_priv = dev->dev_private;
7464 struct intel_crtc *intel_crtc =
7465 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7466 unsigned long flags;
7467
Chris Wilsone7d841c2012-12-03 11:36:30 +00007468 /* NB: An MMIO update of the plane base pointer will also
7469 * generate a page-flip completion irq, i.e. every modeset
7470 * is also accompanied by a spurious intel_prepare_page_flip().
7471 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007472 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007473 if (intel_crtc->unpin_work)
7474 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007475 spin_unlock_irqrestore(&dev->event_lock, flags);
7476}
7477
Chris Wilsone7d841c2012-12-03 11:36:30 +00007478inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7479{
7480 /* Ensure that the work item is consistent when activating it ... */
7481 smp_wmb();
7482 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7483 /* and that it is marked active as soon as the irq could fire. */
7484 smp_wmb();
7485}
7486
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007487static int intel_gen2_queue_flip(struct drm_device *dev,
7488 struct drm_crtc *crtc,
7489 struct drm_framebuffer *fb,
7490 struct drm_i915_gem_object *obj)
7491{
7492 struct drm_i915_private *dev_priv = dev->dev_private;
7493 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007494 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007495 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007496 int ret;
7497
Daniel Vetter6d90c952012-04-26 23:28:05 +02007498 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007499 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007500 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007501
Daniel Vetter6d90c952012-04-26 23:28:05 +02007502 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007503 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007504 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007505
7506 /* Can't queue multiple flips, so wait for the previous
7507 * one to finish before executing the next.
7508 */
7509 if (intel_crtc->plane)
7510 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7511 else
7512 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007513 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7514 intel_ring_emit(ring, MI_NOOP);
7515 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7516 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7517 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007518 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007519 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007520
7521 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007522 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007523 return 0;
7524
7525err_unpin:
7526 intel_unpin_fb_obj(obj);
7527err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007528 return ret;
7529}
7530
7531static int intel_gen3_queue_flip(struct drm_device *dev,
7532 struct drm_crtc *crtc,
7533 struct drm_framebuffer *fb,
7534 struct drm_i915_gem_object *obj)
7535{
7536 struct drm_i915_private *dev_priv = dev->dev_private;
7537 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007538 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007539 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007540 int ret;
7541
Daniel Vetter6d90c952012-04-26 23:28:05 +02007542 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007543 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007544 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007545
Daniel Vetter6d90c952012-04-26 23:28:05 +02007546 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007547 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007548 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007549
7550 if (intel_crtc->plane)
7551 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7552 else
7553 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007554 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7555 intel_ring_emit(ring, MI_NOOP);
7556 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7557 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7558 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007559 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007560 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007561
Chris Wilsone7d841c2012-12-03 11:36:30 +00007562 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007563 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007564 return 0;
7565
7566err_unpin:
7567 intel_unpin_fb_obj(obj);
7568err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007569 return ret;
7570}
7571
7572static int intel_gen4_queue_flip(struct drm_device *dev,
7573 struct drm_crtc *crtc,
7574 struct drm_framebuffer *fb,
7575 struct drm_i915_gem_object *obj)
7576{
7577 struct drm_i915_private *dev_priv = dev->dev_private;
7578 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7579 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007580 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007581 int ret;
7582
Daniel Vetter6d90c952012-04-26 23:28:05 +02007583 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007584 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007585 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007586
Daniel Vetter6d90c952012-04-26 23:28:05 +02007587 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007588 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007589 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007590
7591 /* i965+ uses the linear or tiled offsets from the
7592 * Display Registers (which do not change across a page-flip)
7593 * so we need only reprogram the base address.
7594 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007595 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7596 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7597 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007598 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007599 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02007600 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007601
7602 /* XXX Enabling the panel-fitter across page-flip is so far
7603 * untested on non-native modes, so ignore it for now.
7604 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7605 */
7606 pf = 0;
7607 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007608 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007609
7610 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007611 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007612 return 0;
7613
7614err_unpin:
7615 intel_unpin_fb_obj(obj);
7616err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007617 return ret;
7618}
7619
7620static int intel_gen6_queue_flip(struct drm_device *dev,
7621 struct drm_crtc *crtc,
7622 struct drm_framebuffer *fb,
7623 struct drm_i915_gem_object *obj)
7624{
7625 struct drm_i915_private *dev_priv = dev->dev_private;
7626 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007627 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007628 uint32_t pf, pipesrc;
7629 int ret;
7630
Daniel Vetter6d90c952012-04-26 23:28:05 +02007631 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007632 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007633 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007634
Daniel Vetter6d90c952012-04-26 23:28:05 +02007635 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007636 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007637 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007638
Daniel Vetter6d90c952012-04-26 23:28:05 +02007639 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7640 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7641 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007642 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007643
Chris Wilson99d9acd2012-04-17 20:37:00 +01007644 /* Contrary to the suggestions in the documentation,
7645 * "Enable Panel Fitter" does not seem to be required when page
7646 * flipping with a non-native mode, and worse causes a normal
7647 * modeset to fail.
7648 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7649 */
7650 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007651 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007652 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007653
7654 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007655 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007656 return 0;
7657
7658err_unpin:
7659 intel_unpin_fb_obj(obj);
7660err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007661 return ret;
7662}
7663
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007664/*
7665 * On gen7 we currently use the blit ring because (in early silicon at least)
7666 * the render ring doesn't give us interrpts for page flip completion, which
7667 * means clients will hang after the first flip is queued. Fortunately the
7668 * blit ring generates interrupts properly, so use it instead.
7669 */
7670static int intel_gen7_queue_flip(struct drm_device *dev,
7671 struct drm_crtc *crtc,
7672 struct drm_framebuffer *fb,
7673 struct drm_i915_gem_object *obj)
7674{
7675 struct drm_i915_private *dev_priv = dev->dev_private;
7676 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7677 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007678 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007679 int ret;
7680
7681 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7682 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007683 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007684
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007685 switch(intel_crtc->plane) {
7686 case PLANE_A:
7687 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7688 break;
7689 case PLANE_B:
7690 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7691 break;
7692 case PLANE_C:
7693 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7694 break;
7695 default:
7696 WARN_ONCE(1, "unknown plane in flip command\n");
7697 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007698 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007699 }
7700
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007701 ret = intel_ring_begin(ring, 4);
7702 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007703 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007704
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007705 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007706 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007707 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007708 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007709
7710 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007711 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007712 return 0;
7713
7714err_unpin:
7715 intel_unpin_fb_obj(obj);
7716err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007717 return ret;
7718}
7719
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007720static int intel_default_queue_flip(struct drm_device *dev,
7721 struct drm_crtc *crtc,
7722 struct drm_framebuffer *fb,
7723 struct drm_i915_gem_object *obj)
7724{
7725 return -ENODEV;
7726}
7727
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007728static int intel_crtc_page_flip(struct drm_crtc *crtc,
7729 struct drm_framebuffer *fb,
7730 struct drm_pending_vblank_event *event)
7731{
7732 struct drm_device *dev = crtc->dev;
7733 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007734 struct drm_framebuffer *old_fb = crtc->fb;
7735 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7737 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007738 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007739 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007740
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007741 /* Can't change pixel format via MI display flips. */
7742 if (fb->pixel_format != crtc->fb->pixel_format)
7743 return -EINVAL;
7744
7745 /*
7746 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7747 * Note that pitch changes could also affect these register.
7748 */
7749 if (INTEL_INFO(dev)->gen > 3 &&
7750 (fb->offsets[0] != crtc->fb->offsets[0] ||
7751 fb->pitches[0] != crtc->fb->pitches[0]))
7752 return -EINVAL;
7753
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007754 work = kzalloc(sizeof *work, GFP_KERNEL);
7755 if (work == NULL)
7756 return -ENOMEM;
7757
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007758 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007759 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007760 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007761 INIT_WORK(&work->work, intel_unpin_work_fn);
7762
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007763 ret = drm_vblank_get(dev, intel_crtc->pipe);
7764 if (ret)
7765 goto free_work;
7766
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007767 /* We borrow the event spin lock for protecting unpin_work */
7768 spin_lock_irqsave(&dev->event_lock, flags);
7769 if (intel_crtc->unpin_work) {
7770 spin_unlock_irqrestore(&dev->event_lock, flags);
7771 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007772 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007773
7774 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007775 return -EBUSY;
7776 }
7777 intel_crtc->unpin_work = work;
7778 spin_unlock_irqrestore(&dev->event_lock, flags);
7779
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007780 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7781 flush_workqueue(dev_priv->wq);
7782
Chris Wilson79158102012-05-23 11:13:58 +01007783 ret = i915_mutex_lock_interruptible(dev);
7784 if (ret)
7785 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007786
Jesse Barnes75dfca82010-02-10 15:09:44 -08007787 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007788 drm_gem_object_reference(&work->old_fb_obj->base);
7789 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007790
7791 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007792
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007793 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007794
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007795 work->enable_stall_check = true;
7796
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007797 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007798 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007799
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007800 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7801 if (ret)
7802 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007803
Chris Wilson7782de32011-07-08 12:22:41 +01007804 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03007805 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007806 mutex_unlock(&dev->struct_mutex);
7807
Jesse Barnese5510fa2010-07-01 16:48:37 -07007808 trace_i915_flip_request(intel_crtc->plane, obj);
7809
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007810 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007811
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007812cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007813 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007814 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007815 drm_gem_object_unreference(&work->old_fb_obj->base);
7816 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007817 mutex_unlock(&dev->struct_mutex);
7818
Chris Wilson79158102012-05-23 11:13:58 +01007819cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007820 spin_lock_irqsave(&dev->event_lock, flags);
7821 intel_crtc->unpin_work = NULL;
7822 spin_unlock_irqrestore(&dev->event_lock, flags);
7823
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007824 drm_vblank_put(dev, intel_crtc->pipe);
7825free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007826 kfree(work);
7827
7828 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007829}
7830
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007831static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007832 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7833 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007834};
7835
Daniel Vetter50f56112012-07-02 09:35:43 +02007836static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7837 struct drm_crtc *crtc)
7838{
7839 struct drm_device *dev;
7840 struct drm_crtc *tmp;
7841 int crtc_mask = 1;
7842
7843 WARN(!crtc, "checking null crtc?\n");
7844
7845 dev = crtc->dev;
7846
7847 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7848 if (tmp == crtc)
7849 break;
7850 crtc_mask <<= 1;
7851 }
7852
7853 if (encoder->possible_crtcs & crtc_mask)
7854 return true;
7855 return false;
7856}
7857
Daniel Vetter9a935852012-07-05 22:34:27 +02007858/**
7859 * intel_modeset_update_staged_output_state
7860 *
7861 * Updates the staged output configuration state, e.g. after we've read out the
7862 * current hw state.
7863 */
7864static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7865{
7866 struct intel_encoder *encoder;
7867 struct intel_connector *connector;
7868
7869 list_for_each_entry(connector, &dev->mode_config.connector_list,
7870 base.head) {
7871 connector->new_encoder =
7872 to_intel_encoder(connector->base.encoder);
7873 }
7874
7875 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7876 base.head) {
7877 encoder->new_crtc =
7878 to_intel_crtc(encoder->base.crtc);
7879 }
7880}
7881
7882/**
7883 * intel_modeset_commit_output_state
7884 *
7885 * This function copies the stage display pipe configuration to the real one.
7886 */
7887static void intel_modeset_commit_output_state(struct drm_device *dev)
7888{
7889 struct intel_encoder *encoder;
7890 struct intel_connector *connector;
7891
7892 list_for_each_entry(connector, &dev->mode_config.connector_list,
7893 base.head) {
7894 connector->base.encoder = &connector->new_encoder->base;
7895 }
7896
7897 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7898 base.head) {
7899 encoder->base.crtc = &encoder->new_crtc->base;
7900 }
7901}
7902
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007903static void
7904connected_sink_compute_bpp(struct intel_connector * connector,
7905 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007906{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007907 int bpp = pipe_config->pipe_bpp;
7908
7909 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
7910 connector->base.base.id,
7911 drm_get_connector_name(&connector->base));
7912
7913 /* Don't use an invalid EDID bpc value */
7914 if (connector->base.display_info.bpc &&
7915 connector->base.display_info.bpc * 3 < bpp) {
7916 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7917 bpp, connector->base.display_info.bpc*3);
7918 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
7919 }
7920
7921 /* Clamp bpp to 8 on screens without EDID 1.4 */
7922 if (connector->base.display_info.bpc == 0 && bpp > 24) {
7923 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
7924 bpp);
7925 pipe_config->pipe_bpp = 24;
7926 }
7927}
7928
7929static int
7930compute_baseline_pipe_bpp(struct intel_crtc *crtc,
7931 struct drm_framebuffer *fb,
7932 struct intel_crtc_config *pipe_config)
7933{
7934 struct drm_device *dev = crtc->base.dev;
7935 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007936 int bpp;
7937
Daniel Vetterd42264b2013-03-28 16:38:08 +01007938 switch (fb->pixel_format) {
7939 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007940 bpp = 8*3; /* since we go through a colormap */
7941 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007942 case DRM_FORMAT_XRGB1555:
7943 case DRM_FORMAT_ARGB1555:
7944 /* checked in intel_framebuffer_init already */
7945 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7946 return -EINVAL;
7947 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007948 bpp = 6*3; /* min is 18bpp */
7949 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007950 case DRM_FORMAT_XBGR8888:
7951 case DRM_FORMAT_ABGR8888:
7952 /* checked in intel_framebuffer_init already */
7953 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7954 return -EINVAL;
7955 case DRM_FORMAT_XRGB8888:
7956 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007957 bpp = 8*3;
7958 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007959 case DRM_FORMAT_XRGB2101010:
7960 case DRM_FORMAT_ARGB2101010:
7961 case DRM_FORMAT_XBGR2101010:
7962 case DRM_FORMAT_ABGR2101010:
7963 /* checked in intel_framebuffer_init already */
7964 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007965 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007966 bpp = 10*3;
7967 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007968 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007969 default:
7970 DRM_DEBUG_KMS("unsupported depth\n");
7971 return -EINVAL;
7972 }
7973
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007974 pipe_config->pipe_bpp = bpp;
7975
7976 /* Clamp display bpp to EDID value */
7977 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007978 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02007979 if (!connector->new_encoder ||
7980 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007981 continue;
7982
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007983 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007984 }
7985
7986 return bpp;
7987}
7988
Daniel Vetterc0b03412013-05-28 12:05:54 +02007989static void intel_dump_pipe_config(struct intel_crtc *crtc,
7990 struct intel_crtc_config *pipe_config,
7991 const char *context)
7992{
7993 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
7994 context, pipe_name(crtc->pipe));
7995
7996 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
7997 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
7998 pipe_config->pipe_bpp, pipe_config->dither);
7999 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8000 pipe_config->has_pch_encoder,
8001 pipe_config->fdi_lanes,
8002 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8003 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8004 pipe_config->fdi_m_n.tu);
8005 DRM_DEBUG_KMS("requested mode:\n");
8006 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8007 DRM_DEBUG_KMS("adjusted mode:\n");
8008 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
8009 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8010 pipe_config->gmch_pfit.control,
8011 pipe_config->gmch_pfit.pgm_ratios,
8012 pipe_config->gmch_pfit.lvds_border_bits);
8013 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
8014 pipe_config->pch_pfit.pos,
8015 pipe_config->pch_pfit.size);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008016 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008017}
8018
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008019static bool check_encoder_cloning(struct drm_crtc *crtc)
8020{
8021 int num_encoders = 0;
8022 bool uncloneable_encoders = false;
8023 struct intel_encoder *encoder;
8024
8025 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8026 base.head) {
8027 if (&encoder->new_crtc->base != crtc)
8028 continue;
8029
8030 num_encoders++;
8031 if (!encoder->cloneable)
8032 uncloneable_encoders = true;
8033 }
8034
8035 return !(num_encoders > 1 && uncloneable_encoders);
8036}
8037
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008038static struct intel_crtc_config *
8039intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008040 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008041 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008042{
8043 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02008044 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008045 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01008046 int plane_bpp, ret = -EINVAL;
8047 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02008048
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008049 if (!check_encoder_cloning(crtc)) {
8050 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8051 return ERR_PTR(-EINVAL);
8052 }
8053
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008054 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8055 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02008056 return ERR_PTR(-ENOMEM);
8057
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008058 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8059 drm_mode_copy(&pipe_config->requested_mode, mode);
Daniel Vettere143a212013-07-04 12:01:15 +02008060 pipe_config->cpu_transcoder =
8061 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008062 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008063
Imre Deak2960bc92013-07-30 13:36:32 +03008064 /*
8065 * Sanitize sync polarity flags based on requested ones. If neither
8066 * positive or negative polarity is requested, treat this as meaning
8067 * negative polarity.
8068 */
8069 if (!(pipe_config->adjusted_mode.flags &
8070 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
8071 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
8072
8073 if (!(pipe_config->adjusted_mode.flags &
8074 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
8075 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
8076
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008077 /* Compute a starting value for pipe_config->pipe_bpp taking the source
8078 * plane pixel format and any sink constraints into account. Returns the
8079 * source plane bpp so that dithering can be selected on mismatches
8080 * after encoders and crtc also have had their say. */
8081 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
8082 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008083 if (plane_bpp < 0)
8084 goto fail;
8085
Daniel Vettere29c22c2013-02-21 00:00:16 +01008086encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02008087 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02008088 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02008089 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008090
Daniel Vetter135c81b2013-07-21 21:37:09 +02008091 /* Fill in default crtc timings, allow encoders to overwrite them. */
8092 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, 0);
8093
Daniel Vetter7758a112012-07-08 19:40:39 +02008094 /* Pass our mode to the connectors and the CRTC to give them a chance to
8095 * adjust it according to limitations or connector properties, and also
8096 * a chance to reject the mode entirely.
8097 */
8098 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8099 base.head) {
8100
8101 if (&encoder->new_crtc->base != crtc)
8102 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01008103
Daniel Vetterefea6e82013-07-21 21:36:59 +02008104 if (!(encoder->compute_config(encoder, pipe_config))) {
8105 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02008106 goto fail;
8107 }
8108 }
8109
Daniel Vetterff9a6752013-06-01 17:16:21 +02008110 /* Set default port clock if not overwritten by the encoder. Needs to be
8111 * done afterwards in case the encoder adjusts the mode. */
8112 if (!pipe_config->port_clock)
8113 pipe_config->port_clock = pipe_config->adjusted_mode.clock;
8114
Daniel Vettera43f6e02013-06-07 23:10:32 +02008115 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008116 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02008117 DRM_DEBUG_KMS("CRTC fixup failed\n");
8118 goto fail;
8119 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01008120
8121 if (ret == RETRY) {
8122 if (WARN(!retry, "loop in pipe configuration computation\n")) {
8123 ret = -EINVAL;
8124 goto fail;
8125 }
8126
8127 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
8128 retry = false;
8129 goto encoder_retry;
8130 }
8131
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008132 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
8133 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
8134 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
8135
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008136 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02008137fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008138 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008139 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02008140}
8141
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008142/* Computes which crtcs are affected and sets the relevant bits in the mask. For
8143 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
8144static void
8145intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
8146 unsigned *prepare_pipes, unsigned *disable_pipes)
8147{
8148 struct intel_crtc *intel_crtc;
8149 struct drm_device *dev = crtc->dev;
8150 struct intel_encoder *encoder;
8151 struct intel_connector *connector;
8152 struct drm_crtc *tmp_crtc;
8153
8154 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
8155
8156 /* Check which crtcs have changed outputs connected to them, these need
8157 * to be part of the prepare_pipes mask. We don't (yet) support global
8158 * modeset across multiple crtcs, so modeset_pipes will only have one
8159 * bit set at most. */
8160 list_for_each_entry(connector, &dev->mode_config.connector_list,
8161 base.head) {
8162 if (connector->base.encoder == &connector->new_encoder->base)
8163 continue;
8164
8165 if (connector->base.encoder) {
8166 tmp_crtc = connector->base.encoder->crtc;
8167
8168 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8169 }
8170
8171 if (connector->new_encoder)
8172 *prepare_pipes |=
8173 1 << connector->new_encoder->new_crtc->pipe;
8174 }
8175
8176 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8177 base.head) {
8178 if (encoder->base.crtc == &encoder->new_crtc->base)
8179 continue;
8180
8181 if (encoder->base.crtc) {
8182 tmp_crtc = encoder->base.crtc;
8183
8184 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8185 }
8186
8187 if (encoder->new_crtc)
8188 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
8189 }
8190
8191 /* Check for any pipes that will be fully disabled ... */
8192 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8193 base.head) {
8194 bool used = false;
8195
8196 /* Don't try to disable disabled crtcs. */
8197 if (!intel_crtc->base.enabled)
8198 continue;
8199
8200 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8201 base.head) {
8202 if (encoder->new_crtc == intel_crtc)
8203 used = true;
8204 }
8205
8206 if (!used)
8207 *disable_pipes |= 1 << intel_crtc->pipe;
8208 }
8209
8210
8211 /* set_mode is also used to update properties on life display pipes. */
8212 intel_crtc = to_intel_crtc(crtc);
8213 if (crtc->enabled)
8214 *prepare_pipes |= 1 << intel_crtc->pipe;
8215
Daniel Vetterb6c51642013-04-12 18:48:43 +02008216 /*
8217 * For simplicity do a full modeset on any pipe where the output routing
8218 * changed. We could be more clever, but that would require us to be
8219 * more careful with calling the relevant encoder->mode_set functions.
8220 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008221 if (*prepare_pipes)
8222 *modeset_pipes = *prepare_pipes;
8223
8224 /* ... and mask these out. */
8225 *modeset_pipes &= ~(*disable_pipes);
8226 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02008227
8228 /*
8229 * HACK: We don't (yet) fully support global modesets. intel_set_config
8230 * obies this rule, but the modeset restore mode of
8231 * intel_modeset_setup_hw_state does not.
8232 */
8233 *modeset_pipes &= 1 << intel_crtc->pipe;
8234 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02008235
8236 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
8237 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008238}
8239
Daniel Vetterea9d7582012-07-10 10:42:52 +02008240static bool intel_crtc_in_use(struct drm_crtc *crtc)
8241{
8242 struct drm_encoder *encoder;
8243 struct drm_device *dev = crtc->dev;
8244
8245 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
8246 if (encoder->crtc == crtc)
8247 return true;
8248
8249 return false;
8250}
8251
8252static void
8253intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
8254{
8255 struct intel_encoder *intel_encoder;
8256 struct intel_crtc *intel_crtc;
8257 struct drm_connector *connector;
8258
8259 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
8260 base.head) {
8261 if (!intel_encoder->base.crtc)
8262 continue;
8263
8264 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8265
8266 if (prepare_pipes & (1 << intel_crtc->pipe))
8267 intel_encoder->connectors_active = false;
8268 }
8269
8270 intel_modeset_commit_output_state(dev);
8271
8272 /* Update computed state. */
8273 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8274 base.head) {
8275 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8276 }
8277
8278 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8279 if (!connector->encoder || !connector->encoder->crtc)
8280 continue;
8281
8282 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8283
8284 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008285 struct drm_property *dpms_property =
8286 dev->mode_config.dpms_property;
8287
Daniel Vetterea9d7582012-07-10 10:42:52 +02008288 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008289 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008290 dpms_property,
8291 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008292
8293 intel_encoder = to_intel_encoder(connector->encoder);
8294 intel_encoder->connectors_active = true;
8295 }
8296 }
8297
8298}
8299
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008300static bool intel_fuzzy_clock_check(struct intel_crtc_config *cur,
8301 struct intel_crtc_config *new)
8302{
8303 int clock1, clock2, diff;
8304
8305 clock1 = cur->adjusted_mode.clock;
8306 clock2 = new->adjusted_mode.clock;
8307
8308 if (clock1 == clock2)
8309 return true;
8310
8311 if (!clock1 || !clock2)
8312 return false;
8313
8314 diff = abs(clock1 - clock2);
8315
8316 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
8317 return true;
8318
8319 return false;
8320}
8321
Daniel Vetter25c5b262012-07-08 22:08:04 +02008322#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8323 list_for_each_entry((intel_crtc), \
8324 &(dev)->mode_config.crtc_list, \
8325 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008326 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008327
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008328static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008329intel_pipe_config_compare(struct drm_device *dev,
8330 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008331 struct intel_crtc_config *pipe_config)
8332{
Daniel Vetter66e985c2013-06-05 13:34:20 +02008333#define PIPE_CONF_CHECK_X(name) \
8334 if (current_config->name != pipe_config->name) { \
8335 DRM_ERROR("mismatch in " #name " " \
8336 "(expected 0x%08x, found 0x%08x)\n", \
8337 current_config->name, \
8338 pipe_config->name); \
8339 return false; \
8340 }
8341
Daniel Vetter08a24032013-04-19 11:25:34 +02008342#define PIPE_CONF_CHECK_I(name) \
8343 if (current_config->name != pipe_config->name) { \
8344 DRM_ERROR("mismatch in " #name " " \
8345 "(expected %i, found %i)\n", \
8346 current_config->name, \
8347 pipe_config->name); \
8348 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008349 }
8350
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008351#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8352 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07008353 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008354 "(expected %i, found %i)\n", \
8355 current_config->name & (mask), \
8356 pipe_config->name & (mask)); \
8357 return false; \
8358 }
8359
Daniel Vetterbb760062013-06-06 14:55:52 +02008360#define PIPE_CONF_QUIRK(quirk) \
8361 ((current_config->quirks | pipe_config->quirks) & (quirk))
8362
Daniel Vettereccb1402013-05-22 00:50:22 +02008363 PIPE_CONF_CHECK_I(cpu_transcoder);
8364
Daniel Vetter08a24032013-04-19 11:25:34 +02008365 PIPE_CONF_CHECK_I(has_pch_encoder);
8366 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008367 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8368 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8369 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8370 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8371 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008372
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008373 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8374 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8375 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8376 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8377 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8378 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8379
8380 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8381 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8382 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8383 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8384 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8385 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8386
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008387 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008388
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008389 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8390 DRM_MODE_FLAG_INTERLACE);
8391
Daniel Vetterbb760062013-06-06 14:55:52 +02008392 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8393 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8394 DRM_MODE_FLAG_PHSYNC);
8395 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8396 DRM_MODE_FLAG_NHSYNC);
8397 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8398 DRM_MODE_FLAG_PVSYNC);
8399 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8400 DRM_MODE_FLAG_NVSYNC);
8401 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008402
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008403 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8404 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8405
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008406 PIPE_CONF_CHECK_I(gmch_pfit.control);
8407 /* pfit ratios are autocomputed by the hw on gen4+ */
8408 if (INTEL_INFO(dev)->gen < 4)
8409 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8410 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
8411 PIPE_CONF_CHECK_I(pch_pfit.pos);
8412 PIPE_CONF_CHECK_I(pch_pfit.size);
8413
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008414 PIPE_CONF_CHECK_I(ips_enabled);
8415
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008416 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008417 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008418 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008419 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
8420 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008421
Daniel Vetter66e985c2013-06-05 13:34:20 +02008422#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02008423#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008424#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetterbb760062013-06-06 14:55:52 +02008425#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008426
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008427 if (!IS_HASWELL(dev)) {
8428 if (!intel_fuzzy_clock_check(current_config, pipe_config)) {
Jesse Barnes6f024882013-07-01 10:19:09 -07008429 DRM_ERROR("mismatch in clock (expected %d, found %d)\n",
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008430 current_config->adjusted_mode.clock,
8431 pipe_config->adjusted_mode.clock);
8432 return false;
8433 }
8434 }
8435
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008436 return true;
8437}
8438
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008439static void
8440check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008441{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008442 struct intel_connector *connector;
8443
8444 list_for_each_entry(connector, &dev->mode_config.connector_list,
8445 base.head) {
8446 /* This also checks the encoder/connector hw state with the
8447 * ->get_hw_state callbacks. */
8448 intel_connector_check_state(connector);
8449
8450 WARN(&connector->new_encoder->base != connector->base.encoder,
8451 "connector's staged encoder doesn't match current encoder\n");
8452 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008453}
8454
8455static void
8456check_encoder_state(struct drm_device *dev)
8457{
8458 struct intel_encoder *encoder;
8459 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008460
8461 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8462 base.head) {
8463 bool enabled = false;
8464 bool active = false;
8465 enum pipe pipe, tracked_pipe;
8466
8467 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8468 encoder->base.base.id,
8469 drm_get_encoder_name(&encoder->base));
8470
8471 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8472 "encoder's stage crtc doesn't match current crtc\n");
8473 WARN(encoder->connectors_active && !encoder->base.crtc,
8474 "encoder's active_connectors set, but no crtc\n");
8475
8476 list_for_each_entry(connector, &dev->mode_config.connector_list,
8477 base.head) {
8478 if (connector->base.encoder != &encoder->base)
8479 continue;
8480 enabled = true;
8481 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8482 active = true;
8483 }
8484 WARN(!!encoder->base.crtc != enabled,
8485 "encoder's enabled state mismatch "
8486 "(expected %i, found %i)\n",
8487 !!encoder->base.crtc, enabled);
8488 WARN(active && !encoder->base.crtc,
8489 "active encoder with no crtc\n");
8490
8491 WARN(encoder->connectors_active != active,
8492 "encoder's computed active state doesn't match tracked active state "
8493 "(expected %i, found %i)\n", active, encoder->connectors_active);
8494
8495 active = encoder->get_hw_state(encoder, &pipe);
8496 WARN(active != encoder->connectors_active,
8497 "encoder's hw state doesn't match sw tracking "
8498 "(expected %i, found %i)\n",
8499 encoder->connectors_active, active);
8500
8501 if (!encoder->base.crtc)
8502 continue;
8503
8504 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8505 WARN(active && pipe != tracked_pipe,
8506 "active encoder's pipe doesn't match"
8507 "(expected %i, found %i)\n",
8508 tracked_pipe, pipe);
8509
8510 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008511}
8512
8513static void
8514check_crtc_state(struct drm_device *dev)
8515{
8516 drm_i915_private_t *dev_priv = dev->dev_private;
8517 struct intel_crtc *crtc;
8518 struct intel_encoder *encoder;
8519 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008520
8521 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8522 base.head) {
8523 bool enabled = false;
8524 bool active = false;
8525
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008526 memset(&pipe_config, 0, sizeof(pipe_config));
8527
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008528 DRM_DEBUG_KMS("[CRTC:%d]\n",
8529 crtc->base.base.id);
8530
8531 WARN(crtc->active && !crtc->base.enabled,
8532 "active crtc, but not enabled in sw tracking\n");
8533
8534 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8535 base.head) {
8536 if (encoder->base.crtc != &crtc->base)
8537 continue;
8538 enabled = true;
8539 if (encoder->connectors_active)
8540 active = true;
8541 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008542
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008543 WARN(active != crtc->active,
8544 "crtc's computed active state doesn't match tracked active state "
8545 "(expected %i, found %i)\n", active, crtc->active);
8546 WARN(enabled != crtc->base.enabled,
8547 "crtc's computed enabled state doesn't match tracked enabled state "
8548 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8549
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008550 active = dev_priv->display.get_pipe_config(crtc,
8551 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02008552
8553 /* hw state is inconsistent with the pipe A quirk */
8554 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
8555 active = crtc->active;
8556
Daniel Vetter6c49f242013-06-06 12:45:25 +02008557 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8558 base.head) {
8559 if (encoder->base.crtc != &crtc->base)
8560 continue;
Jesse Barnes510d5f22013-07-01 15:50:17 -07008561 if (encoder->get_config)
Daniel Vetter6c49f242013-06-06 12:45:25 +02008562 encoder->get_config(encoder, &pipe_config);
8563 }
8564
Jesse Barnes510d5f22013-07-01 15:50:17 -07008565 if (dev_priv->display.get_clock)
8566 dev_priv->display.get_clock(crtc, &pipe_config);
8567
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008568 WARN(crtc->active != active,
8569 "crtc active state doesn't match with hw state "
8570 "(expected %i, found %i)\n", crtc->active, active);
8571
Daniel Vetterc0b03412013-05-28 12:05:54 +02008572 if (active &&
8573 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8574 WARN(1, "pipe state doesn't match!\n");
8575 intel_dump_pipe_config(crtc, &pipe_config,
8576 "[hw state]");
8577 intel_dump_pipe_config(crtc, &crtc->config,
8578 "[sw state]");
8579 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008580 }
8581}
8582
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008583static void
8584check_shared_dpll_state(struct drm_device *dev)
8585{
8586 drm_i915_private_t *dev_priv = dev->dev_private;
8587 struct intel_crtc *crtc;
8588 struct intel_dpll_hw_state dpll_hw_state;
8589 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02008590
8591 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8592 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
8593 int enabled_crtcs = 0, active_crtcs = 0;
8594 bool active;
8595
8596 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
8597
8598 DRM_DEBUG_KMS("%s\n", pll->name);
8599
8600 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
8601
8602 WARN(pll->active > pll->refcount,
8603 "more active pll users than references: %i vs %i\n",
8604 pll->active, pll->refcount);
8605 WARN(pll->active && !pll->on,
8606 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02008607 WARN(pll->on && !pll->active,
8608 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02008609 WARN(pll->on != active,
8610 "pll on state mismatch (expected %i, found %i)\n",
8611 pll->on, active);
8612
8613 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8614 base.head) {
8615 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
8616 enabled_crtcs++;
8617 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
8618 active_crtcs++;
8619 }
8620 WARN(pll->active != active_crtcs,
8621 "pll active crtcs mismatch (expected %i, found %i)\n",
8622 pll->active, active_crtcs);
8623 WARN(pll->refcount != enabled_crtcs,
8624 "pll enabled crtcs mismatch (expected %i, found %i)\n",
8625 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008626
8627 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
8628 sizeof(dpll_hw_state)),
8629 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02008630 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008631}
8632
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008633void
8634intel_modeset_check_state(struct drm_device *dev)
8635{
8636 check_connector_state(dev);
8637 check_encoder_state(dev);
8638 check_crtc_state(dev);
8639 check_shared_dpll_state(dev);
8640}
8641
Daniel Vetterf30da182013-04-11 20:22:50 +02008642static int __intel_set_mode(struct drm_crtc *crtc,
8643 struct drm_display_mode *mode,
8644 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008645{
8646 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008647 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008648 struct drm_display_mode *saved_mode, *saved_hwmode;
8649 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008650 struct intel_crtc *intel_crtc;
8651 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008652 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008653
Tim Gardner3ac18232012-12-07 07:54:26 -07008654 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008655 if (!saved_mode)
8656 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008657 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008658
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008659 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008660 &prepare_pipes, &disable_pipes);
8661
Tim Gardner3ac18232012-12-07 07:54:26 -07008662 *saved_hwmode = crtc->hwmode;
8663 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008664
Daniel Vetter25c5b262012-07-08 22:08:04 +02008665 /* Hack: Because we don't (yet) support global modeset on multiple
8666 * crtcs, we don't keep track of the new mode for more than one crtc.
8667 * Hence simply check whether any bit is set in modeset_pipes in all the
8668 * pieces of code that are not yet converted to deal with mutliple crtcs
8669 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008670 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008671 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008672 if (IS_ERR(pipe_config)) {
8673 ret = PTR_ERR(pipe_config);
8674 pipe_config = NULL;
8675
Tim Gardner3ac18232012-12-07 07:54:26 -07008676 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008677 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02008678 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
8679 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02008680 }
8681
Daniel Vetter460da9162013-03-27 00:44:51 +01008682 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8683 intel_crtc_disable(&intel_crtc->base);
8684
Daniel Vetterea9d7582012-07-10 10:42:52 +02008685 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8686 if (intel_crtc->base.enabled)
8687 dev_priv->display.crtc_disable(&intel_crtc->base);
8688 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008689
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008690 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8691 * to set it here already despite that we pass it down the callchain.
8692 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008693 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02008694 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008695 /* mode_set/enable/disable functions rely on a correct pipe
8696 * config. */
8697 to_intel_crtc(crtc)->config = *pipe_config;
8698 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008699
Daniel Vetterea9d7582012-07-10 10:42:52 +02008700 /* Only after disabling all output pipelines that will be changed can we
8701 * update the the output configuration. */
8702 intel_modeset_update_state(dev, prepare_pipes);
8703
Daniel Vetter47fab732012-10-26 10:58:18 +02008704 if (dev_priv->display.modeset_global_resources)
8705 dev_priv->display.modeset_global_resources(dev);
8706
Daniel Vettera6778b32012-07-02 09:56:42 +02008707 /* Set up the DPLL and any encoders state that needs to adjust or depend
8708 * on the DPLL.
8709 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008710 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008711 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008712 x, y, fb);
8713 if (ret)
8714 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008715 }
8716
8717 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008718 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8719 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008720
Daniel Vetter25c5b262012-07-08 22:08:04 +02008721 if (modeset_pipes) {
8722 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008723 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008724
Daniel Vetter25c5b262012-07-08 22:08:04 +02008725 /* Calculate and store various constants which
8726 * are later needed by vblank and swap-completion
8727 * timestamping. They are derived from true hwmode.
8728 */
8729 drm_calc_timestamping_constants(crtc);
8730 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008731
8732 /* FIXME: add subpixel order */
8733done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008734 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008735 crtc->hwmode = *saved_hwmode;
8736 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008737 }
8738
Tim Gardner3ac18232012-12-07 07:54:26 -07008739out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008740 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008741 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008742 return ret;
8743}
8744
Daniel Vetterf30da182013-04-11 20:22:50 +02008745int intel_set_mode(struct drm_crtc *crtc,
8746 struct drm_display_mode *mode,
8747 int x, int y, struct drm_framebuffer *fb)
8748{
8749 int ret;
8750
8751 ret = __intel_set_mode(crtc, mode, x, y, fb);
8752
8753 if (ret == 0)
8754 intel_modeset_check_state(crtc->dev);
8755
8756 return ret;
8757}
8758
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008759void intel_crtc_restore_mode(struct drm_crtc *crtc)
8760{
8761 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8762}
8763
Daniel Vetter25c5b262012-07-08 22:08:04 +02008764#undef for_each_intel_crtc_masked
8765
Daniel Vetterd9e55602012-07-04 22:16:09 +02008766static void intel_set_config_free(struct intel_set_config *config)
8767{
8768 if (!config)
8769 return;
8770
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008771 kfree(config->save_connector_encoders);
8772 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008773 kfree(config);
8774}
8775
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008776static int intel_set_config_save_state(struct drm_device *dev,
8777 struct intel_set_config *config)
8778{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008779 struct drm_encoder *encoder;
8780 struct drm_connector *connector;
8781 int count;
8782
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008783 config->save_encoder_crtcs =
8784 kcalloc(dev->mode_config.num_encoder,
8785 sizeof(struct drm_crtc *), GFP_KERNEL);
8786 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008787 return -ENOMEM;
8788
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008789 config->save_connector_encoders =
8790 kcalloc(dev->mode_config.num_connector,
8791 sizeof(struct drm_encoder *), GFP_KERNEL);
8792 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008793 return -ENOMEM;
8794
8795 /* Copy data. Note that driver private data is not affected.
8796 * Should anything bad happen only the expected state is
8797 * restored, not the drivers personal bookkeeping.
8798 */
8799 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008800 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008801 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008802 }
8803
8804 count = 0;
8805 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008806 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008807 }
8808
8809 return 0;
8810}
8811
8812static void intel_set_config_restore_state(struct drm_device *dev,
8813 struct intel_set_config *config)
8814{
Daniel Vetter9a935852012-07-05 22:34:27 +02008815 struct intel_encoder *encoder;
8816 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008817 int count;
8818
8819 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008820 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8821 encoder->new_crtc =
8822 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008823 }
8824
8825 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008826 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8827 connector->new_encoder =
8828 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008829 }
8830}
8831
Imre Deake3de42b2013-05-03 19:44:07 +02008832static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01008833is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02008834{
8835 int i;
8836
Chris Wilson2e57f472013-07-17 12:14:40 +01008837 if (set->num_connectors == 0)
8838 return false;
8839
8840 if (WARN_ON(set->connectors == NULL))
8841 return false;
8842
8843 for (i = 0; i < set->num_connectors; i++)
8844 if (set->connectors[i]->encoder &&
8845 set->connectors[i]->encoder->crtc == set->crtc &&
8846 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02008847 return true;
8848
8849 return false;
8850}
8851
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008852static void
8853intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8854 struct intel_set_config *config)
8855{
8856
8857 /* We should be able to check here if the fb has the same properties
8858 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01008859 if (is_crtc_connector_off(set)) {
8860 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02008861 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008862 /* If we have no fb then treat it as a full mode set */
8863 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03008864 struct intel_crtc *intel_crtc =
8865 to_intel_crtc(set->crtc);
8866
8867 if (intel_crtc->active && i915_fastboot) {
8868 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
8869 config->fb_changed = true;
8870 } else {
8871 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
8872 config->mode_changed = true;
8873 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008874 } else if (set->fb == NULL) {
8875 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008876 } else if (set->fb->pixel_format !=
8877 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008878 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02008879 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008880 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02008881 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008882 }
8883
Daniel Vetter835c5872012-07-10 18:11:08 +02008884 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008885 config->fb_changed = true;
8886
8887 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8888 DRM_DEBUG_KMS("modes are different, full mode set\n");
8889 drm_mode_debug_printmodeline(&set->crtc->mode);
8890 drm_mode_debug_printmodeline(set->mode);
8891 config->mode_changed = true;
8892 }
8893}
8894
Daniel Vetter2e431052012-07-04 22:42:15 +02008895static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008896intel_modeset_stage_output_state(struct drm_device *dev,
8897 struct drm_mode_set *set,
8898 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008899{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008900 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008901 struct intel_connector *connector;
8902 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008903 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008904
Damien Lespiau9abdda72013-02-13 13:29:23 +00008905 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008906 * of connectors. For paranoia, double-check this. */
8907 WARN_ON(!set->fb && (set->num_connectors != 0));
8908 WARN_ON(set->fb && (set->num_connectors == 0));
8909
Daniel Vetter50f56112012-07-02 09:35:43 +02008910 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008911 list_for_each_entry(connector, &dev->mode_config.connector_list,
8912 base.head) {
8913 /* Otherwise traverse passed in connector list and get encoders
8914 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008915 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008916 if (set->connectors[ro] == &connector->base) {
8917 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008918 break;
8919 }
8920 }
8921
Daniel Vetter9a935852012-07-05 22:34:27 +02008922 /* If we disable the crtc, disable all its connectors. Also, if
8923 * the connector is on the changing crtc but not on the new
8924 * connector list, disable it. */
8925 if ((!set->fb || ro == set->num_connectors) &&
8926 connector->base.encoder &&
8927 connector->base.encoder->crtc == set->crtc) {
8928 connector->new_encoder = NULL;
8929
8930 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8931 connector->base.base.id,
8932 drm_get_connector_name(&connector->base));
8933 }
8934
8935
8936 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008937 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008938 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008939 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008940 }
8941 /* connector->new_encoder is now updated for all connectors. */
8942
8943 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008944 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008945 list_for_each_entry(connector, &dev->mode_config.connector_list,
8946 base.head) {
8947 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008948 continue;
8949
Daniel Vetter9a935852012-07-05 22:34:27 +02008950 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008951
8952 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008953 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008954 new_crtc = set->crtc;
8955 }
8956
8957 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008958 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8959 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008960 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008961 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008962 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8963
8964 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8965 connector->base.base.id,
8966 drm_get_connector_name(&connector->base),
8967 new_crtc->base.id);
8968 }
8969
8970 /* Check for any encoders that needs to be disabled. */
8971 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8972 base.head) {
8973 list_for_each_entry(connector,
8974 &dev->mode_config.connector_list,
8975 base.head) {
8976 if (connector->new_encoder == encoder) {
8977 WARN_ON(!connector->new_encoder->new_crtc);
8978
8979 goto next_encoder;
8980 }
8981 }
8982 encoder->new_crtc = NULL;
8983next_encoder:
8984 /* Only now check for crtc changes so we don't miss encoders
8985 * that will be disabled. */
8986 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008987 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008988 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008989 }
8990 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008991 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008992
Daniel Vetter2e431052012-07-04 22:42:15 +02008993 return 0;
8994}
8995
8996static int intel_crtc_set_config(struct drm_mode_set *set)
8997{
8998 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008999 struct drm_mode_set save_set;
9000 struct intel_set_config *config;
9001 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02009002
Daniel Vetter8d3e3752012-07-05 16:09:09 +02009003 BUG_ON(!set);
9004 BUG_ON(!set->crtc);
9005 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02009006
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01009007 /* Enforce sane interface api - has been abused by the fb helper. */
9008 BUG_ON(!set->mode && set->fb);
9009 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02009010
Daniel Vetter2e431052012-07-04 22:42:15 +02009011 if (set->fb) {
9012 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
9013 set->crtc->base.id, set->fb->base.id,
9014 (int)set->num_connectors, set->x, set->y);
9015 } else {
9016 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02009017 }
9018
9019 dev = set->crtc->dev;
9020
9021 ret = -ENOMEM;
9022 config = kzalloc(sizeof(*config), GFP_KERNEL);
9023 if (!config)
9024 goto out_config;
9025
9026 ret = intel_set_config_save_state(dev, config);
9027 if (ret)
9028 goto out_config;
9029
9030 save_set.crtc = set->crtc;
9031 save_set.mode = &set->crtc->mode;
9032 save_set.x = set->crtc->x;
9033 save_set.y = set->crtc->y;
9034 save_set.fb = set->crtc->fb;
9035
9036 /* Compute whether we need a full modeset, only an fb base update or no
9037 * change at all. In the future we might also check whether only the
9038 * mode changed, e.g. for LVDS where we only change the panel fitter in
9039 * such cases. */
9040 intel_set_config_compute_mode_changes(set, config);
9041
Daniel Vetter9a935852012-07-05 22:34:27 +02009042 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02009043 if (ret)
9044 goto fail;
9045
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009046 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009047 ret = intel_set_mode(set->crtc, set->mode,
9048 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009049 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02009050 intel_crtc_wait_for_pending_flips(set->crtc);
9051
Daniel Vetter4f660f42012-07-02 09:47:37 +02009052 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02009053 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02009054 }
9055
Chris Wilson2d05eae2013-05-03 17:36:25 +01009056 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +02009057 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
9058 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +02009059fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +01009060 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009061
Chris Wilson2d05eae2013-05-03 17:36:25 +01009062 /* Try to restore the config */
9063 if (config->mode_changed &&
9064 intel_set_mode(save_set.crtc, save_set.mode,
9065 save_set.x, save_set.y, save_set.fb))
9066 DRM_ERROR("failed to restore config after modeset failure\n");
9067 }
Daniel Vetter50f56112012-07-02 09:35:43 +02009068
Daniel Vetterd9e55602012-07-04 22:16:09 +02009069out_config:
9070 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009071 return ret;
9072}
9073
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009074static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009075 .cursor_set = intel_crtc_cursor_set,
9076 .cursor_move = intel_crtc_cursor_move,
9077 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02009078 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009079 .destroy = intel_crtc_destroy,
9080 .page_flip = intel_crtc_page_flip,
9081};
9082
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009083static void intel_cpu_pll_init(struct drm_device *dev)
9084{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009085 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009086 intel_ddi_pll_init(dev);
9087}
9088
Daniel Vetter53589012013-06-05 13:34:16 +02009089static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
9090 struct intel_shared_dpll *pll,
9091 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009092{
Daniel Vetter53589012013-06-05 13:34:16 +02009093 uint32_t val;
9094
9095 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +02009096 hw_state->dpll = val;
9097 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
9098 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +02009099
9100 return val & DPLL_VCO_ENABLE;
9101}
9102
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009103static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
9104 struct intel_shared_dpll *pll)
9105{
9106 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
9107 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
9108}
9109
Daniel Vettere7b903d2013-06-05 13:34:14 +02009110static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
9111 struct intel_shared_dpll *pll)
9112{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009113 /* PCH refclock must be enabled first */
9114 assert_pch_refclk_enabled(dev_priv);
9115
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009116 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9117
9118 /* Wait for the clocks to stabilize. */
9119 POSTING_READ(PCH_DPLL(pll->id));
9120 udelay(150);
9121
9122 /* The pixel multiplier can only be updated once the
9123 * DPLL is enabled and the clocks are stable.
9124 *
9125 * So write it again.
9126 */
9127 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9128 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009129 udelay(200);
9130}
9131
9132static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
9133 struct intel_shared_dpll *pll)
9134{
9135 struct drm_device *dev = dev_priv->dev;
9136 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009137
9138 /* Make sure no transcoder isn't still depending on us. */
9139 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9140 if (intel_crtc_to_shared_dpll(crtc) == pll)
9141 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
9142 }
9143
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009144 I915_WRITE(PCH_DPLL(pll->id), 0);
9145 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009146 udelay(200);
9147}
9148
Daniel Vetter46edb022013-06-05 13:34:12 +02009149static char *ibx_pch_dpll_names[] = {
9150 "PCH DPLL A",
9151 "PCH DPLL B",
9152};
9153
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009154static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009155{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009156 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009157 int i;
9158
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009159 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009160
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009161 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +02009162 dev_priv->shared_dplls[i].id = i;
9163 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009164 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009165 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
9166 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +02009167 dev_priv->shared_dplls[i].get_hw_state =
9168 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009169 }
9170}
9171
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009172static void intel_shared_dpll_init(struct drm_device *dev)
9173{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009174 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009175
9176 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
9177 ibx_pch_dpll_init(dev);
9178 else
9179 dev_priv->num_shared_dpll = 0;
9180
9181 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
9182 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
9183 dev_priv->num_shared_dpll);
9184}
9185
Hannes Ederb358d0a2008-12-18 21:18:47 +01009186static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08009187{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009188 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009189 struct intel_crtc *intel_crtc;
9190 int i;
9191
9192 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
9193 if (intel_crtc == NULL)
9194 return;
9195
9196 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
9197
9198 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08009199 for (i = 0; i < 256; i++) {
9200 intel_crtc->lut_r[i] = i;
9201 intel_crtc->lut_g[i] = i;
9202 intel_crtc->lut_b[i] = i;
9203 }
9204
Jesse Barnes80824002009-09-10 15:28:06 -07009205 /* Swap pipes & planes for FBC on pre-965 */
9206 intel_crtc->pipe = pipe;
9207 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01009208 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08009209 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01009210 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07009211 }
9212
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009213 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
9214 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
9215 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
9216 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
9217
Jesse Barnes79e53942008-11-07 14:24:08 -08009218 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08009219}
9220
Carl Worth08d7b3d2009-04-29 14:43:54 -07009221int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00009222 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07009223{
Carl Worth08d7b3d2009-04-29 14:43:54 -07009224 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02009225 struct drm_mode_object *drmmode_obj;
9226 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009227
Daniel Vetter1cff8f62012-04-24 09:55:08 +02009228 if (!drm_core_check_feature(dev, DRIVER_MODESET))
9229 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009230
Daniel Vetterc05422d2009-08-11 16:05:30 +02009231 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
9232 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07009233
Daniel Vetterc05422d2009-08-11 16:05:30 +02009234 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07009235 DRM_ERROR("no such CRTC id\n");
9236 return -EINVAL;
9237 }
9238
Daniel Vetterc05422d2009-08-11 16:05:30 +02009239 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
9240 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009241
Daniel Vetterc05422d2009-08-11 16:05:30 +02009242 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009243}
9244
Daniel Vetter66a92782012-07-12 20:08:18 +02009245static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009246{
Daniel Vetter66a92782012-07-12 20:08:18 +02009247 struct drm_device *dev = encoder->base.dev;
9248 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009249 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009250 int entry = 0;
9251
Daniel Vetter66a92782012-07-12 20:08:18 +02009252 list_for_each_entry(source_encoder,
9253 &dev->mode_config.encoder_list, base.head) {
9254
9255 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009256 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02009257
9258 /* Intel hw has only one MUX where enocoders could be cloned. */
9259 if (encoder->cloneable && source_encoder->cloneable)
9260 index_mask |= (1 << entry);
9261
Jesse Barnes79e53942008-11-07 14:24:08 -08009262 entry++;
9263 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01009264
Jesse Barnes79e53942008-11-07 14:24:08 -08009265 return index_mask;
9266}
9267
Chris Wilson4d302442010-12-14 19:21:29 +00009268static bool has_edp_a(struct drm_device *dev)
9269{
9270 struct drm_i915_private *dev_priv = dev->dev_private;
9271
9272 if (!IS_MOBILE(dev))
9273 return false;
9274
9275 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
9276 return false;
9277
9278 if (IS_GEN5(dev) &&
9279 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
9280 return false;
9281
9282 return true;
9283}
9284
Jesse Barnes79e53942008-11-07 14:24:08 -08009285static void intel_setup_outputs(struct drm_device *dev)
9286{
Eric Anholt725e30a2009-01-22 13:01:02 -08009287 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009288 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009289 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009290
Daniel Vetterc9093352013-06-06 22:22:47 +02009291 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009292
Paulo Zanonic40c0f52013-04-12 18:16:53 -03009293 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02009294 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009295
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009296 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03009297 int found;
9298
9299 /* Haswell uses DDI functions to detect digital outputs */
9300 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
9301 /* DDI A only supports eDP */
9302 if (found)
9303 intel_ddi_init(dev, PORT_A);
9304
9305 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
9306 * register */
9307 found = I915_READ(SFUSE_STRAP);
9308
9309 if (found & SFUSE_STRAP_DDIB_DETECTED)
9310 intel_ddi_init(dev, PORT_B);
9311 if (found & SFUSE_STRAP_DDIC_DETECTED)
9312 intel_ddi_init(dev, PORT_C);
9313 if (found & SFUSE_STRAP_DDID_DETECTED)
9314 intel_ddi_init(dev, PORT_D);
9315 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009316 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02009317 dpd_is_edp = intel_dpd_is_edp(dev);
9318
9319 if (has_edp_a(dev))
9320 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009321
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009322 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08009323 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01009324 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009325 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009326 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009327 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009328 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009329 }
9330
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009331 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009332 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009333
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009334 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009335 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009336
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009337 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009338 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009339
Daniel Vetter270b3042012-10-27 15:52:05 +02009340 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009341 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009342 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05309343 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009344 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
9345 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05309346
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009347 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03009348 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
9349 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009350 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
9351 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009352 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08009353 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009354 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08009355
Paulo Zanonie2debe92013-02-18 19:00:27 -03009356 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009357 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009358 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009359 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
9360 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009361 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009362 }
Ma Ling27185ae2009-08-24 13:50:23 +08009363
Imre Deake7281ea2013-05-08 13:14:08 +03009364 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009365 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08009366 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009367
9368 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009369
Paulo Zanonie2debe92013-02-18 19:00:27 -03009370 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009371 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009372 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009373 }
Ma Ling27185ae2009-08-24 13:50:23 +08009374
Paulo Zanonie2debe92013-02-18 19:00:27 -03009375 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009376
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009377 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
9378 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009379 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009380 }
Imre Deake7281ea2013-05-08 13:14:08 +03009381 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009382 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08009383 }
Ma Ling27185ae2009-08-24 13:50:23 +08009384
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009385 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03009386 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009387 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07009388 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009389 intel_dvo_init(dev);
9390
Zhenyu Wang103a1962009-11-27 11:44:36 +08009391 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009392 intel_tv_init(dev);
9393
Chris Wilson4ef69c72010-09-09 15:14:28 +01009394 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9395 encoder->base.possible_crtcs = encoder->crtc_mask;
9396 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02009397 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08009398 }
Chris Wilson47356eb2011-01-11 17:06:04 +00009399
Paulo Zanonidde86e22012-12-01 12:04:25 -02009400 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02009401
9402 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009403}
9404
Chris Wilsonddfe1562013-08-06 17:43:07 +01009405void intel_framebuffer_fini(struct intel_framebuffer *fb)
9406{
9407 drm_framebuffer_cleanup(&fb->base);
9408 drm_gem_object_unreference_unlocked(&fb->obj->base);
9409}
9410
Jesse Barnes79e53942008-11-07 14:24:08 -08009411static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
9412{
9413 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009414
Chris Wilsonddfe1562013-08-06 17:43:07 +01009415 intel_framebuffer_fini(intel_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009416 kfree(intel_fb);
9417}
9418
9419static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00009420 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08009421 unsigned int *handle)
9422{
9423 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009424 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009425
Chris Wilson05394f32010-11-08 19:18:58 +00009426 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08009427}
9428
9429static const struct drm_framebuffer_funcs intel_fb_funcs = {
9430 .destroy = intel_user_framebuffer_destroy,
9431 .create_handle = intel_user_framebuffer_create_handle,
9432};
9433
Dave Airlie38651672010-03-30 05:34:13 +00009434int intel_framebuffer_init(struct drm_device *dev,
9435 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009436 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00009437 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08009438{
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009439 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08009440 int ret;
9441
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009442 if (obj->tiling_mode == I915_TILING_Y) {
9443 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01009444 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009445 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009446
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009447 if (mode_cmd->pitches[0] & 63) {
9448 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
9449 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01009450 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009451 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009452
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009453 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
9454 pitch_limit = 32*1024;
9455 } else if (INTEL_INFO(dev)->gen >= 4) {
9456 if (obj->tiling_mode)
9457 pitch_limit = 16*1024;
9458 else
9459 pitch_limit = 32*1024;
9460 } else if (INTEL_INFO(dev)->gen >= 3) {
9461 if (obj->tiling_mode)
9462 pitch_limit = 8*1024;
9463 else
9464 pitch_limit = 16*1024;
9465 } else
9466 /* XXX DSPC is limited to 4k tiled */
9467 pitch_limit = 8*1024;
9468
9469 if (mode_cmd->pitches[0] > pitch_limit) {
9470 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
9471 obj->tiling_mode ? "tiled" : "linear",
9472 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009473 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009474 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009475
9476 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009477 mode_cmd->pitches[0] != obj->stride) {
9478 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
9479 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009480 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009481 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009482
Ville Syrjälä57779d02012-10-31 17:50:14 +02009483 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009484 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02009485 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009486 case DRM_FORMAT_RGB565:
9487 case DRM_FORMAT_XRGB8888:
9488 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009489 break;
9490 case DRM_FORMAT_XRGB1555:
9491 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009492 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009493 DRM_DEBUG("unsupported pixel format: %s\n",
9494 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009495 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009496 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02009497 break;
9498 case DRM_FORMAT_XBGR8888:
9499 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009500 case DRM_FORMAT_XRGB2101010:
9501 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009502 case DRM_FORMAT_XBGR2101010:
9503 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009504 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009505 DRM_DEBUG("unsupported pixel format: %s\n",
9506 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009507 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009508 }
Jesse Barnesb5626742011-06-24 12:19:27 -07009509 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02009510 case DRM_FORMAT_YUYV:
9511 case DRM_FORMAT_UYVY:
9512 case DRM_FORMAT_YVYU:
9513 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009514 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009515 DRM_DEBUG("unsupported pixel format: %s\n",
9516 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009517 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009518 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009519 break;
9520 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009521 DRM_DEBUG("unsupported pixel format: %s\n",
9522 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +01009523 return -EINVAL;
9524 }
9525
Ville Syrjälä90f9a332012-10-31 17:50:19 +02009526 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
9527 if (mode_cmd->offsets[0] != 0)
9528 return -EINVAL;
9529
Daniel Vetterc7d73f62012-12-13 23:38:38 +01009530 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
9531 intel_fb->obj = obj;
9532
Jesse Barnes79e53942008-11-07 14:24:08 -08009533 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
9534 if (ret) {
9535 DRM_ERROR("framebuffer init failed %d\n", ret);
9536 return ret;
9537 }
9538
Jesse Barnes79e53942008-11-07 14:24:08 -08009539 return 0;
9540}
9541
Jesse Barnes79e53942008-11-07 14:24:08 -08009542static struct drm_framebuffer *
9543intel_user_framebuffer_create(struct drm_device *dev,
9544 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009545 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08009546{
Chris Wilson05394f32010-11-08 19:18:58 +00009547 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009548
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009549 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
9550 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00009551 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01009552 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08009553
Chris Wilsond2dff872011-04-19 08:36:26 +01009554 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08009555}
9556
Jesse Barnes79e53942008-11-07 14:24:08 -08009557static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009558 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00009559 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08009560};
9561
Jesse Barnese70236a2009-09-21 10:42:27 -07009562/* Set up chip specific display functions */
9563static void intel_init_display(struct drm_device *dev)
9564{
9565 struct drm_i915_private *dev_priv = dev->dev_private;
9566
Daniel Vetteree9300b2013-06-03 22:40:22 +02009567 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
9568 dev_priv->display.find_dpll = g4x_find_best_dpll;
9569 else if (IS_VALLEYVIEW(dev))
9570 dev_priv->display.find_dpll = vlv_find_best_dpll;
9571 else if (IS_PINEVIEW(dev))
9572 dev_priv->display.find_dpll = pnv_find_best_dpll;
9573 else
9574 dev_priv->display.find_dpll = i9xx_find_best_dpll;
9575
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009576 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009577 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009578 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02009579 dev_priv->display.crtc_enable = haswell_crtc_enable;
9580 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009581 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009582 dev_priv->display.update_plane = ironlake_update_plane;
9583 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009584 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009585 dev_priv->display.get_clock = ironlake_crtc_clock_get;
Eric Anholtf564048e2011-03-30 13:01:02 -07009586 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009587 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9588 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009589 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009590 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009591 } else if (IS_VALLEYVIEW(dev)) {
9592 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009593 dev_priv->display.get_clock = i9xx_crtc_clock_get;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009594 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9595 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9596 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9597 dev_priv->display.off = i9xx_crtc_off;
9598 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009599 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009600 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009601 dev_priv->display.get_clock = i9xx_crtc_clock_get;
Eric Anholtf564048e2011-03-30 13:01:02 -07009602 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009603 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9604 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009605 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009606 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009607 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009608
Jesse Barnese70236a2009-09-21 10:42:27 -07009609 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009610 if (IS_VALLEYVIEW(dev))
9611 dev_priv->display.get_display_clock_speed =
9612 valleyview_get_display_clock_speed;
9613 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009614 dev_priv->display.get_display_clock_speed =
9615 i945_get_display_clock_speed;
9616 else if (IS_I915G(dev))
9617 dev_priv->display.get_display_clock_speed =
9618 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02009619 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009620 dev_priv->display.get_display_clock_speed =
9621 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02009622 else if (IS_PINEVIEW(dev))
9623 dev_priv->display.get_display_clock_speed =
9624 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -07009625 else if (IS_I915GM(dev))
9626 dev_priv->display.get_display_clock_speed =
9627 i915gm_get_display_clock_speed;
9628 else if (IS_I865G(dev))
9629 dev_priv->display.get_display_clock_speed =
9630 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009631 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009632 dev_priv->display.get_display_clock_speed =
9633 i855_get_display_clock_speed;
9634 else /* 852, 830 */
9635 dev_priv->display.get_display_clock_speed =
9636 i830_get_display_clock_speed;
9637
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009638 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009639 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009640 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009641 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009642 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009643 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009644 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009645 } else if (IS_IVYBRIDGE(dev)) {
9646 /* FIXME: detect B0+ stepping and use auto training */
9647 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009648 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02009649 dev_priv->display.modeset_global_resources =
9650 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03009651 } else if (IS_HASWELL(dev)) {
9652 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08009653 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02009654 dev_priv->display.modeset_global_resources =
9655 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02009656 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07009657 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009658 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009659 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009660
9661 /* Default just returns -ENODEV to indicate unsupported */
9662 dev_priv->display.queue_flip = intel_default_queue_flip;
9663
9664 switch (INTEL_INFO(dev)->gen) {
9665 case 2:
9666 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9667 break;
9668
9669 case 3:
9670 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9671 break;
9672
9673 case 4:
9674 case 5:
9675 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9676 break;
9677
9678 case 6:
9679 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9680 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009681 case 7:
9682 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9683 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009684 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009685}
9686
Jesse Barnesb690e962010-07-19 13:53:12 -07009687/*
9688 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9689 * resume, or other times. This quirk makes sure that's the case for
9690 * affected systems.
9691 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009692static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009693{
9694 struct drm_i915_private *dev_priv = dev->dev_private;
9695
9696 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009697 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009698}
9699
Keith Packard435793d2011-07-12 14:56:22 -07009700/*
9701 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9702 */
9703static void quirk_ssc_force_disable(struct drm_device *dev)
9704{
9705 struct drm_i915_private *dev_priv = dev->dev_private;
9706 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009707 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009708}
9709
Carsten Emde4dca20e2012-03-15 15:56:26 +01009710/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009711 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9712 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009713 */
9714static void quirk_invert_brightness(struct drm_device *dev)
9715{
9716 struct drm_i915_private *dev_priv = dev->dev_private;
9717 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009718 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009719}
9720
Kamal Mostafae85843b2013-07-19 15:02:01 -07009721/*
9722 * Some machines (Dell XPS13) suffer broken backlight controls if
9723 * BLM_PCH_PWM_ENABLE is set.
9724 */
9725static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
9726{
9727 struct drm_i915_private *dev_priv = dev->dev_private;
9728 dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
9729 DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
9730}
9731
Jesse Barnesb690e962010-07-19 13:53:12 -07009732struct intel_quirk {
9733 int device;
9734 int subsystem_vendor;
9735 int subsystem_device;
9736 void (*hook)(struct drm_device *dev);
9737};
9738
Egbert Eich5f85f1762012-10-14 15:46:38 +02009739/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9740struct intel_dmi_quirk {
9741 void (*hook)(struct drm_device *dev);
9742 const struct dmi_system_id (*dmi_id_list)[];
9743};
9744
9745static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9746{
9747 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9748 return 1;
9749}
9750
9751static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9752 {
9753 .dmi_id_list = &(const struct dmi_system_id[]) {
9754 {
9755 .callback = intel_dmi_reverse_brightness,
9756 .ident = "NCR Corporation",
9757 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9758 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9759 },
9760 },
9761 { } /* terminating entry */
9762 },
9763 .hook = quirk_invert_brightness,
9764 },
9765};
9766
Ben Widawskyc43b5632012-04-16 14:07:40 -07009767static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009768 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009769 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009770
Jesse Barnesb690e962010-07-19 13:53:12 -07009771 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9772 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9773
Jesse Barnesb690e962010-07-19 13:53:12 -07009774 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9775 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9776
Daniel Vetterccd0d362012-10-10 23:13:59 +02009777 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07009778 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02009779 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009780
9781 /* Lenovo U160 cannot use SSC on LVDS */
9782 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009783
9784 /* Sony Vaio Y cannot use SSC on LVDS */
9785 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009786
9787 /* Acer Aspire 5734Z must invert backlight brightness */
9788 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02009789
9790 /* Acer/eMachines G725 */
9791 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02009792
9793 /* Acer/eMachines e725 */
9794 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02009795
9796 /* Acer/Packard Bell NCL20 */
9797 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01009798
9799 /* Acer Aspire 4736Z */
9800 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Kamal Mostafae85843b2013-07-19 15:02:01 -07009801
9802 /* Dell XPS13 HD Sandy Bridge */
9803 { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
9804 /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
9805 { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
Jesse Barnesb690e962010-07-19 13:53:12 -07009806};
9807
9808static void intel_init_quirks(struct drm_device *dev)
9809{
9810 struct pci_dev *d = dev->pdev;
9811 int i;
9812
9813 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9814 struct intel_quirk *q = &intel_quirks[i];
9815
9816 if (d->device == q->device &&
9817 (d->subsystem_vendor == q->subsystem_vendor ||
9818 q->subsystem_vendor == PCI_ANY_ID) &&
9819 (d->subsystem_device == q->subsystem_device ||
9820 q->subsystem_device == PCI_ANY_ID))
9821 q->hook(dev);
9822 }
Egbert Eich5f85f1762012-10-14 15:46:38 +02009823 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
9824 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
9825 intel_dmi_quirks[i].hook(dev);
9826 }
Jesse Barnesb690e962010-07-19 13:53:12 -07009827}
9828
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009829/* Disable the VGA plane that we never use */
9830static void i915_disable_vga(struct drm_device *dev)
9831{
9832 struct drm_i915_private *dev_priv = dev->dev_private;
9833 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009834 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009835
9836 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009837 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009838 sr1 = inb(VGA_SR_DATA);
9839 outb(sr1 | 1<<5, VGA_SR_DATA);
9840 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9841 udelay(300);
9842
9843 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9844 POSTING_READ(vga_reg);
9845}
9846
Daniel Vetterf8175862012-04-10 15:50:11 +02009847void intel_modeset_init_hw(struct drm_device *dev)
9848{
Paulo Zanonifa42e232013-01-25 16:59:11 -02009849 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03009850
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03009851 intel_prepare_ddi(dev);
9852
Daniel Vetterf8175862012-04-10 15:50:11 +02009853 intel_init_clock_gating(dev);
9854
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009855 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009856 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009857 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02009858}
9859
Imre Deak7d708ee2013-04-17 14:04:50 +03009860void intel_modeset_suspend_hw(struct drm_device *dev)
9861{
9862 intel_suspend_hw(dev);
9863}
9864
Jesse Barnes79e53942008-11-07 14:24:08 -08009865void intel_modeset_init(struct drm_device *dev)
9866{
Jesse Barnes652c3932009-08-17 13:31:43 -07009867 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009868 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009869
9870 drm_mode_config_init(dev);
9871
9872 dev->mode_config.min_width = 0;
9873 dev->mode_config.min_height = 0;
9874
Dave Airlie019d96c2011-09-29 16:20:42 +01009875 dev->mode_config.preferred_depth = 24;
9876 dev->mode_config.prefer_shadow = 1;
9877
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02009878 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08009879
Jesse Barnesb690e962010-07-19 13:53:12 -07009880 intel_init_quirks(dev);
9881
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009882 intel_init_pm(dev);
9883
Ben Widawskye3c74752013-04-05 13:12:39 -07009884 if (INTEL_INFO(dev)->num_pipes == 0)
9885 return;
9886
Jesse Barnese70236a2009-09-21 10:42:27 -07009887 intel_init_display(dev);
9888
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009889 if (IS_GEN2(dev)) {
9890 dev->mode_config.max_width = 2048;
9891 dev->mode_config.max_height = 2048;
9892 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009893 dev->mode_config.max_width = 4096;
9894 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009895 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009896 dev->mode_config.max_width = 8192;
9897 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009898 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08009899 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009900
Zhao Yakui28c97732009-10-09 11:39:41 +08009901 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009902 INTEL_INFO(dev)->num_pipes,
9903 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009904
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01009905 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009906 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009907 for (j = 0; j < dev_priv->num_plane; j++) {
9908 ret = intel_plane_init(dev, i, j);
9909 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +03009910 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
9911 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009912 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009913 }
9914
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009915 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009916 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009917
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009918 /* Just disable it once at startup */
9919 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009920 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00009921
9922 /* Just in case the BIOS is doing something questionable. */
9923 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009924}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009925
Daniel Vetter24929352012-07-02 20:28:59 +02009926static void
9927intel_connector_break_all_links(struct intel_connector *connector)
9928{
9929 connector->base.dpms = DRM_MODE_DPMS_OFF;
9930 connector->base.encoder = NULL;
9931 connector->encoder->connectors_active = false;
9932 connector->encoder->base.crtc = NULL;
9933}
9934
Daniel Vetter7fad7982012-07-04 17:51:47 +02009935static void intel_enable_pipe_a(struct drm_device *dev)
9936{
9937 struct intel_connector *connector;
9938 struct drm_connector *crt = NULL;
9939 struct intel_load_detect_pipe load_detect_temp;
9940
9941 /* We can't just switch on the pipe A, we need to set things up with a
9942 * proper mode and output configuration. As a gross hack, enable pipe A
9943 * by enabling the load detect pipe once. */
9944 list_for_each_entry(connector,
9945 &dev->mode_config.connector_list,
9946 base.head) {
9947 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9948 crt = &connector->base;
9949 break;
9950 }
9951 }
9952
9953 if (!crt)
9954 return;
9955
9956 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9957 intel_release_load_detect_pipe(crt, &load_detect_temp);
9958
9959
9960}
9961
Daniel Vetterfa555832012-10-10 23:14:00 +02009962static bool
9963intel_check_plane_mapping(struct intel_crtc *crtc)
9964{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009965 struct drm_device *dev = crtc->base.dev;
9966 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009967 u32 reg, val;
9968
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009969 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009970 return true;
9971
9972 reg = DSPCNTR(!crtc->plane);
9973 val = I915_READ(reg);
9974
9975 if ((val & DISPLAY_PLANE_ENABLE) &&
9976 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9977 return false;
9978
9979 return true;
9980}
9981
Daniel Vetter24929352012-07-02 20:28:59 +02009982static void intel_sanitize_crtc(struct intel_crtc *crtc)
9983{
9984 struct drm_device *dev = crtc->base.dev;
9985 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009986 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009987
Daniel Vetter24929352012-07-02 20:28:59 +02009988 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +02009989 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009990 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9991
9992 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009993 * disable the crtc (and hence change the state) if it is wrong. Note
9994 * that gen4+ has a fixed plane -> pipe mapping. */
9995 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009996 struct intel_connector *connector;
9997 bool plane;
9998
Daniel Vetter24929352012-07-02 20:28:59 +02009999 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
10000 crtc->base.base.id);
10001
10002 /* Pipe has the wrong plane attached and the plane is active.
10003 * Temporarily change the plane mapping and disable everything
10004 * ... */
10005 plane = crtc->plane;
10006 crtc->plane = !plane;
10007 dev_priv->display.crtc_disable(&crtc->base);
10008 crtc->plane = plane;
10009
10010 /* ... and break all links. */
10011 list_for_each_entry(connector, &dev->mode_config.connector_list,
10012 base.head) {
10013 if (connector->encoder->base.crtc != &crtc->base)
10014 continue;
10015
10016 intel_connector_break_all_links(connector);
10017 }
10018
10019 WARN_ON(crtc->active);
10020 crtc->base.enabled = false;
10021 }
Daniel Vetter24929352012-07-02 20:28:59 +020010022
Daniel Vetter7fad7982012-07-04 17:51:47 +020010023 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
10024 crtc->pipe == PIPE_A && !crtc->active) {
10025 /* BIOS forgot to enable pipe A, this mostly happens after
10026 * resume. Force-enable the pipe to fix this, the update_dpms
10027 * call below we restore the pipe to the right state, but leave
10028 * the required bits on. */
10029 intel_enable_pipe_a(dev);
10030 }
10031
Daniel Vetter24929352012-07-02 20:28:59 +020010032 /* Adjust the state of the output pipe according to whether we
10033 * have active connectors/encoders. */
10034 intel_crtc_update_dpms(&crtc->base);
10035
10036 if (crtc->active != crtc->base.enabled) {
10037 struct intel_encoder *encoder;
10038
10039 /* This can happen either due to bugs in the get_hw_state
10040 * functions or because the pipe is force-enabled due to the
10041 * pipe A quirk. */
10042 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
10043 crtc->base.base.id,
10044 crtc->base.enabled ? "enabled" : "disabled",
10045 crtc->active ? "enabled" : "disabled");
10046
10047 crtc->base.enabled = crtc->active;
10048
10049 /* Because we only establish the connector -> encoder ->
10050 * crtc links if something is active, this means the
10051 * crtc is now deactivated. Break the links. connector
10052 * -> encoder links are only establish when things are
10053 * actually up, hence no need to break them. */
10054 WARN_ON(crtc->active);
10055
10056 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
10057 WARN_ON(encoder->connectors_active);
10058 encoder->base.crtc = NULL;
10059 }
10060 }
10061}
10062
10063static void intel_sanitize_encoder(struct intel_encoder *encoder)
10064{
10065 struct intel_connector *connector;
10066 struct drm_device *dev = encoder->base.dev;
10067
10068 /* We need to check both for a crtc link (meaning that the
10069 * encoder is active and trying to read from a pipe) and the
10070 * pipe itself being active. */
10071 bool has_active_crtc = encoder->base.crtc &&
10072 to_intel_crtc(encoder->base.crtc)->active;
10073
10074 if (encoder->connectors_active && !has_active_crtc) {
10075 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
10076 encoder->base.base.id,
10077 drm_get_encoder_name(&encoder->base));
10078
10079 /* Connector is active, but has no active pipe. This is
10080 * fallout from our resume register restoring. Disable
10081 * the encoder manually again. */
10082 if (encoder->base.crtc) {
10083 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
10084 encoder->base.base.id,
10085 drm_get_encoder_name(&encoder->base));
10086 encoder->disable(encoder);
10087 }
10088
10089 /* Inconsistent output/port/pipe state happens presumably due to
10090 * a bug in one of the get_hw_state functions. Or someplace else
10091 * in our code, like the register restore mess on resume. Clamp
10092 * things to off as a safer default. */
10093 list_for_each_entry(connector,
10094 &dev->mode_config.connector_list,
10095 base.head) {
10096 if (connector->encoder != encoder)
10097 continue;
10098
10099 intel_connector_break_all_links(connector);
10100 }
10101 }
10102 /* Enabled encoders without active connectors will be fixed in
10103 * the crtc fixup. */
10104}
10105
Daniel Vetter44cec742013-01-25 17:53:21 +010010106void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010107{
10108 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010109 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010110
10111 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
10112 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020010113 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010114 }
10115}
10116
Daniel Vetter30e984d2013-06-05 13:34:17 +020010117static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020010118{
10119 struct drm_i915_private *dev_priv = dev->dev_private;
10120 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020010121 struct intel_crtc *crtc;
10122 struct intel_encoder *encoder;
10123 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020010124 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020010125
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010126 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10127 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010010128 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020010129
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010130 crtc->active = dev_priv->display.get_pipe_config(crtc,
10131 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010132
10133 crtc->base.enabled = crtc->active;
10134
10135 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
10136 crtc->base.base.id,
10137 crtc->active ? "enabled" : "disabled");
10138 }
10139
Daniel Vetter53589012013-06-05 13:34:16 +020010140 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010141 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010142 intel_ddi_setup_hw_pll_state(dev);
10143
Daniel Vetter53589012013-06-05 13:34:16 +020010144 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10145 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10146
10147 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
10148 pll->active = 0;
10149 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10150 base.head) {
10151 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10152 pll->active++;
10153 }
10154 pll->refcount = pll->active;
10155
Daniel Vetter35c95372013-07-17 06:55:04 +020010156 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
10157 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020010158 }
10159
Daniel Vetter24929352012-07-02 20:28:59 +020010160 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10161 base.head) {
10162 pipe = 0;
10163
10164 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010165 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10166 encoder->base.crtc = &crtc->base;
Jesse Barnes510d5f22013-07-01 15:50:17 -070010167 if (encoder->get_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010168 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010169 } else {
10170 encoder->base.crtc = NULL;
10171 }
10172
10173 encoder->connectors_active = false;
10174 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
10175 encoder->base.base.id,
10176 drm_get_encoder_name(&encoder->base),
10177 encoder->base.crtc ? "enabled" : "disabled",
10178 pipe);
10179 }
10180
Jesse Barnes510d5f22013-07-01 15:50:17 -070010181 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10182 base.head) {
10183 if (!crtc->active)
10184 continue;
10185 if (dev_priv->display.get_clock)
10186 dev_priv->display.get_clock(crtc,
10187 &crtc->config);
10188 }
10189
Daniel Vetter24929352012-07-02 20:28:59 +020010190 list_for_each_entry(connector, &dev->mode_config.connector_list,
10191 base.head) {
10192 if (connector->get_hw_state(connector)) {
10193 connector->base.dpms = DRM_MODE_DPMS_ON;
10194 connector->encoder->connectors_active = true;
10195 connector->base.encoder = &connector->encoder->base;
10196 } else {
10197 connector->base.dpms = DRM_MODE_DPMS_OFF;
10198 connector->base.encoder = NULL;
10199 }
10200 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
10201 connector->base.base.id,
10202 drm_get_connector_name(&connector->base),
10203 connector->base.encoder ? "enabled" : "disabled");
10204 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020010205}
10206
10207/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
10208 * and i915 state tracking structures. */
10209void intel_modeset_setup_hw_state(struct drm_device *dev,
10210 bool force_restore)
10211{
10212 struct drm_i915_private *dev_priv = dev->dev_private;
10213 enum pipe pipe;
10214 struct drm_plane *plane;
10215 struct intel_crtc *crtc;
10216 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020010217 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010218
10219 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010220
Jesse Barnesbabea612013-06-26 18:57:38 +030010221 /*
10222 * Now that we have the config, copy it to each CRTC struct
10223 * Note that this could go away if we move to using crtc_config
10224 * checking everywhere.
10225 */
10226 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10227 base.head) {
10228 if (crtc->active && i915_fastboot) {
10229 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
10230
10231 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
10232 crtc->base.base.id);
10233 drm_mode_debug_printmodeline(&crtc->base.mode);
10234 }
10235 }
10236
Daniel Vetter24929352012-07-02 20:28:59 +020010237 /* HW state is read out, now we need to sanitize this mess. */
10238 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10239 base.head) {
10240 intel_sanitize_encoder(encoder);
10241 }
10242
10243 for_each_pipe(pipe) {
10244 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10245 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010246 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020010247 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010248
Daniel Vetter35c95372013-07-17 06:55:04 +020010249 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10250 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10251
10252 if (!pll->on || pll->active)
10253 continue;
10254
10255 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
10256
10257 pll->disable(dev_priv, pll);
10258 pll->on = false;
10259 }
10260
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010261 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +020010262 /*
10263 * We need to use raw interfaces for restoring state to avoid
10264 * checking (bogus) intermediate states.
10265 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010266 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070010267 struct drm_crtc *crtc =
10268 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020010269
10270 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
10271 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010272 }
Jesse Barnesb5644d02013-03-26 13:25:27 -070010273 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
10274 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010275
10276 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010277 } else {
10278 intel_modeset_update_staged_output_state(dev);
10279 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010280
10281 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +020010282
10283 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010284}
10285
10286void intel_modeset_gem_init(struct drm_device *dev)
10287{
Chris Wilson1833b132012-05-09 11:56:28 +010010288 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020010289
10290 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010291
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010292 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -080010293}
10294
10295void intel_modeset_cleanup(struct drm_device *dev)
10296{
Jesse Barnes652c3932009-08-17 13:31:43 -070010297 struct drm_i915_private *dev_priv = dev->dev_private;
10298 struct drm_crtc *crtc;
10299 struct intel_crtc *intel_crtc;
10300
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010301 /*
10302 * Interrupts and polling as the first thing to avoid creating havoc.
10303 * Too much stuff here (turning of rps, connectors, ...) would
10304 * experience fancy races otherwise.
10305 */
10306 drm_irq_uninstall(dev);
10307 cancel_work_sync(&dev_priv->hotplug_work);
10308 /*
10309 * Due to the hpd irq storm handling the hotplug work can re-arm the
10310 * poll handlers. Hence disable polling after hpd handling is shut down.
10311 */
Keith Packardf87ea762010-10-03 19:36:26 -070010312 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010313
Jesse Barnes652c3932009-08-17 13:31:43 -070010314 mutex_lock(&dev->struct_mutex);
10315
Jesse Barnes723bfd72010-10-07 16:01:13 -070010316 intel_unregister_dsm_handler();
10317
Jesse Barnes652c3932009-08-17 13:31:43 -070010318 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10319 /* Skip inactive CRTCs */
10320 if (!crtc->fb)
10321 continue;
10322
10323 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +020010324 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010325 }
10326
Chris Wilson973d04f2011-07-08 12:22:37 +010010327 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010328
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010329 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000010330
Daniel Vetter930ebb42012-06-29 23:32:16 +020010331 ironlake_teardown_rc6(dev);
10332
Kristian Høgsberg69341a52009-11-11 12:19:17 -050010333 mutex_unlock(&dev->struct_mutex);
10334
Chris Wilson1630fe72011-07-08 12:22:42 +010010335 /* flush any delayed tasks or pending work */
10336 flush_scheduled_work();
10337
Jani Nikuladc652f92013-04-12 15:18:38 +030010338 /* destroy backlight, if any, before the connectors */
10339 intel_panel_destroy_backlight(dev);
10340
Jesse Barnes79e53942008-11-07 14:24:08 -080010341 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010010342
10343 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010344}
10345
Dave Airlie28d52042009-09-21 14:33:58 +100010346/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080010347 * Return which encoder is currently attached for connector.
10348 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010010349struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080010350{
Chris Wilsondf0e9242010-09-09 16:20:55 +010010351 return &intel_attached_encoder(connector)->base;
10352}
Jesse Barnes79e53942008-11-07 14:24:08 -080010353
Chris Wilsondf0e9242010-09-09 16:20:55 +010010354void intel_connector_attach_encoder(struct intel_connector *connector,
10355 struct intel_encoder *encoder)
10356{
10357 connector->encoder = encoder;
10358 drm_mode_connector_attach_encoder(&connector->base,
10359 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010360}
Dave Airlie28d52042009-09-21 14:33:58 +100010361
10362/*
10363 * set vga decode state - true == enable VGA decode
10364 */
10365int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
10366{
10367 struct drm_i915_private *dev_priv = dev->dev_private;
10368 u16 gmch_ctrl;
10369
10370 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
10371 if (state)
10372 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
10373 else
10374 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
10375 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
10376 return 0;
10377}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010378
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010379struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010380
10381 u32 power_well_driver;
10382
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010383 struct intel_cursor_error_state {
10384 u32 control;
10385 u32 position;
10386 u32 base;
10387 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010010388 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010389
10390 struct intel_pipe_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010391 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010392 u32 conf;
10393 u32 source;
10394
10395 u32 htotal;
10396 u32 hblank;
10397 u32 hsync;
10398 u32 vtotal;
10399 u32 vblank;
10400 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +010010401 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010402
10403 struct intel_plane_error_state {
10404 u32 control;
10405 u32 stride;
10406 u32 size;
10407 u32 pos;
10408 u32 addr;
10409 u32 surface;
10410 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010010411 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010412};
10413
10414struct intel_display_error_state *
10415intel_display_capture_error_state(struct drm_device *dev)
10416{
Akshay Joshi0206e352011-08-16 15:34:10 -040010417 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010418 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -020010419 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010420 int i;
10421
10422 error = kmalloc(sizeof(*error), GFP_ATOMIC);
10423 if (error == NULL)
10424 return NULL;
10425
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010426 if (HAS_POWER_WELL(dev))
10427 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
10428
Damien Lespiau52331302012-08-15 19:23:25 +010010429 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -020010430 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010431 error->pipe[i].cpu_transcoder = cpu_transcoder;
Paulo Zanoni702e7a52012-10-23 18:29:59 -020010432
Paulo Zanonia18c4c32013-03-06 20:03:12 -030010433 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
10434 error->cursor[i].control = I915_READ(CURCNTR(i));
10435 error->cursor[i].position = I915_READ(CURPOS(i));
10436 error->cursor[i].base = I915_READ(CURBASE(i));
10437 } else {
10438 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
10439 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
10440 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
10441 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010442
10443 error->plane[i].control = I915_READ(DSPCNTR(i));
10444 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010445 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030010446 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010447 error->plane[i].pos = I915_READ(DSPPOS(i));
10448 }
Paulo Zanonica291362013-03-06 20:03:14 -030010449 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
10450 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010451 if (INTEL_INFO(dev)->gen >= 4) {
10452 error->plane[i].surface = I915_READ(DSPSURF(i));
10453 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
10454 }
10455
Paulo Zanoni702e7a52012-10-23 18:29:59 -020010456 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010457 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010458 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
10459 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
10460 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
10461 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
10462 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
10463 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010464 }
10465
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010466 /* In the code above we read the registers without checking if the power
10467 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
10468 * prevent the next I915_WRITE from detecting it and printing an error
10469 * message. */
Chris Wilson907b28c2013-07-19 20:36:52 +010010470 intel_uncore_clear_errors(dev);
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010471
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010472 return error;
10473}
10474
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010475#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
10476
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010477void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010478intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010479 struct drm_device *dev,
10480 struct intel_display_error_state *error)
10481{
10482 int i;
10483
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010484 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010485 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010486 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010487 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010010488 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010489 err_printf(m, "Pipe [%d]:\n", i);
10490 err_printf(m, " CPU transcoder: %c\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010491 transcoder_name(error->pipe[i].cpu_transcoder));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010492 err_printf(m, " CONF: %08x\n", error->pipe[i].conf);
10493 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
10494 err_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
10495 err_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
10496 err_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
10497 err_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
10498 err_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
10499 err_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010500
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010501 err_printf(m, "Plane [%d]:\n", i);
10502 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
10503 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010504 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010505 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
10506 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010507 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030010508 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010509 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010510 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010511 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
10512 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010513 }
10514
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010515 err_printf(m, "Cursor [%d]:\n", i);
10516 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
10517 err_printf(m, " POS: %08x\n", error->cursor[i].position);
10518 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010519 }
10520}