blob: 441e2502b88946ff2d7455a9f26cc32faa87d8fc [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
Oscar Mateoa4872ba2014-05-22 14:13:33 +010084void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010094gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
98 u32 cmd;
99 int ret;
100
101 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200102 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100103 cmd |= MI_NO_WRITE_FLUSH;
104
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107
108 ret = intel_ring_begin(ring, 2);
109 if (ret)
110 return ret;
111
112 intel_ring_emit(ring, cmd);
113 intel_ring_emit(ring, MI_NOOP);
114 intel_ring_advance(ring);
115
116 return 0;
117}
118
119static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100120gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100121 u32 invalidate_domains,
122 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700123{
Chris Wilson78501ea2010-10-27 12:18:21 +0100124 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100125 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000126 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100127
Chris Wilson36d527d2011-03-19 22:26:49 +0000128 /*
129 * read/write caches:
130 *
131 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
132 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
133 * also flushed at 2d versus 3d pipeline switches.
134 *
135 * read-only caches:
136 *
137 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
138 * MI_READ_FLUSH is set, and is always flushed on 965.
139 *
140 * I915_GEM_DOMAIN_COMMAND may not exist?
141 *
142 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
143 * invalidated when MI_EXE_FLUSH is set.
144 *
145 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
146 * invalidated with every MI_FLUSH.
147 *
148 * TLBs:
149 *
150 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
151 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
152 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
153 * are flushed at any MI_FLUSH.
154 */
155
156 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100157 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000158 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000159 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
160 cmd |= MI_EXE_FLUSH;
161
162 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
163 (IS_G4X(dev) || IS_GEN5(dev)))
164 cmd |= MI_INVALIDATE_ISP;
165
166 ret = intel_ring_begin(ring, 2);
167 if (ret)
168 return ret;
169
170 intel_ring_emit(ring, cmd);
171 intel_ring_emit(ring, MI_NOOP);
172 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000173
174 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800175}
176
Jesse Barnes8d315282011-10-16 10:23:31 +0200177/**
178 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
179 * implementing two workarounds on gen6. From section 1.4.7.1
180 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
181 *
182 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
183 * produced by non-pipelined state commands), software needs to first
184 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
185 * 0.
186 *
187 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
188 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
189 *
190 * And the workaround for these two requires this workaround first:
191 *
192 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
193 * BEFORE the pipe-control with a post-sync op and no write-cache
194 * flushes.
195 *
196 * And this last workaround is tricky because of the requirements on
197 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
198 * volume 2 part 1:
199 *
200 * "1 of the following must also be set:
201 * - Render Target Cache Flush Enable ([12] of DW1)
202 * - Depth Cache Flush Enable ([0] of DW1)
203 * - Stall at Pixel Scoreboard ([1] of DW1)
204 * - Depth Stall ([13] of DW1)
205 * - Post-Sync Operation ([13] of DW1)
206 * - Notify Enable ([8] of DW1)"
207 *
208 * The cache flushes require the workaround flush that triggered this
209 * one, so we can't use it. Depth stall would trigger the same.
210 * Post-sync nonzero is what triggered this second workaround, so we
211 * can't use that one either. Notify enable is IRQs, which aren't
212 * really our business. That leaves only stall at scoreboard.
213 */
214static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100215intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200216{
Chris Wilson18393f62014-04-09 09:19:40 +0100217 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200218 int ret;
219
220
221 ret = intel_ring_begin(ring, 6);
222 if (ret)
223 return ret;
224
225 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
226 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
227 PIPE_CONTROL_STALL_AT_SCOREBOARD);
228 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
229 intel_ring_emit(ring, 0); /* low dword */
230 intel_ring_emit(ring, 0); /* high dword */
231 intel_ring_emit(ring, MI_NOOP);
232 intel_ring_advance(ring);
233
234 ret = intel_ring_begin(ring, 6);
235 if (ret)
236 return ret;
237
238 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
239 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
240 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
241 intel_ring_emit(ring, 0);
242 intel_ring_emit(ring, 0);
243 intel_ring_emit(ring, MI_NOOP);
244 intel_ring_advance(ring);
245
246 return 0;
247}
248
249static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100250gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 u32 invalidate_domains, u32 flush_domains)
252{
253 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100254 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200255 int ret;
256
Paulo Zanonib3111502012-08-17 18:35:42 -0300257 /* Force SNB workarounds for PIPE_CONTROL flushes */
258 ret = intel_emit_post_sync_nonzero_flush(ring);
259 if (ret)
260 return ret;
261
Jesse Barnes8d315282011-10-16 10:23:31 +0200262 /* Just flush everything. Experiments have shown that reducing the
263 * number of bits based on the write domains has little performance
264 * impact.
265 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100266 if (flush_domains) {
267 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
268 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
269 /*
270 * Ensure that any following seqno writes only happen
271 * when the render cache is indeed flushed.
272 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200273 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100274 }
275 if (invalidate_domains) {
276 flags |= PIPE_CONTROL_TLB_INVALIDATE;
277 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
278 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
279 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
280 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
282 /*
283 * TLB invalidate requires a post-sync write.
284 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700285 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100286 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200289 if (ret)
290 return ret;
291
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100292 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200293 intel_ring_emit(ring, flags);
294 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_advance(ring);
297
298 return 0;
299}
300
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100301static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100302gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300303{
304 int ret;
305
306 ret = intel_ring_begin(ring, 4);
307 if (ret)
308 return ret;
309
310 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
311 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
312 PIPE_CONTROL_STALL_AT_SCOREBOARD);
313 intel_ring_emit(ring, 0);
314 intel_ring_emit(ring, 0);
315 intel_ring_advance(ring);
316
317 return 0;
318}
319
320static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100321gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300322 u32 invalidate_domains, u32 flush_domains)
323{
324 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100325 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 int ret;
327
Paulo Zanonif3987632012-08-17 18:35:43 -0300328 /*
329 * Ensure that any following seqno writes only happen when the render
330 * cache is indeed flushed.
331 *
332 * Workaround: 4th PIPE_CONTROL command (except the ones with only
333 * read-cache invalidate bits set) must have the CS_STALL bit set. We
334 * don't try to be clever and just set it unconditionally.
335 */
336 flags |= PIPE_CONTROL_CS_STALL;
337
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300338 /* Just flush everything. Experiments have shown that reducing the
339 * number of bits based on the write domains has little performance
340 * impact.
341 */
342 if (flush_domains) {
343 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
344 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 }
346 if (invalidate_domains) {
347 flags |= PIPE_CONTROL_TLB_INVALIDATE;
348 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
349 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
350 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
351 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
352 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000353 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300354 /*
355 * TLB invalidate requires a post-sync write.
356 */
357 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200358 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300359
Chris Wilsonadd284a2014-12-16 08:44:32 +0000360 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
361
Paulo Zanonif3987632012-08-17 18:35:43 -0300362 /* Workaround: we must issue a pipe_control with CS-stall bit
363 * set before a pipe_control command that has the state cache
364 * invalidate bit set. */
365 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300366 }
367
368 ret = intel_ring_begin(ring, 4);
369 if (ret)
370 return ret;
371
372 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
373 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200374 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300375 intel_ring_emit(ring, 0);
376 intel_ring_advance(ring);
377
378 return 0;
379}
380
Ben Widawskya5f3d682013-11-02 21:07:27 -0700381static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300382gen8_emit_pipe_control(struct intel_engine_cs *ring,
383 u32 flags, u32 scratch_addr)
384{
385 int ret;
386
387 ret = intel_ring_begin(ring, 6);
388 if (ret)
389 return ret;
390
391 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
392 intel_ring_emit(ring, flags);
393 intel_ring_emit(ring, scratch_addr);
394 intel_ring_emit(ring, 0);
395 intel_ring_emit(ring, 0);
396 intel_ring_emit(ring, 0);
397 intel_ring_advance(ring);
398
399 return 0;
400}
401
402static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100403gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700404 u32 invalidate_domains, u32 flush_domains)
405{
406 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100407 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800408 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700409
410 flags |= PIPE_CONTROL_CS_STALL;
411
412 if (flush_domains) {
413 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
414 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
415 }
416 if (invalidate_domains) {
417 flags |= PIPE_CONTROL_TLB_INVALIDATE;
418 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
419 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
420 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
421 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
422 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
423 flags |= PIPE_CONTROL_QW_WRITE;
424 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800425
426 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
427 ret = gen8_emit_pipe_control(ring,
428 PIPE_CONTROL_CS_STALL |
429 PIPE_CONTROL_STALL_AT_SCOREBOARD,
430 0);
431 if (ret)
432 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700433 }
434
kbuild test robot6e0b3f82015-03-05 22:03:08 +0800435 return gen8_emit_pipe_control(ring, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700436}
437
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100438static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100439 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800440{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300441 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100442 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800443}
444
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100445u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800446{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300447 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000448 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800449
Chris Wilson50877442014-03-21 12:41:53 +0000450 if (INTEL_INFO(ring->dev)->gen >= 8)
451 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
452 RING_ACTHD_UDW(ring->mmio_base));
453 else if (INTEL_INFO(ring->dev)->gen >= 4)
454 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
455 else
456 acthd = I915_READ(ACTHD);
457
458 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800459}
460
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100461static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200462{
463 struct drm_i915_private *dev_priv = ring->dev->dev_private;
464 u32 addr;
465
466 addr = dev_priv->status_page_dmah->busaddr;
467 if (INTEL_INFO(ring->dev)->gen >= 4)
468 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
469 I915_WRITE(HWS_PGA, addr);
470}
471
Damien Lespiauaf75f262015-02-10 19:32:17 +0000472static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
473{
474 struct drm_device *dev = ring->dev;
475 struct drm_i915_private *dev_priv = ring->dev->dev_private;
476 u32 mmio = 0;
477
478 /* The ring status page addresses are no longer next to the rest of
479 * the ring registers as of gen7.
480 */
481 if (IS_GEN7(dev)) {
482 switch (ring->id) {
483 case RCS:
484 mmio = RENDER_HWS_PGA_GEN7;
485 break;
486 case BCS:
487 mmio = BLT_HWS_PGA_GEN7;
488 break;
489 /*
490 * VCS2 actually doesn't exist on Gen7. Only shut up
491 * gcc switch check warning
492 */
493 case VCS2:
494 case VCS:
495 mmio = BSD_HWS_PGA_GEN7;
496 break;
497 case VECS:
498 mmio = VEBOX_HWS_PGA_GEN7;
499 break;
500 }
501 } else if (IS_GEN6(ring->dev)) {
502 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
503 } else {
504 /* XXX: gen8 returns to sanity */
505 mmio = RING_HWS_PGA(ring->mmio_base);
506 }
507
508 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
509 POSTING_READ(mmio);
510
511 /*
512 * Flush the TLB for this page
513 *
514 * FIXME: These two bits have disappeared on gen8, so a question
515 * arises: do we still need this and if so how should we go about
516 * invalidating the TLB?
517 */
518 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
519 u32 reg = RING_INSTPM(ring->mmio_base);
520
521 /* ring should be idle before issuing a sync flush*/
522 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
523
524 I915_WRITE(reg,
525 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
526 INSTPM_SYNC_FLUSH));
527 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
528 1000))
529 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
530 ring->name);
531 }
532}
533
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100534static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100535{
536 struct drm_i915_private *dev_priv = to_i915(ring->dev);
537
538 if (!IS_GEN2(ring->dev)) {
539 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200540 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
541 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100542 /* Sometimes we observe that the idle flag is not
543 * set even though the ring is empty. So double
544 * check before giving up.
545 */
546 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
547 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100548 }
549 }
550
551 I915_WRITE_CTL(ring, 0);
552 I915_WRITE_HEAD(ring, 0);
553 ring->write_tail(ring, 0);
554
555 if (!IS_GEN2(ring->dev)) {
556 (void)I915_READ_CTL(ring);
557 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
558 }
559
560 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
561}
562
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100563static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800564{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200565 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300566 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100567 struct intel_ringbuffer *ringbuf = ring->buffer;
568 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200569 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800570
Mika Kuoppala59bad942015-01-16 11:34:40 +0200571 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200572
Chris Wilson9991ae72014-04-02 16:36:07 +0100573 if (!stop_ring(ring)) {
574 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000575 DRM_DEBUG_KMS("%s head not reset to zero "
576 "ctl %08x head %08x tail %08x start %08x\n",
577 ring->name,
578 I915_READ_CTL(ring),
579 I915_READ_HEAD(ring),
580 I915_READ_TAIL(ring),
581 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800582
Chris Wilson9991ae72014-04-02 16:36:07 +0100583 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000584 DRM_ERROR("failed to set %s head to zero "
585 "ctl %08x head %08x tail %08x start %08x\n",
586 ring->name,
587 I915_READ_CTL(ring),
588 I915_READ_HEAD(ring),
589 I915_READ_TAIL(ring),
590 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100591 ret = -EIO;
592 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000593 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700594 }
595
Chris Wilson9991ae72014-04-02 16:36:07 +0100596 if (I915_NEED_GFX_HWS(dev))
597 intel_ring_setup_status_page(ring);
598 else
599 ring_setup_phys_status_page(ring);
600
Jiri Kosinaece4a172014-08-07 16:29:53 +0200601 /* Enforce ordering by reading HEAD register back */
602 I915_READ_HEAD(ring);
603
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200604 /* Initialize the ring. This must happen _after_ we've cleared the ring
605 * registers with the above sequence (the readback of the HEAD registers
606 * also enforces ordering), otherwise the hw might lose the new ring
607 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700608 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100609
610 /* WaClearRingBufHeadRegAtInit:ctg,elk */
611 if (I915_READ_HEAD(ring))
612 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
613 ring->name, I915_READ_HEAD(ring));
614 I915_WRITE_HEAD(ring, 0);
615 (void)I915_READ_HEAD(ring);
616
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200617 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100618 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000619 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800620
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800621 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400622 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700623 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400624 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000625 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100626 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
627 ring->name,
628 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
629 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
630 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200631 ret = -EIO;
632 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800633 }
634
Dave Gordonebd0fd42014-11-27 11:22:49 +0000635 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100636 ringbuf->head = I915_READ_HEAD(ring);
637 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000638 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000639
Chris Wilson50f018d2013-06-10 11:20:19 +0100640 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
641
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200642out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200643 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200644
645 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700646}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800647
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100648void
649intel_fini_pipe_control(struct intel_engine_cs *ring)
650{
651 struct drm_device *dev = ring->dev;
652
653 if (ring->scratch.obj == NULL)
654 return;
655
656 if (INTEL_INFO(dev)->gen >= 5) {
657 kunmap(sg_page(ring->scratch.obj->pages->sgl));
658 i915_gem_object_ggtt_unpin(ring->scratch.obj);
659 }
660
661 drm_gem_object_unreference(&ring->scratch.obj->base);
662 ring->scratch.obj = NULL;
663}
664
665int
666intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000668 int ret;
669
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100670 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000671
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100672 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
673 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 DRM_ERROR("Failed to allocate seqno page\n");
675 ret = -ENOMEM;
676 goto err;
677 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100678
Daniel Vettera9cc7262014-02-14 14:01:13 +0100679 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
680 if (ret)
681 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000682
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100683 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000684 if (ret)
685 goto err_unref;
686
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100687 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
688 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
689 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800690 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000691 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800692 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000693
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200694 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100695 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000696 return 0;
697
698err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800699 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000700err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100701 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000702err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000703 return ret;
704}
705
Michel Thierry771b9a52014-11-11 16:47:33 +0000706static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
707 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100708{
Mika Kuoppala72253422014-10-07 17:21:26 +0300709 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100710 struct drm_device *dev = ring->dev;
711 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300712 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100713
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000714 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300715 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100716
Mika Kuoppala72253422014-10-07 17:21:26 +0300717 ring->gpu_caches_dirty = true;
718 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100719 if (ret)
720 return ret;
721
Arun Siluvery22a916a2014-10-22 18:59:52 +0100722 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300723 if (ret)
724 return ret;
725
Arun Siluvery22a916a2014-10-22 18:59:52 +0100726 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300727 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300728 intel_ring_emit(ring, w->reg[i].addr);
729 intel_ring_emit(ring, w->reg[i].value);
730 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100731 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300732
733 intel_ring_advance(ring);
734
735 ring->gpu_caches_dirty = true;
736 ret = intel_ring_flush_all_caches(ring);
737 if (ret)
738 return ret;
739
740 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
741
742 return 0;
743}
744
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100745static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
746 struct intel_context *ctx)
747{
748 int ret;
749
750 ret = intel_ring_workarounds_emit(ring, ctx);
751 if (ret != 0)
752 return ret;
753
754 ret = i915_gem_render_state_init(ring);
755 if (ret)
756 DRM_ERROR("init render state: %d\n", ret);
757
758 return ret;
759}
760
Mika Kuoppala72253422014-10-07 17:21:26 +0300761static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000762 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300763{
764 const u32 idx = dev_priv->workarounds.count;
765
766 if (WARN_ON(idx >= I915_MAX_WA_REGS))
767 return -ENOSPC;
768
769 dev_priv->workarounds.reg[idx].addr = addr;
770 dev_priv->workarounds.reg[idx].value = val;
771 dev_priv->workarounds.reg[idx].mask = mask;
772
773 dev_priv->workarounds.count++;
774
775 return 0;
776}
777
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000778#define WA_REG(addr, mask, val) { \
779 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300780 if (r) \
781 return r; \
782 }
783
784#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000785 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300786
787#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000788 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300789
Damien Lespiau98533252014-12-08 17:33:51 +0000790#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000791 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300792
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000793#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
794#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300795
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000796#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300797
798static int bdw_init_workarounds(struct intel_engine_cs *ring)
799{
800 struct drm_device *dev = ring->dev;
801 struct drm_i915_private *dev_priv = dev->dev_private;
802
Arun Siluvery86d7f232014-08-26 14:44:50 +0100803 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700804 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300805 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
806 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
807 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100808
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700809 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300810 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
811 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100812
Mika Kuoppala72253422014-10-07 17:21:26 +0300813 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
814 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100815
816 /* Use Force Non-Coherent whenever executing a 3D context. This is a
817 * workaround for for a possible hang in the unlikely event a TLB
818 * invalidation occurs during a PSD flush.
819 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300820 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000821 /* WaForceEnableNonCoherent:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300822 HDC_FORCE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000823 /* WaForceContextSaveRestoreNonCoherent:bdw */
824 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
825 /* WaHdcDisableFetchWhenMasked:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000826 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000827 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300828 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100829
Kenneth Graunke2701fc42015-01-13 12:46:52 -0800830 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
831 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
832 * polygons in the same 8x4 pixel/sample area to be processed without
833 * stalling waiting for the earlier ones to write to Hierarchical Z
834 * buffer."
835 *
836 * This optimization is off by default for Broadwell; turn it on.
837 */
838 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
839
Arun Siluvery86d7f232014-08-26 14:44:50 +0100840 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300841 WA_SET_BIT_MASKED(CACHE_MODE_1,
842 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100843
844 /*
845 * BSpec recommends 8x4 when MSAA is used,
846 * however in practice 16x4 seems fastest.
847 *
848 * Note that PS/WM thread counts depend on the WIZ hashing
849 * disable bit, which we don't touch here, but it's good
850 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
851 */
Damien Lespiau98533252014-12-08 17:33:51 +0000852 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
853 GEN6_WIZ_HASHING_MASK,
854 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100855
Arun Siluvery86d7f232014-08-26 14:44:50 +0100856 return 0;
857}
858
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300859static int chv_init_workarounds(struct intel_engine_cs *ring)
860{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300861 struct drm_device *dev = ring->dev;
862 struct drm_i915_private *dev_priv = dev->dev_private;
863
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300864 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300865 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300866 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000867 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
868 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300869
Arun Siluvery952890092014-10-28 18:33:14 +0000870 /* Use Force Non-Coherent whenever executing a 3D context. This is a
871 * workaround for a possible hang in the unlikely event a TLB
872 * invalidation occurs during a PSD flush.
873 */
874 /* WaForceEnableNonCoherent:chv */
875 /* WaHdcDisableFetchWhenMasked:chv */
876 WA_SET_BIT_MASKED(HDC_CHICKEN0,
877 HDC_FORCE_NON_COHERENT |
878 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
879
Kenneth Graunke973a5b02015-01-13 12:46:53 -0800880 /* According to the CACHE_MODE_0 default value documentation, some
881 * CHV platforms disable this optimization by default. Turn it on.
882 */
883 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
884
Ville Syrjälä14bc16e2015-01-21 19:37:58 +0200885 /* Wa4x4STCOptimizationDisable:chv */
886 WA_SET_BIT_MASKED(CACHE_MODE_1,
887 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
888
Kenneth Graunked60de812015-01-10 18:02:22 -0800889 /* Improve HiZ throughput on CHV. */
890 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
891
Ville Syrjäläe7fc2432015-01-21 19:38:00 +0200892 /*
893 * BSpec recommends 8x4 when MSAA is used,
894 * however in practice 16x4 seems fastest.
895 *
896 * Note that PS/WM thread counts depend on the WIZ hashing
897 * disable bit, which we don't touch here, but it's good
898 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
899 */
900 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
901 GEN6_WIZ_HASHING_MASK,
902 GEN6_WIZ_HASHING_16x4);
903
Damien Lespiau65ca7512015-02-09 19:33:22 +0000904 if (INTEL_REVID(dev) == SKL_REVID_C0 ||
905 INTEL_REVID(dev) == SKL_REVID_D0)
906 /* WaBarrierPerformanceFixDisable:skl */
907 WA_SET_BIT_MASKED(HDC_CHICKEN0,
908 HDC_FENCE_DEST_SLM_DISABLE |
909 HDC_BARRIER_PERFORMANCE_DISABLE);
910
Mika Kuoppala72253422014-10-07 17:21:26 +0300911 return 0;
912}
913
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000914static int gen9_init_workarounds(struct intel_engine_cs *ring)
915{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000916 struct drm_device *dev = ring->dev;
917 struct drm_i915_private *dev_priv = dev->dev_private;
918
919 /* WaDisablePartialInstShootdown:skl */
920 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
921 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
922
Nick Hoath84241712015-02-05 10:47:20 +0000923 /* Syncing dependencies between camera and graphics */
924 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
925 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
926
Damien Lespiau35c8ce62015-02-11 18:21:43 +0000927 if (INTEL_REVID(dev) == SKL_REVID_A0 ||
928 INTEL_REVID(dev) == SKL_REVID_B0) {
Damien Lespiaua86eb582015-02-11 18:21:44 +0000929 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl */
930 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
931 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000932 }
933
Damien Lespiau183c6da2015-02-09 19:33:11 +0000934 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) {
935 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl */
936 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
937 GEN9_RHWO_OPTIMIZATION_DISABLE);
938 WA_SET_BIT_MASKED(GEN9_SLICE_COMMON_ECO_CHICKEN0,
939 DISABLE_PIXEL_MASK_CAMMING);
940 }
941
Nick Hoathcac23df2015-02-05 10:47:22 +0000942 if (INTEL_REVID(dev) >= SKL_REVID_C0) {
943 /* WaEnableYV12BugFixInHalfSliceChicken7:skl */
944 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
945 GEN9_ENABLE_YV12_BUGFIX);
946 }
947
Hoath, Nicholas13bea492015-02-05 10:47:24 +0000948 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
949 /*
950 *Use Force Non-Coherent whenever executing a 3D context. This
951 * is a workaround for a possible hang in the unlikely event
952 * a TLB invalidation occurs during a PSD flush.
953 */
954 /* WaForceEnableNonCoherent:skl */
955 WA_SET_BIT_MASKED(HDC_CHICKEN0,
956 HDC_FORCE_NON_COHERENT);
957 }
958
Hoath, Nicholas18404812015-02-05 10:47:23 +0000959 /* Wa4x4STCOptimizationDisable:skl */
960 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
961
Damien Lespiau9370cd92015-02-09 19:33:17 +0000962 /* WaDisablePartialResolveInVc:skl */
963 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);
964
Damien Lespiaue2db7072015-02-09 19:33:21 +0000965 /* WaCcsTlbPrefetchDisable:skl */
966 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
967 GEN9_CCS_TLB_PREFETCH_ENABLE);
968
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000969 return 0;
970}
971
Damien Lespiaub7668792015-02-14 18:30:29 +0000972static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
Damien Lespiau8d205492015-02-09 19:33:15 +0000973{
Damien Lespiaub7668792015-02-14 18:30:29 +0000974 struct drm_device *dev = ring->dev;
975 struct drm_i915_private *dev_priv = dev->dev_private;
976 u8 vals[3] = { 0, 0, 0 };
977 unsigned int i;
978
979 for (i = 0; i < 3; i++) {
980 u8 ss;
981
982 /*
983 * Only consider slices where one, and only one, subslice has 7
984 * EUs
985 */
986 if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
987 continue;
988
989 /*
990 * subslice_7eu[i] != 0 (because of the check above) and
991 * ss_max == 4 (maximum number of subslices possible per slice)
992 *
993 * -> 0 <= ss <= 3;
994 */
995 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
996 vals[i] = 3 - ss;
997 }
998
999 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1000 return 0;
1001
1002 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1003 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1004 GEN9_IZ_HASHING_MASK(2) |
1005 GEN9_IZ_HASHING_MASK(1) |
1006 GEN9_IZ_HASHING_MASK(0),
1007 GEN9_IZ_HASHING(2, vals[2]) |
1008 GEN9_IZ_HASHING(1, vals[1]) |
1009 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001010
Mika Kuoppala72253422014-10-07 17:21:26 +03001011 return 0;
1012}
1013
Damien Lespiaub7668792015-02-14 18:30:29 +00001014
Damien Lespiau8d205492015-02-09 19:33:15 +00001015static int skl_init_workarounds(struct intel_engine_cs *ring)
1016{
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001017 struct drm_device *dev = ring->dev;
1018 struct drm_i915_private *dev_priv = dev->dev_private;
1019
Damien Lespiau8d205492015-02-09 19:33:15 +00001020 gen9_init_workarounds(ring);
1021
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001022 /* WaDisablePowerCompilerClockGating:skl */
1023 if (INTEL_REVID(dev) == SKL_REVID_B0)
1024 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1025 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1026
Damien Lespiaub7668792015-02-14 18:30:29 +00001027 return skl_tune_iz_hashing(ring);
Damien Lespiau8d205492015-02-09 19:33:15 +00001028}
1029
Michel Thierry771b9a52014-11-11 16:47:33 +00001030int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001031{
1032 struct drm_device *dev = ring->dev;
1033 struct drm_i915_private *dev_priv = dev->dev_private;
1034
1035 WARN_ON(ring->id != RCS);
1036
1037 dev_priv->workarounds.count = 0;
1038
1039 if (IS_BROADWELL(dev))
1040 return bdw_init_workarounds(ring);
1041
1042 if (IS_CHERRYVIEW(dev))
1043 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001044
Damien Lespiau8d205492015-02-09 19:33:15 +00001045 if (IS_SKYLAKE(dev))
1046 return skl_init_workarounds(ring);
1047 else if (IS_GEN9(dev))
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001048 return gen9_init_workarounds(ring);
1049
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001050 return 0;
1051}
1052
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001053static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001054{
Chris Wilson78501ea2010-10-27 12:18:21 +01001055 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001056 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001057 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001058 if (ret)
1059 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001060
Akash Goel61a563a2014-03-25 18:01:50 +05301061 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1062 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001063 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001064
1065 /* We need to disable the AsyncFlip performance optimisations in order
1066 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1067 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001068 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +03001069 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001070 */
Imre Deakfbdcb062013-02-13 15:27:34 +00001071 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001072 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1073
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001074 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301075 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001076 if (INTEL_INFO(dev)->gen == 6)
1077 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001078 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001079
Akash Goel01fa0302014-03-24 23:00:04 +05301080 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001081 if (IS_GEN7(dev))
1082 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301083 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001084 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001085
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001086 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001087 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1088 * "If this bit is set, STCunit will have LRA as replacement
1089 * policy. [...] This bit must be reset. LRA replacement
1090 * policy is not supported."
1091 */
1092 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001093 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001094 }
1095
Daniel Vetter6b26c862012-04-24 14:04:12 +02001096 if (INTEL_INFO(dev)->gen >= 6)
1097 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001098
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001099 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001100 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001101
Mika Kuoppala72253422014-10-07 17:21:26 +03001102 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001103}
1104
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001105static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001106{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001107 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001108 struct drm_i915_private *dev_priv = dev->dev_private;
1109
1110 if (dev_priv->semaphore_obj) {
1111 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1112 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1113 dev_priv->semaphore_obj = NULL;
1114 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001115
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001116 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001117}
1118
Ben Widawsky3e789982014-06-30 09:53:37 -07001119static int gen8_rcs_signal(struct intel_engine_cs *signaller,
1120 unsigned int num_dwords)
1121{
1122#define MBOX_UPDATE_DWORDS 8
1123 struct drm_device *dev = signaller->dev;
1124 struct drm_i915_private *dev_priv = dev->dev_private;
1125 struct intel_engine_cs *waiter;
1126 int i, ret, num_rings;
1127
1128 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1129 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1130#undef MBOX_UPDATE_DWORDS
1131
1132 ret = intel_ring_begin(signaller, num_dwords);
1133 if (ret)
1134 return ret;
1135
1136 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001137 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001138 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1139 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1140 continue;
1141
John Harrison6259cea2014-11-24 18:49:29 +00001142 seqno = i915_gem_request_get_seqno(
1143 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001144 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1145 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1146 PIPE_CONTROL_QW_WRITE |
1147 PIPE_CONTROL_FLUSH_ENABLE);
1148 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1149 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001150 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001151 intel_ring_emit(signaller, 0);
1152 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1153 MI_SEMAPHORE_TARGET(waiter->id));
1154 intel_ring_emit(signaller, 0);
1155 }
1156
1157 return 0;
1158}
1159
1160static int gen8_xcs_signal(struct intel_engine_cs *signaller,
1161 unsigned int num_dwords)
1162{
1163#define MBOX_UPDATE_DWORDS 6
1164 struct drm_device *dev = signaller->dev;
1165 struct drm_i915_private *dev_priv = dev->dev_private;
1166 struct intel_engine_cs *waiter;
1167 int i, ret, num_rings;
1168
1169 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1170 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1171#undef MBOX_UPDATE_DWORDS
1172
1173 ret = intel_ring_begin(signaller, num_dwords);
1174 if (ret)
1175 return ret;
1176
1177 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001178 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001179 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1180 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1181 continue;
1182
John Harrison6259cea2014-11-24 18:49:29 +00001183 seqno = i915_gem_request_get_seqno(
1184 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001185 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1186 MI_FLUSH_DW_OP_STOREDW);
1187 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1188 MI_FLUSH_DW_USE_GTT);
1189 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001190 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001191 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1192 MI_SEMAPHORE_TARGET(waiter->id));
1193 intel_ring_emit(signaller, 0);
1194 }
1195
1196 return 0;
1197}
1198
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001199static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001200 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001201{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001202 struct drm_device *dev = signaller->dev;
1203 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001204 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001205 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001206
Ben Widawskya1444b72014-06-30 09:53:35 -07001207#define MBOX_UPDATE_DWORDS 3
1208 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1209 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1210#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001211
1212 ret = intel_ring_begin(signaller, num_dwords);
1213 if (ret)
1214 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001215
Ben Widawsky78325f22014-04-29 14:52:29 -07001216 for_each_ring(useless, dev_priv, i) {
1217 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1218 if (mbox_reg != GEN6_NOSYNC) {
John Harrison6259cea2014-11-24 18:49:29 +00001219 u32 seqno = i915_gem_request_get_seqno(
1220 signaller->outstanding_lazy_request);
Ben Widawsky78325f22014-04-29 14:52:29 -07001221 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1222 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001223 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001224 }
1225 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001226
Ben Widawskya1444b72014-06-30 09:53:35 -07001227 /* If num_dwords was rounded, make sure the tail pointer is correct */
1228 if (num_rings % 2 == 0)
1229 intel_ring_emit(signaller, MI_NOOP);
1230
Ben Widawsky024a43e2014-04-29 14:52:30 -07001231 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001232}
1233
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001234/**
1235 * gen6_add_request - Update the semaphore mailbox registers
1236 *
1237 * @ring - ring that is adding a request
1238 * @seqno - return seqno stuck into the ring
1239 *
1240 * Update the mailbox registers in the *other* rings with the current seqno.
1241 * This acts like a signal in the canonical semaphore.
1242 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001243static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001244gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001245{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001246 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001247
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001248 if (ring->semaphore.signal)
1249 ret = ring->semaphore.signal(ring, 4);
1250 else
1251 ret = intel_ring_begin(ring, 4);
1252
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001253 if (ret)
1254 return ret;
1255
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001256 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1257 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001258 intel_ring_emit(ring,
1259 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001260 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001261 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001262
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001263 return 0;
1264}
1265
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001266static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1267 u32 seqno)
1268{
1269 struct drm_i915_private *dev_priv = dev->dev_private;
1270 return dev_priv->last_seqno < seqno;
1271}
1272
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001273/**
1274 * intel_ring_sync - sync the waiter to the signaller on seqno
1275 *
1276 * @waiter - ring that is waiting
1277 * @signaller - ring which has, or will signal
1278 * @seqno - seqno which the waiter will block on
1279 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001280
1281static int
1282gen8_ring_sync(struct intel_engine_cs *waiter,
1283 struct intel_engine_cs *signaller,
1284 u32 seqno)
1285{
1286 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1287 int ret;
1288
1289 ret = intel_ring_begin(waiter, 4);
1290 if (ret)
1291 return ret;
1292
1293 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1294 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001295 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001296 MI_SEMAPHORE_SAD_GTE_SDD);
1297 intel_ring_emit(waiter, seqno);
1298 intel_ring_emit(waiter,
1299 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1300 intel_ring_emit(waiter,
1301 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1302 intel_ring_advance(waiter);
1303 return 0;
1304}
1305
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001306static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001307gen6_ring_sync(struct intel_engine_cs *waiter,
1308 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001309 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001310{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001311 u32 dw1 = MI_SEMAPHORE_MBOX |
1312 MI_SEMAPHORE_COMPARE |
1313 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001314 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1315 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001316
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001317 /* Throughout all of the GEM code, seqno passed implies our current
1318 * seqno is >= the last seqno executed. However for hardware the
1319 * comparison is strictly greater than.
1320 */
1321 seqno -= 1;
1322
Ben Widawskyebc348b2014-04-29 14:52:28 -07001323 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001324
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001325 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001326 if (ret)
1327 return ret;
1328
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001329 /* If seqno wrap happened, omit the wait with no-ops */
1330 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001331 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001332 intel_ring_emit(waiter, seqno);
1333 intel_ring_emit(waiter, 0);
1334 intel_ring_emit(waiter, MI_NOOP);
1335 } else {
1336 intel_ring_emit(waiter, MI_NOOP);
1337 intel_ring_emit(waiter, MI_NOOP);
1338 intel_ring_emit(waiter, MI_NOOP);
1339 intel_ring_emit(waiter, MI_NOOP);
1340 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001341 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001342
1343 return 0;
1344}
1345
Chris Wilsonc6df5412010-12-15 09:56:50 +00001346#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1347do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001348 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1349 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001350 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1351 intel_ring_emit(ring__, 0); \
1352 intel_ring_emit(ring__, 0); \
1353} while (0)
1354
1355static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001356pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001357{
Chris Wilson18393f62014-04-09 09:19:40 +01001358 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001359 int ret;
1360
1361 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1362 * incoherent with writes to memory, i.e. completely fubar,
1363 * so we need to use PIPE_NOTIFY instead.
1364 *
1365 * However, we also need to workaround the qword write
1366 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1367 * memory before requesting an interrupt.
1368 */
1369 ret = intel_ring_begin(ring, 32);
1370 if (ret)
1371 return ret;
1372
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001373 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001374 PIPE_CONTROL_WRITE_FLUSH |
1375 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001376 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001377 intel_ring_emit(ring,
1378 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001379 intel_ring_emit(ring, 0);
1380 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001381 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001382 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001383 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001384 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001385 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001386 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001387 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001388 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001389 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001390 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001391
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001392 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001393 PIPE_CONTROL_WRITE_FLUSH |
1394 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001395 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001396 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001397 intel_ring_emit(ring,
1398 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001399 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001400 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001401
Chris Wilsonc6df5412010-12-15 09:56:50 +00001402 return 0;
1403}
1404
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001405static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001406gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001407{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001408 /* Workaround to force correct ordering between irq and seqno writes on
1409 * ivb (and maybe also on snb) by reading from a CS register (like
1410 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001411 if (!lazy_coherency) {
1412 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1413 POSTING_READ(RING_ACTHD(ring->mmio_base));
1414 }
1415
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001416 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1417}
1418
1419static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001420ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001421{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001422 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1423}
1424
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001425static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001426ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001427{
1428 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1429}
1430
Chris Wilsonc6df5412010-12-15 09:56:50 +00001431static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001432pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001433{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001434 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001435}
1436
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001437static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001438pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001439{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001440 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001441}
1442
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001443static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001444gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001445{
1446 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001447 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001448 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001449
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001450 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001451 return false;
1452
Chris Wilson7338aef2012-04-24 21:48:47 +01001453 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001454 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001455 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001456 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001457
1458 return true;
1459}
1460
1461static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001462gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001463{
1464 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001465 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001466 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001467
Chris Wilson7338aef2012-04-24 21:48:47 +01001468 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001469 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001470 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001471 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001472}
1473
1474static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001475i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001476{
Chris Wilson78501ea2010-10-27 12:18:21 +01001477 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001478 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001479 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001480
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001481 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001482 return false;
1483
Chris Wilson7338aef2012-04-24 21:48:47 +01001484 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001485 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001486 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1487 I915_WRITE(IMR, dev_priv->irq_mask);
1488 POSTING_READ(IMR);
1489 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001490 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001491
1492 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001493}
1494
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001495static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001496i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001497{
Chris Wilson78501ea2010-10-27 12:18:21 +01001498 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001499 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001500 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001501
Chris Wilson7338aef2012-04-24 21:48:47 +01001502 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001503 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001504 dev_priv->irq_mask |= ring->irq_enable_mask;
1505 I915_WRITE(IMR, dev_priv->irq_mask);
1506 POSTING_READ(IMR);
1507 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001508 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001509}
1510
Chris Wilsonc2798b12012-04-22 21:13:57 +01001511static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001512i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001513{
1514 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001515 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001516 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001517
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001518 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001519 return false;
1520
Chris Wilson7338aef2012-04-24 21:48:47 +01001521 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001522 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001523 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1524 I915_WRITE16(IMR, dev_priv->irq_mask);
1525 POSTING_READ16(IMR);
1526 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001527 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001528
1529 return true;
1530}
1531
1532static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001533i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001534{
1535 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001536 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001537 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001538
Chris Wilson7338aef2012-04-24 21:48:47 +01001539 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001540 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001541 dev_priv->irq_mask |= ring->irq_enable_mask;
1542 I915_WRITE16(IMR, dev_priv->irq_mask);
1543 POSTING_READ16(IMR);
1544 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001545 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001546}
1547
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001548static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001549bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001550 u32 invalidate_domains,
1551 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001552{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001553 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001554
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001555 ret = intel_ring_begin(ring, 2);
1556 if (ret)
1557 return ret;
1558
1559 intel_ring_emit(ring, MI_FLUSH);
1560 intel_ring_emit(ring, MI_NOOP);
1561 intel_ring_advance(ring);
1562 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001563}
1564
Chris Wilson3cce4692010-10-27 16:11:02 +01001565static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001566i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001567{
Chris Wilson3cce4692010-10-27 16:11:02 +01001568 int ret;
1569
1570 ret = intel_ring_begin(ring, 4);
1571 if (ret)
1572 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001573
Chris Wilson3cce4692010-10-27 16:11:02 +01001574 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1575 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001576 intel_ring_emit(ring,
1577 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson3cce4692010-10-27 16:11:02 +01001578 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001579 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001580
Chris Wilson3cce4692010-10-27 16:11:02 +01001581 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001582}
1583
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001584static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001585gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001586{
1587 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001588 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001589 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001590
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001591 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1592 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001593
Chris Wilson7338aef2012-04-24 21:48:47 +01001594 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001595 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001596 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001597 I915_WRITE_IMR(ring,
1598 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001599 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001600 else
1601 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001602 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001603 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001604 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001605
1606 return true;
1607}
1608
1609static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001610gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001611{
1612 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001613 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001614 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001615
Chris Wilson7338aef2012-04-24 21:48:47 +01001616 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001617 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001618 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001619 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001620 else
1621 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001622 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001623 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001624 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001625}
1626
Ben Widawskya19d2932013-05-28 19:22:30 -07001627static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001628hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001629{
1630 struct drm_device *dev = ring->dev;
1631 struct drm_i915_private *dev_priv = dev->dev_private;
1632 unsigned long flags;
1633
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001634 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001635 return false;
1636
Daniel Vetter59cdb632013-07-04 23:35:28 +02001637 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001638 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001639 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001640 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001641 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001642 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001643
1644 return true;
1645}
1646
1647static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001648hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001649{
1650 struct drm_device *dev = ring->dev;
1651 struct drm_i915_private *dev_priv = dev->dev_private;
1652 unsigned long flags;
1653
Daniel Vetter59cdb632013-07-04 23:35:28 +02001654 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001655 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001656 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001657 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001658 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001659 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001660}
1661
Ben Widawskyabd58f02013-11-02 21:07:09 -07001662static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001663gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001664{
1665 struct drm_device *dev = ring->dev;
1666 struct drm_i915_private *dev_priv = dev->dev_private;
1667 unsigned long flags;
1668
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001669 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001670 return false;
1671
1672 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1673 if (ring->irq_refcount++ == 0) {
1674 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1675 I915_WRITE_IMR(ring,
1676 ~(ring->irq_enable_mask |
1677 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1678 } else {
1679 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1680 }
1681 POSTING_READ(RING_IMR(ring->mmio_base));
1682 }
1683 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1684
1685 return true;
1686}
1687
1688static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001689gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001690{
1691 struct drm_device *dev = ring->dev;
1692 struct drm_i915_private *dev_priv = dev->dev_private;
1693 unsigned long flags;
1694
1695 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1696 if (--ring->irq_refcount == 0) {
1697 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1698 I915_WRITE_IMR(ring,
1699 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1700 } else {
1701 I915_WRITE_IMR(ring, ~0);
1702 }
1703 POSTING_READ(RING_IMR(ring->mmio_base));
1704 }
1705 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1706}
1707
Zou Nan haid1b851f2010-05-21 09:08:57 +08001708static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001709i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001710 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001711 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001712{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001713 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001714
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001715 ret = intel_ring_begin(ring, 2);
1716 if (ret)
1717 return ret;
1718
Chris Wilson78501ea2010-10-27 12:18:21 +01001719 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001720 MI_BATCH_BUFFER_START |
1721 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001722 (dispatch_flags & I915_DISPATCH_SECURE ?
1723 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001724 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001725 intel_ring_advance(ring);
1726
Zou Nan haid1b851f2010-05-21 09:08:57 +08001727 return 0;
1728}
1729
Daniel Vetterb45305f2012-12-17 16:21:27 +01001730/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1731#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001732#define I830_TLB_ENTRIES (2)
1733#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001734static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001735i830_dispatch_execbuffer(struct intel_engine_cs *ring,
John Harrison8e004ef2015-02-13 11:48:10 +00001736 u64 offset, u32 len,
1737 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001738{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001739 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001740 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001741
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001742 ret = intel_ring_begin(ring, 6);
1743 if (ret)
1744 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001745
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001746 /* Evict the invalid PTE TLBs */
1747 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1748 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1749 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1750 intel_ring_emit(ring, cs_offset);
1751 intel_ring_emit(ring, 0xdeadbeef);
1752 intel_ring_emit(ring, MI_NOOP);
1753 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001754
John Harrison8e004ef2015-02-13 11:48:10 +00001755 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001756 if (len > I830_BATCH_LIMIT)
1757 return -ENOSPC;
1758
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001759 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001760 if (ret)
1761 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001762
1763 /* Blit the batch (which has now all relocs applied) to the
1764 * stable batch scratch bo area (so that the CS never
1765 * stumbles over its tlb invalidation bug) ...
1766 */
1767 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1768 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001769 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001770 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001771 intel_ring_emit(ring, 4096);
1772 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001773
Daniel Vetterb45305f2012-12-17 16:21:27 +01001774 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001775 intel_ring_emit(ring, MI_NOOP);
1776 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001777
1778 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001779 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001780 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001781
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001782 ret = intel_ring_begin(ring, 4);
1783 if (ret)
1784 return ret;
1785
1786 intel_ring_emit(ring, MI_BATCH_BUFFER);
John Harrison8e004ef2015-02-13 11:48:10 +00001787 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1788 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001789 intel_ring_emit(ring, offset + len - 8);
1790 intel_ring_emit(ring, MI_NOOP);
1791 intel_ring_advance(ring);
1792
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001793 return 0;
1794}
1795
1796static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001797i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001798 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001799 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001800{
1801 int ret;
1802
1803 ret = intel_ring_begin(ring, 2);
1804 if (ret)
1805 return ret;
1806
Chris Wilson65f56872012-04-17 16:38:12 +01001807 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001808 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1809 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001810 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001811
Eric Anholt62fdfea2010-05-21 13:26:39 -07001812 return 0;
1813}
1814
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001815static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001816{
Chris Wilson05394f32010-11-08 19:18:58 +00001817 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001818
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001819 obj = ring->status_page.obj;
1820 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001821 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001822
Chris Wilson9da3da62012-06-01 15:20:22 +01001823 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001824 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001825 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001826 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001827}
1828
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001829static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001830{
Chris Wilson05394f32010-11-08 19:18:58 +00001831 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001832
Chris Wilsone3efda42014-04-09 09:19:41 +01001833 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001834 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001835 int ret;
1836
1837 obj = i915_gem_alloc_object(ring->dev, 4096);
1838 if (obj == NULL) {
1839 DRM_ERROR("Failed to allocate status page\n");
1840 return -ENOMEM;
1841 }
1842
1843 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1844 if (ret)
1845 goto err_unref;
1846
Chris Wilson1f767e02014-07-03 17:33:03 -04001847 flags = 0;
1848 if (!HAS_LLC(ring->dev))
1849 /* On g33, we cannot place HWS above 256MiB, so
1850 * restrict its pinning to the low mappable arena.
1851 * Though this restriction is not documented for
1852 * gen4, gen5, or byt, they also behave similarly
1853 * and hang if the HWS is placed at the top of the
1854 * GTT. To generalise, it appears that all !llc
1855 * platforms have issues with us placing the HWS
1856 * above the mappable region (even though we never
1857 * actualy map it).
1858 */
1859 flags |= PIN_MAPPABLE;
1860 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001861 if (ret) {
1862err_unref:
1863 drm_gem_object_unreference(&obj->base);
1864 return ret;
1865 }
1866
1867 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001868 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001869
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001870 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001871 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001872 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001873
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001874 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1875 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001876
1877 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001878}
1879
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001880static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001881{
1882 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001883
1884 if (!dev_priv->status_page_dmah) {
1885 dev_priv->status_page_dmah =
1886 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1887 if (!dev_priv->status_page_dmah)
1888 return -ENOMEM;
1889 }
1890
Chris Wilson6b8294a2012-11-16 11:43:20 +00001891 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1892 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1893
1894 return 0;
1895}
1896
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001897void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1898{
1899 iounmap(ringbuf->virtual_start);
1900 ringbuf->virtual_start = NULL;
1901 i915_gem_object_ggtt_unpin(ringbuf->obj);
1902}
1903
1904int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1905 struct intel_ringbuffer *ringbuf)
1906{
1907 struct drm_i915_private *dev_priv = to_i915(dev);
1908 struct drm_i915_gem_object *obj = ringbuf->obj;
1909 int ret;
1910
1911 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1912 if (ret)
1913 return ret;
1914
1915 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1916 if (ret) {
1917 i915_gem_object_ggtt_unpin(obj);
1918 return ret;
1919 }
1920
1921 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1922 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1923 if (ringbuf->virtual_start == NULL) {
1924 i915_gem_object_ggtt_unpin(obj);
1925 return -EINVAL;
1926 }
1927
1928 return 0;
1929}
1930
Oscar Mateo84c23772014-07-24 17:04:15 +01001931void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001932{
Oscar Mateo2919d292014-07-03 16:28:02 +01001933 drm_gem_object_unreference(&ringbuf->obj->base);
1934 ringbuf->obj = NULL;
1935}
1936
Oscar Mateo84c23772014-07-24 17:04:15 +01001937int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1938 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001939{
Chris Wilsone3efda42014-04-09 09:19:41 +01001940 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001941
1942 obj = NULL;
1943 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001944 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001945 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001946 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001947 if (obj == NULL)
1948 return -ENOMEM;
1949
Akash Goel24f3a8c2014-06-17 10:59:42 +05301950 /* mark ring buffers as read-only from GPU side by default */
1951 obj->gt_ro = 1;
1952
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001953 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001954
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001955 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01001956}
1957
Ben Widawskyc43b5632012-04-16 14:07:40 -07001958static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001959 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001960{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001961 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01001962 int ret;
1963
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001964 WARN_ON(ring->buffer);
1965
1966 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1967 if (!ringbuf)
1968 return -ENOMEM;
1969 ring->buffer = ringbuf;
Oscar Mateo8ee14972014-05-22 14:13:34 +01001970
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001971 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001972 INIT_LIST_HEAD(&ring->active_list);
1973 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001974 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001975 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001976 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001977 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001978
Chris Wilsonb259f672011-03-29 13:19:09 +01001979 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001980
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001981 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001982 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001983 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001984 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001985 } else {
1986 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001987 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001988 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001989 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001990 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001991
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001992 WARN_ON(ringbuf->obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001993
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001994 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1995 if (ret) {
1996 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
1997 ring->name, ret);
1998 goto error;
1999 }
2000
2001 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2002 if (ret) {
2003 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2004 ring->name, ret);
2005 intel_destroy_ringbuffer_obj(ringbuf);
2006 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002007 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002008
Chris Wilson55249ba2010-12-22 14:04:47 +00002009 /* Workaround an erratum on the i830 which causes a hang if
2010 * the TAIL pointer points to within the last 2 cachelines
2011 * of the buffer.
2012 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002013 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01002014 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002015 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00002016
Brad Volkin44e895a2014-05-10 14:10:43 -07002017 ret = i915_cmd_parser_init_ring(ring);
2018 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002019 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002020
Oscar Mateo8ee14972014-05-22 14:13:34 +01002021 return 0;
2022
2023error:
2024 kfree(ringbuf);
2025 ring->buffer = NULL;
2026 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002027}
2028
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002029void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002030{
John Harrison6402c332014-10-31 12:00:26 +00002031 struct drm_i915_private *dev_priv;
2032 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01002033
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002034 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002035 return;
2036
John Harrison6402c332014-10-31 12:00:26 +00002037 dev_priv = to_i915(ring->dev);
2038 ringbuf = ring->buffer;
2039
Chris Wilsone3efda42014-04-09 09:19:41 +01002040 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03002041 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002042
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002043 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01002044 intel_destroy_ringbuffer_obj(ringbuf);
John Harrison6259cea2014-11-24 18:49:29 +00002045 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Chris Wilson78501ea2010-10-27 12:18:21 +01002046
Zou Nan hai8d192152010-11-02 16:31:01 +08002047 if (ring->cleanup)
2048 ring->cleanup(ring);
2049
Chris Wilson78501ea2010-10-27 12:18:21 +01002050 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07002051
2052 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002053
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002054 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002055 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002056}
2057
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002058static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002059{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002060 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002061 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002062 int ret;
2063
Dave Gordonebd0fd42014-11-27 11:22:49 +00002064 if (intel_ring_space(ringbuf) >= n)
2065 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002066
2067 list_for_each_entry(request, &ring->request_list, list) {
Nick Hoath72f95af2015-01-15 13:10:37 +00002068 if (__intel_ring_space(request->postfix, ringbuf->tail,
Oscar Mateo82e104c2014-07-24 17:04:26 +01002069 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00002070 break;
2071 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00002072 }
2073
Daniel Vettera4b3a572014-11-26 14:17:05 +01002074 if (&request->list == &ring->request_list)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002075 return -ENOSPC;
2076
Daniel Vettera4b3a572014-11-26 14:17:05 +01002077 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002078 if (ret)
2079 return ret;
2080
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002081 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002082
2083 return 0;
2084}
2085
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002086static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002087{
Chris Wilson78501ea2010-10-27 12:18:21 +01002088 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08002089 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002090 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01002091 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002092 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00002093
Chris Wilsona71d8d92012-02-15 11:25:36 +00002094 ret = intel_ring_wait_request(ring, n);
2095 if (ret != -ENOSPC)
2096 return ret;
2097
Chris Wilson09246732013-08-10 22:16:32 +01002098 /* force the tail write in case we have been skipping them */
2099 __intel_ring_advance(ring);
2100
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02002101 /* With GEM the hangcheck timer should kick us out of the loop,
2102 * leaving it early runs the risk of corrupting GEM state (due
2103 * to running on almost untested codepaths). But on resume
2104 * timers don't work yet, so prevent a complete hang in that
2105 * case by choosing an insanely large timeout. */
2106 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01002107
Dave Gordonebd0fd42014-11-27 11:22:49 +00002108 ret = 0;
Chris Wilsondcfe0502014-05-05 09:07:32 +01002109 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002110 do {
Dave Gordonebd0fd42014-11-27 11:22:49 +00002111 if (intel_ring_space(ringbuf) >= n)
Chris Wilsondcfe0502014-05-05 09:07:32 +01002112 break;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002113 ringbuf->head = I915_READ_HEAD(ring);
2114 if (intel_ring_space(ringbuf) >= n)
2115 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002116
Chris Wilsone60a0b12010-10-13 10:09:14 +01002117 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002118
Chris Wilsondcfe0502014-05-05 09:07:32 +01002119 if (dev_priv->mm.interruptible && signal_pending(current)) {
2120 ret = -ERESTARTSYS;
2121 break;
2122 }
2123
Daniel Vetter33196de2012-11-14 17:14:05 +01002124 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2125 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002126 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01002127 break;
2128
2129 if (time_after(jiffies, end)) {
2130 ret = -EBUSY;
2131 break;
2132 }
2133 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00002134 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01002135 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002136}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002137
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002138static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002139{
2140 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002141 struct intel_ringbuffer *ringbuf = ring->buffer;
2142 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002143
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002144 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00002145 int ret = ring_wait_for_space(ring, rem);
2146 if (ret)
2147 return ret;
2148 }
2149
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002150 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002151 rem /= 4;
2152 while (rem--)
2153 iowrite32(MI_NOOP, virt++);
2154
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002155 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002156 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002157
2158 return 0;
2159}
2160
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002161int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002162{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002163 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002164 int ret;
2165
2166 /* We need to add any requests required to flush the objects and ring */
John Harrison6259cea2014-11-24 18:49:29 +00002167 if (ring->outstanding_lazy_request) {
John Harrison9400ae52014-11-24 18:49:36 +00002168 ret = i915_add_request(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00002169 if (ret)
2170 return ret;
2171 }
2172
2173 /* Wait upon the last request to be completed */
2174 if (list_empty(&ring->request_list))
2175 return 0;
2176
Daniel Vettera4b3a572014-11-26 14:17:05 +01002177 req = list_entry(ring->request_list.prev,
Chris Wilson3e960502012-11-27 16:22:54 +00002178 struct drm_i915_gem_request,
Daniel Vettera4b3a572014-11-26 14:17:05 +01002179 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002180
Daniel Vettera4b3a572014-11-26 14:17:05 +01002181 return i915_wait_request(req);
Chris Wilson3e960502012-11-27 16:22:54 +00002182}
2183
Chris Wilson9d7730912012-11-27 16:22:52 +00002184static int
John Harrison6259cea2014-11-24 18:49:29 +00002185intel_ring_alloc_request(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00002186{
John Harrison9eba5d42014-11-24 18:49:23 +00002187 int ret;
2188 struct drm_i915_gem_request *request;
John Harrison67e29372014-12-05 13:49:35 +00002189 struct drm_i915_private *dev_private = ring->dev->dev_private;
John Harrison9eba5d42014-11-24 18:49:23 +00002190
John Harrison6259cea2014-11-24 18:49:29 +00002191 if (ring->outstanding_lazy_request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002192 return 0;
John Harrison9eba5d42014-11-24 18:49:23 +00002193
John Harrisonaaeb1ba2014-12-05 13:49:34 +00002194 request = kzalloc(sizeof(*request), GFP_KERNEL);
John Harrison9eba5d42014-11-24 18:49:23 +00002195 if (request == NULL)
2196 return -ENOMEM;
2197
John Harrisonabfe2622014-11-24 18:49:24 +00002198 kref_init(&request->ref);
John Harrisonff79e852014-11-24 18:49:41 +00002199 request->ring = ring;
John Harrison98e1bd42015-02-13 11:48:12 +00002200 request->ringbuf = ring->buffer;
John Harrison67e29372014-12-05 13:49:35 +00002201 request->uniq = dev_private->request_uniq++;
John Harrisonabfe2622014-11-24 18:49:24 +00002202
John Harrison6259cea2014-11-24 18:49:29 +00002203 ret = i915_gem_get_seqno(ring->dev, &request->seqno);
John Harrison9eba5d42014-11-24 18:49:23 +00002204 if (ret) {
2205 kfree(request);
2206 return ret;
2207 }
2208
John Harrison6259cea2014-11-24 18:49:29 +00002209 ring->outstanding_lazy_request = request;
John Harrison9eba5d42014-11-24 18:49:23 +00002210 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002211}
2212
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002213static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002214 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002215{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002216 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002217 int ret;
2218
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002219 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002220 ret = intel_wrap_ring_buffer(ring);
2221 if (unlikely(ret))
2222 return ret;
2223 }
2224
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002225 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002226 ret = ring_wait_for_space(ring, bytes);
2227 if (unlikely(ret))
2228 return ret;
2229 }
2230
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002231 return 0;
2232}
2233
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002234int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002235 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002236{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002237 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002238 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002239
Daniel Vetter33196de2012-11-14 17:14:05 +01002240 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2241 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002242 if (ret)
2243 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002244
Chris Wilson304d6952014-01-02 14:32:35 +00002245 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2246 if (ret)
2247 return ret;
2248
Chris Wilson9d7730912012-11-27 16:22:52 +00002249 /* Preallocate the olr before touching the ring */
John Harrison6259cea2014-11-24 18:49:29 +00002250 ret = intel_ring_alloc_request(ring);
Chris Wilson9d7730912012-11-27 16:22:52 +00002251 if (ret)
2252 return ret;
2253
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002254 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002255 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002256}
2257
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002258/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002259int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002260{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002261 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002262 int ret;
2263
2264 if (num_dwords == 0)
2265 return 0;
2266
Chris Wilson18393f62014-04-09 09:19:40 +01002267 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002268 ret = intel_ring_begin(ring, num_dwords);
2269 if (ret)
2270 return ret;
2271
2272 while (num_dwords--)
2273 intel_ring_emit(ring, MI_NOOP);
2274
2275 intel_ring_advance(ring);
2276
2277 return 0;
2278}
2279
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002280void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002281{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002282 struct drm_device *dev = ring->dev;
2283 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002284
John Harrison6259cea2014-11-24 18:49:29 +00002285 BUG_ON(ring->outstanding_lazy_request);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002286
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002287 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002288 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2289 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002290 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002291 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002292 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002293
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002294 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002295 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002296}
2297
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002298static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002299 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002300{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002301 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002302
2303 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002304
Chris Wilson12f55812012-07-05 17:14:01 +01002305 /* Disable notification that the ring is IDLE. The GT
2306 * will then assume that it is busy and bring it out of rc6.
2307 */
2308 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2309 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2310
2311 /* Clear the context id. Here be magic! */
2312 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2313
2314 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002315 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002316 GEN6_BSD_SLEEP_INDICATOR) == 0,
2317 50))
2318 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002319
Chris Wilson12f55812012-07-05 17:14:01 +01002320 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002321 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002322 POSTING_READ(RING_TAIL(ring->mmio_base));
2323
2324 /* Let the ring send IDLE messages to the GT again,
2325 * and so let it sleep to conserve power when idle.
2326 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002327 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002328 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002329}
2330
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002331static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002332 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002333{
Chris Wilson71a77e02011-02-02 12:13:49 +00002334 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002335 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002336
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002337 ret = intel_ring_begin(ring, 4);
2338 if (ret)
2339 return ret;
2340
Chris Wilson71a77e02011-02-02 12:13:49 +00002341 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002342 if (INTEL_INFO(ring->dev)->gen >= 8)
2343 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002344
2345 /* We always require a command barrier so that subsequent
2346 * commands, such as breadcrumb interrupts, are strictly ordered
2347 * wrt the contents of the write cache being flushed to memory
2348 * (and thus being coherent from the CPU).
2349 */
2350 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2351
Jesse Barnes9a289772012-10-26 09:42:42 -07002352 /*
2353 * Bspec vol 1c.5 - video engine command streamer:
2354 * "If ENABLED, all TLBs will be invalidated once the flush
2355 * operation is complete. This bit is only valid when the
2356 * Post-Sync Operation field is a value of 1h or 3h."
2357 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002358 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002359 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2360
Chris Wilson71a77e02011-02-02 12:13:49 +00002361 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002362 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002363 if (INTEL_INFO(ring->dev)->gen >= 8) {
2364 intel_ring_emit(ring, 0); /* upper addr */
2365 intel_ring_emit(ring, 0); /* value */
2366 } else {
2367 intel_ring_emit(ring, 0);
2368 intel_ring_emit(ring, MI_NOOP);
2369 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002370 intel_ring_advance(ring);
2371 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002372}
2373
2374static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002375gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002376 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002377 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002378{
John Harrison8e004ef2015-02-13 11:48:10 +00002379 bool ppgtt = USES_PPGTT(ring->dev) &&
2380 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002381 int ret;
2382
2383 ret = intel_ring_begin(ring, 4);
2384 if (ret)
2385 return ret;
2386
2387 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002388 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002389 intel_ring_emit(ring, lower_32_bits(offset));
2390 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002391 intel_ring_emit(ring, MI_NOOP);
2392 intel_ring_advance(ring);
2393
2394 return 0;
2395}
2396
2397static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002398hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
John Harrison8e004ef2015-02-13 11:48:10 +00002399 u64 offset, u32 len,
2400 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002401{
Akshay Joshi0206e352011-08-16 15:34:10 -04002402 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002403
Akshay Joshi0206e352011-08-16 15:34:10 -04002404 ret = intel_ring_begin(ring, 2);
2405 if (ret)
2406 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002407
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002408 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002409 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002410 (dispatch_flags & I915_DISPATCH_SECURE ?
Chris Wilson77072252014-09-10 12:18:27 +01002411 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002412 /* bit0-7 is the length on GEN6+ */
2413 intel_ring_emit(ring, offset);
2414 intel_ring_advance(ring);
2415
2416 return 0;
2417}
2418
2419static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002420gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002421 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002422 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002423{
2424 int ret;
2425
2426 ret = intel_ring_begin(ring, 2);
2427 if (ret)
2428 return ret;
2429
2430 intel_ring_emit(ring,
2431 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002432 (dispatch_flags & I915_DISPATCH_SECURE ?
2433 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002434 /* bit0-7 is the length on GEN6+ */
2435 intel_ring_emit(ring, offset);
2436 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002437
Akshay Joshi0206e352011-08-16 15:34:10 -04002438 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002439}
2440
Chris Wilson549f7362010-10-19 11:19:32 +01002441/* Blitter support (SandyBridge+) */
2442
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002443static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002444 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002445{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002446 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002447 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002448 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002449
Daniel Vetter6a233c72011-12-14 13:57:07 +01002450 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002451 if (ret)
2452 return ret;
2453
Chris Wilson71a77e02011-02-02 12:13:49 +00002454 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002455 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002456 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002457
2458 /* We always require a command barrier so that subsequent
2459 * commands, such as breadcrumb interrupts, are strictly ordered
2460 * wrt the contents of the write cache being flushed to memory
2461 * (and thus being coherent from the CPU).
2462 */
2463 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2464
Jesse Barnes9a289772012-10-26 09:42:42 -07002465 /*
2466 * Bspec vol 1c.3 - blitter engine command streamer:
2467 * "If ENABLED, all TLBs will be invalidated once the flush
2468 * operation is complete. This bit is only valid when the
2469 * Post-Sync Operation field is a value of 1h or 3h."
2470 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002471 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002472 cmd |= MI_INVALIDATE_TLB;
Chris Wilson71a77e02011-02-02 12:13:49 +00002473 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002474 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002475 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002476 intel_ring_emit(ring, 0); /* upper addr */
2477 intel_ring_emit(ring, 0); /* value */
2478 } else {
2479 intel_ring_emit(ring, 0);
2480 intel_ring_emit(ring, MI_NOOP);
2481 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002482 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002483
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002484 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002485}
2486
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002487int intel_init_render_ring_buffer(struct drm_device *dev)
2488{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002489 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002490 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002491 struct drm_i915_gem_object *obj;
2492 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002493
Daniel Vetter59465b52012-04-11 22:12:48 +02002494 ring->name = "render ring";
2495 ring->id = RCS;
2496 ring->mmio_base = RENDER_RING_BASE;
2497
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002498 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002499 if (i915_semaphore_is_enabled(dev)) {
2500 obj = i915_gem_alloc_object(dev, 4096);
2501 if (obj == NULL) {
2502 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2503 i915.semaphores = 0;
2504 } else {
2505 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2506 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2507 if (ret != 0) {
2508 drm_gem_object_unreference(&obj->base);
2509 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2510 i915.semaphores = 0;
2511 } else
2512 dev_priv->semaphore_obj = obj;
2513 }
2514 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002515
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002516 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002517 ring->add_request = gen6_add_request;
2518 ring->flush = gen8_render_ring_flush;
2519 ring->irq_get = gen8_ring_get_irq;
2520 ring->irq_put = gen8_ring_put_irq;
2521 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2522 ring->get_seqno = gen6_ring_get_seqno;
2523 ring->set_seqno = ring_set_seqno;
2524 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002525 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002526 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002527 ring->semaphore.signal = gen8_rcs_signal;
2528 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002529 }
2530 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002531 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002532 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002533 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002534 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002535 ring->irq_get = gen6_ring_get_irq;
2536 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002537 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002538 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002539 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002540 if (i915_semaphore_is_enabled(dev)) {
2541 ring->semaphore.sync_to = gen6_ring_sync;
2542 ring->semaphore.signal = gen6_signal;
2543 /*
2544 * The current semaphore is only applied on pre-gen8
2545 * platform. And there is no VCS2 ring on the pre-gen8
2546 * platform. So the semaphore between RCS and VCS2 is
2547 * initialized as INVALID. Gen8 will initialize the
2548 * sema between VCS2 and RCS later.
2549 */
2550 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2551 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2552 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2553 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2554 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2555 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2556 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2557 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2558 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2559 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2560 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002561 } else if (IS_GEN5(dev)) {
2562 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002563 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002564 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002565 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002566 ring->irq_get = gen5_ring_get_irq;
2567 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002568 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2569 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002570 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002571 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002572 if (INTEL_INFO(dev)->gen < 4)
2573 ring->flush = gen2_render_ring_flush;
2574 else
2575 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002576 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002577 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002578 if (IS_GEN2(dev)) {
2579 ring->irq_get = i8xx_ring_get_irq;
2580 ring->irq_put = i8xx_ring_put_irq;
2581 } else {
2582 ring->irq_get = i9xx_ring_get_irq;
2583 ring->irq_put = i9xx_ring_put_irq;
2584 }
Daniel Vettere3670312012-04-11 22:12:53 +02002585 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002586 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002587 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002588
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002589 if (IS_HASWELL(dev))
2590 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002591 else if (IS_GEN8(dev))
2592 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002593 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002594 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2595 else if (INTEL_INFO(dev)->gen >= 4)
2596 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2597 else if (IS_I830(dev) || IS_845G(dev))
2598 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2599 else
2600 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002601 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002602 ring->cleanup = render_ring_cleanup;
2603
Daniel Vetterb45305f2012-12-17 16:21:27 +01002604 /* Workaround batchbuffer to combat CS tlb bug. */
2605 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002606 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002607 if (obj == NULL) {
2608 DRM_ERROR("Failed to allocate batch bo\n");
2609 return -ENOMEM;
2610 }
2611
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002612 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002613 if (ret != 0) {
2614 drm_gem_object_unreference(&obj->base);
2615 DRM_ERROR("Failed to ping batch bo\n");
2616 return ret;
2617 }
2618
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002619 ring->scratch.obj = obj;
2620 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002621 }
2622
Daniel Vetter99be1df2014-11-20 00:33:06 +01002623 ret = intel_init_ring_buffer(dev, ring);
2624 if (ret)
2625 return ret;
2626
2627 if (INTEL_INFO(dev)->gen >= 5) {
2628 ret = intel_init_pipe_control(ring);
2629 if (ret)
2630 return ret;
2631 }
2632
2633 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002634}
2635
2636int intel_init_bsd_ring_buffer(struct drm_device *dev)
2637{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002638 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002639 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002640
Daniel Vetter58fa3832012-04-11 22:12:49 +02002641 ring->name = "bsd ring";
2642 ring->id = VCS;
2643
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002644 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002645 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002646 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002647 /* gen6 bsd needs a special wa for tail updates */
2648 if (IS_GEN6(dev))
2649 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002650 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002651 ring->add_request = gen6_add_request;
2652 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002653 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002654 if (INTEL_INFO(dev)->gen >= 8) {
2655 ring->irq_enable_mask =
2656 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2657 ring->irq_get = gen8_ring_get_irq;
2658 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002659 ring->dispatch_execbuffer =
2660 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002661 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002662 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002663 ring->semaphore.signal = gen8_xcs_signal;
2664 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002665 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002666 } else {
2667 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2668 ring->irq_get = gen6_ring_get_irq;
2669 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002670 ring->dispatch_execbuffer =
2671 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002672 if (i915_semaphore_is_enabled(dev)) {
2673 ring->semaphore.sync_to = gen6_ring_sync;
2674 ring->semaphore.signal = gen6_signal;
2675 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2676 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2677 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2678 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2679 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2680 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2681 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2682 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2683 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2684 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2685 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002686 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002687 } else {
2688 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002689 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002690 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002691 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002692 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002693 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002694 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002695 ring->irq_get = gen5_ring_get_irq;
2696 ring->irq_put = gen5_ring_put_irq;
2697 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002698 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002699 ring->irq_get = i9xx_ring_get_irq;
2700 ring->irq_put = i9xx_ring_put_irq;
2701 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002702 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002703 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002704 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002705
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002706 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002707}
Chris Wilson549f7362010-10-19 11:19:32 +01002708
Zhao Yakui845f74a2014-04-17 10:37:37 +08002709/**
Damien Lespiau62659922015-01-29 14:13:40 +00002710 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002711 */
2712int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2713{
2714 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002715 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002716
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002717 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002718 ring->id = VCS2;
2719
2720 ring->write_tail = ring_write_tail;
2721 ring->mmio_base = GEN8_BSD2_RING_BASE;
2722 ring->flush = gen6_bsd_ring_flush;
2723 ring->add_request = gen6_add_request;
2724 ring->get_seqno = gen6_ring_get_seqno;
2725 ring->set_seqno = ring_set_seqno;
2726 ring->irq_enable_mask =
2727 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2728 ring->irq_get = gen8_ring_get_irq;
2729 ring->irq_put = gen8_ring_put_irq;
2730 ring->dispatch_execbuffer =
2731 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002732 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002733 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002734 ring->semaphore.signal = gen8_xcs_signal;
2735 GEN8_RING_SEMAPHORE_INIT;
2736 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002737 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002738
2739 return intel_init_ring_buffer(dev, ring);
2740}
2741
Chris Wilson549f7362010-10-19 11:19:32 +01002742int intel_init_blt_ring_buffer(struct drm_device *dev)
2743{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002744 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002745 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002746
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002747 ring->name = "blitter ring";
2748 ring->id = BCS;
2749
2750 ring->mmio_base = BLT_RING_BASE;
2751 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002752 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002753 ring->add_request = gen6_add_request;
2754 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002755 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002756 if (INTEL_INFO(dev)->gen >= 8) {
2757 ring->irq_enable_mask =
2758 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2759 ring->irq_get = gen8_ring_get_irq;
2760 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002761 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002762 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002763 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002764 ring->semaphore.signal = gen8_xcs_signal;
2765 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002766 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002767 } else {
2768 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2769 ring->irq_get = gen6_ring_get_irq;
2770 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002771 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002772 if (i915_semaphore_is_enabled(dev)) {
2773 ring->semaphore.signal = gen6_signal;
2774 ring->semaphore.sync_to = gen6_ring_sync;
2775 /*
2776 * The current semaphore is only applied on pre-gen8
2777 * platform. And there is no VCS2 ring on the pre-gen8
2778 * platform. So the semaphore between BCS and VCS2 is
2779 * initialized as INVALID. Gen8 will initialize the
2780 * sema between BCS and VCS2 later.
2781 */
2782 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2783 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2784 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2785 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2786 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2787 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2788 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2789 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2790 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2791 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2792 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002793 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002794 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002795
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002796 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002797}
Chris Wilsona7b97612012-07-20 12:41:08 +01002798
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002799int intel_init_vebox_ring_buffer(struct drm_device *dev)
2800{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002801 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002802 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002803
2804 ring->name = "video enhancement ring";
2805 ring->id = VECS;
2806
2807 ring->mmio_base = VEBOX_RING_BASE;
2808 ring->write_tail = ring_write_tail;
2809 ring->flush = gen6_ring_flush;
2810 ring->add_request = gen6_add_request;
2811 ring->get_seqno = gen6_ring_get_seqno;
2812 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002813
2814 if (INTEL_INFO(dev)->gen >= 8) {
2815 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002816 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002817 ring->irq_get = gen8_ring_get_irq;
2818 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002819 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002820 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002821 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002822 ring->semaphore.signal = gen8_xcs_signal;
2823 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002824 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002825 } else {
2826 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2827 ring->irq_get = hsw_vebox_get_irq;
2828 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002829 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002830 if (i915_semaphore_is_enabled(dev)) {
2831 ring->semaphore.sync_to = gen6_ring_sync;
2832 ring->semaphore.signal = gen6_signal;
2833 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2834 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2835 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2836 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2837 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2838 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2839 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2840 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2841 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2842 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2843 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002844 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002845 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002846
2847 return intel_init_ring_buffer(dev, ring);
2848}
2849
Chris Wilsona7b97612012-07-20 12:41:08 +01002850int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002851intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002852{
2853 int ret;
2854
2855 if (!ring->gpu_caches_dirty)
2856 return 0;
2857
2858 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2859 if (ret)
2860 return ret;
2861
2862 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2863
2864 ring->gpu_caches_dirty = false;
2865 return 0;
2866}
2867
2868int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002869intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002870{
2871 uint32_t flush_domains;
2872 int ret;
2873
2874 flush_domains = 0;
2875 if (ring->gpu_caches_dirty)
2876 flush_domains = I915_GEM_GPU_DOMAINS;
2877
2878 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2879 if (ret)
2880 return ret;
2881
2882 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2883
2884 ring->gpu_caches_dirty = false;
2885 return 0;
2886}
Chris Wilsone3efda42014-04-09 09:19:41 +01002887
2888void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002889intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002890{
2891 int ret;
2892
2893 if (!intel_ring_initialized(ring))
2894 return;
2895
2896 ret = intel_ring_idle(ring);
2897 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2898 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2899 ring->name, ret);
2900
2901 stop_ring(ring);
2902}