blob: b0bd9bb6676e060394b10cce87be918e61e4692d [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
Oscar Mateoa4872ba2014-05-22 14:13:33 +010084void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010094gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
98 u32 cmd;
99 int ret;
100
101 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200102 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100103 cmd |= MI_NO_WRITE_FLUSH;
104
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107
108 ret = intel_ring_begin(ring, 2);
109 if (ret)
110 return ret;
111
112 intel_ring_emit(ring, cmd);
113 intel_ring_emit(ring, MI_NOOP);
114 intel_ring_advance(ring);
115
116 return 0;
117}
118
119static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100120gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100121 u32 invalidate_domains,
122 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700123{
Chris Wilson78501ea2010-10-27 12:18:21 +0100124 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100125 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000126 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100127
Chris Wilson36d527d2011-03-19 22:26:49 +0000128 /*
129 * read/write caches:
130 *
131 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
132 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
133 * also flushed at 2d versus 3d pipeline switches.
134 *
135 * read-only caches:
136 *
137 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
138 * MI_READ_FLUSH is set, and is always flushed on 965.
139 *
140 * I915_GEM_DOMAIN_COMMAND may not exist?
141 *
142 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
143 * invalidated when MI_EXE_FLUSH is set.
144 *
145 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
146 * invalidated with every MI_FLUSH.
147 *
148 * TLBs:
149 *
150 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
151 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
152 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
153 * are flushed at any MI_FLUSH.
154 */
155
156 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100157 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000158 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000159 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
160 cmd |= MI_EXE_FLUSH;
161
162 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
163 (IS_G4X(dev) || IS_GEN5(dev)))
164 cmd |= MI_INVALIDATE_ISP;
165
166 ret = intel_ring_begin(ring, 2);
167 if (ret)
168 return ret;
169
170 intel_ring_emit(ring, cmd);
171 intel_ring_emit(ring, MI_NOOP);
172 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000173
174 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800175}
176
Jesse Barnes8d315282011-10-16 10:23:31 +0200177/**
178 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
179 * implementing two workarounds on gen6. From section 1.4.7.1
180 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
181 *
182 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
183 * produced by non-pipelined state commands), software needs to first
184 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
185 * 0.
186 *
187 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
188 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
189 *
190 * And the workaround for these two requires this workaround first:
191 *
192 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
193 * BEFORE the pipe-control with a post-sync op and no write-cache
194 * flushes.
195 *
196 * And this last workaround is tricky because of the requirements on
197 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
198 * volume 2 part 1:
199 *
200 * "1 of the following must also be set:
201 * - Render Target Cache Flush Enable ([12] of DW1)
202 * - Depth Cache Flush Enable ([0] of DW1)
203 * - Stall at Pixel Scoreboard ([1] of DW1)
204 * - Depth Stall ([13] of DW1)
205 * - Post-Sync Operation ([13] of DW1)
206 * - Notify Enable ([8] of DW1)"
207 *
208 * The cache flushes require the workaround flush that triggered this
209 * one, so we can't use it. Depth stall would trigger the same.
210 * Post-sync nonzero is what triggered this second workaround, so we
211 * can't use that one either. Notify enable is IRQs, which aren't
212 * really our business. That leaves only stall at scoreboard.
213 */
214static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100215intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200216{
Chris Wilson18393f62014-04-09 09:19:40 +0100217 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200218 int ret;
219
220
221 ret = intel_ring_begin(ring, 6);
222 if (ret)
223 return ret;
224
225 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
226 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
227 PIPE_CONTROL_STALL_AT_SCOREBOARD);
228 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
229 intel_ring_emit(ring, 0); /* low dword */
230 intel_ring_emit(ring, 0); /* high dword */
231 intel_ring_emit(ring, MI_NOOP);
232 intel_ring_advance(ring);
233
234 ret = intel_ring_begin(ring, 6);
235 if (ret)
236 return ret;
237
238 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
239 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
240 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
241 intel_ring_emit(ring, 0);
242 intel_ring_emit(ring, 0);
243 intel_ring_emit(ring, MI_NOOP);
244 intel_ring_advance(ring);
245
246 return 0;
247}
248
249static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100250gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 u32 invalidate_domains, u32 flush_domains)
252{
253 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100254 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200255 int ret;
256
Paulo Zanonib3111502012-08-17 18:35:42 -0300257 /* Force SNB workarounds for PIPE_CONTROL flushes */
258 ret = intel_emit_post_sync_nonzero_flush(ring);
259 if (ret)
260 return ret;
261
Jesse Barnes8d315282011-10-16 10:23:31 +0200262 /* Just flush everything. Experiments have shown that reducing the
263 * number of bits based on the write domains has little performance
264 * impact.
265 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100266 if (flush_domains) {
267 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
268 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
269 /*
270 * Ensure that any following seqno writes only happen
271 * when the render cache is indeed flushed.
272 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200273 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100274 }
275 if (invalidate_domains) {
276 flags |= PIPE_CONTROL_TLB_INVALIDATE;
277 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
278 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
279 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
280 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
282 /*
283 * TLB invalidate requires a post-sync write.
284 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700285 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100286 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200289 if (ret)
290 return ret;
291
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100292 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200293 intel_ring_emit(ring, flags);
294 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_advance(ring);
297
298 return 0;
299}
300
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100301static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100302gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300303{
304 int ret;
305
306 ret = intel_ring_begin(ring, 4);
307 if (ret)
308 return ret;
309
310 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
311 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
312 PIPE_CONTROL_STALL_AT_SCOREBOARD);
313 intel_ring_emit(ring, 0);
314 intel_ring_emit(ring, 0);
315 intel_ring_advance(ring);
316
317 return 0;
318}
319
320static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100321gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300322 u32 invalidate_domains, u32 flush_domains)
323{
324 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100325 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 int ret;
327
Paulo Zanonif3987632012-08-17 18:35:43 -0300328 /*
329 * Ensure that any following seqno writes only happen when the render
330 * cache is indeed flushed.
331 *
332 * Workaround: 4th PIPE_CONTROL command (except the ones with only
333 * read-cache invalidate bits set) must have the CS_STALL bit set. We
334 * don't try to be clever and just set it unconditionally.
335 */
336 flags |= PIPE_CONTROL_CS_STALL;
337
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300338 /* Just flush everything. Experiments have shown that reducing the
339 * number of bits based on the write domains has little performance
340 * impact.
341 */
342 if (flush_domains) {
343 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
344 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 }
346 if (invalidate_domains) {
347 flags |= PIPE_CONTROL_TLB_INVALIDATE;
348 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
349 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
350 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
351 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
352 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000353 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300354 /*
355 * TLB invalidate requires a post-sync write.
356 */
357 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200358 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300359
Chris Wilsonadd284a2014-12-16 08:44:32 +0000360 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
361
Paulo Zanonif3987632012-08-17 18:35:43 -0300362 /* Workaround: we must issue a pipe_control with CS-stall bit
363 * set before a pipe_control command that has the state cache
364 * invalidate bit set. */
365 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300366 }
367
368 ret = intel_ring_begin(ring, 4);
369 if (ret)
370 return ret;
371
372 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
373 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200374 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300375 intel_ring_emit(ring, 0);
376 intel_ring_advance(ring);
377
378 return 0;
379}
380
Ben Widawskya5f3d682013-11-02 21:07:27 -0700381static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300382gen8_emit_pipe_control(struct intel_engine_cs *ring,
383 u32 flags, u32 scratch_addr)
384{
385 int ret;
386
387 ret = intel_ring_begin(ring, 6);
388 if (ret)
389 return ret;
390
391 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
392 intel_ring_emit(ring, flags);
393 intel_ring_emit(ring, scratch_addr);
394 intel_ring_emit(ring, 0);
395 intel_ring_emit(ring, 0);
396 intel_ring_emit(ring, 0);
397 intel_ring_advance(ring);
398
399 return 0;
400}
401
402static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100403gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700404 u32 invalidate_domains, u32 flush_domains)
405{
406 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100407 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800408 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700409
410 flags |= PIPE_CONTROL_CS_STALL;
411
412 if (flush_domains) {
413 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
414 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
415 }
416 if (invalidate_domains) {
417 flags |= PIPE_CONTROL_TLB_INVALIDATE;
418 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
419 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
420 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
421 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
422 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
423 flags |= PIPE_CONTROL_QW_WRITE;
424 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800425
426 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
427 ret = gen8_emit_pipe_control(ring,
428 PIPE_CONTROL_CS_STALL |
429 PIPE_CONTROL_STALL_AT_SCOREBOARD,
430 0);
431 if (ret)
432 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700433 }
434
kbuild test robot6e0b3f82015-03-05 22:03:08 +0800435 return gen8_emit_pipe_control(ring, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700436}
437
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100438static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100439 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800440{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300441 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100442 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800443}
444
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100445u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800446{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300447 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000448 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800449
Chris Wilson50877442014-03-21 12:41:53 +0000450 if (INTEL_INFO(ring->dev)->gen >= 8)
451 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
452 RING_ACTHD_UDW(ring->mmio_base));
453 else if (INTEL_INFO(ring->dev)->gen >= 4)
454 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
455 else
456 acthd = I915_READ(ACTHD);
457
458 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800459}
460
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100461static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200462{
463 struct drm_i915_private *dev_priv = ring->dev->dev_private;
464 u32 addr;
465
466 addr = dev_priv->status_page_dmah->busaddr;
467 if (INTEL_INFO(ring->dev)->gen >= 4)
468 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
469 I915_WRITE(HWS_PGA, addr);
470}
471
Damien Lespiauaf75f262015-02-10 19:32:17 +0000472static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
473{
474 struct drm_device *dev = ring->dev;
475 struct drm_i915_private *dev_priv = ring->dev->dev_private;
476 u32 mmio = 0;
477
478 /* The ring status page addresses are no longer next to the rest of
479 * the ring registers as of gen7.
480 */
481 if (IS_GEN7(dev)) {
482 switch (ring->id) {
483 case RCS:
484 mmio = RENDER_HWS_PGA_GEN7;
485 break;
486 case BCS:
487 mmio = BLT_HWS_PGA_GEN7;
488 break;
489 /*
490 * VCS2 actually doesn't exist on Gen7. Only shut up
491 * gcc switch check warning
492 */
493 case VCS2:
494 case VCS:
495 mmio = BSD_HWS_PGA_GEN7;
496 break;
497 case VECS:
498 mmio = VEBOX_HWS_PGA_GEN7;
499 break;
500 }
501 } else if (IS_GEN6(ring->dev)) {
502 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
503 } else {
504 /* XXX: gen8 returns to sanity */
505 mmio = RING_HWS_PGA(ring->mmio_base);
506 }
507
508 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
509 POSTING_READ(mmio);
510
511 /*
512 * Flush the TLB for this page
513 *
514 * FIXME: These two bits have disappeared on gen8, so a question
515 * arises: do we still need this and if so how should we go about
516 * invalidating the TLB?
517 */
518 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
519 u32 reg = RING_INSTPM(ring->mmio_base);
520
521 /* ring should be idle before issuing a sync flush*/
522 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
523
524 I915_WRITE(reg,
525 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
526 INSTPM_SYNC_FLUSH));
527 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
528 1000))
529 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
530 ring->name);
531 }
532}
533
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100534static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100535{
536 struct drm_i915_private *dev_priv = to_i915(ring->dev);
537
538 if (!IS_GEN2(ring->dev)) {
539 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200540 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
541 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100542 /* Sometimes we observe that the idle flag is not
543 * set even though the ring is empty. So double
544 * check before giving up.
545 */
546 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
547 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100548 }
549 }
550
551 I915_WRITE_CTL(ring, 0);
552 I915_WRITE_HEAD(ring, 0);
553 ring->write_tail(ring, 0);
554
555 if (!IS_GEN2(ring->dev)) {
556 (void)I915_READ_CTL(ring);
557 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
558 }
559
560 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
561}
562
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100563static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800564{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200565 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300566 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100567 struct intel_ringbuffer *ringbuf = ring->buffer;
568 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200569 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800570
Mika Kuoppala59bad942015-01-16 11:34:40 +0200571 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200572
Chris Wilson9991ae72014-04-02 16:36:07 +0100573 if (!stop_ring(ring)) {
574 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000575 DRM_DEBUG_KMS("%s head not reset to zero "
576 "ctl %08x head %08x tail %08x start %08x\n",
577 ring->name,
578 I915_READ_CTL(ring),
579 I915_READ_HEAD(ring),
580 I915_READ_TAIL(ring),
581 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800582
Chris Wilson9991ae72014-04-02 16:36:07 +0100583 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000584 DRM_ERROR("failed to set %s head to zero "
585 "ctl %08x head %08x tail %08x start %08x\n",
586 ring->name,
587 I915_READ_CTL(ring),
588 I915_READ_HEAD(ring),
589 I915_READ_TAIL(ring),
590 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100591 ret = -EIO;
592 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000593 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700594 }
595
Chris Wilson9991ae72014-04-02 16:36:07 +0100596 if (I915_NEED_GFX_HWS(dev))
597 intel_ring_setup_status_page(ring);
598 else
599 ring_setup_phys_status_page(ring);
600
Jiri Kosinaece4a172014-08-07 16:29:53 +0200601 /* Enforce ordering by reading HEAD register back */
602 I915_READ_HEAD(ring);
603
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200604 /* Initialize the ring. This must happen _after_ we've cleared the ring
605 * registers with the above sequence (the readback of the HEAD registers
606 * also enforces ordering), otherwise the hw might lose the new ring
607 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700608 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100609
610 /* WaClearRingBufHeadRegAtInit:ctg,elk */
611 if (I915_READ_HEAD(ring))
612 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
613 ring->name, I915_READ_HEAD(ring));
614 I915_WRITE_HEAD(ring, 0);
615 (void)I915_READ_HEAD(ring);
616
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200617 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100618 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000619 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800620
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800621 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400622 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700623 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400624 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000625 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100626 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
627 ring->name,
628 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
629 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
630 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200631 ret = -EIO;
632 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800633 }
634
Dave Gordonebd0fd42014-11-27 11:22:49 +0000635 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100636 ringbuf->head = I915_READ_HEAD(ring);
637 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000638 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000639
Chris Wilson50f018d2013-06-10 11:20:19 +0100640 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
641
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200642out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200643 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200644
645 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700646}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800647
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100648void
649intel_fini_pipe_control(struct intel_engine_cs *ring)
650{
651 struct drm_device *dev = ring->dev;
652
653 if (ring->scratch.obj == NULL)
654 return;
655
656 if (INTEL_INFO(dev)->gen >= 5) {
657 kunmap(sg_page(ring->scratch.obj->pages->sgl));
658 i915_gem_object_ggtt_unpin(ring->scratch.obj);
659 }
660
661 drm_gem_object_unreference(&ring->scratch.obj->base);
662 ring->scratch.obj = NULL;
663}
664
665int
666intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000668 int ret;
669
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100670 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000671
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100672 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
673 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 DRM_ERROR("Failed to allocate seqno page\n");
675 ret = -ENOMEM;
676 goto err;
677 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100678
Daniel Vettera9cc7262014-02-14 14:01:13 +0100679 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
680 if (ret)
681 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000682
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100683 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000684 if (ret)
685 goto err_unref;
686
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100687 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
688 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
689 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800690 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000691 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800692 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000693
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200694 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100695 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000696 return 0;
697
698err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800699 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000700err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100701 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000702err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000703 return ret;
704}
705
Michel Thierry771b9a52014-11-11 16:47:33 +0000706static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
707 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100708{
Mika Kuoppala72253422014-10-07 17:21:26 +0300709 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100710 struct drm_device *dev = ring->dev;
711 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300712 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100713
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000714 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300715 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100716
Mika Kuoppala72253422014-10-07 17:21:26 +0300717 ring->gpu_caches_dirty = true;
718 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100719 if (ret)
720 return ret;
721
Arun Siluvery22a916a2014-10-22 18:59:52 +0100722 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300723 if (ret)
724 return ret;
725
Arun Siluvery22a916a2014-10-22 18:59:52 +0100726 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300727 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300728 intel_ring_emit(ring, w->reg[i].addr);
729 intel_ring_emit(ring, w->reg[i].value);
730 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100731 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300732
733 intel_ring_advance(ring);
734
735 ring->gpu_caches_dirty = true;
736 ret = intel_ring_flush_all_caches(ring);
737 if (ret)
738 return ret;
739
740 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
741
742 return 0;
743}
744
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100745static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
746 struct intel_context *ctx)
747{
748 int ret;
749
750 ret = intel_ring_workarounds_emit(ring, ctx);
751 if (ret != 0)
752 return ret;
753
754 ret = i915_gem_render_state_init(ring);
755 if (ret)
756 DRM_ERROR("init render state: %d\n", ret);
757
758 return ret;
759}
760
Mika Kuoppala72253422014-10-07 17:21:26 +0300761static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000762 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300763{
764 const u32 idx = dev_priv->workarounds.count;
765
766 if (WARN_ON(idx >= I915_MAX_WA_REGS))
767 return -ENOSPC;
768
769 dev_priv->workarounds.reg[idx].addr = addr;
770 dev_priv->workarounds.reg[idx].value = val;
771 dev_priv->workarounds.reg[idx].mask = mask;
772
773 dev_priv->workarounds.count++;
774
775 return 0;
776}
777
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000778#define WA_REG(addr, mask, val) { \
779 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300780 if (r) \
781 return r; \
782 }
783
784#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000785 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300786
787#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000788 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300789
Damien Lespiau98533252014-12-08 17:33:51 +0000790#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000791 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300792
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000793#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
794#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300795
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000796#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300797
798static int bdw_init_workarounds(struct intel_engine_cs *ring)
799{
800 struct drm_device *dev = ring->dev;
801 struct drm_i915_private *dev_priv = dev->dev_private;
802
Arun Siluvery86d7f232014-08-26 14:44:50 +0100803 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700804 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300805 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
806 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
807 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100808
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700809 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300810 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
811 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100812
Mika Kuoppala72253422014-10-07 17:21:26 +0300813 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
814 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100815
816 /* Use Force Non-Coherent whenever executing a 3D context. This is a
817 * workaround for for a possible hang in the unlikely event a TLB
818 * invalidation occurs during a PSD flush.
819 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300820 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000821 /* WaForceEnableNonCoherent:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300822 HDC_FORCE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000823 /* WaForceContextSaveRestoreNonCoherent:bdw */
824 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
825 /* WaHdcDisableFetchWhenMasked:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000826 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000827 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300828 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100829
Kenneth Graunke2701fc42015-01-13 12:46:52 -0800830 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
831 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
832 * polygons in the same 8x4 pixel/sample area to be processed without
833 * stalling waiting for the earlier ones to write to Hierarchical Z
834 * buffer."
835 *
836 * This optimization is off by default for Broadwell; turn it on.
837 */
838 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
839
Arun Siluvery86d7f232014-08-26 14:44:50 +0100840 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300841 WA_SET_BIT_MASKED(CACHE_MODE_1,
842 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100843
844 /*
845 * BSpec recommends 8x4 when MSAA is used,
846 * however in practice 16x4 seems fastest.
847 *
848 * Note that PS/WM thread counts depend on the WIZ hashing
849 * disable bit, which we don't touch here, but it's good
850 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
851 */
Damien Lespiau98533252014-12-08 17:33:51 +0000852 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
853 GEN6_WIZ_HASHING_MASK,
854 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100855
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -0700856 /* WaProgramL3SqcReg1Default:bdw */
857 WA_WRITE(GEN8_L3SQCREG1, BDW_WA_L3SQCREG1_DEFAULT);
858
Arun Siluvery86d7f232014-08-26 14:44:50 +0100859 return 0;
860}
861
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300862static int chv_init_workarounds(struct intel_engine_cs *ring)
863{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300864 struct drm_device *dev = ring->dev;
865 struct drm_i915_private *dev_priv = dev->dev_private;
866
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300867 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300868 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300869 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000870 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
871 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300872
Arun Siluvery952890092014-10-28 18:33:14 +0000873 /* Use Force Non-Coherent whenever executing a 3D context. This is a
874 * workaround for a possible hang in the unlikely event a TLB
875 * invalidation occurs during a PSD flush.
876 */
877 /* WaForceEnableNonCoherent:chv */
878 /* WaHdcDisableFetchWhenMasked:chv */
879 WA_SET_BIT_MASKED(HDC_CHICKEN0,
880 HDC_FORCE_NON_COHERENT |
881 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
882
Kenneth Graunke973a5b02015-01-13 12:46:53 -0800883 /* According to the CACHE_MODE_0 default value documentation, some
884 * CHV platforms disable this optimization by default. Turn it on.
885 */
886 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
887
Ville Syrjälä14bc16e2015-01-21 19:37:58 +0200888 /* Wa4x4STCOptimizationDisable:chv */
889 WA_SET_BIT_MASKED(CACHE_MODE_1,
890 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
891
Kenneth Graunked60de812015-01-10 18:02:22 -0800892 /* Improve HiZ throughput on CHV. */
893 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
894
Ville Syrjäläe7fc2432015-01-21 19:38:00 +0200895 /*
896 * BSpec recommends 8x4 when MSAA is used,
897 * however in practice 16x4 seems fastest.
898 *
899 * Note that PS/WM thread counts depend on the WIZ hashing
900 * disable bit, which we don't touch here, but it's good
901 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
902 */
903 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
904 GEN6_WIZ_HASHING_MASK,
905 GEN6_WIZ_HASHING_16x4);
906
Damien Lespiau65ca7512015-02-09 19:33:22 +0000907 if (INTEL_REVID(dev) == SKL_REVID_C0 ||
908 INTEL_REVID(dev) == SKL_REVID_D0)
909 /* WaBarrierPerformanceFixDisable:skl */
910 WA_SET_BIT_MASKED(HDC_CHICKEN0,
911 HDC_FENCE_DEST_SLM_DISABLE |
912 HDC_BARRIER_PERFORMANCE_DISABLE);
913
Mika Kuoppala72253422014-10-07 17:21:26 +0300914 return 0;
915}
916
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000917static int gen9_init_workarounds(struct intel_engine_cs *ring)
918{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000919 struct drm_device *dev = ring->dev;
920 struct drm_i915_private *dev_priv = dev->dev_private;
921
922 /* WaDisablePartialInstShootdown:skl */
923 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
924 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
925
Nick Hoath84241712015-02-05 10:47:20 +0000926 /* Syncing dependencies between camera and graphics */
927 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
928 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
929
Damien Lespiau35c8ce62015-02-11 18:21:43 +0000930 if (INTEL_REVID(dev) == SKL_REVID_A0 ||
931 INTEL_REVID(dev) == SKL_REVID_B0) {
Damien Lespiaua86eb582015-02-11 18:21:44 +0000932 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl */
933 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
934 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000935 }
936
Damien Lespiau183c6da2015-02-09 19:33:11 +0000937 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) {
938 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl */
939 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
940 GEN9_RHWO_OPTIMIZATION_DISABLE);
941 WA_SET_BIT_MASKED(GEN9_SLICE_COMMON_ECO_CHICKEN0,
942 DISABLE_PIXEL_MASK_CAMMING);
943 }
944
Nick Hoathcac23df2015-02-05 10:47:22 +0000945 if (INTEL_REVID(dev) >= SKL_REVID_C0) {
946 /* WaEnableYV12BugFixInHalfSliceChicken7:skl */
947 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
948 GEN9_ENABLE_YV12_BUGFIX);
949 }
950
Hoath, Nicholas13bea492015-02-05 10:47:24 +0000951 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
952 /*
953 *Use Force Non-Coherent whenever executing a 3D context. This
954 * is a workaround for a possible hang in the unlikely event
955 * a TLB invalidation occurs during a PSD flush.
956 */
957 /* WaForceEnableNonCoherent:skl */
958 WA_SET_BIT_MASKED(HDC_CHICKEN0,
959 HDC_FORCE_NON_COHERENT);
960 }
961
Hoath, Nicholas18404812015-02-05 10:47:23 +0000962 /* Wa4x4STCOptimizationDisable:skl */
963 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
964
Damien Lespiau9370cd92015-02-09 19:33:17 +0000965 /* WaDisablePartialResolveInVc:skl */
966 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);
967
Damien Lespiaue2db7072015-02-09 19:33:21 +0000968 /* WaCcsTlbPrefetchDisable:skl */
969 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
970 GEN9_CCS_TLB_PREFETCH_ENABLE);
971
Ben Widawsky38a39a72015-03-11 10:54:53 +0200972 /*
973 * FIXME: don't apply the following on BXT for stepping C. On BXT A0
974 * the flag reads back as 0.
975 */
Ben Widawsky8d09c812015-03-11 11:23:12 +0200976 /* WaDisableMaskBasedCammingInRCC:sklC,bxtA */
977 if (INTEL_REVID(dev) == SKL_REVID_C0 || IS_BROXTON(dev))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200978 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
979 PIXEL_MASK_CAMMING_DISABLE);
980
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000981 return 0;
982}
983
Damien Lespiaub7668792015-02-14 18:30:29 +0000984static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
Damien Lespiau8d205492015-02-09 19:33:15 +0000985{
Damien Lespiaub7668792015-02-14 18:30:29 +0000986 struct drm_device *dev = ring->dev;
987 struct drm_i915_private *dev_priv = dev->dev_private;
988 u8 vals[3] = { 0, 0, 0 };
989 unsigned int i;
990
991 for (i = 0; i < 3; i++) {
992 u8 ss;
993
994 /*
995 * Only consider slices where one, and only one, subslice has 7
996 * EUs
997 */
998 if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
999 continue;
1000
1001 /*
1002 * subslice_7eu[i] != 0 (because of the check above) and
1003 * ss_max == 4 (maximum number of subslices possible per slice)
1004 *
1005 * -> 0 <= ss <= 3;
1006 */
1007 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1008 vals[i] = 3 - ss;
1009 }
1010
1011 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1012 return 0;
1013
1014 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1015 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1016 GEN9_IZ_HASHING_MASK(2) |
1017 GEN9_IZ_HASHING_MASK(1) |
1018 GEN9_IZ_HASHING_MASK(0),
1019 GEN9_IZ_HASHING(2, vals[2]) |
1020 GEN9_IZ_HASHING(1, vals[1]) |
1021 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001022
Mika Kuoppala72253422014-10-07 17:21:26 +03001023 return 0;
1024}
1025
Damien Lespiaub7668792015-02-14 18:30:29 +00001026
Damien Lespiau8d205492015-02-09 19:33:15 +00001027static int skl_init_workarounds(struct intel_engine_cs *ring)
1028{
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001029 struct drm_device *dev = ring->dev;
1030 struct drm_i915_private *dev_priv = dev->dev_private;
1031
Damien Lespiau8d205492015-02-09 19:33:15 +00001032 gen9_init_workarounds(ring);
1033
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001034 /* WaDisablePowerCompilerClockGating:skl */
1035 if (INTEL_REVID(dev) == SKL_REVID_B0)
1036 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1037 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1038
Damien Lespiaub7668792015-02-14 18:30:29 +00001039 return skl_tune_iz_hashing(ring);
Damien Lespiau8d205492015-02-09 19:33:15 +00001040}
1041
Nick Hoathcae04372015-03-17 11:39:38 +02001042static int bxt_init_workarounds(struct intel_engine_cs *ring)
1043{
Nick Hoathdfb601e2015-04-10 13:12:24 +01001044 struct drm_device *dev = ring->dev;
1045 struct drm_i915_private *dev_priv = dev->dev_private;
1046
Nick Hoathcae04372015-03-17 11:39:38 +02001047 gen9_init_workarounds(ring);
1048
Nick Hoathdfb601e2015-04-10 13:12:24 +01001049 /* WaDisableThreadStallDopClockGating:bxt */
1050 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1051 STALL_DOP_GATING_DISABLE);
1052
Nick Hoath983b4b92015-04-10 13:12:25 +01001053 /* WaDisableSbeCacheDispatchPortSharing:bxt */
1054 if (INTEL_REVID(dev) <= BXT_REVID_B0) {
1055 WA_SET_BIT_MASKED(
1056 GEN7_HALF_SLICE_CHICKEN1,
1057 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1058 }
1059
Nick Hoathcae04372015-03-17 11:39:38 +02001060 return 0;
1061}
1062
Michel Thierry771b9a52014-11-11 16:47:33 +00001063int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001064{
1065 struct drm_device *dev = ring->dev;
1066 struct drm_i915_private *dev_priv = dev->dev_private;
1067
1068 WARN_ON(ring->id != RCS);
1069
1070 dev_priv->workarounds.count = 0;
1071
1072 if (IS_BROADWELL(dev))
1073 return bdw_init_workarounds(ring);
1074
1075 if (IS_CHERRYVIEW(dev))
1076 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001077
Damien Lespiau8d205492015-02-09 19:33:15 +00001078 if (IS_SKYLAKE(dev))
1079 return skl_init_workarounds(ring);
Nick Hoathcae04372015-03-17 11:39:38 +02001080
1081 if (IS_BROXTON(dev))
1082 return bxt_init_workarounds(ring);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001083
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001084 return 0;
1085}
1086
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001087static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001088{
Chris Wilson78501ea2010-10-27 12:18:21 +01001089 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001090 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001091 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001092 if (ret)
1093 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001094
Akash Goel61a563a2014-03-25 18:01:50 +05301095 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1096 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001097 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001098
1099 /* We need to disable the AsyncFlip performance optimisations in order
1100 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1101 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001102 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +03001103 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001104 */
Imre Deakfbdcb062013-02-13 15:27:34 +00001105 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001106 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1107
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001108 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301109 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001110 if (INTEL_INFO(dev)->gen == 6)
1111 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001112 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001113
Akash Goel01fa0302014-03-24 23:00:04 +05301114 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001115 if (IS_GEN7(dev))
1116 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301117 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001118 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001119
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001120 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001121 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1122 * "If this bit is set, STCunit will have LRA as replacement
1123 * policy. [...] This bit must be reset. LRA replacement
1124 * policy is not supported."
1125 */
1126 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001127 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001128 }
1129
Daniel Vetter6b26c862012-04-24 14:04:12 +02001130 if (INTEL_INFO(dev)->gen >= 6)
1131 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001132
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001133 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001134 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001135
Mika Kuoppala72253422014-10-07 17:21:26 +03001136 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001137}
1138
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001139static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001140{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001141 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001142 struct drm_i915_private *dev_priv = dev->dev_private;
1143
1144 if (dev_priv->semaphore_obj) {
1145 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1146 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1147 dev_priv->semaphore_obj = NULL;
1148 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001149
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001150 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001151}
1152
Ben Widawsky3e789982014-06-30 09:53:37 -07001153static int gen8_rcs_signal(struct intel_engine_cs *signaller,
1154 unsigned int num_dwords)
1155{
1156#define MBOX_UPDATE_DWORDS 8
1157 struct drm_device *dev = signaller->dev;
1158 struct drm_i915_private *dev_priv = dev->dev_private;
1159 struct intel_engine_cs *waiter;
1160 int i, ret, num_rings;
1161
1162 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1163 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1164#undef MBOX_UPDATE_DWORDS
1165
1166 ret = intel_ring_begin(signaller, num_dwords);
1167 if (ret)
1168 return ret;
1169
1170 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001171 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001172 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1173 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1174 continue;
1175
John Harrison6259cea2014-11-24 18:49:29 +00001176 seqno = i915_gem_request_get_seqno(
1177 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001178 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1179 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1180 PIPE_CONTROL_QW_WRITE |
1181 PIPE_CONTROL_FLUSH_ENABLE);
1182 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1183 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001184 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001185 intel_ring_emit(signaller, 0);
1186 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1187 MI_SEMAPHORE_TARGET(waiter->id));
1188 intel_ring_emit(signaller, 0);
1189 }
1190
1191 return 0;
1192}
1193
1194static int gen8_xcs_signal(struct intel_engine_cs *signaller,
1195 unsigned int num_dwords)
1196{
1197#define MBOX_UPDATE_DWORDS 6
1198 struct drm_device *dev = signaller->dev;
1199 struct drm_i915_private *dev_priv = dev->dev_private;
1200 struct intel_engine_cs *waiter;
1201 int i, ret, num_rings;
1202
1203 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1204 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1205#undef MBOX_UPDATE_DWORDS
1206
1207 ret = intel_ring_begin(signaller, num_dwords);
1208 if (ret)
1209 return ret;
1210
1211 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001212 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001213 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1214 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1215 continue;
1216
John Harrison6259cea2014-11-24 18:49:29 +00001217 seqno = i915_gem_request_get_seqno(
1218 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001219 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1220 MI_FLUSH_DW_OP_STOREDW);
1221 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1222 MI_FLUSH_DW_USE_GTT);
1223 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001224 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001225 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1226 MI_SEMAPHORE_TARGET(waiter->id));
1227 intel_ring_emit(signaller, 0);
1228 }
1229
1230 return 0;
1231}
1232
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001233static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001234 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001235{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001236 struct drm_device *dev = signaller->dev;
1237 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001238 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001239 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001240
Ben Widawskya1444b72014-06-30 09:53:35 -07001241#define MBOX_UPDATE_DWORDS 3
1242 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1243 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1244#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001245
1246 ret = intel_ring_begin(signaller, num_dwords);
1247 if (ret)
1248 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001249
Ben Widawsky78325f22014-04-29 14:52:29 -07001250 for_each_ring(useless, dev_priv, i) {
1251 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1252 if (mbox_reg != GEN6_NOSYNC) {
John Harrison6259cea2014-11-24 18:49:29 +00001253 u32 seqno = i915_gem_request_get_seqno(
1254 signaller->outstanding_lazy_request);
Ben Widawsky78325f22014-04-29 14:52:29 -07001255 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1256 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001257 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001258 }
1259 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001260
Ben Widawskya1444b72014-06-30 09:53:35 -07001261 /* If num_dwords was rounded, make sure the tail pointer is correct */
1262 if (num_rings % 2 == 0)
1263 intel_ring_emit(signaller, MI_NOOP);
1264
Ben Widawsky024a43e2014-04-29 14:52:30 -07001265 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001266}
1267
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001268/**
1269 * gen6_add_request - Update the semaphore mailbox registers
1270 *
1271 * @ring - ring that is adding a request
1272 * @seqno - return seqno stuck into the ring
1273 *
1274 * Update the mailbox registers in the *other* rings with the current seqno.
1275 * This acts like a signal in the canonical semaphore.
1276 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001277static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001278gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001279{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001280 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001281
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001282 if (ring->semaphore.signal)
1283 ret = ring->semaphore.signal(ring, 4);
1284 else
1285 ret = intel_ring_begin(ring, 4);
1286
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001287 if (ret)
1288 return ret;
1289
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001290 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1291 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001292 intel_ring_emit(ring,
1293 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001294 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001295 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001296
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001297 return 0;
1298}
1299
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001300static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1301 u32 seqno)
1302{
1303 struct drm_i915_private *dev_priv = dev->dev_private;
1304 return dev_priv->last_seqno < seqno;
1305}
1306
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001307/**
1308 * intel_ring_sync - sync the waiter to the signaller on seqno
1309 *
1310 * @waiter - ring that is waiting
1311 * @signaller - ring which has, or will signal
1312 * @seqno - seqno which the waiter will block on
1313 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001314
1315static int
1316gen8_ring_sync(struct intel_engine_cs *waiter,
1317 struct intel_engine_cs *signaller,
1318 u32 seqno)
1319{
1320 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1321 int ret;
1322
1323 ret = intel_ring_begin(waiter, 4);
1324 if (ret)
1325 return ret;
1326
1327 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1328 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001329 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001330 MI_SEMAPHORE_SAD_GTE_SDD);
1331 intel_ring_emit(waiter, seqno);
1332 intel_ring_emit(waiter,
1333 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1334 intel_ring_emit(waiter,
1335 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1336 intel_ring_advance(waiter);
1337 return 0;
1338}
1339
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001340static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001341gen6_ring_sync(struct intel_engine_cs *waiter,
1342 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001343 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001344{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001345 u32 dw1 = MI_SEMAPHORE_MBOX |
1346 MI_SEMAPHORE_COMPARE |
1347 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001348 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1349 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001350
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001351 /* Throughout all of the GEM code, seqno passed implies our current
1352 * seqno is >= the last seqno executed. However for hardware the
1353 * comparison is strictly greater than.
1354 */
1355 seqno -= 1;
1356
Ben Widawskyebc348b2014-04-29 14:52:28 -07001357 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001358
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001359 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001360 if (ret)
1361 return ret;
1362
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001363 /* If seqno wrap happened, omit the wait with no-ops */
1364 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001365 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001366 intel_ring_emit(waiter, seqno);
1367 intel_ring_emit(waiter, 0);
1368 intel_ring_emit(waiter, MI_NOOP);
1369 } else {
1370 intel_ring_emit(waiter, MI_NOOP);
1371 intel_ring_emit(waiter, MI_NOOP);
1372 intel_ring_emit(waiter, MI_NOOP);
1373 intel_ring_emit(waiter, MI_NOOP);
1374 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001375 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001376
1377 return 0;
1378}
1379
Chris Wilsonc6df5412010-12-15 09:56:50 +00001380#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1381do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001382 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1383 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001384 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1385 intel_ring_emit(ring__, 0); \
1386 intel_ring_emit(ring__, 0); \
1387} while (0)
1388
1389static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001390pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001391{
Chris Wilson18393f62014-04-09 09:19:40 +01001392 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001393 int ret;
1394
1395 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1396 * incoherent with writes to memory, i.e. completely fubar,
1397 * so we need to use PIPE_NOTIFY instead.
1398 *
1399 * However, we also need to workaround the qword write
1400 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1401 * memory before requesting an interrupt.
1402 */
1403 ret = intel_ring_begin(ring, 32);
1404 if (ret)
1405 return ret;
1406
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001407 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001408 PIPE_CONTROL_WRITE_FLUSH |
1409 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001410 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001411 intel_ring_emit(ring,
1412 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001413 intel_ring_emit(ring, 0);
1414 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001415 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001416 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001417 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001418 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001419 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001420 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001421 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001422 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001423 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001424 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001425
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001426 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001427 PIPE_CONTROL_WRITE_FLUSH |
1428 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001429 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001430 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001431 intel_ring_emit(ring,
1432 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001433 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001434 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001435
Chris Wilsonc6df5412010-12-15 09:56:50 +00001436 return 0;
1437}
1438
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001439static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001440gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001441{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001442 /* Workaround to force correct ordering between irq and seqno writes on
1443 * ivb (and maybe also on snb) by reading from a CS register (like
1444 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001445 if (!lazy_coherency) {
1446 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1447 POSTING_READ(RING_ACTHD(ring->mmio_base));
1448 }
1449
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001450 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1451}
1452
1453static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001454ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001455{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001456 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1457}
1458
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001459static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001460ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001461{
1462 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1463}
1464
Chris Wilsonc6df5412010-12-15 09:56:50 +00001465static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001466pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001467{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001468 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001469}
1470
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001471static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001472pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001473{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001474 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001475}
1476
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001477static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001478gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001479{
1480 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001481 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001482 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001483
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001484 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001485 return false;
1486
Chris Wilson7338aef2012-04-24 21:48:47 +01001487 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001488 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001489 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001490 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001491
1492 return true;
1493}
1494
1495static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001496gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001497{
1498 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001499 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001500 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001501
Chris Wilson7338aef2012-04-24 21:48:47 +01001502 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001503 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001504 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001505 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001506}
1507
1508static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001509i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001510{
Chris Wilson78501ea2010-10-27 12:18:21 +01001511 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001512 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001513 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001514
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001515 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001516 return false;
1517
Chris Wilson7338aef2012-04-24 21:48:47 +01001518 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001519 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001520 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1521 I915_WRITE(IMR, dev_priv->irq_mask);
1522 POSTING_READ(IMR);
1523 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001524 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001525
1526 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001527}
1528
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001529static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001530i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001531{
Chris Wilson78501ea2010-10-27 12:18:21 +01001532 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001533 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001534 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001535
Chris Wilson7338aef2012-04-24 21:48:47 +01001536 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001537 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001538 dev_priv->irq_mask |= ring->irq_enable_mask;
1539 I915_WRITE(IMR, dev_priv->irq_mask);
1540 POSTING_READ(IMR);
1541 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001542 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001543}
1544
Chris Wilsonc2798b12012-04-22 21:13:57 +01001545static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001546i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001547{
1548 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001549 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001550 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001551
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001552 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001553 return false;
1554
Chris Wilson7338aef2012-04-24 21:48:47 +01001555 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001556 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001557 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1558 I915_WRITE16(IMR, dev_priv->irq_mask);
1559 POSTING_READ16(IMR);
1560 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001561 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001562
1563 return true;
1564}
1565
1566static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001567i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001568{
1569 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001570 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001571 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001572
Chris Wilson7338aef2012-04-24 21:48:47 +01001573 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001574 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001575 dev_priv->irq_mask |= ring->irq_enable_mask;
1576 I915_WRITE16(IMR, dev_priv->irq_mask);
1577 POSTING_READ16(IMR);
1578 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001579 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001580}
1581
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001582static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001583bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001584 u32 invalidate_domains,
1585 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001586{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001587 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001588
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001589 ret = intel_ring_begin(ring, 2);
1590 if (ret)
1591 return ret;
1592
1593 intel_ring_emit(ring, MI_FLUSH);
1594 intel_ring_emit(ring, MI_NOOP);
1595 intel_ring_advance(ring);
1596 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001597}
1598
Chris Wilson3cce4692010-10-27 16:11:02 +01001599static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001600i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001601{
Chris Wilson3cce4692010-10-27 16:11:02 +01001602 int ret;
1603
1604 ret = intel_ring_begin(ring, 4);
1605 if (ret)
1606 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001607
Chris Wilson3cce4692010-10-27 16:11:02 +01001608 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1609 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001610 intel_ring_emit(ring,
1611 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson3cce4692010-10-27 16:11:02 +01001612 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001613 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001614
Chris Wilson3cce4692010-10-27 16:11:02 +01001615 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001616}
1617
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001618static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001619gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001620{
1621 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001622 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001623 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001624
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001625 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1626 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001627
Chris Wilson7338aef2012-04-24 21:48:47 +01001628 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001629 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001630 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001631 I915_WRITE_IMR(ring,
1632 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001633 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001634 else
1635 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001636 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001637 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001638 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001639
1640 return true;
1641}
1642
1643static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001644gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001645{
1646 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001647 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001648 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001649
Chris Wilson7338aef2012-04-24 21:48:47 +01001650 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001651 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001652 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001653 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001654 else
1655 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001656 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001657 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001658 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001659}
1660
Ben Widawskya19d2932013-05-28 19:22:30 -07001661static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001662hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001663{
1664 struct drm_device *dev = ring->dev;
1665 struct drm_i915_private *dev_priv = dev->dev_private;
1666 unsigned long flags;
1667
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001668 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001669 return false;
1670
Daniel Vetter59cdb632013-07-04 23:35:28 +02001671 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001672 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001673 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001674 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001675 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001676 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001677
1678 return true;
1679}
1680
1681static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001682hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001683{
1684 struct drm_device *dev = ring->dev;
1685 struct drm_i915_private *dev_priv = dev->dev_private;
1686 unsigned long flags;
1687
Daniel Vetter59cdb632013-07-04 23:35:28 +02001688 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001689 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001690 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001691 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001692 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001693 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001694}
1695
Ben Widawskyabd58f02013-11-02 21:07:09 -07001696static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001697gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001698{
1699 struct drm_device *dev = ring->dev;
1700 struct drm_i915_private *dev_priv = dev->dev_private;
1701 unsigned long flags;
1702
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001703 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001704 return false;
1705
1706 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1707 if (ring->irq_refcount++ == 0) {
1708 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1709 I915_WRITE_IMR(ring,
1710 ~(ring->irq_enable_mask |
1711 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1712 } else {
1713 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1714 }
1715 POSTING_READ(RING_IMR(ring->mmio_base));
1716 }
1717 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1718
1719 return true;
1720}
1721
1722static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001723gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001724{
1725 struct drm_device *dev = ring->dev;
1726 struct drm_i915_private *dev_priv = dev->dev_private;
1727 unsigned long flags;
1728
1729 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1730 if (--ring->irq_refcount == 0) {
1731 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1732 I915_WRITE_IMR(ring,
1733 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1734 } else {
1735 I915_WRITE_IMR(ring, ~0);
1736 }
1737 POSTING_READ(RING_IMR(ring->mmio_base));
1738 }
1739 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1740}
1741
Zou Nan haid1b851f2010-05-21 09:08:57 +08001742static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001743i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001744 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001745 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001746{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001747 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001748
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001749 ret = intel_ring_begin(ring, 2);
1750 if (ret)
1751 return ret;
1752
Chris Wilson78501ea2010-10-27 12:18:21 +01001753 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001754 MI_BATCH_BUFFER_START |
1755 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001756 (dispatch_flags & I915_DISPATCH_SECURE ?
1757 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001758 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001759 intel_ring_advance(ring);
1760
Zou Nan haid1b851f2010-05-21 09:08:57 +08001761 return 0;
1762}
1763
Daniel Vetterb45305f2012-12-17 16:21:27 +01001764/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1765#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001766#define I830_TLB_ENTRIES (2)
1767#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001768static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001769i830_dispatch_execbuffer(struct intel_engine_cs *ring,
John Harrison8e004ef2015-02-13 11:48:10 +00001770 u64 offset, u32 len,
1771 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001772{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001773 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001774 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001775
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001776 ret = intel_ring_begin(ring, 6);
1777 if (ret)
1778 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001779
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001780 /* Evict the invalid PTE TLBs */
1781 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1782 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1783 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1784 intel_ring_emit(ring, cs_offset);
1785 intel_ring_emit(ring, 0xdeadbeef);
1786 intel_ring_emit(ring, MI_NOOP);
1787 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001788
John Harrison8e004ef2015-02-13 11:48:10 +00001789 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001790 if (len > I830_BATCH_LIMIT)
1791 return -ENOSPC;
1792
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001793 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001794 if (ret)
1795 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001796
1797 /* Blit the batch (which has now all relocs applied) to the
1798 * stable batch scratch bo area (so that the CS never
1799 * stumbles over its tlb invalidation bug) ...
1800 */
1801 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1802 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001803 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001804 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001805 intel_ring_emit(ring, 4096);
1806 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001807
Daniel Vetterb45305f2012-12-17 16:21:27 +01001808 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001809 intel_ring_emit(ring, MI_NOOP);
1810 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001811
1812 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001813 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001814 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001815
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001816 ret = intel_ring_begin(ring, 4);
1817 if (ret)
1818 return ret;
1819
1820 intel_ring_emit(ring, MI_BATCH_BUFFER);
John Harrison8e004ef2015-02-13 11:48:10 +00001821 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1822 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001823 intel_ring_emit(ring, offset + len - 8);
1824 intel_ring_emit(ring, MI_NOOP);
1825 intel_ring_advance(ring);
1826
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001827 return 0;
1828}
1829
1830static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001831i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001832 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001833 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001834{
1835 int ret;
1836
1837 ret = intel_ring_begin(ring, 2);
1838 if (ret)
1839 return ret;
1840
Chris Wilson65f56872012-04-17 16:38:12 +01001841 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001842 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1843 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001844 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001845
Eric Anholt62fdfea2010-05-21 13:26:39 -07001846 return 0;
1847}
1848
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001849static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001850{
Chris Wilson05394f32010-11-08 19:18:58 +00001851 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001852
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001853 obj = ring->status_page.obj;
1854 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001855 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001856
Chris Wilson9da3da62012-06-01 15:20:22 +01001857 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001858 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001859 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001860 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001861}
1862
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001863static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001864{
Chris Wilson05394f32010-11-08 19:18:58 +00001865 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001866
Chris Wilsone3efda42014-04-09 09:19:41 +01001867 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001868 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001869 int ret;
1870
1871 obj = i915_gem_alloc_object(ring->dev, 4096);
1872 if (obj == NULL) {
1873 DRM_ERROR("Failed to allocate status page\n");
1874 return -ENOMEM;
1875 }
1876
1877 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1878 if (ret)
1879 goto err_unref;
1880
Chris Wilson1f767e02014-07-03 17:33:03 -04001881 flags = 0;
1882 if (!HAS_LLC(ring->dev))
1883 /* On g33, we cannot place HWS above 256MiB, so
1884 * restrict its pinning to the low mappable arena.
1885 * Though this restriction is not documented for
1886 * gen4, gen5, or byt, they also behave similarly
1887 * and hang if the HWS is placed at the top of the
1888 * GTT. To generalise, it appears that all !llc
1889 * platforms have issues with us placing the HWS
1890 * above the mappable region (even though we never
1891 * actualy map it).
1892 */
1893 flags |= PIN_MAPPABLE;
1894 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001895 if (ret) {
1896err_unref:
1897 drm_gem_object_unreference(&obj->base);
1898 return ret;
1899 }
1900
1901 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001902 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001903
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001904 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001905 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001906 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001907
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001908 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1909 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001910
1911 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001912}
1913
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001914static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001915{
1916 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001917
1918 if (!dev_priv->status_page_dmah) {
1919 dev_priv->status_page_dmah =
1920 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1921 if (!dev_priv->status_page_dmah)
1922 return -ENOMEM;
1923 }
1924
Chris Wilson6b8294a2012-11-16 11:43:20 +00001925 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1926 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1927
1928 return 0;
1929}
1930
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001931void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1932{
1933 iounmap(ringbuf->virtual_start);
1934 ringbuf->virtual_start = NULL;
1935 i915_gem_object_ggtt_unpin(ringbuf->obj);
1936}
1937
1938int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1939 struct intel_ringbuffer *ringbuf)
1940{
1941 struct drm_i915_private *dev_priv = to_i915(dev);
1942 struct drm_i915_gem_object *obj = ringbuf->obj;
1943 int ret;
1944
1945 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1946 if (ret)
1947 return ret;
1948
1949 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1950 if (ret) {
1951 i915_gem_object_ggtt_unpin(obj);
1952 return ret;
1953 }
1954
1955 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1956 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1957 if (ringbuf->virtual_start == NULL) {
1958 i915_gem_object_ggtt_unpin(obj);
1959 return -EINVAL;
1960 }
1961
1962 return 0;
1963}
1964
Oscar Mateo84c23772014-07-24 17:04:15 +01001965void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001966{
Oscar Mateo2919d292014-07-03 16:28:02 +01001967 drm_gem_object_unreference(&ringbuf->obj->base);
1968 ringbuf->obj = NULL;
1969}
1970
Oscar Mateo84c23772014-07-24 17:04:15 +01001971int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1972 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001973{
Chris Wilsone3efda42014-04-09 09:19:41 +01001974 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001975
1976 obj = NULL;
1977 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001978 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001979 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001980 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001981 if (obj == NULL)
1982 return -ENOMEM;
1983
Akash Goel24f3a8c2014-06-17 10:59:42 +05301984 /* mark ring buffers as read-only from GPU side by default */
1985 obj->gt_ro = 1;
1986
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001987 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001988
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001989 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01001990}
1991
Ben Widawskyc43b5632012-04-16 14:07:40 -07001992static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001993 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001994{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001995 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01001996 int ret;
1997
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001998 WARN_ON(ring->buffer);
1999
2000 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2001 if (!ringbuf)
2002 return -ENOMEM;
2003 ring->buffer = ringbuf;
Oscar Mateo8ee14972014-05-22 14:13:34 +01002004
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002005 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01002006 INIT_LIST_HEAD(&ring->active_list);
2007 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01002008 INIT_LIST_HEAD(&ring->execlist_queue);
Chris Wilson06fbca72015-04-07 16:20:36 +01002009 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002010 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02002011 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07002012 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002013
Chris Wilsonb259f672011-03-29 13:19:09 +01002014 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002015
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002016 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01002017 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002018 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002019 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002020 } else {
2021 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002022 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002023 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002024 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002025 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002026
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002027 WARN_ON(ringbuf->obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002028
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002029 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
2030 if (ret) {
2031 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
2032 ring->name, ret);
2033 goto error;
2034 }
2035
2036 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2037 if (ret) {
2038 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2039 ring->name, ret);
2040 intel_destroy_ringbuffer_obj(ringbuf);
2041 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002042 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002043
Chris Wilson55249ba2010-12-22 14:04:47 +00002044 /* Workaround an erratum on the i830 which causes a hang if
2045 * the TAIL pointer points to within the last 2 cachelines
2046 * of the buffer.
2047 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002048 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01002049 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002050 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00002051
Brad Volkin44e895a2014-05-10 14:10:43 -07002052 ret = i915_cmd_parser_init_ring(ring);
2053 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002054 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002055
Oscar Mateo8ee14972014-05-22 14:13:34 +01002056 return 0;
2057
2058error:
2059 kfree(ringbuf);
2060 ring->buffer = NULL;
2061 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002062}
2063
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002064void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002065{
John Harrison6402c332014-10-31 12:00:26 +00002066 struct drm_i915_private *dev_priv;
2067 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01002068
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002069 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002070 return;
2071
John Harrison6402c332014-10-31 12:00:26 +00002072 dev_priv = to_i915(ring->dev);
2073 ringbuf = ring->buffer;
2074
Chris Wilsone3efda42014-04-09 09:19:41 +01002075 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03002076 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002077
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002078 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01002079 intel_destroy_ringbuffer_obj(ringbuf);
John Harrison6259cea2014-11-24 18:49:29 +00002080 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Chris Wilson78501ea2010-10-27 12:18:21 +01002081
Zou Nan hai8d192152010-11-02 16:31:01 +08002082 if (ring->cleanup)
2083 ring->cleanup(ring);
2084
Chris Wilson78501ea2010-10-27 12:18:21 +01002085 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07002086
2087 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01002088 i915_gem_batch_pool_fini(&ring->batch_pool);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002089
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002090 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002091 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002092}
2093
Chris Wilson595e1ee2015-04-07 16:20:51 +01002094static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002095{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002096 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002097 struct drm_i915_gem_request *request;
John Harrisondbe46462015-03-19 12:30:09 +00002098 int ret, new_space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002099
Dave Gordonebd0fd42014-11-27 11:22:49 +00002100 if (intel_ring_space(ringbuf) >= n)
2101 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002102
2103 list_for_each_entry(request, &ring->request_list, list) {
John Harrisondbe46462015-03-19 12:30:09 +00002104 new_space = __intel_ring_space(request->postfix, ringbuf->tail,
2105 ringbuf->size);
2106 if (new_space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002107 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002108 }
2109
Chris Wilson595e1ee2015-04-07 16:20:51 +01002110 if (WARN_ON(&request->list == &ring->request_list))
Chris Wilsona71d8d92012-02-15 11:25:36 +00002111 return -ENOSPC;
2112
Daniel Vettera4b3a572014-11-26 14:17:05 +01002113 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002114 if (ret)
2115 return ret;
2116
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002117 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002118
John Harrisondbe46462015-03-19 12:30:09 +00002119 WARN_ON(intel_ring_space(ringbuf) < new_space);
2120
Chris Wilsona71d8d92012-02-15 11:25:36 +00002121 return 0;
2122}
2123
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002124static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002125{
2126 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002127 struct intel_ringbuffer *ringbuf = ring->buffer;
2128 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002129
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002130 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00002131 int ret = ring_wait_for_space(ring, rem);
2132 if (ret)
2133 return ret;
2134 }
2135
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002136 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002137 rem /= 4;
2138 while (rem--)
2139 iowrite32(MI_NOOP, virt++);
2140
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002141 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002142 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002143
2144 return 0;
2145}
2146
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002147int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002148{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002149 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002150 int ret;
2151
2152 /* We need to add any requests required to flush the objects and ring */
John Harrison6259cea2014-11-24 18:49:29 +00002153 if (ring->outstanding_lazy_request) {
John Harrison9400ae52014-11-24 18:49:36 +00002154 ret = i915_add_request(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00002155 if (ret)
2156 return ret;
2157 }
2158
2159 /* Wait upon the last request to be completed */
2160 if (list_empty(&ring->request_list))
2161 return 0;
2162
Daniel Vettera4b3a572014-11-26 14:17:05 +01002163 req = list_entry(ring->request_list.prev,
Chris Wilson3e960502012-11-27 16:22:54 +00002164 struct drm_i915_gem_request,
Daniel Vettera4b3a572014-11-26 14:17:05 +01002165 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002166
Daniel Vettera4b3a572014-11-26 14:17:05 +01002167 return i915_wait_request(req);
Chris Wilson3e960502012-11-27 16:22:54 +00002168}
2169
John Harrison6689cb22015-03-19 12:30:08 +00002170int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002171{
John Harrison6689cb22015-03-19 12:30:08 +00002172 request->ringbuf = request->ring->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002173 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002174}
2175
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002176static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002177 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002178{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002179 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002180 int ret;
2181
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002182 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002183 ret = intel_wrap_ring_buffer(ring);
2184 if (unlikely(ret))
2185 return ret;
2186 }
2187
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002188 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002189 ret = ring_wait_for_space(ring, bytes);
2190 if (unlikely(ret))
2191 return ret;
2192 }
2193
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002194 return 0;
2195}
2196
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002197int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002198 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002199{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002200 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002201 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002202
Daniel Vetter33196de2012-11-14 17:14:05 +01002203 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2204 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002205 if (ret)
2206 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002207
Chris Wilson304d6952014-01-02 14:32:35 +00002208 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2209 if (ret)
2210 return ret;
2211
Chris Wilson9d7730912012-11-27 16:22:52 +00002212 /* Preallocate the olr before touching the ring */
John Harrison6689cb22015-03-19 12:30:08 +00002213 ret = i915_gem_request_alloc(ring, ring->default_context);
Chris Wilson9d7730912012-11-27 16:22:52 +00002214 if (ret)
2215 return ret;
2216
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002217 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002218 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002219}
2220
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002221/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002222int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002223{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002224 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002225 int ret;
2226
2227 if (num_dwords == 0)
2228 return 0;
2229
Chris Wilson18393f62014-04-09 09:19:40 +01002230 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002231 ret = intel_ring_begin(ring, num_dwords);
2232 if (ret)
2233 return ret;
2234
2235 while (num_dwords--)
2236 intel_ring_emit(ring, MI_NOOP);
2237
2238 intel_ring_advance(ring);
2239
2240 return 0;
2241}
2242
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002243void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002244{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002245 struct drm_device *dev = ring->dev;
2246 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002247
John Harrison6259cea2014-11-24 18:49:29 +00002248 BUG_ON(ring->outstanding_lazy_request);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002249
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002250 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002251 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2252 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002253 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002254 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002255 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002256
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002257 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002258 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002259}
2260
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002261static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002262 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002263{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002264 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002265
2266 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002267
Chris Wilson12f55812012-07-05 17:14:01 +01002268 /* Disable notification that the ring is IDLE. The GT
2269 * will then assume that it is busy and bring it out of rc6.
2270 */
2271 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2272 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2273
2274 /* Clear the context id. Here be magic! */
2275 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2276
2277 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002278 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002279 GEN6_BSD_SLEEP_INDICATOR) == 0,
2280 50))
2281 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002282
Chris Wilson12f55812012-07-05 17:14:01 +01002283 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002284 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002285 POSTING_READ(RING_TAIL(ring->mmio_base));
2286
2287 /* Let the ring send IDLE messages to the GT again,
2288 * and so let it sleep to conserve power when idle.
2289 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002290 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002291 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002292}
2293
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002294static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002295 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002296{
Chris Wilson71a77e02011-02-02 12:13:49 +00002297 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002298 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002299
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002300 ret = intel_ring_begin(ring, 4);
2301 if (ret)
2302 return ret;
2303
Chris Wilson71a77e02011-02-02 12:13:49 +00002304 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002305 if (INTEL_INFO(ring->dev)->gen >= 8)
2306 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002307
2308 /* We always require a command barrier so that subsequent
2309 * commands, such as breadcrumb interrupts, are strictly ordered
2310 * wrt the contents of the write cache being flushed to memory
2311 * (and thus being coherent from the CPU).
2312 */
2313 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2314
Jesse Barnes9a289772012-10-26 09:42:42 -07002315 /*
2316 * Bspec vol 1c.5 - video engine command streamer:
2317 * "If ENABLED, all TLBs will be invalidated once the flush
2318 * operation is complete. This bit is only valid when the
2319 * Post-Sync Operation field is a value of 1h or 3h."
2320 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002321 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002322 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2323
Chris Wilson71a77e02011-02-02 12:13:49 +00002324 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002325 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002326 if (INTEL_INFO(ring->dev)->gen >= 8) {
2327 intel_ring_emit(ring, 0); /* upper addr */
2328 intel_ring_emit(ring, 0); /* value */
2329 } else {
2330 intel_ring_emit(ring, 0);
2331 intel_ring_emit(ring, MI_NOOP);
2332 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002333 intel_ring_advance(ring);
2334 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002335}
2336
2337static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002338gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002339 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002340 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002341{
John Harrison8e004ef2015-02-13 11:48:10 +00002342 bool ppgtt = USES_PPGTT(ring->dev) &&
2343 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002344 int ret;
2345
2346 ret = intel_ring_begin(ring, 4);
2347 if (ret)
2348 return ret;
2349
2350 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002351 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002352 intel_ring_emit(ring, lower_32_bits(offset));
2353 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002354 intel_ring_emit(ring, MI_NOOP);
2355 intel_ring_advance(ring);
2356
2357 return 0;
2358}
2359
2360static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002361hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
John Harrison8e004ef2015-02-13 11:48:10 +00002362 u64 offset, u32 len,
2363 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002364{
Akshay Joshi0206e352011-08-16 15:34:10 -04002365 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002366
Akshay Joshi0206e352011-08-16 15:34:10 -04002367 ret = intel_ring_begin(ring, 2);
2368 if (ret)
2369 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002370
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002371 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002372 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002373 (dispatch_flags & I915_DISPATCH_SECURE ?
Chris Wilson77072252014-09-10 12:18:27 +01002374 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002375 /* bit0-7 is the length on GEN6+ */
2376 intel_ring_emit(ring, offset);
2377 intel_ring_advance(ring);
2378
2379 return 0;
2380}
2381
2382static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002383gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002384 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002385 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002386{
2387 int ret;
2388
2389 ret = intel_ring_begin(ring, 2);
2390 if (ret)
2391 return ret;
2392
2393 intel_ring_emit(ring,
2394 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002395 (dispatch_flags & I915_DISPATCH_SECURE ?
2396 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002397 /* bit0-7 is the length on GEN6+ */
2398 intel_ring_emit(ring, offset);
2399 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002400
Akshay Joshi0206e352011-08-16 15:34:10 -04002401 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002402}
2403
Chris Wilson549f7362010-10-19 11:19:32 +01002404/* Blitter support (SandyBridge+) */
2405
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002406static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002407 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002408{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002409 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002410 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002411 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002412
Daniel Vetter6a233c72011-12-14 13:57:07 +01002413 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002414 if (ret)
2415 return ret;
2416
Chris Wilson71a77e02011-02-02 12:13:49 +00002417 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002418 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002419 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002420
2421 /* We always require a command barrier so that subsequent
2422 * commands, such as breadcrumb interrupts, are strictly ordered
2423 * wrt the contents of the write cache being flushed to memory
2424 * (and thus being coherent from the CPU).
2425 */
2426 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2427
Jesse Barnes9a289772012-10-26 09:42:42 -07002428 /*
2429 * Bspec vol 1c.3 - blitter engine command streamer:
2430 * "If ENABLED, all TLBs will be invalidated once the flush
2431 * operation is complete. This bit is only valid when the
2432 * Post-Sync Operation field is a value of 1h or 3h."
2433 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002434 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002435 cmd |= MI_INVALIDATE_TLB;
Chris Wilson71a77e02011-02-02 12:13:49 +00002436 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002437 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002438 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002439 intel_ring_emit(ring, 0); /* upper addr */
2440 intel_ring_emit(ring, 0); /* value */
2441 } else {
2442 intel_ring_emit(ring, 0);
2443 intel_ring_emit(ring, MI_NOOP);
2444 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002445 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002446
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002447 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002448}
2449
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002450int intel_init_render_ring_buffer(struct drm_device *dev)
2451{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002452 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002453 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002454 struct drm_i915_gem_object *obj;
2455 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002456
Daniel Vetter59465b52012-04-11 22:12:48 +02002457 ring->name = "render ring";
2458 ring->id = RCS;
2459 ring->mmio_base = RENDER_RING_BASE;
2460
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002461 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002462 if (i915_semaphore_is_enabled(dev)) {
2463 obj = i915_gem_alloc_object(dev, 4096);
2464 if (obj == NULL) {
2465 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2466 i915.semaphores = 0;
2467 } else {
2468 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2469 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2470 if (ret != 0) {
2471 drm_gem_object_unreference(&obj->base);
2472 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2473 i915.semaphores = 0;
2474 } else
2475 dev_priv->semaphore_obj = obj;
2476 }
2477 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002478
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002479 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002480 ring->add_request = gen6_add_request;
2481 ring->flush = gen8_render_ring_flush;
2482 ring->irq_get = gen8_ring_get_irq;
2483 ring->irq_put = gen8_ring_put_irq;
2484 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2485 ring->get_seqno = gen6_ring_get_seqno;
2486 ring->set_seqno = ring_set_seqno;
2487 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002488 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002489 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002490 ring->semaphore.signal = gen8_rcs_signal;
2491 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002492 }
2493 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002494 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002495 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002496 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002497 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002498 ring->irq_get = gen6_ring_get_irq;
2499 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002500 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002501 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002502 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002503 if (i915_semaphore_is_enabled(dev)) {
2504 ring->semaphore.sync_to = gen6_ring_sync;
2505 ring->semaphore.signal = gen6_signal;
2506 /*
2507 * The current semaphore is only applied on pre-gen8
2508 * platform. And there is no VCS2 ring on the pre-gen8
2509 * platform. So the semaphore between RCS and VCS2 is
2510 * initialized as INVALID. Gen8 will initialize the
2511 * sema between VCS2 and RCS later.
2512 */
2513 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2514 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2515 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2516 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2517 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2518 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2519 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2520 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2521 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2522 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2523 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002524 } else if (IS_GEN5(dev)) {
2525 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002526 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002527 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002528 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002529 ring->irq_get = gen5_ring_get_irq;
2530 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002531 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2532 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002533 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002534 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002535 if (INTEL_INFO(dev)->gen < 4)
2536 ring->flush = gen2_render_ring_flush;
2537 else
2538 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002539 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002540 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002541 if (IS_GEN2(dev)) {
2542 ring->irq_get = i8xx_ring_get_irq;
2543 ring->irq_put = i8xx_ring_put_irq;
2544 } else {
2545 ring->irq_get = i9xx_ring_get_irq;
2546 ring->irq_put = i9xx_ring_put_irq;
2547 }
Daniel Vettere3670312012-04-11 22:12:53 +02002548 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002549 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002550 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002551
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002552 if (IS_HASWELL(dev))
2553 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002554 else if (IS_GEN8(dev))
2555 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002556 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002557 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2558 else if (INTEL_INFO(dev)->gen >= 4)
2559 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2560 else if (IS_I830(dev) || IS_845G(dev))
2561 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2562 else
2563 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002564 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002565 ring->cleanup = render_ring_cleanup;
2566
Daniel Vetterb45305f2012-12-17 16:21:27 +01002567 /* Workaround batchbuffer to combat CS tlb bug. */
2568 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002569 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002570 if (obj == NULL) {
2571 DRM_ERROR("Failed to allocate batch bo\n");
2572 return -ENOMEM;
2573 }
2574
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002575 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002576 if (ret != 0) {
2577 drm_gem_object_unreference(&obj->base);
2578 DRM_ERROR("Failed to ping batch bo\n");
2579 return ret;
2580 }
2581
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002582 ring->scratch.obj = obj;
2583 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002584 }
2585
Daniel Vetter99be1df2014-11-20 00:33:06 +01002586 ret = intel_init_ring_buffer(dev, ring);
2587 if (ret)
2588 return ret;
2589
2590 if (INTEL_INFO(dev)->gen >= 5) {
2591 ret = intel_init_pipe_control(ring);
2592 if (ret)
2593 return ret;
2594 }
2595
2596 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002597}
2598
2599int intel_init_bsd_ring_buffer(struct drm_device *dev)
2600{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002601 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002602 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002603
Daniel Vetter58fa3832012-04-11 22:12:49 +02002604 ring->name = "bsd ring";
2605 ring->id = VCS;
2606
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002607 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002608 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002609 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002610 /* gen6 bsd needs a special wa for tail updates */
2611 if (IS_GEN6(dev))
2612 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002613 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002614 ring->add_request = gen6_add_request;
2615 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002616 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002617 if (INTEL_INFO(dev)->gen >= 8) {
2618 ring->irq_enable_mask =
2619 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2620 ring->irq_get = gen8_ring_get_irq;
2621 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002622 ring->dispatch_execbuffer =
2623 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002624 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002625 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002626 ring->semaphore.signal = gen8_xcs_signal;
2627 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002628 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002629 } else {
2630 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2631 ring->irq_get = gen6_ring_get_irq;
2632 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002633 ring->dispatch_execbuffer =
2634 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002635 if (i915_semaphore_is_enabled(dev)) {
2636 ring->semaphore.sync_to = gen6_ring_sync;
2637 ring->semaphore.signal = gen6_signal;
2638 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2639 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2640 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2641 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2642 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2643 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2644 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2645 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2646 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2647 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2648 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002649 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002650 } else {
2651 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002652 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002653 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002654 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002655 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002656 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002657 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002658 ring->irq_get = gen5_ring_get_irq;
2659 ring->irq_put = gen5_ring_put_irq;
2660 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002661 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002662 ring->irq_get = i9xx_ring_get_irq;
2663 ring->irq_put = i9xx_ring_put_irq;
2664 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002665 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002666 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002667 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002668
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002669 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002670}
Chris Wilson549f7362010-10-19 11:19:32 +01002671
Zhao Yakui845f74a2014-04-17 10:37:37 +08002672/**
Damien Lespiau62659922015-01-29 14:13:40 +00002673 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002674 */
2675int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2676{
2677 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002678 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002679
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002680 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002681 ring->id = VCS2;
2682
2683 ring->write_tail = ring_write_tail;
2684 ring->mmio_base = GEN8_BSD2_RING_BASE;
2685 ring->flush = gen6_bsd_ring_flush;
2686 ring->add_request = gen6_add_request;
2687 ring->get_seqno = gen6_ring_get_seqno;
2688 ring->set_seqno = ring_set_seqno;
2689 ring->irq_enable_mask =
2690 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2691 ring->irq_get = gen8_ring_get_irq;
2692 ring->irq_put = gen8_ring_put_irq;
2693 ring->dispatch_execbuffer =
2694 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002695 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002696 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002697 ring->semaphore.signal = gen8_xcs_signal;
2698 GEN8_RING_SEMAPHORE_INIT;
2699 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002700 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002701
2702 return intel_init_ring_buffer(dev, ring);
2703}
2704
Chris Wilson549f7362010-10-19 11:19:32 +01002705int intel_init_blt_ring_buffer(struct drm_device *dev)
2706{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002707 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002708 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002709
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002710 ring->name = "blitter ring";
2711 ring->id = BCS;
2712
2713 ring->mmio_base = BLT_RING_BASE;
2714 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002715 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002716 ring->add_request = gen6_add_request;
2717 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002718 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002719 if (INTEL_INFO(dev)->gen >= 8) {
2720 ring->irq_enable_mask =
2721 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2722 ring->irq_get = gen8_ring_get_irq;
2723 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002724 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002725 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002726 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002727 ring->semaphore.signal = gen8_xcs_signal;
2728 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002729 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002730 } else {
2731 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2732 ring->irq_get = gen6_ring_get_irq;
2733 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002734 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002735 if (i915_semaphore_is_enabled(dev)) {
2736 ring->semaphore.signal = gen6_signal;
2737 ring->semaphore.sync_to = gen6_ring_sync;
2738 /*
2739 * The current semaphore is only applied on pre-gen8
2740 * platform. And there is no VCS2 ring on the pre-gen8
2741 * platform. So the semaphore between BCS and VCS2 is
2742 * initialized as INVALID. Gen8 will initialize the
2743 * sema between BCS and VCS2 later.
2744 */
2745 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2746 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2747 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2748 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2749 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2750 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2751 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2752 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2753 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2754 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2755 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002756 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002757 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002758
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002759 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002760}
Chris Wilsona7b97612012-07-20 12:41:08 +01002761
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002762int intel_init_vebox_ring_buffer(struct drm_device *dev)
2763{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002764 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002765 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002766
2767 ring->name = "video enhancement ring";
2768 ring->id = VECS;
2769
2770 ring->mmio_base = VEBOX_RING_BASE;
2771 ring->write_tail = ring_write_tail;
2772 ring->flush = gen6_ring_flush;
2773 ring->add_request = gen6_add_request;
2774 ring->get_seqno = gen6_ring_get_seqno;
2775 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002776
2777 if (INTEL_INFO(dev)->gen >= 8) {
2778 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002779 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002780 ring->irq_get = gen8_ring_get_irq;
2781 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002782 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002783 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002784 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002785 ring->semaphore.signal = gen8_xcs_signal;
2786 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002787 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002788 } else {
2789 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2790 ring->irq_get = hsw_vebox_get_irq;
2791 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002792 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002793 if (i915_semaphore_is_enabled(dev)) {
2794 ring->semaphore.sync_to = gen6_ring_sync;
2795 ring->semaphore.signal = gen6_signal;
2796 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2797 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2798 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2799 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2800 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2801 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2802 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2803 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2804 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2805 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2806 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002807 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002808 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002809
2810 return intel_init_ring_buffer(dev, ring);
2811}
2812
Chris Wilsona7b97612012-07-20 12:41:08 +01002813int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002814intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002815{
2816 int ret;
2817
2818 if (!ring->gpu_caches_dirty)
2819 return 0;
2820
2821 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2822 if (ret)
2823 return ret;
2824
2825 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2826
2827 ring->gpu_caches_dirty = false;
2828 return 0;
2829}
2830
2831int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002832intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002833{
2834 uint32_t flush_domains;
2835 int ret;
2836
2837 flush_domains = 0;
2838 if (ring->gpu_caches_dirty)
2839 flush_domains = I915_GEM_GPU_DOMAINS;
2840
2841 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2842 if (ret)
2843 return ret;
2844
2845 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2846
2847 ring->gpu_caches_dirty = false;
2848 return 0;
2849}
Chris Wilsone3efda42014-04-09 09:19:41 +01002850
2851void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002852intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002853{
2854 int ret;
2855
2856 if (!intel_ring_initialized(ring))
2857 return;
2858
2859 ret = intel_ring_idle(ring);
2860 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2861 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2862 ring->name, ret);
2863
2864 stop_ring(ring);
2865}