blob: bb09dbf65fe8a5c5bdd8b23908b3932236243b67 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020057 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070058 PIPE_A = 0,
59 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080060 PIPE_C,
61 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070062};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080063#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070064
Paulo Zanonia5c961d2012-10-24 15:59:34 -020065enum transcoder {
66 TRANSCODER_A = 0,
67 TRANSCODER_B,
68 TRANSCODER_C,
69 TRANSCODER_EDP = 0xF,
70};
71#define transcoder_name(t) ((t) + 'A')
72
Jesse Barnes80824002009-09-10 15:28:06 -070073enum plane {
74 PLANE_A = 0,
75 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080076 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070077};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080078#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080079
Ville Syrjälä06da8da2013-04-17 17:48:51 +030080#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
81
Eugeni Dodonov2b139522012-03-29 12:32:22 -030082enum port {
83 PORT_A = 0,
84 PORT_B,
85 PORT_C,
86 PORT_D,
87 PORT_E,
88 I915_MAX_PORTS
89};
90#define port_name(p) ((p) + 'A')
91
Chon Ming Leee4607fc2013-11-06 14:36:35 +080092#define I915_NUM_PHYS_VLV 1
93
94enum dpio_channel {
95 DPIO_CH0,
96 DPIO_CH1
97};
98
99enum dpio_phy {
100 DPIO_PHY0,
101 DPIO_PHY1
102};
103
Paulo Zanonib97186f2013-05-03 12:15:36 -0300104enum intel_display_power_domain {
105 POWER_DOMAIN_PIPE_A,
106 POWER_DOMAIN_PIPE_B,
107 POWER_DOMAIN_PIPE_C,
108 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
109 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
110 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
111 POWER_DOMAIN_TRANSCODER_A,
112 POWER_DOMAIN_TRANSCODER_B,
113 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300114 POWER_DOMAIN_TRANSCODER_EDP,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300115 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200116 POWER_DOMAIN_AUDIO,
Imre Deakbaa70702013-10-25 17:36:48 +0300117 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300118
119 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300120};
121
Imre Deakbddc7642013-10-16 17:25:49 +0300122#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
123
Paulo Zanonib97186f2013-05-03 12:15:36 -0300124#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
125#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
126 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300127#define POWER_DOMAIN_TRANSCODER(tran) \
128 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
129 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300130
Imre Deakbddc7642013-10-16 17:25:49 +0300131#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
132 BIT(POWER_DOMAIN_PIPE_A) | \
133 BIT(POWER_DOMAIN_TRANSCODER_EDP))
Paulo Zanoni6745a2c2013-11-02 21:07:34 -0700134#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
135 BIT(POWER_DOMAIN_PIPE_A) | \
136 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
137 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
Imre Deakbddc7642013-10-16 17:25:49 +0300138
Egbert Eich1d843f92013-02-25 12:06:49 -0500139enum hpd_pin {
140 HPD_NONE = 0,
141 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
142 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
143 HPD_CRT,
144 HPD_SDVO_B,
145 HPD_SDVO_C,
146 HPD_PORT_B,
147 HPD_PORT_C,
148 HPD_PORT_D,
149 HPD_NUM_PINS
150};
151
Chris Wilson2a2d5482012-12-03 11:49:06 +0000152#define I915_GEM_GPU_DOMAINS \
153 (I915_GEM_DOMAIN_RENDER | \
154 I915_GEM_DOMAIN_SAMPLER | \
155 I915_GEM_DOMAIN_COMMAND | \
156 I915_GEM_DOMAIN_INSTRUCTION | \
157 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700158
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700159#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800160
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200161#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
162 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
163 if ((intel_encoder)->base.crtc == (__crtc))
164
Daniel Vettere7b903d2013-06-05 13:34:14 +0200165struct drm_i915_private;
166
Daniel Vettere2b78262013-06-07 23:10:03 +0200167enum intel_dpll_id {
168 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
169 /* real shared dpll ids must be >= 0 */
170 DPLL_ID_PCH_PLL_A,
171 DPLL_ID_PCH_PLL_B,
172};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100173#define I915_NUM_PLLS 2
174
Daniel Vetter53589012013-06-05 13:34:16 +0200175struct intel_dpll_hw_state {
Daniel Vetter66e985c2013-06-05 13:34:20 +0200176 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200177 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200178 uint32_t fp0;
179 uint32_t fp1;
Daniel Vetter53589012013-06-05 13:34:16 +0200180};
181
Daniel Vetter46edb022013-06-05 13:34:12 +0200182struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 int refcount; /* count of number of CRTCs sharing this PLL */
184 int active; /* count of number of active CRTCs (i.e. DPMS on) */
185 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200186 const char *name;
187 /* should match the index in the dev_priv->shared_dplls array */
188 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200189 struct intel_dpll_hw_state hw_state;
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200190 void (*mode_set)(struct drm_i915_private *dev_priv,
191 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200192 void (*enable)(struct drm_i915_private *dev_priv,
193 struct intel_shared_dpll *pll);
194 void (*disable)(struct drm_i915_private *dev_priv,
195 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200196 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
197 struct intel_shared_dpll *pll,
198 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100201/* Used by dp and fdi links */
202struct intel_link_m_n {
203 uint32_t tu;
204 uint32_t gmch_m;
205 uint32_t gmch_n;
206 uint32_t link_m;
207 uint32_t link_n;
208};
209
210void intel_link_compute_m_n(int bpp, int nlanes,
211 int pixel_clock, int link_clock,
212 struct intel_link_m_n *m_n);
213
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300214struct intel_ddi_plls {
215 int spll_refcount;
216 int wrpll1_refcount;
217 int wrpll2_refcount;
218};
219
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220/* Interface history:
221 *
222 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100223 * 1.2: Add Power Management
224 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100225 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000226 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000227 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
228 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 */
230#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000231#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232#define DRIVER_PATCHLEVEL 0
233
Chris Wilson23bc5982010-09-29 16:10:57 +0100234#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100235#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700236
Dave Airlie71acb5e2008-12-30 20:31:46 +1000237#define I915_GEM_PHYS_CURSOR_0 1
238#define I915_GEM_PHYS_CURSOR_1 2
239#define I915_GEM_PHYS_OVERLAY_REGS 3
240#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
241
242struct drm_i915_gem_phys_object {
243 int id;
244 struct page **page_list;
245 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000246 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000247};
248
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700249struct opregion_header;
250struct opregion_acpi;
251struct opregion_swsci;
252struct opregion_asle;
253
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100254struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700255 struct opregion_header __iomem *header;
256 struct opregion_acpi __iomem *acpi;
257 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300258 u32 swsci_gbda_sub_functions;
259 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700260 struct opregion_asle __iomem *asle;
261 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000262 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200263 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100264};
Chris Wilson44834a62010-08-19 16:09:23 +0100265#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100266
Chris Wilson6ef3d422010-08-04 20:26:07 +0100267struct intel_overlay;
268struct intel_overlay_error_state;
269
Dave Airlie7c1c2872008-11-28 14:22:24 +1000270struct drm_i915_master_private {
271 drm_local_map_t *sarea;
272 struct _drm_i915_sarea *sarea_priv;
273};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800274#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300275#define I915_MAX_NUM_FENCES 32
276/* 32 fences + sign bit for FENCE_REG_NONE */
277#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800278
279struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200280 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000281 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100282 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800283};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000284
yakui_zhao9b9d1722009-05-31 17:17:17 +0800285struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100286 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800287 u8 dvo_port;
288 u8 slave_addr;
289 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100290 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400291 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800292};
293
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000294struct intel_display_error_state;
295
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700296struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200297 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700298 u32 eir;
299 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700300 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700301 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000302 u32 derrmr;
303 u32 forcewake;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700304 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800305 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100306 u32 tail[I915_NUM_RINGS];
307 u32 head[I915_NUM_RINGS];
Chris Wilson0f3b6842013-01-15 12:05:55 +0000308 u32 ctl[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100309 u32 ipeir[I915_NUM_RINGS];
310 u32 ipehr[I915_NUM_RINGS];
311 u32 instdone[I915_NUM_RINGS];
312 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100313 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilsondf2b23d2012-11-27 17:06:54 +0000314 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilson12f55812012-07-05 17:14:01 +0100315 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100316 /* our own tracking of ring head and tail */
317 u32 cpu_ring_head[I915_NUM_RINGS];
318 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100319 u32 error; /* gen6+ */
Ben Widawsky71e172e2012-08-20 16:15:13 -0700320 u32 err_int; /* gen7 */
Chris Wilson94e39e22013-10-30 09:28:22 +0000321 u32 bbstate[I915_NUM_RINGS];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100322 u32 instpm[I915_NUM_RINGS];
323 u32 instps[I915_NUM_RINGS];
Ben Widawsky050ee912012-08-22 11:32:15 -0700324 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100325 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000326 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100327 u32 fault_reg[I915_NUM_RINGS];
328 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100329 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200330 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700331 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000332 struct drm_i915_error_ring {
333 struct drm_i915_error_object {
334 int page_count;
335 u32 gtt_offset;
336 u32 *pages[0];
Ben Widawsky8c123e52013-03-04 17:00:29 -0800337 } *ringbuffer, *batchbuffer, *ctx;
Chris Wilson52d39a22012-02-15 11:25:37 +0000338 struct drm_i915_error_request {
339 long jiffies;
340 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000341 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000342 } *requests;
343 int num_requests;
344 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000345 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000346 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000347 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100348 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000349 u32 gtt_offset;
350 u32 read_domains;
351 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200352 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000353 s32 pinned:2;
354 u32 tiling:2;
355 u32 dirty:1;
356 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100357 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100358 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700359 } **active_bo, **pinned_bo;
360 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100361 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000362 struct intel_display_error_state *display;
Mika Kuoppalada661462013-09-06 16:03:28 +0300363 int hangcheck_score[I915_NUM_RINGS];
364 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700365};
366
Jani Nikula7bd688c2013-11-08 16:48:56 +0200367struct intel_connector;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100368struct intel_crtc_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100369struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200370struct intel_limit;
371struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100372
Jesse Barnese70236a2009-09-21 10:42:27 -0700373struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400374 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700375 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
376 void (*disable_fbc)(struct drm_device *dev);
377 int (*get_display_clock_speed)(struct drm_device *dev);
378 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200379 /**
380 * find_dpll() - Find the best values for the PLL
381 * @limit: limits for the PLL
382 * @crtc: current CRTC
383 * @target: target frequency in kHz
384 * @refclk: reference clock frequency in kHz
385 * @match_clock: if provided, @best_clock P divider must
386 * match the P divider from @match_clock
387 * used for LVDS downclocking
388 * @best_clock: best PLL values found
389 *
390 * Returns true on success, false on failure.
391 */
392 bool (*find_dpll)(const struct intel_limit *limit,
393 struct drm_crtc *crtc,
394 int target, int refclk,
395 struct dpll *match_clock,
396 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300397 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300398 void (*update_sprite_wm)(struct drm_plane *plane,
399 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300400 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300401 bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200402 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100403 /* Returns the active state of the crtc, and if the crtc is active,
404 * fills out the pipe-config with the hw state. */
405 bool (*get_pipe_config)(struct intel_crtc *,
406 struct intel_crtc_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700407 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700408 int x, int y,
409 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200410 void (*crtc_enable)(struct drm_crtc *crtc);
411 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100412 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800413 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300414 struct drm_crtc *crtc,
415 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700416 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700417 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700418 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
419 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700420 struct drm_i915_gem_object *obj,
421 uint32_t flags);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700422 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
423 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100424 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700425 /* clock updates for mode set */
426 /* cursor updates */
427 /* render clock increase/decrease */
428 /* display clock increase/decrease */
429 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200430
431 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200432 uint32_t (*get_backlight)(struct intel_connector *connector);
433 void (*set_backlight)(struct intel_connector *connector,
434 uint32_t level);
435 void (*disable_backlight)(struct intel_connector *connector);
436 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700437};
438
Chris Wilson907b28c2013-07-19 20:36:52 +0100439struct intel_uncore_funcs {
Chris Wilson990bbda2012-07-02 11:51:02 -0300440 void (*force_wake_get)(struct drm_i915_private *dev_priv);
441 void (*force_wake_put)(struct drm_i915_private *dev_priv);
Ben Widawsky0b274482013-10-04 21:22:51 -0700442
443 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
444 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
445 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
446 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
447
448 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
449 uint8_t val, bool trace);
450 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
451 uint16_t val, bool trace);
452 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
453 uint32_t val, bool trace);
454 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
455 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300456};
457
Chris Wilson907b28c2013-07-19 20:36:52 +0100458struct intel_uncore {
459 spinlock_t lock; /** lock is also taken in irq contexts. */
460
461 struct intel_uncore_funcs funcs;
462
463 unsigned fifo_count;
464 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100465
466 struct delayed_work force_wake_work;
Chris Wilson907b28c2013-07-19 20:36:52 +0100467};
468
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100469#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
470 func(is_mobile) sep \
471 func(is_i85x) sep \
472 func(is_i915g) sep \
473 func(is_i945gm) sep \
474 func(is_g33) sep \
475 func(need_gfx_hws) sep \
476 func(is_g4x) sep \
477 func(is_pineview) sep \
478 func(is_broadwater) sep \
479 func(is_crestline) sep \
480 func(is_ivybridge) sep \
481 func(is_valleyview) sep \
482 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700483 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100484 func(has_fbc) sep \
485 func(has_pipe_cxsr) sep \
486 func(has_hotplug) sep \
487 func(cursor_needs_physical) sep \
488 func(has_overlay) sep \
489 func(overlay_needs_physical) sep \
490 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100491 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100492 func(has_ddi) sep \
493 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200494
Damien Lespiaua587f772013-04-22 18:40:38 +0100495#define DEFINE_FLAG(name) u8 name:1
496#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200497
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500498struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200499 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700500 u8 num_pipes:3;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000501 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700502 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100503 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500504};
505
Damien Lespiaua587f772013-04-22 18:40:38 +0100506#undef DEFINE_FLAG
507#undef SEP_SEMICOLON
508
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800509enum i915_cache_level {
510 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100511 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
512 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
513 caches, eg sampler/render caches, and the
514 large Last-Level-Cache. LLC is coherent with
515 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100516 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800517};
518
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700519typedef uint32_t gen6_gtt_pte_t;
520
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700521struct i915_address_space {
Ben Widawsky93bd8642013-07-16 16:50:06 -0700522 struct drm_mm mm;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700523 struct drm_device *dev;
Ben Widawskya7bbbd62013-07-16 16:50:07 -0700524 struct list_head global_link;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700525 unsigned long start; /* Start offset always 0 for dri2 */
526 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
527
528 struct {
529 dma_addr_t addr;
530 struct page *page;
531 } scratch;
532
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700533 /**
534 * List of objects currently involved in rendering.
535 *
536 * Includes buffers having the contents of their GPU caches
537 * flushed, not necessarily primitives. last_rendering_seqno
538 * represents when the rendering involved will be completed.
539 *
540 * A reference is held on the buffer while on this list.
541 */
542 struct list_head active_list;
543
544 /**
545 * LRU list of objects which are not in the ringbuffer and
546 * are ready to unbind, but are still in the GTT.
547 *
548 * last_rendering_seqno is 0 while an object is in this list.
549 *
550 * A reference is not held on the buffer while on this list,
551 * as merely being GTT-bound shouldn't prevent its being
552 * freed, and we'll pull it off the list in the free path.
553 */
554 struct list_head inactive_list;
555
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700556 /* FIXME: Need a more generic return type */
557 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700558 enum i915_cache_level level,
559 bool valid); /* Create a valid PTE */
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700560 void (*clear_range)(struct i915_address_space *vm,
561 unsigned int first_entry,
Ben Widawsky828c7902013-10-16 09:21:30 -0700562 unsigned int num_entries,
563 bool use_scratch);
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700564 void (*insert_entries)(struct i915_address_space *vm,
565 struct sg_table *st,
566 unsigned int first_entry,
567 enum i915_cache_level cache_level);
568 void (*cleanup)(struct i915_address_space *vm);
569};
570
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800571/* The Graphics Translation Table is the way in which GEN hardware translates a
572 * Graphics Virtual Address into a Physical Address. In addition to the normal
573 * collateral associated with any va->pa translations GEN hardware also has a
574 * portion of the GTT which can be mapped by the CPU and remain both coherent
575 * and correct (in cases like swizzling). That region is referred to as GMADR in
576 * the spec.
577 */
578struct i915_gtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700579 struct i915_address_space base;
Ben Widawskybaa09f52013-01-24 13:49:57 -0800580 size_t stolen_size; /* Total size of stolen memory */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800581
582 unsigned long mappable_end; /* End offset that we can CPU map */
583 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
584 phys_addr_t mappable_base; /* PA of our GMADR */
585
586 /** "Graphics Stolen Memory" holds the global PTEs */
587 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800588
589 bool do_idle_maps;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800590
Ben Widawsky911bdf02013-06-27 16:30:23 -0700591 int mtrr;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800592
593 /* global gtt ops */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800594 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800595 size_t *stolen, phys_addr_t *mappable_base,
596 unsigned long *mappable_end);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800597};
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700598#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800599
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100600struct i915_hw_ppgtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700601 struct i915_address_space base;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100602 unsigned num_pd_entries;
Ben Widawsky37aca442013-11-04 20:47:32 -0800603 union {
604 struct page **pt_pages;
605 struct page *gen8_pt_pages;
606 };
607 struct page *pd_pages;
608 int num_pd_pages;
609 int num_pt_pages;
610 union {
611 uint32_t pd_offset;
612 dma_addr_t pd_dma_addr[4];
613 };
614 union {
615 dma_addr_t *pt_dma_addr;
616 dma_addr_t *gen8_pt_dma_addr[4];
617 };
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700618 int (*enable)(struct drm_device *dev);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100619};
620
Ben Widawsky0b02e792013-07-31 17:00:08 -0700621/**
622 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
623 * VMA's presence cannot be guaranteed before binding, or after unbinding the
624 * object into/from the address space.
625 *
626 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
Ben Widawsky2f633152013-07-17 12:19:03 -0700627 * will always be <= an objects lifetime. So object refcounting should cover us.
628 */
629struct i915_vma {
630 struct drm_mm_node node;
631 struct drm_i915_gem_object *obj;
632 struct i915_address_space *vm;
633
Ben Widawskyca191b12013-07-31 17:00:14 -0700634 /** This object's place on the active/inactive lists */
635 struct list_head mm_list;
636
Ben Widawsky2f633152013-07-17 12:19:03 -0700637 struct list_head vma_link; /* Link in the object's VMA list */
Ben Widawsky82a55ad2013-08-14 11:38:34 +0200638
639 /** This vma's place in the batchbuffer or on the eviction list */
640 struct list_head exec_list;
641
Ben Widawsky27173f12013-08-14 11:38:36 +0200642 /**
643 * Used for performing relocations during execbuffer insertion.
644 */
645 struct hlist_node exec_node;
646 unsigned long exec_handle;
647 struct drm_i915_gem_exec_object2 *exec_entry;
648
Daniel Vetter02e792f2009-09-15 22:57:34 +0200649};
650
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300651struct i915_ctx_hang_stats {
652 /* This context had batch pending when hang was declared */
653 unsigned batch_pending;
654
655 /* This context had batch active when hang was declared */
656 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300657
658 /* Time when this context was last blamed for a GPU reset */
659 unsigned long guilty_ts;
660
661 /* This context is banned to submit more work */
662 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300663};
Ben Widawsky40521052012-06-04 14:42:43 -0700664
665/* This must match up with the value previously used for execbuf2.rsvd1. */
666#define DEFAULT_CONTEXT_ID 0
667struct i915_hw_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300668 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700669 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700670 bool is_initialized;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700671 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700672 struct drm_i915_file_private *file_priv;
673 struct intel_ring_buffer *ring;
674 struct drm_i915_gem_object *obj;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300675 struct i915_ctx_hang_stats hang_stats;
Ben Widawskya33afea2013-09-17 21:12:45 -0700676
677 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700678};
679
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700680struct i915_fbc {
681 unsigned long size;
682 unsigned int fb_id;
683 enum plane plane;
684 int y;
685
686 struct drm_mm_node *compressed_fb;
687 struct drm_mm_node *compressed_llb;
688
689 struct intel_fbc_work {
690 struct delayed_work work;
691 struct drm_crtc *crtc;
692 struct drm_framebuffer *fb;
693 int interval;
694 } *fbc_work;
695
Chris Wilson29ebf902013-07-27 17:23:55 +0100696 enum no_fbc_reason {
697 FBC_OK, /* FBC is enabled */
698 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700699 FBC_NO_OUTPUT, /* no outputs enabled to compress */
700 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
701 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
702 FBC_MODE_TOO_LARGE, /* mode too large for compression */
703 FBC_BAD_PLANE, /* fbc not supported on plane */
704 FBC_NOT_TILED, /* buffer not tiled */
705 FBC_MULTIPLE_PIPES, /* more than one pipe active */
706 FBC_MODULE_PARAM,
707 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
708 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800709};
710
Rodrigo Vivia031d702013-10-03 16:15:06 -0300711struct i915_psr {
712 bool sink_support;
713 bool source_ok;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300714};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700715
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800716enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300717 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800718 PCH_IBX, /* Ibexpeak PCH */
719 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300720 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700721 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800722};
723
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200724enum intel_sbi_destination {
725 SBI_ICLK,
726 SBI_MPHY,
727};
728
Jesse Barnesb690e962010-07-19 13:53:12 -0700729#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700730#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100731#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700732
Dave Airlie8be48d92010-03-30 05:34:14 +0000733struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100734struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000735
Daniel Vetterc2b91522012-02-14 22:37:19 +0100736struct intel_gmbus {
737 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000738 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100739 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100740 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100741 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100742 struct drm_i915_private *dev_priv;
743};
744
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100745struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000746 u8 saveLBB;
747 u32 saveDSPACNTR;
748 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000749 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000750 u32 savePIPEACONF;
751 u32 savePIPEBCONF;
752 u32 savePIPEASRC;
753 u32 savePIPEBSRC;
754 u32 saveFPA0;
755 u32 saveFPA1;
756 u32 saveDPLL_A;
757 u32 saveDPLL_A_MD;
758 u32 saveHTOTAL_A;
759 u32 saveHBLANK_A;
760 u32 saveHSYNC_A;
761 u32 saveVTOTAL_A;
762 u32 saveVBLANK_A;
763 u32 saveVSYNC_A;
764 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000765 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800766 u32 saveTRANS_HTOTAL_A;
767 u32 saveTRANS_HBLANK_A;
768 u32 saveTRANS_HSYNC_A;
769 u32 saveTRANS_VTOTAL_A;
770 u32 saveTRANS_VBLANK_A;
771 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000772 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000773 u32 saveDSPASTRIDE;
774 u32 saveDSPASIZE;
775 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700776 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000777 u32 saveDSPASURF;
778 u32 saveDSPATILEOFF;
779 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700780 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000781 u32 saveBLC_PWM_CTL;
782 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200783 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800784 u32 saveBLC_CPU_PWM_CTL;
785 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000786 u32 saveFPB0;
787 u32 saveFPB1;
788 u32 saveDPLL_B;
789 u32 saveDPLL_B_MD;
790 u32 saveHTOTAL_B;
791 u32 saveHBLANK_B;
792 u32 saveHSYNC_B;
793 u32 saveVTOTAL_B;
794 u32 saveVBLANK_B;
795 u32 saveVSYNC_B;
796 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000797 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800798 u32 saveTRANS_HTOTAL_B;
799 u32 saveTRANS_HBLANK_B;
800 u32 saveTRANS_HSYNC_B;
801 u32 saveTRANS_VTOTAL_B;
802 u32 saveTRANS_VBLANK_B;
803 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000804 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000805 u32 saveDSPBSTRIDE;
806 u32 saveDSPBSIZE;
807 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700808 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000809 u32 saveDSPBSURF;
810 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700811 u32 saveVGA0;
812 u32 saveVGA1;
813 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000814 u32 saveVGACNTRL;
815 u32 saveADPA;
816 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700817 u32 savePP_ON_DELAYS;
818 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000819 u32 saveDVOA;
820 u32 saveDVOB;
821 u32 saveDVOC;
822 u32 savePP_ON;
823 u32 savePP_OFF;
824 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700825 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000826 u32 savePFIT_CONTROL;
827 u32 save_palette_a[256];
828 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700829 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000830 u32 saveFBC_CFB_BASE;
831 u32 saveFBC_LL_BASE;
832 u32 saveFBC_CONTROL;
833 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000834 u32 saveIER;
835 u32 saveIIR;
836 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800837 u32 saveDEIER;
838 u32 saveDEIMR;
839 u32 saveGTIER;
840 u32 saveGTIMR;
841 u32 saveFDI_RXA_IMR;
842 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800843 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800844 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000845 u32 saveSWF0[16];
846 u32 saveSWF1[16];
847 u32 saveSWF2[3];
848 u8 saveMSR;
849 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800850 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000851 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000852 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000853 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000854 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200855 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000856 u32 saveCURACNTR;
857 u32 saveCURAPOS;
858 u32 saveCURABASE;
859 u32 saveCURBCNTR;
860 u32 saveCURBPOS;
861 u32 saveCURBBASE;
862 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700863 u32 saveDP_B;
864 u32 saveDP_C;
865 u32 saveDP_D;
866 u32 savePIPEA_GMCH_DATA_M;
867 u32 savePIPEB_GMCH_DATA_M;
868 u32 savePIPEA_GMCH_DATA_N;
869 u32 savePIPEB_GMCH_DATA_N;
870 u32 savePIPEA_DP_LINK_M;
871 u32 savePIPEB_DP_LINK_M;
872 u32 savePIPEA_DP_LINK_N;
873 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800874 u32 saveFDI_RXA_CTL;
875 u32 saveFDI_TXA_CTL;
876 u32 saveFDI_RXB_CTL;
877 u32 saveFDI_TXB_CTL;
878 u32 savePFA_CTL_1;
879 u32 savePFB_CTL_1;
880 u32 savePFA_WIN_SZ;
881 u32 savePFB_WIN_SZ;
882 u32 savePFA_WIN_POS;
883 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000884 u32 savePCH_DREF_CONTROL;
885 u32 saveDISP_ARB_CTL;
886 u32 savePIPEA_DATA_M1;
887 u32 savePIPEA_DATA_N1;
888 u32 savePIPEA_LINK_M1;
889 u32 savePIPEA_LINK_N1;
890 u32 savePIPEB_DATA_M1;
891 u32 savePIPEB_DATA_N1;
892 u32 savePIPEB_LINK_M1;
893 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000894 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400895 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100896};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100897
898struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200899 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100900 struct work_struct work;
901 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200902
Daniel Vetterc85aa882012-11-02 19:55:03 +0100903 /* The below variables an all the rps hw state are protected by
904 * dev->struct mutext. */
905 u8 cur_delay;
906 u8 min_delay;
907 u8 max_delay;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700908 u8 rpe_delay;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100909 u8 rp1_delay;
910 u8 rp0_delay;
Ben Widawsky31c77382013-04-05 14:29:22 -0700911 u8 hw_max;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700912
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100913 int last_adj;
914 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
915
Chris Wilsonc0951f02013-10-10 21:58:50 +0100916 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700917 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700918
919 /*
920 * Protects RPS/RC6 register access and PCU communication.
921 * Must be taken after struct_mutex if nested.
922 */
923 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100924};
925
Daniel Vetter1a240d42012-11-29 22:18:51 +0100926/* defined intel_pm.c */
927extern spinlock_t mchdev_lock;
928
Daniel Vetterc85aa882012-11-02 19:55:03 +0100929struct intel_ilk_power_mgmt {
930 u8 cur_delay;
931 u8 min_delay;
932 u8 max_delay;
933 u8 fmax;
934 u8 fstart;
935
936 u64 last_count1;
937 unsigned long last_time1;
938 unsigned long chipset_power;
939 u64 last_count2;
940 struct timespec last_time2;
941 unsigned long gfx_power;
942 u8 corr;
943
944 int c_m;
945 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100946
947 struct drm_i915_gem_object *pwrctx;
948 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100949};
950
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800951/* Power well structure for haswell */
952struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +0200953 const char *name;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800954 /* power well enable/disable usage count */
955 int count;
Imre Deakc1ca7272013-11-25 17:15:29 +0200956 unsigned long domains;
957 void *data;
958 void (*set)(struct drm_device *dev, struct i915_power_well *power_well,
959 bool enable);
960 bool (*is_enabled)(struct drm_device *dev,
961 struct i915_power_well *power_well);
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800962};
963
Imre Deak83c00f552013-10-25 17:36:47 +0300964struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +0300965 /*
966 * Power wells needed for initialization at driver init and suspend
967 * time are on. They are kept on until after the first modeset.
968 */
969 bool init_power_on;
Imre Deakc1ca7272013-11-25 17:15:29 +0200970 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +0300971
Imre Deak83c00f552013-10-25 17:36:47 +0300972 struct mutex lock;
Imre Deakc1ca7272013-11-25 17:15:29 +0200973 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +0300974};
975
Daniel Vetter231f42a2012-11-02 19:55:05 +0100976struct i915_dri1_state {
977 unsigned allow_batchbuffer : 1;
978 u32 __iomem *gfx_hws_cpu_addr;
979
980 unsigned int cpp;
981 int back_offset;
982 int front_offset;
983 int current_page;
984 int page_flipping;
985
986 uint32_t counter;
987};
988
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200989struct i915_ums_state {
990 /**
991 * Flag if the X Server, and thus DRM, is not currently in
992 * control of the device.
993 *
994 * This is set between LeaveVT and EnterVT. It needs to be
995 * replaced with a semaphore. It also needs to be
996 * transitioned away from for kernel modesetting.
997 */
998 int mm_suspended;
999};
1000
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001001#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001002struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001003 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001004 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001005 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001006};
1007
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001008struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001009 /** Memory allocator for GTT stolen memory */
1010 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001011 /** List of all objects in gtt_space. Used to restore gtt
1012 * mappings on resume */
1013 struct list_head bound_list;
1014 /**
1015 * List of objects which are not bound to the GTT (thus
1016 * are idle and not used by the GPU) but still have
1017 * (presumably uncached) pages still attached.
1018 */
1019 struct list_head unbound_list;
1020
1021 /** Usable portion of the GTT for GEM */
1022 unsigned long stolen_base; /* limited to low memory (32-bit) */
1023
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001024 /** PPGTT used for aliasing the PPGTT with the GTT */
1025 struct i915_hw_ppgtt *aliasing_ppgtt;
1026
1027 struct shrinker inactive_shrinker;
1028 bool shrinker_no_lock_stealing;
1029
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001030 /** LRU list of objects with fence regs on them. */
1031 struct list_head fence_list;
1032
1033 /**
1034 * We leave the user IRQ off as much as possible,
1035 * but this means that requests will finish and never
1036 * be retired once the system goes idle. Set a timer to
1037 * fire periodically while the ring is running. When it
1038 * fires, go retire requests.
1039 */
1040 struct delayed_work retire_work;
1041
1042 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001043 * When we detect an idle GPU, we want to turn on
1044 * powersaving features. So once we see that there
1045 * are no more requests outstanding and no more
1046 * arrive within a small period of time, we fire
1047 * off the idle_work.
1048 */
1049 struct delayed_work idle_work;
1050
1051 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001052 * Are we in a non-interruptible section of code like
1053 * modesetting?
1054 */
1055 bool interruptible;
1056
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001057 /** Bit 6 swizzling required for X tiling */
1058 uint32_t bit_6_swizzle_x;
1059 /** Bit 6 swizzling required for Y tiling */
1060 uint32_t bit_6_swizzle_y;
1061
1062 /* storage for physical objects */
1063 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1064
1065 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001066 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001067 size_t object_memory;
1068 u32 object_count;
1069};
1070
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001071struct drm_i915_error_state_buf {
1072 unsigned bytes;
1073 unsigned size;
1074 int err;
1075 u8 *buf;
1076 loff_t start;
1077 loff_t pos;
1078};
1079
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001080struct i915_error_state_file_priv {
1081 struct drm_device *dev;
1082 struct drm_i915_error_state *error;
1083};
1084
Daniel Vetter99584db2012-11-14 17:14:04 +01001085struct i915_gpu_error {
1086 /* For hangcheck timer */
1087#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1088#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001089 /* Hang gpu twice in this window and your context gets banned */
1090#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1091
Daniel Vetter99584db2012-11-14 17:14:04 +01001092 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001093
1094 /* For reset and error_state handling. */
1095 spinlock_t lock;
1096 /* Protected by the above dev->gpu_error.lock. */
1097 struct drm_i915_error_state *first_error;
1098 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001099
Chris Wilson094f9a52013-09-25 17:34:55 +01001100
1101 unsigned long missed_irq_rings;
1102
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001103 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001104 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001105 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001106 * This is a counter which gets incremented when reset is triggered,
1107 * and again when reset has been handled. So odd values (lowest bit set)
1108 * means that reset is in progress and even values that
1109 * (reset_counter >> 1):th reset was successfully completed.
1110 *
1111 * If reset is not completed succesfully, the I915_WEDGE bit is
1112 * set meaning that hardware is terminally sour and there is no
1113 * recovery. All waiters on the reset_queue will be woken when
1114 * that happens.
1115 *
1116 * This counter is used by the wait_seqno code to notice that reset
1117 * event happened and it needs to restart the entire ioctl (since most
1118 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001119 *
1120 * This is important for lock-free wait paths, where no contended lock
1121 * naturally enforces the correct ordering between the bail-out of the
1122 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001123 */
1124 atomic_t reset_counter;
1125
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001126#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001127#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001128
1129 /**
1130 * Waitqueue to signal when the reset has completed. Used by clients
1131 * that wait for dev_priv->mm.wedged to settle.
1132 */
1133 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001134
Daniel Vetter99584db2012-11-14 17:14:04 +01001135 /* For gpu hang simulation. */
1136 unsigned int stop_rings;
Chris Wilson094f9a52013-09-25 17:34:55 +01001137
1138 /* For missed irq/seqno simulation. */
1139 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001140};
1141
Zhang Ruib8efb172013-02-05 15:41:53 +08001142enum modeset_restore {
1143 MODESET_ON_LID_OPEN,
1144 MODESET_DONE,
1145 MODESET_SUSPENDED,
1146};
1147
Paulo Zanoni6acab152013-09-12 17:06:24 -03001148struct ddi_vbt_port_info {
1149 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001150
1151 uint8_t supports_dvi:1;
1152 uint8_t supports_hdmi:1;
1153 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001154};
1155
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001156struct intel_vbt_data {
1157 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1158 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1159
1160 /* Feature bits */
1161 unsigned int int_tv_support:1;
1162 unsigned int lvds_dither:1;
1163 unsigned int lvds_vbt:1;
1164 unsigned int int_crt_support:1;
1165 unsigned int lvds_use_ssc:1;
1166 unsigned int display_clock_mode:1;
1167 unsigned int fdi_rx_polarity_inverted:1;
1168 int lvds_ssc_freq;
1169 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1170
1171 /* eDP */
1172 int edp_rate;
1173 int edp_lanes;
1174 int edp_preemphasis;
1175 int edp_vswing;
1176 bool edp_initialized;
1177 bool edp_support;
1178 int edp_bpp;
1179 struct edp_power_seq edp_pps;
1180
Shobhit Kumard17c5442013-08-27 15:12:25 +03001181 /* MIPI DSI */
1182 struct {
1183 u16 panel_id;
1184 } dsi;
1185
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001186 int crt_ddc_pin;
1187
1188 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001189 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001190
1191 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001192};
1193
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001194enum intel_ddb_partitioning {
1195 INTEL_DDB_PART_1_2,
1196 INTEL_DDB_PART_5_6, /* IVB+ */
1197};
1198
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001199struct intel_wm_level {
1200 bool enable;
1201 uint32_t pri_val;
1202 uint32_t spr_val;
1203 uint32_t cur_val;
1204 uint32_t fbc_val;
1205};
1206
Ville Syrjälä609cede2013-10-09 19:18:03 +03001207struct hsw_wm_values {
1208 uint32_t wm_pipe[3];
1209 uint32_t wm_lp[3];
1210 uint32_t wm_lp_spr[3];
1211 uint32_t wm_linetime[3];
1212 bool enable_fbc_wm;
1213 enum intel_ddb_partitioning partitioning;
1214};
1215
Paulo Zanonic67a4702013-08-19 13:18:09 -03001216/*
1217 * This struct tracks the state needed for the Package C8+ feature.
1218 *
1219 * Package states C8 and deeper are really deep PC states that can only be
1220 * reached when all the devices on the system allow it, so even if the graphics
1221 * device allows PC8+, it doesn't mean the system will actually get to these
1222 * states.
1223 *
1224 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1225 * is disabled and the GPU is idle. When these conditions are met, we manually
1226 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1227 * refclk to Fclk.
1228 *
1229 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1230 * the state of some registers, so when we come back from PC8+ we need to
1231 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1232 * need to take care of the registers kept by RC6.
1233 *
1234 * The interrupt disabling is part of the requirements. We can only leave the
1235 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1236 * can lock the machine.
1237 *
1238 * Ideally every piece of our code that needs PC8+ disabled would call
1239 * hsw_disable_package_c8, which would increment disable_count and prevent the
1240 * system from reaching PC8+. But we don't have a symmetric way to do this for
1241 * everything, so we have the requirements_met and gpu_idle variables. When we
1242 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1243 * increase it in the opposite case. The requirements_met variable is true when
1244 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1245 * variable is true when the GPU is idle.
1246 *
1247 * In addition to everything, we only actually enable PC8+ if disable_count
1248 * stays at zero for at least some seconds. This is implemented with the
1249 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1250 * consecutive times when all screens are disabled and some background app
1251 * queries the state of our connectors, or we have some application constantly
1252 * waking up to use the GPU. Only after the enable_work function actually
1253 * enables PC8+ the "enable" variable will become true, which means that it can
1254 * be false even if disable_count is 0.
1255 *
1256 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1257 * goes back to false exactly before we reenable the IRQs. We use this variable
1258 * to check if someone is trying to enable/disable IRQs while they're supposed
1259 * to be disabled. This shouldn't happen and we'll print some error messages in
1260 * case it happens, but if it actually happens we'll also update the variables
1261 * inside struct regsave so when we restore the IRQs they will contain the
1262 * latest expected values.
1263 *
1264 * For more, read "Display Sequences for Package C8" on our documentation.
1265 */
1266struct i915_package_c8 {
1267 bool requirements_met;
1268 bool gpu_idle;
1269 bool irqs_disabled;
1270 /* Only true after the delayed work task actually enables it. */
1271 bool enabled;
1272 int disable_count;
1273 struct mutex lock;
1274 struct delayed_work enable_work;
1275
1276 struct {
1277 uint32_t deimr;
1278 uint32_t sdeimr;
1279 uint32_t gtimr;
1280 uint32_t gtier;
1281 uint32_t gen6_pmimr;
1282 } regsave;
1283};
1284
Daniel Vetter926321d2013-10-16 13:30:34 +02001285enum intel_pipe_crc_source {
1286 INTEL_PIPE_CRC_SOURCE_NONE,
1287 INTEL_PIPE_CRC_SOURCE_PLANE1,
1288 INTEL_PIPE_CRC_SOURCE_PLANE2,
1289 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001290 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001291 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1292 INTEL_PIPE_CRC_SOURCE_TV,
1293 INTEL_PIPE_CRC_SOURCE_DP_B,
1294 INTEL_PIPE_CRC_SOURCE_DP_C,
1295 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001296 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001297 INTEL_PIPE_CRC_SOURCE_MAX,
1298};
1299
Shuang He8bf1e9f2013-10-15 18:55:27 +01001300struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001301 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001302 uint32_t crc[5];
1303};
1304
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001305#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001306struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001307 spinlock_t lock;
1308 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001309 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001310 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001311 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001312 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001313};
1314
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001315typedef struct drm_i915_private {
1316 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001317 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001318
1319 const struct intel_device_info *info;
1320
1321 int relative_constants_mode;
1322
1323 void __iomem *regs;
1324
Chris Wilson907b28c2013-07-19 20:36:52 +01001325 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001326
1327 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1328
Daniel Vetter28c70f12012-12-01 13:53:45 +01001329
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001330 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1331 * controller on different i2c buses. */
1332 struct mutex gmbus_mutex;
1333
1334 /**
1335 * Base address of the gmbus and gpio block.
1336 */
1337 uint32_t gpio_mmio_base;
1338
Daniel Vetter28c70f12012-12-01 13:53:45 +01001339 wait_queue_head_t gmbus_wait_queue;
1340
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001341 struct pci_dev *bridge_dev;
1342 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001343 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001344
1345 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001346 struct resource mch_res;
1347
1348 atomic_t irq_received;
1349
1350 /* protects the irq masks */
1351 spinlock_t irq_lock;
1352
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001353 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1354 struct pm_qos_request pm_qos;
1355
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001356 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001357 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001358
1359 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001360 union {
1361 u32 irq_mask;
1362 u32 de_irq_mask[I915_MAX_PIPES];
1363 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001364 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001365 u32 pm_irq_mask;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001366
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001367 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001368 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001369 struct {
1370 unsigned long hpd_last_jiffies;
1371 int hpd_cnt;
1372 enum {
1373 HPD_ENABLED = 0,
1374 HPD_DISABLED = 1,
1375 HPD_MARK_DISABLED = 2
1376 } hpd_mark;
1377 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001378 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001379 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001380
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001381 int num_plane;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001382
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001383 struct i915_fbc fbc;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001384 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001385 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001386
1387 /* overlay */
1388 struct intel_overlay *overlay;
Ville Syrjälä2c6602d2013-02-08 23:13:35 +02001389 unsigned int sprite_scaling_enabled;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001390
Jani Nikula58c68772013-11-08 16:48:54 +02001391 /* backlight registers and fields in struct intel_panel */
1392 spinlock_t backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001393
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001394 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001395 bool no_aux_handshake;
1396
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001397 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1398 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1399 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1400
1401 unsigned int fsb_freq, mem_freq, is_ddr3;
1402
Daniel Vetter645416f2013-09-02 16:22:25 +02001403 /**
1404 * wq - Driver workqueue for GEM.
1405 *
1406 * NOTE: Work items scheduled here are not allowed to grab any modeset
1407 * locks, for otherwise the flushing done in the pageflip code will
1408 * result in deadlocks.
1409 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001410 struct workqueue_struct *wq;
1411
1412 /* Display functions */
1413 struct drm_i915_display_funcs display;
1414
1415 /* PCH chipset type */
1416 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001417 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001418
1419 unsigned long quirks;
1420
Zhang Ruib8efb172013-02-05 15:41:53 +08001421 enum modeset_restore modeset_restore;
1422 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001423
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001424 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001425 struct i915_gtt gtt; /* VMA representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001426
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001427 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +02001428
Daniel Vetter87813422012-05-02 11:49:32 +02001429 /* Kernel Modesetting */
1430
yakui_zhao9b9d1722009-05-31 17:17:17 +08001431 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001432
Jesse Barnes27f82272011-09-02 12:54:37 -07001433 struct drm_crtc *plane_to_crtc_mapping[3];
1434 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001435 wait_queue_head_t pending_flip_queue;
1436
Daniel Vetterc4597872013-10-21 21:04:07 +02001437#ifdef CONFIG_DEBUG_FS
1438 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1439#endif
1440
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001441 int num_shared_dpll;
1442 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001443 struct intel_ddi_plls ddi_plls;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001444 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001445
Jesse Barnes652c3932009-08-17 13:31:43 -07001446 /* Reclocking support */
1447 bool render_reclock_avail;
1448 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001449 /* indicates the reduced downclock for LVDS*/
1450 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001451 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001452
Zhenyu Wangc48044112009-12-17 14:48:43 +08001453 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001454
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001455 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001456
Ben Widawsky59124502013-07-04 11:02:05 -07001457 /* Cannot be determined by PCIID. You must always read a register. */
1458 size_t ellc_size;
1459
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001460 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001461 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001462
Daniel Vetter20e4d402012-08-08 23:35:39 +02001463 /* ilk-only ips/rps state. Everything in here is protected by the global
1464 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001465 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001466
Imre Deak83c00f552013-10-25 17:36:47 +03001467 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001468
Rodrigo Vivia031d702013-10-03 16:15:06 -03001469 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001470
Daniel Vetter99584db2012-11-14 17:14:04 +01001471 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001472
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001473 struct drm_i915_gem_object *vlv_pctx;
1474
Daniel Vetter4520f532013-10-09 09:18:51 +02001475#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001476 /* list of fbdev register on this device */
1477 struct intel_fbdev *fbdev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001478#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001479
Jesse Barnes073f34d2012-11-02 11:13:59 -07001480 /*
1481 * The console may be contended at resume, but we don't
1482 * want it to block on it.
1483 */
1484 struct work_struct console_resume_work;
1485
Chris Wilsone953fd72011-02-21 22:23:52 +00001486 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001487 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001488
Ben Widawsky254f9652012-06-04 14:42:42 -07001489 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001490 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001491
Damien Lespiau3e683202012-12-11 18:48:29 +00001492 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001493
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001494 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001495
Ville Syrjälä53615a52013-08-01 16:18:50 +03001496 struct {
1497 /*
1498 * Raw watermark latency values:
1499 * in 0.1us units for WM0,
1500 * in 0.5us units for WM1+.
1501 */
1502 /* primary */
1503 uint16_t pri_latency[5];
1504 /* sprite */
1505 uint16_t spr_latency[5];
1506 /* cursor */
1507 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001508
1509 /* current hardware state */
1510 struct hsw_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001511 } wm;
1512
Paulo Zanonic67a4702013-08-19 13:18:09 -03001513 struct i915_package_c8 pc8;
1514
Daniel Vetter231f42a2012-11-02 19:55:05 +01001515 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1516 * here! */
1517 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001518 /* Old ums support infrastructure, same warning applies. */
1519 struct i915_ums_state ums;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520} drm_i915_private_t;
1521
Chris Wilson2c1792a2013-08-01 18:39:55 +01001522static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1523{
1524 return dev->dev_private;
1525}
1526
Chris Wilsonb4519512012-05-11 14:29:30 +01001527/* Iterate over initialised rings */
1528#define for_each_ring(ring__, dev_priv__, i__) \
1529 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1530 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1531
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001532enum hdmi_force_audio {
1533 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1534 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1535 HDMI_AUDIO_AUTO, /* trust EDID */
1536 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1537};
1538
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001539#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001540
Chris Wilson37e680a2012-06-07 15:38:42 +01001541struct drm_i915_gem_object_ops {
1542 /* Interface between the GEM object and its backing storage.
1543 * get_pages() is called once prior to the use of the associated set
1544 * of pages before to binding them into the GTT, and put_pages() is
1545 * called after we no longer need them. As we expect there to be
1546 * associated cost with migrating pages between the backing storage
1547 * and making them available for the GPU (e.g. clflush), we may hold
1548 * onto the pages after they are no longer referenced by the GPU
1549 * in case they may be used again shortly (for example migrating the
1550 * pages to a different memory domain within the GTT). put_pages()
1551 * will therefore most likely be called when the object itself is
1552 * being released or under memory pressure (where we attempt to
1553 * reap pages for the shrinker).
1554 */
1555 int (*get_pages)(struct drm_i915_gem_object *);
1556 void (*put_pages)(struct drm_i915_gem_object *);
1557};
1558
Eric Anholt673a3942008-07-30 12:06:12 -07001559struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001560 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001561
Chris Wilson37e680a2012-06-07 15:38:42 +01001562 const struct drm_i915_gem_object_ops *ops;
1563
Ben Widawsky2f633152013-07-17 12:19:03 -07001564 /** List of VMAs backed by this object */
1565 struct list_head vma_list;
1566
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001567 /** Stolen memory for this object, instead of being backed by shmem. */
1568 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001569 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001570
Chris Wilson69dc4982010-10-19 10:36:51 +01001571 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001572 /** Used in execbuf to temporarily hold a ref */
1573 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001574
1575 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001576 * This is set if the object is on the active lists (has pending
1577 * rendering and so a non-zero seqno), and is not set if it i s on
1578 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001579 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001580 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001581
1582 /**
1583 * This is set if the object has been written to since last bound
1584 * to the GTT
1585 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001586 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001587
1588 /**
1589 * Fence register bits (if any) for this object. Will be set
1590 * as needed when mapped into the GTT.
1591 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001592 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001593 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001594
1595 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001596 * Advice: are the backing pages purgeable?
1597 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001598 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001599
1600 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001601 * Current tiling mode for the object.
1602 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001603 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001604 /**
1605 * Whether the tiling parameters for the currently associated fence
1606 * register have changed. Note that for the purposes of tracking
1607 * tiling changes we also treat the unfenced register, the register
1608 * slot that the object occupies whilst it executes a fenced
1609 * command (such as BLT on gen2/3), as a "fence".
1610 */
1611 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001612
1613 /** How many users have pinned this object in GTT space. The following
1614 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1615 * (via user_pin_count), execbuffer (objects are not allowed multiple
1616 * times for the same batchbuffer), and the framebuffer code. When
1617 * switching/pageflipping, the framebuffer code has at most two buffers
1618 * pinned per crtc.
1619 *
1620 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1621 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001622 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +02001623#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -07001624
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001625 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001626 * Is the object at the current location in the gtt mappable and
1627 * fenceable? Used to avoid costly recalculations.
1628 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001629 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001630
1631 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001632 * Whether the current gtt mapping needs to be mappable (and isn't just
1633 * mappable by accident). Track pin and fault separate for a more
1634 * accurate mappable working set.
1635 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001636 unsigned int fault_mappable:1;
1637 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001638 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001639
Chris Wilsoncaea7472010-11-12 13:53:37 +00001640 /*
1641 * Is the GPU currently using a fence to access this buffer,
1642 */
1643 unsigned int pending_fenced_gpu_access:1;
1644 unsigned int fenced_gpu_access:1;
1645
Chris Wilson651d7942013-08-08 14:41:10 +01001646 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001647
Daniel Vetter7bddb012012-02-09 17:15:47 +01001648 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001649 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001650 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001651
Chris Wilson9da3da62012-06-01 15:20:22 +01001652 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001653 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001654
Daniel Vetter1286ff72012-05-10 15:25:09 +02001655 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001656 void *dma_buf_vmapping;
1657 int vmapping_count;
1658
Chris Wilsoncaea7472010-11-12 13:53:37 +00001659 struct intel_ring_buffer *ring;
1660
Chris Wilson1c293ea2012-04-17 15:31:27 +01001661 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001662 uint32_t last_read_seqno;
1663 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001664 /** Breadcrumb of last fenced GPU access to the buffer. */
1665 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001666
Daniel Vetter778c3542010-05-13 11:49:44 +02001667 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001668 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001669
Daniel Vetter80075d42013-10-09 21:23:52 +02001670 /** References from framebuffers, locks out tiling changes. */
1671 unsigned long framebuffer_references;
1672
Eric Anholt280b7132009-03-12 16:56:27 -07001673 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001674 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001675
Jesse Barnes79e53942008-11-07 14:24:08 -08001676 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001677 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001678 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001679
1680 /** for phy allocated objects */
1681 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001682};
Daniel Vetterb45305f2012-12-17 16:21:27 +01001683#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
Eric Anholt673a3942008-07-30 12:06:12 -07001684
Daniel Vetter62b8b212010-04-09 19:05:08 +00001685#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001686
Eric Anholt673a3942008-07-30 12:06:12 -07001687/**
1688 * Request queue structure.
1689 *
1690 * The request queue allows us to note sequence numbers that have been emitted
1691 * and may be associated with active buffers to be retired.
1692 *
1693 * By keeping this list, we can avoid having to do questionable
1694 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1695 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1696 */
1697struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001698 /** On Which ring this request was generated */
1699 struct intel_ring_buffer *ring;
1700
Eric Anholt673a3942008-07-30 12:06:12 -07001701 /** GEM sequence number associated with this request. */
1702 uint32_t seqno;
1703
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001704 /** Position in the ringbuffer of the start of the request */
1705 u32 head;
1706
1707 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001708 u32 tail;
1709
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001710 /** Context related to this request */
1711 struct i915_hw_context *ctx;
1712
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001713 /** Batch buffer related to this request if any */
1714 struct drm_i915_gem_object *batch_obj;
1715
Eric Anholt673a3942008-07-30 12:06:12 -07001716 /** Time at which this request was emitted, in jiffies. */
1717 unsigned long emitted_jiffies;
1718
Eric Anholtb9624422009-06-03 07:27:35 +00001719 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001720 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001721
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001722 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001723 /** file_priv list entry for this request */
1724 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001725};
1726
1727struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001728 struct drm_i915_private *dev_priv;
1729
Eric Anholt673a3942008-07-30 12:06:12 -07001730 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001731 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001732 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001733 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001734 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001735 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001736
1737 struct i915_ctx_hang_stats hang_stats;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001738 atomic_t rps_wait_boost;
Eric Anholt673a3942008-07-30 12:06:12 -07001739};
1740
Chris Wilson2c1792a2013-08-01 18:39:55 +01001741#define INTEL_INFO(dev) (to_i915(dev)->info)
Zou Nan haicae58522010-11-09 17:17:32 +08001742
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001743#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1744#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08001745#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001746#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08001747#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001748#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1749#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08001750#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1751#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1752#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001753#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08001754#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001755#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1756#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08001757#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1758#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001759#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001760#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001761#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1762 (dev)->pdev->device == 0x0152 || \
1763 (dev)->pdev->device == 0x015a)
1764#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1765 (dev)->pdev->device == 0x0106 || \
1766 (dev)->pdev->device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001767#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001768#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Paulo Zanoni4e8058a2013-11-02 21:07:31 -07001769#define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08001770#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001771#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001772 ((dev)->pdev->device & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001773#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1774 (((dev)->pdev->device & 0xf) == 0x2 || \
1775 ((dev)->pdev->device & 0xf) == 0x6 || \
1776 ((dev)->pdev->device & 0xf) == 0xe))
1777#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001778 ((dev)->pdev->device & 0xFF00) == 0x0A00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001779#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Rodrigo Vivi94353732013-08-28 16:45:46 -03001780#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001781 ((dev)->pdev->device & 0x00F0) == 0x0020)
Ben Widawskyb833d682013-08-23 16:00:07 -07001782#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08001783
Jesse Barnes85436692011-04-06 12:11:14 -07001784/*
1785 * The genX designation typically refers to the render engine, so render
1786 * capability related checks should use IS_GEN, while display and other checks
1787 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1788 * chips, etc.).
1789 */
Zou Nan haicae58522010-11-09 17:17:32 +08001790#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1791#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1792#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1793#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1794#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001795#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07001796#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08001797
Ben Widawsky73ae4782013-10-15 10:02:57 -07001798#define RENDER_RING (1<<RCS)
1799#define BSD_RING (1<<VCS)
1800#define BLT_RING (1<<BCS)
1801#define VEBOX_RING (1<<VECS)
1802#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1803#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1804#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001805#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Chris Wilson651d7942013-08-08 14:41:10 +01001806#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08001807#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1808
Ben Widawsky254f9652012-06-04 14:42:42 -07001809#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes93553602012-06-15 11:55:23 -07001810#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001811
Chris Wilson05394f32010-11-08 19:18:58 +00001812#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001813#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1814
Daniel Vetterb45305f2012-12-17 16:21:27 +01001815/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1816#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1817
Zou Nan haicae58522010-11-09 17:17:32 +08001818/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1819 * rows, which changed the alignment requirements and fence programming.
1820 */
1821#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1822 IS_I915GM(dev)))
1823#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1824#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1825#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08001826#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1827#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08001828
1829#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1830#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1831#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001832
Ben Widawsky2a114cc2013-11-02 21:07:47 -07001833#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01001834
Damien Lespiaudd93be52013-04-22 18:40:39 +01001835#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Paulo Zanoni6745a2c2013-11-02 21:07:34 -07001836#define HAS_POWER_WELL(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Damien Lespiau30568c42013-04-22 18:40:41 +01001837#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08001838#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001839
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001840#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1841#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1842#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1843#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1844#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1845#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1846
Chris Wilson2c1792a2013-08-01 18:39:55 +01001847#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001848#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001849#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1850#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001851#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001852#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001853
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001854/* DPF == dynamic parity feature */
1855#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1856#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001857
Ben Widawskyc8735b02012-09-07 19:43:39 -07001858#define GT_FREQUENCY_MULTIPLIER 50
1859
Chris Wilson05394f32010-11-08 19:18:58 +00001860#include "i915_trace.h"
1861
Rob Clarkbaa70942013-08-02 13:27:49 -04001862extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001863extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001864extern unsigned int i915_fbpercrtc __always_unused;
1865extern int i915_panel_ignore_lid __read_mostly;
1866extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001867extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001868extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001869extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001870extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001871extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001872extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001873extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001874extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001875extern int i915_enable_ppgtt __read_mostly;
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001876extern int i915_enable_psr __read_mostly;
Rodrigo Vivi0a3af262012-10-15 17:16:23 -03001877extern unsigned int i915_preliminary_hw_support __read_mostly;
Paulo Zanoni2124b722013-03-22 14:07:23 -03001878extern int i915_disable_power_well __read_mostly;
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03001879extern int i915_enable_ips __read_mostly;
Jesse Barnes2385bdf2013-06-26 01:38:15 +03001880extern bool i915_fastboot __read_mostly;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001881extern int i915_enable_pc8 __read_mostly;
Paulo Zanoni90058742013-08-19 13:18:11 -03001882extern int i915_pc8_timeout __read_mostly;
Xiong Zhang0b74b502013-07-19 13:51:24 +08001883extern bool i915_prefault_disable __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001884
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001885extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1886extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001887extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1888extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1889
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001891void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001892extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001893extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001894extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001895extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001896extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001897extern void i915_driver_preclose(struct drm_device *dev,
1898 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001899extern void i915_driver_postclose(struct drm_device *dev,
1900 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001901extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001902#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001903extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1904 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001905#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001906extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001907 struct drm_clip_rect *box,
1908 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001909extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001910extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001911extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1912extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1913extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1914extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1915
Jesse Barnes073f34d2012-11-02 11:13:59 -07001916extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001917
Linus Torvalds1da177e2005-04-16 15:20:36 -07001918/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001919void i915_queue_hangcheck(struct drm_device *dev);
Chris Wilson527f9e92010-11-11 01:16:58 +00001920void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001921
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001922extern void intel_irq_init(struct drm_device *dev);
Ben Widawskye1b4d302013-07-30 16:27:57 -07001923extern void intel_pm_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01001924extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001925extern void intel_pm_init(struct drm_device *dev);
1926
1927extern void intel_uncore_sanitize(struct drm_device *dev);
1928extern void intel_uncore_early_sanitize(struct drm_device *dev);
1929extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001930extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01001931extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001932
Keith Packard7c463582008-11-04 02:03:27 -08001933void
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02001934i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
Keith Packard7c463582008-11-04 02:03:27 -08001935
1936void
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02001937i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
Keith Packard7c463582008-11-04 02:03:27 -08001938
Eric Anholt673a3942008-07-30 12:06:12 -07001939/* i915_gem.c */
1940int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1941 struct drm_file *file_priv);
1942int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1943 struct drm_file *file_priv);
1944int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1945 struct drm_file *file_priv);
1946int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1947 struct drm_file *file_priv);
1948int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1949 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001950int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1951 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001952int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1953 struct drm_file *file_priv);
1954int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1955 struct drm_file *file_priv);
1956int i915_gem_execbuffer(struct drm_device *dev, void *data,
1957 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001958int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1959 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001960int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1961 struct drm_file *file_priv);
1962int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1963 struct drm_file *file_priv);
1964int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1965 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07001966int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1967 struct drm_file *file);
1968int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1969 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001970int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1971 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001972int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1973 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001974int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1975 struct drm_file *file_priv);
1976int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1977 struct drm_file *file_priv);
1978int i915_gem_set_tiling(struct drm_device *dev, void *data,
1979 struct drm_file *file_priv);
1980int i915_gem_get_tiling(struct drm_device *dev, void *data,
1981 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001982int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1983 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07001984int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1985 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001986void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001987void *i915_gem_object_alloc(struct drm_device *dev);
1988void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01001989void i915_gem_object_init(struct drm_i915_gem_object *obj,
1990 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00001991struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1992 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001993void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07001994void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001995
Chris Wilson20217462010-11-23 15:26:33 +00001996int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07001997 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00001998 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001999 bool map_and_fenceable,
2000 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +00002001void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002002int __must_check i915_vma_unbind(struct i915_vma *vma);
2003int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
Chris Wilsondd624af2013-01-15 12:39:35 +00002004int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002005void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002006void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002007
Chris Wilson37e680a2012-06-07 15:38:42 +01002008int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002009static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2010{
Imre Deak67d5a502013-02-18 19:28:02 +02002011 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002012
Imre Deak67d5a502013-02-18 19:28:02 +02002013 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002014 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002015
2016 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002017}
Chris Wilsona5570172012-09-04 21:02:54 +01002018static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2019{
2020 BUG_ON(obj->pages == NULL);
2021 obj->pages_pin_count++;
2022}
2023static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2024{
2025 BUG_ON(obj->pages_pin_count == 0);
2026 obj->pages_pin_count--;
2027}
2028
Chris Wilson54cf91d2010-11-25 18:00:26 +00002029int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002030int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2031 struct intel_ring_buffer *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002032void i915_vma_move_to_active(struct i915_vma *vma,
2033 struct intel_ring_buffer *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002034int i915_gem_dumb_create(struct drm_file *file_priv,
2035 struct drm_device *dev,
2036 struct drm_mode_create_dumb *args);
2037int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2038 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002039/**
2040 * Returns true if seq1 is later than seq2.
2041 */
2042static inline bool
2043i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2044{
2045 return (int32_t)(seq1 - seq2) >= 0;
2046}
2047
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002048int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2049int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002050int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002051int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002052
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002053static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01002054i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2055{
2056 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2057 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2058 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002059 return true;
2060 } else
2061 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002062}
2063
2064static inline void
2065i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2066{
2067 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2068 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonb8c3af72013-06-12 11:29:47 +01002069 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002070 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2071 }
2072}
2073
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002074bool i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002075void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002076int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002077 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002078static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2079{
2080 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002081 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002082}
2083
2084static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2085{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002086 return atomic_read(&error->reset_counter) & I915_WEDGED;
2087}
2088
2089static inline u32 i915_reset_count(struct i915_gpu_error *error)
2090{
2091 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002092}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002093
Chris Wilson069efc12010-09-30 16:53:18 +01002094void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002095bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002096int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002097int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002098int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyc3787e22013-09-17 21:12:44 -07002099int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002100void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002101void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002102int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002103int __must_check i915_gem_suspend(struct drm_device *dev);
Mika Kuoppala0025c072013-06-12 12:35:30 +03002104int __i915_add_request(struct intel_ring_buffer *ring,
2105 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002106 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002107 u32 *seqno);
2108#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002109 __i915_add_request(ring, NULL, NULL, seqno)
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002110int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2111 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002112int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002113int __must_check
2114i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2115 bool write);
2116int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002117i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2118int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002119i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2120 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00002121 struct intel_ring_buffer *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002122void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002123int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002124 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002125 int id,
2126 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002127void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002128 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002129void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002130int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002131void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002132
Chris Wilson467cffb2011-03-07 10:42:03 +00002133uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002134i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2135uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002136i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2137 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002138
Chris Wilsone4ffd172011-04-04 09:44:39 +01002139int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2140 enum i915_cache_level cache_level);
2141
Daniel Vetter1286ff72012-05-10 15:25:09 +02002142struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2143 struct dma_buf *dma_buf);
2144
2145struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2146 struct drm_gem_object *gem_obj, int flags);
2147
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002148void i915_gem_restore_fences(struct drm_device *dev);
2149
Ben Widawskya70a3142013-07-31 16:59:56 -07002150unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2151 struct i915_address_space *vm);
2152bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2153bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2154 struct i915_address_space *vm);
2155unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2156 struct i915_address_space *vm);
2157struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2158 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002159struct i915_vma *
2160i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2161 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002162
2163struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2164
Ben Widawskya70a3142013-07-31 16:59:56 -07002165/* Some GGTT VM helpers */
2166#define obj_to_ggtt(obj) \
2167 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2168static inline bool i915_is_ggtt(struct i915_address_space *vm)
2169{
2170 struct i915_address_space *ggtt =
2171 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2172 return vm == ggtt;
2173}
2174
2175static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2176{
2177 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2178}
2179
2180static inline unsigned long
2181i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2182{
2183 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2184}
2185
2186static inline unsigned long
2187i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2188{
2189 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2190}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002191
2192static inline int __must_check
2193i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2194 uint32_t alignment,
2195 bool map_and_fenceable,
2196 bool nonblocking)
2197{
2198 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2199 map_and_fenceable, nonblocking);
2200}
Ben Widawskya70a3142013-07-31 16:59:56 -07002201
Ben Widawsky254f9652012-06-04 14:42:42 -07002202/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02002203int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002204void i915_gem_context_fini(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002205void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07002206int i915_switch_context(struct intel_ring_buffer *ring,
2207 struct drm_file *file, int to_id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002208void i915_gem_context_free(struct kref *ctx_ref);
2209static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2210{
2211 kref_get(&ctx->ref);
2212}
2213
2214static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2215{
2216 kref_put(&ctx->ref, i915_gem_context_free);
2217}
2218
Mika Kuoppalac0bb6172013-06-12 12:35:29 +03002219struct i915_ctx_hang_stats * __must_check
Chris Wilson11fa3382013-07-03 17:22:06 +03002220i915_gem_context_get_hang_stats(struct drm_device *dev,
Mika Kuoppalac0bb6172013-06-12 12:35:29 +03002221 struct drm_file *file,
2222 u32 id);
Ben Widawsky84624812012-06-04 14:42:54 -07002223int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2224 struct drm_file *file);
2225int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2226 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002227
Daniel Vetter76aaf222010-11-05 22:23:30 +01002228/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002229void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002230void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2231 struct drm_i915_gem_object *obj,
2232 enum i915_cache_level cache_level);
2233void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2234 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002235
Ben Widawsky828c7902013-10-16 09:21:30 -07002236void i915_check_and_clear_faults(struct drm_device *dev);
2237void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
Daniel Vetter76aaf222010-11-05 22:23:30 +01002238void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01002239int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2240void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01002241 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00002242void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01002243void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Ben Widawskyd7e50082012-12-18 10:31:25 -08002244void i915_gem_init_global_gtt(struct drm_device *dev);
2245void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2246 unsigned long mappable_end, unsigned long end);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002247int i915_gem_gtt_init(struct drm_device *dev);
Ben Widawskyd09105c2012-11-15 12:06:09 -08002248static inline void i915_gem_chipset_flush(struct drm_device *dev)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002249{
2250 if (INTEL_INFO(dev)->gen < 6)
2251 intel_gtt_chipset_flush();
2252}
2253
Daniel Vetter76aaf222010-11-05 22:23:30 +01002254
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002255/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002256int __must_check i915_gem_evict_something(struct drm_device *dev,
2257 struct i915_address_space *vm,
2258 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002259 unsigned alignment,
2260 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002261 bool mappable,
2262 bool nonblock);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002263int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002264int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002265
Chris Wilson9797fbf2012-04-24 15:47:39 +01002266/* i915_gem_stolen.c */
2267int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00002268int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2269void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002270void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002271struct drm_i915_gem_object *
2272i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002273struct drm_i915_gem_object *
2274i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2275 u32 stolen_offset,
2276 u32 gtt_offset,
2277 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002278void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002279
Eric Anholt673a3942008-07-30 12:06:12 -07002280/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002281static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002282{
2283 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2284
2285 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2286 obj->tiling_mode != I915_TILING_NONE;
2287}
2288
Eric Anholt673a3942008-07-30 12:06:12 -07002289void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00002290void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2291void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002292
2293/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002294#if WATCH_LISTS
2295int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002296#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002297#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002298#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002299
Ben Gamari20172632009-02-17 20:08:50 -05002300/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002301int i915_debugfs_init(struct drm_minor *minor);
2302void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002303#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002304void intel_display_crc_init(struct drm_device *dev);
2305#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002306static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002307#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002308
2309/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002310__printf(2, 3)
2311void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002312int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2313 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002314int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2315 size_t count, loff_t pos);
2316static inline void i915_error_state_buf_release(
2317 struct drm_i915_error_state_buf *eb)
2318{
2319 kfree(eb->buf);
2320}
Mika Kuoppala84734a02013-07-12 16:50:57 +03002321void i915_capture_error_state(struct drm_device *dev);
2322void i915_error_state_get(struct drm_device *dev,
2323 struct i915_error_state_file_priv *error_priv);
2324void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2325void i915_destroy_error_state(struct drm_device *dev);
2326
2327void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2328const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002329
Jesse Barnes317c35d2008-08-25 15:11:06 -07002330/* i915_suspend.c */
2331extern int i915_save_state(struct drm_device *dev);
2332extern int i915_restore_state(struct drm_device *dev);
2333
Daniel Vetterd8157a32013-01-25 17:53:20 +01002334/* i915_ums.c */
2335void i915_save_display_reg(struct drm_device *dev);
2336void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002337
Ben Widawsky0136db582012-04-10 21:17:01 -07002338/* i915_sysfs.c */
2339void i915_setup_sysfs(struct drm_device *dev_priv);
2340void i915_teardown_sysfs(struct drm_device *dev_priv);
2341
Chris Wilsonf899fc62010-07-20 15:44:45 -07002342/* intel_i2c.c */
2343extern int intel_setup_gmbus(struct drm_device *dev);
2344extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002345static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002346{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002347 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002348}
2349
2350extern struct i2c_adapter *intel_gmbus_get_adapter(
2351 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002352extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2353extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002354static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002355{
2356 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2357}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002358extern void intel_i2c_reset(struct drm_device *dev);
2359
Chris Wilson3b617962010-08-24 09:02:58 +01002360/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002361struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002362extern int intel_opregion_setup(struct drm_device *dev);
2363#ifdef CONFIG_ACPI
2364extern void intel_opregion_init(struct drm_device *dev);
2365extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002366extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002367extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2368 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002369extern int intel_opregion_notify_adapter(struct drm_device *dev,
2370 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002371#else
Chris Wilson44834a62010-08-19 16:09:23 +01002372static inline void intel_opregion_init(struct drm_device *dev) { return; }
2373static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002374static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002375static inline int
2376intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2377{
2378 return 0;
2379}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002380static inline int
2381intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2382{
2383 return 0;
2384}
Len Brown65e082c2008-10-24 17:18:10 -04002385#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002386
Jesse Barnes723bfd72010-10-07 16:01:13 -07002387/* intel_acpi.c */
2388#ifdef CONFIG_ACPI
2389extern void intel_register_dsm_handler(void);
2390extern void intel_unregister_dsm_handler(void);
2391#else
2392static inline void intel_register_dsm_handler(void) { return; }
2393static inline void intel_unregister_dsm_handler(void) { return; }
2394#endif /* CONFIG_ACPI */
2395
Jesse Barnes79e53942008-11-07 14:24:08 -08002396/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002397extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002398extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002399extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002400extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002401extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10002402extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002403extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2404 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002405extern void i915_redisable_vga(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002406extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002407extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002408extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002409extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002410extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002411extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2412extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2413extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04002414extern void intel_detect_pch(struct drm_device *dev);
2415extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002416extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002417
Ben Widawsky2911a352012-04-05 14:47:36 -07002418extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002419int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2420 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002421int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2422 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002423
Chris Wilson6ef3d422010-08-04 20:26:07 +01002424/* overlay */
2425extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002426extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2427 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002428
2429extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002430extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002431 struct drm_device *dev,
2432 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002433
Ben Widawskyb7287d82011-04-25 11:22:22 -07002434/* On SNB platform, before reading ring registers forcewake bit
2435 * must be set to prevent GT core from power down and stale values being
2436 * returned.
2437 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07002438void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2439void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002440
Ben Widawsky42c05262012-09-26 10:34:00 -07002441int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2442int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002443
2444/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002445u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2446void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2447u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002448u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2449void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2450u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2451void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2452u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2453void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002454u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2455void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002456u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2457void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002458u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2459void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002460u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2461 enum intel_sbi_destination destination);
2462void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2463 enum intel_sbi_destination destination);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002464
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002465int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2466int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002467
Ben Widawsky0b274482013-10-04 21:22:51 -07002468#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2469#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002470
Ben Widawsky0b274482013-10-04 21:22:51 -07002471#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2472#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2473#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2474#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002475
Ben Widawsky0b274482013-10-04 21:22:51 -07002476#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2477#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2478#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2479#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002480
Ben Widawsky0b274482013-10-04 21:22:51 -07002481#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2482#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002483
2484#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2485#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2486
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002487/* "Broadcast RGB" property */
2488#define INTEL_BROADCAST_RGB_AUTO 0
2489#define INTEL_BROADCAST_RGB_FULL 1
2490#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002491
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002492static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2493{
2494 if (HAS_PCH_SPLIT(dev))
2495 return CPU_VGACNTRL;
2496 else if (IS_VALLEYVIEW(dev))
2497 return VLV_VGACNTRL;
2498 else
2499 return VGACNTRL;
2500}
2501
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002502static inline void __user *to_user_ptr(u64 address)
2503{
2504 return (void __user *)(uintptr_t)address;
2505}
2506
Imre Deakdf977292013-05-21 20:03:17 +03002507static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2508{
2509 unsigned long j = msecs_to_jiffies(m);
2510
2511 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2512}
2513
2514static inline unsigned long
2515timespec_to_jiffies_timeout(const struct timespec *value)
2516{
2517 unsigned long j = timespec_to_jiffies(value);
2518
2519 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2520}
2521
Linus Torvalds1da177e2005-04-16 15:20:36 -07002522#endif