blob: 565ea96f772fda9f930ab019c973dfcb63be88fa [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Egbert Eiche5868a32013-02-28 04:17:12 -050039static const u32 hpd_ibx[] = {
40 [HPD_CRT] = SDE_CRT_HOTPLUG,
41 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
42 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
43 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
44 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
45};
46
47static const u32 hpd_cpt[] = {
48 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010049 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050050 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
51 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
52 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
53};
54
55static const u32 hpd_mask_i915[] = {
56 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
57 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
58 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
59 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
60 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
61 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
62};
63
64static const u32 hpd_status_gen4[] = {
65 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
71};
72
73static const u32 hpd_status_i965[] = {
74 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I965,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I965,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
82static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
83 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
Egbert Eichcd569ae2013-04-16 13:36:57 +020091static void ibx_hpd_irq_setup(struct drm_device *dev);
92static void i915_hpd_irq_setup(struct drm_device *dev);
Egbert Eiche5868a32013-02-28 04:17:12 -050093
Zhenyu Wang036a4a72009-06-08 14:40:19 +080094/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010095static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050096ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080097{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000098 if ((dev_priv->irq_mask & mask) != 0) {
99 dev_priv->irq_mask &= ~mask;
100 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000101 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800102 }
103}
104
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300105static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500106ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800107{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000108 if ((dev_priv->irq_mask & mask) != mask) {
109 dev_priv->irq_mask |= mask;
110 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000111 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800112 }
113}
114
Keith Packard7c463582008-11-04 02:03:27 -0800115void
116i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
117{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200118 u32 reg = PIPESTAT(pipe);
119 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800120
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200121 if ((pipestat & mask) == mask)
122 return;
123
124 /* Enable the interrupt, clear any pending status */
125 pipestat |= mask | (mask >> 16);
126 I915_WRITE(reg, pipestat);
127 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800128}
129
130void
131i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
132{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200133 u32 reg = PIPESTAT(pipe);
134 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800135
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200136 if ((pipestat & mask) == 0)
137 return;
138
139 pipestat &= ~mask;
140 I915_WRITE(reg, pipestat);
141 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800142}
143
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000144/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000145 * intel_enable_asle - enable ASLE interrupt for OpRegion
146 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000147void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000148{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000149 drm_i915_private_t *dev_priv = dev->dev_private;
150 unsigned long irqflags;
151
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700152 /* FIXME: opregion/asle for VLV */
153 if (IS_VALLEYVIEW(dev))
154 return;
155
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000156 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000157
Eric Anholtc619eed2010-01-28 16:45:52 -0800158 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500159 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800160 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000161 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700162 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100163 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800164 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700165 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800166 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000167
168 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000169}
170
171/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700172 * i915_pipe_enabled - check if a pipe is enabled
173 * @dev: DRM device
174 * @pipe: pipe to check
175 *
176 * Reading certain registers when the pipe is disabled can hang the chip.
177 * Use this routine to make sure the PLL is running and the pipe is active
178 * before reading such registers if unsure.
179 */
180static int
181i915_pipe_enabled(struct drm_device *dev, int pipe)
182{
183 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200184 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
185 pipe);
186
187 return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700188}
189
Keith Packard42f52ef2008-10-18 19:39:29 -0700190/* Called from drm generic code, passed a 'crtc', which
191 * we use as a pipe index
192 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700193static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700194{
195 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
196 unsigned long high_frame;
197 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100198 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700199
200 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800201 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800202 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700203 return 0;
204 }
205
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800206 high_frame = PIPEFRAME(pipe);
207 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100208
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700209 /*
210 * High & low register fields aren't synchronized, so make sure
211 * we get a low value that's stable across two reads of the high
212 * register.
213 */
214 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100215 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
216 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
217 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700218 } while (high1 != high2);
219
Chris Wilson5eddb702010-09-11 13:48:45 +0100220 high1 >>= PIPE_FRAME_HIGH_SHIFT;
221 low >>= PIPE_FRAME_LOW_SHIFT;
222 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700223}
224
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700225static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800226{
227 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800228 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800229
230 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800231 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800232 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800233 return 0;
234 }
235
236 return I915_READ(reg);
237}
238
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700239static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100240 int *vpos, int *hpos)
241{
242 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
243 u32 vbl = 0, position = 0;
244 int vbl_start, vbl_end, htotal, vtotal;
245 bool in_vbl = true;
246 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200247 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
248 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100249
250 if (!i915_pipe_enabled(dev, pipe)) {
251 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800252 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100253 return 0;
254 }
255
256 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200257 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100258
259 if (INTEL_INFO(dev)->gen >= 4) {
260 /* No obvious pixelcount register. Only query vertical
261 * scanout position from Display scan line register.
262 */
263 position = I915_READ(PIPEDSL(pipe));
264
265 /* Decode into vertical scanout position. Don't have
266 * horizontal scanout position.
267 */
268 *vpos = position & 0x1fff;
269 *hpos = 0;
270 } else {
271 /* Have access to pixelcount since start of frame.
272 * We can split this into vertical and horizontal
273 * scanout position.
274 */
275 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
276
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200277 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100278 *vpos = position / htotal;
279 *hpos = position - (*vpos * htotal);
280 }
281
282 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200283 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100284
285 /* Test position against vblank region. */
286 vbl_start = vbl & 0x1fff;
287 vbl_end = (vbl >> 16) & 0x1fff;
288
289 if ((*vpos < vbl_start) || (*vpos > vbl_end))
290 in_vbl = false;
291
292 /* Inside "upper part" of vblank area? Apply corrective offset: */
293 if (in_vbl && (*vpos >= vbl_start))
294 *vpos = *vpos - vtotal;
295
296 /* Readouts valid? */
297 if (vbl > 0)
298 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
299
300 /* In vblank? */
301 if (in_vbl)
302 ret |= DRM_SCANOUTPOS_INVBL;
303
304 return ret;
305}
306
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700307static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100308 int *max_error,
309 struct timeval *vblank_time,
310 unsigned flags)
311{
Chris Wilson4041b852011-01-22 10:07:56 +0000312 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100313
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700314 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000315 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100316 return -EINVAL;
317 }
318
319 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000320 crtc = intel_get_crtc_for_pipe(dev, pipe);
321 if (crtc == NULL) {
322 DRM_ERROR("Invalid crtc %d\n", pipe);
323 return -EINVAL;
324 }
325
326 if (!crtc->enabled) {
327 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
328 return -EBUSY;
329 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100330
331 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000332 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
333 vblank_time, flags,
334 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100335}
336
Jesse Barnes5ca58282009-03-31 14:11:15 -0700337/*
338 * Handle hotplug events outside the interrupt handler proper.
339 */
340static void i915_hotplug_work_func(struct work_struct *work)
341{
342 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
343 hotplug_work);
344 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700345 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200346 struct intel_connector *intel_connector;
347 struct intel_encoder *intel_encoder;
348 struct drm_connector *connector;
349 unsigned long irqflags;
350 bool hpd_disabled = false;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700351
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100352 /* HPD irq before everything is fully set up. */
353 if (!dev_priv->enable_hotplug_processing)
354 return;
355
Keith Packarda65e34c2011-07-25 10:04:56 -0700356 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800357 DRM_DEBUG_KMS("running encoder hotplug functions\n");
358
Egbert Eichcd569ae2013-04-16 13:36:57 +0200359 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
360 list_for_each_entry(connector, &mode_config->connector_list, head) {
361 intel_connector = to_intel_connector(connector);
362 intel_encoder = intel_connector->encoder;
363 if (intel_encoder->hpd_pin > HPD_NONE &&
364 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
365 connector->polled == DRM_CONNECTOR_POLL_HPD) {
366 DRM_INFO("HPD interrupt storm detected on connector %s: "
367 "switching from hotplug detection to polling\n",
368 drm_get_connector_name(connector));
369 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
370 connector->polled = DRM_CONNECTOR_POLL_CONNECT
371 | DRM_CONNECTOR_POLL_DISCONNECT;
372 hpd_disabled = true;
373 }
374 }
375 /* if there were no outputs to poll, poll was disabled,
376 * therefore make sure it's enabled when disabling HPD on
377 * some connectors */
378 if (hpd_disabled)
379 drm_kms_helper_poll_enable(dev);
380
381 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
382
383 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
384 if (intel_encoder->hot_plug)
385 intel_encoder->hot_plug(intel_encoder);
Chris Wilson4ef69c72010-09-09 15:14:28 +0100386
Keith Packard40ee3382011-07-28 15:31:19 -0700387 mutex_unlock(&mode_config->mutex);
388
Jesse Barnes5ca58282009-03-31 14:11:15 -0700389 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000390 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700391}
392
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200393static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800394{
395 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000396 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200397 u8 new_delay;
398 unsigned long flags;
399
400 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800401
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200402 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
403
Daniel Vetter20e4d402012-08-08 23:35:39 +0200404 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200405
Jesse Barnes7648fa92010-05-20 14:28:11 -0700406 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000407 busy_up = I915_READ(RCPREVBSYTUPAVG);
408 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800409 max_avg = I915_READ(RCBMAXAVG);
410 min_avg = I915_READ(RCBMINAVG);
411
412 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000413 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200414 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
415 new_delay = dev_priv->ips.cur_delay - 1;
416 if (new_delay < dev_priv->ips.max_delay)
417 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000418 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200419 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
420 new_delay = dev_priv->ips.cur_delay + 1;
421 if (new_delay > dev_priv->ips.min_delay)
422 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800423 }
424
Jesse Barnes7648fa92010-05-20 14:28:11 -0700425 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200426 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800427
Daniel Vetter92703882012-08-09 16:46:01 +0200428 spin_unlock_irqrestore(&mchdev_lock, flags);
429
Jesse Barnesf97108d2010-01-29 11:27:07 -0800430 return;
431}
432
Chris Wilson549f7362010-10-19 11:19:32 +0100433static void notify_ring(struct drm_device *dev,
434 struct intel_ring_buffer *ring)
435{
436 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000437
Chris Wilson475553d2011-01-20 09:52:56 +0000438 if (ring->obj == NULL)
439 return;
440
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100441 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000442
Chris Wilson549f7362010-10-19 11:19:32 +0100443 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700444 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +0100445 dev_priv->gpu_error.hangcheck_count = 0;
446 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +0100447 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700448 }
Chris Wilson549f7362010-10-19 11:19:32 +0100449}
450
Ben Widawsky4912d042011-04-25 11:25:20 -0700451static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800452{
Ben Widawsky4912d042011-04-25 11:25:20 -0700453 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200454 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700455 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100456 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800457
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200458 spin_lock_irq(&dev_priv->rps.lock);
459 pm_iir = dev_priv->rps.pm_iir;
460 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700461 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200462 I915_WRITE(GEN6_PMIMR, 0);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200463 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700464
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100465 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800466 return;
467
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700468 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100469
470 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200471 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100472 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200473 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800474
Ben Widawsky79249632012-09-07 19:43:42 -0700475 /* sysfs frequency interfaces may have snuck in while servicing the
476 * interrupt
477 */
478 if (!(new_delay > dev_priv->rps.max_delay ||
479 new_delay < dev_priv->rps.min_delay)) {
480 gen6_set_rps(dev_priv->dev, new_delay);
481 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800482
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700483 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800484}
485
Ben Widawskye3689192012-05-25 16:56:22 -0700486
487/**
488 * ivybridge_parity_work - Workqueue called when a parity error interrupt
489 * occurred.
490 * @work: workqueue struct
491 *
492 * Doesn't actually do anything except notify userspace. As a consequence of
493 * this event, userspace should try to remap the bad rows since statistically
494 * it is likely the same row is more likely to go bad again.
495 */
496static void ivybridge_parity_work(struct work_struct *work)
497{
498 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100499 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700500 u32 error_status, row, bank, subbank;
501 char *parity_event[5];
502 uint32_t misccpctl;
503 unsigned long flags;
504
505 /* We must turn off DOP level clock gating to access the L3 registers.
506 * In order to prevent a get/put style interface, acquire struct mutex
507 * any time we access those registers.
508 */
509 mutex_lock(&dev_priv->dev->struct_mutex);
510
511 misccpctl = I915_READ(GEN7_MISCCPCTL);
512 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
513 POSTING_READ(GEN7_MISCCPCTL);
514
515 error_status = I915_READ(GEN7_L3CDERRST1);
516 row = GEN7_PARITY_ERROR_ROW(error_status);
517 bank = GEN7_PARITY_ERROR_BANK(error_status);
518 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
519
520 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
521 GEN7_L3CDERRST1_ENABLE);
522 POSTING_READ(GEN7_L3CDERRST1);
523
524 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
525
526 spin_lock_irqsave(&dev_priv->irq_lock, flags);
527 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
528 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
529 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
530
531 mutex_unlock(&dev_priv->dev->struct_mutex);
532
533 parity_event[0] = "L3_PARITY_ERROR=1";
534 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
535 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
536 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
537 parity_event[4] = NULL;
538
539 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
540 KOBJ_CHANGE, parity_event);
541
542 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
543 row, bank, subbank);
544
545 kfree(parity_event[3]);
546 kfree(parity_event[2]);
547 kfree(parity_event[1]);
548}
549
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200550static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700551{
552 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
553 unsigned long flags;
554
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700555 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700556 return;
557
558 spin_lock_irqsave(&dev_priv->irq_lock, flags);
559 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
560 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
561 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
562
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100563 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700564}
565
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200566static void snb_gt_irq_handler(struct drm_device *dev,
567 struct drm_i915_private *dev_priv,
568 u32 gt_iir)
569{
570
571 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
572 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
573 notify_ring(dev, &dev_priv->ring[RCS]);
574 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
575 notify_ring(dev, &dev_priv->ring[VCS]);
576 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
577 notify_ring(dev, &dev_priv->ring[BCS]);
578
579 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
580 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
581 GT_RENDER_CS_ERROR_INTERRUPT)) {
582 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
583 i915_handle_error(dev, false);
584 }
Ben Widawskye3689192012-05-25 16:56:22 -0700585
586 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
587 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200588}
589
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100590static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
591 u32 pm_iir)
592{
593 unsigned long flags;
594
595 /*
596 * IIR bits should never already be set because IMR should
597 * prevent an interrupt from being shown in IIR. The warning
598 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200599 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100600 * type is not a problem, it displays a problem in the logic.
601 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200602 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100603 */
604
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200605 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200606 dev_priv->rps.pm_iir |= pm_iir;
607 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100608 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200609 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100610
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200611 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100612}
613
Egbert Eichb543fb02013-04-16 13:36:54 +0200614#define HPD_STORM_DETECT_PERIOD 1000
615#define HPD_STORM_THRESHOLD 5
616
Egbert Eichcd569ae2013-04-16 13:36:57 +0200617static inline bool hotplug_irq_storm_detect(struct drm_device *dev,
Egbert Eichb543fb02013-04-16 13:36:54 +0200618 u32 hotplug_trigger,
619 const u32 *hpd)
620{
621 drm_i915_private_t *dev_priv = dev->dev_private;
622 unsigned long irqflags;
623 int i;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200624 bool ret = false;
Egbert Eichb543fb02013-04-16 13:36:54 +0200625
626 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
627
628 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +0200629
Egbert Eichb543fb02013-04-16 13:36:54 +0200630 if (!(hpd[i] & hotplug_trigger) ||
631 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
632 continue;
633
634 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
635 dev_priv->hpd_stats[i].hpd_last_jiffies
636 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
637 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
638 dev_priv->hpd_stats[i].hpd_cnt = 0;
639 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
640 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
641 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200642 ret = true;
Egbert Eichb543fb02013-04-16 13:36:54 +0200643 } else {
644 dev_priv->hpd_stats[i].hpd_cnt++;
645 }
646 }
647
648 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200649
650 return ret;
Egbert Eichb543fb02013-04-16 13:36:54 +0200651}
652
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100653static void gmbus_irq_handler(struct drm_device *dev)
654{
Daniel Vetter28c70f12012-12-01 13:53:45 +0100655 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
656
Daniel Vetter28c70f12012-12-01 13:53:45 +0100657 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100658}
659
Daniel Vetterce99c252012-12-01 13:53:47 +0100660static void dp_aux_irq_handler(struct drm_device *dev)
661{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100662 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
663
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100664 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +0100665}
666
Daniel Vetterff1f5252012-10-02 15:10:55 +0200667static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700668{
669 struct drm_device *dev = (struct drm_device *) arg;
670 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
671 u32 iir, gt_iir, pm_iir;
672 irqreturn_t ret = IRQ_NONE;
673 unsigned long irqflags;
674 int pipe;
675 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700676
677 atomic_inc(&dev_priv->irq_received);
678
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700679 while (true) {
680 iir = I915_READ(VLV_IIR);
681 gt_iir = I915_READ(GTIIR);
682 pm_iir = I915_READ(GEN6_PMIIR);
683
684 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
685 goto out;
686
687 ret = IRQ_HANDLED;
688
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200689 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700690
691 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
692 for_each_pipe(pipe) {
693 int reg = PIPESTAT(pipe);
694 pipe_stats[pipe] = I915_READ(reg);
695
696 /*
697 * Clear the PIPE*STAT regs before the IIR
698 */
699 if (pipe_stats[pipe] & 0x8000ffff) {
700 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
701 DRM_DEBUG_DRIVER("pipe %c underrun\n",
702 pipe_name(pipe));
703 I915_WRITE(reg, pipe_stats[pipe]);
704 }
705 }
706 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
707
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700708 for_each_pipe(pipe) {
709 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
710 drm_handle_vblank(dev, pipe);
711
712 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
713 intel_prepare_page_flip(dev, pipe);
714 intel_finish_page_flip(dev, pipe);
715 }
716 }
717
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700718 /* Consume port. Then clear IIR or we'll miss events */
719 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
720 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +0200721 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700722
723 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
724 hotplug_status);
Egbert Eichb543fb02013-04-16 13:36:54 +0200725 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200726 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
727 i915_hpd_irq_setup(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700728 queue_work(dev_priv->wq,
729 &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +0200730 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700731 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
732 I915_READ(PORT_HOTPLUG_STAT);
733 }
734
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100735 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
736 gmbus_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700737
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100738 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
739 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700740
741 I915_WRITE(GTIIR, gt_iir);
742 I915_WRITE(GEN6_PMIIR, pm_iir);
743 I915_WRITE(VLV_IIR, iir);
744 }
745
746out:
747 return ret;
748}
749
Adam Jackson23e81d62012-06-06 15:45:44 -0400750static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800751{
752 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800753 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +0200754 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -0800755
Egbert Eichb543fb02013-04-16 13:36:54 +0200756 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200757 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_ibx))
758 ibx_hpd_irq_setup(dev);
Daniel Vetter76e43832012-10-12 20:14:05 +0200759 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +0200760 }
Jesse Barnes776ad802011-01-04 15:09:39 -0800761 if (pch_iir & SDE_AUDIO_POWER_MASK)
762 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
763 (pch_iir & SDE_AUDIO_POWER_MASK) >>
764 SDE_AUDIO_POWER_SHIFT);
765
Daniel Vetterce99c252012-12-01 13:53:47 +0100766 if (pch_iir & SDE_AUX_MASK)
767 dp_aux_irq_handler(dev);
768
Jesse Barnes776ad802011-01-04 15:09:39 -0800769 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100770 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -0800771
772 if (pch_iir & SDE_AUDIO_HDCP_MASK)
773 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
774
775 if (pch_iir & SDE_AUDIO_TRANS_MASK)
776 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
777
778 if (pch_iir & SDE_POISON)
779 DRM_ERROR("PCH poison interrupt\n");
780
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800781 if (pch_iir & SDE_FDI_MASK)
782 for_each_pipe(pipe)
783 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
784 pipe_name(pipe),
785 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800786
787 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
788 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
789
790 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
791 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
792
793 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
794 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
795 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
796 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
797}
798
Adam Jackson23e81d62012-06-06 15:45:44 -0400799static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
800{
801 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
802 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +0200803 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -0400804
Egbert Eichb543fb02013-04-16 13:36:54 +0200805 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200806 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_cpt))
807 ibx_hpd_irq_setup(dev);
Daniel Vetter76e43832012-10-12 20:14:05 +0200808 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +0200809 }
Adam Jackson23e81d62012-06-06 15:45:44 -0400810 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
811 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
812 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
813 SDE_AUDIO_POWER_SHIFT_CPT);
814
815 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +0100816 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400817
818 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100819 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400820
821 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
822 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
823
824 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
825 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
826
827 if (pch_iir & SDE_FDI_MASK_CPT)
828 for_each_pipe(pipe)
829 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
830 pipe_name(pipe),
831 I915_READ(FDI_RX_IIR(pipe)));
832}
833
Daniel Vetterff1f5252012-10-02 15:10:55 +0200834static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700835{
836 struct drm_device *dev = (struct drm_device *) arg;
837 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Ben Widawskyab5c6082013-04-05 13:12:41 -0700838 u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +0100839 irqreturn_t ret = IRQ_NONE;
840 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700841
842 atomic_inc(&dev_priv->irq_received);
843
844 /* disable master interrupt before clearing iir */
845 de_ier = I915_READ(DEIER);
846 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +0100847
Paulo Zanoni44498ae2013-02-22 17:05:28 -0300848 /* Disable south interrupts. We'll only write to SDEIIR once, so further
849 * interrupts will will be stored on its back queue, and then we'll be
850 * able to process them after we restore SDEIER (as soon as we restore
851 * it, we'll get an interrupt if SDEIIR still has something to process
852 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -0700853 if (!HAS_PCH_NOP(dev)) {
854 sde_ier = I915_READ(SDEIER);
855 I915_WRITE(SDEIER, 0);
856 POSTING_READ(SDEIER);
857 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -0300858
Chris Wilson0e434062012-05-09 21:45:44 +0100859 gt_iir = I915_READ(GTIIR);
860 if (gt_iir) {
861 snb_gt_irq_handler(dev, dev_priv, gt_iir);
862 I915_WRITE(GTIIR, gt_iir);
863 ret = IRQ_HANDLED;
864 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700865
866 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100867 if (de_iir) {
Daniel Vetterce99c252012-12-01 13:53:47 +0100868 if (de_iir & DE_AUX_CHANNEL_A_IVB)
869 dp_aux_irq_handler(dev);
870
Chris Wilson0e434062012-05-09 21:45:44 +0100871 if (de_iir & DE_GSE_IVB)
872 intel_opregion_gse_intr(dev);
873
874 for (i = 0; i < 3; i++) {
Daniel Vetter74d44442012-10-02 17:54:35 +0200875 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
876 drm_handle_vblank(dev, i);
Chris Wilson0e434062012-05-09 21:45:44 +0100877 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
878 intel_prepare_page_flip(dev, i);
879 intel_finish_page_flip_plane(dev, i);
880 }
Chris Wilson0e434062012-05-09 21:45:44 +0100881 }
882
883 /* check event from PCH */
Ben Widawskyab5c6082013-04-05 13:12:41 -0700884 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
Chris Wilson0e434062012-05-09 21:45:44 +0100885 u32 pch_iir = I915_READ(SDEIIR);
886
Adam Jackson23e81d62012-06-06 15:45:44 -0400887 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +0100888
889 /* clear PCH hotplug event before clear CPU irq */
890 I915_WRITE(SDEIIR, pch_iir);
891 }
892
893 I915_WRITE(DEIIR, de_iir);
894 ret = IRQ_HANDLED;
895 }
896
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700897 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100898 if (pm_iir) {
899 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
900 gen6_queue_rps_work(dev_priv, pm_iir);
901 I915_WRITE(GEN6_PMIIR, pm_iir);
902 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700903 }
904
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700905 I915_WRITE(DEIER, de_ier);
906 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -0700907 if (!HAS_PCH_NOP(dev)) {
908 I915_WRITE(SDEIER, sde_ier);
909 POSTING_READ(SDEIER);
910 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700911
912 return ret;
913}
914
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200915static void ilk_gt_irq_handler(struct drm_device *dev,
916 struct drm_i915_private *dev_priv,
917 u32 gt_iir)
918{
919 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
920 notify_ring(dev, &dev_priv->ring[RCS]);
921 if (gt_iir & GT_BSD_USER_INTERRUPT)
922 notify_ring(dev, &dev_priv->ring[VCS]);
923}
924
Daniel Vetterff1f5252012-10-02 15:10:55 +0200925static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800926{
Jesse Barnes46979952011-04-07 13:53:55 -0700927 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800928 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
929 int ret = IRQ_NONE;
Paulo Zanoni44498ae2013-02-22 17:05:28 -0300930 u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100931
Jesse Barnes46979952011-04-07 13:53:55 -0700932 atomic_inc(&dev_priv->irq_received);
933
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000934 /* disable master interrupt before clearing iir */
935 de_ier = I915_READ(DEIER);
936 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000937 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000938
Paulo Zanoni44498ae2013-02-22 17:05:28 -0300939 /* Disable south interrupts. We'll only write to SDEIIR once, so further
940 * interrupts will will be stored on its back queue, and then we'll be
941 * able to process them after we restore SDEIER (as soon as we restore
942 * it, we'll get an interrupt if SDEIIR still has something to process
943 * due to its back queue). */
944 sde_ier = I915_READ(SDEIER);
945 I915_WRITE(SDEIER, 0);
946 POSTING_READ(SDEIER);
947
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800948 de_iir = I915_READ(DEIIR);
949 gt_iir = I915_READ(GTIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800950 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800951
Daniel Vetteracd15b62012-11-30 11:24:50 +0100952 if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800953 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800954
Zou Nan haic7c85102010-01-15 10:29:06 +0800955 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800956
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200957 if (IS_GEN5(dev))
958 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
959 else
960 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800961
Daniel Vetterce99c252012-12-01 13:53:47 +0100962 if (de_iir & DE_AUX_CHANNEL_A)
963 dp_aux_irq_handler(dev);
964
Zou Nan haic7c85102010-01-15 10:29:06 +0800965 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100966 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800967
Daniel Vetter74d44442012-10-02 17:54:35 +0200968 if (de_iir & DE_PIPEA_VBLANK)
969 drm_handle_vblank(dev, 0);
970
971 if (de_iir & DE_PIPEB_VBLANK)
972 drm_handle_vblank(dev, 1);
973
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800974 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800975 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100976 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800977 }
978
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800979 if (de_iir & DE_PLANEB_FLIP_DONE) {
980 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100981 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800982 }
Li Pengc062df62010-01-23 00:12:58 +0800983
Zou Nan haic7c85102010-01-15 10:29:06 +0800984 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800985 if (de_iir & DE_PCH_EVENT) {
Daniel Vetteracd15b62012-11-30 11:24:50 +0100986 u32 pch_iir = I915_READ(SDEIIR);
987
Adam Jackson23e81d62012-06-06 15:45:44 -0400988 if (HAS_PCH_CPT(dev))
989 cpt_irq_handler(dev, pch_iir);
990 else
991 ibx_irq_handler(dev, pch_iir);
Daniel Vetteracd15b62012-11-30 11:24:50 +0100992
993 /* should clear PCH hotplug event before clear CPU irq */
994 I915_WRITE(SDEIIR, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -0800995 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800996
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200997 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
998 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800999
Chris Wilsonfc6826d2012-04-15 11:56:03 +01001000 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
1001 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001002
Zou Nan haic7c85102010-01-15 10:29:06 +08001003 I915_WRITE(GTIIR, gt_iir);
1004 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -07001005 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +08001006
1007done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001008 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001009 POSTING_READ(DEIER);
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001010 I915_WRITE(SDEIER, sde_ier);
1011 POSTING_READ(SDEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001012
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001013 return ret;
1014}
1015
Jesse Barnes8a905232009-07-11 16:48:03 -04001016/**
1017 * i915_error_work_func - do process context error handling work
1018 * @work: work struct
1019 *
1020 * Fire an error uevent so userspace can see that a hang or error
1021 * was detected.
1022 */
1023static void i915_error_work_func(struct work_struct *work)
1024{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001025 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
1026 work);
1027 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
1028 gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04001029 struct drm_device *dev = dev_priv->dev;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001030 struct intel_ring_buffer *ring;
Ben Gamarif316a422009-09-14 17:48:46 -04001031 char *error_event[] = { "ERROR=1", NULL };
1032 char *reset_event[] = { "RESET=1", NULL };
1033 char *reset_done_event[] = { "ERROR=0", NULL };
Daniel Vetterf69061b2012-12-06 09:01:42 +01001034 int i, ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04001035
Ben Gamarif316a422009-09-14 17:48:46 -04001036 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04001037
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001038 /*
1039 * Note that there's only one work item which does gpu resets, so we
1040 * need not worry about concurrent gpu resets potentially incrementing
1041 * error->reset_counter twice. We only need to take care of another
1042 * racing irq/hangcheck declaring the gpu dead for a second time. A
1043 * quick check for that is good enough: schedule_work ensures the
1044 * correct ordering between hang detection and this work item, and since
1045 * the reset in-progress bit is only ever set by code outside of this
1046 * work we don't need to worry about any other races.
1047 */
1048 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01001049 DRM_DEBUG_DRIVER("resetting chip\n");
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001050 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
1051 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001052
Daniel Vetterf69061b2012-12-06 09:01:42 +01001053 ret = i915_reset(dev);
1054
1055 if (ret == 0) {
1056 /*
1057 * After all the gem state is reset, increment the reset
1058 * counter and wake up everyone waiting for the reset to
1059 * complete.
1060 *
1061 * Since unlock operations are a one-sided barrier only,
1062 * we need to insert a barrier here to order any seqno
1063 * updates before
1064 * the counter increment.
1065 */
1066 smp_mb__before_atomic_inc();
1067 atomic_inc(&dev_priv->gpu_error.reset_counter);
1068
1069 kobject_uevent_env(&dev->primary->kdev.kobj,
1070 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001071 } else {
1072 atomic_set(&error->reset_counter, I915_WEDGED);
Ben Gamarif316a422009-09-14 17:48:46 -04001073 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001074
Daniel Vetterf69061b2012-12-06 09:01:42 +01001075 for_each_ring(ring, dev_priv, i)
1076 wake_up_all(&ring->irq_queue);
1077
Ville Syrjälä96a02912013-02-18 19:08:49 +02001078 intel_display_handle_reset(dev);
1079
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001080 wake_up_all(&dev_priv->gpu_error.reset_queue);
Ben Gamarif316a422009-09-14 17:48:46 -04001081 }
Jesse Barnes8a905232009-07-11 16:48:03 -04001082}
1083
Daniel Vetter85f9e502012-08-31 21:42:26 +02001084/* NB: please notice the memset */
1085static void i915_get_extra_instdone(struct drm_device *dev,
1086 uint32_t *instdone)
1087{
1088 struct drm_i915_private *dev_priv = dev->dev_private;
1089 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
1090
1091 switch(INTEL_INFO(dev)->gen) {
1092 case 2:
1093 case 3:
1094 instdone[0] = I915_READ(INSTDONE);
1095 break;
1096 case 4:
1097 case 5:
1098 case 6:
1099 instdone[0] = I915_READ(INSTDONE_I965);
1100 instdone[1] = I915_READ(INSTDONE1);
1101 break;
1102 default:
1103 WARN_ONCE(1, "Unsupported platform\n");
1104 case 7:
1105 instdone[0] = I915_READ(GEN7_INSTDONE_1);
1106 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
1107 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
1108 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
1109 break;
1110 }
1111}
1112
Chris Wilson3bd3c932010-08-19 08:19:30 +01001113#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +00001114static struct drm_i915_error_object *
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001115i915_error_object_create_sized(struct drm_i915_private *dev_priv,
1116 struct drm_i915_gem_object *src,
1117 const int num_pages)
Chris Wilson9df30792010-02-18 10:24:56 +00001118{
1119 struct drm_i915_error_object *dst;
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001120 int i;
Chris Wilsone56660d2010-08-07 11:01:26 +01001121 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +00001122
Chris Wilson05394f32010-11-08 19:18:58 +00001123 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +00001124 return NULL;
1125
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001126 dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +00001127 if (dst == NULL)
1128 return NULL;
1129
Chris Wilson05394f32010-11-08 19:18:58 +00001130 reloc_offset = src->gtt_offset;
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001131 for (i = 0; i < num_pages; i++) {
Andrew Morton788885a2010-05-11 14:07:05 -07001132 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +01001133 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -07001134
Chris Wilsone56660d2010-08-07 11:01:26 +01001135 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +00001136 if (d == NULL)
1137 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +01001138
Andrew Morton788885a2010-05-11 14:07:05 -07001139 local_irq_save(flags);
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001140 if (reloc_offset < dev_priv->gtt.mappable_end &&
Daniel Vetter74898d72012-02-15 23:50:22 +01001141 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +01001142 void __iomem *s;
1143
1144 /* Simply ignore tiling or any overlapping fence.
1145 * It's part of the error state, and this hopefully
1146 * captures what the GPU read.
1147 */
1148
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001149 s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
Chris Wilson172975aa2011-12-14 13:57:25 +01001150 reloc_offset);
1151 memcpy_fromio(d, s, PAGE_SIZE);
1152 io_mapping_unmap_atomic(s);
Chris Wilson960e3562012-11-15 11:32:23 +00001153 } else if (src->stolen) {
1154 unsigned long offset;
1155
1156 offset = dev_priv->mm.stolen_base;
1157 offset += src->stolen->start;
1158 offset += i << PAGE_SHIFT;
1159
Daniel Vetter1a240d42012-11-29 22:18:51 +01001160 memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
Chris Wilson172975aa2011-12-14 13:57:25 +01001161 } else {
Chris Wilson9da3da62012-06-01 15:20:22 +01001162 struct page *page;
Chris Wilson172975aa2011-12-14 13:57:25 +01001163 void *s;
1164
Chris Wilson9da3da62012-06-01 15:20:22 +01001165 page = i915_gem_object_get_page(src, i);
Chris Wilson172975aa2011-12-14 13:57:25 +01001166
Chris Wilson9da3da62012-06-01 15:20:22 +01001167 drm_clflush_pages(&page, 1);
1168
1169 s = kmap_atomic(page);
Chris Wilson172975aa2011-12-14 13:57:25 +01001170 memcpy(d, s, PAGE_SIZE);
1171 kunmap_atomic(s);
1172
Chris Wilson9da3da62012-06-01 15:20:22 +01001173 drm_clflush_pages(&page, 1);
Chris Wilson172975aa2011-12-14 13:57:25 +01001174 }
Andrew Morton788885a2010-05-11 14:07:05 -07001175 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +01001176
Chris Wilson9da3da62012-06-01 15:20:22 +01001177 dst->pages[i] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +01001178
1179 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +00001180 }
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001181 dst->page_count = num_pages;
Chris Wilson05394f32010-11-08 19:18:58 +00001182 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +00001183
1184 return dst;
1185
1186unwind:
Chris Wilson9da3da62012-06-01 15:20:22 +01001187 while (i--)
1188 kfree(dst->pages[i]);
Chris Wilson9df30792010-02-18 10:24:56 +00001189 kfree(dst);
1190 return NULL;
1191}
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001192#define i915_error_object_create(dev_priv, src) \
1193 i915_error_object_create_sized((dev_priv), (src), \
1194 (src)->base.size>>PAGE_SHIFT)
Chris Wilson9df30792010-02-18 10:24:56 +00001195
1196static void
1197i915_error_object_free(struct drm_i915_error_object *obj)
1198{
1199 int page;
1200
1201 if (obj == NULL)
1202 return;
1203
1204 for (page = 0; page < obj->page_count; page++)
1205 kfree(obj->pages[page]);
1206
1207 kfree(obj);
1208}
1209
Daniel Vetter742cbee2012-04-27 15:17:39 +02001210void
1211i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +00001212{
Daniel Vetter742cbee2012-04-27 15:17:39 +02001213 struct drm_i915_error_state *error = container_of(error_ref,
1214 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +00001215 int i;
1216
Chris Wilson52d39a22012-02-15 11:25:37 +00001217 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
1218 i915_error_object_free(error->ring[i].batchbuffer);
1219 i915_error_object_free(error->ring[i].ringbuffer);
1220 kfree(error->ring[i].requests);
1221 }
Chris Wilsone2f973d2011-01-27 19:15:11 +00001222
Chris Wilson9df30792010-02-18 10:24:56 +00001223 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001224 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +00001225 kfree(error);
1226}
Chris Wilson1b502472012-04-24 15:47:30 +01001227static void capture_bo(struct drm_i915_error_buffer *err,
1228 struct drm_i915_gem_object *obj)
1229{
1230 err->size = obj->base.size;
1231 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +01001232 err->rseqno = obj->last_read_seqno;
1233 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +01001234 err->gtt_offset = obj->gtt_offset;
1235 err->read_domains = obj->base.read_domains;
1236 err->write_domain = obj->base.write_domain;
1237 err->fence_reg = obj->fence_reg;
1238 err->pinned = 0;
1239 if (obj->pin_count > 0)
1240 err->pinned = 1;
1241 if (obj->user_pin_count > 0)
1242 err->pinned = -1;
1243 err->tiling = obj->tiling_mode;
1244 err->dirty = obj->dirty;
1245 err->purgeable = obj->madv != I915_MADV_WILLNEED;
1246 err->ring = obj->ring ? obj->ring->id : -1;
1247 err->cache_level = obj->cache_level;
1248}
Chris Wilson9df30792010-02-18 10:24:56 +00001249
Chris Wilson1b502472012-04-24 15:47:30 +01001250static u32 capture_active_bo(struct drm_i915_error_buffer *err,
1251 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001252{
1253 struct drm_i915_gem_object *obj;
1254 int i = 0;
1255
1256 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001257 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001258 if (++i == count)
1259 break;
Chris Wilson1b502472012-04-24 15:47:30 +01001260 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001261
Chris Wilson1b502472012-04-24 15:47:30 +01001262 return i;
1263}
1264
1265static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
1266 int count, struct list_head *head)
1267{
1268 struct drm_i915_gem_object *obj;
1269 int i = 0;
1270
1271 list_for_each_entry(obj, head, gtt_list) {
1272 if (obj->pin_count == 0)
1273 continue;
1274
1275 capture_bo(err++, obj);
1276 if (++i == count)
1277 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001278 }
1279
1280 return i;
1281}
1282
Chris Wilson748ebc62010-10-24 10:28:47 +01001283static void i915_gem_record_fences(struct drm_device *dev,
1284 struct drm_i915_error_state *error)
1285{
1286 struct drm_i915_private *dev_priv = dev->dev_private;
1287 int i;
1288
1289 /* Fences */
1290 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001291 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001292 case 6:
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03001293 for (i = 0; i < dev_priv->num_fence_regs; i++)
Chris Wilson748ebc62010-10-24 10:28:47 +01001294 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1295 break;
1296 case 5:
1297 case 4:
1298 for (i = 0; i < 16; i++)
1299 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1300 break;
1301 case 3:
1302 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1303 for (i = 0; i < 8; i++)
1304 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1305 case 2:
1306 for (i = 0; i < 8; i++)
1307 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1308 break;
1309
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08001310 default:
1311 BUG();
Chris Wilson748ebc62010-10-24 10:28:47 +01001312 }
1313}
1314
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001315static struct drm_i915_error_object *
1316i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1317 struct intel_ring_buffer *ring)
1318{
1319 struct drm_i915_gem_object *obj;
1320 u32 seqno;
1321
1322 if (!ring->get_seqno)
1323 return NULL;
1324
Daniel Vetterb45305f2012-12-17 16:21:27 +01001325 if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
1326 u32 acthd = I915_READ(ACTHD);
1327
1328 if (WARN_ON(ring->id != RCS))
1329 return NULL;
1330
1331 obj = ring->private;
1332 if (acthd >= obj->gtt_offset &&
1333 acthd < obj->gtt_offset + obj->base.size)
1334 return i915_error_object_create(dev_priv, obj);
1335 }
1336
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001337 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001338 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1339 if (obj->ring != ring)
1340 continue;
1341
Chris Wilson0201f1e2012-07-20 12:41:01 +01001342 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001343 continue;
1344
1345 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1346 continue;
1347
1348 /* We need to copy these to an anonymous buffer as the simplest
1349 * method to avoid being overwritten by userspace.
1350 */
1351 return i915_error_object_create(dev_priv, obj);
1352 }
1353
1354 return NULL;
1355}
1356
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001357static void i915_record_ring_state(struct drm_device *dev,
1358 struct drm_i915_error_state *error,
1359 struct intel_ring_buffer *ring)
1360{
1361 struct drm_i915_private *dev_priv = dev->dev_private;
1362
Daniel Vetter33f3f512011-12-14 13:57:39 +01001363 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001364 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001365 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001366 error->semaphore_mboxes[ring->id][0]
1367 = I915_READ(RING_SYNC_0(ring->mmio_base));
1368 error->semaphore_mboxes[ring->id][1]
1369 = I915_READ(RING_SYNC_1(ring->mmio_base));
Chris Wilsondf2b23d2012-11-27 17:06:54 +00001370 error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1371 error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
Daniel Vetter33f3f512011-12-14 13:57:39 +01001372 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001373
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001374 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001375 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001376 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1377 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1378 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001379 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001380 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001381 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001382 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001383 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001384 error->ipeir[ring->id] = I915_READ(IPEIR);
1385 error->ipehr[ring->id] = I915_READ(IPEHR);
1386 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001387 }
1388
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001389 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001390 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001391 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001392 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001393 error->head[ring->id] = I915_READ_HEAD(ring);
1394 error->tail[ring->id] = I915_READ_TAIL(ring);
Chris Wilson0f3b6842013-01-15 12:05:55 +00001395 error->ctl[ring->id] = I915_READ_CTL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001396
1397 error->cpu_ring_head[ring->id] = ring->head;
1398 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001399}
1400
Ben Widawsky8c123e52013-03-04 17:00:29 -08001401
1402static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
1403 struct drm_i915_error_state *error,
1404 struct drm_i915_error_ring *ering)
1405{
1406 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1407 struct drm_i915_gem_object *obj;
1408
1409 /* Currently render ring is the only HW context user */
1410 if (ring->id != RCS || !error->ccid)
1411 return;
1412
1413 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
1414 if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
1415 ering->ctx = i915_error_object_create_sized(dev_priv,
1416 obj, 1);
1417 }
1418 }
1419}
1420
Chris Wilson52d39a22012-02-15 11:25:37 +00001421static void i915_gem_record_rings(struct drm_device *dev,
1422 struct drm_i915_error_state *error)
1423{
1424 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001425 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001426 struct drm_i915_gem_request *request;
1427 int i, count;
1428
Chris Wilsonb4519512012-05-11 14:29:30 +01001429 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001430 i915_record_ring_state(dev, error, ring);
1431
1432 error->ring[i].batchbuffer =
1433 i915_error_first_batchbuffer(dev_priv, ring);
1434
1435 error->ring[i].ringbuffer =
1436 i915_error_object_create(dev_priv, ring->obj);
1437
Ben Widawsky8c123e52013-03-04 17:00:29 -08001438
1439 i915_gem_record_active_context(ring, error, &error->ring[i]);
1440
Chris Wilson52d39a22012-02-15 11:25:37 +00001441 count = 0;
1442 list_for_each_entry(request, &ring->request_list, list)
1443 count++;
1444
1445 error->ring[i].num_requests = count;
1446 error->ring[i].requests =
1447 kmalloc(count*sizeof(struct drm_i915_error_request),
1448 GFP_ATOMIC);
1449 if (error->ring[i].requests == NULL) {
1450 error->ring[i].num_requests = 0;
1451 continue;
1452 }
1453
1454 count = 0;
1455 list_for_each_entry(request, &ring->request_list, list) {
1456 struct drm_i915_error_request *erq;
1457
1458 erq = &error->ring[i].requests[count++];
1459 erq->seqno = request->seqno;
1460 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001461 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001462 }
1463 }
1464}
1465
Jesse Barnes8a905232009-07-11 16:48:03 -04001466/**
1467 * i915_capture_error_state - capture an error record for later analysis
1468 * @dev: drm device
1469 *
1470 * Should be called when an error is detected (either a hang or an error
1471 * interrupt) to capture error state from the time of the error. Fills
1472 * out a structure which becomes available in debugfs for user level tools
1473 * to pick up.
1474 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001475static void i915_capture_error_state(struct drm_device *dev)
1476{
1477 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001478 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001479 struct drm_i915_error_state *error;
1480 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001481 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001482
Daniel Vetter99584db2012-11-14 17:14:04 +01001483 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1484 error = dev_priv->gpu_error.first_error;
1485 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001486 if (error)
1487 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001488
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001489 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001490 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001491 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001492 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1493 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001494 }
1495
Paulo Zanoni5d83d292013-03-06 20:03:22 -03001496 DRM_INFO("capturing error event; look for more information in "
Ben Widawsky2f86f192013-01-28 15:32:15 -08001497 "/sys/kernel/debug/dri/%d/i915_error_state\n",
Chris Wilsonb6f78332011-02-01 14:15:55 +00001498 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001499
Daniel Vetter742cbee2012-04-27 15:17:39 +02001500 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001501 error->eir = I915_READ(EIR);
1502 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawsky211816e2013-02-24 18:10:01 -08001503 if (HAS_HW_CONTEXTS(dev))
1504 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001505
1506 if (HAS_PCH_SPLIT(dev))
1507 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1508 else if (IS_VALLEYVIEW(dev))
1509 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1510 else if (IS_GEN2(dev))
1511 error->ier = I915_READ16(IER);
1512 else
1513 error->ier = I915_READ(IER);
1514
Chris Wilson0f3b6842013-01-15 12:05:55 +00001515 if (INTEL_INFO(dev)->gen >= 6)
1516 error->derrmr = I915_READ(DERRMR);
1517
1518 if (IS_VALLEYVIEW(dev))
1519 error->forcewake = I915_READ(FORCEWAKE_VLV);
1520 else if (INTEL_INFO(dev)->gen >= 7)
1521 error->forcewake = I915_READ(FORCEWAKE_MT);
1522 else if (INTEL_INFO(dev)->gen == 6)
1523 error->forcewake = I915_READ(FORCEWAKE);
1524
Paulo Zanoni4f3308b2013-03-22 14:24:16 -03001525 if (!HAS_PCH_SPLIT(dev))
1526 for_each_pipe(pipe)
1527 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001528
Daniel Vetter33f3f512011-12-14 13:57:39 +01001529 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001530 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001531 error->done_reg = I915_READ(DONE_REG);
1532 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001533
Ben Widawsky71e172e2012-08-20 16:15:13 -07001534 if (INTEL_INFO(dev)->gen == 7)
1535 error->err_int = I915_READ(GEN7_ERR_INT);
1536
Ben Widawsky050ee912012-08-22 11:32:15 -07001537 i915_get_extra_instdone(dev, error->extra_instdone);
1538
Chris Wilson748ebc62010-10-24 10:28:47 +01001539 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001540 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001541
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001542 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001543 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001544 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001545
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001546 i = 0;
1547 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1548 i++;
1549 error->active_bo_count = i;
Chris Wilson6c085a72012-08-20 11:40:46 +02001550 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +01001551 if (obj->pin_count)
1552 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001553 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001554
Chris Wilson8e934db2011-01-24 12:34:00 +00001555 error->active_bo = NULL;
1556 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001557 if (i) {
1558 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001559 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001560 if (error->active_bo)
1561 error->pinned_bo =
1562 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001563 }
1564
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001565 if (error->active_bo)
1566 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001567 capture_active_bo(error->active_bo,
1568 error->active_bo_count,
1569 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001570
1571 if (error->pinned_bo)
1572 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001573 capture_pinned_bo(error->pinned_bo,
1574 error->pinned_bo_count,
Chris Wilson6c085a72012-08-20 11:40:46 +02001575 &dev_priv->mm.bound_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001576
Jesse Barnes8a905232009-07-11 16:48:03 -04001577 do_gettimeofday(&error->time);
1578
Chris Wilson6ef3d422010-08-04 20:26:07 +01001579 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001580 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001581
Daniel Vetter99584db2012-11-14 17:14:04 +01001582 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1583 if (dev_priv->gpu_error.first_error == NULL) {
1584 dev_priv->gpu_error.first_error = error;
Chris Wilson9df30792010-02-18 10:24:56 +00001585 error = NULL;
1586 }
Daniel Vetter99584db2012-11-14 17:14:04 +01001587 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001588
1589 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001590 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001591}
1592
1593void i915_destroy_error_state(struct drm_device *dev)
1594{
1595 struct drm_i915_private *dev_priv = dev->dev_private;
1596 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001597 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001598
Daniel Vetter99584db2012-11-14 17:14:04 +01001599 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1600 error = dev_priv->gpu_error.first_error;
1601 dev_priv->gpu_error.first_error = NULL;
1602 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001603
1604 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001605 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001606}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001607#else
1608#define i915_capture_error_state(x)
1609#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001610
Chris Wilson35aed2e2010-05-27 13:18:12 +01001611static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001612{
1613 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001614 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001615 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001616 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001617
Chris Wilson35aed2e2010-05-27 13:18:12 +01001618 if (!eir)
1619 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001620
Joe Perchesa70491c2012-03-18 13:00:11 -07001621 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001622
Ben Widawskybd9854f2012-08-23 15:18:09 -07001623 i915_get_extra_instdone(dev, instdone);
1624
Jesse Barnes8a905232009-07-11 16:48:03 -04001625 if (IS_G4X(dev)) {
1626 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1627 u32 ipeir = I915_READ(IPEIR_I965);
1628
Joe Perchesa70491c2012-03-18 13:00:11 -07001629 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1630 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001631 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1632 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001633 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001634 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001635 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001636 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001637 }
1638 if (eir & GM45_ERROR_PAGE_TABLE) {
1639 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001640 pr_err("page table error\n");
1641 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001642 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001643 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001644 }
1645 }
1646
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001647 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001648 if (eir & I915_ERROR_PAGE_TABLE) {
1649 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001650 pr_err("page table error\n");
1651 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001652 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001653 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001654 }
1655 }
1656
1657 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001658 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001659 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001660 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001661 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001662 /* pipestat has already been acked */
1663 }
1664 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001665 pr_err("instruction error\n");
1666 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001667 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1668 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001669 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001670 u32 ipeir = I915_READ(IPEIR);
1671
Joe Perchesa70491c2012-03-18 13:00:11 -07001672 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1673 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001674 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001675 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001676 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001677 } else {
1678 u32 ipeir = I915_READ(IPEIR_I965);
1679
Joe Perchesa70491c2012-03-18 13:00:11 -07001680 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1681 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001682 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001683 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001684 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001685 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001686 }
1687 }
1688
1689 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001690 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001691 eir = I915_READ(EIR);
1692 if (eir) {
1693 /*
1694 * some errors might have become stuck,
1695 * mask them.
1696 */
1697 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1698 I915_WRITE(EMR, I915_READ(EMR) | eir);
1699 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1700 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001701}
1702
1703/**
1704 * i915_handle_error - handle an error interrupt
1705 * @dev: drm device
1706 *
1707 * Do some basic checking of regsiter state at error interrupt time and
1708 * dump it to the syslog. Also call i915_capture_error_state() to make
1709 * sure we get a record and make it available in debugfs. Fire a uevent
1710 * so userspace knows something bad happened (should trigger collection
1711 * of a ring dump etc.).
1712 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001713void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001714{
1715 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001716 struct intel_ring_buffer *ring;
1717 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001718
1719 i915_capture_error_state(dev);
1720 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001721
Ben Gamariba1234d2009-09-14 17:48:47 -04001722 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01001723 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
1724 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04001725
Ben Gamari11ed50e2009-09-14 17:48:45 -04001726 /*
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001727 * Wakeup waiting processes so that the reset work item
1728 * doesn't deadlock trying to grab various locks.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001729 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001730 for_each_ring(ring, dev_priv, i)
1731 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001732 }
1733
Daniel Vetter99584db2012-11-14 17:14:04 +01001734 queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001735}
1736
Ville Syrjälä21ad8332013-02-19 15:16:39 +02001737static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001738{
1739 drm_i915_private_t *dev_priv = dev->dev_private;
1740 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1741 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001742 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001743 struct intel_unpin_work *work;
1744 unsigned long flags;
1745 bool stall_detected;
1746
1747 /* Ignore early vblank irqs */
1748 if (intel_crtc == NULL)
1749 return;
1750
1751 spin_lock_irqsave(&dev->event_lock, flags);
1752 work = intel_crtc->unpin_work;
1753
Chris Wilsone7d841c2012-12-03 11:36:30 +00001754 if (work == NULL ||
1755 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
1756 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001757 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1758 spin_unlock_irqrestore(&dev->event_lock, flags);
1759 return;
1760 }
1761
1762 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001763 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001764 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001765 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001766 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1767 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001768 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001769 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001770 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001771 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001772 crtc->x * crtc->fb->bits_per_pixel/8);
1773 }
1774
1775 spin_unlock_irqrestore(&dev->event_lock, flags);
1776
1777 if (stall_detected) {
1778 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1779 intel_prepare_page_flip(dev, intel_crtc->plane);
1780 }
1781}
1782
Keith Packard42f52ef2008-10-18 19:39:29 -07001783/* Called from drm generic code, passed 'crtc' which
1784 * we use as a pipe index
1785 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001786static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001787{
1788 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001789 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001790
Chris Wilson5eddb702010-09-11 13:48:45 +01001791 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001792 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001793
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001794 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001795 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001796 i915_enable_pipestat(dev_priv, pipe,
1797 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001798 else
Keith Packard7c463582008-11-04 02:03:27 -08001799 i915_enable_pipestat(dev_priv, pipe,
1800 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001801
1802 /* maintain vblank delivery even in deep C-states */
1803 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001804 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001805 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001806
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001807 return 0;
1808}
1809
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001810static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001811{
1812 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1813 unsigned long irqflags;
1814
1815 if (!i915_pipe_enabled(dev, pipe))
1816 return -EINVAL;
1817
1818 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1819 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001820 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001821 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1822
1823 return 0;
1824}
1825
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001826static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001827{
1828 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1829 unsigned long irqflags;
1830
1831 if (!i915_pipe_enabled(dev, pipe))
1832 return -EINVAL;
1833
1834 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001835 ironlake_enable_display_irq(dev_priv,
1836 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001837 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1838
1839 return 0;
1840}
1841
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001842static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1843{
1844 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1845 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001846 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001847
1848 if (!i915_pipe_enabled(dev, pipe))
1849 return -EINVAL;
1850
1851 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001852 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001853 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001854 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001855 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001856 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001857 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001858 i915_enable_pipestat(dev_priv, pipe,
1859 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001860 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1861
1862 return 0;
1863}
1864
Keith Packard42f52ef2008-10-18 19:39:29 -07001865/* Called from drm generic code, passed 'crtc' which
1866 * we use as a pipe index
1867 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001868static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001869{
1870 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001871 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001872
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001873 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001874 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001875 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001876
Jesse Barnesf796cf82011-04-07 13:58:17 -07001877 i915_disable_pipestat(dev_priv, pipe,
1878 PIPE_VBLANK_INTERRUPT_ENABLE |
1879 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1880 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1881}
1882
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001883static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001884{
1885 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1886 unsigned long irqflags;
1887
1888 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1889 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001890 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001891 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001892}
1893
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001894static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001895{
1896 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1897 unsigned long irqflags;
1898
1899 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001900 ironlake_disable_display_irq(dev_priv,
1901 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001902 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1903}
1904
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001905static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1906{
1907 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1908 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001909 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001910
1911 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001912 i915_disable_pipestat(dev_priv, pipe,
1913 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001914 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001915 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001916 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001917 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001918 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001919 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001920 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1921}
1922
Chris Wilson893eead2010-10-27 14:44:35 +01001923static u32
1924ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001925{
Chris Wilson893eead2010-10-27 14:44:35 +01001926 return list_entry(ring->request_list.prev,
1927 struct drm_i915_gem_request, list)->seqno;
1928}
1929
1930static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1931{
1932 if (list_empty(&ring->request_list) ||
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001933 i915_seqno_passed(ring->get_seqno(ring, false),
1934 ring_last_seqno(ring))) {
Chris Wilson893eead2010-10-27 14:44:35 +01001935 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001936 if (waitqueue_active(&ring->irq_queue)) {
1937 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1938 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01001939 wake_up_all(&ring->irq_queue);
1940 *err = true;
1941 }
1942 return true;
1943 }
1944 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001945}
1946
Chris Wilsona24a11e2013-03-14 17:52:05 +02001947static bool semaphore_passed(struct intel_ring_buffer *ring)
1948{
1949 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1950 u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
1951 struct intel_ring_buffer *signaller;
1952 u32 cmd, ipehr, acthd_min;
1953
1954 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
1955 if ((ipehr & ~(0x3 << 16)) !=
1956 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
1957 return false;
1958
1959 /* ACTHD is likely pointing to the dword after the actual command,
1960 * so scan backwards until we find the MBOX.
1961 */
1962 acthd_min = max((int)acthd - 3 * 4, 0);
1963 do {
1964 cmd = ioread32(ring->virtual_start + acthd);
1965 if (cmd == ipehr)
1966 break;
1967
1968 acthd -= 4;
1969 if (acthd < acthd_min)
1970 return false;
1971 } while (1);
1972
1973 signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
1974 return i915_seqno_passed(signaller->get_seqno(signaller, false),
1975 ioread32(ring->virtual_start+acthd+4)+1);
1976}
1977
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001978static bool kick_ring(struct intel_ring_buffer *ring)
1979{
1980 struct drm_device *dev = ring->dev;
1981 struct drm_i915_private *dev_priv = dev->dev_private;
1982 u32 tmp = I915_READ_CTL(ring);
1983 if (tmp & RING_WAIT) {
1984 DRM_ERROR("Kicking stuck wait on %s\n",
1985 ring->name);
1986 I915_WRITE_CTL(ring, tmp);
1987 return true;
1988 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02001989
1990 if (INTEL_INFO(dev)->gen >= 6 &&
1991 tmp & RING_WAIT_SEMAPHORE &&
1992 semaphore_passed(ring)) {
1993 DRM_ERROR("Kicking stuck semaphore on %s\n",
1994 ring->name);
1995 I915_WRITE_CTL(ring, tmp);
1996 return true;
1997 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001998 return false;
1999}
2000
Chris Wilsond1e61e72012-04-10 17:00:41 +01002001static bool i915_hangcheck_hung(struct drm_device *dev)
2002{
2003 drm_i915_private_t *dev_priv = dev->dev_private;
2004
Daniel Vetter99584db2012-11-14 17:14:04 +01002005 if (dev_priv->gpu_error.hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002006 bool hung = true;
2007
Chris Wilsond1e61e72012-04-10 17:00:41 +01002008 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
2009 i915_handle_error(dev, true);
2010
2011 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002012 struct intel_ring_buffer *ring;
2013 int i;
2014
Chris Wilsond1e61e72012-04-10 17:00:41 +01002015 /* Is the chip hanging on a WAIT_FOR_EVENT?
2016 * If so we can simply poke the RB_WAIT bit
2017 * and break the hang. This should work on
2018 * all but the second generation chipsets.
2019 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002020 for_each_ring(ring, dev_priv, i)
2021 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002022 }
2023
Chris Wilsonb4519512012-05-11 14:29:30 +01002024 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002025 }
2026
2027 return false;
2028}
2029
Ben Gamarif65d9422009-09-14 17:48:44 -04002030/**
2031 * This is called when the chip hasn't reported back with completed
2032 * batchbuffers in a long time. The first time this is called we simply record
2033 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
2034 * again, we assume the chip is wedged and try to fix it.
2035 */
2036void i915_hangcheck_elapsed(unsigned long data)
2037{
2038 struct drm_device *dev = (struct drm_device *)data;
2039 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002040 uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
Chris Wilsonb4519512012-05-11 14:29:30 +01002041 struct intel_ring_buffer *ring;
2042 bool err = false, idle;
2043 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01002044
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002045 if (!i915_enable_hangcheck)
2046 return;
2047
Chris Wilsonb4519512012-05-11 14:29:30 +01002048 memset(acthd, 0, sizeof(acthd));
2049 idle = true;
2050 for_each_ring(ring, dev_priv, i) {
2051 idle &= i915_hangcheck_ring_idle(ring, &err);
2052 acthd[i] = intel_ring_get_active_head(ring);
2053 }
2054
Chris Wilson893eead2010-10-27 14:44:35 +01002055 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002056 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01002057 if (err) {
2058 if (i915_hangcheck_hung(dev))
2059 return;
2060
Chris Wilson893eead2010-10-27 14:44:35 +01002061 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002062 }
2063
Daniel Vetter99584db2012-11-14 17:14:04 +01002064 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01002065 return;
2066 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002067
Ben Widawskybd9854f2012-08-23 15:18:09 -07002068 i915_get_extra_instdone(dev, instdone);
Daniel Vetter99584db2012-11-14 17:14:04 +01002069 if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
2070 sizeof(acthd)) == 0 &&
2071 memcmp(dev_priv->gpu_error.prev_instdone, instdone,
2072 sizeof(instdone)) == 0) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01002073 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002074 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002075 } else {
Daniel Vetter99584db2012-11-14 17:14:04 +01002076 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002077
Daniel Vetter99584db2012-11-14 17:14:04 +01002078 memcpy(dev_priv->gpu_error.last_acthd, acthd,
2079 sizeof(acthd));
2080 memcpy(dev_priv->gpu_error.prev_instdone, instdone,
2081 sizeof(instdone));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002082 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002083
Chris Wilson893eead2010-10-27 14:44:35 +01002084repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04002085 /* Reset timer case chip hangs without another request being added */
Daniel Vetter99584db2012-11-14 17:14:04 +01002086 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002087 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002088}
2089
Linus Torvalds1da177e2005-04-16 15:20:36 -07002090/* drm_dma.h hooks
2091*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002092static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002093{
2094 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2095
Jesse Barnes46979952011-04-07 13:53:55 -07002096 atomic_set(&dev_priv->irq_received, 0);
2097
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002098 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002099
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002100 /* XXX hotplug from PCH */
2101
2102 I915_WRITE(DEIMR, 0xffffffff);
2103 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002104 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002105
2106 /* and GT */
2107 I915_WRITE(GTIMR, 0xffffffff);
2108 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002109 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002110
Ben Widawskyab5c6082013-04-05 13:12:41 -07002111 if (HAS_PCH_NOP(dev))
2112 return;
2113
Zhenyu Wangc6501562009-11-03 18:57:21 +00002114 /* south display irq */
2115 I915_WRITE(SDEIMR, 0xffffffff);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002116 /*
2117 * SDEIER is also touched by the interrupt handler to work around missed
2118 * PCH interrupts. Hence we can't update it after the interrupt handler
2119 * is enabled - instead we unconditionally enable all PCH interrupt
2120 * sources here, but then only unmask them as needed with SDEIMR.
2121 */
2122 I915_WRITE(SDEIER, 0xffffffff);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002123 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002124}
2125
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002126static void valleyview_irq_preinstall(struct drm_device *dev)
2127{
2128 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2129 int pipe;
2130
2131 atomic_set(&dev_priv->irq_received, 0);
2132
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002133 /* VLV magic */
2134 I915_WRITE(VLV_IMR, 0);
2135 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2136 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2137 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2138
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002139 /* and GT */
2140 I915_WRITE(GTIIR, I915_READ(GTIIR));
2141 I915_WRITE(GTIIR, I915_READ(GTIIR));
2142 I915_WRITE(GTIMR, 0xffffffff);
2143 I915_WRITE(GTIER, 0x0);
2144 POSTING_READ(GTIER);
2145
2146 I915_WRITE(DPINVGTT, 0xff);
2147
2148 I915_WRITE(PORT_HOTPLUG_EN, 0);
2149 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2150 for_each_pipe(pipe)
2151 I915_WRITE(PIPESTAT(pipe), 0xffff);
2152 I915_WRITE(VLV_IIR, 0xffffffff);
2153 I915_WRITE(VLV_IMR, 0xffffffff);
2154 I915_WRITE(VLV_IER, 0x0);
2155 POSTING_READ(VLV_IER);
2156}
2157
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002158static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002159{
2160 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002161 struct drm_mode_config *mode_config = &dev->mode_config;
2162 struct intel_encoder *intel_encoder;
2163 u32 mask = ~I915_READ(SDEIMR);
2164 u32 hotplug;
Keith Packard7fe0b972011-09-19 13:31:02 -07002165
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002166 if (HAS_PCH_IBX(dev)) {
Egbert Eich995e6b32013-04-16 13:36:56 +02002167 mask &= ~SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002168 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002169 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2170 mask |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002171 } else {
Egbert Eich995e6b32013-04-16 13:36:56 +02002172 mask &= ~SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002173 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002174 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2175 mask |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002176 }
2177
2178 I915_WRITE(SDEIMR, ~mask);
2179
2180 /*
2181 * Enable digital hotplug on the PCH, and configure the DP short pulse
2182 * duration to 2ms (which is the minimum in the Display Port spec)
2183 *
2184 * This register is the same on all known PCH chips.
2185 */
Keith Packard7fe0b972011-09-19 13:31:02 -07002186 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2187 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2188 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2189 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2190 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2191 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2192}
2193
Paulo Zanonid46da432013-02-08 17:35:15 -02002194static void ibx_irq_postinstall(struct drm_device *dev)
2195{
2196 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002197 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02002198
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002199 if (HAS_PCH_IBX(dev))
2200 mask = SDE_GMBUS | SDE_AUX_MASK;
2201 else
2202 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Ben Widawskyab5c6082013-04-05 13:12:41 -07002203
2204 if (HAS_PCH_NOP(dev))
2205 return;
2206
Paulo Zanonid46da432013-02-08 17:35:15 -02002207 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2208 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02002209}
2210
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002211static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002212{
2213 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2214 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08002215 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
Daniel Vetterce99c252012-12-01 13:53:47 +01002216 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
2217 DE_AUX_CHANNEL_A;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002218 u32 render_irqs;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002219
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002220 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002221
2222 /* should always can generate irq */
2223 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002224 I915_WRITE(DEIMR, dev_priv->irq_mask);
2225 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002226 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002227
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002228 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002229
2230 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002231 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002232
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002233 if (IS_GEN6(dev))
2234 render_irqs =
2235 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07002236 GEN6_BSD_USER_INTERRUPT |
2237 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002238 else
2239 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00002240 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00002241 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002242 GT_BSD_USER_INTERRUPT;
2243 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002244 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002245
Paulo Zanonid46da432013-02-08 17:35:15 -02002246 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002247
Jesse Barnesf97108d2010-01-29 11:27:07 -08002248 if (IS_IRONLAKE_M(dev)) {
2249 /* Clear & enable PCU event interrupts */
2250 I915_WRITE(DEIIR, DE_PCU_EVENT);
2251 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
2252 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
2253 }
2254
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002255 return 0;
2256}
2257
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002258static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002259{
2260 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2261 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01002262 u32 display_mask =
2263 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
2264 DE_PLANEC_FLIP_DONE_IVB |
2265 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetterce99c252012-12-01 13:53:47 +01002266 DE_PLANEA_FLIP_DONE_IVB |
2267 DE_AUX_CHANNEL_A_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002268 u32 render_irqs;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002269
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002270 dev_priv->irq_mask = ~display_mask;
2271
2272 /* should always can generate irq */
2273 I915_WRITE(DEIIR, I915_READ(DEIIR));
2274 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01002275 I915_WRITE(DEIER,
2276 display_mask |
2277 DE_PIPEC_VBLANK_IVB |
2278 DE_PIPEB_VBLANK_IVB |
2279 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002280 POSTING_READ(DEIER);
2281
Ben Widawsky15b9f802012-05-25 16:56:23 -07002282 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002283
2284 I915_WRITE(GTIIR, I915_READ(GTIIR));
2285 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2286
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07002287 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07002288 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002289 I915_WRITE(GTIER, render_irqs);
2290 POSTING_READ(GTIER);
2291
Paulo Zanonid46da432013-02-08 17:35:15 -02002292 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002293
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002294 return 0;
2295}
2296
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002297static int valleyview_irq_postinstall(struct drm_device *dev)
2298{
2299 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002300 u32 enable_mask;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002301 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002302 u32 render_irqs;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002303 u16 msid;
2304
2305 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002306 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2307 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2308 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002309 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2310
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002311 /*
2312 *Leave vblank interrupts masked initially. enable/disable will
2313 * toggle them based on usage.
2314 */
2315 dev_priv->irq_mask = (~enable_mask) |
2316 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2317 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002318
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002319 /* Hack for broken MSIs on VLV */
2320 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
2321 pci_read_config_word(dev->pdev, 0x98, &msid);
2322 msid &= 0xff; /* mask out delivery bits */
2323 msid |= (1<<14);
2324 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
2325
Daniel Vetter20afbda2012-12-11 14:05:07 +01002326 I915_WRITE(PORT_HOTPLUG_EN, 0);
2327 POSTING_READ(PORT_HOTPLUG_EN);
2328
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002329 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2330 I915_WRITE(VLV_IER, enable_mask);
2331 I915_WRITE(VLV_IIR, 0xffffffff);
2332 I915_WRITE(PIPESTAT(0), 0xffff);
2333 I915_WRITE(PIPESTAT(1), 0xffff);
2334 POSTING_READ(VLV_IER);
2335
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002336 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002337 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002338 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2339
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002340 I915_WRITE(VLV_IIR, 0xffffffff);
2341 I915_WRITE(VLV_IIR, 0xffffffff);
2342
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002343 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002344 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002345
2346 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2347 GEN6_BLITTER_USER_INTERRUPT;
2348 I915_WRITE(GTIER, render_irqs);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002349 POSTING_READ(GTIER);
2350
2351 /* ack & enable invalid PTE error interrupts */
2352#if 0 /* FIXME: add support to irq handler for checking these bits */
2353 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2354 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2355#endif
2356
2357 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002358
2359 return 0;
2360}
2361
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002362static void valleyview_irq_uninstall(struct drm_device *dev)
2363{
2364 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2365 int pipe;
2366
2367 if (!dev_priv)
2368 return;
2369
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002370 for_each_pipe(pipe)
2371 I915_WRITE(PIPESTAT(pipe), 0xffff);
2372
2373 I915_WRITE(HWSTAM, 0xffffffff);
2374 I915_WRITE(PORT_HOTPLUG_EN, 0);
2375 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2376 for_each_pipe(pipe)
2377 I915_WRITE(PIPESTAT(pipe), 0xffff);
2378 I915_WRITE(VLV_IIR, 0xffffffff);
2379 I915_WRITE(VLV_IMR, 0xffffffff);
2380 I915_WRITE(VLV_IER, 0x0);
2381 POSTING_READ(VLV_IER);
2382}
2383
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002384static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002385{
2386 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002387
2388 if (!dev_priv)
2389 return;
2390
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002391 I915_WRITE(HWSTAM, 0xffffffff);
2392
2393 I915_WRITE(DEIMR, 0xffffffff);
2394 I915_WRITE(DEIER, 0x0);
2395 I915_WRITE(DEIIR, I915_READ(DEIIR));
2396
2397 I915_WRITE(GTIMR, 0xffffffff);
2398 I915_WRITE(GTIER, 0x0);
2399 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002400
Ben Widawskyab5c6082013-04-05 13:12:41 -07002401 if (HAS_PCH_NOP(dev))
2402 return;
2403
Keith Packard192aac1f2011-09-20 10:12:44 -07002404 I915_WRITE(SDEIMR, 0xffffffff);
2405 I915_WRITE(SDEIER, 0x0);
2406 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002407}
2408
Chris Wilsonc2798b12012-04-22 21:13:57 +01002409static void i8xx_irq_preinstall(struct drm_device * dev)
2410{
2411 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2412 int pipe;
2413
2414 atomic_set(&dev_priv->irq_received, 0);
2415
2416 for_each_pipe(pipe)
2417 I915_WRITE(PIPESTAT(pipe), 0);
2418 I915_WRITE16(IMR, 0xffff);
2419 I915_WRITE16(IER, 0x0);
2420 POSTING_READ16(IER);
2421}
2422
2423static int i8xx_irq_postinstall(struct drm_device *dev)
2424{
2425 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2426
Chris Wilsonc2798b12012-04-22 21:13:57 +01002427 I915_WRITE16(EMR,
2428 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2429
2430 /* Unmask the interrupts that we always want on. */
2431 dev_priv->irq_mask =
2432 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2433 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2434 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2435 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2436 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2437 I915_WRITE16(IMR, dev_priv->irq_mask);
2438
2439 I915_WRITE16(IER,
2440 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2441 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2442 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2443 I915_USER_INTERRUPT);
2444 POSTING_READ16(IER);
2445
2446 return 0;
2447}
2448
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002449/*
2450 * Returns true when a page flip has completed.
2451 */
2452static bool i8xx_handle_vblank(struct drm_device *dev,
2453 int pipe, u16 iir)
2454{
2455 drm_i915_private_t *dev_priv = dev->dev_private;
2456 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
2457
2458 if (!drm_handle_vblank(dev, pipe))
2459 return false;
2460
2461 if ((iir & flip_pending) == 0)
2462 return false;
2463
2464 intel_prepare_page_flip(dev, pipe);
2465
2466 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2467 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2468 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2469 * the flip is completed (no longer pending). Since this doesn't raise
2470 * an interrupt per se, we watch for the change at vblank.
2471 */
2472 if (I915_READ16(ISR) & flip_pending)
2473 return false;
2474
2475 intel_finish_page_flip(dev, pipe);
2476
2477 return true;
2478}
2479
Daniel Vetterff1f5252012-10-02 15:10:55 +02002480static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002481{
2482 struct drm_device *dev = (struct drm_device *) arg;
2483 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002484 u16 iir, new_iir;
2485 u32 pipe_stats[2];
2486 unsigned long irqflags;
2487 int irq_received;
2488 int pipe;
2489 u16 flip_mask =
2490 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2491 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2492
2493 atomic_inc(&dev_priv->irq_received);
2494
2495 iir = I915_READ16(IIR);
2496 if (iir == 0)
2497 return IRQ_NONE;
2498
2499 while (iir & ~flip_mask) {
2500 /* Can't rely on pipestat interrupt bit in iir as it might
2501 * have been cleared after the pipestat interrupt was received.
2502 * It doesn't set the bit in iir again, but it still produces
2503 * interrupts (for non-MSI).
2504 */
2505 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2506 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2507 i915_handle_error(dev, false);
2508
2509 for_each_pipe(pipe) {
2510 int reg = PIPESTAT(pipe);
2511 pipe_stats[pipe] = I915_READ(reg);
2512
2513 /*
2514 * Clear the PIPE*STAT regs before the IIR
2515 */
2516 if (pipe_stats[pipe] & 0x8000ffff) {
2517 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2518 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2519 pipe_name(pipe));
2520 I915_WRITE(reg, pipe_stats[pipe]);
2521 irq_received = 1;
2522 }
2523 }
2524 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2525
2526 I915_WRITE16(IIR, iir & ~flip_mask);
2527 new_iir = I915_READ16(IIR); /* Flush posted writes */
2528
Daniel Vetterd05c6172012-04-26 23:28:09 +02002529 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002530
2531 if (iir & I915_USER_INTERRUPT)
2532 notify_ring(dev, &dev_priv->ring[RCS]);
2533
2534 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002535 i8xx_handle_vblank(dev, 0, iir))
2536 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002537
2538 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002539 i8xx_handle_vblank(dev, 1, iir))
2540 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002541
2542 iir = new_iir;
2543 }
2544
2545 return IRQ_HANDLED;
2546}
2547
2548static void i8xx_irq_uninstall(struct drm_device * dev)
2549{
2550 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2551 int pipe;
2552
Chris Wilsonc2798b12012-04-22 21:13:57 +01002553 for_each_pipe(pipe) {
2554 /* Clear enable bits; then clear status bits */
2555 I915_WRITE(PIPESTAT(pipe), 0);
2556 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2557 }
2558 I915_WRITE16(IMR, 0xffff);
2559 I915_WRITE16(IER, 0x0);
2560 I915_WRITE16(IIR, I915_READ16(IIR));
2561}
2562
Chris Wilsona266c7d2012-04-24 22:59:44 +01002563static void i915_irq_preinstall(struct drm_device * dev)
2564{
2565 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2566 int pipe;
2567
2568 atomic_set(&dev_priv->irq_received, 0);
2569
2570 if (I915_HAS_HOTPLUG(dev)) {
2571 I915_WRITE(PORT_HOTPLUG_EN, 0);
2572 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2573 }
2574
Chris Wilson00d98eb2012-04-24 22:59:48 +01002575 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002576 for_each_pipe(pipe)
2577 I915_WRITE(PIPESTAT(pipe), 0);
2578 I915_WRITE(IMR, 0xffffffff);
2579 I915_WRITE(IER, 0x0);
2580 POSTING_READ(IER);
2581}
2582
2583static int i915_irq_postinstall(struct drm_device *dev)
2584{
2585 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002586 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002587
Chris Wilson38bde182012-04-24 22:59:50 +01002588 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2589
2590 /* Unmask the interrupts that we always want on. */
2591 dev_priv->irq_mask =
2592 ~(I915_ASLE_INTERRUPT |
2593 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2594 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2595 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2596 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2597 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2598
2599 enable_mask =
2600 I915_ASLE_INTERRUPT |
2601 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2602 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2603 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2604 I915_USER_INTERRUPT;
2605
Chris Wilsona266c7d2012-04-24 22:59:44 +01002606 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002607 I915_WRITE(PORT_HOTPLUG_EN, 0);
2608 POSTING_READ(PORT_HOTPLUG_EN);
2609
Chris Wilsona266c7d2012-04-24 22:59:44 +01002610 /* Enable in IER... */
2611 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2612 /* and unmask in IMR */
2613 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2614 }
2615
Chris Wilsona266c7d2012-04-24 22:59:44 +01002616 I915_WRITE(IMR, dev_priv->irq_mask);
2617 I915_WRITE(IER, enable_mask);
2618 POSTING_READ(IER);
2619
Daniel Vetter20afbda2012-12-11 14:05:07 +01002620 intel_opregion_enable_asle(dev);
2621
2622 return 0;
2623}
2624
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002625/*
2626 * Returns true when a page flip has completed.
2627 */
2628static bool i915_handle_vblank(struct drm_device *dev,
2629 int plane, int pipe, u32 iir)
2630{
2631 drm_i915_private_t *dev_priv = dev->dev_private;
2632 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
2633
2634 if (!drm_handle_vblank(dev, pipe))
2635 return false;
2636
2637 if ((iir & flip_pending) == 0)
2638 return false;
2639
2640 intel_prepare_page_flip(dev, plane);
2641
2642 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2643 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2644 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2645 * the flip is completed (no longer pending). Since this doesn't raise
2646 * an interrupt per se, we watch for the change at vblank.
2647 */
2648 if (I915_READ(ISR) & flip_pending)
2649 return false;
2650
2651 intel_finish_page_flip(dev, pipe);
2652
2653 return true;
2654}
2655
Daniel Vetterff1f5252012-10-02 15:10:55 +02002656static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002657{
2658 struct drm_device *dev = (struct drm_device *) arg;
2659 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002660 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002661 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002662 u32 flip_mask =
2663 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2664 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01002665 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002666
2667 atomic_inc(&dev_priv->irq_received);
2668
2669 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002670 do {
2671 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002672 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002673
2674 /* Can't rely on pipestat interrupt bit in iir as it might
2675 * have been cleared after the pipestat interrupt was received.
2676 * It doesn't set the bit in iir again, but it still produces
2677 * interrupts (for non-MSI).
2678 */
2679 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2680 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2681 i915_handle_error(dev, false);
2682
2683 for_each_pipe(pipe) {
2684 int reg = PIPESTAT(pipe);
2685 pipe_stats[pipe] = I915_READ(reg);
2686
Chris Wilson38bde182012-04-24 22:59:50 +01002687 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002688 if (pipe_stats[pipe] & 0x8000ffff) {
2689 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2690 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2691 pipe_name(pipe));
2692 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002693 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002694 }
2695 }
2696 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2697
2698 if (!irq_received)
2699 break;
2700
Chris Wilsona266c7d2012-04-24 22:59:44 +01002701 /* Consume port. Then clear IIR or we'll miss events */
2702 if ((I915_HAS_HOTPLUG(dev)) &&
2703 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2704 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02002705 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002706
2707 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2708 hotplug_status);
Egbert Eichb543fb02013-04-16 13:36:54 +02002709 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02002710 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
2711 i915_hpd_irq_setup(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002712 queue_work(dev_priv->wq,
2713 &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02002714 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002715 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002716 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002717 }
2718
Chris Wilson38bde182012-04-24 22:59:50 +01002719 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002720 new_iir = I915_READ(IIR); /* Flush posted writes */
2721
Chris Wilsona266c7d2012-04-24 22:59:44 +01002722 if (iir & I915_USER_INTERRUPT)
2723 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002724
Chris Wilsona266c7d2012-04-24 22:59:44 +01002725 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002726 int plane = pipe;
2727 if (IS_MOBILE(dev))
2728 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02002729
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002730 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
2731 i915_handle_vblank(dev, plane, pipe, iir))
2732 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002733
2734 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2735 blc_event = true;
2736 }
2737
Chris Wilsona266c7d2012-04-24 22:59:44 +01002738 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2739 intel_opregion_asle_intr(dev);
2740
2741 /* With MSI, interrupts are only generated when iir
2742 * transitions from zero to nonzero. If another bit got
2743 * set while we were handling the existing iir bits, then
2744 * we would never get another interrupt.
2745 *
2746 * This is fine on non-MSI as well, as if we hit this path
2747 * we avoid exiting the interrupt handler only to generate
2748 * another one.
2749 *
2750 * Note that for MSI this could cause a stray interrupt report
2751 * if an interrupt landed in the time between writing IIR and
2752 * the posting read. This should be rare enough to never
2753 * trigger the 99% of 100,000 interrupts test for disabling
2754 * stray interrupts.
2755 */
Chris Wilson38bde182012-04-24 22:59:50 +01002756 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002757 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002758 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002759
Daniel Vetterd05c6172012-04-26 23:28:09 +02002760 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002761
Chris Wilsona266c7d2012-04-24 22:59:44 +01002762 return ret;
2763}
2764
2765static void i915_irq_uninstall(struct drm_device * dev)
2766{
2767 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2768 int pipe;
2769
Chris Wilsona266c7d2012-04-24 22:59:44 +01002770 if (I915_HAS_HOTPLUG(dev)) {
2771 I915_WRITE(PORT_HOTPLUG_EN, 0);
2772 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2773 }
2774
Chris Wilson00d98eb2012-04-24 22:59:48 +01002775 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002776 for_each_pipe(pipe) {
2777 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002778 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002779 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2780 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002781 I915_WRITE(IMR, 0xffffffff);
2782 I915_WRITE(IER, 0x0);
2783
Chris Wilsona266c7d2012-04-24 22:59:44 +01002784 I915_WRITE(IIR, I915_READ(IIR));
2785}
2786
2787static void i965_irq_preinstall(struct drm_device * dev)
2788{
2789 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2790 int pipe;
2791
2792 atomic_set(&dev_priv->irq_received, 0);
2793
Chris Wilsonadca4732012-05-11 18:01:31 +01002794 I915_WRITE(PORT_HOTPLUG_EN, 0);
2795 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002796
2797 I915_WRITE(HWSTAM, 0xeffe);
2798 for_each_pipe(pipe)
2799 I915_WRITE(PIPESTAT(pipe), 0);
2800 I915_WRITE(IMR, 0xffffffff);
2801 I915_WRITE(IER, 0x0);
2802 POSTING_READ(IER);
2803}
2804
2805static int i965_irq_postinstall(struct drm_device *dev)
2806{
2807 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002808 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002809 u32 error_mask;
2810
Chris Wilsona266c7d2012-04-24 22:59:44 +01002811 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002812 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002813 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002814 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2815 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2816 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2817 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2818 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2819
2820 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002821 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2822 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002823 enable_mask |= I915_USER_INTERRUPT;
2824
2825 if (IS_G4X(dev))
2826 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002827
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002828 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002829
Chris Wilsona266c7d2012-04-24 22:59:44 +01002830 /*
2831 * Enable some error detection, note the instruction error mask
2832 * bit is reserved, so we leave it masked.
2833 */
2834 if (IS_G4X(dev)) {
2835 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2836 GM45_ERROR_MEM_PRIV |
2837 GM45_ERROR_CP_PRIV |
2838 I915_ERROR_MEMORY_REFRESH);
2839 } else {
2840 error_mask = ~(I915_ERROR_PAGE_TABLE |
2841 I915_ERROR_MEMORY_REFRESH);
2842 }
2843 I915_WRITE(EMR, error_mask);
2844
2845 I915_WRITE(IMR, dev_priv->irq_mask);
2846 I915_WRITE(IER, enable_mask);
2847 POSTING_READ(IER);
2848
Daniel Vetter20afbda2012-12-11 14:05:07 +01002849 I915_WRITE(PORT_HOTPLUG_EN, 0);
2850 POSTING_READ(PORT_HOTPLUG_EN);
2851
2852 intel_opregion_enable_asle(dev);
2853
2854 return 0;
2855}
2856
Egbert Eichbac56d52013-02-25 12:06:51 -05002857static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01002858{
2859 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05002860 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02002861 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002862 u32 hotplug_en;
2863
Egbert Eichbac56d52013-02-25 12:06:51 -05002864 if (I915_HAS_HOTPLUG(dev)) {
2865 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2866 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
2867 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05002868 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02002869 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2870 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2871 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05002872 /* Programming the CRT detection parameters tends
2873 to generate a spurious hotplug event about three
2874 seconds later. So just do it once.
2875 */
2876 if (IS_G4X(dev))
2877 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01002878 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05002879 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002880
Egbert Eichbac56d52013-02-25 12:06:51 -05002881 /* Ignore TV since it's buggy */
2882 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2883 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002884}
2885
Daniel Vetterff1f5252012-10-02 15:10:55 +02002886static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002887{
2888 struct drm_device *dev = (struct drm_device *) arg;
2889 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002890 u32 iir, new_iir;
2891 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002892 unsigned long irqflags;
2893 int irq_received;
2894 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002895 u32 flip_mask =
2896 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2897 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002898
2899 atomic_inc(&dev_priv->irq_received);
2900
2901 iir = I915_READ(IIR);
2902
Chris Wilsona266c7d2012-04-24 22:59:44 +01002903 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002904 bool blc_event = false;
2905
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002906 irq_received = (iir & ~flip_mask) != 0;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002907
2908 /* Can't rely on pipestat interrupt bit in iir as it might
2909 * have been cleared after the pipestat interrupt was received.
2910 * It doesn't set the bit in iir again, but it still produces
2911 * interrupts (for non-MSI).
2912 */
2913 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2914 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2915 i915_handle_error(dev, false);
2916
2917 for_each_pipe(pipe) {
2918 int reg = PIPESTAT(pipe);
2919 pipe_stats[pipe] = I915_READ(reg);
2920
2921 /*
2922 * Clear the PIPE*STAT regs before the IIR
2923 */
2924 if (pipe_stats[pipe] & 0x8000ffff) {
2925 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2926 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2927 pipe_name(pipe));
2928 I915_WRITE(reg, pipe_stats[pipe]);
2929 irq_received = 1;
2930 }
2931 }
2932 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2933
2934 if (!irq_received)
2935 break;
2936
2937 ret = IRQ_HANDLED;
2938
2939 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002940 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002941 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02002942 u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
2943 HOTPLUG_INT_STATUS_G4X :
2944 HOTPLUG_INT_STATUS_I965);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002945
2946 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2947 hotplug_status);
Egbert Eichb543fb02013-04-16 13:36:54 +02002948 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02002949 if (hotplug_irq_storm_detect(dev, hotplug_trigger,
2950 IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i965))
2951 i915_hpd_irq_setup(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002952 queue_work(dev_priv->wq,
2953 &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02002954 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002955 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2956 I915_READ(PORT_HOTPLUG_STAT);
2957 }
2958
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002959 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002960 new_iir = I915_READ(IIR); /* Flush posted writes */
2961
Chris Wilsona266c7d2012-04-24 22:59:44 +01002962 if (iir & I915_USER_INTERRUPT)
2963 notify_ring(dev, &dev_priv->ring[RCS]);
2964 if (iir & I915_BSD_USER_INTERRUPT)
2965 notify_ring(dev, &dev_priv->ring[VCS]);
2966
Chris Wilsona266c7d2012-04-24 22:59:44 +01002967 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002968 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002969 i915_handle_vblank(dev, pipe, pipe, iir))
2970 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002971
2972 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2973 blc_event = true;
2974 }
2975
2976
2977 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2978 intel_opregion_asle_intr(dev);
2979
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002980 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2981 gmbus_irq_handler(dev);
2982
Chris Wilsona266c7d2012-04-24 22:59:44 +01002983 /* With MSI, interrupts are only generated when iir
2984 * transitions from zero to nonzero. If another bit got
2985 * set while we were handling the existing iir bits, then
2986 * we would never get another interrupt.
2987 *
2988 * This is fine on non-MSI as well, as if we hit this path
2989 * we avoid exiting the interrupt handler only to generate
2990 * another one.
2991 *
2992 * Note that for MSI this could cause a stray interrupt report
2993 * if an interrupt landed in the time between writing IIR and
2994 * the posting read. This should be rare enough to never
2995 * trigger the 99% of 100,000 interrupts test for disabling
2996 * stray interrupts.
2997 */
2998 iir = new_iir;
2999 }
3000
Daniel Vetterd05c6172012-04-26 23:28:09 +02003001 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01003002
Chris Wilsona266c7d2012-04-24 22:59:44 +01003003 return ret;
3004}
3005
3006static void i965_irq_uninstall(struct drm_device * dev)
3007{
3008 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3009 int pipe;
3010
3011 if (!dev_priv)
3012 return;
3013
Chris Wilsonadca4732012-05-11 18:01:31 +01003014 I915_WRITE(PORT_HOTPLUG_EN, 0);
3015 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003016
3017 I915_WRITE(HWSTAM, 0xffffffff);
3018 for_each_pipe(pipe)
3019 I915_WRITE(PIPESTAT(pipe), 0);
3020 I915_WRITE(IMR, 0xffffffff);
3021 I915_WRITE(IER, 0x0);
3022
3023 for_each_pipe(pipe)
3024 I915_WRITE(PIPESTAT(pipe),
3025 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3026 I915_WRITE(IIR, I915_READ(IIR));
3027}
3028
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003029void intel_irq_init(struct drm_device *dev)
3030{
Chris Wilson8b2e3262012-04-24 22:59:41 +01003031 struct drm_i915_private *dev_priv = dev->dev_private;
3032
3033 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01003034 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003035 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003036 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01003037
Daniel Vetter99584db2012-11-14 17:14:04 +01003038 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
3039 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01003040 (unsigned long) dev);
3041
Tomas Janousek97a19a22012-12-08 13:48:13 +01003042 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01003043
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003044 dev->driver->get_vblank_counter = i915_get_vblank_counter;
3045 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03003046 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003047 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3048 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
3049 }
3050
Keith Packardc3613de2011-08-12 17:05:54 -07003051 if (drm_core_check_feature(dev, DRIVER_MODESET))
3052 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
3053 else
3054 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003055 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3056
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003057 if (IS_VALLEYVIEW(dev)) {
3058 dev->driver->irq_handler = valleyview_irq_handler;
3059 dev->driver->irq_preinstall = valleyview_irq_preinstall;
3060 dev->driver->irq_postinstall = valleyview_irq_postinstall;
3061 dev->driver->irq_uninstall = valleyview_irq_uninstall;
3062 dev->driver->enable_vblank = valleyview_enable_vblank;
3063 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05003064 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetter4a06e202012-12-01 13:53:40 +01003065 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003066 /* Share pre & uninstall handlers with ILK/SNB */
3067 dev->driver->irq_handler = ivybridge_irq_handler;
3068 dev->driver->irq_preinstall = ironlake_irq_preinstall;
3069 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
3070 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3071 dev->driver->enable_vblank = ivybridge_enable_vblank;
3072 dev->driver->disable_vblank = ivybridge_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003073 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003074 } else if (HAS_PCH_SPLIT(dev)) {
3075 dev->driver->irq_handler = ironlake_irq_handler;
3076 dev->driver->irq_preinstall = ironlake_irq_preinstall;
3077 dev->driver->irq_postinstall = ironlake_irq_postinstall;
3078 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3079 dev->driver->enable_vblank = ironlake_enable_vblank;
3080 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003081 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003082 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003083 if (INTEL_INFO(dev)->gen == 2) {
3084 dev->driver->irq_preinstall = i8xx_irq_preinstall;
3085 dev->driver->irq_postinstall = i8xx_irq_postinstall;
3086 dev->driver->irq_handler = i8xx_irq_handler;
3087 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003088 } else if (INTEL_INFO(dev)->gen == 3) {
3089 dev->driver->irq_preinstall = i915_irq_preinstall;
3090 dev->driver->irq_postinstall = i915_irq_postinstall;
3091 dev->driver->irq_uninstall = i915_irq_uninstall;
3092 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003093 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003094 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003095 dev->driver->irq_preinstall = i965_irq_preinstall;
3096 dev->driver->irq_postinstall = i965_irq_postinstall;
3097 dev->driver->irq_uninstall = i965_irq_uninstall;
3098 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05003099 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003100 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003101 dev->driver->enable_vblank = i915_enable_vblank;
3102 dev->driver->disable_vblank = i915_disable_vblank;
3103 }
3104}
Daniel Vetter20afbda2012-12-11 14:05:07 +01003105
3106void intel_hpd_init(struct drm_device *dev)
3107{
3108 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02003109 struct drm_mode_config *mode_config = &dev->mode_config;
3110 struct drm_connector *connector;
3111 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003112
Egbert Eich821450c2013-04-16 13:36:55 +02003113 for (i = 1; i < HPD_NUM_PINS; i++) {
3114 dev_priv->hpd_stats[i].hpd_cnt = 0;
3115 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3116 }
3117 list_for_each_entry(connector, &mode_config->connector_list, head) {
3118 struct intel_connector *intel_connector = to_intel_connector(connector);
3119 connector->polled = intel_connector->polled;
3120 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3121 connector->polled = DRM_CONNECTOR_POLL_HPD;
3122 }
Daniel Vetter20afbda2012-12-11 14:05:07 +01003123 if (dev_priv->display.hpd_irq_setup)
3124 dev_priv->display.hpd_irq_setup(dev);
3125}