blob: a073f04a5330794a3056cfa2fc8152170f1e4500 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700132
Ville Syrjäläe0fce782015-07-08 23:45:54 +0300133static unsigned int intel_dp_unused_lane_mask(int lane_count)
134{
135 return ~((1 << lane_count) - 1) & 0xf;
136}
137
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200138static int
139intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700141 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700142
143 switch (max_link_bw) {
144 case DP_LINK_BW_1_62:
145 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200146 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300147 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700148 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300149 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
150 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700151 max_link_bw = DP_LINK_BW_1_62;
152 break;
153 }
154 return max_link_bw;
155}
156
Paulo Zanonieeb63242014-05-06 14:56:50 +0300157static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
158{
159 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300160 u8 source_max, sink_max;
161
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200162 source_max = intel_dig_port->max_lanes;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300163 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
164
165 return min(source_max, sink_max);
166}
167
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400168/*
169 * The units on the numbers in the next two are... bizarre. Examples will
170 * make it clearer; this one parallels an example in the eDP spec.
171 *
172 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
173 *
174 * 270000 * 1 * 8 / 10 == 216000
175 *
176 * The actual data capacity of that configuration is 2.16Gbit/s, so the
177 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
178 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
179 * 119000. At 18bpp that's 2142000 kilobits per second.
180 *
181 * Thus the strange-looking division by 10 in intel_dp_link_required, to
182 * get the result in decakilobits instead of kilobits.
183 */
184
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185static int
Keith Packardc8982612012-01-25 08:16:25 -0800186intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700187{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400188 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700189}
190
191static int
Dave Airliefe27d532010-06-30 11:46:17 +1000192intel_dp_max_data_rate(int max_link_clock, int max_lanes)
193{
194 return (max_link_clock * max_lanes * 8) / 10;
195}
196
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000197static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700198intel_dp_mode_valid(struct drm_connector *connector,
199 struct drm_display_mode *mode)
200{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100201 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300202 struct intel_connector *intel_connector = to_intel_connector(connector);
203 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100204 int target_clock = mode->clock;
205 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700206
Jani Nikuladd06f902012-10-19 14:51:50 +0300207 if (is_edp(intel_dp) && fixed_mode) {
208 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100209 return MODE_PANEL;
210
Jani Nikuladd06f902012-10-19 14:51:50 +0300211 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100212 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200213
214 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100215 }
216
Ville Syrjälä50fec212015-03-12 17:10:34 +0200217 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300218 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100219
220 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
221 mode_rate = intel_dp_link_required(target_clock, 18);
222
223 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200224 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700225
226 if (mode->clock < 10000)
227 return MODE_CLOCK_LOW;
228
Daniel Vetter0af78a22012-05-23 11:30:55 +0200229 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
230 return MODE_H_ILLEGAL;
231
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700232 return MODE_OK;
233}
234
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800235uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700236{
237 int i;
238 uint32_t v = 0;
239
240 if (src_bytes > 4)
241 src_bytes = 4;
242 for (i = 0; i < src_bytes; i++)
243 v |= ((uint32_t) src[i]) << ((3-i) * 8);
244 return v;
245}
246
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000247static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700248{
249 int i;
250 if (dst_bytes > 4)
251 dst_bytes = 4;
252 for (i = 0; i < dst_bytes; i++)
253 dst[i] = src >> ((3-i) * 8);
254}
255
Jani Nikulabf13e812013-09-06 07:40:05 +0300256static void
257intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300258 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300259static void
260intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300261 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300262
Ville Syrjälä773538e82014-09-04 14:54:56 +0300263static void pps_lock(struct intel_dp *intel_dp)
264{
265 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
266 struct intel_encoder *encoder = &intel_dig_port->base;
267 struct drm_device *dev = encoder->base.dev;
268 struct drm_i915_private *dev_priv = dev->dev_private;
269 enum intel_display_power_domain power_domain;
270
271 /*
272 * See vlv_power_sequencer_reset() why we need
273 * a power domain reference here.
274 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100275 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300276 intel_display_power_get(dev_priv, power_domain);
277
278 mutex_lock(&dev_priv->pps_mutex);
279}
280
281static void pps_unlock(struct intel_dp *intel_dp)
282{
283 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
284 struct intel_encoder *encoder = &intel_dig_port->base;
285 struct drm_device *dev = encoder->base.dev;
286 struct drm_i915_private *dev_priv = dev->dev_private;
287 enum intel_display_power_domain power_domain;
288
289 mutex_unlock(&dev_priv->pps_mutex);
290
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100291 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300292 intel_display_power_put(dev_priv, power_domain);
293}
294
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300295static void
296vlv_power_sequencer_kick(struct intel_dp *intel_dp)
297{
298 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
299 struct drm_device *dev = intel_dig_port->base.base.dev;
300 struct drm_i915_private *dev_priv = dev->dev_private;
301 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300302 bool pll_enabled, release_cl_override = false;
303 enum dpio_phy phy = DPIO_PHY(pipe);
304 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300305 uint32_t DP;
306
307 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
308 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
309 pipe_name(pipe), port_name(intel_dig_port->port)))
310 return;
311
312 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
313 pipe_name(pipe), port_name(intel_dig_port->port));
314
315 /* Preserve the BIOS-computed detected bit. This is
316 * supposed to be read-only.
317 */
318 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
319 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
320 DP |= DP_PORT_WIDTH(1);
321 DP |= DP_LINK_TRAIN_PAT_1;
322
323 if (IS_CHERRYVIEW(dev))
324 DP |= DP_PIPE_SELECT_CHV(pipe);
325 else if (pipe == PIPE_B)
326 DP |= DP_PIPEB_SELECT;
327
Ville Syrjäläd288f652014-10-28 13:20:22 +0200328 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
329
330 /*
331 * The DPLL for the pipe must be enabled for this to work.
332 * So enable temporarily it if it's not already enabled.
333 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300334 if (!pll_enabled) {
335 release_cl_override = IS_CHERRYVIEW(dev) &&
336 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
337
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000338 if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
339 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
340 DRM_ERROR("Failed to force on pll for pipe %c!\n",
341 pipe_name(pipe));
342 return;
343 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300344 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200345
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300346 /*
347 * Similar magic as in intel_dp_enable_port().
348 * We _must_ do this port enable + disable trick
349 * to make this power seqeuencer lock onto the port.
350 * Otherwise even VDD force bit won't work.
351 */
352 I915_WRITE(intel_dp->output_reg, DP);
353 POSTING_READ(intel_dp->output_reg);
354
355 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
356 POSTING_READ(intel_dp->output_reg);
357
358 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
359 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200360
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300361 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200362 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300363
364 if (release_cl_override)
365 chv_phy_powergate_ch(dev_priv, phy, ch, false);
366 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300367}
368
Jani Nikulabf13e812013-09-06 07:40:05 +0300369static enum pipe
370vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
371{
372 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300373 struct drm_device *dev = intel_dig_port->base.base.dev;
374 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300375 struct intel_encoder *encoder;
376 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300377 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300378
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300379 lockdep_assert_held(&dev_priv->pps_mutex);
380
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300381 /* We should never land here with regular DP ports */
382 WARN_ON(!is_edp(intel_dp));
383
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300384 if (intel_dp->pps_pipe != INVALID_PIPE)
385 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300386
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300387 /*
388 * We don't have power sequencer currently.
389 * Pick one that's not used by other ports.
390 */
Jani Nikula19c80542015-12-16 12:48:16 +0200391 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300392 struct intel_dp *tmp;
393
394 if (encoder->type != INTEL_OUTPUT_EDP)
395 continue;
396
397 tmp = enc_to_intel_dp(&encoder->base);
398
399 if (tmp->pps_pipe != INVALID_PIPE)
400 pipes &= ~(1 << tmp->pps_pipe);
401 }
402
403 /*
404 * Didn't find one. This should not happen since there
405 * are two power sequencers and up to two eDP ports.
406 */
407 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300408 pipe = PIPE_A;
409 else
410 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300411
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300412 vlv_steal_power_sequencer(dev, pipe);
413 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300414
415 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
416 pipe_name(intel_dp->pps_pipe),
417 port_name(intel_dig_port->port));
418
419 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300420 intel_dp_init_panel_power_sequencer(dev, intel_dp);
421 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300422
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300423 /*
424 * Even vdd force doesn't work until we've made
425 * the power sequencer lock in on the port.
426 */
427 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300428
429 return intel_dp->pps_pipe;
430}
431
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300432typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
433 enum pipe pipe);
434
435static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
436 enum pipe pipe)
437{
438 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
439}
440
441static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
442 enum pipe pipe)
443{
444 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
445}
446
447static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
448 enum pipe pipe)
449{
450 return true;
451}
452
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300453static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300454vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
455 enum port port,
456 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300457{
Jani Nikulabf13e812013-09-06 07:40:05 +0300458 enum pipe pipe;
459
Jani Nikulabf13e812013-09-06 07:40:05 +0300460 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
461 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
462 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300463
464 if (port_sel != PANEL_PORT_SELECT_VLV(port))
465 continue;
466
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300467 if (!pipe_check(dev_priv, pipe))
468 continue;
469
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300470 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300471 }
472
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300473 return INVALID_PIPE;
474}
475
476static void
477vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
478{
479 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
480 struct drm_device *dev = intel_dig_port->base.base.dev;
481 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300482 enum port port = intel_dig_port->port;
483
484 lockdep_assert_held(&dev_priv->pps_mutex);
485
486 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300487 /* first pick one where the panel is on */
488 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
489 vlv_pipe_has_pp_on);
490 /* didn't find one? pick one where vdd is on */
491 if (intel_dp->pps_pipe == INVALID_PIPE)
492 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
493 vlv_pipe_has_vdd_on);
494 /* didn't find one? pick one with just the correct port */
495 if (intel_dp->pps_pipe == INVALID_PIPE)
496 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
497 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300498
499 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
500 if (intel_dp->pps_pipe == INVALID_PIPE) {
501 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
502 port_name(port));
503 return;
504 }
505
506 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
507 port_name(port), pipe_name(intel_dp->pps_pipe));
508
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300509 intel_dp_init_panel_power_sequencer(dev, intel_dp);
510 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300511}
512
Ville Syrjälä773538e82014-09-04 14:54:56 +0300513void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
514{
515 struct drm_device *dev = dev_priv->dev;
516 struct intel_encoder *encoder;
517
Wayne Boyer666a4532015-12-09 12:29:35 -0800518 if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300519 return;
520
521 /*
522 * We can't grab pps_mutex here due to deadlock with power_domain
523 * mutex when power_domain functions are called while holding pps_mutex.
524 * That also means that in order to use pps_pipe the code needs to
525 * hold both a power domain reference and pps_mutex, and the power domain
526 * reference get/put must be done while _not_ holding pps_mutex.
527 * pps_{lock,unlock}() do these steps in the correct order, so one
528 * should use them always.
529 */
530
Jani Nikula19c80542015-12-16 12:48:16 +0200531 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300532 struct intel_dp *intel_dp;
533
534 if (encoder->type != INTEL_OUTPUT_EDP)
535 continue;
536
537 intel_dp = enc_to_intel_dp(&encoder->base);
538 intel_dp->pps_pipe = INVALID_PIPE;
539 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300540}
541
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200542static i915_reg_t
543_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300544{
545 struct drm_device *dev = intel_dp_to_dev(intel_dp);
546
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530547 if (IS_BROXTON(dev))
548 return BXT_PP_CONTROL(0);
549 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300550 return PCH_PP_CONTROL;
551 else
552 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
553}
554
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200555static i915_reg_t
556_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300557{
558 struct drm_device *dev = intel_dp_to_dev(intel_dp);
559
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530560 if (IS_BROXTON(dev))
561 return BXT_PP_STATUS(0);
562 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300563 return PCH_PP_STATUS;
564 else
565 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
566}
567
Clint Taylor01527b32014-07-07 13:01:46 -0700568/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
569 This function only applicable when panel PM state is not to be tracked */
570static int edp_notify_handler(struct notifier_block *this, unsigned long code,
571 void *unused)
572{
573 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
574 edp_notifier);
575 struct drm_device *dev = intel_dp_to_dev(intel_dp);
576 struct drm_i915_private *dev_priv = dev->dev_private;
Clint Taylor01527b32014-07-07 13:01:46 -0700577
578 if (!is_edp(intel_dp) || code != SYS_RESTART)
579 return 0;
580
Ville Syrjälä773538e82014-09-04 14:54:56 +0300581 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300582
Wayne Boyer666a4532015-12-09 12:29:35 -0800583 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300584 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200585 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300586 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300587
Clint Taylor01527b32014-07-07 13:01:46 -0700588 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
589 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
590 pp_div = I915_READ(pp_div_reg);
591 pp_div &= PP_REFERENCE_DIVIDER_MASK;
592
593 /* 0x1F write to PP_DIV_REG sets max cycle delay */
594 I915_WRITE(pp_div_reg, pp_div | 0x1F);
595 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
596 msleep(intel_dp->panel_power_cycle_delay);
597 }
598
Ville Syrjälä773538e82014-09-04 14:54:56 +0300599 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300600
Clint Taylor01527b32014-07-07 13:01:46 -0700601 return 0;
602}
603
Daniel Vetter4be73782014-01-17 14:39:48 +0100604static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700605{
Paulo Zanoni30add222012-10-26 19:05:45 -0200606 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700607 struct drm_i915_private *dev_priv = dev->dev_private;
608
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300609 lockdep_assert_held(&dev_priv->pps_mutex);
610
Wayne Boyer666a4532015-12-09 12:29:35 -0800611 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300612 intel_dp->pps_pipe == INVALID_PIPE)
613 return false;
614
Jani Nikulabf13e812013-09-06 07:40:05 +0300615 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700616}
617
Daniel Vetter4be73782014-01-17 14:39:48 +0100618static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700619{
Paulo Zanoni30add222012-10-26 19:05:45 -0200620 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700621 struct drm_i915_private *dev_priv = dev->dev_private;
622
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300623 lockdep_assert_held(&dev_priv->pps_mutex);
624
Wayne Boyer666a4532015-12-09 12:29:35 -0800625 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300626 intel_dp->pps_pipe == INVALID_PIPE)
627 return false;
628
Ville Syrjälä773538e82014-09-04 14:54:56 +0300629 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700630}
631
Keith Packard9b984da2011-09-19 13:54:47 -0700632static void
633intel_dp_check_edp(struct intel_dp *intel_dp)
634{
Paulo Zanoni30add222012-10-26 19:05:45 -0200635 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700636 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700637
Keith Packard9b984da2011-09-19 13:54:47 -0700638 if (!is_edp(intel_dp))
639 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700640
Daniel Vetter4be73782014-01-17 14:39:48 +0100641 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700642 WARN(1, "eDP powered off while attempting aux channel communication.\n");
643 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300644 I915_READ(_pp_stat_reg(intel_dp)),
645 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700646 }
647}
648
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100649static uint32_t
650intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
651{
652 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
653 struct drm_device *dev = intel_dig_port->base.base.dev;
654 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200655 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100656 uint32_t status;
657 bool done;
658
Daniel Vetteref04f002012-12-01 21:03:59 +0100659#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100660 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300661 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300662 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100663 else
664 done = wait_for_atomic(C, 10) == 0;
665 if (!done)
666 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
667 has_aux_irq);
668#undef C
669
670 return status;
671}
672
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000673static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
674{
675 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
676 struct drm_device *dev = intel_dig_port->base.base.dev;
677
678 /*
679 * The clock divider is based off the hrawclk, and would like to run at
680 * 2MHz. So, take the hrawclk value and divide by 2 and use that
681 */
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200682 return index ? 0 : DIV_ROUND_CLOSEST(intel_hrawclk(dev), 2);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000683}
684
685static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
686{
687 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
688 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300689 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000690
691 if (index)
692 return 0;
693
694 if (intel_dig_port->port == PORT_A) {
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200695 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjälä05024da2015-06-03 15:45:08 +0300696
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000697 } else {
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200698 return DIV_ROUND_CLOSEST(intel_pch_rawclk(dev), 2);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000699 }
700}
701
702static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300703{
704 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
705 struct drm_device *dev = intel_dig_port->base.base.dev;
706 struct drm_i915_private *dev_priv = dev->dev_private;
707
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000708 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100709 if (index)
710 return 0;
Ville Syrjälä05024da2015-06-03 15:45:08 +0300711 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjälä56f5f702015-11-30 16:23:44 +0200712 } else if (HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300713 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100714 switch (index) {
715 case 0: return 63;
716 case 1: return 72;
717 default: return 0;
718 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000719 } else {
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200720 return index ? 0 : DIV_ROUND_CLOSEST(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300721 }
722}
723
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000724static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
725{
726 return index ? 0 : 100;
727}
728
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000729static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
730{
731 /*
732 * SKL doesn't need us to program the AUX clock divider (Hardware will
733 * derive the clock from CDCLK automatically). We still implement the
734 * get_aux_clock_divider vfunc to plug-in into the existing code.
735 */
736 return index ? 0 : 1;
737}
738
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000739static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
740 bool has_aux_irq,
741 int send_bytes,
742 uint32_t aux_clock_divider)
743{
744 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
745 struct drm_device *dev = intel_dig_port->base.base.dev;
746 uint32_t precharge, timeout;
747
748 if (IS_GEN6(dev))
749 precharge = 3;
750 else
751 precharge = 5;
752
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200753 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000754 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
755 else
756 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
757
758 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000759 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000760 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000761 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000762 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000763 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000764 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
765 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000766 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000767}
768
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000769static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
770 bool has_aux_irq,
771 int send_bytes,
772 uint32_t unused)
773{
774 return DP_AUX_CH_CTL_SEND_BUSY |
775 DP_AUX_CH_CTL_DONE |
776 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
777 DP_AUX_CH_CTL_TIME_OUT_ERROR |
778 DP_AUX_CH_CTL_TIME_OUT_1600us |
779 DP_AUX_CH_CTL_RECEIVE_ERROR |
780 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
781 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
782}
783
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700784static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100785intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200786 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700787 uint8_t *recv, int recv_size)
788{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200789 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
790 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700791 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200792 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100793 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100794 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700795 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000796 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100797 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200798 bool vdd;
799
Ville Syrjälä773538e82014-09-04 14:54:56 +0300800 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300801
Ville Syrjälä72c35002014-08-18 22:16:00 +0300802 /*
803 * We will be called with VDD already enabled for dpcd/edid/oui reads.
804 * In such cases we want to leave VDD enabled and it's up to upper layers
805 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
806 * ourselves.
807 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300808 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100809
810 /* dp aux is extremely sensitive to irq latency, hence request the
811 * lowest possible wakeup latency and so prevent the cpu from going into
812 * deep sleep states.
813 */
814 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700815
Keith Packard9b984da2011-09-19 13:54:47 -0700816 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800817
Jesse Barnes11bee432011-08-01 15:02:20 -0700818 /* Try to wait for any previous AUX channel activity */
819 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100820 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700821 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
822 break;
823 msleep(1);
824 }
825
826 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300827 static u32 last_status = -1;
828 const u32 status = I915_READ(ch_ctl);
829
830 if (status != last_status) {
831 WARN(1, "dp_aux_ch not started status 0x%08x\n",
832 status);
833 last_status = status;
834 }
835
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100836 ret = -EBUSY;
837 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100838 }
839
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300840 /* Only 5 data registers! */
841 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
842 ret = -E2BIG;
843 goto out;
844 }
845
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000846 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000847 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
848 has_aux_irq,
849 send_bytes,
850 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000851
Chris Wilsonbc866252013-07-21 16:00:03 +0100852 /* Must try at least 3 times according to DP spec */
853 for (try = 0; try < 5; try++) {
854 /* Load the send data into the aux channel data registers */
855 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200856 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800857 intel_dp_pack_aux(send + i,
858 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400859
Chris Wilsonbc866252013-07-21 16:00:03 +0100860 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000861 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100862
Chris Wilsonbc866252013-07-21 16:00:03 +0100863 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400864
Chris Wilsonbc866252013-07-21 16:00:03 +0100865 /* Clear done status and any errors */
866 I915_WRITE(ch_ctl,
867 status |
868 DP_AUX_CH_CTL_DONE |
869 DP_AUX_CH_CTL_TIME_OUT_ERROR |
870 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400871
Todd Previte74ebf292015-04-15 08:38:41 -0700872 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100873 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700874
875 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
876 * 400us delay required for errors and timeouts
877 * Timeout errors from the HW already meet this
878 * requirement so skip to next iteration
879 */
880 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
881 usleep_range(400, 500);
882 continue;
883 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100884 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700885 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100886 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700887 }
888
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700889 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700890 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100891 ret = -EBUSY;
892 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700893 }
894
Jim Bridee058c942015-05-27 10:21:48 -0700895done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700896 /* Check for timeout or receive error.
897 * Timeouts occur when the sink is not connected
898 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700899 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700900 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100901 ret = -EIO;
902 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700903 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700904
905 /* Timeouts occur when the device isn't connected, so they're
906 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700907 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800908 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100909 ret = -ETIMEDOUT;
910 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700911 }
912
913 /* Unload any bytes sent back from the other side */
914 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
915 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -0800916
917 /*
918 * By BSpec: "Message sizes of 0 or >20 are not allowed."
919 * We have no idea of what happened so we return -EBUSY so
920 * drm layer takes care for the necessary retries.
921 */
922 if (recv_bytes == 0 || recv_bytes > 20) {
923 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
924 recv_bytes);
925 /*
926 * FIXME: This patch was created on top of a series that
927 * organize the retries at drm level. There EBUSY should
928 * also take care for 1ms wait before retrying.
929 * That aux retries re-org is still needed and after that is
930 * merged we remove this sleep from here.
931 */
932 usleep_range(1000, 1500);
933 ret = -EBUSY;
934 goto out;
935 }
936
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700937 if (recv_bytes > recv_size)
938 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400939
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100940 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200941 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800942 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700943
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100944 ret = recv_bytes;
945out:
946 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
947
Jani Nikula884f19e2014-03-14 16:51:14 +0200948 if (vdd)
949 edp_panel_vdd_off(intel_dp, false);
950
Ville Syrjälä773538e82014-09-04 14:54:56 +0300951 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300952
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100953 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700954}
955
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300956#define BARE_ADDRESS_SIZE 3
957#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200958static ssize_t
959intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700960{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200961 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
962 uint8_t txbuf[20], rxbuf[20];
963 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700964 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700965
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200966 txbuf[0] = (msg->request << 4) |
967 ((msg->address >> 16) & 0xf);
968 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200969 txbuf[2] = msg->address & 0xff;
970 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300971
Jani Nikula9d1a1032014-03-14 16:51:15 +0200972 switch (msg->request & ~DP_AUX_I2C_MOT) {
973 case DP_AUX_NATIVE_WRITE:
974 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +0300975 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300976 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200977 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200978
Jani Nikula9d1a1032014-03-14 16:51:15 +0200979 if (WARN_ON(txsize > 20))
980 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700981
Imre Deakd81a67c2016-01-29 14:52:26 +0200982 if (msg->buffer)
983 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
984 else
985 WARN_ON(msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700986
Jani Nikula9d1a1032014-03-14 16:51:15 +0200987 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
988 if (ret > 0) {
989 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700990
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200991 if (ret > 1) {
992 /* Number of bytes written in a short write. */
993 ret = clamp_t(int, rxbuf[1], 0, msg->size);
994 } else {
995 /* Return payload size. */
996 ret = msg->size;
997 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700998 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200999 break;
1000
1001 case DP_AUX_NATIVE_READ:
1002 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001003 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001004 rxsize = msg->size + 1;
1005
1006 if (WARN_ON(rxsize > 20))
1007 return -E2BIG;
1008
1009 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1010 if (ret > 0) {
1011 msg->reply = rxbuf[0] >> 4;
1012 /*
1013 * Assume happy day, and copy the data. The caller is
1014 * expected to check msg->reply before touching it.
1015 *
1016 * Return payload size.
1017 */
1018 ret--;
1019 memcpy(msg->buffer, rxbuf + 1, ret);
1020 }
1021 break;
1022
1023 default:
1024 ret = -EINVAL;
1025 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001026 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001027
Jani Nikula9d1a1032014-03-14 16:51:15 +02001028 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001029}
1030
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001031static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1032 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001033{
1034 switch (port) {
1035 case PORT_B:
1036 case PORT_C:
1037 case PORT_D:
1038 return DP_AUX_CH_CTL(port);
1039 default:
1040 MISSING_CASE(port);
1041 return DP_AUX_CH_CTL(PORT_B);
1042 }
1043}
1044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001045static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1046 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001047{
1048 switch (port) {
1049 case PORT_B:
1050 case PORT_C:
1051 case PORT_D:
1052 return DP_AUX_CH_DATA(port, index);
1053 default:
1054 MISSING_CASE(port);
1055 return DP_AUX_CH_DATA(PORT_B, index);
1056 }
1057}
1058
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001059static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1060 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001061{
1062 switch (port) {
1063 case PORT_A:
1064 return DP_AUX_CH_CTL(port);
1065 case PORT_B:
1066 case PORT_C:
1067 case PORT_D:
1068 return PCH_DP_AUX_CH_CTL(port);
1069 default:
1070 MISSING_CASE(port);
1071 return DP_AUX_CH_CTL(PORT_A);
1072 }
1073}
1074
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001075static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1076 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001077{
1078 switch (port) {
1079 case PORT_A:
1080 return DP_AUX_CH_DATA(port, index);
1081 case PORT_B:
1082 case PORT_C:
1083 case PORT_D:
1084 return PCH_DP_AUX_CH_DATA(port, index);
1085 default:
1086 MISSING_CASE(port);
1087 return DP_AUX_CH_DATA(PORT_A, index);
1088 }
1089}
1090
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001091/*
1092 * On SKL we don't have Aux for port E so we rely
1093 * on VBT to set a proper alternate aux channel.
1094 */
1095static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1096{
1097 const struct ddi_vbt_port_info *info =
1098 &dev_priv->vbt.ddi_port_info[PORT_E];
1099
1100 switch (info->alternate_aux_channel) {
1101 case DP_AUX_A:
1102 return PORT_A;
1103 case DP_AUX_B:
1104 return PORT_B;
1105 case DP_AUX_C:
1106 return PORT_C;
1107 case DP_AUX_D:
1108 return PORT_D;
1109 default:
1110 MISSING_CASE(info->alternate_aux_channel);
1111 return PORT_A;
1112 }
1113}
1114
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001115static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1116 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001117{
1118 if (port == PORT_E)
1119 port = skl_porte_aux_port(dev_priv);
1120
1121 switch (port) {
1122 case PORT_A:
1123 case PORT_B:
1124 case PORT_C:
1125 case PORT_D:
1126 return DP_AUX_CH_CTL(port);
1127 default:
1128 MISSING_CASE(port);
1129 return DP_AUX_CH_CTL(PORT_A);
1130 }
1131}
1132
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001133static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1134 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001135{
1136 if (port == PORT_E)
1137 port = skl_porte_aux_port(dev_priv);
1138
1139 switch (port) {
1140 case PORT_A:
1141 case PORT_B:
1142 case PORT_C:
1143 case PORT_D:
1144 return DP_AUX_CH_DATA(port, index);
1145 default:
1146 MISSING_CASE(port);
1147 return DP_AUX_CH_DATA(PORT_A, index);
1148 }
1149}
1150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001151static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1152 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001153{
1154 if (INTEL_INFO(dev_priv)->gen >= 9)
1155 return skl_aux_ctl_reg(dev_priv, port);
1156 else if (HAS_PCH_SPLIT(dev_priv))
1157 return ilk_aux_ctl_reg(dev_priv, port);
1158 else
1159 return g4x_aux_ctl_reg(dev_priv, port);
1160}
1161
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001162static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1163 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001164{
1165 if (INTEL_INFO(dev_priv)->gen >= 9)
1166 return skl_aux_data_reg(dev_priv, port, index);
1167 else if (HAS_PCH_SPLIT(dev_priv))
1168 return ilk_aux_data_reg(dev_priv, port, index);
1169 else
1170 return g4x_aux_data_reg(dev_priv, port, index);
1171}
1172
1173static void intel_aux_reg_init(struct intel_dp *intel_dp)
1174{
1175 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1176 enum port port = dp_to_dig_port(intel_dp)->port;
1177 int i;
1178
1179 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1180 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1181 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1182}
1183
Jani Nikula9d1a1032014-03-14 16:51:15 +02001184static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001185intel_dp_aux_fini(struct intel_dp *intel_dp)
1186{
1187 drm_dp_aux_unregister(&intel_dp->aux);
1188 kfree(intel_dp->aux.name);
1189}
1190
1191static int
Jani Nikula9d1a1032014-03-14 16:51:15 +02001192intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001193{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001194 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001195 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1196 enum port port = intel_dig_port->port;
Dave Airlieab2c0672009-12-04 10:55:24 +10001197 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001198
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001199 intel_aux_reg_init(intel_dp);
David Flynn8316f332010-12-08 16:10:21 +00001200
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001201 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1202 if (!intel_dp->aux.name)
1203 return -ENOMEM;
1204
Jani Nikula9d1a1032014-03-14 16:51:15 +02001205 intel_dp->aux.dev = dev->dev;
1206 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001207
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001208 DRM_DEBUG_KMS("registering %s bus for %s\n",
1209 intel_dp->aux.name,
Jani Nikula0b998362014-03-14 16:51:17 +02001210 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001211
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001212 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001213 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001214 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001215 intel_dp->aux.name, ret);
1216 kfree(intel_dp->aux.name);
1217 return ret;
Dave Airlieab2c0672009-12-04 10:55:24 +10001218 }
David Flynn8316f332010-12-08 16:10:21 +00001219
Jani Nikula0b998362014-03-14 16:51:17 +02001220 ret = sysfs_create_link(&connector->base.kdev->kobj,
1221 &intel_dp->aux.ddc.dev.kobj,
1222 intel_dp->aux.ddc.dev.kobj.name);
1223 if (ret < 0) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001224 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n",
1225 intel_dp->aux.name, ret);
1226 intel_dp_aux_fini(intel_dp);
1227 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001228 }
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001229
1230 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001231}
1232
Imre Deak80f65de2014-02-11 17:12:49 +02001233static void
1234intel_dp_connector_unregister(struct intel_connector *intel_connector)
1235{
1236 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1237
Dave Airlie0e32b392014-05-02 14:02:48 +10001238 if (!intel_connector->mst_port)
1239 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1240 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001241 intel_connector_unregister(intel_connector);
1242}
1243
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001244static void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001245skl_edp_set_pll_config(struct intel_crtc_state *pipe_config)
Damien Lespiau5416d872014-11-14 17:24:33 +00001246{
1247 u32 ctrl1;
1248
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001249 memset(&pipe_config->dpll_hw_state, 0,
1250 sizeof(pipe_config->dpll_hw_state));
1251
Damien Lespiau5416d872014-11-14 17:24:33 +00001252 pipe_config->ddi_pll_sel = SKL_DPLL0;
1253 pipe_config->dpll_hw_state.cfgcr1 = 0;
1254 pipe_config->dpll_hw_state.cfgcr2 = 0;
1255
1256 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001257 switch (pipe_config->port_clock / 2) {
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301258 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001259 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001260 SKL_DPLL0);
1261 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301262 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001263 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001264 SKL_DPLL0);
1265 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301266 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001267 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001268 SKL_DPLL0);
1269 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301270 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001271 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301272 SKL_DPLL0);
1273 break;
1274 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1275 results in CDCLK change. Need to handle the change of CDCLK by
1276 disabling pipes and re-enabling them */
1277 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001278 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301279 SKL_DPLL0);
1280 break;
1281 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001282 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301283 SKL_DPLL0);
1284 break;
1285
Damien Lespiau5416d872014-11-14 17:24:33 +00001286 }
1287 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1288}
1289
Ander Conselvan de Oliveira6fa2d192015-08-31 11:23:28 +03001290void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001291hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config)
Daniel Vetter0e503382014-07-04 11:26:04 -03001292{
Ander Conselvan de Oliveiraee46f3c72015-06-30 16:10:38 +03001293 memset(&pipe_config->dpll_hw_state, 0,
1294 sizeof(pipe_config->dpll_hw_state));
1295
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001296 switch (pipe_config->port_clock / 2) {
1297 case 81000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001298 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1299 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001300 case 135000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001301 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1302 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001303 case 270000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001304 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1305 break;
1306 }
1307}
1308
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301309static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001310intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301311{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001312 if (intel_dp->num_sink_rates) {
1313 *sink_rates = intel_dp->sink_rates;
1314 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301315 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001316
1317 *sink_rates = default_rates;
1318
1319 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301320}
1321
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001322bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301323{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001324 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1325 struct drm_device *dev = dig_port->base.base.dev;
1326
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301327 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001328 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301329 return false;
1330
1331 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1332 (INTEL_INFO(dev)->gen >= 9))
1333 return true;
1334 else
1335 return false;
1336}
1337
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301338static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001339intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301340{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001341 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1342 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301343 int size;
1344
Sonika Jindal64987fc2015-05-26 17:50:13 +05301345 if (IS_BROXTON(dev)) {
1346 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301347 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001348 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301349 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301350 size = ARRAY_SIZE(skl_rates);
1351 } else {
1352 *source_rates = default_rates;
1353 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301354 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001355
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301356 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001357 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301358 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001359
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301360 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301361}
1362
Daniel Vetter0e503382014-07-04 11:26:04 -03001363static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001364intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001365 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001366{
1367 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001368 const struct dp_link_dpll *divisor = NULL;
1369 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001370
1371 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001372 divisor = gen4_dpll;
1373 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001374 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001375 divisor = pch_dpll;
1376 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001377 } else if (IS_CHERRYVIEW(dev)) {
1378 divisor = chv_dpll;
1379 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001380 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001381 divisor = vlv_dpll;
1382 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001383 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001384
1385 if (divisor && count) {
1386 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001387 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001388 pipe_config->dpll = divisor[i].dpll;
1389 pipe_config->clock_set = true;
1390 break;
1391 }
1392 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001393 }
1394}
1395
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001396static int intersect_rates(const int *source_rates, int source_len,
1397 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001398 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301399{
1400 int i = 0, j = 0, k = 0;
1401
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301402 while (i < source_len && j < sink_len) {
1403 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001404 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1405 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001406 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301407 ++k;
1408 ++i;
1409 ++j;
1410 } else if (source_rates[i] < sink_rates[j]) {
1411 ++i;
1412 } else {
1413 ++j;
1414 }
1415 }
1416 return k;
1417}
1418
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001419static int intel_dp_common_rates(struct intel_dp *intel_dp,
1420 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001421{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001422 const int *source_rates, *sink_rates;
1423 int source_len, sink_len;
1424
1425 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001426 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001427
1428 return intersect_rates(source_rates, source_len,
1429 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001430 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001431}
1432
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001433static void snprintf_int_array(char *str, size_t len,
1434 const int *array, int nelem)
1435{
1436 int i;
1437
1438 str[0] = '\0';
1439
1440 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001441 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001442 if (r >= len)
1443 return;
1444 str += r;
1445 len -= r;
1446 }
1447}
1448
1449static void intel_dp_print_rates(struct intel_dp *intel_dp)
1450{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001451 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001452 int source_len, sink_len, common_len;
1453 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001454 char str[128]; /* FIXME: too big for stack? */
1455
1456 if ((drm_debug & DRM_UT_KMS) == 0)
1457 return;
1458
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001459 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001460 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1461 DRM_DEBUG_KMS("source rates: %s\n", str);
1462
1463 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1464 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1465 DRM_DEBUG_KMS("sink rates: %s\n", str);
1466
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001467 common_len = intel_dp_common_rates(intel_dp, common_rates);
1468 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1469 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001470}
1471
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001472static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301473{
1474 int i = 0;
1475
1476 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1477 if (find == rates[i])
1478 break;
1479
1480 return i;
1481}
1482
Ville Syrjälä50fec212015-03-12 17:10:34 +02001483int
1484intel_dp_max_link_rate(struct intel_dp *intel_dp)
1485{
1486 int rates[DP_MAX_SUPPORTED_RATES] = {};
1487 int len;
1488
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001489 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001490 if (WARN_ON(len <= 0))
1491 return 162000;
1492
1493 return rates[rate_to_index(0, rates) - 1];
1494}
1495
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001496int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1497{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001498 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001499}
1500
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001501void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1502 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001503{
1504 if (intel_dp->num_sink_rates) {
1505 *link_bw = 0;
1506 *rate_select =
1507 intel_dp_rate_select(intel_dp, port_clock);
1508 } else {
1509 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1510 *rate_select = 0;
1511 }
1512}
1513
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001514bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001515intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001516 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001517{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001518 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001519 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001520 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001521 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001522 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001523 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001524 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001525 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001526 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001527 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001528 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001529 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301530 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001531 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001532 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001533 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1534 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001535 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301536
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001537 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301538
1539 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001540 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301541
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001542 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001543
Imre Deakbc7d38a2013-05-16 14:40:36 +03001544 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001545 pipe_config->has_pch_encoder = true;
1546
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001547 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001548 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001549 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001550
Jani Nikuladd06f902012-10-19 14:51:50 +03001551 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1552 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1553 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001554
1555 if (INTEL_INFO(dev)->gen >= 9) {
1556 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001557 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001558 if (ret)
1559 return ret;
1560 }
1561
Matt Roperb56676272015-11-04 09:05:27 -08001562 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001563 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1564 intel_connector->panel.fitting_mode);
1565 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001566 intel_pch_panel_fitting(intel_crtc, pipe_config,
1567 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001568 }
1569
Daniel Vettercb1793c2012-06-04 18:39:21 +02001570 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001571 return false;
1572
Daniel Vetter083f9562012-04-20 20:23:49 +02001573 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301574 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001575 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001576 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001577
Daniel Vetter36008362013-03-27 00:44:59 +01001578 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1579 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001580 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001581 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301582
1583 /* Get bpp from vbt only for panels that dont have bpp in edid */
1584 if (intel_connector->base.display_info.bpc == 0 &&
1585 (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001586 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1587 dev_priv->vbt.edp_bpp);
1588 bpp = dev_priv->vbt.edp_bpp;
1589 }
1590
Jani Nikula344c5bb2014-09-09 11:25:13 +03001591 /*
1592 * Use the maximum clock and number of lanes the eDP panel
1593 * advertizes being capable of. The panels are generally
1594 * designed to support only a single clock and lane
1595 * configuration, and typically these values correspond to the
1596 * native resolution of the panel.
1597 */
1598 min_lane_count = max_lane_count;
1599 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001600 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001601
Daniel Vetter36008362013-03-27 00:44:59 +01001602 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001603 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1604 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001605
Dave Airliec6930992014-07-14 11:04:39 +10001606 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301607 for (lane_count = min_lane_count;
1608 lane_count <= max_lane_count;
1609 lane_count <<= 1) {
1610
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001611 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001612 link_avail = intel_dp_max_data_rate(link_clock,
1613 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001614
Daniel Vetter36008362013-03-27 00:44:59 +01001615 if (mode_rate <= link_avail) {
1616 goto found;
1617 }
1618 }
1619 }
1620 }
1621
1622 return false;
1623
1624found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001625 if (intel_dp->color_range_auto) {
1626 /*
1627 * See:
1628 * CEA-861-E - 5.1 Default Encoding Parameters
1629 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1630 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001631 pipe_config->limited_color_range =
1632 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1633 } else {
1634 pipe_config->limited_color_range =
1635 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001636 }
1637
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001638 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301639
Daniel Vetter657445f2013-05-04 10:09:18 +02001640 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001641 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001642
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001643 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1644 &link_bw, &rate_select);
1645
1646 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1647 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001648 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001649 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1650 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001651
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001652 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001653 adjusted_mode->crtc_clock,
1654 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001655 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001656
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301657 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301658 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001659 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301660 intel_link_compute_m_n(bpp, lane_count,
1661 intel_connector->panel.downclock_mode->clock,
1662 pipe_config->port_clock,
1663 &pipe_config->dp_m2_n2);
1664 }
1665
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001666 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) && is_edp(intel_dp))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001667 skl_edp_set_pll_config(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301668 else if (IS_BROXTON(dev))
1669 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001670 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001671 hsw_dp_set_ddi_pll_sel(pipe_config);
Daniel Vetter0e503382014-07-04 11:26:04 -03001672 else
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001673 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001674
Daniel Vetter36008362013-03-27 00:44:59 +01001675 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001676}
1677
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001678void intel_dp_set_link_params(struct intel_dp *intel_dp,
1679 const struct intel_crtc_state *pipe_config)
1680{
1681 intel_dp->link_rate = pipe_config->port_clock;
1682 intel_dp->lane_count = pipe_config->lane_count;
1683}
1684
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001685static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001686{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001687 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001688 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001689 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001690 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001691 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001692 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001693
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001694 intel_dp_set_link_params(intel_dp, crtc->config);
1695
Keith Packard417e8222011-11-01 19:54:11 -07001696 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001697 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001698 *
1699 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001700 * SNB CPU
1701 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001702 * CPT PCH
1703 *
1704 * IBX PCH and CPU are the same for almost everything,
1705 * except that the CPU DP PLL is configured in this
1706 * register
1707 *
1708 * CPT PCH is quite different, having many bits moved
1709 * to the TRANS_DP_CTL register instead. That
1710 * configuration happens (oddly) in ironlake_pch_enable
1711 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001712
Keith Packard417e8222011-11-01 19:54:11 -07001713 /* Preserve the BIOS-computed detected bit. This is
1714 * supposed to be read-only.
1715 */
1716 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001717
Keith Packard417e8222011-11-01 19:54:11 -07001718 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001719 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001720 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001721
Keith Packard417e8222011-11-01 19:54:11 -07001722 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001723
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001724 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001725 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1726 intel_dp->DP |= DP_SYNC_HS_HIGH;
1727 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1728 intel_dp->DP |= DP_SYNC_VS_HIGH;
1729 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1730
Jani Nikula6aba5b62013-10-04 15:08:10 +03001731 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001732 intel_dp->DP |= DP_ENHANCED_FRAMING;
1733
Daniel Vetter7c62a162013-06-01 17:16:20 +02001734 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001735 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001736 u32 trans_dp;
1737
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001738 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001739
1740 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1741 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1742 trans_dp |= TRANS_DP_ENH_FRAMING;
1743 else
1744 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1745 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001746 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001747 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08001748 !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001749 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001750
1751 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1752 intel_dp->DP |= DP_SYNC_HS_HIGH;
1753 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1754 intel_dp->DP |= DP_SYNC_VS_HIGH;
1755 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1756
Jani Nikula6aba5b62013-10-04 15:08:10 +03001757 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001758 intel_dp->DP |= DP_ENHANCED_FRAMING;
1759
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001760 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001761 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001762 else if (crtc->pipe == PIPE_B)
1763 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001764 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001765}
1766
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001767#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1768#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001769
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001770#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1771#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001772
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001773#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1774#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001775
Daniel Vetter4be73782014-01-17 14:39:48 +01001776static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001777 u32 mask,
1778 u32 value)
1779{
Paulo Zanoni30add222012-10-26 19:05:45 -02001780 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001781 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001782 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001783
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001784 lockdep_assert_held(&dev_priv->pps_mutex);
1785
Jani Nikulabf13e812013-09-06 07:40:05 +03001786 pp_stat_reg = _pp_stat_reg(intel_dp);
1787 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001788
1789 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001790 mask, value,
1791 I915_READ(pp_stat_reg),
1792 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001793
Jesse Barnes453c5422013-03-28 09:55:41 -07001794 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001795 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001796 I915_READ(pp_stat_reg),
1797 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001798 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001799
1800 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001801}
1802
Daniel Vetter4be73782014-01-17 14:39:48 +01001803static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001804{
1805 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001806 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001807}
1808
Daniel Vetter4be73782014-01-17 14:39:48 +01001809static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001810{
Keith Packardbd943152011-09-18 23:09:52 -07001811 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001812 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001813}
Keith Packardbd943152011-09-18 23:09:52 -07001814
Daniel Vetter4be73782014-01-17 14:39:48 +01001815static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001816{
1817 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001818
1819 /* When we disable the VDD override bit last we have to do the manual
1820 * wait. */
1821 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1822 intel_dp->panel_power_cycle_delay);
1823
Daniel Vetter4be73782014-01-17 14:39:48 +01001824 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001825}
Keith Packardbd943152011-09-18 23:09:52 -07001826
Daniel Vetter4be73782014-01-17 14:39:48 +01001827static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001828{
1829 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1830 intel_dp->backlight_on_delay);
1831}
1832
Daniel Vetter4be73782014-01-17 14:39:48 +01001833static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001834{
1835 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1836 intel_dp->backlight_off_delay);
1837}
Keith Packard99ea7122011-11-01 19:57:50 -07001838
Keith Packard832dd3c2011-11-01 19:34:06 -07001839/* Read the current pp_control value, unlocking the register if it
1840 * is locked
1841 */
1842
Jesse Barnes453c5422013-03-28 09:55:41 -07001843static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001844{
Jesse Barnes453c5422013-03-28 09:55:41 -07001845 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1846 struct drm_i915_private *dev_priv = dev->dev_private;
1847 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001848
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001849 lockdep_assert_held(&dev_priv->pps_mutex);
1850
Jani Nikulabf13e812013-09-06 07:40:05 +03001851 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301852 if (!IS_BROXTON(dev)) {
1853 control &= ~PANEL_UNLOCK_MASK;
1854 control |= PANEL_UNLOCK_REGS;
1855 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001856 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001857}
1858
Ville Syrjälä951468f2014-09-04 14:55:31 +03001859/*
1860 * Must be paired with edp_panel_vdd_off().
1861 * Must hold pps_mutex around the whole on/off sequence.
1862 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1863 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001864static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001865{
Paulo Zanoni30add222012-10-26 19:05:45 -02001866 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001867 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1868 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001869 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001870 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001871 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001872 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001873 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001874
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001875 lockdep_assert_held(&dev_priv->pps_mutex);
1876
Keith Packard97af61f572011-09-28 16:23:51 -07001877 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001878 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001879
Egbert Eich2c623c12014-11-25 12:54:57 +01001880 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001881 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001882
Daniel Vetter4be73782014-01-17 14:39:48 +01001883 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001884 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001885
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001886 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001887 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001888
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001889 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1890 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001891
Daniel Vetter4be73782014-01-17 14:39:48 +01001892 if (!edp_have_panel_power(intel_dp))
1893 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001894
Jesse Barnes453c5422013-03-28 09:55:41 -07001895 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001896 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001897
Jani Nikulabf13e812013-09-06 07:40:05 +03001898 pp_stat_reg = _pp_stat_reg(intel_dp);
1899 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001900
1901 I915_WRITE(pp_ctrl_reg, pp);
1902 POSTING_READ(pp_ctrl_reg);
1903 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1904 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001905 /*
1906 * If the panel wasn't on, delay before accessing aux channel
1907 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001908 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001909 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1910 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001911 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001912 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001913
1914 return need_to_disable;
1915}
1916
Ville Syrjälä951468f2014-09-04 14:55:31 +03001917/*
1918 * Must be paired with intel_edp_panel_vdd_off() or
1919 * intel_edp_panel_off().
1920 * Nested calls to these functions are not allowed since
1921 * we drop the lock. Caller must use some higher level
1922 * locking to prevent nested calls from other threads.
1923 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001924void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001925{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001926 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001927
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001928 if (!is_edp(intel_dp))
1929 return;
1930
Ville Syrjälä773538e82014-09-04 14:54:56 +03001931 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001932 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001933 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001934
Rob Clarke2c719b2014-12-15 13:56:32 -05001935 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001936 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001937}
1938
Daniel Vetter4be73782014-01-17 14:39:48 +01001939static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001940{
Paulo Zanoni30add222012-10-26 19:05:45 -02001941 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001942 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001943 struct intel_digital_port *intel_dig_port =
1944 dp_to_dig_port(intel_dp);
1945 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1946 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001947 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001948 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001949
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001950 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001951
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001952 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001953
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001954 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001955 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001956
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001957 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1958 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001959
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001960 pp = ironlake_get_pp_control(intel_dp);
1961 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001962
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001963 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1964 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001965
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001966 I915_WRITE(pp_ctrl_reg, pp);
1967 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001968
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001969 /* Make sure sequencer is idle before allowing subsequent activity */
1970 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1971 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001972
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001973 if ((pp & POWER_TARGET_ON) == 0)
1974 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001975
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001976 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001977 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001978}
1979
Daniel Vetter4be73782014-01-17 14:39:48 +01001980static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001981{
1982 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1983 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001984
Ville Syrjälä773538e82014-09-04 14:54:56 +03001985 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001986 if (!intel_dp->want_panel_vdd)
1987 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001988 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001989}
1990
Imre Deakaba86892014-07-30 15:57:31 +03001991static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1992{
1993 unsigned long delay;
1994
1995 /*
1996 * Queue the timer to fire a long time from now (relative to the power
1997 * down delay) to keep the panel power up across a sequence of
1998 * operations.
1999 */
2000 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
2001 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
2002}
2003
Ville Syrjälä951468f2014-09-04 14:55:31 +03002004/*
2005 * Must be paired with edp_panel_vdd_on().
2006 * Must hold pps_mutex around the whole on/off sequence.
2007 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2008 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002009static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07002010{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002011 struct drm_i915_private *dev_priv =
2012 intel_dp_to_dev(intel_dp)->dev_private;
2013
2014 lockdep_assert_held(&dev_priv->pps_mutex);
2015
Keith Packard97af61f572011-09-28 16:23:51 -07002016 if (!is_edp(intel_dp))
2017 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002018
Rob Clarke2c719b2014-12-15 13:56:32 -05002019 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002020 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002021
Keith Packardbd943152011-09-18 23:09:52 -07002022 intel_dp->want_panel_vdd = false;
2023
Imre Deakaba86892014-07-30 15:57:31 +03002024 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002025 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002026 else
2027 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002028}
2029
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002030static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002031{
Paulo Zanoni30add222012-10-26 19:05:45 -02002032 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002033 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07002034 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002035 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002036
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002037 lockdep_assert_held(&dev_priv->pps_mutex);
2038
Keith Packard97af61f572011-09-28 16:23:51 -07002039 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002040 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002041
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002042 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2043 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07002044
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002045 if (WARN(edp_have_panel_power(intel_dp),
2046 "eDP port %c panel power already on\n",
2047 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002048 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002049
Daniel Vetter4be73782014-01-17 14:39:48 +01002050 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002051
Jani Nikulabf13e812013-09-06 07:40:05 +03002052 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002053 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07002054 if (IS_GEN5(dev)) {
2055 /* ILK workaround: disable reset around power sequence */
2056 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002057 I915_WRITE(pp_ctrl_reg, pp);
2058 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002059 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002060
Keith Packard1c0ae802011-09-19 13:59:29 -07002061 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07002062 if (!IS_GEN5(dev))
2063 pp |= PANEL_POWER_RESET;
2064
Jesse Barnes453c5422013-03-28 09:55:41 -07002065 I915_WRITE(pp_ctrl_reg, pp);
2066 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002067
Daniel Vetter4be73782014-01-17 14:39:48 +01002068 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002069 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002070
Keith Packard05ce1a42011-09-29 16:33:01 -07002071 if (IS_GEN5(dev)) {
2072 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002073 I915_WRITE(pp_ctrl_reg, pp);
2074 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002075 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002076}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002077
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002078void intel_edp_panel_on(struct intel_dp *intel_dp)
2079{
2080 if (!is_edp(intel_dp))
2081 return;
2082
2083 pps_lock(intel_dp);
2084 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002085 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002086}
2087
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002088
2089static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002090{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002091 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2092 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002093 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002094 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02002095 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002096 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002097 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002098
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002099 lockdep_assert_held(&dev_priv->pps_mutex);
2100
Keith Packard97af61f572011-09-28 16:23:51 -07002101 if (!is_edp(intel_dp))
2102 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002103
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002104 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2105 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002106
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002107 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2108 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002109
Jesse Barnes453c5422013-03-28 09:55:41 -07002110 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002111 /* We need to switch off panel power _and_ force vdd, for otherwise some
2112 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002113 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2114 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002115
Jani Nikulabf13e812013-09-06 07:40:05 +03002116 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002117
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002118 intel_dp->want_panel_vdd = false;
2119
Jesse Barnes453c5422013-03-28 09:55:41 -07002120 I915_WRITE(pp_ctrl_reg, pp);
2121 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002122
Paulo Zanonidce56b32013-12-19 14:29:40 -02002123 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01002124 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002125
2126 /* We got a reference when we enabled the VDD. */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002127 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002128 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002129}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002130
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002131void intel_edp_panel_off(struct intel_dp *intel_dp)
2132{
2133 if (!is_edp(intel_dp))
2134 return;
2135
2136 pps_lock(intel_dp);
2137 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002138 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002139}
2140
Jani Nikula1250d102014-08-12 17:11:39 +03002141/* Enable backlight in the panel power control. */
2142static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002143{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002144 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2145 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002146 struct drm_i915_private *dev_priv = dev->dev_private;
2147 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002148 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002149
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002150 /*
2151 * If we enable the backlight right away following a panel power
2152 * on, we may see slight flicker as the panel syncs with the eDP
2153 * link. So delay a bit to make sure the image is solid before
2154 * allowing it to appear.
2155 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002156 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002157
Ville Syrjälä773538e82014-09-04 14:54:56 +03002158 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002159
Jesse Barnes453c5422013-03-28 09:55:41 -07002160 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002161 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002162
Jani Nikulabf13e812013-09-06 07:40:05 +03002163 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002164
2165 I915_WRITE(pp_ctrl_reg, pp);
2166 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002167
Ville Syrjälä773538e82014-09-04 14:54:56 +03002168 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002169}
2170
Jani Nikula1250d102014-08-12 17:11:39 +03002171/* Enable backlight PWM and backlight PP control. */
2172void intel_edp_backlight_on(struct intel_dp *intel_dp)
2173{
2174 if (!is_edp(intel_dp))
2175 return;
2176
2177 DRM_DEBUG_KMS("\n");
2178
2179 intel_panel_enable_backlight(intel_dp->attached_connector);
2180 _intel_edp_backlight_on(intel_dp);
2181}
2182
2183/* Disable backlight in the panel power control. */
2184static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002185{
Paulo Zanoni30add222012-10-26 19:05:45 -02002186 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002187 struct drm_i915_private *dev_priv = dev->dev_private;
2188 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002189 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002190
Keith Packardf01eca22011-09-28 16:48:10 -07002191 if (!is_edp(intel_dp))
2192 return;
2193
Ville Syrjälä773538e82014-09-04 14:54:56 +03002194 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002195
Jesse Barnes453c5422013-03-28 09:55:41 -07002196 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002197 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002198
Jani Nikulabf13e812013-09-06 07:40:05 +03002199 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002200
2201 I915_WRITE(pp_ctrl_reg, pp);
2202 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002203
Ville Syrjälä773538e82014-09-04 14:54:56 +03002204 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002205
Paulo Zanonidce56b32013-12-19 14:29:40 -02002206 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002207 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002208}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002209
Jani Nikula1250d102014-08-12 17:11:39 +03002210/* Disable backlight PP control and backlight PWM. */
2211void intel_edp_backlight_off(struct intel_dp *intel_dp)
2212{
2213 if (!is_edp(intel_dp))
2214 return;
2215
2216 DRM_DEBUG_KMS("\n");
2217
2218 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002219 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002220}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002221
Jani Nikula73580fb72014-08-12 17:11:41 +03002222/*
2223 * Hook for controlling the panel power control backlight through the bl_power
2224 * sysfs attribute. Take care to handle multiple calls.
2225 */
2226static void intel_edp_backlight_power(struct intel_connector *connector,
2227 bool enable)
2228{
2229 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002230 bool is_enabled;
2231
Ville Syrjälä773538e82014-09-04 14:54:56 +03002232 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002233 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002234 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002235
2236 if (is_enabled == enable)
2237 return;
2238
Jani Nikula23ba9372014-08-27 14:08:43 +03002239 DRM_DEBUG_KMS("panel power control backlight %s\n",
2240 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002241
2242 if (enable)
2243 _intel_edp_backlight_on(intel_dp);
2244 else
2245 _intel_edp_backlight_off(intel_dp);
2246}
2247
Ville Syrjälä64e10772015-10-29 21:26:01 +02002248static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2249{
2250 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2251 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2252 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2253
2254 I915_STATE_WARN(cur_state != state,
2255 "DP port %c state assertion failure (expected %s, current %s)\n",
2256 port_name(dig_port->port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002257 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002258}
2259#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2260
2261static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2262{
2263 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2264
2265 I915_STATE_WARN(cur_state != state,
2266 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002267 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002268}
2269#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2270#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2271
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002272static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002273{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002274 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002275 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2276 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002277
Ville Syrjälä64e10772015-10-29 21:26:01 +02002278 assert_pipe_disabled(dev_priv, crtc->pipe);
2279 assert_dp_port_disabled(intel_dp);
2280 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002281
Ville Syrjäläabfce942015-10-29 21:26:03 +02002282 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2283 crtc->config->port_clock);
2284
2285 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2286
2287 if (crtc->config->port_clock == 162000)
2288 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2289 else
2290 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2291
2292 I915_WRITE(DP_A, intel_dp->DP);
2293 POSTING_READ(DP_A);
2294 udelay(500);
2295
Daniel Vetter07679352012-09-06 22:15:42 +02002296 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002297
Daniel Vetter07679352012-09-06 22:15:42 +02002298 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002299 POSTING_READ(DP_A);
2300 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002301}
2302
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002303static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002304{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002305 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002306 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2307 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002308
Ville Syrjälä64e10772015-10-29 21:26:01 +02002309 assert_pipe_disabled(dev_priv, crtc->pipe);
2310 assert_dp_port_disabled(intel_dp);
2311 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002312
Ville Syrjäläabfce942015-10-29 21:26:03 +02002313 DRM_DEBUG_KMS("disabling eDP PLL\n");
2314
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002315 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002316
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002317 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002318 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002319 udelay(200);
2320}
2321
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002322/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002323void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002324{
2325 int ret, i;
2326
2327 /* Should have a valid DPCD by this point */
2328 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2329 return;
2330
2331 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002332 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2333 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002334 } else {
2335 /*
2336 * When turning on, we need to retry for 1ms to give the sink
2337 * time to wake up.
2338 */
2339 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002340 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2341 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002342 if (ret == 1)
2343 break;
2344 msleep(1);
2345 }
2346 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002347
2348 if (ret != 1)
2349 DRM_DEBUG_KMS("failed to %s sink power state\n",
2350 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002351}
2352
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002353static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2354 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002355{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002356 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002357 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002358 struct drm_device *dev = encoder->base.dev;
2359 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002360 enum intel_display_power_domain power_domain;
2361 u32 tmp;
2362
2363 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002364 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002365 return false;
2366
2367 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002368
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002369 if (!(tmp & DP_PORT_EN))
2370 return false;
2371
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002372 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002373 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002374 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002375 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002376
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002377 for_each_pipe(dev_priv, p) {
2378 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2379 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2380 *pipe = p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002381 return true;
2382 }
2383 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002384
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002385 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002386 i915_mmio_reg_offset(intel_dp->output_reg));
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002387 } else if (IS_CHERRYVIEW(dev)) {
2388 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2389 } else {
2390 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002391 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002392
2393 return true;
2394}
2395
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002396static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002397 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002398{
2399 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002400 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002401 struct drm_device *dev = encoder->base.dev;
2402 struct drm_i915_private *dev_priv = dev->dev_private;
2403 enum port port = dp_to_dig_port(intel_dp)->port;
2404 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002405 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002406
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002407 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002408
2409 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002410
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002411 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002412 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2413
2414 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002415 flags |= DRM_MODE_FLAG_PHSYNC;
2416 else
2417 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002418
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002419 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002420 flags |= DRM_MODE_FLAG_PVSYNC;
2421 else
2422 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002423 } else {
2424 if (tmp & DP_SYNC_HS_HIGH)
2425 flags |= DRM_MODE_FLAG_PHSYNC;
2426 else
2427 flags |= DRM_MODE_FLAG_NHSYNC;
2428
2429 if (tmp & DP_SYNC_VS_HIGH)
2430 flags |= DRM_MODE_FLAG_PVSYNC;
2431 else
2432 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002433 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002434
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002435 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002436
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002437 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08002438 !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002439 pipe_config->limited_color_range = true;
2440
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002441 pipe_config->has_dp_encoder = true;
2442
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002443 pipe_config->lane_count =
2444 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2445
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002446 intel_dp_get_m_n(crtc, pipe_config);
2447
Ville Syrjälä18442d02013-09-13 16:00:08 +03002448 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002449 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002450 pipe_config->port_clock = 162000;
2451 else
2452 pipe_config->port_clock = 270000;
2453 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002454
2455 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2456 &pipe_config->dp_m_n);
2457
2458 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2459 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2460
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002461 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002462
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002463 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2464 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2465 /*
2466 * This is a big fat ugly hack.
2467 *
2468 * Some machines in UEFI boot mode provide us a VBT that has 18
2469 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2470 * unknown we fail to light up. Yet the same BIOS boots up with
2471 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2472 * max, not what it tells us to use.
2473 *
2474 * Note: This will still be broken if the eDP panel is not lit
2475 * up by the BIOS, and thus we can't get the mode at module
2476 * load.
2477 */
2478 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2479 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2480 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2481 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002482}
2483
Daniel Vettere8cb4552012-07-01 13:05:48 +02002484static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002485{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002486 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002487 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002488 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2489
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002490 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002491 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002492
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002493 if (HAS_PSR(dev) && !HAS_DDI(dev))
2494 intel_psr_disable(intel_dp);
2495
Daniel Vetter6cb49832012-05-20 17:14:50 +02002496 /* Make sure the panel is off before trying to change the mode. But also
2497 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002498 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002499 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002500 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002501 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002502
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002503 /* disable the port before the pipe on g4x */
2504 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002505 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002506}
2507
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002508static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002509{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002510 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002511 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002512
Ville Syrjälä49277c32014-03-31 18:21:26 +03002513 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002514
2515 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002516 if (port == PORT_A)
2517 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002518}
2519
2520static void vlv_post_disable_dp(struct intel_encoder *encoder)
2521{
2522 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2523
2524 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002525}
2526
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002527static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
2528 bool reset)
2529{
2530 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2531 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
2532 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2533 enum pipe pipe = crtc->pipe;
2534 uint32_t val;
2535
2536 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
2537 if (reset)
2538 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2539 else
2540 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2541 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2542
2543 if (crtc->config->lane_count > 2) {
2544 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2545 if (reset)
2546 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2547 else
2548 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2549 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2550 }
2551
2552 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2553 val |= CHV_PCS_REQ_SOFTRESET_EN;
2554 if (reset)
2555 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2556 else
2557 val |= DPIO_PCS_CLK_SOFT_RESET;
2558 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2559
2560 if (crtc->config->lane_count > 2) {
2561 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2562 val |= CHV_PCS_REQ_SOFTRESET_EN;
2563 if (reset)
2564 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2565 else
2566 val |= DPIO_PCS_CLK_SOFT_RESET;
2567 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2568 }
2569}
2570
Ville Syrjälä580d3812014-04-09 13:29:00 +03002571static void chv_post_disable_dp(struct intel_encoder *encoder)
2572{
2573 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002574 struct drm_device *dev = encoder->base.dev;
2575 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002576
2577 intel_dp_link_down(intel_dp);
2578
Ville Syrjäläa5805162015-05-26 20:42:30 +03002579 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002580
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002581 /* Assert data lane reset */
2582 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002583
Ville Syrjäläa5805162015-05-26 20:42:30 +03002584 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002585}
2586
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002587static void
2588_intel_dp_set_link_train(struct intel_dp *intel_dp,
2589 uint32_t *DP,
2590 uint8_t dp_train_pat)
2591{
2592 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2593 struct drm_device *dev = intel_dig_port->base.base.dev;
2594 struct drm_i915_private *dev_priv = dev->dev_private;
2595 enum port port = intel_dig_port->port;
2596
2597 if (HAS_DDI(dev)) {
2598 uint32_t temp = I915_READ(DP_TP_CTL(port));
2599
2600 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2601 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2602 else
2603 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2604
2605 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2606 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2607 case DP_TRAINING_PATTERN_DISABLE:
2608 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2609
2610 break;
2611 case DP_TRAINING_PATTERN_1:
2612 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2613 break;
2614 case DP_TRAINING_PATTERN_2:
2615 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2616 break;
2617 case DP_TRAINING_PATTERN_3:
2618 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2619 break;
2620 }
2621 I915_WRITE(DP_TP_CTL(port), temp);
2622
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002623 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2624 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002625 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2626
2627 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2628 case DP_TRAINING_PATTERN_DISABLE:
2629 *DP |= DP_LINK_TRAIN_OFF_CPT;
2630 break;
2631 case DP_TRAINING_PATTERN_1:
2632 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2633 break;
2634 case DP_TRAINING_PATTERN_2:
2635 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2636 break;
2637 case DP_TRAINING_PATTERN_3:
2638 DRM_ERROR("DP training pattern 3 not supported\n");
2639 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2640 break;
2641 }
2642
2643 } else {
2644 if (IS_CHERRYVIEW(dev))
2645 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2646 else
2647 *DP &= ~DP_LINK_TRAIN_MASK;
2648
2649 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2650 case DP_TRAINING_PATTERN_DISABLE:
2651 *DP |= DP_LINK_TRAIN_OFF;
2652 break;
2653 case DP_TRAINING_PATTERN_1:
2654 *DP |= DP_LINK_TRAIN_PAT_1;
2655 break;
2656 case DP_TRAINING_PATTERN_2:
2657 *DP |= DP_LINK_TRAIN_PAT_2;
2658 break;
2659 case DP_TRAINING_PATTERN_3:
2660 if (IS_CHERRYVIEW(dev)) {
2661 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2662 } else {
2663 DRM_ERROR("DP training pattern 3 not supported\n");
2664 *DP |= DP_LINK_TRAIN_PAT_2;
2665 }
2666 break;
2667 }
2668 }
2669}
2670
2671static void intel_dp_enable_port(struct intel_dp *intel_dp)
2672{
2673 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2674 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002675 struct intel_crtc *crtc =
2676 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002677
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002678 /* enable with pattern 1 (as per spec) */
2679 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2680 DP_TRAINING_PATTERN_1);
2681
2682 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2683 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002684
2685 /*
2686 * Magic for VLV/CHV. We _must_ first set up the register
2687 * without actually enabling the port, and then do another
2688 * write to enable the port. Otherwise link training will
2689 * fail when the power sequencer is freshly used for this port.
2690 */
2691 intel_dp->DP |= DP_PORT_EN;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002692 if (crtc->config->has_audio)
2693 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002694
2695 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2696 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002697}
2698
Daniel Vettere8cb4552012-07-01 13:05:48 +02002699static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002700{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002701 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2702 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002703 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002704 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002705 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002706 enum port port = dp_to_dig_port(intel_dp)->port;
2707 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002708
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002709 if (WARN_ON(dp_reg & DP_PORT_EN))
2710 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002711
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002712 pps_lock(intel_dp);
2713
Wayne Boyer666a4532015-12-09 12:29:35 -08002714 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002715 vlv_init_panel_power_sequencer(intel_dp);
2716
Ville Syrjälä78645782015-11-20 22:09:19 +02002717 /*
2718 * We get an occasional spurious underrun between the port
2719 * enable and vdd enable, when enabling port A eDP.
2720 *
2721 * FIXME: Not sure if this applies to (PCH) port D eDP as well
2722 */
2723 if (port == PORT_A)
2724 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
2725
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002726 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002727
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002728 if (port == PORT_A && IS_GEN5(dev_priv)) {
2729 /*
2730 * Underrun reporting for the other pipe was disabled in
2731 * g4x_pre_enable_dp(). The eDP PLL and port have now been
2732 * enabled, so it's now safe to re-enable underrun reporting.
2733 */
2734 intel_wait_for_vblank_if_active(dev_priv->dev, !pipe);
2735 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, true);
2736 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, true);
2737 }
2738
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002739 edp_panel_vdd_on(intel_dp);
2740 edp_panel_on(intel_dp);
2741 edp_panel_vdd_off(intel_dp, true);
2742
Ville Syrjälä78645782015-11-20 22:09:19 +02002743 if (port == PORT_A)
2744 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
2745
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002746 pps_unlock(intel_dp);
2747
Wayne Boyer666a4532015-12-09 12:29:35 -08002748 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002749 unsigned int lane_mask = 0x0;
2750
2751 if (IS_CHERRYVIEW(dev))
2752 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2753
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002754 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2755 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002756 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002757
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002758 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2759 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002760 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002761
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002762 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002763 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002764 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002765 intel_audio_codec_enable(encoder);
2766 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002767}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002768
Jani Nikulaecff4f32013-09-06 07:38:29 +03002769static void g4x_enable_dp(struct intel_encoder *encoder)
2770{
Jani Nikula828f5c62013-09-05 16:44:45 +03002771 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2772
Jani Nikulaecff4f32013-09-06 07:38:29 +03002773 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002774 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002775}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002776
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002777static void vlv_enable_dp(struct intel_encoder *encoder)
2778{
Jani Nikula828f5c62013-09-05 16:44:45 +03002779 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2780
Daniel Vetter4be73782014-01-17 14:39:48 +01002781 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002782 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002783}
2784
Jani Nikulaecff4f32013-09-06 07:38:29 +03002785static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002786{
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002787 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002788 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002789 enum port port = dp_to_dig_port(intel_dp)->port;
2790 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002791
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002792 intel_dp_prepare(encoder);
2793
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002794 if (port == PORT_A && IS_GEN5(dev_priv)) {
2795 /*
2796 * We get FIFO underruns on the other pipe when
2797 * enabling the CPU eDP PLL, and when enabling CPU
2798 * eDP port. We could potentially avoid the PLL
2799 * underrun with a vblank wait just prior to enabling
2800 * the PLL, but that doesn't appear to help the port
2801 * enable case. Just sweep it all under the rug.
2802 */
2803 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, false);
2804 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, false);
2805 }
2806
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002807 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002808 if (port == PORT_A)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002809 ironlake_edp_pll_on(intel_dp);
2810}
2811
Ville Syrjälä83b84592014-10-16 21:29:51 +03002812static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2813{
2814 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2815 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2816 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002817 i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002818
2819 edp_panel_vdd_off_sync(intel_dp);
2820
2821 /*
2822 * VLV seems to get confused when multiple power seqeuencers
2823 * have the same port selected (even if only one has power/vdd
2824 * enabled). The failure manifests as vlv_wait_port_ready() failing
2825 * CHV on the other hand doesn't seem to mind having the same port
2826 * selected in multiple power seqeuencers, but let's clear the
2827 * port select always when logically disconnecting a power sequencer
2828 * from a port.
2829 */
2830 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2831 pipe_name(pipe), port_name(intel_dig_port->port));
2832 I915_WRITE(pp_on_reg, 0);
2833 POSTING_READ(pp_on_reg);
2834
2835 intel_dp->pps_pipe = INVALID_PIPE;
2836}
2837
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002838static void vlv_steal_power_sequencer(struct drm_device *dev,
2839 enum pipe pipe)
2840{
2841 struct drm_i915_private *dev_priv = dev->dev_private;
2842 struct intel_encoder *encoder;
2843
2844 lockdep_assert_held(&dev_priv->pps_mutex);
2845
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002846 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2847 return;
2848
Jani Nikula19c80542015-12-16 12:48:16 +02002849 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002850 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002851 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002852
2853 if (encoder->type != INTEL_OUTPUT_EDP)
2854 continue;
2855
2856 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002857 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002858
2859 if (intel_dp->pps_pipe != pipe)
2860 continue;
2861
2862 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002863 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002864
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002865 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002866 "stealing pipe %c power sequencer from active eDP port %c\n",
2867 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002868
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002869 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002870 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002871 }
2872}
2873
2874static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2875{
2876 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2877 struct intel_encoder *encoder = &intel_dig_port->base;
2878 struct drm_device *dev = encoder->base.dev;
2879 struct drm_i915_private *dev_priv = dev->dev_private;
2880 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002881
2882 lockdep_assert_held(&dev_priv->pps_mutex);
2883
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002884 if (!is_edp(intel_dp))
2885 return;
2886
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002887 if (intel_dp->pps_pipe == crtc->pipe)
2888 return;
2889
2890 /*
2891 * If another power sequencer was being used on this
2892 * port previously make sure to turn off vdd there while
2893 * we still have control of it.
2894 */
2895 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002896 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002897
2898 /*
2899 * We may be stealing the power
2900 * sequencer from another port.
2901 */
2902 vlv_steal_power_sequencer(dev, crtc->pipe);
2903
2904 /* now it's all ours */
2905 intel_dp->pps_pipe = crtc->pipe;
2906
2907 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2908 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2909
2910 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002911 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2912 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002913}
2914
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002915static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2916{
2917 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2918 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002919 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002920 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002921 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002922 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002923 int pipe = intel_crtc->pipe;
2924 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002925
Ville Syrjäläa5805162015-05-26 20:42:30 +03002926 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002927
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002928 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002929 val = 0;
2930 if (pipe)
2931 val |= (1<<21);
2932 else
2933 val &= ~(1<<21);
2934 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002935 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2936 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2937 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002938
Ville Syrjäläa5805162015-05-26 20:42:30 +03002939 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002940
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002941 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002942}
2943
Jani Nikulaecff4f32013-09-06 07:38:29 +03002944static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002945{
2946 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2947 struct drm_device *dev = encoder->base.dev;
2948 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002949 struct intel_crtc *intel_crtc =
2950 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002951 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002952 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002953
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002954 intel_dp_prepare(encoder);
2955
Jesse Barnes89b667f2013-04-18 14:51:36 -07002956 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002957 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002958 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002959 DPIO_PCS_TX_LANE2_RESET |
2960 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002961 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002962 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2963 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2964 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2965 DPIO_PCS_CLK_SOFT_RESET);
2966
2967 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002968 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2969 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2970 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002971 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002972}
2973
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002974static void chv_pre_enable_dp(struct intel_encoder *encoder)
2975{
2976 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2977 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2978 struct drm_device *dev = encoder->base.dev;
2979 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002980 struct intel_crtc *intel_crtc =
2981 to_intel_crtc(encoder->base.crtc);
2982 enum dpio_channel ch = vlv_dport_to_channel(dport);
2983 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002984 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002985 u32 val;
2986
Ville Syrjäläa5805162015-05-26 20:42:30 +03002987 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002988
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002989 /* allow hardware to manage TX FIFO reset source */
2990 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2991 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2992 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2993
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002994 if (intel_crtc->config->lane_count > 2) {
2995 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2996 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2997 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2998 }
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002999
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003000 /* Program Tx lane latency optimal setting*/
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003001 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003002 /* Set the upar bit */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003003 if (intel_crtc->config->lane_count == 1)
3004 data = 0x0;
3005 else
3006 data = (i == 1) ? 0x0 : 0x1;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003007 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
3008 data << DPIO_UPAR_SHIFT);
3009 }
3010
3011 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03003012 if (intel_crtc->config->port_clock > 270000)
3013 stagger = 0x18;
3014 else if (intel_crtc->config->port_clock > 135000)
3015 stagger = 0xd;
3016 else if (intel_crtc->config->port_clock > 67500)
3017 stagger = 0x7;
3018 else if (intel_crtc->config->port_clock > 33750)
3019 stagger = 0x4;
3020 else
3021 stagger = 0x2;
3022
3023 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
3024 val |= DPIO_TX2_STAGGER_MASK(0x1f);
3025 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
3026
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003027 if (intel_crtc->config->lane_count > 2) {
3028 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
3029 val |= DPIO_TX2_STAGGER_MASK(0x1f);
3030 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
3031 }
Ville Syrjälä2e523e92015-04-10 18:21:27 +03003032
3033 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
3034 DPIO_LANESTAGGER_STRAP(stagger) |
3035 DPIO_LANESTAGGER_STRAP_OVRD |
3036 DPIO_TX1_STAGGER_MASK(0x1f) |
3037 DPIO_TX1_STAGGER_MULT(6) |
3038 DPIO_TX2_STAGGER_MULT(0));
3039
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003040 if (intel_crtc->config->lane_count > 2) {
3041 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
3042 DPIO_LANESTAGGER_STRAP(stagger) |
3043 DPIO_LANESTAGGER_STRAP_OVRD |
3044 DPIO_TX1_STAGGER_MASK(0x1f) |
3045 DPIO_TX1_STAGGER_MULT(7) |
3046 DPIO_TX2_STAGGER_MULT(5));
3047 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003048
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03003049 /* Deassert data lane reset */
3050 chv_data_lane_soft_reset(encoder, false);
3051
Ville Syrjäläa5805162015-05-26 20:42:30 +03003052 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003053
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003054 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003055
3056 /* Second common lane will stay alive on its own now */
3057 if (dport->release_cl2_override) {
3058 chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
3059 dport->release_cl2_override = false;
3060 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003061}
3062
Ville Syrjälä9197c882014-04-09 13:29:05 +03003063static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
3064{
3065 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
3066 struct drm_device *dev = encoder->base.dev;
3067 struct drm_i915_private *dev_priv = dev->dev_private;
3068 struct intel_crtc *intel_crtc =
3069 to_intel_crtc(encoder->base.crtc);
3070 enum dpio_channel ch = vlv_dport_to_channel(dport);
3071 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003072 unsigned int lane_mask =
3073 intel_dp_unused_lane_mask(intel_crtc->config->lane_count);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003074 u32 val;
3075
Ville Syrjälä625695f2014-06-28 02:04:02 +03003076 intel_dp_prepare(encoder);
3077
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003078 /*
3079 * Must trick the second common lane into life.
3080 * Otherwise we can't even access the PLL.
3081 */
3082 if (ch == DPIO_CH0 && pipe == PIPE_B)
3083 dport->release_cl2_override =
3084 !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);
3085
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003086 chv_phy_powergate_lanes(encoder, true, lane_mask);
3087
Ville Syrjäläa5805162015-05-26 20:42:30 +03003088 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003089
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03003090 /* Assert data lane reset */
3091 chv_data_lane_soft_reset(encoder, true);
3092
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03003093 /* program left/right clock distribution */
3094 if (pipe != PIPE_B) {
3095 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3096 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3097 if (ch == DPIO_CH0)
3098 val |= CHV_BUFLEFTENA1_FORCE;
3099 if (ch == DPIO_CH1)
3100 val |= CHV_BUFRIGHTENA1_FORCE;
3101 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3102 } else {
3103 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3104 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3105 if (ch == DPIO_CH0)
3106 val |= CHV_BUFLEFTENA2_FORCE;
3107 if (ch == DPIO_CH1)
3108 val |= CHV_BUFRIGHTENA2_FORCE;
3109 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3110 }
3111
Ville Syrjälä9197c882014-04-09 13:29:05 +03003112 /* program clock channel usage */
3113 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
3114 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
3115 if (pipe != PIPE_B)
3116 val &= ~CHV_PCS_USEDCLKCHANNEL;
3117 else
3118 val |= CHV_PCS_USEDCLKCHANNEL;
3119 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
3120
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003121 if (intel_crtc->config->lane_count > 2) {
3122 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
3123 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
3124 if (pipe != PIPE_B)
3125 val &= ~CHV_PCS_USEDCLKCHANNEL;
3126 else
3127 val |= CHV_PCS_USEDCLKCHANNEL;
3128 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
3129 }
Ville Syrjälä9197c882014-04-09 13:29:05 +03003130
3131 /*
3132 * This a a bit weird since generally CL
3133 * matches the pipe, but here we need to
3134 * pick the CL based on the port.
3135 */
3136 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
3137 if (pipe != PIPE_B)
3138 val &= ~CHV_CMN_USEDCLKCHANNEL;
3139 else
3140 val |= CHV_CMN_USEDCLKCHANNEL;
3141 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
3142
Ville Syrjäläa5805162015-05-26 20:42:30 +03003143 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003144}
3145
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003146static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
3147{
3148 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3149 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
3150 u32 val;
3151
3152 mutex_lock(&dev_priv->sb_lock);
3153
3154 /* disable left/right clock distribution */
3155 if (pipe != PIPE_B) {
3156 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3157 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3158 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3159 } else {
3160 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3161 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3162 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3163 }
3164
3165 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003166
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003167 /*
3168 * Leave the power down bit cleared for at least one
3169 * lane so that chv_powergate_phy_ch() will power
3170 * on something when the channel is otherwise unused.
3171 * When the port is off and the override is removed
3172 * the lanes power down anyway, so otherwise it doesn't
3173 * really matter what the state of power down bits is
3174 * after this.
3175 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003176 chv_phy_powergate_lanes(encoder, false, 0x0);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003177}
3178
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003179/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003180 * Native read with retry for link status and receiver capability reads for
3181 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02003182 *
3183 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
3184 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003185 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003186static ssize_t
3187intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
3188 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003189{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003190 ssize_t ret;
3191 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003192
Ville Syrjäläf6a19062014-10-16 20:46:09 +03003193 /*
3194 * Sometime we just get the same incorrect byte repeated
3195 * over the entire buffer. Doing just one throw away read
3196 * initially seems to "solve" it.
3197 */
3198 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
3199
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003200 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003201 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
3202 if (ret == size)
3203 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003204 msleep(1);
3205 }
3206
Jani Nikula9d1a1032014-03-14 16:51:15 +02003207 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003208}
3209
3210/*
3211 * Fetch AUX CH registers 0x202 - 0x207 which contain
3212 * link status information
3213 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003214bool
Keith Packard93f62da2011-11-01 19:45:03 -07003215intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003216{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003217 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3218 DP_LANE0_1_STATUS,
3219 link_status,
3220 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003221}
3222
Paulo Zanoni11002442014-06-13 18:45:41 -03003223/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003224uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003225intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003226{
Paulo Zanoni30add222012-10-26 19:05:45 -02003227 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303228 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003229 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003230
Vandana Kannan93147262014-11-18 15:45:29 +05303231 if (IS_BROXTON(dev))
3232 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3233 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05303234 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303235 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003236 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Wayne Boyer666a4532015-12-09 12:29:35 -08003237 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05303238 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003239 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303240 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003241 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303242 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003243 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303244 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003245}
3246
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003247uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003248intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3249{
Paulo Zanoni30add222012-10-26 19:05:45 -02003250 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003251 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003252
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003253 if (INTEL_INFO(dev)->gen >= 9) {
3254 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3255 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3256 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3257 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3258 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3259 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3260 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303261 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3262 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003263 default:
3264 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3265 }
3266 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003267 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303268 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3269 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3270 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3271 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3272 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3273 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3274 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003275 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303276 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003277 }
Wayne Boyer666a4532015-12-09 12:29:35 -08003278 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003279 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303280 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3281 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3282 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3283 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3284 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3285 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3286 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003287 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303288 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003289 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003290 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003291 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303292 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3293 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3294 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3295 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3296 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003297 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303298 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003299 }
3300 } else {
3301 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303302 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3303 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3304 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3305 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3306 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3307 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3308 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003309 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303310 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003311 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003312 }
3313}
3314
Daniel Vetter5829975c2015-04-16 11:36:52 +02003315static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003316{
3317 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3318 struct drm_i915_private *dev_priv = dev->dev_private;
3319 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003320 struct intel_crtc *intel_crtc =
3321 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003322 unsigned long demph_reg_value, preemph_reg_value,
3323 uniqtranscale_reg_value;
3324 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003325 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003326 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003327
3328 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303329 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003330 preemph_reg_value = 0x0004000;
3331 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303332 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003333 demph_reg_value = 0x2B405555;
3334 uniqtranscale_reg_value = 0x552AB83A;
3335 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303336 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003337 demph_reg_value = 0x2B404040;
3338 uniqtranscale_reg_value = 0x5548B83A;
3339 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303340 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003341 demph_reg_value = 0x2B245555;
3342 uniqtranscale_reg_value = 0x5560B83A;
3343 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303344 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003345 demph_reg_value = 0x2B405555;
3346 uniqtranscale_reg_value = 0x5598DA3A;
3347 break;
3348 default:
3349 return 0;
3350 }
3351 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303352 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003353 preemph_reg_value = 0x0002000;
3354 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303355 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003356 demph_reg_value = 0x2B404040;
3357 uniqtranscale_reg_value = 0x5552B83A;
3358 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303359 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003360 demph_reg_value = 0x2B404848;
3361 uniqtranscale_reg_value = 0x5580B83A;
3362 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303363 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003364 demph_reg_value = 0x2B404040;
3365 uniqtranscale_reg_value = 0x55ADDA3A;
3366 break;
3367 default:
3368 return 0;
3369 }
3370 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303371 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003372 preemph_reg_value = 0x0000000;
3373 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303374 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003375 demph_reg_value = 0x2B305555;
3376 uniqtranscale_reg_value = 0x5570B83A;
3377 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303378 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003379 demph_reg_value = 0x2B2B4040;
3380 uniqtranscale_reg_value = 0x55ADDA3A;
3381 break;
3382 default:
3383 return 0;
3384 }
3385 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303386 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003387 preemph_reg_value = 0x0006000;
3388 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303389 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003390 demph_reg_value = 0x1B405555;
3391 uniqtranscale_reg_value = 0x55ADDA3A;
3392 break;
3393 default:
3394 return 0;
3395 }
3396 break;
3397 default:
3398 return 0;
3399 }
3400
Ville Syrjäläa5805162015-05-26 20:42:30 +03003401 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003402 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3403 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3404 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003405 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003406 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3407 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3408 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3409 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003410 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003411
3412 return 0;
3413}
3414
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003415static bool chv_need_uniq_trans_scale(uint8_t train_set)
3416{
3417 return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 &&
3418 (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3419}
3420
Daniel Vetter5829975c2015-04-16 11:36:52 +02003421static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003422{
3423 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3424 struct drm_i915_private *dev_priv = dev->dev_private;
3425 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3426 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003427 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003428 uint8_t train_set = intel_dp->train_set[0];
3429 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003430 enum pipe pipe = intel_crtc->pipe;
3431 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003432
3433 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303434 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003435 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303436 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003437 deemph_reg_value = 128;
3438 margin_reg_value = 52;
3439 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303440 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003441 deemph_reg_value = 128;
3442 margin_reg_value = 77;
3443 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303444 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003445 deemph_reg_value = 128;
3446 margin_reg_value = 102;
3447 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303448 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003449 deemph_reg_value = 128;
3450 margin_reg_value = 154;
3451 /* FIXME extra to set for 1200 */
3452 break;
3453 default:
3454 return 0;
3455 }
3456 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303457 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003458 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303459 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003460 deemph_reg_value = 85;
3461 margin_reg_value = 78;
3462 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303463 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003464 deemph_reg_value = 85;
3465 margin_reg_value = 116;
3466 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303467 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003468 deemph_reg_value = 85;
3469 margin_reg_value = 154;
3470 break;
3471 default:
3472 return 0;
3473 }
3474 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303475 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003476 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303477 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003478 deemph_reg_value = 64;
3479 margin_reg_value = 104;
3480 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303481 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003482 deemph_reg_value = 64;
3483 margin_reg_value = 154;
3484 break;
3485 default:
3486 return 0;
3487 }
3488 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303489 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003490 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303491 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003492 deemph_reg_value = 43;
3493 margin_reg_value = 154;
3494 break;
3495 default:
3496 return 0;
3497 }
3498 break;
3499 default:
3500 return 0;
3501 }
3502
Ville Syrjäläa5805162015-05-26 20:42:30 +03003503 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003504
3505 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003506 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3507 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003508 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3509 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003510 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3511
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003512 if (intel_crtc->config->lane_count > 2) {
3513 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3514 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3515 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3516 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3517 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3518 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003519
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003520 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3521 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3522 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3523 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3524
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003525 if (intel_crtc->config->lane_count > 2) {
3526 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3527 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3528 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3529 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3530 }
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003531
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003532 /* Program swing deemph */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003533 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003534 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3535 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3536 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3537 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3538 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003539
3540 /* Program swing margin */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003541 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003542 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003543
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003544 val &= ~DPIO_SWING_MARGIN000_MASK;
3545 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003546
3547 /*
3548 * Supposedly this value shouldn't matter when unique transition
3549 * scale is disabled, but in fact it does matter. Let's just
3550 * always program the same value and hope it's OK.
3551 */
3552 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3553 val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;
3554
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003555 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3556 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003557
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003558 /*
3559 * The document said it needs to set bit 27 for ch0 and bit 26
3560 * for ch1. Might be a typo in the doc.
3561 * For now, for this unique transition scale selection, set bit
3562 * 27 for ch0 and ch1.
3563 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003564 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003565 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003566 if (chv_need_uniq_trans_scale(train_set))
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003567 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003568 else
3569 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3570 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003571 }
3572
3573 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003574 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3575 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3576 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3577
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003578 if (intel_crtc->config->lane_count > 2) {
3579 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3580 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3581 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3582 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003583
Ville Syrjäläa5805162015-05-26 20:42:30 +03003584 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003585
3586 return 0;
3587}
3588
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003589static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003590gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003591{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003592 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003593
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003594 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303595 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003596 default:
3597 signal_levels |= DP_VOLTAGE_0_4;
3598 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303599 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003600 signal_levels |= DP_VOLTAGE_0_6;
3601 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303602 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003603 signal_levels |= DP_VOLTAGE_0_8;
3604 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303605 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003606 signal_levels |= DP_VOLTAGE_1_2;
3607 break;
3608 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003609 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303610 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003611 default:
3612 signal_levels |= DP_PRE_EMPHASIS_0;
3613 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303614 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003615 signal_levels |= DP_PRE_EMPHASIS_3_5;
3616 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303617 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003618 signal_levels |= DP_PRE_EMPHASIS_6;
3619 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303620 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003621 signal_levels |= DP_PRE_EMPHASIS_9_5;
3622 break;
3623 }
3624 return signal_levels;
3625}
3626
Zhenyu Wange3421a12010-04-08 09:43:27 +08003627/* Gen6's DP voltage swing and pre-emphasis control */
3628static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003629gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003630{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003631 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3632 DP_TRAIN_PRE_EMPHASIS_MASK);
3633 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303634 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3635 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003636 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303637 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003638 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303639 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3640 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003641 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303642 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3643 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003644 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303645 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3646 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003647 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003648 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003649 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3650 "0x%x\n", signal_levels);
3651 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003652 }
3653}
3654
Keith Packard1a2eb462011-11-16 16:26:07 -08003655/* Gen7's DP voltage swing and pre-emphasis control */
3656static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003657gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003658{
3659 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3660 DP_TRAIN_PRE_EMPHASIS_MASK);
3661 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303662 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003663 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303664 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003665 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303666 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003667 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3668
Sonika Jindalbd600182014-08-08 16:23:41 +05303669 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003670 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303671 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003672 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3673
Sonika Jindalbd600182014-08-08 16:23:41 +05303674 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003675 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303676 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003677 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3678
3679 default:
3680 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3681 "0x%x\n", signal_levels);
3682 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3683 }
3684}
3685
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003686void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003687intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003688{
3689 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003690 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003691 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003692 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003693 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003694 uint8_t train_set = intel_dp->train_set[0];
3695
David Weinehallf8896f52015-06-25 11:11:03 +03003696 if (HAS_DDI(dev)) {
3697 signal_levels = ddi_signal_levels(intel_dp);
3698
3699 if (IS_BROXTON(dev))
3700 signal_levels = 0;
3701 else
3702 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003703 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003704 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003705 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003706 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003707 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003708 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003709 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003710 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003711 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003712 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3713 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003714 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003715 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3716 }
3717
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303718 if (mask)
3719 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3720
3721 DRM_DEBUG_KMS("Using vswing level %d\n",
3722 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3723 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3724 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3725 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003726
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003727 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003728
3729 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3730 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003731}
3732
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003733void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003734intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3735 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003736{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003737 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003738 struct drm_i915_private *dev_priv =
3739 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003740
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003741 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003742
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003743 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003744 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003745}
3746
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003747void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003748{
3749 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3750 struct drm_device *dev = intel_dig_port->base.base.dev;
3751 struct drm_i915_private *dev_priv = dev->dev_private;
3752 enum port port = intel_dig_port->port;
3753 uint32_t val;
3754
3755 if (!HAS_DDI(dev))
3756 return;
3757
3758 val = I915_READ(DP_TP_CTL(port));
3759 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3760 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3761 I915_WRITE(DP_TP_CTL(port), val);
3762
3763 /*
3764 * On PORT_A we can have only eDP in SST mode. There the only reason
3765 * we need to set idle transmission mode is to work around a HW issue
3766 * where we enable the pipe while not in idle link-training mode.
3767 * In this case there is requirement to wait for a minimum number of
3768 * idle patterns to be sent.
3769 */
3770 if (port == PORT_A)
3771 return;
3772
3773 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3774 1))
3775 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3776}
3777
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003778static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003779intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003780{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003781 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003782 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003783 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003784 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003785 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003786 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003787
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003788 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003789 return;
3790
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003791 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003792 return;
3793
Zhao Yakui28c97732009-10-09 11:39:41 +08003794 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003795
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003796 if ((IS_GEN7(dev) && port == PORT_A) ||
3797 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003798 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003799 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003800 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003801 if (IS_CHERRYVIEW(dev))
3802 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3803 else
3804 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003805 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003806 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003807 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003808 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003809
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003810 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3811 I915_WRITE(intel_dp->output_reg, DP);
3812 POSTING_READ(intel_dp->output_reg);
3813
3814 /*
3815 * HW workaround for IBX, we need to move the port
3816 * to transcoder A after disabling it to allow the
3817 * matching HDMI port to be enabled on transcoder A.
3818 */
3819 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003820 /*
3821 * We get CPU/PCH FIFO underruns on the other pipe when
3822 * doing the workaround. Sweep them under the rug.
3823 */
3824 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3825 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3826
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003827 /* always enable with pattern 1 (as per spec) */
3828 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3829 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3830 I915_WRITE(intel_dp->output_reg, DP);
3831 POSTING_READ(intel_dp->output_reg);
3832
3833 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003834 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003835 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003836
3837 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
3838 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3839 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003840 }
3841
Keith Packardf01eca22011-09-28 16:48:10 -07003842 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003843
3844 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003845}
3846
Keith Packard26d61aa2011-07-25 20:01:09 -07003847static bool
3848intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003849{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003850 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3851 struct drm_device *dev = dig_port->base.base.dev;
3852 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303853 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003854
Jani Nikula9d1a1032014-03-14 16:51:15 +02003855 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3856 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003857 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003858
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003859 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003860
Adam Jacksonedb39242012-09-18 10:58:49 -04003861 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3862 return false; /* DPCD not present */
3863
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003864 /* Check if the panel supports PSR */
3865 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003866 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003867 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3868 intel_dp->psr_dpcd,
3869 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003870 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3871 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003872 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003873 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303874
3875 if (INTEL_INFO(dev)->gen >= 9 &&
3876 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3877 uint8_t frame_sync_cap;
3878
3879 dev_priv->psr.sink_support = true;
3880 intel_dp_dpcd_read_wake(&intel_dp->aux,
3881 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3882 &frame_sync_cap, 1);
3883 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3884 /* PSR2 needs frame sync as well */
3885 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3886 DRM_DEBUG_KMS("PSR2 %s on sink",
3887 dev_priv->psr.psr2_support ? "supported" : "not supported");
3888 }
Jani Nikula50003932013-09-20 16:42:17 +03003889 }
3890
Jani Nikulabc5133d2015-09-03 11:16:07 +03003891 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03003892 yesno(intel_dp_source_supports_hbr2(intel_dp)),
Jani Nikula742f4912015-09-03 11:16:09 +03003893 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
Todd Previte06ea66b2014-01-20 10:19:39 -07003894
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303895 /* Intermediate frequency support */
3896 if (is_edp(intel_dp) &&
3897 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3898 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3899 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003900 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003901 int i;
3902
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303903 intel_dp_dpcd_read_wake(&intel_dp->aux,
3904 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003905 sink_rates,
3906 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003907
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003908 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3909 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003910
3911 if (val == 0)
3912 break;
3913
Sonika Jindalaf77b972015-05-07 13:59:28 +05303914 /* Value read is in kHz while drm clock is saved in deca-kHz */
3915 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003916 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003917 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303918 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003919
3920 intel_dp_print_rates(intel_dp);
3921
Adam Jacksonedb39242012-09-18 10:58:49 -04003922 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3923 DP_DWN_STRM_PORT_PRESENT))
3924 return true; /* native DP sink */
3925
3926 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3927 return true; /* no per-port downstream info */
3928
Jani Nikula9d1a1032014-03-14 16:51:15 +02003929 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3930 intel_dp->downstream_ports,
3931 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003932 return false; /* downstream port status fetch failed */
3933
3934 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003935}
3936
Adam Jackson0d198322012-05-14 16:05:47 -04003937static void
3938intel_dp_probe_oui(struct intel_dp *intel_dp)
3939{
3940 u8 buf[3];
3941
3942 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3943 return;
3944
Jani Nikula9d1a1032014-03-14 16:51:15 +02003945 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003946 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3947 buf[0], buf[1], buf[2]);
3948
Jani Nikula9d1a1032014-03-14 16:51:15 +02003949 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003950 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3951 buf[0], buf[1], buf[2]);
3952}
3953
Dave Airlie0e32b392014-05-02 14:02:48 +10003954static bool
3955intel_dp_probe_mst(struct intel_dp *intel_dp)
3956{
3957 u8 buf[1];
3958
3959 if (!intel_dp->can_mst)
3960 return false;
3961
3962 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3963 return false;
3964
Dave Airlie0e32b392014-05-02 14:02:48 +10003965 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3966 if (buf[0] & DP_MST_CAP) {
3967 DRM_DEBUG_KMS("Sink is MST capable\n");
3968 intel_dp->is_mst = true;
3969 } else {
3970 DRM_DEBUG_KMS("Sink is not MST capable\n");
3971 intel_dp->is_mst = false;
3972 }
3973 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003974
3975 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3976 return intel_dp->is_mst;
3977}
3978
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003979static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003980{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003981 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003982 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003983 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003984 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003985 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003986 int count = 0;
3987 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003988
3989 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003990 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003991 ret = -EIO;
3992 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003993 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003994
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003995 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003996 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003997 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003998 ret = -EIO;
3999 goto out;
4000 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004001
Rodrigo Vivic6297842015-11-05 10:50:20 -08004002 do {
4003 intel_wait_for_vblank(dev, intel_crtc->pipe);
4004
4005 if (drm_dp_dpcd_readb(&intel_dp->aux,
4006 DP_TEST_SINK_MISC, &buf) < 0) {
4007 ret = -EIO;
4008 goto out;
4009 }
4010 count = buf & DP_TEST_COUNT_MASK;
4011 } while (--attempts && count);
4012
4013 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08004014 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08004015 ret = -ETIMEDOUT;
4016 }
4017
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004018 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004019 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004020 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004021}
4022
4023static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
4024{
4025 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08004026 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004027 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4028 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004029 int ret;
4030
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004031 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4032 return -EIO;
4033
4034 if (!(buf & DP_TEST_CRC_SUPPORTED))
4035 return -ENOTTY;
4036
4037 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4038 return -EIO;
4039
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08004040 if (buf & DP_TEST_SINK_START) {
4041 ret = intel_dp_sink_crc_stop(intel_dp);
4042 if (ret)
4043 return ret;
4044 }
4045
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004046 hsw_disable_ips(intel_crtc);
4047
4048 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4049 buf | DP_TEST_SINK_START) < 0) {
4050 hsw_enable_ips(intel_crtc);
4051 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004052 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004053
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08004054 intel_wait_for_vblank(dev, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004055 return 0;
4056}
4057
4058int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4059{
4060 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4061 struct drm_device *dev = dig_port->base.base.dev;
4062 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4063 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004064 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004065 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004066
4067 ret = intel_dp_sink_crc_start(intel_dp);
4068 if (ret)
4069 return ret;
4070
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004071 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004072 intel_wait_for_vblank(dev, intel_crtc->pipe);
4073
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004074 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004075 DP_TEST_SINK_MISC, &buf) < 0) {
4076 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004077 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004078 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004079 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004080
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004081 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004082
4083 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004084 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
4085 ret = -ETIMEDOUT;
4086 goto stop;
4087 }
4088
4089 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4090 ret = -EIO;
4091 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004092 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004093
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004094stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004095 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004096 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004097}
4098
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004099static bool
4100intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4101{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004102 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4103 DP_DEVICE_SERVICE_IRQ_VECTOR,
4104 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004105}
4106
Dave Airlie0e32b392014-05-02 14:02:48 +10004107static bool
4108intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4109{
4110 int ret;
4111
4112 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4113 DP_SINK_COUNT_ESI,
4114 sink_irq_vector, 14);
4115 if (ret != 14)
4116 return false;
4117
4118 return true;
4119}
4120
Todd Previtec5d5ab72015-04-15 08:38:38 -07004121static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004122{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004123 uint8_t test_result = DP_TEST_ACK;
4124 return test_result;
4125}
4126
4127static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4128{
4129 uint8_t test_result = DP_TEST_NAK;
4130 return test_result;
4131}
4132
4133static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4134{
4135 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004136 struct intel_connector *intel_connector = intel_dp->attached_connector;
4137 struct drm_connector *connector = &intel_connector->base;
4138
4139 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004140 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004141 intel_dp->aux.i2c_defer_count > 6) {
4142 /* Check EDID read for NACKs, DEFERs and corruption
4143 * (DP CTS 1.2 Core r1.1)
4144 * 4.2.2.4 : Failed EDID read, I2C_NAK
4145 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4146 * 4.2.2.6 : EDID corruption detected
4147 * Use failsafe mode for all cases
4148 */
4149 if (intel_dp->aux.i2c_nack_count > 0 ||
4150 intel_dp->aux.i2c_defer_count > 0)
4151 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4152 intel_dp->aux.i2c_nack_count,
4153 intel_dp->aux.i2c_defer_count);
4154 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4155 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304156 struct edid *block = intel_connector->detect_edid;
4157
4158 /* We have to write the checksum
4159 * of the last block read
4160 */
4161 block += intel_connector->detect_edid->extensions;
4162
Todd Previte559be302015-05-04 07:48:20 -07004163 if (!drm_dp_dpcd_write(&intel_dp->aux,
4164 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304165 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004166 1))
Todd Previte559be302015-05-04 07:48:20 -07004167 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4168
4169 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4170 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4171 }
4172
4173 /* Set test active flag here so userspace doesn't interrupt things */
4174 intel_dp->compliance_test_active = 1;
4175
Todd Previtec5d5ab72015-04-15 08:38:38 -07004176 return test_result;
4177}
4178
4179static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4180{
4181 uint8_t test_result = DP_TEST_NAK;
4182 return test_result;
4183}
4184
4185static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4186{
4187 uint8_t response = DP_TEST_NAK;
4188 uint8_t rxdata = 0;
4189 int status = 0;
4190
Todd Previtec5d5ab72015-04-15 08:38:38 -07004191 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4192 if (status <= 0) {
4193 DRM_DEBUG_KMS("Could not read test request from sink\n");
4194 goto update_status;
4195 }
4196
4197 switch (rxdata) {
4198 case DP_TEST_LINK_TRAINING:
4199 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4200 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4201 response = intel_dp_autotest_link_training(intel_dp);
4202 break;
4203 case DP_TEST_LINK_VIDEO_PATTERN:
4204 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4205 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4206 response = intel_dp_autotest_video_pattern(intel_dp);
4207 break;
4208 case DP_TEST_LINK_EDID_READ:
4209 DRM_DEBUG_KMS("EDID test requested\n");
4210 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4211 response = intel_dp_autotest_edid(intel_dp);
4212 break;
4213 case DP_TEST_LINK_PHY_TEST_PATTERN:
4214 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4215 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4216 response = intel_dp_autotest_phy_pattern(intel_dp);
4217 break;
4218 default:
4219 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4220 break;
4221 }
4222
4223update_status:
4224 status = drm_dp_dpcd_write(&intel_dp->aux,
4225 DP_TEST_RESPONSE,
4226 &response, 1);
4227 if (status <= 0)
4228 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004229}
4230
Dave Airlie0e32b392014-05-02 14:02:48 +10004231static int
4232intel_dp_check_mst_status(struct intel_dp *intel_dp)
4233{
4234 bool bret;
4235
4236 if (intel_dp->is_mst) {
4237 u8 esi[16] = { 0 };
4238 int ret = 0;
4239 int retry;
4240 bool handled;
4241 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4242go_again:
4243 if (bret == true) {
4244
4245 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004246 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004247 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004248 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4249 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004250 intel_dp_stop_link_train(intel_dp);
4251 }
4252
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004253 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004254 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4255
4256 if (handled) {
4257 for (retry = 0; retry < 3; retry++) {
4258 int wret;
4259 wret = drm_dp_dpcd_write(&intel_dp->aux,
4260 DP_SINK_COUNT_ESI+1,
4261 &esi[1], 3);
4262 if (wret == 3) {
4263 break;
4264 }
4265 }
4266
4267 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4268 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004269 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004270 goto go_again;
4271 }
4272 } else
4273 ret = 0;
4274
4275 return ret;
4276 } else {
4277 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4278 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4279 intel_dp->is_mst = false;
4280 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4281 /* send a hotplug event */
4282 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4283 }
4284 }
4285 return -EINVAL;
4286}
4287
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004288/*
4289 * According to DP spec
4290 * 5.1.2:
4291 * 1. Read DPCD
4292 * 2. Configure link according to Receiver Capabilities
4293 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4294 * 4. Check link status on receipt of hot-plug interrupt
4295 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004296static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004297intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004298{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004299 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004300 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004301 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004302 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004303
Dave Airlie5b215bc2014-08-05 10:40:20 +10004304 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4305
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304306 /*
4307 * Clearing compliance test variables to allow capturing
4308 * of values for next automated test request.
4309 */
4310 intel_dp->compliance_test_active = 0;
4311 intel_dp->compliance_test_type = 0;
4312 intel_dp->compliance_test_data = 0;
4313
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02004314 if (!intel_encoder->base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004315 return;
4316
Imre Deak1a125d82014-08-18 14:42:46 +03004317 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4318 return;
4319
Keith Packard92fd8fd2011-07-25 19:50:10 -07004320 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004321 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004322 return;
4323 }
4324
Keith Packard92fd8fd2011-07-25 19:50:10 -07004325 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004326 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004327 return;
4328 }
4329
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004330 /* Try to read the source of the interrupt */
4331 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4332 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4333 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004334 drm_dp_dpcd_writeb(&intel_dp->aux,
4335 DP_DEVICE_SERVICE_IRQ_VECTOR,
4336 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004337
4338 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004339 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004340 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4341 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4342 }
4343
Shubhangi Shrivastava14631e92015-10-14 14:56:49 +05304344 /* if link training is requested we should perform it always */
4345 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
4346 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004347 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004348 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004349 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004350 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004351 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004352}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004353
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004354/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004355static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004356intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004357{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004358 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004359 uint8_t type;
4360
4361 if (!intel_dp_get_dpcd(intel_dp))
4362 return connector_status_disconnected;
4363
4364 /* if there's no downstream port, we're done */
4365 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004366 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004367
4368 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004369 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4370 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004371 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004372
4373 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4374 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004375 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004376
Adam Jackson23235172012-09-20 16:42:45 -04004377 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4378 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004379 }
4380
4381 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004382 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004383 return connector_status_connected;
4384
4385 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004386 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4387 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4388 if (type == DP_DS_PORT_TYPE_VGA ||
4389 type == DP_DS_PORT_TYPE_NON_EDID)
4390 return connector_status_unknown;
4391 } else {
4392 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4393 DP_DWN_STRM_PORT_TYPE_MASK;
4394 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4395 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4396 return connector_status_unknown;
4397 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004398
4399 /* Anything else is out of spec, warn and ignore */
4400 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004401 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004402}
4403
4404static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004405edp_detect(struct intel_dp *intel_dp)
4406{
4407 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4408 enum drm_connector_status status;
4409
4410 status = intel_panel_detect(dev);
4411 if (status == connector_status_unknown)
4412 status = connector_status_connected;
4413
4414 return status;
4415}
4416
Jani Nikulab93433c2015-08-20 10:47:36 +03004417static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4418 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004419{
Jani Nikulab93433c2015-08-20 10:47:36 +03004420 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004421
Jani Nikula0df53b72015-08-20 10:47:40 +03004422 switch (port->port) {
4423 case PORT_A:
4424 return true;
4425 case PORT_B:
4426 bit = SDE_PORTB_HOTPLUG;
4427 break;
4428 case PORT_C:
4429 bit = SDE_PORTC_HOTPLUG;
4430 break;
4431 case PORT_D:
4432 bit = SDE_PORTD_HOTPLUG;
4433 break;
4434 default:
4435 MISSING_CASE(port->port);
4436 return false;
4437 }
4438
4439 return I915_READ(SDEISR) & bit;
4440}
4441
4442static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4443 struct intel_digital_port *port)
4444{
4445 u32 bit;
4446
4447 switch (port->port) {
4448 case PORT_A:
4449 return true;
4450 case PORT_B:
4451 bit = SDE_PORTB_HOTPLUG_CPT;
4452 break;
4453 case PORT_C:
4454 bit = SDE_PORTC_HOTPLUG_CPT;
4455 break;
4456 case PORT_D:
4457 bit = SDE_PORTD_HOTPLUG_CPT;
4458 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004459 case PORT_E:
4460 bit = SDE_PORTE_HOTPLUG_SPT;
4461 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004462 default:
4463 MISSING_CASE(port->port);
4464 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004465 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004466
Jani Nikulab93433c2015-08-20 10:47:36 +03004467 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004468}
4469
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004470static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004471 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004472{
Jani Nikula9642c812015-08-20 10:47:41 +03004473 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004474
Jani Nikula9642c812015-08-20 10:47:41 +03004475 switch (port->port) {
4476 case PORT_B:
4477 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4478 break;
4479 case PORT_C:
4480 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4481 break;
4482 case PORT_D:
4483 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4484 break;
4485 default:
4486 MISSING_CASE(port->port);
4487 return false;
4488 }
4489
4490 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4491}
4492
4493static bool vlv_digital_port_connected(struct drm_i915_private *dev_priv,
4494 struct intel_digital_port *port)
4495{
4496 u32 bit;
4497
4498 switch (port->port) {
4499 case PORT_B:
4500 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4501 break;
4502 case PORT_C:
4503 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4504 break;
4505 case PORT_D:
4506 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4507 break;
4508 default:
4509 MISSING_CASE(port->port);
4510 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004511 }
4512
Jani Nikula1d245982015-08-20 10:47:37 +03004513 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004514}
4515
Jani Nikulae464bfd2015-08-20 10:47:42 +03004516static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304517 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004518{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304519 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4520 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004521 u32 bit;
4522
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304523 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4524 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004525 case PORT_A:
4526 bit = BXT_DE_PORT_HP_DDIA;
4527 break;
4528 case PORT_B:
4529 bit = BXT_DE_PORT_HP_DDIB;
4530 break;
4531 case PORT_C:
4532 bit = BXT_DE_PORT_HP_DDIC;
4533 break;
4534 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304535 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004536 return false;
4537 }
4538
4539 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4540}
4541
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004542/*
4543 * intel_digital_port_connected - is the specified port connected?
4544 * @dev_priv: i915 private structure
4545 * @port: the port to test
4546 *
4547 * Return %true if @port is connected, %false otherwise.
4548 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304549bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004550 struct intel_digital_port *port)
4551{
Jani Nikula0df53b72015-08-20 10:47:40 +03004552 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004553 return ibx_digital_port_connected(dev_priv, port);
Jani Nikula0df53b72015-08-20 10:47:40 +03004554 if (HAS_PCH_SPLIT(dev_priv))
4555 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004556 else if (IS_BROXTON(dev_priv))
4557 return bxt_digital_port_connected(dev_priv, port);
Wayne Boyer666a4532015-12-09 12:29:35 -08004558 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jani Nikula9642c812015-08-20 10:47:41 +03004559 return vlv_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004560 else
4561 return g4x_digital_port_connected(dev_priv, port);
4562}
4563
Keith Packard8c241fe2011-09-28 16:38:44 -07004564static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004565intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004566{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004567 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004568
Jani Nikula9cd300e2012-10-19 14:51:52 +03004569 /* use cached edid if we have one */
4570 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004571 /* invalid edid */
4572 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004573 return NULL;
4574
Jani Nikula55e9ede2013-10-01 10:38:54 +03004575 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004576 } else
4577 return drm_get_edid(&intel_connector->base,
4578 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004579}
4580
Chris Wilsonbeb60602014-09-02 20:04:00 +01004581static void
4582intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004583{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004584 struct intel_connector *intel_connector = intel_dp->attached_connector;
4585 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004586
Chris Wilsonbeb60602014-09-02 20:04:00 +01004587 edid = intel_dp_get_edid(intel_dp);
4588 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004589
Chris Wilsonbeb60602014-09-02 20:04:00 +01004590 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4591 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4592 else
4593 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4594}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004595
Chris Wilsonbeb60602014-09-02 20:04:00 +01004596static void
4597intel_dp_unset_edid(struct intel_dp *intel_dp)
4598{
4599 struct intel_connector *intel_connector = intel_dp->attached_connector;
4600
4601 kfree(intel_connector->detect_edid);
4602 intel_connector->detect_edid = NULL;
4603
4604 intel_dp->has_audio = false;
4605}
4606
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004607static enum drm_connector_status
4608intel_dp_detect(struct drm_connector *connector, bool force)
4609{
4610 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004611 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4612 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004613 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004614 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004615 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004616 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004617 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004618
Chris Wilson164c8592013-07-20 20:27:08 +01004619 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004620 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004621 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004622
Dave Airlie0e32b392014-05-02 14:02:48 +10004623 if (intel_dp->is_mst) {
4624 /* MST devices are disconnected from a monitor POV */
4625 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4626 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004627 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004628 }
4629
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004630 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4631 intel_display_power_get(to_i915(dev), power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004632
Chris Wilsond410b562014-09-02 20:03:59 +01004633 /* Can't disconnect eDP, but you can close the lid... */
4634 if (is_edp(intel_dp))
4635 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004636 else if (intel_digital_port_connected(to_i915(dev),
4637 dp_to_dig_port(intel_dp)))
4638 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004639 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004640 status = connector_status_disconnected;
4641
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304642 if (status != connector_status_connected) {
4643 intel_dp->compliance_test_active = 0;
4644 intel_dp->compliance_test_type = 0;
4645 intel_dp->compliance_test_data = 0;
4646
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004647 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304648 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004649
Adam Jackson0d198322012-05-14 16:05:47 -04004650 intel_dp_probe_oui(intel_dp);
4651
Dave Airlie0e32b392014-05-02 14:02:48 +10004652 ret = intel_dp_probe_mst(intel_dp);
4653 if (ret) {
4654 /* if we are in MST mode then this connector
4655 won't appear connected or have anything with EDID on it */
4656 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4657 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4658 status = connector_status_disconnected;
4659 goto out;
4660 }
4661
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304662 /*
4663 * Clearing NACK and defer counts to get their exact values
4664 * while reading EDID which are required by Compliance tests
4665 * 4.2.2.4 and 4.2.2.5
4666 */
4667 intel_dp->aux.i2c_nack_count = 0;
4668 intel_dp->aux.i2c_defer_count = 0;
4669
Chris Wilsonbeb60602014-09-02 20:04:00 +01004670 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004671
Paulo Zanonid63885d2012-10-26 19:05:49 -02004672 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4673 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004674 status = connector_status_connected;
4675
Todd Previte09b1eb12015-04-20 15:27:34 -07004676 /* Try to read the source of the interrupt */
4677 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4678 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4679 /* Clear interrupt source */
4680 drm_dp_dpcd_writeb(&intel_dp->aux,
4681 DP_DEVICE_SERVICE_IRQ_VECTOR,
4682 sink_irq_vector);
4683
4684 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4685 intel_dp_handle_test_request(intel_dp);
4686 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4687 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4688 }
4689
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004690out:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004691 intel_display_power_put(to_i915(dev), power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004692 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004693}
4694
Chris Wilsonbeb60602014-09-02 20:04:00 +01004695static void
4696intel_dp_force(struct drm_connector *connector)
4697{
4698 struct intel_dp *intel_dp = intel_attached_dp(connector);
4699 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004700 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004701 enum intel_display_power_domain power_domain;
4702
4703 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4704 connector->base.id, connector->name);
4705 intel_dp_unset_edid(intel_dp);
4706
4707 if (connector->status != connector_status_connected)
4708 return;
4709
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004710 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4711 intel_display_power_get(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004712
4713 intel_dp_set_edid(intel_dp);
4714
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004715 intel_display_power_put(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004716
4717 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4718 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4719}
4720
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004721static int intel_dp_get_modes(struct drm_connector *connector)
4722{
Jani Nikuladd06f902012-10-19 14:51:50 +03004723 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004724 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004725
Chris Wilsonbeb60602014-09-02 20:04:00 +01004726 edid = intel_connector->detect_edid;
4727 if (edid) {
4728 int ret = intel_connector_update_modes(connector, edid);
4729 if (ret)
4730 return ret;
4731 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004732
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004733 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004734 if (is_edp(intel_attached_dp(connector)) &&
4735 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004736 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004737
4738 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004739 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004740 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004741 drm_mode_probed_add(connector, mode);
4742 return 1;
4743 }
4744 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004745
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004746 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004747}
4748
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004749static bool
4750intel_dp_detect_audio(struct drm_connector *connector)
4751{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004752 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004753 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004754
Chris Wilsonbeb60602014-09-02 20:04:00 +01004755 edid = to_intel_connector(connector)->detect_edid;
4756 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004757 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004758
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004759 return has_audio;
4760}
4761
Chris Wilsonf6849602010-09-19 09:29:33 +01004762static int
4763intel_dp_set_property(struct drm_connector *connector,
4764 struct drm_property *property,
4765 uint64_t val)
4766{
Chris Wilsone953fd72011-02-21 22:23:52 +00004767 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004768 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004769 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4770 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004771 int ret;
4772
Rob Clark662595d2012-10-11 20:36:04 -05004773 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004774 if (ret)
4775 return ret;
4776
Chris Wilson3f43c482011-05-12 22:17:24 +01004777 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004778 int i = val;
4779 bool has_audio;
4780
4781 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004782 return 0;
4783
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004784 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004785
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004786 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004787 has_audio = intel_dp_detect_audio(connector);
4788 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004789 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004790
4791 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004792 return 0;
4793
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004794 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004795 goto done;
4796 }
4797
Chris Wilsone953fd72011-02-21 22:23:52 +00004798 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004799 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004800 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004801
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004802 switch (val) {
4803 case INTEL_BROADCAST_RGB_AUTO:
4804 intel_dp->color_range_auto = true;
4805 break;
4806 case INTEL_BROADCAST_RGB_FULL:
4807 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004808 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004809 break;
4810 case INTEL_BROADCAST_RGB_LIMITED:
4811 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004812 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004813 break;
4814 default:
4815 return -EINVAL;
4816 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004817
4818 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004819 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004820 return 0;
4821
Chris Wilsone953fd72011-02-21 22:23:52 +00004822 goto done;
4823 }
4824
Yuly Novikov53b41832012-10-26 12:04:00 +03004825 if (is_edp(intel_dp) &&
4826 property == connector->dev->mode_config.scaling_mode_property) {
4827 if (val == DRM_MODE_SCALE_NONE) {
4828 DRM_DEBUG_KMS("no scaling not supported\n");
4829 return -EINVAL;
4830 }
4831
4832 if (intel_connector->panel.fitting_mode == val) {
4833 /* the eDP scaling property is not changed */
4834 return 0;
4835 }
4836 intel_connector->panel.fitting_mode = val;
4837
4838 goto done;
4839 }
4840
Chris Wilsonf6849602010-09-19 09:29:33 +01004841 return -EINVAL;
4842
4843done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004844 if (intel_encoder->base.crtc)
4845 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004846
4847 return 0;
4848}
4849
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004850static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004851intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004852{
Jani Nikula1d508702012-10-19 14:51:49 +03004853 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004854
Chris Wilson10e972d2014-09-04 21:43:45 +01004855 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004856
Jani Nikula9cd300e2012-10-19 14:51:52 +03004857 if (!IS_ERR_OR_NULL(intel_connector->edid))
4858 kfree(intel_connector->edid);
4859
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004860 /* Can't call is_edp() since the encoder may have been destroyed
4861 * already. */
4862 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004863 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004864
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004865 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004866 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004867}
4868
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004869void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004870{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004871 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4872 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004873
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02004874 intel_dp_aux_fini(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004875 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004876 if (is_edp(intel_dp)) {
4877 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004878 /*
4879 * vdd might still be enabled do to the delayed vdd off.
4880 * Make sure vdd is actually turned off here.
4881 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004882 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004883 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004884 pps_unlock(intel_dp);
4885
Clint Taylor01527b32014-07-07 13:01:46 -07004886 if (intel_dp->edp_notifier.notifier_call) {
4887 unregister_reboot_notifier(&intel_dp->edp_notifier);
4888 intel_dp->edp_notifier.notifier_call = NULL;
4889 }
Keith Packardbd943152011-09-18 23:09:52 -07004890 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004891 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004892 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004893}
4894
Imre Deak07f9cd02014-08-18 14:42:45 +03004895static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4896{
4897 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4898
4899 if (!is_edp(intel_dp))
4900 return;
4901
Ville Syrjälä951468f2014-09-04 14:55:31 +03004902 /*
4903 * vdd might still be enabled do to the delayed vdd off.
4904 * Make sure vdd is actually turned off here.
4905 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004906 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004907 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004908 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004909 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004910}
4911
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004912static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4913{
4914 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4915 struct drm_device *dev = intel_dig_port->base.base.dev;
4916 struct drm_i915_private *dev_priv = dev->dev_private;
4917 enum intel_display_power_domain power_domain;
4918
4919 lockdep_assert_held(&dev_priv->pps_mutex);
4920
4921 if (!edp_have_panel_vdd(intel_dp))
4922 return;
4923
4924 /*
4925 * The VDD bit needs a power domain reference, so if the bit is
4926 * already enabled when we boot or resume, grab this reference and
4927 * schedule a vdd off, so we don't hold on to the reference
4928 * indefinitely.
4929 */
4930 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004931 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004932 intel_display_power_get(dev_priv, power_domain);
4933
4934 edp_panel_vdd_schedule_off(intel_dp);
4935}
4936
Imre Deak6d93c0c2014-07-31 14:03:36 +03004937static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4938{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004939 struct intel_dp *intel_dp;
4940
4941 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4942 return;
4943
4944 intel_dp = enc_to_intel_dp(encoder);
4945
4946 pps_lock(intel_dp);
4947
4948 /*
4949 * Read out the current power sequencer assignment,
4950 * in case the BIOS did something with it.
4951 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004952 if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004953 vlv_initial_power_sequencer_setup(intel_dp);
4954
4955 intel_edp_panel_vdd_sanitize(intel_dp);
4956
4957 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004958}
4959
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004960static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004961 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004962 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004963 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004964 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004965 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004966 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004967 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004968 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004969 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004970};
4971
4972static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4973 .get_modes = intel_dp_get_modes,
4974 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004975 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004976};
4977
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004978static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004979 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004980 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004981};
4982
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004983enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004984intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4985{
4986 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004987 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004988 struct drm_device *dev = intel_dig_port->base.base.dev;
4989 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004990 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004991 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004992
Takashi Iwai25400582015-11-19 12:09:56 +01004993 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
4994 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
Dave Airlie0e32b392014-05-02 14:02:48 +10004995 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004996
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004997 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4998 /*
4999 * vdd off can generate a long pulse on eDP which
5000 * would require vdd on to handle it, and thus we
5001 * would end up in an endless cycle of
5002 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
5003 */
5004 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
5005 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02005006 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005007 }
5008
Ville Syrjälä26fbb772014-08-11 18:37:37 +03005009 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
5010 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10005011 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10005012
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005013 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak1c767b32014-08-18 14:42:42 +03005014 intel_display_power_get(dev_priv, power_domain);
5015
Dave Airlie0e32b392014-05-02 14:02:48 +10005016 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03005017 /* indicate that we need to restart link training */
5018 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10005019
Jani Nikula7e66bcf2015-08-20 10:47:39 +03005020 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
5021 goto mst_fail;
Dave Airlie0e32b392014-05-02 14:02:48 +10005022
5023 if (!intel_dp_get_dpcd(intel_dp)) {
5024 goto mst_fail;
5025 }
5026
5027 intel_dp_probe_oui(intel_dp);
5028
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03005029 if (!intel_dp_probe_mst(intel_dp)) {
5030 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
5031 intel_dp_check_link_status(intel_dp);
5032 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005033 goto mst_fail;
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03005034 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005035 } else {
5036 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03005037 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10005038 goto mst_fail;
5039 }
5040
5041 if (!intel_dp->is_mst) {
Dave Airlie5b215bc2014-08-05 10:40:20 +10005042 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10005043 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10005044 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005045 }
5046 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005047
5048 ret = IRQ_HANDLED;
5049
Imre Deak1c767b32014-08-18 14:42:42 +03005050 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005051mst_fail:
5052 /* if we were in MST mode, and device is not there get out of MST mode */
5053 if (intel_dp->is_mst) {
5054 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5055 intel_dp->is_mst = false;
5056 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
5057 }
Imre Deak1c767b32014-08-18 14:42:42 +03005058put_power:
5059 intel_display_power_put(dev_priv, power_domain);
5060
5061 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005062}
5063
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005064/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005065bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005066{
5067 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005068 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005069 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005070 static const short port_mapping[] = {
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005071 [PORT_B] = DVO_PORT_DPB,
5072 [PORT_C] = DVO_PORT_DPC,
5073 [PORT_D] = DVO_PORT_DPD,
5074 [PORT_E] = DVO_PORT_DPE,
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005075 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005076
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005077 /*
5078 * eDP not supported on g4x. so bail out early just
5079 * for a bit extra safety in case the VBT is bonkers.
5080 */
5081 if (INTEL_INFO(dev)->gen < 5)
5082 return false;
5083
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005084 if (port == PORT_A)
5085 return true;
5086
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005087 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005088 return false;
5089
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005090 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5091 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005092
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005093 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005094 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5095 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005096 return true;
5097 }
5098 return false;
5099}
5100
Dave Airlie0e32b392014-05-02 14:02:48 +10005101void
Chris Wilsonf6849602010-09-19 09:29:33 +01005102intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5103{
Yuly Novikov53b41832012-10-26 12:04:00 +03005104 struct intel_connector *intel_connector = to_intel_connector(connector);
5105
Chris Wilson3f43c482011-05-12 22:17:24 +01005106 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005107 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005108 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005109
5110 if (is_edp(intel_dp)) {
5111 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005112 drm_object_attach_property(
5113 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005114 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005115 DRM_MODE_SCALE_ASPECT);
5116 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005117 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005118}
5119
Imre Deakdada1a92014-01-29 13:25:41 +02005120static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5121{
5122 intel_dp->last_power_cycle = jiffies;
5123 intel_dp->last_power_on = jiffies;
5124 intel_dp->last_backlight_off = jiffies;
5125}
5126
Daniel Vetter67a54562012-10-20 20:57:45 +02005127static void
5128intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005129 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005130{
5131 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005132 struct edp_power_seq cur, vbt, spec,
5133 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305134 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005135 i915_reg_t pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07005136
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005137 lockdep_assert_held(&dev_priv->pps_mutex);
5138
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005139 /* already initialized? */
5140 if (final->t11_t12 != 0)
5141 return;
5142
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305143 if (IS_BROXTON(dev)) {
5144 /*
5145 * TODO: BXT has 2 sets of PPS registers.
5146 * Correct Register for Broxton need to be identified
5147 * using VBT. hardcoding for now
5148 */
5149 pp_ctrl_reg = BXT_PP_CONTROL(0);
5150 pp_on_reg = BXT_PP_ON_DELAYS(0);
5151 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5152 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005153 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005154 pp_on_reg = PCH_PP_ON_DELAYS;
5155 pp_off_reg = PCH_PP_OFF_DELAYS;
5156 pp_div_reg = PCH_PP_DIVISOR;
5157 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005158 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5159
5160 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5161 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5162 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5163 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005164 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005165
5166 /* Workaround: Need to write PP_CONTROL with the unlock key as
5167 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305168 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005169
Jesse Barnes453c5422013-03-28 09:55:41 -07005170 pp_on = I915_READ(pp_on_reg);
5171 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305172 if (!IS_BROXTON(dev)) {
5173 I915_WRITE(pp_ctrl_reg, pp_ctl);
5174 pp_div = I915_READ(pp_div_reg);
5175 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005176
5177 /* Pull timing values out of registers */
5178 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5179 PANEL_POWER_UP_DELAY_SHIFT;
5180
5181 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5182 PANEL_LIGHT_ON_DELAY_SHIFT;
5183
5184 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5185 PANEL_LIGHT_OFF_DELAY_SHIFT;
5186
5187 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5188 PANEL_POWER_DOWN_DELAY_SHIFT;
5189
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305190 if (IS_BROXTON(dev)) {
5191 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5192 BXT_POWER_CYCLE_DELAY_SHIFT;
5193 if (tmp > 0)
5194 cur.t11_t12 = (tmp - 1) * 1000;
5195 else
5196 cur.t11_t12 = 0;
5197 } else {
5198 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005199 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305200 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005201
5202 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5203 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5204
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005205 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005206
5207 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5208 * our hw here, which are all in 100usec. */
5209 spec.t1_t3 = 210 * 10;
5210 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5211 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5212 spec.t10 = 500 * 10;
5213 /* This one is special and actually in units of 100ms, but zero
5214 * based in the hw (so we need to add 100 ms). But the sw vbt
5215 * table multiplies it with 1000 to make it in units of 100usec,
5216 * too. */
5217 spec.t11_t12 = (510 + 100) * 10;
5218
5219 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5220 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5221
5222 /* Use the max of the register settings and vbt. If both are
5223 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005224#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005225 spec.field : \
5226 max(cur.field, vbt.field))
5227 assign_final(t1_t3);
5228 assign_final(t8);
5229 assign_final(t9);
5230 assign_final(t10);
5231 assign_final(t11_t12);
5232#undef assign_final
5233
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005234#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005235 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5236 intel_dp->backlight_on_delay = get_delay(t8);
5237 intel_dp->backlight_off_delay = get_delay(t9);
5238 intel_dp->panel_power_down_delay = get_delay(t10);
5239 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5240#undef get_delay
5241
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005242 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5243 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5244 intel_dp->panel_power_cycle_delay);
5245
5246 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5247 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005248}
5249
5250static void
5251intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005252 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005253{
5254 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005255 u32 pp_on, pp_off, pp_div, port_sel = 0;
5256 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005257 i915_reg_t pp_on_reg, pp_off_reg, pp_div_reg, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005258 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005259 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005260
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005261 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005262
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305263 if (IS_BROXTON(dev)) {
5264 /*
5265 * TODO: BXT has 2 sets of PPS registers.
5266 * Correct Register for Broxton need to be identified
5267 * using VBT. hardcoding for now
5268 */
5269 pp_ctrl_reg = BXT_PP_CONTROL(0);
5270 pp_on_reg = BXT_PP_ON_DELAYS(0);
5271 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5272
5273 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07005274 pp_on_reg = PCH_PP_ON_DELAYS;
5275 pp_off_reg = PCH_PP_OFF_DELAYS;
5276 pp_div_reg = PCH_PP_DIVISOR;
5277 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005278 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5279
5280 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5281 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5282 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005283 }
5284
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005285 /*
5286 * And finally store the new values in the power sequencer. The
5287 * backlight delays are set to 1 because we do manual waits on them. For
5288 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5289 * we'll end up waiting for the backlight off delay twice: once when we
5290 * do the manual sleep, and once when we disable the panel and wait for
5291 * the PP_STATUS bit to become zero.
5292 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005293 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005294 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5295 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005296 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005297 /* Compute the divisor for the pp clock, simply match the Bspec
5298 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305299 if (IS_BROXTON(dev)) {
5300 pp_div = I915_READ(pp_ctrl_reg);
5301 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5302 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5303 << BXT_POWER_CYCLE_DELAY_SHIFT);
5304 } else {
5305 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5306 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5307 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5308 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005309
5310 /* Haswell doesn't have any port selection bits for the panel
5311 * power sequencer any more. */
Wayne Boyer666a4532015-12-09 12:29:35 -08005312 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005313 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005314 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005315 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005316 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005317 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005318 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005319 }
5320
Jesse Barnes453c5422013-03-28 09:55:41 -07005321 pp_on |= port_sel;
5322
5323 I915_WRITE(pp_on_reg, pp_on);
5324 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305325 if (IS_BROXTON(dev))
5326 I915_WRITE(pp_ctrl_reg, pp_div);
5327 else
5328 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005329
Daniel Vetter67a54562012-10-20 20:57:45 +02005330 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005331 I915_READ(pp_on_reg),
5332 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305333 IS_BROXTON(dev) ?
5334 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07005335 I915_READ(pp_div_reg));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005336}
5337
Vandana Kannanb33a2812015-02-13 15:33:03 +05305338/**
5339 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5340 * @dev: DRM device
5341 * @refresh_rate: RR to be programmed
5342 *
5343 * This function gets called when refresh rate (RR) has to be changed from
5344 * one frequency to another. Switches can be between high and low RR
5345 * supported by the panel or to any other RR based on media playback (in
5346 * this case, RR value needs to be passed from user space).
5347 *
5348 * The caller of this function needs to take a lock on dev_priv->drrs.
5349 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305350static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305351{
5352 struct drm_i915_private *dev_priv = dev->dev_private;
5353 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305354 struct intel_digital_port *dig_port = NULL;
5355 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005356 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305357 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305358 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305359
5360 if (refresh_rate <= 0) {
5361 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5362 return;
5363 }
5364
Vandana Kannan96178ee2015-01-10 02:25:56 +05305365 if (intel_dp == NULL) {
5366 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305367 return;
5368 }
5369
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005370 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005371 * FIXME: This needs proper synchronization with psr state for some
5372 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005373 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305374
Vandana Kannan96178ee2015-01-10 02:25:56 +05305375 dig_port = dp_to_dig_port(intel_dp);
5376 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005377 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305378
5379 if (!intel_crtc) {
5380 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5381 return;
5382 }
5383
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005384 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305385
Vandana Kannan96178ee2015-01-10 02:25:56 +05305386 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305387 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5388 return;
5389 }
5390
Vandana Kannan96178ee2015-01-10 02:25:56 +05305391 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5392 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305393 index = DRRS_LOW_RR;
5394
Vandana Kannan96178ee2015-01-10 02:25:56 +05305395 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305396 DRM_DEBUG_KMS(
5397 "DRRS requested for previously set RR...ignoring\n");
5398 return;
5399 }
5400
5401 if (!intel_crtc->active) {
5402 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5403 return;
5404 }
5405
Durgadoss R44395bf2015-02-13 15:33:02 +05305406 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305407 switch (index) {
5408 case DRRS_HIGH_RR:
5409 intel_dp_set_m_n(intel_crtc, M1_N1);
5410 break;
5411 case DRRS_LOW_RR:
5412 intel_dp_set_m_n(intel_crtc, M2_N2);
5413 break;
5414 case DRRS_MAX_RR:
5415 default:
5416 DRM_ERROR("Unsupported refreshrate type\n");
5417 }
5418 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005419 i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005420 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305421
Ville Syrjälä649636e2015-09-22 19:50:01 +03005422 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305423 if (index > DRRS_HIGH_RR) {
Wayne Boyer666a4532015-12-09 12:29:35 -08005424 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305425 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5426 else
5427 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305428 } else {
Wayne Boyer666a4532015-12-09 12:29:35 -08005429 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305430 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5431 else
5432 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305433 }
5434 I915_WRITE(reg, val);
5435 }
5436
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305437 dev_priv->drrs.refresh_rate_type = index;
5438
5439 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5440}
5441
Vandana Kannanb33a2812015-02-13 15:33:03 +05305442/**
5443 * intel_edp_drrs_enable - init drrs struct if supported
5444 * @intel_dp: DP struct
5445 *
5446 * Initializes frontbuffer_bits and drrs.dp
5447 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305448void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5449{
5450 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5451 struct drm_i915_private *dev_priv = dev->dev_private;
5452 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5453 struct drm_crtc *crtc = dig_port->base.base.crtc;
5454 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5455
5456 if (!intel_crtc->config->has_drrs) {
5457 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5458 return;
5459 }
5460
5461 mutex_lock(&dev_priv->drrs.mutex);
5462 if (WARN_ON(dev_priv->drrs.dp)) {
5463 DRM_ERROR("DRRS already enabled\n");
5464 goto unlock;
5465 }
5466
5467 dev_priv->drrs.busy_frontbuffer_bits = 0;
5468
5469 dev_priv->drrs.dp = intel_dp;
5470
5471unlock:
5472 mutex_unlock(&dev_priv->drrs.mutex);
5473}
5474
Vandana Kannanb33a2812015-02-13 15:33:03 +05305475/**
5476 * intel_edp_drrs_disable - Disable DRRS
5477 * @intel_dp: DP struct
5478 *
5479 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305480void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5481{
5482 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5483 struct drm_i915_private *dev_priv = dev->dev_private;
5484 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5485 struct drm_crtc *crtc = dig_port->base.base.crtc;
5486 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5487
5488 if (!intel_crtc->config->has_drrs)
5489 return;
5490
5491 mutex_lock(&dev_priv->drrs.mutex);
5492 if (!dev_priv->drrs.dp) {
5493 mutex_unlock(&dev_priv->drrs.mutex);
5494 return;
5495 }
5496
5497 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5498 intel_dp_set_drrs_state(dev_priv->dev,
5499 intel_dp->attached_connector->panel.
5500 fixed_mode->vrefresh);
5501
5502 dev_priv->drrs.dp = NULL;
5503 mutex_unlock(&dev_priv->drrs.mutex);
5504
5505 cancel_delayed_work_sync(&dev_priv->drrs.work);
5506}
5507
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305508static void intel_edp_drrs_downclock_work(struct work_struct *work)
5509{
5510 struct drm_i915_private *dev_priv =
5511 container_of(work, typeof(*dev_priv), drrs.work.work);
5512 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305513
Vandana Kannan96178ee2015-01-10 02:25:56 +05305514 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305515
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305516 intel_dp = dev_priv->drrs.dp;
5517
5518 if (!intel_dp)
5519 goto unlock;
5520
5521 /*
5522 * The delayed work can race with an invalidate hence we need to
5523 * recheck.
5524 */
5525
5526 if (dev_priv->drrs.busy_frontbuffer_bits)
5527 goto unlock;
5528
5529 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5530 intel_dp_set_drrs_state(dev_priv->dev,
5531 intel_dp->attached_connector->panel.
5532 downclock_mode->vrefresh);
5533
5534unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305535 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305536}
5537
Vandana Kannanb33a2812015-02-13 15:33:03 +05305538/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305539 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305540 * @dev: DRM device
5541 * @frontbuffer_bits: frontbuffer plane tracking bits
5542 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305543 * This function gets called everytime rendering on the given planes start.
5544 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305545 *
5546 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5547 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305548void intel_edp_drrs_invalidate(struct drm_device *dev,
5549 unsigned frontbuffer_bits)
5550{
5551 struct drm_i915_private *dev_priv = dev->dev_private;
5552 struct drm_crtc *crtc;
5553 enum pipe pipe;
5554
Daniel Vetter9da7d692015-04-09 16:44:15 +02005555 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305556 return;
5557
Daniel Vetter88f933a2015-04-09 16:44:16 +02005558 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305559
Vandana Kannana93fad02015-01-10 02:25:59 +05305560 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005561 if (!dev_priv->drrs.dp) {
5562 mutex_unlock(&dev_priv->drrs.mutex);
5563 return;
5564 }
5565
Vandana Kannana93fad02015-01-10 02:25:59 +05305566 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5567 pipe = to_intel_crtc(crtc)->pipe;
5568
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005569 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5570 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5571
Ramalingam C0ddfd202015-06-15 20:50:05 +05305572 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005573 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305574 intel_dp_set_drrs_state(dev_priv->dev,
5575 dev_priv->drrs.dp->attached_connector->panel.
5576 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305577
Vandana Kannana93fad02015-01-10 02:25:59 +05305578 mutex_unlock(&dev_priv->drrs.mutex);
5579}
5580
Vandana Kannanb33a2812015-02-13 15:33:03 +05305581/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305582 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305583 * @dev: DRM device
5584 * @frontbuffer_bits: frontbuffer plane tracking bits
5585 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305586 * This function gets called every time rendering on the given planes has
5587 * completed or flip on a crtc is completed. So DRRS should be upclocked
5588 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5589 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305590 *
5591 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5592 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305593void intel_edp_drrs_flush(struct drm_device *dev,
5594 unsigned frontbuffer_bits)
5595{
5596 struct drm_i915_private *dev_priv = dev->dev_private;
5597 struct drm_crtc *crtc;
5598 enum pipe pipe;
5599
Daniel Vetter9da7d692015-04-09 16:44:15 +02005600 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305601 return;
5602
Daniel Vetter88f933a2015-04-09 16:44:16 +02005603 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305604
Vandana Kannana93fad02015-01-10 02:25:59 +05305605 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005606 if (!dev_priv->drrs.dp) {
5607 mutex_unlock(&dev_priv->drrs.mutex);
5608 return;
5609 }
5610
Vandana Kannana93fad02015-01-10 02:25:59 +05305611 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5612 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005613
5614 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305615 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5616
Ramalingam C0ddfd202015-06-15 20:50:05 +05305617 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005618 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305619 intel_dp_set_drrs_state(dev_priv->dev,
5620 dev_priv->drrs.dp->attached_connector->panel.
5621 fixed_mode->vrefresh);
5622
5623 /*
5624 * flush also means no more activity hence schedule downclock, if all
5625 * other fbs are quiescent too
5626 */
5627 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305628 schedule_delayed_work(&dev_priv->drrs.work,
5629 msecs_to_jiffies(1000));
5630 mutex_unlock(&dev_priv->drrs.mutex);
5631}
5632
Vandana Kannanb33a2812015-02-13 15:33:03 +05305633/**
5634 * DOC: Display Refresh Rate Switching (DRRS)
5635 *
5636 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5637 * which enables swtching between low and high refresh rates,
5638 * dynamically, based on the usage scenario. This feature is applicable
5639 * for internal panels.
5640 *
5641 * Indication that the panel supports DRRS is given by the panel EDID, which
5642 * would list multiple refresh rates for one resolution.
5643 *
5644 * DRRS is of 2 types - static and seamless.
5645 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5646 * (may appear as a blink on screen) and is used in dock-undock scenario.
5647 * Seamless DRRS involves changing RR without any visual effect to the user
5648 * and can be used during normal system usage. This is done by programming
5649 * certain registers.
5650 *
5651 * Support for static/seamless DRRS may be indicated in the VBT based on
5652 * inputs from the panel spec.
5653 *
5654 * DRRS saves power by switching to low RR based on usage scenarios.
5655 *
5656 * eDP DRRS:-
5657 * The implementation is based on frontbuffer tracking implementation.
5658 * When there is a disturbance on the screen triggered by user activity or a
5659 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5660 * When there is no movement on screen, after a timeout of 1 second, a switch
5661 * to low RR is made.
5662 * For integration with frontbuffer tracking code,
5663 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5664 *
5665 * DRRS can be further extended to support other internal panels and also
5666 * the scenario of video playback wherein RR is set based on the rate
5667 * requested by userspace.
5668 */
5669
5670/**
5671 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5672 * @intel_connector: eDP connector
5673 * @fixed_mode: preferred mode of panel
5674 *
5675 * This function is called only once at driver load to initialize basic
5676 * DRRS stuff.
5677 *
5678 * Returns:
5679 * Downclock mode if panel supports it, else return NULL.
5680 * DRRS support is determined by the presence of downclock mode (apart
5681 * from VBT setting).
5682 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305683static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305684intel_dp_drrs_init(struct intel_connector *intel_connector,
5685 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305686{
5687 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305688 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305689 struct drm_i915_private *dev_priv = dev->dev_private;
5690 struct drm_display_mode *downclock_mode = NULL;
5691
Daniel Vetter9da7d692015-04-09 16:44:15 +02005692 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5693 mutex_init(&dev_priv->drrs.mutex);
5694
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305695 if (INTEL_INFO(dev)->gen <= 6) {
5696 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5697 return NULL;
5698 }
5699
5700 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005701 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305702 return NULL;
5703 }
5704
5705 downclock_mode = intel_find_panel_downclock
5706 (dev, fixed_mode, connector);
5707
5708 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305709 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305710 return NULL;
5711 }
5712
Vandana Kannan96178ee2015-01-10 02:25:56 +05305713 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305714
Vandana Kannan96178ee2015-01-10 02:25:56 +05305715 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005716 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305717 return downclock_mode;
5718}
5719
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005720static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005721 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005722{
5723 struct drm_connector *connector = &intel_connector->base;
5724 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005725 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5726 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005727 struct drm_i915_private *dev_priv = dev->dev_private;
5728 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305729 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005730 bool has_dpcd;
5731 struct drm_display_mode *scan;
5732 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005733 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005734
5735 if (!is_edp(intel_dp))
5736 return true;
5737
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005738 pps_lock(intel_dp);
5739 intel_edp_panel_vdd_sanitize(intel_dp);
5740 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005741
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005742 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005743 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005744
5745 if (has_dpcd) {
5746 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5747 dev_priv->no_aux_handshake =
5748 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5749 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5750 } else {
5751 /* if this fails, presume the device is a ghost */
5752 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005753 return false;
5754 }
5755
5756 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005757 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005758 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005759 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005760
Daniel Vetter060c8772014-03-21 23:22:35 +01005761 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005762 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005763 if (edid) {
5764 if (drm_add_edid_modes(connector, edid)) {
5765 drm_mode_connector_update_edid_property(connector,
5766 edid);
5767 drm_edid_to_eld(connector, edid);
5768 } else {
5769 kfree(edid);
5770 edid = ERR_PTR(-EINVAL);
5771 }
5772 } else {
5773 edid = ERR_PTR(-ENOENT);
5774 }
5775 intel_connector->edid = edid;
5776
5777 /* prefer fixed mode from EDID if available */
5778 list_for_each_entry(scan, &connector->probed_modes, head) {
5779 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5780 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305781 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305782 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005783 break;
5784 }
5785 }
5786
5787 /* fallback to VBT if available for eDP */
5788 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5789 fixed_mode = drm_mode_duplicate(dev,
5790 dev_priv->vbt.lfp_lvds_vbt_mode);
5791 if (fixed_mode)
5792 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5793 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005794 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005795
Wayne Boyer666a4532015-12-09 12:29:35 -08005796 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005797 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5798 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005799
5800 /*
5801 * Figure out the current pipe for the initial backlight setup.
5802 * If the current pipe isn't valid, try the PPS pipe, and if that
5803 * fails just assume pipe A.
5804 */
5805 if (IS_CHERRYVIEW(dev))
5806 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5807 else
5808 pipe = PORT_TO_PIPE(intel_dp->DP);
5809
5810 if (pipe != PIPE_A && pipe != PIPE_B)
5811 pipe = intel_dp->pps_pipe;
5812
5813 if (pipe != PIPE_A && pipe != PIPE_B)
5814 pipe = PIPE_A;
5815
5816 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5817 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005818 }
5819
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305820 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005821 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005822 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005823
5824 return true;
5825}
5826
Paulo Zanoni16c25532013-06-12 17:27:25 -03005827bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005828intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5829 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005830{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005831 struct drm_connector *connector = &intel_connector->base;
5832 struct intel_dp *intel_dp = &intel_dig_port->dp;
5833 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5834 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005835 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005836 enum port port = intel_dig_port->port;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005837 int type, ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005838
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005839 if (WARN(intel_dig_port->max_lanes < 1,
5840 "Not enough lanes (%d) for DP on port %c\n",
5841 intel_dig_port->max_lanes, port_name(port)))
5842 return false;
5843
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005844 intel_dp->pps_pipe = INVALID_PIPE;
5845
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005846 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005847 if (INTEL_INFO(dev)->gen >= 9)
5848 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Wayne Boyer666a4532015-12-09 12:29:35 -08005849 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005850 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5851 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5852 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5853 else if (HAS_PCH_SPLIT(dev))
5854 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5855 else
5856 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5857
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005858 if (INTEL_INFO(dev)->gen >= 9)
5859 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5860 else
5861 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005862
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005863 if (HAS_DDI(dev))
5864 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5865
Daniel Vetter07679352012-09-06 22:15:42 +02005866 /* Preserve the current hw state. */
5867 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005868 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005869
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005870 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305871 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005872 else
5873 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005874
Imre Deakf7d24902013-05-08 13:14:05 +03005875 /*
5876 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5877 * for DP the encoder type can be set by the caller to
5878 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5879 */
5880 if (type == DRM_MODE_CONNECTOR_eDP)
5881 intel_encoder->type = INTEL_OUTPUT_EDP;
5882
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005883 /* eDP only on port B and/or C on vlv/chv */
Wayne Boyer666a4532015-12-09 12:29:35 -08005884 if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
5885 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005886 return false;
5887
Imre Deake7281ea2013-05-08 13:14:08 +03005888 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5889 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5890 port_name(port));
5891
Adam Jacksonb3295302010-07-16 14:46:28 -04005892 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005893 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5894
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005895 connector->interlace_allowed = true;
5896 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005897
Daniel Vetter66a92782012-07-12 20:08:18 +02005898 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005899 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005900
Chris Wilsondf0e9242010-09-09 16:20:55 +01005901 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005902 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005903
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005904 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005905 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5906 else
5907 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005908 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005909
Jani Nikula0b998362014-03-14 16:51:17 +02005910 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005911 switch (port) {
5912 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005913 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005914 break;
5915 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005916 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005917 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305918 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005919 break;
5920 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005921 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005922 break;
5923 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005924 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005925 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005926 case PORT_E:
5927 intel_encoder->hpd_pin = HPD_PORT_E;
5928 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005929 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005930 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005931 }
5932
Imre Deakdada1a92014-01-29 13:25:41 +02005933 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005934 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005935 intel_dp_init_panel_power_timestamps(intel_dp);
Wayne Boyer666a4532015-12-09 12:29:35 -08005936 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005937 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005938 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005939 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005940 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005941 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005942
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005943 ret = intel_dp_aux_init(intel_dp, intel_connector);
5944 if (ret)
5945 goto fail;
Dave Airliec1f05262012-08-30 11:06:18 +10005946
Dave Airlie0e32b392014-05-02 14:02:48 +10005947 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005948 if (HAS_DP_MST(dev) &&
5949 (port == PORT_B || port == PORT_C || port == PORT_D))
5950 intel_dp_mst_encoder_init(intel_dig_port,
5951 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005952
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005953 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005954 intel_dp_aux_fini(intel_dp);
5955 intel_dp_mst_encoder_cleanup(intel_dig_port);
5956 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005957 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005958
Chris Wilsonf6849602010-09-19 09:29:33 +01005959 intel_dp_add_properties(intel_dp, connector);
5960
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005961 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5962 * 0xd. Failure to do so will result in spurious interrupts being
5963 * generated on the port when a cable is not attached.
5964 */
5965 if (IS_G4X(dev) && !IS_GM45(dev)) {
5966 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5967 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5968 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005969
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005970 i915_debugfs_connector_add(connector);
5971
Paulo Zanoni16c25532013-06-12 17:27:25 -03005972 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005973
5974fail:
5975 if (is_edp(intel_dp)) {
5976 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5977 /*
5978 * vdd might still be enabled do to the delayed vdd off.
5979 * Make sure vdd is actually turned off here.
5980 */
5981 pps_lock(intel_dp);
5982 edp_panel_vdd_off_sync(intel_dp);
5983 pps_unlock(intel_dp);
5984 }
5985 drm_connector_unregister(connector);
5986 drm_connector_cleanup(connector);
5987
5988 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005989}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005990
5991void
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005992intel_dp_init(struct drm_device *dev,
5993 i915_reg_t output_reg, enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005994{
Dave Airlie13cf5502014-06-18 11:29:35 +10005995 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005996 struct intel_digital_port *intel_dig_port;
5997 struct intel_encoder *intel_encoder;
5998 struct drm_encoder *encoder;
5999 struct intel_connector *intel_connector;
6000
Daniel Vetterb14c5672013-09-19 12:18:32 +02006001 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006002 if (!intel_dig_port)
6003 return;
6004
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006005 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306006 if (!intel_connector)
6007 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006008
6009 intel_encoder = &intel_dig_port->base;
6010 encoder = &intel_encoder->base;
6011
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306012 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Dave Airlieade1ba72015-12-23 14:22:09 +10006013 DRM_MODE_ENCODER_TMDS, NULL))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306014 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006015
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01006016 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006017 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006018 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07006019 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03006020 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006021 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03006022 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006023 intel_encoder->pre_enable = chv_pre_enable_dp;
6024 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03006025 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006026 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006027 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006028 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006029 intel_encoder->pre_enable = vlv_pre_enable_dp;
6030 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006031 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006032 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006033 intel_encoder->pre_enable = g4x_pre_enable_dp;
6034 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03006035 if (INTEL_INFO(dev)->gen >= 5)
6036 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006037 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006038
Paulo Zanoni174edf12012-10-26 19:05:50 -02006039 intel_dig_port->port = port;
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01006040 dev_priv->dig_port_map[port] = intel_encoder;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006041 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006042 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006043
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006044 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03006045 if (IS_CHERRYVIEW(dev)) {
6046 if (port == PORT_D)
6047 intel_encoder->crtc_mask = 1 << 2;
6048 else
6049 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6050 } else {
6051 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6052 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006053 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006054
Dave Airlie13cf5502014-06-18 11:29:35 +10006055 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006056 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006057
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306058 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
6059 goto err_init_connector;
6060
6061 return;
6062
6063err_init_connector:
6064 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306065err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306066 kfree(intel_connector);
6067err_connector_alloc:
6068 kfree(intel_dig_port);
6069
6070 return;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006071}
Dave Airlie0e32b392014-05-02 14:02:48 +10006072
6073void intel_dp_mst_suspend(struct drm_device *dev)
6074{
6075 struct drm_i915_private *dev_priv = dev->dev_private;
6076 int i;
6077
6078 /* disable MST */
6079 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006080 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006081 if (!intel_dig_port)
6082 continue;
6083
6084 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6085 if (!intel_dig_port->dp.can_mst)
6086 continue;
6087 if (intel_dig_port->dp.is_mst)
6088 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6089 }
6090 }
6091}
6092
6093void intel_dp_mst_resume(struct drm_device *dev)
6094{
6095 struct drm_i915_private *dev_priv = dev->dev_private;
6096 int i;
6097
6098 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006099 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006100 if (!intel_dig_port)
6101 continue;
6102 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6103 int ret;
6104
6105 if (!intel_dig_port->dp.can_mst)
6106 continue;
6107
6108 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6109 if (ret != 0) {
6110 intel_dp_check_mst_status(&intel_dig_port->dp);
6111 }
6112 }
6113 }
6114}