blob: 1fb1d3faed0a24e2c542f4349d845d924e34b450 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -040098extern int radeon_fastfb;
Alex Deucherda321c82013-04-12 13:55:22 -040099extern int radeon_dpm;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200100
101/*
102 * Copy from radeon_drv.h so we don't have to include both and have conflicting
103 * symbol;
104 */
Jerome Glissebb635562012-05-09 15:34:46 +0200105#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
106#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100107/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200108#define RADEON_IB_POOL_SIZE 16
109#define RADEON_DEBUGFS_MAX_COMPONENTS 32
110#define RADEONFB_CONN_LIMIT 4
111#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200112
Alex Deucher1b370782011-11-17 20:13:28 -0500113/* max number of rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200114#define RADEON_NUM_RINGS 6
Jerome Glissebb635562012-05-09 15:34:46 +0200115
116/* fence seq are set to this number when signaled */
117#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500118
119/* internal ring indices */
120/* r1xx+ has gfx CP ring */
Christian Königf2ba57b2013-04-08 12:41:29 +0200121#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500122
123/* cayman has 2 compute CP rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200124#define CAYMAN_RING_TYPE_CP1_INDEX 1
125#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500126
Alex Deucher4d756582012-09-27 15:08:35 -0400127/* R600+ has an async dma ring */
128#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500129/* cayman add a second async dma ring */
130#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400131
Christian Königf2ba57b2013-04-08 12:41:29 +0200132/* R600+ */
133#define R600_RING_TYPE_UVD_INDEX 5
134
Jerome Glisse721604a2012-01-05 22:11:05 -0500135/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200136#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200137#define RADEON_VA_RESERVED_SIZE (8 << 20)
138#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500139
Alex Deucherec46c762013-01-03 12:07:30 -0500140/* reset flags */
141#define RADEON_RESET_GFX (1 << 0)
142#define RADEON_RESET_COMPUTE (1 << 1)
143#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500144#define RADEON_RESET_CP (1 << 3)
145#define RADEON_RESET_GRBM (1 << 4)
146#define RADEON_RESET_DMA1 (1 << 5)
147#define RADEON_RESET_RLC (1 << 6)
148#define RADEON_RESET_SEM (1 << 7)
149#define RADEON_RESET_IH (1 << 8)
150#define RADEON_RESET_VMC (1 << 9)
151#define RADEON_RESET_MC (1 << 10)
152#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500153
Alex Deucher9e05fa12013-01-24 10:06:33 -0500154/* max cursor sizes (in pixels) */
155#define CURSOR_WIDTH 64
156#define CURSOR_HEIGHT 64
157
158#define CIK_CURSOR_WIDTH 128
159#define CIK_CURSOR_HEIGHT 128
160
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200161/*
162 * Errata workarounds.
163 */
164enum radeon_pll_errata {
165 CHIP_ERRATA_R300_CG = 0x00000001,
166 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
167 CHIP_ERRATA_PLL_DELAY = 0x00000004
168};
169
170
171struct radeon_device;
172
173
174/*
175 * BIOS.
176 */
177bool radeon_get_bios(struct radeon_device *rdev);
178
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500179/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000180 * Dummy page
181 */
182struct radeon_dummy_page {
183 struct page *page;
184 dma_addr_t addr;
185};
186int radeon_dummy_page_init(struct radeon_device *rdev);
187void radeon_dummy_page_fini(struct radeon_device *rdev);
188
189
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190/*
191 * Clocks
192 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200193struct radeon_clock {
194 struct radeon_pll p1pll;
195 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500196 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200197 struct radeon_pll spll;
198 struct radeon_pll mpll;
199 /* 10 Khz units */
200 uint32_t default_mclk;
201 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500202 uint32_t default_dispclk;
203 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400204 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200205};
206
Rafał Miłecki74338742009-11-03 00:53:02 +0100207/*
208 * Power management
209 */
210int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500211void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100212void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400213void radeon_pm_suspend(struct radeon_device *rdev);
214void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500215void radeon_combios_get_power_modes(struct radeon_device *rdev);
216void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab62013-04-08 12:41:31 +0200217int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
218 u8 clock_type,
219 u32 clock,
220 bool strobe_mode,
221 struct atom_clock_dividers *dividers);
Alex Deuchereaa778a2013-02-13 16:38:25 -0500222int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
223 u32 clock,
224 bool strobe_mode,
225 struct atom_mpll_param *mpll_param);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400226void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400227int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
228 u16 voltage_level, u8 voltage_type,
229 u32 *gpio_value, u32 *gpio_mask);
230void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
231 u32 eng_clock, u32 mem_clock);
232int radeon_atom_get_voltage_step(struct radeon_device *rdev,
233 u8 voltage_type, u16 *voltage_step);
Alex Deucher4a6369e2013-04-12 14:04:10 -0400234int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
235 u16 voltage_id, u16 *voltage);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400236int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
237 u8 voltage_type,
238 u16 nominal_voltage,
239 u16 *true_voltage);
240int radeon_atom_get_min_voltage(struct radeon_device *rdev,
241 u8 voltage_type, u16 *min_voltage);
242int radeon_atom_get_max_voltage(struct radeon_device *rdev,
243 u8 voltage_type, u16 *max_voltage);
244int radeon_atom_get_voltage_table(struct radeon_device *rdev,
245 u8 voltage_type,
246 struct atom_voltage_table *voltage_table);
247bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev, u8 voltage_type);
248void radeon_atom_update_memory_dll(struct radeon_device *rdev,
249 u32 mem_clock);
250void radeon_atom_set_ac_timing(struct radeon_device *rdev,
251 u32 mem_clock);
252int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
253 u8 module_index,
254 struct atom_mc_reg_table *reg_table);
255int radeon_atom_get_memory_info(struct radeon_device *rdev,
256 u8 module_index, struct atom_memory_info *mem_info);
257int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
258 bool gddr5, u8 module_index,
259 struct atom_memory_clock_range_table *mclk_range_table);
260int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
261 u16 voltage_id, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400262void rs690_pm_info(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500263extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
264 unsigned *bankh, unsigned *mtaspect,
265 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000266
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200267/*
268 * Fences.
269 */
270struct radeon_fence_driver {
271 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000272 uint64_t gpu_addr;
273 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200274 /* sync_seq is protected by ring emission lock */
275 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200276 atomic64_t last_seq;
Christian König36abaca2012-05-02 15:11:13 +0200277 unsigned long last_activity;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100278 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200279};
280
281struct radeon_fence {
282 struct radeon_device *rdev;
283 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200284 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200285 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400286 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200287 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200288};
289
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000290int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
291int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200292void radeon_fence_driver_fini(struct radeon_device *rdev);
Jerome Glisse76903b92012-12-17 10:29:06 -0500293void radeon_fence_driver_force_completion(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200294int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400295void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200296bool radeon_fence_signaled(struct radeon_fence *fence);
297int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König8a47cc92012-05-09 15:34:48 +0200298int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500299int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200300int radeon_fence_wait_any(struct radeon_device *rdev,
301 struct radeon_fence **fences,
302 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200303struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
304void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200305unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200306bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
307void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
308static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
309 struct radeon_fence *b)
310{
311 if (!a) {
312 return b;
313 }
314
315 if (!b) {
316 return a;
317 }
318
319 BUG_ON(a->ring != b->ring);
320
321 if (a->seq > b->seq) {
322 return a;
323 } else {
324 return b;
325 }
326}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200327
Christian Königee60e292012-08-09 16:21:08 +0200328static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
329 struct radeon_fence *b)
330{
331 if (!a) {
332 return false;
333 }
334
335 if (!b) {
336 return true;
337 }
338
339 BUG_ON(a->ring != b->ring);
340
341 return a->seq < b->seq;
342}
343
Dave Airliee024e112009-06-24 09:48:08 +1000344/*
345 * Tiling registers
346 */
347struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100348 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000349};
350
351#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200352
353/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100354 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200355 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100356struct radeon_mman {
357 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000358 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100359 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100360 bool mem_global_referenced;
361 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100362};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200363
Jerome Glisse721604a2012-01-05 22:11:05 -0500364/* bo virtual address in a specific vm */
365struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200366 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500367 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500368 uint64_t soffset;
369 uint64_t eoffset;
370 uint32_t flags;
371 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200372 unsigned ref_count;
373
374 /* protected by vm mutex */
375 struct list_head vm_list;
376
377 /* constant after initialization */
378 struct radeon_vm *vm;
379 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500380};
381
Jerome Glisse4c788672009-11-20 14:29:23 +0100382struct radeon_bo {
383 /* Protected by gem.mutex */
384 struct list_head list;
385 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100386 u32 placements[3];
387 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100388 struct ttm_buffer_object tbo;
389 struct ttm_bo_kmap_obj kmap;
390 unsigned pin_count;
391 void *kptr;
392 u32 tiling_flags;
393 u32 pitch;
394 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500395 /* list of all virtual address to which this bo
396 * is associated to
397 */
398 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100399 /* Constant after initialization */
400 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100401 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100402
Jerome Glisse409851f2013-04-25 22:29:27 -0400403 struct ttm_bo_kmap_obj dma_buf_vmap;
404 pid_t pid;
Jerome Glisse4c788672009-11-20 14:29:23 +0100405};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100406#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100407
408struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000409 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100410 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200411 uint64_t gpu_offset;
Christian König4474f3a2013-04-08 12:41:28 +0200412 bool written;
413 unsigned domain;
414 unsigned alt_domain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100415 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200416};
417
Jerome Glisse409851f2013-04-25 22:29:27 -0400418int radeon_gem_debugfs_init(struct radeon_device *rdev);
419
Jerome Glisseb15ba512011-11-15 11:48:34 -0500420/* sub-allocation manager, it has to be protected by another lock.
421 * By conception this is an helper for other part of the driver
422 * like the indirect buffer or semaphore, which both have their
423 * locking.
424 *
425 * Principe is simple, we keep a list of sub allocation in offset
426 * order (first entry has offset == 0, last entry has the highest
427 * offset).
428 *
429 * When allocating new object we first check if there is room at
430 * the end total_size - (last_object_offset + last_object_size) >=
431 * alloc_size. If so we allocate new object there.
432 *
433 * When there is not enough room at the end, we start waiting for
434 * each sub object until we reach object_offset+object_size >=
435 * alloc_size, this object then become the sub object we return.
436 *
437 * Alignment can't be bigger than page size.
438 *
439 * Hole are not considered for allocation to keep things simple.
440 * Assumption is that there won't be hole (all object on same
441 * alignment).
442 */
443struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200444 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500445 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200446 struct list_head *hole;
447 struct list_head flist[RADEON_NUM_RINGS];
448 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500449 unsigned size;
450 uint64_t gpu_addr;
451 void *cpu_ptr;
452 uint32_t domain;
453};
454
455struct radeon_sa_bo;
456
457/* sub-allocation buffer */
458struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200459 struct list_head olist;
460 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500461 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200462 unsigned soffset;
463 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200464 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500465};
466
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200467/*
468 * GEM objects.
469 */
470struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100471 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200472 struct list_head objects;
473};
474
475int radeon_gem_init(struct radeon_device *rdev);
476void radeon_gem_fini(struct radeon_device *rdev);
477int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100478 int alignment, int initial_domain,
479 bool discardable, bool kernel,
480 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200481
Dave Airlieff72145b2011-02-07 12:16:14 +1000482int radeon_mode_dumb_create(struct drm_file *file_priv,
483 struct drm_device *dev,
484 struct drm_mode_create_dumb *args);
485int radeon_mode_dumb_mmap(struct drm_file *filp,
486 struct drm_device *dev,
487 uint32_t handle, uint64_t *offset_p);
488int radeon_mode_dumb_destroy(struct drm_file *file_priv,
489 struct drm_device *dev,
490 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200491
492/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500493 * Semaphores.
494 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500495/* everything here is constant */
496struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200497 struct radeon_sa_bo *sa_bo;
498 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500499 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500500};
501
Jerome Glissec1341e52011-12-21 12:13:47 -0500502int radeon_semaphore_create(struct radeon_device *rdev,
503 struct radeon_semaphore **semaphore);
504void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
505 struct radeon_semaphore *semaphore);
506void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
507 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200508int radeon_semaphore_sync_rings(struct radeon_device *rdev,
509 struct radeon_semaphore *semaphore,
Christian König220907d2012-05-10 16:46:43 +0200510 int signaler, int waiter);
Jerome Glissec1341e52011-12-21 12:13:47 -0500511void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200512 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200513 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500514
515/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200516 * GART structures, functions & helpers
517 */
518struct radeon_mc;
519
Matt Turnera77f1712009-10-14 00:34:41 -0400520#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000521#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400522#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500523#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400524
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200525struct radeon_gart {
526 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400527 struct radeon_bo *robj;
528 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200529 unsigned num_gpu_pages;
530 unsigned num_cpu_pages;
531 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200532 struct page **pages;
533 dma_addr_t *pages_addr;
534 bool ready;
535};
536
537int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
538void radeon_gart_table_ram_free(struct radeon_device *rdev);
539int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
540void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400541int radeon_gart_table_vram_pin(struct radeon_device *rdev);
542void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200543int radeon_gart_init(struct radeon_device *rdev);
544void radeon_gart_fini(struct radeon_device *rdev);
545void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
546 int pages);
547int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500548 int pages, struct page **pagelist,
549 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400550void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200551
552
553/*
554 * GPU MC structures, functions & helpers
555 */
556struct radeon_mc {
557 resource_size_t aper_size;
558 resource_size_t aper_base;
559 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000560 /* for some chips with <= 32MB we need to lie
561 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000562 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000563 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000564 u64 gtt_size;
565 u64 gtt_start;
566 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000567 u64 vram_start;
568 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200569 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000570 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200571 int vram_mtrr;
572 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000573 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400574 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400575 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200576};
577
Alex Deucher06b64762010-01-05 11:27:29 -0500578bool radeon_combios_sideport_present(struct radeon_device *rdev);
579bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200580
581/*
582 * GPU scratch registers structures, functions & helpers
583 */
584struct radeon_scratch {
585 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400586 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200587 bool free[32];
588 uint32_t reg[32];
589};
590
591int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
592void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
593
Alex Deucher75efdee2013-03-04 12:47:46 -0500594/*
595 * GPU doorbell structures, functions & helpers
596 */
597struct radeon_doorbell {
598 u32 num_pages;
599 bool free[1024];
600 /* doorbell mmio */
601 resource_size_t base;
602 resource_size_t size;
603 void __iomem *ptr;
604};
605
606int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
607void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200608
609/*
610 * IRQS.
611 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500612
613struct radeon_unpin_work {
614 struct work_struct work;
615 struct radeon_device *rdev;
616 int crtc_id;
617 struct radeon_fence *fence;
618 struct drm_pending_vblank_event *event;
619 struct radeon_bo *old_rbo;
620 u64 new_crtc_base;
621};
622
623struct r500_irq_stat_regs {
624 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400625 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500626};
627
628struct r600_irq_stat_regs {
629 u32 disp_int;
630 u32 disp_int_cont;
631 u32 disp_int_cont2;
632 u32 d1grph_int;
633 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400634 u32 hdmi0_status;
635 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500636};
637
638struct evergreen_irq_stat_regs {
639 u32 disp_int;
640 u32 disp_int_cont;
641 u32 disp_int_cont2;
642 u32 disp_int_cont3;
643 u32 disp_int_cont4;
644 u32 disp_int_cont5;
645 u32 d1grph_int;
646 u32 d2grph_int;
647 u32 d3grph_int;
648 u32 d4grph_int;
649 u32 d5grph_int;
650 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400651 u32 afmt_status1;
652 u32 afmt_status2;
653 u32 afmt_status3;
654 u32 afmt_status4;
655 u32 afmt_status5;
656 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500657};
658
Alex Deuchera59781b2012-11-09 10:45:57 -0500659struct cik_irq_stat_regs {
660 u32 disp_int;
661 u32 disp_int_cont;
662 u32 disp_int_cont2;
663 u32 disp_int_cont3;
664 u32 disp_int_cont4;
665 u32 disp_int_cont5;
666 u32 disp_int_cont6;
667};
668
Alex Deucher6f34be52010-11-21 10:59:01 -0500669union radeon_irq_stat_regs {
670 struct r500_irq_stat_regs r500;
671 struct r600_irq_stat_regs r600;
672 struct evergreen_irq_stat_regs evergreen;
Alex Deuchera59781b2012-11-09 10:45:57 -0500673 struct cik_irq_stat_regs cik;
Alex Deucher6f34be52010-11-21 10:59:01 -0500674};
675
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400676#define RADEON_MAX_HPD_PINS 6
677#define RADEON_MAX_CRTCS 6
Alex Deucherf122c612012-03-30 08:59:57 -0400678#define RADEON_MAX_AFMT_BLOCKS 6
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400679
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200680struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200681 bool installed;
682 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200683 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200684 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200685 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200686 wait_queue_head_t vblank_queue;
687 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200688 bool afmt[RADEON_MAX_AFMT_BLOCKS];
689 union radeon_irq_stat_regs stat_regs;
Alex Deucher4a6369e2013-04-12 14:04:10 -0400690 bool dpm_thermal;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200691};
692
693int radeon_irq_kms_init(struct radeon_device *rdev);
694void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500695void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
696void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500697void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
698void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200699void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
700void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
701void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
702void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200703
704/*
Christian Könige32eb502011-10-23 12:56:27 +0200705 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200706 */
Alex Deucher74652802011-08-25 13:39:48 -0400707
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200708struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200709 struct radeon_sa_bo *sa_bo;
710 uint32_t length_dw;
711 uint64_t gpu_addr;
712 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200713 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200714 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200715 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200716 bool is_const_ib;
Christian König220907d2012-05-10 16:46:43 +0200717 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glisse68470ae2012-05-09 15:35:00 +0200718 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200719};
720
Christian Könige32eb502011-10-23 12:56:27 +0200721struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100722 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200723 volatile uint32_t *ring;
724 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200725 unsigned rptr_offs;
726 unsigned rptr_reg;
Christian König45df6802012-07-06 16:22:55 +0200727 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400728 u64 next_rptr_gpu_addr;
729 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200730 unsigned wptr;
731 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200732 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200733 unsigned ring_size;
734 unsigned ring_free_dw;
735 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200736 unsigned long last_activity;
737 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200738 uint64_t gpu_addr;
739 uint32_t align_mask;
740 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200741 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500742 u32 ptr_reg_shift;
743 u32 ptr_reg_mask;
744 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400745 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500746 u64 last_semaphore_signal_addr;
747 u64 last_semaphore_wait_addr;
Alex Deucher963e81f2013-06-26 17:37:11 -0400748 /* for CIK queues */
749 u32 me;
750 u32 pipe;
751 u32 queue;
752 struct radeon_bo *mqd_obj;
753 u32 doorbell_page_num;
754 u32 doorbell_offset;
755 unsigned wptr_offs;
756};
757
758struct radeon_mec {
759 struct radeon_bo *hpd_eop_obj;
760 u64 hpd_eop_gpu_addr;
761 u32 num_pipe;
762 u32 num_mec;
763 u32 num_queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200764};
765
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500766/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500767 * VM
768 */
Christian Königee60e292012-08-09 16:21:08 +0200769
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200770/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200771#define RADEON_NUM_VM 16
772
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200773/* defines number of bits in page table versus page directory,
774 * a page is 4KB so we have 12 bits offset, 9 bits in the page
775 * table and the remaining 19 bits are in the page directory */
776#define RADEON_VM_BLOCK_SIZE 9
777
778/* number of entries in page table */
779#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
780
Jerome Glisse721604a2012-01-05 22:11:05 -0500781struct radeon_vm {
782 struct list_head list;
783 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200784 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200785
786 /* contains the page directory */
787 struct radeon_sa_bo *page_directory;
788 uint64_t pd_gpu_addr;
789
790 /* array of page tables, one for each page directory entry */
791 struct radeon_sa_bo **page_tables;
792
Jerome Glisse721604a2012-01-05 22:11:05 -0500793 struct mutex mutex;
794 /* last fence for cs using this vm */
795 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200796 /* last flush or NULL if we still need to flush */
797 struct radeon_fence *last_flush;
Jerome Glisse721604a2012-01-05 22:11:05 -0500798};
799
Jerome Glisse721604a2012-01-05 22:11:05 -0500800struct radeon_vm_manager {
Christian König36ff39c2012-05-09 10:07:08 +0200801 struct mutex lock;
Jerome Glisse721604a2012-01-05 22:11:05 -0500802 struct list_head lru_vm;
Christian Königee60e292012-08-09 16:21:08 +0200803 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500804 struct radeon_sa_manager sa_manager;
805 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500806 /* number of VMIDs */
807 unsigned nvm;
808 /* vram base address for page table entry */
809 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500810 /* is vm enabled? */
811 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500812};
813
814/*
815 * file private structure
816 */
817struct radeon_fpriv {
818 struct radeon_vm vm;
819};
820
821/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500822 * R6xx+ IH ring
823 */
824struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100825 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500826 volatile uint32_t *ring;
827 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500828 unsigned ring_size;
829 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500830 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200831 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500832 bool enabled;
833};
834
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400835struct r600_blit_cp_primitives {
836 void (*set_render_target)(struct radeon_device *rdev, int format,
837 int w, int h, u64 gpu_addr);
838 void (*cp_set_surface_sync)(struct radeon_device *rdev,
839 u32 sync_type, u32 size,
840 u64 mc_addr);
841 void (*set_shaders)(struct radeon_device *rdev);
842 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
843 void (*set_tex_resource)(struct radeon_device *rdev,
844 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400845 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400846 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
847 int x2, int y2);
848 void (*draw_auto)(struct radeon_device *rdev);
849 void (*set_default_state)(struct radeon_device *rdev);
850};
851
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000852struct r600_blit {
Jerome Glisse4c788672009-11-20 14:29:23 +0100853 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400854 struct r600_blit_cp_primitives primitives;
855 int max_dim;
856 int ring_size_common;
857 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000858 u64 shader_gpu_addr;
859 u32 vs_offset, ps_offset;
860 u32 state_offset;
861 u32 state_len;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000862};
863
Alex Deucher347e7592012-03-20 17:18:21 -0400864/*
Alex Deucher2948f5e2013-04-12 13:52:52 -0400865 * RLC stuff
Alex Deucher347e7592012-03-20 17:18:21 -0400866 */
Alex Deucher2948f5e2013-04-12 13:52:52 -0400867#include "clearstate_defs.h"
868
869struct radeon_rlc {
Alex Deucher347e7592012-03-20 17:18:21 -0400870 /* for power gating */
871 struct radeon_bo *save_restore_obj;
872 uint64_t save_restore_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400873 volatile uint32_t *sr_ptr;
874 u32 *reg_list;
875 u32 reg_list_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400876 /* for clear state */
877 struct radeon_bo *clear_state_obj;
878 uint64_t clear_state_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400879 volatile uint32_t *cs_ptr;
880 struct cs_section_def *cs_data;
Alex Deucher347e7592012-03-20 17:18:21 -0400881};
882
Jerome Glisse69e130a2011-12-21 12:13:46 -0500883int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200884 struct radeon_ib *ib, struct radeon_vm *vm,
885 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200886void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Alex Deucher43f12142013-02-01 17:32:42 +0100887void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
Christian König4ef72562012-07-13 13:06:00 +0200888int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
889 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200890int radeon_ib_pool_init(struct radeon_device *rdev);
891void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200892int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200893/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400894bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
895 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200896void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
897int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
898int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
899void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
900void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200901void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200902void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
903int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200904void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200905void radeon_ring_lockup_update(struct radeon_ring *ring);
906bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200907unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
908 uint32_t **data);
909int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
910 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200911int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500912 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
913 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200914void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200915
916
Alex Deucher4d756582012-09-27 15:08:35 -0400917/* r600 async dma */
918void r600_dma_stop(struct radeon_device *rdev);
919int r600_dma_resume(struct radeon_device *rdev);
920void r600_dma_fini(struct radeon_device *rdev);
921
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500922void cayman_dma_stop(struct radeon_device *rdev);
923int cayman_dma_resume(struct radeon_device *rdev);
924void cayman_dma_fini(struct radeon_device *rdev);
925
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200926/*
927 * CS.
928 */
929struct radeon_cs_reloc {
930 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100931 struct radeon_bo *robj;
932 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200933 uint32_t handle;
934 uint32_t flags;
935};
936
937struct radeon_cs_chunk {
938 uint32_t chunk_id;
939 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500940 int kpage_idx[2];
941 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200942 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500943 void __user *user_ptr;
944 int last_copied_page;
945 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200946};
947
948struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100949 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200950 struct radeon_device *rdev;
951 struct drm_file *filp;
952 /* chunks */
953 unsigned nchunks;
954 struct radeon_cs_chunk *chunks;
955 uint64_t *chunks_array;
956 /* IB */
957 unsigned idx;
958 /* relocations */
959 unsigned nrelocs;
960 struct radeon_cs_reloc *relocs;
961 struct radeon_cs_reloc **relocs_ptr;
962 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -0500963 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200964 /* indices of various chunks */
965 int chunk_ib_idx;
966 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500967 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400968 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +0200969 struct radeon_ib ib;
970 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200971 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000972 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200973 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500974 u32 cs_flags;
975 u32 ring;
976 s32 priority;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200977};
978
Dave Airlie513bcb42009-09-23 16:56:27 +1000979extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700980extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000981
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200982struct radeon_cs_packet {
983 unsigned idx;
984 unsigned type;
985 unsigned reg;
986 unsigned opcode;
987 int count;
988 unsigned one_reg_wr;
989};
990
991typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
992 struct radeon_cs_packet *pkt,
993 unsigned idx, unsigned reg);
994typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
995 struct radeon_cs_packet *pkt);
996
997
998/*
999 * AGP
1000 */
1001int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +10001002void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +02001003void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001004void radeon_agp_fini(struct radeon_device *rdev);
1005
1006
1007/*
1008 * Writeback
1009 */
1010struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +01001011 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001012 volatile uint32_t *wb;
1013 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -04001014 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -04001015 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001016};
1017
Alex Deucher724c80e2010-08-27 18:25:25 -04001018#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -04001019#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -04001020#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -05001021#define RADEON_WB_CP1_RPTR_OFFSET 1280
1022#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -04001023#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -04001024#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -05001025#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Christian Königf2ba57b2013-04-08 12:41:29 +02001026#define R600_WB_UVD_RPTR_OFFSET 2560
Alex Deucherd0f8a852010-09-04 05:04:34 -04001027#define R600_WB_EVENT_OFFSET 3072
Alex Deucher963e81f2013-06-26 17:37:11 -04001028#define CIK_WB_CP1_WPTR_OFFSET 3328
1029#define CIK_WB_CP2_WPTR_OFFSET 3584
Alex Deucher724c80e2010-08-27 18:25:25 -04001030
Jerome Glissec93bb852009-07-13 21:04:08 +02001031/**
1032 * struct radeon_pm - power management datas
1033 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
1034 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
1035 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
1036 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
1037 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
1038 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
1039 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
1040 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
1041 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001042 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +02001043 * @needed_bandwidth: current bandwidth needs
1044 *
1045 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001046 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +02001047 * Equation between gpu/memory clock and available bandwidth is hw dependent
1048 * (type of memory, bus size, efficiency, ...)
1049 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001050
1051enum radeon_pm_method {
1052 PM_METHOD_PROFILE,
1053 PM_METHOD_DYNPM,
Alex Deucherda321c82013-04-12 13:55:22 -04001054 PM_METHOD_DPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +01001055};
Alex Deucherce8f5372010-05-07 15:10:16 -04001056
1057enum radeon_dynpm_state {
1058 DYNPM_STATE_DISABLED,
1059 DYNPM_STATE_MINIMUM,
1060 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001061 DYNPM_STATE_ACTIVE,
1062 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -04001063};
1064enum radeon_dynpm_action {
1065 DYNPM_ACTION_NONE,
1066 DYNPM_ACTION_MINIMUM,
1067 DYNPM_ACTION_DOWNCLOCK,
1068 DYNPM_ACTION_UPCLOCK,
1069 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +01001070};
Alex Deucher56278a82009-12-28 13:58:44 -05001071
1072enum radeon_voltage_type {
1073 VOLTAGE_NONE = 0,
1074 VOLTAGE_GPIO,
1075 VOLTAGE_VDDC,
1076 VOLTAGE_SW
1077};
1078
Alex Deucher0ec0e742009-12-23 13:21:58 -05001079enum radeon_pm_state_type {
Alex Deucherda321c82013-04-12 13:55:22 -04001080 /* not used for dpm */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001081 POWER_STATE_TYPE_DEFAULT,
1082 POWER_STATE_TYPE_POWERSAVE,
Alex Deucherda321c82013-04-12 13:55:22 -04001083 /* user selectable states */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001084 POWER_STATE_TYPE_BATTERY,
1085 POWER_STATE_TYPE_BALANCED,
1086 POWER_STATE_TYPE_PERFORMANCE,
Alex Deucherda321c82013-04-12 13:55:22 -04001087 /* internal states */
1088 POWER_STATE_TYPE_INTERNAL_UVD,
1089 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1090 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1091 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1092 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1093 POWER_STATE_TYPE_INTERNAL_BOOT,
1094 POWER_STATE_TYPE_INTERNAL_THERMAL,
1095 POWER_STATE_TYPE_INTERNAL_ACPI,
1096 POWER_STATE_TYPE_INTERNAL_ULV,
Alex Deucher0ec0e742009-12-23 13:21:58 -05001097};
1098
Alex Deucherce8f5372010-05-07 15:10:16 -04001099enum radeon_pm_profile_type {
1100 PM_PROFILE_DEFAULT,
1101 PM_PROFILE_AUTO,
1102 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -04001103 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -04001104 PM_PROFILE_HIGH,
1105};
1106
1107#define PM_PROFILE_DEFAULT_IDX 0
1108#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001109#define PM_PROFILE_MID_SH_IDX 2
1110#define PM_PROFILE_HIGH_SH_IDX 3
1111#define PM_PROFILE_LOW_MH_IDX 4
1112#define PM_PROFILE_MID_MH_IDX 5
1113#define PM_PROFILE_HIGH_MH_IDX 6
1114#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001115
1116struct radeon_pm_profile {
1117 int dpms_off_ps_idx;
1118 int dpms_on_ps_idx;
1119 int dpms_off_cm_idx;
1120 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001121};
1122
Alex Deucher21a81222010-07-02 12:58:16 -04001123enum radeon_int_thermal_type {
1124 THERMAL_TYPE_NONE,
Alex Deucherda321c82013-04-12 13:55:22 -04001125 THERMAL_TYPE_EXTERNAL,
1126 THERMAL_TYPE_EXTERNAL_GPIO,
Alex Deucher21a81222010-07-02 12:58:16 -04001127 THERMAL_TYPE_RV6XX,
1128 THERMAL_TYPE_RV770,
Alex Deucherda321c82013-04-12 13:55:22 -04001129 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
Alex Deucher21a81222010-07-02 12:58:16 -04001130 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001131 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001132 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001133 THERMAL_TYPE_SI,
Alex Deucherda321c82013-04-12 13:55:22 -04001134 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
Alex Deucher51150202012-12-18 22:07:14 -05001135 THERMAL_TYPE_CI,
Alex Deucher21a81222010-07-02 12:58:16 -04001136};
1137
Alex Deucher56278a82009-12-28 13:58:44 -05001138struct radeon_voltage {
1139 enum radeon_voltage_type type;
1140 /* gpio voltage */
1141 struct radeon_gpio_rec gpio;
1142 u32 delay; /* delay in usec from voltage drop to sclk change */
1143 bool active_high; /* voltage drop is active when bit is high */
1144 /* VDDC voltage */
1145 u8 vddc_id; /* index into vddc voltage table */
1146 u8 vddci_id; /* index into vddci voltage table */
1147 bool vddci_enabled;
1148 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001149 u16 voltage;
1150 /* evergreen+ vddci */
1151 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001152};
1153
Alex Deucherd7311172010-05-03 01:13:14 -04001154/* clock mode flags */
1155#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1156
Alex Deucher56278a82009-12-28 13:58:44 -05001157struct radeon_pm_clock_info {
1158 /* memory clock */
1159 u32 mclk;
1160 /* engine clock */
1161 u32 sclk;
1162 /* voltage info */
1163 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001164 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001165 u32 flags;
1166};
1167
Alex Deuchera48b9b42010-04-22 14:03:55 -04001168/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001169#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001170
Alex Deucher56278a82009-12-28 13:58:44 -05001171struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001172 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001173 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001174 /* number of valid clock modes in this power state */
1175 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001176 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001177 /* standardized state flags */
1178 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001179 u32 misc; /* vbios specific flags */
1180 u32 misc2; /* vbios specific flags */
1181 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001182};
1183
Rafał Miłecki27459322010-02-11 22:16:36 +00001184/*
1185 * Some modes are overclocked by very low value, accept them
1186 */
1187#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1188
Alex Deucher2e9d4c02013-04-12 13:58:03 -04001189enum radeon_dpm_auto_throttle_src {
1190 RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
1191 RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1192};
1193
1194enum radeon_dpm_event_src {
1195 RADEON_DPM_EVENT_SRC_ANALOG = 0,
1196 RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
1197 RADEON_DPM_EVENT_SRC_DIGITAL = 2,
1198 RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1199 RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1200};
1201
Alex Deucherda321c82013-04-12 13:55:22 -04001202struct radeon_ps {
1203 u32 caps; /* vbios flags */
1204 u32 class; /* vbios flags */
1205 u32 class2; /* vbios flags */
1206 /* UVD clocks */
1207 u32 vclk;
1208 u32 dclk;
1209 /* asic priv */
1210 void *ps_priv;
1211};
1212
1213struct radeon_dpm_thermal {
1214 /* thermal interrupt work */
1215 struct work_struct work;
1216 /* low temperature threshold */
1217 int min_temp;
1218 /* high temperature threshold */
1219 int max_temp;
1220 /* was interrupt low to high or high to low */
1221 bool high_to_low;
1222};
1223
Alex Deucherd22b7e42012-11-29 19:27:56 -05001224enum radeon_clk_action
1225{
1226 RADEON_SCLK_UP = 1,
1227 RADEON_SCLK_DOWN
1228};
1229
1230struct radeon_blacklist_clocks
1231{
1232 u32 sclk;
1233 u32 mclk;
1234 enum radeon_clk_action action;
1235};
1236
Alex Deucher61b7d602012-11-14 19:57:42 -05001237struct radeon_clock_and_voltage_limits {
1238 u32 sclk;
1239 u32 mclk;
1240 u32 vddc;
1241 u32 vddci;
1242};
1243
1244struct radeon_clock_array {
1245 u32 count;
1246 u32 *values;
1247};
1248
1249struct radeon_clock_voltage_dependency_entry {
1250 u32 clk;
1251 u16 v;
1252};
1253
1254struct radeon_clock_voltage_dependency_table {
1255 u32 count;
1256 struct radeon_clock_voltage_dependency_entry *entries;
1257};
1258
1259struct radeon_cac_leakage_entry {
1260 u16 vddc;
1261 u32 leakage;
1262};
1263
1264struct radeon_cac_leakage_table {
1265 u32 count;
1266 struct radeon_cac_leakage_entry *entries;
1267};
1268
1269struct radeon_dpm_dynamic_state {
1270 struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
1271 struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
1272 struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
1273 struct radeon_clock_array valid_sclk_values;
1274 struct radeon_clock_array valid_mclk_values;
1275 struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
1276 struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
1277 u32 mclk_sclk_ratio;
1278 u32 sclk_mclk_delta;
1279 u16 vddc_vddci_delta;
1280 u16 min_vddc_for_pcie_gen2;
1281 struct radeon_cac_leakage_table cac_leakage_table;
1282};
1283
1284struct radeon_dpm_fan {
1285 u16 t_min;
1286 u16 t_med;
1287 u16 t_high;
1288 u16 pwm_min;
1289 u16 pwm_med;
1290 u16 pwm_high;
1291 u8 t_hyst;
1292 u32 cycle_delay;
1293 u16 t_max;
1294 bool ucode_fan_control;
1295};
1296
Alex Deucherda321c82013-04-12 13:55:22 -04001297struct radeon_dpm {
1298 struct radeon_ps *ps;
1299 /* number of valid power states */
1300 int num_ps;
1301 /* current power state that is active */
1302 struct radeon_ps *current_ps;
1303 /* requested power state */
1304 struct radeon_ps *requested_ps;
1305 /* boot up power state */
1306 struct radeon_ps *boot_ps;
1307 /* default uvd power state */
1308 struct radeon_ps *uvd_ps;
1309 enum radeon_pm_state_type state;
1310 enum radeon_pm_state_type user_state;
1311 u32 platform_caps;
1312 u32 voltage_response_time;
1313 u32 backbias_response_time;
1314 void *priv;
1315 u32 new_active_crtcs;
1316 int new_active_crtc_count;
1317 u32 current_active_crtcs;
1318 int current_active_crtc_count;
Alex Deucher61b7d602012-11-14 19:57:42 -05001319 struct radeon_dpm_dynamic_state dyn_state;
1320 struct radeon_dpm_fan fan;
1321 u32 tdp_limit;
1322 u32 near_tdp_limit;
1323 u32 sq_ramping_threshold;
1324 u32 cac_leakage;
1325 u16 tdp_od_limit;
1326 u32 tdp_adjustment;
1327 u16 load_line_slope;
1328 bool power_control;
Alex Deucher5ca302f2012-11-30 10:56:57 -05001329 bool ac_power;
Alex Deucherda321c82013-04-12 13:55:22 -04001330 /* special states active */
1331 bool thermal_active;
Alex Deucher8a227552013-06-21 15:12:57 -04001332 bool uvd_active;
Alex Deucherda321c82013-04-12 13:55:22 -04001333 /* thermal handling */
1334 struct radeon_dpm_thermal thermal;
1335};
1336
1337void radeon_dpm_enable_power_state(struct radeon_device *rdev,
1338 enum radeon_pm_state_type dpm_state);
1339
1340
Jerome Glissec93bb852009-07-13 21:04:08 +02001341struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001342 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001343 /* write locked while reprogramming mclk */
1344 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001345 u32 active_crtcs;
1346 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001347 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001348 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001349 fixed20_12 max_bandwidth;
1350 fixed20_12 igp_sideport_mclk;
1351 fixed20_12 igp_system_mclk;
1352 fixed20_12 igp_ht_link_clk;
1353 fixed20_12 igp_ht_link_width;
1354 fixed20_12 k8_bandwidth;
1355 fixed20_12 sideport_bandwidth;
1356 fixed20_12 ht_bandwidth;
1357 fixed20_12 core_bandwidth;
1358 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001359 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001360 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001361 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001362 /* number of valid power states */
1363 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001364 int current_power_state_index;
1365 int current_clock_mode_index;
1366 int requested_power_state_index;
1367 int requested_clock_mode_index;
1368 int default_power_state_index;
1369 u32 current_sclk;
1370 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001371 u16 current_vddc;
1372 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001373 u32 default_sclk;
1374 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001375 u16 default_vddc;
1376 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001377 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001378 /* selected pm method */
1379 enum radeon_pm_method pm_method;
1380 /* dynpm power management */
1381 struct delayed_work dynpm_idle_work;
1382 enum radeon_dynpm_state dynpm_state;
1383 enum radeon_dynpm_action dynpm_planned_action;
1384 unsigned long dynpm_action_timeout;
1385 bool dynpm_can_upclock;
1386 bool dynpm_can_downclock;
1387 /* profile-based power management */
1388 enum radeon_pm_profile_type profile;
1389 int profile_index;
1390 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001391 /* internal thermal controller on rv6xx+ */
1392 enum radeon_int_thermal_type int_thermal_type;
1393 struct device *int_hwmon_dev;
Alex Deucherda321c82013-04-12 13:55:22 -04001394 /* dpm */
1395 bool dpm_enabled;
1396 struct radeon_dpm dpm;
Jerome Glissec93bb852009-07-13 21:04:08 +02001397};
1398
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001399int radeon_pm_get_type_index(struct radeon_device *rdev,
1400 enum radeon_pm_state_type ps_type,
1401 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001402/*
1403 * UVD
1404 */
1405#define RADEON_MAX_UVD_HANDLES 10
1406#define RADEON_UVD_STACK_SIZE (1024*1024)
1407#define RADEON_UVD_HEAP_SIZE (1024*1024)
1408
1409struct radeon_uvd {
1410 struct radeon_bo *vcpu_bo;
1411 void *cpu_addr;
1412 uint64_t gpu_addr;
1413 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1414 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
Christian König55b51c82013-04-18 15:25:59 +02001415 struct delayed_work idle_work;
Christian Königf2ba57b2013-04-08 12:41:29 +02001416};
1417
1418int radeon_uvd_init(struct radeon_device *rdev);
1419void radeon_uvd_fini(struct radeon_device *rdev);
1420int radeon_uvd_suspend(struct radeon_device *rdev);
1421int radeon_uvd_resume(struct radeon_device *rdev);
1422int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1423 uint32_t handle, struct radeon_fence **fence);
1424int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1425 uint32_t handle, struct radeon_fence **fence);
1426void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
1427void radeon_uvd_free_handles(struct radeon_device *rdev,
1428 struct drm_file *filp);
1429int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Christian König55b51c82013-04-18 15:25:59 +02001430void radeon_uvd_note_usage(struct radeon_device *rdev);
Christian Königfacd1122013-04-29 11:55:02 +02001431int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1432 unsigned vclk, unsigned dclk,
1433 unsigned vco_min, unsigned vco_max,
1434 unsigned fb_factor, unsigned fb_mask,
1435 unsigned pd_min, unsigned pd_max,
1436 unsigned pd_even,
1437 unsigned *optimal_fb_div,
1438 unsigned *optimal_vclk_div,
1439 unsigned *optimal_dclk_div);
1440int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1441 unsigned cg_upll_func_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001442
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001443struct r600_audio {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001444 int channels;
1445 int rate;
1446 int bits_per_sample;
1447 u8 status_bits;
1448 u8 category_code;
1449};
1450
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001451/*
1452 * Benchmarking
1453 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001454void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001455
1456
1457/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001458 * Testing
1459 */
1460void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001461void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001462 struct radeon_ring *cpA,
1463 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001464void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001465
1466
1467/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001468 * Debugfs
1469 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001470struct radeon_debugfs {
1471 struct drm_info_list *files;
1472 unsigned num_files;
1473};
1474
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001475int radeon_debugfs_add_files(struct radeon_device *rdev,
1476 struct drm_info_list *files,
1477 unsigned nfiles);
1478int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001479
1480
1481/*
1482 * ASIC specific functions.
1483 */
1484struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001485 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001486 void (*fini)(struct radeon_device *rdev);
1487 int (*resume)(struct radeon_device *rdev);
1488 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001489 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001490 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001491 /* ioctl hw specific callback. Some hw might want to perform special
1492 * operation on specific ioctl. For instance on wait idle some hw
1493 * might want to perform and HDP flush through MMIO as it seems that
1494 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1495 * through ring.
1496 */
1497 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1498 /* check if 3D engine is idle */
1499 bool (*gui_idle)(struct radeon_device *rdev);
1500 /* wait for mc_idle */
1501 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001502 /* get the reference clock */
1503 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001504 /* get the gpu clock counter */
1505 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001506 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001507 struct {
1508 void (*tlb_flush)(struct radeon_device *rdev);
1509 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1510 } gart;
Christian König05b07142012-08-06 20:21:10 +02001511 struct {
1512 int (*init)(struct radeon_device *rdev);
1513 void (*fini)(struct radeon_device *rdev);
Christian König2a6f1ab2012-08-11 15:00:30 +02001514
1515 u32 pt_ring_index;
Alex Deucher43f12142013-02-01 17:32:42 +01001516 void (*set_page)(struct radeon_device *rdev,
1517 struct radeon_ib *ib,
1518 uint64_t pe,
Christian Königdce34bf2012-09-17 19:36:18 +02001519 uint64_t addr, unsigned count,
1520 uint32_t incr, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001521 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001522 /* ring specific callbacks */
Christian König4c87bc22011-10-19 19:02:21 +02001523 struct {
1524 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001525 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001526 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001527 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001528 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königeb0c19c2012-02-23 15:18:44 +01001529 int (*cs_parse)(struct radeon_cs_parser *p);
Alex Deucherf7128122012-02-23 17:53:45 -05001530 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1531 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1532 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König312c4a82012-05-02 15:11:09 +02001533 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Alex Deucher498522b2012-10-02 14:43:38 -04001534 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
Alex Deucherf93bdef2013-01-29 14:10:56 -05001535
1536 u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1537 u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1538 void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König4c87bc22011-10-19 19:02:21 +02001539 } ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001540 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001541 struct {
1542 int (*set)(struct radeon_device *rdev);
1543 int (*process)(struct radeon_device *rdev);
1544 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001545 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001546 struct {
1547 /* display watermarks */
1548 void (*bandwidth_update)(struct radeon_device *rdev);
1549 /* get frame count */
1550 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1551 /* wait for vblank */
1552 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001553 /* set backlight level */
1554 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001555 /* get backlight level */
1556 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -04001557 /* audio callbacks */
1558 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1559 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001560 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001561 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001562 struct {
1563 int (*blit)(struct radeon_device *rdev,
1564 uint64_t src_offset,
1565 uint64_t dst_offset,
1566 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001567 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001568 u32 blit_ring_index;
1569 int (*dma)(struct radeon_device *rdev,
1570 uint64_t src_offset,
1571 uint64_t dst_offset,
1572 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001573 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001574 u32 dma_ring_index;
1575 /* method used for bo copy */
1576 int (*copy)(struct radeon_device *rdev,
1577 uint64_t src_offset,
1578 uint64_t dst_offset,
1579 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001580 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001581 /* ring used for bo copies */
1582 u32 copy_ring_index;
1583 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001584 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001585 struct {
1586 int (*set_reg)(struct radeon_device *rdev, int reg,
1587 uint32_t tiling_flags, uint32_t pitch,
1588 uint32_t offset, uint32_t obj_size);
1589 void (*clear_reg)(struct radeon_device *rdev, int reg);
1590 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001591 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001592 struct {
1593 void (*init)(struct radeon_device *rdev);
1594 void (*fini)(struct radeon_device *rdev);
1595 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1596 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1597 } hpd;
Alex Deucherda321c82013-04-12 13:55:22 -04001598 /* static power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001599 struct {
1600 void (*misc)(struct radeon_device *rdev);
1601 void (*prepare)(struct radeon_device *rdev);
1602 void (*finish)(struct radeon_device *rdev);
1603 void (*init_profile)(struct radeon_device *rdev);
1604 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001605 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1606 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1607 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1608 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1609 int (*get_pcie_lanes)(struct radeon_device *rdev);
1610 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1611 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001612 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucher6bd1c382013-06-21 14:38:03 -04001613 int (*get_temperature)(struct radeon_device *rdev);
Alex Deuchera02fa392012-02-23 17:53:41 -05001614 } pm;
Alex Deucherda321c82013-04-12 13:55:22 -04001615 /* dynamic power management */
1616 struct {
1617 int (*init)(struct radeon_device *rdev);
1618 void (*setup_asic)(struct radeon_device *rdev);
1619 int (*enable)(struct radeon_device *rdev);
1620 void (*disable)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001621 int (*pre_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001622 int (*set_power_state)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001623 void (*post_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001624 void (*display_configuration_changed)(struct radeon_device *rdev);
1625 void (*fini)(struct radeon_device *rdev);
1626 u32 (*get_sclk)(struct radeon_device *rdev, bool low);
1627 u32 (*get_mclk)(struct radeon_device *rdev, bool low);
1628 void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
1629 } dpm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001630 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001631 struct {
1632 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1633 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1634 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1635 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001636};
1637
Jerome Glisse21f9a432009-09-11 15:55:33 +02001638/*
1639 * Asic structures
1640 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001641struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001642 const unsigned *reg_safe_bm;
1643 unsigned reg_safe_bm_size;
1644 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001645};
1646
Jerome Glisse21f9a432009-09-11 15:55:33 +02001647struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001648 const unsigned *reg_safe_bm;
1649 unsigned reg_safe_bm_size;
1650 u32 resync_scratch;
1651 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001652};
1653
1654struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001655 unsigned max_pipes;
1656 unsigned max_tile_pipes;
1657 unsigned max_simds;
1658 unsigned max_backends;
1659 unsigned max_gprs;
1660 unsigned max_threads;
1661 unsigned max_stack_entries;
1662 unsigned max_hw_contexts;
1663 unsigned max_gs_threads;
1664 unsigned sx_max_export_size;
1665 unsigned sx_max_export_pos_size;
1666 unsigned sx_max_export_smx_size;
1667 unsigned sq_num_cf_insts;
1668 unsigned tiling_nbanks;
1669 unsigned tiling_npipes;
1670 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001671 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001672 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001673};
1674
1675struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001676 unsigned max_pipes;
1677 unsigned max_tile_pipes;
1678 unsigned max_simds;
1679 unsigned max_backends;
1680 unsigned max_gprs;
1681 unsigned max_threads;
1682 unsigned max_stack_entries;
1683 unsigned max_hw_contexts;
1684 unsigned max_gs_threads;
1685 unsigned sx_max_export_size;
1686 unsigned sx_max_export_pos_size;
1687 unsigned sx_max_export_smx_size;
1688 unsigned sq_num_cf_insts;
1689 unsigned sx_num_of_sets;
1690 unsigned sc_prim_fifo_size;
1691 unsigned sc_hiz_tile_fifo_size;
1692 unsigned sc_earlyz_tile_fifo_fize;
1693 unsigned tiling_nbanks;
1694 unsigned tiling_npipes;
1695 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001696 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001697 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001698};
1699
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001700struct evergreen_asic {
1701 unsigned num_ses;
1702 unsigned max_pipes;
1703 unsigned max_tile_pipes;
1704 unsigned max_simds;
1705 unsigned max_backends;
1706 unsigned max_gprs;
1707 unsigned max_threads;
1708 unsigned max_stack_entries;
1709 unsigned max_hw_contexts;
1710 unsigned max_gs_threads;
1711 unsigned sx_max_export_size;
1712 unsigned sx_max_export_pos_size;
1713 unsigned sx_max_export_smx_size;
1714 unsigned sq_num_cf_insts;
1715 unsigned sx_num_of_sets;
1716 unsigned sc_prim_fifo_size;
1717 unsigned sc_hiz_tile_fifo_size;
1718 unsigned sc_earlyz_tile_fifo_size;
1719 unsigned tiling_nbanks;
1720 unsigned tiling_npipes;
1721 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001722 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001723 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001724};
1725
Alex Deucherfecf1d02011-03-02 20:07:29 -05001726struct cayman_asic {
1727 unsigned max_shader_engines;
1728 unsigned max_pipes_per_simd;
1729 unsigned max_tile_pipes;
1730 unsigned max_simds_per_se;
1731 unsigned max_backends_per_se;
1732 unsigned max_texture_channel_caches;
1733 unsigned max_gprs;
1734 unsigned max_threads;
1735 unsigned max_gs_threads;
1736 unsigned max_stack_entries;
1737 unsigned sx_num_of_sets;
1738 unsigned sx_max_export_size;
1739 unsigned sx_max_export_pos_size;
1740 unsigned sx_max_export_smx_size;
1741 unsigned max_hw_contexts;
1742 unsigned sq_num_cf_insts;
1743 unsigned sc_prim_fifo_size;
1744 unsigned sc_hiz_tile_fifo_size;
1745 unsigned sc_earlyz_tile_fifo_size;
1746
1747 unsigned num_shader_engines;
1748 unsigned num_shader_pipes_per_simd;
1749 unsigned num_tile_pipes;
1750 unsigned num_simds_per_se;
1751 unsigned num_backends_per_se;
1752 unsigned backend_disable_mask_per_asic;
1753 unsigned backend_map;
1754 unsigned num_texture_channel_caches;
1755 unsigned mem_max_burst_length_bytes;
1756 unsigned mem_row_size_in_kb;
1757 unsigned shader_engine_tile_size;
1758 unsigned num_gpus;
1759 unsigned multi_gpu_tile_size;
1760
1761 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001762};
1763
Alex Deucher0a96d722012-03-20 17:18:11 -04001764struct si_asic {
1765 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001766 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001767 unsigned max_cu_per_sh;
1768 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001769 unsigned max_backends_per_se;
1770 unsigned max_texture_channel_caches;
1771 unsigned max_gprs;
1772 unsigned max_gs_threads;
1773 unsigned max_hw_contexts;
1774 unsigned sc_prim_fifo_size_frontend;
1775 unsigned sc_prim_fifo_size_backend;
1776 unsigned sc_hiz_tile_fifo_size;
1777 unsigned sc_earlyz_tile_fifo_size;
1778
Alex Deucher0a96d722012-03-20 17:18:11 -04001779 unsigned num_tile_pipes;
1780 unsigned num_backends_per_se;
1781 unsigned backend_disable_mask_per_asic;
1782 unsigned backend_map;
1783 unsigned num_texture_channel_caches;
1784 unsigned mem_max_burst_length_bytes;
1785 unsigned mem_row_size_in_kb;
1786 unsigned shader_engine_tile_size;
1787 unsigned num_gpus;
1788 unsigned multi_gpu_tile_size;
1789
1790 unsigned tile_config;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -04001791 uint32_t tile_mode_array[32];
Alex Deucher0a96d722012-03-20 17:18:11 -04001792};
1793
Alex Deucher8cc1a532013-04-09 12:41:24 -04001794struct cik_asic {
1795 unsigned max_shader_engines;
1796 unsigned max_tile_pipes;
1797 unsigned max_cu_per_sh;
1798 unsigned max_sh_per_se;
1799 unsigned max_backends_per_se;
1800 unsigned max_texture_channel_caches;
1801 unsigned max_gprs;
1802 unsigned max_gs_threads;
1803 unsigned max_hw_contexts;
1804 unsigned sc_prim_fifo_size_frontend;
1805 unsigned sc_prim_fifo_size_backend;
1806 unsigned sc_hiz_tile_fifo_size;
1807 unsigned sc_earlyz_tile_fifo_size;
1808
1809 unsigned num_tile_pipes;
1810 unsigned num_backends_per_se;
1811 unsigned backend_disable_mask_per_asic;
1812 unsigned backend_map;
1813 unsigned num_texture_channel_caches;
1814 unsigned mem_max_burst_length_bytes;
1815 unsigned mem_row_size_in_kb;
1816 unsigned shader_engine_tile_size;
1817 unsigned num_gpus;
1818 unsigned multi_gpu_tile_size;
1819
1820 unsigned tile_config;
Alex Deucher39aee492013-04-10 13:41:25 -04001821 uint32_t tile_mode_array[32];
Alex Deucher8cc1a532013-04-09 12:41:24 -04001822};
1823
Jerome Glisse068a1172009-06-17 13:28:30 +02001824union radeon_asic_config {
1825 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001826 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001827 struct r600_asic r600;
1828 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001829 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001830 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001831 struct si_asic si;
Alex Deucher8cc1a532013-04-09 12:41:24 -04001832 struct cik_asic cik;
Jerome Glisse068a1172009-06-17 13:28:30 +02001833};
1834
Daniel Vetter0a10c852010-03-11 21:19:14 +00001835/*
1836 * asic initizalization from radeon_asic.c
1837 */
1838void radeon_agp_disable(struct radeon_device *rdev);
1839int radeon_asic_init(struct radeon_device *rdev);
1840
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001841
1842/*
1843 * IOCTL.
1844 */
1845int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1846 struct drm_file *filp);
1847int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1848 struct drm_file *filp);
1849int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1850 struct drm_file *file_priv);
1851int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1852 struct drm_file *file_priv);
1853int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1854 struct drm_file *file_priv);
1855int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1856 struct drm_file *file_priv);
1857int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1858 struct drm_file *filp);
1859int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1860 struct drm_file *filp);
1861int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1862 struct drm_file *filp);
1863int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1864 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001865int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1866 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001867int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001868int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1869 struct drm_file *filp);
1870int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1871 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001872
Alex Deucher16cdf042011-10-28 10:30:02 -04001873/* VRAM scratch page for HDP bug, default vram page */
1874struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001875 struct radeon_bo *robj;
1876 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001877 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001878};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001879
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001880/*
1881 * ACPI
1882 */
1883struct radeon_atif_notification_cfg {
1884 bool enabled;
1885 int command_code;
1886};
1887
1888struct radeon_atif_notifications {
1889 bool display_switch;
1890 bool expansion_mode_change;
1891 bool thermal_state;
1892 bool forced_power_state;
1893 bool system_power_state;
1894 bool display_conf_change;
1895 bool px_gfx_switch;
1896 bool brightness_change;
1897 bool dgpu_display_event;
1898};
1899
1900struct radeon_atif_functions {
1901 bool system_params;
1902 bool sbios_requests;
1903 bool select_active_disp;
1904 bool lid_state;
1905 bool get_tv_standard;
1906 bool set_tv_standard;
1907 bool get_panel_expansion_mode;
1908 bool set_panel_expansion_mode;
1909 bool temperature_change;
1910 bool graphics_device_types;
1911};
1912
1913struct radeon_atif {
1914 struct radeon_atif_notifications notifications;
1915 struct radeon_atif_functions functions;
1916 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001917 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001918};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001919
Alex Deuchere3a15922012-08-16 11:13:43 -04001920struct radeon_atcs_functions {
1921 bool get_ext_state;
1922 bool pcie_perf_req;
1923 bool pcie_dev_rdy;
1924 bool pcie_bus_width;
1925};
1926
1927struct radeon_atcs {
1928 struct radeon_atcs_functions functions;
1929};
1930
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001931/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001932 * Core structure, functions and helpers.
1933 */
1934typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1935typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1936
1937struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001938 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001939 struct drm_device *ddev;
1940 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04001941 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001942 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001943 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001944 enum radeon_family family;
1945 unsigned long flags;
1946 int usec_timeout;
1947 enum radeon_pll_errata pll_errata;
1948 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001949 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001950 int disp_priority;
1951 /* BIOS */
1952 uint8_t *bios;
1953 bool is_atom_bios;
1954 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001955 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001956 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001957 resource_size_t rmmio_base;
1958 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01001959 /* protects concurrent MM_INDEX/DATA based register access */
1960 spinlock_t mmio_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001961 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001962 radeon_rreg_t mc_rreg;
1963 radeon_wreg_t mc_wreg;
1964 radeon_rreg_t pll_rreg;
1965 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001966 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001967 radeon_rreg_t pciep_rreg;
1968 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001969 /* io port */
1970 void __iomem *rio_mem;
1971 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001972 struct radeon_clock clock;
1973 struct radeon_mc mc;
1974 struct radeon_gart gart;
1975 struct radeon_mode_info mode_info;
1976 struct radeon_scratch scratch;
Alex Deucher75efdee2013-03-04 12:47:46 -05001977 struct radeon_doorbell doorbell;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001978 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001979 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02001980 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02001981 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02001982 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02001983 bool ib_pool_ready;
1984 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001985 struct radeon_irq irq;
1986 struct radeon_asic *asic;
1987 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001988 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02001989 struct radeon_uvd uvd;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001990 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001991 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001992 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001993 bool shutdown;
1994 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001995 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001996 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04001997 bool fastfb_working; /* IGP feature*/
Dave Airliee024e112009-06-24 09:48:08 +10001998 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001999 const struct firmware *me_fw; /* all family ME firmware */
2000 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002001 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05002002 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04002003 const struct firmware *ce_fw; /* SI CE firmware */
Christian Königf2ba57b2013-04-08 12:41:29 +02002004 const struct firmware *uvd_fw; /* UVD firmware */
Alex Deucher02c81322012-12-18 21:43:07 -05002005 const struct firmware *mec_fw; /* CIK MEC firmware */
Alex Deucher21a93e12013-04-09 12:47:11 -04002006 const struct firmware *sdma_fw; /* CIK SDMA firmware */
Alex Deucher66229b22013-06-26 00:11:19 -04002007 const struct firmware *smc_fw; /* SMC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002008 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04002009 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04002010 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002011 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher2948f5e2013-04-12 13:52:52 -04002012 struct radeon_rlc rlc;
Alex Deucher963e81f2013-06-26 17:37:11 -04002013 struct radeon_mec mec;
Alex Deucherd4877cf2009-12-04 16:56:37 -05002014 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04002015 struct work_struct audio_work;
Alex Deucher8f61b342013-06-14 09:13:52 -04002016 struct work_struct reset_work;
Alex Deucher18917b62010-02-01 16:02:25 -05002017 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05002018 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Rafał Miłecki3299de92012-05-14 21:25:57 +02002019 bool audio_enabled;
Alex Deucher948bee32013-05-14 12:08:35 -04002020 bool has_uvd;
Rafał Miłecki3299de92012-05-14 21:25:57 +02002021 struct r600_audio audio_status; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04002022 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002023 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10002024 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002025 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04002026 /* i2c buses */
2027 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02002028 /* debugfs */
2029 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
2030 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05002031 /* virtual memory */
2032 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02002033 struct mutex gpu_clock_mutex;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002034 /* ACPI interface */
2035 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04002036 struct radeon_atcs atcs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002037};
2038
2039int radeon_device_init(struct radeon_device *rdev,
2040 struct drm_device *ddev,
2041 struct pci_dev *pdev,
2042 uint32_t flags);
2043void radeon_device_fini(struct radeon_device *rdev);
2044int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
2045
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002046uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
2047 bool always_indirect);
2048void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
2049 bool always_indirect);
Andi Kleen6fcbef72011-10-13 16:08:42 -07002050u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
2051void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04002052
Alex Deucher75efdee2013-03-04 12:47:46 -05002053u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset);
2054void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v);
2055
Jerome Glisse4c788672009-11-20 14:29:23 +01002056/*
2057 * Cast helper
2058 */
2059#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002060
2061/*
2062 * Registers read & write functions.
2063 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002064#define RREG8(reg) readb((rdev->rmmio) + (reg))
2065#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
2066#define RREG16(reg) readw((rdev->rmmio) + (reg))
2067#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002068#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
2069#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
2070#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
2071#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
2072#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002073#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2074#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2075#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
2076#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
2077#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
2078#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10002079#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
2080#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Alex Deucher492d2b62012-10-25 16:06:59 -04002081#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
2082#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002083#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
2084#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
Alex Deucherff82bbc2013-04-12 11:27:20 -04002085#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
2086#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
Alex Deucher46f95642013-04-12 11:49:51 -04002087#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
2088#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002089#define WREG32_P(reg, val, mask) \
2090 do { \
2091 uint32_t tmp_ = RREG32(reg); \
2092 tmp_ &= (mask); \
2093 tmp_ |= ((val) & ~(mask)); \
2094 WREG32(reg, tmp_); \
2095 } while (0)
Rafał Miłeckid5169fc2013-04-14 01:26:19 +02002096#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2097#define WREG32_OR(reg, or) WREG32_P(reg, or, ~or)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002098#define WREG32_PLL_P(reg, val, mask) \
2099 do { \
2100 uint32_t tmp_ = RREG32_PLL(reg); \
2101 tmp_ &= (mask); \
2102 tmp_ |= ((val) & ~(mask)); \
2103 WREG32_PLL(reg, tmp_); \
2104 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002105#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04002106#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
2107#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002108
Alex Deucher75efdee2013-03-04 12:47:46 -05002109#define RDOORBELL32(offset) cik_mm_rdoorbell(rdev, (offset))
2110#define WDOORBELL32(offset, v) cik_mm_wdoorbell(rdev, (offset), (v))
2111
Dave Airliede1b2892009-08-12 18:43:14 +10002112/*
2113 * Indirect registers accessor
2114 */
2115static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
2116{
2117 uint32_t r;
2118
2119 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2120 r = RREG32(RADEON_PCIE_DATA);
2121 return r;
2122}
2123
2124static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2125{
2126 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2127 WREG32(RADEON_PCIE_DATA, (v));
2128}
2129
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002130static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
2131{
2132 u32 r;
2133
2134 WREG32(TN_SMC_IND_INDEX_0, (reg));
2135 r = RREG32(TN_SMC_IND_DATA_0);
2136 return r;
2137}
2138
2139static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2140{
2141 WREG32(TN_SMC_IND_INDEX_0, (reg));
2142 WREG32(TN_SMC_IND_DATA_0, (v));
2143}
2144
Alex Deucherff82bbc2013-04-12 11:27:20 -04002145static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
2146{
2147 u32 r;
2148
2149 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2150 r = RREG32(R600_RCU_DATA);
2151 return r;
2152}
2153
2154static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2155{
2156 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2157 WREG32(R600_RCU_DATA, (v));
2158}
2159
Alex Deucher46f95642013-04-12 11:49:51 -04002160static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
2161{
2162 u32 r;
2163
2164 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2165 r = RREG32(EVERGREEN_CG_IND_DATA);
2166 return r;
2167}
2168
2169static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2170{
2171 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2172 WREG32(EVERGREEN_CG_IND_DATA, (v));
2173}
2174
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002175void r100_pll_errata_after_index(struct radeon_device *rdev);
2176
2177
2178/*
2179 * ASICs helpers.
2180 */
Dave Airlieb995e432009-07-14 02:02:32 +10002181#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
2182 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002183#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
2184 (rdev->family == CHIP_RV200) || \
2185 (rdev->family == CHIP_RS100) || \
2186 (rdev->family == CHIP_RS200) || \
2187 (rdev->family == CHIP_RV250) || \
2188 (rdev->family == CHIP_RV280) || \
2189 (rdev->family == CHIP_RS300))
2190#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
2191 (rdev->family == CHIP_RV350) || \
2192 (rdev->family == CHIP_R350) || \
2193 (rdev->family == CHIP_RV380) || \
2194 (rdev->family == CHIP_R420) || \
2195 (rdev->family == CHIP_R423) || \
2196 (rdev->family == CHIP_RV410) || \
2197 (rdev->family == CHIP_RS400) || \
2198 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05002199#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
2200 (rdev->ddev->pdev->device == 0x9443) || \
2201 (rdev->ddev->pdev->device == 0x944B) || \
2202 (rdev->ddev->pdev->device == 0x9506) || \
2203 (rdev->ddev->pdev->device == 0x9509) || \
2204 (rdev->ddev->pdev->device == 0x950F) || \
2205 (rdev->ddev->pdev->device == 0x689C) || \
2206 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002207#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05002208#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
2209 (rdev->family == CHIP_RS690) || \
2210 (rdev->family == CHIP_RS740) || \
2211 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002212#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
2213#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002214#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05002215#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
2216 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05002217#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04002218#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
2219#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
2220 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05002221#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Alex Deucherb5d9d722012-07-26 18:53:55 -04002222#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
Alex Deuchere2829172013-06-07 11:37:11 -04002223#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002224
Alex Deucherdc50ba72013-06-26 00:33:35 -04002225#define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
2226 (rdev->ddev->pdev->device == 0x6850) || \
2227 (rdev->ddev->pdev->device == 0x6858) || \
2228 (rdev->ddev->pdev->device == 0x6859) || \
2229 (rdev->ddev->pdev->device == 0x6840) || \
2230 (rdev->ddev->pdev->device == 0x6841) || \
2231 (rdev->ddev->pdev->device == 0x6842) || \
2232 (rdev->ddev->pdev->device == 0x6843))
2233
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002234/*
2235 * BIOS helpers.
2236 */
2237#define RBIOS8(i) (rdev->bios[i])
2238#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2239#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2240
2241int radeon_combios_init(struct radeon_device *rdev);
2242void radeon_combios_fini(struct radeon_device *rdev);
2243int radeon_atombios_init(struct radeon_device *rdev);
2244void radeon_atombios_fini(struct radeon_device *rdev);
2245
2246
2247/*
2248 * RING helpers.
2249 */
Andi Kleence580fa2011-10-13 16:08:47 -07002250#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02002251static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002252{
Christian Könige32eb502011-10-23 12:56:27 +02002253 ring->ring[ring->wptr++] = v;
2254 ring->wptr &= ring->ptr_mask;
2255 ring->count_dw--;
2256 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002257}
Andi Kleence580fa2011-10-13 16:08:47 -07002258#else
2259/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02002260void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07002261#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002262
2263/*
2264 * ASICs macro.
2265 */
Jerome Glisse068a1172009-06-17 13:28:30 +02002266#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002267#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
2268#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
2269#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian Königeb0c19c2012-02-23 15:18:44 +01002270#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10002271#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00002272#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05002273#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
2274#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02002275#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2276#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Alex Deucher43f12142013-02-01 17:32:42 +01002277#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucherf7128122012-02-23 17:53:45 -05002278#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
2279#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
2280#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02002281#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05002282#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Christian König312c4a82012-05-02 15:11:09 +02002283#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
Alex Deucher498522b2012-10-02 14:43:38 -04002284#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
Alex Deucherf93bdef2013-01-29 14:10:56 -05002285#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_rptr((rdev), (r))
2286#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_wptr((rdev), (r))
2287#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].set_wptr((rdev), (r))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05002288#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2289#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002290#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002291#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04002292#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Alex Deuchera973bea2013-04-18 11:32:16 -04002293#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2294#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
Christian König4c87bc22011-10-19 19:02:21 +02002295#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
2296#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05002297#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
2298#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
2299#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
2300#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2301#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2302#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05002303#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2304#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2305#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2306#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2307#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2308#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2309#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02002310#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucher6bd1c382013-06-21 14:38:03 -04002311#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05002312#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2313#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002314#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05002315#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2316#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2317#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2318#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04002319#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05002320#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2321#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2322#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2323#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2324#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002325#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
2326#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
2327#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
2328#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2329#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05002330#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05002331#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002332#define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
2333#define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
2334#define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
2335#define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002336#define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002337#define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002338#define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002339#define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
2340#define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
2341#define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
2342#define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
2343#define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002344
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002345/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002346/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002347extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05002348extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002349extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002350extern int radeon_modeset_init(struct radeon_device *rdev);
2351extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002352extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04002353extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04002354extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10002355extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002356extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002357extern void radeon_wb_fini(struct radeon_device *rdev);
2358extern int radeon_wb_init(struct radeon_device *rdev);
2359extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002360extern void radeon_surface_init(struct radeon_device *rdev);
2361extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02002362extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02002363extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01002364extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01002365extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00002366extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2367extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002368extern int radeon_resume_kms(struct drm_device *dev);
2369extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10002370extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Alex Deucher2e1b65f2013-02-26 11:26:51 -05002371extern void radeon_program_register_sequence(struct radeon_device *rdev,
2372 const u32 *registers,
2373 const u32 array_size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002374
Daniel Vetter3574dda2011-02-18 17:59:19 +01002375/*
Jerome Glisse721604a2012-01-05 22:11:05 -05002376 * vm
2377 */
2378int radeon_vm_manager_init(struct radeon_device *rdev);
2379void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian Königd72d43c2012-10-09 13:31:18 +02002380void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05002381void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königddf03f52012-08-09 20:02:28 +02002382int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König13e55c32012-10-09 13:31:19 +02002383void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königee60e292012-08-09 16:21:08 +02002384struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2385 struct radeon_vm *vm, int ring);
2386void radeon_vm_fence(struct radeon_device *rdev,
2387 struct radeon_vm *vm,
2388 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02002389uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Jerome Glisse721604a2012-01-05 22:11:05 -05002390int radeon_vm_bo_update_pte(struct radeon_device *rdev,
2391 struct radeon_vm *vm,
2392 struct radeon_bo *bo,
2393 struct ttm_mem_reg *mem);
2394void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2395 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02002396struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2397 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02002398struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2399 struct radeon_vm *vm,
2400 struct radeon_bo *bo);
2401int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2402 struct radeon_bo_va *bo_va,
2403 uint64_t offset,
2404 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05002405int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02002406 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05002407
Alex Deucherf122c612012-03-30 08:59:57 -04002408/* audio */
2409void r600_audio_update_hdmi(struct work_struct *work);
Jerome Glisse721604a2012-01-05 22:11:05 -05002410
2411/*
Alex Deucher16cdf042011-10-28 10:30:02 -04002412 * R600 vram scratch functions
2413 */
2414int r600_vram_scratch_init(struct radeon_device *rdev);
2415void r600_vram_scratch_fini(struct radeon_device *rdev);
2416
2417/*
Jerome Glisse285484e2011-12-16 17:03:42 -05002418 * r600 cs checking helper
2419 */
2420unsigned r600_mip_minify(unsigned size, unsigned level);
2421bool r600_fmt_is_valid_color(u32 format);
2422bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2423int r600_fmt_get_blocksize(u32 format);
2424int r600_fmt_get_nblocksx(u32 format, u32 w);
2425int r600_fmt_get_nblocksy(u32 format, u32 h);
2426
2427/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01002428 * r600 functions used by radeon_encoder.c
2429 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02002430struct radeon_hdmi_acr {
2431 u32 clock;
2432
2433 int n_32khz;
2434 int cts_32khz;
2435
2436 int n_44_1khz;
2437 int cts_44_1khz;
2438
2439 int n_48khz;
2440 int cts_48khz;
2441
2442};
2443
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002444extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2445
Alex Deucher416a2bd2012-05-31 19:00:25 -04002446extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2447 u32 tiling_pipe_num,
2448 u32 max_rb_num,
2449 u32 total_max_rb_num,
2450 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04002451
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002452/*
2453 * evergreen functions used by radeon_encoder.c
2454 */
2455
Alex Deucher0af62b02011-01-06 21:19:31 -05002456extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002457extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05002458
Alex Deucherc4917072012-07-31 17:14:35 -04002459/* radeon_acpi.c */
2460#if defined(CONFIG_ACPI)
2461extern int radeon_acpi_init(struct radeon_device *rdev);
2462extern void radeon_acpi_fini(struct radeon_device *rdev);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002463extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
2464extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
Alex Deuchere37e6a02013-02-13 15:47:24 -05002465 u8 perf_req, bool advertise);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002466extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
Alex Deucherc4917072012-07-31 17:14:35 -04002467#else
2468static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2469static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2470#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04002471
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002472int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2473 struct radeon_cs_packet *pkt,
2474 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05002475bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05002476void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2477 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05002478int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2479 struct radeon_cs_reloc **cs_reloc,
2480 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05002481int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2482 uint32_t *vline_start_end,
2483 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002484
Jerome Glisse4c788672009-11-20 14:29:23 +01002485#include "radeon_object.h"
2486
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002487#endif