blob: 01aae086b53287bab7108507671dc00521faa100 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080047#include <linux/reservation.h>
48#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Matt Roper465c1202014-05-29 08:06:54 -070050/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010051static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010052 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070054 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010055 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070056};
57
58/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010059static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010060 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010064 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
72 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010073 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070076 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053077 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070081};
82
Matt Roper3d7d6512014-06-10 08:28:13 -070083/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
Chris Wilson6b383a72010-09-13 13:54:26 +010088static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080089
Jesse Barnesf1f644d2013-06-27 00:39:25 +030090static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030092static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020093 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030094
Jesse Barneseb1bfe82014-02-12 12:26:25 -080095static int intel_framebuffer_init(struct drm_device *dev,
96 struct intel_framebuffer *ifb,
97 struct drm_mode_fb_cmd2 *mode_cmd,
98 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020099static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
100static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200101static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700102 struct intel_link_m_n *m_n,
103 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200104static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200105static void haswell_set_pipeconf(struct drm_crtc *crtc);
106static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200109static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200110 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200111static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
112static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700113static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
114 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200115static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
116 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200117static void skylake_pfit_enable(struct intel_crtc *crtc);
118static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
119static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200120static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100121
Jesse Barnes79e53942008-11-07 14:24:08 -0800122typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400123 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800124} intel_range_t;
125
126typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 int dot_limit;
128 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800129} intel_p2_t;
130
Ma Lingd4906092009-03-18 20:13:27 +0800131typedef struct intel_limit intel_limit_t;
132struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400133 intel_range_t dot, vco, n, m, m1, m2, p, p1;
134 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800135};
Jesse Barnes79e53942008-11-07 14:24:08 -0800136
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300137/* returns HPLL frequency in kHz */
138static int valleyview_get_vco(struct drm_i915_private *dev_priv)
139{
140 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
141
142 /* Obtain SKU information */
143 mutex_lock(&dev_priv->sb_lock);
144 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
145 CCK_FUSE_HPLL_FREQ_MASK;
146 mutex_unlock(&dev_priv->sb_lock);
147
148 return vco_freq[hpll_freq] * 1000;
149}
150
151static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
152 const char *name, u32 reg)
153{
154 u32 val;
155 int divider;
156
157 if (dev_priv->hpll_freq == 0)
158 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
159
160 mutex_lock(&dev_priv->sb_lock);
161 val = vlv_cck_read(dev_priv, reg);
162 mutex_unlock(&dev_priv->sb_lock);
163
164 divider = val & CCK_FREQUENCY_VALUES;
165
166 WARN((val & CCK_FREQUENCY_STATUS) !=
167 (divider << CCK_FREQUENCY_STATUS_SHIFT),
168 "%s change in progress\n", name);
169
170 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
171}
172
Daniel Vetterd2acd212012-10-20 20:57:43 +0200173int
174intel_pch_rawclk(struct drm_device *dev)
175{
176 struct drm_i915_private *dev_priv = dev->dev_private;
177
178 WARN_ON(!HAS_PCH_SPLIT(dev));
179
180 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
181}
182
Jani Nikula79e50a42015-08-26 10:58:20 +0300183/* hrawclock is 1/4 the FSB frequency */
184int intel_hrawclk(struct drm_device *dev)
185{
186 struct drm_i915_private *dev_priv = dev->dev_private;
187 uint32_t clkcfg;
188
189 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
190 if (IS_VALLEYVIEW(dev))
191 return 200;
192
193 clkcfg = I915_READ(CLKCFG);
194 switch (clkcfg & CLKCFG_FSB_MASK) {
195 case CLKCFG_FSB_400:
196 return 100;
197 case CLKCFG_FSB_533:
198 return 133;
199 case CLKCFG_FSB_667:
200 return 166;
201 case CLKCFG_FSB_800:
202 return 200;
203 case CLKCFG_FSB_1067:
204 return 266;
205 case CLKCFG_FSB_1333:
206 return 333;
207 /* these two are just a guess; one of them might be right */
208 case CLKCFG_FSB_1600:
209 case CLKCFG_FSB_1600_ALT:
210 return 400;
211 default:
212 return 133;
213 }
214}
215
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300216static void intel_update_czclk(struct drm_i915_private *dev_priv)
217{
218 if (!IS_VALLEYVIEW(dev_priv))
219 return;
220
221 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
222 CCK_CZ_CLOCK_CONTROL);
223
224 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
225}
226
Chris Wilson021357a2010-09-07 20:54:59 +0100227static inline u32 /* units of 100MHz */
228intel_fdi_link_freq(struct drm_device *dev)
229{
Chris Wilson8b99e682010-10-13 09:59:17 +0100230 if (IS_GEN5(dev)) {
231 struct drm_i915_private *dev_priv = dev->dev_private;
232 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
233 } else
234 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100235}
236
Daniel Vetter5d536e22013-07-06 12:52:06 +0200237static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400238 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200239 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200240 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400241 .m = { .min = 96, .max = 140 },
242 .m1 = { .min = 18, .max = 26 },
243 .m2 = { .min = 6, .max = 16 },
244 .p = { .min = 4, .max = 128 },
245 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700246 .p2 = { .dot_limit = 165000,
247 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700248};
249
Daniel Vetter5d536e22013-07-06 12:52:06 +0200250static const intel_limit_t intel_limits_i8xx_dvo = {
251 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200252 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200253 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200254 .m = { .min = 96, .max = 140 },
255 .m1 = { .min = 18, .max = 26 },
256 .m2 = { .min = 6, .max = 16 },
257 .p = { .min = 4, .max = 128 },
258 .p1 = { .min = 2, .max = 33 },
259 .p2 = { .dot_limit = 165000,
260 .p2_slow = 4, .p2_fast = 4 },
261};
262
Keith Packarde4b36692009-06-05 19:22:17 -0700263static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200265 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200266 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400267 .m = { .min = 96, .max = 140 },
268 .m1 = { .min = 18, .max = 26 },
269 .m2 = { .min = 6, .max = 16 },
270 .p = { .min = 4, .max = 128 },
271 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 165000,
273 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
Eric Anholt273e27c2011-03-30 13:01:10 -0700275
Keith Packarde4b36692009-06-05 19:22:17 -0700276static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .dot = { .min = 20000, .max = 400000 },
278 .vco = { .min = 1400000, .max = 2800000 },
279 .n = { .min = 1, .max = 6 },
280 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100281 .m1 = { .min = 8, .max = 18 },
282 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400283 .p = { .min = 5, .max = 80 },
284 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .p2 = { .dot_limit = 200000,
286 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700287};
288
289static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .dot = { .min = 20000, .max = 400000 },
291 .vco = { .min = 1400000, .max = 2800000 },
292 .n = { .min = 1, .max = 6 },
293 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100294 .m1 = { .min = 8, .max = 18 },
295 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400296 .p = { .min = 7, .max = 98 },
297 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 112000,
299 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700300};
301
Eric Anholt273e27c2011-03-30 13:01:10 -0700302
Keith Packarde4b36692009-06-05 19:22:17 -0700303static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 270000 },
305 .vco = { .min = 1750000, .max = 3500000},
306 .n = { .min = 1, .max = 4 },
307 .m = { .min = 104, .max = 138 },
308 .m1 = { .min = 17, .max = 23 },
309 .m2 = { .min = 5, .max = 11 },
310 .p = { .min = 10, .max = 30 },
311 .p1 = { .min = 1, .max = 3},
312 .p2 = { .dot_limit = 270000,
313 .p2_slow = 10,
314 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800315 },
Keith Packarde4b36692009-06-05 19:22:17 -0700316};
317
318static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700319 .dot = { .min = 22000, .max = 400000 },
320 .vco = { .min = 1750000, .max = 3500000},
321 .n = { .min = 1, .max = 4 },
322 .m = { .min = 104, .max = 138 },
323 .m1 = { .min = 16, .max = 23 },
324 .m2 = { .min = 5, .max = 11 },
325 .p = { .min = 5, .max = 80 },
326 .p1 = { .min = 1, .max = 8},
327 .p2 = { .dot_limit = 165000,
328 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700329};
330
331static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700332 .dot = { .min = 20000, .max = 115000 },
333 .vco = { .min = 1750000, .max = 3500000 },
334 .n = { .min = 1, .max = 3 },
335 .m = { .min = 104, .max = 138 },
336 .m1 = { .min = 17, .max = 23 },
337 .m2 = { .min = 5, .max = 11 },
338 .p = { .min = 28, .max = 112 },
339 .p1 = { .min = 2, .max = 8 },
340 .p2 = { .dot_limit = 0,
341 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800342 },
Keith Packarde4b36692009-06-05 19:22:17 -0700343};
344
345static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700346 .dot = { .min = 80000, .max = 224000 },
347 .vco = { .min = 1750000, .max = 3500000 },
348 .n = { .min = 1, .max = 3 },
349 .m = { .min = 104, .max = 138 },
350 .m1 = { .min = 17, .max = 23 },
351 .m2 = { .min = 5, .max = 11 },
352 .p = { .min = 14, .max = 42 },
353 .p1 = { .min = 2, .max = 6 },
354 .p2 = { .dot_limit = 0,
355 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800356 },
Keith Packarde4b36692009-06-05 19:22:17 -0700357};
358
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500359static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400360 .dot = { .min = 20000, .max = 400000},
361 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700362 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400363 .n = { .min = 3, .max = 6 },
364 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400366 .m1 = { .min = 0, .max = 0 },
367 .m2 = { .min = 0, .max = 254 },
368 .p = { .min = 5, .max = 80 },
369 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700370 .p2 = { .dot_limit = 200000,
371 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700372};
373
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500374static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400375 .dot = { .min = 20000, .max = 400000 },
376 .vco = { .min = 1700000, .max = 3500000 },
377 .n = { .min = 3, .max = 6 },
378 .m = { .min = 2, .max = 256 },
379 .m1 = { .min = 0, .max = 0 },
380 .m2 = { .min = 0, .max = 254 },
381 .p = { .min = 7, .max = 112 },
382 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700383 .p2 = { .dot_limit = 112000,
384 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700385};
386
Eric Anholt273e27c2011-03-30 13:01:10 -0700387/* Ironlake / Sandybridge
388 *
389 * We calculate clock using (register_value + 2) for N/M1/M2, so here
390 * the range value for them is (actual_value - 2).
391 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800392static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700393 .dot = { .min = 25000, .max = 350000 },
394 .vco = { .min = 1760000, .max = 3510000 },
395 .n = { .min = 1, .max = 5 },
396 .m = { .min = 79, .max = 127 },
397 .m1 = { .min = 12, .max = 22 },
398 .m2 = { .min = 5, .max = 9 },
399 .p = { .min = 5, .max = 80 },
400 .p1 = { .min = 1, .max = 8 },
401 .p2 = { .dot_limit = 225000,
402 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700403};
404
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800405static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700406 .dot = { .min = 25000, .max = 350000 },
407 .vco = { .min = 1760000, .max = 3510000 },
408 .n = { .min = 1, .max = 3 },
409 .m = { .min = 79, .max = 118 },
410 .m1 = { .min = 12, .max = 22 },
411 .m2 = { .min = 5, .max = 9 },
412 .p = { .min = 28, .max = 112 },
413 .p1 = { .min = 2, .max = 8 },
414 .p2 = { .dot_limit = 225000,
415 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800416};
417
418static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700419 .dot = { .min = 25000, .max = 350000 },
420 .vco = { .min = 1760000, .max = 3510000 },
421 .n = { .min = 1, .max = 3 },
422 .m = { .min = 79, .max = 127 },
423 .m1 = { .min = 12, .max = 22 },
424 .m2 = { .min = 5, .max = 9 },
425 .p = { .min = 14, .max = 56 },
426 .p1 = { .min = 2, .max = 8 },
427 .p2 = { .dot_limit = 225000,
428 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800429};
430
Eric Anholt273e27c2011-03-30 13:01:10 -0700431/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800432static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700433 .dot = { .min = 25000, .max = 350000 },
434 .vco = { .min = 1760000, .max = 3510000 },
435 .n = { .min = 1, .max = 2 },
436 .m = { .min = 79, .max = 126 },
437 .m1 = { .min = 12, .max = 22 },
438 .m2 = { .min = 5, .max = 9 },
439 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400440 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700441 .p2 = { .dot_limit = 225000,
442 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800443};
444
445static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700446 .dot = { .min = 25000, .max = 350000 },
447 .vco = { .min = 1760000, .max = 3510000 },
448 .n = { .min = 1, .max = 3 },
449 .m = { .min = 79, .max = 126 },
450 .m1 = { .min = 12, .max = 22 },
451 .m2 = { .min = 5, .max = 9 },
452 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400453 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700454 .p2 = { .dot_limit = 225000,
455 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800456};
457
Ville Syrjälädc730512013-09-24 21:26:30 +0300458static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300459 /*
460 * These are the data rate limits (measured in fast clocks)
461 * since those are the strictest limits we have. The fast
462 * clock and actual rate limits are more relaxed, so checking
463 * them would make no difference.
464 */
465 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200466 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700467 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700468 .m1 = { .min = 2, .max = 3 },
469 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300470 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300471 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700472};
473
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300474static const intel_limit_t intel_limits_chv = {
475 /*
476 * These are the data rate limits (measured in fast clocks)
477 * since those are the strictest limits we have. The fast
478 * clock and actual rate limits are more relaxed, so checking
479 * them would make no difference.
480 */
481 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200482 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300483 .n = { .min = 1, .max = 1 },
484 .m1 = { .min = 2, .max = 2 },
485 .m2 = { .min = 24 << 22, .max = 175 << 22 },
486 .p1 = { .min = 2, .max = 4 },
487 .p2 = { .p2_slow = 1, .p2_fast = 14 },
488};
489
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200490static const intel_limit_t intel_limits_bxt = {
491 /* FIXME: find real dot limits */
492 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530493 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200494 .n = { .min = 1, .max = 1 },
495 .m1 = { .min = 2, .max = 2 },
496 /* FIXME: find real m2 limits */
497 .m2 = { .min = 2 << 22, .max = 255 << 22 },
498 .p1 = { .min = 2, .max = 4 },
499 .p2 = { .p2_slow = 1, .p2_fast = 20 },
500};
501
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200502static bool
503needs_modeset(struct drm_crtc_state *state)
504{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200505 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200506}
507
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300508/**
509 * Returns whether any output on the specified pipe is of the specified type
510 */
Damien Lespiau40935612014-10-29 11:16:59 +0000511bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300512{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300513 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300514 struct intel_encoder *encoder;
515
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300516 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300517 if (encoder->type == type)
518 return true;
519
520 return false;
521}
522
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200523/**
524 * Returns whether any output on the specified pipe will have the specified
525 * type after a staged modeset is complete, i.e., the same as
526 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
527 * encoder->crtc.
528 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200529static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
530 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200531{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300533 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200534 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200535 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200536 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200537
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300538 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200539 if (connector_state->crtc != crtc_state->base.crtc)
540 continue;
541
542 num_connectors++;
543
544 encoder = to_intel_encoder(connector_state->best_encoder);
545 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200546 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200547 }
548
549 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200550
551 return false;
552}
553
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200554static const intel_limit_t *
555intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800556{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200557 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800558 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800559
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200560 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100561 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000562 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800563 limit = &intel_limits_ironlake_dual_lvds_100m;
564 else
565 limit = &intel_limits_ironlake_dual_lvds;
566 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000567 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800568 limit = &intel_limits_ironlake_single_lvds_100m;
569 else
570 limit = &intel_limits_ironlake_single_lvds;
571 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200572 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800573 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800574
575 return limit;
576}
577
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200578static const intel_limit_t *
579intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800580{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200581 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800582 const intel_limit_t *limit;
583
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200584 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100585 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700586 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800587 else
Keith Packarde4b36692009-06-05 19:22:17 -0700588 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200589 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
590 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700591 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200592 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700593 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800594 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700595 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800596
597 return limit;
598}
599
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200600static const intel_limit_t *
601intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800602{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200603 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 const intel_limit_t *limit;
605
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200606 if (IS_BROXTON(dev))
607 limit = &intel_limits_bxt;
608 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200609 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800610 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200611 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500612 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200613 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500614 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800615 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500616 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300617 } else if (IS_CHERRYVIEW(dev)) {
618 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700619 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300620 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100621 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200622 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100623 limit = &intel_limits_i9xx_lvds;
624 else
625 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800626 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200627 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700628 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200629 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700630 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200631 else
632 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800633 }
634 return limit;
635}
636
Imre Deakdccbea32015-06-22 23:35:51 +0300637/*
638 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
639 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
640 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
641 * The helpers' return value is the rate of the clock that is fed to the
642 * display engine's pipe which can be the above fast dot clock rate or a
643 * divided-down version of it.
644 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500645/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300646static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800647{
Shaohua Li21778322009-02-23 15:19:16 +0800648 clock->m = clock->m2 + 2;
649 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200650 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300651 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300652 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
653 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300654
655 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800656}
657
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200658static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
659{
660 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
661}
662
Imre Deakdccbea32015-06-22 23:35:51 +0300663static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800664{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200665 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800666 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200667 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300668 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300669 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
670 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300671
672 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800673}
674
Imre Deakdccbea32015-06-22 23:35:51 +0300675static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300676{
677 clock->m = clock->m1 * clock->m2;
678 clock->p = clock->p1 * clock->p2;
679 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300680 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300681 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
682 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300683
684 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300685}
686
Imre Deakdccbea32015-06-22 23:35:51 +0300687int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300688{
689 clock->m = clock->m1 * clock->m2;
690 clock->p = clock->p1 * clock->p2;
691 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300692 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300693 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
694 clock->n << 22);
695 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300696
697 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300698}
699
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800700#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800701/**
702 * Returns whether the given set of divisors are valid for a given refclk with
703 * the given connectors.
704 */
705
Chris Wilson1b894b52010-12-14 20:04:54 +0000706static bool intel_PLL_is_valid(struct drm_device *dev,
707 const intel_limit_t *limit,
708 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800709{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300710 if (clock->n < limit->n.min || limit->n.max < clock->n)
711 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400713 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400715 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800716 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400717 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300718
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200719 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300720 if (clock->m1 <= clock->m2)
721 INTELPllInvalid("m1 <= m2\n");
722
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200723 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300724 if (clock->p < limit->p.min || limit->p.max < clock->p)
725 INTELPllInvalid("p out of range\n");
726 if (clock->m < limit->m.min || limit->m.max < clock->m)
727 INTELPllInvalid("m out of range\n");
728 }
729
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400731 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
733 * connector, etc., rather than just a single range.
734 */
735 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400736 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800737
738 return true;
739}
740
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300741static int
742i9xx_select_p2_div(const intel_limit_t *limit,
743 const struct intel_crtc_state *crtc_state,
744 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800745{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300746 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800747
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200748 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100750 * For LVDS just rely on its current settings for dual-channel.
751 * We haven't figured out how to reliably set up different
752 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800753 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100754 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300757 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800758 } else {
759 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800763 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300764}
765
766static bool
767i9xx_find_best_dpll(const intel_limit_t *limit,
768 struct intel_crtc_state *crtc_state,
769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
771{
772 struct drm_device *dev = crtc_state->base.crtc->dev;
773 intel_clock_t clock;
774 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Akshay Joshi0206e352011-08-16 15:34:10 -0400776 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300778 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
779
Zhao Yakui42158662009-11-20 11:24:18 +0800780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
781 clock.m1++) {
782 for (clock.m2 = limit->m2.min;
783 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200784 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800785 break;
786 for (clock.n = limit->n.min;
787 clock.n <= limit->n.max; clock.n++) {
788 for (clock.p1 = limit->p1.min;
789 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800790 int this_err;
791
Imre Deakdccbea32015-06-22 23:35:51 +0300792 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000793 if (!intel_PLL_is_valid(dev, limit,
794 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800795 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800796 if (match_clock &&
797 clock.p != match_clock->p)
798 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800799
800 this_err = abs(clock.dot - target);
801 if (this_err < err) {
802 *best_clock = clock;
803 err = this_err;
804 }
805 }
806 }
807 }
808 }
809
810 return (err != target);
811}
812
Ma Lingd4906092009-03-18 20:13:27 +0800813static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200814pnv_find_best_dpll(const intel_limit_t *limit,
815 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300819 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200820 intel_clock_t clock;
821 int err = target;
822
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200823 memset(best_clock, 0, sizeof(*best_clock));
824
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300825 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
826
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200827 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
828 clock.m1++) {
829 for (clock.m2 = limit->m2.min;
830 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200831 for (clock.n = limit->n.min;
832 clock.n <= limit->n.max; clock.n++) {
833 for (clock.p1 = limit->p1.min;
834 clock.p1 <= limit->p1.max; clock.p1++) {
835 int this_err;
836
Imre Deakdccbea32015-06-22 23:35:51 +0300837 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800838 if (!intel_PLL_is_valid(dev, limit,
839 &clock))
840 continue;
841 if (match_clock &&
842 clock.p != match_clock->p)
843 continue;
844
845 this_err = abs(clock.dot - target);
846 if (this_err < err) {
847 *best_clock = clock;
848 err = this_err;
849 }
850 }
851 }
852 }
853 }
854
855 return (err != target);
856}
857
Ma Lingd4906092009-03-18 20:13:27 +0800858static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200859g4x_find_best_dpll(const intel_limit_t *limit,
860 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200861 int target, int refclk, intel_clock_t *match_clock,
862 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800863{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300864 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800865 intel_clock_t clock;
866 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300867 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800870
871 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300872
873 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
874
Ma Lingd4906092009-03-18 20:13:27 +0800875 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200878 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800879 for (clock.m1 = limit->m1.max;
880 clock.m1 >= limit->m1.min; clock.m1--) {
881 for (clock.m2 = limit->m2.max;
882 clock.m2 >= limit->m2.min; clock.m2--) {
883 for (clock.p1 = limit->p1.max;
884 clock.p1 >= limit->p1.min; clock.p1--) {
885 int this_err;
886
Imre Deakdccbea32015-06-22 23:35:51 +0300887 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000888 if (!intel_PLL_is_valid(dev, limit,
889 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800890 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000891
892 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800893 if (this_err < err_most) {
894 *best_clock = clock;
895 err_most = this_err;
896 max_n = clock.n;
897 found = true;
898 }
899 }
900 }
901 }
902 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800903 return found;
904}
Ma Lingd4906092009-03-18 20:13:27 +0800905
Imre Deakd5dd62b2015-03-17 11:40:03 +0200906/*
907 * Check if the calculated PLL configuration is more optimal compared to the
908 * best configuration and error found so far. Return the calculated error.
909 */
910static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
911 const intel_clock_t *calculated_clock,
912 const intel_clock_t *best_clock,
913 unsigned int best_error_ppm,
914 unsigned int *error_ppm)
915{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200916 /*
917 * For CHV ignore the error and consider only the P value.
918 * Prefer a bigger P value based on HW requirements.
919 */
920 if (IS_CHERRYVIEW(dev)) {
921 *error_ppm = 0;
922
923 return calculated_clock->p > best_clock->p;
924 }
925
Imre Deak24be4e42015-03-17 11:40:04 +0200926 if (WARN_ON_ONCE(!target_freq))
927 return false;
928
Imre Deakd5dd62b2015-03-17 11:40:03 +0200929 *error_ppm = div_u64(1000000ULL *
930 abs(target_freq - calculated_clock->dot),
931 target_freq);
932 /*
933 * Prefer a better P value over a better (smaller) error if the error
934 * is small. Ensure this preference for future configurations too by
935 * setting the error to 0.
936 */
937 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
938 *error_ppm = 0;
939
940 return true;
941 }
942
943 return *error_ppm + 10 < best_error_ppm;
944}
945
Zhenyu Wang2c072452009-06-05 15:38:42 +0800946static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200947vlv_find_best_dpll(const intel_limit_t *limit,
948 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200949 int target, int refclk, intel_clock_t *match_clock,
950 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700951{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300953 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300954 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300955 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300956 /* min update 19.2 MHz */
957 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300958 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700959
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300960 target *= 5; /* fast clock */
961
962 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700963
964 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300965 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300966 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300967 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300968 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700970 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300971 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200972 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300973
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300974 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
975 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300976
Imre Deakdccbea32015-06-22 23:35:51 +0300977 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300978
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300979 if (!intel_PLL_is_valid(dev, limit,
980 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300981 continue;
982
Imre Deakd5dd62b2015-03-17 11:40:03 +0200983 if (!vlv_PLL_is_optimal(dev, target,
984 &clock,
985 best_clock,
986 bestppm, &ppm))
987 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300988
Imre Deakd5dd62b2015-03-17 11:40:03 +0200989 *best_clock = clock;
990 bestppm = ppm;
991 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700992 }
993 }
994 }
995 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300997 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700998}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001000static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001001chv_find_best_dpll(const intel_limit_t *limit,
1002 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001003 int target, int refclk, intel_clock_t *match_clock,
1004 intel_clock_t *best_clock)
1005{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001007 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001008 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001009 intel_clock_t clock;
1010 uint64_t m2;
1011 int found = false;
1012
1013 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001014 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001015
1016 /*
1017 * Based on hardware doc, the n always set to 1, and m1 always
1018 * set to 2. If requires to support 200Mhz refclk, we need to
1019 * revisit this because n may not 1 anymore.
1020 */
1021 clock.n = 1, clock.m1 = 2;
1022 target *= 5; /* fast clock */
1023
1024 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1025 for (clock.p2 = limit->p2.p2_fast;
1026 clock.p2 >= limit->p2.p2_slow;
1027 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001028 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001029
1030 clock.p = clock.p1 * clock.p2;
1031
1032 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1033 clock.n) << 22, refclk * clock.m1);
1034
1035 if (m2 > INT_MAX/clock.m1)
1036 continue;
1037
1038 clock.m2 = m2;
1039
Imre Deakdccbea32015-06-22 23:35:51 +03001040 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001041
1042 if (!intel_PLL_is_valid(dev, limit, &clock))
1043 continue;
1044
Imre Deak9ca3ba02015-03-17 11:40:05 +02001045 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1046 best_error_ppm, &error_ppm))
1047 continue;
1048
1049 *best_clock = clock;
1050 best_error_ppm = error_ppm;
1051 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001052 }
1053 }
1054
1055 return found;
1056}
1057
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001058bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1059 intel_clock_t *best_clock)
1060{
1061 int refclk = i9xx_get_refclk(crtc_state, 0);
1062
1063 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1064 target_clock, refclk, NULL, best_clock);
1065}
1066
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001067bool intel_crtc_active(struct drm_crtc *crtc)
1068{
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
1071 /* Be paranoid as we can arrive here with only partial
1072 * state retrieved from the hardware during setup.
1073 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001074 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001075 * as Haswell has gained clock readout/fastboot support.
1076 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001077 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001078 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001079 *
1080 * FIXME: The intel_crtc->active here should be switched to
1081 * crtc->state->active once we have proper CRTC states wired up
1082 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001083 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001084 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001085 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001086}
1087
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001088enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1089 enum pipe pipe)
1090{
1091 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1093
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001094 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001095}
1096
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001097static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001100 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001101 u32 line1, line2;
1102 u32 line_mask;
1103
1104 if (IS_GEN2(dev))
1105 line_mask = DSL_LINEMASK_GEN2;
1106 else
1107 line_mask = DSL_LINEMASK_GEN3;
1108
1109 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001110 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001111 line2 = I915_READ(reg) & line_mask;
1112
1113 return line1 == line2;
1114}
1115
Keith Packardab7ad7f2010-10-03 00:33:06 -07001116/*
1117 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001118 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001119 *
1120 * After disabling a pipe, we can't wait for vblank in the usual way,
1121 * spinning on the vblank interrupt status bit, since we won't actually
1122 * see an interrupt when the pipe is disabled.
1123 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001124 * On Gen4 and above:
1125 * wait for the pipe register state bit to turn off
1126 *
1127 * Otherwise:
1128 * wait for the display line value to settle (it usually
1129 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001130 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001134 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001135 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001137 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001138
Keith Packardab7ad7f2010-10-03 00:33:06 -07001139 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001140 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001141
Keith Packardab7ad7f2010-10-03 00:33:06 -07001142 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001143 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1144 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001145 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001146 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001147 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001148 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001149 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001150 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001151}
1152
Jesse Barnesb24e7172011-01-04 15:09:30 -08001153static const char *state_string(bool enabled)
1154{
1155 return enabled ? "on" : "off";
1156}
1157
1158/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001159void assert_pll(struct drm_i915_private *dev_priv,
1160 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001162 u32 val;
1163 bool cur_state;
1164
Ville Syrjälä649636e2015-09-22 19:50:01 +03001165 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001167 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001168 "PLL state assertion failure (expected %s, current %s)\n",
1169 state_string(state), state_string(cur_state));
1170}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001171
Jani Nikula23538ef2013-08-27 15:12:22 +03001172/* XXX: the dsi pll is shared between MIPI DSI ports */
1173static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1174{
1175 u32 val;
1176 bool cur_state;
1177
Ville Syrjäläa5805162015-05-26 20:42:30 +03001178 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001179 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001180 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001181
1182 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001183 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001184 "DSI PLL state assertion failure (expected %s, current %s)\n",
1185 state_string(state), state_string(cur_state));
1186}
1187#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1188#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1189
Daniel Vetter55607e82013-06-16 21:42:39 +02001190struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001191intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001192{
Daniel Vettere2b78262013-06-07 23:10:03 +02001193 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1194
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001195 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001196 return NULL;
1197
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001198 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001199}
1200
Jesse Barnesb24e7172011-01-04 15:09:30 -08001201/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001202void assert_shared_dpll(struct drm_i915_private *dev_priv,
1203 struct intel_shared_dpll *pll,
1204 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001205{
Jesse Barnes040484a2011-01-03 12:14:26 -08001206 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001207 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001208
Chris Wilson92b27b02012-05-20 18:10:50 +01001209 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001210 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001211 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001212
Daniel Vetter53589012013-06-05 13:34:16 +02001213 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001214 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001215 "%s assertion failure (expected %s, current %s)\n",
1216 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001217}
Jesse Barnes040484a2011-01-03 12:14:26 -08001218
1219static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1220 enum pipe pipe, bool state)
1221{
Jesse Barnes040484a2011-01-03 12:14:26 -08001222 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001223 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1224 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001225
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001226 if (HAS_DDI(dev_priv->dev)) {
1227 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001228 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001229 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001231 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001232 cur_state = !!(val & FDI_TX_ENABLE);
1233 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001234 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001235 "FDI TX state assertion failure (expected %s, current %s)\n",
1236 state_string(state), state_string(cur_state));
1237}
1238#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1239#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1240
1241static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1242 enum pipe pipe, bool state)
1243{
Jesse Barnes040484a2011-01-03 12:14:26 -08001244 u32 val;
1245 bool cur_state;
1246
Ville Syrjälä649636e2015-09-22 19:50:01 +03001247 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001248 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001249 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001250 "FDI RX state assertion failure (expected %s, current %s)\n",
1251 state_string(state), state_string(cur_state));
1252}
1253#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1254#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1255
1256static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe)
1258{
Jesse Barnes040484a2011-01-03 12:14:26 -08001259 u32 val;
1260
1261 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001262 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001263 return;
1264
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001265 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001266 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001267 return;
1268
Ville Syrjälä649636e2015-09-22 19:50:01 +03001269 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001270 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001271}
1272
Daniel Vetter55607e82013-06-16 21:42:39 +02001273void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1274 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001275{
Jesse Barnes040484a2011-01-03 12:14:26 -08001276 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001277 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001278
Ville Syrjälä649636e2015-09-22 19:50:01 +03001279 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001280 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001281 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001282 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1283 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001284}
1285
Daniel Vetterb680c372014-09-19 18:27:27 +02001286void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1287 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001288{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001289 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001290 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001291 u32 val;
1292 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001293 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001294
Jani Nikulabedd4db2014-08-22 15:04:13 +03001295 if (WARN_ON(HAS_DDI(dev)))
1296 return;
1297
1298 if (HAS_PCH_SPLIT(dev)) {
1299 u32 port_sel;
1300
Jesse Barnesea0760c2011-01-04 15:09:32 -08001301 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001302 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1303
1304 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1305 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1306 panel_pipe = PIPE_B;
1307 /* XXX: else fix for eDP */
1308 } else if (IS_VALLEYVIEW(dev)) {
1309 /* presumably write lock depends on pipe, not port select */
1310 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1311 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001312 } else {
1313 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001314 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1315 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001316 }
1317
1318 val = I915_READ(pp_reg);
1319 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001320 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001321 locked = false;
1322
Rob Clarke2c719b2014-12-15 13:56:32 -05001323 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001324 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001325 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001326}
1327
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001328static void assert_cursor(struct drm_i915_private *dev_priv,
1329 enum pipe pipe, bool state)
1330{
1331 struct drm_device *dev = dev_priv->dev;
1332 bool cur_state;
1333
Paulo Zanonid9d82082014-02-27 16:30:56 -03001334 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001335 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001336 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001337 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001338
Rob Clarke2c719b2014-12-15 13:56:32 -05001339 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001340 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1341 pipe_name(pipe), state_string(state), state_string(cur_state));
1342}
1343#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1344#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1345
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001346void assert_pipe(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001348{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001349 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001350 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1351 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001352
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001353 /* if we need the pipe quirk it must be always on */
1354 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1355 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001356 state = true;
1357
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001358 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001359 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001360 cur_state = false;
1361 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001362 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001363 cur_state = !!(val & PIPECONF_ENABLE);
1364 }
1365
Rob Clarke2c719b2014-12-15 13:56:32 -05001366 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001367 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001368 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001369}
1370
Chris Wilson931872f2012-01-16 23:01:13 +00001371static void assert_plane(struct drm_i915_private *dev_priv,
1372 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001373{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001374 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001375 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001376
Ville Syrjälä649636e2015-09-22 19:50:01 +03001377 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001378 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001379 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001380 "plane %c assertion failure (expected %s, current %s)\n",
1381 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001382}
1383
Chris Wilson931872f2012-01-16 23:01:13 +00001384#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1385#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1386
Jesse Barnesb24e7172011-01-04 15:09:30 -08001387static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe)
1389{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001390 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001391 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001392
Ville Syrjälä653e1022013-06-04 13:49:05 +03001393 /* Primary planes are fixed to pipes on gen4+ */
1394 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001395 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001396 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001397 "plane %c assertion failure, should be disabled but not\n",
1398 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001399 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001400 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001401
Jesse Barnesb24e7172011-01-04 15:09:30 -08001402 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001403 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001404 u32 val = I915_READ(DSPCNTR(i));
1405 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001406 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001407 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001408 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1409 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001410 }
1411}
1412
Jesse Barnes19332d72013-03-28 09:55:38 -07001413static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe)
1415{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001416 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001417 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001418
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001419 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001420 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001421 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001422 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001423 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1424 sprite, pipe_name(pipe));
1425 }
1426 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001427 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001428 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001429 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001431 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001432 }
1433 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001434 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001435 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001436 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001437 plane_name(pipe), pipe_name(pipe));
1438 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001439 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001440 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001441 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1442 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001443 }
1444}
1445
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001446static void assert_vblank_disabled(struct drm_crtc *crtc)
1447{
Rob Clarke2c719b2014-12-15 13:56:32 -05001448 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001449 drm_crtc_vblank_put(crtc);
1450}
1451
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001452static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001453{
1454 u32 val;
1455 bool enabled;
1456
Rob Clarke2c719b2014-12-15 13:56:32 -05001457 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001458
Jesse Barnes92f25842011-01-04 15:09:34 -08001459 val = I915_READ(PCH_DREF_CONTROL);
1460 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1461 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001462 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001463}
1464
Daniel Vetterab9412b2013-05-03 11:49:46 +02001465static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1466 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001467{
Jesse Barnes92f25842011-01-04 15:09:34 -08001468 u32 val;
1469 bool enabled;
1470
Ville Syrjälä649636e2015-09-22 19:50:01 +03001471 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001472 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001473 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001474 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1475 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001476}
1477
Keith Packard4e634382011-08-06 10:39:45 -07001478static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1479 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001480{
1481 if ((val & DP_PORT_EN) == 0)
1482 return false;
1483
1484 if (HAS_PCH_CPT(dev_priv->dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001485 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001486 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1487 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001488 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1489 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1490 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001491 } else {
1492 if ((val & DP_PIPE_MASK) != (pipe << 30))
1493 return false;
1494 }
1495 return true;
1496}
1497
Keith Packard1519b992011-08-06 10:35:34 -07001498static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1499 enum pipe pipe, u32 val)
1500{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001501 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001502 return false;
1503
1504 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001505 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001506 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001507 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1508 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1509 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001510 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001511 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001512 return false;
1513 }
1514 return true;
1515}
1516
1517static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1518 enum pipe pipe, u32 val)
1519{
1520 if ((val & LVDS_PORT_EN) == 0)
1521 return false;
1522
1523 if (HAS_PCH_CPT(dev_priv->dev)) {
1524 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1525 return false;
1526 } else {
1527 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1528 return false;
1529 }
1530 return true;
1531}
1532
1533static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1534 enum pipe pipe, u32 val)
1535{
1536 if ((val & ADPA_DAC_ENABLE) == 0)
1537 return false;
1538 if (HAS_PCH_CPT(dev_priv->dev)) {
1539 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1540 return false;
1541 } else {
1542 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1543 return false;
1544 }
1545 return true;
1546}
1547
Jesse Barnes291906f2011-02-02 12:28:03 -08001548static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001549 enum pipe pipe, i915_reg_t reg,
1550 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001551{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001552 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001553 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001554 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001555 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001556
Rob Clarke2c719b2014-12-15 13:56:32 -05001557 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001558 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001559 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001560}
1561
1562static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001563 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001564{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001565 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001566 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001567 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001568 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001569
Rob Clarke2c719b2014-12-15 13:56:32 -05001570 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001571 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001572 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001573}
1574
1575static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1576 enum pipe pipe)
1577{
Jesse Barnes291906f2011-02-02 12:28:03 -08001578 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001579
Keith Packardf0575e92011-07-25 22:12:43 -07001580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1581 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1582 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001583
Ville Syrjälä649636e2015-09-22 19:50:01 +03001584 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001585 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001586 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001587 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001588
Ville Syrjälä649636e2015-09-22 19:50:01 +03001589 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001590 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001591 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001592 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001593
Paulo Zanonie2debe92013-02-18 19:00:27 -03001594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1595 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1596 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001597}
1598
Ville Syrjäläd288f652014-10-28 13:20:22 +02001599static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001600 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001601{
Daniel Vetter426115c2013-07-11 22:13:42 +02001602 struct drm_device *dev = crtc->base.dev;
1603 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001604 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001605 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001606
Daniel Vetter426115c2013-07-11 22:13:42 +02001607 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001608
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001609 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001610 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1611
1612 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001613 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001614 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001615
Daniel Vetter426115c2013-07-11 22:13:42 +02001616 I915_WRITE(reg, dpll);
1617 POSTING_READ(reg);
1618 udelay(150);
1619
1620 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1621 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1622
Ville Syrjäläd288f652014-10-28 13:20:22 +02001623 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001624 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001625
1626 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001627 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001628 POSTING_READ(reg);
1629 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001630 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001631 POSTING_READ(reg);
1632 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001633 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001634 POSTING_READ(reg);
1635 udelay(150); /* wait for warmup */
1636}
1637
Ville Syrjäläd288f652014-10-28 13:20:22 +02001638static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001639 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001640{
1641 struct drm_device *dev = crtc->base.dev;
1642 struct drm_i915_private *dev_priv = dev->dev_private;
1643 int pipe = crtc->pipe;
1644 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001645 u32 tmp;
1646
1647 assert_pipe_disabled(dev_priv, crtc->pipe);
1648
1649 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1650
Ville Syrjäläa5805162015-05-26 20:42:30 +03001651 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001652
1653 /* Enable back the 10bit clock to display controller */
1654 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1655 tmp |= DPIO_DCLKP_EN;
1656 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1657
Ville Syrjälä54433e92015-05-26 20:42:31 +03001658 mutex_unlock(&dev_priv->sb_lock);
1659
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001660 /*
1661 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1662 */
1663 udelay(1);
1664
1665 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001666 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001667
1668 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001669 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001670 DRM_ERROR("PLL %d failed to lock\n", pipe);
1671
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001672 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001673 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001674 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001675}
1676
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001677static int intel_num_dvo_pipes(struct drm_device *dev)
1678{
1679 struct intel_crtc *crtc;
1680 int count = 0;
1681
1682 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001683 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001684 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001685
1686 return count;
1687}
1688
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001689static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001690{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001691 struct drm_device *dev = crtc->base.dev;
1692 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001693 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001694 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001695
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001696 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001697
1698 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001699 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001700
1701 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001702 if (IS_MOBILE(dev) && !IS_I830(dev))
1703 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001704
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001705 /* Enable DVO 2x clock on both PLLs if necessary */
1706 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1707 /*
1708 * It appears to be important that we don't enable this
1709 * for the current pipe before otherwise configuring the
1710 * PLL. No idea how this should be handled if multiple
1711 * DVO outputs are enabled simultaneosly.
1712 */
1713 dpll |= DPLL_DVO_2X_MODE;
1714 I915_WRITE(DPLL(!crtc->pipe),
1715 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1716 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001717
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001718 /*
1719 * Apparently we need to have VGA mode enabled prior to changing
1720 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1721 * dividers, even though the register value does change.
1722 */
1723 I915_WRITE(reg, 0);
1724
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001725 I915_WRITE(reg, dpll);
1726
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001727 /* Wait for the clocks to stabilize. */
1728 POSTING_READ(reg);
1729 udelay(150);
1730
1731 if (INTEL_INFO(dev)->gen >= 4) {
1732 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001733 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001734 } else {
1735 /* The pixel multiplier can only be updated once the
1736 * DPLL is enabled and the clocks are stable.
1737 *
1738 * So write it again.
1739 */
1740 I915_WRITE(reg, dpll);
1741 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001742
1743 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001744 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001745 POSTING_READ(reg);
1746 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001747 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001748 POSTING_READ(reg);
1749 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001750 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001751 POSTING_READ(reg);
1752 udelay(150); /* wait for warmup */
1753}
1754
1755/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001756 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001757 * @dev_priv: i915 private structure
1758 * @pipe: pipe PLL to disable
1759 *
1760 * Disable the PLL for @pipe, making sure the pipe is off first.
1761 *
1762 * Note! This is for pre-ILK only.
1763 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001764static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001765{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001766 struct drm_device *dev = crtc->base.dev;
1767 struct drm_i915_private *dev_priv = dev->dev_private;
1768 enum pipe pipe = crtc->pipe;
1769
1770 /* Disable DVO 2x clock on both PLLs if necessary */
1771 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001772 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001773 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001774 I915_WRITE(DPLL(PIPE_B),
1775 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1776 I915_WRITE(DPLL(PIPE_A),
1777 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1778 }
1779
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001780 /* Don't disable pipe or pipe PLLs if needed */
1781 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1782 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001783 return;
1784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001788 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001789 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001790}
1791
Jesse Barnesf6071162013-10-01 10:41:38 -07001792static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1793{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001794 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001795
1796 /* Make sure the pipe isn't still relying on us */
1797 assert_pipe_disabled(dev_priv, pipe);
1798
Imre Deake5cbfbf2014-01-09 17:08:16 +02001799 /*
1800 * Leave integrated clock source and reference clock enabled for pipe B.
1801 * The latter is needed for VGA hotplug / manual detection.
1802 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001803 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001804 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001805 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001806 I915_WRITE(DPLL(pipe), val);
1807 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001808
1809}
1810
1811static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1812{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001813 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001814 u32 val;
1815
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001816 /* Make sure the pipe isn't still relying on us */
1817 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001818
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001819 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001820 val = DPLL_SSC_REF_CLK_CHV |
1821 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001822 if (pipe != PIPE_A)
1823 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1824 I915_WRITE(DPLL(pipe), val);
1825 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001826
Ville Syrjäläa5805162015-05-26 20:42:30 +03001827 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001828
1829 /* Disable 10bit clock to display controller */
1830 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1831 val &= ~DPIO_DCLKP_EN;
1832 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1833
Ville Syrjäläa5805162015-05-26 20:42:30 +03001834 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001835}
1836
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001837void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001838 struct intel_digital_port *dport,
1839 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001840{
1841 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001842 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001843
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001844 switch (dport->port) {
1845 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001846 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001847 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001848 break;
1849 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001850 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001851 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001852 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001853 break;
1854 case PORT_D:
1855 port_mask = DPLL_PORTD_READY_MASK;
1856 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001857 break;
1858 default:
1859 BUG();
1860 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001861
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001862 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1863 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1864 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001865}
1866
Daniel Vetterb14b1052014-04-24 23:55:13 +02001867static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1868{
1869 struct drm_device *dev = crtc->base.dev;
1870 struct drm_i915_private *dev_priv = dev->dev_private;
1871 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1872
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001873 if (WARN_ON(pll == NULL))
1874 return;
1875
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001876 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001877 if (pll->active == 0) {
1878 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1879 WARN_ON(pll->on);
1880 assert_shared_dpll_disabled(dev_priv, pll);
1881
1882 pll->mode_set(dev_priv, pll);
1883 }
1884}
1885
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001886/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001887 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001888 * @dev_priv: i915 private structure
1889 * @pipe: pipe PLL to enable
1890 *
1891 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1892 * drives the transcoder clock.
1893 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001894static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001895{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001896 struct drm_device *dev = crtc->base.dev;
1897 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001898 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001899
Daniel Vetter87a875b2013-06-05 13:34:19 +02001900 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001901 return;
1902
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001903 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001904 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001905
Damien Lespiau74dd6922014-07-29 18:06:17 +01001906 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001907 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001908 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001909
Daniel Vettercdbd2312013-06-05 13:34:03 +02001910 if (pll->active++) {
1911 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001912 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001913 return;
1914 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001915 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001916
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001917 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1918
Daniel Vetter46edb022013-06-05 13:34:12 +02001919 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001920 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001921 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001922}
1923
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001924static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001925{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001926 struct drm_device *dev = crtc->base.dev;
1927 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001928 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001929
Jesse Barnes92f25842011-01-04 15:09:34 -08001930 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001931 if (INTEL_INFO(dev)->gen < 5)
1932 return;
1933
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001934 if (pll == NULL)
1935 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001936
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001937 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001938 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001939
Daniel Vetter46edb022013-06-05 13:34:12 +02001940 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1941 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001942 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001943
Chris Wilson48da64a2012-05-13 20:16:12 +01001944 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001945 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001946 return;
1947 }
1948
Daniel Vettere9d69442013-06-05 13:34:15 +02001949 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001950 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001951 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001952 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001953
Daniel Vetter46edb022013-06-05 13:34:12 +02001954 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001955 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001956 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001957
1958 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001959}
1960
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001961static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1962 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001963{
Daniel Vetter23670b322012-11-01 09:15:30 +01001964 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001965 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001966 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001967 i915_reg_t reg;
1968 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001969
1970 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001971 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001972
1973 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001974 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001975 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001976
1977 /* FDI must be feeding us bits for PCH ports */
1978 assert_fdi_tx_enabled(dev_priv, pipe);
1979 assert_fdi_rx_enabled(dev_priv, pipe);
1980
Daniel Vetter23670b322012-11-01 09:15:30 +01001981 if (HAS_PCH_CPT(dev)) {
1982 /* Workaround: Set the timing override bit before enabling the
1983 * pch transcoder. */
1984 reg = TRANS_CHICKEN2(pipe);
1985 val = I915_READ(reg);
1986 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1987 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001988 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001989
Daniel Vetterab9412b2013-05-03 11:49:46 +02001990 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001991 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001992 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001993
1994 if (HAS_PCH_IBX(dev_priv->dev)) {
1995 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001996 * Make the BPC in transcoder be consistent with
1997 * that in pipeconf reg. For HDMI we must use 8bpc
1998 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001999 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002000 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002001 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2002 val |= PIPECONF_8BPC;
2003 else
2004 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002005 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002006
2007 val &= ~TRANS_INTERLACE_MASK;
2008 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002009 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002010 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002011 val |= TRANS_LEGACY_INTERLACED_ILK;
2012 else
2013 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002014 else
2015 val |= TRANS_PROGRESSIVE;
2016
Jesse Barnes040484a2011-01-03 12:14:26 -08002017 I915_WRITE(reg, val | TRANS_ENABLE);
2018 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002019 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002020}
2021
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002022static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002023 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002024{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002025 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002026
2027 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002028 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002029
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002030 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002031 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002032 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002033
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002034 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002035 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002036 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002037 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002038
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002039 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002040 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002041
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002042 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2043 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002044 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002045 else
2046 val |= TRANS_PROGRESSIVE;
2047
Daniel Vetterab9412b2013-05-03 11:49:46 +02002048 I915_WRITE(LPT_TRANSCONF, val);
2049 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002050 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002051}
2052
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002053static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2054 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002055{
Daniel Vetter23670b322012-11-01 09:15:30 +01002056 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002057 i915_reg_t reg;
2058 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002059
2060 /* FDI relies on the transcoder */
2061 assert_fdi_tx_disabled(dev_priv, pipe);
2062 assert_fdi_rx_disabled(dev_priv, pipe);
2063
Jesse Barnes291906f2011-02-02 12:28:03 -08002064 /* Ports must be off as well */
2065 assert_pch_ports_disabled(dev_priv, pipe);
2066
Daniel Vetterab9412b2013-05-03 11:49:46 +02002067 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002068 val = I915_READ(reg);
2069 val &= ~TRANS_ENABLE;
2070 I915_WRITE(reg, val);
2071 /* wait for PCH transcoder off, transcoder state */
2072 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002073 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002074
Ville Syrjäläc4656132015-10-29 21:25:56 +02002075 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01002076 /* Workaround: Clear the timing override chicken bit again. */
2077 reg = TRANS_CHICKEN2(pipe);
2078 val = I915_READ(reg);
2079 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2080 I915_WRITE(reg, val);
2081 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002082}
2083
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002084static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002085{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002086 u32 val;
2087
Daniel Vetterab9412b2013-05-03 11:49:46 +02002088 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002089 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002090 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002091 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002092 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002093 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002094
2095 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002096 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002097 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002098 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002099}
2100
2101/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002102 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002103 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002105 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002106 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002108static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002109{
Paulo Zanoni03722642014-01-17 13:51:09 -02002110 struct drm_device *dev = crtc->base.dev;
2111 struct drm_i915_private *dev_priv = dev->dev_private;
2112 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02002113 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01002114 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002115 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002116 u32 val;
2117
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002118 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2119
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002120 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002121 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002122 assert_sprites_disabled(dev_priv, pipe);
2123
Paulo Zanoni681e5812012-12-06 11:12:38 -02002124 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002125 pch_transcoder = TRANSCODER_A;
2126 else
2127 pch_transcoder = pipe;
2128
Jesse Barnesb24e7172011-01-04 15:09:30 -08002129 /*
2130 * A pipe without a PLL won't actually be able to drive bits from
2131 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2132 * need the check.
2133 */
Imre Deak50360402015-01-16 00:55:16 -08002134 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Jani Nikulaa65347b2015-11-27 12:21:46 +02002135 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03002136 assert_dsi_pll_enabled(dev_priv);
2137 else
2138 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002139 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002140 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002141 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002142 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002143 assert_fdi_tx_pll_enabled(dev_priv,
2144 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002145 }
2146 /* FIXME: assert CPU port conditions for SNB+ */
2147 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002148
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002149 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002150 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002151 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002152 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2153 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002154 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002155 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002156
2157 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002158 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159}
2160
2161/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002162 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002163 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002164 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002165 * Disable the pipe of @crtc, making sure that various hardware
2166 * specific requirements are met, if applicable, e.g. plane
2167 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002168 *
2169 * Will wait until the pipe has shut down before returning.
2170 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002171static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002173 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002174 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002175 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002176 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177 u32 val;
2178
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002179 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2180
Jesse Barnesb24e7172011-01-04 15:09:30 -08002181 /*
2182 * Make sure planes won't keep trying to pump pixels to us,
2183 * or we might hang the display.
2184 */
2185 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002186 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002187 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002188
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002189 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002190 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002191 if ((val & PIPECONF_ENABLE) == 0)
2192 return;
2193
Ville Syrjälä67adc642014-08-15 01:21:57 +03002194 /*
2195 * Double wide has implications for planes
2196 * so best keep it disabled when not needed.
2197 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002198 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002199 val &= ~PIPECONF_DOUBLE_WIDE;
2200
2201 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002202 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2203 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002204 val &= ~PIPECONF_ENABLE;
2205
2206 I915_WRITE(reg, val);
2207 if ((val & PIPECONF_ENABLE) == 0)
2208 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002209}
2210
Chris Wilson693db182013-03-05 14:52:39 +00002211static bool need_vtd_wa(struct drm_device *dev)
2212{
2213#ifdef CONFIG_INTEL_IOMMU
2214 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2215 return true;
2216#endif
2217 return false;
2218}
2219
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002220unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002221intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002222 uint64_t fb_format_modifier, unsigned int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002223{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002224 unsigned int tile_height;
2225 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002226
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002227 switch (fb_format_modifier) {
2228 case DRM_FORMAT_MOD_NONE:
2229 tile_height = 1;
2230 break;
2231 case I915_FORMAT_MOD_X_TILED:
2232 tile_height = IS_GEN2(dev) ? 16 : 8;
2233 break;
2234 case I915_FORMAT_MOD_Y_TILED:
2235 tile_height = 32;
2236 break;
2237 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002238 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002239 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002240 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002241 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002242 tile_height = 64;
2243 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002244 case 2:
2245 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002246 tile_height = 32;
2247 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002248 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002249 tile_height = 16;
2250 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002251 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002252 WARN_ONCE(1,
2253 "128-bit pixels are not supported for display!");
2254 tile_height = 16;
2255 break;
2256 }
2257 break;
2258 default:
2259 MISSING_CASE(fb_format_modifier);
2260 tile_height = 1;
2261 break;
2262 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002263
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002264 return tile_height;
2265}
2266
2267unsigned int
2268intel_fb_align_height(struct drm_device *dev, unsigned int height,
2269 uint32_t pixel_format, uint64_t fb_format_modifier)
2270{
2271 return ALIGN(height, intel_tile_height(dev, pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002272 fb_format_modifier, 0));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002273}
2274
Daniel Vetter75c82a52015-10-14 16:51:04 +02002275static void
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002276intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2277 const struct drm_plane_state *plane_state)
2278{
Daniel Vettera6d09182015-10-14 16:51:05 +02002279 struct intel_rotation_info *info = &view->params.rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002280 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002281
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002282 *view = i915_ggtt_view_normal;
2283
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002284 if (!plane_state)
Daniel Vetter75c82a52015-10-14 16:51:04 +02002285 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002286
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002287 if (!intel_rotation_90_or_270(plane_state->rotation))
Daniel Vetter75c82a52015-10-14 16:51:04 +02002288 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002289
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002290 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002291
2292 info->height = fb->height;
2293 info->pixel_format = fb->pixel_format;
2294 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002295 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002296 info->fb_modifier = fb->modifier[0];
2297
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002298 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002299 fb->modifier[0], 0);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002300 tile_pitch = PAGE_SIZE / tile_height;
2301 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2302 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2303 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2304
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002305 if (info->pixel_format == DRM_FORMAT_NV12) {
2306 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2307 fb->modifier[0], 1);
2308 tile_pitch = PAGE_SIZE / tile_height;
2309 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2310 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2311 tile_height);
2312 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2313 PAGE_SIZE;
2314 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002315}
2316
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002317static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2318{
2319 if (INTEL_INFO(dev_priv)->gen >= 9)
2320 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002321 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2322 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002323 return 128 * 1024;
2324 else if (INTEL_INFO(dev_priv)->gen >= 4)
2325 return 4 * 1024;
2326 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002327 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002328}
2329
Chris Wilson127bd2a2010-07-23 23:32:05 +01002330int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002331intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2332 struct drm_framebuffer *fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002333 const struct drm_plane_state *plane_state)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002334{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002335 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002336 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002337 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002338 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002339 u32 alignment;
2340 int ret;
2341
Matt Roperebcdd392014-07-09 16:22:11 -07002342 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2343
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002344 switch (fb->modifier[0]) {
2345 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002346 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002347 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002348 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002349 if (INTEL_INFO(dev)->gen >= 9)
2350 alignment = 256 * 1024;
2351 else {
2352 /* pin() will align the object as required by fence */
2353 alignment = 0;
2354 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002355 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002356 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002357 case I915_FORMAT_MOD_Yf_TILED:
2358 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2359 "Y tiling bo slipped through, driver bug!\n"))
2360 return -EINVAL;
2361 alignment = 1 * 1024 * 1024;
2362 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002363 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002364 MISSING_CASE(fb->modifier[0]);
2365 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002366 }
2367
Daniel Vetter75c82a52015-10-14 16:51:04 +02002368 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002369
Chris Wilson693db182013-03-05 14:52:39 +00002370 /* Note that the w/a also requires 64 PTE of padding following the
2371 * bo. We currently fill all unused PTE with the shadow page and so
2372 * we should always have valid PTE following the scanout preventing
2373 * the VT-d warning.
2374 */
2375 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2376 alignment = 256 * 1024;
2377
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002378 /*
2379 * Global gtt pte registers are special registers which actually forward
2380 * writes to a chunk of system memory. Which means that there is no risk
2381 * that the register values disappear as soon as we call
2382 * intel_runtime_pm_put(), so it is correct to wrap only the
2383 * pin/unpin/fence and not more.
2384 */
2385 intel_runtime_pm_get(dev_priv);
2386
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002387 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2388 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002389 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002390 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002391
2392 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2393 * fence, whereas 965+ only requires a fence if using
2394 * framebuffer compression. For simplicity, we always install
2395 * a fence as the cost is not that onerous.
2396 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002397 if (view.type == I915_GGTT_VIEW_NORMAL) {
2398 ret = i915_gem_object_get_fence(obj);
2399 if (ret == -EDEADLK) {
2400 /*
2401 * -EDEADLK means there are no free fences
2402 * no pending flips.
2403 *
2404 * This is propagated to atomic, but it uses
2405 * -EDEADLK to force a locking recovery, so
2406 * change the returned error to -EBUSY.
2407 */
2408 ret = -EBUSY;
2409 goto err_unpin;
2410 } else if (ret)
2411 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002412
Vivek Kasireddy98072162015-10-29 18:54:38 -07002413 i915_gem_object_pin_fence(obj);
2414 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002415
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002416 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002417 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002418
2419err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002420 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002421err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002422 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002423 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002424}
2425
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002426static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2427 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002428{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002429 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002430 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002431
Matt Roperebcdd392014-07-09 16:22:11 -07002432 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2433
Daniel Vetter75c82a52015-10-14 16:51:04 +02002434 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002435
Vivek Kasireddy98072162015-10-29 18:54:38 -07002436 if (view.type == I915_GGTT_VIEW_NORMAL)
2437 i915_gem_object_unpin_fence(obj);
2438
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002439 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002440}
2441
Daniel Vetterc2c75132012-07-05 12:17:30 +02002442/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2443 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002444unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2445 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002446 unsigned int tiling_mode,
2447 unsigned int cpp,
2448 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002449{
Chris Wilsonbc752862013-02-21 20:04:31 +00002450 if (tiling_mode != I915_TILING_NONE) {
2451 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002452
Chris Wilsonbc752862013-02-21 20:04:31 +00002453 tile_rows = *y / 8;
2454 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002455
Chris Wilsonbc752862013-02-21 20:04:31 +00002456 tiles = *x / (512/cpp);
2457 *x %= 512/cpp;
2458
2459 return tile_rows * pitch * 8 + tiles * 4096;
2460 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002461 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002462 unsigned int offset;
2463
2464 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002465 *y = (offset & alignment) / pitch;
2466 *x = ((offset & alignment) - *y * pitch) / cpp;
2467 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002468 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002469}
2470
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002471static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002472{
2473 switch (format) {
2474 case DISPPLANE_8BPP:
2475 return DRM_FORMAT_C8;
2476 case DISPPLANE_BGRX555:
2477 return DRM_FORMAT_XRGB1555;
2478 case DISPPLANE_BGRX565:
2479 return DRM_FORMAT_RGB565;
2480 default:
2481 case DISPPLANE_BGRX888:
2482 return DRM_FORMAT_XRGB8888;
2483 case DISPPLANE_RGBX888:
2484 return DRM_FORMAT_XBGR8888;
2485 case DISPPLANE_BGRX101010:
2486 return DRM_FORMAT_XRGB2101010;
2487 case DISPPLANE_RGBX101010:
2488 return DRM_FORMAT_XBGR2101010;
2489 }
2490}
2491
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002492static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2493{
2494 switch (format) {
2495 case PLANE_CTL_FORMAT_RGB_565:
2496 return DRM_FORMAT_RGB565;
2497 default:
2498 case PLANE_CTL_FORMAT_XRGB_8888:
2499 if (rgb_order) {
2500 if (alpha)
2501 return DRM_FORMAT_ABGR8888;
2502 else
2503 return DRM_FORMAT_XBGR8888;
2504 } else {
2505 if (alpha)
2506 return DRM_FORMAT_ARGB8888;
2507 else
2508 return DRM_FORMAT_XRGB8888;
2509 }
2510 case PLANE_CTL_FORMAT_XRGB_2101010:
2511 if (rgb_order)
2512 return DRM_FORMAT_XBGR2101010;
2513 else
2514 return DRM_FORMAT_XRGB2101010;
2515 }
2516}
2517
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002518static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002519intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2520 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002521{
2522 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002523 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002524 struct drm_i915_gem_object *obj = NULL;
2525 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002526 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002527 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2528 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2529 PAGE_SIZE);
2530
2531 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002532
Chris Wilsonff2652e2014-03-10 08:07:02 +00002533 if (plane_config->size == 0)
2534 return false;
2535
Paulo Zanoni3badb492015-09-23 12:52:23 -03002536 /* If the FB is too big, just don't use it since fbdev is not very
2537 * important and we should probably use that space with FBC or other
2538 * features. */
2539 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2540 return false;
2541
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002542 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2543 base_aligned,
2544 base_aligned,
2545 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002546 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002547 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002548
Damien Lespiau49af4492015-01-20 12:51:44 +00002549 obj->tiling_mode = plane_config->tiling;
2550 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002551 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002552
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002553 mode_cmd.pixel_format = fb->pixel_format;
2554 mode_cmd.width = fb->width;
2555 mode_cmd.height = fb->height;
2556 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002557 mode_cmd.modifier[0] = fb->modifier[0];
2558 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002559
2560 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002561 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002562 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002563 DRM_DEBUG_KMS("intel fb init failed\n");
2564 goto out_unref_obj;
2565 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002566 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002567
Daniel Vetterf6936e22015-03-26 12:17:05 +01002568 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002569 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002570
2571out_unref_obj:
2572 drm_gem_object_unreference(&obj->base);
2573 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002574 return false;
2575}
2576
Matt Roperafd65eb2015-02-03 13:10:04 -08002577/* Update plane->state->fb to match plane->fb after driver-internal updates */
2578static void
2579update_state_fb(struct drm_plane *plane)
2580{
2581 if (plane->fb == plane->state->fb)
2582 return;
2583
2584 if (plane->state->fb)
2585 drm_framebuffer_unreference(plane->state->fb);
2586 plane->state->fb = plane->fb;
2587 if (plane->state->fb)
2588 drm_framebuffer_reference(plane->state->fb);
2589}
2590
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002591static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002592intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2593 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002594{
2595 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002596 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002597 struct drm_crtc *c;
2598 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002599 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002600 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002601 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002602 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002603
Damien Lespiau2d140302015-02-05 17:22:18 +00002604 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002605 return;
2606
Daniel Vetterf6936e22015-03-26 12:17:05 +01002607 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002608 fb = &plane_config->fb->base;
2609 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002610 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002611
Damien Lespiau2d140302015-02-05 17:22:18 +00002612 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002613
2614 /*
2615 * Failed to alloc the obj, check to see if we should share
2616 * an fb with another CRTC instead
2617 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002618 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002619 i = to_intel_crtc(c);
2620
2621 if (c == &intel_crtc->base)
2622 continue;
2623
Matt Roper2ff8fde2014-07-08 07:50:07 -07002624 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002625 continue;
2626
Daniel Vetter88595ac2015-03-26 12:42:24 +01002627 fb = c->primary->fb;
2628 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002629 continue;
2630
Daniel Vetter88595ac2015-03-26 12:42:24 +01002631 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002632 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002633 drm_framebuffer_reference(fb);
2634 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002635 }
2636 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002637
2638 return;
2639
2640valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002641 plane_state->src_x = 0;
2642 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002643 plane_state->src_w = fb->width << 16;
2644 plane_state->src_h = fb->height << 16;
2645
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002646 plane_state->crtc_x = 0;
2647 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002648 plane_state->crtc_w = fb->width;
2649 plane_state->crtc_h = fb->height;
2650
Daniel Vetter88595ac2015-03-26 12:42:24 +01002651 obj = intel_fb_obj(fb);
2652 if (obj->tiling_mode != I915_TILING_NONE)
2653 dev_priv->preserve_bios_swizzle = true;
2654
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002655 drm_framebuffer_reference(fb);
2656 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002657 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002658 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002659 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002660}
2661
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002662static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2663 struct drm_framebuffer *fb,
2664 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002665{
2666 struct drm_device *dev = crtc->dev;
2667 struct drm_i915_private *dev_priv = dev->dev_private;
2668 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002669 struct drm_plane *primary = crtc->primary;
2670 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002671 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002672 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002673 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002674 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002675 i915_reg_t reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302676 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002677
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002678 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002679 I915_WRITE(reg, 0);
2680 if (INTEL_INFO(dev)->gen >= 4)
2681 I915_WRITE(DSPSURF(plane), 0);
2682 else
2683 I915_WRITE(DSPADDR(plane), 0);
2684 POSTING_READ(reg);
2685 return;
2686 }
2687
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002688 obj = intel_fb_obj(fb);
2689 if (WARN_ON(obj == NULL))
2690 return;
2691
2692 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2693
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002694 dspcntr = DISPPLANE_GAMMA_ENABLE;
2695
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002696 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002697
2698 if (INTEL_INFO(dev)->gen < 4) {
2699 if (intel_crtc->pipe == PIPE_B)
2700 dspcntr |= DISPPLANE_SEL_PIPE_B;
2701
2702 /* pipesrc and dspsize control the size that is scaled from,
2703 * which should always be the user's requested size.
2704 */
2705 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002706 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2707 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002708 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002709 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2710 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002711 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2712 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002713 I915_WRITE(PRIMPOS(plane), 0);
2714 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002715 }
2716
Ville Syrjälä57779d02012-10-31 17:50:14 +02002717 switch (fb->pixel_format) {
2718 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002719 dspcntr |= DISPPLANE_8BPP;
2720 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002721 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002722 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002723 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002724 case DRM_FORMAT_RGB565:
2725 dspcntr |= DISPPLANE_BGRX565;
2726 break;
2727 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002728 dspcntr |= DISPPLANE_BGRX888;
2729 break;
2730 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002731 dspcntr |= DISPPLANE_RGBX888;
2732 break;
2733 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002734 dspcntr |= DISPPLANE_BGRX101010;
2735 break;
2736 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002737 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002738 break;
2739 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002740 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002741 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002742
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002743 if (INTEL_INFO(dev)->gen >= 4 &&
2744 obj->tiling_mode != I915_TILING_NONE)
2745 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002746
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002747 if (IS_G4X(dev))
2748 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2749
Ville Syrjäläb98971272014-08-27 16:51:22 +03002750 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002751
Daniel Vetterc2c75132012-07-05 12:17:30 +02002752 if (INTEL_INFO(dev)->gen >= 4) {
2753 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002754 intel_gen4_compute_page_offset(dev_priv,
2755 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002756 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002757 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002758 linear_offset -= intel_crtc->dspaddr_offset;
2759 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002760 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002761 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002762
Matt Roper8e7d6882015-01-21 16:35:41 -08002763 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302764 dspcntr |= DISPPLANE_ROTATE_180;
2765
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002766 x += (intel_crtc->config->pipe_src_w - 1);
2767 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302768
2769 /* Finding the last pixel of the last line of the display
2770 data and adding to linear_offset*/
2771 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002772 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2773 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302774 }
2775
Paulo Zanoni2db33662015-09-14 15:20:03 -03002776 intel_crtc->adjusted_x = x;
2777 intel_crtc->adjusted_y = y;
2778
Sonika Jindal48404c12014-08-22 14:06:04 +05302779 I915_WRITE(reg, dspcntr);
2780
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002781 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002782 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002783 I915_WRITE(DSPSURF(plane),
2784 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002785 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002786 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002787 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002788 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002789 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002790}
2791
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002792static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2793 struct drm_framebuffer *fb,
2794 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002795{
2796 struct drm_device *dev = crtc->dev;
2797 struct drm_i915_private *dev_priv = dev->dev_private;
2798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002799 struct drm_plane *primary = crtc->primary;
2800 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002801 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002802 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002803 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002804 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002805 i915_reg_t reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302806 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002807
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002808 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002809 I915_WRITE(reg, 0);
2810 I915_WRITE(DSPSURF(plane), 0);
2811 POSTING_READ(reg);
2812 return;
2813 }
2814
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002815 obj = intel_fb_obj(fb);
2816 if (WARN_ON(obj == NULL))
2817 return;
2818
2819 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2820
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002821 dspcntr = DISPPLANE_GAMMA_ENABLE;
2822
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002823 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002824
2825 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2826 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2827
Ville Syrjälä57779d02012-10-31 17:50:14 +02002828 switch (fb->pixel_format) {
2829 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002830 dspcntr |= DISPPLANE_8BPP;
2831 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002832 case DRM_FORMAT_RGB565:
2833 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002834 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002835 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002836 dspcntr |= DISPPLANE_BGRX888;
2837 break;
2838 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002839 dspcntr |= DISPPLANE_RGBX888;
2840 break;
2841 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002842 dspcntr |= DISPPLANE_BGRX101010;
2843 break;
2844 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002845 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002846 break;
2847 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002848 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002849 }
2850
2851 if (obj->tiling_mode != I915_TILING_NONE)
2852 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002853
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002854 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002855 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002856
Ville Syrjäläb98971272014-08-27 16:51:22 +03002857 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002858 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002859 intel_gen4_compute_page_offset(dev_priv,
2860 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002861 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002862 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002863 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002864 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302865 dspcntr |= DISPPLANE_ROTATE_180;
2866
2867 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002868 x += (intel_crtc->config->pipe_src_w - 1);
2869 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302870
2871 /* Finding the last pixel of the last line of the display
2872 data and adding to linear_offset*/
2873 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002874 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2875 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302876 }
2877 }
2878
Paulo Zanoni2db33662015-09-14 15:20:03 -03002879 intel_crtc->adjusted_x = x;
2880 intel_crtc->adjusted_y = y;
2881
Sonika Jindal48404c12014-08-22 14:06:04 +05302882 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002883
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002884 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002885 I915_WRITE(DSPSURF(plane),
2886 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002887 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002888 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2889 } else {
2890 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2891 I915_WRITE(DSPLINOFF(plane), linear_offset);
2892 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002893 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002894}
2895
Damien Lespiaub3218032015-02-27 11:15:18 +00002896u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2897 uint32_t pixel_format)
2898{
2899 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2900
2901 /*
2902 * The stride is either expressed as a multiple of 64 bytes
2903 * chunks for linear buffers or in number of tiles for tiled
2904 * buffers.
2905 */
2906 switch (fb_modifier) {
2907 case DRM_FORMAT_MOD_NONE:
2908 return 64;
2909 case I915_FORMAT_MOD_X_TILED:
2910 if (INTEL_INFO(dev)->gen == 2)
2911 return 128;
2912 return 512;
2913 case I915_FORMAT_MOD_Y_TILED:
2914 /* No need to check for old gens and Y tiling since this is
2915 * about the display engine and those will be blocked before
2916 * we get here.
2917 */
2918 return 128;
2919 case I915_FORMAT_MOD_Yf_TILED:
2920 if (bits_per_pixel == 8)
2921 return 64;
2922 else
2923 return 128;
2924 default:
2925 MISSING_CASE(fb_modifier);
2926 return 64;
2927 }
2928}
2929
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002930u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2931 struct drm_i915_gem_object *obj,
2932 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002933{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002934 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002935 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002936 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002937
Daniel Vetterce7f1722015-10-14 16:51:06 +02002938 intel_fill_fb_ggtt_view(&view, intel_plane->base.fb,
2939 intel_plane->base.state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002940
Daniel Vetterce7f1722015-10-14 16:51:06 +02002941 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002942 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002943 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002944 return -1;
2945
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002946 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002947
2948 if (plane == 1) {
Daniel Vettera6d09182015-10-14 16:51:05 +02002949 offset += vma->ggtt_view.params.rotation_info.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002950 PAGE_SIZE;
2951 }
2952
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002953 WARN_ON(upper_32_bits(offset));
2954
2955 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002956}
2957
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002958static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2959{
2960 struct drm_device *dev = intel_crtc->base.dev;
2961 struct drm_i915_private *dev_priv = dev->dev_private;
2962
2963 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2964 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2965 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002966}
2967
Chandra Kondurua1b22782015-04-07 15:28:45 -07002968/*
2969 * This function detaches (aka. unbinds) unused scalers in hardware
2970 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002971static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002972{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002973 struct intel_crtc_scaler_state *scaler_state;
2974 int i;
2975
Chandra Kondurua1b22782015-04-07 15:28:45 -07002976 scaler_state = &intel_crtc->config->scaler_state;
2977
2978 /* loop through and disable scalers that aren't in use */
2979 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002980 if (!scaler_state->scalers[i].in_use)
2981 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002982 }
2983}
2984
Chandra Konduru6156a452015-04-27 13:48:39 -07002985u32 skl_plane_ctl_format(uint32_t pixel_format)
2986{
Chandra Konduru6156a452015-04-27 13:48:39 -07002987 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002988 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002989 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002991 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002993 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002994 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002995 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002996 /*
2997 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2998 * to be already pre-multiplied. We need to add a knob (or a different
2999 * DRM_FORMAT) for user-space to configure that.
3000 */
3001 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003002 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003003 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003004 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003005 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003006 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003007 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003008 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003009 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003010 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003011 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003012 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003013 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003014 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003015 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003016 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003017 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003018 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003020 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003021 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003022
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003023 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003024}
3025
3026u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3027{
Chandra Konduru6156a452015-04-27 13:48:39 -07003028 switch (fb_modifier) {
3029 case DRM_FORMAT_MOD_NONE:
3030 break;
3031 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003032 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003033 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003034 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003035 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003036 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003037 default:
3038 MISSING_CASE(fb_modifier);
3039 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003040
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003041 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003042}
3043
3044u32 skl_plane_ctl_rotation(unsigned int rotation)
3045{
Chandra Konduru6156a452015-04-27 13:48:39 -07003046 switch (rotation) {
3047 case BIT(DRM_ROTATE_0):
3048 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303049 /*
3050 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3051 * while i915 HW rotation is clockwise, thats why this swapping.
3052 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003053 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303054 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003055 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003056 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003057 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303058 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003059 default:
3060 MISSING_CASE(rotation);
3061 }
3062
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003063 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003064}
3065
Damien Lespiau70d21f02013-07-03 21:06:04 +01003066static void skylake_update_primary_plane(struct drm_crtc *crtc,
3067 struct drm_framebuffer *fb,
3068 int x, int y)
3069{
3070 struct drm_device *dev = crtc->dev;
3071 struct drm_i915_private *dev_priv = dev->dev_private;
3072 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003073 struct drm_plane *plane = crtc->primary;
3074 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003075 struct drm_i915_gem_object *obj;
3076 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303077 u32 plane_ctl, stride_div, stride;
3078 u32 tile_height, plane_offset, plane_size;
3079 unsigned int rotation;
3080 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003081 u32 surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003082 struct intel_crtc_state *crtc_state = intel_crtc->config;
3083 struct intel_plane_state *plane_state;
3084 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3085 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3086 int scaler_id = -1;
3087
Chandra Konduru6156a452015-04-27 13:48:39 -07003088 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003089
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003090 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003091 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3092 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3093 POSTING_READ(PLANE_CTL(pipe, 0));
3094 return;
3095 }
3096
3097 plane_ctl = PLANE_CTL_ENABLE |
3098 PLANE_CTL_PIPE_GAMMA_ENABLE |
3099 PLANE_CTL_PIPE_CSC_ENABLE;
3100
Chandra Konduru6156a452015-04-27 13:48:39 -07003101 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3102 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003103 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303104
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303105 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003106 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003107
Damien Lespiaub3218032015-02-27 11:15:18 +00003108 obj = intel_fb_obj(fb);
3109 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3110 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003111 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303112
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003113 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003114
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003115 scaler_id = plane_state->scaler_id;
3116 src_x = plane_state->src.x1 >> 16;
3117 src_y = plane_state->src.y1 >> 16;
3118 src_w = drm_rect_width(&plane_state->src) >> 16;
3119 src_h = drm_rect_height(&plane_state->src) >> 16;
3120 dst_x = plane_state->dst.x1;
3121 dst_y = plane_state->dst.y1;
3122 dst_w = drm_rect_width(&plane_state->dst);
3123 dst_h = drm_rect_height(&plane_state->dst);
3124
3125 WARN_ON(x != src_x || y != src_y);
Chandra Konduru6156a452015-04-27 13:48:39 -07003126
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303127 if (intel_rotation_90_or_270(rotation)) {
3128 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003129 tile_height = intel_tile_height(dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01003130 fb->modifier[0], 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303131 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003132 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303133 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003134 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303135 } else {
3136 stride = fb->pitches[0] / stride_div;
3137 x_offset = x;
3138 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003139 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303140 }
3141 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003142
Paulo Zanoni2db33662015-09-14 15:20:03 -03003143 intel_crtc->adjusted_x = x_offset;
3144 intel_crtc->adjusted_y = y_offset;
3145
Damien Lespiau70d21f02013-07-03 21:06:04 +01003146 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303147 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3148 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3149 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003150
3151 if (scaler_id >= 0) {
3152 uint32_t ps_ctrl = 0;
3153
3154 WARN_ON(!dst_w || !dst_h);
3155 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3156 crtc_state->scaler_state.scalers[scaler_id].mode;
3157 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3158 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3159 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3160 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3161 I915_WRITE(PLANE_POS(pipe, 0), 0);
3162 } else {
3163 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3164 }
3165
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003166 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003167
3168 POSTING_READ(PLANE_SURF(pipe, 0));
3169}
3170
Jesse Barnes17638cd2011-06-24 12:19:23 -07003171/* Assume fb object is pinned & idle & fenced and just update base pointers */
3172static int
3173intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3174 int x, int y, enum mode_set_atomic state)
3175{
3176 struct drm_device *dev = crtc->dev;
3177 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003178
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003179 if (dev_priv->fbc.deactivate)
3180 dev_priv->fbc.deactivate(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003181
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003182 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3183
3184 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003185}
3186
Ville Syrjälä75147472014-11-24 18:28:11 +02003187static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003188{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003189 struct drm_crtc *crtc;
3190
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003191 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3193 enum plane plane = intel_crtc->plane;
3194
3195 intel_prepare_page_flip(dev, plane);
3196 intel_finish_page_flip_plane(dev, plane);
3197 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003198}
3199
3200static void intel_update_primary_planes(struct drm_device *dev)
3201{
Ville Syrjälä75147472014-11-24 18:28:11 +02003202 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003203
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003204 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003205 struct intel_plane *plane = to_intel_plane(crtc->primary);
3206 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003207
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003208 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003209 plane_state = to_intel_plane_state(plane->base.state);
3210
Maarten Lankhorstf029ee82015-09-23 16:29:37 +02003211 if (crtc->state->active && plane_state->base.fb)
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003212 plane->commit_plane(&plane->base, plane_state);
3213
3214 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003215 }
3216}
3217
Ville Syrjälä75147472014-11-24 18:28:11 +02003218void intel_prepare_reset(struct drm_device *dev)
3219{
3220 /* no reset support for gen2 */
3221 if (IS_GEN2(dev))
3222 return;
3223
3224 /* reset doesn't touch the display */
3225 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3226 return;
3227
3228 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003229 /*
3230 * Disabling the crtcs gracefully seems nicer. Also the
3231 * g33 docs say we should at least disable all the planes.
3232 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003233 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003234}
3235
3236void intel_finish_reset(struct drm_device *dev)
3237{
3238 struct drm_i915_private *dev_priv = to_i915(dev);
3239
3240 /*
3241 * Flips in the rings will be nuked by the reset,
3242 * so complete all pending flips so that user space
3243 * will get its events and not get stuck.
3244 */
3245 intel_complete_page_flips(dev);
3246
3247 /* no reset support for gen2 */
3248 if (IS_GEN2(dev))
3249 return;
3250
3251 /* reset doesn't touch the display */
3252 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3253 /*
3254 * Flips in the rings have been nuked by the reset,
3255 * so update the base address of all primary
3256 * planes to the the last fb to make sure we're
3257 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003258 *
3259 * FIXME: Atomic will make this obsolete since we won't schedule
3260 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003261 */
3262 intel_update_primary_planes(dev);
3263 return;
3264 }
3265
3266 /*
3267 * The display has been reset as well,
3268 * so need a full re-initialization.
3269 */
3270 intel_runtime_pm_disable_interrupts(dev_priv);
3271 intel_runtime_pm_enable_interrupts(dev_priv);
3272
3273 intel_modeset_init_hw(dev);
3274
3275 spin_lock_irq(&dev_priv->irq_lock);
3276 if (dev_priv->display.hpd_irq_setup)
3277 dev_priv->display.hpd_irq_setup(dev);
3278 spin_unlock_irq(&dev_priv->irq_lock);
3279
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003280 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003281
3282 intel_hpd_init(dev_priv);
3283
3284 drm_modeset_unlock_all(dev);
3285}
3286
Chris Wilson7d5e3792014-03-04 13:15:08 +00003287static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3288{
3289 struct drm_device *dev = crtc->dev;
3290 struct drm_i915_private *dev_priv = dev->dev_private;
3291 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003292 bool pending;
3293
3294 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3295 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3296 return false;
3297
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003298 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003299 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003300 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003301
3302 return pending;
3303}
3304
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003305static void intel_update_pipe_config(struct intel_crtc *crtc,
3306 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003307{
3308 struct drm_device *dev = crtc->base.dev;
3309 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003310 struct intel_crtc_state *pipe_config =
3311 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003312
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003313 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3314 crtc->base.mode = crtc->base.state->mode;
3315
3316 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3317 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3318 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003319
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003320 if (HAS_DDI(dev))
3321 intel_set_pipe_csc(&crtc->base);
3322
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003323 /*
3324 * Update pipe size and adjust fitter if needed: the reason for this is
3325 * that in compute_mode_changes we check the native mode (not the pfit
3326 * mode) to see if we can flip rather than do a full mode set. In the
3327 * fastboot case, we'll flip, but if we don't update the pipesrc and
3328 * pfit state, we'll end up with a big fb scanned out into the wrong
3329 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003330 */
3331
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003332 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003333 ((pipe_config->pipe_src_w - 1) << 16) |
3334 (pipe_config->pipe_src_h - 1));
3335
3336 /* on skylake this is done by detaching scalers */
3337 if (INTEL_INFO(dev)->gen >= 9) {
3338 skl_detach_scalers(crtc);
3339
3340 if (pipe_config->pch_pfit.enabled)
3341 skylake_pfit_enable(crtc);
3342 } else if (HAS_PCH_SPLIT(dev)) {
3343 if (pipe_config->pch_pfit.enabled)
3344 ironlake_pfit_enable(crtc);
3345 else if (old_crtc_state->pch_pfit.enabled)
3346 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003347 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003348}
3349
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003350static void intel_fdi_normal_train(struct drm_crtc *crtc)
3351{
3352 struct drm_device *dev = crtc->dev;
3353 struct drm_i915_private *dev_priv = dev->dev_private;
3354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3355 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003356 i915_reg_t reg;
3357 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003358
3359 /* enable normal train */
3360 reg = FDI_TX_CTL(pipe);
3361 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003362 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003363 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3364 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003365 } else {
3366 temp &= ~FDI_LINK_TRAIN_NONE;
3367 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003368 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003369 I915_WRITE(reg, temp);
3370
3371 reg = FDI_RX_CTL(pipe);
3372 temp = I915_READ(reg);
3373 if (HAS_PCH_CPT(dev)) {
3374 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3375 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3376 } else {
3377 temp &= ~FDI_LINK_TRAIN_NONE;
3378 temp |= FDI_LINK_TRAIN_NONE;
3379 }
3380 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3381
3382 /* wait one idle pattern time */
3383 POSTING_READ(reg);
3384 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003385
3386 /* IVB wants error correction enabled */
3387 if (IS_IVYBRIDGE(dev))
3388 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3389 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003390}
3391
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003392/* The FDI link training functions for ILK/Ibexpeak. */
3393static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3394{
3395 struct drm_device *dev = crtc->dev;
3396 struct drm_i915_private *dev_priv = dev->dev_private;
3397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3398 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003399 i915_reg_t reg;
3400 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003401
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003402 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003403 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003404
Adam Jacksone1a44742010-06-25 15:32:14 -04003405 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3406 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003407 reg = FDI_RX_IMR(pipe);
3408 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003409 temp &= ~FDI_RX_SYMBOL_LOCK;
3410 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003411 I915_WRITE(reg, temp);
3412 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003413 udelay(150);
3414
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003415 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003416 reg = FDI_TX_CTL(pipe);
3417 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003418 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003419 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003420 temp &= ~FDI_LINK_TRAIN_NONE;
3421 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003422 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003423
Chris Wilson5eddb702010-09-11 13:48:45 +01003424 reg = FDI_RX_CTL(pipe);
3425 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003426 temp &= ~FDI_LINK_TRAIN_NONE;
3427 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003428 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3429
3430 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003431 udelay(150);
3432
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003433 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003434 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3435 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3436 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003437
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003439 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003440 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003441 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3442
3443 if ((temp & FDI_RX_BIT_LOCK)) {
3444 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003445 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446 break;
3447 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003448 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003449 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451
3452 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003453 reg = FDI_TX_CTL(pipe);
3454 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455 temp &= ~FDI_LINK_TRAIN_NONE;
3456 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003457 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003458
Chris Wilson5eddb702010-09-11 13:48:45 +01003459 reg = FDI_RX_CTL(pipe);
3460 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003461 temp &= ~FDI_LINK_TRAIN_NONE;
3462 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003463 I915_WRITE(reg, temp);
3464
3465 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003466 udelay(150);
3467
Chris Wilson5eddb702010-09-11 13:48:45 +01003468 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003469 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003470 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003471 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3472
3473 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003474 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003475 DRM_DEBUG_KMS("FDI train 2 done.\n");
3476 break;
3477 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003479 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003480 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003481
3482 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003483
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003484}
3485
Akshay Joshi0206e352011-08-16 15:34:10 -04003486static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3488 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3489 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3490 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3491};
3492
3493/* The FDI link training functions for SNB/Cougarpoint. */
3494static void gen6_fdi_link_train(struct drm_crtc *crtc)
3495{
3496 struct drm_device *dev = crtc->dev;
3497 struct drm_i915_private *dev_priv = dev->dev_private;
3498 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3499 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003500 i915_reg_t reg;
3501 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003502
Adam Jacksone1a44742010-06-25 15:32:14 -04003503 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3504 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003505 reg = FDI_RX_IMR(pipe);
3506 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003507 temp &= ~FDI_RX_SYMBOL_LOCK;
3508 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003509 I915_WRITE(reg, temp);
3510
3511 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003512 udelay(150);
3513
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003514 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003515 reg = FDI_TX_CTL(pipe);
3516 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003517 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003518 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003519 temp &= ~FDI_LINK_TRAIN_NONE;
3520 temp |= FDI_LINK_TRAIN_PATTERN_1;
3521 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3522 /* SNB-B */
3523 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003524 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003525
Daniel Vetterd74cf322012-10-26 10:58:13 +02003526 I915_WRITE(FDI_RX_MISC(pipe),
3527 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3528
Chris Wilson5eddb702010-09-11 13:48:45 +01003529 reg = FDI_RX_CTL(pipe);
3530 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003531 if (HAS_PCH_CPT(dev)) {
3532 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3533 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3534 } else {
3535 temp &= ~FDI_LINK_TRAIN_NONE;
3536 temp |= FDI_LINK_TRAIN_PATTERN_1;
3537 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003538 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3539
3540 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003541 udelay(150);
3542
Akshay Joshi0206e352011-08-16 15:34:10 -04003543 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003544 reg = FDI_TX_CTL(pipe);
3545 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003546 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3547 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003548 I915_WRITE(reg, temp);
3549
3550 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003551 udelay(500);
3552
Sean Paulfa37d392012-03-02 12:53:39 -05003553 for (retry = 0; retry < 5; retry++) {
3554 reg = FDI_RX_IIR(pipe);
3555 temp = I915_READ(reg);
3556 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3557 if (temp & FDI_RX_BIT_LOCK) {
3558 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3559 DRM_DEBUG_KMS("FDI train 1 done.\n");
3560 break;
3561 }
3562 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003563 }
Sean Paulfa37d392012-03-02 12:53:39 -05003564 if (retry < 5)
3565 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003566 }
3567 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003568 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003569
3570 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003571 reg = FDI_TX_CTL(pipe);
3572 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003573 temp &= ~FDI_LINK_TRAIN_NONE;
3574 temp |= FDI_LINK_TRAIN_PATTERN_2;
3575 if (IS_GEN6(dev)) {
3576 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3577 /* SNB-B */
3578 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3579 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003580 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003581
Chris Wilson5eddb702010-09-11 13:48:45 +01003582 reg = FDI_RX_CTL(pipe);
3583 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003584 if (HAS_PCH_CPT(dev)) {
3585 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3586 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3587 } else {
3588 temp &= ~FDI_LINK_TRAIN_NONE;
3589 temp |= FDI_LINK_TRAIN_PATTERN_2;
3590 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003591 I915_WRITE(reg, temp);
3592
3593 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003594 udelay(150);
3595
Akshay Joshi0206e352011-08-16 15:34:10 -04003596 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003597 reg = FDI_TX_CTL(pipe);
3598 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003599 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3600 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003601 I915_WRITE(reg, temp);
3602
3603 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003604 udelay(500);
3605
Sean Paulfa37d392012-03-02 12:53:39 -05003606 for (retry = 0; retry < 5; retry++) {
3607 reg = FDI_RX_IIR(pipe);
3608 temp = I915_READ(reg);
3609 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3610 if (temp & FDI_RX_SYMBOL_LOCK) {
3611 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3612 DRM_DEBUG_KMS("FDI train 2 done.\n");
3613 break;
3614 }
3615 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003616 }
Sean Paulfa37d392012-03-02 12:53:39 -05003617 if (retry < 5)
3618 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003619 }
3620 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003621 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003622
3623 DRM_DEBUG_KMS("FDI train done.\n");
3624}
3625
Jesse Barnes357555c2011-04-28 15:09:55 -07003626/* Manual link training for Ivy Bridge A0 parts */
3627static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3628{
3629 struct drm_device *dev = crtc->dev;
3630 struct drm_i915_private *dev_priv = dev->dev_private;
3631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3632 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003633 i915_reg_t reg;
3634 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003635
3636 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3637 for train result */
3638 reg = FDI_RX_IMR(pipe);
3639 temp = I915_READ(reg);
3640 temp &= ~FDI_RX_SYMBOL_LOCK;
3641 temp &= ~FDI_RX_BIT_LOCK;
3642 I915_WRITE(reg, temp);
3643
3644 POSTING_READ(reg);
3645 udelay(150);
3646
Daniel Vetter01a415f2012-10-27 15:58:40 +02003647 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3648 I915_READ(FDI_RX_IIR(pipe)));
3649
Jesse Barnes139ccd32013-08-19 11:04:55 -07003650 /* Try each vswing and preemphasis setting twice before moving on */
3651 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3652 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003653 reg = FDI_TX_CTL(pipe);
3654 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003655 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3656 temp &= ~FDI_TX_ENABLE;
3657 I915_WRITE(reg, temp);
3658
3659 reg = FDI_RX_CTL(pipe);
3660 temp = I915_READ(reg);
3661 temp &= ~FDI_LINK_TRAIN_AUTO;
3662 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3663 temp &= ~FDI_RX_ENABLE;
3664 I915_WRITE(reg, temp);
3665
3666 /* enable CPU FDI TX and PCH FDI RX */
3667 reg = FDI_TX_CTL(pipe);
3668 temp = I915_READ(reg);
3669 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003670 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003671 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003672 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003673 temp |= snb_b_fdi_train_param[j/2];
3674 temp |= FDI_COMPOSITE_SYNC;
3675 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3676
3677 I915_WRITE(FDI_RX_MISC(pipe),
3678 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3679
3680 reg = FDI_RX_CTL(pipe);
3681 temp = I915_READ(reg);
3682 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3683 temp |= FDI_COMPOSITE_SYNC;
3684 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3685
3686 POSTING_READ(reg);
3687 udelay(1); /* should be 0.5us */
3688
3689 for (i = 0; i < 4; i++) {
3690 reg = FDI_RX_IIR(pipe);
3691 temp = I915_READ(reg);
3692 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3693
3694 if (temp & FDI_RX_BIT_LOCK ||
3695 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3696 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3697 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3698 i);
3699 break;
3700 }
3701 udelay(1); /* should be 0.5us */
3702 }
3703 if (i == 4) {
3704 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3705 continue;
3706 }
3707
3708 /* Train 2 */
3709 reg = FDI_TX_CTL(pipe);
3710 temp = I915_READ(reg);
3711 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3712 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3713 I915_WRITE(reg, temp);
3714
3715 reg = FDI_RX_CTL(pipe);
3716 temp = I915_READ(reg);
3717 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3718 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003719 I915_WRITE(reg, temp);
3720
3721 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003722 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003723
Jesse Barnes139ccd32013-08-19 11:04:55 -07003724 for (i = 0; i < 4; i++) {
3725 reg = FDI_RX_IIR(pipe);
3726 temp = I915_READ(reg);
3727 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003728
Jesse Barnes139ccd32013-08-19 11:04:55 -07003729 if (temp & FDI_RX_SYMBOL_LOCK ||
3730 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3731 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3732 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3733 i);
3734 goto train_done;
3735 }
3736 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003737 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003738 if (i == 4)
3739 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003740 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003741
Jesse Barnes139ccd32013-08-19 11:04:55 -07003742train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003743 DRM_DEBUG_KMS("FDI train done.\n");
3744}
3745
Daniel Vetter88cefb62012-08-12 19:27:14 +02003746static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003747{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003748 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003749 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003750 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003751 i915_reg_t reg;
3752 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003753
Jesse Barnes0e23b992010-09-10 11:10:00 -07003754 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003755 reg = FDI_RX_CTL(pipe);
3756 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003757 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003758 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003759 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003760 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3761
3762 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003763 udelay(200);
3764
3765 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003766 temp = I915_READ(reg);
3767 I915_WRITE(reg, temp | FDI_PCDCLK);
3768
3769 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003770 udelay(200);
3771
Paulo Zanoni20749732012-11-23 15:30:38 -02003772 /* Enable CPU FDI TX PLL, always on for Ironlake */
3773 reg = FDI_TX_CTL(pipe);
3774 temp = I915_READ(reg);
3775 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3776 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003777
Paulo Zanoni20749732012-11-23 15:30:38 -02003778 POSTING_READ(reg);
3779 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003780 }
3781}
3782
Daniel Vetter88cefb62012-08-12 19:27:14 +02003783static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3784{
3785 struct drm_device *dev = intel_crtc->base.dev;
3786 struct drm_i915_private *dev_priv = dev->dev_private;
3787 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003788 i915_reg_t reg;
3789 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003790
3791 /* Switch from PCDclk to Rawclk */
3792 reg = FDI_RX_CTL(pipe);
3793 temp = I915_READ(reg);
3794 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3795
3796 /* Disable CPU FDI TX PLL */
3797 reg = FDI_TX_CTL(pipe);
3798 temp = I915_READ(reg);
3799 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3800
3801 POSTING_READ(reg);
3802 udelay(100);
3803
3804 reg = FDI_RX_CTL(pipe);
3805 temp = I915_READ(reg);
3806 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3807
3808 /* Wait for the clocks to turn off. */
3809 POSTING_READ(reg);
3810 udelay(100);
3811}
3812
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003813static void ironlake_fdi_disable(struct drm_crtc *crtc)
3814{
3815 struct drm_device *dev = crtc->dev;
3816 struct drm_i915_private *dev_priv = dev->dev_private;
3817 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3818 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003819 i915_reg_t reg;
3820 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003821
3822 /* disable CPU FDI tx and PCH FDI rx */
3823 reg = FDI_TX_CTL(pipe);
3824 temp = I915_READ(reg);
3825 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3826 POSTING_READ(reg);
3827
3828 reg = FDI_RX_CTL(pipe);
3829 temp = I915_READ(reg);
3830 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003831 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003832 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3833
3834 POSTING_READ(reg);
3835 udelay(100);
3836
3837 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003838 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003839 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003840
3841 /* still set train pattern 1 */
3842 reg = FDI_TX_CTL(pipe);
3843 temp = I915_READ(reg);
3844 temp &= ~FDI_LINK_TRAIN_NONE;
3845 temp |= FDI_LINK_TRAIN_PATTERN_1;
3846 I915_WRITE(reg, temp);
3847
3848 reg = FDI_RX_CTL(pipe);
3849 temp = I915_READ(reg);
3850 if (HAS_PCH_CPT(dev)) {
3851 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3852 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3853 } else {
3854 temp &= ~FDI_LINK_TRAIN_NONE;
3855 temp |= FDI_LINK_TRAIN_PATTERN_1;
3856 }
3857 /* BPC in FDI rx is consistent with that in PIPECONF */
3858 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003859 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003860 I915_WRITE(reg, temp);
3861
3862 POSTING_READ(reg);
3863 udelay(100);
3864}
3865
Chris Wilson5dce5b932014-01-20 10:17:36 +00003866bool intel_has_pending_fb_unpin(struct drm_device *dev)
3867{
3868 struct intel_crtc *crtc;
3869
3870 /* Note that we don't need to be called with mode_config.lock here
3871 * as our list of CRTC objects is static for the lifetime of the
3872 * device and so cannot disappear as we iterate. Similarly, we can
3873 * happily treat the predicates as racy, atomic checks as userspace
3874 * cannot claim and pin a new fb without at least acquring the
3875 * struct_mutex and so serialising with us.
3876 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003877 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003878 if (atomic_read(&crtc->unpin_work_count) == 0)
3879 continue;
3880
3881 if (crtc->unpin_work)
3882 intel_wait_for_vblank(dev, crtc->pipe);
3883
3884 return true;
3885 }
3886
3887 return false;
3888}
3889
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003890static void page_flip_completed(struct intel_crtc *intel_crtc)
3891{
3892 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3893 struct intel_unpin_work *work = intel_crtc->unpin_work;
3894
3895 /* ensure that the unpin work is consistent wrt ->pending. */
3896 smp_rmb();
3897 intel_crtc->unpin_work = NULL;
3898
3899 if (work->event)
3900 drm_send_vblank_event(intel_crtc->base.dev,
3901 intel_crtc->pipe,
3902 work->event);
3903
3904 drm_crtc_vblank_put(&intel_crtc->base);
3905
3906 wake_up_all(&dev_priv->pending_flip_queue);
3907 queue_work(dev_priv->wq, &work->work);
3908
3909 trace_i915_flip_complete(intel_crtc->plane,
3910 work->pending_flip_obj);
3911}
3912
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003913static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003914{
Chris Wilson0f911282012-04-17 10:05:38 +01003915 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003916 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003917 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003918
Daniel Vetter2c10d572012-12-20 21:24:07 +01003919 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003920
3921 ret = wait_event_interruptible_timeout(
3922 dev_priv->pending_flip_queue,
3923 !intel_crtc_has_pending_flip(crtc),
3924 60*HZ);
3925
3926 if (ret < 0)
3927 return ret;
3928
3929 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003931
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003932 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003933 if (intel_crtc->unpin_work) {
3934 WARN_ONCE(1, "Removing stuck page flip\n");
3935 page_flip_completed(intel_crtc);
3936 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003937 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003938 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003939
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003940 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003941}
3942
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003943/* Program iCLKIP clock to the desired frequency */
3944static void lpt_program_iclkip(struct drm_crtc *crtc)
3945{
3946 struct drm_device *dev = crtc->dev;
3947 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003948 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003949 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3950 u32 temp;
3951
Ville Syrjäläa5805162015-05-26 20:42:30 +03003952 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003953
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003954 /* It is necessary to ungate the pixclk gate prior to programming
3955 * the divisors, and gate it back when it is done.
3956 */
3957 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3958
3959 /* Disable SSCCTL */
3960 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003961 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3962 SBI_SSCCTL_DISABLE,
3963 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003964
3965 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003966 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003967 auxdiv = 1;
3968 divsel = 0x41;
3969 phaseinc = 0x20;
3970 } else {
3971 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003972 * but the adjusted_mode->crtc_clock in in KHz. To get the
3973 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003974 * convert the virtual clock precision to KHz here for higher
3975 * precision.
3976 */
3977 u32 iclk_virtual_root_freq = 172800 * 1000;
3978 u32 iclk_pi_range = 64;
3979 u32 desired_divisor, msb_divisor_value, pi_value;
3980
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003981 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003982 msb_divisor_value = desired_divisor / iclk_pi_range;
3983 pi_value = desired_divisor % iclk_pi_range;
3984
3985 auxdiv = 0;
3986 divsel = msb_divisor_value - 2;
3987 phaseinc = pi_value;
3988 }
3989
3990 /* This should not happen with any sane values */
3991 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3992 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3993 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3994 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3995
3996 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003997 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003998 auxdiv,
3999 divsel,
4000 phasedir,
4001 phaseinc);
4002
4003 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004004 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004005 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4006 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4007 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4008 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4009 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4010 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004011 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004012
4013 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004014 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004015 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4016 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004017 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004018
4019 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004020 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004021 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004022 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004023
4024 /* Wait for initialization time */
4025 udelay(24);
4026
4027 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004028
Ville Syrjäläa5805162015-05-26 20:42:30 +03004029 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004030}
4031
Daniel Vetter275f01b22013-05-03 11:49:47 +02004032static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4033 enum pipe pch_transcoder)
4034{
4035 struct drm_device *dev = crtc->base.dev;
4036 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004037 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004038
4039 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4040 I915_READ(HTOTAL(cpu_transcoder)));
4041 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4042 I915_READ(HBLANK(cpu_transcoder)));
4043 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4044 I915_READ(HSYNC(cpu_transcoder)));
4045
4046 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4047 I915_READ(VTOTAL(cpu_transcoder)));
4048 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4049 I915_READ(VBLANK(cpu_transcoder)));
4050 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4051 I915_READ(VSYNC(cpu_transcoder)));
4052 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4053 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4054}
4055
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004056static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004057{
4058 struct drm_i915_private *dev_priv = dev->dev_private;
4059 uint32_t temp;
4060
4061 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004062 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004063 return;
4064
4065 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4066 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4067
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004068 temp &= ~FDI_BC_BIFURCATION_SELECT;
4069 if (enable)
4070 temp |= FDI_BC_BIFURCATION_SELECT;
4071
4072 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004073 I915_WRITE(SOUTH_CHICKEN1, temp);
4074 POSTING_READ(SOUTH_CHICKEN1);
4075}
4076
4077static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4078{
4079 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004080
4081 switch (intel_crtc->pipe) {
4082 case PIPE_A:
4083 break;
4084 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004085 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004086 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004087 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004088 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004089
4090 break;
4091 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004092 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004093
4094 break;
4095 default:
4096 BUG();
4097 }
4098}
4099
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004100/* Return which DP Port should be selected for Transcoder DP control */
4101static enum port
4102intel_trans_dp_port_sel(struct drm_crtc *crtc)
4103{
4104 struct drm_device *dev = crtc->dev;
4105 struct intel_encoder *encoder;
4106
4107 for_each_encoder_on_crtc(dev, crtc, encoder) {
4108 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4109 encoder->type == INTEL_OUTPUT_EDP)
4110 return enc_to_dig_port(&encoder->base)->port;
4111 }
4112
4113 return -1;
4114}
4115
Jesse Barnesf67a5592011-01-05 10:31:48 -08004116/*
4117 * Enable PCH resources required for PCH ports:
4118 * - PCH PLLs
4119 * - FDI training & RX/TX
4120 * - update transcoder timings
4121 * - DP transcoding bits
4122 * - transcoder
4123 */
4124static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004125{
4126 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004127 struct drm_i915_private *dev_priv = dev->dev_private;
4128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4129 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004130 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004131
Daniel Vetterab9412b2013-05-03 11:49:46 +02004132 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004133
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004134 if (IS_IVYBRIDGE(dev))
4135 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4136
Daniel Vettercd986ab2012-10-26 10:58:12 +02004137 /* Write the TU size bits before fdi link training, so that error
4138 * detection works. */
4139 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4140 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4141
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004142 /*
4143 * Sometimes spurious CPU pipe underruns happen during FDI
4144 * training, at least with VGA+HDMI cloning. Suppress them.
4145 */
4146 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4147
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004148 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004149 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004150
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004151 /* We need to program the right clock selection before writing the pixel
4152 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004153 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004154 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004155
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004156 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004157 temp |= TRANS_DPLL_ENABLE(pipe);
4158 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004159 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004160 temp |= sel;
4161 else
4162 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004163 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004164 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004165
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004166 /* XXX: pch pll's can be enabled any time before we enable the PCH
4167 * transcoder, and we actually should do this to not upset any PCH
4168 * transcoder that already use the clock when we share it.
4169 *
4170 * Note that enable_shared_dpll tries to do the right thing, but
4171 * get_shared_dpll unconditionally resets the pll - we need that to have
4172 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004173 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004174
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004175 /* set transcoder timing, panel must allow it */
4176 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004177 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004178
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004179 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004180
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004181 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4182
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004183 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004184 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004185 const struct drm_display_mode *adjusted_mode =
4186 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004187 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004188 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004189 temp = I915_READ(reg);
4190 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004191 TRANS_DP_SYNC_MASK |
4192 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004193 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004194 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004195
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004196 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004197 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004198 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004199 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004200
4201 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004202 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004203 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004204 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004205 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004206 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004207 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004208 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004209 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004210 break;
4211 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004212 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004213 }
4214
Chris Wilson5eddb702010-09-11 13:48:45 +01004215 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004216 }
4217
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004218 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004219}
4220
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004221static void lpt_pch_enable(struct drm_crtc *crtc)
4222{
4223 struct drm_device *dev = crtc->dev;
4224 struct drm_i915_private *dev_priv = dev->dev_private;
4225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004226 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004227
Daniel Vetterab9412b2013-05-03 11:49:46 +02004228 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004229
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004230 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004231
Paulo Zanoni0540e482012-10-31 18:12:40 -02004232 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004233 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004234
Paulo Zanoni937bb612012-10-31 18:12:47 -02004235 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004236}
4237
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004238struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4239 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004240{
Daniel Vettere2b78262013-06-07 23:10:03 +02004241 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004242 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004243 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004244 enum intel_dpll_id i;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004245 int max = dev_priv->num_shared_dpll;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004246
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004247 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4248
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004249 if (HAS_PCH_IBX(dev_priv->dev)) {
4250 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004251 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004252 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004253
Daniel Vetter46edb022013-06-05 13:34:12 +02004254 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4255 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004256
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004257 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004258
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004259 goto found;
4260 }
4261
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304262 if (IS_BROXTON(dev_priv->dev)) {
4263 /* PLL is attached to port in bxt */
4264 struct intel_encoder *encoder;
4265 struct intel_digital_port *intel_dig_port;
4266
4267 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4268 if (WARN_ON(!encoder))
4269 return NULL;
4270
4271 intel_dig_port = enc_to_dig_port(&encoder->base);
4272 /* 1:1 mapping between ports and PLLs */
4273 i = (enum intel_dpll_id)intel_dig_port->port;
4274 pll = &dev_priv->shared_dplls[i];
4275 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4276 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004277 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304278
4279 goto found;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004280 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4281 /* Do not consider SPLL */
4282 max = 2;
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304283
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004284 for (i = 0; i < max; i++) {
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004285 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004286
4287 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004288 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004289 continue;
4290
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004291 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004292 &shared_dpll[i].hw_state,
4293 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004294 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004295 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004296 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004297 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004298 goto found;
4299 }
4300 }
4301
4302 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004303 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4304 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004305 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004306 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4307 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004308 goto found;
4309 }
4310 }
4311
4312 return NULL;
4313
4314found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004315 if (shared_dpll[i].crtc_mask == 0)
4316 shared_dpll[i].hw_state =
4317 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004318
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004319 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004320 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4321 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004322
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004323 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004324
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004325 return pll;
4326}
4327
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004328static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004329{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004330 struct drm_i915_private *dev_priv = to_i915(state->dev);
4331 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004332 struct intel_shared_dpll *pll;
4333 enum intel_dpll_id i;
4334
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004335 if (!to_intel_atomic_state(state)->dpll_set)
4336 return;
4337
4338 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004339 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4340 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004341 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004342 }
4343}
4344
Daniel Vettera1520312013-05-03 11:49:50 +02004345static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004346{
4347 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004348 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004349 u32 temp;
4350
4351 temp = I915_READ(dslreg);
4352 udelay(500);
4353 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004354 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004355 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004356 }
4357}
4358
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004359static int
4360skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4361 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4362 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004363{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004364 struct intel_crtc_scaler_state *scaler_state =
4365 &crtc_state->scaler_state;
4366 struct intel_crtc *intel_crtc =
4367 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004368 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004369
4370 need_scaling = intel_rotation_90_or_270(rotation) ?
4371 (src_h != dst_w || src_w != dst_h):
4372 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004373
4374 /*
4375 * if plane is being disabled or scaler is no more required or force detach
4376 * - free scaler binded to this plane/crtc
4377 * - in order to do this, update crtc->scaler_usage
4378 *
4379 * Here scaler state in crtc_state is set free so that
4380 * scaler can be assigned to other user. Actual register
4381 * update to free the scaler is done in plane/panel-fit programming.
4382 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4383 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004384 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004385 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004386 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004387 scaler_state->scalers[*scaler_id].in_use = 0;
4388
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004389 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4390 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4391 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004392 scaler_state->scaler_users);
4393 *scaler_id = -1;
4394 }
4395 return 0;
4396 }
4397
4398 /* range checks */
4399 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4400 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4401
4402 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4403 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004404 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004405 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004406 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004407 return -EINVAL;
4408 }
4409
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004410 /* mark this plane as a scaler user in crtc_state */
4411 scaler_state->scaler_users |= (1 << scaler_user);
4412 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4413 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4414 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4415 scaler_state->scaler_users);
4416
4417 return 0;
4418}
4419
4420/**
4421 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4422 *
4423 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004424 *
4425 * Return
4426 * 0 - scaler_usage updated successfully
4427 * error - requested scaling cannot be supported or other error condition
4428 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004429int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004430{
4431 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004432 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004433
4434 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4435 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4436
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004437 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004438 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4439 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004440 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004441}
4442
4443/**
4444 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4445 *
4446 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004447 * @plane_state: atomic plane state to update
4448 *
4449 * Return
4450 * 0 - scaler_usage updated successfully
4451 * error - requested scaling cannot be supported or other error condition
4452 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004453static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4454 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004455{
4456
4457 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004458 struct intel_plane *intel_plane =
4459 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004460 struct drm_framebuffer *fb = plane_state->base.fb;
4461 int ret;
4462
4463 bool force_detach = !fb || !plane_state->visible;
4464
4465 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4466 intel_plane->base.base.id, intel_crtc->pipe,
4467 drm_plane_index(&intel_plane->base));
4468
4469 ret = skl_update_scaler(crtc_state, force_detach,
4470 drm_plane_index(&intel_plane->base),
4471 &plane_state->scaler_id,
4472 plane_state->base.rotation,
4473 drm_rect_width(&plane_state->src) >> 16,
4474 drm_rect_height(&plane_state->src) >> 16,
4475 drm_rect_width(&plane_state->dst),
4476 drm_rect_height(&plane_state->dst));
4477
4478 if (ret || plane_state->scaler_id < 0)
4479 return ret;
4480
Chandra Kondurua1b22782015-04-07 15:28:45 -07004481 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004482 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004483 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004484 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004485 return -EINVAL;
4486 }
4487
4488 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004489 switch (fb->pixel_format) {
4490 case DRM_FORMAT_RGB565:
4491 case DRM_FORMAT_XBGR8888:
4492 case DRM_FORMAT_XRGB8888:
4493 case DRM_FORMAT_ABGR8888:
4494 case DRM_FORMAT_ARGB8888:
4495 case DRM_FORMAT_XRGB2101010:
4496 case DRM_FORMAT_XBGR2101010:
4497 case DRM_FORMAT_YUYV:
4498 case DRM_FORMAT_YVYU:
4499 case DRM_FORMAT_UYVY:
4500 case DRM_FORMAT_VYUY:
4501 break;
4502 default:
4503 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4504 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4505 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004506 }
4507
Chandra Kondurua1b22782015-04-07 15:28:45 -07004508 return 0;
4509}
4510
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004511static void skylake_scaler_disable(struct intel_crtc *crtc)
4512{
4513 int i;
4514
4515 for (i = 0; i < crtc->num_scalers; i++)
4516 skl_detach_scaler(crtc, i);
4517}
4518
4519static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004520{
4521 struct drm_device *dev = crtc->base.dev;
4522 struct drm_i915_private *dev_priv = dev->dev_private;
4523 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004524 struct intel_crtc_scaler_state *scaler_state =
4525 &crtc->config->scaler_state;
4526
4527 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4528
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004529 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004530 int id;
4531
4532 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4533 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4534 return;
4535 }
4536
4537 id = scaler_state->scaler_id;
4538 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4539 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4540 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4541 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4542
4543 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004544 }
4545}
4546
Jesse Barnesb074cec2013-04-25 12:55:02 -07004547static void ironlake_pfit_enable(struct intel_crtc *crtc)
4548{
4549 struct drm_device *dev = crtc->base.dev;
4550 struct drm_i915_private *dev_priv = dev->dev_private;
4551 int pipe = crtc->pipe;
4552
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004553 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004554 /* Force use of hard-coded filter coefficients
4555 * as some pre-programmed values are broken,
4556 * e.g. x201.
4557 */
4558 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4559 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4560 PF_PIPE_SEL_IVB(pipe));
4561 else
4562 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004563 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4564 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004565 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004566}
4567
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004568void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004569{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004570 struct drm_device *dev = crtc->base.dev;
4571 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004572
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004573 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004574 return;
4575
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004576 /* We can only enable IPS after we enable a plane and wait for a vblank */
4577 intel_wait_for_vblank(dev, crtc->pipe);
4578
Paulo Zanonid77e4532013-09-24 13:52:55 -03004579 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004580 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004581 mutex_lock(&dev_priv->rps.hw_lock);
4582 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4583 mutex_unlock(&dev_priv->rps.hw_lock);
4584 /* Quoting Art Runyan: "its not safe to expect any particular
4585 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004586 * mailbox." Moreover, the mailbox may return a bogus state,
4587 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004588 */
4589 } else {
4590 I915_WRITE(IPS_CTL, IPS_ENABLE);
4591 /* The bit only becomes 1 in the next vblank, so this wait here
4592 * is essentially intel_wait_for_vblank. If we don't have this
4593 * and don't wait for vblanks until the end of crtc_enable, then
4594 * the HW state readout code will complain that the expected
4595 * IPS_CTL value is not the one we read. */
4596 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4597 DRM_ERROR("Timed out waiting for IPS enable\n");
4598 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004599}
4600
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004601void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004602{
4603 struct drm_device *dev = crtc->base.dev;
4604 struct drm_i915_private *dev_priv = dev->dev_private;
4605
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004606 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004607 return;
4608
4609 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004610 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004611 mutex_lock(&dev_priv->rps.hw_lock);
4612 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4613 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004614 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4615 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4616 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004617 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004618 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004619 POSTING_READ(IPS_CTL);
4620 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004621
4622 /* We need to wait for a vblank before we can disable the plane. */
4623 intel_wait_for_vblank(dev, crtc->pipe);
4624}
4625
4626/** Loads the palette/gamma unit for the CRTC with the prepared values */
4627static void intel_crtc_load_lut(struct drm_crtc *crtc)
4628{
4629 struct drm_device *dev = crtc->dev;
4630 struct drm_i915_private *dev_priv = dev->dev_private;
4631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4632 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004633 int i;
4634 bool reenable_ips = false;
4635
4636 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004637 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004638 return;
4639
Imre Deak50360402015-01-16 00:55:16 -08004640 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Jani Nikulaa65347b2015-11-27 12:21:46 +02004641 if (intel_crtc->config->has_dsi_encoder)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004642 assert_dsi_pll_enabled(dev_priv);
4643 else
4644 assert_pll_enabled(dev_priv, pipe);
4645 }
4646
Paulo Zanonid77e4532013-09-24 13:52:55 -03004647 /* Workaround : Do not read or write the pipe palette/gamma data while
4648 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4649 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004650 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004651 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4652 GAMMA_MODE_MODE_SPLIT)) {
4653 hsw_disable_ips(intel_crtc);
4654 reenable_ips = true;
4655 }
4656
4657 for (i = 0; i < 256; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004658 i915_reg_t palreg;
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004659
4660 if (HAS_GMCH_DISPLAY(dev))
4661 palreg = PALETTE(pipe, i);
4662 else
4663 palreg = LGC_PALETTE(pipe, i);
4664
4665 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004666 (intel_crtc->lut_r[i] << 16) |
4667 (intel_crtc->lut_g[i] << 8) |
4668 intel_crtc->lut_b[i]);
4669 }
4670
4671 if (reenable_ips)
4672 hsw_enable_ips(intel_crtc);
4673}
4674
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004675static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004676{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004677 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004678 struct drm_device *dev = intel_crtc->base.dev;
4679 struct drm_i915_private *dev_priv = dev->dev_private;
4680
4681 mutex_lock(&dev->struct_mutex);
4682 dev_priv->mm.interruptible = false;
4683 (void) intel_overlay_switch_off(intel_crtc->overlay);
4684 dev_priv->mm.interruptible = true;
4685 mutex_unlock(&dev->struct_mutex);
4686 }
4687
4688 /* Let userspace switch the overlay on again. In most cases userspace
4689 * has to recompute where to put it anyway.
4690 */
4691}
4692
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004693/**
4694 * intel_post_enable_primary - Perform operations after enabling primary plane
4695 * @crtc: the CRTC whose primary plane was just enabled
4696 *
4697 * Performs potentially sleeping operations that must be done after the primary
4698 * plane is enabled, such as updating FBC and IPS. Note that this may be
4699 * called due to an explicit primary plane update, or due to an implicit
4700 * re-enable that is caused when a sprite plane is updated to no longer
4701 * completely hide the primary plane.
4702 */
4703static void
4704intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004705{
4706 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004707 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004708 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4709 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004710
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004711 /*
4712 * BDW signals flip done immediately if the plane
4713 * is disabled, even if the plane enable is already
4714 * armed to occur at the next vblank :(
4715 */
4716 if (IS_BROADWELL(dev))
4717 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004718
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004719 /*
4720 * FIXME IPS should be fine as long as one plane is
4721 * enabled, but in practice it seems to have problems
4722 * when going from primary only to sprite only and vice
4723 * versa.
4724 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004725 hsw_enable_ips(intel_crtc);
4726
Daniel Vetterf99d7062014-06-19 16:01:59 +02004727 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004728 * Gen2 reports pipe underruns whenever all planes are disabled.
4729 * So don't enable underrun reporting before at least some planes
4730 * are enabled.
4731 * FIXME: Need to fix the logic to work when we turn off all planes
4732 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004733 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004734 if (IS_GEN2(dev))
4735 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4736
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004737 /* Underruns don't always raise interrupts, so check manually. */
4738 intel_check_cpu_fifo_underruns(dev_priv);
4739 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004740}
4741
4742/**
4743 * intel_pre_disable_primary - Perform operations before disabling primary plane
4744 * @crtc: the CRTC whose primary plane is to be disabled
4745 *
4746 * Performs potentially sleeping operations that must be done before the
4747 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4748 * be called due to an explicit primary plane update, or due to an implicit
4749 * disable that is caused when a sprite plane completely hides the primary
4750 * plane.
4751 */
4752static void
4753intel_pre_disable_primary(struct drm_crtc *crtc)
4754{
4755 struct drm_device *dev = crtc->dev;
4756 struct drm_i915_private *dev_priv = dev->dev_private;
4757 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4758 int pipe = intel_crtc->pipe;
4759
4760 /*
4761 * Gen2 reports pipe underruns whenever all planes are disabled.
4762 * So diasble underrun reporting before all the planes get disabled.
4763 * FIXME: Need to fix the logic to work when we turn off all planes
4764 * but leave the pipe running.
4765 */
4766 if (IS_GEN2(dev))
4767 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4768
4769 /*
4770 * Vblank time updates from the shadow to live plane control register
4771 * are blocked if the memory self-refresh mode is active at that
4772 * moment. So to make sure the plane gets truly disabled, disable
4773 * first the self-refresh mode. The self-refresh enable bit in turn
4774 * will be checked/applied by the HW only at the next frame start
4775 * event which is after the vblank start event, so we need to have a
4776 * wait-for-vblank between disabling the plane and the pipe.
4777 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004778 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004779 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004780 dev_priv->wm.vlv.cxsr = false;
4781 intel_wait_for_vblank(dev, pipe);
4782 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004783
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004784 /*
4785 * FIXME IPS should be fine as long as one plane is
4786 * enabled, but in practice it seems to have problems
4787 * when going from primary only to sprite only and vice
4788 * versa.
4789 */
4790 hsw_disable_ips(intel_crtc);
4791}
4792
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004793static void intel_post_plane_update(struct intel_crtc *crtc)
4794{
4795 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4796 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004797
4798 if (atomic->wait_vblank)
4799 intel_wait_for_vblank(dev, crtc->pipe);
4800
4801 intel_frontbuffer_flip(dev, atomic->fb_bits);
4802
Ville Syrjälä852eb002015-06-24 22:00:07 +03004803 if (atomic->disable_cxsr)
4804 crtc->wm.cxsr_allowed = true;
4805
Ville Syrjäläf015c552015-06-24 22:00:02 +03004806 if (crtc->atomic.update_wm_post)
4807 intel_update_watermarks(&crtc->base);
4808
Paulo Zanonic80ac852015-07-02 19:25:13 -03004809 if (atomic->update_fbc)
Paulo Zanoni754d1132015-10-13 19:13:25 -03004810 intel_fbc_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004811
4812 if (atomic->post_enable_primary)
4813 intel_post_enable_primary(&crtc->base);
4814
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004815 memset(atomic, 0, sizeof(*atomic));
4816}
4817
4818static void intel_pre_plane_update(struct intel_crtc *crtc)
4819{
4820 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004821 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004822 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004823
Paulo Zanonic80ac852015-07-02 19:25:13 -03004824 if (atomic->disable_fbc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03004825 intel_fbc_deactivate(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004826
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004827 if (crtc->atomic.disable_ips)
4828 hsw_disable_ips(crtc);
4829
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004830 if (atomic->pre_disable_primary)
4831 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004832
4833 if (atomic->disable_cxsr) {
4834 crtc->wm.cxsr_allowed = false;
4835 intel_set_memory_cxsr(dev_priv, false);
4836 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004837}
4838
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004839static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004840{
4841 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004843 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004844 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004845
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004846 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004847
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004848 drm_for_each_plane_mask(p, dev, plane_mask)
4849 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004850
Daniel Vetterf99d7062014-06-19 16:01:59 +02004851 /*
4852 * FIXME: Once we grow proper nuclear flip support out of this we need
4853 * to compute the mask of flip planes precisely. For the time being
4854 * consider this a flip to a NULL plane.
4855 */
4856 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004857}
4858
Jesse Barnesf67a5592011-01-05 10:31:48 -08004859static void ironlake_crtc_enable(struct drm_crtc *crtc)
4860{
4861 struct drm_device *dev = crtc->dev;
4862 struct drm_i915_private *dev_priv = dev->dev_private;
4863 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004864 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004865 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004866
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004867 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004868 return;
4869
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004870 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004871 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4872
4873 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004874 intel_prepare_shared_dpll(intel_crtc);
4875
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004876 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304877 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004878
4879 intel_set_pipe_timings(intel_crtc);
4880
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004881 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004882 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004883 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004884 }
4885
4886 ironlake_set_pipeconf(crtc);
4887
Jesse Barnesf67a5592011-01-05 10:31:48 -08004888 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004889
Daniel Vettera72e4c92014-09-30 10:56:47 +02004890 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004891
Daniel Vetterf6736a12013-06-05 13:34:30 +02004892 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004893 if (encoder->pre_enable)
4894 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004895
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004896 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004897 /* Note: FDI PLL enabling _must_ be done before we enable the
4898 * cpu pipes, hence this is separate from all the other fdi/pch
4899 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004900 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004901 } else {
4902 assert_fdi_tx_disabled(dev_priv, pipe);
4903 assert_fdi_rx_disabled(dev_priv, pipe);
4904 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004905
Jesse Barnesb074cec2013-04-25 12:55:02 -07004906 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004907
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004908 /*
4909 * On ILK+ LUT must be loaded before the pipe is running but with
4910 * clocks enabled
4911 */
4912 intel_crtc_load_lut(crtc);
4913
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004914 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004915 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004916
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004917 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004918 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004919
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004920 assert_vblank_disabled(crtc);
4921 drm_crtc_vblank_on(crtc);
4922
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004923 for_each_encoder_on_crtc(dev, crtc, encoder)
4924 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004925
4926 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004927 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004928
4929 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4930 if (intel_crtc->config->has_pch_encoder)
4931 intel_wait_for_vblank(dev, pipe);
4932 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanonid029bca2015-10-15 10:44:46 -03004933
4934 intel_fbc_enable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004935}
4936
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004937/* IPS only exists on ULT machines and is tied to pipe A. */
4938static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4939{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004940 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004941}
4942
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004943static void haswell_crtc_enable(struct drm_crtc *crtc)
4944{
4945 struct drm_device *dev = crtc->dev;
4946 struct drm_i915_private *dev_priv = dev->dev_private;
4947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4948 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004949 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4950 struct intel_crtc_state *pipe_config =
4951 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004952
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004953 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004954 return;
4955
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004956 if (intel_crtc->config->has_pch_encoder)
4957 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4958 false);
4959
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004960 if (intel_crtc_to_shared_dpll(intel_crtc))
4961 intel_enable_shared_dpll(intel_crtc);
4962
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004963 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304964 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004965
4966 intel_set_pipe_timings(intel_crtc);
4967
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004968 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4969 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4970 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004971 }
4972
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004973 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004974 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004975 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004976 }
4977
4978 haswell_set_pipeconf(crtc);
4979
4980 intel_set_pipe_csc(crtc);
4981
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004982 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004983
Daniel Vetter6b698512015-11-28 11:05:39 +01004984 if (intel_crtc->config->has_pch_encoder)
4985 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4986 else
4987 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4988
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304989 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004990 if (encoder->pre_enable)
4991 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304992 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004993
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004994 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004995 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004996
Jani Nikulaa65347b2015-11-27 12:21:46 +02004997 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304998 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004999
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005000 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005001 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005002 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005003 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005004
5005 /*
5006 * On ILK+ LUT must be loaded before the pipe is running but with
5007 * clocks enabled
5008 */
5009 intel_crtc_load_lut(crtc);
5010
Paulo Zanoni1f544382012-10-24 11:32:00 -02005011 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02005012 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305013 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005014
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005015 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005016 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005017
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005018 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005019 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005020
Jani Nikulaa65347b2015-11-27 12:21:46 +02005021 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005022 intel_ddi_set_vc_payload_alloc(crtc, true);
5023
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005024 assert_vblank_disabled(crtc);
5025 drm_crtc_vblank_on(crtc);
5026
Jani Nikula8807e552013-08-30 19:40:32 +03005027 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005028 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005029 intel_opregion_notify_encoder(encoder, true);
5030 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005031
Daniel Vetter6b698512015-11-28 11:05:39 +01005032 if (intel_crtc->config->has_pch_encoder) {
5033 intel_wait_for_vblank(dev, pipe);
5034 intel_wait_for_vblank(dev, pipe);
5035 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005036 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5037 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005038 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005039
Paulo Zanonie4916942013-09-20 16:21:19 -03005040 /* If we change the relative order between pipe/planes enabling, we need
5041 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005042 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5043 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5044 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5045 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5046 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03005047
5048 intel_fbc_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005049}
5050
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005051static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005052{
5053 struct drm_device *dev = crtc->base.dev;
5054 struct drm_i915_private *dev_priv = dev->dev_private;
5055 int pipe = crtc->pipe;
5056
5057 /* To avoid upsetting the power well on haswell only disable the pfit if
5058 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005059 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005060 I915_WRITE(PF_CTL(pipe), 0);
5061 I915_WRITE(PF_WIN_POS(pipe), 0);
5062 I915_WRITE(PF_WIN_SZ(pipe), 0);
5063 }
5064}
5065
Jesse Barnes6be4a602010-09-10 10:26:01 -07005066static void ironlake_crtc_disable(struct drm_crtc *crtc)
5067{
5068 struct drm_device *dev = crtc->dev;
5069 struct drm_i915_private *dev_priv = dev->dev_private;
5070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005071 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005072 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005073
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005074 if (intel_crtc->config->has_pch_encoder)
5075 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5076
Daniel Vetterea9d7582012-07-10 10:42:52 +02005077 for_each_encoder_on_crtc(dev, crtc, encoder)
5078 encoder->disable(encoder);
5079
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005080 drm_crtc_vblank_off(crtc);
5081 assert_vblank_disabled(crtc);
5082
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005083 /*
5084 * Sometimes spurious CPU pipe underruns happen when the
5085 * pipe is already disabled, but FDI RX/TX is still enabled.
5086 * Happens at least with VGA+HDMI cloning. Suppress them.
5087 */
5088 if (intel_crtc->config->has_pch_encoder)
5089 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5090
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005091 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005092
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005093 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005094
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005095 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005096 ironlake_fdi_disable(crtc);
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005097 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5098 }
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005099
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005100 for_each_encoder_on_crtc(dev, crtc, encoder)
5101 if (encoder->post_disable)
5102 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005103
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005104 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005105 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005106
Daniel Vetterd925c592013-06-05 13:34:04 +02005107 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005108 i915_reg_t reg;
5109 u32 temp;
5110
Daniel Vetterd925c592013-06-05 13:34:04 +02005111 /* disable TRANS_DP_CTL */
5112 reg = TRANS_DP_CTL(pipe);
5113 temp = I915_READ(reg);
5114 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5115 TRANS_DP_PORT_SEL_MASK);
5116 temp |= TRANS_DP_PORT_SEL_NONE;
5117 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005118
Daniel Vetterd925c592013-06-05 13:34:04 +02005119 /* disable DPLL_SEL */
5120 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005121 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005122 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005123 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005124
Daniel Vetterd925c592013-06-05 13:34:04 +02005125 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005126 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005127
5128 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanonid029bca2015-10-15 10:44:46 -03005129
5130 intel_fbc_disable_crtc(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005131}
5132
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005133static void haswell_crtc_disable(struct drm_crtc *crtc)
5134{
5135 struct drm_device *dev = crtc->dev;
5136 struct drm_i915_private *dev_priv = dev->dev_private;
5137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5138 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005139 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005140
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005141 if (intel_crtc->config->has_pch_encoder)
5142 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5143 false);
5144
Jani Nikula8807e552013-08-30 19:40:32 +03005145 for_each_encoder_on_crtc(dev, crtc, encoder) {
5146 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005147 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005148 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005149
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005150 drm_crtc_vblank_off(crtc);
5151 assert_vblank_disabled(crtc);
5152
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005153 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005154
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005155 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005156 intel_ddi_set_vc_payload_alloc(crtc, false);
5157
Jani Nikulaa65347b2015-11-27 12:21:46 +02005158 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305159 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005160
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005161 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005162 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005163 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005164 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005165
Jani Nikulaa65347b2015-11-27 12:21:46 +02005166 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305167 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005168
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005169 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005170 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005171 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005172 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005173
Imre Deak97b040a2014-06-25 22:01:50 +03005174 for_each_encoder_on_crtc(dev, crtc, encoder)
5175 if (encoder->post_disable)
5176 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005177
5178 if (intel_crtc->config->has_pch_encoder)
5179 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5180 true);
Paulo Zanonid029bca2015-10-15 10:44:46 -03005181
5182 intel_fbc_disable_crtc(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005183}
5184
Jesse Barnes2dd24552013-04-25 12:55:01 -07005185static void i9xx_pfit_enable(struct intel_crtc *crtc)
5186{
5187 struct drm_device *dev = crtc->base.dev;
5188 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005189 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005190
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005191 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005192 return;
5193
Daniel Vetterc0b03412013-05-28 12:05:54 +02005194 /*
5195 * The panel fitter should only be adjusted whilst the pipe is disabled,
5196 * according to register description and PRM.
5197 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005198 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5199 assert_pipe_disabled(dev_priv, crtc->pipe);
5200
Jesse Barnesb074cec2013-04-25 12:55:02 -07005201 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5202 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005203
5204 /* Border color in case we don't scale up to the full screen. Black by
5205 * default, change to something else for debugging. */
5206 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005207}
5208
Dave Airlied05410f2014-06-05 13:22:59 +10005209static enum intel_display_power_domain port_to_power_domain(enum port port)
5210{
5211 switch (port) {
5212 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005213 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005214 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005215 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005216 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005217 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005218 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005219 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005220 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005221 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005222 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005223 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005224 return POWER_DOMAIN_PORT_OTHER;
5225 }
5226}
5227
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005228static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5229{
5230 switch (port) {
5231 case PORT_A:
5232 return POWER_DOMAIN_AUX_A;
5233 case PORT_B:
5234 return POWER_DOMAIN_AUX_B;
5235 case PORT_C:
5236 return POWER_DOMAIN_AUX_C;
5237 case PORT_D:
5238 return POWER_DOMAIN_AUX_D;
5239 case PORT_E:
5240 /* FIXME: Check VBT for actual wiring of PORT E */
5241 return POWER_DOMAIN_AUX_D;
5242 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005243 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005244 return POWER_DOMAIN_AUX_A;
5245 }
5246}
5247
Imre Deak319be8a2014-03-04 19:22:57 +02005248enum intel_display_power_domain
5249intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005250{
Imre Deak319be8a2014-03-04 19:22:57 +02005251 struct drm_device *dev = intel_encoder->base.dev;
5252 struct intel_digital_port *intel_dig_port;
5253
5254 switch (intel_encoder->type) {
5255 case INTEL_OUTPUT_UNKNOWN:
5256 /* Only DDI platforms should ever use this output type */
5257 WARN_ON_ONCE(!HAS_DDI(dev));
5258 case INTEL_OUTPUT_DISPLAYPORT:
5259 case INTEL_OUTPUT_HDMI:
5260 case INTEL_OUTPUT_EDP:
5261 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005262 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005263 case INTEL_OUTPUT_DP_MST:
5264 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5265 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005266 case INTEL_OUTPUT_ANALOG:
5267 return POWER_DOMAIN_PORT_CRT;
5268 case INTEL_OUTPUT_DSI:
5269 return POWER_DOMAIN_PORT_DSI;
5270 default:
5271 return POWER_DOMAIN_PORT_OTHER;
5272 }
5273}
5274
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005275enum intel_display_power_domain
5276intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5277{
5278 struct drm_device *dev = intel_encoder->base.dev;
5279 struct intel_digital_port *intel_dig_port;
5280
5281 switch (intel_encoder->type) {
5282 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005283 case INTEL_OUTPUT_HDMI:
5284 /*
5285 * Only DDI platforms should ever use these output types.
5286 * We can get here after the HDMI detect code has already set
5287 * the type of the shared encoder. Since we can't be sure
5288 * what's the status of the given connectors, play safe and
5289 * run the DP detection too.
5290 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005291 WARN_ON_ONCE(!HAS_DDI(dev));
5292 case INTEL_OUTPUT_DISPLAYPORT:
5293 case INTEL_OUTPUT_EDP:
5294 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5295 return port_to_aux_power_domain(intel_dig_port->port);
5296 case INTEL_OUTPUT_DP_MST:
5297 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5298 return port_to_aux_power_domain(intel_dig_port->port);
5299 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005300 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005301 return POWER_DOMAIN_AUX_A;
5302 }
5303}
5304
Imre Deak319be8a2014-03-04 19:22:57 +02005305static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5306{
5307 struct drm_device *dev = crtc->dev;
5308 struct intel_encoder *intel_encoder;
5309 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5310 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005311 unsigned long mask;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02005312 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005313
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005314 if (!crtc->state->active)
5315 return 0;
5316
Imre Deak77d22dc2014-03-05 16:20:52 +02005317 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5318 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005319 if (intel_crtc->config->pch_pfit.enabled ||
5320 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005321 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5322
Imre Deak319be8a2014-03-04 19:22:57 +02005323 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5324 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5325
Imre Deak77d22dc2014-03-05 16:20:52 +02005326 return mask;
5327}
5328
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005329static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5330{
5331 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5333 enum intel_display_power_domain domain;
5334 unsigned long domains, new_domains, old_domains;
5335
5336 old_domains = intel_crtc->enabled_power_domains;
5337 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5338
5339 domains = new_domains & ~old_domains;
5340
5341 for_each_power_domain(domain, domains)
5342 intel_display_power_get(dev_priv, domain);
5343
5344 return old_domains & ~new_domains;
5345}
5346
5347static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5348 unsigned long domains)
5349{
5350 enum intel_display_power_domain domain;
5351
5352 for_each_power_domain(domain, domains)
5353 intel_display_power_put(dev_priv, domain);
5354}
5355
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005356static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005357{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005358 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005359 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005360 unsigned long put_domains[I915_MAX_PIPES] = {};
5361 struct drm_crtc_state *crtc_state;
5362 struct drm_crtc *crtc;
5363 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005364
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005365 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5366 if (needs_modeset(crtc->state))
5367 put_domains[to_intel_crtc(crtc)->pipe] =
5368 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005369 }
5370
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005371 if (dev_priv->display.modeset_commit_cdclk) {
5372 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5373
5374 if (cdclk != dev_priv->cdclk_freq &&
5375 !WARN_ON(!state->allow_modeset))
5376 dev_priv->display.modeset_commit_cdclk(state);
5377 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005378
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005379 for (i = 0; i < I915_MAX_PIPES; i++)
5380 if (put_domains[i])
5381 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005382}
5383
Mika Kaholaadafdc62015-08-18 14:36:59 +03005384static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5385{
5386 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5387
5388 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5389 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5390 return max_cdclk_freq;
5391 else if (IS_CHERRYVIEW(dev_priv))
5392 return max_cdclk_freq*95/100;
5393 else if (INTEL_INFO(dev_priv)->gen < 4)
5394 return 2*max_cdclk_freq*90/100;
5395 else
5396 return max_cdclk_freq*90/100;
5397}
5398
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005399static void intel_update_max_cdclk(struct drm_device *dev)
5400{
5401 struct drm_i915_private *dev_priv = dev->dev_private;
5402
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005403 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005404 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5405
5406 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5407 dev_priv->max_cdclk_freq = 675000;
5408 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5409 dev_priv->max_cdclk_freq = 540000;
5410 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5411 dev_priv->max_cdclk_freq = 450000;
5412 else
5413 dev_priv->max_cdclk_freq = 337500;
5414 } else if (IS_BROADWELL(dev)) {
5415 /*
5416 * FIXME with extra cooling we can allow
5417 * 540 MHz for ULX and 675 Mhz for ULT.
5418 * How can we know if extra cooling is
5419 * available? PCI ID, VTB, something else?
5420 */
5421 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5422 dev_priv->max_cdclk_freq = 450000;
5423 else if (IS_BDW_ULX(dev))
5424 dev_priv->max_cdclk_freq = 450000;
5425 else if (IS_BDW_ULT(dev))
5426 dev_priv->max_cdclk_freq = 540000;
5427 else
5428 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005429 } else if (IS_CHERRYVIEW(dev)) {
5430 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005431 } else if (IS_VALLEYVIEW(dev)) {
5432 dev_priv->max_cdclk_freq = 400000;
5433 } else {
5434 /* otherwise assume cdclk is fixed */
5435 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5436 }
5437
Mika Kaholaadafdc62015-08-18 14:36:59 +03005438 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5439
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005440 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5441 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005442
5443 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5444 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005445}
5446
5447static void intel_update_cdclk(struct drm_device *dev)
5448{
5449 struct drm_i915_private *dev_priv = dev->dev_private;
5450
5451 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5452 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5453 dev_priv->cdclk_freq);
5454
5455 /*
5456 * Program the gmbus_freq based on the cdclk frequency.
5457 * BSpec erroneously claims we should aim for 4MHz, but
5458 * in fact 1MHz is the correct frequency.
5459 */
5460 if (IS_VALLEYVIEW(dev)) {
5461 /*
5462 * Program the gmbus_freq based on the cdclk frequency.
5463 * BSpec erroneously claims we should aim for 4MHz, but
5464 * in fact 1MHz is the correct frequency.
5465 */
5466 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5467 }
5468
5469 if (dev_priv->max_cdclk_freq == 0)
5470 intel_update_max_cdclk(dev);
5471}
5472
Damien Lespiau70d0c572015-06-04 18:21:29 +01005473static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305474{
5475 struct drm_i915_private *dev_priv = dev->dev_private;
5476 uint32_t divider;
5477 uint32_t ratio;
5478 uint32_t current_freq;
5479 int ret;
5480
5481 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5482 switch (frequency) {
5483 case 144000:
5484 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5485 ratio = BXT_DE_PLL_RATIO(60);
5486 break;
5487 case 288000:
5488 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5489 ratio = BXT_DE_PLL_RATIO(60);
5490 break;
5491 case 384000:
5492 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5493 ratio = BXT_DE_PLL_RATIO(60);
5494 break;
5495 case 576000:
5496 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5497 ratio = BXT_DE_PLL_RATIO(60);
5498 break;
5499 case 624000:
5500 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5501 ratio = BXT_DE_PLL_RATIO(65);
5502 break;
5503 case 19200:
5504 /*
5505 * Bypass frequency with DE PLL disabled. Init ratio, divider
5506 * to suppress GCC warning.
5507 */
5508 ratio = 0;
5509 divider = 0;
5510 break;
5511 default:
5512 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5513
5514 return;
5515 }
5516
5517 mutex_lock(&dev_priv->rps.hw_lock);
5518 /* Inform power controller of upcoming frequency change */
5519 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5520 0x80000000);
5521 mutex_unlock(&dev_priv->rps.hw_lock);
5522
5523 if (ret) {
5524 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5525 ret, frequency);
5526 return;
5527 }
5528
5529 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5530 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5531 current_freq = current_freq * 500 + 1000;
5532
5533 /*
5534 * DE PLL has to be disabled when
5535 * - setting to 19.2MHz (bypass, PLL isn't used)
5536 * - before setting to 624MHz (PLL needs toggling)
5537 * - before setting to any frequency from 624MHz (PLL needs toggling)
5538 */
5539 if (frequency == 19200 || frequency == 624000 ||
5540 current_freq == 624000) {
5541 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5542 /* Timeout 200us */
5543 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5544 1))
5545 DRM_ERROR("timout waiting for DE PLL unlock\n");
5546 }
5547
5548 if (frequency != 19200) {
5549 uint32_t val;
5550
5551 val = I915_READ(BXT_DE_PLL_CTL);
5552 val &= ~BXT_DE_PLL_RATIO_MASK;
5553 val |= ratio;
5554 I915_WRITE(BXT_DE_PLL_CTL, val);
5555
5556 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5557 /* Timeout 200us */
5558 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5559 DRM_ERROR("timeout waiting for DE PLL lock\n");
5560
5561 val = I915_READ(CDCLK_CTL);
5562 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5563 val |= divider;
5564 /*
5565 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5566 * enable otherwise.
5567 */
5568 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5569 if (frequency >= 500000)
5570 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5571
5572 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5573 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5574 val |= (frequency - 1000) / 500;
5575 I915_WRITE(CDCLK_CTL, val);
5576 }
5577
5578 mutex_lock(&dev_priv->rps.hw_lock);
5579 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5580 DIV_ROUND_UP(frequency, 25000));
5581 mutex_unlock(&dev_priv->rps.hw_lock);
5582
5583 if (ret) {
5584 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5585 ret, frequency);
5586 return;
5587 }
5588
Damien Lespiaua47871b2015-06-04 18:21:34 +01005589 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305590}
5591
5592void broxton_init_cdclk(struct drm_device *dev)
5593{
5594 struct drm_i915_private *dev_priv = dev->dev_private;
5595 uint32_t val;
5596
5597 /*
5598 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5599 * or else the reset will hang because there is no PCH to respond.
5600 * Move the handshake programming to initialization sequence.
5601 * Previously was left up to BIOS.
5602 */
5603 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5604 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5605 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5606
5607 /* Enable PG1 for cdclk */
5608 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5609
5610 /* check if cd clock is enabled */
5611 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5612 DRM_DEBUG_KMS("Display already initialized\n");
5613 return;
5614 }
5615
5616 /*
5617 * FIXME:
5618 * - The initial CDCLK needs to be read from VBT.
5619 * Need to make this change after VBT has changes for BXT.
5620 * - check if setting the max (or any) cdclk freq is really necessary
5621 * here, it belongs to modeset time
5622 */
5623 broxton_set_cdclk(dev, 624000);
5624
5625 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005626 POSTING_READ(DBUF_CTL);
5627
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305628 udelay(10);
5629
5630 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5631 DRM_ERROR("DBuf power enable timeout!\n");
5632}
5633
5634void broxton_uninit_cdclk(struct drm_device *dev)
5635{
5636 struct drm_i915_private *dev_priv = dev->dev_private;
5637
5638 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005639 POSTING_READ(DBUF_CTL);
5640
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305641 udelay(10);
5642
5643 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5644 DRM_ERROR("DBuf power disable timeout!\n");
5645
5646 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5647 broxton_set_cdclk(dev, 19200);
5648
5649 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5650}
5651
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005652static const struct skl_cdclk_entry {
5653 unsigned int freq;
5654 unsigned int vco;
5655} skl_cdclk_frequencies[] = {
5656 { .freq = 308570, .vco = 8640 },
5657 { .freq = 337500, .vco = 8100 },
5658 { .freq = 432000, .vco = 8640 },
5659 { .freq = 450000, .vco = 8100 },
5660 { .freq = 540000, .vco = 8100 },
5661 { .freq = 617140, .vco = 8640 },
5662 { .freq = 675000, .vco = 8100 },
5663};
5664
5665static unsigned int skl_cdclk_decimal(unsigned int freq)
5666{
5667 return (freq - 1000) / 500;
5668}
5669
5670static unsigned int skl_cdclk_get_vco(unsigned int freq)
5671{
5672 unsigned int i;
5673
5674 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5675 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5676
5677 if (e->freq == freq)
5678 return e->vco;
5679 }
5680
5681 return 8100;
5682}
5683
5684static void
5685skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5686{
5687 unsigned int min_freq;
5688 u32 val;
5689
5690 /* select the minimum CDCLK before enabling DPLL 0 */
5691 val = I915_READ(CDCLK_CTL);
5692 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5693 val |= CDCLK_FREQ_337_308;
5694
5695 if (required_vco == 8640)
5696 min_freq = 308570;
5697 else
5698 min_freq = 337500;
5699
5700 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5701
5702 I915_WRITE(CDCLK_CTL, val);
5703 POSTING_READ(CDCLK_CTL);
5704
5705 /*
5706 * We always enable DPLL0 with the lowest link rate possible, but still
5707 * taking into account the VCO required to operate the eDP panel at the
5708 * desired frequency. The usual DP link rates operate with a VCO of
5709 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5710 * The modeset code is responsible for the selection of the exact link
5711 * rate later on, with the constraint of choosing a frequency that
5712 * works with required_vco.
5713 */
5714 val = I915_READ(DPLL_CTRL1);
5715
5716 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5717 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5718 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5719 if (required_vco == 8640)
5720 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5721 SKL_DPLL0);
5722 else
5723 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5724 SKL_DPLL0);
5725
5726 I915_WRITE(DPLL_CTRL1, val);
5727 POSTING_READ(DPLL_CTRL1);
5728
5729 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5730
5731 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5732 DRM_ERROR("DPLL0 not locked\n");
5733}
5734
5735static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5736{
5737 int ret;
5738 u32 val;
5739
5740 /* inform PCU we want to change CDCLK */
5741 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5742 mutex_lock(&dev_priv->rps.hw_lock);
5743 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5744 mutex_unlock(&dev_priv->rps.hw_lock);
5745
5746 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5747}
5748
5749static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5750{
5751 unsigned int i;
5752
5753 for (i = 0; i < 15; i++) {
5754 if (skl_cdclk_pcu_ready(dev_priv))
5755 return true;
5756 udelay(10);
5757 }
5758
5759 return false;
5760}
5761
5762static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5763{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005764 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005765 u32 freq_select, pcu_ack;
5766
5767 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5768
5769 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5770 DRM_ERROR("failed to inform PCU about cdclk change\n");
5771 return;
5772 }
5773
5774 /* set CDCLK_CTL */
5775 switch(freq) {
5776 case 450000:
5777 case 432000:
5778 freq_select = CDCLK_FREQ_450_432;
5779 pcu_ack = 1;
5780 break;
5781 case 540000:
5782 freq_select = CDCLK_FREQ_540;
5783 pcu_ack = 2;
5784 break;
5785 case 308570:
5786 case 337500:
5787 default:
5788 freq_select = CDCLK_FREQ_337_308;
5789 pcu_ack = 0;
5790 break;
5791 case 617140:
5792 case 675000:
5793 freq_select = CDCLK_FREQ_675_617;
5794 pcu_ack = 3;
5795 break;
5796 }
5797
5798 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5799 POSTING_READ(CDCLK_CTL);
5800
5801 /* inform PCU of the change */
5802 mutex_lock(&dev_priv->rps.hw_lock);
5803 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5804 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005805
5806 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005807}
5808
5809void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5810{
5811 /* disable DBUF power */
5812 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5813 POSTING_READ(DBUF_CTL);
5814
5815 udelay(10);
5816
5817 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5818 DRM_ERROR("DBuf power disable timeout\n");
5819
Imre Deakab96c1ee2015-11-04 19:24:18 +02005820 /* disable DPLL0 */
5821 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5822 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5823 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005824}
5825
5826void skl_init_cdclk(struct drm_i915_private *dev_priv)
5827{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005828 unsigned int required_vco;
5829
Gary Wang39d9b852015-08-28 16:40:34 +08005830 /* DPLL0 not enabled (happens on early BIOS versions) */
5831 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5832 /* enable DPLL0 */
5833 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5834 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005835 }
5836
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005837 /* set CDCLK to the frequency the BIOS chose */
5838 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5839
5840 /* enable DBUF power */
5841 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5842 POSTING_READ(DBUF_CTL);
5843
5844 udelay(10);
5845
5846 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5847 DRM_ERROR("DBuf power enable timeout\n");
5848}
5849
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305850int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5851{
5852 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5853 uint32_t cdctl = I915_READ(CDCLK_CTL);
5854 int freq = dev_priv->skl_boot_cdclk;
5855
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305856 /*
5857 * check if the pre-os intialized the display
5858 * There is SWF18 scratchpad register defined which is set by the
5859 * pre-os which can be used by the OS drivers to check the status
5860 */
5861 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5862 goto sanitize;
5863
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305864 /* Is PLL enabled and locked ? */
5865 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5866 goto sanitize;
5867
5868 /* DPLL okay; verify the cdclock
5869 *
5870 * Noticed in some instances that the freq selection is correct but
5871 * decimal part is programmed wrong from BIOS where pre-os does not
5872 * enable display. Verify the same as well.
5873 */
5874 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5875 /* All well; nothing to sanitize */
5876 return false;
5877sanitize:
5878 /*
5879 * As of now initialize with max cdclk till
5880 * we get dynamic cdclk support
5881 * */
5882 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5883 skl_init_cdclk(dev_priv);
5884
5885 /* we did have to sanitize */
5886 return true;
5887}
5888
Jesse Barnes30a970c2013-11-04 13:48:12 -08005889/* Adjust CDclk dividers to allow high res or save power if possible */
5890static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5891{
5892 struct drm_i915_private *dev_priv = dev->dev_private;
5893 u32 val, cmd;
5894
Vandana Kannan164dfd22014-11-24 13:37:41 +05305895 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5896 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005897
Ville Syrjälädfcab172014-06-13 13:37:47 +03005898 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005899 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005900 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005901 cmd = 1;
5902 else
5903 cmd = 0;
5904
5905 mutex_lock(&dev_priv->rps.hw_lock);
5906 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5907 val &= ~DSPFREQGUAR_MASK;
5908 val |= (cmd << DSPFREQGUAR_SHIFT);
5909 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5910 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5911 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5912 50)) {
5913 DRM_ERROR("timed out waiting for CDclk change\n");
5914 }
5915 mutex_unlock(&dev_priv->rps.hw_lock);
5916
Ville Syrjälä54433e92015-05-26 20:42:31 +03005917 mutex_lock(&dev_priv->sb_lock);
5918
Ville Syrjälädfcab172014-06-13 13:37:47 +03005919 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005920 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005921
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005922 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005923
Jesse Barnes30a970c2013-11-04 13:48:12 -08005924 /* adjust cdclk divider */
5925 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005926 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005927 val |= divider;
5928 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005929
5930 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005931 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005932 50))
5933 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005934 }
5935
Jesse Barnes30a970c2013-11-04 13:48:12 -08005936 /* adjust self-refresh exit latency value */
5937 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5938 val &= ~0x7f;
5939
5940 /*
5941 * For high bandwidth configs, we set a higher latency in the bunit
5942 * so that the core display fetch happens in time to avoid underruns.
5943 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005944 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005945 val |= 4500 / 250; /* 4.5 usec */
5946 else
5947 val |= 3000 / 250; /* 3.0 usec */
5948 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005949
Ville Syrjäläa5805162015-05-26 20:42:30 +03005950 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005951
Ville Syrjäläb6283052015-06-03 15:45:07 +03005952 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005953}
5954
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005955static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5956{
5957 struct drm_i915_private *dev_priv = dev->dev_private;
5958 u32 val, cmd;
5959
Vandana Kannan164dfd22014-11-24 13:37:41 +05305960 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5961 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005962
5963 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005964 case 333333:
5965 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005966 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005967 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005968 break;
5969 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005970 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005971 return;
5972 }
5973
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005974 /*
5975 * Specs are full of misinformation, but testing on actual
5976 * hardware has shown that we just need to write the desired
5977 * CCK divider into the Punit register.
5978 */
5979 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5980
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005981 mutex_lock(&dev_priv->rps.hw_lock);
5982 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5983 val &= ~DSPFREQGUAR_MASK_CHV;
5984 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5985 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5986 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5987 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5988 50)) {
5989 DRM_ERROR("timed out waiting for CDclk change\n");
5990 }
5991 mutex_unlock(&dev_priv->rps.hw_lock);
5992
Ville Syrjäläb6283052015-06-03 15:45:07 +03005993 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005994}
5995
Jesse Barnes30a970c2013-11-04 13:48:12 -08005996static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5997 int max_pixclk)
5998{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005999 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006000 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006001
Jesse Barnes30a970c2013-11-04 13:48:12 -08006002 /*
6003 * Really only a few cases to deal with, as only 4 CDclks are supported:
6004 * 200MHz
6005 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006006 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006007 * 400MHz (VLV only)
6008 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6009 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006010 *
6011 * We seem to get an unstable or solid color picture at 200MHz.
6012 * Not sure what's wrong. For now use 200MHz only when all pipes
6013 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006014 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006015 if (!IS_CHERRYVIEW(dev_priv) &&
6016 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006017 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006018 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006019 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006020 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006021 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006022 else
6023 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006024}
6025
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306026static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6027 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006028{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306029 /*
6030 * FIXME:
6031 * - remove the guardband, it's not needed on BXT
6032 * - set 19.2MHz bypass frequency if there are no active pipes
6033 */
6034 if (max_pixclk > 576000*9/10)
6035 return 624000;
6036 else if (max_pixclk > 384000*9/10)
6037 return 576000;
6038 else if (max_pixclk > 288000*9/10)
6039 return 384000;
6040 else if (max_pixclk > 144000*9/10)
6041 return 288000;
6042 else
6043 return 144000;
6044}
6045
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006046/* Compute the max pixel clock for new configuration. Uses atomic state if
6047 * that's non-NULL, look at current state otherwise. */
6048static int intel_mode_max_pixclk(struct drm_device *dev,
6049 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006050{
Jesse Barnes30a970c2013-11-04 13:48:12 -08006051 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006052 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006053 int max_pixclk = 0;
6054
Damien Lespiaud3fcc802014-05-13 23:32:22 +01006055 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006056 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006057 if (IS_ERR(crtc_state))
6058 return PTR_ERR(crtc_state);
6059
6060 if (!crtc_state->base.enable)
6061 continue;
6062
6063 max_pixclk = max(max_pixclk,
6064 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006065 }
6066
6067 return max_pixclk;
6068}
6069
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006070static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006071{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006072 struct drm_device *dev = state->dev;
6073 struct drm_i915_private *dev_priv = dev->dev_private;
6074 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006075
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006076 if (max_pixclk < 0)
6077 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006078
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006079 to_intel_atomic_state(state)->cdclk =
6080 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306081
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006082 return 0;
6083}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006084
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006085static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6086{
6087 struct drm_device *dev = state->dev;
6088 struct drm_i915_private *dev_priv = dev->dev_private;
6089 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006090
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006091 if (max_pixclk < 0)
6092 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006093
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006094 to_intel_atomic_state(state)->cdclk =
6095 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006096
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006097 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006098}
6099
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006100static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6101{
6102 unsigned int credits, default_credits;
6103
6104 if (IS_CHERRYVIEW(dev_priv))
6105 default_credits = PFI_CREDIT(12);
6106 else
6107 default_credits = PFI_CREDIT(8);
6108
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006109 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006110 /* CHV suggested value is 31 or 63 */
6111 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006112 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006113 else
6114 credits = PFI_CREDIT(15);
6115 } else {
6116 credits = default_credits;
6117 }
6118
6119 /*
6120 * WA - write default credits before re-programming
6121 * FIXME: should we also set the resend bit here?
6122 */
6123 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6124 default_credits);
6125
6126 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6127 credits | PFI_CREDIT_RESEND);
6128
6129 /*
6130 * FIXME is this guaranteed to clear
6131 * immediately or should we poll for it?
6132 */
6133 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6134}
6135
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006136static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006137{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006138 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006139 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006140 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006141
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006142 /*
6143 * FIXME: We can end up here with all power domains off, yet
6144 * with a CDCLK frequency other than the minimum. To account
6145 * for this take the PIPE-A power domain, which covers the HW
6146 * blocks needed for the following programming. This can be
6147 * removed once it's guaranteed that we get here either with
6148 * the minimum CDCLK set, or the required power domains
6149 * enabled.
6150 */
6151 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006152
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006153 if (IS_CHERRYVIEW(dev))
6154 cherryview_set_cdclk(dev, req_cdclk);
6155 else
6156 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006157
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006158 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006159
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006160 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006161}
6162
Jesse Barnes89b667f2013-04-18 14:51:36 -07006163static void valleyview_crtc_enable(struct drm_crtc *crtc)
6164{
6165 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006166 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6168 struct intel_encoder *encoder;
6169 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006170
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006171 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006172 return;
6173
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006174 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306175 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006176
6177 intel_set_pipe_timings(intel_crtc);
6178
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006179 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6180 struct drm_i915_private *dev_priv = dev->dev_private;
6181
6182 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6183 I915_WRITE(CHV_CANVAS(pipe), 0);
6184 }
6185
Daniel Vetter5b18e572014-04-24 23:55:06 +02006186 i9xx_set_pipeconf(intel_crtc);
6187
Jesse Barnes89b667f2013-04-18 14:51:36 -07006188 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006189
Daniel Vettera72e4c92014-09-30 10:56:47 +02006190 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006191
Jesse Barnes89b667f2013-04-18 14:51:36 -07006192 for_each_encoder_on_crtc(dev, crtc, encoder)
6193 if (encoder->pre_pll_enable)
6194 encoder->pre_pll_enable(encoder);
6195
Jani Nikulaa65347b2015-11-27 12:21:46 +02006196 if (!intel_crtc->config->has_dsi_encoder) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006197 if (IS_CHERRYVIEW(dev)) {
6198 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006199 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006200 } else {
6201 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006202 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006203 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006204 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006205
6206 for_each_encoder_on_crtc(dev, crtc, encoder)
6207 if (encoder->pre_enable)
6208 encoder->pre_enable(encoder);
6209
Jesse Barnes2dd24552013-04-25 12:55:01 -07006210 i9xx_pfit_enable(intel_crtc);
6211
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006212 intel_crtc_load_lut(crtc);
6213
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006214 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006215
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006216 assert_vblank_disabled(crtc);
6217 drm_crtc_vblank_on(crtc);
6218
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006219 for_each_encoder_on_crtc(dev, crtc, encoder)
6220 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006221}
6222
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006223static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6224{
6225 struct drm_device *dev = crtc->base.dev;
6226 struct drm_i915_private *dev_priv = dev->dev_private;
6227
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006228 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6229 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006230}
6231
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006232static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006233{
6234 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006235 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006237 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006238 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006239
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006240 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006241 return;
6242
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006243 i9xx_set_pll_dividers(intel_crtc);
6244
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006245 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306246 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006247
6248 intel_set_pipe_timings(intel_crtc);
6249
Daniel Vetter5b18e572014-04-24 23:55:06 +02006250 i9xx_set_pipeconf(intel_crtc);
6251
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006252 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006253
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006254 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006255 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006256
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006257 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006258 if (encoder->pre_enable)
6259 encoder->pre_enable(encoder);
6260
Daniel Vetterf6736a12013-06-05 13:34:30 +02006261 i9xx_enable_pll(intel_crtc);
6262
Jesse Barnes2dd24552013-04-25 12:55:01 -07006263 i9xx_pfit_enable(intel_crtc);
6264
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006265 intel_crtc_load_lut(crtc);
6266
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006267 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006268 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006269
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006270 assert_vblank_disabled(crtc);
6271 drm_crtc_vblank_on(crtc);
6272
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006273 for_each_encoder_on_crtc(dev, crtc, encoder)
6274 encoder->enable(encoder);
Paulo Zanonid029bca2015-10-15 10:44:46 -03006275
6276 intel_fbc_enable(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006277}
6278
Daniel Vetter87476d62013-04-11 16:29:06 +02006279static void i9xx_pfit_disable(struct intel_crtc *crtc)
6280{
6281 struct drm_device *dev = crtc->base.dev;
6282 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006283
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006284 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006285 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006286
6287 assert_pipe_disabled(dev_priv, crtc->pipe);
6288
Daniel Vetter328d8e82013-05-08 10:36:31 +02006289 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6290 I915_READ(PFIT_CONTROL));
6291 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006292}
6293
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006294static void i9xx_crtc_disable(struct drm_crtc *crtc)
6295{
6296 struct drm_device *dev = crtc->dev;
6297 struct drm_i915_private *dev_priv = dev->dev_private;
6298 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006299 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006300 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006301
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006302 /*
6303 * On gen2 planes are double buffered but the pipe isn't, so we must
6304 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006305 * We also need to wait on all gmch platforms because of the
6306 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006307 */
Imre Deak564ed192014-06-13 14:54:21 +03006308 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006309
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006310 for_each_encoder_on_crtc(dev, crtc, encoder)
6311 encoder->disable(encoder);
6312
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006313 drm_crtc_vblank_off(crtc);
6314 assert_vblank_disabled(crtc);
6315
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006316 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006317
Daniel Vetter87476d62013-04-11 16:29:06 +02006318 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006319
Jesse Barnes89b667f2013-04-18 14:51:36 -07006320 for_each_encoder_on_crtc(dev, crtc, encoder)
6321 if (encoder->post_disable)
6322 encoder->post_disable(encoder);
6323
Jani Nikulaa65347b2015-11-27 12:21:46 +02006324 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006325 if (IS_CHERRYVIEW(dev))
6326 chv_disable_pll(dev_priv, pipe);
6327 else if (IS_VALLEYVIEW(dev))
6328 vlv_disable_pll(dev_priv, pipe);
6329 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006330 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006331 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006332
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006333 for_each_encoder_on_crtc(dev, crtc, encoder)
6334 if (encoder->post_pll_disable)
6335 encoder->post_pll_disable(encoder);
6336
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006337 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006338 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Paulo Zanonid029bca2015-10-15 10:44:46 -03006339
6340 intel_fbc_disable_crtc(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006341}
6342
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006343static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006344{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006345 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006346 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006347 enum intel_display_power_domain domain;
6348 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006349
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006350 if (!intel_crtc->active)
6351 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006352
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006353 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006354 WARN_ON(intel_crtc->unpin_work);
6355
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006356 intel_pre_disable_primary(crtc);
6357 }
6358
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006359 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006360 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006361 intel_crtc->active = false;
6362 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006363 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006364
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006365 domains = intel_crtc->enabled_power_domains;
6366 for_each_power_domain(domain, domains)
6367 intel_display_power_put(dev_priv, domain);
6368 intel_crtc->enabled_power_domains = 0;
6369}
6370
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006371/*
6372 * turn all crtc's off, but do not adjust state
6373 * This has to be paired with a call to intel_modeset_setup_hw_state.
6374 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006375int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006376{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006377 struct drm_mode_config *config = &dev->mode_config;
6378 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6379 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006380 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006381 unsigned crtc_mask = 0;
6382 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006383
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006384 if (WARN_ON(!ctx))
6385 return 0;
6386
6387 lockdep_assert_held(&ctx->ww_ctx);
6388 state = drm_atomic_state_alloc(dev);
6389 if (WARN_ON(!state))
6390 return -ENOMEM;
6391
6392 state->acquire_ctx = ctx;
6393 state->allow_modeset = true;
6394
6395 for_each_crtc(dev, crtc) {
6396 struct drm_crtc_state *crtc_state =
6397 drm_atomic_get_crtc_state(state, crtc);
6398
6399 ret = PTR_ERR_OR_ZERO(crtc_state);
6400 if (ret)
6401 goto free;
6402
6403 if (!crtc_state->active)
6404 continue;
6405
6406 crtc_state->active = false;
6407 crtc_mask |= 1 << drm_crtc_index(crtc);
6408 }
6409
6410 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006411 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006412
6413 if (!ret) {
6414 for_each_crtc(dev, crtc)
6415 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6416 crtc->state->active = true;
6417
6418 return ret;
6419 }
6420 }
6421
6422free:
6423 if (ret)
6424 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6425 drm_atomic_state_free(state);
6426 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006427}
6428
Chris Wilsonea5b2132010-08-04 13:50:23 +01006429void intel_encoder_destroy(struct drm_encoder *encoder)
6430{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006431 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006432
Chris Wilsonea5b2132010-08-04 13:50:23 +01006433 drm_encoder_cleanup(encoder);
6434 kfree(intel_encoder);
6435}
6436
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006437/* Cross check the actual hw state with our own modeset state tracking (and it's
6438 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006439static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006440{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006441 struct drm_crtc *crtc = connector->base.state->crtc;
6442
6443 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6444 connector->base.base.id,
6445 connector->base.name);
6446
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006447 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006448 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006449 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006450
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006451 I915_STATE_WARN(!crtc,
6452 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006453
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006454 if (!crtc)
6455 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006456
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006457 I915_STATE_WARN(!crtc->state->active,
6458 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006459
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006460 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006461 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006462
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006463 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006464 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006465
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006466 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006467 "attached encoder crtc differs from connector crtc\n");
6468 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006469 I915_STATE_WARN(crtc && crtc->state->active,
6470 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006471 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6472 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006473 }
6474}
6475
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006476int intel_connector_init(struct intel_connector *connector)
6477{
6478 struct drm_connector_state *connector_state;
6479
6480 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6481 if (!connector_state)
6482 return -ENOMEM;
6483
6484 connector->base.state = connector_state;
6485 return 0;
6486}
6487
6488struct intel_connector *intel_connector_alloc(void)
6489{
6490 struct intel_connector *connector;
6491
6492 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6493 if (!connector)
6494 return NULL;
6495
6496 if (intel_connector_init(connector) < 0) {
6497 kfree(connector);
6498 return NULL;
6499 }
6500
6501 return connector;
6502}
6503
Daniel Vetterf0947c32012-07-02 13:10:34 +02006504/* Simple connector->get_hw_state implementation for encoders that support only
6505 * one connector and no cloning and hence the encoder state determines the state
6506 * of the connector. */
6507bool intel_connector_get_hw_state(struct intel_connector *connector)
6508{
Daniel Vetter24929352012-07-02 20:28:59 +02006509 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006510 struct intel_encoder *encoder = connector->encoder;
6511
6512 return encoder->get_hw_state(encoder, &pipe);
6513}
6514
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006515static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006516{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006517 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6518 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006519
6520 return 0;
6521}
6522
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006523static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006524 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006525{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006526 struct drm_atomic_state *state = pipe_config->base.state;
6527 struct intel_crtc *other_crtc;
6528 struct intel_crtc_state *other_crtc_state;
6529
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006530 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6531 pipe_name(pipe), pipe_config->fdi_lanes);
6532 if (pipe_config->fdi_lanes > 4) {
6533 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6534 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006535 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006536 }
6537
Paulo Zanonibafb6552013-11-02 21:07:44 -07006538 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006539 if (pipe_config->fdi_lanes > 2) {
6540 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6541 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006542 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006543 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006544 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006545 }
6546 }
6547
6548 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006549 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006550
6551 /* Ivybridge 3 pipe is really complicated */
6552 switch (pipe) {
6553 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006554 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006555 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006556 if (pipe_config->fdi_lanes <= 2)
6557 return 0;
6558
6559 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6560 other_crtc_state =
6561 intel_atomic_get_crtc_state(state, other_crtc);
6562 if (IS_ERR(other_crtc_state))
6563 return PTR_ERR(other_crtc_state);
6564
6565 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006566 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6567 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006568 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006569 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006570 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006571 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006572 if (pipe_config->fdi_lanes > 2) {
6573 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6574 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006575 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006576 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006577
6578 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6579 other_crtc_state =
6580 intel_atomic_get_crtc_state(state, other_crtc);
6581 if (IS_ERR(other_crtc_state))
6582 return PTR_ERR(other_crtc_state);
6583
6584 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006585 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006586 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006587 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006588 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006589 default:
6590 BUG();
6591 }
6592}
6593
Daniel Vettere29c22c2013-02-21 00:00:16 +01006594#define RETRY 1
6595static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006596 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006597{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006598 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006599 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006600 int lane, link_bw, fdi_dotclock, ret;
6601 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006602
Daniel Vettere29c22c2013-02-21 00:00:16 +01006603retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006604 /* FDI is a binary signal running at ~2.7GHz, encoding
6605 * each output octet as 10 bits. The actual frequency
6606 * is stored as a divider into a 100MHz clock, and the
6607 * mode pixel clock is stored in units of 1KHz.
6608 * Hence the bw of each lane in terms of the mode signal
6609 * is:
6610 */
6611 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6612
Damien Lespiau241bfc32013-09-25 16:45:37 +01006613 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006614
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006615 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006616 pipe_config->pipe_bpp);
6617
6618 pipe_config->fdi_lanes = lane;
6619
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006620 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006621 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006622
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006623 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6624 intel_crtc->pipe, pipe_config);
6625 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006626 pipe_config->pipe_bpp -= 2*3;
6627 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6628 pipe_config->pipe_bpp);
6629 needs_recompute = true;
6630 pipe_config->bw_constrained = true;
6631
6632 goto retry;
6633 }
6634
6635 if (needs_recompute)
6636 return RETRY;
6637
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006638 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006639}
6640
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006641static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6642 struct intel_crtc_state *pipe_config)
6643{
6644 if (pipe_config->pipe_bpp > 24)
6645 return false;
6646
6647 /* HSW can handle pixel rate up to cdclk? */
6648 if (IS_HASWELL(dev_priv->dev))
6649 return true;
6650
6651 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006652 * We compare against max which means we must take
6653 * the increased cdclk requirement into account when
6654 * calculating the new cdclk.
6655 *
6656 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006657 */
6658 return ilk_pipe_pixel_rate(pipe_config) <=
6659 dev_priv->max_cdclk_freq * 95 / 100;
6660}
6661
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006662static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006663 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006664{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006665 struct drm_device *dev = crtc->base.dev;
6666 struct drm_i915_private *dev_priv = dev->dev_private;
6667
Jani Nikulad330a952014-01-21 11:24:25 +02006668 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006669 hsw_crtc_supports_ips(crtc) &&
6670 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006671}
6672
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006673static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6674{
6675 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6676
6677 /* GDG double wide on either pipe, otherwise pipe A only */
6678 return INTEL_INFO(dev_priv)->gen < 4 &&
6679 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6680}
6681
Daniel Vettera43f6e02013-06-07 23:10:32 +02006682static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006683 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006684{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006685 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006686 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006687 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006688
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006689 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006690 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006691 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006692
6693 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006694 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006695 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006696 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006697 if (intel_crtc_supports_double_wide(crtc) &&
6698 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006699 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006700 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006701 }
6702
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006703 if (adjusted_mode->crtc_clock > clock_limit) {
6704 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6705 adjusted_mode->crtc_clock, clock_limit,
6706 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006707 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006708 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006709 }
Chris Wilson89749352010-09-12 18:25:19 +01006710
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006711 /*
6712 * Pipe horizontal size must be even in:
6713 * - DVO ganged mode
6714 * - LVDS dual channel mode
6715 * - Double wide pipe
6716 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006717 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006718 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6719 pipe_config->pipe_src_w &= ~1;
6720
Damien Lespiau8693a822013-05-03 18:48:11 +01006721 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6722 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006723 */
6724 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006725 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006726 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006727
Damien Lespiauf5adf942013-06-24 18:29:34 +01006728 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006729 hsw_compute_ips_config(crtc, pipe_config);
6730
Daniel Vetter877d48d2013-04-19 11:24:43 +02006731 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006732 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006733
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006734 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006735}
6736
Ville Syrjälä1652d192015-03-31 14:12:01 +03006737static int skylake_get_display_clock_speed(struct drm_device *dev)
6738{
6739 struct drm_i915_private *dev_priv = to_i915(dev);
6740 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6741 uint32_t cdctl = I915_READ(CDCLK_CTL);
6742 uint32_t linkrate;
6743
Damien Lespiau414355a2015-06-04 18:21:31 +01006744 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006745 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006746
6747 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6748 return 540000;
6749
6750 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006751 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006752
Damien Lespiau71cd8422015-04-30 16:39:17 +01006753 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6754 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006755 /* vco 8640 */
6756 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6757 case CDCLK_FREQ_450_432:
6758 return 432000;
6759 case CDCLK_FREQ_337_308:
6760 return 308570;
6761 case CDCLK_FREQ_675_617:
6762 return 617140;
6763 default:
6764 WARN(1, "Unknown cd freq selection\n");
6765 }
6766 } else {
6767 /* vco 8100 */
6768 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6769 case CDCLK_FREQ_450_432:
6770 return 450000;
6771 case CDCLK_FREQ_337_308:
6772 return 337500;
6773 case CDCLK_FREQ_675_617:
6774 return 675000;
6775 default:
6776 WARN(1, "Unknown cd freq selection\n");
6777 }
6778 }
6779
6780 /* error case, do as if DPLL0 isn't enabled */
6781 return 24000;
6782}
6783
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006784static int broxton_get_display_clock_speed(struct drm_device *dev)
6785{
6786 struct drm_i915_private *dev_priv = to_i915(dev);
6787 uint32_t cdctl = I915_READ(CDCLK_CTL);
6788 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6789 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6790 int cdclk;
6791
6792 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6793 return 19200;
6794
6795 cdclk = 19200 * pll_ratio / 2;
6796
6797 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6798 case BXT_CDCLK_CD2X_DIV_SEL_1:
6799 return cdclk; /* 576MHz or 624MHz */
6800 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6801 return cdclk * 2 / 3; /* 384MHz */
6802 case BXT_CDCLK_CD2X_DIV_SEL_2:
6803 return cdclk / 2; /* 288MHz */
6804 case BXT_CDCLK_CD2X_DIV_SEL_4:
6805 return cdclk / 4; /* 144MHz */
6806 }
6807
6808 /* error case, do as if DE PLL isn't enabled */
6809 return 19200;
6810}
6811
Ville Syrjälä1652d192015-03-31 14:12:01 +03006812static int broadwell_get_display_clock_speed(struct drm_device *dev)
6813{
6814 struct drm_i915_private *dev_priv = dev->dev_private;
6815 uint32_t lcpll = I915_READ(LCPLL_CTL);
6816 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6817
6818 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6819 return 800000;
6820 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6821 return 450000;
6822 else if (freq == LCPLL_CLK_FREQ_450)
6823 return 450000;
6824 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6825 return 540000;
6826 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6827 return 337500;
6828 else
6829 return 675000;
6830}
6831
6832static int haswell_get_display_clock_speed(struct drm_device *dev)
6833{
6834 struct drm_i915_private *dev_priv = dev->dev_private;
6835 uint32_t lcpll = I915_READ(LCPLL_CTL);
6836 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6837
6838 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6839 return 800000;
6840 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6841 return 450000;
6842 else if (freq == LCPLL_CLK_FREQ_450)
6843 return 450000;
6844 else if (IS_HSW_ULT(dev))
6845 return 337500;
6846 else
6847 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006848}
6849
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006850static int valleyview_get_display_clock_speed(struct drm_device *dev)
6851{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006852 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6853 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006854}
6855
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006856static int ilk_get_display_clock_speed(struct drm_device *dev)
6857{
6858 return 450000;
6859}
6860
Jesse Barnese70236a2009-09-21 10:42:27 -07006861static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006862{
Jesse Barnese70236a2009-09-21 10:42:27 -07006863 return 400000;
6864}
Jesse Barnes79e53942008-11-07 14:24:08 -08006865
Jesse Barnese70236a2009-09-21 10:42:27 -07006866static int i915_get_display_clock_speed(struct drm_device *dev)
6867{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006868 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006869}
Jesse Barnes79e53942008-11-07 14:24:08 -08006870
Jesse Barnese70236a2009-09-21 10:42:27 -07006871static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6872{
6873 return 200000;
6874}
Jesse Barnes79e53942008-11-07 14:24:08 -08006875
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006876static int pnv_get_display_clock_speed(struct drm_device *dev)
6877{
6878 u16 gcfgc = 0;
6879
6880 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6881
6882 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6883 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006884 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006885 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006886 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006887 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006888 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006889 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6890 return 200000;
6891 default:
6892 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6893 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006894 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006895 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006896 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006897 }
6898}
6899
Jesse Barnese70236a2009-09-21 10:42:27 -07006900static int i915gm_get_display_clock_speed(struct drm_device *dev)
6901{
6902 u16 gcfgc = 0;
6903
6904 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6905
6906 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006907 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006908 else {
6909 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6910 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006911 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006912 default:
6913 case GC_DISPLAY_CLOCK_190_200_MHZ:
6914 return 190000;
6915 }
6916 }
6917}
Jesse Barnes79e53942008-11-07 14:24:08 -08006918
Jesse Barnese70236a2009-09-21 10:42:27 -07006919static int i865_get_display_clock_speed(struct drm_device *dev)
6920{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006921 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006922}
6923
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006924static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006925{
6926 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006927
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006928 /*
6929 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6930 * encoding is different :(
6931 * FIXME is this the right way to detect 852GM/852GMV?
6932 */
6933 if (dev->pdev->revision == 0x1)
6934 return 133333;
6935
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006936 pci_bus_read_config_word(dev->pdev->bus,
6937 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6938
Jesse Barnese70236a2009-09-21 10:42:27 -07006939 /* Assume that the hardware is in the high speed state. This
6940 * should be the default.
6941 */
6942 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6943 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006944 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006945 case GC_CLOCK_100_200:
6946 return 200000;
6947 case GC_CLOCK_166_250:
6948 return 250000;
6949 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006950 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006951 case GC_CLOCK_133_266:
6952 case GC_CLOCK_133_266_2:
6953 case GC_CLOCK_166_266:
6954 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006955 }
6956
6957 /* Shouldn't happen */
6958 return 0;
6959}
6960
6961static int i830_get_display_clock_speed(struct drm_device *dev)
6962{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006963 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006964}
6965
Ville Syrjälä34edce22015-05-22 11:22:33 +03006966static unsigned int intel_hpll_vco(struct drm_device *dev)
6967{
6968 struct drm_i915_private *dev_priv = dev->dev_private;
6969 static const unsigned int blb_vco[8] = {
6970 [0] = 3200000,
6971 [1] = 4000000,
6972 [2] = 5333333,
6973 [3] = 4800000,
6974 [4] = 6400000,
6975 };
6976 static const unsigned int pnv_vco[8] = {
6977 [0] = 3200000,
6978 [1] = 4000000,
6979 [2] = 5333333,
6980 [3] = 4800000,
6981 [4] = 2666667,
6982 };
6983 static const unsigned int cl_vco[8] = {
6984 [0] = 3200000,
6985 [1] = 4000000,
6986 [2] = 5333333,
6987 [3] = 6400000,
6988 [4] = 3333333,
6989 [5] = 3566667,
6990 [6] = 4266667,
6991 };
6992 static const unsigned int elk_vco[8] = {
6993 [0] = 3200000,
6994 [1] = 4000000,
6995 [2] = 5333333,
6996 [3] = 4800000,
6997 };
6998 static const unsigned int ctg_vco[8] = {
6999 [0] = 3200000,
7000 [1] = 4000000,
7001 [2] = 5333333,
7002 [3] = 6400000,
7003 [4] = 2666667,
7004 [5] = 4266667,
7005 };
7006 const unsigned int *vco_table;
7007 unsigned int vco;
7008 uint8_t tmp = 0;
7009
7010 /* FIXME other chipsets? */
7011 if (IS_GM45(dev))
7012 vco_table = ctg_vco;
7013 else if (IS_G4X(dev))
7014 vco_table = elk_vco;
7015 else if (IS_CRESTLINE(dev))
7016 vco_table = cl_vco;
7017 else if (IS_PINEVIEW(dev))
7018 vco_table = pnv_vco;
7019 else if (IS_G33(dev))
7020 vco_table = blb_vco;
7021 else
7022 return 0;
7023
7024 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7025
7026 vco = vco_table[tmp & 0x7];
7027 if (vco == 0)
7028 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7029 else
7030 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7031
7032 return vco;
7033}
7034
7035static int gm45_get_display_clock_speed(struct drm_device *dev)
7036{
7037 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7038 uint16_t tmp = 0;
7039
7040 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7041
7042 cdclk_sel = (tmp >> 12) & 0x1;
7043
7044 switch (vco) {
7045 case 2666667:
7046 case 4000000:
7047 case 5333333:
7048 return cdclk_sel ? 333333 : 222222;
7049 case 3200000:
7050 return cdclk_sel ? 320000 : 228571;
7051 default:
7052 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7053 return 222222;
7054 }
7055}
7056
7057static int i965gm_get_display_clock_speed(struct drm_device *dev)
7058{
7059 static const uint8_t div_3200[] = { 16, 10, 8 };
7060 static const uint8_t div_4000[] = { 20, 12, 10 };
7061 static const uint8_t div_5333[] = { 24, 16, 14 };
7062 const uint8_t *div_table;
7063 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7064 uint16_t tmp = 0;
7065
7066 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7067
7068 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7069
7070 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7071 goto fail;
7072
7073 switch (vco) {
7074 case 3200000:
7075 div_table = div_3200;
7076 break;
7077 case 4000000:
7078 div_table = div_4000;
7079 break;
7080 case 5333333:
7081 div_table = div_5333;
7082 break;
7083 default:
7084 goto fail;
7085 }
7086
7087 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7088
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007089fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007090 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7091 return 200000;
7092}
7093
7094static int g33_get_display_clock_speed(struct drm_device *dev)
7095{
7096 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7097 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7098 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7099 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7100 const uint8_t *div_table;
7101 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7102 uint16_t tmp = 0;
7103
7104 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7105
7106 cdclk_sel = (tmp >> 4) & 0x7;
7107
7108 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7109 goto fail;
7110
7111 switch (vco) {
7112 case 3200000:
7113 div_table = div_3200;
7114 break;
7115 case 4000000:
7116 div_table = div_4000;
7117 break;
7118 case 4800000:
7119 div_table = div_4800;
7120 break;
7121 case 5333333:
7122 div_table = div_5333;
7123 break;
7124 default:
7125 goto fail;
7126 }
7127
7128 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7129
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007130fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007131 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7132 return 190476;
7133}
7134
Zhenyu Wang2c072452009-06-05 15:38:42 +08007135static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007136intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007137{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007138 while (*num > DATA_LINK_M_N_MASK ||
7139 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007140 *num >>= 1;
7141 *den >>= 1;
7142 }
7143}
7144
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007145static void compute_m_n(unsigned int m, unsigned int n,
7146 uint32_t *ret_m, uint32_t *ret_n)
7147{
7148 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7149 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7150 intel_reduce_m_n_ratio(ret_m, ret_n);
7151}
7152
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007153void
7154intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7155 int pixel_clock, int link_clock,
7156 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007157{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007158 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007159
7160 compute_m_n(bits_per_pixel * pixel_clock,
7161 link_clock * nlanes * 8,
7162 &m_n->gmch_m, &m_n->gmch_n);
7163
7164 compute_m_n(pixel_clock, link_clock,
7165 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007166}
7167
Chris Wilsona7615032011-01-12 17:04:08 +00007168static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7169{
Jani Nikulad330a952014-01-21 11:24:25 +02007170 if (i915.panel_use_ssc >= 0)
7171 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007172 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007173 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007174}
7175
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007176static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7177 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007178{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007179 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007180 struct drm_i915_private *dev_priv = dev->dev_private;
7181 int refclk;
7182
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007183 WARN_ON(!crtc_state->base.state);
7184
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007185 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007186 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007187 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007188 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007189 refclk = dev_priv->vbt.lvds_ssc_freq;
7190 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007191 } else if (!IS_GEN2(dev)) {
7192 refclk = 96000;
7193 } else {
7194 refclk = 48000;
7195 }
7196
7197 return refclk;
7198}
7199
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007200static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007201{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007202 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007203}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007204
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007205static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7206{
7207 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007208}
7209
Daniel Vetterf47709a2013-03-28 10:42:02 +01007210static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007211 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007212 intel_clock_t *reduced_clock)
7213{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007214 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007215 u32 fp, fp2 = 0;
7216
7217 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007218 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007219 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007220 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007221 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007222 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007223 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007224 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007225 }
7226
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007227 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007228
Daniel Vetterf47709a2013-03-28 10:42:02 +01007229 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007230 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007231 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007232 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007233 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007234 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007235 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007236 }
7237}
7238
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007239static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7240 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007241{
7242 u32 reg_val;
7243
7244 /*
7245 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7246 * and set it to a reasonable value instead.
7247 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007248 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007249 reg_val &= 0xffffff00;
7250 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007251 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007252
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007253 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007254 reg_val &= 0x8cffffff;
7255 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007256 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007257
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007258 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007259 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007260 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007261
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007262 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007263 reg_val &= 0x00ffffff;
7264 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007265 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007266}
7267
Daniel Vetterb5518422013-05-03 11:49:48 +02007268static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7269 struct intel_link_m_n *m_n)
7270{
7271 struct drm_device *dev = crtc->base.dev;
7272 struct drm_i915_private *dev_priv = dev->dev_private;
7273 int pipe = crtc->pipe;
7274
Daniel Vettere3b95f12013-05-03 11:49:49 +02007275 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7276 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7277 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7278 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007279}
7280
7281static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007282 struct intel_link_m_n *m_n,
7283 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007284{
7285 struct drm_device *dev = crtc->base.dev;
7286 struct drm_i915_private *dev_priv = dev->dev_private;
7287 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007288 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007289
7290 if (INTEL_INFO(dev)->gen >= 5) {
7291 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7292 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7293 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7294 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007295 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7296 * for gen < 8) and if DRRS is supported (to make sure the
7297 * registers are not unnecessarily accessed).
7298 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307299 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007300 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007301 I915_WRITE(PIPE_DATA_M2(transcoder),
7302 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7303 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7304 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7305 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7306 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007307 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007308 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7309 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7310 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7311 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007312 }
7313}
7314
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307315void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007316{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307317 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7318
7319 if (m_n == M1_N1) {
7320 dp_m_n = &crtc->config->dp_m_n;
7321 dp_m2_n2 = &crtc->config->dp_m2_n2;
7322 } else if (m_n == M2_N2) {
7323
7324 /*
7325 * M2_N2 registers are not supported. Hence m2_n2 divider value
7326 * needs to be programmed into M1_N1.
7327 */
7328 dp_m_n = &crtc->config->dp_m2_n2;
7329 } else {
7330 DRM_ERROR("Unsupported divider value\n");
7331 return;
7332 }
7333
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007334 if (crtc->config->has_pch_encoder)
7335 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007336 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307337 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007338}
7339
Daniel Vetter251ac862015-06-18 10:30:24 +02007340static void vlv_compute_dpll(struct intel_crtc *crtc,
7341 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007342{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007343 u32 dpll, dpll_md;
7344
7345 /*
7346 * Enable DPIO clock input. We should never disable the reference
7347 * clock for pipe B, since VGA hotplug / manual detection depends
7348 * on it.
7349 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007350 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7351 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007352 /* We should never disable this, set it here for state tracking */
7353 if (crtc->pipe == PIPE_B)
7354 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7355 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007356 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007357
Ville Syrjäläd288f652014-10-28 13:20:22 +02007358 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007359 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007360 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007361}
7362
Ville Syrjäläd288f652014-10-28 13:20:22 +02007363static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007364 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007365{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007366 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007367 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007368 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007369 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007370 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007371 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007372
Ville Syrjäläa5805162015-05-26 20:42:30 +03007373 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007374
Ville Syrjäläd288f652014-10-28 13:20:22 +02007375 bestn = pipe_config->dpll.n;
7376 bestm1 = pipe_config->dpll.m1;
7377 bestm2 = pipe_config->dpll.m2;
7378 bestp1 = pipe_config->dpll.p1;
7379 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007380
Jesse Barnes89b667f2013-04-18 14:51:36 -07007381 /* See eDP HDMI DPIO driver vbios notes doc */
7382
7383 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007384 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007385 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007386
7387 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007388 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007389
7390 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007391 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007392 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007393 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007394
7395 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007396 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007397
7398 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007399 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7400 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7401 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007402 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007403
7404 /*
7405 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7406 * but we don't support that).
7407 * Note: don't use the DAC post divider as it seems unstable.
7408 */
7409 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007410 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007411
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007412 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007413 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007414
Jesse Barnes89b667f2013-04-18 14:51:36 -07007415 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007416 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007417 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7418 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007419 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007420 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007421 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007422 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007423 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007424
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007425 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007426 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007427 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007428 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007429 0x0df40000);
7430 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007431 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007432 0x0df70000);
7433 } else { /* HDMI or VGA */
7434 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007435 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007436 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007437 0x0df70000);
7438 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007439 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007440 0x0df40000);
7441 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007442
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007443 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007444 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007445 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7446 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007447 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007448 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007449
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007450 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007451 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007452}
7453
Daniel Vetter251ac862015-06-18 10:30:24 +02007454static void chv_compute_dpll(struct intel_crtc *crtc,
7455 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007456{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007457 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7458 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007459 DPLL_VCO_ENABLE;
7460 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007461 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007462
Ville Syrjäläd288f652014-10-28 13:20:22 +02007463 pipe_config->dpll_hw_state.dpll_md =
7464 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007465}
7466
Ville Syrjäläd288f652014-10-28 13:20:22 +02007467static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007468 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007469{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007470 struct drm_device *dev = crtc->base.dev;
7471 struct drm_i915_private *dev_priv = dev->dev_private;
7472 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007473 i915_reg_t dpll_reg = DPLL(crtc->pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007474 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307475 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007476 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307477 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307478 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007479
Ville Syrjäläd288f652014-10-28 13:20:22 +02007480 bestn = pipe_config->dpll.n;
7481 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7482 bestm1 = pipe_config->dpll.m1;
7483 bestm2 = pipe_config->dpll.m2 >> 22;
7484 bestp1 = pipe_config->dpll.p1;
7485 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307486 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307487 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307488 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007489
7490 /*
7491 * Enable Refclk and SSC
7492 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007493 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007494 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007495
Ville Syrjäläa5805162015-05-26 20:42:30 +03007496 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007497
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007498 /* p1 and p2 divider */
7499 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7500 5 << DPIO_CHV_S1_DIV_SHIFT |
7501 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7502 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7503 1 << DPIO_CHV_K_DIV_SHIFT);
7504
7505 /* Feedback post-divider - m2 */
7506 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7507
7508 /* Feedback refclk divider - n and m1 */
7509 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7510 DPIO_CHV_M1_DIV_BY_2 |
7511 1 << DPIO_CHV_N_DIV_SHIFT);
7512
7513 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007514 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007515
7516 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307517 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7518 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7519 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7520 if (bestm2_frac)
7521 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7522 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007523
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307524 /* Program digital lock detect threshold */
7525 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7526 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7527 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7528 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7529 if (!bestm2_frac)
7530 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7531 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7532
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007533 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307534 if (vco == 5400000) {
7535 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7536 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7537 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7538 tribuf_calcntr = 0x9;
7539 } else if (vco <= 6200000) {
7540 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7541 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7542 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7543 tribuf_calcntr = 0x9;
7544 } else if (vco <= 6480000) {
7545 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7546 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7547 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7548 tribuf_calcntr = 0x8;
7549 } else {
7550 /* Not supported. Apply the same limits as in the max case */
7551 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7552 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7553 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7554 tribuf_calcntr = 0;
7555 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007556 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7557
Ville Syrjälä968040b2015-03-11 22:52:08 +02007558 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307559 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7560 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7561 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7562
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007563 /* AFC Recal */
7564 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7565 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7566 DPIO_AFC_RECAL);
7567
Ville Syrjäläa5805162015-05-26 20:42:30 +03007568 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007569}
7570
Ville Syrjäläd288f652014-10-28 13:20:22 +02007571/**
7572 * vlv_force_pll_on - forcibly enable just the PLL
7573 * @dev_priv: i915 private structure
7574 * @pipe: pipe PLL to enable
7575 * @dpll: PLL configuration
7576 *
7577 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7578 * in cases where we need the PLL enabled even when @pipe is not going to
7579 * be enabled.
7580 */
7581void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7582 const struct dpll *dpll)
7583{
7584 struct intel_crtc *crtc =
7585 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007586 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007587 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007588 .pixel_multiplier = 1,
7589 .dpll = *dpll,
7590 };
7591
7592 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007593 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007594 chv_prepare_pll(crtc, &pipe_config);
7595 chv_enable_pll(crtc, &pipe_config);
7596 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007597 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007598 vlv_prepare_pll(crtc, &pipe_config);
7599 vlv_enable_pll(crtc, &pipe_config);
7600 }
7601}
7602
7603/**
7604 * vlv_force_pll_off - forcibly disable just the PLL
7605 * @dev_priv: i915 private structure
7606 * @pipe: pipe PLL to disable
7607 *
7608 * Disable the PLL for @pipe. To be used in cases where we need
7609 * the PLL enabled even when @pipe is not going to be enabled.
7610 */
7611void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7612{
7613 if (IS_CHERRYVIEW(dev))
7614 chv_disable_pll(to_i915(dev), pipe);
7615 else
7616 vlv_disable_pll(to_i915(dev), pipe);
7617}
7618
Daniel Vetter251ac862015-06-18 10:30:24 +02007619static void i9xx_compute_dpll(struct intel_crtc *crtc,
7620 struct intel_crtc_state *crtc_state,
7621 intel_clock_t *reduced_clock,
7622 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007623{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007624 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007625 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007626 u32 dpll;
7627 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007628 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007629
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007630 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307631
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007632 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7633 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007634
7635 dpll = DPLL_VGA_MODE_DIS;
7636
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007637 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007638 dpll |= DPLLB_MODE_LVDS;
7639 else
7640 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007641
Daniel Vetteref1b4602013-06-01 17:17:04 +02007642 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007643 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007644 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007645 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007646
7647 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007648 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007649
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007650 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007651 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007652
7653 /* compute bitmask from p1 value */
7654 if (IS_PINEVIEW(dev))
7655 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7656 else {
7657 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7658 if (IS_G4X(dev) && reduced_clock)
7659 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7660 }
7661 switch (clock->p2) {
7662 case 5:
7663 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7664 break;
7665 case 7:
7666 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7667 break;
7668 case 10:
7669 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7670 break;
7671 case 14:
7672 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7673 break;
7674 }
7675 if (INTEL_INFO(dev)->gen >= 4)
7676 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7677
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007678 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007679 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007680 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007681 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7682 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7683 else
7684 dpll |= PLL_REF_INPUT_DREFCLK;
7685
7686 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007687 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007688
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007689 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007690 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007691 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007692 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007693 }
7694}
7695
Daniel Vetter251ac862015-06-18 10:30:24 +02007696static void i8xx_compute_dpll(struct intel_crtc *crtc,
7697 struct intel_crtc_state *crtc_state,
7698 intel_clock_t *reduced_clock,
7699 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007700{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007701 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007702 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007703 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007704 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007705
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007706 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307707
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007708 dpll = DPLL_VGA_MODE_DIS;
7709
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007710 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007711 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7712 } else {
7713 if (clock->p1 == 2)
7714 dpll |= PLL_P1_DIVIDE_BY_TWO;
7715 else
7716 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7717 if (clock->p2 == 4)
7718 dpll |= PLL_P2_DIVIDE_BY_4;
7719 }
7720
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007721 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007722 dpll |= DPLL_DVO_2X_MODE;
7723
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007724 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007725 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7726 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7727 else
7728 dpll |= PLL_REF_INPUT_DREFCLK;
7729
7730 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007731 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007732}
7733
Daniel Vetter8a654f32013-06-01 17:16:22 +02007734static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007735{
7736 struct drm_device *dev = intel_crtc->base.dev;
7737 struct drm_i915_private *dev_priv = dev->dev_private;
7738 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007739 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007740 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007741 uint32_t crtc_vtotal, crtc_vblank_end;
7742 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007743
7744 /* We need to be careful not to changed the adjusted mode, for otherwise
7745 * the hw state checker will get angry at the mismatch. */
7746 crtc_vtotal = adjusted_mode->crtc_vtotal;
7747 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007748
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007749 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007750 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007751 crtc_vtotal -= 1;
7752 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007753
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007754 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007755 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7756 else
7757 vsyncshift = adjusted_mode->crtc_hsync_start -
7758 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007759 if (vsyncshift < 0)
7760 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007761 }
7762
7763 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007764 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007765
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007766 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007767 (adjusted_mode->crtc_hdisplay - 1) |
7768 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007769 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007770 (adjusted_mode->crtc_hblank_start - 1) |
7771 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007772 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007773 (adjusted_mode->crtc_hsync_start - 1) |
7774 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7775
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007776 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007777 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007778 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007779 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007780 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007781 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007782 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007783 (adjusted_mode->crtc_vsync_start - 1) |
7784 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7785
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007786 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7787 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7788 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7789 * bits. */
7790 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7791 (pipe == PIPE_B || pipe == PIPE_C))
7792 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7793
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007794 /* pipesrc controls the size that is scaled from, which should
7795 * always be the user's requested size.
7796 */
7797 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007798 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7799 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007800}
7801
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007802static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007803 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007804{
7805 struct drm_device *dev = crtc->base.dev;
7806 struct drm_i915_private *dev_priv = dev->dev_private;
7807 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7808 uint32_t tmp;
7809
7810 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007811 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7812 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007813 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007814 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7815 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007816 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007817 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7818 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007819
7820 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007821 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7822 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007823 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007824 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7825 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007826 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007827 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7828 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007829
7830 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007831 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7832 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7833 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007834 }
7835
7836 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007837 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7838 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7839
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007840 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7841 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007842}
7843
Daniel Vetterf6a83282014-02-11 15:28:57 -08007844void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007845 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007846{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007847 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7848 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7849 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7850 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007851
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007852 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7853 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7854 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7855 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007856
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007857 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007858 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007859
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007860 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7861 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007862
7863 mode->hsync = drm_mode_hsync(mode);
7864 mode->vrefresh = drm_mode_vrefresh(mode);
7865 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007866}
7867
Daniel Vetter84b046f2013-02-19 18:48:54 +01007868static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7869{
7870 struct drm_device *dev = intel_crtc->base.dev;
7871 struct drm_i915_private *dev_priv = dev->dev_private;
7872 uint32_t pipeconf;
7873
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007874 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007875
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007876 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7877 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7878 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007879
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007880 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007881 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007882
Daniel Vetterff9ce462013-04-24 14:57:17 +02007883 /* only g4x and later have fancy bpc/dither controls */
7884 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007885 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007886 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007887 pipeconf |= PIPECONF_DITHER_EN |
7888 PIPECONF_DITHER_TYPE_SP;
7889
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007890 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007891 case 18:
7892 pipeconf |= PIPECONF_6BPC;
7893 break;
7894 case 24:
7895 pipeconf |= PIPECONF_8BPC;
7896 break;
7897 case 30:
7898 pipeconf |= PIPECONF_10BPC;
7899 break;
7900 default:
7901 /* Case prevented by intel_choose_pipe_bpp_dither. */
7902 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007903 }
7904 }
7905
7906 if (HAS_PIPE_CXSR(dev)) {
7907 if (intel_crtc->lowfreq_avail) {
7908 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7909 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7910 } else {
7911 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007912 }
7913 }
7914
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007915 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007916 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007917 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007918 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7919 else
7920 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7921 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007922 pipeconf |= PIPECONF_PROGRESSIVE;
7923
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007924 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007925 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007926
Daniel Vetter84b046f2013-02-19 18:48:54 +01007927 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7928 POSTING_READ(PIPECONF(intel_crtc->pipe));
7929}
7930
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007931static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7932 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007933{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007934 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007935 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007936 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007937 intel_clock_t clock;
7938 bool ok;
Ma Lingd4906092009-03-18 20:13:27 +08007939 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007940 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007941 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007942 struct drm_connector_state *connector_state;
7943 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007944
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007945 memset(&crtc_state->dpll_hw_state, 0,
7946 sizeof(crtc_state->dpll_hw_state));
7947
Jani Nikulaa65347b2015-11-27 12:21:46 +02007948 if (crtc_state->has_dsi_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007949 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007950
Jani Nikulaa65347b2015-11-27 12:21:46 +02007951 for_each_connector_in_state(state, connector, connector_state, i) {
7952 if (connector_state->crtc == &crtc->base)
7953 num_connectors++;
7954 }
7955
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007956 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007957 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007958
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007959 /*
7960 * Returns a set of divisors for the desired target clock with
7961 * the given refclk, or FALSE. The returned values represent
7962 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7963 * 2) / p1 / p2.
7964 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007965 limit = intel_limit(crtc_state, refclk);
7966 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007967 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007968 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007969 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007970 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7971 return -EINVAL;
7972 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007973
Jani Nikulaf2335332013-09-13 11:03:09 +03007974 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007975 crtc_state->dpll.n = clock.n;
7976 crtc_state->dpll.m1 = clock.m1;
7977 crtc_state->dpll.m2 = clock.m2;
7978 crtc_state->dpll.p1 = clock.p1;
7979 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007980 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007981
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007982 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007983 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007984 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007985 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007986 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007987 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007988 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007989 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007990 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007991 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007992 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007993
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007994 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007995}
7996
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007997static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007998 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007999{
8000 struct drm_device *dev = crtc->base.dev;
8001 struct drm_i915_private *dev_priv = dev->dev_private;
8002 uint32_t tmp;
8003
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008004 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8005 return;
8006
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008007 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008008 if (!(tmp & PFIT_ENABLE))
8009 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008010
Daniel Vetter06922822013-07-11 13:35:40 +02008011 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008012 if (INTEL_INFO(dev)->gen < 4) {
8013 if (crtc->pipe != PIPE_B)
8014 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008015 } else {
8016 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8017 return;
8018 }
8019
Daniel Vetter06922822013-07-11 13:35:40 +02008020 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008021 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8022 if (INTEL_INFO(dev)->gen < 5)
8023 pipe_config->gmch_pfit.lvds_border_bits =
8024 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8025}
8026
Jesse Barnesacbec812013-09-20 11:29:32 -07008027static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008028 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008029{
8030 struct drm_device *dev = crtc->base.dev;
8031 struct drm_i915_private *dev_priv = dev->dev_private;
8032 int pipe = pipe_config->cpu_transcoder;
8033 intel_clock_t clock;
8034 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008035 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008036
Shobhit Kumarf573de52014-07-30 20:32:37 +05308037 /* In case of MIPI DPLL will not even be used */
8038 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8039 return;
8040
Ville Syrjäläa5805162015-05-26 20:42:30 +03008041 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008042 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008043 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008044
8045 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8046 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8047 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8048 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8049 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8050
Imre Deakdccbea32015-06-22 23:35:51 +03008051 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008052}
8053
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008054static void
8055i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8056 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008057{
8058 struct drm_device *dev = crtc->base.dev;
8059 struct drm_i915_private *dev_priv = dev->dev_private;
8060 u32 val, base, offset;
8061 int pipe = crtc->pipe, plane = crtc->plane;
8062 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008063 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008064 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008065 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008066
Damien Lespiau42a7b082015-02-05 19:35:13 +00008067 val = I915_READ(DSPCNTR(plane));
8068 if (!(val & DISPLAY_PLANE_ENABLE))
8069 return;
8070
Damien Lespiaud9806c92015-01-21 14:07:19 +00008071 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008072 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008073 DRM_DEBUG_KMS("failed to alloc fb\n");
8074 return;
8075 }
8076
Damien Lespiau1b842c82015-01-21 13:50:54 +00008077 fb = &intel_fb->base;
8078
Daniel Vetter18c52472015-02-10 17:16:09 +00008079 if (INTEL_INFO(dev)->gen >= 4) {
8080 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008081 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008082 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8083 }
8084 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008085
8086 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008087 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008088 fb->pixel_format = fourcc;
8089 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008090
8091 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008092 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008093 offset = I915_READ(DSPTILEOFF(plane));
8094 else
8095 offset = I915_READ(DSPLINOFF(plane));
8096 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8097 } else {
8098 base = I915_READ(DSPADDR(plane));
8099 }
8100 plane_config->base = base;
8101
8102 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008103 fb->width = ((val >> 16) & 0xfff) + 1;
8104 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008105
8106 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008107 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008108
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008109 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008110 fb->pixel_format,
8111 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008112
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008113 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008114
Damien Lespiau2844a922015-01-20 12:51:48 +00008115 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8116 pipe_name(pipe), plane, fb->width, fb->height,
8117 fb->bits_per_pixel, base, fb->pitches[0],
8118 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008119
Damien Lespiau2d140302015-02-05 17:22:18 +00008120 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008121}
8122
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008123static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008124 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008125{
8126 struct drm_device *dev = crtc->base.dev;
8127 struct drm_i915_private *dev_priv = dev->dev_private;
8128 int pipe = pipe_config->cpu_transcoder;
8129 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8130 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008131 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008132 int refclk = 100000;
8133
Ville Syrjäläa5805162015-05-26 20:42:30 +03008134 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008135 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8136 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8137 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8138 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008139 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008140 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008141
8142 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008143 clock.m2 = (pll_dw0 & 0xff) << 22;
8144 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8145 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008146 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8147 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8148 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8149
Imre Deakdccbea32015-06-22 23:35:51 +03008150 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008151}
8152
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008153static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008154 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008155{
8156 struct drm_device *dev = crtc->base.dev;
8157 struct drm_i915_private *dev_priv = dev->dev_private;
8158 uint32_t tmp;
8159
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008160 if (!intel_display_power_is_enabled(dev_priv,
8161 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008162 return false;
8163
Daniel Vettere143a212013-07-04 12:01:15 +02008164 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008165 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008166
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008167 tmp = I915_READ(PIPECONF(crtc->pipe));
8168 if (!(tmp & PIPECONF_ENABLE))
8169 return false;
8170
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008171 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8172 switch (tmp & PIPECONF_BPC_MASK) {
8173 case PIPECONF_6BPC:
8174 pipe_config->pipe_bpp = 18;
8175 break;
8176 case PIPECONF_8BPC:
8177 pipe_config->pipe_bpp = 24;
8178 break;
8179 case PIPECONF_10BPC:
8180 pipe_config->pipe_bpp = 30;
8181 break;
8182 default:
8183 break;
8184 }
8185 }
8186
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008187 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8188 pipe_config->limited_color_range = true;
8189
Ville Syrjälä282740f2013-09-04 18:30:03 +03008190 if (INTEL_INFO(dev)->gen < 4)
8191 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8192
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008193 intel_get_pipe_timings(crtc, pipe_config);
8194
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008195 i9xx_get_pfit_config(crtc, pipe_config);
8196
Daniel Vetter6c49f242013-06-06 12:45:25 +02008197 if (INTEL_INFO(dev)->gen >= 4) {
8198 tmp = I915_READ(DPLL_MD(crtc->pipe));
8199 pipe_config->pixel_multiplier =
8200 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8201 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008202 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008203 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8204 tmp = I915_READ(DPLL(crtc->pipe));
8205 pipe_config->pixel_multiplier =
8206 ((tmp & SDVO_MULTIPLIER_MASK)
8207 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8208 } else {
8209 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8210 * port and will be fixed up in the encoder->get_config
8211 * function. */
8212 pipe_config->pixel_multiplier = 1;
8213 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008214 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8215 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008216 /*
8217 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8218 * on 830. Filter it out here so that we don't
8219 * report errors due to that.
8220 */
8221 if (IS_I830(dev))
8222 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8223
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008224 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8225 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008226 } else {
8227 /* Mask out read-only status bits. */
8228 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8229 DPLL_PORTC_READY_MASK |
8230 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008231 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008232
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008233 if (IS_CHERRYVIEW(dev))
8234 chv_crtc_clock_get(crtc, pipe_config);
8235 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008236 vlv_crtc_clock_get(crtc, pipe_config);
8237 else
8238 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008239
Ville Syrjälä0f646142015-08-26 19:39:18 +03008240 /*
8241 * Normally the dotclock is filled in by the encoder .get_config()
8242 * but in case the pipe is enabled w/o any ports we need a sane
8243 * default.
8244 */
8245 pipe_config->base.adjusted_mode.crtc_clock =
8246 pipe_config->port_clock / pipe_config->pixel_multiplier;
8247
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008248 return true;
8249}
8250
Paulo Zanonidde86e22012-12-01 12:04:25 -02008251static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008252{
8253 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008254 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008255 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008256 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008257 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008258 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008259 bool has_ck505 = false;
8260 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008261
8262 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008263 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008264 switch (encoder->type) {
8265 case INTEL_OUTPUT_LVDS:
8266 has_panel = true;
8267 has_lvds = true;
8268 break;
8269 case INTEL_OUTPUT_EDP:
8270 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008271 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008272 has_cpu_edp = true;
8273 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008274 default:
8275 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008276 }
8277 }
8278
Keith Packard99eb6a02011-09-26 14:29:12 -07008279 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008280 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008281 can_ssc = has_ck505;
8282 } else {
8283 has_ck505 = false;
8284 can_ssc = true;
8285 }
8286
Imre Deak2de69052013-05-08 13:14:04 +03008287 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8288 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008289
8290 /* Ironlake: try to setup display ref clock before DPLL
8291 * enabling. This is only under driver's control after
8292 * PCH B stepping, previous chipset stepping should be
8293 * ignoring this setting.
8294 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008295 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008296
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008297 /* As we must carefully and slowly disable/enable each source in turn,
8298 * compute the final state we want first and check if we need to
8299 * make any changes at all.
8300 */
8301 final = val;
8302 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008303 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008304 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008305 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008306 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8307
8308 final &= ~DREF_SSC_SOURCE_MASK;
8309 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8310 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008311
Keith Packard199e5d72011-09-22 12:01:57 -07008312 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008313 final |= DREF_SSC_SOURCE_ENABLE;
8314
8315 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8316 final |= DREF_SSC1_ENABLE;
8317
8318 if (has_cpu_edp) {
8319 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8320 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8321 else
8322 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8323 } else
8324 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8325 } else {
8326 final |= DREF_SSC_SOURCE_DISABLE;
8327 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8328 }
8329
8330 if (final == val)
8331 return;
8332
8333 /* Always enable nonspread source */
8334 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8335
8336 if (has_ck505)
8337 val |= DREF_NONSPREAD_CK505_ENABLE;
8338 else
8339 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8340
8341 if (has_panel) {
8342 val &= ~DREF_SSC_SOURCE_MASK;
8343 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008344
Keith Packard199e5d72011-09-22 12:01:57 -07008345 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008346 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008347 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008348 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008349 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008350 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008351
8352 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008353 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008354 POSTING_READ(PCH_DREF_CONTROL);
8355 udelay(200);
8356
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008357 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008358
8359 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008360 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008361 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008362 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008363 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008364 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008365 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008366 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008367 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008368
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008369 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008370 POSTING_READ(PCH_DREF_CONTROL);
8371 udelay(200);
8372 } else {
8373 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8374
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008375 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008376
8377 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008378 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008379
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008380 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008381 POSTING_READ(PCH_DREF_CONTROL);
8382 udelay(200);
8383
8384 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008385 val &= ~DREF_SSC_SOURCE_MASK;
8386 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008387
8388 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008389 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008390
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008391 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008392 POSTING_READ(PCH_DREF_CONTROL);
8393 udelay(200);
8394 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008395
8396 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008397}
8398
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008399static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008400{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008401 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008402
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008403 tmp = I915_READ(SOUTH_CHICKEN2);
8404 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8405 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008406
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008407 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8408 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8409 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008410
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008411 tmp = I915_READ(SOUTH_CHICKEN2);
8412 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8413 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008414
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008415 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8416 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8417 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008418}
8419
8420/* WaMPhyProgramming:hsw */
8421static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8422{
8423 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008424
8425 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8426 tmp &= ~(0xFF << 24);
8427 tmp |= (0x12 << 24);
8428 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8429
Paulo Zanonidde86e22012-12-01 12:04:25 -02008430 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8431 tmp |= (1 << 11);
8432 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8433
8434 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8435 tmp |= (1 << 11);
8436 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8437
Paulo Zanonidde86e22012-12-01 12:04:25 -02008438 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8439 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8440 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8441
8442 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8443 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8444 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8445
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008446 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8447 tmp &= ~(7 << 13);
8448 tmp |= (5 << 13);
8449 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008450
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008451 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8452 tmp &= ~(7 << 13);
8453 tmp |= (5 << 13);
8454 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008455
8456 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8457 tmp &= ~0xFF;
8458 tmp |= 0x1C;
8459 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8460
8461 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8462 tmp &= ~0xFF;
8463 tmp |= 0x1C;
8464 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8465
8466 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8467 tmp &= ~(0xFF << 16);
8468 tmp |= (0x1C << 16);
8469 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8470
8471 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8472 tmp &= ~(0xFF << 16);
8473 tmp |= (0x1C << 16);
8474 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8475
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008476 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8477 tmp |= (1 << 27);
8478 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008479
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008480 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8481 tmp |= (1 << 27);
8482 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008483
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008484 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8485 tmp &= ~(0xF << 28);
8486 tmp |= (4 << 28);
8487 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008488
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008489 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8490 tmp &= ~(0xF << 28);
8491 tmp |= (4 << 28);
8492 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008493}
8494
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008495/* Implements 3 different sequences from BSpec chapter "Display iCLK
8496 * Programming" based on the parameters passed:
8497 * - Sequence to enable CLKOUT_DP
8498 * - Sequence to enable CLKOUT_DP without spread
8499 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8500 */
8501static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8502 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008503{
8504 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008505 uint32_t reg, tmp;
8506
8507 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8508 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008509 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008510 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008511
Ville Syrjäläa5805162015-05-26 20:42:30 +03008512 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008513
8514 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8515 tmp &= ~SBI_SSCCTL_DISABLE;
8516 tmp |= SBI_SSCCTL_PATHALT;
8517 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8518
8519 udelay(24);
8520
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008521 if (with_spread) {
8522 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8523 tmp &= ~SBI_SSCCTL_PATHALT;
8524 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008525
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008526 if (with_fdi) {
8527 lpt_reset_fdi_mphy(dev_priv);
8528 lpt_program_fdi_mphy(dev_priv);
8529 }
8530 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008531
Ville Syrjäläc2699522015-08-27 23:55:59 +03008532 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008533 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8534 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8535 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008536
Ville Syrjäläa5805162015-05-26 20:42:30 +03008537 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008538}
8539
Paulo Zanoni47701c32013-07-23 11:19:25 -03008540/* Sequence to disable CLKOUT_DP */
8541static void lpt_disable_clkout_dp(struct drm_device *dev)
8542{
8543 struct drm_i915_private *dev_priv = dev->dev_private;
8544 uint32_t reg, tmp;
8545
Ville Syrjäläa5805162015-05-26 20:42:30 +03008546 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008547
Ville Syrjäläc2699522015-08-27 23:55:59 +03008548 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008549 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8550 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8551 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8552
8553 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8554 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8555 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8556 tmp |= SBI_SSCCTL_PATHALT;
8557 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8558 udelay(32);
8559 }
8560 tmp |= SBI_SSCCTL_DISABLE;
8561 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8562 }
8563
Ville Syrjäläa5805162015-05-26 20:42:30 +03008564 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008565}
8566
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008567static void lpt_init_pch_refclk(struct drm_device *dev)
8568{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008569 struct intel_encoder *encoder;
8570 bool has_vga = false;
8571
Damien Lespiaub2784e12014-08-05 11:29:37 +01008572 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008573 switch (encoder->type) {
8574 case INTEL_OUTPUT_ANALOG:
8575 has_vga = true;
8576 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008577 default:
8578 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008579 }
8580 }
8581
Paulo Zanoni47701c32013-07-23 11:19:25 -03008582 if (has_vga)
8583 lpt_enable_clkout_dp(dev, true, true);
8584 else
8585 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008586}
8587
Paulo Zanonidde86e22012-12-01 12:04:25 -02008588/*
8589 * Initialize reference clocks when the driver loads
8590 */
8591void intel_init_pch_refclk(struct drm_device *dev)
8592{
8593 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8594 ironlake_init_pch_refclk(dev);
8595 else if (HAS_PCH_LPT(dev))
8596 lpt_init_pch_refclk(dev);
8597}
8598
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008599static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008600{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008601 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008602 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008603 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008604 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008605 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008606 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008607 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008608 bool is_lvds = false;
8609
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008610 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008611 if (connector_state->crtc != crtc_state->base.crtc)
8612 continue;
8613
8614 encoder = to_intel_encoder(connector_state->best_encoder);
8615
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008616 switch (encoder->type) {
8617 case INTEL_OUTPUT_LVDS:
8618 is_lvds = true;
8619 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008620 default:
8621 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008622 }
8623 num_connectors++;
8624 }
8625
8626 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008627 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008628 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008629 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008630 }
8631
8632 return 120000;
8633}
8634
Daniel Vetter6ff93602013-04-19 11:24:36 +02008635static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008636{
8637 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8638 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8639 int pipe = intel_crtc->pipe;
8640 uint32_t val;
8641
Daniel Vetter78114072013-06-13 00:54:57 +02008642 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008643
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008644 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008645 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008646 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008647 break;
8648 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008649 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008650 break;
8651 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008652 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008653 break;
8654 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008655 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008656 break;
8657 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008658 /* Case prevented by intel_choose_pipe_bpp_dither. */
8659 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008660 }
8661
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008662 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008663 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8664
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008665 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008666 val |= PIPECONF_INTERLACED_ILK;
8667 else
8668 val |= PIPECONF_PROGRESSIVE;
8669
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008670 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008671 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008672
Paulo Zanonic8203562012-09-12 10:06:29 -03008673 I915_WRITE(PIPECONF(pipe), val);
8674 POSTING_READ(PIPECONF(pipe));
8675}
8676
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008677/*
8678 * Set up the pipe CSC unit.
8679 *
8680 * Currently only full range RGB to limited range RGB conversion
8681 * is supported, but eventually this should handle various
8682 * RGB<->YCbCr scenarios as well.
8683 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008684static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008685{
8686 struct drm_device *dev = crtc->dev;
8687 struct drm_i915_private *dev_priv = dev->dev_private;
8688 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8689 int pipe = intel_crtc->pipe;
8690 uint16_t coeff = 0x7800; /* 1.0 */
8691
8692 /*
8693 * TODO: Check what kind of values actually come out of the pipe
8694 * with these coeff/postoff values and adjust to get the best
8695 * accuracy. Perhaps we even need to take the bpc value into
8696 * consideration.
8697 */
8698
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008699 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008700 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8701
8702 /*
8703 * GY/GU and RY/RU should be the other way around according
8704 * to BSpec, but reality doesn't agree. Just set them up in
8705 * a way that results in the correct picture.
8706 */
8707 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8708 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8709
8710 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8711 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8712
8713 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8714 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8715
8716 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8717 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8718 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8719
8720 if (INTEL_INFO(dev)->gen > 6) {
8721 uint16_t postoff = 0;
8722
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008723 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008724 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008725
8726 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8727 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8728 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8729
8730 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8731 } else {
8732 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8733
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008734 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008735 mode |= CSC_BLACK_SCREEN_OFFSET;
8736
8737 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8738 }
8739}
8740
Daniel Vetter6ff93602013-04-19 11:24:36 +02008741static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008742{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008743 struct drm_device *dev = crtc->dev;
8744 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008745 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008746 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008747 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008748 uint32_t val;
8749
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008750 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008751
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008752 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008753 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8754
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008755 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008756 val |= PIPECONF_INTERLACED_ILK;
8757 else
8758 val |= PIPECONF_PROGRESSIVE;
8759
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008760 I915_WRITE(PIPECONF(cpu_transcoder), val);
8761 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008762
8763 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8764 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008765
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308766 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008767 val = 0;
8768
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008769 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008770 case 18:
8771 val |= PIPEMISC_DITHER_6_BPC;
8772 break;
8773 case 24:
8774 val |= PIPEMISC_DITHER_8_BPC;
8775 break;
8776 case 30:
8777 val |= PIPEMISC_DITHER_10_BPC;
8778 break;
8779 case 36:
8780 val |= PIPEMISC_DITHER_12_BPC;
8781 break;
8782 default:
8783 /* Case prevented by pipe_config_set_bpp. */
8784 BUG();
8785 }
8786
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008787 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008788 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8789
8790 I915_WRITE(PIPEMISC(pipe), val);
8791 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008792}
8793
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008794static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008795 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008796 intel_clock_t *clock,
8797 bool *has_reduced_clock,
8798 intel_clock_t *reduced_clock)
8799{
8800 struct drm_device *dev = crtc->dev;
8801 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008802 int refclk;
8803 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008804 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008805
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008806 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008807
8808 /*
8809 * Returns a set of divisors for the desired target clock with the given
8810 * refclk, or FALSE. The returned values represent the clock equation:
8811 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8812 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008813 limit = intel_limit(crtc_state, refclk);
8814 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008815 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008816 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008817 if (!ret)
8818 return false;
8819
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008820 return true;
8821}
8822
Paulo Zanonid4b19312012-11-29 11:29:32 -02008823int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8824{
8825 /*
8826 * Account for spread spectrum to avoid
8827 * oversubscribing the link. Max center spread
8828 * is 2.5%; use 5% for safety's sake.
8829 */
8830 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008831 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008832}
8833
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008834static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008835{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008836 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008837}
8838
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008839static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008840 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008841 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008842 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008843{
8844 struct drm_crtc *crtc = &intel_crtc->base;
8845 struct drm_device *dev = crtc->dev;
8846 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008847 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008848 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008849 struct drm_connector_state *connector_state;
8850 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008851 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008852 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008853 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008854
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008855 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008856 if (connector_state->crtc != crtc_state->base.crtc)
8857 continue;
8858
8859 encoder = to_intel_encoder(connector_state->best_encoder);
8860
8861 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008862 case INTEL_OUTPUT_LVDS:
8863 is_lvds = true;
8864 break;
8865 case INTEL_OUTPUT_SDVO:
8866 case INTEL_OUTPUT_HDMI:
8867 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008868 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008869 default:
8870 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008871 }
8872
8873 num_connectors++;
8874 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008875
Chris Wilsonc1858122010-12-03 21:35:48 +00008876 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008877 factor = 21;
8878 if (is_lvds) {
8879 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008880 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008881 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008882 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008883 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008884 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008885
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008886 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008887 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008888
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008889 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8890 *fp2 |= FP_CB_TUNE;
8891
Chris Wilson5eddb702010-09-11 13:48:45 +01008892 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008893
Eric Anholta07d6782011-03-30 13:01:08 -07008894 if (is_lvds)
8895 dpll |= DPLLB_MODE_LVDS;
8896 else
8897 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008898
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008899 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008900 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008901
8902 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008903 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008904 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008905 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008906
Eric Anholta07d6782011-03-30 13:01:08 -07008907 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008908 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008909 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008910 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008911
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008912 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008913 case 5:
8914 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8915 break;
8916 case 7:
8917 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8918 break;
8919 case 10:
8920 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8921 break;
8922 case 14:
8923 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8924 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008925 }
8926
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008927 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008928 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008929 else
8930 dpll |= PLL_REF_INPUT_DREFCLK;
8931
Daniel Vetter959e16d2013-06-05 13:34:21 +02008932 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008933}
8934
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008935static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8936 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008937{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008938 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008939 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008940 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008941 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008942 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008943 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008944
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008945 memset(&crtc_state->dpll_hw_state, 0,
8946 sizeof(crtc_state->dpll_hw_state));
8947
Ville Syrjälä7905df22015-11-25 16:35:30 +02008948 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008949
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008950 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8951 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8952
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008953 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008954 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008955 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008956 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8957 return -EINVAL;
8958 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008959 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008960 if (!crtc_state->clock_set) {
8961 crtc_state->dpll.n = clock.n;
8962 crtc_state->dpll.m1 = clock.m1;
8963 crtc_state->dpll.m2 = clock.m2;
8964 crtc_state->dpll.p1 = clock.p1;
8965 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008966 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008967
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008968 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008969 if (crtc_state->has_pch_encoder) {
8970 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008971 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008972 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008973
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008974 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008975 &fp, &reduced_clock,
8976 has_reduced_clock ? &fp2 : NULL);
8977
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008978 crtc_state->dpll_hw_state.dpll = dpll;
8979 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008980 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008981 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008982 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008983 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008984
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008985 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008986 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008987 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008988 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008989 return -EINVAL;
8990 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008991 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008992
Rodrigo Viviab585de2015-03-24 12:40:09 -07008993 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008994 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008995 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008996 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008997
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008998 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008999}
9000
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009001static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9002 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009003{
9004 struct drm_device *dev = crtc->base.dev;
9005 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009006 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009007
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009008 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9009 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9010 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9011 & ~TU_SIZE_MASK;
9012 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9013 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9014 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9015}
9016
9017static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9018 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009019 struct intel_link_m_n *m_n,
9020 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009021{
9022 struct drm_device *dev = crtc->base.dev;
9023 struct drm_i915_private *dev_priv = dev->dev_private;
9024 enum pipe pipe = crtc->pipe;
9025
9026 if (INTEL_INFO(dev)->gen >= 5) {
9027 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9028 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9029 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9030 & ~TU_SIZE_MASK;
9031 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9032 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9033 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009034 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9035 * gen < 8) and if DRRS is supported (to make sure the
9036 * registers are not unnecessarily read).
9037 */
9038 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009039 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009040 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9041 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9042 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9043 & ~TU_SIZE_MASK;
9044 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9045 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9046 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9047 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009048 } else {
9049 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9050 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9051 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9052 & ~TU_SIZE_MASK;
9053 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9054 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9055 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9056 }
9057}
9058
9059void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009060 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009061{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009062 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009063 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9064 else
9065 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009066 &pipe_config->dp_m_n,
9067 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009068}
9069
Daniel Vetter72419202013-04-04 13:28:53 +02009070static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009071 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009072{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009073 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009074 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009075}
9076
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009077static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009078 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009079{
9080 struct drm_device *dev = crtc->base.dev;
9081 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009082 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9083 uint32_t ps_ctrl = 0;
9084 int id = -1;
9085 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009086
Chandra Kondurua1b22782015-04-07 15:28:45 -07009087 /* find scaler attached to this pipe */
9088 for (i = 0; i < crtc->num_scalers; i++) {
9089 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9090 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9091 id = i;
9092 pipe_config->pch_pfit.enabled = true;
9093 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9094 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9095 break;
9096 }
9097 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009098
Chandra Kondurua1b22782015-04-07 15:28:45 -07009099 scaler_state->scaler_id = id;
9100 if (id >= 0) {
9101 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9102 } else {
9103 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009104 }
9105}
9106
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009107static void
9108skylake_get_initial_plane_config(struct intel_crtc *crtc,
9109 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009110{
9111 struct drm_device *dev = crtc->base.dev;
9112 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009113 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009114 int pipe = crtc->pipe;
9115 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009116 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009117 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009118 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009119
Damien Lespiaud9806c92015-01-21 14:07:19 +00009120 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009121 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009122 DRM_DEBUG_KMS("failed to alloc fb\n");
9123 return;
9124 }
9125
Damien Lespiau1b842c82015-01-21 13:50:54 +00009126 fb = &intel_fb->base;
9127
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009128 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009129 if (!(val & PLANE_CTL_ENABLE))
9130 goto error;
9131
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009132 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9133 fourcc = skl_format_to_fourcc(pixel_format,
9134 val & PLANE_CTL_ORDER_RGBX,
9135 val & PLANE_CTL_ALPHA_MASK);
9136 fb->pixel_format = fourcc;
9137 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9138
Damien Lespiau40f46282015-02-27 11:15:21 +00009139 tiling = val & PLANE_CTL_TILED_MASK;
9140 switch (tiling) {
9141 case PLANE_CTL_TILED_LINEAR:
9142 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9143 break;
9144 case PLANE_CTL_TILED_X:
9145 plane_config->tiling = I915_TILING_X;
9146 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9147 break;
9148 case PLANE_CTL_TILED_Y:
9149 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9150 break;
9151 case PLANE_CTL_TILED_YF:
9152 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9153 break;
9154 default:
9155 MISSING_CASE(tiling);
9156 goto error;
9157 }
9158
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009159 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9160 plane_config->base = base;
9161
9162 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9163
9164 val = I915_READ(PLANE_SIZE(pipe, 0));
9165 fb->height = ((val >> 16) & 0xfff) + 1;
9166 fb->width = ((val >> 0) & 0x1fff) + 1;
9167
9168 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009169 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9170 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009171 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9172
9173 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009174 fb->pixel_format,
9175 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009176
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009177 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009178
9179 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9180 pipe_name(pipe), fb->width, fb->height,
9181 fb->bits_per_pixel, base, fb->pitches[0],
9182 plane_config->size);
9183
Damien Lespiau2d140302015-02-05 17:22:18 +00009184 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009185 return;
9186
9187error:
9188 kfree(fb);
9189}
9190
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009191static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009192 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009193{
9194 struct drm_device *dev = crtc->base.dev;
9195 struct drm_i915_private *dev_priv = dev->dev_private;
9196 uint32_t tmp;
9197
9198 tmp = I915_READ(PF_CTL(crtc->pipe));
9199
9200 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009201 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009202 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9203 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009204
9205 /* We currently do not free assignements of panel fitters on
9206 * ivb/hsw (since we don't use the higher upscaling modes which
9207 * differentiates them) so just WARN about this case for now. */
9208 if (IS_GEN7(dev)) {
9209 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9210 PF_PIPE_SEL_IVB(crtc->pipe));
9211 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009212 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009213}
9214
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009215static void
9216ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9217 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009218{
9219 struct drm_device *dev = crtc->base.dev;
9220 struct drm_i915_private *dev_priv = dev->dev_private;
9221 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009222 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009223 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009224 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009225 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009226 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009227
Damien Lespiau42a7b082015-02-05 19:35:13 +00009228 val = I915_READ(DSPCNTR(pipe));
9229 if (!(val & DISPLAY_PLANE_ENABLE))
9230 return;
9231
Damien Lespiaud9806c92015-01-21 14:07:19 +00009232 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009233 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009234 DRM_DEBUG_KMS("failed to alloc fb\n");
9235 return;
9236 }
9237
Damien Lespiau1b842c82015-01-21 13:50:54 +00009238 fb = &intel_fb->base;
9239
Daniel Vetter18c52472015-02-10 17:16:09 +00009240 if (INTEL_INFO(dev)->gen >= 4) {
9241 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009242 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009243 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9244 }
9245 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009246
9247 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009248 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009249 fb->pixel_format = fourcc;
9250 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009251
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009252 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009253 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009254 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009255 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009256 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009257 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009258 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009259 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009260 }
9261 plane_config->base = base;
9262
9263 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009264 fb->width = ((val >> 16) & 0xfff) + 1;
9265 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009266
9267 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009268 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009269
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009270 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009271 fb->pixel_format,
9272 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009273
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009274 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009275
Damien Lespiau2844a922015-01-20 12:51:48 +00009276 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9277 pipe_name(pipe), fb->width, fb->height,
9278 fb->bits_per_pixel, base, fb->pitches[0],
9279 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009280
Damien Lespiau2d140302015-02-05 17:22:18 +00009281 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009282}
9283
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009284static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009285 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009286{
9287 struct drm_device *dev = crtc->base.dev;
9288 struct drm_i915_private *dev_priv = dev->dev_private;
9289 uint32_t tmp;
9290
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009291 if (!intel_display_power_is_enabled(dev_priv,
9292 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009293 return false;
9294
Daniel Vettere143a212013-07-04 12:01:15 +02009295 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009296 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009297
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009298 tmp = I915_READ(PIPECONF(crtc->pipe));
9299 if (!(tmp & PIPECONF_ENABLE))
9300 return false;
9301
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009302 switch (tmp & PIPECONF_BPC_MASK) {
9303 case PIPECONF_6BPC:
9304 pipe_config->pipe_bpp = 18;
9305 break;
9306 case PIPECONF_8BPC:
9307 pipe_config->pipe_bpp = 24;
9308 break;
9309 case PIPECONF_10BPC:
9310 pipe_config->pipe_bpp = 30;
9311 break;
9312 case PIPECONF_12BPC:
9313 pipe_config->pipe_bpp = 36;
9314 break;
9315 default:
9316 break;
9317 }
9318
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009319 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9320 pipe_config->limited_color_range = true;
9321
Daniel Vetterab9412b2013-05-03 11:49:46 +02009322 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009323 struct intel_shared_dpll *pll;
9324
Daniel Vetter88adfff2013-03-28 10:42:01 +01009325 pipe_config->has_pch_encoder = true;
9326
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009327 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9328 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9329 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009330
9331 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009332
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009333 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009334 pipe_config->shared_dpll =
9335 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009336 } else {
9337 tmp = I915_READ(PCH_DPLL_SEL);
9338 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9339 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9340 else
9341 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9342 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009343
9344 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9345
9346 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9347 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009348
9349 tmp = pipe_config->dpll_hw_state.dpll;
9350 pipe_config->pixel_multiplier =
9351 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9352 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009353
9354 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009355 } else {
9356 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009357 }
9358
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009359 intel_get_pipe_timings(crtc, pipe_config);
9360
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009361 ironlake_get_pfit_config(crtc, pipe_config);
9362
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009363 return true;
9364}
9365
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009366static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9367{
9368 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009369 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009370
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009371 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009372 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009373 pipe_name(crtc->pipe));
9374
Rob Clarke2c719b2014-12-15 13:56:32 -05009375 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9376 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009377 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9378 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009379 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9380 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009381 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009382 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009383 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009384 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009385 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009386 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009387 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009388 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009389 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009390
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009391 /*
9392 * In theory we can still leave IRQs enabled, as long as only the HPD
9393 * interrupts remain enabled. We used to check for that, but since it's
9394 * gen-specific and since we only disable LCPLL after we fully disable
9395 * the interrupts, the check below should be enough.
9396 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009397 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009398}
9399
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009400static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9401{
9402 struct drm_device *dev = dev_priv->dev;
9403
9404 if (IS_HASWELL(dev))
9405 return I915_READ(D_COMP_HSW);
9406 else
9407 return I915_READ(D_COMP_BDW);
9408}
9409
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009410static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9411{
9412 struct drm_device *dev = dev_priv->dev;
9413
9414 if (IS_HASWELL(dev)) {
9415 mutex_lock(&dev_priv->rps.hw_lock);
9416 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9417 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009418 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009419 mutex_unlock(&dev_priv->rps.hw_lock);
9420 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009421 I915_WRITE(D_COMP_BDW, val);
9422 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009423 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009424}
9425
9426/*
9427 * This function implements pieces of two sequences from BSpec:
9428 * - Sequence for display software to disable LCPLL
9429 * - Sequence for display software to allow package C8+
9430 * The steps implemented here are just the steps that actually touch the LCPLL
9431 * register. Callers should take care of disabling all the display engine
9432 * functions, doing the mode unset, fixing interrupts, etc.
9433 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009434static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9435 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009436{
9437 uint32_t val;
9438
9439 assert_can_disable_lcpll(dev_priv);
9440
9441 val = I915_READ(LCPLL_CTL);
9442
9443 if (switch_to_fclk) {
9444 val |= LCPLL_CD_SOURCE_FCLK;
9445 I915_WRITE(LCPLL_CTL, val);
9446
9447 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9448 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9449 DRM_ERROR("Switching to FCLK failed\n");
9450
9451 val = I915_READ(LCPLL_CTL);
9452 }
9453
9454 val |= LCPLL_PLL_DISABLE;
9455 I915_WRITE(LCPLL_CTL, val);
9456 POSTING_READ(LCPLL_CTL);
9457
9458 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9459 DRM_ERROR("LCPLL still locked\n");
9460
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009461 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009462 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009463 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009464 ndelay(100);
9465
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009466 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9467 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009468 DRM_ERROR("D_COMP RCOMP still in progress\n");
9469
9470 if (allow_power_down) {
9471 val = I915_READ(LCPLL_CTL);
9472 val |= LCPLL_POWER_DOWN_ALLOW;
9473 I915_WRITE(LCPLL_CTL, val);
9474 POSTING_READ(LCPLL_CTL);
9475 }
9476}
9477
9478/*
9479 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9480 * source.
9481 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009482static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009483{
9484 uint32_t val;
9485
9486 val = I915_READ(LCPLL_CTL);
9487
9488 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9489 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9490 return;
9491
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009492 /*
9493 * Make sure we're not on PC8 state before disabling PC8, otherwise
9494 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009495 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009496 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009497
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009498 if (val & LCPLL_POWER_DOWN_ALLOW) {
9499 val &= ~LCPLL_POWER_DOWN_ALLOW;
9500 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009501 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009502 }
9503
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009504 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009505 val |= D_COMP_COMP_FORCE;
9506 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009507 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009508
9509 val = I915_READ(LCPLL_CTL);
9510 val &= ~LCPLL_PLL_DISABLE;
9511 I915_WRITE(LCPLL_CTL, val);
9512
9513 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9514 DRM_ERROR("LCPLL not locked yet\n");
9515
9516 if (val & LCPLL_CD_SOURCE_FCLK) {
9517 val = I915_READ(LCPLL_CTL);
9518 val &= ~LCPLL_CD_SOURCE_FCLK;
9519 I915_WRITE(LCPLL_CTL, val);
9520
9521 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9522 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9523 DRM_ERROR("Switching back to LCPLL failed\n");
9524 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009525
Mika Kuoppala59bad942015-01-16 11:34:40 +02009526 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009527 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009528}
9529
Paulo Zanoni765dab672014-03-07 20:08:18 -03009530/*
9531 * Package states C8 and deeper are really deep PC states that can only be
9532 * reached when all the devices on the system allow it, so even if the graphics
9533 * device allows PC8+, it doesn't mean the system will actually get to these
9534 * states. Our driver only allows PC8+ when going into runtime PM.
9535 *
9536 * The requirements for PC8+ are that all the outputs are disabled, the power
9537 * well is disabled and most interrupts are disabled, and these are also
9538 * requirements for runtime PM. When these conditions are met, we manually do
9539 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9540 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9541 * hang the machine.
9542 *
9543 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9544 * the state of some registers, so when we come back from PC8+ we need to
9545 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9546 * need to take care of the registers kept by RC6. Notice that this happens even
9547 * if we don't put the device in PCI D3 state (which is what currently happens
9548 * because of the runtime PM support).
9549 *
9550 * For more, read "Display Sequences for Package C8" on the hardware
9551 * documentation.
9552 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009553void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009554{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009555 struct drm_device *dev = dev_priv->dev;
9556 uint32_t val;
9557
Paulo Zanonic67a4702013-08-19 13:18:09 -03009558 DRM_DEBUG_KMS("Enabling package C8+\n");
9559
Ville Syrjäläc2699522015-08-27 23:55:59 +03009560 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009561 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9562 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9563 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9564 }
9565
9566 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009567 hsw_disable_lcpll(dev_priv, true, true);
9568}
9569
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009570void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009571{
9572 struct drm_device *dev = dev_priv->dev;
9573 uint32_t val;
9574
Paulo Zanonic67a4702013-08-19 13:18:09 -03009575 DRM_DEBUG_KMS("Disabling package C8+\n");
9576
9577 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009578 lpt_init_pch_refclk(dev);
9579
Ville Syrjäläc2699522015-08-27 23:55:59 +03009580 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009581 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9582 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9583 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9584 }
9585
9586 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009587}
9588
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009589static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309590{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009591 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009592 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309593
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009594 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309595}
9596
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009597/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009598static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009599{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009600 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009601 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009602 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009603
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009604 for_each_intel_crtc(state->dev, intel_crtc) {
9605 int pixel_rate;
9606
9607 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9608 if (IS_ERR(crtc_state))
9609 return PTR_ERR(crtc_state);
9610
9611 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009612 continue;
9613
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009614 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009615
9616 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009617 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009618 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9619
9620 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9621 }
9622
9623 return max_pixel_rate;
9624}
9625
9626static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9627{
9628 struct drm_i915_private *dev_priv = dev->dev_private;
9629 uint32_t val, data;
9630 int ret;
9631
9632 if (WARN((I915_READ(LCPLL_CTL) &
9633 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9634 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9635 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9636 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9637 "trying to change cdclk frequency with cdclk not enabled\n"))
9638 return;
9639
9640 mutex_lock(&dev_priv->rps.hw_lock);
9641 ret = sandybridge_pcode_write(dev_priv,
9642 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9643 mutex_unlock(&dev_priv->rps.hw_lock);
9644 if (ret) {
9645 DRM_ERROR("failed to inform pcode about cdclk change\n");
9646 return;
9647 }
9648
9649 val = I915_READ(LCPLL_CTL);
9650 val |= LCPLL_CD_SOURCE_FCLK;
9651 I915_WRITE(LCPLL_CTL, val);
9652
9653 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9654 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9655 DRM_ERROR("Switching to FCLK failed\n");
9656
9657 val = I915_READ(LCPLL_CTL);
9658 val &= ~LCPLL_CLK_FREQ_MASK;
9659
9660 switch (cdclk) {
9661 case 450000:
9662 val |= LCPLL_CLK_FREQ_450;
9663 data = 0;
9664 break;
9665 case 540000:
9666 val |= LCPLL_CLK_FREQ_54O_BDW;
9667 data = 1;
9668 break;
9669 case 337500:
9670 val |= LCPLL_CLK_FREQ_337_5_BDW;
9671 data = 2;
9672 break;
9673 case 675000:
9674 val |= LCPLL_CLK_FREQ_675_BDW;
9675 data = 3;
9676 break;
9677 default:
9678 WARN(1, "invalid cdclk frequency\n");
9679 return;
9680 }
9681
9682 I915_WRITE(LCPLL_CTL, val);
9683
9684 val = I915_READ(LCPLL_CTL);
9685 val &= ~LCPLL_CD_SOURCE_FCLK;
9686 I915_WRITE(LCPLL_CTL, val);
9687
9688 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9689 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9690 DRM_ERROR("Switching back to LCPLL failed\n");
9691
9692 mutex_lock(&dev_priv->rps.hw_lock);
9693 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9694 mutex_unlock(&dev_priv->rps.hw_lock);
9695
9696 intel_update_cdclk(dev);
9697
9698 WARN(cdclk != dev_priv->cdclk_freq,
9699 "cdclk requested %d kHz but got %d kHz\n",
9700 cdclk, dev_priv->cdclk_freq);
9701}
9702
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009703static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009704{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009705 struct drm_i915_private *dev_priv = to_i915(state->dev);
9706 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009707 int cdclk;
9708
9709 /*
9710 * FIXME should also account for plane ratio
9711 * once 64bpp pixel formats are supported.
9712 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009713 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009714 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009715 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009716 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009717 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009718 cdclk = 450000;
9719 else
9720 cdclk = 337500;
9721
9722 /*
9723 * FIXME move the cdclk caclulation to
9724 * compute_config() so we can fail gracegully.
9725 */
9726 if (cdclk > dev_priv->max_cdclk_freq) {
9727 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9728 cdclk, dev_priv->max_cdclk_freq);
9729 cdclk = dev_priv->max_cdclk_freq;
9730 }
9731
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009732 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009733
9734 return 0;
9735}
9736
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009737static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009738{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009739 struct drm_device *dev = old_state->dev;
9740 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009741
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009742 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009743}
9744
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009745static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9746 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009747{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009748 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009749 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009750
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009751 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009752
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009753 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009754}
9755
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309756static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9757 enum port port,
9758 struct intel_crtc_state *pipe_config)
9759{
9760 switch (port) {
9761 case PORT_A:
9762 pipe_config->ddi_pll_sel = SKL_DPLL0;
9763 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9764 break;
9765 case PORT_B:
9766 pipe_config->ddi_pll_sel = SKL_DPLL1;
9767 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9768 break;
9769 case PORT_C:
9770 pipe_config->ddi_pll_sel = SKL_DPLL2;
9771 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9772 break;
9773 default:
9774 DRM_ERROR("Incorrect port type\n");
9775 }
9776}
9777
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009778static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9779 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009780 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009781{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009782 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009783
9784 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9785 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9786
9787 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009788 case SKL_DPLL0:
9789 /*
9790 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9791 * of the shared DPLL framework and thus needs to be read out
9792 * separately
9793 */
9794 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9795 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9796 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009797 case SKL_DPLL1:
9798 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9799 break;
9800 case SKL_DPLL2:
9801 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9802 break;
9803 case SKL_DPLL3:
9804 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9805 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009806 }
9807}
9808
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009809static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9810 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009811 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009812{
9813 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9814
9815 switch (pipe_config->ddi_pll_sel) {
9816 case PORT_CLK_SEL_WRPLL1:
9817 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9818 break;
9819 case PORT_CLK_SEL_WRPLL2:
9820 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9821 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009822 case PORT_CLK_SEL_SPLL:
9823 pipe_config->shared_dpll = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009824 break;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009825 }
9826}
9827
Daniel Vetter26804af2014-06-25 22:01:55 +03009828static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009829 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009830{
9831 struct drm_device *dev = crtc->base.dev;
9832 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009833 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009834 enum port port;
9835 uint32_t tmp;
9836
9837 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9838
9839 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9840
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009841 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009842 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309843 else if (IS_BROXTON(dev))
9844 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009845 else
9846 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009847
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009848 if (pipe_config->shared_dpll >= 0) {
9849 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9850
9851 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9852 &pipe_config->dpll_hw_state));
9853 }
9854
Daniel Vetter26804af2014-06-25 22:01:55 +03009855 /*
9856 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9857 * DDI E. So just check whether this pipe is wired to DDI E and whether
9858 * the PCH transcoder is on.
9859 */
Damien Lespiauca370452013-12-03 13:56:24 +00009860 if (INTEL_INFO(dev)->gen < 9 &&
9861 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009862 pipe_config->has_pch_encoder = true;
9863
9864 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9865 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9866 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9867
9868 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9869 }
9870}
9871
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009872static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009873 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009874{
9875 struct drm_device *dev = crtc->base.dev;
9876 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009877 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009878 uint32_t tmp;
9879
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009880 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009881 POWER_DOMAIN_PIPE(crtc->pipe)))
9882 return false;
9883
Daniel Vettere143a212013-07-04 12:01:15 +02009884 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009885 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9886
Daniel Vettereccb1402013-05-22 00:50:22 +02009887 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9888 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9889 enum pipe trans_edp_pipe;
9890 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9891 default:
9892 WARN(1, "unknown pipe linked to edp transcoder\n");
9893 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9894 case TRANS_DDI_EDP_INPUT_A_ON:
9895 trans_edp_pipe = PIPE_A;
9896 break;
9897 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9898 trans_edp_pipe = PIPE_B;
9899 break;
9900 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9901 trans_edp_pipe = PIPE_C;
9902 break;
9903 }
9904
9905 if (trans_edp_pipe == crtc->pipe)
9906 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9907 }
9908
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009909 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009910 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009911 return false;
9912
Daniel Vettereccb1402013-05-22 00:50:22 +02009913 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009914 if (!(tmp & PIPECONF_ENABLE))
9915 return false;
9916
Daniel Vetter26804af2014-06-25 22:01:55 +03009917 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009918
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009919 intel_get_pipe_timings(crtc, pipe_config);
9920
Chandra Kondurua1b22782015-04-07 15:28:45 -07009921 if (INTEL_INFO(dev)->gen >= 9) {
9922 skl_init_scalers(dev, crtc, pipe_config);
9923 }
9924
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009925 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009926
9927 if (INTEL_INFO(dev)->gen >= 9) {
9928 pipe_config->scaler_state.scaler_id = -1;
9929 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9930 }
9931
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009932 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009933 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009934 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009935 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009936 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009937 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009938
Jesse Barnese59150d2014-01-07 13:30:45 -08009939 if (IS_HASWELL(dev))
9940 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9941 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009942
Clint Taylorebb69c92014-09-30 10:30:22 -07009943 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9944 pipe_config->pixel_multiplier =
9945 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9946 } else {
9947 pipe_config->pixel_multiplier = 1;
9948 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009949
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009950 return true;
9951}
9952
Chris Wilson560b85b2010-08-07 11:01:38 +01009953static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9954{
9955 struct drm_device *dev = crtc->dev;
9956 struct drm_i915_private *dev_priv = dev->dev_private;
9957 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009958 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009959
Ville Syrjälädc41c152014-08-13 11:57:05 +03009960 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009961 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9962 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009963 unsigned int stride = roundup_pow_of_two(width) * 4;
9964
9965 switch (stride) {
9966 default:
9967 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9968 width, stride);
9969 stride = 256;
9970 /* fallthrough */
9971 case 256:
9972 case 512:
9973 case 1024:
9974 case 2048:
9975 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009976 }
9977
Ville Syrjälädc41c152014-08-13 11:57:05 +03009978 cntl |= CURSOR_ENABLE |
9979 CURSOR_GAMMA_ENABLE |
9980 CURSOR_FORMAT_ARGB |
9981 CURSOR_STRIDE(stride);
9982
9983 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009984 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009985
Ville Syrjälädc41c152014-08-13 11:57:05 +03009986 if (intel_crtc->cursor_cntl != 0 &&
9987 (intel_crtc->cursor_base != base ||
9988 intel_crtc->cursor_size != size ||
9989 intel_crtc->cursor_cntl != cntl)) {
9990 /* On these chipsets we can only modify the base/size/stride
9991 * whilst the cursor is disabled.
9992 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009993 I915_WRITE(CURCNTR(PIPE_A), 0);
9994 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +03009995 intel_crtc->cursor_cntl = 0;
9996 }
9997
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009998 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009999 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010000 intel_crtc->cursor_base = base;
10001 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010002
10003 if (intel_crtc->cursor_size != size) {
10004 I915_WRITE(CURSIZE, size);
10005 intel_crtc->cursor_size = size;
10006 }
10007
Chris Wilson4b0e3332014-05-30 16:35:26 +030010008 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010009 I915_WRITE(CURCNTR(PIPE_A), cntl);
10010 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010011 intel_crtc->cursor_cntl = cntl;
10012 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010013}
10014
10015static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
10016{
10017 struct drm_device *dev = crtc->dev;
10018 struct drm_i915_private *dev_priv = dev->dev_private;
10019 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10020 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010021 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +010010022
Chris Wilson4b0e3332014-05-30 16:35:26 +030010023 cntl = 0;
10024 if (base) {
10025 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -080010026 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010027 case 64:
10028 cntl |= CURSOR_MODE_64_ARGB_AX;
10029 break;
10030 case 128:
10031 cntl |= CURSOR_MODE_128_ARGB_AX;
10032 break;
10033 case 256:
10034 cntl |= CURSOR_MODE_256_ARGB_AX;
10035 break;
10036 default:
Matt Roper3dd512f2015-02-27 10:12:00 -080010037 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010038 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010039 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010040 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010041
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010042 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010043 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +010010044 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010045
Matt Roper8e7d6882015-01-21 16:35:41 -080010046 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010047 cntl |= CURSOR_ROTATE_180;
10048
Chris Wilson4b0e3332014-05-30 16:35:26 +030010049 if (intel_crtc->cursor_cntl != cntl) {
10050 I915_WRITE(CURCNTR(pipe), cntl);
10051 POSTING_READ(CURCNTR(pipe));
10052 intel_crtc->cursor_cntl = cntl;
10053 }
10054
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010055 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010056 I915_WRITE(CURBASE(pipe), base);
10057 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010058
10059 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010060}
10061
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010062/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010063static void intel_crtc_update_cursor(struct drm_crtc *crtc,
10064 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010065{
10066 struct drm_device *dev = crtc->dev;
10067 struct drm_i915_private *dev_priv = dev->dev_private;
10068 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10069 int pipe = intel_crtc->pipe;
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010070 struct drm_plane_state *cursor_state = crtc->cursor->state;
10071 int x = cursor_state->crtc_x;
10072 int y = cursor_state->crtc_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010073 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010074
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010075 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010076 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010077
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010078 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010079 base = 0;
10080
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010081 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010082 base = 0;
10083
10084 if (x < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010085 if (x + cursor_state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010086 base = 0;
10087
10088 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10089 x = -x;
10090 }
10091 pos |= x << CURSOR_X_SHIFT;
10092
10093 if (y < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010094 if (y + cursor_state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010095 base = 0;
10096
10097 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10098 y = -y;
10099 }
10100 pos |= y << CURSOR_Y_SHIFT;
10101
Chris Wilson4b0e3332014-05-30 16:35:26 +030010102 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010103 return;
10104
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010105 I915_WRITE(CURPOS(pipe), pos);
10106
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010107 /* ILK+ do this automagically */
10108 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010109 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010110 base += (cursor_state->crtc_h *
10111 cursor_state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010112 }
10113
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010114 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010115 i845_update_cursor(crtc, base);
10116 else
10117 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010118}
10119
Ville Syrjälädc41c152014-08-13 11:57:05 +030010120static bool cursor_size_ok(struct drm_device *dev,
10121 uint32_t width, uint32_t height)
10122{
10123 if (width == 0 || height == 0)
10124 return false;
10125
10126 /*
10127 * 845g/865g are special in that they are only limited by
10128 * the width of their cursors, the height is arbitrary up to
10129 * the precision of the register. Everything else requires
10130 * square cursors, limited to a few power-of-two sizes.
10131 */
10132 if (IS_845G(dev) || IS_I865G(dev)) {
10133 if ((width & 63) != 0)
10134 return false;
10135
10136 if (width > (IS_845G(dev) ? 64 : 512))
10137 return false;
10138
10139 if (height > 1023)
10140 return false;
10141 } else {
10142 switch (width | height) {
10143 case 256:
10144 case 128:
10145 if (IS_GEN2(dev))
10146 return false;
10147 case 64:
10148 break;
10149 default:
10150 return false;
10151 }
10152 }
10153
10154 return true;
10155}
10156
Jesse Barnes79e53942008-11-07 14:24:08 -080010157static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010158 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010159{
James Simmons72034252010-08-03 01:33:19 +010010160 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010162
James Simmons72034252010-08-03 01:33:19 +010010163 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010164 intel_crtc->lut_r[i] = red[i] >> 8;
10165 intel_crtc->lut_g[i] = green[i] >> 8;
10166 intel_crtc->lut_b[i] = blue[i] >> 8;
10167 }
10168
10169 intel_crtc_load_lut(crtc);
10170}
10171
Jesse Barnes79e53942008-11-07 14:24:08 -080010172/* VESA 640x480x72Hz mode to set on the pipe */
10173static struct drm_display_mode load_detect_mode = {
10174 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10175 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10176};
10177
Daniel Vettera8bb6812014-02-10 18:00:39 +010010178struct drm_framebuffer *
10179__intel_framebuffer_create(struct drm_device *dev,
10180 struct drm_mode_fb_cmd2 *mode_cmd,
10181 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010182{
10183 struct intel_framebuffer *intel_fb;
10184 int ret;
10185
10186 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010187 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010188 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010189
10190 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010191 if (ret)
10192 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010193
10194 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010195
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010196err:
10197 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010198 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010199}
10200
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010201static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010202intel_framebuffer_create(struct drm_device *dev,
10203 struct drm_mode_fb_cmd2 *mode_cmd,
10204 struct drm_i915_gem_object *obj)
10205{
10206 struct drm_framebuffer *fb;
10207 int ret;
10208
10209 ret = i915_mutex_lock_interruptible(dev);
10210 if (ret)
10211 return ERR_PTR(ret);
10212 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10213 mutex_unlock(&dev->struct_mutex);
10214
10215 return fb;
10216}
10217
Chris Wilsond2dff872011-04-19 08:36:26 +010010218static u32
10219intel_framebuffer_pitch_for_width(int width, int bpp)
10220{
10221 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10222 return ALIGN(pitch, 64);
10223}
10224
10225static u32
10226intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10227{
10228 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010229 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010230}
10231
10232static struct drm_framebuffer *
10233intel_framebuffer_create_for_mode(struct drm_device *dev,
10234 struct drm_display_mode *mode,
10235 int depth, int bpp)
10236{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010237 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010238 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010239 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010240
10241 obj = i915_gem_alloc_object(dev,
10242 intel_framebuffer_size_for_mode(mode, bpp));
10243 if (obj == NULL)
10244 return ERR_PTR(-ENOMEM);
10245
10246 mode_cmd.width = mode->hdisplay;
10247 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010248 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10249 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010250 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010251
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010252 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10253 if (IS_ERR(fb))
10254 drm_gem_object_unreference_unlocked(&obj->base);
10255
10256 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010257}
10258
10259static struct drm_framebuffer *
10260mode_fits_in_fbdev(struct drm_device *dev,
10261 struct drm_display_mode *mode)
10262{
Daniel Vetter06957262015-08-10 13:34:08 +020010263#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010264 struct drm_i915_private *dev_priv = dev->dev_private;
10265 struct drm_i915_gem_object *obj;
10266 struct drm_framebuffer *fb;
10267
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010268 if (!dev_priv->fbdev)
10269 return NULL;
10270
10271 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010272 return NULL;
10273
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010274 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010275 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010276
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010277 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010278 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10279 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010280 return NULL;
10281
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010282 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010283 return NULL;
10284
10285 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010286#else
10287 return NULL;
10288#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010289}
10290
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010291static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10292 struct drm_crtc *crtc,
10293 struct drm_display_mode *mode,
10294 struct drm_framebuffer *fb,
10295 int x, int y)
10296{
10297 struct drm_plane_state *plane_state;
10298 int hdisplay, vdisplay;
10299 int ret;
10300
10301 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10302 if (IS_ERR(plane_state))
10303 return PTR_ERR(plane_state);
10304
10305 if (mode)
10306 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10307 else
10308 hdisplay = vdisplay = 0;
10309
10310 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10311 if (ret)
10312 return ret;
10313 drm_atomic_set_fb_for_plane(plane_state, fb);
10314 plane_state->crtc_x = 0;
10315 plane_state->crtc_y = 0;
10316 plane_state->crtc_w = hdisplay;
10317 plane_state->crtc_h = vdisplay;
10318 plane_state->src_x = x << 16;
10319 plane_state->src_y = y << 16;
10320 plane_state->src_w = hdisplay << 16;
10321 plane_state->src_h = vdisplay << 16;
10322
10323 return 0;
10324}
10325
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010326bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010327 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010328 struct intel_load_detect_pipe *old,
10329 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010330{
10331 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010332 struct intel_encoder *intel_encoder =
10333 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010334 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010335 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010336 struct drm_crtc *crtc = NULL;
10337 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010338 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010339 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010340 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010341 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010342 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010343 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010344
Chris Wilsond2dff872011-04-19 08:36:26 +010010345 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010346 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010347 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010348
Rob Clark51fd3712013-11-19 12:10:12 -050010349retry:
10350 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10351 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010352 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010353
Jesse Barnes79e53942008-11-07 14:24:08 -080010354 /*
10355 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010356 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010357 * - if the connector already has an assigned crtc, use it (but make
10358 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010359 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010360 * - try to find the first unused crtc that can drive this connector,
10361 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010362 */
10363
10364 /* See if we already have a CRTC for this connector */
10365 if (encoder->crtc) {
10366 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010367
Rob Clark51fd3712013-11-19 12:10:12 -050010368 ret = drm_modeset_lock(&crtc->mutex, ctx);
10369 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010370 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010371 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10372 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010373 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010374
Daniel Vetter24218aa2012-08-12 19:27:11 +020010375 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010376 old->load_detect_temp = false;
10377
10378 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010379 if (connector->dpms != DRM_MODE_DPMS_ON)
10380 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010381
Chris Wilson71731882011-04-19 23:10:58 +010010382 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010383 }
10384
10385 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010386 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010387 i++;
10388 if (!(encoder->possible_crtcs & (1 << i)))
10389 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010390 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010391 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010392
10393 crtc = possible_crtc;
10394 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010395 }
10396
10397 /*
10398 * If we didn't find an unused CRTC, don't use any.
10399 */
10400 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010401 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010402 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010403 }
10404
Rob Clark51fd3712013-11-19 12:10:12 -050010405 ret = drm_modeset_lock(&crtc->mutex, ctx);
10406 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010407 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010408 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10409 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010410 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010411
10412 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010413 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010414 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010415 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010416
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010417 state = drm_atomic_state_alloc(dev);
10418 if (!state)
10419 return false;
10420
10421 state->acquire_ctx = ctx;
10422
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010423 connector_state = drm_atomic_get_connector_state(state, connector);
10424 if (IS_ERR(connector_state)) {
10425 ret = PTR_ERR(connector_state);
10426 goto fail;
10427 }
10428
10429 connector_state->crtc = crtc;
10430 connector_state->best_encoder = &intel_encoder->base;
10431
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010432 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10433 if (IS_ERR(crtc_state)) {
10434 ret = PTR_ERR(crtc_state);
10435 goto fail;
10436 }
10437
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010438 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010439
Chris Wilson64927112011-04-20 07:25:26 +010010440 if (!mode)
10441 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010442
Chris Wilsond2dff872011-04-19 08:36:26 +010010443 /* We need a framebuffer large enough to accommodate all accesses
10444 * that the plane may generate whilst we perform load detection.
10445 * We can not rely on the fbcon either being present (we get called
10446 * during its initialisation to detect all boot displays, or it may
10447 * not even exist) or that it is large enough to satisfy the
10448 * requested mode.
10449 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010450 fb = mode_fits_in_fbdev(dev, mode);
10451 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010452 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010453 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10454 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010455 } else
10456 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010457 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010458 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010459 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010460 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010461
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010462 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10463 if (ret)
10464 goto fail;
10465
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010466 drm_mode_copy(&crtc_state->base.mode, mode);
10467
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010468 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010469 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010470 if (old->release_fb)
10471 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010472 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010473 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010474 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010475
Jesse Barnes79e53942008-11-07 14:24:08 -080010476 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010477 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010478 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010479
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010480fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010481 drm_atomic_state_free(state);
10482 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010483
Rob Clark51fd3712013-11-19 12:10:12 -050010484 if (ret == -EDEADLK) {
10485 drm_modeset_backoff(ctx);
10486 goto retry;
10487 }
10488
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010489 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010490}
10491
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010492void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010493 struct intel_load_detect_pipe *old,
10494 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010495{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010496 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010497 struct intel_encoder *intel_encoder =
10498 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010499 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010500 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010501 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010502 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010503 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010504 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010505 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010506
Chris Wilsond2dff872011-04-19 08:36:26 +010010507 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010508 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010509 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010510
Chris Wilson8261b192011-04-19 23:18:09 +010010511 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010512 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010513 if (!state)
10514 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010515
10516 state->acquire_ctx = ctx;
10517
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010518 connector_state = drm_atomic_get_connector_state(state, connector);
10519 if (IS_ERR(connector_state))
10520 goto fail;
10521
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010522 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10523 if (IS_ERR(crtc_state))
10524 goto fail;
10525
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010526 connector_state->best_encoder = NULL;
10527 connector_state->crtc = NULL;
10528
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010529 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010530
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010531 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10532 0, 0);
10533 if (ret)
10534 goto fail;
10535
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010536 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010537 if (ret)
10538 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010539
Daniel Vetter36206362012-12-10 20:42:17 +010010540 if (old->release_fb) {
10541 drm_framebuffer_unregister_private(old->release_fb);
10542 drm_framebuffer_unreference(old->release_fb);
10543 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010544
Chris Wilson0622a532011-04-21 09:32:11 +010010545 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010546 }
10547
Eric Anholtc751ce42010-03-25 11:48:48 -070010548 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010549 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10550 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010551
10552 return;
10553fail:
10554 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10555 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010556}
10557
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010558static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010559 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010560{
10561 struct drm_i915_private *dev_priv = dev->dev_private;
10562 u32 dpll = pipe_config->dpll_hw_state.dpll;
10563
10564 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010565 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010566 else if (HAS_PCH_SPLIT(dev))
10567 return 120000;
10568 else if (!IS_GEN2(dev))
10569 return 96000;
10570 else
10571 return 48000;
10572}
10573
Jesse Barnes79e53942008-11-07 14:24:08 -080010574/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010575static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010576 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010577{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010578 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010579 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010580 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010581 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010582 u32 fp;
10583 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010584 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010585 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010586
10587 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010588 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010589 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010590 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010591
10592 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010593 if (IS_PINEVIEW(dev)) {
10594 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10595 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010596 } else {
10597 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10598 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10599 }
10600
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010601 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010602 if (IS_PINEVIEW(dev))
10603 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10604 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010605 else
10606 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010607 DPLL_FPA01_P1_POST_DIV_SHIFT);
10608
10609 switch (dpll & DPLL_MODE_MASK) {
10610 case DPLLB_MODE_DAC_SERIAL:
10611 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10612 5 : 10;
10613 break;
10614 case DPLLB_MODE_LVDS:
10615 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10616 7 : 14;
10617 break;
10618 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010619 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010620 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010621 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010622 }
10623
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010624 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010625 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010626 else
Imre Deakdccbea32015-06-22 23:35:51 +030010627 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010628 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010629 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010630 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010631
10632 if (is_lvds) {
10633 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10634 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010635
10636 if (lvds & LVDS_CLKB_POWER_UP)
10637 clock.p2 = 7;
10638 else
10639 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010640 } else {
10641 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10642 clock.p1 = 2;
10643 else {
10644 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10645 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10646 }
10647 if (dpll & PLL_P2_DIVIDE_BY_4)
10648 clock.p2 = 4;
10649 else
10650 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010651 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010652
Imre Deakdccbea32015-06-22 23:35:51 +030010653 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010654 }
10655
Ville Syrjälä18442d02013-09-13 16:00:08 +030010656 /*
10657 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010658 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010659 * encoder's get_config() function.
10660 */
Imre Deakdccbea32015-06-22 23:35:51 +030010661 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010662}
10663
Ville Syrjälä6878da02013-09-13 15:59:11 +030010664int intel_dotclock_calculate(int link_freq,
10665 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010666{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010667 /*
10668 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010669 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010670 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010671 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010672 *
10673 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010674 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010675 */
10676
Ville Syrjälä6878da02013-09-13 15:59:11 +030010677 if (!m_n->link_n)
10678 return 0;
10679
10680 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10681}
10682
Ville Syrjälä18442d02013-09-13 16:00:08 +030010683static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010684 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010685{
10686 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010687
10688 /* read out port_clock from the DPLL */
10689 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010690
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010691 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010692 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010693 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010694 * agree once we know their relationship in the encoder's
10695 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010696 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010697 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010698 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10699 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010700}
10701
10702/** Returns the currently programmed mode of the given pipe. */
10703struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10704 struct drm_crtc *crtc)
10705{
Jesse Barnes548f2452011-02-17 10:40:53 -080010706 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010707 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010708 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010709 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010710 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010711 int htot = I915_READ(HTOTAL(cpu_transcoder));
10712 int hsync = I915_READ(HSYNC(cpu_transcoder));
10713 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10714 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010715 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010716
10717 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10718 if (!mode)
10719 return NULL;
10720
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010721 /*
10722 * Construct a pipe_config sufficient for getting the clock info
10723 * back out of crtc_clock_get.
10724 *
10725 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10726 * to use a real value here instead.
10727 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010728 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010729 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010730 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10731 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10732 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010733 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10734
Ville Syrjälä773ae032013-09-23 17:48:20 +030010735 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010736 mode->hdisplay = (htot & 0xffff) + 1;
10737 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10738 mode->hsync_start = (hsync & 0xffff) + 1;
10739 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10740 mode->vdisplay = (vtot & 0xffff) + 1;
10741 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10742 mode->vsync_start = (vsync & 0xffff) + 1;
10743 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10744
10745 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010746
10747 return mode;
10748}
10749
Chris Wilsonf047e392012-07-21 12:31:41 +010010750void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010751{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010752 struct drm_i915_private *dev_priv = dev->dev_private;
10753
Chris Wilsonf62a0072014-02-21 17:55:39 +000010754 if (dev_priv->mm.busy)
10755 return;
10756
Paulo Zanoni43694d62014-03-07 20:08:08 -030010757 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010758 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010759 if (INTEL_INFO(dev)->gen >= 6)
10760 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010761 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010762}
10763
10764void intel_mark_idle(struct drm_device *dev)
10765{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010766 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010767
Chris Wilsonf62a0072014-02-21 17:55:39 +000010768 if (!dev_priv->mm.busy)
10769 return;
10770
10771 dev_priv->mm.busy = false;
10772
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010773 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010774 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010775
Paulo Zanoni43694d62014-03-07 20:08:08 -030010776 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010777}
10778
Jesse Barnes79e53942008-11-07 14:24:08 -080010779static void intel_crtc_destroy(struct drm_crtc *crtc)
10780{
10781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010782 struct drm_device *dev = crtc->dev;
10783 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010784
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010785 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010786 work = intel_crtc->unpin_work;
10787 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010788 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010789
10790 if (work) {
10791 cancel_work_sync(&work->work);
10792 kfree(work);
10793 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010794
10795 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010796
Jesse Barnes79e53942008-11-07 14:24:08 -080010797 kfree(intel_crtc);
10798}
10799
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010800static void intel_unpin_work_fn(struct work_struct *__work)
10801{
10802 struct intel_unpin_work *work =
10803 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010804 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10805 struct drm_device *dev = crtc->base.dev;
10806 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010807
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010808 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010809 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010810 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010811
John Harrisonf06cc1b2014-11-24 18:49:37 +000010812 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010813 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010814 mutex_unlock(&dev->struct_mutex);
10815
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010816 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010817 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010818
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010819 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10820 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010821
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010822 kfree(work);
10823}
10824
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010825static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010826 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010827{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10829 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010830 unsigned long flags;
10831
10832 /* Ignore early vblank irqs */
10833 if (intel_crtc == NULL)
10834 return;
10835
Daniel Vetterf3260382014-09-15 14:55:23 +020010836 /*
10837 * This is called both by irq handlers and the reset code (to complete
10838 * lost pageflips) so needs the full irqsave spinlocks.
10839 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010840 spin_lock_irqsave(&dev->event_lock, flags);
10841 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010842
10843 /* Ensure we don't miss a work->pending update ... */
10844 smp_rmb();
10845
10846 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010847 spin_unlock_irqrestore(&dev->event_lock, flags);
10848 return;
10849 }
10850
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010851 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010852
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010853 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010854}
10855
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010856void intel_finish_page_flip(struct drm_device *dev, int pipe)
10857{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010858 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010859 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10860
Mario Kleiner49b14a52010-12-09 07:00:07 +010010861 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010862}
10863
10864void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10865{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010866 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010867 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10868
Mario Kleiner49b14a52010-12-09 07:00:07 +010010869 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010870}
10871
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010872/* Is 'a' after or equal to 'b'? */
10873static bool g4x_flip_count_after_eq(u32 a, u32 b)
10874{
10875 return !((a - b) & 0x80000000);
10876}
10877
10878static bool page_flip_finished(struct intel_crtc *crtc)
10879{
10880 struct drm_device *dev = crtc->base.dev;
10881 struct drm_i915_private *dev_priv = dev->dev_private;
10882
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010883 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10884 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10885 return true;
10886
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010887 /*
10888 * The relevant registers doen't exist on pre-ctg.
10889 * As the flip done interrupt doesn't trigger for mmio
10890 * flips on gmch platforms, a flip count check isn't
10891 * really needed there. But since ctg has the registers,
10892 * include it in the check anyway.
10893 */
10894 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10895 return true;
10896
10897 /*
10898 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10899 * used the same base address. In that case the mmio flip might
10900 * have completed, but the CS hasn't even executed the flip yet.
10901 *
10902 * A flip count check isn't enough as the CS might have updated
10903 * the base address just after start of vblank, but before we
10904 * managed to process the interrupt. This means we'd complete the
10905 * CS flip too soon.
10906 *
10907 * Combining both checks should get us a good enough result. It may
10908 * still happen that the CS flip has been executed, but has not
10909 * yet actually completed. But in case the base address is the same
10910 * anyway, we don't really care.
10911 */
10912 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10913 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030010914 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010915 crtc->unpin_work->flip_count);
10916}
10917
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010918void intel_prepare_page_flip(struct drm_device *dev, int plane)
10919{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010920 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010921 struct intel_crtc *intel_crtc =
10922 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10923 unsigned long flags;
10924
Daniel Vetterf3260382014-09-15 14:55:23 +020010925
10926 /*
10927 * This is called both by irq handlers and the reset code (to complete
10928 * lost pageflips) so needs the full irqsave spinlocks.
10929 *
10930 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010931 * generate a page-flip completion irq, i.e. every modeset
10932 * is also accompanied by a spurious intel_prepare_page_flip().
10933 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010934 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010935 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010936 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010937 spin_unlock_irqrestore(&dev->event_lock, flags);
10938}
10939
Chris Wilson60426392015-10-10 10:44:32 +010010940static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010941{
10942 /* Ensure that the work item is consistent when activating it ... */
10943 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010010944 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010945 /* and that it is marked active as soon as the irq could fire. */
10946 smp_wmb();
10947}
10948
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010949static int intel_gen2_queue_flip(struct drm_device *dev,
10950 struct drm_crtc *crtc,
10951 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010952 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010953 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010954 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010955{
John Harrison6258fbe2015-05-29 17:43:48 +010010956 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010957 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010958 u32 flip_mask;
10959 int ret;
10960
John Harrison5fb9de12015-05-29 17:44:07 +010010961 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010962 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010963 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010964
10965 /* Can't queue multiple flips, so wait for the previous
10966 * one to finish before executing the next.
10967 */
10968 if (intel_crtc->plane)
10969 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10970 else
10971 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010972 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10973 intel_ring_emit(ring, MI_NOOP);
10974 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10975 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10976 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010977 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010978 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010979
Chris Wilson60426392015-10-10 10:44:32 +010010980 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010981 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010982}
10983
10984static int intel_gen3_queue_flip(struct drm_device *dev,
10985 struct drm_crtc *crtc,
10986 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010987 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010988 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010989 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010990{
John Harrison6258fbe2015-05-29 17:43:48 +010010991 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010992 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010993 u32 flip_mask;
10994 int ret;
10995
John Harrison5fb9de12015-05-29 17:44:07 +010010996 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010997 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010998 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010999
11000 if (intel_crtc->plane)
11001 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11002 else
11003 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011004 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11005 intel_ring_emit(ring, MI_NOOP);
11006 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11007 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11008 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011009 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011010 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011011
Chris Wilson60426392015-10-10 10:44:32 +010011012 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011013 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011014}
11015
11016static int intel_gen4_queue_flip(struct drm_device *dev,
11017 struct drm_crtc *crtc,
11018 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011019 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011020 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011021 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011022{
John Harrison6258fbe2015-05-29 17:43:48 +010011023 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011024 struct drm_i915_private *dev_priv = dev->dev_private;
11025 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11026 uint32_t pf, pipesrc;
11027 int ret;
11028
John Harrison5fb9de12015-05-29 17:44:07 +010011029 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011030 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011031 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011032
11033 /* i965+ uses the linear or tiled offsets from the
11034 * Display Registers (which do not change across a page-flip)
11035 * so we need only reprogram the base address.
11036 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011037 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11038 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11039 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011040 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011041 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011042
11043 /* XXX Enabling the panel-fitter across page-flip is so far
11044 * untested on non-native modes, so ignore it for now.
11045 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11046 */
11047 pf = 0;
11048 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011049 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011050
Chris Wilson60426392015-10-10 10:44:32 +010011051 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011052 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011053}
11054
11055static int intel_gen6_queue_flip(struct drm_device *dev,
11056 struct drm_crtc *crtc,
11057 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011058 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011059 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011060 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011061{
John Harrison6258fbe2015-05-29 17:43:48 +010011062 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011063 struct drm_i915_private *dev_priv = dev->dev_private;
11064 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11065 uint32_t pf, pipesrc;
11066 int ret;
11067
John Harrison5fb9de12015-05-29 17:44:07 +010011068 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011069 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011070 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011071
Daniel Vetter6d90c952012-04-26 23:28:05 +020011072 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11073 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11074 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011075 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011076
Chris Wilson99d9acd2012-04-17 20:37:00 +010011077 /* Contrary to the suggestions in the documentation,
11078 * "Enable Panel Fitter" does not seem to be required when page
11079 * flipping with a non-native mode, and worse causes a normal
11080 * modeset to fail.
11081 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11082 */
11083 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011084 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011085 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011086
Chris Wilson60426392015-10-10 10:44:32 +010011087 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011088 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011089}
11090
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011091static int intel_gen7_queue_flip(struct drm_device *dev,
11092 struct drm_crtc *crtc,
11093 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011094 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011095 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011096 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011097{
John Harrison6258fbe2015-05-29 17:43:48 +010011098 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011099 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011100 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011101 int len, ret;
11102
Robin Schroereba905b2014-05-18 02:24:50 +020011103 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011104 case PLANE_A:
11105 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11106 break;
11107 case PLANE_B:
11108 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11109 break;
11110 case PLANE_C:
11111 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11112 break;
11113 default:
11114 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011115 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011116 }
11117
Chris Wilsonffe74d72013-08-26 20:58:12 +010011118 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011119 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011120 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011121 /*
11122 * On Gen 8, SRM is now taking an extra dword to accommodate
11123 * 48bits addresses, and we need a NOOP for the batch size to
11124 * stay even.
11125 */
11126 if (IS_GEN8(dev))
11127 len += 2;
11128 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011129
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011130 /*
11131 * BSpec MI_DISPLAY_FLIP for IVB:
11132 * "The full packet must be contained within the same cache line."
11133 *
11134 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11135 * cacheline, if we ever start emitting more commands before
11136 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11137 * then do the cacheline alignment, and finally emit the
11138 * MI_DISPLAY_FLIP.
11139 */
John Harrisonbba09b12015-05-29 17:44:06 +010011140 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011141 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011142 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011143
John Harrison5fb9de12015-05-29 17:44:07 +010011144 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011145 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011146 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011147
Chris Wilsonffe74d72013-08-26 20:58:12 +010011148 /* Unmask the flip-done completion message. Note that the bspec says that
11149 * we should do this for both the BCS and RCS, and that we must not unmask
11150 * more than one flip event at any time (or ensure that one flip message
11151 * can be sent by waiting for flip-done prior to queueing new flips).
11152 * Experimentation says that BCS works despite DERRMR masking all
11153 * flip-done completion events and that unmasking all planes at once
11154 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11155 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11156 */
11157 if (ring->id == RCS) {
11158 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011159 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011160 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11161 DERRMR_PIPEB_PRI_FLIP_DONE |
11162 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011163 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011164 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011165 MI_SRM_LRM_GLOBAL_GTT);
11166 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011167 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011168 MI_SRM_LRM_GLOBAL_GTT);
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011169 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011170 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011171 if (IS_GEN8(dev)) {
11172 intel_ring_emit(ring, 0);
11173 intel_ring_emit(ring, MI_NOOP);
11174 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011175 }
11176
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011177 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011178 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011179 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011180 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011181
Chris Wilson60426392015-10-10 10:44:32 +010011182 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011183 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011184}
11185
Sourab Gupta84c33a62014-06-02 16:47:17 +053011186static bool use_mmio_flip(struct intel_engine_cs *ring,
11187 struct drm_i915_gem_object *obj)
11188{
11189 /*
11190 * This is not being used for older platforms, because
11191 * non-availability of flip done interrupt forces us to use
11192 * CS flips. Older platforms derive flip done using some clever
11193 * tricks involving the flip_pending status bits and vblank irqs.
11194 * So using MMIO flips there would disrupt this mechanism.
11195 */
11196
Chris Wilson8e09bf82014-07-08 10:40:30 +010011197 if (ring == NULL)
11198 return true;
11199
Sourab Gupta84c33a62014-06-02 16:47:17 +053011200 if (INTEL_INFO(ring->dev)->gen < 5)
11201 return false;
11202
11203 if (i915.use_mmio_flip < 0)
11204 return false;
11205 else if (i915.use_mmio_flip > 0)
11206 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011207 else if (i915.enable_execlists)
11208 return true;
Alex Goinsfd8e0582015-11-25 18:43:38 -080011209 else if (obj->base.dma_buf &&
11210 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11211 false))
11212 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011213 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011214 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011215}
11216
Chris Wilson60426392015-10-10 10:44:32 +010011217static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011218 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011219 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011220{
11221 struct drm_device *dev = intel_crtc->base.dev;
11222 struct drm_i915_private *dev_priv = dev->dev_private;
11223 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011224 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011225 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011226
11227 ctl = I915_READ(PLANE_CTL(pipe, 0));
11228 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011229 switch (fb->modifier[0]) {
11230 case DRM_FORMAT_MOD_NONE:
11231 break;
11232 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011233 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011234 break;
11235 case I915_FORMAT_MOD_Y_TILED:
11236 ctl |= PLANE_CTL_TILED_Y;
11237 break;
11238 case I915_FORMAT_MOD_Yf_TILED:
11239 ctl |= PLANE_CTL_TILED_YF;
11240 break;
11241 default:
11242 MISSING_CASE(fb->modifier[0]);
11243 }
Damien Lespiauff944562014-11-20 14:58:16 +000011244
11245 /*
11246 * The stride is either expressed as a multiple of 64 bytes chunks for
11247 * linear buffers or in number of tiles for tiled buffers.
11248 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011249 if (intel_rotation_90_or_270(rotation)) {
11250 /* stride = Surface height in tiles */
11251 tile_height = intel_tile_height(dev, fb->pixel_format,
11252 fb->modifier[0], 0);
11253 stride = DIV_ROUND_UP(fb->height, tile_height);
11254 } else {
11255 stride = fb->pitches[0] /
11256 intel_fb_stride_alignment(dev, fb->modifier[0],
11257 fb->pixel_format);
11258 }
Damien Lespiauff944562014-11-20 14:58:16 +000011259
11260 /*
11261 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11262 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11263 */
11264 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11265 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11266
Chris Wilson60426392015-10-10 10:44:32 +010011267 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011268 POSTING_READ(PLANE_SURF(pipe, 0));
11269}
11270
Chris Wilson60426392015-10-10 10:44:32 +010011271static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11272 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011273{
11274 struct drm_device *dev = intel_crtc->base.dev;
11275 struct drm_i915_private *dev_priv = dev->dev_private;
11276 struct intel_framebuffer *intel_fb =
11277 to_intel_framebuffer(intel_crtc->base.primary->fb);
11278 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011279 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011280 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011281
Sourab Gupta84c33a62014-06-02 16:47:17 +053011282 dspcntr = I915_READ(reg);
11283
Damien Lespiauc5d97472014-10-25 00:11:11 +010011284 if (obj->tiling_mode != I915_TILING_NONE)
11285 dspcntr |= DISPPLANE_TILED;
11286 else
11287 dspcntr &= ~DISPPLANE_TILED;
11288
Sourab Gupta84c33a62014-06-02 16:47:17 +053011289 I915_WRITE(reg, dspcntr);
11290
Chris Wilson60426392015-10-10 10:44:32 +010011291 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011292 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011293}
11294
11295/*
11296 * XXX: This is the temporary way to update the plane registers until we get
11297 * around to using the usual plane update functions for MMIO flips
11298 */
Chris Wilson60426392015-10-10 10:44:32 +010011299static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011300{
Chris Wilson60426392015-10-10 10:44:32 +010011301 struct intel_crtc *crtc = mmio_flip->crtc;
11302 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011303
Chris Wilson60426392015-10-10 10:44:32 +010011304 spin_lock_irq(&crtc->base.dev->event_lock);
11305 work = crtc->unpin_work;
11306 spin_unlock_irq(&crtc->base.dev->event_lock);
11307 if (work == NULL)
11308 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011309
Chris Wilson60426392015-10-10 10:44:32 +010011310 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011311
Chris Wilson60426392015-10-10 10:44:32 +010011312 intel_pipe_update_start(crtc);
11313
11314 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011315 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011316 else
11317 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011318 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011319
Chris Wilson60426392015-10-10 10:44:32 +010011320 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011321}
11322
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011323static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011324{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011325 struct intel_mmio_flip *mmio_flip =
11326 container_of(work, struct intel_mmio_flip, work);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011327 struct intel_framebuffer *intel_fb =
11328 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11329 struct drm_i915_gem_object *obj = intel_fb->obj;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011330
Chris Wilson60426392015-10-10 10:44:32 +010011331 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011332 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011333 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011334 false, NULL,
11335 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011336 i915_gem_request_unreference__unlocked(mmio_flip->req);
11337 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011338
Alex Goinsfd8e0582015-11-25 18:43:38 -080011339 /* For framebuffer backed by dmabuf, wait for fence */
11340 if (obj->base.dma_buf)
11341 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11342 false, false,
11343 MAX_SCHEDULE_TIMEOUT) < 0);
11344
Chris Wilson60426392015-10-10 10:44:32 +010011345 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011346 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011347}
11348
11349static int intel_queue_mmio_flip(struct drm_device *dev,
11350 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011351 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011352{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011353 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011354
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011355 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11356 if (mmio_flip == NULL)
11357 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011358
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011359 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011360 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011361 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011362 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011363
11364 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11365 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011366
Sourab Gupta84c33a62014-06-02 16:47:17 +053011367 return 0;
11368}
11369
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011370static int intel_default_queue_flip(struct drm_device *dev,
11371 struct drm_crtc *crtc,
11372 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011373 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011374 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011375 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011376{
11377 return -ENODEV;
11378}
11379
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011380static bool __intel_pageflip_stall_check(struct drm_device *dev,
11381 struct drm_crtc *crtc)
11382{
11383 struct drm_i915_private *dev_priv = dev->dev_private;
11384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11385 struct intel_unpin_work *work = intel_crtc->unpin_work;
11386 u32 addr;
11387
11388 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11389 return true;
11390
Chris Wilson908565c2015-08-12 13:08:22 +010011391 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11392 return false;
11393
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011394 if (!work->enable_stall_check)
11395 return false;
11396
11397 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011398 if (work->flip_queued_req &&
11399 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011400 return false;
11401
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011402 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011403 }
11404
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011405 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011406 return false;
11407
11408 /* Potential stall - if we see that the flip has happened,
11409 * assume a missed interrupt. */
11410 if (INTEL_INFO(dev)->gen >= 4)
11411 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11412 else
11413 addr = I915_READ(DSPADDR(intel_crtc->plane));
11414
11415 /* There is a potential issue here with a false positive after a flip
11416 * to the same address. We could address this by checking for a
11417 * non-incrementing frame counter.
11418 */
11419 return addr == work->gtt_offset;
11420}
11421
11422void intel_check_page_flip(struct drm_device *dev, int pipe)
11423{
11424 struct drm_i915_private *dev_priv = dev->dev_private;
11425 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11426 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011427 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011428
Dave Gordon6c51d462015-03-06 15:34:26 +000011429 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011430
11431 if (crtc == NULL)
11432 return;
11433
Daniel Vetterf3260382014-09-15 14:55:23 +020011434 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011435 work = intel_crtc->unpin_work;
11436 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011437 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011438 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011439 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011440 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011441 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011442 if (work != NULL &&
11443 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11444 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011445 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011446}
11447
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011448static int intel_crtc_page_flip(struct drm_crtc *crtc,
11449 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011450 struct drm_pending_vblank_event *event,
11451 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011452{
11453 struct drm_device *dev = crtc->dev;
11454 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011455 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011456 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011457 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011458 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011459 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011460 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011461 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011462 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011463 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011464 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011465
Matt Roper2ff8fde2014-07-08 07:50:07 -070011466 /*
11467 * drm_mode_page_flip_ioctl() should already catch this, but double
11468 * check to be safe. In the future we may enable pageflipping from
11469 * a disabled primary plane.
11470 */
11471 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11472 return -EBUSY;
11473
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011474 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011475 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011476 return -EINVAL;
11477
11478 /*
11479 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11480 * Note that pitch changes could also affect these register.
11481 */
11482 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011483 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11484 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011485 return -EINVAL;
11486
Chris Wilsonf900db42014-02-20 09:26:13 +000011487 if (i915_terminally_wedged(&dev_priv->gpu_error))
11488 goto out_hang;
11489
Daniel Vetterb14c5672013-09-19 12:18:32 +020011490 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011491 if (work == NULL)
11492 return -ENOMEM;
11493
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011494 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011495 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011496 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011497 INIT_WORK(&work->work, intel_unpin_work_fn);
11498
Daniel Vetter87b6b102014-05-15 15:33:46 +020011499 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011500 if (ret)
11501 goto free_work;
11502
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011503 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011504 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011505 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011506 /* Before declaring the flip queue wedged, check if
11507 * the hardware completed the operation behind our backs.
11508 */
11509 if (__intel_pageflip_stall_check(dev, crtc)) {
11510 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11511 page_flip_completed(intel_crtc);
11512 } else {
11513 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011514 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011515
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011516 drm_crtc_vblank_put(crtc);
11517 kfree(work);
11518 return -EBUSY;
11519 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011520 }
11521 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011522 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011523
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011524 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11525 flush_workqueue(dev_priv->wq);
11526
Jesse Barnes75dfca82010-02-10 15:09:44 -080011527 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011528 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011529 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011530
Matt Roperf4510a22014-04-01 15:22:40 -070011531 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011532 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011533
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011534 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011535
Chris Wilson89ed88b2015-02-16 14:31:49 +000011536 ret = i915_mutex_lock_interruptible(dev);
11537 if (ret)
11538 goto cleanup;
11539
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011540 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011541 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011542
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011543 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011544 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011545
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011546 if (IS_VALLEYVIEW(dev)) {
11547 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011548 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011549 /* vlv: DISPLAY_FLIP fails to change tiling */
11550 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011551 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011552 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011553 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011554 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011555 if (ring == NULL || ring->id != RCS)
11556 ring = &dev_priv->ring[BCS];
11557 } else {
11558 ring = &dev_priv->ring[RCS];
11559 }
11560
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011561 mmio_flip = use_mmio_flip(ring, obj);
11562
11563 /* When using CS flips, we want to emit semaphores between rings.
11564 * However, when using mmio flips we will create a task to do the
11565 * synchronisation, so all we want here is to pin the framebuffer
11566 * into the display plane and skip any waits.
11567 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011568 if (!mmio_flip) {
11569 ret = i915_gem_object_sync(obj, ring, &request);
11570 if (ret)
11571 goto cleanup_pending;
11572 }
11573
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011574 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011575 crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011576 if (ret)
11577 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011578
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011579 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11580 obj, 0);
11581 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011582
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011583 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011584 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011585 if (ret)
11586 goto cleanup_unpin;
11587
John Harrisonf06cc1b2014-11-24 18:49:37 +000011588 i915_gem_request_assign(&work->flip_queued_req,
11589 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011590 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011591 if (!request) {
11592 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11593 if (ret)
11594 goto cleanup_unpin;
11595 }
11596
11597 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011598 page_flip_flags);
11599 if (ret)
11600 goto cleanup_unpin;
11601
John Harrison6258fbe2015-05-29 17:43:48 +010011602 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011603 }
11604
John Harrison91af1272015-06-18 13:14:56 +010011605 if (request)
John Harrison75289872015-05-29 17:43:49 +010011606 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011607
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011608 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011609 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011610
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011611 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011612 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011613 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011614
Paulo Zanonid029bca2015-10-15 10:44:46 -030011615 intel_fbc_deactivate(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011616 intel_frontbuffer_flip_prepare(dev,
11617 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011618
Jesse Barnese5510fa2010-07-01 16:48:37 -070011619 trace_i915_flip_request(intel_crtc->plane, obj);
11620
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011621 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011622
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011623cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011624 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011625cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011626 if (request)
11627 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011628 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011629 mutex_unlock(&dev->struct_mutex);
11630cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011631 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011632 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011633
Chris Wilson89ed88b2015-02-16 14:31:49 +000011634 drm_gem_object_unreference_unlocked(&obj->base);
11635 drm_framebuffer_unreference(work->old_fb);
11636
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011637 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011638 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011639 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011640
Daniel Vetter87b6b102014-05-15 15:33:46 +020011641 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011642free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011643 kfree(work);
11644
Chris Wilsonf900db42014-02-20 09:26:13 +000011645 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011646 struct drm_atomic_state *state;
11647 struct drm_plane_state *plane_state;
11648
Chris Wilsonf900db42014-02-20 09:26:13 +000011649out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011650 state = drm_atomic_state_alloc(dev);
11651 if (!state)
11652 return -ENOMEM;
11653 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11654
11655retry:
11656 plane_state = drm_atomic_get_plane_state(state, primary);
11657 ret = PTR_ERR_OR_ZERO(plane_state);
11658 if (!ret) {
11659 drm_atomic_set_fb_for_plane(plane_state, fb);
11660
11661 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11662 if (!ret)
11663 ret = drm_atomic_commit(state);
11664 }
11665
11666 if (ret == -EDEADLK) {
11667 drm_modeset_backoff(state->acquire_ctx);
11668 drm_atomic_state_clear(state);
11669 goto retry;
11670 }
11671
11672 if (ret)
11673 drm_atomic_state_free(state);
11674
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011675 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011676 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011677 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011678 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011679 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011680 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011681 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011682}
11683
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011684
11685/**
11686 * intel_wm_need_update - Check whether watermarks need updating
11687 * @plane: drm plane
11688 * @state: new plane state
11689 *
11690 * Check current plane state versus the new one to determine whether
11691 * watermarks need to be recalculated.
11692 *
11693 * Returns true or false.
11694 */
11695static bool intel_wm_need_update(struct drm_plane *plane,
11696 struct drm_plane_state *state)
11697{
Matt Roperd21fbe82015-09-24 15:53:12 -070011698 struct intel_plane_state *new = to_intel_plane_state(state);
11699 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11700
11701 /* Update watermarks on tiling or size changes. */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011702 if (!plane->state->fb || !state->fb ||
11703 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011704 plane->state->rotation != state->rotation ||
11705 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11706 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11707 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11708 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011709 return true;
11710
11711 return false;
11712}
11713
Matt Roperd21fbe82015-09-24 15:53:12 -070011714static bool needs_scaling(struct intel_plane_state *state)
11715{
11716 int src_w = drm_rect_width(&state->src) >> 16;
11717 int src_h = drm_rect_height(&state->src) >> 16;
11718 int dst_w = drm_rect_width(&state->dst);
11719 int dst_h = drm_rect_height(&state->dst);
11720
11721 return (src_w != dst_w || src_h != dst_h);
11722}
11723
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011724int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11725 struct drm_plane_state *plane_state)
11726{
11727 struct drm_crtc *crtc = crtc_state->crtc;
11728 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11729 struct drm_plane *plane = plane_state->plane;
11730 struct drm_device *dev = crtc->dev;
11731 struct drm_i915_private *dev_priv = dev->dev_private;
11732 struct intel_plane_state *old_plane_state =
11733 to_intel_plane_state(plane->state);
11734 int idx = intel_crtc->base.base.id, ret;
11735 int i = drm_plane_index(plane);
11736 bool mode_changed = needs_modeset(crtc_state);
11737 bool was_crtc_enabled = crtc->state->active;
11738 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011739 bool turn_off, turn_on, visible, was_visible;
11740 struct drm_framebuffer *fb = plane_state->fb;
11741
11742 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11743 plane->type != DRM_PLANE_TYPE_CURSOR) {
11744 ret = skl_update_scaler_plane(
11745 to_intel_crtc_state(crtc_state),
11746 to_intel_plane_state(plane_state));
11747 if (ret)
11748 return ret;
11749 }
11750
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011751 was_visible = old_plane_state->visible;
11752 visible = to_intel_plane_state(plane_state)->visible;
11753
11754 if (!was_crtc_enabled && WARN_ON(was_visible))
11755 was_visible = false;
11756
11757 if (!is_crtc_enabled && WARN_ON(visible))
11758 visible = false;
11759
11760 if (!was_visible && !visible)
11761 return 0;
11762
11763 turn_off = was_visible && (!visible || mode_changed);
11764 turn_on = visible && (!was_visible || mode_changed);
11765
11766 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11767 plane->base.id, fb ? fb->base.id : -1);
11768
11769 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11770 plane->base.id, was_visible, visible,
11771 turn_off, turn_on, mode_changed);
11772
Ville Syrjälä852eb002015-06-24 22:00:07 +030011773 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011774 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011775 /* must disable cxsr around plane enable/disable */
11776 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11777 intel_crtc->atomic.disable_cxsr = true;
11778 /* to potentially re-enable cxsr */
11779 intel_crtc->atomic.wait_vblank = true;
11780 intel_crtc->atomic.update_wm_post = true;
11781 }
11782 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011783 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011784 /* must disable cxsr around plane enable/disable */
11785 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11786 if (is_crtc_enabled)
11787 intel_crtc->atomic.wait_vblank = true;
11788 intel_crtc->atomic.disable_cxsr = true;
11789 }
11790 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011791 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011792 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011793
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011794 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011795 intel_crtc->atomic.fb_bits |=
11796 to_intel_plane(plane)->frontbuffer_bit;
11797
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011798 switch (plane->type) {
11799 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011800 intel_crtc->atomic.pre_disable_primary = turn_off;
11801 intel_crtc->atomic.post_enable_primary = turn_on;
11802
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011803 if (turn_off) {
11804 /*
11805 * FIXME: Actually if we will still have any other
11806 * plane enabled on the pipe we could let IPS enabled
11807 * still, but for now lets consider that when we make
11808 * primary invisible by setting DSPCNTR to 0 on
11809 * update_primary_plane function IPS needs to be
11810 * disable.
11811 */
11812 intel_crtc->atomic.disable_ips = true;
11813
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011814 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011815 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011816
11817 /*
11818 * FBC does not work on some platforms for rotated
11819 * planes, so disable it when rotation is not 0 and
11820 * update it when rotation is set back to 0.
11821 *
11822 * FIXME: This is redundant with the fbc update done in
11823 * the primary plane enable function except that that
11824 * one is done too late. We eventually need to unify
11825 * this.
11826 */
11827
11828 if (visible &&
11829 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11830 dev_priv->fbc.crtc == intel_crtc &&
11831 plane_state->rotation != BIT(DRM_ROTATE_0))
11832 intel_crtc->atomic.disable_fbc = true;
11833
11834 /*
11835 * BDW signals flip done immediately if the plane
11836 * is disabled, even if the plane enable is already
11837 * armed to occur at the next vblank :(
11838 */
11839 if (turn_on && IS_BROADWELL(dev))
11840 intel_crtc->atomic.wait_vblank = true;
11841
11842 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11843 break;
11844 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011845 break;
11846 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070011847 /*
11848 * WaCxSRDisabledForSpriteScaling:ivb
11849 *
11850 * cstate->update_wm was already set above, so this flag will
11851 * take effect when we commit and program watermarks.
11852 */
11853 if (IS_IVYBRIDGE(dev) &&
11854 needs_scaling(to_intel_plane_state(plane_state)) &&
11855 !needs_scaling(old_plane_state)) {
11856 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11857 } else if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011858 intel_crtc->atomic.wait_vblank = true;
11859 intel_crtc->atomic.update_sprite_watermarks |=
11860 1 << i;
11861 }
Matt Roperd21fbe82015-09-24 15:53:12 -070011862
11863 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011864 }
11865 return 0;
11866}
11867
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011868static bool encoders_cloneable(const struct intel_encoder *a,
11869 const struct intel_encoder *b)
11870{
11871 /* masks could be asymmetric, so check both ways */
11872 return a == b || (a->cloneable & (1 << b->type) &&
11873 b->cloneable & (1 << a->type));
11874}
11875
11876static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11877 struct intel_crtc *crtc,
11878 struct intel_encoder *encoder)
11879{
11880 struct intel_encoder *source_encoder;
11881 struct drm_connector *connector;
11882 struct drm_connector_state *connector_state;
11883 int i;
11884
11885 for_each_connector_in_state(state, connector, connector_state, i) {
11886 if (connector_state->crtc != &crtc->base)
11887 continue;
11888
11889 source_encoder =
11890 to_intel_encoder(connector_state->best_encoder);
11891 if (!encoders_cloneable(encoder, source_encoder))
11892 return false;
11893 }
11894
11895 return true;
11896}
11897
11898static bool check_encoder_cloning(struct drm_atomic_state *state,
11899 struct intel_crtc *crtc)
11900{
11901 struct intel_encoder *encoder;
11902 struct drm_connector *connector;
11903 struct drm_connector_state *connector_state;
11904 int i;
11905
11906 for_each_connector_in_state(state, connector, connector_state, i) {
11907 if (connector_state->crtc != &crtc->base)
11908 continue;
11909
11910 encoder = to_intel_encoder(connector_state->best_encoder);
11911 if (!check_single_encoder_cloning(state, crtc, encoder))
11912 return false;
11913 }
11914
11915 return true;
11916}
11917
11918static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11919 struct drm_crtc_state *crtc_state)
11920{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011921 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011922 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011923 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011924 struct intel_crtc_state *pipe_config =
11925 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011926 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011927 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011928 bool mode_changed = needs_modeset(crtc_state);
11929
11930 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11931 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11932 return -EINVAL;
11933 }
11934
Ville Syrjälä852eb002015-06-24 22:00:07 +030011935 if (mode_changed && !crtc_state->active)
11936 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011937
Maarten Lankhorstad421372015-06-15 12:33:42 +020011938 if (mode_changed && crtc_state->enable &&
11939 dev_priv->display.crtc_compute_clock &&
11940 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11941 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11942 pipe_config);
11943 if (ret)
11944 return ret;
11945 }
11946
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011947 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011948 if (dev_priv->display.compute_pipe_wm) {
11949 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
11950 if (ret)
11951 return ret;
11952 }
11953
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011954 if (INTEL_INFO(dev)->gen >= 9) {
11955 if (mode_changed)
11956 ret = skl_update_scaler_crtc(pipe_config);
11957
11958 if (!ret)
11959 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11960 pipe_config);
11961 }
11962
11963 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011964}
11965
Jani Nikula65b38e02015-04-13 11:26:56 +030011966static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011967 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11968 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011969 .atomic_begin = intel_begin_crtc_commit,
11970 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011971 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011972};
11973
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011974static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11975{
11976 struct intel_connector *connector;
11977
11978 for_each_intel_connector(dev, connector) {
11979 if (connector->base.encoder) {
11980 connector->base.state->best_encoder =
11981 connector->base.encoder;
11982 connector->base.state->crtc =
11983 connector->base.encoder->crtc;
11984 } else {
11985 connector->base.state->best_encoder = NULL;
11986 connector->base.state->crtc = NULL;
11987 }
11988 }
11989}
11990
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011991static void
Robin Schroereba905b2014-05-18 02:24:50 +020011992connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011993 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011994{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011995 int bpp = pipe_config->pipe_bpp;
11996
11997 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11998 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011999 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012000
12001 /* Don't use an invalid EDID bpc value */
12002 if (connector->base.display_info.bpc &&
12003 connector->base.display_info.bpc * 3 < bpp) {
12004 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12005 bpp, connector->base.display_info.bpc*3);
12006 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12007 }
12008
12009 /* Clamp bpp to 8 on screens without EDID 1.4 */
12010 if (connector->base.display_info.bpc == 0 && bpp > 24) {
12011 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12012 bpp);
12013 pipe_config->pipe_bpp = 24;
12014 }
12015}
12016
12017static int
12018compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012019 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012020{
12021 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012022 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012023 struct drm_connector *connector;
12024 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012025 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012026
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012027 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012028 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012029 else if (INTEL_INFO(dev)->gen >= 5)
12030 bpp = 12*3;
12031 else
12032 bpp = 8*3;
12033
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012034
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012035 pipe_config->pipe_bpp = bpp;
12036
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012037 state = pipe_config->base.state;
12038
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012039 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012040 for_each_connector_in_state(state, connector, connector_state, i) {
12041 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012042 continue;
12043
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012044 connected_sink_compute_bpp(to_intel_connector(connector),
12045 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012046 }
12047
12048 return bpp;
12049}
12050
Daniel Vetter644db712013-09-19 14:53:58 +020012051static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12052{
12053 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12054 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012055 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012056 mode->crtc_hdisplay, mode->crtc_hsync_start,
12057 mode->crtc_hsync_end, mode->crtc_htotal,
12058 mode->crtc_vdisplay, mode->crtc_vsync_start,
12059 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12060}
12061
Daniel Vetterc0b03412013-05-28 12:05:54 +020012062static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012063 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012064 const char *context)
12065{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012066 struct drm_device *dev = crtc->base.dev;
12067 struct drm_plane *plane;
12068 struct intel_plane *intel_plane;
12069 struct intel_plane_state *state;
12070 struct drm_framebuffer *fb;
12071
12072 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12073 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012074
12075 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12076 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12077 pipe_config->pipe_bpp, pipe_config->dither);
12078 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12079 pipe_config->has_pch_encoder,
12080 pipe_config->fdi_lanes,
12081 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12082 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12083 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012084 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012085 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012086 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012087 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12088 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12089 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012090
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012091 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012092 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012093 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012094 pipe_config->dp_m2_n2.gmch_m,
12095 pipe_config->dp_m2_n2.gmch_n,
12096 pipe_config->dp_m2_n2.link_m,
12097 pipe_config->dp_m2_n2.link_n,
12098 pipe_config->dp_m2_n2.tu);
12099
Daniel Vetter55072d12014-11-20 16:10:28 +010012100 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12101 pipe_config->has_audio,
12102 pipe_config->has_infoframe);
12103
Daniel Vetterc0b03412013-05-28 12:05:54 +020012104 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012105 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012106 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012107 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12108 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012109 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012110 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12111 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012112 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12113 crtc->num_scalers,
12114 pipe_config->scaler_state.scaler_users,
12115 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012116 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12117 pipe_config->gmch_pfit.control,
12118 pipe_config->gmch_pfit.pgm_ratios,
12119 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012120 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012121 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012122 pipe_config->pch_pfit.size,
12123 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012124 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012125 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012126
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012127 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012128 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012129 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012130 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012131 pipe_config->ddi_pll_sel,
12132 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012133 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012134 pipe_config->dpll_hw_state.pll0,
12135 pipe_config->dpll_hw_state.pll1,
12136 pipe_config->dpll_hw_state.pll2,
12137 pipe_config->dpll_hw_state.pll3,
12138 pipe_config->dpll_hw_state.pll6,
12139 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012140 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012141 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012142 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012143 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012144 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12145 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12146 pipe_config->ddi_pll_sel,
12147 pipe_config->dpll_hw_state.ctrl1,
12148 pipe_config->dpll_hw_state.cfgcr1,
12149 pipe_config->dpll_hw_state.cfgcr2);
12150 } else if (HAS_DDI(dev)) {
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012151 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012152 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012153 pipe_config->dpll_hw_state.wrpll,
12154 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012155 } else {
12156 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12157 "fp0: 0x%x, fp1: 0x%x\n",
12158 pipe_config->dpll_hw_state.dpll,
12159 pipe_config->dpll_hw_state.dpll_md,
12160 pipe_config->dpll_hw_state.fp0,
12161 pipe_config->dpll_hw_state.fp1);
12162 }
12163
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012164 DRM_DEBUG_KMS("planes on this crtc\n");
12165 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12166 intel_plane = to_intel_plane(plane);
12167 if (intel_plane->pipe != crtc->pipe)
12168 continue;
12169
12170 state = to_intel_plane_state(plane->state);
12171 fb = state->base.fb;
12172 if (!fb) {
12173 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12174 "disabled, scaler_id = %d\n",
12175 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12176 plane->base.id, intel_plane->pipe,
12177 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12178 drm_plane_index(plane), state->scaler_id);
12179 continue;
12180 }
12181
12182 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12183 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12184 plane->base.id, intel_plane->pipe,
12185 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12186 drm_plane_index(plane));
12187 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12188 fb->base.id, fb->width, fb->height, fb->pixel_format);
12189 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12190 state->scaler_id,
12191 state->src.x1 >> 16, state->src.y1 >> 16,
12192 drm_rect_width(&state->src) >> 16,
12193 drm_rect_height(&state->src) >> 16,
12194 state->dst.x1, state->dst.y1,
12195 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12196 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012197}
12198
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012199static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012200{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012201 struct drm_device *dev = state->dev;
12202 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012203 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012204 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012205 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012206 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012207
12208 /*
12209 * Walk the connector list instead of the encoder
12210 * list to detect the problem on ddi platforms
12211 * where there's just one encoder per digital port.
12212 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012213 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012214 if (!connector_state->best_encoder)
12215 continue;
12216
12217 encoder = to_intel_encoder(connector_state->best_encoder);
12218
12219 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012220
12221 switch (encoder->type) {
12222 unsigned int port_mask;
12223 case INTEL_OUTPUT_UNKNOWN:
12224 if (WARN_ON(!HAS_DDI(dev)))
12225 break;
12226 case INTEL_OUTPUT_DISPLAYPORT:
12227 case INTEL_OUTPUT_HDMI:
12228 case INTEL_OUTPUT_EDP:
12229 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12230
12231 /* the same port mustn't appear more than once */
12232 if (used_ports & port_mask)
12233 return false;
12234
12235 used_ports |= port_mask;
12236 default:
12237 break;
12238 }
12239 }
12240
12241 return true;
12242}
12243
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012244static void
12245clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12246{
12247 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012248 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012249 struct intel_dpll_hw_state dpll_hw_state;
12250 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012251 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012252 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012253
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012254 /* FIXME: before the switch to atomic started, a new pipe_config was
12255 * kzalloc'd. Code that depends on any field being zero should be
12256 * fixed, so that the crtc_state can be safely duplicated. For now,
12257 * only fields that are know to not cause problems are preserved. */
12258
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012259 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012260 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012261 shared_dpll = crtc_state->shared_dpll;
12262 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012263 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012264 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012265
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012266 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012267
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012268 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012269 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012270 crtc_state->shared_dpll = shared_dpll;
12271 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012272 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012273 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012274}
12275
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012276static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012277intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012278 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012279{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012280 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012281 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012282 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012283 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012284 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012285 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012286 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012287
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012288 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012289
Daniel Vettere143a212013-07-04 12:01:15 +020012290 pipe_config->cpu_transcoder =
12291 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012292
Imre Deak2960bc92013-07-30 13:36:32 +030012293 /*
12294 * Sanitize sync polarity flags based on requested ones. If neither
12295 * positive or negative polarity is requested, treat this as meaning
12296 * negative polarity.
12297 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012298 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012299 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012300 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012301
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012302 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012303 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012304 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012305
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012306 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12307 pipe_config);
12308 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012309 goto fail;
12310
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012311 /*
12312 * Determine the real pipe dimensions. Note that stereo modes can
12313 * increase the actual pipe size due to the frame doubling and
12314 * insertion of additional space for blanks between the frame. This
12315 * is stored in the crtc timings. We use the requested mode to do this
12316 * computation to clearly distinguish it from the adjusted mode, which
12317 * can be changed by the connectors in the below retry loop.
12318 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012319 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012320 &pipe_config->pipe_src_w,
12321 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012322
Daniel Vettere29c22c2013-02-21 00:00:16 +010012323encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012324 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012325 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012326 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012327
Daniel Vetter135c81b2013-07-21 21:37:09 +020012328 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012329 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12330 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012331
Daniel Vetter7758a112012-07-08 19:40:39 +020012332 /* Pass our mode to the connectors and the CRTC to give them a chance to
12333 * adjust it according to limitations or connector properties, and also
12334 * a chance to reject the mode entirely.
12335 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012336 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012337 if (connector_state->crtc != crtc)
12338 continue;
12339
12340 encoder = to_intel_encoder(connector_state->best_encoder);
12341
Daniel Vetterefea6e82013-07-21 21:36:59 +020012342 if (!(encoder->compute_config(encoder, pipe_config))) {
12343 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012344 goto fail;
12345 }
12346 }
12347
Daniel Vetterff9a6752013-06-01 17:16:21 +020012348 /* Set default port clock if not overwritten by the encoder. Needs to be
12349 * done afterwards in case the encoder adjusts the mode. */
12350 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012351 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012352 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012353
Daniel Vettera43f6e02013-06-07 23:10:32 +020012354 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012355 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012356 DRM_DEBUG_KMS("CRTC fixup failed\n");
12357 goto fail;
12358 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012359
12360 if (ret == RETRY) {
12361 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12362 ret = -EINVAL;
12363 goto fail;
12364 }
12365
12366 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12367 retry = false;
12368 goto encoder_retry;
12369 }
12370
Daniel Vettere8fa4272015-08-12 11:43:34 +020012371 /* Dithering seems to not pass-through bits correctly when it should, so
12372 * only enable it on 6bpc panels. */
12373 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012374 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012375 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012376
Daniel Vetter7758a112012-07-08 19:40:39 +020012377fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012378 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012379}
12380
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012381static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012382intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012383{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012384 struct drm_crtc *crtc;
12385 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012386 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012387
Ville Syrjälä76688512014-01-10 11:28:06 +020012388 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012389 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012390 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012391
12392 /* Update hwmode for vblank functions */
12393 if (crtc->state->active)
12394 crtc->hwmode = crtc->state->adjusted_mode;
12395 else
12396 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012397
12398 /*
12399 * Update legacy state to satisfy fbc code. This can
12400 * be removed when fbc uses the atomic state.
12401 */
12402 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12403 struct drm_plane_state *plane_state = crtc->primary->state;
12404
12405 crtc->primary->fb = plane_state->fb;
12406 crtc->x = plane_state->src_x >> 16;
12407 crtc->y = plane_state->src_y >> 16;
12408 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012409 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012410}
12411
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012412static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012413{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012414 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012415
12416 if (clock1 == clock2)
12417 return true;
12418
12419 if (!clock1 || !clock2)
12420 return false;
12421
12422 diff = abs(clock1 - clock2);
12423
12424 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12425 return true;
12426
12427 return false;
12428}
12429
Daniel Vetter25c5b262012-07-08 22:08:04 +020012430#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12431 list_for_each_entry((intel_crtc), \
12432 &(dev)->mode_config.crtc_list, \
12433 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012434 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012435
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012436static bool
12437intel_compare_m_n(unsigned int m, unsigned int n,
12438 unsigned int m2, unsigned int n2,
12439 bool exact)
12440{
12441 if (m == m2 && n == n2)
12442 return true;
12443
12444 if (exact || !m || !n || !m2 || !n2)
12445 return false;
12446
12447 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12448
12449 if (m > m2) {
12450 while (m > m2) {
12451 m2 <<= 1;
12452 n2 <<= 1;
12453 }
12454 } else if (m < m2) {
12455 while (m < m2) {
12456 m <<= 1;
12457 n <<= 1;
12458 }
12459 }
12460
12461 return m == m2 && n == n2;
12462}
12463
12464static bool
12465intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12466 struct intel_link_m_n *m2_n2,
12467 bool adjust)
12468{
12469 if (m_n->tu == m2_n2->tu &&
12470 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12471 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12472 intel_compare_m_n(m_n->link_m, m_n->link_n,
12473 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12474 if (adjust)
12475 *m2_n2 = *m_n;
12476
12477 return true;
12478 }
12479
12480 return false;
12481}
12482
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012483static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012484intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012485 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012486 struct intel_crtc_state *pipe_config,
12487 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012488{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012489 bool ret = true;
12490
12491#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12492 do { \
12493 if (!adjust) \
12494 DRM_ERROR(fmt, ##__VA_ARGS__); \
12495 else \
12496 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12497 } while (0)
12498
Daniel Vetter66e985c2013-06-05 13:34:20 +020012499#define PIPE_CONF_CHECK_X(name) \
12500 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012501 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012502 "(expected 0x%08x, found 0x%08x)\n", \
12503 current_config->name, \
12504 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012505 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012506 }
12507
Daniel Vetter08a24032013-04-19 11:25:34 +020012508#define PIPE_CONF_CHECK_I(name) \
12509 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012510 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012511 "(expected %i, found %i)\n", \
12512 current_config->name, \
12513 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012514 ret = false; \
12515 }
12516
12517#define PIPE_CONF_CHECK_M_N(name) \
12518 if (!intel_compare_link_m_n(&current_config->name, \
12519 &pipe_config->name,\
12520 adjust)) { \
12521 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12522 "(expected tu %i gmch %i/%i link %i/%i, " \
12523 "found tu %i, gmch %i/%i link %i/%i)\n", \
12524 current_config->name.tu, \
12525 current_config->name.gmch_m, \
12526 current_config->name.gmch_n, \
12527 current_config->name.link_m, \
12528 current_config->name.link_n, \
12529 pipe_config->name.tu, \
12530 pipe_config->name.gmch_m, \
12531 pipe_config->name.gmch_n, \
12532 pipe_config->name.link_m, \
12533 pipe_config->name.link_n); \
12534 ret = false; \
12535 }
12536
12537#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12538 if (!intel_compare_link_m_n(&current_config->name, \
12539 &pipe_config->name, adjust) && \
12540 !intel_compare_link_m_n(&current_config->alt_name, \
12541 &pipe_config->name, adjust)) { \
12542 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12543 "(expected tu %i gmch %i/%i link %i/%i, " \
12544 "or tu %i gmch %i/%i link %i/%i, " \
12545 "found tu %i, gmch %i/%i link %i/%i)\n", \
12546 current_config->name.tu, \
12547 current_config->name.gmch_m, \
12548 current_config->name.gmch_n, \
12549 current_config->name.link_m, \
12550 current_config->name.link_n, \
12551 current_config->alt_name.tu, \
12552 current_config->alt_name.gmch_m, \
12553 current_config->alt_name.gmch_n, \
12554 current_config->alt_name.link_m, \
12555 current_config->alt_name.link_n, \
12556 pipe_config->name.tu, \
12557 pipe_config->name.gmch_m, \
12558 pipe_config->name.gmch_n, \
12559 pipe_config->name.link_m, \
12560 pipe_config->name.link_n); \
12561 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012562 }
12563
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012564/* This is required for BDW+ where there is only one set of registers for
12565 * switching between high and low RR.
12566 * This macro can be used whenever a comparison has to be made between one
12567 * hw state and multiple sw state variables.
12568 */
12569#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12570 if ((current_config->name != pipe_config->name) && \
12571 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012572 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012573 "(expected %i or %i, found %i)\n", \
12574 current_config->name, \
12575 current_config->alt_name, \
12576 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012577 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012578 }
12579
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012580#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12581 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012582 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012583 "(expected %i, found %i)\n", \
12584 current_config->name & (mask), \
12585 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012586 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012587 }
12588
Ville Syrjälä5e550652013-09-06 23:29:07 +030012589#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12590 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012591 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012592 "(expected %i, found %i)\n", \
12593 current_config->name, \
12594 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012595 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012596 }
12597
Daniel Vetterbb760062013-06-06 14:55:52 +020012598#define PIPE_CONF_QUIRK(quirk) \
12599 ((current_config->quirks | pipe_config->quirks) & (quirk))
12600
Daniel Vettereccb1402013-05-22 00:50:22 +020012601 PIPE_CONF_CHECK_I(cpu_transcoder);
12602
Daniel Vetter08a24032013-04-19 11:25:34 +020012603 PIPE_CONF_CHECK_I(has_pch_encoder);
12604 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012605 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012606
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012607 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012608 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012609
12610 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012611 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012612
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012613 PIPE_CONF_CHECK_I(has_drrs);
12614 if (current_config->has_drrs)
12615 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12616 } else
12617 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012618
Jani Nikulaa65347b2015-11-27 12:21:46 +020012619 PIPE_CONF_CHECK_I(has_dsi_encoder);
12620
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012621 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12622 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12623 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12624 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12625 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12626 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012627
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012628 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12629 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12630 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12631 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12632 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12633 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012634
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012635 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012636 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012637 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12638 IS_VALLEYVIEW(dev))
12639 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012640 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012641
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012642 PIPE_CONF_CHECK_I(has_audio);
12643
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012644 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012645 DRM_MODE_FLAG_INTERLACE);
12646
Daniel Vetterbb760062013-06-06 14:55:52 +020012647 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012648 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012649 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012650 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012651 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012652 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012653 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012654 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012655 DRM_MODE_FLAG_NVSYNC);
12656 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012657
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012658 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012659 /* pfit ratios are autocomputed by the hw on gen4+ */
12660 if (INTEL_INFO(dev)->gen < 4)
12661 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012662 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012663
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012664 if (!adjust) {
12665 PIPE_CONF_CHECK_I(pipe_src_w);
12666 PIPE_CONF_CHECK_I(pipe_src_h);
12667
12668 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12669 if (current_config->pch_pfit.enabled) {
12670 PIPE_CONF_CHECK_X(pch_pfit.pos);
12671 PIPE_CONF_CHECK_X(pch_pfit.size);
12672 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012673
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012674 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12675 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012676
Jesse Barnese59150d2014-01-07 13:30:45 -080012677 /* BDW+ don't expose a synchronous way to read the state */
12678 if (IS_HASWELL(dev))
12679 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012680
Ville Syrjälä282740f2013-09-04 18:30:03 +030012681 PIPE_CONF_CHECK_I(double_wide);
12682
Daniel Vetter26804af2014-06-25 22:01:55 +030012683 PIPE_CONF_CHECK_X(ddi_pll_sel);
12684
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012685 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012686 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012687 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012688 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12689 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012690 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012691 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012692 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12693 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12694 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012695
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012696 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12697 PIPE_CONF_CHECK_I(pipe_bpp);
12698
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012699 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012700 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012701
Daniel Vetter66e985c2013-06-05 13:34:20 +020012702#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012703#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012704#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012705#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012706#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012707#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012708#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012709
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012710 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012711}
12712
Damien Lespiau08db6652014-11-04 17:06:52 +000012713static void check_wm_state(struct drm_device *dev)
12714{
12715 struct drm_i915_private *dev_priv = dev->dev_private;
12716 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12717 struct intel_crtc *intel_crtc;
12718 int plane;
12719
12720 if (INTEL_INFO(dev)->gen < 9)
12721 return;
12722
12723 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12724 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12725
12726 for_each_intel_crtc(dev, intel_crtc) {
12727 struct skl_ddb_entry *hw_entry, *sw_entry;
12728 const enum pipe pipe = intel_crtc->pipe;
12729
12730 if (!intel_crtc->active)
12731 continue;
12732
12733 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012734 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012735 hw_entry = &hw_ddb.plane[pipe][plane];
12736 sw_entry = &sw_ddb->plane[pipe][plane];
12737
12738 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12739 continue;
12740
12741 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12742 "(expected (%u,%u), found (%u,%u))\n",
12743 pipe_name(pipe), plane + 1,
12744 sw_entry->start, sw_entry->end,
12745 hw_entry->start, hw_entry->end);
12746 }
12747
12748 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012749 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12750 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012751
12752 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12753 continue;
12754
12755 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12756 "(expected (%u,%u), found (%u,%u))\n",
12757 pipe_name(pipe),
12758 sw_entry->start, sw_entry->end,
12759 hw_entry->start, hw_entry->end);
12760 }
12761}
12762
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012763static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012764check_connector_state(struct drm_device *dev,
12765 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012766{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012767 struct drm_connector_state *old_conn_state;
12768 struct drm_connector *connector;
12769 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012770
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012771 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12772 struct drm_encoder *encoder = connector->encoder;
12773 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012774
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012775 /* This also checks the encoder/connector hw state with the
12776 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012777 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012778
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012779 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012780 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012781 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012782}
12783
12784static void
12785check_encoder_state(struct drm_device *dev)
12786{
12787 struct intel_encoder *encoder;
12788 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012789
Damien Lespiaub2784e12014-08-05 11:29:37 +010012790 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012791 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012792 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012793
12794 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12795 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012796 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012797
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012798 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012799 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012800 continue;
12801 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012802
12803 I915_STATE_WARN(connector->base.state->crtc !=
12804 encoder->base.crtc,
12805 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012806 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012807
Rob Clarke2c719b2014-12-15 13:56:32 -050012808 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012809 "encoder's enabled state mismatch "
12810 "(expected %i, found %i)\n",
12811 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012812
12813 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012814 bool active;
12815
12816 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012817 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012818 "encoder detached but still enabled on pipe %c.\n",
12819 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012820 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012821 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012822}
12823
12824static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012825check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012826{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012827 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012828 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012829 struct drm_crtc_state *old_crtc_state;
12830 struct drm_crtc *crtc;
12831 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012832
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012833 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12834 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12835 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012836 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012837
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012838 if (!needs_modeset(crtc->state) &&
12839 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012840 continue;
12841
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012842 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12843 pipe_config = to_intel_crtc_state(old_crtc_state);
12844 memset(pipe_config, 0, sizeof(*pipe_config));
12845 pipe_config->base.crtc = crtc;
12846 pipe_config->base.state = old_state;
12847
12848 DRM_DEBUG_KMS("[CRTC:%d]\n",
12849 crtc->base.id);
12850
12851 active = dev_priv->display.get_pipe_config(intel_crtc,
12852 pipe_config);
12853
12854 /* hw state is inconsistent with the pipe quirk */
12855 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12856 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12857 active = crtc->state->active;
12858
12859 I915_STATE_WARN(crtc->state->active != active,
12860 "crtc active state doesn't match with hw state "
12861 "(expected %i, found %i)\n", crtc->state->active, active);
12862
12863 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12864 "transitional active state does not match atomic hw state "
12865 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12866
12867 for_each_encoder_on_crtc(dev, crtc, encoder) {
12868 enum pipe pipe;
12869
12870 active = encoder->get_hw_state(encoder, &pipe);
12871 I915_STATE_WARN(active != crtc->state->active,
12872 "[ENCODER:%i] active %i with crtc active %i\n",
12873 encoder->base.base.id, active, crtc->state->active);
12874
12875 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12876 "Encoder connected to wrong pipe %c\n",
12877 pipe_name(pipe));
12878
12879 if (active)
12880 encoder->get_config(encoder, pipe_config);
12881 }
12882
12883 if (!crtc->state->active)
12884 continue;
12885
12886 sw_config = to_intel_crtc_state(crtc->state);
12887 if (!intel_pipe_config_compare(dev, sw_config,
12888 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012889 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012890 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012891 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012892 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012893 "[sw state]");
12894 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012895 }
12896}
12897
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012898static void
12899check_shared_dpll_state(struct drm_device *dev)
12900{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012901 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012902 struct intel_crtc *crtc;
12903 struct intel_dpll_hw_state dpll_hw_state;
12904 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012905
12906 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12907 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12908 int enabled_crtcs = 0, active_crtcs = 0;
12909 bool active;
12910
12911 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12912
12913 DRM_DEBUG_KMS("%s\n", pll->name);
12914
12915 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12916
Rob Clarke2c719b2014-12-15 13:56:32 -050012917 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012918 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012919 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012920 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012921 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012922 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012923 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012924 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012925 "pll on state mismatch (expected %i, found %i)\n",
12926 pll->on, active);
12927
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012928 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012929 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012930 enabled_crtcs++;
12931 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12932 active_crtcs++;
12933 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012934 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012935 "pll active crtcs mismatch (expected %i, found %i)\n",
12936 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012937 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012938 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012939 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012940
Rob Clarke2c719b2014-12-15 13:56:32 -050012941 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012942 sizeof(dpll_hw_state)),
12943 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012944 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012945}
12946
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012947static void
12948intel_modeset_check_state(struct drm_device *dev,
12949 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012950{
Damien Lespiau08db6652014-11-04 17:06:52 +000012951 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012952 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012953 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012954 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012955 check_shared_dpll_state(dev);
12956}
12957
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012958void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012959 int dotclock)
12960{
12961 /*
12962 * FDI already provided one idea for the dotclock.
12963 * Yell if the encoder disagrees.
12964 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012965 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012966 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012967 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012968}
12969
Ville Syrjälä80715b22014-05-15 20:23:23 +030012970static void update_scanline_offset(struct intel_crtc *crtc)
12971{
12972 struct drm_device *dev = crtc->base.dev;
12973
12974 /*
12975 * The scanline counter increments at the leading edge of hsync.
12976 *
12977 * On most platforms it starts counting from vtotal-1 on the
12978 * first active line. That means the scanline counter value is
12979 * always one less than what we would expect. Ie. just after
12980 * start of vblank, which also occurs at start of hsync (on the
12981 * last active line), the scanline counter will read vblank_start-1.
12982 *
12983 * On gen2 the scanline counter starts counting from 1 instead
12984 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12985 * to keep the value positive), instead of adding one.
12986 *
12987 * On HSW+ the behaviour of the scanline counter depends on the output
12988 * type. For DP ports it behaves like most other platforms, but on HDMI
12989 * there's an extra 1 line difference. So we need to add two instead of
12990 * one to the value.
12991 */
12992 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012993 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012994 int vtotal;
12995
Ville Syrjälä124abe02015-09-08 13:40:45 +030012996 vtotal = adjusted_mode->crtc_vtotal;
12997 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012998 vtotal /= 2;
12999
13000 crtc->scanline_offset = vtotal - 1;
13001 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013002 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013003 crtc->scanline_offset = 2;
13004 } else
13005 crtc->scanline_offset = 1;
13006}
13007
Maarten Lankhorstad421372015-06-15 12:33:42 +020013008static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013009{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013010 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013011 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013012 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013013 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013014 struct intel_crtc_state *intel_crtc_state;
13015 struct drm_crtc *crtc;
13016 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013017 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013018
13019 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013020 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013021
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013022 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020013023 int dpll;
13024
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013025 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030013026 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013027 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013028
Maarten Lankhorstad421372015-06-15 12:33:42 +020013029 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013030 continue;
13031
Maarten Lankhorstad421372015-06-15 12:33:42 +020013032 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013033
Maarten Lankhorstad421372015-06-15 12:33:42 +020013034 if (!shared_dpll)
13035 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13036
13037 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013038 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013039}
13040
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013041/*
13042 * This implements the workaround described in the "notes" section of the mode
13043 * set sequence documentation. When going from no pipes or single pipe to
13044 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13045 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13046 */
13047static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13048{
13049 struct drm_crtc_state *crtc_state;
13050 struct intel_crtc *intel_crtc;
13051 struct drm_crtc *crtc;
13052 struct intel_crtc_state *first_crtc_state = NULL;
13053 struct intel_crtc_state *other_crtc_state = NULL;
13054 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13055 int i;
13056
13057 /* look at all crtc's that are going to be enabled in during modeset */
13058 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13059 intel_crtc = to_intel_crtc(crtc);
13060
13061 if (!crtc_state->active || !needs_modeset(crtc_state))
13062 continue;
13063
13064 if (first_crtc_state) {
13065 other_crtc_state = to_intel_crtc_state(crtc_state);
13066 break;
13067 } else {
13068 first_crtc_state = to_intel_crtc_state(crtc_state);
13069 first_pipe = intel_crtc->pipe;
13070 }
13071 }
13072
13073 /* No workaround needed? */
13074 if (!first_crtc_state)
13075 return 0;
13076
13077 /* w/a possibly needed, check how many crtc's are already enabled. */
13078 for_each_intel_crtc(state->dev, intel_crtc) {
13079 struct intel_crtc_state *pipe_config;
13080
13081 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13082 if (IS_ERR(pipe_config))
13083 return PTR_ERR(pipe_config);
13084
13085 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13086
13087 if (!pipe_config->base.active ||
13088 needs_modeset(&pipe_config->base))
13089 continue;
13090
13091 /* 2 or more enabled crtcs means no need for w/a */
13092 if (enabled_pipe != INVALID_PIPE)
13093 return 0;
13094
13095 enabled_pipe = intel_crtc->pipe;
13096 }
13097
13098 if (enabled_pipe != INVALID_PIPE)
13099 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13100 else if (other_crtc_state)
13101 other_crtc_state->hsw_workaround_pipe = first_pipe;
13102
13103 return 0;
13104}
13105
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013106static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13107{
13108 struct drm_crtc *crtc;
13109 struct drm_crtc_state *crtc_state;
13110 int ret = 0;
13111
13112 /* add all active pipes to the state */
13113 for_each_crtc(state->dev, crtc) {
13114 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13115 if (IS_ERR(crtc_state))
13116 return PTR_ERR(crtc_state);
13117
13118 if (!crtc_state->active || needs_modeset(crtc_state))
13119 continue;
13120
13121 crtc_state->mode_changed = true;
13122
13123 ret = drm_atomic_add_affected_connectors(state, crtc);
13124 if (ret)
13125 break;
13126
13127 ret = drm_atomic_add_affected_planes(state, crtc);
13128 if (ret)
13129 break;
13130 }
13131
13132 return ret;
13133}
13134
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013135static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013136{
13137 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013138 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013139 int ret;
13140
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013141 if (!check_digital_port_conflicts(state)) {
13142 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13143 return -EINVAL;
13144 }
13145
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013146 /*
13147 * See if the config requires any additional preparation, e.g.
13148 * to adjust global state with pipes off. We need to do this
13149 * here so we can get the modeset_pipe updated config for the new
13150 * mode set on this crtc. For other crtcs we need to use the
13151 * adjusted_mode bits in the crtc directly.
13152 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013153 if (dev_priv->display.modeset_calc_cdclk) {
13154 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013155
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013156 ret = dev_priv->display.modeset_calc_cdclk(state);
13157
13158 cdclk = to_intel_atomic_state(state)->cdclk;
13159 if (!ret && cdclk != dev_priv->cdclk_freq)
13160 ret = intel_modeset_all_pipes(state);
13161
13162 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013163 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013164 } else
13165 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013166
Maarten Lankhorstad421372015-06-15 12:33:42 +020013167 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013168
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013169 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013170 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013171
Maarten Lankhorstad421372015-06-15 12:33:42 +020013172 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013173}
13174
Matt Roperaa363132015-09-24 15:53:18 -070013175/*
13176 * Handle calculation of various watermark data at the end of the atomic check
13177 * phase. The code here should be run after the per-crtc and per-plane 'check'
13178 * handlers to ensure that all derived state has been updated.
13179 */
13180static void calc_watermark_data(struct drm_atomic_state *state)
13181{
13182 struct drm_device *dev = state->dev;
13183 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13184 struct drm_crtc *crtc;
13185 struct drm_crtc_state *cstate;
13186 struct drm_plane *plane;
13187 struct drm_plane_state *pstate;
13188
13189 /*
13190 * Calculate watermark configuration details now that derived
13191 * plane/crtc state is all properly updated.
13192 */
13193 drm_for_each_crtc(crtc, dev) {
13194 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13195 crtc->state;
13196
13197 if (cstate->active)
13198 intel_state->wm_config.num_pipes_active++;
13199 }
13200 drm_for_each_legacy_plane(plane, dev) {
13201 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13202 plane->state;
13203
13204 if (!to_intel_plane_state(pstate)->visible)
13205 continue;
13206
13207 intel_state->wm_config.sprites_enabled = true;
13208 if (pstate->crtc_w != pstate->src_w >> 16 ||
13209 pstate->crtc_h != pstate->src_h >> 16)
13210 intel_state->wm_config.sprites_scaled = true;
13211 }
13212}
13213
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013214/**
13215 * intel_atomic_check - validate state object
13216 * @dev: drm device
13217 * @state: state to validate
13218 */
13219static int intel_atomic_check(struct drm_device *dev,
13220 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013221{
Matt Roperaa363132015-09-24 15:53:18 -070013222 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013223 struct drm_crtc *crtc;
13224 struct drm_crtc_state *crtc_state;
13225 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013226 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013227
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013228 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013229 if (ret)
13230 return ret;
13231
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013232 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013233 struct intel_crtc_state *pipe_config =
13234 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013235
Maarten Lankhorstba8af3e2015-11-16 12:49:14 +010013236 memset(&to_intel_crtc(crtc)->atomic, 0,
13237 sizeof(struct intel_crtc_atomic_commit));
13238
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013239 /* Catch I915_MODE_FLAG_INHERITED */
13240 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13241 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013242
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013243 if (!crtc_state->enable) {
13244 if (needs_modeset(crtc_state))
13245 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013246 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013247 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013248
Daniel Vetter26495482015-07-15 14:15:52 +020013249 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013250 continue;
13251
Daniel Vetter26495482015-07-15 14:15:52 +020013252 /* FIXME: For only active_changed we shouldn't need to do any
13253 * state recomputation at all. */
13254
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013255 ret = drm_atomic_add_affected_connectors(state, crtc);
13256 if (ret)
13257 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013258
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013259 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013260 if (ret)
13261 return ret;
13262
Jani Nikula73831232015-11-19 10:26:30 +020013263 if (i915.fastboot &&
13264 intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013265 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013266 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013267 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013268 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013269 }
13270
13271 if (needs_modeset(crtc_state)) {
13272 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013273
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013274 ret = drm_atomic_add_affected_planes(state, crtc);
13275 if (ret)
13276 return ret;
13277 }
13278
Daniel Vetter26495482015-07-15 14:15:52 +020013279 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13280 needs_modeset(crtc_state) ?
13281 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013282 }
13283
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013284 if (any_ms) {
13285 ret = intel_modeset_checks(state);
13286
13287 if (ret)
13288 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013289 } else
Matt Roperaa363132015-09-24 15:53:18 -070013290 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013291
Matt Roperaa363132015-09-24 15:53:18 -070013292 ret = drm_atomic_helper_check_planes(state->dev, state);
13293 if (ret)
13294 return ret;
13295
13296 calc_watermark_data(state);
13297
13298 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013299}
13300
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013301static int intel_atomic_prepare_commit(struct drm_device *dev,
13302 struct drm_atomic_state *state,
13303 bool async)
13304{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013305 struct drm_i915_private *dev_priv = dev->dev_private;
13306 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013307 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013308 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013309 struct drm_crtc *crtc;
13310 int i, ret;
13311
13312 if (async) {
13313 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13314 return -EINVAL;
13315 }
13316
13317 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13318 ret = intel_crtc_wait_for_pending_flips(crtc);
13319 if (ret)
13320 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013321
13322 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13323 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013324 }
13325
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013326 ret = mutex_lock_interruptible(&dev->struct_mutex);
13327 if (ret)
13328 return ret;
13329
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013330 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013331 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13332 u32 reset_counter;
13333
13334 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13335 mutex_unlock(&dev->struct_mutex);
13336
13337 for_each_plane_in_state(state, plane, plane_state, i) {
13338 struct intel_plane_state *intel_plane_state =
13339 to_intel_plane_state(plane_state);
13340
13341 if (!intel_plane_state->wait_req)
13342 continue;
13343
13344 ret = __i915_wait_request(intel_plane_state->wait_req,
13345 reset_counter, true,
13346 NULL, NULL);
13347
13348 /* Swallow -EIO errors to allow updates during hw lockup. */
13349 if (ret == -EIO)
13350 ret = 0;
13351
13352 if (ret)
13353 break;
13354 }
13355
13356 if (!ret)
13357 return 0;
13358
13359 mutex_lock(&dev->struct_mutex);
13360 drm_atomic_helper_cleanup_planes(dev, state);
13361 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013362
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013363 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013364 return ret;
13365}
13366
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013367/**
13368 * intel_atomic_commit - commit validated state object
13369 * @dev: DRM device
13370 * @state: the top-level driver state object
13371 * @async: asynchronous commit
13372 *
13373 * This function commits a top-level state object that has been validated
13374 * with drm_atomic_helper_check().
13375 *
13376 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13377 * we can only handle plane-related operations and do not yet support
13378 * asynchronous commit.
13379 *
13380 * RETURNS
13381 * Zero for success or -errno.
13382 */
13383static int intel_atomic_commit(struct drm_device *dev,
13384 struct drm_atomic_state *state,
13385 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013386{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013387 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013388 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013389 struct drm_crtc *crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013390 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013391 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013392 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013393
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013394 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013395 if (ret) {
13396 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013397 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013398 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013399
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013400 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013401 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013402
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013403 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013404 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13405
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013406 if (!needs_modeset(crtc->state))
13407 continue;
13408
13409 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013410 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013411
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013412 if (crtc_state->active) {
13413 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13414 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013415 intel_crtc->active = false;
13416 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013417
13418 /*
13419 * Underruns don't always raise
13420 * interrupts, so check manually.
13421 */
13422 intel_check_cpu_fifo_underruns(dev_priv);
13423 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013424 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013425 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013426
Daniel Vetterea9d7582012-07-10 10:42:52 +020013427 /* Only after disabling all output pipelines that will be changed can we
13428 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013429 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013430
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013431 if (any_ms) {
13432 intel_shared_dpll_commit(state);
13433
13434 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013435 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013436 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013437
Daniel Vettera6778b32012-07-02 09:56:42 +020013438 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013439 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013440 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13441 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013442 bool update_pipe = !modeset &&
13443 to_intel_crtc_state(crtc->state)->update_pipe;
13444 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013445
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013446 if (modeset)
13447 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13448
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013449 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013450 update_scanline_offset(to_intel_crtc(crtc));
13451 dev_priv->display.crtc_enable(crtc);
13452 }
13453
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013454 if (update_pipe) {
13455 put_domains = modeset_get_crtc_power_domains(crtc);
13456
13457 /* make sure intel_modeset_check_state runs */
13458 any_ms = true;
13459 }
13460
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013461 if (!modeset)
13462 intel_pre_plane_update(intel_crtc);
13463
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013464 if (crtc->state->active &&
13465 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013466 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013467
13468 if (put_domains)
13469 modeset_put_power_domains(dev_priv, put_domains);
13470
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013471 intel_post_plane_update(intel_crtc);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013472
13473 if (modeset)
13474 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013475 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013476
Daniel Vettera6778b32012-07-02 09:56:42 +020013477 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013478
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013479 drm_atomic_helper_wait_for_vblanks(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013480
13481 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013482 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013483 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013484
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013485 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013486 intel_modeset_check_state(dev, state);
13487
13488 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013489
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013490 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013491}
13492
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013493void intel_crtc_restore_mode(struct drm_crtc *crtc)
13494{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013495 struct drm_device *dev = crtc->dev;
13496 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013497 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013498 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013499
13500 state = drm_atomic_state_alloc(dev);
13501 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013502 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013503 crtc->base.id);
13504 return;
13505 }
13506
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013507 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013508
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013509retry:
13510 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13511 ret = PTR_ERR_OR_ZERO(crtc_state);
13512 if (!ret) {
13513 if (!crtc_state->active)
13514 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013515
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013516 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013517 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013518 }
13519
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013520 if (ret == -EDEADLK) {
13521 drm_atomic_state_clear(state);
13522 drm_modeset_backoff(state->acquire_ctx);
13523 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013524 }
13525
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013526 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013527out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013528 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013529}
13530
Daniel Vetter25c5b262012-07-08 22:08:04 +020013531#undef for_each_intel_crtc_masked
13532
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013533static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013534 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013535 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013536 .destroy = intel_crtc_destroy,
13537 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013538 .atomic_duplicate_state = intel_crtc_duplicate_state,
13539 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013540};
13541
Daniel Vetter53589012013-06-05 13:34:16 +020013542static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13543 struct intel_shared_dpll *pll,
13544 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013545{
Daniel Vetter53589012013-06-05 13:34:16 +020013546 uint32_t val;
13547
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013548 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013549 return false;
13550
Daniel Vetter53589012013-06-05 13:34:16 +020013551 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013552 hw_state->dpll = val;
13553 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13554 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013555
13556 return val & DPLL_VCO_ENABLE;
13557}
13558
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013559static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13560 struct intel_shared_dpll *pll)
13561{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013562 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13563 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013564}
13565
Daniel Vettere7b903d2013-06-05 13:34:14 +020013566static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13567 struct intel_shared_dpll *pll)
13568{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013569 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013570 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013571
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013572 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013573
13574 /* Wait for the clocks to stabilize. */
13575 POSTING_READ(PCH_DPLL(pll->id));
13576 udelay(150);
13577
13578 /* The pixel multiplier can only be updated once the
13579 * DPLL is enabled and the clocks are stable.
13580 *
13581 * So write it again.
13582 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013583 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013584 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013585 udelay(200);
13586}
13587
13588static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13589 struct intel_shared_dpll *pll)
13590{
13591 struct drm_device *dev = dev_priv->dev;
13592 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013593
13594 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013595 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013596 if (intel_crtc_to_shared_dpll(crtc) == pll)
13597 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13598 }
13599
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013600 I915_WRITE(PCH_DPLL(pll->id), 0);
13601 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013602 udelay(200);
13603}
13604
Daniel Vetter46edb022013-06-05 13:34:12 +020013605static char *ibx_pch_dpll_names[] = {
13606 "PCH DPLL A",
13607 "PCH DPLL B",
13608};
13609
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013610static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013611{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013612 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013613 int i;
13614
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013615 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013616
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013617 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013618 dev_priv->shared_dplls[i].id = i;
13619 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013620 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013621 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13622 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013623 dev_priv->shared_dplls[i].get_hw_state =
13624 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013625 }
13626}
13627
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013628static void intel_shared_dpll_init(struct drm_device *dev)
13629{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013630 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013631
Daniel Vetter9cd86932014-06-25 22:01:57 +030013632 if (HAS_DDI(dev))
13633 intel_ddi_pll_init(dev);
13634 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013635 ibx_pch_dpll_init(dev);
13636 else
13637 dev_priv->num_shared_dpll = 0;
13638
13639 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013640}
13641
Matt Roper6beb8c232014-12-01 15:40:14 -080013642/**
13643 * intel_prepare_plane_fb - Prepare fb for usage on plane
13644 * @plane: drm plane to prepare for
13645 * @fb: framebuffer to prepare for presentation
13646 *
13647 * Prepares a framebuffer for usage on a display plane. Generally this
13648 * involves pinning the underlying object and updating the frontbuffer tracking
13649 * bits. Some older platforms need special physical address handling for
13650 * cursor planes.
13651 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013652 * Must be called with struct_mutex held.
13653 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013654 * Returns 0 on success, negative error code on failure.
13655 */
13656int
13657intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013658 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013659{
13660 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013661 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013662 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013663 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013664 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013665 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013666
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013667 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013668 return 0;
13669
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013670 if (old_obj) {
13671 struct drm_crtc_state *crtc_state =
13672 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13673
13674 /* Big Hammer, we also need to ensure that any pending
13675 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13676 * current scanout is retired before unpinning the old
13677 * framebuffer. Note that we rely on userspace rendering
13678 * into the buffer attached to the pipe they are waiting
13679 * on. If not, userspace generates a GPU hang with IPEHR
13680 * point to the MI_WAIT_FOR_EVENT.
13681 *
13682 * This should only fail upon a hung GPU, in which case we
13683 * can safely continue.
13684 */
13685 if (needs_modeset(crtc_state))
13686 ret = i915_gem_object_wait_rendering(old_obj, true);
13687
13688 /* Swallow -EIO errors to allow updates during hw lockup. */
13689 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013690 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013691 }
13692
Alex Goins3c28ff22015-11-25 18:43:39 -080013693 /* For framebuffer backed by dmabuf, wait for fence */
13694 if (obj && obj->base.dma_buf) {
13695 ret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13696 false, true,
13697 MAX_SCHEDULE_TIMEOUT);
13698 if (ret == -ERESTARTSYS)
13699 return ret;
13700
13701 WARN_ON(ret < 0);
13702 }
13703
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013704 if (!obj) {
13705 ret = 0;
13706 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013707 INTEL_INFO(dev)->cursor_needs_physical) {
13708 int align = IS_I830(dev) ? 16 * 1024 : 256;
13709 ret = i915_gem_object_attach_phys(obj, align);
13710 if (ret)
13711 DRM_DEBUG_KMS("failed to attach phys object\n");
13712 } else {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013713 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013714 }
13715
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013716 if (ret == 0) {
13717 if (obj) {
13718 struct intel_plane_state *plane_state =
13719 to_intel_plane_state(new_state);
13720
13721 i915_gem_request_assign(&plane_state->wait_req,
13722 obj->last_write_req);
13723 }
13724
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013725 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013726 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013727
Matt Roper6beb8c232014-12-01 15:40:14 -080013728 return ret;
13729}
13730
Matt Roper38f3ce32014-12-02 07:45:25 -080013731/**
13732 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13733 * @plane: drm plane to clean up for
13734 * @fb: old framebuffer that was on plane
13735 *
13736 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013737 *
13738 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013739 */
13740void
13741intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013742 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013743{
13744 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013745 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013746 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013747 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13748 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013749
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013750 old_intel_state = to_intel_plane_state(old_state);
13751
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013752 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013753 return;
13754
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013755 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13756 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013757 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013758
13759 /* prepare_fb aborted? */
13760 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13761 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13762 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013763
13764 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13765
Matt Roper465c1202014-05-29 08:06:54 -070013766}
13767
Chandra Konduru6156a452015-04-27 13:48:39 -070013768int
13769skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13770{
13771 int max_scale;
13772 struct drm_device *dev;
13773 struct drm_i915_private *dev_priv;
13774 int crtc_clock, cdclk;
13775
13776 if (!intel_crtc || !crtc_state)
13777 return DRM_PLANE_HELPER_NO_SCALING;
13778
13779 dev = intel_crtc->base.dev;
13780 dev_priv = dev->dev_private;
13781 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013782 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013783
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013784 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013785 return DRM_PLANE_HELPER_NO_SCALING;
13786
13787 /*
13788 * skl max scale is lower of:
13789 * close to 3 but not 3, -1 is for that purpose
13790 * or
13791 * cdclk/crtc_clock
13792 */
13793 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13794
13795 return max_scale;
13796}
13797
Matt Roper465c1202014-05-29 08:06:54 -070013798static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013799intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013800 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013801 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013802{
Matt Roper2b875c22014-12-01 15:40:13 -080013803 struct drm_crtc *crtc = state->base.crtc;
13804 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013805 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013806 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13807 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013808
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013809 /* use scaler when colorkey is not required */
13810 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013811 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013812 min_scale = 1;
13813 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013814 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013815 }
Sonika Jindald8106362015-04-10 14:37:28 +053013816
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013817 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13818 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013819 min_scale, max_scale,
13820 can_position, true,
13821 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013822}
13823
Gustavo Padovan14af2932014-10-24 14:51:31 +010013824static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013825intel_commit_primary_plane(struct drm_plane *plane,
13826 struct intel_plane_state *state)
13827{
Matt Roper2b875c22014-12-01 15:40:13 -080013828 struct drm_crtc *crtc = state->base.crtc;
13829 struct drm_framebuffer *fb = state->base.fb;
13830 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013831 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013832
Matt Roperea2c67b2014-12-23 10:41:52 -080013833 crtc = crtc ? crtc : plane->crtc;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013834
Maarten Lankhorstd4b08632015-09-10 16:07:56 +020013835 dev_priv->display.update_primary_plane(crtc, fb,
13836 state->src.x1 >> 16,
13837 state->src.y1 >> 16);
Matt Roper32b7eee2014-12-24 07:59:06 -080013838}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013839
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013840static void
13841intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013842 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013843{
13844 struct drm_device *dev = plane->dev;
13845 struct drm_i915_private *dev_priv = dev->dev_private;
13846
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013847 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13848}
13849
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013850static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13851 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013852{
13853 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013854 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013855 struct intel_crtc_state *old_intel_state =
13856 to_intel_crtc_state(old_crtc_state);
13857 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013858
Ville Syrjäläf015c552015-06-24 22:00:02 +030013859 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013860 intel_update_watermarks(crtc);
13861
Matt Roperc34c9ee2014-12-23 10:41:50 -080013862 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013863 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013864
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013865 if (modeset)
13866 return;
13867
13868 if (to_intel_crtc_state(crtc->state)->update_pipe)
13869 intel_update_pipe_config(intel_crtc, old_intel_state);
13870 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013871 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013872}
13873
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013874static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13875 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013876{
Matt Roper32b7eee2014-12-24 07:59:06 -080013877 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013878
Maarten Lankhorst62852622015-09-23 16:29:38 +020013879 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013880}
13881
Matt Ropercf4c7c12014-12-04 10:27:42 -080013882/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013883 * intel_plane_destroy - destroy a plane
13884 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013885 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013886 * Common destruction function for all types of planes (primary, cursor,
13887 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013888 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013889void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013890{
13891 struct intel_plane *intel_plane = to_intel_plane(plane);
13892 drm_plane_cleanup(plane);
13893 kfree(intel_plane);
13894}
13895
Matt Roper65a3fea2015-01-21 16:35:42 -080013896const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013897 .update_plane = drm_atomic_helper_update_plane,
13898 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013899 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013900 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013901 .atomic_get_property = intel_plane_atomic_get_property,
13902 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013903 .atomic_duplicate_state = intel_plane_duplicate_state,
13904 .atomic_destroy_state = intel_plane_destroy_state,
13905
Matt Roper465c1202014-05-29 08:06:54 -070013906};
13907
13908static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13909 int pipe)
13910{
13911 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013912 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013913 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013914 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013915
13916 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13917 if (primary == NULL)
13918 return NULL;
13919
Matt Roper8e7d6882015-01-21 16:35:41 -080013920 state = intel_create_plane_state(&primary->base);
13921 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013922 kfree(primary);
13923 return NULL;
13924 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013925 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013926
Matt Roper465c1202014-05-29 08:06:54 -070013927 primary->can_scale = false;
13928 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013929 if (INTEL_INFO(dev)->gen >= 9) {
13930 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013931 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013932 }
Matt Roper465c1202014-05-29 08:06:54 -070013933 primary->pipe = pipe;
13934 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013935 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013936 primary->check_plane = intel_check_primary_plane;
13937 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013938 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013939 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13940 primary->plane = !pipe;
13941
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013942 if (INTEL_INFO(dev)->gen >= 9) {
13943 intel_primary_formats = skl_primary_formats;
13944 num_formats = ARRAY_SIZE(skl_primary_formats);
13945 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013946 intel_primary_formats = i965_primary_formats;
13947 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013948 } else {
13949 intel_primary_formats = i8xx_primary_formats;
13950 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013951 }
13952
13953 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013954 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013955 intel_primary_formats, num_formats,
13956 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013957
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013958 if (INTEL_INFO(dev)->gen >= 4)
13959 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013960
Matt Roperea2c67b2014-12-23 10:41:52 -080013961 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13962
Matt Roper465c1202014-05-29 08:06:54 -070013963 return &primary->base;
13964}
13965
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013966void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13967{
13968 if (!dev->mode_config.rotation_property) {
13969 unsigned long flags = BIT(DRM_ROTATE_0) |
13970 BIT(DRM_ROTATE_180);
13971
13972 if (INTEL_INFO(dev)->gen >= 9)
13973 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13974
13975 dev->mode_config.rotation_property =
13976 drm_mode_create_rotation_property(dev, flags);
13977 }
13978 if (dev->mode_config.rotation_property)
13979 drm_object_attach_property(&plane->base.base,
13980 dev->mode_config.rotation_property,
13981 plane->base.state->rotation);
13982}
13983
Matt Roper3d7d6512014-06-10 08:28:13 -070013984static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013985intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013986 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013987 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013988{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013989 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013990 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013991 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013992 unsigned stride;
13993 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013994
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013995 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13996 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013997 DRM_PLANE_HELPER_NO_SCALING,
13998 DRM_PLANE_HELPER_NO_SCALING,
13999 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014000 if (ret)
14001 return ret;
14002
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014003 /* if we want to turn off the cursor ignore width and height */
14004 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014005 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014006
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014007 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014008 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014009 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14010 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014011 return -EINVAL;
14012 }
14013
Matt Roperea2c67b2014-12-23 10:41:52 -080014014 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14015 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014016 DRM_DEBUG_KMS("buffer is too small\n");
14017 return -ENOMEM;
14018 }
14019
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014020 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014021 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014022 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014023 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014024
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014025 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014026}
14027
Matt Roperf4a2cf22014-12-01 15:40:12 -080014028static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014029intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014030 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014031{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014032 intel_crtc_update_cursor(crtc, false);
14033}
14034
14035static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030014036intel_commit_cursor_plane(struct drm_plane *plane,
14037 struct intel_plane_state *state)
14038{
Matt Roper2b875c22014-12-01 15:40:13 -080014039 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080014040 struct drm_device *dev = plane->dev;
14041 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014042 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014043 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014044
Matt Roperea2c67b2014-12-23 10:41:52 -080014045 crtc = crtc ? crtc : plane->crtc;
14046 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070014047
Gustavo Padovana912f122014-12-01 15:40:10 -080014048 if (intel_crtc->cursor_bo == obj)
14049 goto update;
14050
Matt Roperf4a2cf22014-12-01 15:40:12 -080014051 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014052 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014053 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014054 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014055 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014056 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014057
Gustavo Padovana912f122014-12-01 15:40:10 -080014058 intel_crtc->cursor_addr = addr;
14059 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080014060
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020014061update:
Maarten Lankhorst62852622015-09-23 16:29:38 +020014062 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070014063}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014064
Matt Roper3d7d6512014-06-10 08:28:13 -070014065static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14066 int pipe)
14067{
14068 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014069 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014070
14071 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14072 if (cursor == NULL)
14073 return NULL;
14074
Matt Roper8e7d6882015-01-21 16:35:41 -080014075 state = intel_create_plane_state(&cursor->base);
14076 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014077 kfree(cursor);
14078 return NULL;
14079 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014080 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014081
Matt Roper3d7d6512014-06-10 08:28:13 -070014082 cursor->can_scale = false;
14083 cursor->max_downscale = 1;
14084 cursor->pipe = pipe;
14085 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014086 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014087 cursor->check_plane = intel_check_cursor_plane;
14088 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014089 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014090
14091 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014092 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014093 intel_cursor_formats,
14094 ARRAY_SIZE(intel_cursor_formats),
14095 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014096
14097 if (INTEL_INFO(dev)->gen >= 4) {
14098 if (!dev->mode_config.rotation_property)
14099 dev->mode_config.rotation_property =
14100 drm_mode_create_rotation_property(dev,
14101 BIT(DRM_ROTATE_0) |
14102 BIT(DRM_ROTATE_180));
14103 if (dev->mode_config.rotation_property)
14104 drm_object_attach_property(&cursor->base.base,
14105 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014106 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014107 }
14108
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014109 if (INTEL_INFO(dev)->gen >=9)
14110 state->scaler_id = -1;
14111
Matt Roperea2c67b2014-12-23 10:41:52 -080014112 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14113
Matt Roper3d7d6512014-06-10 08:28:13 -070014114 return &cursor->base;
14115}
14116
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014117static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14118 struct intel_crtc_state *crtc_state)
14119{
14120 int i;
14121 struct intel_scaler *intel_scaler;
14122 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14123
14124 for (i = 0; i < intel_crtc->num_scalers; i++) {
14125 intel_scaler = &scaler_state->scalers[i];
14126 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014127 intel_scaler->mode = PS_SCALER_MODE_DYN;
14128 }
14129
14130 scaler_state->scaler_id = -1;
14131}
14132
Hannes Ederb358d0a2008-12-18 21:18:47 +010014133static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014134{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014135 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014136 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014137 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014138 struct drm_plane *primary = NULL;
14139 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014140 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014141
Daniel Vetter955382f2013-09-19 14:05:45 +020014142 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014143 if (intel_crtc == NULL)
14144 return;
14145
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014146 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14147 if (!crtc_state)
14148 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014149 intel_crtc->config = crtc_state;
14150 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014151 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014152
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014153 /* initialize shared scalers */
14154 if (INTEL_INFO(dev)->gen >= 9) {
14155 if (pipe == PIPE_C)
14156 intel_crtc->num_scalers = 1;
14157 else
14158 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14159
14160 skl_init_scalers(dev, intel_crtc, crtc_state);
14161 }
14162
Matt Roper465c1202014-05-29 08:06:54 -070014163 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014164 if (!primary)
14165 goto fail;
14166
14167 cursor = intel_cursor_plane_create(dev, pipe);
14168 if (!cursor)
14169 goto fail;
14170
Matt Roper465c1202014-05-29 08:06:54 -070014171 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014172 cursor, &intel_crtc_funcs);
14173 if (ret)
14174 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014175
14176 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014177 for (i = 0; i < 256; i++) {
14178 intel_crtc->lut_r[i] = i;
14179 intel_crtc->lut_g[i] = i;
14180 intel_crtc->lut_b[i] = i;
14181 }
14182
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014183 /*
14184 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014185 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014186 */
Jesse Barnes80824002009-09-10 15:28:06 -070014187 intel_crtc->pipe = pipe;
14188 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014189 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014190 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014191 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014192 }
14193
Chris Wilson4b0e3332014-05-30 16:35:26 +030014194 intel_crtc->cursor_base = ~0;
14195 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014196 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014197
Ville Syrjälä852eb002015-06-24 22:00:07 +030014198 intel_crtc->wm.cxsr_allowed = true;
14199
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014200 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14201 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14202 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14203 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14204
Jesse Barnes79e53942008-11-07 14:24:08 -080014205 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014206
14207 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014208 return;
14209
14210fail:
14211 if (primary)
14212 drm_plane_cleanup(primary);
14213 if (cursor)
14214 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014215 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014216 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014217}
14218
Jesse Barnes752aa882013-10-31 18:55:49 +020014219enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14220{
14221 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014222 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014223
Rob Clark51fd3712013-11-19 12:10:12 -050014224 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014225
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014226 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014227 return INVALID_PIPE;
14228
14229 return to_intel_crtc(encoder->crtc)->pipe;
14230}
14231
Carl Worth08d7b3d2009-04-29 14:43:54 -070014232int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014233 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014234{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014235 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014236 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014237 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014238
Rob Clark7707e652014-07-17 23:30:04 -040014239 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014240
Rob Clark7707e652014-07-17 23:30:04 -040014241 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014242 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014243 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014244 }
14245
Rob Clark7707e652014-07-17 23:30:04 -040014246 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014247 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014248
Daniel Vetterc05422d2009-08-11 16:05:30 +020014249 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014250}
14251
Daniel Vetter66a92782012-07-12 20:08:18 +020014252static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014253{
Daniel Vetter66a92782012-07-12 20:08:18 +020014254 struct drm_device *dev = encoder->base.dev;
14255 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014256 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014257 int entry = 0;
14258
Damien Lespiaub2784e12014-08-05 11:29:37 +010014259 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014260 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014261 index_mask |= (1 << entry);
14262
Jesse Barnes79e53942008-11-07 14:24:08 -080014263 entry++;
14264 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014265
Jesse Barnes79e53942008-11-07 14:24:08 -080014266 return index_mask;
14267}
14268
Chris Wilson4d302442010-12-14 19:21:29 +000014269static bool has_edp_a(struct drm_device *dev)
14270{
14271 struct drm_i915_private *dev_priv = dev->dev_private;
14272
14273 if (!IS_MOBILE(dev))
14274 return false;
14275
14276 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14277 return false;
14278
Damien Lespiaue3589902014-02-07 19:12:50 +000014279 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014280 return false;
14281
14282 return true;
14283}
14284
Jesse Barnes84b4e042014-06-25 08:24:29 -070014285static bool intel_crt_present(struct drm_device *dev)
14286{
14287 struct drm_i915_private *dev_priv = dev->dev_private;
14288
Damien Lespiau884497e2013-12-03 13:56:23 +000014289 if (INTEL_INFO(dev)->gen >= 9)
14290 return false;
14291
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014292 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014293 return false;
14294
14295 if (IS_CHERRYVIEW(dev))
14296 return false;
14297
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014298 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14299 return false;
14300
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014301 /* DDI E can't be used if DDI A requires 4 lanes */
14302 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14303 return false;
14304
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014305 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014306 return false;
14307
14308 return true;
14309}
14310
Jesse Barnes79e53942008-11-07 14:24:08 -080014311static void intel_setup_outputs(struct drm_device *dev)
14312{
Eric Anholt725e30a2009-01-22 13:01:02 -080014313 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014314 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014315 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014316
Daniel Vetterc9093352013-06-06 22:22:47 +020014317 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014318
Jesse Barnes84b4e042014-06-25 08:24:29 -070014319 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014320 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014321
Vandana Kannanc776eb22014-08-19 12:05:01 +053014322 if (IS_BROXTON(dev)) {
14323 /*
14324 * FIXME: Broxton doesn't support port detection via the
14325 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14326 * detect the ports.
14327 */
14328 intel_ddi_init(dev, PORT_A);
14329 intel_ddi_init(dev, PORT_B);
14330 intel_ddi_init(dev, PORT_C);
14331 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014332 int found;
14333
Jesse Barnesde31fac2015-03-06 15:53:32 -080014334 /*
14335 * Haswell uses DDI functions to detect digital outputs.
14336 * On SKL pre-D0 the strap isn't connected, so we assume
14337 * it's there.
14338 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014339 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014340 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014341 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014342 intel_ddi_init(dev, PORT_A);
14343
14344 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14345 * register */
14346 found = I915_READ(SFUSE_STRAP);
14347
14348 if (found & SFUSE_STRAP_DDIB_DETECTED)
14349 intel_ddi_init(dev, PORT_B);
14350 if (found & SFUSE_STRAP_DDIC_DETECTED)
14351 intel_ddi_init(dev, PORT_C);
14352 if (found & SFUSE_STRAP_DDID_DETECTED)
14353 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014354 /*
14355 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14356 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014357 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014358 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14359 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14360 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14361 intel_ddi_init(dev, PORT_E);
14362
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014363 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014364 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014365 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014366
14367 if (has_edp_a(dev))
14368 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014369
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014370 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014371 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014372 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014373 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014374 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014375 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014376 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014377 }
14378
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014379 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014380 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014381
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014382 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014383 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014384
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014385 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014386 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014387
Daniel Vetter270b3042012-10-27 15:52:05 +020014388 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014389 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014390 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014391 /*
14392 * The DP_DETECTED bit is the latched state of the DDC
14393 * SDA pin at boot. However since eDP doesn't require DDC
14394 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14395 * eDP ports may have been muxed to an alternate function.
14396 * Thus we can't rely on the DP_DETECTED bit alone to detect
14397 * eDP ports. Consult the VBT as well as DP_DETECTED to
14398 * detect eDP ports.
14399 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014400 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014401 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014402 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14403 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014404 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014405 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014406
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014407 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014408 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014409 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14410 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014411 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014412 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014413
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014414 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014415 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014416 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14417 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14418 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14419 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014420 }
14421
Jani Nikula3cfca972013-08-27 15:12:26 +030014422 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014423 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014424 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014425
Paulo Zanonie2debe92013-02-18 19:00:27 -030014426 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014427 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014428 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014429 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014430 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014431 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014432 }
Ma Ling27185ae2009-08-24 13:50:23 +080014433
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014434 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014435 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014436 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014437
14438 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014439
Paulo Zanonie2debe92013-02-18 19:00:27 -030014440 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014441 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014442 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014443 }
Ma Ling27185ae2009-08-24 13:50:23 +080014444
Paulo Zanonie2debe92013-02-18 19:00:27 -030014445 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014446
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014447 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014448 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014449 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014450 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014451 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014452 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014453 }
Ma Ling27185ae2009-08-24 13:50:23 +080014454
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014455 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014456 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014457 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014458 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014459 intel_dvo_init(dev);
14460
Zhenyu Wang103a1962009-11-27 11:44:36 +080014461 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014462 intel_tv_init(dev);
14463
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014464 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014465
Damien Lespiaub2784e12014-08-05 11:29:37 +010014466 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014467 encoder->base.possible_crtcs = encoder->crtc_mask;
14468 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014469 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014470 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014471
Paulo Zanonidde86e22012-12-01 12:04:25 -020014472 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014473
14474 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014475}
14476
14477static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14478{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014479 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014480 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014481
Daniel Vetteref2d6332014-02-10 18:00:38 +010014482 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014483 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014484 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014485 drm_gem_object_unreference(&intel_fb->obj->base);
14486 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014487 kfree(intel_fb);
14488}
14489
14490static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014491 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014492 unsigned int *handle)
14493{
14494 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014495 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014496
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014497 if (obj->userptr.mm) {
14498 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14499 return -EINVAL;
14500 }
14501
Chris Wilson05394f32010-11-08 19:18:58 +000014502 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014503}
14504
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014505static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14506 struct drm_file *file,
14507 unsigned flags, unsigned color,
14508 struct drm_clip_rect *clips,
14509 unsigned num_clips)
14510{
14511 struct drm_device *dev = fb->dev;
14512 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14513 struct drm_i915_gem_object *obj = intel_fb->obj;
14514
14515 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014516 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014517 mutex_unlock(&dev->struct_mutex);
14518
14519 return 0;
14520}
14521
Jesse Barnes79e53942008-11-07 14:24:08 -080014522static const struct drm_framebuffer_funcs intel_fb_funcs = {
14523 .destroy = intel_user_framebuffer_destroy,
14524 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014525 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014526};
14527
Damien Lespiaub3218032015-02-27 11:15:18 +000014528static
14529u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14530 uint32_t pixel_format)
14531{
14532 u32 gen = INTEL_INFO(dev)->gen;
14533
14534 if (gen >= 9) {
14535 /* "The stride in bytes must not exceed the of the size of 8K
14536 * pixels and 32K bytes."
14537 */
14538 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14539 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14540 return 32*1024;
14541 } else if (gen >= 4) {
14542 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14543 return 16*1024;
14544 else
14545 return 32*1024;
14546 } else if (gen >= 3) {
14547 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14548 return 8*1024;
14549 else
14550 return 16*1024;
14551 } else {
14552 /* XXX DSPC is limited to 4k tiled */
14553 return 8*1024;
14554 }
14555}
14556
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014557static int intel_framebuffer_init(struct drm_device *dev,
14558 struct intel_framebuffer *intel_fb,
14559 struct drm_mode_fb_cmd2 *mode_cmd,
14560 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014561{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014562 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014563 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014564 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014565
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014566 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14567
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014568 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14569 /* Enforce that fb modifier and tiling mode match, but only for
14570 * X-tiled. This is needed for FBC. */
14571 if (!!(obj->tiling_mode == I915_TILING_X) !=
14572 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14573 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14574 return -EINVAL;
14575 }
14576 } else {
14577 if (obj->tiling_mode == I915_TILING_X)
14578 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14579 else if (obj->tiling_mode == I915_TILING_Y) {
14580 DRM_DEBUG("No Y tiling for legacy addfb\n");
14581 return -EINVAL;
14582 }
14583 }
14584
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014585 /* Passed in modifier sanity checking. */
14586 switch (mode_cmd->modifier[0]) {
14587 case I915_FORMAT_MOD_Y_TILED:
14588 case I915_FORMAT_MOD_Yf_TILED:
14589 if (INTEL_INFO(dev)->gen < 9) {
14590 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14591 mode_cmd->modifier[0]);
14592 return -EINVAL;
14593 }
14594 case DRM_FORMAT_MOD_NONE:
14595 case I915_FORMAT_MOD_X_TILED:
14596 break;
14597 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014598 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14599 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014600 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014601 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014602
Damien Lespiaub3218032015-02-27 11:15:18 +000014603 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14604 mode_cmd->pixel_format);
14605 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14606 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14607 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014608 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014609 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014610
Damien Lespiaub3218032015-02-27 11:15:18 +000014611 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14612 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014613 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014614 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14615 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014616 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014617 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014618 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014619 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014620
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014621 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014622 mode_cmd->pitches[0] != obj->stride) {
14623 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14624 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014625 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014626 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014627
Ville Syrjälä57779d02012-10-31 17:50:14 +020014628 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014629 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014630 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014631 case DRM_FORMAT_RGB565:
14632 case DRM_FORMAT_XRGB8888:
14633 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014634 break;
14635 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014636 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014637 DRM_DEBUG("unsupported pixel format: %s\n",
14638 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014639 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014640 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014641 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014642 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014643 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14644 DRM_DEBUG("unsupported pixel format: %s\n",
14645 drm_get_format_name(mode_cmd->pixel_format));
14646 return -EINVAL;
14647 }
14648 break;
14649 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014650 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014651 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014652 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014653 DRM_DEBUG("unsupported pixel format: %s\n",
14654 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014655 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014656 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014657 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014658 case DRM_FORMAT_ABGR2101010:
14659 if (!IS_VALLEYVIEW(dev)) {
14660 DRM_DEBUG("unsupported pixel format: %s\n",
14661 drm_get_format_name(mode_cmd->pixel_format));
14662 return -EINVAL;
14663 }
14664 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014665 case DRM_FORMAT_YUYV:
14666 case DRM_FORMAT_UYVY:
14667 case DRM_FORMAT_YVYU:
14668 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014669 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014670 DRM_DEBUG("unsupported pixel format: %s\n",
14671 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014672 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014673 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014674 break;
14675 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014676 DRM_DEBUG("unsupported pixel format: %s\n",
14677 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014678 return -EINVAL;
14679 }
14680
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014681 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14682 if (mode_cmd->offsets[0] != 0)
14683 return -EINVAL;
14684
Damien Lespiauec2c9812015-01-20 12:51:45 +000014685 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014686 mode_cmd->pixel_format,
14687 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014688 /* FIXME drm helper for size checks (especially planar formats)? */
14689 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14690 return -EINVAL;
14691
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014692 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14693 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014694 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014695
Jesse Barnes79e53942008-11-07 14:24:08 -080014696 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14697 if (ret) {
14698 DRM_ERROR("framebuffer init failed %d\n", ret);
14699 return ret;
14700 }
14701
Jesse Barnes79e53942008-11-07 14:24:08 -080014702 return 0;
14703}
14704
Jesse Barnes79e53942008-11-07 14:24:08 -080014705static struct drm_framebuffer *
14706intel_user_framebuffer_create(struct drm_device *dev,
14707 struct drm_file *filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014708 struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014709{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014710 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014711 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014712 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014713
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014714 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014715 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014716 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014717 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014718
Daniel Vetter92907cb2015-11-23 09:04:05 +010014719 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014720 if (IS_ERR(fb))
14721 drm_gem_object_unreference_unlocked(&obj->base);
14722
14723 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014724}
14725
Daniel Vetter06957262015-08-10 13:34:08 +020014726#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014727static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014728{
14729}
14730#endif
14731
Jesse Barnes79e53942008-11-07 14:24:08 -080014732static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014733 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014734 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014735 .atomic_check = intel_atomic_check,
14736 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014737 .atomic_state_alloc = intel_atomic_state_alloc,
14738 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014739};
14740
Jesse Barnese70236a2009-09-21 10:42:27 -070014741/* Set up chip specific display functions */
14742static void intel_init_display(struct drm_device *dev)
14743{
14744 struct drm_i915_private *dev_priv = dev->dev_private;
14745
Daniel Vetteree9300b2013-06-03 22:40:22 +020014746 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14747 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014748 else if (IS_CHERRYVIEW(dev))
14749 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014750 else if (IS_VALLEYVIEW(dev))
14751 dev_priv->display.find_dpll = vlv_find_best_dpll;
14752 else if (IS_PINEVIEW(dev))
14753 dev_priv->display.find_dpll = pnv_find_best_dpll;
14754 else
14755 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14756
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014757 if (INTEL_INFO(dev)->gen >= 9) {
14758 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014759 dev_priv->display.get_initial_plane_config =
14760 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014761 dev_priv->display.crtc_compute_clock =
14762 haswell_crtc_compute_clock;
14763 dev_priv->display.crtc_enable = haswell_crtc_enable;
14764 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014765 dev_priv->display.update_primary_plane =
14766 skylake_update_primary_plane;
14767 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014768 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014769 dev_priv->display.get_initial_plane_config =
14770 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014771 dev_priv->display.crtc_compute_clock =
14772 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014773 dev_priv->display.crtc_enable = haswell_crtc_enable;
14774 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014775 dev_priv->display.update_primary_plane =
14776 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014777 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014778 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014779 dev_priv->display.get_initial_plane_config =
14780 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014781 dev_priv->display.crtc_compute_clock =
14782 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014783 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14784 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014785 dev_priv->display.update_primary_plane =
14786 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014787 } else if (IS_VALLEYVIEW(dev)) {
14788 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014789 dev_priv->display.get_initial_plane_config =
14790 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014791 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014792 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14793 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014794 dev_priv->display.update_primary_plane =
14795 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014796 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014797 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014798 dev_priv->display.get_initial_plane_config =
14799 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014800 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014801 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14802 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014803 dev_priv->display.update_primary_plane =
14804 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014805 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014806
Jesse Barnese70236a2009-09-21 10:42:27 -070014807 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014808 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014809 dev_priv->display.get_display_clock_speed =
14810 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014811 else if (IS_BROXTON(dev))
14812 dev_priv->display.get_display_clock_speed =
14813 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014814 else if (IS_BROADWELL(dev))
14815 dev_priv->display.get_display_clock_speed =
14816 broadwell_get_display_clock_speed;
14817 else if (IS_HASWELL(dev))
14818 dev_priv->display.get_display_clock_speed =
14819 haswell_get_display_clock_speed;
14820 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014821 dev_priv->display.get_display_clock_speed =
14822 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014823 else if (IS_GEN5(dev))
14824 dev_priv->display.get_display_clock_speed =
14825 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014826 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014827 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014828 dev_priv->display.get_display_clock_speed =
14829 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014830 else if (IS_GM45(dev))
14831 dev_priv->display.get_display_clock_speed =
14832 gm45_get_display_clock_speed;
14833 else if (IS_CRESTLINE(dev))
14834 dev_priv->display.get_display_clock_speed =
14835 i965gm_get_display_clock_speed;
14836 else if (IS_PINEVIEW(dev))
14837 dev_priv->display.get_display_clock_speed =
14838 pnv_get_display_clock_speed;
14839 else if (IS_G33(dev) || IS_G4X(dev))
14840 dev_priv->display.get_display_clock_speed =
14841 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014842 else if (IS_I915G(dev))
14843 dev_priv->display.get_display_clock_speed =
14844 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014845 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014846 dev_priv->display.get_display_clock_speed =
14847 i9xx_misc_get_display_clock_speed;
14848 else if (IS_I915GM(dev))
14849 dev_priv->display.get_display_clock_speed =
14850 i915gm_get_display_clock_speed;
14851 else if (IS_I865G(dev))
14852 dev_priv->display.get_display_clock_speed =
14853 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014854 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014855 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014856 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014857 else { /* 830 */
14858 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014859 dev_priv->display.get_display_clock_speed =
14860 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014861 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014862
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014863 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014864 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014865 } else if (IS_GEN6(dev)) {
14866 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014867 } else if (IS_IVYBRIDGE(dev)) {
14868 /* FIXME: detect B0+ stepping and use auto training */
14869 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014870 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014871 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014872 if (IS_BROADWELL(dev)) {
14873 dev_priv->display.modeset_commit_cdclk =
14874 broadwell_modeset_commit_cdclk;
14875 dev_priv->display.modeset_calc_cdclk =
14876 broadwell_modeset_calc_cdclk;
14877 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014878 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014879 dev_priv->display.modeset_commit_cdclk =
14880 valleyview_modeset_commit_cdclk;
14881 dev_priv->display.modeset_calc_cdclk =
14882 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014883 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014884 dev_priv->display.modeset_commit_cdclk =
14885 broxton_modeset_commit_cdclk;
14886 dev_priv->display.modeset_calc_cdclk =
14887 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014888 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014889
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014890 switch (INTEL_INFO(dev)->gen) {
14891 case 2:
14892 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14893 break;
14894
14895 case 3:
14896 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14897 break;
14898
14899 case 4:
14900 case 5:
14901 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14902 break;
14903
14904 case 6:
14905 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14906 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014907 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014908 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014909 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14910 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014911 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014912 /* Drop through - unsupported since execlist only. */
14913 default:
14914 /* Default just returns -ENODEV to indicate unsupported */
14915 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014916 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014917
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014918 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014919}
14920
Jesse Barnesb690e962010-07-19 13:53:12 -070014921/*
14922 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14923 * resume, or other times. This quirk makes sure that's the case for
14924 * affected systems.
14925 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014926static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014927{
14928 struct drm_i915_private *dev_priv = dev->dev_private;
14929
14930 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014931 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014932}
14933
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014934static void quirk_pipeb_force(struct drm_device *dev)
14935{
14936 struct drm_i915_private *dev_priv = dev->dev_private;
14937
14938 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14939 DRM_INFO("applying pipe b force quirk\n");
14940}
14941
Keith Packard435793d2011-07-12 14:56:22 -070014942/*
14943 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14944 */
14945static void quirk_ssc_force_disable(struct drm_device *dev)
14946{
14947 struct drm_i915_private *dev_priv = dev->dev_private;
14948 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014949 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014950}
14951
Carsten Emde4dca20e2012-03-15 15:56:26 +010014952/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014953 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14954 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014955 */
14956static void quirk_invert_brightness(struct drm_device *dev)
14957{
14958 struct drm_i915_private *dev_priv = dev->dev_private;
14959 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014960 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014961}
14962
Scot Doyle9c72cc62014-07-03 23:27:50 +000014963/* Some VBT's incorrectly indicate no backlight is present */
14964static void quirk_backlight_present(struct drm_device *dev)
14965{
14966 struct drm_i915_private *dev_priv = dev->dev_private;
14967 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14968 DRM_INFO("applying backlight present quirk\n");
14969}
14970
Jesse Barnesb690e962010-07-19 13:53:12 -070014971struct intel_quirk {
14972 int device;
14973 int subsystem_vendor;
14974 int subsystem_device;
14975 void (*hook)(struct drm_device *dev);
14976};
14977
Egbert Eich5f85f172012-10-14 15:46:38 +020014978/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14979struct intel_dmi_quirk {
14980 void (*hook)(struct drm_device *dev);
14981 const struct dmi_system_id (*dmi_id_list)[];
14982};
14983
14984static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14985{
14986 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14987 return 1;
14988}
14989
14990static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14991 {
14992 .dmi_id_list = &(const struct dmi_system_id[]) {
14993 {
14994 .callback = intel_dmi_reverse_brightness,
14995 .ident = "NCR Corporation",
14996 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14997 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14998 },
14999 },
15000 { } /* terminating entry */
15001 },
15002 .hook = quirk_invert_brightness,
15003 },
15004};
15005
Ben Widawskyc43b5632012-04-16 14:07:40 -070015006static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015007 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15008 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15009
Jesse Barnesb690e962010-07-19 13:53:12 -070015010 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15011 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15012
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015013 /* 830 needs to leave pipe A & dpll A up */
15014 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15015
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015016 /* 830 needs to leave pipe B & dpll B up */
15017 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15018
Keith Packard435793d2011-07-12 14:56:22 -070015019 /* Lenovo U160 cannot use SSC on LVDS */
15020 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015021
15022 /* Sony Vaio Y cannot use SSC on LVDS */
15023 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015024
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015025 /* Acer Aspire 5734Z must invert backlight brightness */
15026 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15027
15028 /* Acer/eMachines G725 */
15029 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15030
15031 /* Acer/eMachines e725 */
15032 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15033
15034 /* Acer/Packard Bell NCL20 */
15035 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15036
15037 /* Acer Aspire 4736Z */
15038 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015039
15040 /* Acer Aspire 5336 */
15041 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015042
15043 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15044 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015045
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015046 /* Acer C720 Chromebook (Core i3 4005U) */
15047 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15048
jens steinb2a96012014-10-28 20:25:53 +010015049 /* Apple Macbook 2,1 (Core 2 T7400) */
15050 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15051
Jani Nikula1b9448b2015-11-05 11:49:59 +020015052 /* Apple Macbook 4,1 */
15053 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15054
Scot Doyled4967d82014-07-03 23:27:52 +000015055 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15056 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015057
15058 /* HP Chromebook 14 (Celeron 2955U) */
15059 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015060
15061 /* Dell Chromebook 11 */
15062 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015063
15064 /* Dell Chromebook 11 (2015 version) */
15065 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015066};
15067
15068static void intel_init_quirks(struct drm_device *dev)
15069{
15070 struct pci_dev *d = dev->pdev;
15071 int i;
15072
15073 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15074 struct intel_quirk *q = &intel_quirks[i];
15075
15076 if (d->device == q->device &&
15077 (d->subsystem_vendor == q->subsystem_vendor ||
15078 q->subsystem_vendor == PCI_ANY_ID) &&
15079 (d->subsystem_device == q->subsystem_device ||
15080 q->subsystem_device == PCI_ANY_ID))
15081 q->hook(dev);
15082 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015083 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15084 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15085 intel_dmi_quirks[i].hook(dev);
15086 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015087}
15088
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015089/* Disable the VGA plane that we never use */
15090static void i915_disable_vga(struct drm_device *dev)
15091{
15092 struct drm_i915_private *dev_priv = dev->dev_private;
15093 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015094 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015095
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015096 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015097 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015098 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015099 sr1 = inb(VGA_SR_DATA);
15100 outb(sr1 | 1<<5, VGA_SR_DATA);
15101 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15102 udelay(300);
15103
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015104 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015105 POSTING_READ(vga_reg);
15106}
15107
Daniel Vetterf8175862012-04-10 15:50:11 +020015108void intel_modeset_init_hw(struct drm_device *dev)
15109{
Ville Syrjäläb6283052015-06-03 15:45:07 +030015110 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030015111 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015112 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015113 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015114}
15115
Jesse Barnes79e53942008-11-07 14:24:08 -080015116void intel_modeset_init(struct drm_device *dev)
15117{
Jesse Barnes652c3932009-08-17 13:31:43 -070015118 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015119 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015120 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015121 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015122
15123 drm_mode_config_init(dev);
15124
15125 dev->mode_config.min_width = 0;
15126 dev->mode_config.min_height = 0;
15127
Dave Airlie019d96c2011-09-29 16:20:42 +010015128 dev->mode_config.preferred_depth = 24;
15129 dev->mode_config.prefer_shadow = 1;
15130
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015131 dev->mode_config.allow_fb_modifiers = true;
15132
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015133 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015134
Jesse Barnesb690e962010-07-19 13:53:12 -070015135 intel_init_quirks(dev);
15136
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015137 intel_init_pm(dev);
15138
Ben Widawskye3c74752013-04-05 13:12:39 -070015139 if (INTEL_INFO(dev)->num_pipes == 0)
15140 return;
15141
Lukas Wunner69f92f62015-07-15 13:57:35 +020015142 /*
15143 * There may be no VBT; and if the BIOS enabled SSC we can
15144 * just keep using it to avoid unnecessary flicker. Whereas if the
15145 * BIOS isn't using it, don't assume it will work even if the VBT
15146 * indicates as much.
15147 */
15148 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15149 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15150 DREF_SSC1_ENABLE);
15151
15152 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15153 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15154 bios_lvds_use_ssc ? "en" : "dis",
15155 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15156 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15157 }
15158 }
15159
Jesse Barnese70236a2009-09-21 10:42:27 -070015160 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015161 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015162
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015163 if (IS_GEN2(dev)) {
15164 dev->mode_config.max_width = 2048;
15165 dev->mode_config.max_height = 2048;
15166 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015167 dev->mode_config.max_width = 4096;
15168 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015169 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015170 dev->mode_config.max_width = 8192;
15171 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015172 }
Damien Lespiau068be562014-03-28 14:17:49 +000015173
Ville Syrjälädc41c152014-08-13 11:57:05 +030015174 if (IS_845G(dev) || IS_I865G(dev)) {
15175 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15176 dev->mode_config.cursor_height = 1023;
15177 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015178 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15179 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15180 } else {
15181 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15182 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15183 }
15184
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015185 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015186
Zhao Yakui28c97732009-10-09 11:39:41 +080015187 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015188 INTEL_INFO(dev)->num_pipes,
15189 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015190
Damien Lespiau055e3932014-08-18 13:49:10 +010015191 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015192 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015193 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015194 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015195 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015196 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015197 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015198 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015199 }
15200
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015201 intel_update_czclk(dev_priv);
15202 intel_update_cdclk(dev);
15203
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015204 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015205
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015206 /* Just disable it once at startup */
15207 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015208 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015209
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015210 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015211 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015212 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015213
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015214 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015215 struct intel_initial_plane_config plane_config = {};
15216
Jesse Barnes46f297f2014-03-07 08:57:48 -080015217 if (!crtc->active)
15218 continue;
15219
Jesse Barnes46f297f2014-03-07 08:57:48 -080015220 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015221 * Note that reserving the BIOS fb up front prevents us
15222 * from stuffing other stolen allocations like the ring
15223 * on top. This prevents some ugliness at boot time, and
15224 * can even allow for smooth boot transitions if the BIOS
15225 * fb is large enough for the active pipe configuration.
15226 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015227 dev_priv->display.get_initial_plane_config(crtc,
15228 &plane_config);
15229
15230 /*
15231 * If the fb is shared between multiple heads, we'll
15232 * just get the first one.
15233 */
15234 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015235 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015236}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015237
Daniel Vetter7fad7982012-07-04 17:51:47 +020015238static void intel_enable_pipe_a(struct drm_device *dev)
15239{
15240 struct intel_connector *connector;
15241 struct drm_connector *crt = NULL;
15242 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015243 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015244
15245 /* We can't just switch on the pipe A, we need to set things up with a
15246 * proper mode and output configuration. As a gross hack, enable pipe A
15247 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015248 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015249 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15250 crt = &connector->base;
15251 break;
15252 }
15253 }
15254
15255 if (!crt)
15256 return;
15257
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015258 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015259 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015260}
15261
Daniel Vetterfa555832012-10-10 23:14:00 +020015262static bool
15263intel_check_plane_mapping(struct intel_crtc *crtc)
15264{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015265 struct drm_device *dev = crtc->base.dev;
15266 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015267 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015268
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015269 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015270 return true;
15271
Ville Syrjälä649636e2015-09-22 19:50:01 +030015272 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015273
15274 if ((val & DISPLAY_PLANE_ENABLE) &&
15275 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15276 return false;
15277
15278 return true;
15279}
15280
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015281static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15282{
15283 struct drm_device *dev = crtc->base.dev;
15284 struct intel_encoder *encoder;
15285
15286 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15287 return true;
15288
15289 return false;
15290}
15291
Daniel Vetter24929352012-07-02 20:28:59 +020015292static void intel_sanitize_crtc(struct intel_crtc *crtc)
15293{
15294 struct drm_device *dev = crtc->base.dev;
15295 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015296 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015297
Daniel Vetter24929352012-07-02 20:28:59 +020015298 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter24929352012-07-02 20:28:59 +020015299 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15300
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015301 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015302 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015303 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015304 struct intel_plane *plane;
15305
Daniel Vetter96256042015-02-13 21:03:42 +010015306 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015307
15308 /* Disable everything but the primary plane */
15309 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15310 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15311 continue;
15312
15313 plane->disable_plane(&plane->base, &crtc->base);
15314 }
Daniel Vetter96256042015-02-13 21:03:42 +010015315 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015316
Daniel Vetter24929352012-07-02 20:28:59 +020015317 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015318 * disable the crtc (and hence change the state) if it is wrong. Note
15319 * that gen4+ has a fixed plane -> pipe mapping. */
15320 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015321 bool plane;
15322
Daniel Vetter24929352012-07-02 20:28:59 +020015323 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15324 crtc->base.base.id);
15325
15326 /* Pipe has the wrong plane attached and the plane is active.
15327 * Temporarily change the plane mapping and disable everything
15328 * ... */
15329 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015330 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015331 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015332 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015333 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015334 }
Daniel Vetter24929352012-07-02 20:28:59 +020015335
Daniel Vetter7fad7982012-07-04 17:51:47 +020015336 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15337 crtc->pipe == PIPE_A && !crtc->active) {
15338 /* BIOS forgot to enable pipe A, this mostly happens after
15339 * resume. Force-enable the pipe to fix this, the update_dpms
15340 * call below we restore the pipe to the right state, but leave
15341 * the required bits on. */
15342 intel_enable_pipe_a(dev);
15343 }
15344
Daniel Vetter24929352012-07-02 20:28:59 +020015345 /* Adjust the state of the output pipe according to whether we
15346 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015347 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015348 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015349
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015350 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015351 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015352
15353 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015354 * functions or because of calls to intel_crtc_disable_noatomic,
15355 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015356 * pipe A quirk. */
15357 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15358 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015359 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015360 crtc->active ? "enabled" : "disabled");
15361
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015362 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015363 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015364 crtc->base.enabled = crtc->active;
15365
15366 /* Because we only establish the connector -> encoder ->
15367 * crtc links if something is active, this means the
15368 * crtc is now deactivated. Break the links. connector
15369 * -> encoder links are only establish when things are
15370 * actually up, hence no need to break them. */
15371 WARN_ON(crtc->active);
15372
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015373 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015374 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015375 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015376
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015377 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015378 /*
15379 * We start out with underrun reporting disabled to avoid races.
15380 * For correct bookkeeping mark this on active crtcs.
15381 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015382 * Also on gmch platforms we dont have any hardware bits to
15383 * disable the underrun reporting. Which means we need to start
15384 * out with underrun reporting disabled also on inactive pipes,
15385 * since otherwise we'll complain about the garbage we read when
15386 * e.g. coming up after runtime pm.
15387 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015388 * No protection against concurrent access is required - at
15389 * worst a fifo underrun happens which also sets this to false.
15390 */
15391 crtc->cpu_fifo_underrun_disabled = true;
15392 crtc->pch_fifo_underrun_disabled = true;
15393 }
Daniel Vetter24929352012-07-02 20:28:59 +020015394}
15395
15396static void intel_sanitize_encoder(struct intel_encoder *encoder)
15397{
15398 struct intel_connector *connector;
15399 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015400 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015401
15402 /* We need to check both for a crtc link (meaning that the
15403 * encoder is active and trying to read from a pipe) and the
15404 * pipe itself being active. */
15405 bool has_active_crtc = encoder->base.crtc &&
15406 to_intel_crtc(encoder->base.crtc)->active;
15407
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015408 for_each_intel_connector(dev, connector) {
15409 if (connector->base.encoder != &encoder->base)
15410 continue;
15411
15412 active = true;
15413 break;
15414 }
15415
15416 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015417 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15418 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015419 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015420
15421 /* Connector is active, but has no active pipe. This is
15422 * fallout from our resume register restoring. Disable
15423 * the encoder manually again. */
15424 if (encoder->base.crtc) {
15425 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15426 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015427 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015428 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015429 if (encoder->post_disable)
15430 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015431 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015432 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015433
15434 /* Inconsistent output/port/pipe state happens presumably due to
15435 * a bug in one of the get_hw_state functions. Or someplace else
15436 * in our code, like the register restore mess on resume. Clamp
15437 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015438 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015439 if (connector->encoder != encoder)
15440 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015441 connector->base.dpms = DRM_MODE_DPMS_OFF;
15442 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015443 }
15444 }
15445 /* Enabled encoders without active connectors will be fixed in
15446 * the crtc fixup. */
15447}
15448
Imre Deak04098752014-02-18 00:02:16 +020015449void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015450{
15451 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015452 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015453
Imre Deak04098752014-02-18 00:02:16 +020015454 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15455 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15456 i915_disable_vga(dev);
15457 }
15458}
15459
15460void i915_redisable_vga(struct drm_device *dev)
15461{
15462 struct drm_i915_private *dev_priv = dev->dev_private;
15463
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015464 /* This function can be called both from intel_modeset_setup_hw_state or
15465 * at a very early point in our resume sequence, where the power well
15466 * structures are not yet restored. Since this function is at a very
15467 * paranoid "someone might have enabled VGA while we were not looking"
15468 * level, just check if the power well is enabled instead of trying to
15469 * follow the "don't touch the power well if we don't need it" policy
15470 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015471 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015472 return;
15473
Imre Deak04098752014-02-18 00:02:16 +020015474 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015475}
15476
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015477static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015478{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015479 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015480
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015481 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015482}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015483
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015484/* FIXME read out full plane state for all planes */
15485static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015486{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015487 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015488 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015489 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015490
Matt Roper19b8d382015-09-24 15:53:17 -070015491 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015492 primary_get_hw_state(to_intel_plane(primary));
15493
15494 if (plane_state->visible)
15495 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015496}
15497
Daniel Vetter30e984d2013-06-05 13:34:17 +020015498static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015499{
15500 struct drm_i915_private *dev_priv = dev->dev_private;
15501 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015502 struct intel_crtc *crtc;
15503 struct intel_encoder *encoder;
15504 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015505 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015506
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015507 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015508 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015509 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015510 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015511
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015512 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015513 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015514
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015515 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015516 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015517
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015518 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015519
15520 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15521 crtc->base.base.id,
15522 crtc->active ? "enabled" : "disabled");
15523 }
15524
Daniel Vetter53589012013-06-05 13:34:16 +020015525 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15526 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15527
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015528 pll->on = pll->get_hw_state(dev_priv, pll,
15529 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015530 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015531 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015532 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015533 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015534 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015535 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015536 }
Daniel Vetter53589012013-06-05 13:34:16 +020015537 }
Daniel Vetter53589012013-06-05 13:34:16 +020015538
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015539 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015540 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015541
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015542 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015543 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015544 }
15545
Damien Lespiaub2784e12014-08-05 11:29:37 +010015546 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015547 pipe = 0;
15548
15549 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015550 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15551 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015552 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015553 } else {
15554 encoder->base.crtc = NULL;
15555 }
15556
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015557 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015558 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015559 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015560 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015561 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015562 }
15563
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015564 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015565 if (connector->get_hw_state(connector)) {
15566 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015567 connector->base.encoder = &connector->encoder->base;
15568 } else {
15569 connector->base.dpms = DRM_MODE_DPMS_OFF;
15570 connector->base.encoder = NULL;
15571 }
15572 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15573 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015574 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015575 connector->base.encoder ? "enabled" : "disabled");
15576 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015577
15578 for_each_intel_crtc(dev, crtc) {
15579 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15580
15581 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15582 if (crtc->base.state->active) {
15583 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15584 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15585 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15586
15587 /*
15588 * The initial mode needs to be set in order to keep
15589 * the atomic core happy. It wants a valid mode if the
15590 * crtc's enabled, so we do the above call.
15591 *
15592 * At this point some state updated by the connectors
15593 * in their ->detect() callback has not run yet, so
15594 * no recalculation can be done yet.
15595 *
15596 * Even if we could do a recalculation and modeset
15597 * right now it would cause a double modeset if
15598 * fbdev or userspace chooses a different initial mode.
15599 *
15600 * If that happens, someone indicated they wanted a
15601 * mode change, which means it's safe to do a full
15602 * recalculation.
15603 */
15604 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015605
15606 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15607 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015608 }
15609 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015610}
15611
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015612/* Scan out the current hw modeset state,
15613 * and sanitizes it to the current state
15614 */
15615static void
15616intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015617{
15618 struct drm_i915_private *dev_priv = dev->dev_private;
15619 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015620 struct intel_crtc *crtc;
15621 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015622 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015623
15624 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015625
15626 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015627 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015628 intel_sanitize_encoder(encoder);
15629 }
15630
Damien Lespiau055e3932014-08-18 13:49:10 +010015631 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015632 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15633 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015634 intel_dump_pipe_config(crtc, crtc->config,
15635 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015636 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015637
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015638 intel_modeset_update_connector_atomic_state(dev);
15639
Daniel Vetter35c95372013-07-17 06:55:04 +020015640 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15641 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15642
15643 if (!pll->on || pll->active)
15644 continue;
15645
15646 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15647
15648 pll->disable(dev_priv, pll);
15649 pll->on = false;
15650 }
15651
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015652 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015653 vlv_wm_get_hw_state(dev);
15654 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015655 skl_wm_get_hw_state(dev);
15656 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015657 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015658
15659 for_each_intel_crtc(dev, crtc) {
15660 unsigned long put_domains;
15661
15662 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15663 if (WARN_ON(put_domains))
15664 modeset_put_power_domains(dev_priv, put_domains);
15665 }
15666 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015667}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015668
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015669void intel_display_resume(struct drm_device *dev)
15670{
15671 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15672 struct intel_connector *conn;
15673 struct intel_plane *plane;
15674 struct drm_crtc *crtc;
15675 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015676
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015677 if (!state)
15678 return;
15679
15680 state->acquire_ctx = dev->mode_config.acquire_ctx;
15681
15682 /* preserve complete old state, including dpll */
15683 intel_atomic_get_shared_dpll_state(state);
15684
15685 for_each_crtc(dev, crtc) {
15686 struct drm_crtc_state *crtc_state =
15687 drm_atomic_get_crtc_state(state, crtc);
15688
15689 ret = PTR_ERR_OR_ZERO(crtc_state);
15690 if (ret)
15691 goto err;
15692
15693 /* force a restore */
15694 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015695 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015696
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015697 for_each_intel_plane(dev, plane) {
15698 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15699 if (ret)
15700 goto err;
15701 }
15702
15703 for_each_intel_connector(dev, conn) {
15704 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15705 if (ret)
15706 goto err;
15707 }
15708
15709 intel_modeset_setup_hw_state(dev);
15710
15711 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015712 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015713 if (!ret)
15714 return;
15715
15716err:
15717 DRM_ERROR("Restoring old state failed with %i\n", ret);
15718 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015719}
15720
15721void intel_modeset_gem_init(struct drm_device *dev)
15722{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015723 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015724 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015725 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015726
Imre Deakae484342014-03-31 15:10:44 +030015727 mutex_lock(&dev->struct_mutex);
15728 intel_init_gt_powersave(dev);
15729 mutex_unlock(&dev->struct_mutex);
15730
Chris Wilson1833b132012-05-09 11:56:28 +010015731 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015732
15733 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015734
15735 /*
15736 * Make sure any fbs we allocated at startup are properly
15737 * pinned & fenced. When we do the allocation it's too early
15738 * for this.
15739 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015740 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015741 obj = intel_fb_obj(c->primary->fb);
15742 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015743 continue;
15744
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015745 mutex_lock(&dev->struct_mutex);
15746 ret = intel_pin_and_fence_fb_obj(c->primary,
15747 c->primary->fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020015748 c->primary->state);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015749 mutex_unlock(&dev->struct_mutex);
15750 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015751 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15752 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015753 drm_framebuffer_unreference(c->primary->fb);
15754 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015755 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015756 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015757 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015758 }
15759 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015760
15761 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015762}
15763
Imre Deak4932e2c2014-02-11 17:12:48 +020015764void intel_connector_unregister(struct intel_connector *intel_connector)
15765{
15766 struct drm_connector *connector = &intel_connector->base;
15767
15768 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015769 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015770}
15771
Jesse Barnes79e53942008-11-07 14:24:08 -080015772void intel_modeset_cleanup(struct drm_device *dev)
15773{
Jesse Barnes652c3932009-08-17 13:31:43 -070015774 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015775 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015776
Imre Deak2eb52522014-11-19 15:30:05 +020015777 intel_disable_gt_powersave(dev);
15778
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015779 intel_backlight_unregister(dev);
15780
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015781 /*
15782 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015783 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015784 * experience fancy races otherwise.
15785 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015786 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015787
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015788 /*
15789 * Due to the hpd irq storm handling the hotplug work can re-arm the
15790 * poll handlers. Hence disable polling after hpd handling is shut down.
15791 */
Keith Packardf87ea762010-10-03 19:36:26 -070015792 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015793
Jesse Barnes723bfd72010-10-07 16:01:13 -070015794 intel_unregister_dsm_handler();
15795
Paulo Zanoni7733b492015-07-07 15:26:04 -030015796 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015797
Chris Wilson1630fe72011-07-08 12:22:42 +010015798 /* flush any delayed tasks or pending work */
15799 flush_scheduled_work();
15800
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015801 /* destroy the backlight and sysfs files before encoders/connectors */
15802 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015803 struct intel_connector *intel_connector;
15804
15805 intel_connector = to_intel_connector(connector);
15806 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015807 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015808
Jesse Barnes79e53942008-11-07 14:24:08 -080015809 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015810
15811 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015812
15813 mutex_lock(&dev->struct_mutex);
15814 intel_cleanup_gt_powersave(dev);
15815 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015816}
15817
Dave Airlie28d52042009-09-21 14:33:58 +100015818/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015819 * Return which encoder is currently attached for connector.
15820 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015821struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015822{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015823 return &intel_attached_encoder(connector)->base;
15824}
Jesse Barnes79e53942008-11-07 14:24:08 -080015825
Chris Wilsondf0e9242010-09-09 16:20:55 +010015826void intel_connector_attach_encoder(struct intel_connector *connector,
15827 struct intel_encoder *encoder)
15828{
15829 connector->encoder = encoder;
15830 drm_mode_connector_attach_encoder(&connector->base,
15831 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015832}
Dave Airlie28d52042009-09-21 14:33:58 +100015833
15834/*
15835 * set vga decode state - true == enable VGA decode
15836 */
15837int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15838{
15839 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015840 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015841 u16 gmch_ctrl;
15842
Chris Wilson75fa0412014-02-07 18:37:02 -020015843 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15844 DRM_ERROR("failed to read control word\n");
15845 return -EIO;
15846 }
15847
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015848 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15849 return 0;
15850
Dave Airlie28d52042009-09-21 14:33:58 +100015851 if (state)
15852 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15853 else
15854 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015855
15856 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15857 DRM_ERROR("failed to write control word\n");
15858 return -EIO;
15859 }
15860
Dave Airlie28d52042009-09-21 14:33:58 +100015861 return 0;
15862}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015863
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015864struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015865
15866 u32 power_well_driver;
15867
Chris Wilson63b66e52013-08-08 15:12:06 +020015868 int num_transcoders;
15869
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015870 struct intel_cursor_error_state {
15871 u32 control;
15872 u32 position;
15873 u32 base;
15874 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015875 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015876
15877 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015878 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015879 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015880 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015881 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015882
15883 struct intel_plane_error_state {
15884 u32 control;
15885 u32 stride;
15886 u32 size;
15887 u32 pos;
15888 u32 addr;
15889 u32 surface;
15890 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015891 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015892
15893 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015894 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015895 enum transcoder cpu_transcoder;
15896
15897 u32 conf;
15898
15899 u32 htotal;
15900 u32 hblank;
15901 u32 hsync;
15902 u32 vtotal;
15903 u32 vblank;
15904 u32 vsync;
15905 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015906};
15907
15908struct intel_display_error_state *
15909intel_display_capture_error_state(struct drm_device *dev)
15910{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015911 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015912 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015913 int transcoders[] = {
15914 TRANSCODER_A,
15915 TRANSCODER_B,
15916 TRANSCODER_C,
15917 TRANSCODER_EDP,
15918 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015919 int i;
15920
Chris Wilson63b66e52013-08-08 15:12:06 +020015921 if (INTEL_INFO(dev)->num_pipes == 0)
15922 return NULL;
15923
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015924 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015925 if (error == NULL)
15926 return NULL;
15927
Imre Deak190be112013-11-25 17:15:31 +020015928 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015929 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15930
Damien Lespiau055e3932014-08-18 13:49:10 +010015931 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015932 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015933 __intel_display_power_is_enabled(dev_priv,
15934 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015935 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015936 continue;
15937
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015938 error->cursor[i].control = I915_READ(CURCNTR(i));
15939 error->cursor[i].position = I915_READ(CURPOS(i));
15940 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015941
15942 error->plane[i].control = I915_READ(DSPCNTR(i));
15943 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015944 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015945 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015946 error->plane[i].pos = I915_READ(DSPPOS(i));
15947 }
Paulo Zanonica291362013-03-06 20:03:14 -030015948 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15949 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015950 if (INTEL_INFO(dev)->gen >= 4) {
15951 error->plane[i].surface = I915_READ(DSPSURF(i));
15952 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15953 }
15954
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015955 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015956
Sonika Jindal3abfce72014-07-21 15:23:43 +053015957 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015958 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015959 }
15960
15961 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15962 if (HAS_DDI(dev_priv->dev))
15963 error->num_transcoders++; /* Account for eDP. */
15964
15965 for (i = 0; i < error->num_transcoders; i++) {
15966 enum transcoder cpu_transcoder = transcoders[i];
15967
Imre Deakddf9c532013-11-27 22:02:02 +020015968 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015969 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015970 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015971 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015972 continue;
15973
Chris Wilson63b66e52013-08-08 15:12:06 +020015974 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15975
15976 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15977 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15978 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15979 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15980 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15981 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15982 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015983 }
15984
15985 return error;
15986}
15987
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015988#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15989
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015990void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015991intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015992 struct drm_device *dev,
15993 struct intel_display_error_state *error)
15994{
Damien Lespiau055e3932014-08-18 13:49:10 +010015995 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015996 int i;
15997
Chris Wilson63b66e52013-08-08 15:12:06 +020015998 if (!error)
15999 return;
16000
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016001 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016002 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016003 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016004 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016005 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016006 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016007 err_printf(m, " Power: %s\n",
16008 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016009 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016010 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016011
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016012 err_printf(m, "Plane [%d]:\n", i);
16013 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16014 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016015 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016016 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16017 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016018 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016019 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016020 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016021 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016022 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16023 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016024 }
16025
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016026 err_printf(m, "Cursor [%d]:\n", i);
16027 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16028 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16029 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016030 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016031
16032 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010016033 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016034 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016035 err_printf(m, " Power: %s\n",
16036 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020016037 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16038 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16039 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16040 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16041 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16042 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16043 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16044 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016045}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016046
16047void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
16048{
16049 struct intel_crtc *crtc;
16050
16051 for_each_intel_crtc(dev, crtc) {
16052 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016053
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016054 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016055
16056 work = crtc->unpin_work;
16057
16058 if (work && work->event &&
16059 work->event->base.file_priv == file) {
16060 kfree(work->event);
16061 work->event = NULL;
16062 }
16063
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016064 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016065 }
16066}