blob: 8f340ebd9ff530427bb29def3ce942e46b6ac172 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Adam Nemet09377232014-10-08 23:25:31 +0000125 // A vector type of the same width with element type i32. This is used to
126 // create the canonical constant zero node ImmAllZerosV.
127 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
128 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000129
130 string ZSuffix = !if (!eq (Size, 128), "Z128",
131 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000132}
133
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000134def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
135def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
137def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000138def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
139def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000141// "x" in v32i8x_info means RC = VR256X
142def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
143def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
144def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
145def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000146def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
147def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000148
149def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
150def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
151def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
152def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000153def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
154def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000155
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000156// We map scalar types to the smallest (128-bit) vector type
157// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000158def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
159def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000160def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
161def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
162
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000163class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
164 X86VectorVTInfo i128> {
165 X86VectorVTInfo info512 = i512;
166 X86VectorVTInfo info256 = i256;
167 X86VectorVTInfo info128 = i128;
168}
169
170def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
171 v16i8x_info>;
172def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
173 v8i16x_info>;
174def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
175 v4i32x_info>;
176def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
177 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000178def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
179 v4f32x_info>;
180def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
181 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000182
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000183// This multiclass generates the masking variants from the non-masking
184// variant. It only provides the assembly pieces for the masking variants.
185// It assumes custom ISel patterns for masking which can be provided as
186// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000187multiclass AVX512_maskable_custom<bits<8> O, Format F,
188 dag Outs,
189 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
190 string OpcodeStr,
191 string AttSrcAsm, string IntelSrcAsm,
192 list<dag> Pattern,
193 list<dag> MaskingPattern,
194 list<dag> ZeroMaskingPattern,
195 string MaskingConstraint = "",
196 InstrItinClass itin = NoItinerary,
197 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000198 let isCommutable = IsCommutable in
199 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000200 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000201 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202 Pattern, itin>;
203
204 // Prefer over VMOV*rrk Pat<>
205 let AddedComplexity = 20 in
206 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000207 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
208 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000209 MaskingPattern, itin>,
210 EVEX_K {
211 // In case of the 3src subclass this is overridden with a let.
212 string Constraints = MaskingConstraint;
213 }
214 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
215 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000216 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
217 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 ZeroMaskingPattern,
219 itin>,
220 EVEX_KZ;
221}
222
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000223
Adam Nemet34801422014-10-08 23:25:39 +0000224// Common base class of AVX512_maskable and AVX512_maskable_3src.
225multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
226 dag Outs,
227 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
228 string OpcodeStr,
229 string AttSrcAsm, string IntelSrcAsm,
230 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000231 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000232 string MaskingConstraint = "",
233 InstrItinClass itin = NoItinerary,
234 bit IsCommutable = 0> :
235 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
236 AttSrcAsm, IntelSrcAsm,
237 [(set _.RC:$dst, RHS)],
238 [(set _.RC:$dst, MaskingRHS)],
239 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000240 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000241 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000242
Adam Nemet2e91ee52014-08-14 17:13:19 +0000243// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000244// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000245// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000246multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
247 dag Outs, dag Ins, string OpcodeStr,
248 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000249 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000250 InstrItinClass itin = NoItinerary,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000251 bit IsCommutable = 0, SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000252 AVX512_maskable_common<O, F, _, Outs, Ins,
253 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
254 !con((ins _.KRCWM:$mask), Ins),
255 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000256 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000257 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000258
259// This multiclass generates the unconditional/non-masking, the masking and
260// the zero-masking variant of the scalar instruction.
261multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
262 dag Outs, dag Ins, string OpcodeStr,
263 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000264 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265 InstrItinClass itin = NoItinerary,
266 bit IsCommutable = 0> :
267 AVX512_maskable_common<O, F, _, Outs, Ins,
268 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
269 !con((ins _.KRCWM:$mask), Ins),
270 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000271 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
272 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000273
Adam Nemet34801422014-10-08 23:25:39 +0000274// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000275// ($src1) is already tied to $dst so we just use that for the preserved
276// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
277// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000278multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
279 dag Outs, dag NonTiedIns, string OpcodeStr,
280 string AttSrcAsm, string IntelSrcAsm,
281 dag RHS> :
282 AVX512_maskable_common<O, F, _, Outs,
283 !con((ins _.RC:$src1), NonTiedIns),
284 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
285 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
286 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
287 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000288
Craig Topperaad5f112015-11-30 00:13:24 +0000289// Similar to AVX512_maskable_3rc but in this case the input VT for the tied
290// operand differs from the output VT. This requires a bitconvert on
291// the preserved vector going into the vselect.
292multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
293 X86VectorVTInfo InVT,
294 dag Outs, dag NonTiedIns, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
296 dag RHS> :
297 AVX512_maskable_common<O, F, OutVT, Outs,
298 !con((ins InVT.RC:$src1), NonTiedIns),
299 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
300 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
301 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
302 (vselect InVT.KRCWM:$mask, RHS,
303 (bitconvert InVT.RC:$src1))>;
304
Igor Breger15820b02015-07-01 13:24:28 +0000305multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag NonTiedIns, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
308 dag RHS> :
309 AVX512_maskable_common<O, F, _, Outs,
310 !con((ins _.RC:$src1), NonTiedIns),
311 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
312 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
313 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000314 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
315 X86selects>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000316
Adam Nemet34801422014-10-08 23:25:39 +0000317multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
318 dag Outs, dag Ins,
319 string OpcodeStr,
320 string AttSrcAsm, string IntelSrcAsm,
321 list<dag> Pattern> :
322 AVX512_maskable_custom<O, F, Outs, Ins,
323 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
324 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000325 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000326 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000327
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000328
329// Instruction with mask that puts result in mask register,
330// like "compare" and "vptest"
331multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
332 dag Outs,
333 dag Ins, dag MaskingIns,
334 string OpcodeStr,
335 string AttSrcAsm, string IntelSrcAsm,
336 list<dag> Pattern,
Craig Topper156622a2016-01-11 00:44:56 +0000337 list<dag> MaskingPattern> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000338 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000339 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
340 "$dst, "#IntelSrcAsm#"}",
341 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000342
343 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000344 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
345 "$dst {${mask}}, "#IntelSrcAsm#"}",
346 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000347}
348
349multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
350 dag Outs,
351 dag Ins, dag MaskingIns,
352 string OpcodeStr,
353 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000354 dag RHS, dag MaskingRHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000355 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
356 AttSrcAsm, IntelSrcAsm,
357 [(set _.KRC:$dst, RHS)],
Craig Topper156622a2016-01-11 00:44:56 +0000358 [(set _.KRC:$dst, MaskingRHS)]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359
360multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
361 dag Outs, dag Ins, string OpcodeStr,
362 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000363 dag RHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000364 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
365 !con((ins _.KRCWM:$mask), Ins),
366 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper156622a2016-01-11 00:44:56 +0000367 (and _.KRCWM:$mask, RHS)>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000368
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000369multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
370 dag Outs, dag Ins, string OpcodeStr,
371 string AttSrcAsm, string IntelSrcAsm> :
372 AVX512_maskable_custom_cmp<O, F, Outs,
373 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000374 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000375
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000376// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000377// no instruction is needed for the conversion.
378def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
379def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
380def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
381def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
382def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
383def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
384def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
385def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
386def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
387def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
388def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
389def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
390def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
391def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
392def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
393def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
394def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
395def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
396def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
397def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
398def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
399def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
400def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
401def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
402def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
403def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
404def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
405def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
406def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
407def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
408def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000409
Craig Topper9d9251b2016-05-08 20:10:20 +0000410// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
411// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
412// swizzled by ExecutionDepsFix to pxor.
413// We set canFoldAsLoad because this can be converted to a constant-pool
414// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000415let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000416 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000417def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000418 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000419def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
420 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000421}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000422
Craig Toppere5ce84a2016-05-08 21:33:53 +0000423let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000424 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000425def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
426 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
427def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
428 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
429}
430
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000431//===----------------------------------------------------------------------===//
432// AVX-512 - VECTOR INSERT
433//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000434multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
435 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000436 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000437 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
438 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
439 "vinsert" # From.EltTypeName # "x" # From.NumElts,
440 "$src3, $src2, $src1", "$src1, $src2, $src3",
441 (vinsert_insert:$src3 (To.VT To.RC:$src1),
442 (From.VT From.RC:$src2),
443 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000444
Igor Breger0ede3cb2015-09-20 06:52:42 +0000445 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
446 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
447 "vinsert" # From.EltTypeName # "x" # From.NumElts,
448 "$src3, $src2, $src1", "$src1, $src2, $src3",
449 (vinsert_insert:$src3 (To.VT To.RC:$src1),
450 (From.VT (bitconvert (From.LdFrag addr:$src2))),
451 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
452 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000453 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000454}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000455
Igor Breger0ede3cb2015-09-20 06:52:42 +0000456multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
457 X86VectorVTInfo To, PatFrag vinsert_insert,
458 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
459 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000460 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000461 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
462 (To.VT (!cast<Instruction>(InstrStr#"rr")
463 To.RC:$src1, From.RC:$src2,
464 (INSERT_get_vinsert_imm To.RC:$ins)))>;
465
466 def : Pat<(vinsert_insert:$ins
467 (To.VT To.RC:$src1),
468 (From.VT (bitconvert (From.LdFrag addr:$src2))),
469 (iPTR imm)),
470 (To.VT (!cast<Instruction>(InstrStr#"rm")
471 To.RC:$src1, addr:$src2,
472 (INSERT_get_vinsert_imm To.RC:$ins)))>;
473 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000474}
475
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000476multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
477 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000478
479 let Predicates = [HasVLX] in
480 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
481 X86VectorVTInfo< 4, EltVT32, VR128X>,
482 X86VectorVTInfo< 8, EltVT32, VR256X>,
483 vinsert128_insert>, EVEX_V256;
484
485 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000486 X86VectorVTInfo< 4, EltVT32, VR128X>,
487 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000488 vinsert128_insert>, EVEX_V512;
489
490 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000491 X86VectorVTInfo< 4, EltVT64, VR256X>,
492 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000493 vinsert256_insert>, VEX_W, EVEX_V512;
494
495 let Predicates = [HasVLX, HasDQI] in
496 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
497 X86VectorVTInfo< 2, EltVT64, VR128X>,
498 X86VectorVTInfo< 4, EltVT64, VR256X>,
499 vinsert128_insert>, VEX_W, EVEX_V256;
500
501 let Predicates = [HasDQI] in {
502 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
503 X86VectorVTInfo< 2, EltVT64, VR128X>,
504 X86VectorVTInfo< 8, EltVT64, VR512>,
505 vinsert128_insert>, VEX_W, EVEX_V512;
506
507 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
508 X86VectorVTInfo< 8, EltVT32, VR256X>,
509 X86VectorVTInfo<16, EltVT32, VR512>,
510 vinsert256_insert>, EVEX_V512;
511 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000512}
513
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
515defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000516
Igor Breger0ede3cb2015-09-20 06:52:42 +0000517// Codegen pattern with the alternative types,
518// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
519defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
520 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
521defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
522 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
523
524defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
525 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
526defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
527 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
528
529defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
530 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
531defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
532 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
533
534// Codegen pattern with the alternative types insert VEC128 into VEC256
535defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
536 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
537defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
538 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
539// Codegen pattern with the alternative types insert VEC128 into VEC512
540defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
541 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
542defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
543 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
544// Codegen pattern with the alternative types insert VEC256 into VEC512
545defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
546 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
547defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
548 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
549
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000550// vinsertps - insert f32 to XMM
Craig Topper6189d3e2016-07-19 01:26:19 +0000551def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000552 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000553 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000554 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000555 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000556def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000557 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000558 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000559 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000560 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
561 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
562
563//===----------------------------------------------------------------------===//
564// AVX-512 VECTOR EXTRACT
565//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000566
Igor Breger7f69a992015-09-10 12:54:54 +0000567multiclass vextract_for_size<int Opcode,
568 X86VectorVTInfo From, X86VectorVTInfo To,
Craig Topper5f3fef82016-05-22 07:40:58 +0000569 PatFrag vextract_extract> {
Igor Breger7f69a992015-09-10 12:54:54 +0000570
571 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
572 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
573 // vextract_extract), we interesting only in patterns without mask,
574 // intrinsics pattern match generated bellow.
575 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
576 (ins From.RC:$src1, i32u8imm:$idx),
577 "vextract" # To.EltTypeName # "x" # To.NumElts,
578 "$idx, $src1", "$src1, $idx",
579 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
580 (iPTR imm)))]>,
581 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000582 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
583 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
584 "vextract" # To.EltTypeName # "x" # To.NumElts #
585 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
586 [(store (To.VT (vextract_extract:$idx
587 (From.VT From.RC:$src1), (iPTR imm))),
588 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000589
Craig Toppere1cac152016-06-07 07:27:54 +0000590 let mayStore = 1, hasSideEffects = 0 in
591 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
592 (ins To.MemOp:$dst, To.KRCWM:$mask,
593 From.RC:$src1, i32u8imm:$idx),
594 "vextract" # To.EltTypeName # "x" # To.NumElts #
595 "\t{$idx, $src1, $dst {${mask}}|"
596 "$dst {${mask}}, $src1, $idx}",
597 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000598 }
Renato Golindb7ea862015-09-09 19:44:40 +0000599
600 // Intrinsic call with masking.
601 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000602 "x" # To.NumElts # "_" # From.Size)
603 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
604 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
605 From.ZSuffix # "rrk")
606 To.RC:$src0,
607 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
608 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000609
610 // Intrinsic call with zero-masking.
611 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000612 "x" # To.NumElts # "_" # From.Size)
613 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
614 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
615 From.ZSuffix # "rrkz")
616 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
617 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000618
619 // Intrinsic call without masking.
620 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000621 "x" # To.NumElts # "_" # From.Size)
622 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
623 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
624 From.ZSuffix # "rr")
625 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000626}
627
Igor Bregerdefab3c2015-10-08 12:55:01 +0000628// Codegen pattern for the alternative types
629multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
630 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000631 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000632 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000633 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
634 (To.VT (!cast<Instruction>(InstrStr#"rr")
635 From.RC:$src1,
636 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000637 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
638 (iPTR imm))), addr:$dst),
639 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
640 (EXTRACT_get_vextract_imm To.RC:$ext))>;
641 }
Igor Breger7f69a992015-09-10 12:54:54 +0000642}
643
644multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000645 ValueType EltVT64, int Opcode256> {
646 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000647 X86VectorVTInfo<16, EltVT32, VR512>,
648 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000649 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000650 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000651 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000652 X86VectorVTInfo< 8, EltVT64, VR512>,
653 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000654 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000655 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
656 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000657 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000658 X86VectorVTInfo< 8, EltVT32, VR256X>,
659 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000660 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000661 EVEX_V256, EVEX_CD8<32, CD8VT4>;
662 let Predicates = [HasVLX, HasDQI] in
663 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
664 X86VectorVTInfo< 4, EltVT64, VR256X>,
665 X86VectorVTInfo< 2, EltVT64, VR128X>,
666 vextract128_extract>,
667 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
668 let Predicates = [HasDQI] in {
669 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
670 X86VectorVTInfo< 8, EltVT64, VR512>,
671 X86VectorVTInfo< 2, EltVT64, VR128X>,
672 vextract128_extract>,
673 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
674 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
675 X86VectorVTInfo<16, EltVT32, VR512>,
676 X86VectorVTInfo< 8, EltVT32, VR256X>,
677 vextract256_extract>,
678 EVEX_V512, EVEX_CD8<32, CD8VT8>;
679 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000680}
681
Adam Nemet55536c62014-09-25 23:48:45 +0000682defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
683defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000684
Igor Bregerdefab3c2015-10-08 12:55:01 +0000685// extract_subvector codegen patterns with the alternative types.
686// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
687defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
688 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
689defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
690 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
691
692defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000693 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000694defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
695 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
696
697defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
698 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
699defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
700 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
701
Craig Topper08a68572016-05-21 22:50:04 +0000702// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000703defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
704 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
705defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
706 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
707
708// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000709defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
710 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
711defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
712 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
713// Codegen pattern with the alternative types extract VEC256 from VEC512
714defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
715 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
716defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
717 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
718
Craig Topper5f3fef82016-05-22 07:40:58 +0000719// A 128-bit subvector extract from the first 256-bit vector position
720// is a subregister copy that needs no instruction.
721def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
722 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
723def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
724 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
725def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
726 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
727def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
728 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
729def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
730 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
731def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
732 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
733
734// A 256-bit subvector extract from the first 256-bit vector position
735// is a subregister copy that needs no instruction.
736def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
737 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
738def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
739 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
740def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
741 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
742def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
743 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
744def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
745 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
746def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
747 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
748
749let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000750// A 128-bit subvector insert to the first 512-bit vector position
751// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000752def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
753 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
754def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
755 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
756def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
757 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
758def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
759 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
760def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
761 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
762def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
763 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000764
Craig Topper5f3fef82016-05-22 07:40:58 +0000765// A 256-bit subvector insert to the first 512-bit vector position
766// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000767def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000768 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000769def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000770 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000771def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000772 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000773def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000774 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000775def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000776 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000777def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000778 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000779}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000780
781// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000782def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000783 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000784 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000785 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
786 EVEX;
787
Craig Topper03b849e2016-05-21 22:50:11 +0000788def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000789 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000790 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000791 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000792 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000793
794//===---------------------------------------------------------------------===//
795// AVX-512 BROADCAST
796//---
Igor Breger131008f2016-05-01 08:40:00 +0000797// broadcast with a scalar argument.
798multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
799 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000800
Igor Breger131008f2016-05-01 08:40:00 +0000801 let isCodeGenOnly = 1 in {
802 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
803 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
804 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
805 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000806
Igor Breger131008f2016-05-01 08:40:00 +0000807 let Constraints = "$src0 = $dst" in
808 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
809 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
810 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000811 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000812 (vselect DestInfo.KRCWM:$mask,
813 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
814 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000815 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000816
817 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
818 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
819 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000820 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000821 (vselect DestInfo.KRCWM:$mask,
822 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
823 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000824 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000825 } // let isCodeGenOnly = 1 in
826}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000827
Igor Breger21296d22015-10-20 11:56:42 +0000828multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
829 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000830 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000831 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
832 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
833 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
834 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000835 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000836 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000837 (DestInfo.VT (X86VBroadcast
838 (SrcInfo.ScalarLdFrag addr:$src)))>,
839 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000840 }
Craig Toppere1cac152016-06-07 07:27:54 +0000841
Craig Topper80934372016-07-16 03:42:59 +0000842 def : Pat<(DestInfo.VT (X86VBroadcast
843 (SrcInfo.VT (scalar_to_vector
844 (SrcInfo.ScalarLdFrag addr:$src))))),
845 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
846 let AddedComplexity = 20 in
847 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
848 (X86VBroadcast
849 (SrcInfo.VT (scalar_to_vector
850 (SrcInfo.ScalarLdFrag addr:$src)))),
851 DestInfo.RC:$src0)),
852 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
853 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
854 let AddedComplexity = 30 in
855 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
856 (X86VBroadcast
857 (SrcInfo.VT (scalar_to_vector
858 (SrcInfo.ScalarLdFrag addr:$src)))),
859 DestInfo.ImmAllZerosV)),
860 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
861 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000862}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000863
Craig Topper80934372016-07-16 03:42:59 +0000864multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000865 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000866 let Predicates = [HasAVX512] in
867 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
868 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
869 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000870
871 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000872 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000873 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000874 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000875 }
876}
877
Craig Topper80934372016-07-16 03:42:59 +0000878multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
879 AVX512VLVectorVTInfo _> {
880 let Predicates = [HasAVX512] in
881 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
882 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
883 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000884
Craig Topper80934372016-07-16 03:42:59 +0000885 let Predicates = [HasVLX] in {
886 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
887 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
888 EVEX_V256;
889 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
890 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
891 EVEX_V128;
892 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000893}
Craig Topper80934372016-07-16 03:42:59 +0000894defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
895 avx512vl_f32_info>;
896defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
897 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000898
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000899def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000900 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000901def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000902 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000903
Robert Khasanovcbc57032014-12-09 16:38:41 +0000904multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
905 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000906 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000907 (ins SrcRC:$src),
908 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000909 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000910}
911
Robert Khasanovcbc57032014-12-09 16:38:41 +0000912multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
913 RegisterClass SrcRC, Predicate prd> {
914 let Predicates = [prd] in
915 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
916 let Predicates = [prd, HasVLX] in {
917 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
918 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
919 }
920}
921
Igor Breger0aeda372016-02-07 08:30:50 +0000922let isCodeGenOnly = 1 in {
923defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000924 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000925defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000926 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000927}
928let isAsmParserOnly = 1 in {
929 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
930 GR32, HasBWI>;
931 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000932 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000933}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000934defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
935 HasAVX512>;
936defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
937 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000938
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000939def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000940 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000941def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000942 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000943
Igor Breger21296d22015-10-20 11:56:42 +0000944// Provide aliases for broadcast from the same register class that
945// automatically does the extract.
946multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
947 X86VectorVTInfo SrcInfo> {
948 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
949 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
950 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
951}
952
953multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
954 AVX512VLVectorVTInfo _, Predicate prd> {
955 let Predicates = [prd] in {
956 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
957 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
958 EVEX_V512;
959 // Defined separately to avoid redefinition.
960 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
961 }
962 let Predicates = [prd, HasVLX] in {
963 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
964 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
965 EVEX_V256;
966 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
967 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000968 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000969}
970
Igor Breger21296d22015-10-20 11:56:42 +0000971defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
972 avx512vl_i8_info, HasBWI>;
973defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
974 avx512vl_i16_info, HasBWI>;
975defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
976 avx512vl_i32_info, HasAVX512>;
977defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
978 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000979
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000980multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
981 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000982 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +0000983 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
984 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000985 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +0000986 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +0000987}
988
Simon Pilgrimea0d4f92016-07-22 13:58:44 +0000989//===----------------------------------------------------------------------===//
990// AVX-512 BROADCAST SUBVECTORS
991//
992
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000993defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
994 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +0000995 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000996defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
997 v16f32_info, v4f32x_info>,
998 EVEX_V512, EVEX_CD8<32, CD8VT4>;
999defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1000 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001001 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001002defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1003 v8f64_info, v4f64x_info>, VEX_W,
1004 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1005
1006let Predicates = [HasVLX] in {
1007defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1008 v8i32x_info, v4i32x_info>,
1009 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1010defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1011 v8f32x_info, v4f32x_info>,
1012 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001013
1014def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1015 (VBROADCASTI32X4Z256rm addr:$src)>;
1016def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1017 (VBROADCASTI32X4Z256rm addr:$src)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001018}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001019
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001020let Predicates = [HasVLX, HasDQI] in {
1021defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1022 v4i64x_info, v2i64x_info>, VEX_W,
1023 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1024defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1025 v4f64x_info, v2f64x_info>, VEX_W,
1026 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1027}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001028
1029let Predicates = [HasVLX, NoDQI] in {
1030def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1031 (VBROADCASTF32X4Z256rm addr:$src)>;
1032def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1033 (VBROADCASTI32X4Z256rm addr:$src)>;
1034}
1035
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001036let Predicates = [HasDQI] in {
1037defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1038 v8i64_info, v2i64x_info>, VEX_W,
1039 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1040defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1041 v16i32_info, v8i32x_info>,
1042 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1043defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1044 v8f64_info, v2f64x_info>, VEX_W,
1045 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1046defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1047 v16f32_info, v8f32x_info>,
1048 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1049}
Adam Nemet73f72e12014-06-27 00:43:38 +00001050
Igor Bregerfa798a92015-11-02 07:39:36 +00001051multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001052 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001053 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001054 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001055 EVEX_V512;
1056 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001057 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001058 EVEX_V256;
1059}
1060
1061multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001062 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1063 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001064
1065 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001066 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1067 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001068}
1069
1070defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001071 avx512vl_i32_info, avx512vl_i64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001072defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001073 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001074
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001075def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001076 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001077def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1078 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1079
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001080def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001081 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001082def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1083 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001084
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001085//===----------------------------------------------------------------------===//
1086// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1087//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001088multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1089 X86VectorVTInfo _, RegisterClass KRC> {
1090 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001091 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001092 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001093}
1094
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001095multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001096 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1097 let Predicates = [HasCDI] in
1098 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1099 let Predicates = [HasCDI, HasVLX] in {
1100 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1101 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1102 }
1103}
1104
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001105defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001106 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001107defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001108 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001109
1110//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001111// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001112multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001113 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001114let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001115 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001116 (ins _.RC:$src2, _.RC:$src3),
1117 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001118 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001119 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001120
Craig Topperaad5f112015-11-30 00:13:24 +00001121 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001122 (ins _.RC:$src2, _.MemOp:$src3),
1123 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001124 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001125 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1126 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001127 }
1128}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001129multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001130 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001131 let Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001132 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001133 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1134 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1135 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001136 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001137 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001138 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001139}
1140
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001141multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001142 AVX512VLVectorVTInfo VTInfo,
1143 AVX512VLVectorVTInfo ShuffleMask> {
1144 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1145 ShuffleMask.info512>,
1146 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1147 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001148 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001149 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1150 ShuffleMask.info128>,
1151 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1152 ShuffleMask.info128>, EVEX_V128;
1153 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1154 ShuffleMask.info256>,
1155 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1156 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001157 }
1158}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001159
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001160multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001161 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001162 AVX512VLVectorVTInfo Idx,
1163 Predicate Prd> {
1164 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001165 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1166 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001167 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001168 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1169 Idx.info128>, EVEX_V128;
1170 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1171 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001172 }
1173}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001174
Craig Topperaad5f112015-11-30 00:13:24 +00001175defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1176 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1177defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1178 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001179defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1180 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1181 VEX_W, EVEX_CD8<16, CD8VF>;
1182defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1183 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1184 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001185defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1186 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1187defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1188 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001189
Craig Topperaad5f112015-11-30 00:13:24 +00001190// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001191multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001192 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001193let Constraints = "$src1 = $dst" in {
1194 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1195 (ins IdxVT.RC:$src2, _.RC:$src3),
1196 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001197 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001198 AVX5128IBase;
1199
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001200 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1201 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1202 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001203 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001204 (bitconvert (_.LdFrag addr:$src3))))>,
1205 EVEX_4V, AVX5128IBase;
1206 }
1207}
1208multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001209 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001210 let Constraints = "$src1 = $dst" in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001211 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1212 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1213 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1214 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001215 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001216 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1217 AVX5128IBase, EVEX_4V, EVEX_B;
1218}
1219
1220multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001221 AVX512VLVectorVTInfo VTInfo,
1222 AVX512VLVectorVTInfo ShuffleMask> {
1223 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001224 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001225 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001226 ShuffleMask.info512>, EVEX_V512;
1227 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001228 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001229 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001230 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001231 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001232 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001233 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001234 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1235 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001236 }
1237}
1238
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001239multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001240 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001241 AVX512VLVectorVTInfo Idx,
1242 Predicate Prd> {
1243 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001244 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1245 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001246 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001247 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1248 Idx.info128>, EVEX_V128;
1249 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1250 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001251 }
1252}
1253
Craig Toppera47576f2015-11-26 20:21:29 +00001254defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001255 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001256defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001257 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001258defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1259 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1260 VEX_W, EVEX_CD8<16, CD8VF>;
1261defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1262 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1263 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001264defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001265 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001266defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001267 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001268
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001269//===----------------------------------------------------------------------===//
1270// AVX-512 - BLEND using mask
1271//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001272multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1273 let ExeDomain = _.ExeDomain in {
Craig Toppere1cac152016-06-07 07:27:54 +00001274 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001275 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1276 (ins _.RC:$src1, _.RC:$src2),
1277 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001278 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001279 []>, EVEX_4V;
1280 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1281 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001282 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001283 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001284 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1285 (_.VT _.RC:$src2),
1286 (_.VT _.RC:$src1)))]>, EVEX_4V, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001287 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001288 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1289 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1290 !strconcat(OpcodeStr,
1291 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1292 []>, EVEX_4V, EVEX_KZ;
Craig Toppere1cac152016-06-07 07:27:54 +00001293 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001294 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1295 (ins _.RC:$src1, _.MemOp:$src2),
1296 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001297 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001298 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1299 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1300 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001301 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001302 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001303 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1304 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1305 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001306 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere1cac152016-06-07 07:27:54 +00001307 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001308 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1309 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1310 !strconcat(OpcodeStr,
1311 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1312 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1313 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001314}
1315multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1316
1317 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1318 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1319 !strconcat(OpcodeStr,
1320 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1321 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001322 [(set _.RC:$dst,(vselect _.KRCWM:$mask,
1323 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1324 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001325 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001326
Craig Toppere1cac152016-06-07 07:27:54 +00001327 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001328 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1329 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1330 !strconcat(OpcodeStr,
1331 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1332 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001333 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001334
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001335}
1336
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001337multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1338 AVX512VLVectorVTInfo VTInfo> {
1339 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1340 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001341
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001342 let Predicates = [HasVLX] in {
1343 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1344 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1345 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1346 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1347 }
1348}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001349
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001350multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1351 AVX512VLVectorVTInfo VTInfo> {
1352 let Predicates = [HasBWI] in
1353 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001354
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001355 let Predicates = [HasBWI, HasVLX] in {
1356 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1357 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1358 }
1359}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001360
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001361
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001362defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1363defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1364defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1365defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1366defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1367defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001368
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001369
Craig Topper0fcf9252016-06-07 07:27:51 +00001370let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001371def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1372 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001373 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001374 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001375 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1376 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1377
1378def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1379 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001380 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001381 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001382 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1383 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1384}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001385//===----------------------------------------------------------------------===//
1386// Compare Instructions
1387//===----------------------------------------------------------------------===//
1388
1389// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001390
1391multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1392
1393 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1394 (outs _.KRC:$dst),
1395 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1396 "vcmp${cc}"#_.Suffix,
1397 "$src2, $src1", "$src1, $src2",
1398 (OpNode (_.VT _.RC:$src1),
1399 (_.VT _.RC:$src2),
1400 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001401 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1402 (outs _.KRC:$dst),
1403 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1404 "vcmp${cc}"#_.Suffix,
1405 "$src2, $src1", "$src1, $src2",
1406 (OpNode (_.VT _.RC:$src1),
1407 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1408 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001409
1410 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1411 (outs _.KRC:$dst),
1412 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1413 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001414 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001415 (OpNodeRnd (_.VT _.RC:$src1),
1416 (_.VT _.RC:$src2),
1417 imm:$cc,
1418 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1419 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001420 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001421 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1422 (outs VK1:$dst),
1423 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1424 "vcmp"#_.Suffix,
1425 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1426 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1427 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001428 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001429 "vcmp"#_.Suffix,
1430 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1431 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1432
1433 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1434 (outs _.KRC:$dst),
1435 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1436 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001437 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001438 EVEX_4V, EVEX_B;
1439 }// let isAsmParserOnly = 1, hasSideEffects = 0
1440
1441 let isCodeGenOnly = 1 in {
1442 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1443 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1444 !strconcat("vcmp${cc}", _.Suffix,
1445 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1446 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1447 _.FRC:$src2,
1448 imm:$cc))],
1449 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001450 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1451 (outs _.KRC:$dst),
1452 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1453 !strconcat("vcmp${cc}", _.Suffix,
1454 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1455 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1456 (_.ScalarLdFrag addr:$src2),
1457 imm:$cc))],
1458 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001459 }
1460}
1461
1462let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001463 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1464 AVX512XSIi8Base;
1465 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1466 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001467}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001468
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001469multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1470 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001471 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001472 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1473 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1474 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001475 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1476 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001477 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1478 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1479 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1480 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001481 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001482 def rrk : AVX512BI<opc, MRMSrcReg,
1483 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1484 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1485 "$dst {${mask}}, $src1, $src2}"),
1486 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1487 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1488 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001489 def rmk : AVX512BI<opc, MRMSrcMem,
1490 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1491 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1492 "$dst {${mask}}, $src1, $src2}"),
1493 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1494 (OpNode (_.VT _.RC:$src1),
1495 (_.VT (bitconvert
1496 (_.LdFrag addr:$src2))))))],
1497 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001498}
1499
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001500multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001501 X86VectorVTInfo _> :
1502 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001503 def rmb : AVX512BI<opc, MRMSrcMem,
1504 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1505 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1506 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1507 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1508 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1509 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1510 def rmbk : AVX512BI<opc, MRMSrcMem,
1511 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1512 _.ScalarMemOp:$src2),
1513 !strconcat(OpcodeStr,
1514 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1515 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1516 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1517 (OpNode (_.VT _.RC:$src1),
1518 (X86VBroadcast
1519 (_.ScalarLdFrag addr:$src2)))))],
1520 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001521}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001522
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001523multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1524 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1525 let Predicates = [prd] in
1526 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1527 EVEX_V512;
1528
1529 let Predicates = [prd, HasVLX] in {
1530 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1531 EVEX_V256;
1532 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1533 EVEX_V128;
1534 }
1535}
1536
1537multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1538 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1539 Predicate prd> {
1540 let Predicates = [prd] in
1541 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1542 EVEX_V512;
1543
1544 let Predicates = [prd, HasVLX] in {
1545 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1546 EVEX_V256;
1547 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1548 EVEX_V128;
1549 }
1550}
1551
1552defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1553 avx512vl_i8_info, HasBWI>,
1554 EVEX_CD8<8, CD8VF>;
1555
1556defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1557 avx512vl_i16_info, HasBWI>,
1558 EVEX_CD8<16, CD8VF>;
1559
Robert Khasanovf70f7982014-09-18 14:06:55 +00001560defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001561 avx512vl_i32_info, HasAVX512>,
1562 EVEX_CD8<32, CD8VF>;
1563
Robert Khasanovf70f7982014-09-18 14:06:55 +00001564defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001565 avx512vl_i64_info, HasAVX512>,
1566 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1567
1568defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1569 avx512vl_i8_info, HasBWI>,
1570 EVEX_CD8<8, CD8VF>;
1571
1572defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1573 avx512vl_i16_info, HasBWI>,
1574 EVEX_CD8<16, CD8VF>;
1575
Robert Khasanovf70f7982014-09-18 14:06:55 +00001576defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001577 avx512vl_i32_info, HasAVX512>,
1578 EVEX_CD8<32, CD8VF>;
1579
Robert Khasanovf70f7982014-09-18 14:06:55 +00001580defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001581 avx512vl_i64_info, HasAVX512>,
1582 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001583
1584def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001585 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001586 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1587 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1588
1589def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001590 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001591 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1592 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1593
Robert Khasanov29e3b962014-08-27 09:34:37 +00001594multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1595 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001596 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001597 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001598 !strconcat("vpcmp${cc}", Suffix,
1599 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001600 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1601 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001602 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1603 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001604 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001605 !strconcat("vpcmp${cc}", Suffix,
1606 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001607 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1608 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001609 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001610 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1611 def rrik : AVX512AIi8<opc, MRMSrcReg,
1612 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001613 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001614 !strconcat("vpcmp${cc}", Suffix,
1615 "\t{$src2, $src1, $dst {${mask}}|",
1616 "$dst {${mask}}, $src1, $src2}"),
1617 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1618 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001619 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001620 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001621 def rmik : AVX512AIi8<opc, MRMSrcMem,
1622 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001623 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001624 !strconcat("vpcmp${cc}", Suffix,
1625 "\t{$src2, $src1, $dst {${mask}}|",
1626 "$dst {${mask}}, $src1, $src2}"),
1627 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1628 (OpNode (_.VT _.RC:$src1),
1629 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001630 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001631 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1632
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001633 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001634 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001635 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001636 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001637 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1638 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001639 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001640 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001641 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001642 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001643 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1644 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001645 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001646 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1647 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001648 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001649 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001650 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1651 "$dst {${mask}}, $src1, $src2, $cc}"),
1652 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001653 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001654 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1655 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001656 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001657 !strconcat("vpcmp", Suffix,
1658 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1659 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001660 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001661 }
1662}
1663
Robert Khasanov29e3b962014-08-27 09:34:37 +00001664multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001665 X86VectorVTInfo _> :
1666 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001667 def rmib : AVX512AIi8<opc, MRMSrcMem,
1668 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001669 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001670 !strconcat("vpcmp${cc}", Suffix,
1671 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1672 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1673 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1674 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001675 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001676 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1677 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1678 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001679 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001680 !strconcat("vpcmp${cc}", Suffix,
1681 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1682 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1683 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1684 (OpNode (_.VT _.RC:$src1),
1685 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001686 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001687 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001688
Robert Khasanov29e3b962014-08-27 09:34:37 +00001689 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001690 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001691 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1692 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001693 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001694 !strconcat("vpcmp", Suffix,
1695 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1696 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1697 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1698 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1699 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001700 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001701 !strconcat("vpcmp", Suffix,
1702 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1703 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1704 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1705 }
1706}
1707
1708multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1709 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1710 let Predicates = [prd] in
1711 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1712
1713 let Predicates = [prd, HasVLX] in {
1714 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1715 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1716 }
1717}
1718
1719multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1720 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1721 let Predicates = [prd] in
1722 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1723 EVEX_V512;
1724
1725 let Predicates = [prd, HasVLX] in {
1726 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1727 EVEX_V256;
1728 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1729 EVEX_V128;
1730 }
1731}
1732
1733defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1734 HasBWI>, EVEX_CD8<8, CD8VF>;
1735defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1736 HasBWI>, EVEX_CD8<8, CD8VF>;
1737
1738defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1739 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1740defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1741 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1742
Robert Khasanovf70f7982014-09-18 14:06:55 +00001743defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001744 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001745defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001746 HasAVX512>, EVEX_CD8<32, CD8VF>;
1747
Robert Khasanovf70f7982014-09-18 14:06:55 +00001748defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001749 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001750defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001751 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001752
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001753multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001754
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001755 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1756 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1757 "vcmp${cc}"#_.Suffix,
1758 "$src2, $src1", "$src1, $src2",
1759 (X86cmpm (_.VT _.RC:$src1),
1760 (_.VT _.RC:$src2),
1761 imm:$cc)>;
1762
Craig Toppere1cac152016-06-07 07:27:54 +00001763 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1764 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1765 "vcmp${cc}"#_.Suffix,
1766 "$src2, $src1", "$src1, $src2",
1767 (X86cmpm (_.VT _.RC:$src1),
1768 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1769 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001770
Craig Toppere1cac152016-06-07 07:27:54 +00001771 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1772 (outs _.KRC:$dst),
1773 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1774 "vcmp${cc}"#_.Suffix,
1775 "${src2}"##_.BroadcastStr##", $src1",
1776 "$src1, ${src2}"##_.BroadcastStr,
1777 (X86cmpm (_.VT _.RC:$src1),
1778 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1779 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001780 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001781 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001782 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1783 (outs _.KRC:$dst),
1784 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1785 "vcmp"#_.Suffix,
1786 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1787
1788 let mayLoad = 1 in {
1789 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1790 (outs _.KRC:$dst),
1791 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1792 "vcmp"#_.Suffix,
1793 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1794
1795 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1796 (outs _.KRC:$dst),
1797 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1798 "vcmp"#_.Suffix,
1799 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1800 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1801 }
1802 }
1803}
1804
1805multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1806 // comparison code form (VCMP[EQ/LT/LE/...]
1807 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1808 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1809 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001810 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001811 (X86cmpmRnd (_.VT _.RC:$src1),
1812 (_.VT _.RC:$src2),
1813 imm:$cc,
1814 (i32 FROUND_NO_EXC))>, EVEX_B;
1815
1816 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1817 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1818 (outs _.KRC:$dst),
1819 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1820 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001821 "$cc, {sae}, $src2, $src1",
1822 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001823 }
1824}
1825
1826multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1827 let Predicates = [HasAVX512] in {
1828 defm Z : avx512_vcmp_common<_.info512>,
1829 avx512_vcmp_sae<_.info512>, EVEX_V512;
1830
1831 }
1832 let Predicates = [HasAVX512,HasVLX] in {
1833 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1834 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001835 }
1836}
1837
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001838defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1839 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1840defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1841 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001842
1843def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1844 (COPY_TO_REGCLASS (VCMPPSZrri
1845 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1846 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1847 imm:$cc), VK8)>;
1848def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1849 (COPY_TO_REGCLASS (VPCMPDZrri
1850 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1851 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1852 imm:$cc), VK8)>;
1853def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1854 (COPY_TO_REGCLASS (VPCMPUDZrri
1855 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1856 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1857 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001858
Asaf Badouh572bbce2015-09-20 08:46:07 +00001859// ----------------------------------------------------------------
1860// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001861//handle fpclass instruction mask = op(reg_scalar,imm)
1862// op(mem_scalar,imm)
1863multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1864 X86VectorVTInfo _, Predicate prd> {
1865 let Predicates = [prd] in {
1866 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1867 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001868 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001869 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1870 (i32 imm:$src2)))], NoItinerary>;
1871 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1872 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1873 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001874 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001875 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001876 (OpNode (_.VT _.RC:$src1),
1877 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001878 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00001879 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1880 (ins _.MemOp:$src1, i32u8imm:$src2),
1881 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001882 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001883 [(set _.KRC:$dst,
1884 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1885 (i32 imm:$src2)))], NoItinerary>;
1886 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1887 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1888 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001889 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001890 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001891 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1892 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1893 }
1894 }
1895}
1896
Asaf Badouh572bbce2015-09-20 08:46:07 +00001897//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1898// fpclass(reg_vec, mem_vec, imm)
1899// fpclass(reg_vec, broadcast(eltVt), imm)
1900multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1901 X86VectorVTInfo _, string mem, string broadcast>{
1902 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1903 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001904 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001905 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1906 (i32 imm:$src2)))], NoItinerary>;
1907 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1908 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1909 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001910 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001911 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00001912 (OpNode (_.VT _.RC:$src1),
1913 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001914 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1915 (ins _.MemOp:$src1, i32u8imm:$src2),
1916 OpcodeStr##_.Suffix##mem#
1917 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001918 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001919 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1920 (i32 imm:$src2)))], NoItinerary>;
1921 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1922 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1923 OpcodeStr##_.Suffix##mem#
1924 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001925 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001926 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1927 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1928 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1929 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1930 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
1931 _.BroadcastStr##", $dst|$dst, ${src1}"
1932 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001933 [(set _.KRC:$dst,(OpNode
1934 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00001935 (_.ScalarLdFrag addr:$src1))),
1936 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1937 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1938 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1939 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
1940 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
1941 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001942 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1943 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00001944 (_.ScalarLdFrag addr:$src1))),
1945 (i32 imm:$src2))))], NoItinerary>,
1946 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001947}
1948
Asaf Badouh572bbce2015-09-20 08:46:07 +00001949multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001950 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00001951 string broadcast>{
1952 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001953 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001954 broadcast>, EVEX_V512;
1955 }
1956 let Predicates = [prd, HasVLX] in {
1957 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
1958 broadcast>, EVEX_V128;
1959 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
1960 broadcast>, EVEX_V256;
1961 }
1962}
1963
1964multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001965 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001966 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001967 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001968 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001969 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
1970 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1971 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
1972 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1973 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001974}
1975
Asaf Badouh696e8e02015-10-18 11:04:38 +00001976defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
1977 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001978
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001979//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001980// Mask register copy, including
1981// - copy between mask registers
1982// - load/store mask registers
1983// - copy from GPR to mask register and vice versa
1984//
1985multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1986 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001987 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00001988 let hasSideEffects = 0 in
1989 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
1990 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
1991 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
1992 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1993 [(set KRC:$dst, (vvt (load addr:$src)))]>;
1994 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
1995 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1996 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001997}
1998
1999multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2000 string OpcodeStr,
2001 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002002 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002003 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002004 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002005 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002006 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002007 }
2008}
2009
Robert Khasanov74acbb72014-07-23 14:49:42 +00002010let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002011 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002012 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2013 VEX, PD;
2014
2015let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002016 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002017 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002018 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002019
2020let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002021 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2022 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002023 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2024 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002025 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2026 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002027 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2028 VEX, XD, VEX_W;
2029}
2030
2031// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002032def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2033 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2034def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2035 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2036
2037def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2038 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2039def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2040 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2041
2042def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
2043 (i32 (SUBREG_TO_REG (i64 0),
2044 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2045def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
2046 (i32 (SUBREG_TO_REG (i64 0),
2047 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2048
2049def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2050 (i32 (SUBREG_TO_REG (i64 0),
2051 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2052def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
2053 (i32 (SUBREG_TO_REG (i64 0),
2054 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2055
2056def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2057 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2058def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2059 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2060def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2061 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2062def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2063 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002064
Robert Khasanov74acbb72014-07-23 14:49:42 +00002065// Load/store kreg
2066let Predicates = [HasDQI] in {
2067 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2068 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002069 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2070 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002071
2072 def : Pat<(store VK4:$src, addr:$dst),
2073 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2074 def : Pat<(store VK2:$src, addr:$dst),
2075 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002076 def : Pat<(store VK1:$src, addr:$dst),
2077 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002078
2079 def : Pat<(v2i1 (load addr:$src)),
2080 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2081 def : Pat<(v4i1 (load addr:$src)),
2082 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002083}
2084let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002085 def : Pat<(store VK1:$src, addr:$dst),
2086 (MOV8mr addr:$dst,
2087 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2088 sub_8bit))>;
2089 def : Pat<(store VK2:$src, addr:$dst),
2090 (MOV8mr addr:$dst,
2091 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2092 sub_8bit))>;
2093 def : Pat<(store VK4:$src, addr:$dst),
2094 (MOV8mr addr:$dst,
2095 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002096 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002097 def : Pat<(store VK8:$src, addr:$dst),
2098 (MOV8mr addr:$dst,
2099 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2100 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002101
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002102 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002103 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002104 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002105 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002106 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002107 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002108}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002109
Robert Khasanov74acbb72014-07-23 14:49:42 +00002110let Predicates = [HasAVX512] in {
2111 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002112 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002113 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002114 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002115 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2116 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002117}
2118let Predicates = [HasBWI] in {
2119 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2120 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002121 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2122 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002123 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2124 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002125 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2126 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002127}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002128
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002129def assertzext_i1 : PatFrag<(ops node:$src), (assertzext node:$src), [{
2130 return cast<VTSDNode>(N->getOperand(1))->getVT() == MVT::i1;
2131}]>;
2132
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002133def trunc_setcc : PatFrag<(ops node:$src), (trunc node:$src), [{
2134 return (N->getOperand(0)->getOpcode() == X86ISD::SETCC);
2135}]>;
2136
2137def trunc_mask_1 : PatFrag<(ops node:$src), (trunc node:$src), [{
2138 return (N->getOperand(0)->getOpcode() == ISD::AND &&
2139 isa<ConstantSDNode>(N->getOperand(0)->getOperand(1)) &&
2140 N->getOperand(0)->getConstantOperandVal(1) == 1);
2141}]>;
2142
2143
Robert Khasanov74acbb72014-07-23 14:49:42 +00002144let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002145 def : Pat<(i1 (trunc (i64 GR64:$src))),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002146 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG (AND64ri8 $src, (i64 1)),
2147 sub_16bit)), VK1)>;
2148
2149 def : Pat<(i1 (trunc (i64 (assertzext_i1 GR64:$src)))),
2150 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG $src, sub_16bit)), VK1)>;
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002151
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002152 def : Pat<(i1 (trunc_mask_1 GR64:$src)),
2153 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG $src, sub_16bit)), VK1)>;
2154
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002155 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002156 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG (AND32ri8 $src, (i32 1)),
2157 sub_16bit)), VK1)>;
2158
2159 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2160 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG $src, sub_16bit)), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002161
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002162 def : Pat<(i1 (trunc_mask_1 GR32:$src)),
2163 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG $src, sub_16bit)), VK1)>;
2164
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002165 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kupersteinc523333b2016-07-21 22:24:08 +00002166 (COPY_TO_REGCLASS (i16 (SUBREG_TO_REG (i64 0), (AND8ri $src, (i8 1)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002167 sub_8bit)), VK1)>;
2168
2169 def : Pat<(i1 (trunc (i8 (assertzext_i1 GR8:$src)))),
2170 (COPY_TO_REGCLASS (i16 (SUBREG_TO_REG (i64 0), $src, sub_8bit)), VK1)>;
2171
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002172 def : Pat<(i1 (trunc_setcc GR8:$src)),
2173 (COPY_TO_REGCLASS (i16 (SUBREG_TO_REG (i64 0), $src, sub_8bit)), VK1)>;
2174
2175 def : Pat<(i1 (trunc_mask_1 GR8:$src)),
2176 (COPY_TO_REGCLASS (i16 (SUBREG_TO_REG (i64 0), $src, sub_8bit)), VK1)>;
2177
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002178 def : Pat<(i1 (trunc (i16 GR16:$src))),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002179 (COPY_TO_REGCLASS (AND16ri GR16:$src, (i16 1)), VK1)>;
2180
2181 def : Pat<(i1 (trunc (i16 (assertzext_i1 GR16:$src)))),
2182 (COPY_TO_REGCLASS $src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002183
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002184 def : Pat<(i1 (trunc_mask_1 GR16:$src)),
2185 (COPY_TO_REGCLASS $src, VK1)>;
2186
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002187 def : Pat<(i32 (zext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002188 (i32 (SUBREG_TO_REG (i64 0), (i16 (COPY_TO_REGCLASS $src, GR16)),
2189 sub_16bit))>;
2190
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002191 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002192 (i32 (SUBREG_TO_REG (i64 0), (i16 (COPY_TO_REGCLASS $src, GR16)),
2193 sub_16bit))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002194
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002195 def : Pat<(i8 (zext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002196 (i8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS VK1:$src, GR16)), sub_8bit))>;
2197
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002198 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002199 (i8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS $src, GR16)), sub_8bit))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002200
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002201 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002202 (i64 (SUBREG_TO_REG (i64 0), (i16 (COPY_TO_REGCLASS $src, GR16)),
2203 sub_16bit))>;
2204
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002205 def : Pat<(i64 (anyext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002206 (i64 (SUBREG_TO_REG (i64 0), (i16 (COPY_TO_REGCLASS $src, GR16)),
2207 sub_16bit))>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002208
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002209 def : Pat<(i16 (zext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002210 (COPY_TO_REGCLASS $src, GR16)>;
2211
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002212 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002213 (i16 (COPY_TO_REGCLASS $src, GR16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002214}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002215def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2216 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2217def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2218 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2219def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2220 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2221def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2222 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2223def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2224 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2225def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2226 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002227
Igor Bregerd6c187b2016-01-27 08:43:25 +00002228def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2229def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2230def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2231
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002232let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002233 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002234 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002235 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002236 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002237}
2238let Predicates = [HasBWI] in {
2239 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
2240 (COPY_TO_REGCLASS VK32:$src, VK1)>;
2241 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
2242 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002243}
2244
2245// Mask unary operation
2246// - KNOT
2247multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002248 RegisterClass KRC, SDPatternOperator OpNode,
2249 Predicate prd> {
2250 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002251 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002252 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002253 [(set KRC:$dst, (OpNode KRC:$src))]>;
2254}
2255
Robert Khasanov74acbb72014-07-23 14:49:42 +00002256multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2257 SDPatternOperator OpNode> {
2258 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2259 HasDQI>, VEX, PD;
2260 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2261 HasAVX512>, VEX, PS;
2262 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2263 HasBWI>, VEX, PD, VEX_W;
2264 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2265 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002266}
2267
Robert Khasanov74acbb72014-07-23 14:49:42 +00002268defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002269
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002270multiclass avx512_mask_unop_int<string IntName, string InstName> {
2271 let Predicates = [HasAVX512] in
2272 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2273 (i16 GR16:$src)),
2274 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2275 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2276}
2277defm : avx512_mask_unop_int<"knot", "KNOT">;
2278
Robert Khasanov74acbb72014-07-23 14:49:42 +00002279let Predicates = [HasDQI] in
2280def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2281let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002282def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002283let Predicates = [HasBWI] in
2284def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2285let Predicates = [HasBWI] in
2286def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2287
2288// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002289let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002290def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2291 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002292def : Pat<(not VK8:$src),
2293 (COPY_TO_REGCLASS
2294 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002295}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002296def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2297 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2298def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2299 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002300
2301// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002302// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002303multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002304 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002305 Predicate prd, bit IsCommutable> {
2306 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002307 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2308 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002309 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002310 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2311}
2312
Robert Khasanov595683d2014-07-28 13:46:45 +00002313multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002314 SDPatternOperator OpNode, bit IsCommutable,
2315 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002316 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002317 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002318 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002319 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002320 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002321 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002322 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002323 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002324}
2325
2326def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2327def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2328
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002329defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2330defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2331defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2332defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2333defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002334defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002335
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002336multiclass avx512_mask_binop_int<string IntName, string InstName> {
2337 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002338 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2339 (i16 GR16:$src1), (i16 GR16:$src2)),
2340 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2341 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2342 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002343}
2344
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002345defm : avx512_mask_binop_int<"kand", "KAND">;
2346defm : avx512_mask_binop_int<"kandn", "KANDN">;
2347defm : avx512_mask_binop_int<"kor", "KOR">;
2348defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2349defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002350
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002351multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002352 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2353 // for the DQI set, this type is legal and KxxxB instruction is used
2354 let Predicates = [NoDQI] in
2355 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2356 (COPY_TO_REGCLASS
2357 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2358 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2359
2360 // All types smaller than 8 bits require conversion anyway
2361 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2362 (COPY_TO_REGCLASS (Inst
2363 (COPY_TO_REGCLASS VK1:$src1, VK16),
2364 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2365 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2366 (COPY_TO_REGCLASS (Inst
2367 (COPY_TO_REGCLASS VK2:$src1, VK16),
2368 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2369 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2370 (COPY_TO_REGCLASS (Inst
2371 (COPY_TO_REGCLASS VK4:$src1, VK16),
2372 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002373}
2374
2375defm : avx512_binop_pat<and, KANDWrr>;
2376defm : avx512_binop_pat<andn, KANDNWrr>;
2377defm : avx512_binop_pat<or, KORWrr>;
2378defm : avx512_binop_pat<xnor, KXNORWrr>;
2379defm : avx512_binop_pat<xor, KXORWrr>;
2380
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002381def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2382 (KXNORWrr VK16:$src1, VK16:$src2)>;
2383def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002384 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002385def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002386 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002387def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002388 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002389
2390let Predicates = [NoDQI] in
2391def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2392 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2393 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2394
2395def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2396 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2397 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2398
2399def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2400 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2401 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2402
2403def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2404 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2405 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2406
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002407// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002408multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2409 RegisterClass KRCSrc, Predicate prd> {
2410 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002411 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002412 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2413 (ins KRC:$src1, KRC:$src2),
2414 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2415 VEX_4V, VEX_L;
2416
2417 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2418 (!cast<Instruction>(NAME##rr)
2419 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2420 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2421 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002422}
2423
Igor Bregera54a1a82015-09-08 13:10:00 +00002424defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2425defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2426defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002427
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002428// Mask bit testing
2429multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002430 SDNode OpNode, Predicate prd> {
2431 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002432 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002433 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002434 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2435}
2436
Igor Breger5ea0a6812015-08-31 13:30:19 +00002437multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2438 Predicate prdW = HasAVX512> {
2439 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2440 VEX, PD;
2441 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2442 VEX, PS;
2443 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2444 VEX, PS, VEX_W;
2445 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2446 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002447}
2448
2449defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002450defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002451
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002452// Mask shift
2453multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2454 SDNode OpNode> {
2455 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002456 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002457 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002458 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002459 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2460}
2461
2462multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2463 SDNode OpNode> {
2464 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002465 VEX, TAPD, VEX_W;
2466 let Predicates = [HasDQI] in
2467 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2468 VEX, TAPD;
2469 let Predicates = [HasBWI] in {
2470 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2471 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002472 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2473 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002474 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002475}
2476
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002477defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2478defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002479
2480// Mask setting all 0s or 1s
2481multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2482 let Predicates = [HasAVX512] in
2483 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2484 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2485 [(set KRC:$dst, (VT Val))]>;
2486}
2487
2488multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002489 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002490 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002491 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2492 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002493}
2494
2495defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2496defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2497
2498// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2499let Predicates = [HasAVX512] in {
2500 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2501 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002502 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2503 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002504 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002505 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2506 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002507}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002508
2509// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2510multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2511 RegisterClass RC, ValueType VT> {
2512 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2513 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002514
Igor Bregerf1bd7612016-03-06 07:46:03 +00002515 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002516 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002517}
2518
2519defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2520defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2521defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2522defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2523defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2524
2525defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2526defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2527defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2528defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2529
2530defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2531defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2532defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2533
2534defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2535defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2536
2537defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002538
Igor Breger999ac752016-03-08 15:21:25 +00002539def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002540 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002541 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2542 VK2))>;
2543def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002544 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002545 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2546 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002547def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2548 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002549def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2550 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002551def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2552 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2553
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002554def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002555 (v8i1 (COPY_TO_REGCLASS
2556 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2557 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002558
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002559def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2560 (v4i1 (COPY_TO_REGCLASS
2561 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2562 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002563//===----------------------------------------------------------------------===//
2564// AVX-512 - Aligned and unaligned load and store
2565//
2566
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002567
2568multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002569 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002570 bit IsReMaterializable = 1,
2571 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002572 let hasSideEffects = 0 in {
2573 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002574 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002575 _.ExeDomain>, EVEX;
2576 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2577 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002578 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002579 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002580 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2581 (_.VT _.RC:$src),
2582 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002583 EVEX, EVEX_KZ;
2584
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002585 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2586 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002587 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002588 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002589 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2590 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002591
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002592 let Constraints = "$src0 = $dst" in {
2593 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2594 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2595 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2596 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002597 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002598 (_.VT _.RC:$src1),
2599 (_.VT _.RC:$src0))))], _.ExeDomain>,
2600 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002601 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002602 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2603 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002604 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2605 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002606 [(set _.RC:$dst, (_.VT
2607 (vselect _.KRCWM:$mask,
2608 (_.VT (bitconvert (ld_frag addr:$src1))),
2609 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002610 }
Craig Toppere1cac152016-06-07 07:27:54 +00002611 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002612 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2613 (ins _.KRCWM:$mask, _.MemOp:$src),
2614 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2615 "${dst} {${mask}} {z}, $src}",
2616 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2617 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2618 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002619 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002620 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2621 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2622
2623 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2624 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2625
2626 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2627 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2628 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002629}
2630
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002631multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2632 AVX512VLVectorVTInfo _,
2633 Predicate prd,
2634 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002635 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002636 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002637 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002638
2639 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002640 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002641 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002642 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002643 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002644 }
2645}
2646
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002647multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2648 AVX512VLVectorVTInfo _,
2649 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002650 bit IsReMaterializable = 1,
2651 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002652 let Predicates = [prd] in
2653 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002654 masked_load_unaligned, IsReMaterializable,
2655 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002656
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002657 let Predicates = [prd, HasVLX] in {
2658 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002659 masked_load_unaligned, IsReMaterializable,
2660 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002661 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002662 masked_load_unaligned, IsReMaterializable,
2663 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002664 }
2665}
2666
2667multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002668 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002669
Craig Topper99f6b622016-05-01 01:03:56 +00002670 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002671 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2672 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2673 [], _.ExeDomain>, EVEX;
2674 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2675 (ins _.KRCWM:$mask, _.RC:$src),
2676 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2677 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002678 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002679 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002680 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002681 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002682 "${dst} {${mask}} {z}, $src}",
2683 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002684 }
Igor Breger81b79de2015-11-19 07:43:43 +00002685
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002686 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002687 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002688 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002689 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002690 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2691 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2692 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002693
2694 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2695 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2696 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002697}
2698
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002699
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002700multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2701 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002702 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002703 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2704 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002705
2706 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002707 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2708 masked_store_unaligned>, EVEX_V256;
2709 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2710 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002711 }
2712}
2713
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002714multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2715 AVX512VLVectorVTInfo _, Predicate prd> {
2716 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002717 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2718 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002719
2720 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002721 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2722 masked_store_aligned256>, EVEX_V256;
2723 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2724 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002725 }
2726}
2727
2728defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2729 HasAVX512>,
2730 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2731 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2732
2733defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2734 HasAVX512>,
2735 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2736 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2737
Craig Topperc9293492016-02-26 06:50:29 +00002738defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
2739 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002740 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002741 PS, EVEX_CD8<32, CD8VF>;
2742
Craig Topperc9293492016-02-26 06:50:29 +00002743defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0,
2744 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002745 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2746 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002747
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002748defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2749 HasAVX512>,
2750 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2751 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002752
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002753defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2754 HasAVX512>,
2755 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2756 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002757
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002758defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2759 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002760 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2761
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002762defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2763 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002764 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2765
Craig Topperc9293492016-02-26 06:50:29 +00002766defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
2767 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002768 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002769 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2770
Craig Topperc9293492016-02-26 06:50:29 +00002771defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
2772 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002773 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002774 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002775
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002776def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002777 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002778 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002779 VK8), VR512:$src)>;
2780
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002781def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002782 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002783 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002784
Craig Topper33c550c2016-05-22 00:39:30 +00002785// These patterns exist to prevent the above patterns from introducing a second
2786// mask inversion when one already exists.
2787def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2788 (bc_v8i64 (v16i32 immAllZerosV)),
2789 (v8i64 VR512:$src))),
2790 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2791def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2792 (v16i32 immAllZerosV),
2793 (v16i32 VR512:$src))),
2794 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2795
Craig Topper14aa2662016-08-11 06:04:04 +00002796let Predicates = [HasVLX, NoBWI] in {
2797 // 128-bit load/store without BWI.
2798 def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
2799 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2800 def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
2801 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2802 def : Pat<(store (v8i16 VR128:$src), addr:$dst),
2803 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2804 def : Pat<(store (v16i8 VR128:$src), addr:$dst),
2805 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2806
2807 // 256-bit load/store without BWI.
2808 def : Pat<(alignedstore256 (v16i16 VR256:$src), addr:$dst),
2809 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2810 def : Pat<(alignedstore256 (v32i8 VR256:$src), addr:$dst),
2811 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2812 def : Pat<(store (v16i16 VR256:$src), addr:$dst),
2813 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2814 def : Pat<(store (v32i8 VR256:$src), addr:$dst),
2815 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2816}
2817
Craig Topper95bdabd2016-05-22 23:44:33 +00002818let Predicates = [HasVLX] in {
2819 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2820 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2821 def : Pat<(alignedstore (v2f64 (extract_subvector
2822 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2823 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2824 def : Pat<(alignedstore (v4f32 (extract_subvector
2825 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2826 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2827 def : Pat<(alignedstore (v2i64 (extract_subvector
2828 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2829 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2830 def : Pat<(alignedstore (v4i32 (extract_subvector
2831 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2832 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2833 def : Pat<(alignedstore (v8i16 (extract_subvector
2834 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2835 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2836 def : Pat<(alignedstore (v16i8 (extract_subvector
2837 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2838 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2839
2840 def : Pat<(store (v2f64 (extract_subvector
2841 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2842 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2843 def : Pat<(store (v4f32 (extract_subvector
2844 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2845 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2846 def : Pat<(store (v2i64 (extract_subvector
2847 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2848 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2849 def : Pat<(store (v4i32 (extract_subvector
2850 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2851 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2852 def : Pat<(store (v8i16 (extract_subvector
2853 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2854 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2855 def : Pat<(store (v16i8 (extract_subvector
2856 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2857 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2858
2859 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2860 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2861 def : Pat<(alignedstore (v2f64 (extract_subvector
2862 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2863 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2864 def : Pat<(alignedstore (v4f32 (extract_subvector
2865 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2866 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2867 def : Pat<(alignedstore (v2i64 (extract_subvector
2868 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2869 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2870 def : Pat<(alignedstore (v4i32 (extract_subvector
2871 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2872 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2873 def : Pat<(alignedstore (v8i16 (extract_subvector
2874 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2875 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2876 def : Pat<(alignedstore (v16i8 (extract_subvector
2877 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2878 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2879
2880 def : Pat<(store (v2f64 (extract_subvector
2881 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2882 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2883 def : Pat<(store (v4f32 (extract_subvector
2884 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2885 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2886 def : Pat<(store (v2i64 (extract_subvector
2887 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2888 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2889 def : Pat<(store (v4i32 (extract_subvector
2890 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2891 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2892 def : Pat<(store (v8i16 (extract_subvector
2893 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2894 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2895 def : Pat<(store (v16i8 (extract_subvector
2896 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2897 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2898
2899 // Special patterns for storing subvector extracts of lower 256-bits of 512.
2900 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2901 def : Pat<(alignedstore (v4f64 (extract_subvector
2902 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2903 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2904 def : Pat<(alignedstore (v8f32 (extract_subvector
2905 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2906 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2907 def : Pat<(alignedstore (v4i64 (extract_subvector
2908 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2909 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2910 def : Pat<(alignedstore (v8i32 (extract_subvector
2911 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2912 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2913 def : Pat<(alignedstore (v16i16 (extract_subvector
2914 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2915 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2916 def : Pat<(alignedstore (v32i8 (extract_subvector
2917 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2918 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2919
2920 def : Pat<(store (v4f64 (extract_subvector
2921 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2922 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2923 def : Pat<(store (v8f32 (extract_subvector
2924 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2925 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2926 def : Pat<(store (v4i64 (extract_subvector
2927 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2928 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2929 def : Pat<(store (v8i32 (extract_subvector
2930 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2931 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2932 def : Pat<(store (v16i16 (extract_subvector
2933 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2934 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2935 def : Pat<(store (v32i8 (extract_subvector
2936 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2937 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2938}
2939
2940
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002941// Move Int Doubleword to Packed Double Int
2942//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002943def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002944 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002945 [(set VR128X:$dst,
2946 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002947 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002948def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002949 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002950 [(set VR128X:$dst,
2951 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002952 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002953def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002954 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002955 [(set VR128X:$dst,
2956 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002957 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002958let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2959def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2960 (ins i64mem:$src),
2961 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002962 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002963let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002964def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002965 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002966 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002967 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002968def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002969 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002970 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002971 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002972def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002973 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002974 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002975 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2976 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00002977}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002978
2979// Move Int Doubleword to Single Scalar
2980//
Craig Topper88adf2a2013-10-12 05:41:08 +00002981let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002982def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002983 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002984 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002985 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002986
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002987def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002988 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002989 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002990 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002991}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002992
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002993// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002994//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002995def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002996 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002997 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002998 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00002999 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003000def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003001 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003002 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003003 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003004 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003005 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003006
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003007// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003008//
3009def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003010 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003011 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
3012 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003013 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003014 Requires<[HasAVX512, In64BitMode]>;
3015
Craig Topperc648c9b2015-12-28 06:11:42 +00003016let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3017def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3018 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003019 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003020 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003021
Craig Topperc648c9b2015-12-28 06:11:42 +00003022def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3023 (ins i64mem:$dst, VR128X:$src),
3024 "vmovq\t{$src, $dst|$dst, $src}",
3025 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3026 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003027 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003028 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3029
3030let hasSideEffects = 0 in
3031def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
3032 (ins VR128X:$src),
3033 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00003034 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00003035
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003036// Move Scalar Single to Double Int
3037//
Craig Topper88adf2a2013-10-12 05:41:08 +00003038let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003039def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003040 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003041 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003042 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003043 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003044def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003045 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003046 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003047 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00003048 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003049}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003050
3051// Move Quadword Int to Packed Quadword Int
3052//
Craig Topperc648c9b2015-12-28 06:11:42 +00003053def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003054 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003055 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003056 [(set VR128X:$dst,
3057 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003058 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003059
3060//===----------------------------------------------------------------------===//
3061// AVX-512 MOVSS, MOVSD
3062//===----------------------------------------------------------------------===//
3063
Craig Topperc7de3a12016-07-29 02:49:08 +00003064multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003065 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003066 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3067 (ins _.RC:$src1, _.FRC:$src2),
3068 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3069 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3070 (scalar_to_vector _.FRC:$src2))))],
3071 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3072 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3073 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3074 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3075 "$dst {${mask}} {z}, $src1, $src2}"),
3076 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3077 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3078 _.ImmAllZerosV)))],
3079 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3080 let Constraints = "$src0 = $dst" in
3081 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3082 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3083 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3084 "$dst {${mask}}, $src1, $src2}"),
3085 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3086 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3087 (_.VT _.RC:$src0))))],
3088 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003089 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003090 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3091 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3092 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3093 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3094 let mayLoad = 1, hasSideEffects = 0 in {
3095 let Constraints = "$src0 = $dst" in
3096 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3097 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3098 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3099 "$dst {${mask}}, $src}"),
3100 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3101 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3102 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3103 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3104 "$dst {${mask}} {z}, $src}"),
3105 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003106 }
Craig Toppere1cac152016-06-07 07:27:54 +00003107 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3108 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3109 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3110 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003111 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003112 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3113 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3114 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3115 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003116}
3117
Asaf Badouh41ecf462015-12-06 13:26:56 +00003118defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3119 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003120
Asaf Badouh41ecf462015-12-06 13:26:56 +00003121defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3122 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003123
Craig Topper74ed0872016-05-18 06:55:59 +00003124def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003125 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003126 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003127
Craig Topper74ed0872016-05-18 06:55:59 +00003128def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003129 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003130 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003131
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003132def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3133 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3134 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3135
Craig Topper99f6b622016-05-01 01:03:56 +00003136let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003137defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3138 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3139 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3140 XS, EVEX_4V, VEX_LIG;
3141
Craig Topper99f6b622016-05-01 01:03:56 +00003142let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003143defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3144 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3145 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3146 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003147
3148let Predicates = [HasAVX512] in {
3149 let AddedComplexity = 15 in {
3150 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3151 // MOVS{S,D} to the lower bits.
3152 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3153 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3154 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3155 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3156 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3157 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3158 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3159 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
3160
3161 // Move low f32 and clear high bits.
3162 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3163 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003164 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003165 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3166 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3167 (SUBREG_TO_REG (i32 0),
3168 (VMOVSSZrr (v4i32 (V_SET0)),
3169 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
3170 }
3171
3172 let AddedComplexity = 20 in {
3173 // MOVSSrm zeros the high parts of the register; represent this
3174 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3175 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3176 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3177 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3178 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3179 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3180 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3181
3182 // MOVSDrm zeros the high parts of the register; represent this
3183 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3184 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3185 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3186 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3187 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3188 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3189 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3190 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3191 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3192 def : Pat<(v2f64 (X86vzload addr:$src)),
3193 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3194
3195 // Represent the same patterns above but in the form they appear for
3196 // 256-bit types
3197 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3198 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003199 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003200 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3201 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3202 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3203 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3204 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3205 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003206 def : Pat<(v4f64 (X86vzload addr:$src)),
3207 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003208
3209 // Represent the same patterns above but in the form they appear for
3210 // 512-bit types
3211 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3212 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3213 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3214 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3215 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3216 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3217 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3218 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3219 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003220 def : Pat<(v8f64 (X86vzload addr:$src)),
3221 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003222 }
3223 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3224 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3225 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3226 FR32X:$src)), sub_xmm)>;
3227 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3228 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3229 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3230 FR64X:$src)), sub_xmm)>;
3231 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3232 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003233 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003234
3235 // Move low f64 and clear high bits.
3236 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3237 (SUBREG_TO_REG (i32 0),
3238 (VMOVSDZrr (v2f64 (V_SET0)),
3239 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
3240
3241 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3242 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3243 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
3244
3245 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003246 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003247 addr:$dst),
3248 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003249
3250 // Shuffle with VMOVSS
3251 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3252 (VMOVSSZrr (v4i32 VR128X:$src1),
3253 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3254 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3255 (VMOVSSZrr (v4f32 VR128X:$src1),
3256 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3257
3258 // 256-bit variants
3259 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3260 (SUBREG_TO_REG (i32 0),
3261 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3262 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3263 sub_xmm)>;
3264 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3265 (SUBREG_TO_REG (i32 0),
3266 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3267 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3268 sub_xmm)>;
3269
3270 // Shuffle with VMOVSD
3271 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3272 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3273 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3274 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3275 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3276 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3277 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3278 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3279
3280 // 256-bit variants
3281 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3282 (SUBREG_TO_REG (i32 0),
3283 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3284 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3285 sub_xmm)>;
3286 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3287 (SUBREG_TO_REG (i32 0),
3288 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3289 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3290 sub_xmm)>;
3291
3292 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3293 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3294 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3295 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3296 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3297 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3298 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3299 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3300}
3301
3302let AddedComplexity = 15 in
3303def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3304 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003305 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003306 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003307 (v2i64 VR128X:$src))))],
3308 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3309
Igor Breger4ec5abf2015-11-03 07:30:17 +00003310let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003311def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3312 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003313 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003314 [(set VR128X:$dst, (v2i64 (X86vzmovl
3315 (loadv2i64 addr:$src))))],
3316 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3317 EVEX_CD8<8, CD8VT8>;
3318
3319let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003320 let AddedComplexity = 15 in {
3321 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3322 (VMOVDI2PDIZrr GR32:$src)>;
3323
3324 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3325 (VMOV64toPQIZrr GR64:$src)>;
3326
3327 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3328 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3329 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003330
3331 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3332 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3333 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003334 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003335 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3336 let AddedComplexity = 20 in {
3337 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3338 (VMOVDI2PDIZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003339
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003340 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3341 (VMOVDI2PDIZrm addr:$src)>;
3342 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3343 (VMOVDI2PDIZrm addr:$src)>;
3344 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3345 (VMOVZPQILo2PQIZrm addr:$src)>;
3346 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
3347 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003348 def : Pat<(v2i64 (X86vzload addr:$src)),
3349 (VMOVZPQILo2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003350 def : Pat<(v4i64 (X86vzload addr:$src)),
3351 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003352 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003353
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003354 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3355 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3356 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3357 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003358
Craig Topperf4442312016-08-07 21:52:59 +00003359 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3360 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3361 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3362
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003363 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
3364 def : Pat<(v8i64 (X86vzload addr:$src)),
3365 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003366}
3367
3368def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3369 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3370
3371def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3372 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3373
3374def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3375 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3376
3377def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3378 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3379
3380//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003381// AVX-512 - Non-temporals
3382//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003383let SchedRW = [WriteLoad] in {
3384 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3385 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3386 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3387 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3388 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003389
Craig Topper2f90c1f2016-06-07 07:27:57 +00003390 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003391 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003392 (ins i256mem:$src),
3393 "vmovntdqa\t{$src, $dst|$dst, $src}",
3394 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3395 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3396 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003397
Robert Khasanoved882972014-08-13 10:46:00 +00003398 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003399 (ins i128mem:$src),
3400 "vmovntdqa\t{$src, $dst|$dst, $src}",
3401 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3402 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3403 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003404 }
Adam Nemetefd07852014-06-18 16:51:10 +00003405}
3406
Igor Bregerd3341f52016-01-20 13:11:47 +00003407multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3408 PatFrag st_frag = alignednontemporalstore,
3409 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003410 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003411 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003412 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003413 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3414 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003415}
3416
Igor Bregerd3341f52016-01-20 13:11:47 +00003417multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3418 AVX512VLVectorVTInfo VTInfo> {
3419 let Predicates = [HasAVX512] in
3420 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003421
Igor Bregerd3341f52016-01-20 13:11:47 +00003422 let Predicates = [HasAVX512, HasVLX] in {
3423 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3424 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003425 }
3426}
3427
Igor Bregerd3341f52016-01-20 13:11:47 +00003428defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3429defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3430defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003431
Craig Topper707c89c2016-05-08 23:43:17 +00003432let Predicates = [HasAVX512], AddedComplexity = 400 in {
3433 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3434 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3435 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3436 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3437 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3438 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003439
3440 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3441 (VMOVNTDQAZrm addr:$src)>;
3442 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3443 (VMOVNTDQAZrm addr:$src)>;
3444 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3445 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003446 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003447 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003448 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003449 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003450 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003451 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003452}
3453
Craig Topperc41320d2016-05-08 23:08:45 +00003454let Predicates = [HasVLX], AddedComplexity = 400 in {
3455 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3456 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3457 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3458 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3459 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3460 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3461
Simon Pilgrim9a896232016-06-07 13:34:24 +00003462 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3463 (VMOVNTDQAZ256rm addr:$src)>;
3464 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3465 (VMOVNTDQAZ256rm addr:$src)>;
3466 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3467 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003468 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003469 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003470 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003471 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003472 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003473 (VMOVNTDQAZ256rm addr:$src)>;
3474
Craig Topperc41320d2016-05-08 23:08:45 +00003475 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3476 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3477 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3478 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3479 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3480 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003481
3482 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3483 (VMOVNTDQAZ128rm addr:$src)>;
3484 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3485 (VMOVNTDQAZ128rm addr:$src)>;
3486 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3487 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003488 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003489 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003490 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003491 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003492 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003493 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003494}
3495
Adam Nemet7f62b232014-06-10 16:39:53 +00003496//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003497// AVX-512 - Integer arithmetic
3498//
3499multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003500 X86VectorVTInfo _, OpndItins itins,
3501 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003502 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003503 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003504 "$src2, $src1", "$src1, $src2",
3505 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003506 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003507 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003508
Craig Toppere1cac152016-06-07 07:27:54 +00003509 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3510 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3511 "$src2, $src1", "$src1, $src2",
3512 (_.VT (OpNode _.RC:$src1,
3513 (bitconvert (_.LdFrag addr:$src2)))),
3514 itins.rm>,
3515 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003516}
3517
3518multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3519 X86VectorVTInfo _, OpndItins itins,
3520 bit IsCommutable = 0> :
3521 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003522 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3523 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3524 "${src2}"##_.BroadcastStr##", $src1",
3525 "$src1, ${src2}"##_.BroadcastStr,
3526 (_.VT (OpNode _.RC:$src1,
3527 (X86VBroadcast
3528 (_.ScalarLdFrag addr:$src2)))),
3529 itins.rm>,
3530 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003531}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003532
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003533multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3534 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3535 Predicate prd, bit IsCommutable = 0> {
3536 let Predicates = [prd] in
3537 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3538 IsCommutable>, EVEX_V512;
3539
3540 let Predicates = [prd, HasVLX] in {
3541 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3542 IsCommutable>, EVEX_V256;
3543 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3544 IsCommutable>, EVEX_V128;
3545 }
3546}
3547
Robert Khasanov545d1b72014-10-14 14:36:19 +00003548multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3549 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3550 Predicate prd, bit IsCommutable = 0> {
3551 let Predicates = [prd] in
3552 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3553 IsCommutable>, EVEX_V512;
3554
3555 let Predicates = [prd, HasVLX] in {
3556 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3557 IsCommutable>, EVEX_V256;
3558 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3559 IsCommutable>, EVEX_V128;
3560 }
3561}
3562
3563multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3564 OpndItins itins, Predicate prd,
3565 bit IsCommutable = 0> {
3566 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3567 itins, prd, IsCommutable>,
3568 VEX_W, EVEX_CD8<64, CD8VF>;
3569}
3570
3571multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3572 OpndItins itins, Predicate prd,
3573 bit IsCommutable = 0> {
3574 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3575 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3576}
3577
3578multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3579 OpndItins itins, Predicate prd,
3580 bit IsCommutable = 0> {
3581 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3582 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3583}
3584
3585multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3586 OpndItins itins, Predicate prd,
3587 bit IsCommutable = 0> {
3588 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3589 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3590}
3591
3592multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3593 SDNode OpNode, OpndItins itins, Predicate prd,
3594 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003595 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003596 IsCommutable>;
3597
Igor Bregerf2460112015-07-26 14:41:44 +00003598 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003599 IsCommutable>;
3600}
3601
3602multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3603 SDNode OpNode, OpndItins itins, Predicate prd,
3604 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003605 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003606 IsCommutable>;
3607
Igor Bregerf2460112015-07-26 14:41:44 +00003608 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003609 IsCommutable>;
3610}
3611
3612multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3613 bits<8> opc_d, bits<8> opc_q,
3614 string OpcodeStr, SDNode OpNode,
3615 OpndItins itins, bit IsCommutable = 0> {
3616 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3617 itins, HasAVX512, IsCommutable>,
3618 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3619 itins, HasBWI, IsCommutable>;
3620}
3621
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003622multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003623 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003624 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3625 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003626 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003627 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003628 "$src2, $src1","$src1, $src2",
3629 (_Dst.VT (OpNode
3630 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003631 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003632 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003633 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003634 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3635 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3636 "$src2, $src1", "$src1, $src2",
3637 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3638 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003639 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003640 AVX512BIBase, EVEX_4V;
3641
3642 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3643 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3644 OpcodeStr,
3645 "${src2}"##_Brdct.BroadcastStr##", $src1",
3646 "$src1, ${src2}"##_Dst.BroadcastStr,
3647 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3648 (_Brdct.VT (X86VBroadcast
3649 (_Brdct.ScalarLdFrag addr:$src2)))))),
3650 itins.rm>,
3651 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003652}
3653
Robert Khasanov545d1b72014-10-14 14:36:19 +00003654defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3655 SSE_INTALU_ITINS_P, 1>;
3656defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3657 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003658defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3659 SSE_INTALU_ITINS_P, HasBWI, 1>;
3660defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3661 SSE_INTALU_ITINS_P, HasBWI, 0>;
3662defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003663 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003664defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003665 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003666defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003667 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003668defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003669 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003670defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003671 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003672defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003673 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003674defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003675 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003676defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003677 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003678defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003679 SSE_INTALU_ITINS_P, HasBWI, 1>;
3680
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003681multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003682 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3683 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3684 let Predicates = [prd] in
3685 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3686 _SrcVTInfo.info512, _DstVTInfo.info512,
3687 v8i64_info, IsCommutable>,
3688 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3689 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003690 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003691 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003692 v4i64x_info, IsCommutable>,
3693 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003694 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003695 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003696 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003697 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3698 }
Michael Liao66233b72015-08-06 09:06:20 +00003699}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003700
3701defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003702 avx512vl_i32_info, avx512vl_i64_info,
3703 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003704defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003705 avx512vl_i32_info, avx512vl_i64_info,
3706 X86pmuludq, HasAVX512, 1>;
3707defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3708 avx512vl_i8_info, avx512vl_i8_info,
3709 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003710
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003711multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3712 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003713 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3714 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3715 OpcodeStr,
3716 "${src2}"##_Src.BroadcastStr##", $src1",
3717 "$src1, ${src2}"##_Src.BroadcastStr,
3718 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3719 (_Src.VT (X86VBroadcast
3720 (_Src.ScalarLdFrag addr:$src2))))))>,
3721 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003722}
3723
Michael Liao66233b72015-08-06 09:06:20 +00003724multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3725 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003726 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003727 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003728 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003729 "$src2, $src1","$src1, $src2",
3730 (_Dst.VT (OpNode
3731 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003732 (_Src.VT _Src.RC:$src2)))>,
3733 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003734 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3735 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3736 "$src2, $src1", "$src1, $src2",
3737 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3738 (bitconvert (_Src.LdFrag addr:$src2))))>,
3739 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003740}
3741
3742multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3743 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003744 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003745 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3746 v32i16_info>,
3747 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3748 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003749 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003750 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3751 v16i16x_info>,
3752 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3753 v16i16x_info>, EVEX_V256;
3754 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3755 v8i16x_info>,
3756 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3757 v8i16x_info>, EVEX_V128;
3758 }
3759}
3760multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3761 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003762 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003763 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3764 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003765 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003766 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3767 v32i8x_info>, EVEX_V256;
3768 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3769 v16i8x_info>, EVEX_V128;
3770 }
3771}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003772
3773multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3774 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3775 AVX512VLVectorVTInfo _Dst> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003776 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003777 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3778 _Dst.info512>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003779 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003780 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3781 _Dst.info256>, EVEX_V256;
3782 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3783 _Dst.info128>, EVEX_V128;
3784 }
3785}
3786
Craig Topperb6da6542016-05-01 17:38:32 +00003787defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3788defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3789defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3790defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003791
Craig Topper5acb5a12016-05-01 06:24:57 +00003792defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3793 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3794defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3795 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003796
Igor Bregerf2460112015-07-26 14:41:44 +00003797defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003798 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003799defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003800 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003801defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003802 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003803
Igor Bregerf2460112015-07-26 14:41:44 +00003804defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003805 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003806defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003807 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003808defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003809 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003810
Igor Bregerf2460112015-07-26 14:41:44 +00003811defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003812 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003813defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003814 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003815defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003816 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003817
Igor Bregerf2460112015-07-26 14:41:44 +00003818defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003819 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003820defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003821 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003822defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003823 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003824//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003825// AVX-512 Logical Instructions
3826//===----------------------------------------------------------------------===//
3827
Robert Khasanov545d1b72014-10-14 14:36:19 +00003828defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3829 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3830defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3831 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3832defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3833 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3834defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003835 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003836
3837//===----------------------------------------------------------------------===//
3838// AVX-512 FP arithmetic
3839//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003840multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3841 SDNode OpNode, SDNode VecNode, OpndItins itins,
3842 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00003843 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003844 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3845 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3846 "$src2, $src1", "$src1, $src2",
3847 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3848 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00003849 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003850
3851 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003852 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003853 "$src2, $src1", "$src1, $src2",
3854 (VecNode (_.VT _.RC:$src1),
3855 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3856 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00003857 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00003858 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003859 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003860 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003861 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3862 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00003863 itins.rr> {
3864 let isCommutable = IsCommutable;
3865 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003866 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003867 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003868 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3869 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00003870 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003871 }
Craig Topper5ec33a92016-07-22 05:00:42 +00003872 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003873}
3874
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003875multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003876 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00003877 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003878 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3879 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3880 "$rc, $src2, $src1", "$src1, $src2, $rc",
3881 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003882 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003883 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003884}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003885multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3886 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00003887 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003888 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3889 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003890 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003891 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003892 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003893}
3894
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003895multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3896 SDNode VecNode,
3897 SizeItins itins, bit IsCommutable> {
3898 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3899 itins.s, IsCommutable>,
3900 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3901 itins.s, IsCommutable>,
3902 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3903 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3904 itins.d, IsCommutable>,
3905 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3906 itins.d, IsCommutable>,
3907 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3908}
3909
3910multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3911 SDNode VecNode,
3912 SizeItins itins, bit IsCommutable> {
3913 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3914 itins.s, IsCommutable>,
3915 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3916 itins.s, IsCommutable>,
3917 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3918 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3919 itins.d, IsCommutable>,
3920 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3921 itins.d, IsCommutable>,
3922 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3923}
3924defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00003925defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003926defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00003927defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00003928defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
3929defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
3930
3931// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
3932// X86fminc and X86fmaxc instead of X86fmin and X86fmax
3933multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
3934 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00003935 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00003936 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
3937 (ins _.FRC:$src1, _.FRC:$src2),
3938 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3939 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00003940 itins.rr> {
3941 let isCommutable = 1;
3942 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00003943 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
3944 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
3945 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3946 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3947 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
3948 }
3949}
3950defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
3951 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
3952 EVEX_CD8<32, CD8VT1>;
3953
3954defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
3955 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
3956 EVEX_CD8<64, CD8VT1>;
3957
3958defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
3959 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
3960 EVEX_CD8<32, CD8VT1>;
3961
3962defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
3963 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
3964 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003965
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003966multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00003967 X86VectorVTInfo _, OpndItins itins,
3968 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00003969 let ExeDomain = _.ExeDomain in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003970 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3971 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3972 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00003973 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
3974 IsCommutable>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003975 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3976 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3977 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00003978 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
3979 EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003980 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3981 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3982 "${src2}"##_.BroadcastStr##", $src1",
3983 "$src1, ${src2}"##_.BroadcastStr,
3984 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Craig Topper9433f972016-08-02 06:16:53 +00003985 (_.ScalarLdFrag addr:$src2)))),
3986 itins.rm>, EVEX_4V, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00003987 }
Robert Khasanov595e5982014-10-29 15:43:02 +00003988}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003989
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003990multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00003991 X86VectorVTInfo _> {
3992 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003993 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3994 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3995 "$rc, $src2, $src1", "$src1, $src2, $rc",
3996 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3997 EVEX_4V, EVEX_B, EVEX_RC;
3998}
3999
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004000
4001multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004002 X86VectorVTInfo _> {
4003 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004004 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4005 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4006 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4007 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4008 EVEX_4V, EVEX_B;
4009}
4010
Michael Liao66233b72015-08-06 09:06:20 +00004011multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004012 Predicate prd, SizeItins itins,
4013 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004014 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004015 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004016 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004017 EVEX_CD8<32, CD8VF>;
4018 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004019 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004020 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004021 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004022
Robert Khasanov595e5982014-10-29 15:43:02 +00004023 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004024 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004025 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004026 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004027 EVEX_CD8<32, CD8VF>;
4028 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004029 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004030 EVEX_CD8<32, CD8VF>;
4031 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004032 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004033 EVEX_CD8<64, CD8VF>;
4034 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004035 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004036 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004037 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004038}
4039
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004040multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004041 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004042 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004043 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004044 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4045}
4046
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004047multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004048 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004049 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004050 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004051 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4052}
4053
Craig Topper9433f972016-08-02 06:16:53 +00004054defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4055 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004056 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004057defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4058 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004059 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004060defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004061 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004062defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004063 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004064defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4065 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004066 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004067defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4068 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004069 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004070let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004071 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4072 SSE_ALU_ITINS_P, 1>;
4073 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4074 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004075}
Craig Topper9433f972016-08-02 06:16:53 +00004076defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI,
4077 SSE_ALU_ITINS_P, 1>;
4078defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI,
4079 SSE_ALU_ITINS_P, 0>;
4080defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI,
4081 SSE_ALU_ITINS_P, 1>;
4082defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI,
4083 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004084
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004085multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4086 X86VectorVTInfo _> {
4087 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4088 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4089 "$src2, $src1", "$src1, $src2",
4090 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004091 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4092 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4093 "$src2, $src1", "$src1, $src2",
4094 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4095 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4096 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4097 "${src2}"##_.BroadcastStr##", $src1",
4098 "$src1, ${src2}"##_.BroadcastStr,
4099 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4100 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4101 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004102}
4103
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004104multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4105 X86VectorVTInfo _> {
4106 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4107 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4108 "$src2, $src1", "$src1, $src2",
4109 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004110 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4111 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4112 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004113 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004114 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4115 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004116}
4117
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004118multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004119 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004120 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4121 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004122 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004123 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4124 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004125 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4126 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004127 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004128 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4129 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004130 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4131
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004132 // Define only if AVX512VL feature is present.
4133 let Predicates = [HasVLX] in {
4134 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4135 EVEX_V128, EVEX_CD8<32, CD8VF>;
4136 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4137 EVEX_V256, EVEX_CD8<32, CD8VF>;
4138 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4139 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4140 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4141 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4142 }
4143}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004144defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004145
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004146//===----------------------------------------------------------------------===//
4147// AVX-512 VPTESTM instructions
4148//===----------------------------------------------------------------------===//
4149
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004150multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4151 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004152 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004153 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4154 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4155 "$src2, $src1", "$src1, $src2",
4156 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4157 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004158 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4159 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4160 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004161 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004162 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4163 EVEX_4V,
4164 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004165}
4166
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004167multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4168 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004169 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4170 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4171 "${src2}"##_.BroadcastStr##", $src1",
4172 "$src1, ${src2}"##_.BroadcastStr,
4173 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4174 (_.ScalarLdFrag addr:$src2))))>,
4175 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004176}
Igor Bregerfca0a342016-01-28 13:19:25 +00004177
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004178// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004179multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4180 X86VectorVTInfo _, string Suffix> {
4181 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4182 (_.KVT (COPY_TO_REGCLASS
4183 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004184 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004185 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004186 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004187 _.RC:$src2, _.SubRegIdx)),
4188 _.KRC))>;
4189}
4190
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004191multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004192 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004193 let Predicates = [HasAVX512] in
4194 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4195 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4196
4197 let Predicates = [HasAVX512, HasVLX] in {
4198 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4199 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4200 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4201 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4202 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004203 let Predicates = [HasAVX512, NoVLX] in {
4204 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4205 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004206 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004207}
4208
4209multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4210 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004211 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004212 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004213 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004214}
4215
4216multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4217 SDNode OpNode> {
4218 let Predicates = [HasBWI] in {
4219 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4220 EVEX_V512, VEX_W;
4221 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4222 EVEX_V512;
4223 }
4224 let Predicates = [HasVLX, HasBWI] in {
4225
4226 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4227 EVEX_V256, VEX_W;
4228 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4229 EVEX_V128, VEX_W;
4230 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4231 EVEX_V256;
4232 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4233 EVEX_V128;
4234 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004235
Igor Bregerfca0a342016-01-28 13:19:25 +00004236 let Predicates = [HasAVX512, NoVLX] in {
4237 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4238 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4239 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4240 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004241 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004242
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004243}
4244
4245multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4246 SDNode OpNode> :
4247 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4248 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4249
4250defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4251defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004252
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004253
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004254//===----------------------------------------------------------------------===//
4255// AVX-512 Shift instructions
4256//===----------------------------------------------------------------------===//
4257multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004258 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004259 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004260 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004261 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004262 "$src2, $src1", "$src1, $src2",
4263 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004264 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004265 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004266 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004267 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004268 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4269 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004270 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004271 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004272}
4273
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004274multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4275 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004276 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004277 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4278 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4279 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4280 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004281 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004282}
4283
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004284multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004285 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004286 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004287 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004288 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4289 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4290 "$src2, $src1", "$src1, $src2",
4291 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004292 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004293 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4294 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4295 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004296 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004297 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004298 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004299 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004300}
4301
Cameron McInally5fb084e2014-12-11 17:13:05 +00004302multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004303 ValueType SrcVT, PatFrag bc_frag,
4304 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4305 let Predicates = [prd] in
4306 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4307 VTInfo.info512>, EVEX_V512,
4308 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4309 let Predicates = [prd, HasVLX] in {
4310 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4311 VTInfo.info256>, EVEX_V256,
4312 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4313 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4314 VTInfo.info128>, EVEX_V128,
4315 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4316 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004317}
4318
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004319multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4320 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004321 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004322 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004323 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004324 avx512vl_i64_info, HasAVX512>, VEX_W;
4325 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4326 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004327}
4328
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004329multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4330 string OpcodeStr, SDNode OpNode,
4331 AVX512VLVectorVTInfo VTInfo> {
4332 let Predicates = [HasAVX512] in
4333 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4334 VTInfo.info512>,
4335 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4336 VTInfo.info512>, EVEX_V512;
4337 let Predicates = [HasAVX512, HasVLX] in {
4338 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4339 VTInfo.info256>,
4340 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4341 VTInfo.info256>, EVEX_V256;
4342 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4343 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004344 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004345 VTInfo.info128>, EVEX_V128;
4346 }
4347}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004348
Michael Liao66233b72015-08-06 09:06:20 +00004349multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004350 Format ImmFormR, Format ImmFormM,
4351 string OpcodeStr, SDNode OpNode> {
4352 let Predicates = [HasBWI] in
4353 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4354 v32i16_info>, EVEX_V512;
4355 let Predicates = [HasVLX, HasBWI] in {
4356 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4357 v16i16x_info>, EVEX_V256;
4358 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4359 v8i16x_info>, EVEX_V128;
4360 }
4361}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004362
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004363multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4364 Format ImmFormR, Format ImmFormM,
4365 string OpcodeStr, SDNode OpNode> {
4366 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4367 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4368 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4369 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4370}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004371
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004372defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004373 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004374
4375defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004376 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004377
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004378defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004379 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004380
Michael Zuckerman298a6802016-01-13 12:39:33 +00004381defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004382defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004383
4384defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4385defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4386defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004387
4388//===-------------------------------------------------------------------===//
4389// Variable Bit Shifts
4390//===-------------------------------------------------------------------===//
4391multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004392 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004393 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004394 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4395 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4396 "$src2, $src1", "$src1, $src2",
4397 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004398 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004399 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4400 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4401 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004402 (_.VT (OpNode _.RC:$src1,
4403 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004404 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004405 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004406 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004407}
4408
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004409multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4410 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004411 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004412 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4413 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4414 "${src2}"##_.BroadcastStr##", $src1",
4415 "$src1, ${src2}"##_.BroadcastStr,
4416 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4417 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004418 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004419 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4420}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004421multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4422 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004423 let Predicates = [HasAVX512] in
4424 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4425 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4426
4427 let Predicates = [HasAVX512, HasVLX] in {
4428 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4429 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4430 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4431 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4432 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004433}
4434
4435multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4436 SDNode OpNode> {
4437 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004438 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004439 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004440 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004441}
4442
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004443// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004444multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4445 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004446 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004447 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004448 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004449 (!cast<Instruction>(NAME#"WZrr")
4450 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4451 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4452 sub_ymm)>;
4453
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004454 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004455 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004456 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004457 (!cast<Instruction>(NAME#"WZrr")
4458 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4459 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4460 sub_xmm)>;
4461 }
4462}
4463
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004464multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4465 SDNode OpNode> {
4466 let Predicates = [HasBWI] in
4467 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4468 EVEX_V512, VEX_W;
4469 let Predicates = [HasVLX, HasBWI] in {
4470
4471 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4472 EVEX_V256, VEX_W;
4473 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4474 EVEX_V128, VEX_W;
4475 }
4476}
4477
4478defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004479 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4480 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004481
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004482defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004483 avx512_var_shift_w<0x11, "vpsravw", sra>,
4484 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004485
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004486defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004487 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4488 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004489defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4490defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004491
Craig Topper05629d02016-07-24 07:32:45 +00004492// Special handing for handling VPSRAV intrinsics.
4493multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4494 list<Predicate> p> {
4495 let Predicates = p in {
4496 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4497 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4498 _.RC:$src2)>;
4499 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4500 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4501 _.RC:$src1, addr:$src2)>;
4502 let AddedComplexity = 20 in {
4503 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4504 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4505 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4506 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4507 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4508 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4509 _.RC:$src0)),
4510 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4511 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4512 }
4513 let AddedComplexity = 30 in {
4514 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4515 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4516 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4517 _.RC:$src1, _.RC:$src2)>;
4518 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4519 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4520 _.ImmAllZerosV)),
4521 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4522 _.RC:$src1, addr:$src2)>;
4523 }
4524 }
4525}
4526
4527multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4528 list<Predicate> p> :
4529 avx512_var_shift_int_lowering<InstrStr, _, p> {
4530 let Predicates = p in {
4531 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4532 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
4533 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
4534 _.RC:$src1, addr:$src2)>;
4535 let AddedComplexity = 20 in
4536 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4537 (X86vsrav _.RC:$src1,
4538 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4539 _.RC:$src0)),
4540 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
4541 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4542 let AddedComplexity = 30 in
4543 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4544 (X86vsrav _.RC:$src1,
4545 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4546 _.ImmAllZerosV)),
4547 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
4548 _.RC:$src1, addr:$src2)>;
4549 }
4550}
4551
4552defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
4553defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
4554defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
4555defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
4556defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
4557defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
4558defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
4559defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
4560defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
4561
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004562//===-------------------------------------------------------------------===//
4563// 1-src variable permutation VPERMW/D/Q
4564//===-------------------------------------------------------------------===//
4565multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4566 AVX512VLVectorVTInfo _> {
4567 let Predicates = [HasAVX512] in
4568 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4569 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4570
4571 let Predicates = [HasAVX512, HasVLX] in
4572 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4573 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4574}
4575
4576multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4577 string OpcodeStr, SDNode OpNode,
4578 AVX512VLVectorVTInfo VTInfo> {
4579 let Predicates = [HasAVX512] in
4580 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4581 VTInfo.info512>,
4582 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4583 VTInfo.info512>, EVEX_V512;
4584 let Predicates = [HasAVX512, HasVLX] in
4585 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4586 VTInfo.info256>,
4587 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4588 VTInfo.info256>, EVEX_V256;
4589}
4590
Michael Zuckermand9cac592016-01-19 17:07:43 +00004591multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4592 Predicate prd, SDNode OpNode,
4593 AVX512VLVectorVTInfo _> {
4594 let Predicates = [prd] in
4595 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4596 EVEX_V512 ;
4597 let Predicates = [HasVLX, prd] in {
4598 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4599 EVEX_V256 ;
4600 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4601 EVEX_V128 ;
4602 }
4603}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004604
Michael Zuckermand9cac592016-01-19 17:07:43 +00004605defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4606 avx512vl_i16_info>, VEX_W;
4607defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4608 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004609
4610defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4611 avx512vl_i32_info>;
4612defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4613 avx512vl_i64_info>, VEX_W;
4614defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4615 avx512vl_f32_info>;
4616defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4617 avx512vl_f64_info>, VEX_W;
4618
4619defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4620 X86VPermi, avx512vl_i64_info>,
4621 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4622defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4623 X86VPermi, avx512vl_f64_info>,
4624 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004625//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004626// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004627//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004628
Igor Breger78741a12015-10-04 07:20:41 +00004629multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4630 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4631 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4632 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4633 "$src2, $src1", "$src1, $src2",
4634 (_.VT (OpNode _.RC:$src1,
4635 (Ctrl.VT Ctrl.RC:$src2)))>,
4636 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004637 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4638 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4639 "$src2, $src1", "$src1, $src2",
4640 (_.VT (OpNode
4641 _.RC:$src1,
4642 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4643 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4644 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4645 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4646 "${src2}"##_.BroadcastStr##", $src1",
4647 "$src1, ${src2}"##_.BroadcastStr,
4648 (_.VT (OpNode
4649 _.RC:$src1,
4650 (Ctrl.VT (X86VBroadcast
4651 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4652 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004653}
4654
4655multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4656 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4657 let Predicates = [HasAVX512] in {
4658 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4659 Ctrl.info512>, EVEX_V512;
4660 }
4661 let Predicates = [HasAVX512, HasVLX] in {
4662 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4663 Ctrl.info128>, EVEX_V128;
4664 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4665 Ctrl.info256>, EVEX_V256;
4666 }
4667}
4668
4669multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4670 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4671
4672 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4673 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4674 X86VPermilpi, _>,
4675 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004676}
4677
Craig Topper05948fb2016-08-02 05:11:15 +00004678let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00004679defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4680 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00004681let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00004682defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4683 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004684//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004685// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4686//===----------------------------------------------------------------------===//
4687
4688defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004689 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004690 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4691defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004692 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004693defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004694 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004695
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004696multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4697 let Predicates = [HasBWI] in
4698 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4699
4700 let Predicates = [HasVLX, HasBWI] in {
4701 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4702 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4703 }
4704}
4705
4706defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4707
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004708//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004709// Move Low to High and High to Low packed FP Instructions
4710//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004711def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4712 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004713 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004714 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4715 IIC_SSE_MOV_LH>, EVEX_4V;
4716def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4717 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004718 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004719 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4720 IIC_SSE_MOV_LH>, EVEX_4V;
4721
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004722let Predicates = [HasAVX512] in {
4723 // MOVLHPS patterns
4724 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4725 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4726 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4727 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004728
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004729 // MOVHLPS patterns
4730 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4731 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4732}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004733
4734//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004735// VMOVHPS/PD VMOVLPS Instructions
4736// All patterns was taken from SSS implementation.
4737//===----------------------------------------------------------------------===//
4738multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4739 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00004740 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4741 (ins _.RC:$src1, f64mem:$src2),
4742 !strconcat(OpcodeStr,
4743 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4744 [(set _.RC:$dst,
4745 (OpNode _.RC:$src1,
4746 (_.VT (bitconvert
4747 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4748 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00004749}
4750
4751defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4752 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4753defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4754 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4755defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4756 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4757defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4758 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4759
4760let Predicates = [HasAVX512] in {
4761 // VMOVHPS patterns
4762 def : Pat<(X86Movlhps VR128X:$src1,
4763 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4764 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4765 def : Pat<(X86Movlhps VR128X:$src1,
4766 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4767 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4768 // VMOVHPD patterns
4769 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4770 (scalar_to_vector (loadf64 addr:$src2)))),
4771 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4772 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4773 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4774 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4775 // VMOVLPS patterns
4776 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4777 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4778 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4779 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4780 // VMOVLPD patterns
4781 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4782 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4783 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4784 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4785 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4786 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4787 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4788}
4789
Igor Bregerb6b27af2015-11-10 07:09:07 +00004790def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4791 (ins f64mem:$dst, VR128X:$src),
4792 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004793 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004794 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4795 (bc_v2f64 (v4f32 VR128X:$src))),
4796 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4797 EVEX, EVEX_CD8<32, CD8VT2>;
4798def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4799 (ins f64mem:$dst, VR128X:$src),
4800 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004801 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004802 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4803 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4804 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4805def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4806 (ins f64mem:$dst, VR128X:$src),
4807 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004808 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004809 (iPTR 0))), addr:$dst)],
4810 IIC_SSE_MOV_LH>,
4811 EVEX, EVEX_CD8<32, CD8VT2>;
4812def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4813 (ins f64mem:$dst, VR128X:$src),
4814 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004815 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004816 (iPTR 0))), addr:$dst)],
4817 IIC_SSE_MOV_LH>,
4818 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00004819
Igor Bregerb6b27af2015-11-10 07:09:07 +00004820let Predicates = [HasAVX512] in {
4821 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00004822 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004823 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4824 (iPTR 0))), addr:$dst),
4825 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4826 // VMOVLPS patterns
4827 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4828 addr:$src1),
4829 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4830 def : Pat<(store (v4i32 (X86Movlps
4831 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4832 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4833 // VMOVLPD patterns
4834 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4835 addr:$src1),
4836 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4837 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4838 addr:$src1),
4839 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4840}
4841//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004842// FMA - Fused Multiply Operations
4843//
Adam Nemet26371ce2014-10-24 00:02:55 +00004844
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004845multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004846 X86VectorVTInfo _, string Suff> {
4847 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00004848 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004849 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004850 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper6bcbf532016-07-25 07:20:28 +00004851 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004852 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004853
Craig Toppere1cac152016-06-07 07:27:54 +00004854 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4855 (ins _.RC:$src2, _.MemOp:$src3),
4856 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper6bcbf532016-07-25 07:20:28 +00004857 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3)))>,
Craig Toppere1cac152016-06-07 07:27:54 +00004858 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004859
Craig Toppere1cac152016-06-07 07:27:54 +00004860 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4861 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4862 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4863 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00004864 (OpNode _.RC:$src2,
4865 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00004866 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004867 }
Craig Topper318e40b2016-07-25 07:20:31 +00004868
4869 // Additional pattern for folding broadcast nodes in other orders.
4870 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4871 (OpNode _.RC:$src1, _.RC:$src2,
4872 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
4873 _.RC:$src1)),
4874 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
4875 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004876}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004877
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004878multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004879 X86VectorVTInfo _, string Suff> {
4880 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004881 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004882 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4883 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Topper6bcbf532016-07-25 07:20:28 +00004884 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc)))>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004885 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004886}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004887
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004888multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004889 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
4890 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004891 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00004892 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
4893 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
4894 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004895 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004896 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00004897 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004898 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00004899 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004900 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004901 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004902}
4903
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004904multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004905 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004906 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00004907 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004908 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00004909 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004910}
4911
4912defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4913defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4914defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4915defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4916defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4917defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4918
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004919
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004920multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004921 X86VectorVTInfo _, string Suff> {
4922 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004923 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4924 (ins _.RC:$src2, _.RC:$src3),
4925 OpcodeStr, "$src3, $src2", "$src2, $src3",
4926 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4927 AVX512FMA3Base;
4928
Craig Toppere1cac152016-06-07 07:27:54 +00004929 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4930 (ins _.RC:$src2, _.MemOp:$src3),
4931 OpcodeStr, "$src3, $src2", "$src2, $src3",
4932 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4933 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004934
Craig Toppere1cac152016-06-07 07:27:54 +00004935 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4936 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4937 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4938 "$src2, ${src3}"##_.BroadcastStr,
4939 (_.VT (OpNode _.RC:$src2,
4940 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4941 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004942 }
Craig Topper318e40b2016-07-25 07:20:31 +00004943
4944 // Additional patterns for folding broadcast nodes in other orders.
4945 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
4946 _.RC:$src2, _.RC:$src1)),
4947 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
4948 _.RC:$src2, addr:$src3)>;
4949 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4950 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
4951 _.RC:$src2, _.RC:$src1),
4952 _.RC:$src1)),
4953 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
4954 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
4955 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4956 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
4957 _.RC:$src2, _.RC:$src1),
4958 _.ImmAllZerosV)),
4959 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
4960 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004961}
4962
4963multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004964 X86VectorVTInfo _, string Suff> {
4965 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004966 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4967 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4968 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4969 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4970 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004971}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004972
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004973multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004974 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
4975 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004976 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00004977 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
4978 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
4979 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004980 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004981 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00004982 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004983 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00004984 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004985 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004986 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004987}
4988
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004989multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004990 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004991 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00004992 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004993 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00004994 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004995}
4996
4997defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4998defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4999defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5000defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5001defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5002defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5003
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005004multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005005 X86VectorVTInfo _, string Suff> {
5006 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005007 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005008 (ins _.RC:$src2, _.RC:$src3),
5009 OpcodeStr, "$src3, $src2", "$src2, $src3",
5010 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2))>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005011 AVX512FMA3Base;
5012
Craig Toppere1cac152016-06-07 07:27:54 +00005013 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005014 (ins _.RC:$src2, _.MemOp:$src3),
5015 OpcodeStr, "$src3, $src2", "$src2, $src3",
5016 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2))>,
Craig Toppere1cac152016-06-07 07:27:54 +00005017 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005018
Craig Toppere1cac152016-06-07 07:27:54 +00005019 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005020 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5021 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5022 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005023 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005024 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
5025 _.RC:$src2))>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005026 }
Craig Topper318e40b2016-07-25 07:20:31 +00005027
5028 // Additional patterns for folding broadcast nodes in other orders.
5029 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5030 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5031 _.RC:$src1, _.RC:$src2),
5032 _.RC:$src1)),
5033 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5034 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005035}
5036
5037multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005038 X86VectorVTInfo _, string Suff> {
5039 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005040 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005041 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5042 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
5043 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc)))>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005044 AVX512FMA3Base, EVEX_B, EVEX_RC;
5045}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005046
5047multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005048 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5049 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005050 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005051 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5052 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5053 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005054 }
5055 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005056 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005057 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005058 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005059 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5060 }
5061}
5062
5063multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005064 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005065 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005066 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005067 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005068 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005069}
5070
5071defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5072defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5073defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5074defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5075defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5076defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005077
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005078// Scalar FMA
5079let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005080multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5081 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5082 dag RHS_r, dag RHS_m > {
5083 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5084 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
5085 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005086
Craig Toppere1cac152016-06-07 07:27:54 +00005087 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5088 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
5089 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005090
5091 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5092 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5093 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
5094 AVX512FMA3Base, EVEX_B, EVEX_RC;
5095
5096 let isCodeGenOnly = 1 in {
5097 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5098 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5099 !strconcat(OpcodeStr,
5100 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5101 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005102 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5103 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5104 !strconcat(OpcodeStr,
5105 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5106 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005107 }// isCodeGenOnly = 1
5108}
5109}// Constraints = "$src1 = $dst"
5110
5111multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5112 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
5113 string SUFF> {
5114
Craig Topper2dca3b22016-07-24 08:26:38 +00005115 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005116 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
5117 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
5118 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005119 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
5120 (i32 imm:$rc))),
5121 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5122 _.FRC:$src3))),
5123 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5124 (_.ScalarLdFrag addr:$src3))))>;
5125
Craig Topper2dca3b22016-07-24 08:26:38 +00005126 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005127 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5128 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005129 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005130 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005131 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
5132 (i32 imm:$rc))),
5133 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5134 _.FRC:$src1))),
5135 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5136 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5137
Craig Topper2dca3b22016-07-24 08:26:38 +00005138 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005139 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5140 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005141 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005142 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005143 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
5144 (i32 imm:$rc))),
5145 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5146 _.FRC:$src2))),
5147 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5148 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5149}
5150
5151multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5152 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
5153 let Predicates = [HasAVX512] in {
5154 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5155 OpNodeRnd, f32x_info, "SS">,
5156 EVEX_CD8<32, CD8VT1>, VEX_LIG;
5157 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5158 OpNodeRnd, f64x_info, "SD">,
5159 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
5160 }
5161}
5162
5163defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
5164defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
5165defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
5166defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005167
5168//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005169// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5170//===----------------------------------------------------------------------===//
5171let Constraints = "$src1 = $dst" in {
5172multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5173 X86VectorVTInfo _> {
5174 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5175 (ins _.RC:$src2, _.RC:$src3),
5176 OpcodeStr, "$src3, $src2", "$src2, $src3",
5177 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5178 AVX512FMA3Base;
5179
Craig Toppere1cac152016-06-07 07:27:54 +00005180 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5181 (ins _.RC:$src2, _.MemOp:$src3),
5182 OpcodeStr, "$src3, $src2", "$src2, $src3",
5183 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5184 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005185
Craig Toppere1cac152016-06-07 07:27:54 +00005186 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5187 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5188 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5189 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5190 (OpNode _.RC:$src1,
5191 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5192 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005193}
5194} // Constraints = "$src1 = $dst"
5195
5196multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5197 AVX512VLVectorVTInfo _> {
5198 let Predicates = [HasIFMA] in {
5199 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5200 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5201 }
5202 let Predicates = [HasVLX, HasIFMA] in {
5203 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5204 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5205 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5206 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5207 }
5208}
5209
5210defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5211 avx512vl_i64_info>, VEX_W;
5212defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5213 avx512vl_i64_info>, VEX_W;
5214
5215//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005216// AVX-512 Scalar convert from sign integer to float/double
5217//===----------------------------------------------------------------------===//
5218
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005219multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5220 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5221 PatFrag ld_frag, string asm> {
5222 let hasSideEffects = 0 in {
5223 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5224 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005225 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005226 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005227 let mayLoad = 1 in
5228 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5229 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005230 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005231 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005232 } // hasSideEffects = 0
5233 let isCodeGenOnly = 1 in {
5234 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5235 (ins DstVT.RC:$src1, SrcRC:$src2),
5236 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5237 [(set DstVT.RC:$dst,
5238 (OpNode (DstVT.VT DstVT.RC:$src1),
5239 SrcRC:$src2,
5240 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5241
5242 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5243 (ins DstVT.RC:$src1, x86memop:$src2),
5244 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5245 [(set DstVT.RC:$dst,
5246 (OpNode (DstVT.VT DstVT.RC:$src1),
5247 (ld_frag addr:$src2),
5248 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5249 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005250}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005251
Igor Bregerabe4a792015-06-14 12:44:55 +00005252multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005253 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005254 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5255 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005256 !strconcat(asm,
5257 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005258 [(set DstVT.RC:$dst,
5259 (OpNode (DstVT.VT DstVT.RC:$src1),
5260 SrcRC:$src2,
5261 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5262}
5263
5264multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005265 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5266 PatFrag ld_frag, string asm> {
5267 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5268 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5269 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005270}
5271
Andrew Trick15a47742013-10-09 05:11:10 +00005272let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005273defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005274 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5275 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005276defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005277 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5278 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005279defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005280 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5281 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005282defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005283 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5284 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005285
5286def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5287 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5288def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005289 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005290def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5291 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5292def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005293 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005294
5295def : Pat<(f32 (sint_to_fp GR32:$src)),
5296 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5297def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005298 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005299def : Pat<(f64 (sint_to_fp GR32:$src)),
5300 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5301def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005302 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5303
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005304defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005305 v4f32x_info, i32mem, loadi32,
5306 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005307defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005308 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5309 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005310defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005311 i32mem, loadi32, "cvtusi2sd{l}">,
5312 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005313defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005314 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5315 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005316
5317def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5318 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5319def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5320 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5321def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5322 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5323def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5324 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5325
5326def : Pat<(f32 (uint_to_fp GR32:$src)),
5327 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5328def : Pat<(f32 (uint_to_fp GR64:$src)),
5329 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5330def : Pat<(f64 (uint_to_fp GR32:$src)),
5331 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5332def : Pat<(f64 (uint_to_fp GR64:$src)),
5333 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005334}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005335
5336//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005337// AVX-512 Scalar convert from float/double to integer
5338//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005339multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5340 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005341 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005342 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005343 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005344 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5345 EVEX, VEX_LIG;
5346 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5347 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005348 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005349 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005350 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5351 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005352 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005353 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005354 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005355 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005356 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005357}
Asaf Badouh2744d212015-09-20 14:31:19 +00005358
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005359// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005360defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005361 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005362 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005363defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005364 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005365 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005366defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005367 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005368 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005369defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005370 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005371 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005372defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005373 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005374 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005375defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005376 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005377 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005378defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005379 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005380 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005381defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005382 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005383 EVEX_CD8<64, CD8VT1>;
5384
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005385// The SSE version of these instructions are disabled for AVX512.
5386// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5387let Predicates = [HasAVX512] in {
5388 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
5389 (VCVTSS2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5390 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
5391 (VCVTSS2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5392 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
5393 (VCVTSD2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5394 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
5395 (VCVTSD2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5396} // HasAVX512
5397
Asaf Badouh2744d212015-09-20 14:31:19 +00005398let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00005399 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5400 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
5401 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
5402 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5403 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
5404 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
5405 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5406 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
5407 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
5408 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5409 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
5410 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005411
Igor Breger982e4002016-06-08 07:48:23 +00005412 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x7B, GR32, VR128X,
Craig Topper9dd48c82014-01-02 17:28:14 +00005413 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
5414 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00005415} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005416
5417// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005418multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5419 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005420 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005421let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005422 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005423 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5424 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005425 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005426 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5427 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005428 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005429 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005430 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005431 EVEX;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005432
5433 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5434 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5435 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5436 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5437 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5438 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5439 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005440
Craig Toppere1cac152016-06-07 07:27:54 +00005441 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005442 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5443 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5444 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5445 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5446 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5447 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5448 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5449 (i32 FROUND_NO_EXC)))]>,
5450 EVEX,VEX_LIG , EVEX_B;
5451 let mayLoad = 1, hasSideEffects = 0 in
5452 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5453 (ins _SrcRC.MemOp:$src),
5454 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5455 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005456
Craig Toppere1cac152016-06-07 07:27:54 +00005457 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005458} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005459}
5460
Asaf Badouh2744d212015-09-20 14:31:19 +00005461
Igor Bregerc59b3a22016-08-03 10:58:05 +00005462defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5463 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005464 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005465defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5466 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005467 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005468defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5469 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005470 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005471defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5472 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005473 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5474
Igor Bregerc59b3a22016-08-03 10:58:05 +00005475defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5476 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005477 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005478defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5479 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005480 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005481defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
5482 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005483 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005484defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
5485 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005486 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5487let Predicates = [HasAVX512] in {
5488 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5489 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5490 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5491 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5492 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5493 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5494 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5495 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5496
Elena Demikhovskycf088092013-12-11 14:31:04 +00005497} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005498//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005499// AVX-512 Convert form float to double and back
5500//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005501multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5502 X86VectorVTInfo _Src, SDNode OpNode> {
5503 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005504 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005505 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005506 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005507 (_Src.VT _Src.RC:$src2)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005508 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5509 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005510 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005511 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005512 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005513 (_Src.VT (scalar_to_vector
5514 (_Src.ScalarLdFrag addr:$src2)))))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005515 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005516}
5517
Asaf Badouh2744d212015-09-20 14:31:19 +00005518// Scalar Coversion with SAE - suppress all exceptions
5519multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5520 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5521 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005522 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005523 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00005524 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005525 (_Src.VT _Src.RC:$src2),
5526 (i32 FROUND_NO_EXC)))>,
5527 EVEX_4V, VEX_LIG, EVEX_B;
5528}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005529
Asaf Badouh2744d212015-09-20 14:31:19 +00005530// Scalar Conversion with rounding control (RC)
5531multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5532 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5533 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005534 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005535 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00005536 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005537 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5538 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5539 EVEX_B, EVEX_RC;
5540}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005541multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5542 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005543 X86VectorVTInfo _dst> {
5544 let Predicates = [HasAVX512] in {
5545 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5546 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5547 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5548 EVEX_V512, XD;
5549 }
5550}
5551
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005552multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5553 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005554 X86VectorVTInfo _dst> {
5555 let Predicates = [HasAVX512] in {
5556 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005557 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005558 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5559 }
5560}
5561defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5562 X86froundRnd, f64x_info, f32x_info>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005563defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
Asaf Badouh2744d212015-09-20 14:31:19 +00005564 X86fpextRnd,f32x_info, f64x_info >;
5565
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005566def : Pat<(f64 (fextend FR32X:$src)),
5567 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005568 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5569 Requires<[HasAVX512]>;
5570def : Pat<(f64 (fextend (loadf32 addr:$src))),
5571 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5572 Requires<[HasAVX512]>;
5573
5574def : Pat<(f64 (extloadf32 addr:$src)),
5575 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005576 Requires<[HasAVX512, OptForSize]>;
5577
Asaf Badouh2744d212015-09-20 14:31:19 +00005578def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005579 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005580 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5581 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005582
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005583def : Pat<(f32 (fround FR64X:$src)),
5584 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005585 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005586 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005587//===----------------------------------------------------------------------===//
5588// AVX-512 Vector convert from signed/unsigned integer to float/double
5589// and from float/double to signed/unsigned integer
5590//===----------------------------------------------------------------------===//
5591
5592multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5593 X86VectorVTInfo _Src, SDNode OpNode,
5594 string Broadcast = _.BroadcastStr,
5595 string Alias = ""> {
5596
5597 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5598 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5599 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5600
5601 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5602 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5603 (_.VT (OpNode (_Src.VT
5604 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5605
5606 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005607 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005608 "${src}"##Broadcast, "${src}"##Broadcast,
5609 (_.VT (OpNode (_Src.VT
5610 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5611 ))>, EVEX, EVEX_B;
5612}
5613// Coversion with SAE - suppress all exceptions
5614multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5615 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5616 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5617 (ins _Src.RC:$src), OpcodeStr,
5618 "{sae}, $src", "$src, {sae}",
5619 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5620 (i32 FROUND_NO_EXC)))>,
5621 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005622}
5623
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005624// Conversion with rounding control (RC)
5625multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5626 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5627 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5628 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5629 "$rc, $src", "$src, $rc",
5630 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5631 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005632}
5633
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005634// Extend Float to Double
5635multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5636 let Predicates = [HasAVX512] in {
5637 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
5638 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5639 X86vfpextRnd>, EVEX_V512;
5640 }
5641 let Predicates = [HasVLX] in {
5642 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5643 X86vfpext, "{1to2}">, EVEX_V128;
5644 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
5645 EVEX_V256;
5646 }
5647}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005648
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005649// Truncate Double to Float
5650multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5651 let Predicates = [HasAVX512] in {
5652 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
5653 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5654 X86vfproundRnd>, EVEX_V512;
5655 }
5656 let Predicates = [HasVLX] in {
5657 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5658 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
5659 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
5660 "{1to4}", "{y}">, EVEX_V256;
5661 }
5662}
5663
5664defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5665 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5666defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5667 PS, EVEX_CD8<32, CD8VH>;
5668
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005669def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5670 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005671
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005672let Predicates = [HasVLX] in {
5673 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5674 (VCVTPS2PDZ256rm addr:$src)>;
5675}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005676
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005677// Convert Signed/Unsigned Doubleword to Double
5678multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5679 SDNode OpNode128> {
5680 // No rounding in this op
5681 let Predicates = [HasAVX512] in
5682 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5683 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005684
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005685 let Predicates = [HasVLX] in {
5686 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5687 OpNode128, "{1to2}">, EVEX_V128;
5688 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5689 EVEX_V256;
5690 }
5691}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005692
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005693// Convert Signed/Unsigned Doubleword to Float
5694multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5695 SDNode OpNodeRnd> {
5696 let Predicates = [HasAVX512] in
5697 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5698 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5699 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005700
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005701 let Predicates = [HasVLX] in {
5702 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5703 EVEX_V128;
5704 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5705 EVEX_V256;
5706 }
5707}
5708
5709// Convert Float to Signed/Unsigned Doubleword with truncation
5710multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5711 SDNode OpNode, SDNode OpNodeRnd> {
5712 let Predicates = [HasAVX512] in {
5713 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5714 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5715 OpNodeRnd>, EVEX_V512;
5716 }
5717 let Predicates = [HasVLX] in {
5718 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5719 EVEX_V128;
5720 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5721 EVEX_V256;
5722 }
5723}
5724
5725// Convert Float to Signed/Unsigned Doubleword
5726multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5727 SDNode OpNode, SDNode OpNodeRnd> {
5728 let Predicates = [HasAVX512] in {
5729 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5730 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5731 OpNodeRnd>, EVEX_V512;
5732 }
5733 let Predicates = [HasVLX] in {
5734 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5735 EVEX_V128;
5736 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5737 EVEX_V256;
5738 }
5739}
5740
5741// Convert Double to Signed/Unsigned Doubleword with truncation
5742multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5743 SDNode OpNode, SDNode OpNodeRnd> {
5744 let Predicates = [HasAVX512] in {
5745 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5746 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5747 OpNodeRnd>, EVEX_V512;
5748 }
5749 let Predicates = [HasVLX] in {
5750 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5751 // memory forms of these instructions in Asm Parcer. They have the same
5752 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5753 // due to the same reason.
5754 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5755 "{1to2}", "{x}">, EVEX_V128;
5756 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5757 "{1to4}", "{y}">, EVEX_V256;
5758 }
5759}
5760
5761// Convert Double to Signed/Unsigned Doubleword
5762multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5763 SDNode OpNode, SDNode OpNodeRnd> {
5764 let Predicates = [HasAVX512] in {
5765 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5766 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5767 OpNodeRnd>, EVEX_V512;
5768 }
5769 let Predicates = [HasVLX] in {
5770 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5771 // memory forms of these instructions in Asm Parcer. They have the same
5772 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5773 // due to the same reason.
5774 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5775 "{1to2}", "{x}">, EVEX_V128;
5776 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5777 "{1to4}", "{y}">, EVEX_V256;
5778 }
5779}
5780
5781// Convert Double to Signed/Unsigned Quardword
5782multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5783 SDNode OpNode, SDNode OpNodeRnd> {
5784 let Predicates = [HasDQI] in {
5785 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5786 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5787 OpNodeRnd>, EVEX_V512;
5788 }
5789 let Predicates = [HasDQI, HasVLX] in {
5790 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5791 EVEX_V128;
5792 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5793 EVEX_V256;
5794 }
5795}
5796
5797// Convert Double to Signed/Unsigned Quardword with truncation
5798multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5799 SDNode OpNode, SDNode OpNodeRnd> {
5800 let Predicates = [HasDQI] in {
5801 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5802 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5803 OpNodeRnd>, EVEX_V512;
5804 }
5805 let Predicates = [HasDQI, HasVLX] in {
5806 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5807 EVEX_V128;
5808 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5809 EVEX_V256;
5810 }
5811}
5812
5813// Convert Signed/Unsigned Quardword to Double
5814multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5815 SDNode OpNode, SDNode OpNodeRnd> {
5816 let Predicates = [HasDQI] in {
5817 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5818 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5819 OpNodeRnd>, EVEX_V512;
5820 }
5821 let Predicates = [HasDQI, HasVLX] in {
5822 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5823 EVEX_V128;
5824 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5825 EVEX_V256;
5826 }
5827}
5828
5829// Convert Float to Signed/Unsigned Quardword
5830multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5831 SDNode OpNode, SDNode OpNodeRnd> {
5832 let Predicates = [HasDQI] in {
5833 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5834 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5835 OpNodeRnd>, EVEX_V512;
5836 }
5837 let Predicates = [HasDQI, HasVLX] in {
5838 // Explicitly specified broadcast string, since we take only 2 elements
5839 // from v4f32x_info source
5840 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5841 "{1to2}">, EVEX_V128;
5842 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5843 EVEX_V256;
5844 }
5845}
5846
5847// Convert Float to Signed/Unsigned Quardword with truncation
5848multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5849 SDNode OpNode, SDNode OpNodeRnd> {
5850 let Predicates = [HasDQI] in {
5851 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5852 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5853 OpNodeRnd>, EVEX_V512;
5854 }
5855 let Predicates = [HasDQI, HasVLX] in {
5856 // Explicitly specified broadcast string, since we take only 2 elements
5857 // from v4f32x_info source
5858 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5859 "{1to2}">, EVEX_V128;
5860 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5861 EVEX_V256;
5862 }
5863}
5864
5865// Convert Signed/Unsigned Quardword to Float
5866multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5867 SDNode OpNode, SDNode OpNodeRnd> {
5868 let Predicates = [HasDQI] in {
5869 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5870 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5871 OpNodeRnd>, EVEX_V512;
5872 }
5873 let Predicates = [HasDQI, HasVLX] in {
5874 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5875 // memory forms of these instructions in Asm Parcer. They have the same
5876 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5877 // due to the same reason.
5878 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5879 "{1to2}", "{x}">, EVEX_V128;
5880 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5881 "{1to4}", "{y}">, EVEX_V256;
5882 }
5883}
5884
5885defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005886 EVEX_CD8<32, CD8VH>;
5887
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005888defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5889 X86VSintToFpRnd>,
5890 PS, EVEX_CD8<32, CD8VF>;
5891
5892defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5893 X86VFpToSintRnd>,
5894 XS, EVEX_CD8<32, CD8VF>;
5895
5896defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5897 X86VFpToSintRnd>,
5898 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5899
5900defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5901 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005902 EVEX_CD8<32, CD8VF>;
5903
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005904defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5905 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005906 EVEX_CD8<64, CD8VF>;
5907
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005908defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5909 XS, EVEX_CD8<32, CD8VH>;
5910
5911defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5912 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005913 EVEX_CD8<32, CD8VF>;
5914
Craig Topper19e04b62016-05-19 06:13:58 +00005915defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
5916 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005917
Craig Topper19e04b62016-05-19 06:13:58 +00005918defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
5919 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005920 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005921
Craig Topper19e04b62016-05-19 06:13:58 +00005922defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
5923 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005924 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00005925defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
5926 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005927 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005928
Craig Topper19e04b62016-05-19 06:13:58 +00005929defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
5930 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005931 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005932
Craig Topper19e04b62016-05-19 06:13:58 +00005933defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
5934 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005935
Craig Topper19e04b62016-05-19 06:13:58 +00005936defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
5937 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005938 PD, EVEX_CD8<64, CD8VF>;
5939
Craig Topper19e04b62016-05-19 06:13:58 +00005940defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
5941 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005942
5943defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00005944 X86VFpToSintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005945 PD, EVEX_CD8<64, CD8VF>;
5946
5947defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00005948 X86VFpToSintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005949
5950defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00005951 X86VFpToUintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005952 PD, EVEX_CD8<64, CD8VF>;
5953
5954defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00005955 X86VFpToUintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005956
5957defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005958 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005959
5960defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005961 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005962
5963defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005964 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005965
5966defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005967 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005968
Craig Toppere38c57a2015-11-27 05:44:02 +00005969let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005970def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00005971 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005972 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005973
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005974def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
5975 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
5976 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
5977
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00005978def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
5979 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
5980 (v8f64 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_xmm)>;
5981
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005982def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
5983 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5984 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005985
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005986def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
5987 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5988 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005989
Cameron McInallyf10a7c92014-06-18 14:04:37 +00005990def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
5991 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
5992 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005993}
5994
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005995let Predicates = [HasAVX512] in {
5996 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
5997 (VCVTPD2PSZrm addr:$src)>;
5998 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5999 (VCVTPS2PDZrm addr:$src)>;
6000}
6001
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006002//===----------------------------------------------------------------------===//
6003// Half precision conversion instructions
6004//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006005multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006006 X86MemOperand x86memop, PatFrag ld_frag> {
6007 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6008 "vcvtph2ps", "$src", "$src",
6009 (X86cvtph2ps (_src.VT _src.RC:$src),
6010 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006011 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6012 "vcvtph2ps", "$src", "$src",
6013 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6014 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006015}
6016
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006017multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006018 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6019 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6020 (X86cvtph2ps (_src.VT _src.RC:$src),
6021 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6022
6023}
6024
6025let Predicates = [HasAVX512] in {
6026 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006027 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006028 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6029 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006030 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006031 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6032 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6033 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6034 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006035}
6036
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006037multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006038 X86MemOperand x86memop> {
6039 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006040 (ins _src.RC:$src1, i32u8imm:$src2),
6041 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006042 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006043 (i32 imm:$src2),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006044 (i32 FROUND_CURRENT)),
6045 NoItinerary, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006046 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6047 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6048 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6049 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
6050 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
6051 addr:$dst)]>;
6052 let hasSideEffects = 0, mayStore = 1 in
6053 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6054 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6055 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6056 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006057}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006058multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
6059 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006060 (ins _src.RC:$src1, i32u8imm:$src2),
6061 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006062 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006063 (i32 imm:$src2),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006064 (i32 FROUND_NO_EXC)),
6065 NoItinerary, 0, X86select>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006066}
6067let Predicates = [HasAVX512] in {
6068 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6069 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6070 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6071 let Predicates = [HasVLX] in {
6072 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6073 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6074 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6075 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6076 }
6077}
Asaf Badouh2489f352015-12-02 08:17:51 +00006078
6079// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
6080multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
6081 string OpcodeStr> {
6082 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6083 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006084 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
Asaf Badouh2489f352015-12-02 08:17:51 +00006085 (i32 FROUND_NO_EXC)))],
6086 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
6087 Sched<[WriteFAdd]>;
6088}
6089
6090let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6091 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
6092 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
6093 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
6094 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6095 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
6096 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
6097 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
6098 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6099}
6100
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006101let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6102 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006103 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006104 EVEX_CD8<32, CD8VT1>;
6105 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006106 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006107 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6108 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006109 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006110 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006111 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006112 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006113 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006114 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6115 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006116 let isCodeGenOnly = 1 in {
6117 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006118 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006119 EVEX_CD8<32, CD8VT1>;
6120 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006121 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006122 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006123
Craig Topper9dd48c82014-01-02 17:28:14 +00006124 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006125 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006126 EVEX_CD8<32, CD8VT1>;
6127 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006128 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006129 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6130 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006131}
Michael Liao5bf95782014-12-04 05:20:33 +00006132
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006133/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006134multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6135 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006136 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006137 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6138 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6139 "$src2, $src1", "$src1, $src2",
6140 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006141 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006142 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006143 "$src2, $src1", "$src1, $src2",
6144 (OpNode (_.VT _.RC:$src1),
6145 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006146}
6147}
6148
Asaf Badouheaf2da12015-09-21 10:23:53 +00006149defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6150 EVEX_CD8<32, CD8VT1>, T8PD;
6151defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6152 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6153defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6154 EVEX_CD8<32, CD8VT1>, T8PD;
6155defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6156 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006157
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006158/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6159multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006160 X86VectorVTInfo _> {
6161 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6162 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6163 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006164 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6165 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6166 (OpNode (_.FloatVT
6167 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6168 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6169 (ins _.ScalarMemOp:$src), OpcodeStr,
6170 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6171 (OpNode (_.FloatVT
6172 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6173 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006174}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006175
6176multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6177 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6178 EVEX_V512, EVEX_CD8<32, CD8VF>;
6179 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6180 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6181
6182 // Define only if AVX512VL feature is present.
6183 let Predicates = [HasVLX] in {
6184 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6185 OpNode, v4f32x_info>,
6186 EVEX_V128, EVEX_CD8<32, CD8VF>;
6187 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6188 OpNode, v8f32x_info>,
6189 EVEX_V256, EVEX_CD8<32, CD8VF>;
6190 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6191 OpNode, v2f64x_info>,
6192 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6193 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6194 OpNode, v4f64x_info>,
6195 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6196 }
6197}
6198
6199defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6200defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006201
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006202/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006203multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6204 SDNode OpNode> {
6205
6206 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6207 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6208 "$src2, $src1", "$src1, $src2",
6209 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6210 (i32 FROUND_CURRENT))>;
6211
6212 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6213 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006214 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006215 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006216 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006217
6218 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006219 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006220 "$src2, $src1", "$src1, $src2",
6221 (OpNode (_.VT _.RC:$src1),
6222 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6223 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006224}
6225
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006226multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6227 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6228 EVEX_CD8<32, CD8VT1>;
6229 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6230 EVEX_CD8<64, CD8VT1>, VEX_W;
6231}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006232
Craig Toppere1cac152016-06-07 07:27:54 +00006233let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006234 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6235 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6236}
Igor Breger8352a0d2015-07-28 06:53:28 +00006237
6238defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006239/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006240
6241multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6242 SDNode OpNode> {
6243
6244 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6245 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6246 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6247
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006248 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6249 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6250 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006251 (bitconvert (_.LdFrag addr:$src))),
6252 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006253
6254 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006255 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006256 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006257 (OpNode (_.FloatVT
6258 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6259 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006260}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006261multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6262 SDNode OpNode> {
6263 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6264 (ins _.RC:$src), OpcodeStr,
6265 "{sae}, $src", "$src, {sae}",
6266 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6267}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006268
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006269multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6270 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006271 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6272 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006273 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006274 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6275 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006276}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006277
Asaf Badouh402ebb32015-06-03 13:41:48 +00006278multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6279 SDNode OpNode> {
6280 // Define only if AVX512VL feature is present.
6281 let Predicates = [HasVLX] in {
6282 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6283 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6284 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6285 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6286 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6287 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6288 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6289 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6290 }
6291}
Craig Toppere1cac152016-06-07 07:27:54 +00006292let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00006293
Asaf Badouh402ebb32015-06-03 13:41:48 +00006294 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
6295 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
6296 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6297}
6298defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6299 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
6300
6301multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
6302 SDNode OpNodeRnd, X86VectorVTInfo _>{
6303 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6304 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
6305 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
6306 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006307}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006308
Robert Khasanoveb126392014-10-28 18:15:20 +00006309multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
6310 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006311 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00006312 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6313 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00006314 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6315 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6316 (OpNode (_.FloatVT
6317 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006318
Craig Toppere1cac152016-06-07 07:27:54 +00006319 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6320 (ins _.ScalarMemOp:$src), OpcodeStr,
6321 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6322 (OpNode (_.FloatVT
6323 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6324 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006325}
6326
Robert Khasanoveb126392014-10-28 18:15:20 +00006327multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
6328 SDNode OpNode> {
6329 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
6330 v16f32_info>,
6331 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6332 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
6333 v8f64_info>,
6334 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6335 // Define only if AVX512VL feature is present.
6336 let Predicates = [HasVLX] in {
6337 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6338 OpNode, v4f32x_info>,
6339 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
6340 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6341 OpNode, v8f32x_info>,
6342 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
6343 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6344 OpNode, v2f64x_info>,
6345 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6346 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6347 OpNode, v4f64x_info>,
6348 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6349 }
6350}
6351
Asaf Badouh402ebb32015-06-03 13:41:48 +00006352multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
6353 SDNode OpNodeRnd> {
6354 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
6355 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6356 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
6357 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6358}
6359
Igor Breger4c4cd782015-09-20 09:13:41 +00006360multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6361 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
6362
6363 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6364 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6365 "$src2, $src1", "$src1, $src2",
6366 (OpNodeRnd (_.VT _.RC:$src1),
6367 (_.VT _.RC:$src2),
6368 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006369 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6370 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6371 "$src2, $src1", "$src1, $src2",
6372 (OpNodeRnd (_.VT _.RC:$src1),
6373 (_.VT (scalar_to_vector
6374 (_.ScalarLdFrag addr:$src2))),
6375 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006376
6377 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6378 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
6379 "$rc, $src2, $src1", "$src1, $src2, $rc",
6380 (OpNodeRnd (_.VT _.RC:$src1),
6381 (_.VT _.RC:$src2),
6382 (i32 imm:$rc))>,
6383 EVEX_B, EVEX_RC;
6384
Craig Toppere1cac152016-06-07 07:27:54 +00006385 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006386 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006387 (ins _.FRC:$src1, _.FRC:$src2),
6388 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6389
6390 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006391 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006392 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
6393 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6394 }
6395
6396 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6397 (!cast<Instruction>(NAME#SUFF#Zr)
6398 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6399
6400 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6401 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006402 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006403}
6404
6405multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6406 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6407 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6408 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6409 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6410}
6411
Asaf Badouh402ebb32015-06-03 13:41:48 +00006412defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6413 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006414
Igor Breger4c4cd782015-09-20 09:13:41 +00006415defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006416
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006417let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006418 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006419 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006420 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006421 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006422 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006423 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006424 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006425 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006426 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006427 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006428}
6429
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006430multiclass
6431avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006432
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006433 let ExeDomain = _.ExeDomain in {
6434 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6435 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6436 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006437 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006438 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6439
6440 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6441 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006442 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6443 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006444 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006445
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006446 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006447 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6448 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006449 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006450 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006451 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6452 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6453 }
6454 let Predicates = [HasAVX512] in {
6455 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6456 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6457 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6458 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6459 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6460 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6461 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6462 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6463 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6464 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6465 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6466 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6467 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6468 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6469 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6470
6471 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6472 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6473 addr:$src, (i32 0x1))), _.FRC)>;
6474 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6475 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6476 addr:$src, (i32 0x2))), _.FRC)>;
6477 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6478 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6479 addr:$src, (i32 0x3))), _.FRC)>;
6480 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6481 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6482 addr:$src, (i32 0x4))), _.FRC)>;
6483 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6484 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6485 addr:$src, (i32 0xc))), _.FRC)>;
6486 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006487}
6488
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006489defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6490 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006491
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006492defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6493 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006494
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006495//-------------------------------------------------
6496// Integer truncate and extend operations
6497//-------------------------------------------------
6498
Igor Breger074a64e2015-07-24 17:24:15 +00006499multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6500 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6501 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00006502 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00006503 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6504 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6505 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6506 EVEX, T8XS;
6507
6508 // for intrinsic patter match
6509 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6510 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6511 undef)),
6512 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6513 SrcInfo.RC:$src1)>;
6514
6515 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6516 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6517 DestInfo.ImmAllZerosV)),
6518 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6519 SrcInfo.RC:$src1)>;
6520
6521 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6522 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6523 DestInfo.RC:$src0)),
6524 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6525 DestInfo.KRCWM:$mask ,
6526 SrcInfo.RC:$src1)>;
6527
Craig Topper52e2e832016-07-22 05:46:44 +00006528 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
6529 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00006530 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6531 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006532 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006533 []>, EVEX;
6534
Igor Breger074a64e2015-07-24 17:24:15 +00006535 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6536 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006537 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006538 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00006539 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006540}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006541
Igor Breger074a64e2015-07-24 17:24:15 +00006542multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6543 X86VectorVTInfo DestInfo,
6544 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006545
Igor Breger074a64e2015-07-24 17:24:15 +00006546 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6547 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6548 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006549
Igor Breger074a64e2015-07-24 17:24:15 +00006550 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6551 (SrcInfo.VT SrcInfo.RC:$src)),
6552 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6553 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6554}
6555
6556multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6557 X86VectorVTInfo DestInfo, string sat > {
6558
6559 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6560 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6561 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6562 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6563 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6564 (SrcInfo.VT SrcInfo.RC:$src))>;
6565
6566 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6567 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6568 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6569 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6570 (SrcInfo.VT SrcInfo.RC:$src))>;
6571}
6572
6573multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6574 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6575 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6576 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6577 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6578 Predicate prd = HasAVX512>{
6579
6580 let Predicates = [HasVLX, prd] in {
6581 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6582 DestInfoZ128, x86memopZ128>,
6583 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6584 truncFrag, mtruncFrag>, EVEX_V128;
6585
6586 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6587 DestInfoZ256, x86memopZ256>,
6588 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6589 truncFrag, mtruncFrag>, EVEX_V256;
6590 }
6591 let Predicates = [prd] in
6592 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6593 DestInfoZ, x86memopZ>,
6594 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6595 truncFrag, mtruncFrag>, EVEX_V512;
6596}
6597
6598multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6599 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6600 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6601 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6602 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6603
6604 let Predicates = [HasVLX, prd] in {
6605 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6606 DestInfoZ128, x86memopZ128>,
6607 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6608 sat>, EVEX_V128;
6609
6610 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6611 DestInfoZ256, x86memopZ256>,
6612 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6613 sat>, EVEX_V256;
6614 }
6615 let Predicates = [prd] in
6616 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6617 DestInfoZ, x86memopZ>,
6618 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6619 sat>, EVEX_V512;
6620}
6621
6622multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6623 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6624 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6625 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6626}
6627multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6628 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6629 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6630 sat>, EVEX_CD8<8, CD8VO>;
6631}
6632
6633multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6634 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6635 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6636 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6637}
6638multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6639 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6640 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6641 sat>, EVEX_CD8<16, CD8VQ>;
6642}
6643
6644multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6645 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6646 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6647 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6648}
6649multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6650 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6651 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6652 sat>, EVEX_CD8<32, CD8VH>;
6653}
6654
6655multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6656 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6657 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6658 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6659}
6660multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6661 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6662 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6663 sat>, EVEX_CD8<8, CD8VQ>;
6664}
6665
6666multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6667 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6668 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6669 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6670}
6671multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6672 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6673 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6674 sat>, EVEX_CD8<16, CD8VH>;
6675}
6676
6677multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6678 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6679 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6680 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6681}
6682multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6683 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6684 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6685 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6686}
6687
6688defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6689defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6690defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6691
6692defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6693defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6694defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6695
6696defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6697defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6698defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6699
6700defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6701defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6702defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6703
6704defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6705defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6706defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6707
6708defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6709defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6710defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006711
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006712let Predicates = [HasAVX512, NoVLX] in {
6713def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6714 (v8i16 (EXTRACT_SUBREG
6715 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6716 VR256X:$src, sub_ymm)))), sub_xmm))>;
6717def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6718 (v4i32 (EXTRACT_SUBREG
6719 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6720 VR256X:$src, sub_ymm)))), sub_xmm))>;
6721}
6722
6723let Predicates = [HasBWI, NoVLX] in {
6724def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6725 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6726 VR256X:$src, sub_ymm))), sub_xmm))>;
6727}
6728
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006729multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006730 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00006731 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00006732 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006733 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6734 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6735 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6736 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006737
Craig Toppere1cac152016-06-07 07:27:54 +00006738 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6739 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6740 (DestInfo.VT (LdFrag addr:$src))>,
6741 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00006742 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006743}
6744
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006745multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006746 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006747 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6748 let Predicates = [HasVLX, HasBWI] in {
6749 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006750 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006751 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006752
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006753 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006754 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006755 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6756 }
6757 let Predicates = [HasBWI] in {
6758 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00006759 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006760 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6761 }
6762}
6763
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006764multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006765 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006766 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6767 let Predicates = [HasVLX, HasAVX512] in {
6768 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006769 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006770 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6771
6772 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006773 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006774 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6775 }
6776 let Predicates = [HasAVX512] in {
6777 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00006778 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006779 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6780 }
6781}
6782
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006783multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006784 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006785 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6786 let Predicates = [HasVLX, HasAVX512] in {
6787 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006788 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006789 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6790
6791 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006792 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006793 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6794 }
6795 let Predicates = [HasAVX512] in {
6796 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00006797 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006798 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6799 }
6800}
6801
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006802multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006803 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006804 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6805 let Predicates = [HasVLX, HasAVX512] in {
6806 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006807 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006808 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6809
6810 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006811 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006812 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6813 }
6814 let Predicates = [HasAVX512] in {
6815 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00006816 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006817 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6818 }
6819}
6820
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006821multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006822 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006823 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6824 let Predicates = [HasVLX, HasAVX512] in {
6825 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006826 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006827 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6828
6829 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006830 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006831 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6832 }
6833 let Predicates = [HasAVX512] in {
6834 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00006835 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006836 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6837 }
6838}
6839
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006840multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006841 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006842 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6843
6844 let Predicates = [HasVLX, HasAVX512] in {
6845 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006846 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006847 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6848
6849 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006850 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006851 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6852 }
6853 let Predicates = [HasAVX512] in {
6854 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00006855 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006856 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6857 }
6858}
6859
Craig Topper6840f112016-07-14 06:41:34 +00006860defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
6861defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
6862defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
6863defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
6864defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
6865defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006866
Craig Topper6840f112016-07-14 06:41:34 +00006867defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
6868defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
6869defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
6870defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
6871defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
6872defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006873
Igor Breger2ba64ab2016-05-22 10:21:04 +00006874// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00006875multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
6876 X86VectorVTInfo From, PatFrag LdFrag> {
6877 def : Pat<(To.VT (LdFrag addr:$src)),
6878 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
6879 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
6880 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
6881 To.KRC:$mask, addr:$src)>;
6882 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
6883 To.ImmAllZerosV)),
6884 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
6885 addr:$src)>;
6886}
6887
6888let Predicates = [HasVLX, HasBWI] in {
6889 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
6890 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
6891}
6892let Predicates = [HasBWI] in {
6893 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
6894}
6895let Predicates = [HasVLX, HasAVX512] in {
6896 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
6897 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
6898 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
6899 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
6900 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
6901 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
6902 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
6903 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
6904 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
6905 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
6906}
6907let Predicates = [HasAVX512] in {
6908 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
6909 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
6910 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
6911 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
6912 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
6913}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006914
6915//===----------------------------------------------------------------------===//
6916// GATHER - SCATTER Operations
6917
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006918multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6919 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006920 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6921 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006922 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6923 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006924 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006925 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006926 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6927 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6928 vectoraddr:$src2))]>, EVEX, EVEX_K,
6929 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006930}
Cameron McInally45325962014-03-26 13:50:50 +00006931
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006932multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6933 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6934 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006935 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006936 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006937 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006938let Predicates = [HasVLX] in {
6939 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006940 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006941 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006942 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006943 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006944 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006945 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006946 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006947}
Cameron McInally45325962014-03-26 13:50:50 +00006948}
6949
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006950multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6951 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006952 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006953 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006954 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006955 mgatherv8i64>, EVEX_V512;
6956let Predicates = [HasVLX] in {
6957 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006958 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006959 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006960 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006961 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006962 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006963 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6964 vx64xmem, mgatherv2i64>, EVEX_V128;
6965}
Cameron McInally45325962014-03-26 13:50:50 +00006966}
Michael Liao5bf95782014-12-04 05:20:33 +00006967
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006968
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006969defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
6970 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
6971
6972defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
6973 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006974
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006975multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6976 X86MemOperand memop, PatFrag ScatterNode> {
6977
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006978let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006979
6980 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
6981 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006982 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006983 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
6984 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
6985 _.KRCWM:$mask, vectoraddr:$dst))]>,
6986 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006987}
6988
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006989multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
6990 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6991 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006992 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006993 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006994 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006995let Predicates = [HasVLX] in {
6996 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006997 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006998 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006999 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007000 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007001 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007002 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007003 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007004}
Cameron McInally45325962014-03-26 13:50:50 +00007005}
7006
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007007multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7008 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007009 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007010 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007011 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007012 mscatterv8i64>, EVEX_V512;
7013let Predicates = [HasVLX] in {
7014 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007015 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007016 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007017 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007018 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007019 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007020 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7021 vx64xmem, mscatterv2i64>, EVEX_V128;
7022}
Cameron McInally45325962014-03-26 13:50:50 +00007023}
7024
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007025defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7026 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007027
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007028defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7029 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007030
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007031// prefetch
7032multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7033 RegisterClass KRC, X86MemOperand memop> {
7034 let Predicates = [HasPFI], hasSideEffects = 1 in
7035 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007036 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007037 []>, EVEX, EVEX_K;
7038}
7039
7040defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007041 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007042
7043defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007044 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007045
7046defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007047 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007048
7049defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007050 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007051
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007052defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007053 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007054
7055defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007056 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007057
7058defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007059 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007060
7061defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007062 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007063
7064defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007065 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007066
7067defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007068 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007069
7070defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007071 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007072
7073defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007074 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007075
7076defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007077 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007078
7079defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007080 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007081
7082defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007083 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007084
7085defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007086 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007087
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007088// Helper fragments to match sext vXi1 to vXiY.
7089def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7090def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
7091
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007092multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007093def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007094 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007095 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7096}
Michael Liao5bf95782014-12-04 05:20:33 +00007097
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007098multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7099 string OpcodeStr, Predicate prd> {
7100let Predicates = [prd] in
7101 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7102
7103 let Predicates = [prd, HasVLX] in {
7104 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7105 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7106 }
7107}
7108
7109multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7110 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7111 HasBWI>;
7112 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7113 HasBWI>, VEX_W;
7114 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7115 HasDQI>;
7116 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7117 HasDQI>, VEX_W;
7118}
Michael Liao5bf95782014-12-04 05:20:33 +00007119
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007120defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007121
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007122multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007123 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7124 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7125 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7126}
7127
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007128// Use 512bit version to implement 128/256 bit in case NoVLX.
7129multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007130 X86VectorVTInfo _> {
7131
7132 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7133 (_.KVT (COPY_TO_REGCLASS
7134 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007135 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007136 _.RC:$src, _.SubRegIdx)),
7137 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007138}
7139
7140multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007141 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7142 let Predicates = [prd] in
7143 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7144 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007145
7146 let Predicates = [prd, HasVLX] in {
7147 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007148 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007149 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007150 EVEX_V128;
7151 }
7152 let Predicates = [prd, NoVLX] in {
7153 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7154 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007155 }
7156}
7157
7158defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7159 avx512vl_i8_info, HasBWI>;
7160defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7161 avx512vl_i16_info, HasBWI>, VEX_W;
7162defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7163 avx512vl_i32_info, HasDQI>;
7164defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7165 avx512vl_i64_info, HasDQI>, VEX_W;
7166
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007167//===----------------------------------------------------------------------===//
7168// AVX-512 - COMPRESS and EXPAND
7169//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007170
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007171multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7172 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007173 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007174 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007175 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007176
Craig Toppere1cac152016-06-07 07:27:54 +00007177 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007178 def mr : AVX5128I<opc, MRMDestMem, (outs),
7179 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007180 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007181 []>, EVEX_CD8<_.EltSize, CD8VT1>;
7182
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007183 def mrk : AVX5128I<opc, MRMDestMem, (outs),
7184 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007185 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00007186 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007187 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007188 addr:$dst)]>,
7189 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007190}
7191
7192multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
7193 AVX512VLVectorVTInfo VTInfo> {
7194 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7195
7196 let Predicates = [HasVLX] in {
7197 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7198 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7199 }
7200}
7201
7202defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
7203 EVEX;
7204defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
7205 EVEX, VEX_W;
7206defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
7207 EVEX;
7208defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
7209 EVEX, VEX_W;
7210
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007211// expand
7212multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7213 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007214 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007215 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007216 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00007217
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007218 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7219 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
7220 (_.VT (X86expand (_.VT (bitconvert
7221 (_.LdFrag addr:$src1)))))>,
7222 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007223}
7224
7225multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
7226 AVX512VLVectorVTInfo VTInfo> {
7227 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7228
7229 let Predicates = [HasVLX] in {
7230 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7231 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7232 }
7233}
7234
7235defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
7236 EVEX;
7237defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
7238 EVEX, VEX_W;
7239defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
7240 EVEX;
7241defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
7242 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007243
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007244//handle instruction reg_vec1 = op(reg_vec,imm)
7245// op(mem_vec,imm)
7246// op(broadcast(eltVt),imm)
7247//all instruction created with FROUND_CURRENT
7248multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007249 X86VectorVTInfo _>{
7250 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007251 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7252 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00007253 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007254 (OpNode (_.VT _.RC:$src1),
7255 (i32 imm:$src2),
7256 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007257 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7258 (ins _.MemOp:$src1, i32u8imm:$src2),
7259 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
7260 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
7261 (i32 imm:$src2),
7262 (i32 FROUND_CURRENT))>;
7263 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7264 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
7265 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
7266 "${src1}"##_.BroadcastStr##", $src2",
7267 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
7268 (i32 imm:$src2),
7269 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007270 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007271}
7272
7273//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7274multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7275 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007276 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007277 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7278 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007279 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007280 "$src1, {sae}, $src2",
7281 (OpNode (_.VT _.RC:$src1),
7282 (i32 imm:$src2),
7283 (i32 FROUND_NO_EXC))>, EVEX_B;
7284}
7285
7286multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
7287 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7288 let Predicates = [prd] in {
7289 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7290 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7291 EVEX_V512;
7292 }
7293 let Predicates = [prd, HasVLX] in {
7294 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
7295 EVEX_V128;
7296 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
7297 EVEX_V256;
7298 }
7299}
7300
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007301//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7302// op(reg_vec2,mem_vec,imm)
7303// op(reg_vec2,broadcast(eltVt),imm)
7304//all instruction created with FROUND_CURRENT
7305multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007306 X86VectorVTInfo _>{
7307 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007308 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007309 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007310 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7311 (OpNode (_.VT _.RC:$src1),
7312 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007313 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007314 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007315 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7316 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7317 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7318 (OpNode (_.VT _.RC:$src1),
7319 (_.VT (bitconvert (_.LdFrag addr:$src2))),
7320 (i32 imm:$src3),
7321 (i32 FROUND_CURRENT))>;
7322 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7323 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7324 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7325 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7326 (OpNode (_.VT _.RC:$src1),
7327 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7328 (i32 imm:$src3),
7329 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007330 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007331}
7332
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007333//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7334// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00007335multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
7336 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00007337 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00007338 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7339 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
7340 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7341 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7342 (SrcInfo.VT SrcInfo.RC:$src2),
7343 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007344 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7345 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
7346 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7347 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7348 (SrcInfo.VT (bitconvert
7349 (SrcInfo.LdFrag addr:$src2))),
7350 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00007351 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00007352}
7353
7354//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7355// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007356// op(reg_vec2,broadcast(eltVt),imm)
7357multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007358 X86VectorVTInfo _>:
7359 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
7360
Craig Topper05948fb2016-08-02 05:11:15 +00007361 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00007362 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7363 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7364 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7365 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7366 (OpNode (_.VT _.RC:$src1),
7367 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7368 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007369}
7370
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007371//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7372// op(reg_vec2,mem_scalar,imm)
7373//all instruction created with FROUND_CURRENT
7374multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007375 X86VectorVTInfo _> {
7376 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007377 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007378 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007379 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7380 (OpNode (_.VT _.RC:$src1),
7381 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007382 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007383 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007384 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7385 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7386 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7387 (OpNode (_.VT _.RC:$src1),
7388 (_.VT (scalar_to_vector
7389 (_.ScalarLdFrag addr:$src2))),
7390 (i32 imm:$src3),
7391 (i32 FROUND_CURRENT))>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007392
Craig Toppere1cac152016-06-07 07:27:54 +00007393 let isAsmParserOnly = 1, mayLoad = 1, hasSideEffects = 0 in {
7394 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
7395 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7396 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7397 []>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007398 }
Craig Topper05948fb2016-08-02 05:11:15 +00007399 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007400}
7401
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007402//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7403multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7404 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007405 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007406 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007407 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007408 OpcodeStr, "$src3, {sae}, $src2, $src1",
7409 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007410 (OpNode (_.VT _.RC:$src1),
7411 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007412 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007413 (i32 FROUND_NO_EXC))>, EVEX_B;
7414}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007415//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7416multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
7417 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007418 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7419 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007420 OpcodeStr, "$src3, {sae}, $src2, $src1",
7421 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007422 (OpNode (_.VT _.RC:$src1),
7423 (_.VT _.RC:$src2),
7424 (i32 imm:$src3),
7425 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007426}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007427
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007428multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
7429 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007430 let Predicates = [prd] in {
7431 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00007432 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007433 EVEX_V512;
7434
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007435 }
7436 let Predicates = [prd, HasVLX] in {
7437 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007438 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007439 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007440 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007441 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007442}
7443
Igor Breger2ae0fe32015-08-31 11:14:02 +00007444multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7445 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7446 let Predicates = [HasBWI] in {
7447 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7448 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7449 }
7450 let Predicates = [HasBWI, HasVLX] in {
7451 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7452 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7453 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7454 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7455 }
7456}
7457
Igor Breger00d9f842015-06-08 14:03:17 +00007458multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7459 bits<8> opc, SDNode OpNode>{
7460 let Predicates = [HasAVX512] in {
7461 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7462 }
7463 let Predicates = [HasAVX512, HasVLX] in {
7464 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7465 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7466 }
7467}
7468
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007469multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7470 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7471 let Predicates = [prd] in {
7472 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7473 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007474 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007475}
7476
Igor Breger1e58e8a2015-09-02 11:18:55 +00007477multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7478 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7479 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7480 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7481 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7482 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007483}
7484
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007485
Igor Breger1e58e8a2015-09-02 11:18:55 +00007486defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7487 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7488defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7489 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7490defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7491 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7492
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007493
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007494defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7495 0x50, X86VRange, HasDQI>,
7496 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7497defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7498 0x50, X86VRange, HasDQI>,
7499 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7500
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007501defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7502 0x51, X86VRange, HasDQI>,
7503 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7504defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7505 0x51, X86VRange, HasDQI>,
7506 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7507
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007508defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7509 0x57, X86Reduces, HasDQI>,
7510 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7511defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7512 0x57, X86Reduces, HasDQI>,
7513 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007514
Igor Breger1e58e8a2015-09-02 11:18:55 +00007515defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7516 0x27, X86GetMants, HasAVX512>,
7517 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7518defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7519 0x27, X86GetMants, HasAVX512>,
7520 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7521
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007522multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7523 bits<8> opc, SDNode OpNode = X86Shuf128>{
7524 let Predicates = [HasAVX512] in {
7525 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7526
7527 }
7528 let Predicates = [HasAVX512, HasVLX] in {
7529 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7530 }
7531}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007532let Predicates = [HasAVX512] in {
7533def : Pat<(v16f32 (ffloor VR512:$src)),
7534 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7535def : Pat<(v16f32 (fnearbyint VR512:$src)),
7536 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7537def : Pat<(v16f32 (fceil VR512:$src)),
7538 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7539def : Pat<(v16f32 (frint VR512:$src)),
7540 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7541def : Pat<(v16f32 (ftrunc VR512:$src)),
7542 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7543
7544def : Pat<(v8f64 (ffloor VR512:$src)),
7545 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7546def : Pat<(v8f64 (fnearbyint VR512:$src)),
7547 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7548def : Pat<(v8f64 (fceil VR512:$src)),
7549 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7550def : Pat<(v8f64 (frint VR512:$src)),
7551 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7552def : Pat<(v8f64 (ftrunc VR512:$src)),
7553 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7554}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007555
7556defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7557 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7558defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7559 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7560defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7561 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7562defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7563 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007564
Craig Topperc48fa892015-12-27 19:45:21 +00007565multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007566 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7567 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007568}
7569
Craig Topperc48fa892015-12-27 19:45:21 +00007570defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007571 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007572defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007573 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007574
Craig Topper7a299302016-06-09 07:06:38 +00007575multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00007576 let Predicates = p in
7577 def NAME#_.VTName#rri:
7578 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7579 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7580 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7581}
7582
Craig Topper7a299302016-06-09 07:06:38 +00007583multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
7584 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
7585 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
7586 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00007587
Craig Topper7a299302016-06-09 07:06:38 +00007588defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007589 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00007590 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
7591 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
7592 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
7593 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
7594 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007595 EVEX_CD8<8, CD8VF>;
7596
Igor Bregerf3ded812015-08-31 13:09:30 +00007597defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7598 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7599
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007600multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7601 X86VectorVTInfo _> {
7602 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007603 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007604 "$src1", "$src1",
7605 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7606
Craig Toppere1cac152016-06-07 07:27:54 +00007607 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7608 (ins _.MemOp:$src1), OpcodeStr,
7609 "$src1", "$src1",
7610 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7611 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007612}
7613
7614multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7615 X86VectorVTInfo _> :
7616 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00007617 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7618 (ins _.ScalarMemOp:$src1), OpcodeStr,
7619 "${src1}"##_.BroadcastStr,
7620 "${src1}"##_.BroadcastStr,
7621 (_.VT (OpNode (X86VBroadcast
7622 (_.ScalarLdFrag addr:$src1))))>,
7623 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007624}
7625
7626multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7627 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7628 let Predicates = [prd] in
7629 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7630
7631 let Predicates = [prd, HasVLX] in {
7632 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7633 EVEX_V256;
7634 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7635 EVEX_V128;
7636 }
7637}
7638
7639multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7640 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7641 let Predicates = [prd] in
7642 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7643 EVEX_V512;
7644
7645 let Predicates = [prd, HasVLX] in {
7646 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7647 EVEX_V256;
7648 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7649 EVEX_V128;
7650 }
7651}
7652
7653multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7654 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007655 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007656 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007657 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7658 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007659}
7660
7661multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7662 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007663 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7664 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007665}
7666
7667multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7668 bits<8> opc_d, bits<8> opc_q,
7669 string OpcodeStr, SDNode OpNode> {
7670 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7671 HasAVX512>,
7672 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7673 HasBWI>;
7674}
7675
7676defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7677
7678def : Pat<(xor
7679 (bc_v16i32 (v16i1sextv16i32)),
7680 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
7681 (VPABSDZrr VR512:$src)>;
7682def : Pat<(xor
7683 (bc_v8i64 (v8i1sextv8i64)),
7684 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7685 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00007686
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007687multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7688
7689 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007690}
7691
7692defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7693defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7694
Igor Breger24cab0f2015-11-16 07:22:00 +00007695//===---------------------------------------------------------------------===//
7696// Replicate Single FP - MOVSHDUP and MOVSLDUP
7697//===---------------------------------------------------------------------===//
7698multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7699 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7700 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007701}
7702
7703defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7704defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007705
7706//===----------------------------------------------------------------------===//
7707// AVX-512 - MOVDDUP
7708//===----------------------------------------------------------------------===//
7709
7710multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7711 X86VectorVTInfo _> {
7712 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7713 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7714 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007715 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7716 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7717 (_.VT (OpNode (_.VT (scalar_to_vector
7718 (_.ScalarLdFrag addr:$src)))))>,
7719 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00007720}
7721
7722multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7723 AVX512VLVectorVTInfo VTInfo> {
7724
7725 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7726
7727 let Predicates = [HasAVX512, HasVLX] in {
7728 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7729 EVEX_V256;
7730 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7731 EVEX_V128;
7732 }
7733}
7734
7735multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7736 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7737 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007738}
7739
7740defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7741
7742def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7743 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7744def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7745 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7746
Igor Bregerf2460112015-07-26 14:41:44 +00007747//===----------------------------------------------------------------------===//
7748// AVX-512 - Unpack Instructions
7749//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00007750defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
7751 SSE_ALU_ITINS_S>;
7752defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
7753 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00007754
7755defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7756 SSE_INTALU_ITINS_P, HasBWI>;
7757defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7758 SSE_INTALU_ITINS_P, HasBWI>;
7759defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7760 SSE_INTALU_ITINS_P, HasBWI>;
7761defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7762 SSE_INTALU_ITINS_P, HasBWI>;
7763
7764defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7765 SSE_INTALU_ITINS_P, HasAVX512>;
7766defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7767 SSE_INTALU_ITINS_P, HasAVX512>;
7768defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7769 SSE_INTALU_ITINS_P, HasAVX512>;
7770defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7771 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007772
7773//===----------------------------------------------------------------------===//
7774// AVX-512 - Extract & Insert Integer Instructions
7775//===----------------------------------------------------------------------===//
7776
7777multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7778 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00007779 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7780 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7781 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7782 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7783 imm:$src2)))),
7784 addr:$dst)]>,
7785 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007786}
7787
7788multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7789 let Predicates = [HasBWI] in {
7790 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7791 (ins _.RC:$src1, u8imm:$src2),
7792 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7793 [(set GR32orGR64:$dst,
7794 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7795 EVEX, TAPD;
7796
7797 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7798 }
7799}
7800
7801multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7802 let Predicates = [HasBWI] in {
7803 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
7804 (ins _.RC:$src1, u8imm:$src2),
7805 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7806 [(set GR32orGR64:$dst,
7807 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
7808 EVEX, PD;
7809
Craig Topper99f6b622016-05-01 01:03:56 +00007810 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00007811 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
7812 (ins _.RC:$src1, u8imm:$src2),
7813 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7814 EVEX, TAPD;
7815
Igor Bregerdefab3c2015-10-08 12:55:01 +00007816 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
7817 }
7818}
7819
7820multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
7821 RegisterClass GRC> {
7822 let Predicates = [HasDQI] in {
7823 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
7824 (ins _.RC:$src1, u8imm:$src2),
7825 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7826 [(set GRC:$dst,
7827 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
7828 EVEX, TAPD;
7829
Craig Toppere1cac152016-06-07 07:27:54 +00007830 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
7831 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7832 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7833 [(store (extractelt (_.VT _.RC:$src1),
7834 imm:$src2),addr:$dst)]>,
7835 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007836 }
7837}
7838
7839defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
7840defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
7841defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
7842defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
7843
7844multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7845 X86VectorVTInfo _, PatFrag LdFrag> {
7846 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
7847 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7848 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7849 [(set _.RC:$dst,
7850 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
7851 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
7852}
7853
7854multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7855 X86VectorVTInfo _, PatFrag LdFrag> {
7856 let Predicates = [HasBWI] in {
7857 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7858 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
7859 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7860 [(set _.RC:$dst,
7861 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
7862
7863 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
7864 }
7865}
7866
7867multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
7868 X86VectorVTInfo _, RegisterClass GRC> {
7869 let Predicates = [HasDQI] in {
7870 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7871 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
7872 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7873 [(set _.RC:$dst,
7874 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
7875 EVEX_4V, TAPD;
7876
7877 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
7878 _.ScalarLdFrag>, TAPD;
7879 }
7880}
7881
7882defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
7883 extloadi8>, TAPD;
7884defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
7885 extloadi16>, PD;
7886defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
7887defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00007888//===----------------------------------------------------------------------===//
7889// VSHUFPS - VSHUFPD Operations
7890//===----------------------------------------------------------------------===//
7891multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7892 AVX512VLVectorVTInfo VTInfo_FP>{
7893 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
7894 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
7895 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00007896}
7897
7898defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
7899defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007900//===----------------------------------------------------------------------===//
7901// AVX-512 - Byte shift Left/Right
7902//===----------------------------------------------------------------------===//
7903
7904multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
7905 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
7906 def rr : AVX512<opc, MRMr,
7907 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
7908 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7909 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007910 def rm : AVX512<opc, MRMm,
7911 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
7912 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7913 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00007914 (_.VT (bitconvert (_.LdFrag addr:$src1))),
7915 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007916}
7917
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007918multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007919 Format MRMm, string OpcodeStr, Predicate prd>{
7920 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007921 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00007922 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007923 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007924 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00007925 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007926 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00007927 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007928 }
7929}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007930defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007931 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007932defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007933 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7934
7935
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007936multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00007937 string OpcodeStr, X86VectorVTInfo _dst,
7938 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00007939 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00007940 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007941 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007942 [(set _dst.RC:$dst,(_dst.VT
7943 (OpNode (_src.VT _src.RC:$src1),
7944 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007945 def rm : AVX512BI<opc, MRMSrcMem,
7946 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
7947 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7948 [(set _dst.RC:$dst,(_dst.VT
7949 (OpNode (_src.VT _src.RC:$src1),
7950 (_src.VT (bitconvert
7951 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007952}
7953
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007954multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007955 string OpcodeStr, Predicate prd> {
7956 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00007957 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
7958 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007959 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00007960 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
7961 v32i8x_info>, EVEX_V256;
7962 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
7963 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007964 }
7965}
7966
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007967defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007968 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007969
7970multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007971 X86VectorVTInfo _>{
7972 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00007973 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7974 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007975 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007976 (OpNode (_.VT _.RC:$src1),
7977 (_.VT _.RC:$src2),
7978 (_.VT _.RC:$src3),
7979 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00007980 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7981 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
7982 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
7983 (OpNode (_.VT _.RC:$src1),
7984 (_.VT _.RC:$src2),
7985 (_.VT (bitconvert (_.LdFrag addr:$src3))),
7986 (i8 imm:$src4))>,
7987 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7988 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7989 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
7990 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7991 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7992 (OpNode (_.VT _.RC:$src1),
7993 (_.VT _.RC:$src2),
7994 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7995 (i8 imm:$src4))>, EVEX_B,
7996 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007997 }// Constraints = "$src1 = $dst"
7998}
7999
8000multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8001 let Predicates = [HasAVX512] in
8002 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8003 let Predicates = [HasAVX512, HasVLX] in {
8004 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8005 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8006 }
8007}
8008
8009defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8010defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8011
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008012//===----------------------------------------------------------------------===//
8013// AVX-512 - FixupImm
8014//===----------------------------------------------------------------------===//
8015
8016multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008017 X86VectorVTInfo _>{
8018 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008019 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8020 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8021 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8022 (OpNode (_.VT _.RC:$src1),
8023 (_.VT _.RC:$src2),
8024 (_.IntVT _.RC:$src3),
8025 (i32 imm:$src4),
8026 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008027 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8028 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8029 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8030 (OpNode (_.VT _.RC:$src1),
8031 (_.VT _.RC:$src2),
8032 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
8033 (i32 imm:$src4),
8034 (i32 FROUND_CURRENT))>;
8035 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8036 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8037 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8038 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8039 (OpNode (_.VT _.RC:$src1),
8040 (_.VT _.RC:$src2),
8041 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8042 (i32 imm:$src4),
8043 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008044 } // Constraints = "$src1 = $dst"
8045}
8046
8047multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00008048 SDNode OpNode, X86VectorVTInfo _>{
8049let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008050 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8051 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008052 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008053 "$src2, $src3, {sae}, $src4",
8054 (OpNode (_.VT _.RC:$src1),
8055 (_.VT _.RC:$src2),
8056 (_.IntVT _.RC:$src3),
8057 (i32 imm:$src4),
8058 (i32 FROUND_NO_EXC))>, EVEX_B;
8059 }
8060}
8061
8062multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
8063 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00008064 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
8065 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008066 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8067 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8068 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8069 (OpNode (_.VT _.RC:$src1),
8070 (_.VT _.RC:$src2),
8071 (_src3VT.VT _src3VT.RC:$src3),
8072 (i32 imm:$src4),
8073 (i32 FROUND_CURRENT))>;
8074
8075 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8076 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8077 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
8078 "$src2, $src3, {sae}, $src4",
8079 (OpNode (_.VT _.RC:$src1),
8080 (_.VT _.RC:$src2),
8081 (_src3VT.VT _src3VT.RC:$src3),
8082 (i32 imm:$src4),
8083 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00008084 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8085 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8086 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8087 (OpNode (_.VT _.RC:$src1),
8088 (_.VT _.RC:$src2),
8089 (_src3VT.VT (scalar_to_vector
8090 (_src3VT.ScalarLdFrag addr:$src3))),
8091 (i32 imm:$src4),
8092 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008093 }
8094}
8095
8096multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
8097 let Predicates = [HasAVX512] in
8098 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8099 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8100 AVX512AIi8Base, EVEX_4V, EVEX_V512;
8101 let Predicates = [HasAVX512, HasVLX] in {
8102 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
8103 AVX512AIi8Base, EVEX_4V, EVEX_V128;
8104 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
8105 AVX512AIi8Base, EVEX_4V, EVEX_V256;
8106 }
8107}
8108
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008109defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8110 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008111 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008112defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8113 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008114 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008115defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008116 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008117defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008118 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00008119
8120
8121
8122// Patterns used to select SSE scalar fp arithmetic instructions from
8123// either:
8124//
8125// (1) a scalar fp operation followed by a blend
8126//
8127// The effect is that the backend no longer emits unnecessary vector
8128// insert instructions immediately after SSE scalar fp instructions
8129// like addss or mulss.
8130//
8131// For example, given the following code:
8132// __m128 foo(__m128 A, __m128 B) {
8133// A[0] += B[0];
8134// return A;
8135// }
8136//
8137// Previously we generated:
8138// addss %xmm0, %xmm1
8139// movss %xmm1, %xmm0
8140//
8141// We now generate:
8142// addss %xmm1, %xmm0
8143//
8144// (2) a vector packed single/double fp operation followed by a vector insert
8145//
8146// The effect is that the backend converts the packed fp instruction
8147// followed by a vector insert into a single SSE scalar fp instruction.
8148//
8149// For example, given the following code:
8150// __m128 foo(__m128 A, __m128 B) {
8151// __m128 C = A + B;
8152// return (__m128) {c[0], a[1], a[2], a[3]};
8153// }
8154//
8155// Previously we generated:
8156// addps %xmm0, %xmm1
8157// movss %xmm1, %xmm0
8158//
8159// We now generate:
8160// addss %xmm1, %xmm0
8161
8162// TODO: Some canonicalization in lowering would simplify the number of
8163// patterns we have to try to match.
8164multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
8165 let Predicates = [HasAVX512] in {
8166 // extracted scalar math op with insert via blend
8167 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
8168 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
8169 FR32:$src))), (i8 1))),
8170 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
8171 (COPY_TO_REGCLASS FR32:$src, VR128))>;
8172
8173 // vector math op with insert via movss
8174 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst),
8175 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)))),
8176 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8177
8178 // vector math op with insert via blend
8179 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst),
8180 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)), (i8 1))),
8181 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8182 }
8183}
8184
8185defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
8186defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
8187defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
8188defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
8189
8190multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
8191 let Predicates = [HasAVX512] in {
8192 // extracted scalar math op with insert via movsd
8193 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8194 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8195 FR64:$src))))),
8196 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8197 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8198
8199 // extracted scalar math op with insert via blend
8200 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8201 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8202 FR64:$src))), (i8 1))),
8203 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8204 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8205
8206 // vector math op with insert via movsd
8207 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst),
8208 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)))),
8209 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8210
8211 // vector math op with insert via blend
8212 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst),
8213 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)), (i8 1))),
8214 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8215 }
8216}
8217
8218defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
8219defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
8220defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
8221defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;