Eric Christopher | 06b32cd | 2015-02-20 00:36:53 +0000 | [diff] [blame] | 1 | //===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the X86 AVX512 instruction set, defining the |
| 11 | // instructions, and properties of the instructions which are needed for code |
| 12 | // generation, machine code emission, and analysis. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 16 | // Group template arguments that can be derived from the vector type (EltNum x |
| 17 | // EltVT). These are things like the register class for the writemask, etc. |
| 18 | // The idea is to pass one of these as the template argument rather than the |
| 19 | // individual arguments. |
Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 20 | // The template is also used for scalar types, in this case numelts is 1. |
Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 21 | class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc, |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 22 | string suffix = ""> { |
| 23 | RegisterClass RC = rc; |
Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 24 | ValueType EltVT = eltvt; |
Adam Nemet | 449b3f0 | 2014-10-15 23:42:09 +0000 | [diff] [blame] | 25 | int NumElts = numelts; |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 26 | |
| 27 | // Corresponding mask register class. |
| 28 | RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts); |
| 29 | |
| 30 | // Corresponding write-mask register class. |
| 31 | RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM"); |
| 32 | |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 33 | // The mask VT. |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 34 | ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1", |
| 35 | "v" # NumElts # "i1")); |
| 36 | |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 37 | // The GPR register class that can hold the write mask. Use GR8 for fewer |
| 38 | // than 8 elements. Use shift-right and equal to work around the lack of |
| 39 | // !lt in tablegen. |
| 40 | RegisterClass MRC = |
| 41 | !cast<RegisterClass>("GR" # |
| 42 | !if (!eq (!srl(NumElts, 3), 0), 8, NumElts)); |
| 43 | |
| 44 | // Suffix used in the instruction mnemonic. |
| 45 | string Suffix = suffix; |
| 46 | |
Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 47 | // VTName is a string name for vector VT. For vector types it will be |
| 48 | // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32 |
| 49 | // It is a little bit complex for scalar types, where NumElts = 1. |
| 50 | // In this case we build v4f32 or v2f64 |
| 51 | string VTName = "v" # !if (!eq (NumElts, 1), |
| 52 | !if (!eq (EltVT.Size, 32), 4, |
| 53 | !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 54 | |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 55 | // The vector VT. |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 56 | ValueType VT = !cast<ValueType>(VTName); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 57 | |
| 58 | string EltTypeName = !cast<string>(EltVT); |
| 59 | // Size of the element type in bits, e.g. 32 for v16i32. |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 60 | string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName)); |
| 61 | int EltSize = EltVT.Size; |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 62 | |
| 63 | // "i" for integer types and "f" for floating-point types |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 64 | string TypeVariantName = !subst(EltSizeName, "", EltTypeName); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 65 | |
| 66 | // Size of RC in bits, e.g. 512 for VR512. |
| 67 | int Size = VT.Size; |
| 68 | |
| 69 | // The corresponding memory operand, e.g. i512mem for VR512. |
| 70 | X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem"); |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 71 | X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem"); |
| 72 | |
| 73 | // Load patterns |
| 74 | // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64 |
| 75 | // due to load promotion during legalization |
| 76 | PatFrag LdFrag = !cast<PatFrag>("load" # |
| 77 | !if (!eq (TypeVariantName, "i"), |
| 78 | !if (!eq (Size, 128), "v2i64", |
| 79 | !if (!eq (Size, 256), "v4i64", |
| 80 | VTName)), VTName)); |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 81 | |
| 82 | PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" # |
| 83 | !if (!eq (TypeVariantName, "i"), |
| 84 | !if (!eq (Size, 128), "v2i64", |
| 85 | !if (!eq (Size, 256), "v4i64", |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 86 | !if (!eq (Size, 512), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 87 | !if (!eq (EltSize, 64), "v8i64", "v16i32"), |
| 88 | VTName))), VTName)); |
| 89 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 90 | PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 91 | |
| 92 | // The corresponding float type, e.g. v16f32 for v16i32 |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 93 | // Note: For EltSize < 32, FloatVT is illegal and TableGen |
| 94 | // fails to compile, so we choose FloatVT = VT |
| 95 | ValueType FloatVT = !cast<ValueType>( |
| 96 | !if (!eq (!srl(EltSize,5),0), |
| 97 | VTName, |
| 98 | !if (!eq(TypeVariantName, "i"), |
| 99 | "v" # NumElts # "f" # EltSize, |
| 100 | VTName))); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 101 | |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 102 | ValueType IntVT = !cast<ValueType>( |
| 103 | !if (!eq (!srl(EltSize,5),0), |
| 104 | VTName, |
| 105 | !if (!eq(TypeVariantName, "f"), |
| 106 | "v" # NumElts # "i" # EltSize, |
| 107 | VTName))); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 108 | // The string to specify embedded broadcast in assembly. |
| 109 | string BroadcastStr = "{1to" # NumElts # "}"; |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 110 | |
Adam Nemet | 449b3f0 | 2014-10-15 23:42:09 +0000 | [diff] [blame] | 111 | // 8-bit compressed displacement tuple/subvector format. This is only |
| 112 | // defined for NumElts <= 8. |
| 113 | CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0), |
| 114 | !cast<CD8VForm>("CD8VT" # NumElts), ?); |
| 115 | |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 116 | SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm, |
| 117 | !if (!eq (Size, 256), sub_ymm, ?)); |
| 118 | |
| 119 | Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle, |
| 120 | !if (!eq (EltTypeName, "f64"), SSEPackedDouble, |
| 121 | SSEPackedInt)); |
Adam Nemet | 0937723 | 2014-10-08 23:25:31 +0000 | [diff] [blame] | 122 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 123 | RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X); |
| 124 | |
Adam Nemet | 0937723 | 2014-10-08 23:25:31 +0000 | [diff] [blame] | 125 | // A vector type of the same width with element type i32. This is used to |
| 126 | // create the canonical constant zero node ImmAllZerosV. |
| 127 | ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32"); |
| 128 | dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV))); |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 129 | |
| 130 | string ZSuffix = !if (!eq (Size, 128), "Z128", |
| 131 | !if (!eq (Size, 256), "Z256", "Z")); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 132 | } |
| 133 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 134 | def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">; |
| 135 | def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">; |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 136 | def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">; |
| 137 | def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">; |
Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 138 | def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">; |
| 139 | def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">; |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 140 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 141 | // "x" in v32i8x_info means RC = VR256X |
| 142 | def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">; |
| 143 | def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">; |
| 144 | def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">; |
| 145 | def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">; |
Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 146 | def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">; |
| 147 | def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 148 | |
| 149 | def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">; |
| 150 | def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">; |
| 151 | def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">; |
| 152 | def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">; |
Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 153 | def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">; |
| 154 | def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 155 | |
Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 156 | // We map scalar types to the smallest (128-bit) vector type |
| 157 | // with the appropriate element type. This allows to use the same masking logic. |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 158 | def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">; |
| 159 | def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">; |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 160 | def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">; |
| 161 | def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">; |
| 162 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 163 | class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256, |
| 164 | X86VectorVTInfo i128> { |
| 165 | X86VectorVTInfo info512 = i512; |
| 166 | X86VectorVTInfo info256 = i256; |
| 167 | X86VectorVTInfo info128 = i128; |
| 168 | } |
| 169 | |
| 170 | def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info, |
| 171 | v16i8x_info>; |
| 172 | def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info, |
| 173 | v8i16x_info>; |
| 174 | def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info, |
| 175 | v4i32x_info>; |
| 176 | def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info, |
| 177 | v2i64x_info>; |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 178 | def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info, |
| 179 | v4f32x_info>; |
| 180 | def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info, |
| 181 | v2f64x_info>; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 182 | |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 183 | // This multiclass generates the masking variants from the non-masking |
| 184 | // variant. It only provides the assembly pieces for the masking variants. |
| 185 | // It assumes custom ISel patterns for masking which can be provided as |
| 186 | // template arguments. |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 187 | multiclass AVX512_maskable_custom<bits<8> O, Format F, |
| 188 | dag Outs, |
| 189 | dag Ins, dag MaskingIns, dag ZeroMaskingIns, |
| 190 | string OpcodeStr, |
| 191 | string AttSrcAsm, string IntelSrcAsm, |
| 192 | list<dag> Pattern, |
| 193 | list<dag> MaskingPattern, |
| 194 | list<dag> ZeroMaskingPattern, |
| 195 | string MaskingConstraint = "", |
| 196 | InstrItinClass itin = NoItinerary, |
| 197 | bit IsCommutable = 0> { |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 198 | let isCommutable = IsCommutable in |
| 199 | def NAME: AVX512<O, F, Outs, Ins, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 200 | OpcodeStr#"\t{"#AttSrcAsm#", $dst|"# |
Craig Topper | 9d2cab7 | 2016-01-11 01:03:40 +0000 | [diff] [blame] | 201 | "$dst, "#IntelSrcAsm#"}", |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 202 | Pattern, itin>; |
| 203 | |
| 204 | // Prefer over VMOV*rrk Pat<> |
| 205 | let AddedComplexity = 20 in |
| 206 | def NAME#k: AVX512<O, F, Outs, MaskingIns, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 207 | OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"# |
| 208 | "$dst {${mask}}, "#IntelSrcAsm#"}", |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 209 | MaskingPattern, itin>, |
| 210 | EVEX_K { |
| 211 | // In case of the 3src subclass this is overridden with a let. |
| 212 | string Constraints = MaskingConstraint; |
| 213 | } |
| 214 | let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<> |
| 215 | def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 216 | OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"# |
| 217 | "$dst {${mask}} {z}, "#IntelSrcAsm#"}", |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 218 | ZeroMaskingPattern, |
| 219 | itin>, |
| 220 | EVEX_KZ; |
| 221 | } |
| 222 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 223 | |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 224 | // Common base class of AVX512_maskable and AVX512_maskable_3src. |
| 225 | multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _, |
| 226 | dag Outs, |
| 227 | dag Ins, dag MaskingIns, dag ZeroMaskingIns, |
| 228 | string OpcodeStr, |
| 229 | string AttSrcAsm, string IntelSrcAsm, |
| 230 | dag RHS, dag MaskingRHS, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 231 | SDNode Select = vselect, |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 232 | string MaskingConstraint = "", |
| 233 | InstrItinClass itin = NoItinerary, |
| 234 | bit IsCommutable = 0> : |
| 235 | AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr, |
| 236 | AttSrcAsm, IntelSrcAsm, |
| 237 | [(set _.RC:$dst, RHS)], |
| 238 | [(set _.RC:$dst, MaskingRHS)], |
| 239 | [(set _.RC:$dst, |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 240 | (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))], |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 241 | MaskingConstraint, NoItinerary, IsCommutable>; |
Adam Nemet | 2e2537f | 2014-08-07 17:53:55 +0000 | [diff] [blame] | 242 | |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 243 | // This multiclass generates the unconditional/non-masking, the masking and |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 244 | // the zero-masking variant of the vector instruction. In the masking case, the |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 245 | // perserved vector elements come from a new dummy input operand tied to $dst. |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 246 | multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _, |
| 247 | dag Outs, dag Ins, string OpcodeStr, |
| 248 | string AttSrcAsm, string IntelSrcAsm, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 249 | dag RHS, |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 250 | InstrItinClass itin = NoItinerary, |
Igor Breger | 73ee8ba | 2016-05-31 08:04:21 +0000 | [diff] [blame] | 251 | bit IsCommutable = 0, SDNode Select = vselect> : |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 252 | AVX512_maskable_common<O, F, _, Outs, Ins, |
| 253 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 254 | !con((ins _.KRCWM:$mask), Ins), |
| 255 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
Igor Breger | 73ee8ba | 2016-05-31 08:04:21 +0000 | [diff] [blame] | 256 | (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 257 | "$src0 = $dst", itin, IsCommutable>; |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 258 | |
| 259 | // This multiclass generates the unconditional/non-masking, the masking and |
| 260 | // the zero-masking variant of the scalar instruction. |
| 261 | multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _, |
| 262 | dag Outs, dag Ins, string OpcodeStr, |
| 263 | string AttSrcAsm, string IntelSrcAsm, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 264 | dag RHS, |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 265 | InstrItinClass itin = NoItinerary, |
| 266 | bit IsCommutable = 0> : |
| 267 | AVX512_maskable_common<O, F, _, Outs, Ins, |
| 268 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 269 | !con((ins _.KRCWM:$mask), Ins), |
| 270 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
Craig Topper | 74ed087 | 2016-05-18 06:55:59 +0000 | [diff] [blame] | 271 | (X86selects _.KRCWM:$mask, RHS, _.RC:$src0), |
| 272 | X86selects, "$src0 = $dst", itin, IsCommutable>; |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 273 | |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 274 | // Similar to AVX512_maskable but in this case one of the source operands |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 275 | // ($src1) is already tied to $dst so we just use that for the preserved |
| 276 | // vector elements. NOTE that the NonTiedIns (the ins dag) should exclude |
| 277 | // $src1. |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 278 | multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _, |
| 279 | dag Outs, dag NonTiedIns, string OpcodeStr, |
| 280 | string AttSrcAsm, string IntelSrcAsm, |
| 281 | dag RHS> : |
| 282 | AVX512_maskable_common<O, F, _, Outs, |
| 283 | !con((ins _.RC:$src1), NonTiedIns), |
| 284 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), |
| 285 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), |
| 286 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
| 287 | (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>; |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 288 | |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 289 | // Similar to AVX512_maskable_3rc but in this case the input VT for the tied |
| 290 | // operand differs from the output VT. This requires a bitconvert on |
| 291 | // the preserved vector going into the vselect. |
| 292 | multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT, |
| 293 | X86VectorVTInfo InVT, |
| 294 | dag Outs, dag NonTiedIns, string OpcodeStr, |
| 295 | string AttSrcAsm, string IntelSrcAsm, |
| 296 | dag RHS> : |
| 297 | AVX512_maskable_common<O, F, OutVT, Outs, |
| 298 | !con((ins InVT.RC:$src1), NonTiedIns), |
| 299 | !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns), |
| 300 | !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns), |
| 301 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
| 302 | (vselect InVT.KRCWM:$mask, RHS, |
| 303 | (bitconvert InVT.RC:$src1))>; |
| 304 | |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 305 | multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _, |
| 306 | dag Outs, dag NonTiedIns, string OpcodeStr, |
| 307 | string AttSrcAsm, string IntelSrcAsm, |
| 308 | dag RHS> : |
| 309 | AVX512_maskable_common<O, F, _, Outs, |
| 310 | !con((ins _.RC:$src1), NonTiedIns), |
| 311 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), |
| 312 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), |
| 313 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
Craig Topper | 74ed087 | 2016-05-18 06:55:59 +0000 | [diff] [blame] | 314 | (X86selects _.KRCWM:$mask, RHS, _.RC:$src1), |
| 315 | X86selects>; |
Adam Nemet | 2b5cdbb | 2014-10-08 23:25:33 +0000 | [diff] [blame] | 316 | |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 317 | multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _, |
| 318 | dag Outs, dag Ins, |
| 319 | string OpcodeStr, |
| 320 | string AttSrcAsm, string IntelSrcAsm, |
| 321 | list<dag> Pattern> : |
| 322 | AVX512_maskable_custom<O, F, Outs, Ins, |
| 323 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 324 | !con((ins _.KRCWM:$mask), Ins), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 325 | OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [], |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 326 | "$src0 = $dst">; |
Adam Nemet | 2b5cdbb | 2014-10-08 23:25:33 +0000 | [diff] [blame] | 327 | |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 328 | |
| 329 | // Instruction with mask that puts result in mask register, |
| 330 | // like "compare" and "vptest" |
| 331 | multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F, |
| 332 | dag Outs, |
| 333 | dag Ins, dag MaskingIns, |
| 334 | string OpcodeStr, |
| 335 | string AttSrcAsm, string IntelSrcAsm, |
| 336 | list<dag> Pattern, |
Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 337 | list<dag> MaskingPattern> { |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 338 | def NAME: AVX512<O, F, Outs, Ins, |
Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 339 | OpcodeStr#"\t{"#AttSrcAsm#", $dst|"# |
| 340 | "$dst, "#IntelSrcAsm#"}", |
| 341 | Pattern, NoItinerary>; |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 342 | |
| 343 | def NAME#k: AVX512<O, F, Outs, MaskingIns, |
Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 344 | OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"# |
| 345 | "$dst {${mask}}, "#IntelSrcAsm#"}", |
| 346 | MaskingPattern, NoItinerary>, EVEX_K; |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 347 | } |
| 348 | |
| 349 | multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _, |
| 350 | dag Outs, |
| 351 | dag Ins, dag MaskingIns, |
| 352 | string OpcodeStr, |
| 353 | string AttSrcAsm, string IntelSrcAsm, |
Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 354 | dag RHS, dag MaskingRHS> : |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 355 | AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr, |
| 356 | AttSrcAsm, IntelSrcAsm, |
| 357 | [(set _.KRC:$dst, RHS)], |
Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 358 | [(set _.KRC:$dst, MaskingRHS)]>; |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 359 | |
| 360 | multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _, |
| 361 | dag Outs, dag Ins, string OpcodeStr, |
| 362 | string AttSrcAsm, string IntelSrcAsm, |
Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 363 | dag RHS> : |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 364 | AVX512_maskable_common_cmp<O, F, _, Outs, Ins, |
| 365 | !con((ins _.KRCWM:$mask), Ins), |
| 366 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 367 | (and _.KRCWM:$mask, RHS)>; |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 368 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 369 | multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _, |
| 370 | dag Outs, dag Ins, string OpcodeStr, |
| 371 | string AttSrcAsm, string IntelSrcAsm> : |
| 372 | AVX512_maskable_custom_cmp<O, F, Outs, |
| 373 | Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr, |
Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 374 | AttSrcAsm, IntelSrcAsm, [],[]>; |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 375 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 376 | // Bitcasts between 512-bit vector types. Return the original type since |
Craig Topper | 2388b46 | 2016-06-03 04:15:27 +0000 | [diff] [blame] | 377 | // no instruction is needed for the conversion. |
| 378 | def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>; |
| 379 | def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>; |
| 380 | def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>; |
| 381 | def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>; |
| 382 | def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>; |
| 383 | def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>; |
| 384 | def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>; |
| 385 | def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>; |
| 386 | def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>; |
| 387 | def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>; |
| 388 | def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>; |
| 389 | def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>; |
| 390 | def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>; |
| 391 | def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>; |
| 392 | def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>; |
| 393 | def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>; |
| 394 | def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>; |
| 395 | def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>; |
| 396 | def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>; |
| 397 | def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>; |
| 398 | def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>; |
| 399 | def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>; |
| 400 | def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>; |
| 401 | def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>; |
| 402 | def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>; |
| 403 | def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>; |
| 404 | def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>; |
| 405 | def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>; |
| 406 | def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>; |
| 407 | def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>; |
| 408 | def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 409 | |
Craig Topper | 9d9251b | 2016-05-08 20:10:20 +0000 | [diff] [blame] | 410 | // Alias instruction that maps zero vector to pxor / xorp* for AVX-512. |
| 411 | // This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then |
| 412 | // swizzled by ExecutionDepsFix to pxor. |
| 413 | // We set canFoldAsLoad because this can be converted to a constant-pool |
| 414 | // load of an all-zeros value if folding it would be beneficial. |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 415 | let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1, |
Craig Topper | 8674849 | 2016-07-11 05:36:41 +0000 | [diff] [blame] | 416 | isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 417 | def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "", |
Craig Topper | 9d9251b | 2016-05-08 20:10:20 +0000 | [diff] [blame] | 418 | [(set VR512:$dst, (v16i32 immAllZerosV))]>; |
Craig Topper | 516e14c | 2016-07-11 05:36:48 +0000 | [diff] [blame] | 419 | def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "", |
| 420 | [(set VR512:$dst, (v16i32 immAllOnesV))]>; |
Craig Topper | fb1746b | 2014-01-30 06:03:19 +0000 | [diff] [blame] | 421 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 422 | |
Craig Topper | e5ce84a | 2016-05-08 21:33:53 +0000 | [diff] [blame] | 423 | let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1, |
Craig Topper | 8674849 | 2016-07-11 05:36:41 +0000 | [diff] [blame] | 424 | isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in { |
Craig Topper | e5ce84a | 2016-05-08 21:33:53 +0000 | [diff] [blame] | 425 | def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "", |
| 426 | [(set VR128X:$dst, (v4i32 immAllZerosV))]>; |
| 427 | def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "", |
| 428 | [(set VR256X:$dst, (v8i32 immAllZerosV))]>; |
| 429 | } |
| 430 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 431 | //===----------------------------------------------------------------------===// |
| 432 | // AVX-512 - VECTOR INSERT |
| 433 | // |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 434 | multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To, |
| 435 | PatFrag vinsert_insert> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 436 | let ExeDomain = To.ExeDomain in { |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 437 | defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst), |
| 438 | (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3), |
| 439 | "vinsert" # From.EltTypeName # "x" # From.NumElts, |
| 440 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 441 | (vinsert_insert:$src3 (To.VT To.RC:$src1), |
| 442 | (From.VT From.RC:$src2), |
| 443 | (iPTR imm))>, AVX512AIi8Base, EVEX_4V; |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 444 | |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 445 | defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst), |
| 446 | (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3), |
| 447 | "vinsert" # From.EltTypeName # "x" # From.NumElts, |
| 448 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 449 | (vinsert_insert:$src3 (To.VT To.RC:$src1), |
| 450 | (From.VT (bitconvert (From.LdFrag addr:$src2))), |
| 451 | (iPTR imm))>, AVX512AIi8Base, EVEX_4V, |
| 452 | EVEX_CD8<From.EltSize, From.CD8TupleForm>; |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 453 | } |
Adam Nemet | 4285c1f | 2014-10-15 23:42:17 +0000 | [diff] [blame] | 454 | } |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 455 | |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 456 | multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From, |
| 457 | X86VectorVTInfo To, PatFrag vinsert_insert, |
| 458 | SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> { |
| 459 | let Predicates = p in { |
Adam Nemet | 4285c1f | 2014-10-15 23:42:17 +0000 | [diff] [blame] | 460 | def : Pat<(vinsert_insert:$ins |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 461 | (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)), |
| 462 | (To.VT (!cast<Instruction>(InstrStr#"rr") |
| 463 | To.RC:$src1, From.RC:$src2, |
| 464 | (INSERT_get_vinsert_imm To.RC:$ins)))>; |
| 465 | |
| 466 | def : Pat<(vinsert_insert:$ins |
| 467 | (To.VT To.RC:$src1), |
| 468 | (From.VT (bitconvert (From.LdFrag addr:$src2))), |
| 469 | (iPTR imm)), |
| 470 | (To.VT (!cast<Instruction>(InstrStr#"rm") |
| 471 | To.RC:$src1, addr:$src2, |
| 472 | (INSERT_get_vinsert_imm To.RC:$ins)))>; |
| 473 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 474 | } |
| 475 | |
Adam Nemet | b1c3ef4 | 2014-10-15 23:42:04 +0000 | [diff] [blame] | 476 | multiclass vinsert_for_type<ValueType EltVT32, int Opcode128, |
| 477 | ValueType EltVT64, int Opcode256> { |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 478 | |
| 479 | let Predicates = [HasVLX] in |
| 480 | defm NAME # "32x4Z256" : vinsert_for_size<Opcode128, |
| 481 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
| 482 | X86VectorVTInfo< 8, EltVT32, VR256X>, |
| 483 | vinsert128_insert>, EVEX_V256; |
| 484 | |
| 485 | defm NAME # "32x4Z" : vinsert_for_size<Opcode128, |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 486 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
| 487 | X86VectorVTInfo<16, EltVT32, VR512>, |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 488 | vinsert128_insert>, EVEX_V512; |
| 489 | |
| 490 | defm NAME # "64x4Z" : vinsert_for_size<Opcode256, |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 491 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
| 492 | X86VectorVTInfo< 8, EltVT64, VR512>, |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 493 | vinsert256_insert>, VEX_W, EVEX_V512; |
| 494 | |
| 495 | let Predicates = [HasVLX, HasDQI] in |
| 496 | defm NAME # "64x2Z256" : vinsert_for_size<Opcode128, |
| 497 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
| 498 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
| 499 | vinsert128_insert>, VEX_W, EVEX_V256; |
| 500 | |
| 501 | let Predicates = [HasDQI] in { |
| 502 | defm NAME # "64x2Z" : vinsert_for_size<Opcode128, |
| 503 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
| 504 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| 505 | vinsert128_insert>, VEX_W, EVEX_V512; |
| 506 | |
| 507 | defm NAME # "32x8Z" : vinsert_for_size<Opcode256, |
| 508 | X86VectorVTInfo< 8, EltVT32, VR256X>, |
| 509 | X86VectorVTInfo<16, EltVT32, VR512>, |
| 510 | vinsert256_insert>, EVEX_V512; |
| 511 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 512 | } |
| 513 | |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 514 | defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>; |
| 515 | defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 516 | |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 517 | // Codegen pattern with the alternative types, |
| 518 | // Only add this if 64x2 and its friends are not supported natively via AVX512DQ. |
| 519 | defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info, |
| 520 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>; |
| 521 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info, |
| 522 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>; |
| 523 | |
| 524 | defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info, |
| 525 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>; |
| 526 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info, |
| 527 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>; |
| 528 | |
| 529 | defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info, |
| 530 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>; |
| 531 | defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info, |
| 532 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>; |
| 533 | |
| 534 | // Codegen pattern with the alternative types insert VEC128 into VEC256 |
| 535 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info, |
| 536 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>; |
| 537 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info, |
| 538 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>; |
| 539 | // Codegen pattern with the alternative types insert VEC128 into VEC512 |
| 540 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info, |
| 541 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>; |
| 542 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info, |
| 543 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>; |
| 544 | // Codegen pattern with the alternative types insert VEC256 into VEC512 |
| 545 | defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info, |
| 546 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>; |
| 547 | defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info, |
| 548 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>; |
| 549 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 550 | // vinsertps - insert f32 to XMM |
Craig Topper | 6189d3e | 2016-07-19 01:26:19 +0000 | [diff] [blame] | 551 | def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 552 | (ins VR128X:$src1, VR128X:$src2, u8imm:$src3), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 553 | "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
Filipe Cabecinhas | 2035221 | 2014-04-21 20:07:29 +0000 | [diff] [blame] | 554 | [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 555 | EVEX_4V; |
Craig Topper | 6189d3e | 2016-07-19 01:26:19 +0000 | [diff] [blame] | 556 | def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 557 | (ins VR128X:$src1, f32mem:$src2, u8imm:$src3), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 558 | "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
Filipe Cabecinhas | 2035221 | 2014-04-21 20:07:29 +0000 | [diff] [blame] | 559 | [(set VR128X:$dst, (X86insertps VR128X:$src1, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 560 | (v4f32 (scalar_to_vector (loadf32 addr:$src2))), |
| 561 | imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
| 562 | |
| 563 | //===----------------------------------------------------------------------===// |
| 564 | // AVX-512 VECTOR EXTRACT |
| 565 | //--- |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 566 | |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 567 | multiclass vextract_for_size<int Opcode, |
| 568 | X86VectorVTInfo From, X86VectorVTInfo To, |
Craig Topper | 5f3fef8 | 2016-05-22 07:40:58 +0000 | [diff] [blame] | 569 | PatFrag vextract_extract> { |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 570 | |
| 571 | let hasSideEffects = 0, ExeDomain = To.ExeDomain in { |
| 572 | // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to |
| 573 | // vextract_extract), we interesting only in patterns without mask, |
| 574 | // intrinsics pattern match generated bellow. |
| 575 | defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst), |
| 576 | (ins From.RC:$src1, i32u8imm:$idx), |
| 577 | "vextract" # To.EltTypeName # "x" # To.NumElts, |
| 578 | "$idx, $src1", "$src1, $idx", |
| 579 | [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1), |
| 580 | (iPTR imm)))]>, |
| 581 | AVX512AIi8Base, EVEX; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 582 | def mr : AVX512AIi8<Opcode, MRMDestMem, (outs), |
| 583 | (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx), |
| 584 | "vextract" # To.EltTypeName # "x" # To.NumElts # |
| 585 | "\t{$idx, $src1, $dst|$dst, $src1, $idx}", |
| 586 | [(store (To.VT (vextract_extract:$idx |
| 587 | (From.VT From.RC:$src1), (iPTR imm))), |
| 588 | addr:$dst)]>, EVEX; |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 589 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 590 | let mayStore = 1, hasSideEffects = 0 in |
| 591 | def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs), |
| 592 | (ins To.MemOp:$dst, To.KRCWM:$mask, |
| 593 | From.RC:$src1, i32u8imm:$idx), |
| 594 | "vextract" # To.EltTypeName # "x" # To.NumElts # |
| 595 | "\t{$idx, $src1, $dst {${mask}}|" |
| 596 | "$dst {${mask}}, $src1, $idx}", |
| 597 | []>, EVEX_K, EVEX; |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 598 | } |
Renato Golin | db7ea86 | 2015-09-09 19:44:40 +0000 | [diff] [blame] | 599 | |
| 600 | // Intrinsic call with masking. |
| 601 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName # |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 602 | "x" # To.NumElts # "_" # From.Size) |
| 603 | From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask), |
| 604 | (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts # |
| 605 | From.ZSuffix # "rrk") |
| 606 | To.RC:$src0, |
| 607 | (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM), |
| 608 | From.RC:$src1, imm:$idx)>; |
Renato Golin | db7ea86 | 2015-09-09 19:44:40 +0000 | [diff] [blame] | 609 | |
| 610 | // Intrinsic call with zero-masking. |
| 611 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName # |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 612 | "x" # To.NumElts # "_" # From.Size) |
| 613 | From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask), |
| 614 | (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts # |
| 615 | From.ZSuffix # "rrkz") |
| 616 | (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM), |
| 617 | From.RC:$src1, imm:$idx)>; |
Renato Golin | db7ea86 | 2015-09-09 19:44:40 +0000 | [diff] [blame] | 618 | |
| 619 | // Intrinsic call without masking. |
| 620 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName # |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 621 | "x" # To.NumElts # "_" # From.Size) |
| 622 | From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)), |
| 623 | (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts # |
| 624 | From.ZSuffix # "rr") |
| 625 | From.RC:$src1, imm:$idx)>; |
Igor Breger | ac29a82 | 2015-09-09 14:35:09 +0000 | [diff] [blame] | 626 | } |
| 627 | |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 628 | // Codegen pattern for the alternative types |
| 629 | multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From, |
| 630 | X86VectorVTInfo To, PatFrag vextract_extract, |
Craig Topper | 5f3fef8 | 2016-05-22 07:40:58 +0000 | [diff] [blame] | 631 | SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> { |
Craig Topper | db960ed | 2016-05-21 22:50:14 +0000 | [diff] [blame] | 632 | let Predicates = p in { |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 633 | def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)), |
| 634 | (To.VT (!cast<Instruction>(InstrStr#"rr") |
| 635 | From.RC:$src1, |
| 636 | (EXTRACT_get_vextract_imm To.RC:$ext)))>; |
Craig Topper | db960ed | 2016-05-21 22:50:14 +0000 | [diff] [blame] | 637 | def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1), |
| 638 | (iPTR imm))), addr:$dst), |
| 639 | (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1, |
| 640 | (EXTRACT_get_vextract_imm To.RC:$ext))>; |
| 641 | } |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 642 | } |
| 643 | |
| 644 | multiclass vextract_for_type<ValueType EltVT32, int Opcode128, |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 645 | ValueType EltVT64, int Opcode256> { |
| 646 | defm NAME # "32x4Z" : vextract_for_size<Opcode128, |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 647 | X86VectorVTInfo<16, EltVT32, VR512>, |
| 648 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 649 | vextract128_extract>, |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 650 | EVEX_V512, EVEX_CD8<32, CD8VT4>; |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 651 | defm NAME # "64x4Z" : vextract_for_size<Opcode256, |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 652 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| 653 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 654 | vextract256_extract>, |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 655 | VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>; |
| 656 | let Predicates = [HasVLX] in |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 657 | defm NAME # "32x4Z256" : vextract_for_size<Opcode128, |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 658 | X86VectorVTInfo< 8, EltVT32, VR256X>, |
| 659 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 660 | vextract128_extract>, |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 661 | EVEX_V256, EVEX_CD8<32, CD8VT4>; |
| 662 | let Predicates = [HasVLX, HasDQI] in |
| 663 | defm NAME # "64x2Z256" : vextract_for_size<Opcode128, |
| 664 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
| 665 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
| 666 | vextract128_extract>, |
| 667 | VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>; |
| 668 | let Predicates = [HasDQI] in { |
| 669 | defm NAME # "64x2Z" : vextract_for_size<Opcode128, |
| 670 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| 671 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
| 672 | vextract128_extract>, |
| 673 | VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>; |
| 674 | defm NAME # "32x8Z" : vextract_for_size<Opcode256, |
| 675 | X86VectorVTInfo<16, EltVT32, VR512>, |
| 676 | X86VectorVTInfo< 8, EltVT32, VR256X>, |
| 677 | vextract256_extract>, |
| 678 | EVEX_V512, EVEX_CD8<32, CD8VT8>; |
| 679 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 680 | } |
| 681 | |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 682 | defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>; |
| 683 | defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 684 | |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 685 | // extract_subvector codegen patterns with the alternative types. |
| 686 | // Only add this if 64x2 and its friends are not supported natively via AVX512DQ. |
| 687 | defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info, |
| 688 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>; |
| 689 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info, |
| 690 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>; |
| 691 | |
| 692 | defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info, |
Igor Breger | 684af81 | 2015-10-26 12:26:34 +0000 | [diff] [blame] | 693 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>; |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 694 | defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info, |
| 695 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>; |
| 696 | |
| 697 | defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info, |
| 698 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>; |
| 699 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info, |
| 700 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>; |
| 701 | |
Craig Topper | 08a6857 | 2016-05-21 22:50:04 +0000 | [diff] [blame] | 702 | // Codegen pattern with the alternative types extract VEC128 from VEC256 |
Craig Topper | 02626c0 | 2016-05-21 07:08:56 +0000 | [diff] [blame] | 703 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info, |
| 704 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>; |
| 705 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info, |
| 706 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>; |
| 707 | |
| 708 | // Codegen pattern with the alternative types extract VEC128 from VEC512 |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 709 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info, |
| 710 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| 711 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info, |
| 712 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| 713 | // Codegen pattern with the alternative types extract VEC256 from VEC512 |
| 714 | defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info, |
| 715 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| 716 | defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info, |
| 717 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| 718 | |
Craig Topper | 5f3fef8 | 2016-05-22 07:40:58 +0000 | [diff] [blame] | 719 | // A 128-bit subvector extract from the first 256-bit vector position |
| 720 | // is a subregister copy that needs no instruction. |
| 721 | def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))), |
| 722 | (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>; |
| 723 | def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))), |
| 724 | (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>; |
| 725 | def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))), |
| 726 | (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>; |
| 727 | def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))), |
| 728 | (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>; |
| 729 | def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))), |
| 730 | (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>; |
| 731 | def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))), |
| 732 | (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>; |
| 733 | |
| 734 | // A 256-bit subvector extract from the first 256-bit vector position |
| 735 | // is a subregister copy that needs no instruction. |
| 736 | def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))), |
| 737 | (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>; |
| 738 | def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))), |
| 739 | (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>; |
| 740 | def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))), |
| 741 | (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>; |
| 742 | def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))), |
| 743 | (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>; |
| 744 | def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))), |
| 745 | (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>; |
| 746 | def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))), |
| 747 | (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>; |
| 748 | |
| 749 | let AddedComplexity = 25 in { // to give priority over vinsertf128rm |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 750 | // A 128-bit subvector insert to the first 512-bit vector position |
| 751 | // is a subregister copy that needs no instruction. |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 752 | def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))), |
| 753 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>; |
| 754 | def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))), |
| 755 | (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>; |
| 756 | def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))), |
| 757 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>; |
| 758 | def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))), |
| 759 | (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>; |
| 760 | def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))), |
| 761 | (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>; |
| 762 | def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))), |
| 763 | (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 764 | |
Craig Topper | 5f3fef8 | 2016-05-22 07:40:58 +0000 | [diff] [blame] | 765 | // A 256-bit subvector insert to the first 512-bit vector position |
| 766 | // is a subregister copy that needs no instruction. |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 767 | def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 768 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 769 | def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 770 | (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 771 | def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 772 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 773 | def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 774 | (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 775 | def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))), |
Igor Breger | cbb9550 | 2015-10-18 09:56:39 +0000 | [diff] [blame] | 776 | (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 777 | def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))), |
Igor Breger | cbb9550 | 2015-10-18 09:56:39 +0000 | [diff] [blame] | 778 | (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
Craig Topper | a1041ff | 2016-05-22 07:40:40 +0000 | [diff] [blame] | 779 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 780 | |
| 781 | // vextractps - extract 32 bits from XMM |
Craig Topper | 03b849e | 2016-05-21 22:50:11 +0000 | [diff] [blame] | 782 | def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst), |
Craig Topper | fc946a0 | 2015-01-25 02:21:13 +0000 | [diff] [blame] | 783 | (ins VR128X:$src1, u8imm:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 784 | "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 785 | [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>, |
| 786 | EVEX; |
| 787 | |
Craig Topper | 03b849e | 2016-05-21 22:50:11 +0000 | [diff] [blame] | 788 | def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs), |
Craig Topper | fc946a0 | 2015-01-25 02:21:13 +0000 | [diff] [blame] | 789 | (ins f32mem:$dst, VR128X:$src1, u8imm:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 790 | "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 791 | [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2), |
Elena Demikhovsky | 2aafc22 | 2014-02-11 07:25:59 +0000 | [diff] [blame] | 792 | addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 793 | |
| 794 | //===---------------------------------------------------------------------===// |
| 795 | // AVX-512 BROADCAST |
| 796 | //--- |
Igor Breger | 131008f | 2016-05-01 08:40:00 +0000 | [diff] [blame] | 797 | // broadcast with a scalar argument. |
| 798 | multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr, |
| 799 | X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> { |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 800 | |
Igor Breger | 131008f | 2016-05-01 08:40:00 +0000 | [diff] [blame] | 801 | let isCodeGenOnly = 1 in { |
| 802 | def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst), |
| 803 | (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}", |
| 804 | [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>, |
| 805 | Requires<[HasAVX512]>, T8PD, EVEX; |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 806 | |
Igor Breger | 131008f | 2016-05-01 08:40:00 +0000 | [diff] [blame] | 807 | let Constraints = "$src0 = $dst" in |
| 808 | def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst), |
| 809 | (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src), |
| 810 | OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}", |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 811 | [(set DestInfo.RC:$dst, |
Igor Breger | 131008f | 2016-05-01 08:40:00 +0000 | [diff] [blame] | 812 | (vselect DestInfo.KRCWM:$mask, |
| 813 | (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)), |
| 814 | DestInfo.RC:$src0))]>, |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 815 | Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K; |
Igor Breger | 131008f | 2016-05-01 08:40:00 +0000 | [diff] [blame] | 816 | |
| 817 | def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst), |
| 818 | (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src), |
| 819 | OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}", |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 820 | [(set DestInfo.RC:$dst, |
Igor Breger | 131008f | 2016-05-01 08:40:00 +0000 | [diff] [blame] | 821 | (vselect DestInfo.KRCWM:$mask, |
| 822 | (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)), |
| 823 | DestInfo.ImmAllZerosV))]>, |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 824 | Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ; |
Igor Breger | 131008f | 2016-05-01 08:40:00 +0000 | [diff] [blame] | 825 | } // let isCodeGenOnly = 1 in |
| 826 | } |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 827 | |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 828 | multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr, |
| 829 | X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> { |
Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 830 | let ExeDomain = DestInfo.ExeDomain in { |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 831 | defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst), |
| 832 | (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src", |
| 833 | (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>, |
| 834 | T8PD, EVEX; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 835 | defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst), |
Igor Breger | 52bd1d5 | 2016-05-31 07:43:39 +0000 | [diff] [blame] | 836 | (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src", |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 837 | (DestInfo.VT (X86VBroadcast |
| 838 | (SrcInfo.ScalarLdFrag addr:$src)))>, |
| 839 | T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>; |
Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 840 | } |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 841 | |
Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 842 | def : Pat<(DestInfo.VT (X86VBroadcast |
| 843 | (SrcInfo.VT (scalar_to_vector |
| 844 | (SrcInfo.ScalarLdFrag addr:$src))))), |
| 845 | (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>; |
| 846 | let AddedComplexity = 20 in |
| 847 | def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask, |
| 848 | (X86VBroadcast |
| 849 | (SrcInfo.VT (scalar_to_vector |
| 850 | (SrcInfo.ScalarLdFrag addr:$src)))), |
| 851 | DestInfo.RC:$src0)), |
| 852 | (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk) |
| 853 | DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>; |
| 854 | let AddedComplexity = 30 in |
| 855 | def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask, |
| 856 | (X86VBroadcast |
| 857 | (SrcInfo.VT (scalar_to_vector |
| 858 | (SrcInfo.ScalarLdFrag addr:$src)))), |
| 859 | DestInfo.ImmAllZerosV)), |
| 860 | (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz) |
| 861 | DestInfo.KRCWM:$mask, addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 862 | } |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 863 | |
Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 864 | multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr, |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 865 | AVX512VLVectorVTInfo _> { |
Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 866 | let Predicates = [HasAVX512] in |
| 867 | defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>, |
| 868 | avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>, |
| 869 | EVEX_V512; |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 870 | |
| 871 | let Predicates = [HasVLX] in { |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 872 | defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>, |
Igor Breger | 131008f | 2016-05-01 08:40:00 +0000 | [diff] [blame] | 873 | avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>, |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 874 | EVEX_V256; |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 875 | } |
| 876 | } |
| 877 | |
Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 878 | multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr, |
| 879 | AVX512VLVectorVTInfo _> { |
| 880 | let Predicates = [HasAVX512] in |
| 881 | defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>, |
| 882 | avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>, |
| 883 | EVEX_V512; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 884 | |
Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 885 | let Predicates = [HasVLX] in { |
| 886 | defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>, |
| 887 | avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>, |
| 888 | EVEX_V256; |
| 889 | defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>, |
| 890 | avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>, |
| 891 | EVEX_V128; |
| 892 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 893 | } |
Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 894 | defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss", |
| 895 | avx512vl_f32_info>; |
| 896 | defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd", |
| 897 | avx512vl_f64_info>, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 898 | |
Quentin Colombet | 4bf1c28 | 2013-10-25 17:47:18 +0000 | [diff] [blame] | 899 | def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 900 | (VBROADCASTSSZm addr:$src)>; |
Quentin Colombet | 4bf1c28 | 2013-10-25 17:47:18 +0000 | [diff] [blame] | 901 | def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 902 | (VBROADCASTSDZm addr:$src)>; |
Quentin Colombet | 4bf1c28 | 2013-10-25 17:47:18 +0000 | [diff] [blame] | 903 | |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 904 | multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _, |
| 905 | RegisterClass SrcRC> { |
Igor Breger | 0aeda37 | 2016-02-07 08:30:50 +0000 | [diff] [blame] | 906 | defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 907 | (ins SrcRC:$src), |
| 908 | "vpbroadcast"##_.Suffix, "$src", "$src", |
Igor Breger | 0aeda37 | 2016-02-07 08:30:50 +0000 | [diff] [blame] | 909 | (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 910 | } |
| 911 | |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 912 | multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _, |
| 913 | RegisterClass SrcRC, Predicate prd> { |
| 914 | let Predicates = [prd] in |
| 915 | defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512; |
| 916 | let Predicates = [prd, HasVLX] in { |
| 917 | defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256; |
| 918 | defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128; |
| 919 | } |
| 920 | } |
| 921 | |
Igor Breger | 0aeda37 | 2016-02-07 08:30:50 +0000 | [diff] [blame] | 922 | let isCodeGenOnly = 1 in { |
| 923 | defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8, |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 924 | HasBWI>; |
Igor Breger | 0aeda37 | 2016-02-07 08:30:50 +0000 | [diff] [blame] | 925 | defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16, |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 926 | HasBWI>; |
Igor Breger | 0aeda37 | 2016-02-07 08:30:50 +0000 | [diff] [blame] | 927 | } |
| 928 | let isAsmParserOnly = 1 in { |
| 929 | defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, |
| 930 | GR32, HasBWI>; |
| 931 | defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 932 | GR32, HasBWI>; |
Igor Breger | 0aeda37 | 2016-02-07 08:30:50 +0000 | [diff] [blame] | 933 | } |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 934 | defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32, |
| 935 | HasAVX512>; |
| 936 | defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64, |
| 937 | HasAVX512>, VEX_W; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 938 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 939 | def : Pat <(v16i32 (X86vzext VK16WM:$mask)), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 940 | (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 941 | def : Pat <(v8i64 (X86vzext VK8WM:$mask)), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 942 | (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 943 | |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 944 | // Provide aliases for broadcast from the same register class that |
| 945 | // automatically does the extract. |
| 946 | multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo, |
| 947 | X86VectorVTInfo SrcInfo> { |
| 948 | def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))), |
| 949 | (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r") |
| 950 | (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>; |
| 951 | } |
| 952 | |
| 953 | multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr, |
| 954 | AVX512VLVectorVTInfo _, Predicate prd> { |
| 955 | let Predicates = [prd] in { |
| 956 | defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>, |
| 957 | avx512_int_broadcast_rm_lowering<_.info512, _.info256>, |
| 958 | EVEX_V512; |
| 959 | // Defined separately to avoid redefinition. |
| 960 | defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>; |
| 961 | } |
| 962 | let Predicates = [prd, HasVLX] in { |
| 963 | defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>, |
| 964 | avx512_int_broadcast_rm_lowering<_.info256, _.info256>, |
| 965 | EVEX_V256; |
| 966 | defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>, |
| 967 | EVEX_V128; |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 968 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 969 | } |
| 970 | |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 971 | defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb", |
| 972 | avx512vl_i8_info, HasBWI>; |
| 973 | defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw", |
| 974 | avx512vl_i16_info, HasBWI>; |
| 975 | defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd", |
| 976 | avx512vl_i32_info, HasAVX512>; |
| 977 | defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq", |
| 978 | avx512vl_i64_info, HasAVX512>, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 979 | |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 980 | multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr, |
| 981 | X86VectorVTInfo _Dst, X86VectorVTInfo _Src> { |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 982 | defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 983 | (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src", |
| 984 | (_Dst.VT (X86SubVBroadcast |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 985 | (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 986 | AVX5128IBase, EVEX; |
Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 987 | } |
| 988 | |
Simon Pilgrim | ea0d4f9 | 2016-07-22 13:58:44 +0000 | [diff] [blame] | 989 | //===----------------------------------------------------------------------===// |
| 990 | // AVX-512 BROADCAST SUBVECTORS |
| 991 | // |
| 992 | |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 993 | defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4", |
| 994 | v16i32_info, v4i32x_info>, |
Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 995 | EVEX_V512, EVEX_CD8<32, CD8VT4>; |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 996 | defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4", |
| 997 | v16f32_info, v4f32x_info>, |
| 998 | EVEX_V512, EVEX_CD8<32, CD8VT4>; |
| 999 | defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4", |
| 1000 | v8i64_info, v4i64x_info>, VEX_W, |
Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 1001 | EVEX_V512, EVEX_CD8<64, CD8VT4>; |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1002 | defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4", |
| 1003 | v8f64_info, v4f64x_info>, VEX_W, |
| 1004 | EVEX_V512, EVEX_CD8<64, CD8VT4>; |
| 1005 | |
| 1006 | let Predicates = [HasVLX] in { |
| 1007 | defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4", |
| 1008 | v8i32x_info, v4i32x_info>, |
| 1009 | EVEX_V256, EVEX_CD8<32, CD8VT4>; |
| 1010 | defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4", |
| 1011 | v8f32x_info, v4f32x_info>, |
| 1012 | EVEX_V256, EVEX_CD8<32, CD8VT4>; |
Simon Pilgrim | ea0d4f9 | 2016-07-22 13:58:44 +0000 | [diff] [blame] | 1013 | |
| 1014 | def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))), |
| 1015 | (VBROADCASTI32X4Z256rm addr:$src)>; |
| 1016 | def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))), |
| 1017 | (VBROADCASTI32X4Z256rm addr:$src)>; |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1018 | } |
Simon Pilgrim | ea0d4f9 | 2016-07-22 13:58:44 +0000 | [diff] [blame] | 1019 | |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1020 | let Predicates = [HasVLX, HasDQI] in { |
| 1021 | defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2", |
| 1022 | v4i64x_info, v2i64x_info>, VEX_W, |
| 1023 | EVEX_V256, EVEX_CD8<64, CD8VT2>; |
| 1024 | defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2", |
| 1025 | v4f64x_info, v2f64x_info>, VEX_W, |
| 1026 | EVEX_V256, EVEX_CD8<64, CD8VT2>; |
| 1027 | } |
Simon Pilgrim | ea0d4f9 | 2016-07-22 13:58:44 +0000 | [diff] [blame] | 1028 | |
| 1029 | let Predicates = [HasVLX, NoDQI] in { |
| 1030 | def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))), |
| 1031 | (VBROADCASTF32X4Z256rm addr:$src)>; |
| 1032 | def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))), |
| 1033 | (VBROADCASTI32X4Z256rm addr:$src)>; |
| 1034 | } |
| 1035 | |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1036 | let Predicates = [HasDQI] in { |
| 1037 | defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2", |
| 1038 | v8i64_info, v2i64x_info>, VEX_W, |
| 1039 | EVEX_V512, EVEX_CD8<64, CD8VT2>; |
| 1040 | defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8", |
| 1041 | v16i32_info, v8i32x_info>, |
| 1042 | EVEX_V512, EVEX_CD8<32, CD8VT8>; |
| 1043 | defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2", |
| 1044 | v8f64_info, v2f64x_info>, VEX_W, |
| 1045 | EVEX_V512, EVEX_CD8<64, CD8VT2>; |
| 1046 | defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8", |
| 1047 | v16f32_info, v8f32x_info>, |
| 1048 | EVEX_V512, EVEX_CD8<32, CD8VT8>; |
| 1049 | } |
Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 1050 | |
Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1051 | multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr, |
Igor Breger | 52bd1d5 | 2016-05-31 07:43:39 +0000 | [diff] [blame] | 1052 | AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> { |
Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1053 | let Predicates = [HasDQI] in |
Igor Breger | 52bd1d5 | 2016-05-31 07:43:39 +0000 | [diff] [blame] | 1054 | defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>, |
Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1055 | EVEX_V512; |
| 1056 | let Predicates = [HasDQI, HasVLX] in |
Igor Breger | 52bd1d5 | 2016-05-31 07:43:39 +0000 | [diff] [blame] | 1057 | defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>, |
Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1058 | EVEX_V256; |
| 1059 | } |
| 1060 | |
| 1061 | multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr, |
Igor Breger | 52bd1d5 | 2016-05-31 07:43:39 +0000 | [diff] [blame] | 1062 | AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> : |
| 1063 | avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> { |
Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1064 | |
| 1065 | let Predicates = [HasDQI, HasVLX] in |
Igor Breger | 52bd1d5 | 2016-05-31 07:43:39 +0000 | [diff] [blame] | 1066 | defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>, |
| 1067 | EVEX_V128; |
Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1068 | } |
| 1069 | |
| 1070 | defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2", |
Igor Breger | 52bd1d5 | 2016-05-31 07:43:39 +0000 | [diff] [blame] | 1071 | avx512vl_i32_info, avx512vl_i64_info>; |
Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1072 | defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2", |
Igor Breger | 52bd1d5 | 2016-05-31 07:43:39 +0000 | [diff] [blame] | 1073 | avx512vl_f32_info, avx512vl_f64_info>; |
Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1074 | |
Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 1075 | def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1076 | (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>; |
Elena Demikhovsky | 08ce53c | 2015-05-18 07:06:23 +0000 | [diff] [blame] | 1077 | def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))), |
| 1078 | (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>; |
| 1079 | |
Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 1080 | def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1081 | (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>; |
Elena Demikhovsky | 08ce53c | 2015-05-18 07:06:23 +0000 | [diff] [blame] | 1082 | def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))), |
| 1083 | (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>; |
Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 1084 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1085 | //===----------------------------------------------------------------------===// |
| 1086 | // AVX-512 BROADCAST MASK TO VECTOR REGISTER |
| 1087 | //--- |
Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1088 | multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr, |
| 1089 | X86VectorVTInfo _, RegisterClass KRC> { |
| 1090 | def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1091 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1092 | [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1093 | } |
| 1094 | |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 1095 | multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr, |
Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1096 | AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> { |
| 1097 | let Predicates = [HasCDI] in |
| 1098 | defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512; |
| 1099 | let Predicates = [HasCDI, HasVLX] in { |
| 1100 | defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256; |
| 1101 | defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128; |
| 1102 | } |
| 1103 | } |
| 1104 | |
Elena Demikhovsky | 4b01b73 | 2014-10-26 09:52:24 +0000 | [diff] [blame] | 1105 | defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", |
Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1106 | avx512vl_i32_info, VK16>; |
Elena Demikhovsky | 4b01b73 | 2014-10-26 09:52:24 +0000 | [diff] [blame] | 1107 | defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", |
Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1108 | avx512vl_i64_info, VK8>, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1109 | |
| 1110 | //===----------------------------------------------------------------------===// |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1111 | // -- VPERMI2 - 3 source operands form -- |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1112 | multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1113 | X86VectorVTInfo _, X86VectorVTInfo IdxVT> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1114 | let Constraints = "$src1 = $dst" in { |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1115 | defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst), |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1116 | (ins _.RC:$src2, _.RC:$src3), |
| 1117 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1118 | (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V, |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1119 | AVX5128IBase; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1120 | |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1121 | defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst), |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1122 | (ins _.RC:$src2, _.MemOp:$src3), |
| 1123 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1124 | (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1125 | (_.VT (bitconvert (_.LdFrag addr:$src3)))))>, |
| 1126 | EVEX_4V, AVX5128IBase; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1127 | } |
| 1128 | } |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1129 | multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr, |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1130 | X86VectorVTInfo _, X86VectorVTInfo IdxVT> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1131 | let Constraints = "$src1 = $dst" in |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1132 | defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst), |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1133 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 1134 | OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), |
| 1135 | !strconcat("$src2, ${src3}", _.BroadcastStr ), |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1136 | (_.VT (X86VPermi2X IdxVT.RC:$src1, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 1137 | _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>, |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1138 | AVX5128IBase, EVEX_4V, EVEX_B; |
Adam Nemet | efe9c98 | 2014-07-02 21:25:58 +0000 | [diff] [blame] | 1139 | } |
| 1140 | |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1141 | multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr, |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1142 | AVX512VLVectorVTInfo VTInfo, |
| 1143 | AVX512VLVectorVTInfo ShuffleMask> { |
| 1144 | defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512, |
| 1145 | ShuffleMask.info512>, |
| 1146 | avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512, |
| 1147 | ShuffleMask.info512>, EVEX_V512; |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1148 | let Predicates = [HasVLX] in { |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1149 | defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128, |
| 1150 | ShuffleMask.info128>, |
| 1151 | avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128, |
| 1152 | ShuffleMask.info128>, EVEX_V128; |
| 1153 | defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256, |
| 1154 | ShuffleMask.info256>, |
| 1155 | avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256, |
| 1156 | ShuffleMask.info256>, EVEX_V256; |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1157 | } |
| 1158 | } |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1159 | |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1160 | multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr, |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1161 | AVX512VLVectorVTInfo VTInfo, |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1162 | AVX512VLVectorVTInfo Idx, |
| 1163 | Predicate Prd> { |
| 1164 | let Predicates = [Prd] in |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1165 | defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512, |
| 1166 | Idx.info512>, EVEX_V512; |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1167 | let Predicates = [Prd, HasVLX] in { |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1168 | defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128, |
| 1169 | Idx.info128>, EVEX_V128; |
| 1170 | defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256, |
| 1171 | Idx.info256>, EVEX_V256; |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1172 | } |
| 1173 | } |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1174 | |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1175 | defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d", |
| 1176 | avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
| 1177 | defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q", |
| 1178 | avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1179 | defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w", |
| 1180 | avx512vl_i16_info, avx512vl_i16_info, HasBWI>, |
| 1181 | VEX_W, EVEX_CD8<16, CD8VF>; |
| 1182 | defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b", |
| 1183 | avx512vl_i8_info, avx512vl_i8_info, HasVBMI>, |
| 1184 | EVEX_CD8<8, CD8VF>; |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1185 | defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps", |
| 1186 | avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
| 1187 | defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd", |
| 1188 | avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1189 | |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1190 | // VPERMT2 |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1191 | multiclass avx512_perm_t<bits<8> opc, string OpcodeStr, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1192 | X86VectorVTInfo _, X86VectorVTInfo IdxVT> { |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1193 | let Constraints = "$src1 = $dst" in { |
| 1194 | defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 1195 | (ins IdxVT.RC:$src2, _.RC:$src3), |
| 1196 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1197 | (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1198 | AVX5128IBase; |
| 1199 | |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1200 | defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 1201 | (ins IdxVT.RC:$src2, _.MemOp:$src3), |
| 1202 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1203 | (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1204 | (bitconvert (_.LdFrag addr:$src3))))>, |
| 1205 | EVEX_4V, AVX5128IBase; |
| 1206 | } |
| 1207 | } |
| 1208 | multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1209 | X86VectorVTInfo _, X86VectorVTInfo IdxVT> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1210 | let Constraints = "$src1 = $dst" in |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1211 | defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 1212 | (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3), |
| 1213 | OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), |
| 1214 | !strconcat("$src2, ${src3}", _.BroadcastStr ), |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1215 | (_.VT (X86VPermt2 _.RC:$src1, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1216 | IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>, |
| 1217 | AVX5128IBase, EVEX_4V, EVEX_B; |
| 1218 | } |
| 1219 | |
| 1220 | multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1221 | AVX512VLVectorVTInfo VTInfo, |
| 1222 | AVX512VLVectorVTInfo ShuffleMask> { |
| 1223 | defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1224 | ShuffleMask.info512>, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1225 | avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1226 | ShuffleMask.info512>, EVEX_V512; |
| 1227 | let Predicates = [HasVLX] in { |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1228 | defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1229 | ShuffleMask.info128>, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1230 | avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1231 | ShuffleMask.info128>, EVEX_V128; |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1232 | defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1233 | ShuffleMask.info256>, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1234 | avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256, |
| 1235 | ShuffleMask.info256>, EVEX_V256; |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1236 | } |
| 1237 | } |
| 1238 | |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1239 | multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1240 | AVX512VLVectorVTInfo VTInfo, |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1241 | AVX512VLVectorVTInfo Idx, |
| 1242 | Predicate Prd> { |
| 1243 | let Predicates = [Prd] in |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1244 | defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512, |
| 1245 | Idx.info512>, EVEX_V512; |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1246 | let Predicates = [Prd, HasVLX] in { |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1247 | defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128, |
| 1248 | Idx.info128>, EVEX_V128; |
| 1249 | defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256, |
| 1250 | Idx.info256>, EVEX_V256; |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1251 | } |
| 1252 | } |
| 1253 | |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1254 | defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d", |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1255 | avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1256 | defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q", |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1257 | avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1258 | defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w", |
| 1259 | avx512vl_i16_info, avx512vl_i16_info, HasBWI>, |
| 1260 | VEX_W, EVEX_CD8<16, CD8VF>; |
| 1261 | defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b", |
| 1262 | avx512vl_i8_info, avx512vl_i8_info, HasVBMI>, |
| 1263 | EVEX_CD8<8, CD8VF>; |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1264 | defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps", |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1265 | avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1266 | defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd", |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1267 | avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 299cf511 | 2014-04-29 09:09:15 +0000 | [diff] [blame] | 1268 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1269 | //===----------------------------------------------------------------------===// |
| 1270 | // AVX-512 - BLEND using mask |
| 1271 | // |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1272 | multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { |
| 1273 | let ExeDomain = _.ExeDomain in { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1274 | let hasSideEffects = 0 in |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1275 | def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), |
| 1276 | (ins _.RC:$src1, _.RC:$src2), |
| 1277 | !strconcat(OpcodeStr, |
Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 1278 | "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"), |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1279 | []>, EVEX_4V; |
| 1280 | def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), |
| 1281 | (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1282 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1283 | "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"), |
Igor Breger | 64cfd3a | 2016-06-15 07:30:38 +0000 | [diff] [blame] | 1284 | [(set _.RC:$dst, (vselect _.KRCWM:$mask, |
| 1285 | (_.VT _.RC:$src2), |
| 1286 | (_.VT _.RC:$src1)))]>, EVEX_4V, EVEX_K; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1287 | let hasSideEffects = 0 in |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1288 | def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), |
| 1289 | (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
| 1290 | !strconcat(OpcodeStr, |
| 1291 | "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"), |
| 1292 | []>, EVEX_4V, EVEX_KZ; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1293 | let mayLoad = 1, hasSideEffects = 0 in |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1294 | def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1295 | (ins _.RC:$src1, _.MemOp:$src2), |
| 1296 | !strconcat(OpcodeStr, |
Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 1297 | "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"), |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1298 | []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| 1299 | def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1300 | (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1301 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1302 | "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"), |
Igor Breger | 64cfd3a | 2016-06-15 07:30:38 +0000 | [diff] [blame] | 1303 | [(set _.RC:$dst, (vselect _.KRCWM:$mask, |
| 1304 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
| 1305 | (_.VT _.RC:$src1)))]>, |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1306 | EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1307 | let mayLoad = 1, hasSideEffects = 0 in |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1308 | def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1309 | (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), |
| 1310 | !strconcat(OpcodeStr, |
| 1311 | "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"), |
| 1312 | []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>; |
| 1313 | } |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1314 | } |
| 1315 | multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { |
| 1316 | |
| 1317 | def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1318 | (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2), |
| 1319 | !strconcat(OpcodeStr, |
| 1320 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 1321 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), |
Igor Breger | 64cfd3a | 2016-06-15 07:30:38 +0000 | [diff] [blame] | 1322 | [(set _.RC:$dst,(vselect _.KRCWM:$mask, |
| 1323 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)), |
| 1324 | (_.VT _.RC:$src1)))]>, |
Elena Demikhovsky | 3121449 | 2014-12-23 09:36:28 +0000 | [diff] [blame] | 1325 | EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1326 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1327 | let mayLoad = 1, hasSideEffects = 0 in |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1328 | def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1329 | (ins _.RC:$src1, _.ScalarMemOp:$src2), |
| 1330 | !strconcat(OpcodeStr, |
| 1331 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst|", |
| 1332 | "$dst, $src1, ${src2}", _.BroadcastStr, "}"), |
Elena Demikhovsky | 3121449 | 2014-12-23 09:36:28 +0000 | [diff] [blame] | 1333 | []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1334 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1335 | } |
| 1336 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1337 | multiclass blendmask_dq <bits<8> opc, string OpcodeStr, |
| 1338 | AVX512VLVectorVTInfo VTInfo> { |
| 1339 | defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, |
| 1340 | avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1341 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1342 | let Predicates = [HasVLX] in { |
| 1343 | defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>, |
| 1344 | avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256; |
| 1345 | defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>, |
| 1346 | avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128; |
| 1347 | } |
| 1348 | } |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1349 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1350 | multiclass blendmask_bw <bits<8> opc, string OpcodeStr, |
| 1351 | AVX512VLVectorVTInfo VTInfo> { |
| 1352 | let Predicates = [HasBWI] in |
| 1353 | defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512; |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1354 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1355 | let Predicates = [HasBWI, HasVLX] in { |
| 1356 | defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256; |
| 1357 | defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128; |
| 1358 | } |
| 1359 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1360 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1361 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1362 | defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>; |
| 1363 | defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W; |
| 1364 | defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>; |
| 1365 | defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W; |
| 1366 | defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>; |
| 1367 | defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W; |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1368 | |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1369 | |
Craig Topper | 0fcf925 | 2016-06-07 07:27:51 +0000 | [diff] [blame] | 1370 | let Predicates = [HasAVX512, NoVLX] in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1371 | def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1), |
| 1372 | (v8f32 VR256X:$src2))), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 1373 | (EXTRACT_SUBREG |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1374 | (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1375 | (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)), |
| 1376 | (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| 1377 | |
| 1378 | def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1), |
| 1379 | (v8i32 VR256X:$src2))), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 1380 | (EXTRACT_SUBREG |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1381 | (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1382 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)), |
| 1383 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| 1384 | } |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1385 | //===----------------------------------------------------------------------===// |
| 1386 | // Compare Instructions |
| 1387 | //===----------------------------------------------------------------------===// |
| 1388 | |
| 1389 | // avx512_cmp_scalar - AVX512 CMPSS and CMPSD |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1390 | |
| 1391 | multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{ |
| 1392 | |
| 1393 | defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 1394 | (outs _.KRC:$dst), |
| 1395 | (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc), |
| 1396 | "vcmp${cc}"#_.Suffix, |
| 1397 | "$src2, $src1", "$src1, $src2", |
| 1398 | (OpNode (_.VT _.RC:$src1), |
| 1399 | (_.VT _.RC:$src2), |
| 1400 | imm:$cc)>, EVEX_4V; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1401 | defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _, |
| 1402 | (outs _.KRC:$dst), |
| 1403 | (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc), |
| 1404 | "vcmp${cc}"#_.Suffix, |
| 1405 | "$src2, $src1", "$src1, $src2", |
| 1406 | (OpNode (_.VT _.RC:$src1), |
| 1407 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), |
| 1408 | imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>; |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1409 | |
| 1410 | defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 1411 | (outs _.KRC:$dst), |
| 1412 | (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc), |
| 1413 | "vcmp${cc}"#_.Suffix, |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 1414 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1415 | (OpNodeRnd (_.VT _.RC:$src1), |
| 1416 | (_.VT _.RC:$src2), |
| 1417 | imm:$cc, |
| 1418 | (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B; |
| 1419 | // Accept explicit immediate argument form instead of comparison code. |
Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 1420 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1421 | defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 1422 | (outs VK1:$dst), |
| 1423 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 1424 | "vcmp"#_.Suffix, |
| 1425 | "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V; |
| 1426 | defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _, |
| 1427 | (outs _.KRC:$dst), |
Igor Breger | 4511e76 | 2016-02-22 11:48:27 +0000 | [diff] [blame] | 1428 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc), |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1429 | "vcmp"#_.Suffix, |
| 1430 | "$cc, $src2, $src1", "$src1, $src2, $cc">, |
| 1431 | EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>; |
| 1432 | |
| 1433 | defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 1434 | (outs _.KRC:$dst), |
| 1435 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 1436 | "vcmp"#_.Suffix, |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 1437 | "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">, |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1438 | EVEX_4V, EVEX_B; |
| 1439 | }// let isAsmParserOnly = 1, hasSideEffects = 0 |
| 1440 | |
| 1441 | let isCodeGenOnly = 1 in { |
| 1442 | def rr : AVX512Ii8<0xC2, MRMSrcReg, |
| 1443 | (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc), |
| 1444 | !strconcat("vcmp${cc}", _.Suffix, |
| 1445 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1446 | [(set _.KRC:$dst, (OpNode _.FRC:$src1, |
| 1447 | _.FRC:$src2, |
| 1448 | imm:$cc))], |
| 1449 | IIC_SSE_ALU_F32S_RR>, EVEX_4V; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1450 | def rm : AVX512Ii8<0xC2, MRMSrcMem, |
| 1451 | (outs _.KRC:$dst), |
| 1452 | (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc), |
| 1453 | !strconcat("vcmp${cc}", _.Suffix, |
| 1454 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1455 | [(set _.KRC:$dst, (OpNode _.FRC:$src1, |
| 1456 | (_.ScalarLdFrag addr:$src2), |
| 1457 | imm:$cc))], |
| 1458 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1459 | } |
| 1460 | } |
| 1461 | |
| 1462 | let Predicates = [HasAVX512] in { |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1463 | defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>, |
| 1464 | AVX512XSIi8Base; |
| 1465 | defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>, |
| 1466 | AVX512XDIi8Base, VEX_W; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1467 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1468 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1469 | multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 1470 | X86VectorVTInfo _> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1471 | def rr : AVX512BI<opc, MRMSrcReg, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1472 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2), |
| 1473 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1474 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1475 | IIC_SSE_ALU_F32P_RR>, EVEX_4V; |
| 1476 | def rm : AVX512BI<opc, MRMSrcMem, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1477 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2), |
| 1478 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1479 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 1480 | (_.VT (bitconvert (_.LdFrag addr:$src2)))))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1481 | IIC_SSE_ALU_F32P_RM>, EVEX_4V; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1482 | def rrk : AVX512BI<opc, MRMSrcReg, |
| 1483 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
| 1484 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|", |
| 1485 | "$dst {${mask}}, $src1, $src2}"), |
| 1486 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1487 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))], |
| 1488 | IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1489 | def rmk : AVX512BI<opc, MRMSrcMem, |
| 1490 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), |
| 1491 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|", |
| 1492 | "$dst {${mask}}, $src1, $src2}"), |
| 1493 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1494 | (OpNode (_.VT _.RC:$src1), |
| 1495 | (_.VT (bitconvert |
| 1496 | (_.LdFrag addr:$src2))))))], |
| 1497 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1498 | } |
| 1499 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1500 | multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1501 | X86VectorVTInfo _> : |
| 1502 | avx512_icmp_packed<opc, OpcodeStr, OpNode, _> { |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1503 | def rmb : AVX512BI<opc, MRMSrcMem, |
| 1504 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2), |
| 1505 | !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst", |
| 1506 | "|$dst, $src1, ${src2}", _.BroadcastStr, "}"), |
| 1507 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 1508 | (X86VBroadcast (_.ScalarLdFrag addr:$src2))))], |
| 1509 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B; |
| 1510 | def rmbk : AVX512BI<opc, MRMSrcMem, |
| 1511 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, |
| 1512 | _.ScalarMemOp:$src2), |
| 1513 | !strconcat(OpcodeStr, |
| 1514 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 1515 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), |
| 1516 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1517 | (OpNode (_.VT _.RC:$src1), |
| 1518 | (X86VBroadcast |
| 1519 | (_.ScalarLdFrag addr:$src2)))))], |
| 1520 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1521 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1522 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1523 | multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 1524 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 1525 | let Predicates = [prd] in |
| 1526 | defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>, |
| 1527 | EVEX_V512; |
| 1528 | |
| 1529 | let Predicates = [prd, HasVLX] in { |
| 1530 | defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>, |
| 1531 | EVEX_V256; |
| 1532 | defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>, |
| 1533 | EVEX_V128; |
| 1534 | } |
| 1535 | } |
| 1536 | |
| 1537 | multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr, |
| 1538 | SDNode OpNode, AVX512VLVectorVTInfo VTInfo, |
| 1539 | Predicate prd> { |
| 1540 | let Predicates = [prd] in |
| 1541 | defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>, |
| 1542 | EVEX_V512; |
| 1543 | |
| 1544 | let Predicates = [prd, HasVLX] in { |
| 1545 | defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>, |
| 1546 | EVEX_V256; |
| 1547 | defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>, |
| 1548 | EVEX_V128; |
| 1549 | } |
| 1550 | } |
| 1551 | |
| 1552 | defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm, |
| 1553 | avx512vl_i8_info, HasBWI>, |
| 1554 | EVEX_CD8<8, CD8VF>; |
| 1555 | |
| 1556 | defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm, |
| 1557 | avx512vl_i16_info, HasBWI>, |
| 1558 | EVEX_CD8<16, CD8VF>; |
| 1559 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1560 | defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1561 | avx512vl_i32_info, HasAVX512>, |
| 1562 | EVEX_CD8<32, CD8VF>; |
| 1563 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1564 | defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1565 | avx512vl_i64_info, HasAVX512>, |
| 1566 | T8PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| 1567 | |
| 1568 | defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm, |
| 1569 | avx512vl_i8_info, HasBWI>, |
| 1570 | EVEX_CD8<8, CD8VF>; |
| 1571 | |
| 1572 | defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm, |
| 1573 | avx512vl_i16_info, HasBWI>, |
| 1574 | EVEX_CD8<16, CD8VF>; |
| 1575 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1576 | defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1577 | avx512vl_i32_info, HasAVX512>, |
| 1578 | EVEX_CD8<32, CD8VF>; |
| 1579 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1580 | defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1581 | avx512vl_i64_info, HasAVX512>, |
| 1582 | T8PD, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1583 | |
| 1584 | def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1585 | (COPY_TO_REGCLASS (VPCMPGTDZrr |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1586 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)), |
| 1587 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>; |
| 1588 | |
| 1589 | def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1590 | (COPY_TO_REGCLASS (VPCMPEQDZrr |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1591 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)), |
| 1592 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>; |
| 1593 | |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1594 | multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode, |
| 1595 | X86VectorVTInfo _> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1596 | def rri : AVX512AIi8<opc, MRMSrcReg, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1597 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc), |
Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 1598 | !strconcat("vpcmp${cc}", Suffix, |
| 1599 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1600 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| 1601 | imm:$cc))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1602 | IIC_SSE_ALU_F32P_RR>, EVEX_4V; |
| 1603 | def rmi : AVX512AIi8<opc, MRMSrcMem, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1604 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc), |
Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 1605 | !strconcat("vpcmp${cc}", Suffix, |
| 1606 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1607 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 1608 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1609 | imm:$cc))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1610 | IIC_SSE_ALU_F32P_RM>, EVEX_4V; |
| 1611 | def rrik : AVX512AIi8<opc, MRMSrcReg, |
| 1612 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1613 | AVX512ICC:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1614 | !strconcat("vpcmp${cc}", Suffix, |
| 1615 | "\t{$src2, $src1, $dst {${mask}}|", |
| 1616 | "$dst {${mask}}, $src1, $src2}"), |
| 1617 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1618 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1619 | imm:$cc)))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1620 | IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K; |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1621 | def rmik : AVX512AIi8<opc, MRMSrcMem, |
| 1622 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1623 | AVX512ICC:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1624 | !strconcat("vpcmp${cc}", Suffix, |
| 1625 | "\t{$src2, $src1, $dst {${mask}}|", |
| 1626 | "$dst {${mask}}, $src1, $src2}"), |
| 1627 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1628 | (OpNode (_.VT _.RC:$src1), |
| 1629 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1630 | imm:$cc)))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1631 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K; |
| 1632 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1633 | // Accept explicit immediate argument form instead of comparison code. |
Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 1634 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1635 | def rri_alt : AVX512AIi8<opc, MRMSrcReg, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1636 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1637 | !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|", |
| 1638 | "$dst, $src1, $src2, $cc}"), |
Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 1639 | [], IIC_SSE_ALU_F32P_RR>, EVEX_4V; |
Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 1640 | let mayLoad = 1 in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1641 | def rmi_alt : AVX512AIi8<opc, MRMSrcMem, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1642 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1643 | !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|", |
| 1644 | "$dst, $src1, $src2, $cc}"), |
Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 1645 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V; |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1646 | def rrik_alt : AVX512AIi8<opc, MRMSrcReg, |
| 1647 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1648 | u8imm:$cc), |
Adam Nemet | 16de248 | 2014-07-01 18:03:45 +0000 | [diff] [blame] | 1649 | !strconcat("vpcmp", Suffix, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1650 | "\t{$cc, $src2, $src1, $dst {${mask}}|", |
| 1651 | "$dst {${mask}}, $src1, $src2, $cc}"), |
| 1652 | [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K; |
Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 1653 | let mayLoad = 1 in |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1654 | def rmik_alt : AVX512AIi8<opc, MRMSrcMem, |
| 1655 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1656 | u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1657 | !strconcat("vpcmp", Suffix, |
| 1658 | "\t{$cc, $src2, $src1, $dst {${mask}}|", |
| 1659 | "$dst {${mask}}, $src1, $src2, $cc}"), |
Adam Nemet | 16de248 | 2014-07-01 18:03:45 +0000 | [diff] [blame] | 1660 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1661 | } |
| 1662 | } |
| 1663 | |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1664 | multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode, |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1665 | X86VectorVTInfo _> : |
| 1666 | avx512_icmp_cc<opc, Suffix, OpNode, _> { |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1667 | def rmib : AVX512AIi8<opc, MRMSrcMem, |
| 1668 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1669 | AVX512ICC:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1670 | !strconcat("vpcmp${cc}", Suffix, |
| 1671 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst|", |
| 1672 | "$dst, $src1, ${src2}", _.BroadcastStr, "}"), |
| 1673 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 1674 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1675 | imm:$cc))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1676 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B; |
| 1677 | def rmibk : AVX512AIi8<opc, MRMSrcMem, |
| 1678 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1679 | _.ScalarMemOp:$src2, AVX512ICC:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1680 | !strconcat("vpcmp${cc}", Suffix, |
| 1681 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 1682 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), |
| 1683 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1684 | (OpNode (_.VT _.RC:$src1), |
| 1685 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1686 | imm:$cc)))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1687 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1688 | |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1689 | // Accept explicit immediate argument form instead of comparison code. |
Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 1690 | let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in { |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1691 | def rmib_alt : AVX512AIi8<opc, MRMSrcMem, |
| 1692 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1693 | u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1694 | !strconcat("vpcmp", Suffix, |
| 1695 | "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|", |
| 1696 | "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"), |
| 1697 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B; |
| 1698 | def rmibk_alt : AVX512AIi8<opc, MRMSrcMem, |
| 1699 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1700 | _.ScalarMemOp:$src2, u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1701 | !strconcat("vpcmp", Suffix, |
| 1702 | "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 1703 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"), |
| 1704 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B; |
| 1705 | } |
| 1706 | } |
| 1707 | |
| 1708 | multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode, |
| 1709 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 1710 | let Predicates = [prd] in |
| 1711 | defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512; |
| 1712 | |
| 1713 | let Predicates = [prd, HasVLX] in { |
| 1714 | defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256; |
| 1715 | defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128; |
| 1716 | } |
| 1717 | } |
| 1718 | |
| 1719 | multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode, |
| 1720 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 1721 | let Predicates = [prd] in |
| 1722 | defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>, |
| 1723 | EVEX_V512; |
| 1724 | |
| 1725 | let Predicates = [prd, HasVLX] in { |
| 1726 | defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>, |
| 1727 | EVEX_V256; |
| 1728 | defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>, |
| 1729 | EVEX_V128; |
| 1730 | } |
| 1731 | } |
| 1732 | |
| 1733 | defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info, |
| 1734 | HasBWI>, EVEX_CD8<8, CD8VF>; |
| 1735 | defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info, |
| 1736 | HasBWI>, EVEX_CD8<8, CD8VF>; |
| 1737 | |
| 1738 | defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info, |
| 1739 | HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>; |
| 1740 | defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info, |
| 1741 | HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>; |
| 1742 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1743 | defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1744 | HasAVX512>, EVEX_CD8<32, CD8VF>; |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1745 | defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1746 | HasAVX512>, EVEX_CD8<32, CD8VF>; |
| 1747 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1748 | defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1749 | HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>; |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1750 | defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1751 | HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1752 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 1753 | multiclass avx512_vcmp_common<X86VectorVTInfo _> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1754 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 1755 | defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 1756 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc), |
| 1757 | "vcmp${cc}"#_.Suffix, |
| 1758 | "$src2, $src1", "$src1, $src2", |
| 1759 | (X86cmpm (_.VT _.RC:$src1), |
| 1760 | (_.VT _.RC:$src2), |
| 1761 | imm:$cc)>; |
| 1762 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1763 | defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _, |
| 1764 | (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc), |
| 1765 | "vcmp${cc}"#_.Suffix, |
| 1766 | "$src2, $src1", "$src1, $src2", |
| 1767 | (X86cmpm (_.VT _.RC:$src1), |
| 1768 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
| 1769 | imm:$cc)>; |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 1770 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1771 | defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _, |
| 1772 | (outs _.KRC:$dst), |
| 1773 | (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc), |
| 1774 | "vcmp${cc}"#_.Suffix, |
| 1775 | "${src2}"##_.BroadcastStr##", $src1", |
| 1776 | "$src1, ${src2}"##_.BroadcastStr, |
| 1777 | (X86cmpm (_.VT _.RC:$src1), |
| 1778 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), |
| 1779 | imm:$cc)>,EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1780 | // Accept explicit immediate argument form instead of comparison code. |
Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 1781 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 1782 | defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 1783 | (outs _.KRC:$dst), |
| 1784 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 1785 | "vcmp"#_.Suffix, |
| 1786 | "$cc, $src2, $src1", "$src1, $src2, $cc">; |
| 1787 | |
| 1788 | let mayLoad = 1 in { |
| 1789 | defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _, |
| 1790 | (outs _.KRC:$dst), |
| 1791 | (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc), |
| 1792 | "vcmp"#_.Suffix, |
| 1793 | "$cc, $src2, $src1", "$src1, $src2, $cc">; |
| 1794 | |
| 1795 | defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _, |
| 1796 | (outs _.KRC:$dst), |
| 1797 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc), |
| 1798 | "vcmp"#_.Suffix, |
| 1799 | "$cc, ${src2}"##_.BroadcastStr##", $src1", |
| 1800 | "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B; |
| 1801 | } |
| 1802 | } |
| 1803 | } |
| 1804 | |
| 1805 | multiclass avx512_vcmp_sae<X86VectorVTInfo _> { |
| 1806 | // comparison code form (VCMP[EQ/LT/LE/...] |
| 1807 | defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 1808 | (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc), |
| 1809 | "vcmp${cc}"#_.Suffix, |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 1810 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 1811 | (X86cmpmRnd (_.VT _.RC:$src1), |
| 1812 | (_.VT _.RC:$src2), |
| 1813 | imm:$cc, |
| 1814 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| 1815 | |
| 1816 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
| 1817 | defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 1818 | (outs _.KRC:$dst), |
| 1819 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 1820 | "vcmp"#_.Suffix, |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 1821 | "$cc, {sae}, $src2, $src1", |
| 1822 | "$src1, $src2, {sae}, $cc">, EVEX_B; |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 1823 | } |
| 1824 | } |
| 1825 | |
| 1826 | multiclass avx512_vcmp<AVX512VLVectorVTInfo _> { |
| 1827 | let Predicates = [HasAVX512] in { |
| 1828 | defm Z : avx512_vcmp_common<_.info512>, |
| 1829 | avx512_vcmp_sae<_.info512>, EVEX_V512; |
| 1830 | |
| 1831 | } |
| 1832 | let Predicates = [HasAVX512,HasVLX] in { |
| 1833 | defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128; |
| 1834 | defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1835 | } |
| 1836 | } |
| 1837 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 1838 | defm VCMPPD : avx512_vcmp<avx512vl_f64_info>, |
| 1839 | AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
| 1840 | defm VCMPPS : avx512_vcmp<avx512vl_f32_info>, |
| 1841 | AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1842 | |
| 1843 | def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)), |
| 1844 | (COPY_TO_REGCLASS (VCMPPSZrri |
| 1845 | (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)), |
| 1846 | (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)), |
| 1847 | imm:$cc), VK8)>; |
| 1848 | def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)), |
| 1849 | (COPY_TO_REGCLASS (VPCMPDZrri |
| 1850 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)), |
| 1851 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)), |
| 1852 | imm:$cc), VK8)>; |
| 1853 | def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)), |
| 1854 | (COPY_TO_REGCLASS (VPCMPUDZrri |
| 1855 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)), |
| 1856 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)), |
| 1857 | imm:$cc), VK8)>; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 1858 | |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1859 | // ---------------------------------------------------------------- |
| 1860 | // FPClass |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 1861 | //handle fpclass instruction mask = op(reg_scalar,imm) |
| 1862 | // op(mem_scalar,imm) |
| 1863 | multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 1864 | X86VectorVTInfo _, Predicate prd> { |
| 1865 | let Predicates = [prd] in { |
| 1866 | def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst), |
| 1867 | (ins _.RC:$src1, i32u8imm:$src2), |
Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 1868 | OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 1869 | [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1), |
| 1870 | (i32 imm:$src2)))], NoItinerary>; |
| 1871 | def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst), |
| 1872 | (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2), |
| 1873 | OpcodeStr##_.Suffix# |
Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 1874 | "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 1875 | [(set _.KRC:$dst,(or _.KRCWM:$mask, |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 1876 | (OpNode (_.VT _.RC:$src1), |
| 1877 | (i32 imm:$src2))))], NoItinerary>, EVEX_K; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1878 | let AddedComplexity = 20 in { |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 1879 | def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 1880 | (ins _.MemOp:$src1, i32u8imm:$src2), |
| 1881 | OpcodeStr##_.Suffix## |
Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 1882 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 1883 | [(set _.KRC:$dst, |
| 1884 | (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 1885 | (i32 imm:$src2)))], NoItinerary>; |
| 1886 | def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 1887 | (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2), |
| 1888 | OpcodeStr##_.Suffix## |
Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 1889 | "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 1890 | [(set _.KRC:$dst,(or _.KRCWM:$mask, |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 1891 | (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 1892 | (i32 imm:$src2))))], NoItinerary>, EVEX_K; |
| 1893 | } |
| 1894 | } |
| 1895 | } |
| 1896 | |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1897 | //handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm) |
| 1898 | // fpclass(reg_vec, mem_vec, imm) |
| 1899 | // fpclass(reg_vec, broadcast(eltVt), imm) |
| 1900 | multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 1901 | X86VectorVTInfo _, string mem, string broadcast>{ |
| 1902 | def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst), |
| 1903 | (ins _.RC:$src1, i32u8imm:$src2), |
Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 1904 | OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1905 | [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1), |
| 1906 | (i32 imm:$src2)))], NoItinerary>; |
| 1907 | def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst), |
| 1908 | (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2), |
| 1909 | OpcodeStr##_.Suffix# |
Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 1910 | "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 1911 | [(set _.KRC:$dst,(or _.KRCWM:$mask, |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1912 | (OpNode (_.VT _.RC:$src1), |
| 1913 | (i32 imm:$src2))))], NoItinerary>, EVEX_K; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1914 | def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 1915 | (ins _.MemOp:$src1, i32u8imm:$src2), |
| 1916 | OpcodeStr##_.Suffix##mem# |
| 1917 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 1918 | [(set _.KRC:$dst,(OpNode |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1919 | (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 1920 | (i32 imm:$src2)))], NoItinerary>; |
| 1921 | def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 1922 | (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2), |
| 1923 | OpcodeStr##_.Suffix##mem# |
| 1924 | "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 1925 | [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1926 | (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 1927 | (i32 imm:$src2))))], NoItinerary>, EVEX_K; |
| 1928 | def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 1929 | (ins _.ScalarMemOp:$src1, i32u8imm:$src2), |
| 1930 | OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"## |
| 1931 | _.BroadcastStr##", $dst|$dst, ${src1}" |
| 1932 | ##_.BroadcastStr##", $src2}", |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 1933 | [(set _.KRC:$dst,(OpNode |
| 1934 | (_.VT (X86VBroadcast |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1935 | (_.ScalarLdFrag addr:$src1))), |
| 1936 | (i32 imm:$src2)))], NoItinerary>,EVEX_B; |
| 1937 | def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 1938 | (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2), |
| 1939 | OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"## |
| 1940 | _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"## |
| 1941 | _.BroadcastStr##", $src2}", |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 1942 | [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode |
| 1943 | (_.VT (X86VBroadcast |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1944 | (_.ScalarLdFrag addr:$src1))), |
| 1945 | (i32 imm:$src2))))], NoItinerary>, |
| 1946 | EVEX_B, EVEX_K; |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1947 | } |
| 1948 | |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1949 | multiclass avx512_vector_fpclass_all<string OpcodeStr, |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 1950 | AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd, |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1951 | string broadcast>{ |
| 1952 | let Predicates = [prd] in { |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 1953 | defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}", |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1954 | broadcast>, EVEX_V512; |
| 1955 | } |
| 1956 | let Predicates = [prd, HasVLX] in { |
| 1957 | defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}", |
| 1958 | broadcast>, EVEX_V128; |
| 1959 | defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}", |
| 1960 | broadcast>, EVEX_V256; |
| 1961 | } |
| 1962 | } |
| 1963 | |
| 1964 | multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec, |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 1965 | bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{ |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 1966 | defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec, |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 1967 | VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 1968 | defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec, |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 1969 | VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W; |
| 1970 | defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode, |
| 1971 | f32x_info, prd>, EVEX_CD8<32, CD8VT1>; |
| 1972 | defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode, |
| 1973 | f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W; |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1974 | } |
| 1975 | |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 1976 | defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass, |
| 1977 | X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX; |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 1978 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 1979 | //----------------------------------------------------------------- |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1980 | // Mask register copy, including |
| 1981 | // - copy between mask registers |
| 1982 | // - load/store mask registers |
| 1983 | // - copy from GPR to mask register and vice versa |
| 1984 | // |
| 1985 | multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk, |
| 1986 | string OpcodeStr, RegisterClass KRC, |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1987 | ValueType vvt, X86MemOperand x86memop> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1988 | let hasSideEffects = 0 in |
| 1989 | def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src), |
| 1990 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>; |
| 1991 | def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src), |
| 1992 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 1993 | [(set KRC:$dst, (vvt (load addr:$src)))]>; |
| 1994 | def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src), |
| 1995 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 1996 | [(store KRC:$src, addr:$dst)]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1997 | } |
| 1998 | |
| 1999 | multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk, |
| 2000 | string OpcodeStr, |
| 2001 | RegisterClass KRC, RegisterClass GRC> { |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 2002 | let hasSideEffects = 0 in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2003 | def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2004 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2005 | def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2006 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2007 | } |
| 2008 | } |
| 2009 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2010 | let Predicates = [HasDQI] in |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2011 | defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>, |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2012 | avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>, |
| 2013 | VEX, PD; |
| 2014 | |
| 2015 | let Predicates = [HasAVX512] in |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2016 | defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>, |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2017 | avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 2018 | VEX, PS; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2019 | |
| 2020 | let Predicates = [HasBWI] in { |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2021 | defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>, |
| 2022 | VEX, PD, VEX_W; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2023 | defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>, |
| 2024 | VEX, XD; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2025 | defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>, |
| 2026 | VEX, PS, VEX_W; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2027 | defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>, |
| 2028 | VEX, XD, VEX_W; |
| 2029 | } |
| 2030 | |
| 2031 | // GR from/to mask register |
| 2032 | let Predicates = [HasDQI] in { |
| 2033 | def : Pat<(v8i1 (bitconvert (i8 GR8:$src))), |
| 2034 | (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>; |
| 2035 | def : Pat<(i8 (bitconvert (v8i1 VK8:$src))), |
| 2036 | (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>; |
Craig Topper | ddab395 | 2016-06-14 03:12:54 +0000 | [diff] [blame] | 2037 | def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))), |
| 2038 | (KMOVBrk VK8:$src)>; |
Craig Topper | 283418f | 2016-06-21 07:37:32 +0000 | [diff] [blame] | 2039 | def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))), |
| 2040 | (KMOVBrk VK8:$src)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2041 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2042 | let Predicates = [HasAVX512] in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2043 | def : Pat<(v16i1 (bitconvert (i16 GR16:$src))), |
| 2044 | (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>; |
| 2045 | def : Pat<(i16 (bitconvert (v16i1 VK16:$src))), |
| 2046 | (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>; |
Craig Topper | ddab395 | 2016-06-14 03:12:54 +0000 | [diff] [blame] | 2047 | def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))), |
| 2048 | (KMOVWrk VK16:$src)>; |
Craig Topper | 283418f | 2016-06-21 07:37:32 +0000 | [diff] [blame] | 2049 | def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))), |
| 2050 | (KMOVWrk VK16:$src)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2051 | } |
| 2052 | let Predicates = [HasBWI] in { |
| 2053 | def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>; |
| 2054 | def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>; |
| 2055 | } |
| 2056 | let Predicates = [HasBWI] in { |
| 2057 | def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>; |
| 2058 | def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>; |
| 2059 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2060 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2061 | // Load/store kreg |
| 2062 | let Predicates = [HasDQI] in { |
| 2063 | def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst), |
| 2064 | (KMOVBmk addr:$dst, VK8:$src)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2065 | def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))), |
| 2066 | (KMOVBkm addr:$src)>; |
Elena Demikhovsky | 9f83c73 | 2015-09-02 09:20:58 +0000 | [diff] [blame] | 2067 | |
| 2068 | def : Pat<(store VK4:$src, addr:$dst), |
| 2069 | (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>; |
| 2070 | def : Pat<(store VK2:$src, addr:$dst), |
| 2071 | (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>; |
Igor Breger | d6c187b | 2016-01-27 08:43:25 +0000 | [diff] [blame] | 2072 | def : Pat<(store VK1:$src, addr:$dst), |
| 2073 | (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>; |
Elena Demikhovsky | 5e426f7 | 2016-04-03 08:41:12 +0000 | [diff] [blame] | 2074 | |
| 2075 | def : Pat<(v2i1 (load addr:$src)), |
| 2076 | (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>; |
| 2077 | def : Pat<(v4i1 (load addr:$src)), |
| 2078 | (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2079 | } |
| 2080 | let Predicates = [HasAVX512, NoDQI] in { |
Igor Breger | d6c187b | 2016-01-27 08:43:25 +0000 | [diff] [blame] | 2081 | def : Pat<(store VK1:$src, addr:$dst), |
| 2082 | (MOV8mr addr:$dst, |
| 2083 | (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), |
| 2084 | sub_8bit))>; |
| 2085 | def : Pat<(store VK2:$src, addr:$dst), |
| 2086 | (MOV8mr addr:$dst, |
| 2087 | (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)), |
| 2088 | sub_8bit))>; |
| 2089 | def : Pat<(store VK4:$src, addr:$dst), |
| 2090 | (MOV8mr addr:$dst, |
| 2091 | (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)), |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 2092 | sub_8bit))>; |
Igor Breger | d6c187b | 2016-01-27 08:43:25 +0000 | [diff] [blame] | 2093 | def : Pat<(store VK8:$src, addr:$dst), |
| 2094 | (MOV8mr addr:$dst, |
| 2095 | (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)), |
| 2096 | sub_8bit))>; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 2097 | |
Elena Demikhovsky | 5e426f7 | 2016-04-03 08:41:12 +0000 | [diff] [blame] | 2098 | def : Pat<(v8i1 (load addr:$src)), |
Craig Topper | 99e30e6 | 2016-06-14 03:13:00 +0000 | [diff] [blame] | 2099 | (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>; |
Elena Demikhovsky | 5e426f7 | 2016-04-03 08:41:12 +0000 | [diff] [blame] | 2100 | def : Pat<(v2i1 (load addr:$src)), |
Craig Topper | 99e30e6 | 2016-06-14 03:13:00 +0000 | [diff] [blame] | 2101 | (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>; |
Elena Demikhovsky | 5e426f7 | 2016-04-03 08:41:12 +0000 | [diff] [blame] | 2102 | def : Pat<(v4i1 (load addr:$src)), |
Craig Topper | 99e30e6 | 2016-06-14 03:13:00 +0000 | [diff] [blame] | 2103 | (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2104 | } |
Elena Demikhovsky | 5e426f7 | 2016-04-03 08:41:12 +0000 | [diff] [blame] | 2105 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2106 | let Predicates = [HasAVX512] in { |
| 2107 | def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2108 | (KMOVWmk addr:$dst, VK16:$src)>; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2109 | def : Pat<(i1 (load addr:$src)), |
Craig Topper | 34d9707 | 2016-06-14 03:13:03 +0000 | [diff] [blame] | 2110 | (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2111 | def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))), |
| 2112 | (KMOVWkm addr:$src)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2113 | } |
| 2114 | let Predicates = [HasBWI] in { |
| 2115 | def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst), |
| 2116 | (KMOVDmk addr:$dst, VK32:$src)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2117 | def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))), |
| 2118 | (KMOVDkm addr:$src)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2119 | def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst), |
| 2120 | (KMOVQmk addr:$dst, VK64:$src)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2121 | def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))), |
| 2122 | (KMOVQkm addr:$src)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2123 | } |
Elena Demikhovsky | c5f6726 | 2013-12-17 08:33:15 +0000 | [diff] [blame] | 2124 | |
Elena Demikhovsky | ad0a56f | 2016-07-06 14:15:43 +0000 | [diff] [blame] | 2125 | def assertzext_i1 : PatFrag<(ops node:$src), (assertzext node:$src), [{ |
| 2126 | return cast<VTSDNode>(N->getOperand(1))->getVT() == MVT::i1; |
| 2127 | }]>; |
| 2128 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2129 | let Predicates = [HasAVX512] in { |
Elena Demikhovsky | 34d2d76 | 2014-08-18 11:59:06 +0000 | [diff] [blame] | 2130 | def : Pat<(i1 (trunc (i64 GR64:$src))), |
Elena Demikhovsky | ad0a56f | 2016-07-06 14:15:43 +0000 | [diff] [blame] | 2131 | (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG (AND64ri8 $src, (i64 1)), |
| 2132 | sub_16bit)), VK1)>; |
| 2133 | |
| 2134 | def : Pat<(i1 (trunc (i64 (assertzext_i1 GR64:$src)))), |
| 2135 | (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG $src, sub_16bit)), VK1)>; |
Elena Demikhovsky | 34d2d76 | 2014-08-18 11:59:06 +0000 | [diff] [blame] | 2136 | |
Elena Demikhovsky | 64c9548 | 2013-12-24 14:24:07 +0000 | [diff] [blame] | 2137 | def : Pat<(i1 (trunc (i32 GR32:$src))), |
Elena Demikhovsky | ad0a56f | 2016-07-06 14:15:43 +0000 | [diff] [blame] | 2138 | (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG (AND32ri8 $src, (i32 1)), |
| 2139 | sub_16bit)), VK1)>; |
| 2140 | |
| 2141 | def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))), |
| 2142 | (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG $src, sub_16bit)), VK1)>; |
Elena Demikhovsky | 64c9548 | 2013-12-24 14:24:07 +0000 | [diff] [blame] | 2143 | |
| 2144 | def : Pat<(i1 (trunc (i8 GR8:$src))), |
Michael Kuperstein | c523333b | 2016-07-21 22:24:08 +0000 | [diff] [blame] | 2145 | (COPY_TO_REGCLASS (i16 (SUBREG_TO_REG (i64 0), (AND8ri $src, (i8 1)), |
Elena Demikhovsky | ad0a56f | 2016-07-06 14:15:43 +0000 | [diff] [blame] | 2146 | sub_8bit)), VK1)>; |
| 2147 | |
| 2148 | def : Pat<(i1 (trunc (i8 (assertzext_i1 GR8:$src)))), |
| 2149 | (COPY_TO_REGCLASS (i16 (SUBREG_TO_REG (i64 0), $src, sub_8bit)), VK1)>; |
| 2150 | |
Elena Demikhovsky | c965701 | 2014-02-20 06:34:39 +0000 | [diff] [blame] | 2151 | def : Pat<(i1 (trunc (i16 GR16:$src))), |
Elena Demikhovsky | ad0a56f | 2016-07-06 14:15:43 +0000 | [diff] [blame] | 2152 | (COPY_TO_REGCLASS (AND16ri GR16:$src, (i16 1)), VK1)>; |
| 2153 | |
| 2154 | def : Pat<(i1 (trunc (i16 (assertzext_i1 GR16:$src)))), |
| 2155 | (COPY_TO_REGCLASS $src, VK1)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2156 | |
Elena Demikhovsky | 3ebfe11 | 2014-02-23 14:28:35 +0000 | [diff] [blame] | 2157 | def : Pat<(i32 (zext VK1:$src)), |
Elena Demikhovsky | ad0a56f | 2016-07-06 14:15:43 +0000 | [diff] [blame] | 2158 | (i32 (SUBREG_TO_REG (i64 0), (i16 (COPY_TO_REGCLASS $src, GR16)), |
| 2159 | sub_16bit))>; |
| 2160 | |
Elena Demikhovsky | 86c7b46 | 2015-05-27 14:09:33 +0000 | [diff] [blame] | 2161 | def : Pat<(i32 (anyext VK1:$src)), |
Elena Demikhovsky | ad0a56f | 2016-07-06 14:15:43 +0000 | [diff] [blame] | 2162 | (i32 (SUBREG_TO_REG (i64 0), (i16 (COPY_TO_REGCLASS $src, GR16)), |
| 2163 | sub_16bit))>; |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 2164 | |
Elena Demikhovsky | 64c9548 | 2013-12-24 14:24:07 +0000 | [diff] [blame] | 2165 | def : Pat<(i8 (zext VK1:$src)), |
Elena Demikhovsky | ad0a56f | 2016-07-06 14:15:43 +0000 | [diff] [blame] | 2166 | (i8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS VK1:$src, GR16)), sub_8bit))>; |
| 2167 | |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 2168 | def : Pat<(i8 (anyext VK1:$src)), |
Elena Demikhovsky | ad0a56f | 2016-07-06 14:15:43 +0000 | [diff] [blame] | 2169 | (i8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS $src, GR16)), sub_8bit))>; |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 2170 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 2171 | def : Pat<(i64 (zext VK1:$src)), |
Elena Demikhovsky | ad0a56f | 2016-07-06 14:15:43 +0000 | [diff] [blame] | 2172 | (i64 (SUBREG_TO_REG (i64 0), (i16 (COPY_TO_REGCLASS $src, GR16)), |
| 2173 | sub_16bit))>; |
| 2174 | |
Michael Kuperstein | 18d6d3d | 2016-06-17 20:21:17 +0000 | [diff] [blame] | 2175 | def : Pat<(i64 (anyext VK1:$src)), |
Elena Demikhovsky | ad0a56f | 2016-07-06 14:15:43 +0000 | [diff] [blame] | 2176 | (i64 (SUBREG_TO_REG (i64 0), (i16 (COPY_TO_REGCLASS $src, GR16)), |
| 2177 | sub_16bit))>; |
Michael Kuperstein | 18d6d3d | 2016-06-17 20:21:17 +0000 | [diff] [blame] | 2178 | |
Elena Demikhovsky | 750498c | 2014-02-17 07:29:33 +0000 | [diff] [blame] | 2179 | def : Pat<(i16 (zext VK1:$src)), |
Elena Demikhovsky | ad0a56f | 2016-07-06 14:15:43 +0000 | [diff] [blame] | 2180 | (COPY_TO_REGCLASS $src, GR16)>; |
| 2181 | |
Michael Kuperstein | 18d6d3d | 2016-06-17 20:21:17 +0000 | [diff] [blame] | 2182 | def : Pat<(i16 (anyext VK1:$src)), |
Elena Demikhovsky | ad0a56f | 2016-07-06 14:15:43 +0000 | [diff] [blame] | 2183 | (i16 (COPY_TO_REGCLASS $src, GR16))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2184 | } |
Elena Demikhovsky | 6015f5c | 2015-12-15 08:40:41 +0000 | [diff] [blame] | 2185 | def : Pat<(v16i1 (scalar_to_vector VK1:$src)), |
| 2186 | (COPY_TO_REGCLASS VK1:$src, VK16)>; |
| 2187 | def : Pat<(v8i1 (scalar_to_vector VK1:$src)), |
| 2188 | (COPY_TO_REGCLASS VK1:$src, VK8)>; |
| 2189 | def : Pat<(v4i1 (scalar_to_vector VK1:$src)), |
| 2190 | (COPY_TO_REGCLASS VK1:$src, VK4)>; |
| 2191 | def : Pat<(v2i1 (scalar_to_vector VK1:$src)), |
| 2192 | (COPY_TO_REGCLASS VK1:$src, VK2)>; |
| 2193 | def : Pat<(v32i1 (scalar_to_vector VK1:$src)), |
| 2194 | (COPY_TO_REGCLASS VK1:$src, VK32)>; |
| 2195 | def : Pat<(v64i1 (scalar_to_vector VK1:$src)), |
| 2196 | (COPY_TO_REGCLASS VK1:$src, VK64)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2197 | |
Igor Breger | d6c187b | 2016-01-27 08:43:25 +0000 | [diff] [blame] | 2198 | def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>; |
| 2199 | def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>; |
| 2200 | def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>; |
| 2201 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2202 | // With AVX-512 only, 8-bit mask is promoted to 16-bit mask. |
Elena Demikhovsky | 75d1489 | 2015-05-10 10:33:32 +0000 | [diff] [blame] | 2203 | let Predicates = [HasAVX512, NoDQI] in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2204 | // GR from/to 8-bit mask without native support |
| 2205 | def : Pat<(v8i1 (bitconvert (i8 GR8:$src))), |
| 2206 | (COPY_TO_REGCLASS |
Igor Breger | dd6522c | 2016-01-18 12:02:45 +0000 | [diff] [blame] | 2207 | (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)), VK8)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2208 | def : Pat<(i8 (bitconvert (v8i1 VK8:$src))), |
| 2209 | (EXTRACT_SUBREG |
| 2210 | (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)), |
| 2211 | sub_8bit)>; |
Craig Topper | ddab395 | 2016-06-14 03:12:54 +0000 | [diff] [blame] | 2212 | def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))), |
| 2213 | (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16))>; |
Craig Topper | 283418f | 2016-06-21 07:37:32 +0000 | [diff] [blame] | 2214 | def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))), |
| 2215 | (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16))>; |
Elena Demikhovsky | 75d1489 | 2015-05-10 10:33:32 +0000 | [diff] [blame] | 2216 | } |
Elena Demikhovsky | f61727d | 2015-05-20 14:32:03 +0000 | [diff] [blame] | 2217 | |
Elena Demikhovsky | 75d1489 | 2015-05-10 10:33:32 +0000 | [diff] [blame] | 2218 | let Predicates = [HasAVX512] in { |
Elena Demikhovsky | 9f423d6 | 2014-02-10 07:02:39 +0000 | [diff] [blame] | 2219 | def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2220 | (COPY_TO_REGCLASS VK16:$src, VK1)>; |
Elena Demikhovsky | 9f423d6 | 2014-02-10 07:02:39 +0000 | [diff] [blame] | 2221 | def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2222 | (COPY_TO_REGCLASS VK8:$src, VK1)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2223 | } |
| 2224 | let Predicates = [HasBWI] in { |
| 2225 | def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), |
| 2226 | (COPY_TO_REGCLASS VK32:$src, VK1)>; |
| 2227 | def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), |
| 2228 | (COPY_TO_REGCLASS VK64:$src, VK1)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2229 | } |
| 2230 | |
| 2231 | // Mask unary operation |
| 2232 | // - KNOT |
| 2233 | multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr, |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2234 | RegisterClass KRC, SDPatternOperator OpNode, |
| 2235 | Predicate prd> { |
| 2236 | let Predicates = [prd] in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2237 | def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2238 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2239 | [(set KRC:$dst, (OpNode KRC:$src))]>; |
| 2240 | } |
| 2241 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2242 | multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr, |
| 2243 | SDPatternOperator OpNode> { |
| 2244 | defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode, |
| 2245 | HasDQI>, VEX, PD; |
| 2246 | defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode, |
| 2247 | HasAVX512>, VEX, PS; |
| 2248 | defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode, |
| 2249 | HasBWI>, VEX, PD, VEX_W; |
| 2250 | defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode, |
| 2251 | HasBWI>, VEX, PS, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2252 | } |
| 2253 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2254 | defm KNOT : avx512_mask_unop_all<0x44, "knot", not>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2255 | |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2256 | multiclass avx512_mask_unop_int<string IntName, string InstName> { |
| 2257 | let Predicates = [HasAVX512] in |
| 2258 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w") |
| 2259 | (i16 GR16:$src)), |
| 2260 | (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr") |
| 2261 | (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>; |
| 2262 | } |
| 2263 | defm : avx512_mask_unop_int<"knot", "KNOT">; |
| 2264 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2265 | let Predicates = [HasDQI] in |
| 2266 | def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>; |
| 2267 | let Predicates = [HasAVX512] in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2268 | def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2269 | let Predicates = [HasBWI] in |
| 2270 | def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>; |
| 2271 | let Predicates = [HasBWI] in |
| 2272 | def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>; |
| 2273 | |
| 2274 | // KNL does not support KMOVB, 8-bit mask is promoted to 16-bit |
Elena Demikhovsky | d2cb3c8 | 2015-02-12 08:40:34 +0000 | [diff] [blame] | 2275 | let Predicates = [HasAVX512, NoDQI] in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2276 | def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), |
| 2277 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2278 | def : Pat<(not VK8:$src), |
| 2279 | (COPY_TO_REGCLASS |
| 2280 | (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2281 | } |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2282 | def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)), |
| 2283 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>; |
| 2284 | def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)), |
| 2285 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2286 | |
| 2287 | // Mask binary operation |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2288 | // - KAND, KANDN, KOR, KXNOR, KXOR |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2289 | multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr, |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2290 | RegisterClass KRC, SDPatternOperator OpNode, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2291 | Predicate prd, bit IsCommutable> { |
| 2292 | let Predicates = [prd], isCommutable = IsCommutable in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2293 | def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2), |
| 2294 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2295 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2296 | [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>; |
| 2297 | } |
| 2298 | |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2299 | multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr, |
Igor Breger | 59ac339 | 2015-08-31 11:50:23 +0000 | [diff] [blame] | 2300 | SDPatternOperator OpNode, bit IsCommutable, |
| 2301 | Predicate prdW = HasAVX512> { |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2302 | defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2303 | HasDQI, IsCommutable>, VEX_4V, VEX_L, PD; |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2304 | defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode, |
Igor Breger | 59ac339 | 2015-08-31 11:50:23 +0000 | [diff] [blame] | 2305 | prdW, IsCommutable>, VEX_4V, VEX_L, PS; |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2306 | defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2307 | HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD; |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2308 | defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2309 | HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2310 | } |
| 2311 | |
| 2312 | def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>; |
| 2313 | def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>; |
| 2314 | |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2315 | defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>; |
| 2316 | defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>; |
| 2317 | defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>; |
| 2318 | defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>; |
| 2319 | defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>; |
Igor Breger | 59ac339 | 2015-08-31 11:50:23 +0000 | [diff] [blame] | 2320 | defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>; |
Elena Demikhovsky | b64d7e8 | 2013-12-25 10:06:40 +0000 | [diff] [blame] | 2321 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2322 | multiclass avx512_mask_binop_int<string IntName, string InstName> { |
| 2323 | let Predicates = [HasAVX512] in |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2324 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w") |
| 2325 | (i16 GR16:$src1), (i16 GR16:$src2)), |
| 2326 | (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr") |
| 2327 | (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)), |
| 2328 | (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2329 | } |
| 2330 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2331 | defm : avx512_mask_binop_int<"kand", "KAND">; |
| 2332 | defm : avx512_mask_binop_int<"kandn", "KANDN">; |
| 2333 | defm : avx512_mask_binop_int<"kor", "KOR">; |
| 2334 | defm : avx512_mask_binop_int<"kxnor", "KXNOR">; |
| 2335 | defm : avx512_mask_binop_int<"kxor", "KXOR">; |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2336 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2337 | multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> { |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2338 | // With AVX512F, 8-bit mask is promoted to 16-bit mask, |
| 2339 | // for the DQI set, this type is legal and KxxxB instruction is used |
| 2340 | let Predicates = [NoDQI] in |
| 2341 | def : Pat<(OpNode VK8:$src1, VK8:$src2), |
| 2342 | (COPY_TO_REGCLASS |
| 2343 | (Inst (COPY_TO_REGCLASS VK8:$src1, VK16), |
| 2344 | (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>; |
| 2345 | |
| 2346 | // All types smaller than 8 bits require conversion anyway |
| 2347 | def : Pat<(OpNode VK1:$src1, VK1:$src2), |
| 2348 | (COPY_TO_REGCLASS (Inst |
| 2349 | (COPY_TO_REGCLASS VK1:$src1, VK16), |
| 2350 | (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>; |
| 2351 | def : Pat<(OpNode VK2:$src1, VK2:$src2), |
| 2352 | (COPY_TO_REGCLASS (Inst |
| 2353 | (COPY_TO_REGCLASS VK2:$src1, VK16), |
| 2354 | (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>; |
| 2355 | def : Pat<(OpNode VK4:$src1, VK4:$src2), |
| 2356 | (COPY_TO_REGCLASS (Inst |
| 2357 | (COPY_TO_REGCLASS VK4:$src1, VK16), |
| 2358 | (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2359 | } |
| 2360 | |
| 2361 | defm : avx512_binop_pat<and, KANDWrr>; |
| 2362 | defm : avx512_binop_pat<andn, KANDNWrr>; |
| 2363 | defm : avx512_binop_pat<or, KORWrr>; |
| 2364 | defm : avx512_binop_pat<xnor, KXNORWrr>; |
| 2365 | defm : avx512_binop_pat<xor, KXORWrr>; |
| 2366 | |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2367 | def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)), |
| 2368 | (KXNORWrr VK16:$src1, VK16:$src2)>; |
| 2369 | def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)), |
Elena Demikhovsky | 00c9ad5 | 2015-06-10 06:49:28 +0000 | [diff] [blame] | 2370 | (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>; |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2371 | def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)), |
Elena Demikhovsky | 00c9ad5 | 2015-06-10 06:49:28 +0000 | [diff] [blame] | 2372 | (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>; |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2373 | def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)), |
Elena Demikhovsky | 00c9ad5 | 2015-06-10 06:49:28 +0000 | [diff] [blame] | 2374 | (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>; |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2375 | |
| 2376 | let Predicates = [NoDQI] in |
| 2377 | def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)), |
| 2378 | (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16), |
| 2379 | (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>; |
| 2380 | |
| 2381 | def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)), |
| 2382 | (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16), |
| 2383 | (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>; |
| 2384 | |
| 2385 | def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)), |
| 2386 | (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16), |
| 2387 | (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>; |
| 2388 | |
| 2389 | def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)), |
| 2390 | (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16), |
| 2391 | (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>; |
| 2392 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2393 | // Mask unpacking |
Igor Breger | a54a1a8 | 2015-09-08 13:10:00 +0000 | [diff] [blame] | 2394 | multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT, |
| 2395 | RegisterClass KRCSrc, Predicate prd> { |
| 2396 | let Predicates = [prd] in { |
Craig Topper | ad2ce36 | 2016-01-05 07:44:08 +0000 | [diff] [blame] | 2397 | let hasSideEffects = 0 in |
Igor Breger | a54a1a8 | 2015-09-08 13:10:00 +0000 | [diff] [blame] | 2398 | def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst), |
| 2399 | (ins KRC:$src1, KRC:$src2), |
| 2400 | "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, |
| 2401 | VEX_4V, VEX_L; |
| 2402 | |
| 2403 | def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)), |
| 2404 | (!cast<Instruction>(NAME##rr) |
| 2405 | (COPY_TO_REGCLASS KRCSrc:$src2, KRC), |
| 2406 | (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>; |
| 2407 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2408 | } |
| 2409 | |
Igor Breger | a54a1a8 | 2015-09-08 13:10:00 +0000 | [diff] [blame] | 2410 | defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD; |
| 2411 | defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS; |
| 2412 | defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2413 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2414 | // Mask bit testing |
| 2415 | multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC, |
Igor Breger | 5ea0a681 | 2015-08-31 13:30:19 +0000 | [diff] [blame] | 2416 | SDNode OpNode, Predicate prd> { |
| 2417 | let Predicates = [prd], Defs = [EFLAGS] in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2418 | def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2419 | !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2420 | [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>; |
| 2421 | } |
| 2422 | |
Igor Breger | 5ea0a681 | 2015-08-31 13:30:19 +0000 | [diff] [blame] | 2423 | multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 2424 | Predicate prdW = HasAVX512> { |
| 2425 | defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>, |
| 2426 | VEX, PD; |
| 2427 | defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>, |
| 2428 | VEX, PS; |
| 2429 | defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>, |
| 2430 | VEX, PS, VEX_W; |
| 2431 | defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>, |
| 2432 | VEX, PD, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2433 | } |
| 2434 | |
| 2435 | defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>; |
Igor Breger | 5ea0a681 | 2015-08-31 13:30:19 +0000 | [diff] [blame] | 2436 | defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2437 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2438 | // Mask shift |
| 2439 | multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC, |
| 2440 | SDNode OpNode> { |
| 2441 | let Predicates = [HasAVX512] in |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2442 | def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2443 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2444 | "\t{$imm, $src, $dst|$dst, $src, $imm}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2445 | [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>; |
| 2446 | } |
| 2447 | |
| 2448 | multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr, |
| 2449 | SDNode OpNode> { |
| 2450 | defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>, |
Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 2451 | VEX, TAPD, VEX_W; |
| 2452 | let Predicates = [HasDQI] in |
| 2453 | defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>, |
| 2454 | VEX, TAPD; |
| 2455 | let Predicates = [HasBWI] in { |
| 2456 | defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>, |
| 2457 | VEX, TAPD, VEX_W; |
Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 2458 | defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>, |
| 2459 | VEX, TAPD; |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 2460 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2461 | } |
| 2462 | |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2463 | defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>; |
| 2464 | defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2465 | |
| 2466 | // Mask setting all 0s or 1s |
| 2467 | multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> { |
| 2468 | let Predicates = [HasAVX512] in |
| 2469 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in |
| 2470 | def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "", |
| 2471 | [(set KRC:$dst, (VT Val))]>; |
| 2472 | } |
| 2473 | |
| 2474 | multiclass avx512_mask_setop_w<PatFrag Val> { |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2475 | defm B : avx512_mask_setop<VK8, v8i1, Val>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2476 | defm W : avx512_mask_setop<VK16, v16i1, Val>; |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2477 | defm D : avx512_mask_setop<VK32, v32i1, Val>; |
| 2478 | defm Q : avx512_mask_setop<VK64, v64i1, Val>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2479 | } |
| 2480 | |
| 2481 | defm KSET0 : avx512_mask_setop_w<immAllZerosV>; |
| 2482 | defm KSET1 : avx512_mask_setop_w<immAllOnesV>; |
| 2483 | |
| 2484 | // With AVX-512 only, 8-bit mask is promoted to 16-bit mask. |
| 2485 | let Predicates = [HasAVX512] in { |
| 2486 | def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>; |
| 2487 | def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>; |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2488 | def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>; |
| 2489 | def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>; |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 2490 | def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>; |
Elena Demikhovsky | 1d6a495 | 2015-05-17 07:28:51 +0000 | [diff] [blame] | 2491 | def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>; |
| 2492 | def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2493 | } |
Igor Breger | f1bd761 | 2016-03-06 07:46:03 +0000 | [diff] [blame] | 2494 | |
| 2495 | // Patterns for kmask insert_subvector/extract_subvector to/from index=0 |
| 2496 | multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT, |
| 2497 | RegisterClass RC, ValueType VT> { |
| 2498 | def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))), |
| 2499 | (subVT (COPY_TO_REGCLASS RC:$src, subRC))>; |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2500 | |
Igor Breger | f1bd761 | 2016-03-06 07:46:03 +0000 | [diff] [blame] | 2501 | def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))), |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2502 | (VT (COPY_TO_REGCLASS subRC:$src, RC))>; |
Igor Breger | f1bd761 | 2016-03-06 07:46:03 +0000 | [diff] [blame] | 2503 | } |
| 2504 | |
| 2505 | defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>; |
| 2506 | defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>; |
| 2507 | defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>; |
| 2508 | defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>; |
| 2509 | defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>; |
| 2510 | |
| 2511 | defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>; |
| 2512 | defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>; |
| 2513 | defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>; |
| 2514 | defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>; |
| 2515 | |
| 2516 | defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>; |
| 2517 | defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>; |
| 2518 | defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>; |
| 2519 | |
| 2520 | defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>; |
| 2521 | defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>; |
| 2522 | |
| 2523 | defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2524 | |
Igor Breger | 999ac75 | 2016-03-08 15:21:25 +0000 | [diff] [blame] | 2525 | def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))), |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2526 | (v2i1 (COPY_TO_REGCLASS |
Igor Breger | 999ac75 | 2016-03-08 15:21:25 +0000 | [diff] [blame] | 2527 | (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)), |
| 2528 | VK2))>; |
| 2529 | def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))), |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2530 | (v4i1 (COPY_TO_REGCLASS |
Igor Breger | 999ac75 | 2016-03-08 15:21:25 +0000 | [diff] [blame] | 2531 | (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)), |
| 2532 | VK4))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2533 | def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))), |
| 2534 | (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>; |
Elena Demikhovsky | 6015f5c | 2015-12-15 08:40:41 +0000 | [diff] [blame] | 2535 | def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))), |
| 2536 | (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>; |
Elena Demikhovsky | 86c7b46 | 2015-05-27 14:09:33 +0000 | [diff] [blame] | 2537 | def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))), |
| 2538 | (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>; |
| 2539 | |
Elena Demikhovsky | 9737e38 | 2014-03-02 09:19:44 +0000 | [diff] [blame] | 2540 | def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))), |
Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 2541 | (v8i1 (COPY_TO_REGCLASS |
| 2542 | (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16), |
| 2543 | (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>; |
Elena Demikhovsky | 9737e38 | 2014-03-02 09:19:44 +0000 | [diff] [blame] | 2544 | |
Elena Demikhovsky | de05f10 | 2015-03-05 15:11:35 +0000 | [diff] [blame] | 2545 | def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))), |
| 2546 | (v4i1 (COPY_TO_REGCLASS |
| 2547 | (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16), |
| 2548 | (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2549 | //===----------------------------------------------------------------------===// |
| 2550 | // AVX-512 - Aligned and unaligned load and store |
| 2551 | // |
| 2552 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2553 | |
| 2554 | multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2555 | PatFrag ld_frag, PatFrag mload, |
Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 2556 | bit IsReMaterializable = 1, |
| 2557 | SDPatternOperator SelectOprr = vselect> { |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2558 | let hasSideEffects = 0 in { |
| 2559 | def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2560 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [], |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2561 | _.ExeDomain>, EVEX; |
| 2562 | def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), |
| 2563 | (ins _.KRCWM:$mask, _.RC:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2564 | !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|", |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 2565 | "${dst} {${mask}} {z}, $src}"), |
Igor Breger | 7a000f5 | 2016-01-21 14:18:11 +0000 | [diff] [blame] | 2566 | [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask, |
| 2567 | (_.VT _.RC:$src), |
| 2568 | _.ImmAllZerosV)))], _.ExeDomain>, |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2569 | EVEX, EVEX_KZ; |
| 2570 | |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2571 | let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable, |
| 2572 | SchedRW = [WriteLoad] in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2573 | def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2574 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2575 | [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))], |
| 2576 | _.ExeDomain>, EVEX; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2577 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2578 | let Constraints = "$src0 = $dst" in { |
| 2579 | def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), |
| 2580 | (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1), |
| 2581 | !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|", |
| 2582 | "${dst} {${mask}}, $src1}"), |
Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 2583 | [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask, |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2584 | (_.VT _.RC:$src1), |
| 2585 | (_.VT _.RC:$src0))))], _.ExeDomain>, |
| 2586 | EVEX, EVEX_K; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2587 | let SchedRW = [WriteLoad] in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2588 | def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), |
| 2589 | (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2590 | !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|", |
| 2591 | "${dst} {${mask}}, $src1}"), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2592 | [(set _.RC:$dst, (_.VT |
| 2593 | (vselect _.KRCWM:$mask, |
| 2594 | (_.VT (bitconvert (ld_frag addr:$src1))), |
| 2595 | (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K; |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2596 | } |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2597 | let SchedRW = [WriteLoad] in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2598 | def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), |
| 2599 | (ins _.KRCWM:$mask, _.MemOp:$src), |
| 2600 | OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"# |
| 2601 | "${dst} {${mask}} {z}, $src}", |
| 2602 | [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask, |
| 2603 | (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))], |
| 2604 | _.ExeDomain>, EVEX, EVEX_KZ; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2605 | } |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2606 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)), |
| 2607 | (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>; |
| 2608 | |
| 2609 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)), |
| 2610 | (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>; |
| 2611 | |
| 2612 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))), |
| 2613 | (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0, |
| 2614 | _.KRCWM:$mask, addr:$ptr)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2615 | } |
| 2616 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2617 | multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr, |
| 2618 | AVX512VLVectorVTInfo _, |
| 2619 | Predicate prd, |
| 2620 | bit IsReMaterializable = 1> { |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2621 | let Predicates = [prd] in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2622 | defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2623 | masked_load_aligned512, IsReMaterializable>, EVEX_V512; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2624 | |
| 2625 | let Predicates = [prd, HasVLX] in { |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2626 | defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2627 | masked_load_aligned256, IsReMaterializable>, EVEX_V256; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2628 | defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2629 | masked_load_aligned128, IsReMaterializable>, EVEX_V128; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2630 | } |
| 2631 | } |
| 2632 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2633 | multiclass avx512_load_vl<bits<8> opc, string OpcodeStr, |
| 2634 | AVX512VLVectorVTInfo _, |
| 2635 | Predicate prd, |
Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 2636 | bit IsReMaterializable = 1, |
| 2637 | SDPatternOperator SelectOprr = vselect> { |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2638 | let Predicates = [prd] in |
| 2639 | defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag, |
Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 2640 | masked_load_unaligned, IsReMaterializable, |
| 2641 | SelectOprr>, EVEX_V512; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2642 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2643 | let Predicates = [prd, HasVLX] in { |
| 2644 | defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag, |
Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 2645 | masked_load_unaligned, IsReMaterializable, |
| 2646 | SelectOprr>, EVEX_V256; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2647 | defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag, |
Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 2648 | masked_load_unaligned, IsReMaterializable, |
| 2649 | SelectOprr>, EVEX_V128; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2650 | } |
| 2651 | } |
| 2652 | |
| 2653 | multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2654 | PatFrag st_frag, PatFrag mstore> { |
Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 2655 | |
Craig Topper | 99f6b62 | 2016-05-01 01:03:56 +0000 | [diff] [blame] | 2656 | let hasSideEffects = 0 in { |
Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 2657 | def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src), |
| 2658 | OpcodeStr # ".s\t{$src, $dst|$dst, $src}", |
| 2659 | [], _.ExeDomain>, EVEX; |
| 2660 | def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), |
| 2661 | (ins _.KRCWM:$mask, _.RC:$src), |
| 2662 | OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"# |
| 2663 | "${dst} {${mask}}, $src}", |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2664 | [], _.ExeDomain>, EVEX, EVEX_K; |
Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 2665 | def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2666 | (ins _.KRCWM:$mask, _.RC:$src), |
Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 2667 | OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" # |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2668 | "${dst} {${mask}} {z}, $src}", |
| 2669 | [], _.ExeDomain>, EVEX, EVEX_KZ; |
Craig Topper | 99f6b62 | 2016-05-01 01:03:56 +0000 | [diff] [blame] | 2670 | } |
Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 2671 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2672 | def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2673 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2674 | [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX; |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2675 | def mrk : AVX512PI<opc, MRMDestMem, (outs), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2676 | (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src), |
| 2677 | OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}", |
| 2678 | [], _.ExeDomain>, EVEX, EVEX_K; |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2679 | |
| 2680 | def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)), |
| 2681 | (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr, |
| 2682 | _.KRCWM:$mask, _.RC:$src)>; |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2683 | } |
| 2684 | |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2685 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2686 | multiclass avx512_store_vl< bits<8> opc, string OpcodeStr, |
| 2687 | AVX512VLVectorVTInfo _, Predicate prd> { |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2688 | let Predicates = [prd] in |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2689 | defm Z : avx512_store<opc, OpcodeStr, _.info512, store, |
| 2690 | masked_store_unaligned>, EVEX_V512; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2691 | |
| 2692 | let Predicates = [prd, HasVLX] in { |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2693 | defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store, |
| 2694 | masked_store_unaligned>, EVEX_V256; |
| 2695 | defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store, |
| 2696 | masked_store_unaligned>, EVEX_V128; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2697 | } |
| 2698 | } |
| 2699 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2700 | multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr, |
| 2701 | AVX512VLVectorVTInfo _, Predicate prd> { |
| 2702 | let Predicates = [prd] in |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2703 | defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512, |
| 2704 | masked_store_aligned512>, EVEX_V512; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2705 | |
| 2706 | let Predicates = [prd, HasVLX] in { |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2707 | defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256, |
| 2708 | masked_store_aligned256>, EVEX_V256; |
| 2709 | defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore, |
| 2710 | masked_store_aligned128>, EVEX_V128; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2711 | } |
| 2712 | } |
| 2713 | |
| 2714 | defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info, |
| 2715 | HasAVX512>, |
| 2716 | avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info, |
| 2717 | HasAVX512>, PS, EVEX_CD8<32, CD8VF>; |
| 2718 | |
| 2719 | defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info, |
| 2720 | HasAVX512>, |
| 2721 | avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info, |
| 2722 | HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| 2723 | |
Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 2724 | defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512, |
| 2725 | 1, null_frag>, |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2726 | avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2727 | PS, EVEX_CD8<32, CD8VF>; |
| 2728 | |
Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 2729 | defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0, |
| 2730 | null_frag>, |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2731 | avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>, |
| 2732 | PD, VEX_W, EVEX_CD8<64, CD8VF>; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2733 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2734 | defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info, |
| 2735 | HasAVX512>, |
| 2736 | avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info, |
| 2737 | HasAVX512>, PD, EVEX_CD8<32, CD8VF>; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2738 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2739 | defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info, |
| 2740 | HasAVX512>, |
| 2741 | avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info, |
| 2742 | HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2743 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2744 | defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>, |
| 2745 | avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2746 | HasBWI>, XD, EVEX_CD8<8, CD8VF>; |
| 2747 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2748 | defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>, |
| 2749 | avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2750 | HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>; |
| 2751 | |
Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 2752 | defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512, |
| 2753 | 1, null_frag>, |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2754 | avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2755 | HasAVX512>, XS, EVEX_CD8<32, CD8VF>; |
| 2756 | |
Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 2757 | defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512, |
| 2758 | 1, null_frag>, |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2759 | avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2760 | HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 1f3ed41 | 2013-10-22 09:19:28 +0000 | [diff] [blame] | 2761 | |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 2762 | def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2763 | (v8i64 VR512:$src))), |
Igor Breger | 7a000f5 | 2016-01-21 14:18:11 +0000 | [diff] [blame] | 2764 | (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)), |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 2765 | VK8), VR512:$src)>; |
| 2766 | |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 2767 | def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2768 | (v16i32 VR512:$src))), |
Igor Breger | 7a000f5 | 2016-01-21 14:18:11 +0000 | [diff] [blame] | 2769 | (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>; |
Elena Demikhovsky | f1de34b | 2014-12-04 09:40:44 +0000 | [diff] [blame] | 2770 | |
Craig Topper | 33c550c | 2016-05-22 00:39:30 +0000 | [diff] [blame] | 2771 | // These patterns exist to prevent the above patterns from introducing a second |
| 2772 | // mask inversion when one already exists. |
| 2773 | def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)), |
| 2774 | (bc_v8i64 (v16i32 immAllZerosV)), |
| 2775 | (v8i64 VR512:$src))), |
| 2776 | (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>; |
| 2777 | def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)), |
| 2778 | (v16i32 immAllZerosV), |
| 2779 | (v16i32 VR512:$src))), |
| 2780 | (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>; |
| 2781 | |
Craig Topper | 95bdabd | 2016-05-22 23:44:33 +0000 | [diff] [blame] | 2782 | let Predicates = [HasVLX] in { |
| 2783 | // Special patterns for storing subvector extracts of lower 128-bits of 256. |
| 2784 | // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr |
| 2785 | def : Pat<(alignedstore (v2f64 (extract_subvector |
| 2786 | (v4f64 VR256X:$src), (iPTR 0))), addr:$dst), |
| 2787 | (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 2788 | def : Pat<(alignedstore (v4f32 (extract_subvector |
| 2789 | (v8f32 VR256X:$src), (iPTR 0))), addr:$dst), |
| 2790 | (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 2791 | def : Pat<(alignedstore (v2i64 (extract_subvector |
| 2792 | (v4i64 VR256X:$src), (iPTR 0))), addr:$dst), |
| 2793 | (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 2794 | def : Pat<(alignedstore (v4i32 (extract_subvector |
| 2795 | (v8i32 VR256X:$src), (iPTR 0))), addr:$dst), |
| 2796 | (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 2797 | def : Pat<(alignedstore (v8i16 (extract_subvector |
| 2798 | (v16i16 VR256X:$src), (iPTR 0))), addr:$dst), |
| 2799 | (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 2800 | def : Pat<(alignedstore (v16i8 (extract_subvector |
| 2801 | (v32i8 VR256X:$src), (iPTR 0))), addr:$dst), |
| 2802 | (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 2803 | |
| 2804 | def : Pat<(store (v2f64 (extract_subvector |
| 2805 | (v4f64 VR256X:$src), (iPTR 0))), addr:$dst), |
| 2806 | (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 2807 | def : Pat<(store (v4f32 (extract_subvector |
| 2808 | (v8f32 VR256X:$src), (iPTR 0))), addr:$dst), |
| 2809 | (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 2810 | def : Pat<(store (v2i64 (extract_subvector |
| 2811 | (v4i64 VR256X:$src), (iPTR 0))), addr:$dst), |
| 2812 | (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 2813 | def : Pat<(store (v4i32 (extract_subvector |
| 2814 | (v8i32 VR256X:$src), (iPTR 0))), addr:$dst), |
| 2815 | (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 2816 | def : Pat<(store (v8i16 (extract_subvector |
| 2817 | (v16i16 VR256X:$src), (iPTR 0))), addr:$dst), |
| 2818 | (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 2819 | def : Pat<(store (v16i8 (extract_subvector |
| 2820 | (v32i8 VR256X:$src), (iPTR 0))), addr:$dst), |
| 2821 | (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 2822 | |
| 2823 | // Special patterns for storing subvector extracts of lower 128-bits of 512. |
| 2824 | // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr |
| 2825 | def : Pat<(alignedstore (v2f64 (extract_subvector |
| 2826 | (v8f64 VR512:$src), (iPTR 0))), addr:$dst), |
| 2827 | (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 2828 | def : Pat<(alignedstore (v4f32 (extract_subvector |
| 2829 | (v16f32 VR512:$src), (iPTR 0))), addr:$dst), |
| 2830 | (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 2831 | def : Pat<(alignedstore (v2i64 (extract_subvector |
| 2832 | (v8i64 VR512:$src), (iPTR 0))), addr:$dst), |
| 2833 | (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 2834 | def : Pat<(alignedstore (v4i32 (extract_subvector |
| 2835 | (v16i32 VR512:$src), (iPTR 0))), addr:$dst), |
| 2836 | (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 2837 | def : Pat<(alignedstore (v8i16 (extract_subvector |
| 2838 | (v32i16 VR512:$src), (iPTR 0))), addr:$dst), |
| 2839 | (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 2840 | def : Pat<(alignedstore (v16i8 (extract_subvector |
| 2841 | (v64i8 VR512:$src), (iPTR 0))), addr:$dst), |
| 2842 | (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 2843 | |
| 2844 | def : Pat<(store (v2f64 (extract_subvector |
| 2845 | (v8f64 VR512:$src), (iPTR 0))), addr:$dst), |
| 2846 | (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 2847 | def : Pat<(store (v4f32 (extract_subvector |
| 2848 | (v16f32 VR512:$src), (iPTR 0))), addr:$dst), |
| 2849 | (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 2850 | def : Pat<(store (v2i64 (extract_subvector |
| 2851 | (v8i64 VR512:$src), (iPTR 0))), addr:$dst), |
| 2852 | (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 2853 | def : Pat<(store (v4i32 (extract_subvector |
| 2854 | (v16i32 VR512:$src), (iPTR 0))), addr:$dst), |
| 2855 | (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 2856 | def : Pat<(store (v8i16 (extract_subvector |
| 2857 | (v32i16 VR512:$src), (iPTR 0))), addr:$dst), |
| 2858 | (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 2859 | def : Pat<(store (v16i8 (extract_subvector |
| 2860 | (v64i8 VR512:$src), (iPTR 0))), addr:$dst), |
| 2861 | (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 2862 | |
| 2863 | // Special patterns for storing subvector extracts of lower 256-bits of 512. |
| 2864 | // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr |
| 2865 | def : Pat<(alignedstore (v4f64 (extract_subvector |
| 2866 | (v8f64 VR512:$src), (iPTR 0))), addr:$dst), |
| 2867 | (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| 2868 | def : Pat<(alignedstore (v8f32 (extract_subvector |
| 2869 | (v16f32 VR512:$src), (iPTR 0))), addr:$dst), |
| 2870 | (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| 2871 | def : Pat<(alignedstore (v4i64 (extract_subvector |
| 2872 | (v8i64 VR512:$src), (iPTR 0))), addr:$dst), |
| 2873 | (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| 2874 | def : Pat<(alignedstore (v8i32 (extract_subvector |
| 2875 | (v16i32 VR512:$src), (iPTR 0))), addr:$dst), |
| 2876 | (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| 2877 | def : Pat<(alignedstore (v16i16 (extract_subvector |
| 2878 | (v32i16 VR512:$src), (iPTR 0))), addr:$dst), |
| 2879 | (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| 2880 | def : Pat<(alignedstore (v32i8 (extract_subvector |
| 2881 | (v64i8 VR512:$src), (iPTR 0))), addr:$dst), |
| 2882 | (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| 2883 | |
| 2884 | def : Pat<(store (v4f64 (extract_subvector |
| 2885 | (v8f64 VR512:$src), (iPTR 0))), addr:$dst), |
| 2886 | (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| 2887 | def : Pat<(store (v8f32 (extract_subvector |
| 2888 | (v16f32 VR512:$src), (iPTR 0))), addr:$dst), |
| 2889 | (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| 2890 | def : Pat<(store (v4i64 (extract_subvector |
| 2891 | (v8i64 VR512:$src), (iPTR 0))), addr:$dst), |
| 2892 | (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| 2893 | def : Pat<(store (v8i32 (extract_subvector |
| 2894 | (v16i32 VR512:$src), (iPTR 0))), addr:$dst), |
| 2895 | (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| 2896 | def : Pat<(store (v16i16 (extract_subvector |
| 2897 | (v32i16 VR512:$src), (iPTR 0))), addr:$dst), |
| 2898 | (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| 2899 | def : Pat<(store (v32i8 (extract_subvector |
| 2900 | (v64i8 VR512:$src), (iPTR 0))), addr:$dst), |
| 2901 | (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| 2902 | } |
| 2903 | |
| 2904 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2905 | // Move Int Doubleword to Packed Double Int |
| 2906 | // |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2907 | def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2908 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2909 | [(set VR128X:$dst, |
| 2910 | (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>, |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 2911 | EVEX; |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2912 | def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2913 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2914 | [(set VR128X:$dst, |
| 2915 | (v4i32 (scalar_to_vector (loadi32 addr:$src))))], |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 2916 | IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2917 | def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2918 | "vmovq\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2919 | [(set VR128X:$dst, |
| 2920 | (v2i64 (scalar_to_vector GR64:$src)))], |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 2921 | IIC_SSE_MOVDQ>, EVEX, VEX_W; |
Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 2922 | let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in |
| 2923 | def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), |
| 2924 | (ins i64mem:$src), |
| 2925 | "vmovq\t{$src, $dst|$dst, $src}", []>, |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 2926 | EVEX, VEX_W, EVEX_CD8<64, CD8VT1>; |
Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 2927 | let isCodeGenOnly = 1 in { |
Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 2928 | def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2929 | "vmovq\t{$src, $dst|$dst, $src}", |
Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 2930 | [(set FR64X:$dst, (bitconvert GR64:$src))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2931 | IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>; |
Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 2932 | def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2933 | "vmovq\t{$src, $dst|$dst, $src}", |
Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 2934 | [(set GR64:$dst, (bitconvert FR64X:$src))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2935 | IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>; |
Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 2936 | def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2937 | "vmovq\t{$src, $dst|$dst, $src}", |
Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 2938 | [(store (i64 (bitconvert FR64X:$src)), addr:$dst)], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2939 | IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>, |
| 2940 | EVEX_CD8<64, CD8VT1>; |
Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 2941 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2942 | |
| 2943 | // Move Int Doubleword to Single Scalar |
| 2944 | // |
Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 2945 | let isCodeGenOnly = 1 in { |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2946 | def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2947 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2948 | [(set FR32X:$dst, (bitconvert GR32:$src))], |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 2949 | IIC_SSE_MOVDQ>, EVEX; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2950 | |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2951 | def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2952 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2953 | [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))], |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 2954 | IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>; |
Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 2955 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2956 | |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2957 | // Move doubleword from xmm register to r/m32 |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2958 | // |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2959 | def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2960 | "vmovd\t{$src, $dst|$dst, $src}", |
Matt Arsenault | fbd9bbf | 2015-12-11 19:20:16 +0000 | [diff] [blame] | 2961 | [(set GR32:$dst, (extractelt (v4i32 VR128X:$src), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2962 | (iPTR 0)))], IIC_SSE_MOVD_ToGP>, |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 2963 | EVEX; |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2964 | def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2965 | (ins i32mem:$dst, VR128X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2966 | "vmovd\t{$src, $dst|$dst, $src}", |
Matt Arsenault | fbd9bbf | 2015-12-11 19:20:16 +0000 | [diff] [blame] | 2967 | [(store (i32 (extractelt (v4i32 VR128X:$src), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2968 | (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>, |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 2969 | EVEX, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2970 | |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2971 | // Move quadword from xmm1 register to r/m64 |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2972 | // |
| 2973 | def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2974 | "vmovq\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2975 | [(set GR64:$dst, (extractelt (v2i64 VR128X:$src), |
| 2976 | (iPTR 0)))], |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 2977 | IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2978 | Requires<[HasAVX512, In64BitMode]>; |
| 2979 | |
Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 2980 | let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in |
| 2981 | def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src), |
| 2982 | "vmovq\t{$src, $dst|$dst, $src}", |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 2983 | [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W, |
Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 2984 | Requires<[HasAVX512, In64BitMode]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2985 | |
Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 2986 | def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs), |
| 2987 | (ins i64mem:$dst, VR128X:$src), |
| 2988 | "vmovq\t{$src, $dst|$dst, $src}", |
| 2989 | [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)), |
| 2990 | addr:$dst)], IIC_SSE_MOVDQ>, |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 2991 | EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>, |
Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 2992 | Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>; |
| 2993 | |
| 2994 | let hasSideEffects = 0 in |
| 2995 | def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst), |
| 2996 | (ins VR128X:$src), |
| 2997 | "vmovq.s\t{$src, $dst|$dst, $src}",[]>, |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 2998 | EVEX, VEX_W; |
Igor Breger | e293e83 | 2015-11-29 07:41:26 +0000 | [diff] [blame] | 2999 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3000 | // Move Scalar Single to Double Int |
| 3001 | // |
Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 3002 | let isCodeGenOnly = 1 in { |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 3003 | def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3004 | (ins FR32X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3005 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3006 | [(set GR32:$dst, (bitconvert FR32X:$src))], |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 3007 | IIC_SSE_MOVD_ToGP>, EVEX; |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 3008 | def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3009 | (ins i32mem:$dst, FR32X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3010 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3011 | [(store (i32 (bitconvert FR32X:$src)), addr:$dst)], |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 3012 | IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>; |
Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 3013 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3014 | |
| 3015 | // Move Quadword Int to Packed Quadword Int |
| 3016 | // |
Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 3017 | def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3018 | (ins i64mem:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3019 | "vmovq\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3020 | [(set VR128X:$dst, |
| 3021 | (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, |
Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 3022 | EVEX, VEX_W, EVEX_CD8<8, CD8VT8>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3023 | |
| 3024 | //===----------------------------------------------------------------------===// |
| 3025 | // AVX-512 MOVSS, MOVSD |
| 3026 | //===----------------------------------------------------------------------===// |
| 3027 | |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3028 | multiclass avx512_move_scalar<string asm, SDNode OpNode, |
Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 3029 | X86VectorVTInfo _> { |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3030 | def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst), |
| 3031 | (ins _.RC:$src1, _.FRC:$src2), |
| 3032 | !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 3033 | [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, |
| 3034 | (scalar_to_vector _.FRC:$src2))))], |
| 3035 | _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V; |
| 3036 | def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst), |
| 3037 | (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
| 3038 | !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|", |
| 3039 | "$dst {${mask}} {z}, $src1, $src2}"), |
| 3040 | [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask, |
| 3041 | (_.VT (OpNode _.RC:$src1, _.RC:$src2)), |
| 3042 | _.ImmAllZerosV)))], |
| 3043 | _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ; |
| 3044 | let Constraints = "$src0 = $dst" in |
| 3045 | def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst), |
| 3046 | (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
| 3047 | !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|", |
| 3048 | "$dst {${mask}}, $src1, $src2}"), |
| 3049 | [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask, |
| 3050 | (_.VT (OpNode _.RC:$src1, _.RC:$src2)), |
| 3051 | (_.VT _.RC:$src0))))], |
| 3052 | _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K; |
Craig Topper | e4f868e | 2016-07-29 06:06:04 +0000 | [diff] [blame^] | 3053 | let canFoldAsLoad = 1, isReMaterializable = 1 in |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3054 | def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src), |
| 3055 | !strconcat(asm, "\t{$src, $dst|$dst, $src}"), |
| 3056 | [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))], |
| 3057 | _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX; |
| 3058 | let mayLoad = 1, hasSideEffects = 0 in { |
| 3059 | let Constraints = "$src0 = $dst" in |
| 3060 | def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst), |
| 3061 | (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src), |
| 3062 | !strconcat(asm, "\t{$src, $dst {${mask}}|", |
| 3063 | "$dst {${mask}}, $src}"), |
| 3064 | [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K; |
| 3065 | def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst), |
| 3066 | (ins _.KRCWM:$mask, _.ScalarMemOp:$src), |
| 3067 | !strconcat(asm, "\t{$src, $dst {${mask}} {z}|", |
| 3068 | "$dst {${mask}} {z}, $src}"), |
| 3069 | [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ; |
Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 3070 | } |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 3071 | def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src), |
| 3072 | !strconcat(asm, "\t{$src, $dst|$dst, $src}"), |
| 3073 | [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>, |
| 3074 | EVEX; |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3075 | let mayStore = 1, hasSideEffects = 0 in |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 3076 | def mrk: AVX512PI<0x11, MRMDestMem, (outs), |
| 3077 | (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src), |
| 3078 | !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"), |
| 3079 | [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3080 | } |
| 3081 | |
Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 3082 | defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>, |
| 3083 | VEX_LIG, XS, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3084 | |
Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 3085 | defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>, |
| 3086 | VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3087 | |
Craig Topper | 74ed087 | 2016-05-18 06:55:59 +0000 | [diff] [blame] | 3088 | def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))), |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3089 | (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X), |
Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 3090 | VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 3091 | |
Craig Topper | 74ed087 | 2016-05-18 06:55:59 +0000 | [diff] [blame] | 3092 | def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))), |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3093 | (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X), |
Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 3094 | VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3095 | |
Elena Demikhovsky | ff620ed | 2014-08-27 07:38:43 +0000 | [diff] [blame] | 3096 | def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask), |
| 3097 | (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)), |
| 3098 | (COPY_TO_REGCLASS VR128X:$src, FR32X))>; |
| 3099 | |
Craig Topper | 99f6b62 | 2016-05-01 01:03:56 +0000 | [diff] [blame] | 3100 | let hasSideEffects = 0 in |
Igor Breger | 4424aaa | 2015-11-19 07:58:33 +0000 | [diff] [blame] | 3101 | defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info, |
| 3102 | (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2), |
| 3103 | "vmovss.s", "$src2, $src1", "$src1, $src2", []>, |
| 3104 | XS, EVEX_4V, VEX_LIG; |
| 3105 | |
Craig Topper | 99f6b62 | 2016-05-01 01:03:56 +0000 | [diff] [blame] | 3106 | let hasSideEffects = 0 in |
Igor Breger | 4424aaa | 2015-11-19 07:58:33 +0000 | [diff] [blame] | 3107 | defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info, |
| 3108 | (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2), |
| 3109 | "vmovsd.s", "$src2, $src1", "$src1, $src2", []>, |
| 3110 | XD, EVEX_4V, VEX_LIG, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3111 | |
| 3112 | let Predicates = [HasAVX512] in { |
| 3113 | let AddedComplexity = 15 in { |
| 3114 | // Move scalar to XMM zero-extended, zeroing a VR128X then do a |
| 3115 | // MOVS{S,D} to the lower bits. |
| 3116 | def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))), |
| 3117 | (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>; |
| 3118 | def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))), |
| 3119 | (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>; |
| 3120 | def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))), |
| 3121 | (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>; |
| 3122 | def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))), |
| 3123 | (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>; |
| 3124 | |
| 3125 | // Move low f32 and clear high bits. |
| 3126 | def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))), |
| 3127 | (SUBREG_TO_REG (i32 0), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 3128 | (VMOVSSZrr (v4f32 (V_SET0)), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3129 | (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>; |
| 3130 | def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))), |
| 3131 | (SUBREG_TO_REG (i32 0), |
| 3132 | (VMOVSSZrr (v4i32 (V_SET0)), |
| 3133 | (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>; |
| 3134 | } |
| 3135 | |
| 3136 | let AddedComplexity = 20 in { |
| 3137 | // MOVSSrm zeros the high parts of the register; represent this |
| 3138 | // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0 |
| 3139 | def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))), |
| 3140 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
| 3141 | def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))), |
| 3142 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
| 3143 | def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))), |
| 3144 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
| 3145 | |
| 3146 | // MOVSDrm zeros the high parts of the register; represent this |
| 3147 | // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0 |
| 3148 | def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))), |
| 3149 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 3150 | def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))), |
| 3151 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 3152 | def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))), |
| 3153 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 3154 | def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))), |
| 3155 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 3156 | def : Pat<(v2f64 (X86vzload addr:$src)), |
| 3157 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 3158 | |
| 3159 | // Represent the same patterns above but in the form they appear for |
| 3160 | // 256-bit types |
| 3161 | def : Pat<(v8i32 (X86vzmovl (insert_subvector undef, |
| 3162 | (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))), |
Elena Demikhovsky | 34586e7 | 2013-10-02 12:20:42 +0000 | [diff] [blame] | 3163 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3164 | def : Pat<(v8f32 (X86vzmovl (insert_subvector undef, |
| 3165 | (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))), |
| 3166 | (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>; |
| 3167 | def : Pat<(v4f64 (X86vzmovl (insert_subvector undef, |
| 3168 | (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))), |
| 3169 | (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>; |
Simon Pilgrim | 7823fd2 | 2016-02-04 19:27:51 +0000 | [diff] [blame] | 3170 | def : Pat<(v4f64 (X86vzload addr:$src)), |
| 3171 | (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>; |
Simon Pilgrim | 6788f33 | 2016-02-04 16:12:56 +0000 | [diff] [blame] | 3172 | |
| 3173 | // Represent the same patterns above but in the form they appear for |
| 3174 | // 512-bit types |
| 3175 | def : Pat<(v16i32 (X86vzmovl (insert_subvector undef, |
| 3176 | (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))), |
| 3177 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>; |
| 3178 | def : Pat<(v16f32 (X86vzmovl (insert_subvector undef, |
| 3179 | (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))), |
| 3180 | (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>; |
| 3181 | def : Pat<(v8f64 (X86vzmovl (insert_subvector undef, |
| 3182 | (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))), |
| 3183 | (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>; |
Simon Pilgrim | 7823fd2 | 2016-02-04 19:27:51 +0000 | [diff] [blame] | 3184 | def : Pat<(v8f64 (X86vzload addr:$src)), |
| 3185 | (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3186 | } |
| 3187 | def : Pat<(v8f32 (X86vzmovl (insert_subvector undef, |
| 3188 | (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))), |
| 3189 | (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)), |
| 3190 | FR32X:$src)), sub_xmm)>; |
| 3191 | def : Pat<(v4f64 (X86vzmovl (insert_subvector undef, |
| 3192 | (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))), |
| 3193 | (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)), |
| 3194 | FR64X:$src)), sub_xmm)>; |
| 3195 | def : Pat<(v4i64 (X86vzmovl (insert_subvector undef, |
| 3196 | (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))), |
Elena Demikhovsky | 34586e7 | 2013-10-02 12:20:42 +0000 | [diff] [blame] | 3197 | (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3198 | |
| 3199 | // Move low f64 and clear high bits. |
| 3200 | def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))), |
| 3201 | (SUBREG_TO_REG (i32 0), |
| 3202 | (VMOVSDZrr (v2f64 (V_SET0)), |
| 3203 | (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>; |
| 3204 | |
| 3205 | def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))), |
| 3206 | (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)), |
| 3207 | (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>; |
| 3208 | |
| 3209 | // Extract and store. |
Matt Arsenault | fbd9bbf | 2015-12-11 19:20:16 +0000 | [diff] [blame] | 3210 | def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3211 | addr:$dst), |
| 3212 | (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3213 | |
| 3214 | // Shuffle with VMOVSS |
| 3215 | def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)), |
| 3216 | (VMOVSSZrr (v4i32 VR128X:$src1), |
| 3217 | (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>; |
| 3218 | def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)), |
| 3219 | (VMOVSSZrr (v4f32 VR128X:$src1), |
| 3220 | (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>; |
| 3221 | |
| 3222 | // 256-bit variants |
| 3223 | def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)), |
| 3224 | (SUBREG_TO_REG (i32 0), |
| 3225 | (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm), |
| 3226 | (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)), |
| 3227 | sub_xmm)>; |
| 3228 | def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)), |
| 3229 | (SUBREG_TO_REG (i32 0), |
| 3230 | (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm), |
| 3231 | (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)), |
| 3232 | sub_xmm)>; |
| 3233 | |
| 3234 | // Shuffle with VMOVSD |
| 3235 | def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)), |
| 3236 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 3237 | def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)), |
| 3238 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 3239 | def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)), |
| 3240 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 3241 | def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)), |
| 3242 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 3243 | |
| 3244 | // 256-bit variants |
| 3245 | def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)), |
| 3246 | (SUBREG_TO_REG (i32 0), |
| 3247 | (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm), |
| 3248 | (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)), |
| 3249 | sub_xmm)>; |
| 3250 | def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)), |
| 3251 | (SUBREG_TO_REG (i32 0), |
| 3252 | (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm), |
| 3253 | (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)), |
| 3254 | sub_xmm)>; |
| 3255 | |
| 3256 | def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)), |
| 3257 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 3258 | def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)), |
| 3259 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 3260 | def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)), |
| 3261 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 3262 | def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)), |
| 3263 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 3264 | } |
| 3265 | |
| 3266 | let AddedComplexity = 15 in |
| 3267 | def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst), |
| 3268 | (ins VR128X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3269 | "vmovq\t{$src, $dst|$dst, $src}", |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 3270 | [(set VR128X:$dst, (v2i64 (X86vzmovl |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3271 | (v2i64 VR128X:$src))))], |
| 3272 | IIC_SSE_MOVQ_RR>, EVEX, VEX_W; |
| 3273 | |
Igor Breger | 4ec5abf | 2015-11-03 07:30:17 +0000 | [diff] [blame] | 3274 | let AddedComplexity = 20 , isCodeGenOnly = 1 in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3275 | def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst), |
| 3276 | (ins i128mem:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3277 | "vmovq\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3278 | [(set VR128X:$dst, (v2i64 (X86vzmovl |
| 3279 | (loadv2i64 addr:$src))))], |
| 3280 | IIC_SSE_MOVDQ>, EVEX, VEX_W, |
| 3281 | EVEX_CD8<8, CD8VT8>; |
| 3282 | |
| 3283 | let Predicates = [HasAVX512] in { |
Craig Topper | de54985 | 2016-05-22 06:09:34 +0000 | [diff] [blame] | 3284 | let AddedComplexity = 15 in { |
| 3285 | def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))), |
| 3286 | (VMOVDI2PDIZrr GR32:$src)>; |
| 3287 | |
| 3288 | def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))), |
| 3289 | (VMOV64toPQIZrr GR64:$src)>; |
| 3290 | |
| 3291 | def : Pat<(v4i64 (X86vzmovl (insert_subvector undef, |
| 3292 | (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))), |
| 3293 | (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>; |
| 3294 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3295 | // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part. |
| 3296 | let AddedComplexity = 20 in { |
| 3297 | def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))), |
| 3298 | (VMOVDI2PDIZrm addr:$src)>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 3299 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3300 | def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))), |
| 3301 | (VMOVDI2PDIZrm addr:$src)>; |
| 3302 | def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))), |
| 3303 | (VMOVDI2PDIZrm addr:$src)>; |
| 3304 | def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))), |
| 3305 | (VMOVZPQILo2PQIZrm addr:$src)>; |
| 3306 | def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))), |
| 3307 | (VMOVZPQILo2PQIZrr VR128X:$src)>; |
Cameron McInally | 30bbb21 | 2013-12-05 00:11:25 +0000 | [diff] [blame] | 3308 | def : Pat<(v2i64 (X86vzload addr:$src)), |
| 3309 | (VMOVZPQILo2PQIZrm addr:$src)>; |
Craig Topper | de54985 | 2016-05-22 06:09:34 +0000 | [diff] [blame] | 3310 | def : Pat<(v4i64 (X86vzload addr:$src)), |
| 3311 | (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3312 | } |
Elena Demikhovsky | 3b75f5d | 2013-10-01 08:38:02 +0000 | [diff] [blame] | 3313 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3314 | // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext. |
| 3315 | def : Pat<(v8i32 (X86vzmovl (insert_subvector undef, |
| 3316 | (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))), |
| 3317 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 3318 | |
| 3319 | // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext. |
| 3320 | def : Pat<(v8i64 (X86vzload addr:$src)), |
| 3321 | (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3322 | } |
| 3323 | |
| 3324 | def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))), |
| 3325 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>; |
| 3326 | |
| 3327 | def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))), |
| 3328 | (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>; |
| 3329 | |
| 3330 | def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))), |
| 3331 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>; |
| 3332 | |
| 3333 | def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))), |
| 3334 | (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>; |
| 3335 | |
| 3336 | //===----------------------------------------------------------------------===// |
Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 3337 | // AVX-512 - Non-temporals |
| 3338 | //===----------------------------------------------------------------------===// |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 3339 | let SchedRW = [WriteLoad] in { |
| 3340 | def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst), |
| 3341 | (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}", |
| 3342 | [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))], |
| 3343 | SSEPackedInt>, EVEX, T8PD, EVEX_V512, |
| 3344 | EVEX_CD8<64, CD8VF>; |
Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 3345 | |
Craig Topper | 2f90c1f | 2016-06-07 07:27:57 +0000 | [diff] [blame] | 3346 | let Predicates = [HasVLX] in { |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 3347 | def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst), |
Craig Topper | 2f90c1f | 2016-06-07 07:27:57 +0000 | [diff] [blame] | 3348 | (ins i256mem:$src), |
| 3349 | "vmovntdqa\t{$src, $dst|$dst, $src}", |
| 3350 | [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))], |
| 3351 | SSEPackedInt>, EVEX, T8PD, EVEX_V256, |
| 3352 | EVEX_CD8<64, CD8VF>; |
Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 3353 | |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 3354 | def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst), |
Craig Topper | 2f90c1f | 2016-06-07 07:27:57 +0000 | [diff] [blame] | 3355 | (ins i128mem:$src), |
| 3356 | "vmovntdqa\t{$src, $dst|$dst, $src}", |
| 3357 | [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))], |
| 3358 | SSEPackedInt>, EVEX, T8PD, EVEX_V128, |
| 3359 | EVEX_CD8<64, CD8VF>; |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 3360 | } |
Adam Nemet | efd0785 | 2014-06-18 16:51:10 +0000 | [diff] [blame] | 3361 | } |
| 3362 | |
Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 3363 | multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 3364 | PatFrag st_frag = alignednontemporalstore, |
| 3365 | InstrItinClass itin = IIC_SSE_MOVNT> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 3366 | let SchedRW = [WriteStore], AddedComplexity = 400 in |
Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 3367 | def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src), |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 3368 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 3369 | [(st_frag (_.VT _.RC:$src), addr:$dst)], |
| 3370 | _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>; |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 3371 | } |
| 3372 | |
Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 3373 | multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, |
| 3374 | AVX512VLVectorVTInfo VTInfo> { |
| 3375 | let Predicates = [HasAVX512] in |
| 3376 | defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512; |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 3377 | |
Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 3378 | let Predicates = [HasAVX512, HasVLX] in { |
| 3379 | defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256; |
| 3380 | defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128; |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 3381 | } |
| 3382 | } |
| 3383 | |
Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 3384 | defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD; |
| 3385 | defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W; |
| 3386 | defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS; |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 3387 | |
Craig Topper | 707c89c | 2016-05-08 23:43:17 +0000 | [diff] [blame] | 3388 | let Predicates = [HasAVX512], AddedComplexity = 400 in { |
| 3389 | def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst), |
| 3390 | (VMOVNTDQZmr addr:$dst, VR512:$src)>; |
| 3391 | def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst), |
| 3392 | (VMOVNTDQZmr addr:$dst, VR512:$src)>; |
| 3393 | def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst), |
| 3394 | (VMOVNTDQZmr addr:$dst, VR512:$src)>; |
Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 3395 | |
| 3396 | def : Pat<(v8f64 (alignednontemporalload addr:$src)), |
| 3397 | (VMOVNTDQAZrm addr:$src)>; |
| 3398 | def : Pat<(v16f32 (alignednontemporalload addr:$src)), |
| 3399 | (VMOVNTDQAZrm addr:$src)>; |
| 3400 | def : Pat<(v8i64 (alignednontemporalload addr:$src)), |
| 3401 | (VMOVNTDQAZrm addr:$src)>; |
| 3402 | def : Pat<(v16i32 (alignednontemporalload addr:$src)), |
| 3403 | (VMOVNTDQAZrm addr:$src)>; |
| 3404 | def : Pat<(v32i16 (alignednontemporalload addr:$src)), |
| 3405 | (VMOVNTDQAZrm addr:$src)>; |
| 3406 | def : Pat<(v64i8 (alignednontemporalload addr:$src)), |
| 3407 | (VMOVNTDQAZrm addr:$src)>; |
Craig Topper | 707c89c | 2016-05-08 23:43:17 +0000 | [diff] [blame] | 3408 | } |
| 3409 | |
Craig Topper | c41320d | 2016-05-08 23:08:45 +0000 | [diff] [blame] | 3410 | let Predicates = [HasVLX], AddedComplexity = 400 in { |
| 3411 | def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst), |
| 3412 | (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>; |
| 3413 | def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst), |
| 3414 | (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>; |
| 3415 | def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst), |
| 3416 | (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>; |
| 3417 | |
Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 3418 | def : Pat<(v4f64 (alignednontemporalload addr:$src)), |
| 3419 | (VMOVNTDQAZ256rm addr:$src)>; |
| 3420 | def : Pat<(v8f32 (alignednontemporalload addr:$src)), |
| 3421 | (VMOVNTDQAZ256rm addr:$src)>; |
| 3422 | def : Pat<(v4i64 (alignednontemporalload addr:$src)), |
| 3423 | (VMOVNTDQAZ256rm addr:$src)>; |
| 3424 | def : Pat<(v8i32 (alignednontemporalload addr:$src)), |
| 3425 | (VMOVNTDQAZ256rm addr:$src)>; |
| 3426 | def : Pat<(v16i16 (alignednontemporalload addr:$src)), |
| 3427 | (VMOVNTDQAZ256rm addr:$src)>; |
| 3428 | def : Pat<(v32i8 (alignednontemporalload addr:$src)), |
| 3429 | (VMOVNTDQAZ256rm addr:$src)>; |
| 3430 | |
Craig Topper | c41320d | 2016-05-08 23:08:45 +0000 | [diff] [blame] | 3431 | def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst), |
| 3432 | (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>; |
| 3433 | def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst), |
| 3434 | (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>; |
| 3435 | def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst), |
| 3436 | (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>; |
Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 3437 | |
| 3438 | def : Pat<(v2f64 (alignednontemporalload addr:$src)), |
| 3439 | (VMOVNTDQAZ128rm addr:$src)>; |
| 3440 | def : Pat<(v4f32 (alignednontemporalload addr:$src)), |
| 3441 | (VMOVNTDQAZ128rm addr:$src)>; |
| 3442 | def : Pat<(v2i64 (alignednontemporalload addr:$src)), |
| 3443 | (VMOVNTDQAZ128rm addr:$src)>; |
| 3444 | def : Pat<(v4i32 (alignednontemporalload addr:$src)), |
| 3445 | (VMOVNTDQAZ128rm addr:$src)>; |
| 3446 | def : Pat<(v8i16 (alignednontemporalload addr:$src)), |
| 3447 | (VMOVNTDQAZ128rm addr:$src)>; |
| 3448 | def : Pat<(v16i8 (alignednontemporalload addr:$src)), |
| 3449 | (VMOVNTDQAZ128rm addr:$src)>; |
Craig Topper | c41320d | 2016-05-08 23:08:45 +0000 | [diff] [blame] | 3450 | } |
| 3451 | |
Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 3452 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3453 | // AVX-512 - Integer arithmetic |
| 3454 | // |
| 3455 | multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 3456 | X86VectorVTInfo _, OpndItins itins, |
| 3457 | bit IsCommutable = 0> { |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 3458 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3459 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 3460 | "$src2, $src1", "$src1, $src2", |
| 3461 | (_.VT (OpNode _.RC:$src1, _.RC:$src2)), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3462 | itins.rr, IsCommutable>, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 3463 | AVX512BIBase, EVEX_4V; |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 3464 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 3465 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3466 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 3467 | "$src2, $src1", "$src1, $src2", |
| 3468 | (_.VT (OpNode _.RC:$src1, |
| 3469 | (bitconvert (_.LdFrag addr:$src2)))), |
| 3470 | itins.rm>, |
| 3471 | AVX512BIBase, EVEX_4V; |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3472 | } |
| 3473 | |
| 3474 | multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3475 | X86VectorVTInfo _, OpndItins itins, |
| 3476 | bit IsCommutable = 0> : |
| 3477 | avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 3478 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3479 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 3480 | "${src2}"##_.BroadcastStr##", $src1", |
| 3481 | "$src1, ${src2}"##_.BroadcastStr, |
| 3482 | (_.VT (OpNode _.RC:$src1, |
| 3483 | (X86VBroadcast |
| 3484 | (_.ScalarLdFrag addr:$src2)))), |
| 3485 | itins.rm>, |
| 3486 | AVX512BIBase, EVEX_4V, EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3487 | } |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 3488 | |
Robert Khasanov | d5b14f7 | 2014-10-09 08:38:48 +0000 | [diff] [blame] | 3489 | multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3490 | AVX512VLVectorVTInfo VTInfo, OpndItins itins, |
| 3491 | Predicate prd, bit IsCommutable = 0> { |
| 3492 | let Predicates = [prd] in |
| 3493 | defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins, |
| 3494 | IsCommutable>, EVEX_V512; |
| 3495 | |
| 3496 | let Predicates = [prd, HasVLX] in { |
| 3497 | defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins, |
| 3498 | IsCommutable>, EVEX_V256; |
| 3499 | defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins, |
| 3500 | IsCommutable>, EVEX_V128; |
| 3501 | } |
| 3502 | } |
| 3503 | |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3504 | multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3505 | AVX512VLVectorVTInfo VTInfo, OpndItins itins, |
| 3506 | Predicate prd, bit IsCommutable = 0> { |
| 3507 | let Predicates = [prd] in |
| 3508 | defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins, |
| 3509 | IsCommutable>, EVEX_V512; |
| 3510 | |
| 3511 | let Predicates = [prd, HasVLX] in { |
| 3512 | defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins, |
| 3513 | IsCommutable>, EVEX_V256; |
| 3514 | defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins, |
| 3515 | IsCommutable>, EVEX_V128; |
| 3516 | } |
| 3517 | } |
| 3518 | |
| 3519 | multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3520 | OpndItins itins, Predicate prd, |
| 3521 | bit IsCommutable = 0> { |
| 3522 | defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
| 3523 | itins, prd, IsCommutable>, |
| 3524 | VEX_W, EVEX_CD8<64, CD8VF>; |
| 3525 | } |
| 3526 | |
| 3527 | multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3528 | OpndItins itins, Predicate prd, |
| 3529 | bit IsCommutable = 0> { |
| 3530 | defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info, |
| 3531 | itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>; |
| 3532 | } |
| 3533 | |
| 3534 | multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3535 | OpndItins itins, Predicate prd, |
| 3536 | bit IsCommutable = 0> { |
| 3537 | defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info, |
| 3538 | itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>; |
| 3539 | } |
| 3540 | |
| 3541 | multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3542 | OpndItins itins, Predicate prd, |
| 3543 | bit IsCommutable = 0> { |
| 3544 | defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info, |
| 3545 | itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>; |
| 3546 | } |
| 3547 | |
| 3548 | multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr, |
| 3549 | SDNode OpNode, OpndItins itins, Predicate prd, |
| 3550 | bit IsCommutable = 0> { |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3551 | defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3552 | IsCommutable>; |
| 3553 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3554 | defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3555 | IsCommutable>; |
| 3556 | } |
| 3557 | |
| 3558 | multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr, |
| 3559 | SDNode OpNode, OpndItins itins, Predicate prd, |
| 3560 | bit IsCommutable = 0> { |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3561 | defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3562 | IsCommutable>; |
| 3563 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3564 | defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3565 | IsCommutable>; |
| 3566 | } |
| 3567 | |
| 3568 | multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w, |
| 3569 | bits<8> opc_d, bits<8> opc_q, |
| 3570 | string OpcodeStr, SDNode OpNode, |
| 3571 | OpndItins itins, bit IsCommutable = 0> { |
| 3572 | defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, |
| 3573 | itins, HasAVX512, IsCommutable>, |
| 3574 | avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, |
| 3575 | itins, HasBWI, IsCommutable>; |
| 3576 | } |
| 3577 | |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3578 | multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3579 | SDNode OpNode,X86VectorVTInfo _Src, |
Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 3580 | X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct, |
| 3581 | bit IsCommutable = 0> { |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3582 | defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst), |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3583 | (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3584 | "$src2, $src1","$src1, $src2", |
| 3585 | (_Dst.VT (OpNode |
| 3586 | (_Src.VT _Src.RC:$src1), |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3587 | (_Src.VT _Src.RC:$src2))), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3588 | itins.rr, IsCommutable>, |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3589 | AVX512BIBase, EVEX_4V; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 3590 | defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 3591 | (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr, |
| 3592 | "$src2, $src1", "$src1, $src2", |
| 3593 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), |
| 3594 | (bitconvert (_Src.LdFrag addr:$src2)))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3595 | itins.rm>, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 3596 | AVX512BIBase, EVEX_4V; |
| 3597 | |
| 3598 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 3599 | (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2), |
| 3600 | OpcodeStr, |
| 3601 | "${src2}"##_Brdct.BroadcastStr##", $src1", |
| 3602 | "$src1, ${src2}"##_Dst.BroadcastStr, |
| 3603 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert |
| 3604 | (_Brdct.VT (X86VBroadcast |
| 3605 | (_Brdct.ScalarLdFrag addr:$src2)))))), |
| 3606 | itins.rm>, |
| 3607 | AVX512BIBase, EVEX_4V, EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3608 | } |
| 3609 | |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3610 | defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add, |
| 3611 | SSE_INTALU_ITINS_P, 1>; |
| 3612 | defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub, |
| 3613 | SSE_INTALU_ITINS_P, 0>; |
Elena Demikhovsky | 5226638 | 2015-05-04 12:35:55 +0000 | [diff] [blame] | 3614 | defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds, |
| 3615 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
| 3616 | defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs, |
| 3617 | SSE_INTALU_ITINS_P, HasBWI, 0>; |
| 3618 | defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3619 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Elena Demikhovsky | 5226638 | 2015-05-04 12:35:55 +0000 | [diff] [blame] | 3620 | defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3621 | SSE_INTALU_ITINS_P, HasBWI, 0>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3622 | defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3623 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3624 | defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3625 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3626 | defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3627 | SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3628 | defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P, |
Asaf Badouh | 73f26f8 | 2015-07-05 12:23:20 +0000 | [diff] [blame] | 3629 | HasBWI, 1>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3630 | defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3631 | HasBWI, 1>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3632 | defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3633 | HasBWI, 1>, T8PD; |
Asaf Badouh | 81f03c3 | 2015-06-18 12:30:53 +0000 | [diff] [blame] | 3634 | defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3635 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
| 3636 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 3637 | multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins, |
Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 3638 | AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo, |
| 3639 | SDNode OpNode, Predicate prd, bit IsCommutable = 0> { |
| 3640 | let Predicates = [prd] in |
| 3641 | defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode, |
| 3642 | _SrcVTInfo.info512, _DstVTInfo.info512, |
| 3643 | v8i64_info, IsCommutable>, |
| 3644 | EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W; |
| 3645 | let Predicates = [HasVLX, prd] in { |
Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 3646 | defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode, |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 3647 | _SrcVTInfo.info256, _DstVTInfo.info256, |
Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 3648 | v4i64x_info, IsCommutable>, |
| 3649 | EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W; |
Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 3650 | defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode, |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 3651 | _SrcVTInfo.info128, _DstVTInfo.info128, |
Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 3652 | v2i64x_info, IsCommutable>, |
Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 3653 | EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W; |
| 3654 | } |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3655 | } |
Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 3656 | |
| 3657 | defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P, |
Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 3658 | avx512vl_i32_info, avx512vl_i64_info, |
| 3659 | X86pmuldq, HasAVX512, 1>,T8PD; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 3660 | defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P, |
Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 3661 | avx512vl_i32_info, avx512vl_i64_info, |
| 3662 | X86pmuludq, HasAVX512, 1>; |
| 3663 | defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P, |
| 3664 | avx512vl_i8_info, avx512vl_i8_info, |
| 3665 | X86multishift, HasVBMI, 0>, T8PD; |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 3666 | |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3667 | multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3668 | X86VectorVTInfo _Src, X86VectorVTInfo _Dst> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 3669 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 3670 | (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), |
| 3671 | OpcodeStr, |
| 3672 | "${src2}"##_Src.BroadcastStr##", $src1", |
| 3673 | "$src1, ${src2}"##_Src.BroadcastStr, |
| 3674 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert |
| 3675 | (_Src.VT (X86VBroadcast |
| 3676 | (_Src.ScalarLdFrag addr:$src2))))))>, |
| 3677 | EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>; |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3678 | } |
| 3679 | |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3680 | multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr, |
| 3681 | SDNode OpNode,X86VectorVTInfo _Src, |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3682 | X86VectorVTInfo _Dst> { |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3683 | defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst), |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3684 | (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3685 | "$src2, $src1","$src1, $src2", |
| 3686 | (_Dst.VT (OpNode |
| 3687 | (_Src.VT _Src.RC:$src1), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3688 | (_Src.VT _Src.RC:$src2)))>, |
| 3689 | EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 3690 | defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 3691 | (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr, |
| 3692 | "$src2, $src1", "$src1, $src2", |
| 3693 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), |
| 3694 | (bitconvert (_Src.LdFrag addr:$src2))))>, |
| 3695 | EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>; |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3696 | } |
| 3697 | |
| 3698 | multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr, |
| 3699 | SDNode OpNode> { |
Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 3700 | let Predicates = [HasBWI] in |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3701 | defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info, |
| 3702 | v32i16_info>, |
| 3703 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info, |
| 3704 | v32i16_info>, EVEX_V512; |
Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 3705 | let Predicates = [HasBWI, HasVLX] in { |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3706 | defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info, |
| 3707 | v16i16x_info>, |
| 3708 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info, |
| 3709 | v16i16x_info>, EVEX_V256; |
| 3710 | defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info, |
| 3711 | v8i16x_info>, |
| 3712 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info, |
| 3713 | v8i16x_info>, EVEX_V128; |
| 3714 | } |
| 3715 | } |
| 3716 | multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr, |
| 3717 | SDNode OpNode> { |
Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 3718 | let Predicates = [HasBWI] in |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3719 | defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info, |
| 3720 | v64i8_info>, EVEX_V512; |
Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 3721 | let Predicates = [HasBWI, HasVLX] in { |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3722 | defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info, |
| 3723 | v32i8x_info>, EVEX_V256; |
| 3724 | defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info, |
| 3725 | v16i8x_info>, EVEX_V128; |
| 3726 | } |
| 3727 | } |
Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 3728 | |
| 3729 | multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr, |
| 3730 | SDNode OpNode, AVX512VLVectorVTInfo _Src, |
| 3731 | AVX512VLVectorVTInfo _Dst> { |
Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 3732 | let Predicates = [HasBWI] in |
Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 3733 | defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512, |
| 3734 | _Dst.info512>, EVEX_V512; |
Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 3735 | let Predicates = [HasBWI, HasVLX] in { |
Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 3736 | defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256, |
| 3737 | _Dst.info256>, EVEX_V256; |
| 3738 | defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128, |
| 3739 | _Dst.info128>, EVEX_V128; |
| 3740 | } |
| 3741 | } |
| 3742 | |
Craig Topper | b6da654 | 2016-05-01 17:38:32 +0000 | [diff] [blame] | 3743 | defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase; |
| 3744 | defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase; |
| 3745 | defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase; |
| 3746 | defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase; |
Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 3747 | |
Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 3748 | defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw, |
| 3749 | avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD; |
| 3750 | defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd, |
| 3751 | avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase; |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3752 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3753 | defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3754 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3755 | defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3756 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 3757 | defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3758 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 3759 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3760 | defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3761 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3762 | defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3763 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 3764 | defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3765 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 3766 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3767 | defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3768 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3769 | defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3770 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 3771 | defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3772 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 3773 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3774 | defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3775 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 3776 | defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3777 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 3778 | defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3779 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3780 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3781 | // AVX-512 Logical Instructions |
| 3782 | //===----------------------------------------------------------------------===// |
| 3783 | |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3784 | defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and, |
| 3785 | SSE_INTALU_ITINS_P, HasAVX512, 1>; |
| 3786 | defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or, |
| 3787 | SSE_INTALU_ITINS_P, HasAVX512, 1>; |
| 3788 | defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, |
| 3789 | SSE_INTALU_ITINS_P, HasAVX512, 1>; |
| 3790 | defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp, |
Elena Demikhovsky | 72e3ccc | 2015-03-29 09:14:29 +0000 | [diff] [blame] | 3791 | SSE_INTALU_ITINS_P, HasAVX512, 0>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3792 | |
| 3793 | //===----------------------------------------------------------------------===// |
| 3794 | // AVX-512 FP arithmetic |
| 3795 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3796 | multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| 3797 | SDNode OpNode, SDNode VecNode, OpndItins itins, |
| 3798 | bit IsCommutable> { |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 3799 | let ExeDomain = _.ExeDomain in { |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3800 | defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3801 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 3802 | "$src2, $src1", "$src1, $src2", |
| 3803 | (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| 3804 | (i32 FROUND_CURRENT)), |
Craig Topper | 26000f8 | 2016-07-26 08:06:14 +0000 | [diff] [blame] | 3805 | itins.rr>; |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3806 | |
| 3807 | defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Igor Breger | 4511e76 | 2016-02-22 11:48:27 +0000 | [diff] [blame] | 3808 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3809 | "$src2, $src1", "$src1, $src2", |
| 3810 | (VecNode (_.VT _.RC:$src1), |
| 3811 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), |
| 3812 | (i32 FROUND_CURRENT)), |
Craig Topper | 26000f8 | 2016-07-26 08:06:14 +0000 | [diff] [blame] | 3813 | itins.rm>; |
Craig Topper | 79011a6 | 2016-07-26 08:06:18 +0000 | [diff] [blame] | 3814 | let isCodeGenOnly = 1, Predicates = [HasAVX512] in { |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3815 | def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3816 | (ins _.FRC:$src1, _.FRC:$src2), |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3817 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 3818 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))], |
Craig Topper | 79011a6 | 2016-07-26 08:06:18 +0000 | [diff] [blame] | 3819 | itins.rr> { |
| 3820 | let isCommutable = IsCommutable; |
| 3821 | } |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3822 | def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3823 | (ins _.FRC:$src1, _.ScalarMemOp:$src2), |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3824 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 3825 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, |
Elena Demikhovsky | d84f337 | 2016-07-11 06:08:06 +0000 | [diff] [blame] | 3826 | (_.ScalarLdFrag addr:$src2)))], itins.rm>; |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3827 | } |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 3828 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3829 | } |
| 3830 | |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3831 | multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 3832 | SDNode VecNode, OpndItins itins, bit IsCommutable = 0> { |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 3833 | let ExeDomain = _.ExeDomain in |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3834 | defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3835 | (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr, |
| 3836 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
| 3837 | (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3838 | (i32 imm:$rc)), itins.rr, IsCommutable>, |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3839 | EVEX_B, EVEX_RC; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3840 | } |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3841 | multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| 3842 | SDNode VecNode, OpndItins itins, bit IsCommutable> { |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 3843 | let ExeDomain = _.ExeDomain in |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3844 | defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3845 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3846 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3847 | (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3848 | (i32 FROUND_NO_EXC))>, EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3849 | } |
| 3850 | |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3851 | multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3852 | SDNode VecNode, |
| 3853 | SizeItins itins, bit IsCommutable> { |
| 3854 | defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode, |
| 3855 | itins.s, IsCommutable>, |
| 3856 | avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode, |
| 3857 | itins.s, IsCommutable>, |
| 3858 | XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
| 3859 | defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode, |
| 3860 | itins.d, IsCommutable>, |
| 3861 | avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode, |
| 3862 | itins.d, IsCommutable>, |
| 3863 | XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>; |
| 3864 | } |
| 3865 | |
| 3866 | multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3867 | SDNode VecNode, |
| 3868 | SizeItins itins, bit IsCommutable> { |
| 3869 | defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode, |
| 3870 | itins.s, IsCommutable>, |
| 3871 | avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode, |
| 3872 | itins.s, IsCommutable>, |
| 3873 | XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
| 3874 | defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode, |
| 3875 | itins.d, IsCommutable>, |
| 3876 | avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode, |
| 3877 | itins.d, IsCommutable>, |
| 3878 | XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>; |
| 3879 | } |
| 3880 | defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>; |
| 3881 | defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>; |
| 3882 | defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>; |
| 3883 | defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>; |
Elena Demikhovsky | d84f337 | 2016-07-11 06:08:06 +0000 | [diff] [blame] | 3884 | defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>; |
| 3885 | defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>; |
| 3886 | |
| 3887 | // MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use |
| 3888 | // X86fminc and X86fmaxc instead of X86fmin and X86fmax |
| 3889 | multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr, |
| 3890 | X86VectorVTInfo _, SDNode OpNode, OpndItins itins> { |
Craig Topper | 79011a6 | 2016-07-26 08:06:18 +0000 | [diff] [blame] | 3891 | let isCodeGenOnly = 1, Predicates = [HasAVX512] in { |
Elena Demikhovsky | d84f337 | 2016-07-11 06:08:06 +0000 | [diff] [blame] | 3892 | def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst), |
| 3893 | (ins _.FRC:$src1, _.FRC:$src2), |
| 3894 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 3895 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))], |
Craig Topper | 79011a6 | 2016-07-26 08:06:18 +0000 | [diff] [blame] | 3896 | itins.rr> { |
| 3897 | let isCommutable = 1; |
| 3898 | } |
Elena Demikhovsky | d84f337 | 2016-07-11 06:08:06 +0000 | [diff] [blame] | 3899 | def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst), |
| 3900 | (ins _.FRC:$src1, _.ScalarMemOp:$src2), |
| 3901 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 3902 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, |
| 3903 | (_.ScalarLdFrag addr:$src2)))], itins.rm>; |
| 3904 | } |
| 3905 | } |
| 3906 | defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc, |
| 3907 | SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG, |
| 3908 | EVEX_CD8<32, CD8VT1>; |
| 3909 | |
| 3910 | defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc, |
| 3911 | SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG, |
| 3912 | EVEX_CD8<64, CD8VT1>; |
| 3913 | |
| 3914 | defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc, |
| 3915 | SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG, |
| 3916 | EVEX_CD8<32, CD8VT1>; |
| 3917 | |
| 3918 | defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc, |
| 3919 | SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG, |
| 3920 | EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3921 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3922 | multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 3923 | X86VectorVTInfo _, bit IsCommutable> { |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 3924 | let ExeDomain = _.ExeDomain in { |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 3925 | defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3926 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 3927 | "$src2, $src1", "$src1, $src2", |
| 3928 | (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 3929 | defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3930 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix, |
| 3931 | "$src2, $src1", "$src1, $src2", |
| 3932 | (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V; |
| 3933 | defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3934 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix, |
| 3935 | "${src2}"##_.BroadcastStr##", $src1", |
| 3936 | "$src1, ${src2}"##_.BroadcastStr, |
| 3937 | (OpNode _.RC:$src1, (_.VT (X86VBroadcast |
| 3938 | (_.ScalarLdFrag addr:$src2))))>, |
| 3939 | EVEX_4V, EVEX_B; |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 3940 | } |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 3941 | } |
Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 3942 | |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3943 | multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd, |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 3944 | X86VectorVTInfo _> { |
| 3945 | let ExeDomain = _.ExeDomain in |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3946 | defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3947 | (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix, |
| 3948 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
| 3949 | (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>, |
| 3950 | EVEX_4V, EVEX_B, EVEX_RC; |
| 3951 | } |
| 3952 | |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3953 | |
| 3954 | multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd, |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 3955 | X86VectorVTInfo _> { |
| 3956 | let ExeDomain = _.ExeDomain in |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3957 | defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3958 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 3959 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
| 3960 | (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>, |
| 3961 | EVEX_4V, EVEX_B; |
| 3962 | } |
| 3963 | |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3964 | multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | db29066 | 2016-05-01 05:57:06 +0000 | [diff] [blame] | 3965 | Predicate prd, bit IsCommutable = 0> { |
| 3966 | let Predicates = [prd] in { |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 3967 | defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info, |
| 3968 | IsCommutable>, EVEX_V512, PS, |
| 3969 | EVEX_CD8<32, CD8VF>; |
| 3970 | defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info, |
| 3971 | IsCommutable>, EVEX_V512, PD, VEX_W, |
| 3972 | EVEX_CD8<64, CD8VF>; |
Craig Topper | db29066 | 2016-05-01 05:57:06 +0000 | [diff] [blame] | 3973 | } |
Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 3974 | |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 3975 | // Define only if AVX512VL feature is present. |
Craig Topper | db29066 | 2016-05-01 05:57:06 +0000 | [diff] [blame] | 3976 | let Predicates = [prd, HasVLX] in { |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 3977 | defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info, |
| 3978 | IsCommutable>, EVEX_V128, PS, |
| 3979 | EVEX_CD8<32, CD8VF>; |
| 3980 | defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info, |
| 3981 | IsCommutable>, EVEX_V256, PS, |
| 3982 | EVEX_CD8<32, CD8VF>; |
| 3983 | defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info, |
| 3984 | IsCommutable>, EVEX_V128, PD, VEX_W, |
| 3985 | EVEX_CD8<64, CD8VF>; |
| 3986 | defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info, |
| 3987 | IsCommutable>, EVEX_V256, PD, VEX_W, |
| 3988 | EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 3989 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3990 | } |
| 3991 | |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3992 | multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> { |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3993 | defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>, |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3994 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 3995 | defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>, |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3996 | EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>; |
| 3997 | } |
| 3998 | |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 3999 | multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> { |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 4000 | defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4001 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 4002 | defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4003 | EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>; |
| 4004 | } |
| 4005 | |
Craig Topper | db29066 | 2016-05-01 05:57:06 +0000 | [diff] [blame] | 4006 | defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512, 1>, |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 4007 | avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>; |
Craig Topper | db29066 | 2016-05-01 05:57:06 +0000 | [diff] [blame] | 4008 | defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512, 1>, |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 4009 | avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>; |
Craig Topper | db29066 | 2016-05-01 05:57:06 +0000 | [diff] [blame] | 4010 | defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512>, |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 4011 | avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>; |
Craig Topper | db29066 | 2016-05-01 05:57:06 +0000 | [diff] [blame] | 4012 | defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512>, |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 4013 | avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>; |
Igor Breger | 58c0780 | 2016-05-03 11:51:45 +0000 | [diff] [blame] | 4014 | defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512, 0>, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4015 | avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>; |
Igor Breger | 58c0780 | 2016-05-03 11:51:45 +0000 | [diff] [blame] | 4016 | defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512, 0>, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4017 | avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>; |
Igor Breger | 58c0780 | 2016-05-03 11:51:45 +0000 | [diff] [blame] | 4018 | let isCodeGenOnly = 1 in { |
| 4019 | defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512, 1>; |
| 4020 | defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512, 1>; |
| 4021 | } |
Craig Topper | db29066 | 2016-05-01 05:57:06 +0000 | [diff] [blame] | 4022 | defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI, 1>; |
| 4023 | defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI, 0>; |
| 4024 | defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI, 1>; |
| 4025 | defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI, 1>; |
Elena Demikhovsky | 52e4a0e | 2014-01-05 10:46:09 +0000 | [diff] [blame] | 4026 | |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 4027 | multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4028 | X86VectorVTInfo _> { |
| 4029 | defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4030 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 4031 | "$src2, $src1", "$src1, $src2", |
| 4032 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4033 | defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4034 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix, |
| 4035 | "$src2, $src1", "$src1, $src2", |
| 4036 | (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V; |
| 4037 | defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4038 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix, |
| 4039 | "${src2}"##_.BroadcastStr##", $src1", |
| 4040 | "$src1, ${src2}"##_.BroadcastStr, |
| 4041 | (OpNode _.RC:$src1, (_.VT (X86VBroadcast |
| 4042 | (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>, |
| 4043 | EVEX_4V, EVEX_B; |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 4044 | } |
| 4045 | |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 4046 | multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4047 | X86VectorVTInfo _> { |
| 4048 | defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4049 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 4050 | "$src2, $src1", "$src1, $src2", |
| 4051 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4052 | defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4053 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix, |
| 4054 | "$src2, $src1", "$src1, $src2", |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 4055 | (OpNode _.RC:$src1, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4056 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), |
| 4057 | (i32 FROUND_CURRENT))>; |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 4058 | } |
| 4059 | |
Michael Zuckerman | 11b55b2 | 2016-05-21 11:09:53 +0000 | [diff] [blame] | 4060 | multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> { |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4061 | defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>, |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 4062 | avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>, |
| 4063 | EVEX_V512, EVEX_CD8<32, CD8VF>; |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4064 | defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>, |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 4065 | avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>, |
| 4066 | EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
Michael Zuckerman | 11b55b2 | 2016-05-21 11:09:53 +0000 | [diff] [blame] | 4067 | defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>, |
| 4068 | avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>, |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 4069 | EVEX_4V,EVEX_CD8<32, CD8VT1>; |
Michael Zuckerman | 11b55b2 | 2016-05-21 11:09:53 +0000 | [diff] [blame] | 4070 | defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>, |
| 4071 | avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>, |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 4072 | EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 4073 | |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 4074 | // Define only if AVX512VL feature is present. |
| 4075 | let Predicates = [HasVLX] in { |
| 4076 | defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>, |
| 4077 | EVEX_V128, EVEX_CD8<32, CD8VF>; |
| 4078 | defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>, |
| 4079 | EVEX_V256, EVEX_CD8<32, CD8VF>; |
| 4080 | defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>, |
| 4081 | EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>; |
| 4082 | defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>, |
| 4083 | EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>; |
| 4084 | } |
| 4085 | } |
Michael Zuckerman | 11b55b2 | 2016-05-21 11:09:53 +0000 | [diff] [blame] | 4086 | defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD; |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 4087 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4088 | //===----------------------------------------------------------------------===// |
| 4089 | // AVX-512 VPTESTM instructions |
| 4090 | //===----------------------------------------------------------------------===// |
| 4091 | |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 4092 | multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4093 | X86VectorVTInfo _> { |
Igor Breger | 639fde7 | 2016-03-03 14:18:38 +0000 | [diff] [blame] | 4094 | let isCommutable = 1 in |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 4095 | defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst), |
| 4096 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 4097 | "$src2, $src1", "$src1, $src2", |
| 4098 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, |
| 4099 | EVEX_4V; |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 4100 | defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst), |
| 4101 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 4102 | "$src2, $src1", "$src1, $src2", |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4103 | (OpNode (_.VT _.RC:$src1), |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 4104 | (_.VT (bitconvert (_.LdFrag addr:$src2))))>, |
| 4105 | EVEX_4V, |
| 4106 | EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4107 | } |
| 4108 | |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 4109 | multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4110 | X86VectorVTInfo _> { |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 4111 | defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst), |
| 4112 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 4113 | "${src2}"##_.BroadcastStr##", $src1", |
| 4114 | "$src1, ${src2}"##_.BroadcastStr, |
| 4115 | (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast |
| 4116 | (_.ScalarLdFrag addr:$src2))))>, |
| 4117 | EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 4118 | } |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 4119 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4120 | // Use 512bit version to implement 128/256 bit in case NoVLX. |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 4121 | multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo, |
| 4122 | X86VectorVTInfo _, string Suffix> { |
| 4123 | def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))), |
| 4124 | (_.KVT (COPY_TO_REGCLASS |
| 4125 | (!cast<Instruction>(NAME # Suffix # "Zrr") |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4126 | (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)), |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 4127 | _.RC:$src1, _.SubRegIdx), |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4128 | (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)), |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 4129 | _.RC:$src2, _.SubRegIdx)), |
| 4130 | _.KRC))>; |
| 4131 | } |
| 4132 | |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 4133 | multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 4134 | AVX512VLVectorVTInfo _, string Suffix> { |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 4135 | let Predicates = [HasAVX512] in |
| 4136 | defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>, |
| 4137 | avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 4138 | |
| 4139 | let Predicates = [HasAVX512, HasVLX] in { |
| 4140 | defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>, |
| 4141 | avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 4142 | defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>, |
| 4143 | avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128; |
| 4144 | } |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 4145 | let Predicates = [HasAVX512, NoVLX] in { |
| 4146 | defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>; |
| 4147 | defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4148 | } |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 4149 | } |
| 4150 | |
| 4151 | multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 4152 | defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode, |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 4153 | avx512vl_i32_info, "D">; |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 4154 | defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode, |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 4155 | avx512vl_i64_info, "Q">, VEX_W; |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 4156 | } |
| 4157 | |
| 4158 | multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr, |
| 4159 | SDNode OpNode> { |
| 4160 | let Predicates = [HasBWI] in { |
| 4161 | defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>, |
| 4162 | EVEX_V512, VEX_W; |
| 4163 | defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>, |
| 4164 | EVEX_V512; |
| 4165 | } |
| 4166 | let Predicates = [HasVLX, HasBWI] in { |
| 4167 | |
| 4168 | defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>, |
| 4169 | EVEX_V256, VEX_W; |
| 4170 | defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>, |
| 4171 | EVEX_V128, VEX_W; |
| 4172 | defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>, |
| 4173 | EVEX_V256; |
| 4174 | defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>, |
| 4175 | EVEX_V128; |
| 4176 | } |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4177 | |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 4178 | let Predicates = [HasAVX512, NoVLX] in { |
| 4179 | defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">; |
| 4180 | defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">; |
| 4181 | defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">; |
| 4182 | defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4183 | } |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 4184 | |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 4185 | } |
| 4186 | |
| 4187 | multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr, |
| 4188 | SDNode OpNode> : |
| 4189 | avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>, |
| 4190 | avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>; |
| 4191 | |
| 4192 | defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD; |
| 4193 | defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS; |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 4194 | |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 4195 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4196 | //===----------------------------------------------------------------------===// |
| 4197 | // AVX-512 Shift instructions |
| 4198 | //===----------------------------------------------------------------------===// |
| 4199 | multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM, |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4200 | string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> { |
Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 4201 | defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 4202 | (ins _.RC:$src1, u8imm:$src2), OpcodeStr, |
Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 4203 | "$src2, $src1", "$src1, $src2", |
| 4204 | (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))), |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 4205 | SSE_INTSHIFT_ITINS_P.rr>; |
Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 4206 | defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 4207 | (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr, |
Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 4208 | "$src2, $src1", "$src1, $src2", |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4209 | (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 4210 | (i8 imm:$src2))), |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 4211 | SSE_INTSHIFT_ITINS_P.rm>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4212 | } |
| 4213 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4214 | multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM, |
| 4215 | string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> { |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4216 | defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst), |
| 4217 | (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr, |
| 4218 | "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2", |
| 4219 | (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))), |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 4220 | SSE_INTSHIFT_ITINS_P.rm>, EVEX_B; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4221 | } |
| 4222 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4223 | multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4224 | ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> { |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 4225 | // src2 is always 128-bit |
| 4226 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4227 | (ins _.RC:$src1, VR128X:$src2), OpcodeStr, |
| 4228 | "$src2, $src1", "$src1, $src2", |
| 4229 | (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4230 | SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V; |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 4231 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4232 | (ins _.RC:$src1, i128mem:$src2), OpcodeStr, |
| 4233 | "$src2, $src1", "$src1, $src2", |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 4234 | (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4235 | SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4236 | EVEX_4V; |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 4237 | } |
| 4238 | |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 4239 | multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4240 | ValueType SrcVT, PatFrag bc_frag, |
| 4241 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 4242 | let Predicates = [prd] in |
| 4243 | defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, |
| 4244 | VTInfo.info512>, EVEX_V512, |
| 4245 | EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ; |
| 4246 | let Predicates = [prd, HasVLX] in { |
| 4247 | defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, |
| 4248 | VTInfo.info256>, EVEX_V256, |
| 4249 | EVEX_CD8<VTInfo.info256.EltSize, CD8VH>; |
| 4250 | defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, |
| 4251 | VTInfo.info128>, EVEX_V128, |
| 4252 | EVEX_CD8<VTInfo.info128.EltSize, CD8VF>; |
| 4253 | } |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 4254 | } |
| 4255 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4256 | multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw, |
| 4257 | string OpcodeStr, SDNode OpNode> { |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 4258 | defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4259 | avx512vl_i32_info, HasAVX512>; |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 4260 | defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4261 | avx512vl_i64_info, HasAVX512>, VEX_W; |
| 4262 | defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16, |
| 4263 | avx512vl_i16_info, HasBWI>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4264 | } |
| 4265 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4266 | multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM, |
| 4267 | string OpcodeStr, SDNode OpNode, |
| 4268 | AVX512VLVectorVTInfo VTInfo> { |
| 4269 | let Predicates = [HasAVX512] in |
| 4270 | defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 4271 | VTInfo.info512>, |
| 4272 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 4273 | VTInfo.info512>, EVEX_V512; |
| 4274 | let Predicates = [HasAVX512, HasVLX] in { |
| 4275 | defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 4276 | VTInfo.info256>, |
| 4277 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 4278 | VTInfo.info256>, EVEX_V256; |
| 4279 | defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 4280 | VTInfo.info128>, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4281 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4282 | VTInfo.info128>, EVEX_V128; |
| 4283 | } |
| 4284 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4285 | |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4286 | multiclass avx512_shift_rmi_w<bits<8> opcw, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4287 | Format ImmFormR, Format ImmFormM, |
| 4288 | string OpcodeStr, SDNode OpNode> { |
| 4289 | let Predicates = [HasBWI] in |
| 4290 | defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 4291 | v32i16_info>, EVEX_V512; |
| 4292 | let Predicates = [HasVLX, HasBWI] in { |
| 4293 | defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 4294 | v16i16x_info>, EVEX_V256; |
| 4295 | defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 4296 | v8i16x_info>, EVEX_V128; |
| 4297 | } |
| 4298 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4299 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4300 | multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq, |
| 4301 | Format ImmFormR, Format ImmFormM, |
| 4302 | string OpcodeStr, SDNode OpNode> { |
| 4303 | defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode, |
| 4304 | avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
| 4305 | defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode, |
| 4306 | avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W; |
| 4307 | } |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 4308 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4309 | defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>, |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 4310 | avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4311 | |
| 4312 | defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>, |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 4313 | avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4314 | |
Elena Demikhovsky | 1b2f2f1 | 2015-05-13 07:35:05 +0000 | [diff] [blame] | 4315 | defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>, |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 4316 | avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4317 | |
Michael Zuckerman | 298a680 | 2016-01-13 12:39:33 +0000 | [diff] [blame] | 4318 | defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V; |
Michael Zuckerman | 2ddcbcf | 2016-01-12 21:19:17 +0000 | [diff] [blame] | 4319 | defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4320 | |
| 4321 | defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>; |
| 4322 | defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>; |
| 4323 | defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4324 | |
| 4325 | //===-------------------------------------------------------------------===// |
| 4326 | // Variable Bit Shifts |
| 4327 | //===-------------------------------------------------------------------===// |
| 4328 | multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 4329 | X86VectorVTInfo _> { |
| 4330 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4331 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 4332 | "$src2, $src1", "$src1, $src2", |
| 4333 | (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4334 | SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V; |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 4335 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4336 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 4337 | "$src2, $src1", "$src1, $src2", |
Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 4338 | (_.VT (OpNode _.RC:$src1, |
| 4339 | (_.VT (bitconvert (_.LdFrag addr:$src2))))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4340 | SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4341 | EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4342 | } |
| 4343 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4344 | multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4345 | X86VectorVTInfo _> { |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4346 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4347 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 4348 | "${src2}"##_.BroadcastStr##", $src1", |
| 4349 | "$src1, ${src2}"##_.BroadcastStr, |
| 4350 | (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast |
| 4351 | (_.ScalarLdFrag addr:$src2))))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4352 | SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4353 | EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| 4354 | } |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 4355 | multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4356 | AVX512VLVectorVTInfo _> { |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4357 | let Predicates = [HasAVX512] in |
| 4358 | defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, |
| 4359 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 4360 | |
| 4361 | let Predicates = [HasAVX512, HasVLX] in { |
| 4362 | defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>, |
| 4363 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 4364 | defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>, |
| 4365 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128; |
| 4366 | } |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 4367 | } |
| 4368 | |
| 4369 | multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr, |
| 4370 | SDNode OpNode> { |
| 4371 | defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4372 | avx512vl_i32_info>; |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 4373 | defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4374 | avx512vl_i64_info>, VEX_W; |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 4375 | } |
| 4376 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4377 | // Use 512bit version to implement 128/256 bit in case NoVLX. |
Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 4378 | multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> { |
| 4379 | let Predicates = [HasBWI, NoVLX] in { |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4380 | def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1), |
Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 4381 | (_.info256.VT _.info256.RC:$src2))), |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4382 | (EXTRACT_SUBREG |
Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 4383 | (!cast<Instruction>(NAME#"WZrr") |
| 4384 | (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm), |
| 4385 | (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)), |
| 4386 | sub_ymm)>; |
| 4387 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4388 | def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1), |
Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 4389 | (_.info128.VT _.info128.RC:$src2))), |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4390 | (EXTRACT_SUBREG |
Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 4391 | (!cast<Instruction>(NAME#"WZrr") |
| 4392 | (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm), |
| 4393 | (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)), |
| 4394 | sub_xmm)>; |
| 4395 | } |
| 4396 | } |
| 4397 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4398 | multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr, |
| 4399 | SDNode OpNode> { |
| 4400 | let Predicates = [HasBWI] in |
| 4401 | defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>, |
| 4402 | EVEX_V512, VEX_W; |
| 4403 | let Predicates = [HasVLX, HasBWI] in { |
| 4404 | |
| 4405 | defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>, |
| 4406 | EVEX_V256, VEX_W; |
| 4407 | defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>, |
| 4408 | EVEX_V128, VEX_W; |
| 4409 | } |
| 4410 | } |
| 4411 | |
| 4412 | defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>, |
Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 4413 | avx512_var_shift_w<0x12, "vpsllvw", shl>, |
| 4414 | avx512_var_shift_w_lowering<avx512vl_i16_info, shl>; |
Igor Breger | e59165c | 2016-06-20 07:05:43 +0000 | [diff] [blame] | 4415 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4416 | defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>, |
Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 4417 | avx512_var_shift_w<0x11, "vpsravw", sra>, |
| 4418 | avx512_var_shift_w_lowering<avx512vl_i16_info, sra>; |
Igor Breger | e59165c | 2016-06-20 07:05:43 +0000 | [diff] [blame] | 4419 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4420 | defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>, |
Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 4421 | avx512_var_shift_w<0x10, "vpsrlvw", srl>, |
| 4422 | avx512_var_shift_w_lowering<avx512vl_i16_info, srl>; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 4423 | defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>; |
| 4424 | defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4425 | |
Craig Topper | 05629d0 | 2016-07-24 07:32:45 +0000 | [diff] [blame] | 4426 | // Special handing for handling VPSRAV intrinsics. |
| 4427 | multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _, |
| 4428 | list<Predicate> p> { |
| 4429 | let Predicates = p in { |
| 4430 | def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)), |
| 4431 | (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1, |
| 4432 | _.RC:$src2)>; |
| 4433 | def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))), |
| 4434 | (!cast<Instruction>(InstrStr#_.ZSuffix##rm) |
| 4435 | _.RC:$src1, addr:$src2)>; |
| 4436 | let AddedComplexity = 20 in { |
| 4437 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 4438 | (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)), |
| 4439 | (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0, |
| 4440 | _.KRC:$mask, _.RC:$src1, _.RC:$src2)>; |
| 4441 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 4442 | (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))), |
| 4443 | _.RC:$src0)), |
| 4444 | (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0, |
| 4445 | _.KRC:$mask, _.RC:$src1, addr:$src2)>; |
| 4446 | } |
| 4447 | let AddedComplexity = 30 in { |
| 4448 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 4449 | (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)), |
| 4450 | (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask, |
| 4451 | _.RC:$src1, _.RC:$src2)>; |
| 4452 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 4453 | (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))), |
| 4454 | _.ImmAllZerosV)), |
| 4455 | (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask, |
| 4456 | _.RC:$src1, addr:$src2)>; |
| 4457 | } |
| 4458 | } |
| 4459 | } |
| 4460 | |
| 4461 | multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _, |
| 4462 | list<Predicate> p> : |
| 4463 | avx512_var_shift_int_lowering<InstrStr, _, p> { |
| 4464 | let Predicates = p in { |
| 4465 | def : Pat<(_.VT (X86vsrav _.RC:$src1, |
| 4466 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)))), |
| 4467 | (!cast<Instruction>(InstrStr#_.ZSuffix##rmb) |
| 4468 | _.RC:$src1, addr:$src2)>; |
| 4469 | let AddedComplexity = 20 in |
| 4470 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 4471 | (X86vsrav _.RC:$src1, |
| 4472 | (X86VBroadcast (_.ScalarLdFrag addr:$src2))), |
| 4473 | _.RC:$src0)), |
| 4474 | (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0, |
| 4475 | _.KRC:$mask, _.RC:$src1, addr:$src2)>; |
| 4476 | let AddedComplexity = 30 in |
| 4477 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 4478 | (X86vsrav _.RC:$src1, |
| 4479 | (X86VBroadcast (_.ScalarLdFrag addr:$src2))), |
| 4480 | _.ImmAllZerosV)), |
| 4481 | (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask, |
| 4482 | _.RC:$src1, addr:$src2)>; |
| 4483 | } |
| 4484 | } |
| 4485 | |
| 4486 | defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>; |
| 4487 | defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>; |
| 4488 | defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>; |
| 4489 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>; |
| 4490 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>; |
| 4491 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>; |
| 4492 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>; |
| 4493 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>; |
| 4494 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>; |
| 4495 | |
Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 4496 | //===-------------------------------------------------------------------===// |
| 4497 | // 1-src variable permutation VPERMW/D/Q |
| 4498 | //===-------------------------------------------------------------------===// |
| 4499 | multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4500 | AVX512VLVectorVTInfo _> { |
| 4501 | let Predicates = [HasAVX512] in |
| 4502 | defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, |
| 4503 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 4504 | |
| 4505 | let Predicates = [HasAVX512, HasVLX] in |
| 4506 | defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>, |
| 4507 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 4508 | } |
| 4509 | |
| 4510 | multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM, |
| 4511 | string OpcodeStr, SDNode OpNode, |
| 4512 | AVX512VLVectorVTInfo VTInfo> { |
| 4513 | let Predicates = [HasAVX512] in |
| 4514 | defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 4515 | VTInfo.info512>, |
| 4516 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 4517 | VTInfo.info512>, EVEX_V512; |
| 4518 | let Predicates = [HasAVX512, HasVLX] in |
| 4519 | defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 4520 | VTInfo.info256>, |
| 4521 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 4522 | VTInfo.info256>, EVEX_V256; |
| 4523 | } |
| 4524 | |
Michael Zuckerman | d9cac59 | 2016-01-19 17:07:43 +0000 | [diff] [blame] | 4525 | multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr, |
| 4526 | Predicate prd, SDNode OpNode, |
| 4527 | AVX512VLVectorVTInfo _> { |
| 4528 | let Predicates = [prd] in |
| 4529 | defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, |
| 4530 | EVEX_V512 ; |
| 4531 | let Predicates = [HasVLX, prd] in { |
| 4532 | defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>, |
| 4533 | EVEX_V256 ; |
| 4534 | defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>, |
| 4535 | EVEX_V128 ; |
| 4536 | } |
| 4537 | } |
Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 4538 | |
Michael Zuckerman | d9cac59 | 2016-01-19 17:07:43 +0000 | [diff] [blame] | 4539 | defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv, |
| 4540 | avx512vl_i16_info>, VEX_W; |
| 4541 | defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv, |
| 4542 | avx512vl_i8_info>; |
Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 4543 | |
| 4544 | defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv, |
| 4545 | avx512vl_i32_info>; |
| 4546 | defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv, |
| 4547 | avx512vl_i64_info>, VEX_W; |
| 4548 | defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv, |
| 4549 | avx512vl_f32_info>; |
| 4550 | defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv, |
| 4551 | avx512vl_f64_info>, VEX_W; |
| 4552 | |
| 4553 | defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq", |
| 4554 | X86VPermi, avx512vl_i64_info>, |
| 4555 | EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W; |
| 4556 | defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd", |
| 4557 | X86VPermi, avx512vl_f64_info>, |
| 4558 | EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W; |
Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 4559 | //===----------------------------------------------------------------------===// |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4560 | // AVX-512 - VPERMIL |
Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 4561 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 4562 | |
Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 4563 | multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode, |
| 4564 | X86VectorVTInfo _, X86VectorVTInfo Ctrl> { |
| 4565 | defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst), |
| 4566 | (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr, |
| 4567 | "$src2, $src1", "$src1, $src2", |
| 4568 | (_.VT (OpNode _.RC:$src1, |
| 4569 | (Ctrl.VT Ctrl.RC:$src2)))>, |
| 4570 | T8PD, EVEX_4V; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4571 | defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst), |
| 4572 | (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr, |
| 4573 | "$src2, $src1", "$src1, $src2", |
| 4574 | (_.VT (OpNode |
| 4575 | _.RC:$src1, |
| 4576 | (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>, |
| 4577 | T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| 4578 | defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst), |
| 4579 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 4580 | "${src2}"##_.BroadcastStr##", $src1", |
| 4581 | "$src1, ${src2}"##_.BroadcastStr, |
| 4582 | (_.VT (OpNode |
| 4583 | _.RC:$src1, |
| 4584 | (Ctrl.VT (X86VBroadcast |
| 4585 | (Ctrl.ScalarLdFrag addr:$src2)))))>, |
| 4586 | T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; |
Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 4587 | } |
| 4588 | |
| 4589 | multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar, |
| 4590 | AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{ |
| 4591 | let Predicates = [HasAVX512] in { |
| 4592 | defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512, |
| 4593 | Ctrl.info512>, EVEX_V512; |
| 4594 | } |
| 4595 | let Predicates = [HasAVX512, HasVLX] in { |
| 4596 | defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128, |
| 4597 | Ctrl.info128>, EVEX_V128; |
| 4598 | defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256, |
| 4599 | Ctrl.info256>, EVEX_V256; |
| 4600 | } |
| 4601 | } |
| 4602 | |
| 4603 | multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar, |
| 4604 | AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{ |
| 4605 | |
| 4606 | defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>; |
| 4607 | defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr, |
| 4608 | X86VPermilpi, _>, |
| 4609 | EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>; |
Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 4610 | } |
| 4611 | |
| 4612 | defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info, |
| 4613 | avx512vl_i32_info>; |
| 4614 | defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info, |
| 4615 | avx512vl_i64_info>, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4616 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 4617 | // AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW |
| 4618 | //===----------------------------------------------------------------------===// |
| 4619 | |
| 4620 | defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd", |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4621 | X86PShufd, avx512vl_i32_info>, |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 4622 | EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>; |
| 4623 | defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw", |
Igor Breger | 1a6fd1c | 2015-10-07 06:31:18 +0000 | [diff] [blame] | 4624 | X86PShufhw>, EVEX, AVX512XSIi8Base; |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 4625 | defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw", |
Igor Breger | 1a6fd1c | 2015-10-07 06:31:18 +0000 | [diff] [blame] | 4626 | X86PShuflw>, EVEX, AVX512XDIi8Base; |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4627 | |
Elena Demikhovsky | 55a9974 | 2015-06-22 13:00:42 +0000 | [diff] [blame] | 4628 | multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 4629 | let Predicates = [HasBWI] in |
| 4630 | defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512; |
| 4631 | |
| 4632 | let Predicates = [HasVLX, HasBWI] in { |
| 4633 | defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256; |
| 4634 | defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128; |
| 4635 | } |
| 4636 | } |
| 4637 | |
| 4638 | defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>; |
| 4639 | |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 4640 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | 0a74b7d | 2013-11-14 11:29:27 +0000 | [diff] [blame] | 4641 | // Move Low to High and High to Low packed FP Instructions |
| 4642 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4643 | def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst), |
| 4644 | (ins VR128X:$src1, VR128X:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4645 | "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4646 | [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))], |
| 4647 | IIC_SSE_MOV_LH>, EVEX_4V; |
| 4648 | def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst), |
| 4649 | (ins VR128X:$src1, VR128X:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4650 | "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4651 | [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))], |
| 4652 | IIC_SSE_MOV_LH>, EVEX_4V; |
| 4653 | |
Craig Topper | dbe8b7d | 2013-09-27 07:20:47 +0000 | [diff] [blame] | 4654 | let Predicates = [HasAVX512] in { |
| 4655 | // MOVLHPS patterns |
| 4656 | def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)), |
| 4657 | (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>; |
| 4658 | def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)), |
| 4659 | (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4660 | |
Craig Topper | dbe8b7d | 2013-09-27 07:20:47 +0000 | [diff] [blame] | 4661 | // MOVHLPS patterns |
| 4662 | def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)), |
| 4663 | (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>; |
| 4664 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4665 | |
| 4666 | //===----------------------------------------------------------------------===// |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 4667 | // VMOVHPS/PD VMOVLPS Instructions |
| 4668 | // All patterns was taken from SSS implementation. |
| 4669 | //===----------------------------------------------------------------------===// |
| 4670 | multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4671 | X86VectorVTInfo _> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4672 | def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst), |
| 4673 | (ins _.RC:$src1, f64mem:$src2), |
| 4674 | !strconcat(OpcodeStr, |
| 4675 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 4676 | [(set _.RC:$dst, |
| 4677 | (OpNode _.RC:$src1, |
| 4678 | (_.VT (bitconvert |
| 4679 | (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))], |
| 4680 | IIC_SSE_MOV_LH>, EVEX_4V; |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 4681 | } |
| 4682 | |
| 4683 | defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps, |
| 4684 | v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS; |
| 4685 | defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd, |
| 4686 | v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W; |
| 4687 | defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps, |
| 4688 | v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS; |
| 4689 | defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd, |
| 4690 | v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W; |
| 4691 | |
| 4692 | let Predicates = [HasAVX512] in { |
| 4693 | // VMOVHPS patterns |
| 4694 | def : Pat<(X86Movlhps VR128X:$src1, |
| 4695 | (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))), |
| 4696 | (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>; |
| 4697 | def : Pat<(X86Movlhps VR128X:$src1, |
| 4698 | (bc_v4i32 (v2i64 (X86vzload addr:$src2)))), |
| 4699 | (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>; |
| 4700 | // VMOVHPD patterns |
| 4701 | def : Pat<(v2f64 (X86Unpckl VR128X:$src1, |
| 4702 | (scalar_to_vector (loadf64 addr:$src2)))), |
| 4703 | (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>; |
| 4704 | def : Pat<(v2f64 (X86Unpckl VR128X:$src1, |
| 4705 | (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))), |
| 4706 | (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>; |
| 4707 | // VMOVLPS patterns |
| 4708 | def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))), |
| 4709 | (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>; |
| 4710 | def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))), |
| 4711 | (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>; |
| 4712 | // VMOVLPD patterns |
| 4713 | def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))), |
| 4714 | (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>; |
| 4715 | def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))), |
| 4716 | (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>; |
| 4717 | def : Pat<(v2f64 (X86Movsd VR128X:$src1, |
| 4718 | (v2f64 (scalar_to_vector (loadf64 addr:$src2))))), |
| 4719 | (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>; |
| 4720 | } |
| 4721 | |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 4722 | def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs), |
| 4723 | (ins f64mem:$dst, VR128X:$src), |
| 4724 | "vmovhps\t{$src, $dst|$dst, $src}", |
Craig Topper | c9b1923 | 2016-05-01 04:59:44 +0000 | [diff] [blame] | 4725 | [(store (f64 (extractelt |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 4726 | (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)), |
| 4727 | (bc_v2f64 (v4f32 VR128X:$src))), |
| 4728 | (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>, |
| 4729 | EVEX, EVEX_CD8<32, CD8VT2>; |
| 4730 | def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs), |
| 4731 | (ins f64mem:$dst, VR128X:$src), |
| 4732 | "vmovhpd\t{$src, $dst|$dst, $src}", |
Craig Topper | c9b1923 | 2016-05-01 04:59:44 +0000 | [diff] [blame] | 4733 | [(store (f64 (extractelt |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 4734 | (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)), |
| 4735 | (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>, |
| 4736 | EVEX, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 4737 | def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs), |
| 4738 | (ins f64mem:$dst, VR128X:$src), |
| 4739 | "vmovlps\t{$src, $dst|$dst, $src}", |
Craig Topper | c9b1923 | 2016-05-01 04:59:44 +0000 | [diff] [blame] | 4740 | [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)), |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 4741 | (iPTR 0))), addr:$dst)], |
| 4742 | IIC_SSE_MOV_LH>, |
| 4743 | EVEX, EVEX_CD8<32, CD8VT2>; |
| 4744 | def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs), |
| 4745 | (ins f64mem:$dst, VR128X:$src), |
| 4746 | "vmovlpd\t{$src, $dst|$dst, $src}", |
Craig Topper | c9b1923 | 2016-05-01 04:59:44 +0000 | [diff] [blame] | 4747 | [(store (f64 (extractelt (v2f64 VR128X:$src), |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 4748 | (iPTR 0))), addr:$dst)], |
| 4749 | IIC_SSE_MOV_LH>, |
| 4750 | EVEX, EVEX_CD8<64, CD8VT1>, VEX_W; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4751 | |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 4752 | let Predicates = [HasAVX512] in { |
| 4753 | // VMOVHPD patterns |
Craig Topper | c9b1923 | 2016-05-01 04:59:44 +0000 | [diff] [blame] | 4754 | def : Pat<(store (f64 (extractelt |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 4755 | (v2f64 (X86VPermilpi VR128X:$src, (i8 1))), |
| 4756 | (iPTR 0))), addr:$dst), |
| 4757 | (VMOVHPDZ128mr addr:$dst, VR128X:$src)>; |
| 4758 | // VMOVLPS patterns |
| 4759 | def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)), |
| 4760 | addr:$src1), |
| 4761 | (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>; |
| 4762 | def : Pat<(store (v4i32 (X86Movlps |
| 4763 | (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1), |
| 4764 | (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>; |
| 4765 | // VMOVLPD patterns |
| 4766 | def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)), |
| 4767 | addr:$src1), |
| 4768 | (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>; |
| 4769 | def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)), |
| 4770 | addr:$src1), |
| 4771 | (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>; |
| 4772 | } |
| 4773 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4774 | // FMA - Fused Multiply Operations |
| 4775 | // |
Adam Nemet | 26371ce | 2014-10-24 00:02:55 +0000 | [diff] [blame] | 4776 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4777 | multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4778 | X86VectorVTInfo _, string Suff> { |
| 4779 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in { |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 4780 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 4781 | (ins _.RC:$src2, _.RC:$src3), |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 4782 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 4783 | (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3))>, |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 4784 | AVX512FMA3Base; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4785 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4786 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4787 | (ins _.RC:$src2, _.MemOp:$src3), |
| 4788 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 4789 | (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3)))>, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4790 | AVX512FMA3Base; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4791 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4792 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4793 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 4794 | OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), |
| 4795 | !strconcat("$src2, ${src3}", _.BroadcastStr ), |
Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 4796 | (OpNode _.RC:$src2, |
| 4797 | _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4798 | AVX512FMA3Base, EVEX_B; |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 4799 | } |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4800 | |
| 4801 | // Additional pattern for folding broadcast nodes in other orders. |
| 4802 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 4803 | (OpNode _.RC:$src1, _.RC:$src2, |
| 4804 | (X86VBroadcast (_.ScalarLdFrag addr:$src3))), |
| 4805 | _.RC:$src1)), |
| 4806 | (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1, |
| 4807 | _.KRCWM:$mask, _.RC:$src2, addr:$src3)>; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4808 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4809 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4810 | multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4811 | X86VectorVTInfo _, string Suff> { |
| 4812 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4813 | defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Elena Demikhovsky | 7b0dd39 | 2015-01-28 10:21:27 +0000 | [diff] [blame] | 4814 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
| 4815 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", |
Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 4816 | (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc)))>, |
Elena Demikhovsky | 7b0dd39 | 2015-01-28 10:21:27 +0000 | [diff] [blame] | 4817 | AVX512FMA3Base, EVEX_B, EVEX_RC; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4818 | } |
Elena Demikhovsky | 7b0dd39 | 2015-01-28 10:21:27 +0000 | [diff] [blame] | 4819 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4820 | multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4821 | SDNode OpNodeRnd, AVX512VLVectorVTInfo _, |
| 4822 | string Suff> { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4823 | let Predicates = [HasAVX512] in { |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4824 | defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>, |
| 4825 | avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512, |
| 4826 | Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4827 | } |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4828 | let Predicates = [HasVLX, HasAVX512] in { |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4829 | defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4830 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4831 | defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4832 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4833 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4834 | } |
| 4835 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4836 | multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4837 | SDNode OpNodeRnd > { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4838 | defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4839 | avx512vl_f32_info, "PS">; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4840 | defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4841 | avx512vl_f64_info, "PD">, VEX_W; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4842 | } |
| 4843 | |
| 4844 | defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>; |
| 4845 | defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>; |
| 4846 | defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>; |
| 4847 | defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>; |
| 4848 | defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>; |
| 4849 | defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>; |
| 4850 | |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4851 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4852 | multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4853 | X86VectorVTInfo _, string Suff> { |
| 4854 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4855 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4856 | (ins _.RC:$src2, _.RC:$src3), |
| 4857 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| 4858 | (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>, |
| 4859 | AVX512FMA3Base; |
| 4860 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4861 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4862 | (ins _.RC:$src2, _.MemOp:$src3), |
| 4863 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| 4864 | (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>, |
| 4865 | AVX512FMA3Base; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4866 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4867 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4868 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 4869 | OpcodeStr, "${src3}"##_.BroadcastStr##", $src2", |
| 4870 | "$src2, ${src3}"##_.BroadcastStr, |
| 4871 | (_.VT (OpNode _.RC:$src2, |
| 4872 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))), |
| 4873 | _.RC:$src1))>, AVX512FMA3Base, EVEX_B; |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 4874 | } |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4875 | |
| 4876 | // Additional patterns for folding broadcast nodes in other orders. |
| 4877 | def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 4878 | _.RC:$src2, _.RC:$src1)), |
| 4879 | (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1, |
| 4880 | _.RC:$src2, addr:$src3)>; |
| 4881 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 4882 | (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 4883 | _.RC:$src2, _.RC:$src1), |
| 4884 | _.RC:$src1)), |
| 4885 | (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1, |
| 4886 | _.KRCWM:$mask, _.RC:$src2, addr:$src3)>; |
| 4887 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 4888 | (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 4889 | _.RC:$src2, _.RC:$src1), |
| 4890 | _.ImmAllZerosV)), |
| 4891 | (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1, |
| 4892 | _.KRCWM:$mask, _.RC:$src2, addr:$src3)>; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4893 | } |
| 4894 | |
| 4895 | multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4896 | X86VectorVTInfo _, string Suff> { |
| 4897 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4898 | defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4899 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
| 4900 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", |
| 4901 | (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>, |
| 4902 | AVX512FMA3Base, EVEX_B, EVEX_RC; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4903 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4904 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4905 | multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4906 | SDNode OpNodeRnd, AVX512VLVectorVTInfo _, |
| 4907 | string Suff> { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4908 | let Predicates = [HasAVX512] in { |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4909 | defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>, |
| 4910 | avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512, |
| 4911 | Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4912 | } |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4913 | let Predicates = [HasVLX, HasAVX512] in { |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4914 | defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4915 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4916 | defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4917 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4918 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4919 | } |
| 4920 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4921 | multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4922 | SDNode OpNodeRnd > { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4923 | defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4924 | avx512vl_f32_info, "PS">; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4925 | defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4926 | avx512vl_f64_info, "PD">, VEX_W; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4927 | } |
| 4928 | |
| 4929 | defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>; |
| 4930 | defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>; |
| 4931 | defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>; |
| 4932 | defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>; |
| 4933 | defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>; |
| 4934 | defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>; |
| 4935 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4936 | multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4937 | X86VectorVTInfo _, string Suff> { |
| 4938 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4939 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 4940 | (ins _.RC:$src2, _.RC:$src3), |
| 4941 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| 4942 | (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2))>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4943 | AVX512FMA3Base; |
| 4944 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4945 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 4946 | (ins _.RC:$src2, _.MemOp:$src3), |
| 4947 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| 4948 | (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2))>, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4949 | AVX512FMA3Base; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4950 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4951 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 4952 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 4953 | OpcodeStr, "${src3}"##_.BroadcastStr##", $src2", |
| 4954 | "$src2, ${src3}"##_.BroadcastStr, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4955 | (_.VT (OpNode _.RC:$src1, |
Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 4956 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))), |
| 4957 | _.RC:$src2))>, AVX512FMA3Base, EVEX_B; |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 4958 | } |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4959 | |
| 4960 | // Additional patterns for folding broadcast nodes in other orders. |
| 4961 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 4962 | (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 4963 | _.RC:$src1, _.RC:$src2), |
| 4964 | _.RC:$src1)), |
| 4965 | (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1, |
| 4966 | _.KRCWM:$mask, _.RC:$src2, addr:$src3)>; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4967 | } |
| 4968 | |
| 4969 | multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4970 | X86VectorVTInfo _, string Suff> { |
| 4971 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4972 | defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 4973 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
| 4974 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", |
| 4975 | (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc)))>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4976 | AVX512FMA3Base, EVEX_B, EVEX_RC; |
| 4977 | } |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4978 | |
| 4979 | multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4980 | SDNode OpNodeRnd, AVX512VLVectorVTInfo _, |
| 4981 | string Suff> { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4982 | let Predicates = [HasAVX512] in { |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4983 | defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>, |
| 4984 | avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512, |
| 4985 | Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4986 | } |
| 4987 | let Predicates = [HasVLX, HasAVX512] in { |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4988 | defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4989 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4990 | defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4991 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; |
| 4992 | } |
| 4993 | } |
| 4994 | |
| 4995 | multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4996 | SDNode OpNodeRnd > { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4997 | defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 4998 | avx512vl_f32_info, "PS">; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 4999 | defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5000 | avx512vl_f64_info, "PD">, VEX_W; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5001 | } |
| 5002 | |
| 5003 | defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>; |
| 5004 | defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>; |
| 5005 | defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>; |
| 5006 | defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>; |
| 5007 | defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>; |
| 5008 | defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 5009 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5010 | // Scalar FMA |
| 5011 | let Constraints = "$src1 = $dst" in { |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 5012 | multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 5013 | dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb, |
| 5014 | dag RHS_r, dag RHS_m > { |
| 5015 | defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5016 | (ins _.RC:$src2, _.RC:$src3), OpcodeStr, |
| 5017 | "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5018 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5019 | defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5020 | (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr, |
| 5021 | "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base; |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 5022 | |
| 5023 | defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5024 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
| 5025 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>, |
| 5026 | AVX512FMA3Base, EVEX_B, EVEX_RC; |
| 5027 | |
| 5028 | let isCodeGenOnly = 1 in { |
| 5029 | def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst), |
| 5030 | (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3), |
| 5031 | !strconcat(OpcodeStr, |
| 5032 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 5033 | [RHS_r]>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5034 | def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst), |
| 5035 | (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3), |
| 5036 | !strconcat(OpcodeStr, |
| 5037 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 5038 | [RHS_m]>; |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 5039 | }// isCodeGenOnly = 1 |
| 5040 | } |
| 5041 | }// Constraints = "$src1 = $dst" |
| 5042 | |
| 5043 | multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132, |
| 5044 | string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ , |
| 5045 | string SUFF> { |
| 5046 | |
Craig Topper | 2dca3b2 | 2016-07-24 08:26:38 +0000 | [diff] [blame] | 5047 | defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ , |
Michael Zuckerman | 7d73360 | 2016-02-04 14:41:08 +0000 | [diff] [blame] | 5048 | (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))), |
| 5049 | (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, |
| 5050 | (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))), |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 5051 | (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, |
| 5052 | (i32 imm:$rc))), |
| 5053 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1, |
| 5054 | _.FRC:$src3))), |
| 5055 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1, |
| 5056 | (_.ScalarLdFrag addr:$src3))))>; |
| 5057 | |
Craig Topper | 2dca3b2 | 2016-07-24 08:26:38 +0000 | [diff] [blame] | 5058 | defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ , |
Michael Zuckerman | 7d73360 | 2016-02-04 14:41:08 +0000 | [diff] [blame] | 5059 | (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))), |
| 5060 | (_.VT (OpNodeRnd _.RC:$src2, |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 5061 | (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), |
Michael Zuckerman | 7d73360 | 2016-02-04 14:41:08 +0000 | [diff] [blame] | 5062 | _.RC:$src1, (i32 FROUND_CURRENT))), |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 5063 | (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, |
| 5064 | (i32 imm:$rc))), |
| 5065 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3, |
| 5066 | _.FRC:$src1))), |
| 5067 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, |
| 5068 | (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>; |
| 5069 | |
Craig Topper | 2dca3b2 | 2016-07-24 08:26:38 +0000 | [diff] [blame] | 5070 | defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ , |
Michael Zuckerman | 7d73360 | 2016-02-04 14:41:08 +0000 | [diff] [blame] | 5071 | (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))), |
| 5072 | (_.VT (OpNodeRnd _.RC:$src1, |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 5073 | (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), |
Michael Zuckerman | 7d73360 | 2016-02-04 14:41:08 +0000 | [diff] [blame] | 5074 | _.RC:$src2, (i32 FROUND_CURRENT))), |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 5075 | (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, |
| 5076 | (i32 imm:$rc))), |
| 5077 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3, |
| 5078 | _.FRC:$src2))), |
| 5079 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, |
| 5080 | (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>; |
| 5081 | } |
| 5082 | |
| 5083 | multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132, |
| 5084 | string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{ |
| 5085 | let Predicates = [HasAVX512] in { |
| 5086 | defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode, |
| 5087 | OpNodeRnd, f32x_info, "SS">, |
| 5088 | EVEX_CD8<32, CD8VT1>, VEX_LIG; |
| 5089 | defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode, |
| 5090 | OpNodeRnd, f64x_info, "SD">, |
| 5091 | EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W; |
| 5092 | } |
| 5093 | } |
| 5094 | |
| 5095 | defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>; |
| 5096 | defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>; |
| 5097 | defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>; |
| 5098 | defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5099 | |
| 5100 | //===----------------------------------------------------------------------===// |
Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 5101 | // AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA |
| 5102 | //===----------------------------------------------------------------------===// |
| 5103 | let Constraints = "$src1 = $dst" in { |
| 5104 | multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5105 | X86VectorVTInfo _> { |
| 5106 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5107 | (ins _.RC:$src2, _.RC:$src3), |
| 5108 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| 5109 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>, |
| 5110 | AVX512FMA3Base; |
| 5111 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5112 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5113 | (ins _.RC:$src2, _.MemOp:$src3), |
| 5114 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| 5115 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>, |
| 5116 | AVX512FMA3Base; |
Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 5117 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5118 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5119 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 5120 | OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), |
| 5121 | !strconcat("$src2, ${src3}", _.BroadcastStr ), |
| 5122 | (OpNode _.RC:$src1, |
| 5123 | _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>, |
| 5124 | AVX512FMA3Base, EVEX_B; |
Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 5125 | } |
| 5126 | } // Constraints = "$src1 = $dst" |
| 5127 | |
| 5128 | multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5129 | AVX512VLVectorVTInfo _> { |
| 5130 | let Predicates = [HasIFMA] in { |
| 5131 | defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>, |
| 5132 | EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; |
| 5133 | } |
| 5134 | let Predicates = [HasVLX, HasIFMA] in { |
| 5135 | defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>, |
| 5136 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; |
| 5137 | defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>, |
| 5138 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; |
| 5139 | } |
| 5140 | } |
| 5141 | |
| 5142 | defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l, |
| 5143 | avx512vl_i64_info>, VEX_W; |
| 5144 | defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h, |
| 5145 | avx512vl_i64_info>, VEX_W; |
| 5146 | |
| 5147 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5148 | // AVX-512 Scalar convert from sign integer to float/double |
| 5149 | //===----------------------------------------------------------------------===// |
| 5150 | |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 5151 | multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC, |
| 5152 | X86VectorVTInfo DstVT, X86MemOperand x86memop, |
| 5153 | PatFrag ld_frag, string asm> { |
| 5154 | let hasSideEffects = 0 in { |
| 5155 | def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst), |
| 5156 | (ins DstVT.FRC:$src1, SrcRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5157 | !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 5158 | EVEX_4V; |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 5159 | let mayLoad = 1 in |
| 5160 | def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst), |
| 5161 | (ins DstVT.FRC:$src1, x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5162 | !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 5163 | EVEX_4V; |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 5164 | } // hasSideEffects = 0 |
| 5165 | let isCodeGenOnly = 1 in { |
| 5166 | def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), |
| 5167 | (ins DstVT.RC:$src1, SrcRC:$src2), |
| 5168 | !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 5169 | [(set DstVT.RC:$dst, |
| 5170 | (OpNode (DstVT.VT DstVT.RC:$src1), |
| 5171 | SrcRC:$src2, |
| 5172 | (i32 FROUND_CURRENT)))]>, EVEX_4V; |
| 5173 | |
| 5174 | def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), |
| 5175 | (ins DstVT.RC:$src1, x86memop:$src2), |
| 5176 | !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 5177 | [(set DstVT.RC:$dst, |
| 5178 | (OpNode (DstVT.VT DstVT.RC:$src1), |
| 5179 | (ld_frag addr:$src2), |
| 5180 | (i32 FROUND_CURRENT)))]>, EVEX_4V; |
| 5181 | }//isCodeGenOnly = 1 |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5182 | } |
Elena Demikhovsky | d8fda62 | 2015-03-30 09:29:28 +0000 | [diff] [blame] | 5183 | |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 5184 | multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 5185 | X86VectorVTInfo DstVT, string asm> { |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 5186 | def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), |
| 5187 | (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc), |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 5188 | !strconcat(asm, |
| 5189 | "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"), |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 5190 | [(set DstVT.RC:$dst, |
| 5191 | (OpNode (DstVT.VT DstVT.RC:$src1), |
| 5192 | SrcRC:$src2, |
| 5193 | (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC; |
| 5194 | } |
| 5195 | |
| 5196 | multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 5197 | X86VectorVTInfo DstVT, X86MemOperand x86memop, |
| 5198 | PatFrag ld_frag, string asm> { |
| 5199 | defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>, |
| 5200 | avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>, |
| 5201 | VEX_LIG; |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 5202 | } |
| 5203 | |
Andrew Trick | 15a4774 | 2013-10-09 05:11:10 +0000 | [diff] [blame] | 5204 | let Predicates = [HasAVX512] in { |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 5205 | defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 5206 | v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">, |
| 5207 | XS, EVEX_CD8<32, CD8VT1>; |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 5208 | defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 5209 | v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">, |
| 5210 | XS, VEX_W, EVEX_CD8<64, CD8VT1>; |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 5211 | defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 5212 | v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">, |
| 5213 | XD, EVEX_CD8<32, CD8VT1>; |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 5214 | defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 5215 | v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">, |
| 5216 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5217 | |
| 5218 | def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))), |
| 5219 | (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
| 5220 | def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 5221 | (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5222 | def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))), |
| 5223 | (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
| 5224 | def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 5225 | (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5226 | |
| 5227 | def : Pat<(f32 (sint_to_fp GR32:$src)), |
| 5228 | (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>; |
| 5229 | def : Pat<(f32 (sint_to_fp GR64:$src)), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 5230 | (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5231 | def : Pat<(f64 (sint_to_fp GR32:$src)), |
| 5232 | (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>; |
| 5233 | def : Pat<(f64 (sint_to_fp GR64:$src)), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 5234 | (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>; |
| 5235 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5236 | defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 5237 | v4f32x_info, i32mem, loadi32, |
| 5238 | "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5239 | defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 5240 | v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">, |
| 5241 | XS, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5242 | defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 5243 | i32mem, loadi32, "cvtusi2sd{l}">, |
| 5244 | XD, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5245 | defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 5246 | v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">, |
| 5247 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 5248 | |
| 5249 | def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))), |
| 5250 | (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
| 5251 | def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))), |
| 5252 | (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
| 5253 | def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))), |
| 5254 | (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
| 5255 | def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))), |
| 5256 | (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
| 5257 | |
| 5258 | def : Pat<(f32 (uint_to_fp GR32:$src)), |
| 5259 | (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>; |
| 5260 | def : Pat<(f32 (uint_to_fp GR64:$src)), |
| 5261 | (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>; |
| 5262 | def : Pat<(f64 (uint_to_fp GR32:$src)), |
| 5263 | (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>; |
| 5264 | def : Pat<(f64 (uint_to_fp GR64:$src)), |
| 5265 | (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>; |
Andrew Trick | 15a4774 | 2013-10-09 05:11:10 +0000 | [diff] [blame] | 5266 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5267 | |
| 5268 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 5269 | // AVX-512 Scalar convert from float/double to integer |
| 5270 | //===----------------------------------------------------------------------===// |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 5271 | multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT , |
| 5272 | X86VectorVTInfo DstVT, SDNode OpNode, string asm> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5273 | let Predicates = [HasAVX512] in { |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 5274 | def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src), |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5275 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 5276 | [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>, |
| 5277 | EVEX, VEX_LIG; |
| 5278 | def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc), |
| 5279 | !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"), |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 5280 | [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5281 | EVEX, VEX_LIG, EVEX_B, EVEX_RC; |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 5282 | def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src), |
| 5283 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 5284 | [(set DstVT.RC:$dst, (OpNode |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 5285 | (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))), |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 5286 | (i32 FROUND_CURRENT)))]>, |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 5287 | EVEX, VEX_LIG; |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 5288 | } // Predicates = [HasAVX512] |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 5289 | } |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5290 | |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 5291 | // Convert float/double to signed/unsigned int 32/64 |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 5292 | defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5293 | X86cvts2si, "cvtss2si">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 5294 | XS, EVEX_CD8<32, CD8VT1>; |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 5295 | defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5296 | X86cvts2si, "cvtss2si">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 5297 | XS, VEX_W, EVEX_CD8<32, CD8VT1>; |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 5298 | defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5299 | X86cvts2usi, "cvtss2usi">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 5300 | XS, EVEX_CD8<32, CD8VT1>; |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 5301 | defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5302 | X86cvts2usi, "cvtss2usi">, XS, VEX_W, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 5303 | EVEX_CD8<32, CD8VT1>; |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 5304 | defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5305 | X86cvts2si, "cvtsd2si">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 5306 | XD, EVEX_CD8<64, CD8VT1>; |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 5307 | defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5308 | X86cvts2si, "cvtsd2si">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 5309 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 5310 | defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5311 | X86cvts2usi, "cvtsd2usi">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 5312 | XD, EVEX_CD8<64, CD8VT1>; |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 5313 | defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5314 | X86cvts2usi, "cvtsd2usi">, XD, VEX_W, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 5315 | EVEX_CD8<64, CD8VT1>; |
| 5316 | |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 5317 | // The SSE version of these instructions are disabled for AVX512. |
| 5318 | // Therefore, the SSE intrinsics are mapped to the AVX512 instructions. |
| 5319 | let Predicates = [HasAVX512] in { |
| 5320 | def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))), |
| 5321 | (VCVTSS2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>; |
| 5322 | def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))), |
| 5323 | (VCVTSS2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>; |
| 5324 | def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))), |
| 5325 | (VCVTSD2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>; |
| 5326 | def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))), |
| 5327 | (VCVTSD2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>; |
| 5328 | } // HasAVX512 |
| 5329 | |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5330 | let isCodeGenOnly = 1 , Predicates = [HasAVX512] in { |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 5331 | defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X, |
| 5332 | int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}", |
| 5333 | SSE_CVT_Scalar, 0>, XS, EVEX_4V; |
| 5334 | defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X, |
| 5335 | int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}", |
| 5336 | SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W; |
| 5337 | defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X, |
| 5338 | int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}", |
| 5339 | SSE_CVT_Scalar, 0>, XD, EVEX_4V; |
| 5340 | defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X, |
| 5341 | int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}", |
| 5342 | SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W; |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 5343 | |
Igor Breger | 982e400 | 2016-06-08 07:48:23 +0000 | [diff] [blame] | 5344 | defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x7B, GR32, VR128X, |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 5345 | int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}", |
| 5346 | SSE_CVT_Scalar, 0>, XD, EVEX_4V; |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5347 | } // isCodeGenOnly = 1, Predicates = [HasAVX512] |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 5348 | |
| 5349 | // Convert float/double to signed/unsigned int 32/64 with truncation |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5350 | multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC, |
| 5351 | X86VectorVTInfo _DstRC, SDNode OpNode, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5352 | SDNode OpNodeRnd>{ |
| 5353 | let Predicates = [HasAVX512] in { |
| 5354 | def rr : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src), |
| 5355 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
| 5356 | [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX; |
| 5357 | def rb : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src), |
| 5358 | !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"), |
| 5359 | []>, EVEX, EVEX_B; |
Igor Breger | 4511e76 | 2016-02-22 11:48:27 +0000 | [diff] [blame] | 5360 | def rm : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src), |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5361 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5362 | [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5363 | EVEX; |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 5364 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5365 | let isCodeGenOnly = 1 in { |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5366 | def rr_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src), |
| 5367 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5368 | [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src), |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5369 | (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG; |
| 5370 | def rb_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src), |
| 5371 | !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"), |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5372 | [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src), |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5373 | (i32 FROUND_NO_EXC)))]>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5374 | EVEX,VEX_LIG , EVEX_B; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5375 | let mayLoad = 1, hasSideEffects = 0 in |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5376 | def rm_Int : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5377 | (ins _SrcRC.MemOp:$src), |
| 5378 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
| 5379 | []>, EVEX, VEX_LIG; |
| 5380 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5381 | } // isCodeGenOnly = 1 |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5382 | } //HasAVX512 |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 5383 | } |
| 5384 | |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5385 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5386 | defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i32x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5387 | fp_to_sint,X86cvtts2IntRnd>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5388 | XS, EVEX_CD8<32, CD8VT1>; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5389 | defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i64x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5390 | fp_to_sint,X86cvtts2IntRnd>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5391 | VEX_W, XS, EVEX_CD8<32, CD8VT1>; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5392 | defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i32x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5393 | fp_to_sint,X86cvtts2IntRnd>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5394 | XD, EVEX_CD8<64, CD8VT1>; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5395 | defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i64x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5396 | fp_to_sint,X86cvtts2IntRnd>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5397 | VEX_W, XD, EVEX_CD8<64, CD8VT1>; |
| 5398 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5399 | defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i32x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5400 | fp_to_uint,X86cvtts2UIntRnd>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5401 | XS, EVEX_CD8<32, CD8VT1>; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5402 | defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i64x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5403 | fp_to_uint,X86cvtts2UIntRnd>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5404 | XS,VEX_W, EVEX_CD8<32, CD8VT1>; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5405 | defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i32x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5406 | fp_to_uint,X86cvtts2UIntRnd>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5407 | XD, EVEX_CD8<64, CD8VT1>; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5408 | defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i64x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5409 | fp_to_uint,X86cvtts2UIntRnd>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5410 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 5411 | let Predicates = [HasAVX512] in { |
| 5412 | def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))), |
| 5413 | (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>; |
| 5414 | def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))), |
| 5415 | (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>; |
| 5416 | def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))), |
| 5417 | (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>; |
| 5418 | def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))), |
| 5419 | (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>; |
| 5420 | |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 5421 | } // HasAVX512 |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 5422 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5423 | // AVX-512 Convert form float to double and back |
| 5424 | //===----------------------------------------------------------------------===// |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5425 | multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 5426 | X86VectorVTInfo _Src, SDNode OpNode> { |
| 5427 | defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 5428 | (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5429 | "$src2, $src1", "$src1, $src2", |
Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 5430 | (_.VT (OpNode (_.VT _.RC:$src1), |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5431 | (_Src.VT _Src.RC:$src2)))>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5432 | EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>; |
| 5433 | defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Igor Breger | 4511e76 | 2016-02-22 11:48:27 +0000 | [diff] [blame] | 5434 | (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5435 | "$src2, $src1", "$src1, $src2", |
Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 5436 | (_.VT (OpNode (_.VT _.RC:$src1), |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5437 | (_Src.VT (scalar_to_vector |
| 5438 | (_Src.ScalarLdFrag addr:$src2)))))>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5439 | EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5440 | } |
| 5441 | |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5442 | // Scalar Coversion with SAE - suppress all exceptions |
| 5443 | multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 5444 | X86VectorVTInfo _Src, SDNode OpNodeRnd> { |
| 5445 | defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 5446 | (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5447 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 5448 | (_.VT (OpNodeRnd (_.VT _.RC:$src1), |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5449 | (_Src.VT _Src.RC:$src2), |
| 5450 | (i32 FROUND_NO_EXC)))>, |
| 5451 | EVEX_4V, VEX_LIG, EVEX_B; |
| 5452 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5453 | |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5454 | // Scalar Conversion with rounding control (RC) |
| 5455 | multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 5456 | X86VectorVTInfo _Src, SDNode OpNodeRnd> { |
| 5457 | defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 5458 | (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5459 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 5460 | (_.VT (OpNodeRnd (_.VT _.RC:$src1), |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5461 | (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>, |
| 5462 | EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>, |
| 5463 | EVEX_B, EVEX_RC; |
| 5464 | } |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5465 | multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5466 | SDNode OpNodeRnd, X86VectorVTInfo _src, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5467 | X86VectorVTInfo _dst> { |
| 5468 | let Predicates = [HasAVX512] in { |
| 5469 | defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>, |
| 5470 | avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src, |
| 5471 | OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, |
| 5472 | EVEX_V512, XD; |
| 5473 | } |
| 5474 | } |
| 5475 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5476 | multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5477 | SDNode OpNodeRnd, X86VectorVTInfo _src, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5478 | X86VectorVTInfo _dst> { |
| 5479 | let Predicates = [HasAVX512] in { |
| 5480 | defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>, |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5481 | avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5482 | EVEX_CD8<32, CD8VT1>, XS, EVEX_V512; |
| 5483 | } |
| 5484 | } |
| 5485 | defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround, |
| 5486 | X86froundRnd, f64x_info, f32x_info>; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5487 | defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5488 | X86fpextRnd,f32x_info, f64x_info >; |
| 5489 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5490 | def : Pat<(f64 (fextend FR32X:$src)), |
| 5491 | (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X), |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5492 | (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>, |
| 5493 | Requires<[HasAVX512]>; |
| 5494 | def : Pat<(f64 (fextend (loadf32 addr:$src))), |
| 5495 | (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>, |
| 5496 | Requires<[HasAVX512]>; |
| 5497 | |
| 5498 | def : Pat<(f64 (extloadf32 addr:$src)), |
| 5499 | (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5500 | Requires<[HasAVX512, OptForSize]>; |
| 5501 | |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5502 | def : Pat<(f64 (extloadf32 addr:$src)), |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5503 | (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)), |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5504 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>, |
| 5505 | Requires<[HasAVX512, OptForSpeed]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5506 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5507 | def : Pat<(f32 (fround FR64X:$src)), |
| 5508 | (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X), |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 5509 | (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5510 | Requires<[HasAVX512]>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5511 | //===----------------------------------------------------------------------===// |
| 5512 | // AVX-512 Vector convert from signed/unsigned integer to float/double |
| 5513 | // and from float/double to signed/unsigned integer |
| 5514 | //===----------------------------------------------------------------------===// |
| 5515 | |
| 5516 | multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 5517 | X86VectorVTInfo _Src, SDNode OpNode, |
| 5518 | string Broadcast = _.BroadcastStr, |
| 5519 | string Alias = ""> { |
| 5520 | |
| 5521 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5522 | (ins _Src.RC:$src), OpcodeStr, "$src", "$src", |
| 5523 | (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX; |
| 5524 | |
| 5525 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5526 | (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src", |
| 5527 | (_.VT (OpNode (_Src.VT |
| 5528 | (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX; |
| 5529 | |
| 5530 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Igor Breger | 4511e76 | 2016-02-22 11:48:27 +0000 | [diff] [blame] | 5531 | (ins _Src.ScalarMemOp:$src), OpcodeStr, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5532 | "${src}"##Broadcast, "${src}"##Broadcast, |
| 5533 | (_.VT (OpNode (_Src.VT |
| 5534 | (X86VBroadcast (_Src.ScalarLdFrag addr:$src))) |
| 5535 | ))>, EVEX, EVEX_B; |
| 5536 | } |
| 5537 | // Coversion with SAE - suppress all exceptions |
| 5538 | multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 5539 | X86VectorVTInfo _Src, SDNode OpNodeRnd> { |
| 5540 | defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5541 | (ins _Src.RC:$src), OpcodeStr, |
| 5542 | "{sae}, $src", "$src, {sae}", |
| 5543 | (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), |
| 5544 | (i32 FROUND_NO_EXC)))>, |
| 5545 | EVEX, EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5546 | } |
| 5547 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5548 | // Conversion with rounding control (RC) |
| 5549 | multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 5550 | X86VectorVTInfo _Src, SDNode OpNodeRnd> { |
| 5551 | defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5552 | (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr, |
| 5553 | "$rc, $src", "$src, $rc", |
| 5554 | (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>, |
| 5555 | EVEX, EVEX_B, EVEX_RC; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5556 | } |
| 5557 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5558 | // Extend Float to Double |
| 5559 | multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> { |
| 5560 | let Predicates = [HasAVX512] in { |
| 5561 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>, |
| 5562 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info, |
| 5563 | X86vfpextRnd>, EVEX_V512; |
| 5564 | } |
| 5565 | let Predicates = [HasVLX] in { |
| 5566 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info, |
| 5567 | X86vfpext, "{1to2}">, EVEX_V128; |
| 5568 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>, |
| 5569 | EVEX_V256; |
| 5570 | } |
| 5571 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5572 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5573 | // Truncate Double to Float |
| 5574 | multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> { |
| 5575 | let Predicates = [HasAVX512] in { |
| 5576 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>, |
| 5577 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info, |
| 5578 | X86vfproundRnd>, EVEX_V512; |
| 5579 | } |
| 5580 | let Predicates = [HasVLX] in { |
| 5581 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info, |
| 5582 | X86vfpround, "{1to2}", "{x}">, EVEX_V128; |
| 5583 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround, |
| 5584 | "{1to4}", "{y}">, EVEX_V256; |
| 5585 | } |
| 5586 | } |
| 5587 | |
| 5588 | defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">, |
| 5589 | VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 5590 | defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">, |
| 5591 | PS, EVEX_CD8<32, CD8VH>; |
| 5592 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5593 | def : Pat<(v8f64 (extloadv8f32 addr:$src)), |
| 5594 | (VCVTPS2PDZrm addr:$src)>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5595 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5596 | let Predicates = [HasVLX] in { |
| 5597 | def : Pat<(v4f64 (extloadv4f32 addr:$src)), |
| 5598 | (VCVTPS2PDZ256rm addr:$src)>; |
| 5599 | } |
Elena Demikhovsky | 3629b4a | 2014-01-06 08:45:54 +0000 | [diff] [blame] | 5600 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5601 | // Convert Signed/Unsigned Doubleword to Double |
| 5602 | multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5603 | SDNode OpNode128> { |
| 5604 | // No rounding in this op |
| 5605 | let Predicates = [HasAVX512] in |
| 5606 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>, |
| 5607 | EVEX_V512; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5608 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5609 | let Predicates = [HasVLX] in { |
| 5610 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info, |
| 5611 | OpNode128, "{1to2}">, EVEX_V128; |
| 5612 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>, |
| 5613 | EVEX_V256; |
| 5614 | } |
| 5615 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5616 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5617 | // Convert Signed/Unsigned Doubleword to Float |
| 5618 | multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5619 | SDNode OpNodeRnd> { |
| 5620 | let Predicates = [HasAVX512] in |
| 5621 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>, |
| 5622 | avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info, |
| 5623 | OpNodeRnd>, EVEX_V512; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5624 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5625 | let Predicates = [HasVLX] in { |
| 5626 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>, |
| 5627 | EVEX_V128; |
| 5628 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>, |
| 5629 | EVEX_V256; |
| 5630 | } |
| 5631 | } |
| 5632 | |
| 5633 | // Convert Float to Signed/Unsigned Doubleword with truncation |
| 5634 | multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr, |
| 5635 | SDNode OpNode, SDNode OpNodeRnd> { |
| 5636 | let Predicates = [HasAVX512] in { |
| 5637 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>, |
| 5638 | avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info, |
| 5639 | OpNodeRnd>, EVEX_V512; |
| 5640 | } |
| 5641 | let Predicates = [HasVLX] in { |
| 5642 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>, |
| 5643 | EVEX_V128; |
| 5644 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>, |
| 5645 | EVEX_V256; |
| 5646 | } |
| 5647 | } |
| 5648 | |
| 5649 | // Convert Float to Signed/Unsigned Doubleword |
| 5650 | multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr, |
| 5651 | SDNode OpNode, SDNode OpNodeRnd> { |
| 5652 | let Predicates = [HasAVX512] in { |
| 5653 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>, |
| 5654 | avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info, |
| 5655 | OpNodeRnd>, EVEX_V512; |
| 5656 | } |
| 5657 | let Predicates = [HasVLX] in { |
| 5658 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>, |
| 5659 | EVEX_V128; |
| 5660 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>, |
| 5661 | EVEX_V256; |
| 5662 | } |
| 5663 | } |
| 5664 | |
| 5665 | // Convert Double to Signed/Unsigned Doubleword with truncation |
| 5666 | multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, |
| 5667 | SDNode OpNode, SDNode OpNodeRnd> { |
| 5668 | let Predicates = [HasAVX512] in { |
| 5669 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>, |
| 5670 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info, |
| 5671 | OpNodeRnd>, EVEX_V512; |
| 5672 | } |
| 5673 | let Predicates = [HasVLX] in { |
| 5674 | // we need "x"/"y" suffixes in order to distinguish between 128 and 256 |
| 5675 | // memory forms of these instructions in Asm Parcer. They have the same |
| 5676 | // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly |
| 5677 | // due to the same reason. |
| 5678 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode, |
| 5679 | "{1to2}", "{x}">, EVEX_V128; |
| 5680 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode, |
| 5681 | "{1to4}", "{y}">, EVEX_V256; |
| 5682 | } |
| 5683 | } |
| 5684 | |
| 5685 | // Convert Double to Signed/Unsigned Doubleword |
| 5686 | multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr, |
| 5687 | SDNode OpNode, SDNode OpNodeRnd> { |
| 5688 | let Predicates = [HasAVX512] in { |
| 5689 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>, |
| 5690 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info, |
| 5691 | OpNodeRnd>, EVEX_V512; |
| 5692 | } |
| 5693 | let Predicates = [HasVLX] in { |
| 5694 | // we need "x"/"y" suffixes in order to distinguish between 128 and 256 |
| 5695 | // memory forms of these instructions in Asm Parcer. They have the same |
| 5696 | // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly |
| 5697 | // due to the same reason. |
| 5698 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode, |
| 5699 | "{1to2}", "{x}">, EVEX_V128; |
| 5700 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode, |
| 5701 | "{1to4}", "{y}">, EVEX_V256; |
| 5702 | } |
| 5703 | } |
| 5704 | |
| 5705 | // Convert Double to Signed/Unsigned Quardword |
| 5706 | multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr, |
| 5707 | SDNode OpNode, SDNode OpNodeRnd> { |
| 5708 | let Predicates = [HasDQI] in { |
| 5709 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>, |
| 5710 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info, |
| 5711 | OpNodeRnd>, EVEX_V512; |
| 5712 | } |
| 5713 | let Predicates = [HasDQI, HasVLX] in { |
| 5714 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>, |
| 5715 | EVEX_V128; |
| 5716 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>, |
| 5717 | EVEX_V256; |
| 5718 | } |
| 5719 | } |
| 5720 | |
| 5721 | // Convert Double to Signed/Unsigned Quardword with truncation |
| 5722 | multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr, |
| 5723 | SDNode OpNode, SDNode OpNodeRnd> { |
| 5724 | let Predicates = [HasDQI] in { |
| 5725 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>, |
| 5726 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info, |
| 5727 | OpNodeRnd>, EVEX_V512; |
| 5728 | } |
| 5729 | let Predicates = [HasDQI, HasVLX] in { |
| 5730 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>, |
| 5731 | EVEX_V128; |
| 5732 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>, |
| 5733 | EVEX_V256; |
| 5734 | } |
| 5735 | } |
| 5736 | |
| 5737 | // Convert Signed/Unsigned Quardword to Double |
| 5738 | multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr, |
| 5739 | SDNode OpNode, SDNode OpNodeRnd> { |
| 5740 | let Predicates = [HasDQI] in { |
| 5741 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>, |
| 5742 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info, |
| 5743 | OpNodeRnd>, EVEX_V512; |
| 5744 | } |
| 5745 | let Predicates = [HasDQI, HasVLX] in { |
| 5746 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>, |
| 5747 | EVEX_V128; |
| 5748 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>, |
| 5749 | EVEX_V256; |
| 5750 | } |
| 5751 | } |
| 5752 | |
| 5753 | // Convert Float to Signed/Unsigned Quardword |
| 5754 | multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr, |
| 5755 | SDNode OpNode, SDNode OpNodeRnd> { |
| 5756 | let Predicates = [HasDQI] in { |
| 5757 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>, |
| 5758 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info, |
| 5759 | OpNodeRnd>, EVEX_V512; |
| 5760 | } |
| 5761 | let Predicates = [HasDQI, HasVLX] in { |
| 5762 | // Explicitly specified broadcast string, since we take only 2 elements |
| 5763 | // from v4f32x_info source |
| 5764 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode, |
| 5765 | "{1to2}">, EVEX_V128; |
| 5766 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>, |
| 5767 | EVEX_V256; |
| 5768 | } |
| 5769 | } |
| 5770 | |
| 5771 | // Convert Float to Signed/Unsigned Quardword with truncation |
| 5772 | multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, |
| 5773 | SDNode OpNode, SDNode OpNodeRnd> { |
| 5774 | let Predicates = [HasDQI] in { |
| 5775 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>, |
| 5776 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info, |
| 5777 | OpNodeRnd>, EVEX_V512; |
| 5778 | } |
| 5779 | let Predicates = [HasDQI, HasVLX] in { |
| 5780 | // Explicitly specified broadcast string, since we take only 2 elements |
| 5781 | // from v4f32x_info source |
| 5782 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode, |
| 5783 | "{1to2}">, EVEX_V128; |
| 5784 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>, |
| 5785 | EVEX_V256; |
| 5786 | } |
| 5787 | } |
| 5788 | |
| 5789 | // Convert Signed/Unsigned Quardword to Float |
| 5790 | multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, |
| 5791 | SDNode OpNode, SDNode OpNodeRnd> { |
| 5792 | let Predicates = [HasDQI] in { |
| 5793 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>, |
| 5794 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info, |
| 5795 | OpNodeRnd>, EVEX_V512; |
| 5796 | } |
| 5797 | let Predicates = [HasDQI, HasVLX] in { |
| 5798 | // we need "x"/"y" suffixes in order to distinguish between 128 and 256 |
| 5799 | // memory forms of these instructions in Asm Parcer. They have the same |
| 5800 | // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly |
| 5801 | // due to the same reason. |
| 5802 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode, |
| 5803 | "{1to2}", "{x}">, EVEX_V128; |
| 5804 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode, |
| 5805 | "{1to4}", "{y}">, EVEX_V256; |
| 5806 | } |
| 5807 | } |
| 5808 | |
| 5809 | defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5810 | EVEX_CD8<32, CD8VH>; |
| 5811 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5812 | defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp, |
| 5813 | X86VSintToFpRnd>, |
| 5814 | PS, EVEX_CD8<32, CD8VF>; |
| 5815 | |
| 5816 | defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint, |
| 5817 | X86VFpToSintRnd>, |
| 5818 | XS, EVEX_CD8<32, CD8VF>; |
| 5819 | |
| 5820 | defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, |
| 5821 | X86VFpToSintRnd>, |
| 5822 | PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| 5823 | |
| 5824 | defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint, |
| 5825 | X86VFpToUintRnd>, PS, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5826 | EVEX_CD8<32, CD8VF>; |
| 5827 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5828 | defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint, |
| 5829 | X86VFpToUintRnd>, PS, VEX_W, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5830 | EVEX_CD8<64, CD8VF>; |
| 5831 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5832 | defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>, |
| 5833 | XS, EVEX_CD8<32, CD8VH>; |
| 5834 | |
| 5835 | defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp, |
| 5836 | X86VUintToFpRnd>, XD, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5837 | EVEX_CD8<32, CD8VF>; |
| 5838 | |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5839 | defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int, |
| 5840 | X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5841 | |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5842 | defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int, |
| 5843 | X86cvtp2IntRnd>, XD, VEX_W, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5844 | EVEX_CD8<64, CD8VF>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5845 | |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5846 | defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt, |
| 5847 | X86cvtp2UIntRnd>, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5848 | PS, EVEX_CD8<32, CD8VF>; |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5849 | defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt, |
| 5850 | X86cvtp2UIntRnd>, VEX_W, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5851 | PS, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5852 | |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5853 | defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int, |
| 5854 | X86cvtp2IntRnd>, VEX_W, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5855 | PD, EVEX_CD8<64, CD8VF>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5856 | |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5857 | defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int, |
| 5858 | X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5859 | |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5860 | defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt, |
| 5861 | X86cvtp2UIntRnd>, VEX_W, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5862 | PD, EVEX_CD8<64, CD8VF>; |
| 5863 | |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5864 | defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt, |
| 5865 | X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5866 | |
| 5867 | defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5868 | X86VFpToSintRnd>, VEX_W, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5869 | PD, EVEX_CD8<64, CD8VF>; |
| 5870 | |
| 5871 | defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5872 | X86VFpToSintRnd>, PD, EVEX_CD8<32, CD8VH>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5873 | |
| 5874 | defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5875 | X86VFpToUintRnd>, VEX_W, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5876 | PD, EVEX_CD8<64, CD8VF>; |
| 5877 | |
| 5878 | defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5879 | X86VFpToUintRnd>, PD, EVEX_CD8<32, CD8VH>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5880 | |
| 5881 | defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5882 | X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5883 | |
| 5884 | defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5885 | X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5886 | |
| 5887 | defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5888 | X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5889 | |
| 5890 | defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 5891 | X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 5892 | |
Craig Topper | e38c57a | 2015-11-27 05:44:02 +0000 | [diff] [blame] | 5893 | let Predicates = [HasAVX512, NoVLX] in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5894 | def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5895 | (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5896 | (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5897 | |
Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 5898 | def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))), |
| 5899 | (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr |
| 5900 | (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>; |
| 5901 | |
Elena Demikhovsky | 95629ca | 2016-03-29 06:33:41 +0000 | [diff] [blame] | 5902 | def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))), |
| 5903 | (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr |
| 5904 | (v8f64 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_xmm)>; |
| 5905 | |
Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 5906 | def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))), |
| 5907 | (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr |
| 5908 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5909 | |
Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 5910 | def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))), |
| 5911 | (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr |
| 5912 | (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5913 | |
Cameron McInally | f10a7c9 | 2014-06-18 14:04:37 +0000 | [diff] [blame] | 5914 | def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))), |
| 5915 | (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr |
| 5916 | (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5917 | } |
| 5918 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5919 | let Predicates = [HasAVX512] in { |
| 5920 | def : Pat<(v8f32 (fround (loadv8f64 addr:$src))), |
| 5921 | (VCVTPD2PSZrm addr:$src)>; |
| 5922 | def : Pat<(v8f64 (extloadv8f32 addr:$src)), |
| 5923 | (VCVTPS2PDZrm addr:$src)>; |
| 5924 | } |
| 5925 | |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 5926 | //===----------------------------------------------------------------------===// |
| 5927 | // Half precision conversion instructions |
| 5928 | //===----------------------------------------------------------------------===// |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5929 | multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src, |
Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 5930 | X86MemOperand x86memop, PatFrag ld_frag> { |
| 5931 | defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src), |
| 5932 | "vcvtph2ps", "$src", "$src", |
| 5933 | (X86cvtph2ps (_src.VT _src.RC:$src), |
| 5934 | (i32 FROUND_CURRENT))>, T8PD; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5935 | defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src), |
| 5936 | "vcvtph2ps", "$src", "$src", |
| 5937 | (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))), |
| 5938 | (i32 FROUND_CURRENT))>, T8PD; |
Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 5939 | } |
| 5940 | |
Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 5941 | multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> { |
Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 5942 | defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src), |
| 5943 | "vcvtph2ps", "{sae}, $src", "$src, {sae}", |
| 5944 | (X86cvtph2ps (_src.VT _src.RC:$src), |
| 5945 | (i32 FROUND_NO_EXC))>, T8PD, EVEX_B; |
| 5946 | |
| 5947 | } |
| 5948 | |
| 5949 | let Predicates = [HasAVX512] in { |
| 5950 | defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>, |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5951 | avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>, |
Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 5952 | EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>; |
| 5953 | let Predicates = [HasVLX] in { |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5954 | defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem, |
Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 5955 | loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>; |
| 5956 | defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem, |
| 5957 | loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>; |
| 5958 | } |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 5959 | } |
| 5960 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5961 | multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src, |
Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 5962 | X86MemOperand x86memop> { |
| 5963 | defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst), |
Igor Breger | 73ee8ba | 2016-05-31 08:04:21 +0000 | [diff] [blame] | 5964 | (ins _src.RC:$src1, i32u8imm:$src2), |
| 5965 | "vcvtps2ph", "$src2, $src1", "$src1, $src2", |
Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 5966 | (X86cvtps2ph (_src.VT _src.RC:$src1), |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5967 | (i32 imm:$src2), |
Igor Breger | 73ee8ba | 2016-05-31 08:04:21 +0000 | [diff] [blame] | 5968 | (i32 FROUND_CURRENT)), |
| 5969 | NoItinerary, 0, X86select>, AVX512AIi8Base; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5970 | def mr : AVX512AIi8<0x1D, MRMDestMem, (outs), |
| 5971 | (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2), |
| 5972 | "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 5973 | [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1), |
| 5974 | (i32 imm:$src2), (i32 FROUND_CURRENT) )), |
| 5975 | addr:$dst)]>; |
| 5976 | let hasSideEffects = 0, mayStore = 1 in |
| 5977 | def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs), |
| 5978 | (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2), |
| 5979 | "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
| 5980 | []>, EVEX_K; |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 5981 | } |
Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 5982 | multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> { |
| 5983 | defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst), |
Igor Breger | 73ee8ba | 2016-05-31 08:04:21 +0000 | [diff] [blame] | 5984 | (ins _src.RC:$src1, i32u8imm:$src2), |
| 5985 | "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2", |
Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 5986 | (X86cvtps2ph (_src.VT _src.RC:$src1), |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5987 | (i32 imm:$src2), |
Igor Breger | 73ee8ba | 2016-05-31 08:04:21 +0000 | [diff] [blame] | 5988 | (i32 FROUND_NO_EXC)), |
| 5989 | NoItinerary, 0, X86select>, EVEX_B, AVX512AIi8Base; |
Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 5990 | } |
| 5991 | let Predicates = [HasAVX512] in { |
| 5992 | defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>, |
| 5993 | avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>, |
| 5994 | EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>; |
| 5995 | let Predicates = [HasVLX] in { |
| 5996 | defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>, |
| 5997 | EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>; |
| 5998 | defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>, |
| 5999 | EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>; |
| 6000 | } |
| 6001 | } |
Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 6002 | |
| 6003 | // Unordered/Ordered scalar fp compare with Sea and set EFLAGS |
| 6004 | multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode, |
| 6005 | string OpcodeStr> { |
| 6006 | def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2), |
| 6007 | !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"), |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 6008 | [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2, |
Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 6009 | (i32 FROUND_NO_EXC)))], |
| 6010 | IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128, |
| 6011 | Sched<[WriteFAdd]>; |
| 6012 | } |
| 6013 | |
| 6014 | let Defs = [EFLAGS], Predicates = [HasAVX512] in { |
| 6015 | defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">, |
| 6016 | AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>; |
| 6017 | defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">, |
| 6018 | AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 6019 | defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">, |
| 6020 | AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>; |
| 6021 | defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">, |
| 6022 | AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 6023 | } |
| 6024 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6025 | let Defs = [EFLAGS], Predicates = [HasAVX512] in { |
| 6026 | defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 6027 | "ucomiss">, PS, EVEX, VEX_LIG, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6028 | EVEX_CD8<32, CD8VT1>; |
| 6029 | defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 6030 | "ucomisd">, PD, EVEX, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6031 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 6032 | let Pattern = []<dag> in { |
Marina Yatsina | 7a4e1ba | 2015-08-20 11:21:36 +0000 | [diff] [blame] | 6033 | defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 6034 | "comiss">, PS, EVEX, VEX_LIG, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6035 | EVEX_CD8<32, CD8VT1>; |
Marina Yatsina | 7a4e1ba | 2015-08-20 11:21:36 +0000 | [diff] [blame] | 6036 | defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 6037 | "comisd">, PD, EVEX, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6038 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 6039 | } |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 6040 | let isCodeGenOnly = 1 in { |
| 6041 | defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 6042 | load, "ucomiss">, PS, EVEX, VEX_LIG, |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 6043 | EVEX_CD8<32, CD8VT1>; |
| 6044 | defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 6045 | load, "ucomisd">, PD, EVEX, |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 6046 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6047 | |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 6048 | defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 6049 | load, "comiss">, PS, EVEX, VEX_LIG, |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 6050 | EVEX_CD8<32, CD8VT1>; |
| 6051 | defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 6052 | load, "comisd">, PD, EVEX, |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 6053 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 6054 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6055 | } |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 6056 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 6057 | /// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 6058 | multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6059 | X86VectorVTInfo _> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6060 | let AddedComplexity = 20 , Predicates = [HasAVX512] in { |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 6061 | defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6062 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 6063 | "$src2, $src1", "$src1, $src2", |
| 6064 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V; |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 6065 | defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Igor Breger | 4511e76 | 2016-02-22 11:48:27 +0000 | [diff] [blame] | 6066 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 6067 | "$src2, $src1", "$src1, $src2", |
| 6068 | (OpNode (_.VT _.RC:$src1), |
| 6069 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6070 | } |
| 6071 | } |
| 6072 | |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 6073 | defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>, |
| 6074 | EVEX_CD8<32, CD8VT1>, T8PD; |
| 6075 | defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>, |
| 6076 | VEX_W, EVEX_CD8<64, CD8VT1>, T8PD; |
| 6077 | defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>, |
| 6078 | EVEX_CD8<32, CD8VT1>, T8PD; |
| 6079 | defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>, |
| 6080 | VEX_W, EVEX_CD8<64, CD8VT1>, T8PD; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 6081 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 6082 | /// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd |
| 6083 | multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 6084 | X86VectorVTInfo _> { |
| 6085 | defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6086 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| 6087 | (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6088 | defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6089 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", |
| 6090 | (OpNode (_.FloatVT |
| 6091 | (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD; |
| 6092 | defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6093 | (ins _.ScalarMemOp:$src), OpcodeStr, |
| 6094 | "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr, |
| 6095 | (OpNode (_.FloatVT |
| 6096 | (X86VBroadcast (_.ScalarLdFrag addr:$src))))>, |
| 6097 | EVEX, T8PD, EVEX_B; |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 6098 | } |
Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 6099 | |
| 6100 | multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 6101 | defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>, |
| 6102 | EVEX_V512, EVEX_CD8<32, CD8VF>; |
| 6103 | defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>, |
| 6104 | EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
| 6105 | |
| 6106 | // Define only if AVX512VL feature is present. |
| 6107 | let Predicates = [HasVLX] in { |
| 6108 | defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), |
| 6109 | OpNode, v4f32x_info>, |
| 6110 | EVEX_V128, EVEX_CD8<32, CD8VF>; |
| 6111 | defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), |
| 6112 | OpNode, v8f32x_info>, |
| 6113 | EVEX_V256, EVEX_CD8<32, CD8VF>; |
| 6114 | defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), |
| 6115 | OpNode, v2f64x_info>, |
| 6116 | EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>; |
| 6117 | defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), |
| 6118 | OpNode, v4f64x_info>, |
| 6119 | EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>; |
| 6120 | } |
| 6121 | } |
| 6122 | |
| 6123 | defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>; |
| 6124 | defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>; |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 6125 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 6126 | /// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 6127 | multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| 6128 | SDNode OpNode> { |
| 6129 | |
| 6130 | defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6131 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 6132 | "$src2, $src1", "$src1, $src2", |
| 6133 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| 6134 | (i32 FROUND_CURRENT))>; |
| 6135 | |
| 6136 | defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6137 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 6138 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 6139 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 6140 | (i32 FROUND_NO_EXC))>, EVEX_B; |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 6141 | |
| 6142 | defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Igor Breger | 4511e76 | 2016-02-22 11:48:27 +0000 | [diff] [blame] | 6143 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 6144 | "$src2, $src1", "$src1, $src2", |
| 6145 | (OpNode (_.VT _.RC:$src1), |
| 6146 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), |
| 6147 | (i32 FROUND_CURRENT))>; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 6148 | } |
| 6149 | |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 6150 | multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 6151 | defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>, |
| 6152 | EVEX_CD8<32, CD8VT1>; |
| 6153 | defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>, |
| 6154 | EVEX_CD8<64, CD8VT1>, VEX_W; |
| 6155 | } |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 6156 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6157 | let Predicates = [HasERI] in { |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 6158 | defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V; |
| 6159 | defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V; |
| 6160 | } |
Igor Breger | 8352a0d | 2015-07-28 06:53:28 +0000 | [diff] [blame] | 6161 | |
| 6162 | defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V; |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 6163 | /// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 6164 | |
| 6165 | multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 6166 | SDNode OpNode> { |
| 6167 | |
| 6168 | defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6169 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| 6170 | (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>; |
| 6171 | |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 6172 | defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6173 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", |
| 6174 | (OpNode (_.FloatVT |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 6175 | (bitconvert (_.LdFrag addr:$src))), |
| 6176 | (i32 FROUND_CURRENT))>; |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 6177 | |
| 6178 | defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Igor Breger | 4511e76 | 2016-02-22 11:48:27 +0000 | [diff] [blame] | 6179 | (ins _.ScalarMemOp:$src), OpcodeStr, |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 6180 | "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr, |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 6181 | (OpNode (_.FloatVT |
| 6182 | (X86VBroadcast (_.ScalarLdFrag addr:$src))), |
| 6183 | (i32 FROUND_CURRENT))>, EVEX_B; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 6184 | } |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 6185 | multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 6186 | SDNode OpNode> { |
| 6187 | defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6188 | (ins _.RC:$src), OpcodeStr, |
| 6189 | "{sae}, $src", "$src, {sae}", |
| 6190 | (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B; |
| 6191 | } |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 6192 | |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 6193 | multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 6194 | defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>, |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 6195 | avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>, |
| 6196 | T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 6197 | defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>, |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 6198 | avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>, |
| 6199 | T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 6200 | } |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 6201 | |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 6202 | multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr, |
| 6203 | SDNode OpNode> { |
| 6204 | // Define only if AVX512VL feature is present. |
| 6205 | let Predicates = [HasVLX] in { |
| 6206 | defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>, |
| 6207 | EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>; |
| 6208 | defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>, |
| 6209 | EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>; |
| 6210 | defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>, |
| 6211 | EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>; |
| 6212 | defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>, |
| 6213 | EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>; |
| 6214 | } |
| 6215 | } |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6216 | let Predicates = [HasERI] in { |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 6217 | |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 6218 | defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX; |
| 6219 | defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX; |
| 6220 | defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX; |
| 6221 | } |
| 6222 | defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>, |
| 6223 | avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX; |
| 6224 | |
| 6225 | multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr, |
| 6226 | SDNode OpNodeRnd, X86VectorVTInfo _>{ |
| 6227 | defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6228 | (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc", |
| 6229 | (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>, |
| 6230 | EVEX, EVEX_B, EVEX_RC; |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 6231 | } |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 6232 | |
Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 6233 | multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, |
| 6234 | SDNode OpNode, X86VectorVTInfo _>{ |
Robert Khasanov | 1cf354c | 2014-10-28 18:22:41 +0000 | [diff] [blame] | 6235 | defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 6236 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| 6237 | (_.FloatVT (OpNode _.RC:$src))>, EVEX; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6238 | defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6239 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", |
| 6240 | (OpNode (_.FloatVT |
| 6241 | (bitconvert (_.LdFrag addr:$src))))>, EVEX; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6242 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6243 | defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6244 | (ins _.ScalarMemOp:$src), OpcodeStr, |
| 6245 | "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr, |
| 6246 | (OpNode (_.FloatVT |
| 6247 | (X86VBroadcast (_.ScalarLdFrag addr:$src))))>, |
| 6248 | EVEX, EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6249 | } |
| 6250 | |
Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 6251 | multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr, |
| 6252 | SDNode OpNode> { |
| 6253 | defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, |
| 6254 | v16f32_info>, |
| 6255 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
| 6256 | defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, |
| 6257 | v8f64_info>, |
| 6258 | EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 6259 | // Define only if AVX512VL feature is present. |
| 6260 | let Predicates = [HasVLX] in { |
| 6261 | defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), |
| 6262 | OpNode, v4f32x_info>, |
| 6263 | EVEX_V128, PS, EVEX_CD8<32, CD8VF>; |
| 6264 | defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), |
| 6265 | OpNode, v8f32x_info>, |
| 6266 | EVEX_V256, PS, EVEX_CD8<32, CD8VF>; |
| 6267 | defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), |
| 6268 | OpNode, v2f64x_info>, |
| 6269 | EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 6270 | defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), |
| 6271 | OpNode, v4f64x_info>, |
| 6272 | EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 6273 | } |
| 6274 | } |
| 6275 | |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 6276 | multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr, |
| 6277 | SDNode OpNodeRnd> { |
| 6278 | defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd, |
| 6279 | v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
| 6280 | defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd, |
| 6281 | v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 6282 | } |
| 6283 | |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 6284 | multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| 6285 | string SUFF, SDNode OpNode, SDNode OpNodeRnd> { |
| 6286 | |
| 6287 | defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6288 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 6289 | "$src2, $src1", "$src1, $src2", |
| 6290 | (OpNodeRnd (_.VT _.RC:$src1), |
| 6291 | (_.VT _.RC:$src2), |
| 6292 | (i32 FROUND_CURRENT))>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6293 | defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6294 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 6295 | "$src2, $src1", "$src1, $src2", |
| 6296 | (OpNodeRnd (_.VT _.RC:$src1), |
| 6297 | (_.VT (scalar_to_vector |
| 6298 | (_.ScalarLdFrag addr:$src2))), |
| 6299 | (i32 FROUND_CURRENT))>; |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 6300 | |
| 6301 | defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6302 | (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr, |
| 6303 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
| 6304 | (OpNodeRnd (_.VT _.RC:$src1), |
| 6305 | (_.VT _.RC:$src2), |
| 6306 | (i32 imm:$rc))>, |
| 6307 | EVEX_B, EVEX_RC; |
| 6308 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6309 | let isCodeGenOnly = 1, hasSideEffects = 0 in { |
Elena Demikhovsky | 0d0692d | 2015-12-01 12:43:46 +0000 | [diff] [blame] | 6310 | def r : I<opc, MRMSrcReg, (outs _.FRC:$dst), |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 6311 | (ins _.FRC:$src1, _.FRC:$src2), |
| 6312 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>; |
| 6313 | |
| 6314 | let mayLoad = 1 in |
Elena Demikhovsky | 0d0692d | 2015-12-01 12:43:46 +0000 | [diff] [blame] | 6315 | def m : I<opc, MRMSrcMem, (outs _.FRC:$dst), |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 6316 | (ins _.FRC:$src1, _.ScalarMemOp:$src2), |
| 6317 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>; |
| 6318 | } |
| 6319 | |
| 6320 | def : Pat<(_.EltVT (OpNode _.FRC:$src)), |
| 6321 | (!cast<Instruction>(NAME#SUFF#Zr) |
| 6322 | (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>; |
| 6323 | |
| 6324 | def : Pat<(_.EltVT (OpNode (load addr:$src))), |
| 6325 | (!cast<Instruction>(NAME#SUFF#Zm) |
Dimitry Andric | db417b6 | 2016-02-19 20:14:11 +0000 | [diff] [blame] | 6326 | (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>; |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 6327 | } |
| 6328 | |
| 6329 | multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> { |
| 6330 | defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt, |
| 6331 | X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS; |
| 6332 | defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt, |
| 6333 | X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W; |
| 6334 | } |
| 6335 | |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 6336 | defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>, |
| 6337 | avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6338 | |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 6339 | defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6340 | |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 6341 | let Predicates = [HasAVX512] in { |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 6342 | def : Pat<(f32 (X86frsqrt FR32X:$src)), |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 6343 | (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 6344 | def : Pat<(f32 (X86frsqrt (load addr:$src))), |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 6345 | (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>, |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 6346 | Requires<[OptForSize]>; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 6347 | def : Pat<(f32 (X86frcp FR32X:$src)), |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 6348 | (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 6349 | def : Pat<(f32 (X86frcp (load addr:$src))), |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 6350 | (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>, |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 6351 | Requires<[OptForSize]>; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 6352 | } |
| 6353 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 6354 | multiclass |
| 6355 | avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 6356 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 6357 | let ExeDomain = _.ExeDomain in { |
| 6358 | defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6359 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr, |
| 6360 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6361 | (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 6362 | (i32 imm:$src3), (i32 FROUND_CURRENT)))>; |
| 6363 | |
| 6364 | defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6365 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr, |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6366 | "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3", |
| 6367 | (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 6368 | (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B; |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 6369 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 6370 | defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 6371 | (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3), |
| 6372 | OpcodeStr, |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 6373 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 6374 | (_.VT (X86RndScales (_.VT _.RC:$src1), |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 6375 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), |
| 6376 | (i32 imm:$src3), (i32 FROUND_CURRENT)))>; |
| 6377 | } |
| 6378 | let Predicates = [HasAVX512] in { |
| 6379 | def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS |
| 6380 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| 6381 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>; |
| 6382 | def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS |
| 6383 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| 6384 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>; |
| 6385 | def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS |
| 6386 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| 6387 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>; |
| 6388 | def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS |
| 6389 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| 6390 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>; |
| 6391 | def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS |
| 6392 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| 6393 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>; |
| 6394 | |
| 6395 | def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 6396 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| 6397 | addr:$src, (i32 0x1))), _.FRC)>; |
| 6398 | def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 6399 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| 6400 | addr:$src, (i32 0x2))), _.FRC)>; |
| 6401 | def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 6402 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| 6403 | addr:$src, (i32 0x3))), _.FRC)>; |
| 6404 | def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 6405 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| 6406 | addr:$src, (i32 0x4))), _.FRC)>; |
| 6407 | def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 6408 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| 6409 | addr:$src, (i32 0xc))), _.FRC)>; |
| 6410 | } |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 6411 | } |
| 6412 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 6413 | defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>, |
| 6414 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 6415 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 6416 | defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W, |
| 6417 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>; |
Eric Christopher | 0d94fa9 | 2015-02-20 00:45:28 +0000 | [diff] [blame] | 6418 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6419 | //------------------------------------------------- |
| 6420 | // Integer truncate and extend operations |
| 6421 | //------------------------------------------------- |
| 6422 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 6423 | multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6424 | X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo, |
| 6425 | X86MemOperand x86memop> { |
Craig Topper | 52e2e83 | 2016-07-22 05:46:44 +0000 | [diff] [blame] | 6426 | let ExeDomain = DestInfo.ExeDomain in |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 6427 | defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst), |
| 6428 | (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1", |
| 6429 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>, |
| 6430 | EVEX, T8XS; |
| 6431 | |
| 6432 | // for intrinsic patter match |
| 6433 | def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask, |
| 6434 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))), |
| 6435 | undef)), |
| 6436 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask , |
| 6437 | SrcInfo.RC:$src1)>; |
| 6438 | |
| 6439 | def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask, |
| 6440 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))), |
| 6441 | DestInfo.ImmAllZerosV)), |
| 6442 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask , |
| 6443 | SrcInfo.RC:$src1)>; |
| 6444 | |
| 6445 | def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask, |
| 6446 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))), |
| 6447 | DestInfo.RC:$src0)), |
| 6448 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0, |
| 6449 | DestInfo.KRCWM:$mask , |
| 6450 | SrcInfo.RC:$src1)>; |
| 6451 | |
Craig Topper | 52e2e83 | 2016-07-22 05:46:44 +0000 | [diff] [blame] | 6452 | let mayStore = 1, mayLoad = 1, hasSideEffects = 0, |
| 6453 | ExeDomain = DestInfo.ExeDomain in { |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 6454 | def mr : AVX512XS8I<opc, MRMDestMem, (outs), |
| 6455 | (ins x86memop:$dst, SrcInfo.RC:$src), |
Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 6456 | OpcodeStr # "\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6457 | []>, EVEX; |
| 6458 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 6459 | def mrk : AVX512XS8I<opc, MRMDestMem, (outs), |
| 6460 | (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src), |
Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 6461 | OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}", |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 6462 | []>, EVEX, EVEX_K; |
Craig Topper | 99f6b62 | 2016-05-01 01:03:56 +0000 | [diff] [blame] | 6463 | }//mayStore = 1, mayLoad = 1, hasSideEffects = 0 |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6464 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6465 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 6466 | multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo, |
| 6467 | X86VectorVTInfo DestInfo, |
| 6468 | PatFrag truncFrag, PatFrag mtruncFrag > { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6469 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 6470 | def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst), |
| 6471 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) |
| 6472 | addr:$dst, SrcInfo.RC:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6473 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 6474 | def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask, |
| 6475 | (SrcInfo.VT SrcInfo.RC:$src)), |
| 6476 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) |
| 6477 | addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>; |
| 6478 | } |
| 6479 | |
| 6480 | multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo, |
| 6481 | X86VectorVTInfo DestInfo, string sat > { |
| 6482 | |
| 6483 | def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix# |
| 6484 | DestInfo.Suffix#"_mem_"#SrcInfo.Size) |
| 6485 | addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask), |
| 6486 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr, |
| 6487 | (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM), |
| 6488 | (SrcInfo.VT SrcInfo.RC:$src))>; |
| 6489 | |
| 6490 | def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix# |
| 6491 | DestInfo.Suffix#"_mem_"#SrcInfo.Size) |
| 6492 | addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1), |
| 6493 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr, |
| 6494 | (SrcInfo.VT SrcInfo.RC:$src))>; |
| 6495 | } |
| 6496 | |
| 6497 | multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6498 | AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128, |
| 6499 | X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ, |
| 6500 | X86MemOperand x86memopZ128, X86MemOperand x86memopZ256, |
| 6501 | X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag, |
| 6502 | Predicate prd = HasAVX512>{ |
| 6503 | |
| 6504 | let Predicates = [HasVLX, prd] in { |
| 6505 | defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128, |
| 6506 | DestInfoZ128, x86memopZ128>, |
| 6507 | avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128, |
| 6508 | truncFrag, mtruncFrag>, EVEX_V128; |
| 6509 | |
| 6510 | defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256, |
| 6511 | DestInfoZ256, x86memopZ256>, |
| 6512 | avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256, |
| 6513 | truncFrag, mtruncFrag>, EVEX_V256; |
| 6514 | } |
| 6515 | let Predicates = [prd] in |
| 6516 | defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512, |
| 6517 | DestInfoZ, x86memopZ>, |
| 6518 | avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ, |
| 6519 | truncFrag, mtruncFrag>, EVEX_V512; |
| 6520 | } |
| 6521 | |
| 6522 | multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6523 | AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128, |
| 6524 | X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ, |
| 6525 | X86MemOperand x86memopZ128, X86MemOperand x86memopZ256, |
| 6526 | X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{ |
| 6527 | |
| 6528 | let Predicates = [HasVLX, prd] in { |
| 6529 | defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128, |
| 6530 | DestInfoZ128, x86memopZ128>, |
| 6531 | avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128, |
| 6532 | sat>, EVEX_V128; |
| 6533 | |
| 6534 | defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256, |
| 6535 | DestInfoZ256, x86memopZ256>, |
| 6536 | avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256, |
| 6537 | sat>, EVEX_V256; |
| 6538 | } |
| 6539 | let Predicates = [prd] in |
| 6540 | defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512, |
| 6541 | DestInfoZ, x86memopZ>, |
| 6542 | avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ, |
| 6543 | sat>, EVEX_V512; |
| 6544 | } |
| 6545 | |
| 6546 | multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 6547 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
| 6548 | v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem, |
| 6549 | truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>; |
| 6550 | } |
| 6551 | multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> { |
| 6552 | defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info, |
| 6553 | v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem, |
| 6554 | sat>, EVEX_CD8<8, CD8VO>; |
| 6555 | } |
| 6556 | |
| 6557 | multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 6558 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
| 6559 | v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem, |
| 6560 | truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>; |
| 6561 | } |
| 6562 | multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> { |
| 6563 | defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info, |
| 6564 | v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem, |
| 6565 | sat>, EVEX_CD8<16, CD8VQ>; |
| 6566 | } |
| 6567 | |
| 6568 | multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 6569 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
| 6570 | v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem, |
| 6571 | truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>; |
| 6572 | } |
| 6573 | multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> { |
| 6574 | defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info, |
| 6575 | v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem, |
| 6576 | sat>, EVEX_CD8<32, CD8VH>; |
| 6577 | } |
| 6578 | |
| 6579 | multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 6580 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info, |
| 6581 | v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem, |
| 6582 | truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>; |
| 6583 | } |
| 6584 | multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> { |
| 6585 | defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info, |
| 6586 | v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem, |
| 6587 | sat>, EVEX_CD8<8, CD8VQ>; |
| 6588 | } |
| 6589 | |
| 6590 | multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 6591 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info, |
| 6592 | v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem, |
| 6593 | truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>; |
| 6594 | } |
| 6595 | multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> { |
| 6596 | defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info, |
| 6597 | v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem, |
| 6598 | sat>, EVEX_CD8<16, CD8VH>; |
| 6599 | } |
| 6600 | |
| 6601 | multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 6602 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info, |
| 6603 | v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem, |
| 6604 | truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>; |
| 6605 | } |
| 6606 | multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> { |
| 6607 | defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info, |
| 6608 | v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem, |
| 6609 | sat, HasBWI>, EVEX_CD8<16, CD8VH>; |
| 6610 | } |
| 6611 | |
| 6612 | defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>; |
| 6613 | defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>; |
| 6614 | defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>; |
| 6615 | |
| 6616 | defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>; |
| 6617 | defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>; |
| 6618 | defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>; |
| 6619 | |
| 6620 | defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>; |
| 6621 | defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>; |
| 6622 | defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>; |
| 6623 | |
| 6624 | defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>; |
| 6625 | defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>; |
| 6626 | defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>; |
| 6627 | |
| 6628 | defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>; |
| 6629 | defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>; |
| 6630 | defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>; |
| 6631 | |
| 6632 | defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>; |
| 6633 | defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>; |
| 6634 | defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6635 | |
Elena Demikhovsky | db738d9 | 2015-11-01 11:45:47 +0000 | [diff] [blame] | 6636 | let Predicates = [HasAVX512, NoVLX] in { |
| 6637 | def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))), |
| 6638 | (v8i16 (EXTRACT_SUBREG |
| 6639 | (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0), |
| 6640 | VR256X:$src, sub_ymm)))), sub_xmm))>; |
| 6641 | def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))), |
| 6642 | (v4i32 (EXTRACT_SUBREG |
| 6643 | (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0), |
| 6644 | VR256X:$src, sub_ymm)))), sub_xmm))>; |
| 6645 | } |
| 6646 | |
| 6647 | let Predicates = [HasBWI, NoVLX] in { |
| 6648 | def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))), |
| 6649 | (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0), |
| 6650 | VR256X:$src, sub_ymm))), sub_xmm))>; |
| 6651 | } |
| 6652 | |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6653 | multiclass avx512_extend_common<bits<8> opc, string OpcodeStr, |
Igor Breger | 2ba64ab | 2016-05-22 10:21:04 +0000 | [diff] [blame] | 6654 | X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6655 | X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{ |
Craig Topper | 52e2e83 | 2016-07-22 05:46:44 +0000 | [diff] [blame] | 6656 | let ExeDomain = DestInfo.ExeDomain in { |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6657 | defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst), |
| 6658 | (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src", |
| 6659 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>, |
| 6660 | EVEX; |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 6661 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6662 | defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst), |
| 6663 | (ins x86memop:$src), OpcodeStr ,"$src", "$src", |
| 6664 | (DestInfo.VT (LdFrag addr:$src))>, |
| 6665 | EVEX; |
Craig Topper | 52e2e83 | 2016-07-22 05:46:44 +0000 | [diff] [blame] | 6666 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6667 | } |
| 6668 | |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 6669 | multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6670 | SDPatternOperator OpNode, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6671 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> { |
| 6672 | let Predicates = [HasVLX, HasBWI] in { |
| 6673 | defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6674 | v16i8x_info, i64mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6675 | EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128; |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 6676 | |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6677 | defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6678 | v16i8x_info, i128mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6679 | EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256; |
| 6680 | } |
| 6681 | let Predicates = [HasBWI] in { |
| 6682 | defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6683 | v32i8x_info, i256mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6684 | EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512; |
| 6685 | } |
| 6686 | } |
| 6687 | |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 6688 | multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6689 | SDPatternOperator OpNode, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6690 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> { |
| 6691 | let Predicates = [HasVLX, HasAVX512] in { |
| 6692 | defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6693 | v16i8x_info, i32mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6694 | EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128; |
| 6695 | |
| 6696 | defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6697 | v16i8x_info, i64mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6698 | EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256; |
| 6699 | } |
| 6700 | let Predicates = [HasAVX512] in { |
| 6701 | defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6702 | v16i8x_info, i128mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6703 | EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512; |
| 6704 | } |
| 6705 | } |
| 6706 | |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 6707 | multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6708 | SDPatternOperator OpNode, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6709 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> { |
| 6710 | let Predicates = [HasVLX, HasAVX512] in { |
| 6711 | defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6712 | v16i8x_info, i16mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6713 | EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128; |
| 6714 | |
| 6715 | defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6716 | v16i8x_info, i32mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6717 | EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256; |
| 6718 | } |
| 6719 | let Predicates = [HasAVX512] in { |
| 6720 | defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6721 | v16i8x_info, i64mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6722 | EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512; |
| 6723 | } |
| 6724 | } |
| 6725 | |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 6726 | multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6727 | SDPatternOperator OpNode, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6728 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> { |
| 6729 | let Predicates = [HasVLX, HasAVX512] in { |
| 6730 | defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6731 | v8i16x_info, i64mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6732 | EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128; |
| 6733 | |
| 6734 | defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6735 | v8i16x_info, i128mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6736 | EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256; |
| 6737 | } |
| 6738 | let Predicates = [HasAVX512] in { |
| 6739 | defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6740 | v16i16x_info, i256mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6741 | EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512; |
| 6742 | } |
| 6743 | } |
| 6744 | |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 6745 | multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6746 | SDPatternOperator OpNode, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6747 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> { |
| 6748 | let Predicates = [HasVLX, HasAVX512] in { |
| 6749 | defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6750 | v8i16x_info, i32mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6751 | EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128; |
| 6752 | |
| 6753 | defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6754 | v8i16x_info, i64mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6755 | EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256; |
| 6756 | } |
| 6757 | let Predicates = [HasAVX512] in { |
| 6758 | defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6759 | v8i16x_info, i128mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6760 | EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512; |
| 6761 | } |
| 6762 | } |
| 6763 | |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 6764 | multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6765 | SDPatternOperator OpNode, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6766 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> { |
| 6767 | |
| 6768 | let Predicates = [HasVLX, HasAVX512] in { |
| 6769 | defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6770 | v4i32x_info, i64mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6771 | EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128; |
| 6772 | |
| 6773 | defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6774 | v4i32x_info, i128mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6775 | EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256; |
| 6776 | } |
| 6777 | let Predicates = [HasAVX512] in { |
| 6778 | defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6779 | v8i32x_info, i256mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6780 | EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512; |
| 6781 | } |
| 6782 | } |
| 6783 | |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6784 | defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">; |
| 6785 | defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">; |
| 6786 | defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">; |
| 6787 | defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">; |
| 6788 | defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">; |
| 6789 | defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">; |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6790 | |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6791 | defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">; |
| 6792 | defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">; |
| 6793 | defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">; |
| 6794 | defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">; |
| 6795 | defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">; |
| 6796 | defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">; |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 6797 | |
Igor Breger | 2ba64ab | 2016-05-22 10:21:04 +0000 | [diff] [blame] | 6798 | // EXTLOAD patterns, implemented using vpmovz |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 6799 | multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To, |
| 6800 | X86VectorVTInfo From, PatFrag LdFrag> { |
| 6801 | def : Pat<(To.VT (LdFrag addr:$src)), |
| 6802 | (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>; |
| 6803 | def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)), |
| 6804 | (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0, |
| 6805 | To.KRC:$mask, addr:$src)>; |
| 6806 | def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), |
| 6807 | To.ImmAllZerosV)), |
| 6808 | (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask, |
| 6809 | addr:$src)>; |
| 6810 | } |
| 6811 | |
| 6812 | let Predicates = [HasVLX, HasBWI] in { |
| 6813 | defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>; |
| 6814 | defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>; |
| 6815 | } |
| 6816 | let Predicates = [HasBWI] in { |
| 6817 | defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>; |
| 6818 | } |
| 6819 | let Predicates = [HasVLX, HasAVX512] in { |
| 6820 | defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>; |
| 6821 | defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>; |
| 6822 | defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>; |
| 6823 | defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>; |
| 6824 | defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>; |
| 6825 | defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>; |
| 6826 | defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>; |
| 6827 | defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>; |
| 6828 | defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>; |
| 6829 | defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>; |
| 6830 | } |
| 6831 | let Predicates = [HasAVX512] in { |
| 6832 | defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>; |
| 6833 | defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>; |
| 6834 | defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>; |
| 6835 | defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>; |
| 6836 | defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>; |
| 6837 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6838 | |
| 6839 | //===----------------------------------------------------------------------===// |
| 6840 | // GATHER - SCATTER Operations |
| 6841 | |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 6842 | multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 6843 | X86MemOperand memop, PatFrag GatherNode> { |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 6844 | let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb", |
| 6845 | ExeDomain = _.ExeDomain in |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 6846 | def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb), |
| 6847 | (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2), |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 6848 | !strconcat(OpcodeStr#_.Suffix, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 6849 | "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 6850 | [(set _.RC:$dst, _.KRCWM:$mask_wb, |
| 6851 | (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask, |
| 6852 | vectoraddr:$src2))]>, EVEX, EVEX_K, |
| 6853 | EVEX_CD8<_.EltSize, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6854 | } |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 6855 | |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 6856 | multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc, |
| 6857 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
| 6858 | defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6859 | vy512mem, mgatherv8i32>, EVEX_V512, VEX_W; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 6860 | defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6861 | vz512mem, mgatherv8i64>, EVEX_V512, VEX_W; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 6862 | let Predicates = [HasVLX] in { |
| 6863 | defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6864 | vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 6865 | defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6866 | vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 6867 | defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6868 | vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 6869 | defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6870 | vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 6871 | } |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 6872 | } |
| 6873 | |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 6874 | multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc, |
| 6875 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6876 | defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem, |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 6877 | mgatherv16i32>, EVEX_V512; |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6878 | defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem, |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 6879 | mgatherv8i64>, EVEX_V512; |
| 6880 | let Predicates = [HasVLX] in { |
| 6881 | defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6882 | vy256xmem, mgatherv8i32>, EVEX_V256; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 6883 | defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6884 | vy128xmem, mgatherv4i64>, EVEX_V256; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 6885 | defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6886 | vx128xmem, mgatherv4i32>, EVEX_V128; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 6887 | defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128, |
| 6888 | vx64xmem, mgatherv2i64>, EVEX_V128; |
| 6889 | } |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 6890 | } |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 6891 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6892 | |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 6893 | defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">, |
| 6894 | avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">; |
| 6895 | |
| 6896 | defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">, |
| 6897 | avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6898 | |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 6899 | multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 6900 | X86MemOperand memop, PatFrag ScatterNode> { |
| 6901 | |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6902 | let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 6903 | |
| 6904 | def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb), |
| 6905 | (ins memop:$dst, _.KRCWM:$mask, _.RC:$src), |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6906 | !strconcat(OpcodeStr#_.Suffix, |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 6907 | "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"), |
| 6908 | [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src), |
| 6909 | _.KRCWM:$mask, vectoraddr:$dst))]>, |
| 6910 | EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6911 | } |
| 6912 | |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6913 | multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc, |
| 6914 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
| 6915 | defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6916 | vy512mem, mscatterv8i32>, EVEX_V512, VEX_W; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6917 | defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6918 | vz512mem, mscatterv8i64>, EVEX_V512, VEX_W; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6919 | let Predicates = [HasVLX] in { |
| 6920 | defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6921 | vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6922 | defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6923 | vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6924 | defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6925 | vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6926 | defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6927 | vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6928 | } |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 6929 | } |
| 6930 | |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6931 | multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc, |
| 6932 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6933 | defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem, |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6934 | mscatterv16i32>, EVEX_V512; |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6935 | defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem, |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6936 | mscatterv8i64>, EVEX_V512; |
| 6937 | let Predicates = [HasVLX] in { |
| 6938 | defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6939 | vy256xmem, mscatterv8i32>, EVEX_V256; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6940 | defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6941 | vy128xmem, mscatterv4i64>, EVEX_V256; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6942 | defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6943 | vx128xmem, mscatterv4i32>, EVEX_V128; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6944 | defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128, |
| 6945 | vx64xmem, mscatterv2i64>, EVEX_V128; |
| 6946 | } |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 6947 | } |
| 6948 | |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6949 | defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">, |
| 6950 | avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6951 | |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 6952 | defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">, |
| 6953 | avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6954 | |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 6955 | // prefetch |
| 6956 | multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr, |
| 6957 | RegisterClass KRC, X86MemOperand memop> { |
| 6958 | let Predicates = [HasPFI], hasSideEffects = 1 in |
| 6959 | def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 6960 | !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"), |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 6961 | []>, EVEX, EVEX_K; |
| 6962 | } |
| 6963 | |
| 6964 | defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6965 | VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 6966 | |
| 6967 | defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6968 | VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 6969 | |
| 6970 | defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6971 | VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 6972 | |
| 6973 | defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6974 | VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 6975 | |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 6976 | defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6977 | VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 6978 | |
| 6979 | defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6980 | VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 6981 | |
| 6982 | defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6983 | VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 6984 | |
| 6985 | defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6986 | VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 6987 | |
| 6988 | defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6989 | VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 6990 | |
| 6991 | defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6992 | VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 6993 | |
| 6994 | defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6995 | VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 6996 | |
| 6997 | defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 6998 | VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 6999 | |
| 7000 | defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 7001 | VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 7002 | |
| 7003 | defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 7004 | VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 7005 | |
| 7006 | defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 7007 | VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 7008 | |
| 7009 | defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 7010 | VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7011 | |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 7012 | // Helper fragments to match sext vXi1 to vXiY. |
| 7013 | def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>; |
| 7014 | def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>; |
| 7015 | |
Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 7016 | multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > { |
Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 7017 | def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 7018 | !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 7019 | [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX; |
| 7020 | } |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 7021 | |
Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 7022 | multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo, |
| 7023 | string OpcodeStr, Predicate prd> { |
| 7024 | let Predicates = [prd] in |
| 7025 | defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512; |
| 7026 | |
| 7027 | let Predicates = [prd, HasVLX] in { |
| 7028 | defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256; |
| 7029 | defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128; |
| 7030 | } |
| 7031 | } |
| 7032 | |
| 7033 | multiclass avx512_convert_mask_to_vector<string OpcodeStr> { |
| 7034 | defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr, |
| 7035 | HasBWI>; |
| 7036 | defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr, |
| 7037 | HasBWI>, VEX_W; |
| 7038 | defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr, |
| 7039 | HasDQI>; |
| 7040 | defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr, |
| 7041 | HasDQI>, VEX_W; |
| 7042 | } |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 7043 | |
Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 7044 | defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">; |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 7045 | |
Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 7046 | multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > { |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 7047 | def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src), |
| 7048 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 7049 | [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX; |
| 7050 | } |
| 7051 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 7052 | // Use 512bit version to implement 128/256 bit in case NoVLX. |
| 7053 | multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo, |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 7054 | X86VectorVTInfo _> { |
| 7055 | |
| 7056 | def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))), |
| 7057 | (_.KVT (COPY_TO_REGCLASS |
| 7058 | (!cast<Instruction>(NAME#"Zrr") |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 7059 | (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)), |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 7060 | _.RC:$src, _.SubRegIdx)), |
| 7061 | _.KRC))>; |
Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 7062 | } |
| 7063 | |
| 7064 | multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr, |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 7065 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 7066 | let Predicates = [prd] in |
| 7067 | defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>, |
| 7068 | EVEX_V512; |
Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 7069 | |
| 7070 | let Predicates = [prd, HasVLX] in { |
| 7071 | defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>, |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 7072 | EVEX_V256; |
Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 7073 | defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>, |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 7074 | EVEX_V128; |
| 7075 | } |
| 7076 | let Predicates = [prd, NoVLX] in { |
| 7077 | defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>; |
| 7078 | defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>; |
Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 7079 | } |
| 7080 | } |
| 7081 | |
| 7082 | defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m", |
| 7083 | avx512vl_i8_info, HasBWI>; |
| 7084 | defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m", |
| 7085 | avx512vl_i16_info, HasBWI>, VEX_W; |
| 7086 | defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m", |
| 7087 | avx512vl_i32_info, HasDQI>; |
| 7088 | defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m", |
| 7089 | avx512vl_i64_info, HasDQI>, VEX_W; |
| 7090 | |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 7091 | //===----------------------------------------------------------------------===// |
| 7092 | // AVX-512 - COMPRESS and EXPAND |
| 7093 | // |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 7094 | |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 7095 | multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _, |
| 7096 | string OpcodeStr> { |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 7097 | defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 7098 | (ins _.RC:$src1), OpcodeStr, "$src1", "$src1", |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 7099 | (_.VT (X86compress _.RC:$src1))>, AVX5128IBase; |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 7100 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7101 | let mayStore = 1, hasSideEffects = 0 in |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 7102 | def mr : AVX5128I<opc, MRMDestMem, (outs), |
| 7103 | (ins _.MemOp:$dst, _.RC:$src), |
Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 7104 | OpcodeStr # "\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 7105 | []>, EVEX_CD8<_.EltSize, CD8VT1>; |
| 7106 | |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 7107 | def mrk : AVX5128I<opc, MRMDestMem, (outs), |
| 7108 | (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src), |
Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 7109 | OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}", |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 7110 | [(store (_.VT (vselect _.KRCWM:$mask, |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 7111 | (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)), |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 7112 | addr:$dst)]>, |
| 7113 | EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>; |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 7114 | } |
| 7115 | |
| 7116 | multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr, |
| 7117 | AVX512VLVectorVTInfo VTInfo> { |
| 7118 | defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512; |
| 7119 | |
| 7120 | let Predicates = [HasVLX] in { |
| 7121 | defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256; |
| 7122 | defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128; |
| 7123 | } |
| 7124 | } |
| 7125 | |
| 7126 | defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>, |
| 7127 | EVEX; |
| 7128 | defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>, |
| 7129 | EVEX, VEX_W; |
| 7130 | defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>, |
| 7131 | EVEX; |
| 7132 | defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>, |
| 7133 | EVEX, VEX_W; |
| 7134 | |
Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 7135 | // expand |
| 7136 | multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _, |
| 7137 | string OpcodeStr> { |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 7138 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 7139 | (ins _.RC:$src1), OpcodeStr, "$src1", "$src1", |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 7140 | (_.VT (X86expand _.RC:$src1))>, AVX5128IBase; |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 7141 | |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 7142 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7143 | (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1", |
| 7144 | (_.VT (X86expand (_.VT (bitconvert |
| 7145 | (_.LdFrag addr:$src1)))))>, |
| 7146 | AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>; |
Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 7147 | } |
| 7148 | |
| 7149 | multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr, |
| 7150 | AVX512VLVectorVTInfo VTInfo> { |
| 7151 | defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512; |
| 7152 | |
| 7153 | let Predicates = [HasVLX] in { |
| 7154 | defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256; |
| 7155 | defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128; |
| 7156 | } |
| 7157 | } |
| 7158 | |
| 7159 | defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>, |
| 7160 | EVEX; |
| 7161 | defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>, |
| 7162 | EVEX, VEX_W; |
| 7163 | defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>, |
| 7164 | EVEX; |
| 7165 | defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>, |
| 7166 | EVEX, VEX_W; |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 7167 | |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 7168 | //handle instruction reg_vec1 = op(reg_vec,imm) |
| 7169 | // op(mem_vec,imm) |
| 7170 | // op(broadcast(eltVt),imm) |
| 7171 | //all instruction created with FROUND_CURRENT |
| 7172 | multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7173 | X86VectorVTInfo _>{ |
| 7174 | defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7175 | (ins _.RC:$src1, i32u8imm:$src2), |
Igor Breger | 252c2d9 | 2016-02-22 12:37:41 +0000 | [diff] [blame] | 7176 | OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2", |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 7177 | (OpNode (_.VT _.RC:$src1), |
| 7178 | (i32 imm:$src2), |
| 7179 | (i32 FROUND_CURRENT))>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7180 | defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7181 | (ins _.MemOp:$src1, i32u8imm:$src2), |
| 7182 | OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2", |
| 7183 | (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 7184 | (i32 imm:$src2), |
| 7185 | (i32 FROUND_CURRENT))>; |
| 7186 | defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7187 | (ins _.ScalarMemOp:$src1, i32u8imm:$src2), |
| 7188 | OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr, |
| 7189 | "${src1}"##_.BroadcastStr##", $src2", |
| 7190 | (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))), |
| 7191 | (i32 imm:$src2), |
| 7192 | (i32 FROUND_CURRENT))>, EVEX_B; |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 7193 | } |
| 7194 | |
| 7195 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae} |
| 7196 | multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr, |
| 7197 | SDNode OpNode, X86VectorVTInfo _>{ |
| 7198 | defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7199 | (ins _.RC:$src1, i32u8imm:$src2), |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 7200 | OpcodeStr##_.Suffix, "$src2, {sae}, $src1", |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 7201 | "$src1, {sae}, $src2", |
| 7202 | (OpNode (_.VT _.RC:$src1), |
| 7203 | (i32 imm:$src2), |
| 7204 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| 7205 | } |
| 7206 | |
| 7207 | multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr, |
| 7208 | AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{ |
| 7209 | let Predicates = [prd] in { |
| 7210 | defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>, |
| 7211 | avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>, |
| 7212 | EVEX_V512; |
| 7213 | } |
| 7214 | let Predicates = [prd, HasVLX] in { |
| 7215 | defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>, |
| 7216 | EVEX_V128; |
| 7217 | defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>, |
| 7218 | EVEX_V256; |
| 7219 | } |
| 7220 | } |
| 7221 | |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 7222 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 7223 | // op(reg_vec2,mem_vec,imm) |
| 7224 | // op(reg_vec2,broadcast(eltVt),imm) |
| 7225 | //all instruction created with FROUND_CURRENT |
| 7226 | multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7227 | X86VectorVTInfo _>{ |
| 7228 | defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 7229 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 7230 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 7231 | (OpNode (_.VT _.RC:$src1), |
| 7232 | (_.VT _.RC:$src2), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 7233 | (i32 imm:$src3), |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 7234 | (i32 FROUND_CURRENT))>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7235 | defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7236 | (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), |
| 7237 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 7238 | (OpNode (_.VT _.RC:$src1), |
| 7239 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
| 7240 | (i32 imm:$src3), |
| 7241 | (i32 FROUND_CURRENT))>; |
| 7242 | defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7243 | (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3), |
| 7244 | OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1", |
| 7245 | "$src1, ${src2}"##_.BroadcastStr##", $src3", |
| 7246 | (OpNode (_.VT _.RC:$src1), |
| 7247 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), |
| 7248 | (i32 imm:$src3), |
| 7249 | (i32 FROUND_CURRENT))>, EVEX_B; |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 7250 | } |
| 7251 | |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 7252 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 7253 | // op(reg_vec2,mem_vec,imm) |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 7254 | multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7255 | X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{ |
| 7256 | |
| 7257 | defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst), |
| 7258 | (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3), |
| 7259 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 7260 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1), |
| 7261 | (SrcInfo.VT SrcInfo.RC:$src2), |
| 7262 | (i8 imm:$src3)))>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7263 | defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst), |
| 7264 | (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3), |
| 7265 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 7266 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1), |
| 7267 | (SrcInfo.VT (bitconvert |
| 7268 | (SrcInfo.LdFrag addr:$src2))), |
| 7269 | (i8 imm:$src3)))>; |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 7270 | } |
| 7271 | |
| 7272 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 7273 | // op(reg_vec2,mem_vec,imm) |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 7274 | // op(reg_vec2,broadcast(eltVt),imm) |
| 7275 | multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 7276 | X86VectorVTInfo _>: |
| 7277 | avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{ |
| 7278 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7279 | defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7280 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3), |
| 7281 | OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1", |
| 7282 | "$src1, ${src2}"##_.BroadcastStr##", $src3", |
| 7283 | (OpNode (_.VT _.RC:$src1), |
| 7284 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), |
| 7285 | (i8 imm:$src3))>, EVEX_B; |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 7286 | } |
| 7287 | |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 7288 | //handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 7289 | // op(reg_vec2,mem_scalar,imm) |
| 7290 | //all instruction created with FROUND_CURRENT |
| 7291 | multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7292 | X86VectorVTInfo _> { |
| 7293 | |
| 7294 | defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 7295 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 7296 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 7297 | (OpNode (_.VT _.RC:$src1), |
| 7298 | (_.VT _.RC:$src2), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 7299 | (i32 imm:$src3), |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 7300 | (i32 FROUND_CURRENT))>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7301 | defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7302 | (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), |
| 7303 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 7304 | (OpNode (_.VT _.RC:$src1), |
| 7305 | (_.VT (scalar_to_vector |
| 7306 | (_.ScalarLdFrag addr:$src2))), |
| 7307 | (i32 imm:$src3), |
| 7308 | (i32 FROUND_CURRENT))>; |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 7309 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7310 | let isAsmParserOnly = 1, mayLoad = 1, hasSideEffects = 0 in { |
| 7311 | defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst), |
| 7312 | (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3), |
| 7313 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 7314 | []>; |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 7315 | } |
| 7316 | } |
| 7317 | |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 7318 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae} |
| 7319 | multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr, |
| 7320 | SDNode OpNode, X86VectorVTInfo _>{ |
| 7321 | defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 7322 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 7323 | OpcodeStr, "$src3, {sae}, $src2, $src1", |
| 7324 | "$src1, $src2, {sae}, $src3", |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 7325 | (OpNode (_.VT _.RC:$src1), |
| 7326 | (_.VT _.RC:$src2), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 7327 | (i32 imm:$src3), |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 7328 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| 7329 | } |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 7330 | //handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae} |
| 7331 | multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr, |
| 7332 | SDNode OpNode, X86VectorVTInfo _> { |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 7333 | defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7334 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 7335 | OpcodeStr, "$src3, {sae}, $src2, $src1", |
| 7336 | "$src1, $src2, {sae}, $src3", |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 7337 | (OpNode (_.VT _.RC:$src1), |
| 7338 | (_.VT _.RC:$src2), |
| 7339 | (i32 imm:$src3), |
| 7340 | (i32 FROUND_NO_EXC))>, EVEX_B; |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 7341 | } |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 7342 | |
Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 7343 | multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr, |
| 7344 | AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{ |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 7345 | let Predicates = [prd] in { |
| 7346 | defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>, |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 7347 | avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>, |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 7348 | EVEX_V512; |
| 7349 | |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 7350 | } |
| 7351 | let Predicates = [prd, HasVLX] in { |
| 7352 | defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>, |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 7353 | EVEX_V128; |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 7354 | defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>, |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 7355 | EVEX_V256; |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 7356 | } |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 7357 | } |
| 7358 | |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 7359 | multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr, |
| 7360 | AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{ |
| 7361 | let Predicates = [HasBWI] in { |
| 7362 | defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512, |
| 7363 | SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V; |
| 7364 | } |
| 7365 | let Predicates = [HasBWI, HasVLX] in { |
| 7366 | defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128, |
| 7367 | SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V; |
| 7368 | defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256, |
| 7369 | SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V; |
| 7370 | } |
| 7371 | } |
| 7372 | |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 7373 | multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _, |
| 7374 | bits<8> opc, SDNode OpNode>{ |
| 7375 | let Predicates = [HasAVX512] in { |
| 7376 | defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 7377 | } |
| 7378 | let Predicates = [HasAVX512, HasVLX] in { |
| 7379 | defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128; |
| 7380 | defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 7381 | } |
| 7382 | } |
| 7383 | |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 7384 | multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr, |
| 7385 | X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{ |
| 7386 | let Predicates = [prd] in { |
| 7387 | defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>, |
| 7388 | avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>; |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 7389 | } |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 7390 | } |
| 7391 | |
Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 7392 | multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr, |
| 7393 | bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{ |
| 7394 | defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info, |
| 7395 | opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>; |
| 7396 | defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info, |
| 7397 | opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W; |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 7398 | } |
| 7399 | |
Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 7400 | |
Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 7401 | defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56, |
| 7402 | X86VReduce, HasDQI>, AVX512AIi8Base, EVEX; |
| 7403 | defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09, |
| 7404 | X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX; |
| 7405 | defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26, |
| 7406 | X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX; |
| 7407 | |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 7408 | |
Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 7409 | defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info, |
| 7410 | 0x50, X86VRange, HasDQI>, |
| 7411 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
| 7412 | defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info, |
| 7413 | 0x50, X86VRange, HasDQI>, |
| 7414 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
| 7415 | |
Elena Demikhovsky | 8938f5a | 2015-06-02 14:12:54 +0000 | [diff] [blame] | 7416 | defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info, |
| 7417 | 0x51, X86VRange, HasDQI>, |
| 7418 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 7419 | defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info, |
| 7420 | 0x51, X86VRange, HasDQI>, |
| 7421 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
| 7422 | |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 7423 | defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info, |
| 7424 | 0x57, X86Reduces, HasDQI>, |
| 7425 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 7426 | defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info, |
| 7427 | 0x57, X86Reduces, HasDQI>, |
| 7428 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 7429 | |
Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 7430 | defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info, |
| 7431 | 0x27, X86GetMants, HasAVX512>, |
| 7432 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 7433 | defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info, |
| 7434 | 0x27, X86GetMants, HasAVX512>, |
| 7435 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
| 7436 | |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 7437 | multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _, |
| 7438 | bits<8> opc, SDNode OpNode = X86Shuf128>{ |
| 7439 | let Predicates = [HasAVX512] in { |
| 7440 | defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 7441 | |
| 7442 | } |
| 7443 | let Predicates = [HasAVX512, HasVLX] in { |
| 7444 | defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 7445 | } |
| 7446 | } |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 7447 | let Predicates = [HasAVX512] in { |
| 7448 | def : Pat<(v16f32 (ffloor VR512:$src)), |
| 7449 | (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>; |
| 7450 | def : Pat<(v16f32 (fnearbyint VR512:$src)), |
| 7451 | (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>; |
| 7452 | def : Pat<(v16f32 (fceil VR512:$src)), |
| 7453 | (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>; |
| 7454 | def : Pat<(v16f32 (frint VR512:$src)), |
| 7455 | (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>; |
| 7456 | def : Pat<(v16f32 (ftrunc VR512:$src)), |
| 7457 | (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>; |
| 7458 | |
| 7459 | def : Pat<(v8f64 (ffloor VR512:$src)), |
| 7460 | (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>; |
| 7461 | def : Pat<(v8f64 (fnearbyint VR512:$src)), |
| 7462 | (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>; |
| 7463 | def : Pat<(v8f64 (fceil VR512:$src)), |
| 7464 | (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>; |
| 7465 | def : Pat<(v8f64 (frint VR512:$src)), |
| 7466 | (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>; |
| 7467 | def : Pat<(v8f64 (ftrunc VR512:$src)), |
| 7468 | (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>; |
| 7469 | } |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 7470 | |
| 7471 | defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>, |
| 7472 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
| 7473 | defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>, |
| 7474 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
| 7475 | defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>, |
| 7476 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
| 7477 | defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>, |
| 7478 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 7479 | |
Craig Topper | c48fa89 | 2015-12-27 19:45:21 +0000 | [diff] [blame] | 7480 | multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> { |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 7481 | defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>, |
| 7482 | AVX512AIi8Base, EVEX_4V; |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 7483 | } |
| 7484 | |
Craig Topper | c48fa89 | 2015-12-27 19:45:21 +0000 | [diff] [blame] | 7485 | defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>, |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 7486 | EVEX_CD8<32, CD8VF>; |
Craig Topper | c48fa89 | 2015-12-27 19:45:21 +0000 | [diff] [blame] | 7487 | defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>, |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 7488 | EVEX_CD8<64, CD8VF>, VEX_W; |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 7489 | |
Craig Topper | 7a29930 | 2016-06-09 07:06:38 +0000 | [diff] [blame] | 7490 | multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{ |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 7491 | let Predicates = p in |
| 7492 | def NAME#_.VTName#rri: |
| 7493 | Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))), |
| 7494 | (!cast<Instruction>(NAME#_.ZSuffix#rri) |
| 7495 | _.RC:$src1, _.RC:$src2, imm:$imm)>; |
| 7496 | } |
| 7497 | |
Craig Topper | 7a29930 | 2016-06-09 07:06:38 +0000 | [diff] [blame] | 7498 | multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>: |
| 7499 | avx512_vpalignr_lowering<_.info512, [HasBWI]>, |
| 7500 | avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>, |
| 7501 | avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>; |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 7502 | |
Craig Topper | 7a29930 | 2016-06-09 07:06:38 +0000 | [diff] [blame] | 7503 | defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" , |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 7504 | avx512vl_i8_info, avx512vl_i8_info>, |
Craig Topper | 7a29930 | 2016-06-09 07:06:38 +0000 | [diff] [blame] | 7505 | avx512_vpalignr_lowering_common<avx512vl_i16_info>, |
| 7506 | avx512_vpalignr_lowering_common<avx512vl_i32_info>, |
| 7507 | avx512_vpalignr_lowering_common<avx512vl_f32_info>, |
| 7508 | avx512_vpalignr_lowering_common<avx512vl_i64_info>, |
| 7509 | avx512_vpalignr_lowering_common<avx512vl_f64_info>, |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 7510 | EVEX_CD8<8, CD8VF>; |
| 7511 | |
Igor Breger | f3ded81 | 2015-08-31 13:09:30 +0000 | [diff] [blame] | 7512 | defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" , |
| 7513 | avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>; |
| 7514 | |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 7515 | multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7516 | X86VectorVTInfo _> { |
| 7517 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 7518 | (ins _.RC:$src1), OpcodeStr, |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 7519 | "$src1", "$src1", |
| 7520 | (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase; |
| 7521 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7522 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7523 | (ins _.MemOp:$src1), OpcodeStr, |
| 7524 | "$src1", "$src1", |
| 7525 | (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>, |
| 7526 | EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 7527 | } |
| 7528 | |
| 7529 | multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7530 | X86VectorVTInfo _> : |
| 7531 | avx512_unary_rm<opc, OpcodeStr, OpNode, _> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7532 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7533 | (ins _.ScalarMemOp:$src1), OpcodeStr, |
| 7534 | "${src1}"##_.BroadcastStr, |
| 7535 | "${src1}"##_.BroadcastStr, |
| 7536 | (_.VT (OpNode (X86VBroadcast |
| 7537 | (_.ScalarLdFrag addr:$src1))))>, |
| 7538 | EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 7539 | } |
| 7540 | |
| 7541 | multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7542 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 7543 | let Predicates = [prd] in |
| 7544 | defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512; |
| 7545 | |
| 7546 | let Predicates = [prd, HasVLX] in { |
| 7547 | defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>, |
| 7548 | EVEX_V256; |
| 7549 | defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>, |
| 7550 | EVEX_V128; |
| 7551 | } |
| 7552 | } |
| 7553 | |
| 7554 | multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7555 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 7556 | let Predicates = [prd] in |
| 7557 | defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>, |
| 7558 | EVEX_V512; |
| 7559 | |
| 7560 | let Predicates = [prd, HasVLX] in { |
| 7561 | defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>, |
| 7562 | EVEX_V256; |
| 7563 | defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>, |
| 7564 | EVEX_V128; |
| 7565 | } |
| 7566 | } |
| 7567 | |
| 7568 | multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr, |
| 7569 | SDNode OpNode, Predicate prd> { |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 7570 | defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info, |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 7571 | prd>, VEX_W; |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 7572 | defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info, |
| 7573 | prd>; |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 7574 | } |
| 7575 | |
| 7576 | multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr, |
| 7577 | SDNode OpNode, Predicate prd> { |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 7578 | defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>; |
| 7579 | defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>; |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 7580 | } |
| 7581 | |
| 7582 | multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w, |
| 7583 | bits<8> opc_d, bits<8> opc_q, |
| 7584 | string OpcodeStr, SDNode OpNode> { |
| 7585 | defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, |
| 7586 | HasAVX512>, |
| 7587 | avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, |
| 7588 | HasBWI>; |
| 7589 | } |
| 7590 | |
| 7591 | defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>; |
| 7592 | |
| 7593 | def : Pat<(xor |
| 7594 | (bc_v16i32 (v16i1sextv16i32)), |
| 7595 | (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))), |
| 7596 | (VPABSDZrr VR512:$src)>; |
| 7597 | def : Pat<(xor |
| 7598 | (bc_v8i64 (v8i1sextv8i64)), |
| 7599 | (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))), |
| 7600 | (VPABSQZrr VR512:$src)>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 7601 | |
Igor Breger | 0dcd8bc | 2015-09-03 09:05:31 +0000 | [diff] [blame] | 7602 | multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{ |
| 7603 | |
| 7604 | defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>; |
Igor Breger | 0dcd8bc | 2015-09-03 09:05:31 +0000 | [diff] [blame] | 7605 | } |
| 7606 | |
| 7607 | defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>; |
| 7608 | defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>; |
| 7609 | |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 7610 | //===---------------------------------------------------------------------===// |
| 7611 | // Replicate Single FP - MOVSHDUP and MOVSLDUP |
| 7612 | //===---------------------------------------------------------------------===// |
| 7613 | multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{ |
| 7614 | defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info, |
| 7615 | HasAVX512>, XS; |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 7616 | } |
| 7617 | |
| 7618 | defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>; |
| 7619 | defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>; |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 7620 | |
| 7621 | //===----------------------------------------------------------------------===// |
| 7622 | // AVX-512 - MOVDDUP |
| 7623 | //===----------------------------------------------------------------------===// |
| 7624 | |
| 7625 | multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7626 | X86VectorVTInfo _> { |
| 7627 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7628 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| 7629 | (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7630 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7631 | (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src", |
| 7632 | (_.VT (OpNode (_.VT (scalar_to_vector |
| 7633 | (_.ScalarLdFrag addr:$src)))))>, |
| 7634 | EVEX, EVEX_CD8<_.EltSize, CD8VH>; |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 7635 | } |
| 7636 | |
| 7637 | multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7638 | AVX512VLVectorVTInfo VTInfo> { |
| 7639 | |
| 7640 | defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512; |
| 7641 | |
| 7642 | let Predicates = [HasAVX512, HasVLX] in { |
| 7643 | defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>, |
| 7644 | EVEX_V256; |
| 7645 | defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>, |
| 7646 | EVEX_V128; |
| 7647 | } |
| 7648 | } |
| 7649 | |
| 7650 | multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{ |
| 7651 | defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode, |
| 7652 | avx512vl_f64_info>, XD, VEX_W; |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 7653 | } |
| 7654 | |
| 7655 | defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>; |
| 7656 | |
| 7657 | def : Pat<(X86Movddup (loadv2f64 addr:$src)), |
| 7658 | (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>; |
| 7659 | def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))), |
| 7660 | (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>; |
| 7661 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 7662 | //===----------------------------------------------------------------------===// |
| 7663 | // AVX-512 - Unpack Instructions |
| 7664 | //===----------------------------------------------------------------------===// |
Craig Topper | db29066 | 2016-05-01 05:57:06 +0000 | [diff] [blame] | 7665 | defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512>; |
| 7666 | defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 7667 | |
| 7668 | defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl, |
| 7669 | SSE_INTALU_ITINS_P, HasBWI>; |
| 7670 | defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh, |
| 7671 | SSE_INTALU_ITINS_P, HasBWI>; |
| 7672 | defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl, |
| 7673 | SSE_INTALU_ITINS_P, HasBWI>; |
| 7674 | defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh, |
| 7675 | SSE_INTALU_ITINS_P, HasBWI>; |
| 7676 | |
| 7677 | defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl, |
| 7678 | SSE_INTALU_ITINS_P, HasAVX512>; |
| 7679 | defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh, |
| 7680 | SSE_INTALU_ITINS_P, HasAVX512>; |
| 7681 | defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl, |
| 7682 | SSE_INTALU_ITINS_P, HasAVX512>; |
| 7683 | defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh, |
| 7684 | SSE_INTALU_ITINS_P, HasAVX512>; |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 7685 | |
| 7686 | //===----------------------------------------------------------------------===// |
| 7687 | // AVX-512 - Extract & Insert Integer Instructions |
| 7688 | //===----------------------------------------------------------------------===// |
| 7689 | |
| 7690 | multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7691 | X86VectorVTInfo _> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7692 | def mr : AVX512Ii8<opc, MRMDestMem, (outs), |
| 7693 | (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2), |
| 7694 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 7695 | [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1), |
| 7696 | imm:$src2)))), |
| 7697 | addr:$dst)]>, |
| 7698 | EVEX, EVEX_CD8<_.EltSize, CD8VT1>; |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 7699 | } |
| 7700 | |
| 7701 | multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> { |
| 7702 | let Predicates = [HasBWI] in { |
| 7703 | def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst), |
| 7704 | (ins _.RC:$src1, u8imm:$src2), |
| 7705 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 7706 | [(set GR32orGR64:$dst, |
| 7707 | (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>, |
| 7708 | EVEX, TAPD; |
| 7709 | |
| 7710 | defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD; |
| 7711 | } |
| 7712 | } |
| 7713 | |
| 7714 | multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> { |
| 7715 | let Predicates = [HasBWI] in { |
| 7716 | def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst), |
| 7717 | (ins _.RC:$src1, u8imm:$src2), |
| 7718 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 7719 | [(set GR32orGR64:$dst, |
| 7720 | (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>, |
| 7721 | EVEX, PD; |
| 7722 | |
Craig Topper | 99f6b62 | 2016-05-01 01:03:56 +0000 | [diff] [blame] | 7723 | let hasSideEffects = 0 in |
Igor Breger | 5574730 | 2015-11-18 08:46:16 +0000 | [diff] [blame] | 7724 | def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst), |
| 7725 | (ins _.RC:$src1, u8imm:$src2), |
| 7726 | OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, |
| 7727 | EVEX, TAPD; |
| 7728 | |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 7729 | defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD; |
| 7730 | } |
| 7731 | } |
| 7732 | |
| 7733 | multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _, |
| 7734 | RegisterClass GRC> { |
| 7735 | let Predicates = [HasDQI] in { |
| 7736 | def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst), |
| 7737 | (ins _.RC:$src1, u8imm:$src2), |
| 7738 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 7739 | [(set GRC:$dst, |
| 7740 | (extractelt (_.VT _.RC:$src1), imm:$src2))]>, |
| 7741 | EVEX, TAPD; |
| 7742 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7743 | def mr : AVX512Ii8<0x16, MRMDestMem, (outs), |
| 7744 | (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2), |
| 7745 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 7746 | [(store (extractelt (_.VT _.RC:$src1), |
| 7747 | imm:$src2),addr:$dst)]>, |
| 7748 | EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD; |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 7749 | } |
| 7750 | } |
| 7751 | |
| 7752 | defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>; |
| 7753 | defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>; |
| 7754 | defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>; |
| 7755 | defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W; |
| 7756 | |
| 7757 | multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7758 | X86VectorVTInfo _, PatFrag LdFrag> { |
| 7759 | def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst), |
| 7760 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3), |
| 7761 | OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
| 7762 | [(set _.RC:$dst, |
| 7763 | (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>, |
| 7764 | EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>; |
| 7765 | } |
| 7766 | |
| 7767 | multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7768 | X86VectorVTInfo _, PatFrag LdFrag> { |
| 7769 | let Predicates = [HasBWI] in { |
| 7770 | def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst), |
| 7771 | (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3), |
| 7772 | OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
| 7773 | [(set _.RC:$dst, |
| 7774 | (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V; |
| 7775 | |
| 7776 | defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>; |
| 7777 | } |
| 7778 | } |
| 7779 | |
| 7780 | multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr, |
| 7781 | X86VectorVTInfo _, RegisterClass GRC> { |
| 7782 | let Predicates = [HasDQI] in { |
| 7783 | def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst), |
| 7784 | (ins _.RC:$src1, GRC:$src2, u8imm:$src3), |
| 7785 | OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
| 7786 | [(set _.RC:$dst, |
| 7787 | (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>, |
| 7788 | EVEX_4V, TAPD; |
| 7789 | |
| 7790 | defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _, |
| 7791 | _.ScalarLdFrag>, TAPD; |
| 7792 | } |
| 7793 | } |
| 7794 | |
| 7795 | defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info, |
| 7796 | extloadi8>, TAPD; |
| 7797 | defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info, |
| 7798 | extloadi16>, PD; |
| 7799 | defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>; |
| 7800 | defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W; |
Igor Breger | a6297c7 | 2015-09-02 10:50:58 +0000 | [diff] [blame] | 7801 | //===----------------------------------------------------------------------===// |
| 7802 | // VSHUFPS - VSHUFPD Operations |
| 7803 | //===----------------------------------------------------------------------===// |
| 7804 | multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I, |
| 7805 | AVX512VLVectorVTInfo VTInfo_FP>{ |
| 7806 | defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>, |
| 7807 | EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>, |
| 7808 | AVX512AIi8Base, EVEX_4V; |
Igor Breger | a6297c7 | 2015-09-02 10:50:58 +0000 | [diff] [blame] | 7809 | } |
| 7810 | |
| 7811 | defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS; |
| 7812 | defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W; |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 7813 | //===----------------------------------------------------------------------===// |
| 7814 | // AVX-512 - Byte shift Left/Right |
| 7815 | //===----------------------------------------------------------------------===// |
| 7816 | |
| 7817 | multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr, |
| 7818 | Format MRMm, string OpcodeStr, X86VectorVTInfo _>{ |
| 7819 | def rr : AVX512<opc, MRMr, |
| 7820 | (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2), |
| 7821 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 7822 | [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7823 | def rm : AVX512<opc, MRMm, |
| 7824 | (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2), |
| 7825 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 7826 | [(set _.RC:$dst,(_.VT (OpNode |
Simon Pilgrim | 255fdd0 | 2016-06-11 12:54:37 +0000 | [diff] [blame] | 7827 | (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 7828 | (i8 imm:$src2))))]>; |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 7829 | } |
| 7830 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 7831 | multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr, |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 7832 | Format MRMm, string OpcodeStr, Predicate prd>{ |
| 7833 | let Predicates = [prd] in |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 7834 | defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, |
Simon Pilgrim | 255fdd0 | 2016-06-11 12:54:37 +0000 | [diff] [blame] | 7835 | OpcodeStr, v64i8_info>, EVEX_V512; |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 7836 | let Predicates = [prd, HasVLX] in { |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 7837 | defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, |
Simon Pilgrim | 255fdd0 | 2016-06-11 12:54:37 +0000 | [diff] [blame] | 7838 | OpcodeStr, v32i8x_info>, EVEX_V256; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 7839 | defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, |
Simon Pilgrim | 255fdd0 | 2016-06-11 12:54:37 +0000 | [diff] [blame] | 7840 | OpcodeStr, v16i8x_info>, EVEX_V128; |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 7841 | } |
| 7842 | } |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 7843 | defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq", |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 7844 | HasBWI>, AVX512PDIi8Base, EVEX_4V; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 7845 | defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq", |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 7846 | HasBWI>, AVX512PDIi8Base, EVEX_4V; |
| 7847 | |
| 7848 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 7849 | multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode, |
Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 7850 | string OpcodeStr, X86VectorVTInfo _dst, |
| 7851 | X86VectorVTInfo _src>{ |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 7852 | def rr : AVX512BI<opc, MRMSrcReg, |
Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 7853 | (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2), |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 7854 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 7855 | [(set _dst.RC:$dst,(_dst.VT |
| 7856 | (OpNode (_src.VT _src.RC:$src1), |
| 7857 | (_src.VT _src.RC:$src2))))]>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7858 | def rm : AVX512BI<opc, MRMSrcMem, |
| 7859 | (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2), |
| 7860 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 7861 | [(set _dst.RC:$dst,(_dst.VT |
| 7862 | (OpNode (_src.VT _src.RC:$src1), |
| 7863 | (_src.VT (bitconvert |
| 7864 | (_src.LdFrag addr:$src2))))))]>; |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 7865 | } |
| 7866 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 7867 | multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode, |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 7868 | string OpcodeStr, Predicate prd> { |
| 7869 | let Predicates = [prd] in |
Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 7870 | defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info, |
| 7871 | v64i8_info>, EVEX_V512; |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 7872 | let Predicates = [prd, HasVLX] in { |
Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 7873 | defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info, |
| 7874 | v32i8x_info>, EVEX_V256; |
| 7875 | defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info, |
| 7876 | v16i8x_info>, EVEX_V128; |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 7877 | } |
| 7878 | } |
| 7879 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 7880 | defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw", |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 7881 | HasBWI>, EVEX_4V; |
Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 7882 | |
| 7883 | multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7884 | X86VectorVTInfo _>{ |
| 7885 | let Constraints = "$src1 = $dst" in { |
| 7886 | defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7887 | (ins _.RC:$src2, _.RC:$src3, u8imm:$src4), |
Igor Breger | 252c2d9 | 2016-02-22 12:37:41 +0000 | [diff] [blame] | 7888 | OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4", |
Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 7889 | (OpNode (_.VT _.RC:$src1), |
| 7890 | (_.VT _.RC:$src2), |
| 7891 | (_.VT _.RC:$src3), |
| 7892 | (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7893 | defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7894 | (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4), |
| 7895 | OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 7896 | (OpNode (_.VT _.RC:$src1), |
| 7897 | (_.VT _.RC:$src2), |
| 7898 | (_.VT (bitconvert (_.LdFrag addr:$src3))), |
| 7899 | (i8 imm:$src4))>, |
| 7900 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| 7901 | defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7902 | (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4), |
| 7903 | OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2", |
| 7904 | "$src2, ${src3}"##_.BroadcastStr##", $src4", |
| 7905 | (OpNode (_.VT _.RC:$src1), |
| 7906 | (_.VT _.RC:$src2), |
| 7907 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))), |
| 7908 | (i8 imm:$src4))>, EVEX_B, |
| 7909 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 7910 | }// Constraints = "$src1 = $dst" |
| 7911 | } |
| 7912 | |
| 7913 | multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{ |
| 7914 | let Predicates = [HasAVX512] in |
| 7915 | defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512; |
| 7916 | let Predicates = [HasAVX512, HasVLX] in { |
| 7917 | defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128; |
| 7918 | defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256; |
| 7919 | } |
| 7920 | } |
| 7921 | |
| 7922 | defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>; |
| 7923 | defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W; |
| 7924 | |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 7925 | //===----------------------------------------------------------------------===// |
| 7926 | // AVX-512 - FixupImm |
| 7927 | //===----------------------------------------------------------------------===// |
| 7928 | |
| 7929 | multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7930 | X86VectorVTInfo _>{ |
| 7931 | let Constraints = "$src1 = $dst" in { |
| 7932 | defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7933 | (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4), |
| 7934 | OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 7935 | (OpNode (_.VT _.RC:$src1), |
| 7936 | (_.VT _.RC:$src2), |
| 7937 | (_.IntVT _.RC:$src3), |
| 7938 | (i32 imm:$src4), |
| 7939 | (i32 FROUND_CURRENT))>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7940 | defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7941 | (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4), |
| 7942 | OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 7943 | (OpNode (_.VT _.RC:$src1), |
| 7944 | (_.VT _.RC:$src2), |
| 7945 | (_.IntVT (bitconvert (_.LdFrag addr:$src3))), |
| 7946 | (i32 imm:$src4), |
| 7947 | (i32 FROUND_CURRENT))>; |
| 7948 | defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7949 | (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4), |
| 7950 | OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2", |
| 7951 | "$src2, ${src3}"##_.BroadcastStr##", $src4", |
| 7952 | (OpNode (_.VT _.RC:$src1), |
| 7953 | (_.VT _.RC:$src2), |
| 7954 | (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))), |
| 7955 | (i32 imm:$src4), |
| 7956 | (i32 FROUND_CURRENT))>, EVEX_B; |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 7957 | } // Constraints = "$src1 = $dst" |
| 7958 | } |
| 7959 | |
| 7960 | multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr, |
| 7961 | SDNode OpNode, X86VectorVTInfo _>{ |
| 7962 | let Constraints = "$src1 = $dst" in { |
| 7963 | defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7964 | (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4), |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 7965 | OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2", |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 7966 | "$src2, $src3, {sae}, $src4", |
| 7967 | (OpNode (_.VT _.RC:$src1), |
| 7968 | (_.VT _.RC:$src2), |
| 7969 | (_.IntVT _.RC:$src3), |
| 7970 | (i32 imm:$src4), |
| 7971 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| 7972 | } |
| 7973 | } |
| 7974 | |
| 7975 | multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7976 | X86VectorVTInfo _, X86VectorVTInfo _src3VT> { |
| 7977 | let Constraints = "$src1 = $dst" , Predicates = [HasAVX512] in { |
| 7978 | defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7979 | (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4), |
| 7980 | OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 7981 | (OpNode (_.VT _.RC:$src1), |
| 7982 | (_.VT _.RC:$src2), |
| 7983 | (_src3VT.VT _src3VT.RC:$src3), |
| 7984 | (i32 imm:$src4), |
| 7985 | (i32 FROUND_CURRENT))>; |
| 7986 | |
| 7987 | defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7988 | (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4), |
| 7989 | OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2", |
| 7990 | "$src2, $src3, {sae}, $src4", |
| 7991 | (OpNode (_.VT _.RC:$src1), |
| 7992 | (_.VT _.RC:$src2), |
| 7993 | (_src3VT.VT _src3VT.RC:$src3), |
| 7994 | (i32 imm:$src4), |
| 7995 | (i32 FROUND_NO_EXC))>, EVEX_B; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7996 | defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7997 | (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4), |
| 7998 | OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 7999 | (OpNode (_.VT _.RC:$src1), |
| 8000 | (_.VT _.RC:$src2), |
| 8001 | (_src3VT.VT (scalar_to_vector |
| 8002 | (_src3VT.ScalarLdFrag addr:$src3))), |
| 8003 | (i32 imm:$src4), |
| 8004 | (i32 FROUND_CURRENT))>; |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 8005 | } |
| 8006 | } |
| 8007 | |
| 8008 | multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{ |
| 8009 | let Predicates = [HasAVX512] in |
| 8010 | defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>, |
| 8011 | avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>, |
| 8012 | AVX512AIi8Base, EVEX_4V, EVEX_V512; |
| 8013 | let Predicates = [HasAVX512, HasVLX] in { |
| 8014 | defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>, |
| 8015 | AVX512AIi8Base, EVEX_4V, EVEX_V128; |
| 8016 | defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>, |
| 8017 | AVX512AIi8Base, EVEX_4V, EVEX_V256; |
| 8018 | } |
| 8019 | } |
| 8020 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 8021 | defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar, |
| 8022 | f32x_info, v4i32x_info>, |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 8023 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 8024 | defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar, |
| 8025 | f64x_info, v2i64x_info>, |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 8026 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 8027 | defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>, |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 8028 | EVEX_CD8<32, CD8VF>; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 8029 | defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>, |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 8030 | EVEX_CD8<64, CD8VF>, VEX_W; |
Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 8031 | |
| 8032 | |
| 8033 | |
| 8034 | // Patterns used to select SSE scalar fp arithmetic instructions from |
| 8035 | // either: |
| 8036 | // |
| 8037 | // (1) a scalar fp operation followed by a blend |
| 8038 | // |
| 8039 | // The effect is that the backend no longer emits unnecessary vector |
| 8040 | // insert instructions immediately after SSE scalar fp instructions |
| 8041 | // like addss or mulss. |
| 8042 | // |
| 8043 | // For example, given the following code: |
| 8044 | // __m128 foo(__m128 A, __m128 B) { |
| 8045 | // A[0] += B[0]; |
| 8046 | // return A; |
| 8047 | // } |
| 8048 | // |
| 8049 | // Previously we generated: |
| 8050 | // addss %xmm0, %xmm1 |
| 8051 | // movss %xmm1, %xmm0 |
| 8052 | // |
| 8053 | // We now generate: |
| 8054 | // addss %xmm1, %xmm0 |
| 8055 | // |
| 8056 | // (2) a vector packed single/double fp operation followed by a vector insert |
| 8057 | // |
| 8058 | // The effect is that the backend converts the packed fp instruction |
| 8059 | // followed by a vector insert into a single SSE scalar fp instruction. |
| 8060 | // |
| 8061 | // For example, given the following code: |
| 8062 | // __m128 foo(__m128 A, __m128 B) { |
| 8063 | // __m128 C = A + B; |
| 8064 | // return (__m128) {c[0], a[1], a[2], a[3]}; |
| 8065 | // } |
| 8066 | // |
| 8067 | // Previously we generated: |
| 8068 | // addps %xmm0, %xmm1 |
| 8069 | // movss %xmm1, %xmm0 |
| 8070 | // |
| 8071 | // We now generate: |
| 8072 | // addss %xmm1, %xmm0 |
| 8073 | |
| 8074 | // TODO: Some canonicalization in lowering would simplify the number of |
| 8075 | // patterns we have to try to match. |
| 8076 | multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> { |
| 8077 | let Predicates = [HasAVX512] in { |
| 8078 | // extracted scalar math op with insert via blend |
| 8079 | def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst), (v4f32 (scalar_to_vector |
| 8080 | (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))), |
| 8081 | FR32:$src))), (i8 1))), |
| 8082 | (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, |
| 8083 | (COPY_TO_REGCLASS FR32:$src, VR128))>; |
| 8084 | |
| 8085 | // vector math op with insert via movss |
| 8086 | def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst), |
| 8087 | (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)))), |
| 8088 | (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>; |
| 8089 | |
| 8090 | // vector math op with insert via blend |
| 8091 | def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst), |
| 8092 | (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)), (i8 1))), |
| 8093 | (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>; |
| 8094 | } |
| 8095 | } |
| 8096 | |
| 8097 | defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">; |
| 8098 | defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">; |
| 8099 | defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">; |
| 8100 | defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">; |
| 8101 | |
| 8102 | multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> { |
| 8103 | let Predicates = [HasAVX512] in { |
| 8104 | // extracted scalar math op with insert via movsd |
| 8105 | def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst), (v2f64 (scalar_to_vector |
| 8106 | (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))), |
| 8107 | FR64:$src))))), |
| 8108 | (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, |
| 8109 | (COPY_TO_REGCLASS FR64:$src, VR128))>; |
| 8110 | |
| 8111 | // extracted scalar math op with insert via blend |
| 8112 | def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst), (v2f64 (scalar_to_vector |
| 8113 | (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))), |
| 8114 | FR64:$src))), (i8 1))), |
| 8115 | (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, |
| 8116 | (COPY_TO_REGCLASS FR64:$src, VR128))>; |
| 8117 | |
| 8118 | // vector math op with insert via movsd |
| 8119 | def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst), |
| 8120 | (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)))), |
| 8121 | (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>; |
| 8122 | |
| 8123 | // vector math op with insert via blend |
| 8124 | def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst), |
| 8125 | (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)), (i8 1))), |
| 8126 | (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>; |
| 8127 | } |
| 8128 | } |
| 8129 | |
| 8130 | defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">; |
| 8131 | defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">; |
| 8132 | defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">; |
| 8133 | defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">; |