blob: b2a7d156850cc3888550687659ea495d1338db8e [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
80 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000081
82 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
83 !if (!eq (TypeVariantName, "i"),
84 !if (!eq (Size, 128), "v2i64",
85 !if (!eq (Size, 256), "v4i64",
Michael Liao66233b72015-08-06 09:06:20 +000086 !if (!eq (Size, 512),
Elena Demikhovsky2689d782015-03-02 12:46:21 +000087 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
88 VTName))), VTName));
89
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Adam Nemet09377232014-10-08 23:25:31 +0000125 // A vector type of the same width with element type i32. This is used to
126 // create the canonical constant zero node ImmAllZerosV.
127 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
128 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000129
130 string ZSuffix = !if (!eq (Size, 128), "Z128",
131 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000132}
133
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000134def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
135def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
137def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000138def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
139def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000141// "x" in v32i8x_info means RC = VR256X
142def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
143def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
144def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
145def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000146def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
147def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000148
149def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
150def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
151def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
152def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000153def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
154def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000155
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000156// We map scalar types to the smallest (128-bit) vector type
157// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000158def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
159def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000160def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
161def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
162
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000163class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
164 X86VectorVTInfo i128> {
165 X86VectorVTInfo info512 = i512;
166 X86VectorVTInfo info256 = i256;
167 X86VectorVTInfo info128 = i128;
168}
169
170def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
171 v16i8x_info>;
172def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
173 v8i16x_info>;
174def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
175 v4i32x_info>;
176def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
177 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000178def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
179 v4f32x_info>;
180def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
181 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000182
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000183// This multiclass generates the masking variants from the non-masking
184// variant. It only provides the assembly pieces for the masking variants.
185// It assumes custom ISel patterns for masking which can be provided as
186// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000187multiclass AVX512_maskable_custom<bits<8> O, Format F,
188 dag Outs,
189 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
190 string OpcodeStr,
191 string AttSrcAsm, string IntelSrcAsm,
192 list<dag> Pattern,
193 list<dag> MaskingPattern,
194 list<dag> ZeroMaskingPattern,
195 string MaskingConstraint = "",
196 InstrItinClass itin = NoItinerary,
197 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000198 let isCommutable = IsCommutable in
199 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000200 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000201 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202 Pattern, itin>;
203
204 // Prefer over VMOV*rrk Pat<>
205 let AddedComplexity = 20 in
206 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000207 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
208 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000209 MaskingPattern, itin>,
210 EVEX_K {
211 // In case of the 3src subclass this is overridden with a let.
212 string Constraints = MaskingConstraint;
213 }
214 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
215 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000216 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
217 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 ZeroMaskingPattern,
219 itin>,
220 EVEX_KZ;
221}
222
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000223
Adam Nemet34801422014-10-08 23:25:39 +0000224// Common base class of AVX512_maskable and AVX512_maskable_3src.
225multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
226 dag Outs,
227 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
228 string OpcodeStr,
229 string AttSrcAsm, string IntelSrcAsm,
230 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000231 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000232 string MaskingConstraint = "",
233 InstrItinClass itin = NoItinerary,
234 bit IsCommutable = 0> :
235 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
236 AttSrcAsm, IntelSrcAsm,
237 [(set _.RC:$dst, RHS)],
238 [(set _.RC:$dst, MaskingRHS)],
239 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000240 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000241 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000242
Adam Nemet2e91ee52014-08-14 17:13:19 +0000243// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000244// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000245// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000246multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
247 dag Outs, dag Ins, string OpcodeStr,
248 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000249 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000250 InstrItinClass itin = NoItinerary,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000251 bit IsCommutable = 0, SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000252 AVX512_maskable_common<O, F, _, Outs, Ins,
253 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
254 !con((ins _.KRCWM:$mask), Ins),
255 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000256 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000257 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000258
259// This multiclass generates the unconditional/non-masking, the masking and
260// the zero-masking variant of the scalar instruction.
261multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
262 dag Outs, dag Ins, string OpcodeStr,
263 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000264 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265 InstrItinClass itin = NoItinerary,
266 bit IsCommutable = 0> :
267 AVX512_maskable_common<O, F, _, Outs, Ins,
268 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
269 !con((ins _.KRCWM:$mask), Ins),
270 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000271 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
272 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000273
Adam Nemet34801422014-10-08 23:25:39 +0000274// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000275// ($src1) is already tied to $dst so we just use that for the preserved
276// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
277// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000278multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
279 dag Outs, dag NonTiedIns, string OpcodeStr,
280 string AttSrcAsm, string IntelSrcAsm,
281 dag RHS> :
282 AVX512_maskable_common<O, F, _, Outs,
283 !con((ins _.RC:$src1), NonTiedIns),
284 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
285 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
286 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
287 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000288
Craig Topperaad5f112015-11-30 00:13:24 +0000289// Similar to AVX512_maskable_3rc but in this case the input VT for the tied
290// operand differs from the output VT. This requires a bitconvert on
291// the preserved vector going into the vselect.
292multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
293 X86VectorVTInfo InVT,
294 dag Outs, dag NonTiedIns, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
296 dag RHS> :
297 AVX512_maskable_common<O, F, OutVT, Outs,
298 !con((ins InVT.RC:$src1), NonTiedIns),
299 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
300 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
301 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
302 (vselect InVT.KRCWM:$mask, RHS,
303 (bitconvert InVT.RC:$src1))>;
304
Igor Breger15820b02015-07-01 13:24:28 +0000305multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag NonTiedIns, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
308 dag RHS> :
309 AVX512_maskable_common<O, F, _, Outs,
310 !con((ins _.RC:$src1), NonTiedIns),
311 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
312 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
313 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000314 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
315 X86selects>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000316
Adam Nemet34801422014-10-08 23:25:39 +0000317multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
318 dag Outs, dag Ins,
319 string OpcodeStr,
320 string AttSrcAsm, string IntelSrcAsm,
321 list<dag> Pattern> :
322 AVX512_maskable_custom<O, F, Outs, Ins,
323 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
324 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000325 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000326 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000327
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000328
329// Instruction with mask that puts result in mask register,
330// like "compare" and "vptest"
331multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
332 dag Outs,
333 dag Ins, dag MaskingIns,
334 string OpcodeStr,
335 string AttSrcAsm, string IntelSrcAsm,
336 list<dag> Pattern,
Craig Topper156622a2016-01-11 00:44:56 +0000337 list<dag> MaskingPattern> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000338 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000339 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
340 "$dst, "#IntelSrcAsm#"}",
341 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000342
343 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000344 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
345 "$dst {${mask}}, "#IntelSrcAsm#"}",
346 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000347}
348
349multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
350 dag Outs,
351 dag Ins, dag MaskingIns,
352 string OpcodeStr,
353 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000354 dag RHS, dag MaskingRHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000355 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
356 AttSrcAsm, IntelSrcAsm,
357 [(set _.KRC:$dst, RHS)],
Craig Topper156622a2016-01-11 00:44:56 +0000358 [(set _.KRC:$dst, MaskingRHS)]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359
360multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
361 dag Outs, dag Ins, string OpcodeStr,
362 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000363 dag RHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000364 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
365 !con((ins _.KRCWM:$mask), Ins),
366 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper156622a2016-01-11 00:44:56 +0000367 (and _.KRCWM:$mask, RHS)>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000368
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000369multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
370 dag Outs, dag Ins, string OpcodeStr,
371 string AttSrcAsm, string IntelSrcAsm> :
372 AVX512_maskable_custom_cmp<O, F, Outs,
373 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000374 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000375
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000376// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000377// no instruction is needed for the conversion.
378def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
379def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
380def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
381def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
382def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
383def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
384def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
385def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
386def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
387def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
388def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
389def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
390def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
391def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
392def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
393def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
394def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
395def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
396def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
397def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
398def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
399def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
400def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
401def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
402def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
403def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
404def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
405def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
406def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
407def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
408def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000409
Craig Topper9d9251b2016-05-08 20:10:20 +0000410// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
411// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
412// swizzled by ExecutionDepsFix to pxor.
413// We set canFoldAsLoad because this can be converted to a constant-pool
414// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000415let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000416 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000417def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000418 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000419def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
420 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000421}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000422
Craig Toppere5ce84a2016-05-08 21:33:53 +0000423let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000424 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000425def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
426 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
427def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
428 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
429}
430
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000431//===----------------------------------------------------------------------===//
432// AVX-512 - VECTOR INSERT
433//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000434multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
435 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000436 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000437 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
438 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
439 "vinsert" # From.EltTypeName # "x" # From.NumElts,
440 "$src3, $src2, $src1", "$src1, $src2, $src3",
441 (vinsert_insert:$src3 (To.VT To.RC:$src1),
442 (From.VT From.RC:$src2),
443 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000444
Igor Breger0ede3cb2015-09-20 06:52:42 +0000445 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
446 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
447 "vinsert" # From.EltTypeName # "x" # From.NumElts,
448 "$src3, $src2, $src1", "$src1, $src2, $src3",
449 (vinsert_insert:$src3 (To.VT To.RC:$src1),
450 (From.VT (bitconvert (From.LdFrag addr:$src2))),
451 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
452 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000453 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000454}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000455
Igor Breger0ede3cb2015-09-20 06:52:42 +0000456multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
457 X86VectorVTInfo To, PatFrag vinsert_insert,
458 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
459 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000460 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000461 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
462 (To.VT (!cast<Instruction>(InstrStr#"rr")
463 To.RC:$src1, From.RC:$src2,
464 (INSERT_get_vinsert_imm To.RC:$ins)))>;
465
466 def : Pat<(vinsert_insert:$ins
467 (To.VT To.RC:$src1),
468 (From.VT (bitconvert (From.LdFrag addr:$src2))),
469 (iPTR imm)),
470 (To.VT (!cast<Instruction>(InstrStr#"rm")
471 To.RC:$src1, addr:$src2,
472 (INSERT_get_vinsert_imm To.RC:$ins)))>;
473 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000474}
475
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000476multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
477 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000478
479 let Predicates = [HasVLX] in
480 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
481 X86VectorVTInfo< 4, EltVT32, VR128X>,
482 X86VectorVTInfo< 8, EltVT32, VR256X>,
483 vinsert128_insert>, EVEX_V256;
484
485 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000486 X86VectorVTInfo< 4, EltVT32, VR128X>,
487 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000488 vinsert128_insert>, EVEX_V512;
489
490 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000491 X86VectorVTInfo< 4, EltVT64, VR256X>,
492 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000493 vinsert256_insert>, VEX_W, EVEX_V512;
494
495 let Predicates = [HasVLX, HasDQI] in
496 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
497 X86VectorVTInfo< 2, EltVT64, VR128X>,
498 X86VectorVTInfo< 4, EltVT64, VR256X>,
499 vinsert128_insert>, VEX_W, EVEX_V256;
500
501 let Predicates = [HasDQI] in {
502 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
503 X86VectorVTInfo< 2, EltVT64, VR128X>,
504 X86VectorVTInfo< 8, EltVT64, VR512>,
505 vinsert128_insert>, VEX_W, EVEX_V512;
506
507 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
508 X86VectorVTInfo< 8, EltVT32, VR256X>,
509 X86VectorVTInfo<16, EltVT32, VR512>,
510 vinsert256_insert>, EVEX_V512;
511 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000512}
513
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
515defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000516
Igor Breger0ede3cb2015-09-20 06:52:42 +0000517// Codegen pattern with the alternative types,
518// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
519defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
520 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
521defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
522 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
523
524defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
525 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
526defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
527 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
528
529defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
530 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
531defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
532 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
533
534// Codegen pattern with the alternative types insert VEC128 into VEC256
535defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
536 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
537defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
538 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
539// Codegen pattern with the alternative types insert VEC128 into VEC512
540defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
541 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
542defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
543 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
544// Codegen pattern with the alternative types insert VEC256 into VEC512
545defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
546 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
547defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
548 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
549
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000550// vinsertps - insert f32 to XMM
Craig Topper6189d3e2016-07-19 01:26:19 +0000551def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000552 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000553 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000554 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000555 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000556def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000557 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000558 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000559 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000560 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
561 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
562
563//===----------------------------------------------------------------------===//
564// AVX-512 VECTOR EXTRACT
565//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000566
Igor Breger7f69a992015-09-10 12:54:54 +0000567multiclass vextract_for_size<int Opcode,
568 X86VectorVTInfo From, X86VectorVTInfo To,
Craig Topper5f3fef82016-05-22 07:40:58 +0000569 PatFrag vextract_extract> {
Igor Breger7f69a992015-09-10 12:54:54 +0000570
571 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
572 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
573 // vextract_extract), we interesting only in patterns without mask,
574 // intrinsics pattern match generated bellow.
575 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
576 (ins From.RC:$src1, i32u8imm:$idx),
577 "vextract" # To.EltTypeName # "x" # To.NumElts,
578 "$idx, $src1", "$src1, $idx",
579 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
580 (iPTR imm)))]>,
581 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000582 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
583 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
584 "vextract" # To.EltTypeName # "x" # To.NumElts #
585 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
586 [(store (To.VT (vextract_extract:$idx
587 (From.VT From.RC:$src1), (iPTR imm))),
588 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000589
Craig Toppere1cac152016-06-07 07:27:54 +0000590 let mayStore = 1, hasSideEffects = 0 in
591 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
592 (ins To.MemOp:$dst, To.KRCWM:$mask,
593 From.RC:$src1, i32u8imm:$idx),
594 "vextract" # To.EltTypeName # "x" # To.NumElts #
595 "\t{$idx, $src1, $dst {${mask}}|"
596 "$dst {${mask}}, $src1, $idx}",
597 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000598 }
Renato Golindb7ea862015-09-09 19:44:40 +0000599
600 // Intrinsic call with masking.
601 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000602 "x" # To.NumElts # "_" # From.Size)
603 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
604 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
605 From.ZSuffix # "rrk")
606 To.RC:$src0,
607 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
608 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000609
610 // Intrinsic call with zero-masking.
611 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000612 "x" # To.NumElts # "_" # From.Size)
613 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
614 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
615 From.ZSuffix # "rrkz")
616 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
617 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000618
619 // Intrinsic call without masking.
620 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000621 "x" # To.NumElts # "_" # From.Size)
622 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
623 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
624 From.ZSuffix # "rr")
625 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000626}
627
Igor Bregerdefab3c2015-10-08 12:55:01 +0000628// Codegen pattern for the alternative types
629multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
630 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000631 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000632 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000633 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
634 (To.VT (!cast<Instruction>(InstrStr#"rr")
635 From.RC:$src1,
636 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000637 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
638 (iPTR imm))), addr:$dst),
639 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
640 (EXTRACT_get_vextract_imm To.RC:$ext))>;
641 }
Igor Breger7f69a992015-09-10 12:54:54 +0000642}
643
644multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000645 ValueType EltVT64, int Opcode256> {
646 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000647 X86VectorVTInfo<16, EltVT32, VR512>,
648 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000649 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000650 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000651 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000652 X86VectorVTInfo< 8, EltVT64, VR512>,
653 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000654 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000655 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
656 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000657 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000658 X86VectorVTInfo< 8, EltVT32, VR256X>,
659 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000660 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000661 EVEX_V256, EVEX_CD8<32, CD8VT4>;
662 let Predicates = [HasVLX, HasDQI] in
663 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
664 X86VectorVTInfo< 4, EltVT64, VR256X>,
665 X86VectorVTInfo< 2, EltVT64, VR128X>,
666 vextract128_extract>,
667 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
668 let Predicates = [HasDQI] in {
669 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
670 X86VectorVTInfo< 8, EltVT64, VR512>,
671 X86VectorVTInfo< 2, EltVT64, VR128X>,
672 vextract128_extract>,
673 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
674 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
675 X86VectorVTInfo<16, EltVT32, VR512>,
676 X86VectorVTInfo< 8, EltVT32, VR256X>,
677 vextract256_extract>,
678 EVEX_V512, EVEX_CD8<32, CD8VT8>;
679 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000680}
681
Adam Nemet55536c62014-09-25 23:48:45 +0000682defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
683defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000684
Igor Bregerdefab3c2015-10-08 12:55:01 +0000685// extract_subvector codegen patterns with the alternative types.
686// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
687defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
688 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
689defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
690 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
691
692defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000693 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000694defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
695 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
696
697defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
698 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
699defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
700 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
701
Craig Topper08a68572016-05-21 22:50:04 +0000702// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000703defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
704 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
705defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
706 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
707
708// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000709defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
710 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
711defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
712 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
713// Codegen pattern with the alternative types extract VEC256 from VEC512
714defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
715 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
716defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
717 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
718
Craig Topper5f3fef82016-05-22 07:40:58 +0000719// A 128-bit subvector extract from the first 256-bit vector position
720// is a subregister copy that needs no instruction.
721def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
722 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
723def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
724 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
725def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
726 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
727def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
728 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
729def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
730 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
731def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
732 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
733
734// A 256-bit subvector extract from the first 256-bit vector position
735// is a subregister copy that needs no instruction.
736def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
737 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
738def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
739 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
740def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
741 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
742def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
743 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
744def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
745 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
746def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
747 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
748
749let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000750// A 128-bit subvector insert to the first 512-bit vector position
751// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000752def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
753 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
754def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
755 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
756def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
757 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
758def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
759 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
760def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
761 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
762def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
763 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000764
Craig Topper5f3fef82016-05-22 07:40:58 +0000765// A 256-bit subvector insert to the first 512-bit vector position
766// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000767def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000768 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000769def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000770 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000771def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000772 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000773def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000774 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000775def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000776 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000777def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000778 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000779}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000780
781// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000782def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000783 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000784 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000785 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
786 EVEX;
787
Craig Topper03b849e2016-05-21 22:50:11 +0000788def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000789 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000790 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000791 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000792 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000793
794//===---------------------------------------------------------------------===//
795// AVX-512 BROADCAST
796//---
Igor Breger131008f2016-05-01 08:40:00 +0000797// broadcast with a scalar argument.
798multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
799 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000800
Igor Breger131008f2016-05-01 08:40:00 +0000801 let isCodeGenOnly = 1 in {
802 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
803 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
804 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
805 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000806
Igor Breger131008f2016-05-01 08:40:00 +0000807 let Constraints = "$src0 = $dst" in
808 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
809 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
810 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000811 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000812 (vselect DestInfo.KRCWM:$mask,
813 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
814 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000815 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000816
817 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
818 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
819 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000820 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000821 (vselect DestInfo.KRCWM:$mask,
822 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
823 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000824 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000825 } // let isCodeGenOnly = 1 in
826}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000827
Igor Breger21296d22015-10-20 11:56:42 +0000828multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
829 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000830 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000831 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
832 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
833 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
834 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000835 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000836 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000837 (DestInfo.VT (X86VBroadcast
838 (SrcInfo.ScalarLdFrag addr:$src)))>,
839 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000840 }
Craig Toppere1cac152016-06-07 07:27:54 +0000841
Craig Topper80934372016-07-16 03:42:59 +0000842 def : Pat<(DestInfo.VT (X86VBroadcast
843 (SrcInfo.VT (scalar_to_vector
844 (SrcInfo.ScalarLdFrag addr:$src))))),
845 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
846 let AddedComplexity = 20 in
847 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
848 (X86VBroadcast
849 (SrcInfo.VT (scalar_to_vector
850 (SrcInfo.ScalarLdFrag addr:$src)))),
851 DestInfo.RC:$src0)),
852 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
853 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
854 let AddedComplexity = 30 in
855 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
856 (X86VBroadcast
857 (SrcInfo.VT (scalar_to_vector
858 (SrcInfo.ScalarLdFrag addr:$src)))),
859 DestInfo.ImmAllZerosV)),
860 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
861 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000862}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000863
Craig Topper80934372016-07-16 03:42:59 +0000864multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000865 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000866 let Predicates = [HasAVX512] in
867 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
868 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
869 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000870
871 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000872 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000873 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000874 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000875 }
876}
877
Craig Topper80934372016-07-16 03:42:59 +0000878multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
879 AVX512VLVectorVTInfo _> {
880 let Predicates = [HasAVX512] in
881 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
882 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
883 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000884
Craig Topper80934372016-07-16 03:42:59 +0000885 let Predicates = [HasVLX] in {
886 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
887 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
888 EVEX_V256;
889 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
890 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
891 EVEX_V128;
892 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000893}
Craig Topper80934372016-07-16 03:42:59 +0000894defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
895 avx512vl_f32_info>;
896defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
897 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000898
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000899def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000900 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000901def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000902 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000903
Robert Khasanovcbc57032014-12-09 16:38:41 +0000904multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
905 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000906 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000907 (ins SrcRC:$src),
908 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000909 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000910}
911
Robert Khasanovcbc57032014-12-09 16:38:41 +0000912multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
913 RegisterClass SrcRC, Predicate prd> {
914 let Predicates = [prd] in
915 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
916 let Predicates = [prd, HasVLX] in {
917 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
918 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
919 }
920}
921
Igor Breger0aeda372016-02-07 08:30:50 +0000922let isCodeGenOnly = 1 in {
923defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000924 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000925defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000926 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000927}
928let isAsmParserOnly = 1 in {
929 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
930 GR32, HasBWI>;
931 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000932 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000933}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000934defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
935 HasAVX512>;
936defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
937 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000938
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000939def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000940 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000941def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000942 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000943
Igor Breger21296d22015-10-20 11:56:42 +0000944// Provide aliases for broadcast from the same register class that
945// automatically does the extract.
946multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
947 X86VectorVTInfo SrcInfo> {
948 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
949 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
950 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
951}
952
953multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
954 AVX512VLVectorVTInfo _, Predicate prd> {
955 let Predicates = [prd] in {
956 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
957 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
958 EVEX_V512;
959 // Defined separately to avoid redefinition.
960 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
961 }
962 let Predicates = [prd, HasVLX] in {
963 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
964 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
965 EVEX_V256;
966 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
967 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000968 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000969}
970
Igor Breger21296d22015-10-20 11:56:42 +0000971defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
972 avx512vl_i8_info, HasBWI>;
973defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
974 avx512vl_i16_info, HasBWI>;
975defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
976 avx512vl_i32_info, HasAVX512>;
977defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
978 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000979
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000980multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
981 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000982 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +0000983 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
984 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000985 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +0000986 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +0000987}
988
Simon Pilgrimea0d4f92016-07-22 13:58:44 +0000989//===----------------------------------------------------------------------===//
990// AVX-512 BROADCAST SUBVECTORS
991//
992
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000993defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
994 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +0000995 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000996defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
997 v16f32_info, v4f32x_info>,
998 EVEX_V512, EVEX_CD8<32, CD8VT4>;
999defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1000 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001001 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001002defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1003 v8f64_info, v4f64x_info>, VEX_W,
1004 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1005
1006let Predicates = [HasVLX] in {
1007defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1008 v8i32x_info, v4i32x_info>,
1009 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1010defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1011 v8f32x_info, v4f32x_info>,
1012 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001013
1014def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1015 (VBROADCASTI32X4Z256rm addr:$src)>;
1016def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1017 (VBROADCASTI32X4Z256rm addr:$src)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001018}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001019
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001020let Predicates = [HasVLX, HasDQI] in {
1021defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1022 v4i64x_info, v2i64x_info>, VEX_W,
1023 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1024defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1025 v4f64x_info, v2f64x_info>, VEX_W,
1026 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1027}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001028
1029let Predicates = [HasVLX, NoDQI] in {
1030def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1031 (VBROADCASTF32X4Z256rm addr:$src)>;
1032def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1033 (VBROADCASTI32X4Z256rm addr:$src)>;
1034}
1035
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001036let Predicates = [HasDQI] in {
1037defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1038 v8i64_info, v2i64x_info>, VEX_W,
1039 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1040defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1041 v16i32_info, v8i32x_info>,
1042 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1043defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1044 v8f64_info, v2f64x_info>, VEX_W,
1045 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1046defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1047 v16f32_info, v8f32x_info>,
1048 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1049}
Adam Nemet73f72e12014-06-27 00:43:38 +00001050
Igor Bregerfa798a92015-11-02 07:39:36 +00001051multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001052 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001053 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001054 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001055 EVEX_V512;
1056 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001057 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001058 EVEX_V256;
1059}
1060
1061multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001062 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1063 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001064
1065 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001066 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1067 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001068}
1069
1070defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001071 avx512vl_i32_info, avx512vl_i64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001072defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001073 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001074
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001075def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001076 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001077def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1078 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1079
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001080def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001081 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001082def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1083 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001084
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001085//===----------------------------------------------------------------------===//
1086// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1087//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001088multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1089 X86VectorVTInfo _, RegisterClass KRC> {
1090 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001091 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001092 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001093}
1094
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001095multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001096 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1097 let Predicates = [HasCDI] in
1098 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1099 let Predicates = [HasCDI, HasVLX] in {
1100 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1101 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1102 }
1103}
1104
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001105defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001106 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001107defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001108 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001109
1110//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001111// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001112multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001113 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001114let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001115 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001116 (ins _.RC:$src2, _.RC:$src3),
1117 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001118 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001119 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001120
Craig Topperaad5f112015-11-30 00:13:24 +00001121 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001122 (ins _.RC:$src2, _.MemOp:$src3),
1123 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001124 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001125 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1126 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001127 }
1128}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001129multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001130 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001131 let Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001132 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001133 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1134 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1135 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001136 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001137 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001138 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001139}
1140
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001141multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001142 AVX512VLVectorVTInfo VTInfo,
1143 AVX512VLVectorVTInfo ShuffleMask> {
1144 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1145 ShuffleMask.info512>,
1146 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1147 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001148 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001149 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1150 ShuffleMask.info128>,
1151 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1152 ShuffleMask.info128>, EVEX_V128;
1153 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1154 ShuffleMask.info256>,
1155 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1156 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001157 }
1158}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001159
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001160multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001161 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001162 AVX512VLVectorVTInfo Idx,
1163 Predicate Prd> {
1164 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001165 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1166 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001167 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001168 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1169 Idx.info128>, EVEX_V128;
1170 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1171 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001172 }
1173}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001174
Craig Topperaad5f112015-11-30 00:13:24 +00001175defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1176 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1177defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1178 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001179defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1180 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1181 VEX_W, EVEX_CD8<16, CD8VF>;
1182defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1183 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1184 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001185defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1186 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1187defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1188 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001189
Craig Topperaad5f112015-11-30 00:13:24 +00001190// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001191multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001192 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001193let Constraints = "$src1 = $dst" in {
1194 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1195 (ins IdxVT.RC:$src2, _.RC:$src3),
1196 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001197 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001198 AVX5128IBase;
1199
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001200 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1201 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1202 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001203 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001204 (bitconvert (_.LdFrag addr:$src3))))>,
1205 EVEX_4V, AVX5128IBase;
1206 }
1207}
1208multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001209 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001210 let Constraints = "$src1 = $dst" in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001211 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1212 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1213 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1214 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001215 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001216 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1217 AVX5128IBase, EVEX_4V, EVEX_B;
1218}
1219
1220multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001221 AVX512VLVectorVTInfo VTInfo,
1222 AVX512VLVectorVTInfo ShuffleMask> {
1223 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001224 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001225 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001226 ShuffleMask.info512>, EVEX_V512;
1227 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001228 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001229 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001230 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001231 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001232 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001233 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001234 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1235 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001236 }
1237}
1238
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001239multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001240 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001241 AVX512VLVectorVTInfo Idx,
1242 Predicate Prd> {
1243 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001244 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1245 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001246 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001247 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1248 Idx.info128>, EVEX_V128;
1249 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1250 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001251 }
1252}
1253
Craig Toppera47576f2015-11-26 20:21:29 +00001254defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001255 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001256defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001257 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001258defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1259 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1260 VEX_W, EVEX_CD8<16, CD8VF>;
1261defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1262 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1263 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001264defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001265 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001266defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001267 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001268
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001269//===----------------------------------------------------------------------===//
1270// AVX-512 - BLEND using mask
1271//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001272multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1273 let ExeDomain = _.ExeDomain in {
Craig Toppere1cac152016-06-07 07:27:54 +00001274 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001275 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1276 (ins _.RC:$src1, _.RC:$src2),
1277 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001278 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001279 []>, EVEX_4V;
1280 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1281 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001282 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001283 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001284 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1285 (_.VT _.RC:$src2),
1286 (_.VT _.RC:$src1)))]>, EVEX_4V, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001287 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001288 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1289 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1290 !strconcat(OpcodeStr,
1291 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1292 []>, EVEX_4V, EVEX_KZ;
Craig Toppere1cac152016-06-07 07:27:54 +00001293 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001294 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1295 (ins _.RC:$src1, _.MemOp:$src2),
1296 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001297 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001298 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1299 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1300 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001301 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001302 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001303 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1304 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1305 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001306 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere1cac152016-06-07 07:27:54 +00001307 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001308 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1309 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1310 !strconcat(OpcodeStr,
1311 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1312 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1313 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001314}
1315multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1316
1317 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1318 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1319 !strconcat(OpcodeStr,
1320 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1321 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001322 [(set _.RC:$dst,(vselect _.KRCWM:$mask,
1323 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1324 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001325 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001326
Craig Toppere1cac152016-06-07 07:27:54 +00001327 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001328 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1329 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1330 !strconcat(OpcodeStr,
1331 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1332 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001333 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001334
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001335}
1336
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001337multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1338 AVX512VLVectorVTInfo VTInfo> {
1339 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1340 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001341
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001342 let Predicates = [HasVLX] in {
1343 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1344 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1345 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1346 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1347 }
1348}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001349
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001350multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1351 AVX512VLVectorVTInfo VTInfo> {
1352 let Predicates = [HasBWI] in
1353 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001354
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001355 let Predicates = [HasBWI, HasVLX] in {
1356 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1357 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1358 }
1359}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001360
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001361
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001362defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1363defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1364defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1365defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1366defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1367defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001368
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001369
Craig Topper0fcf9252016-06-07 07:27:51 +00001370let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001371def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1372 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001373 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001374 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001375 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1376 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1377
1378def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1379 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001380 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001381 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001382 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1383 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1384}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001385//===----------------------------------------------------------------------===//
1386// Compare Instructions
1387//===----------------------------------------------------------------------===//
1388
1389// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001390
1391multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1392
1393 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1394 (outs _.KRC:$dst),
1395 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1396 "vcmp${cc}"#_.Suffix,
1397 "$src2, $src1", "$src1, $src2",
1398 (OpNode (_.VT _.RC:$src1),
1399 (_.VT _.RC:$src2),
1400 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001401 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1402 (outs _.KRC:$dst),
1403 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1404 "vcmp${cc}"#_.Suffix,
1405 "$src2, $src1", "$src1, $src2",
1406 (OpNode (_.VT _.RC:$src1),
1407 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1408 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001409
1410 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1411 (outs _.KRC:$dst),
1412 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1413 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001414 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001415 (OpNodeRnd (_.VT _.RC:$src1),
1416 (_.VT _.RC:$src2),
1417 imm:$cc,
1418 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1419 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001420 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001421 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1422 (outs VK1:$dst),
1423 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1424 "vcmp"#_.Suffix,
1425 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1426 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1427 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001428 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001429 "vcmp"#_.Suffix,
1430 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1431 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1432
1433 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1434 (outs _.KRC:$dst),
1435 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1436 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001437 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001438 EVEX_4V, EVEX_B;
1439 }// let isAsmParserOnly = 1, hasSideEffects = 0
1440
1441 let isCodeGenOnly = 1 in {
1442 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1443 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1444 !strconcat("vcmp${cc}", _.Suffix,
1445 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1446 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1447 _.FRC:$src2,
1448 imm:$cc))],
1449 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001450 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1451 (outs _.KRC:$dst),
1452 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1453 !strconcat("vcmp${cc}", _.Suffix,
1454 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1455 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1456 (_.ScalarLdFrag addr:$src2),
1457 imm:$cc))],
1458 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001459 }
1460}
1461
1462let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001463 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1464 AVX512XSIi8Base;
1465 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1466 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001467}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001468
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001469multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1470 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001471 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001472 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1473 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1474 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001475 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1476 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001477 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1478 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1479 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1480 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001481 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001482 def rrk : AVX512BI<opc, MRMSrcReg,
1483 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1484 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1485 "$dst {${mask}}, $src1, $src2}"),
1486 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1487 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1488 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001489 def rmk : AVX512BI<opc, MRMSrcMem,
1490 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1491 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1492 "$dst {${mask}}, $src1, $src2}"),
1493 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1494 (OpNode (_.VT _.RC:$src1),
1495 (_.VT (bitconvert
1496 (_.LdFrag addr:$src2))))))],
1497 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001498}
1499
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001500multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001501 X86VectorVTInfo _> :
1502 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001503 def rmb : AVX512BI<opc, MRMSrcMem,
1504 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1505 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1506 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1507 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1508 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1509 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1510 def rmbk : AVX512BI<opc, MRMSrcMem,
1511 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1512 _.ScalarMemOp:$src2),
1513 !strconcat(OpcodeStr,
1514 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1515 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1516 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1517 (OpNode (_.VT _.RC:$src1),
1518 (X86VBroadcast
1519 (_.ScalarLdFrag addr:$src2)))))],
1520 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001521}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001522
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001523multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1524 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1525 let Predicates = [prd] in
1526 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1527 EVEX_V512;
1528
1529 let Predicates = [prd, HasVLX] in {
1530 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1531 EVEX_V256;
1532 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1533 EVEX_V128;
1534 }
1535}
1536
1537multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1538 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1539 Predicate prd> {
1540 let Predicates = [prd] in
1541 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1542 EVEX_V512;
1543
1544 let Predicates = [prd, HasVLX] in {
1545 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1546 EVEX_V256;
1547 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1548 EVEX_V128;
1549 }
1550}
1551
1552defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1553 avx512vl_i8_info, HasBWI>,
1554 EVEX_CD8<8, CD8VF>;
1555
1556defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1557 avx512vl_i16_info, HasBWI>,
1558 EVEX_CD8<16, CD8VF>;
1559
Robert Khasanovf70f7982014-09-18 14:06:55 +00001560defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001561 avx512vl_i32_info, HasAVX512>,
1562 EVEX_CD8<32, CD8VF>;
1563
Robert Khasanovf70f7982014-09-18 14:06:55 +00001564defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001565 avx512vl_i64_info, HasAVX512>,
1566 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1567
1568defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1569 avx512vl_i8_info, HasBWI>,
1570 EVEX_CD8<8, CD8VF>;
1571
1572defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1573 avx512vl_i16_info, HasBWI>,
1574 EVEX_CD8<16, CD8VF>;
1575
Robert Khasanovf70f7982014-09-18 14:06:55 +00001576defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001577 avx512vl_i32_info, HasAVX512>,
1578 EVEX_CD8<32, CD8VF>;
1579
Robert Khasanovf70f7982014-09-18 14:06:55 +00001580defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001581 avx512vl_i64_info, HasAVX512>,
1582 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001583
1584def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001585 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001586 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1587 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1588
1589def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001590 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001591 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1592 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1593
Robert Khasanov29e3b962014-08-27 09:34:37 +00001594multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1595 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001596 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001597 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001598 !strconcat("vpcmp${cc}", Suffix,
1599 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001600 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1601 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001602 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1603 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001604 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001605 !strconcat("vpcmp${cc}", Suffix,
1606 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001607 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1608 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001609 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001610 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1611 def rrik : AVX512AIi8<opc, MRMSrcReg,
1612 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001613 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001614 !strconcat("vpcmp${cc}", Suffix,
1615 "\t{$src2, $src1, $dst {${mask}}|",
1616 "$dst {${mask}}, $src1, $src2}"),
1617 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1618 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001619 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001620 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001621 def rmik : AVX512AIi8<opc, MRMSrcMem,
1622 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001623 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001624 !strconcat("vpcmp${cc}", Suffix,
1625 "\t{$src2, $src1, $dst {${mask}}|",
1626 "$dst {${mask}}, $src1, $src2}"),
1627 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1628 (OpNode (_.VT _.RC:$src1),
1629 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001630 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001631 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1632
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001633 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001634 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001635 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001636 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001637 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1638 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001639 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001640 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001641 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001642 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001643 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1644 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001645 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001646 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1647 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001648 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001649 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001650 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1651 "$dst {${mask}}, $src1, $src2, $cc}"),
1652 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001653 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001654 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1655 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001656 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001657 !strconcat("vpcmp", Suffix,
1658 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1659 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001660 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001661 }
1662}
1663
Robert Khasanov29e3b962014-08-27 09:34:37 +00001664multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001665 X86VectorVTInfo _> :
1666 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001667 def rmib : AVX512AIi8<opc, MRMSrcMem,
1668 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001669 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001670 !strconcat("vpcmp${cc}", Suffix,
1671 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1672 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1673 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1674 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001675 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001676 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1677 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1678 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001679 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001680 !strconcat("vpcmp${cc}", Suffix,
1681 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1682 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1683 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1684 (OpNode (_.VT _.RC:$src1),
1685 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001686 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001687 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001688
Robert Khasanov29e3b962014-08-27 09:34:37 +00001689 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001690 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001691 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1692 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001693 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001694 !strconcat("vpcmp", Suffix,
1695 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1696 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1697 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1698 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1699 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001700 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001701 !strconcat("vpcmp", Suffix,
1702 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1703 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1704 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1705 }
1706}
1707
1708multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1709 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1710 let Predicates = [prd] in
1711 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1712
1713 let Predicates = [prd, HasVLX] in {
1714 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1715 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1716 }
1717}
1718
1719multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1720 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1721 let Predicates = [prd] in
1722 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1723 EVEX_V512;
1724
1725 let Predicates = [prd, HasVLX] in {
1726 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1727 EVEX_V256;
1728 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1729 EVEX_V128;
1730 }
1731}
1732
1733defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1734 HasBWI>, EVEX_CD8<8, CD8VF>;
1735defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1736 HasBWI>, EVEX_CD8<8, CD8VF>;
1737
1738defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1739 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1740defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1741 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1742
Robert Khasanovf70f7982014-09-18 14:06:55 +00001743defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001744 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001745defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001746 HasAVX512>, EVEX_CD8<32, CD8VF>;
1747
Robert Khasanovf70f7982014-09-18 14:06:55 +00001748defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001749 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001750defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001751 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001752
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001753multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001754
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001755 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1756 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1757 "vcmp${cc}"#_.Suffix,
1758 "$src2, $src1", "$src1, $src2",
1759 (X86cmpm (_.VT _.RC:$src1),
1760 (_.VT _.RC:$src2),
1761 imm:$cc)>;
1762
Craig Toppere1cac152016-06-07 07:27:54 +00001763 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1764 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1765 "vcmp${cc}"#_.Suffix,
1766 "$src2, $src1", "$src1, $src2",
1767 (X86cmpm (_.VT _.RC:$src1),
1768 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1769 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001770
Craig Toppere1cac152016-06-07 07:27:54 +00001771 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1772 (outs _.KRC:$dst),
1773 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1774 "vcmp${cc}"#_.Suffix,
1775 "${src2}"##_.BroadcastStr##", $src1",
1776 "$src1, ${src2}"##_.BroadcastStr,
1777 (X86cmpm (_.VT _.RC:$src1),
1778 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1779 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001780 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001781 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001782 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1783 (outs _.KRC:$dst),
1784 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1785 "vcmp"#_.Suffix,
1786 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1787
1788 let mayLoad = 1 in {
1789 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1790 (outs _.KRC:$dst),
1791 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1792 "vcmp"#_.Suffix,
1793 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1794
1795 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1796 (outs _.KRC:$dst),
1797 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1798 "vcmp"#_.Suffix,
1799 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1800 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1801 }
1802 }
1803}
1804
1805multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1806 // comparison code form (VCMP[EQ/LT/LE/...]
1807 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1808 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1809 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001810 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001811 (X86cmpmRnd (_.VT _.RC:$src1),
1812 (_.VT _.RC:$src2),
1813 imm:$cc,
1814 (i32 FROUND_NO_EXC))>, EVEX_B;
1815
1816 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1817 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1818 (outs _.KRC:$dst),
1819 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1820 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001821 "$cc, {sae}, $src2, $src1",
1822 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001823 }
1824}
1825
1826multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1827 let Predicates = [HasAVX512] in {
1828 defm Z : avx512_vcmp_common<_.info512>,
1829 avx512_vcmp_sae<_.info512>, EVEX_V512;
1830
1831 }
1832 let Predicates = [HasAVX512,HasVLX] in {
1833 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1834 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001835 }
1836}
1837
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001838defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1839 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1840defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1841 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001842
1843def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1844 (COPY_TO_REGCLASS (VCMPPSZrri
1845 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1846 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1847 imm:$cc), VK8)>;
1848def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1849 (COPY_TO_REGCLASS (VPCMPDZrri
1850 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1851 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1852 imm:$cc), VK8)>;
1853def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1854 (COPY_TO_REGCLASS (VPCMPUDZrri
1855 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1856 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1857 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001858
Asaf Badouh572bbce2015-09-20 08:46:07 +00001859// ----------------------------------------------------------------
1860// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001861//handle fpclass instruction mask = op(reg_scalar,imm)
1862// op(mem_scalar,imm)
1863multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1864 X86VectorVTInfo _, Predicate prd> {
1865 let Predicates = [prd] in {
1866 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1867 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001868 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001869 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1870 (i32 imm:$src2)))], NoItinerary>;
1871 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1872 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1873 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001874 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001875 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001876 (OpNode (_.VT _.RC:$src1),
1877 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001878 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00001879 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1880 (ins _.MemOp:$src1, i32u8imm:$src2),
1881 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001882 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001883 [(set _.KRC:$dst,
1884 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1885 (i32 imm:$src2)))], NoItinerary>;
1886 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1887 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1888 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001889 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001890 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001891 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1892 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1893 }
1894 }
1895}
1896
Asaf Badouh572bbce2015-09-20 08:46:07 +00001897//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1898// fpclass(reg_vec, mem_vec, imm)
1899// fpclass(reg_vec, broadcast(eltVt), imm)
1900multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1901 X86VectorVTInfo _, string mem, string broadcast>{
1902 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1903 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001904 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001905 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1906 (i32 imm:$src2)))], NoItinerary>;
1907 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1908 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1909 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001910 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001911 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00001912 (OpNode (_.VT _.RC:$src1),
1913 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001914 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1915 (ins _.MemOp:$src1, i32u8imm:$src2),
1916 OpcodeStr##_.Suffix##mem#
1917 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001918 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001919 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1920 (i32 imm:$src2)))], NoItinerary>;
1921 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1922 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1923 OpcodeStr##_.Suffix##mem#
1924 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001925 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001926 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1927 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1928 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1929 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1930 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
1931 _.BroadcastStr##", $dst|$dst, ${src1}"
1932 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001933 [(set _.KRC:$dst,(OpNode
1934 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00001935 (_.ScalarLdFrag addr:$src1))),
1936 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1937 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1938 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1939 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
1940 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
1941 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001942 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1943 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00001944 (_.ScalarLdFrag addr:$src1))),
1945 (i32 imm:$src2))))], NoItinerary>,
1946 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001947}
1948
Asaf Badouh572bbce2015-09-20 08:46:07 +00001949multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001950 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00001951 string broadcast>{
1952 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001953 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001954 broadcast>, EVEX_V512;
1955 }
1956 let Predicates = [prd, HasVLX] in {
1957 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
1958 broadcast>, EVEX_V128;
1959 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
1960 broadcast>, EVEX_V256;
1961 }
1962}
1963
1964multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001965 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001966 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001967 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001968 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001969 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
1970 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1971 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
1972 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1973 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001974}
1975
Asaf Badouh696e8e02015-10-18 11:04:38 +00001976defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
1977 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001978
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001979//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001980// Mask register copy, including
1981// - copy between mask registers
1982// - load/store mask registers
1983// - copy from GPR to mask register and vice versa
1984//
1985multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1986 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001987 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00001988 let hasSideEffects = 0 in
1989 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
1990 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
1991 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
1992 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1993 [(set KRC:$dst, (vvt (load addr:$src)))]>;
1994 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
1995 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1996 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001997}
1998
1999multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2000 string OpcodeStr,
2001 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002002 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002003 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002004 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002005 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002006 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002007 }
2008}
2009
Robert Khasanov74acbb72014-07-23 14:49:42 +00002010let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002011 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002012 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2013 VEX, PD;
2014
2015let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002016 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002017 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002018 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002019
2020let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002021 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2022 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002023 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2024 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002025 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2026 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002027 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2028 VEX, XD, VEX_W;
2029}
2030
2031// GR from/to mask register
2032let Predicates = [HasDQI] in {
2033 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2034 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
2035 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2036 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
Craig Topperddab3952016-06-14 03:12:54 +00002037 def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2038 (KMOVBrk VK8:$src)>;
Craig Topper283418f2016-06-21 07:37:32 +00002039 def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
2040 (KMOVBrk VK8:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002041}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002042let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002043 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2044 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
2045 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2046 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Craig Topperddab3952016-06-14 03:12:54 +00002047 def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
2048 (KMOVWrk VK16:$src)>;
Craig Topper283418f2016-06-21 07:37:32 +00002049 def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
2050 (KMOVWrk VK16:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002051}
2052let Predicates = [HasBWI] in {
2053 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
2054 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
2055}
2056let Predicates = [HasBWI] in {
2057 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
2058 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
2059}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002060
Robert Khasanov74acbb72014-07-23 14:49:42 +00002061// Load/store kreg
2062let Predicates = [HasDQI] in {
2063 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2064 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002065 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2066 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002067
2068 def : Pat<(store VK4:$src, addr:$dst),
2069 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2070 def : Pat<(store VK2:$src, addr:$dst),
2071 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002072 def : Pat<(store VK1:$src, addr:$dst),
2073 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002074
2075 def : Pat<(v2i1 (load addr:$src)),
2076 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2077 def : Pat<(v4i1 (load addr:$src)),
2078 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002079}
2080let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002081 def : Pat<(store VK1:$src, addr:$dst),
2082 (MOV8mr addr:$dst,
2083 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2084 sub_8bit))>;
2085 def : Pat<(store VK2:$src, addr:$dst),
2086 (MOV8mr addr:$dst,
2087 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2088 sub_8bit))>;
2089 def : Pat<(store VK4:$src, addr:$dst),
2090 (MOV8mr addr:$dst,
2091 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002092 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002093 def : Pat<(store VK8:$src, addr:$dst),
2094 (MOV8mr addr:$dst,
2095 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2096 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002097
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002098 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002099 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002100 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002101 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002102 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002103 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002104}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002105
Robert Khasanov74acbb72014-07-23 14:49:42 +00002106let Predicates = [HasAVX512] in {
2107 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002108 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002109 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002110 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002111 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2112 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002113}
2114let Predicates = [HasBWI] in {
2115 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2116 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002117 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2118 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002119 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2120 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002121 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2122 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002123}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002124
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002125def assertzext_i1 : PatFrag<(ops node:$src), (assertzext node:$src), [{
2126 return cast<VTSDNode>(N->getOperand(1))->getVT() == MVT::i1;
2127}]>;
2128
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002129def trunc_setcc : PatFrag<(ops node:$src), (trunc node:$src), [{
2130 return (N->getOperand(0)->getOpcode() == X86ISD::SETCC);
2131}]>;
2132
2133def trunc_mask_1 : PatFrag<(ops node:$src), (trunc node:$src), [{
2134 return (N->getOperand(0)->getOpcode() == ISD::AND &&
2135 isa<ConstantSDNode>(N->getOperand(0)->getOperand(1)) &&
2136 N->getOperand(0)->getConstantOperandVal(1) == 1);
2137}]>;
2138
2139
Robert Khasanov74acbb72014-07-23 14:49:42 +00002140let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002141 def : Pat<(i1 (trunc (i64 GR64:$src))),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002142 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG (AND64ri8 $src, (i64 1)),
2143 sub_16bit)), VK1)>;
2144
2145 def : Pat<(i1 (trunc (i64 (assertzext_i1 GR64:$src)))),
2146 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG $src, sub_16bit)), VK1)>;
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002147
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002148 def : Pat<(i1 (trunc_mask_1 GR64:$src)),
2149 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG $src, sub_16bit)), VK1)>;
2150
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002151 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002152 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG (AND32ri8 $src, (i32 1)),
2153 sub_16bit)), VK1)>;
2154
2155 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2156 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG $src, sub_16bit)), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002157
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002158 def : Pat<(i1 (trunc_mask_1 GR32:$src)),
2159 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG $src, sub_16bit)), VK1)>;
2160
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002161 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kupersteinc523333b2016-07-21 22:24:08 +00002162 (COPY_TO_REGCLASS (i16 (SUBREG_TO_REG (i64 0), (AND8ri $src, (i8 1)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002163 sub_8bit)), VK1)>;
2164
2165 def : Pat<(i1 (trunc (i8 (assertzext_i1 GR8:$src)))),
2166 (COPY_TO_REGCLASS (i16 (SUBREG_TO_REG (i64 0), $src, sub_8bit)), VK1)>;
2167
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002168 def : Pat<(i1 (trunc_setcc GR8:$src)),
2169 (COPY_TO_REGCLASS (i16 (SUBREG_TO_REG (i64 0), $src, sub_8bit)), VK1)>;
2170
2171 def : Pat<(i1 (trunc_mask_1 GR8:$src)),
2172 (COPY_TO_REGCLASS (i16 (SUBREG_TO_REG (i64 0), $src, sub_8bit)), VK1)>;
2173
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002174 def : Pat<(i1 (trunc (i16 GR16:$src))),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002175 (COPY_TO_REGCLASS (AND16ri GR16:$src, (i16 1)), VK1)>;
2176
2177 def : Pat<(i1 (trunc (i16 (assertzext_i1 GR16:$src)))),
2178 (COPY_TO_REGCLASS $src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002179
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002180 def : Pat<(i1 (trunc_mask_1 GR16:$src)),
2181 (COPY_TO_REGCLASS $src, VK1)>;
2182
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002183 def : Pat<(i32 (zext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002184 (i32 (SUBREG_TO_REG (i64 0), (i16 (COPY_TO_REGCLASS $src, GR16)),
2185 sub_16bit))>;
2186
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002187 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002188 (i32 (SUBREG_TO_REG (i64 0), (i16 (COPY_TO_REGCLASS $src, GR16)),
2189 sub_16bit))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002190
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002191 def : Pat<(i8 (zext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002192 (i8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS VK1:$src, GR16)), sub_8bit))>;
2193
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002194 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002195 (i8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS $src, GR16)), sub_8bit))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002196
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002197 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002198 (i64 (SUBREG_TO_REG (i64 0), (i16 (COPY_TO_REGCLASS $src, GR16)),
2199 sub_16bit))>;
2200
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002201 def : Pat<(i64 (anyext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002202 (i64 (SUBREG_TO_REG (i64 0), (i16 (COPY_TO_REGCLASS $src, GR16)),
2203 sub_16bit))>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002204
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002205 def : Pat<(i16 (zext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002206 (COPY_TO_REGCLASS $src, GR16)>;
2207
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002208 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002209 (i16 (COPY_TO_REGCLASS $src, GR16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002210}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002211def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2212 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2213def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2214 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2215def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2216 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2217def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2218 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2219def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2220 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2221def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2222 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002223
Igor Bregerd6c187b2016-01-27 08:43:25 +00002224def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2225def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2226def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2227
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002228// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002229let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002230 // GR from/to 8-bit mask without native support
2231 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2232 (COPY_TO_REGCLASS
Igor Bregerdd6522c2016-01-18 12:02:45 +00002233 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002234 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2235 (EXTRACT_SUBREG
2236 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2237 sub_8bit)>;
Craig Topperddab3952016-06-14 03:12:54 +00002238 def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2239 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16))>;
Craig Topper283418f2016-06-21 07:37:32 +00002240 def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
2241 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16))>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002242}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002243
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002244let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002245 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002246 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002247 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002248 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002249}
2250let Predicates = [HasBWI] in {
2251 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
2252 (COPY_TO_REGCLASS VK32:$src, VK1)>;
2253 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
2254 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002255}
2256
2257// Mask unary operation
2258// - KNOT
2259multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002260 RegisterClass KRC, SDPatternOperator OpNode,
2261 Predicate prd> {
2262 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002263 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002264 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002265 [(set KRC:$dst, (OpNode KRC:$src))]>;
2266}
2267
Robert Khasanov74acbb72014-07-23 14:49:42 +00002268multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2269 SDPatternOperator OpNode> {
2270 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2271 HasDQI>, VEX, PD;
2272 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2273 HasAVX512>, VEX, PS;
2274 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2275 HasBWI>, VEX, PD, VEX_W;
2276 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2277 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002278}
2279
Robert Khasanov74acbb72014-07-23 14:49:42 +00002280defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002281
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002282multiclass avx512_mask_unop_int<string IntName, string InstName> {
2283 let Predicates = [HasAVX512] in
2284 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2285 (i16 GR16:$src)),
2286 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2287 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2288}
2289defm : avx512_mask_unop_int<"knot", "KNOT">;
2290
Robert Khasanov74acbb72014-07-23 14:49:42 +00002291let Predicates = [HasDQI] in
2292def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2293let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002294def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002295let Predicates = [HasBWI] in
2296def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2297let Predicates = [HasBWI] in
2298def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2299
2300// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002301let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002302def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2303 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002304def : Pat<(not VK8:$src),
2305 (COPY_TO_REGCLASS
2306 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002307}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002308def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2309 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2310def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2311 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002312
2313// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002314// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002315multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002316 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002317 Predicate prd, bit IsCommutable> {
2318 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002319 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2320 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002321 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002322 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2323}
2324
Robert Khasanov595683d2014-07-28 13:46:45 +00002325multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002326 SDPatternOperator OpNode, bit IsCommutable,
2327 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002328 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002329 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002330 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002331 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002332 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002333 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002334 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002335 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002336}
2337
2338def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2339def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2340
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002341defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2342defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2343defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2344defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2345defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002346defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002347
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002348multiclass avx512_mask_binop_int<string IntName, string InstName> {
2349 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002350 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2351 (i16 GR16:$src1), (i16 GR16:$src2)),
2352 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2353 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2354 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002355}
2356
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002357defm : avx512_mask_binop_int<"kand", "KAND">;
2358defm : avx512_mask_binop_int<"kandn", "KANDN">;
2359defm : avx512_mask_binop_int<"kor", "KOR">;
2360defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2361defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002362
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002363multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002364 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2365 // for the DQI set, this type is legal and KxxxB instruction is used
2366 let Predicates = [NoDQI] in
2367 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2368 (COPY_TO_REGCLASS
2369 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2370 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2371
2372 // All types smaller than 8 bits require conversion anyway
2373 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2374 (COPY_TO_REGCLASS (Inst
2375 (COPY_TO_REGCLASS VK1:$src1, VK16),
2376 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2377 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2378 (COPY_TO_REGCLASS (Inst
2379 (COPY_TO_REGCLASS VK2:$src1, VK16),
2380 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2381 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2382 (COPY_TO_REGCLASS (Inst
2383 (COPY_TO_REGCLASS VK4:$src1, VK16),
2384 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002385}
2386
2387defm : avx512_binop_pat<and, KANDWrr>;
2388defm : avx512_binop_pat<andn, KANDNWrr>;
2389defm : avx512_binop_pat<or, KORWrr>;
2390defm : avx512_binop_pat<xnor, KXNORWrr>;
2391defm : avx512_binop_pat<xor, KXORWrr>;
2392
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002393def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2394 (KXNORWrr VK16:$src1, VK16:$src2)>;
2395def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002396 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002397def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002398 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002399def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002400 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002401
2402let Predicates = [NoDQI] in
2403def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2404 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2405 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2406
2407def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2408 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2409 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2410
2411def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2412 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2413 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2414
2415def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2416 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2417 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2418
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002419// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002420multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2421 RegisterClass KRCSrc, Predicate prd> {
2422 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002423 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002424 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2425 (ins KRC:$src1, KRC:$src2),
2426 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2427 VEX_4V, VEX_L;
2428
2429 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2430 (!cast<Instruction>(NAME##rr)
2431 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2432 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2433 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002434}
2435
Igor Bregera54a1a82015-09-08 13:10:00 +00002436defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2437defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2438defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002439
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002440// Mask bit testing
2441multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002442 SDNode OpNode, Predicate prd> {
2443 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002444 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002445 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002446 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2447}
2448
Igor Breger5ea0a6812015-08-31 13:30:19 +00002449multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2450 Predicate prdW = HasAVX512> {
2451 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2452 VEX, PD;
2453 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2454 VEX, PS;
2455 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2456 VEX, PS, VEX_W;
2457 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2458 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002459}
2460
2461defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002462defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002463
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002464// Mask shift
2465multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2466 SDNode OpNode> {
2467 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002468 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002469 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002470 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002471 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2472}
2473
2474multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2475 SDNode OpNode> {
2476 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002477 VEX, TAPD, VEX_W;
2478 let Predicates = [HasDQI] in
2479 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2480 VEX, TAPD;
2481 let Predicates = [HasBWI] in {
2482 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2483 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002484 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2485 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002486 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002487}
2488
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002489defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2490defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002491
2492// Mask setting all 0s or 1s
2493multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2494 let Predicates = [HasAVX512] in
2495 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2496 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2497 [(set KRC:$dst, (VT Val))]>;
2498}
2499
2500multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002501 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002502 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002503 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2504 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002505}
2506
2507defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2508defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2509
2510// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2511let Predicates = [HasAVX512] in {
2512 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2513 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002514 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2515 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002516 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002517 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2518 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002519}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002520
2521// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2522multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2523 RegisterClass RC, ValueType VT> {
2524 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2525 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002526
Igor Bregerf1bd7612016-03-06 07:46:03 +00002527 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002528 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002529}
2530
2531defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2532defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2533defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2534defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2535defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2536
2537defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2538defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2539defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2540defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2541
2542defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2543defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2544defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2545
2546defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2547defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2548
2549defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002550
Igor Breger999ac752016-03-08 15:21:25 +00002551def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002552 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002553 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2554 VK2))>;
2555def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002556 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002557 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2558 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002559def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2560 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002561def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2562 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002563def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2564 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2565
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002566def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002567 (v8i1 (COPY_TO_REGCLASS
2568 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2569 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002570
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002571def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2572 (v4i1 (COPY_TO_REGCLASS
2573 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2574 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002575//===----------------------------------------------------------------------===//
2576// AVX-512 - Aligned and unaligned load and store
2577//
2578
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002579
2580multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002581 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002582 bit IsReMaterializable = 1,
2583 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002584 let hasSideEffects = 0 in {
2585 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002586 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002587 _.ExeDomain>, EVEX;
2588 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2589 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002590 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002591 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002592 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2593 (_.VT _.RC:$src),
2594 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002595 EVEX, EVEX_KZ;
2596
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002597 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2598 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002599 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002600 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002601 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2602 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002603
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002604 let Constraints = "$src0 = $dst" in {
2605 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2606 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2607 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2608 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002609 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002610 (_.VT _.RC:$src1),
2611 (_.VT _.RC:$src0))))], _.ExeDomain>,
2612 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002613 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002614 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2615 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002616 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2617 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002618 [(set _.RC:$dst, (_.VT
2619 (vselect _.KRCWM:$mask,
2620 (_.VT (bitconvert (ld_frag addr:$src1))),
2621 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002622 }
Craig Toppere1cac152016-06-07 07:27:54 +00002623 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002624 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2625 (ins _.KRCWM:$mask, _.MemOp:$src),
2626 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2627 "${dst} {${mask}} {z}, $src}",
2628 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2629 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2630 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002631 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002632 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2633 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2634
2635 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2636 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2637
2638 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2639 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2640 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002641}
2642
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002643multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2644 AVX512VLVectorVTInfo _,
2645 Predicate prd,
2646 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002647 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002648 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002649 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002650
2651 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002652 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002653 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002654 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002655 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002656 }
2657}
2658
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002659multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2660 AVX512VLVectorVTInfo _,
2661 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002662 bit IsReMaterializable = 1,
2663 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002664 let Predicates = [prd] in
2665 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002666 masked_load_unaligned, IsReMaterializable,
2667 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002668
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002669 let Predicates = [prd, HasVLX] in {
2670 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002671 masked_load_unaligned, IsReMaterializable,
2672 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002673 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002674 masked_load_unaligned, IsReMaterializable,
2675 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002676 }
2677}
2678
2679multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002680 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002681
Craig Topper99f6b622016-05-01 01:03:56 +00002682 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002683 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2684 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2685 [], _.ExeDomain>, EVEX;
2686 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2687 (ins _.KRCWM:$mask, _.RC:$src),
2688 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2689 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002690 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002691 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002692 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002693 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002694 "${dst} {${mask}} {z}, $src}",
2695 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002696 }
Igor Breger81b79de2015-11-19 07:43:43 +00002697
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002698 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002699 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002700 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002701 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002702 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2703 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2704 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002705
2706 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2707 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2708 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002709}
2710
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002711
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002712multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2713 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002714 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002715 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2716 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002717
2718 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002719 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2720 masked_store_unaligned>, EVEX_V256;
2721 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2722 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002723 }
2724}
2725
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002726multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2727 AVX512VLVectorVTInfo _, Predicate prd> {
2728 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002729 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2730 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002731
2732 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002733 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2734 masked_store_aligned256>, EVEX_V256;
2735 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2736 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002737 }
2738}
2739
2740defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2741 HasAVX512>,
2742 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2743 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2744
2745defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2746 HasAVX512>,
2747 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2748 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2749
Craig Topperc9293492016-02-26 06:50:29 +00002750defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
2751 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002752 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002753 PS, EVEX_CD8<32, CD8VF>;
2754
Craig Topperc9293492016-02-26 06:50:29 +00002755defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0,
2756 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002757 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2758 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002759
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002760defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2761 HasAVX512>,
2762 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2763 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002764
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002765defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2766 HasAVX512>,
2767 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2768 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002769
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002770defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2771 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002772 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2773
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002774defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2775 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002776 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2777
Craig Topperc9293492016-02-26 06:50:29 +00002778defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
2779 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002780 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002781 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2782
Craig Topperc9293492016-02-26 06:50:29 +00002783defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
2784 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002785 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002786 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002787
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002788def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002789 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002790 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002791 VK8), VR512:$src)>;
2792
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002793def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002794 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002795 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002796
Craig Topper33c550c2016-05-22 00:39:30 +00002797// These patterns exist to prevent the above patterns from introducing a second
2798// mask inversion when one already exists.
2799def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2800 (bc_v8i64 (v16i32 immAllZerosV)),
2801 (v8i64 VR512:$src))),
2802 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2803def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2804 (v16i32 immAllZerosV),
2805 (v16i32 VR512:$src))),
2806 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2807
Craig Topper95bdabd2016-05-22 23:44:33 +00002808let Predicates = [HasVLX] in {
2809 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2810 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2811 def : Pat<(alignedstore (v2f64 (extract_subvector
2812 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2813 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2814 def : Pat<(alignedstore (v4f32 (extract_subvector
2815 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2816 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2817 def : Pat<(alignedstore (v2i64 (extract_subvector
2818 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2819 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2820 def : Pat<(alignedstore (v4i32 (extract_subvector
2821 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2822 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2823 def : Pat<(alignedstore (v8i16 (extract_subvector
2824 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2825 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2826 def : Pat<(alignedstore (v16i8 (extract_subvector
2827 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2828 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2829
2830 def : Pat<(store (v2f64 (extract_subvector
2831 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2832 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2833 def : Pat<(store (v4f32 (extract_subvector
2834 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2835 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2836 def : Pat<(store (v2i64 (extract_subvector
2837 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2838 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2839 def : Pat<(store (v4i32 (extract_subvector
2840 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2841 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2842 def : Pat<(store (v8i16 (extract_subvector
2843 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2844 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2845 def : Pat<(store (v16i8 (extract_subvector
2846 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2847 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2848
2849 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2850 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2851 def : Pat<(alignedstore (v2f64 (extract_subvector
2852 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2853 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2854 def : Pat<(alignedstore (v4f32 (extract_subvector
2855 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2856 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2857 def : Pat<(alignedstore (v2i64 (extract_subvector
2858 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2859 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2860 def : Pat<(alignedstore (v4i32 (extract_subvector
2861 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2862 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2863 def : Pat<(alignedstore (v8i16 (extract_subvector
2864 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2865 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2866 def : Pat<(alignedstore (v16i8 (extract_subvector
2867 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2868 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2869
2870 def : Pat<(store (v2f64 (extract_subvector
2871 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2872 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2873 def : Pat<(store (v4f32 (extract_subvector
2874 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2875 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2876 def : Pat<(store (v2i64 (extract_subvector
2877 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2878 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2879 def : Pat<(store (v4i32 (extract_subvector
2880 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2881 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2882 def : Pat<(store (v8i16 (extract_subvector
2883 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2884 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2885 def : Pat<(store (v16i8 (extract_subvector
2886 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2887 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2888
2889 // Special patterns for storing subvector extracts of lower 256-bits of 512.
2890 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2891 def : Pat<(alignedstore (v4f64 (extract_subvector
2892 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2893 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2894 def : Pat<(alignedstore (v8f32 (extract_subvector
2895 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2896 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2897 def : Pat<(alignedstore (v4i64 (extract_subvector
2898 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2899 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2900 def : Pat<(alignedstore (v8i32 (extract_subvector
2901 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2902 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2903 def : Pat<(alignedstore (v16i16 (extract_subvector
2904 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2905 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2906 def : Pat<(alignedstore (v32i8 (extract_subvector
2907 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2908 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2909
2910 def : Pat<(store (v4f64 (extract_subvector
2911 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2912 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2913 def : Pat<(store (v8f32 (extract_subvector
2914 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2915 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2916 def : Pat<(store (v4i64 (extract_subvector
2917 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2918 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2919 def : Pat<(store (v8i32 (extract_subvector
2920 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2921 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2922 def : Pat<(store (v16i16 (extract_subvector
2923 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2924 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2925 def : Pat<(store (v32i8 (extract_subvector
2926 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2927 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2928}
2929
2930
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002931// Move Int Doubleword to Packed Double Int
2932//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002933def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002934 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002935 [(set VR128X:$dst,
2936 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002937 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002938def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002939 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002940 [(set VR128X:$dst,
2941 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002942 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002943def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002944 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002945 [(set VR128X:$dst,
2946 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002947 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002948let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2949def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2950 (ins i64mem:$src),
2951 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002952 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002953let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002954def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002955 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002956 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002957 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002958def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002959 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002960 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002961 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002962def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002963 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002964 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002965 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2966 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00002967}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002968
2969// Move Int Doubleword to Single Scalar
2970//
Craig Topper88adf2a2013-10-12 05:41:08 +00002971let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002972def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002973 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002974 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002975 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002976
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002977def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002978 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002979 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002980 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002981}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002982
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002983// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002984//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002985def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002986 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002987 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002988 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00002989 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002990def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002991 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002992 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002993 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002994 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002995 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002996
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002997// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002998//
2999def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003000 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003001 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
3002 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003003 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003004 Requires<[HasAVX512, In64BitMode]>;
3005
Craig Topperc648c9b2015-12-28 06:11:42 +00003006let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3007def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3008 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003009 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003010 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003011
Craig Topperc648c9b2015-12-28 06:11:42 +00003012def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3013 (ins i64mem:$dst, VR128X:$src),
3014 "vmovq\t{$src, $dst|$dst, $src}",
3015 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3016 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003017 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003018 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3019
3020let hasSideEffects = 0 in
3021def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
3022 (ins VR128X:$src),
3023 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00003024 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00003025
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003026// Move Scalar Single to Double Int
3027//
Craig Topper88adf2a2013-10-12 05:41:08 +00003028let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003029def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003030 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003031 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003032 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003033 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003034def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003035 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003036 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003037 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00003038 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003039}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003040
3041// Move Quadword Int to Packed Quadword Int
3042//
Craig Topperc648c9b2015-12-28 06:11:42 +00003043def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003044 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003045 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003046 [(set VR128X:$dst,
3047 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003048 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003049
3050//===----------------------------------------------------------------------===//
3051// AVX-512 MOVSS, MOVSD
3052//===----------------------------------------------------------------------===//
3053
Craig Topperc7de3a12016-07-29 02:49:08 +00003054multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003055 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003056 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3057 (ins _.RC:$src1, _.FRC:$src2),
3058 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3059 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3060 (scalar_to_vector _.FRC:$src2))))],
3061 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3062 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3063 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3064 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3065 "$dst {${mask}} {z}, $src1, $src2}"),
3066 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3067 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3068 _.ImmAllZerosV)))],
3069 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3070 let Constraints = "$src0 = $dst" in
3071 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3072 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3073 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3074 "$dst {${mask}}, $src1, $src2}"),
3075 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3076 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3077 (_.VT _.RC:$src0))))],
3078 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003079 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003080 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3081 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3082 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3083 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3084 let mayLoad = 1, hasSideEffects = 0 in {
3085 let Constraints = "$src0 = $dst" in
3086 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3087 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3088 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3089 "$dst {${mask}}, $src}"),
3090 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3091 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3092 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3093 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3094 "$dst {${mask}} {z}, $src}"),
3095 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003096 }
Craig Toppere1cac152016-06-07 07:27:54 +00003097 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3098 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3099 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3100 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003101 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003102 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3103 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3104 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3105 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003106}
3107
Asaf Badouh41ecf462015-12-06 13:26:56 +00003108defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3109 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003110
Asaf Badouh41ecf462015-12-06 13:26:56 +00003111defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3112 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003113
Craig Topper74ed0872016-05-18 06:55:59 +00003114def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003115 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003116 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003117
Craig Topper74ed0872016-05-18 06:55:59 +00003118def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003119 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003120 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003121
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003122def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3123 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3124 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3125
Craig Topper99f6b622016-05-01 01:03:56 +00003126let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003127defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3128 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3129 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3130 XS, EVEX_4V, VEX_LIG;
3131
Craig Topper99f6b622016-05-01 01:03:56 +00003132let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003133defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3134 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3135 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3136 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003137
3138let Predicates = [HasAVX512] in {
3139 let AddedComplexity = 15 in {
3140 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3141 // MOVS{S,D} to the lower bits.
3142 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3143 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3144 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3145 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3146 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3147 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3148 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3149 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
3150
3151 // Move low f32 and clear high bits.
3152 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3153 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003154 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003155 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3156 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3157 (SUBREG_TO_REG (i32 0),
3158 (VMOVSSZrr (v4i32 (V_SET0)),
3159 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
3160 }
3161
3162 let AddedComplexity = 20 in {
3163 // MOVSSrm zeros the high parts of the register; represent this
3164 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3165 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3166 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3167 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3168 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3169 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3170 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3171
3172 // MOVSDrm zeros the high parts of the register; represent this
3173 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3174 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3175 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3176 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3177 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3178 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3179 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3180 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3181 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3182 def : Pat<(v2f64 (X86vzload addr:$src)),
3183 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3184
3185 // Represent the same patterns above but in the form they appear for
3186 // 256-bit types
3187 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3188 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003189 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003190 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3191 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3192 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3193 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3194 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3195 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003196 def : Pat<(v4f64 (X86vzload addr:$src)),
3197 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003198
3199 // Represent the same patterns above but in the form they appear for
3200 // 512-bit types
3201 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3202 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3203 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3204 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3205 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3206 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3207 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3208 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3209 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003210 def : Pat<(v8f64 (X86vzload addr:$src)),
3211 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003212 }
3213 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3214 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3215 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3216 FR32X:$src)), sub_xmm)>;
3217 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3218 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3219 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3220 FR64X:$src)), sub_xmm)>;
3221 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3222 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003223 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003224
3225 // Move low f64 and clear high bits.
3226 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3227 (SUBREG_TO_REG (i32 0),
3228 (VMOVSDZrr (v2f64 (V_SET0)),
3229 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
3230
3231 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3232 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3233 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
3234
3235 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003236 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003237 addr:$dst),
3238 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003239
3240 // Shuffle with VMOVSS
3241 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3242 (VMOVSSZrr (v4i32 VR128X:$src1),
3243 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3244 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3245 (VMOVSSZrr (v4f32 VR128X:$src1),
3246 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3247
3248 // 256-bit variants
3249 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3250 (SUBREG_TO_REG (i32 0),
3251 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3252 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3253 sub_xmm)>;
3254 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3255 (SUBREG_TO_REG (i32 0),
3256 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3257 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3258 sub_xmm)>;
3259
3260 // Shuffle with VMOVSD
3261 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3262 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3263 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3264 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3265 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3266 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3267 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3268 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3269
3270 // 256-bit variants
3271 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3272 (SUBREG_TO_REG (i32 0),
3273 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3274 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3275 sub_xmm)>;
3276 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3277 (SUBREG_TO_REG (i32 0),
3278 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3279 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3280 sub_xmm)>;
3281
3282 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3283 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3284 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3285 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3286 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3287 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3288 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3289 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3290}
3291
3292let AddedComplexity = 15 in
3293def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3294 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003295 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003296 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003297 (v2i64 VR128X:$src))))],
3298 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3299
Igor Breger4ec5abf2015-11-03 07:30:17 +00003300let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003301def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3302 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003303 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003304 [(set VR128X:$dst, (v2i64 (X86vzmovl
3305 (loadv2i64 addr:$src))))],
3306 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3307 EVEX_CD8<8, CD8VT8>;
3308
3309let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003310 let AddedComplexity = 15 in {
3311 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3312 (VMOVDI2PDIZrr GR32:$src)>;
3313
3314 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3315 (VMOV64toPQIZrr GR64:$src)>;
3316
3317 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3318 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3319 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
3320 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003321 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3322 let AddedComplexity = 20 in {
3323 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3324 (VMOVDI2PDIZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003325
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003326 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3327 (VMOVDI2PDIZrm addr:$src)>;
3328 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3329 (VMOVDI2PDIZrm addr:$src)>;
3330 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3331 (VMOVZPQILo2PQIZrm addr:$src)>;
3332 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
3333 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003334 def : Pat<(v2i64 (X86vzload addr:$src)),
3335 (VMOVZPQILo2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003336 def : Pat<(v4i64 (X86vzload addr:$src)),
3337 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003338 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003339
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003340 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3341 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3342 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3343 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003344
3345 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
3346 def : Pat<(v8i64 (X86vzload addr:$src)),
3347 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003348}
3349
3350def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3351 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3352
3353def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3354 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3355
3356def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3357 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3358
3359def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3360 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3361
3362//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003363// AVX-512 - Non-temporals
3364//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003365let SchedRW = [WriteLoad] in {
3366 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3367 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3368 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3369 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3370 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003371
Craig Topper2f90c1f2016-06-07 07:27:57 +00003372 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003373 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003374 (ins i256mem:$src),
3375 "vmovntdqa\t{$src, $dst|$dst, $src}",
3376 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3377 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3378 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003379
Robert Khasanoved882972014-08-13 10:46:00 +00003380 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003381 (ins i128mem:$src),
3382 "vmovntdqa\t{$src, $dst|$dst, $src}",
3383 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3384 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3385 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003386 }
Adam Nemetefd07852014-06-18 16:51:10 +00003387}
3388
Igor Bregerd3341f52016-01-20 13:11:47 +00003389multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3390 PatFrag st_frag = alignednontemporalstore,
3391 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003392 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003393 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003394 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003395 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3396 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003397}
3398
Igor Bregerd3341f52016-01-20 13:11:47 +00003399multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3400 AVX512VLVectorVTInfo VTInfo> {
3401 let Predicates = [HasAVX512] in
3402 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003403
Igor Bregerd3341f52016-01-20 13:11:47 +00003404 let Predicates = [HasAVX512, HasVLX] in {
3405 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3406 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003407 }
3408}
3409
Igor Bregerd3341f52016-01-20 13:11:47 +00003410defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3411defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3412defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003413
Craig Topper707c89c2016-05-08 23:43:17 +00003414let Predicates = [HasAVX512], AddedComplexity = 400 in {
3415 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3416 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3417 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3418 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3419 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3420 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003421
3422 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3423 (VMOVNTDQAZrm addr:$src)>;
3424 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3425 (VMOVNTDQAZrm addr:$src)>;
3426 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3427 (VMOVNTDQAZrm addr:$src)>;
3428 def : Pat<(v16i32 (alignednontemporalload addr:$src)),
3429 (VMOVNTDQAZrm addr:$src)>;
3430 def : Pat<(v32i16 (alignednontemporalload addr:$src)),
3431 (VMOVNTDQAZrm addr:$src)>;
3432 def : Pat<(v64i8 (alignednontemporalload addr:$src)),
3433 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003434}
3435
Craig Topperc41320d2016-05-08 23:08:45 +00003436let Predicates = [HasVLX], AddedComplexity = 400 in {
3437 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3438 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3439 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3440 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3441 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3442 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3443
Simon Pilgrim9a896232016-06-07 13:34:24 +00003444 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3445 (VMOVNTDQAZ256rm addr:$src)>;
3446 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3447 (VMOVNTDQAZ256rm addr:$src)>;
3448 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3449 (VMOVNTDQAZ256rm addr:$src)>;
3450 def : Pat<(v8i32 (alignednontemporalload addr:$src)),
3451 (VMOVNTDQAZ256rm addr:$src)>;
3452 def : Pat<(v16i16 (alignednontemporalload addr:$src)),
3453 (VMOVNTDQAZ256rm addr:$src)>;
3454 def : Pat<(v32i8 (alignednontemporalload addr:$src)),
3455 (VMOVNTDQAZ256rm addr:$src)>;
3456
Craig Topperc41320d2016-05-08 23:08:45 +00003457 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3458 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3459 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3460 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3461 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3462 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003463
3464 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3465 (VMOVNTDQAZ128rm addr:$src)>;
3466 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3467 (VMOVNTDQAZ128rm addr:$src)>;
3468 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3469 (VMOVNTDQAZ128rm addr:$src)>;
3470 def : Pat<(v4i32 (alignednontemporalload addr:$src)),
3471 (VMOVNTDQAZ128rm addr:$src)>;
3472 def : Pat<(v8i16 (alignednontemporalload addr:$src)),
3473 (VMOVNTDQAZ128rm addr:$src)>;
3474 def : Pat<(v16i8 (alignednontemporalload addr:$src)),
3475 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003476}
3477
Adam Nemet7f62b232014-06-10 16:39:53 +00003478//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003479// AVX-512 - Integer arithmetic
3480//
3481multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003482 X86VectorVTInfo _, OpndItins itins,
3483 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003484 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003485 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003486 "$src2, $src1", "$src1, $src2",
3487 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003488 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003489 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003490
Craig Toppere1cac152016-06-07 07:27:54 +00003491 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3492 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3493 "$src2, $src1", "$src1, $src2",
3494 (_.VT (OpNode _.RC:$src1,
3495 (bitconvert (_.LdFrag addr:$src2)))),
3496 itins.rm>,
3497 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003498}
3499
3500multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3501 X86VectorVTInfo _, OpndItins itins,
3502 bit IsCommutable = 0> :
3503 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003504 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3505 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3506 "${src2}"##_.BroadcastStr##", $src1",
3507 "$src1, ${src2}"##_.BroadcastStr,
3508 (_.VT (OpNode _.RC:$src1,
3509 (X86VBroadcast
3510 (_.ScalarLdFrag addr:$src2)))),
3511 itins.rm>,
3512 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003513}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003514
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003515multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3516 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3517 Predicate prd, bit IsCommutable = 0> {
3518 let Predicates = [prd] in
3519 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3520 IsCommutable>, EVEX_V512;
3521
3522 let Predicates = [prd, HasVLX] in {
3523 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3524 IsCommutable>, EVEX_V256;
3525 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3526 IsCommutable>, EVEX_V128;
3527 }
3528}
3529
Robert Khasanov545d1b72014-10-14 14:36:19 +00003530multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3531 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3532 Predicate prd, bit IsCommutable = 0> {
3533 let Predicates = [prd] in
3534 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3535 IsCommutable>, EVEX_V512;
3536
3537 let Predicates = [prd, HasVLX] in {
3538 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3539 IsCommutable>, EVEX_V256;
3540 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3541 IsCommutable>, EVEX_V128;
3542 }
3543}
3544
3545multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3546 OpndItins itins, Predicate prd,
3547 bit IsCommutable = 0> {
3548 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3549 itins, prd, IsCommutable>,
3550 VEX_W, EVEX_CD8<64, CD8VF>;
3551}
3552
3553multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3554 OpndItins itins, Predicate prd,
3555 bit IsCommutable = 0> {
3556 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3557 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3558}
3559
3560multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3561 OpndItins itins, Predicate prd,
3562 bit IsCommutable = 0> {
3563 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3564 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3565}
3566
3567multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3568 OpndItins itins, Predicate prd,
3569 bit IsCommutable = 0> {
3570 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3571 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3572}
3573
3574multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3575 SDNode OpNode, OpndItins itins, Predicate prd,
3576 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003577 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003578 IsCommutable>;
3579
Igor Bregerf2460112015-07-26 14:41:44 +00003580 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003581 IsCommutable>;
3582}
3583
3584multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3585 SDNode OpNode, OpndItins itins, Predicate prd,
3586 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003587 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003588 IsCommutable>;
3589
Igor Bregerf2460112015-07-26 14:41:44 +00003590 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003591 IsCommutable>;
3592}
3593
3594multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3595 bits<8> opc_d, bits<8> opc_q,
3596 string OpcodeStr, SDNode OpNode,
3597 OpndItins itins, bit IsCommutable = 0> {
3598 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3599 itins, HasAVX512, IsCommutable>,
3600 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3601 itins, HasBWI, IsCommutable>;
3602}
3603
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003604multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003605 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003606 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3607 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003608 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003609 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003610 "$src2, $src1","$src1, $src2",
3611 (_Dst.VT (OpNode
3612 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003613 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003614 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003615 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003616 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3617 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3618 "$src2, $src1", "$src1, $src2",
3619 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3620 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003621 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003622 AVX512BIBase, EVEX_4V;
3623
3624 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3625 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3626 OpcodeStr,
3627 "${src2}"##_Brdct.BroadcastStr##", $src1",
3628 "$src1, ${src2}"##_Dst.BroadcastStr,
3629 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3630 (_Brdct.VT (X86VBroadcast
3631 (_Brdct.ScalarLdFrag addr:$src2)))))),
3632 itins.rm>,
3633 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003634}
3635
Robert Khasanov545d1b72014-10-14 14:36:19 +00003636defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3637 SSE_INTALU_ITINS_P, 1>;
3638defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3639 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003640defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3641 SSE_INTALU_ITINS_P, HasBWI, 1>;
3642defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3643 SSE_INTALU_ITINS_P, HasBWI, 0>;
3644defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003645 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003646defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003647 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003648defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003649 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003650defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003651 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003652defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003653 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003654defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003655 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003656defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003657 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003658defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003659 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003660defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003661 SSE_INTALU_ITINS_P, HasBWI, 1>;
3662
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003663multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003664 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3665 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3666 let Predicates = [prd] in
3667 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3668 _SrcVTInfo.info512, _DstVTInfo.info512,
3669 v8i64_info, IsCommutable>,
3670 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3671 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003672 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003673 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003674 v4i64x_info, IsCommutable>,
3675 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003676 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003677 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003678 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003679 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3680 }
Michael Liao66233b72015-08-06 09:06:20 +00003681}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003682
3683defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003684 avx512vl_i32_info, avx512vl_i64_info,
3685 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003686defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003687 avx512vl_i32_info, avx512vl_i64_info,
3688 X86pmuludq, HasAVX512, 1>;
3689defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3690 avx512vl_i8_info, avx512vl_i8_info,
3691 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003692
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003693multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3694 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003695 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3696 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3697 OpcodeStr,
3698 "${src2}"##_Src.BroadcastStr##", $src1",
3699 "$src1, ${src2}"##_Src.BroadcastStr,
3700 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3701 (_Src.VT (X86VBroadcast
3702 (_Src.ScalarLdFrag addr:$src2))))))>,
3703 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003704}
3705
Michael Liao66233b72015-08-06 09:06:20 +00003706multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3707 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003708 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003709 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003710 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003711 "$src2, $src1","$src1, $src2",
3712 (_Dst.VT (OpNode
3713 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003714 (_Src.VT _Src.RC:$src2)))>,
3715 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003716 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3717 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3718 "$src2, $src1", "$src1, $src2",
3719 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3720 (bitconvert (_Src.LdFrag addr:$src2))))>,
3721 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003722}
3723
3724multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3725 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003726 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003727 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3728 v32i16_info>,
3729 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3730 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003731 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003732 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3733 v16i16x_info>,
3734 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3735 v16i16x_info>, EVEX_V256;
3736 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3737 v8i16x_info>,
3738 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3739 v8i16x_info>, EVEX_V128;
3740 }
3741}
3742multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3743 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003744 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003745 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3746 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003747 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003748 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3749 v32i8x_info>, EVEX_V256;
3750 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3751 v16i8x_info>, EVEX_V128;
3752 }
3753}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003754
3755multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3756 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3757 AVX512VLVectorVTInfo _Dst> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003758 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003759 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3760 _Dst.info512>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003761 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003762 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3763 _Dst.info256>, EVEX_V256;
3764 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3765 _Dst.info128>, EVEX_V128;
3766 }
3767}
3768
Craig Topperb6da6542016-05-01 17:38:32 +00003769defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3770defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3771defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3772defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003773
Craig Topper5acb5a12016-05-01 06:24:57 +00003774defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3775 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3776defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3777 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003778
Igor Bregerf2460112015-07-26 14:41:44 +00003779defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003780 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003781defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003782 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003783defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003784 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003785
Igor Bregerf2460112015-07-26 14:41:44 +00003786defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003787 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003788defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003789 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003790defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003791 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003792
Igor Bregerf2460112015-07-26 14:41:44 +00003793defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003794 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003795defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003796 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003797defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003798 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003799
Igor Bregerf2460112015-07-26 14:41:44 +00003800defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003801 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003802defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003803 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003804defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003805 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003806//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003807// AVX-512 Logical Instructions
3808//===----------------------------------------------------------------------===//
3809
Robert Khasanov545d1b72014-10-14 14:36:19 +00003810defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3811 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3812defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3813 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3814defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3815 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3816defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003817 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003818
3819//===----------------------------------------------------------------------===//
3820// AVX-512 FP arithmetic
3821//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003822multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3823 SDNode OpNode, SDNode VecNode, OpndItins itins,
3824 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00003825 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003826 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3827 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3828 "$src2, $src1", "$src1, $src2",
3829 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3830 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00003831 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003832
3833 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003834 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003835 "$src2, $src1", "$src1, $src2",
3836 (VecNode (_.VT _.RC:$src1),
3837 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3838 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00003839 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00003840 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003841 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003842 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003843 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3844 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00003845 itins.rr> {
3846 let isCommutable = IsCommutable;
3847 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003848 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003849 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003850 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3851 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00003852 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003853 }
Craig Topper5ec33a92016-07-22 05:00:42 +00003854 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003855}
3856
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003857multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003858 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00003859 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003860 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3861 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3862 "$rc, $src2, $src1", "$src1, $src2, $rc",
3863 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003864 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003865 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003866}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003867multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3868 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00003869 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003870 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3871 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003872 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003873 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003874 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003875}
3876
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003877multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3878 SDNode VecNode,
3879 SizeItins itins, bit IsCommutable> {
3880 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3881 itins.s, IsCommutable>,
3882 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3883 itins.s, IsCommutable>,
3884 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3885 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3886 itins.d, IsCommutable>,
3887 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3888 itins.d, IsCommutable>,
3889 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3890}
3891
3892multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3893 SDNode VecNode,
3894 SizeItins itins, bit IsCommutable> {
3895 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3896 itins.s, IsCommutable>,
3897 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3898 itins.s, IsCommutable>,
3899 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3900 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3901 itins.d, IsCommutable>,
3902 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3903 itins.d, IsCommutable>,
3904 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3905}
3906defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00003907defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003908defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00003909defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00003910defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
3911defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
3912
3913// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
3914// X86fminc and X86fmaxc instead of X86fmin and X86fmax
3915multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
3916 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00003917 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00003918 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
3919 (ins _.FRC:$src1, _.FRC:$src2),
3920 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3921 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00003922 itins.rr> {
3923 let isCommutable = 1;
3924 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00003925 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
3926 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
3927 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3928 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3929 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
3930 }
3931}
3932defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
3933 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
3934 EVEX_CD8<32, CD8VT1>;
3935
3936defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
3937 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
3938 EVEX_CD8<64, CD8VT1>;
3939
3940defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
3941 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
3942 EVEX_CD8<32, CD8VT1>;
3943
3944defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
3945 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
3946 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003947
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003948multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00003949 X86VectorVTInfo _, OpndItins itins,
3950 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00003951 let ExeDomain = _.ExeDomain in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003952 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3953 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3954 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00003955 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
3956 IsCommutable>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003957 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3958 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3959 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00003960 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
3961 EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003962 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3963 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3964 "${src2}"##_.BroadcastStr##", $src1",
3965 "$src1, ${src2}"##_.BroadcastStr,
3966 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Craig Topper9433f972016-08-02 06:16:53 +00003967 (_.ScalarLdFrag addr:$src2)))),
3968 itins.rm>, EVEX_4V, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00003969 }
Robert Khasanov595e5982014-10-29 15:43:02 +00003970}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003971
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003972multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00003973 X86VectorVTInfo _> {
3974 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003975 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3976 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3977 "$rc, $src2, $src1", "$src1, $src2, $rc",
3978 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3979 EVEX_4V, EVEX_B, EVEX_RC;
3980}
3981
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003982
3983multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00003984 X86VectorVTInfo _> {
3985 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003986 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3987 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3988 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3989 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3990 EVEX_4V, EVEX_B;
3991}
3992
Michael Liao66233b72015-08-06 09:06:20 +00003993multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00003994 Predicate prd, SizeItins itins,
3995 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00003996 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003997 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00003998 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00003999 EVEX_CD8<32, CD8VF>;
4000 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004001 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004002 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004003 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004004
Robert Khasanov595e5982014-10-29 15:43:02 +00004005 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004006 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004007 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004008 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004009 EVEX_CD8<32, CD8VF>;
4010 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004011 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004012 EVEX_CD8<32, CD8VF>;
4013 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004014 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004015 EVEX_CD8<64, CD8VF>;
4016 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004017 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004018 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004019 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004020}
4021
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004022multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004023 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004024 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004025 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004026 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4027}
4028
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004029multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004030 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004031 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004032 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004033 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4034}
4035
Craig Topper9433f972016-08-02 06:16:53 +00004036defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4037 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004038 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004039defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4040 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004041 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004042defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004043 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004044defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004045 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004046defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4047 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004048 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004049defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4050 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004051 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004052let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004053 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4054 SSE_ALU_ITINS_P, 1>;
4055 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4056 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004057}
Craig Topper9433f972016-08-02 06:16:53 +00004058defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI,
4059 SSE_ALU_ITINS_P, 1>;
4060defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI,
4061 SSE_ALU_ITINS_P, 0>;
4062defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI,
4063 SSE_ALU_ITINS_P, 1>;
4064defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI,
4065 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004066
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004067multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4068 X86VectorVTInfo _> {
4069 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4070 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4071 "$src2, $src1", "$src1, $src2",
4072 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004073 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4074 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4075 "$src2, $src1", "$src1, $src2",
4076 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4077 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4078 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4079 "${src2}"##_.BroadcastStr##", $src1",
4080 "$src1, ${src2}"##_.BroadcastStr,
4081 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4082 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4083 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004084}
4085
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004086multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4087 X86VectorVTInfo _> {
4088 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4089 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4090 "$src2, $src1", "$src1, $src2",
4091 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004092 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4093 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4094 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004095 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004096 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4097 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004098}
4099
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004100multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004101 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004102 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4103 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004104 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004105 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4106 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004107 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4108 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004109 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004110 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4111 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004112 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4113
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004114 // Define only if AVX512VL feature is present.
4115 let Predicates = [HasVLX] in {
4116 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4117 EVEX_V128, EVEX_CD8<32, CD8VF>;
4118 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4119 EVEX_V256, EVEX_CD8<32, CD8VF>;
4120 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4121 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4122 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4123 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4124 }
4125}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004126defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004127
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004128//===----------------------------------------------------------------------===//
4129// AVX-512 VPTESTM instructions
4130//===----------------------------------------------------------------------===//
4131
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004132multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4133 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004134 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004135 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4136 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4137 "$src2, $src1", "$src1, $src2",
4138 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4139 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004140 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4141 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4142 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004143 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004144 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4145 EVEX_4V,
4146 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004147}
4148
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004149multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4150 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004151 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4152 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4153 "${src2}"##_.BroadcastStr##", $src1",
4154 "$src1, ${src2}"##_.BroadcastStr,
4155 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4156 (_.ScalarLdFrag addr:$src2))))>,
4157 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004158}
Igor Bregerfca0a342016-01-28 13:19:25 +00004159
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004160// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004161multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4162 X86VectorVTInfo _, string Suffix> {
4163 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4164 (_.KVT (COPY_TO_REGCLASS
4165 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004166 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004167 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004168 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004169 _.RC:$src2, _.SubRegIdx)),
4170 _.KRC))>;
4171}
4172
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004173multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004174 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004175 let Predicates = [HasAVX512] in
4176 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4177 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4178
4179 let Predicates = [HasAVX512, HasVLX] in {
4180 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4181 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4182 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4183 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4184 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004185 let Predicates = [HasAVX512, NoVLX] in {
4186 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4187 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004188 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004189}
4190
4191multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4192 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004193 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004194 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004195 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004196}
4197
4198multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4199 SDNode OpNode> {
4200 let Predicates = [HasBWI] in {
4201 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4202 EVEX_V512, VEX_W;
4203 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4204 EVEX_V512;
4205 }
4206 let Predicates = [HasVLX, HasBWI] in {
4207
4208 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4209 EVEX_V256, VEX_W;
4210 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4211 EVEX_V128, VEX_W;
4212 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4213 EVEX_V256;
4214 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4215 EVEX_V128;
4216 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004217
Igor Bregerfca0a342016-01-28 13:19:25 +00004218 let Predicates = [HasAVX512, NoVLX] in {
4219 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4220 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4221 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4222 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004223 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004224
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004225}
4226
4227multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4228 SDNode OpNode> :
4229 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4230 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4231
4232defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4233defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004234
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004235
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004236//===----------------------------------------------------------------------===//
4237// AVX-512 Shift instructions
4238//===----------------------------------------------------------------------===//
4239multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004240 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004241 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004242 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004243 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004244 "$src2, $src1", "$src1, $src2",
4245 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004246 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004247 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004248 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004249 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004250 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4251 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004252 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004253 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004254}
4255
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004256multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4257 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004258 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004259 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4260 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4261 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4262 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004263 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004264}
4265
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004266multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004267 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004268 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004269 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004270 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4271 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4272 "$src2, $src1", "$src1, $src2",
4273 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004274 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004275 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4276 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4277 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004278 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004279 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004280 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004281 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004282}
4283
Cameron McInally5fb084e2014-12-11 17:13:05 +00004284multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004285 ValueType SrcVT, PatFrag bc_frag,
4286 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4287 let Predicates = [prd] in
4288 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4289 VTInfo.info512>, EVEX_V512,
4290 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4291 let Predicates = [prd, HasVLX] in {
4292 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4293 VTInfo.info256>, EVEX_V256,
4294 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4295 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4296 VTInfo.info128>, EVEX_V128,
4297 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4298 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004299}
4300
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004301multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4302 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004303 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004304 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004305 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004306 avx512vl_i64_info, HasAVX512>, VEX_W;
4307 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4308 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004309}
4310
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004311multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4312 string OpcodeStr, SDNode OpNode,
4313 AVX512VLVectorVTInfo VTInfo> {
4314 let Predicates = [HasAVX512] in
4315 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4316 VTInfo.info512>,
4317 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4318 VTInfo.info512>, EVEX_V512;
4319 let Predicates = [HasAVX512, HasVLX] in {
4320 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4321 VTInfo.info256>,
4322 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4323 VTInfo.info256>, EVEX_V256;
4324 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4325 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004326 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004327 VTInfo.info128>, EVEX_V128;
4328 }
4329}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004330
Michael Liao66233b72015-08-06 09:06:20 +00004331multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004332 Format ImmFormR, Format ImmFormM,
4333 string OpcodeStr, SDNode OpNode> {
4334 let Predicates = [HasBWI] in
4335 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4336 v32i16_info>, EVEX_V512;
4337 let Predicates = [HasVLX, HasBWI] in {
4338 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4339 v16i16x_info>, EVEX_V256;
4340 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4341 v8i16x_info>, EVEX_V128;
4342 }
4343}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004344
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004345multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4346 Format ImmFormR, Format ImmFormM,
4347 string OpcodeStr, SDNode OpNode> {
4348 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4349 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4350 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4351 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4352}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004353
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004354defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004355 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004356
4357defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004358 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004359
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004360defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004361 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004362
Michael Zuckerman298a6802016-01-13 12:39:33 +00004363defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004364defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004365
4366defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4367defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4368defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004369
4370//===-------------------------------------------------------------------===//
4371// Variable Bit Shifts
4372//===-------------------------------------------------------------------===//
4373multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004374 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004375 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004376 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4377 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4378 "$src2, $src1", "$src1, $src2",
4379 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004380 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004381 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4382 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4383 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004384 (_.VT (OpNode _.RC:$src1,
4385 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004386 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004387 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004388 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004389}
4390
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004391multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4392 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004393 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004394 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4395 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4396 "${src2}"##_.BroadcastStr##", $src1",
4397 "$src1, ${src2}"##_.BroadcastStr,
4398 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4399 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004400 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004401 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4402}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004403multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4404 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004405 let Predicates = [HasAVX512] in
4406 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4407 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4408
4409 let Predicates = [HasAVX512, HasVLX] in {
4410 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4411 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4412 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4413 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4414 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004415}
4416
4417multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4418 SDNode OpNode> {
4419 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004420 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004421 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004422 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004423}
4424
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004425// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004426multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4427 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004428 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004429 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004430 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004431 (!cast<Instruction>(NAME#"WZrr")
4432 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4433 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4434 sub_ymm)>;
4435
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004436 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004437 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004438 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004439 (!cast<Instruction>(NAME#"WZrr")
4440 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4441 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4442 sub_xmm)>;
4443 }
4444}
4445
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004446multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4447 SDNode OpNode> {
4448 let Predicates = [HasBWI] in
4449 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4450 EVEX_V512, VEX_W;
4451 let Predicates = [HasVLX, HasBWI] in {
4452
4453 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4454 EVEX_V256, VEX_W;
4455 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4456 EVEX_V128, VEX_W;
4457 }
4458}
4459
4460defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004461 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4462 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004463
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004464defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004465 avx512_var_shift_w<0x11, "vpsravw", sra>,
4466 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004467
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004468defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004469 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4470 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004471defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4472defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004473
Craig Topper05629d02016-07-24 07:32:45 +00004474// Special handing for handling VPSRAV intrinsics.
4475multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4476 list<Predicate> p> {
4477 let Predicates = p in {
4478 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4479 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4480 _.RC:$src2)>;
4481 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4482 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4483 _.RC:$src1, addr:$src2)>;
4484 let AddedComplexity = 20 in {
4485 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4486 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4487 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4488 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4489 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4490 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4491 _.RC:$src0)),
4492 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4493 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4494 }
4495 let AddedComplexity = 30 in {
4496 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4497 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4498 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4499 _.RC:$src1, _.RC:$src2)>;
4500 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4501 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4502 _.ImmAllZerosV)),
4503 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4504 _.RC:$src1, addr:$src2)>;
4505 }
4506 }
4507}
4508
4509multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4510 list<Predicate> p> :
4511 avx512_var_shift_int_lowering<InstrStr, _, p> {
4512 let Predicates = p in {
4513 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4514 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
4515 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
4516 _.RC:$src1, addr:$src2)>;
4517 let AddedComplexity = 20 in
4518 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4519 (X86vsrav _.RC:$src1,
4520 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4521 _.RC:$src0)),
4522 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
4523 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4524 let AddedComplexity = 30 in
4525 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4526 (X86vsrav _.RC:$src1,
4527 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4528 _.ImmAllZerosV)),
4529 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
4530 _.RC:$src1, addr:$src2)>;
4531 }
4532}
4533
4534defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
4535defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
4536defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
4537defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
4538defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
4539defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
4540defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
4541defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
4542defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
4543
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004544//===-------------------------------------------------------------------===//
4545// 1-src variable permutation VPERMW/D/Q
4546//===-------------------------------------------------------------------===//
4547multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4548 AVX512VLVectorVTInfo _> {
4549 let Predicates = [HasAVX512] in
4550 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4551 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4552
4553 let Predicates = [HasAVX512, HasVLX] in
4554 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4555 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4556}
4557
4558multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4559 string OpcodeStr, SDNode OpNode,
4560 AVX512VLVectorVTInfo VTInfo> {
4561 let Predicates = [HasAVX512] in
4562 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4563 VTInfo.info512>,
4564 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4565 VTInfo.info512>, EVEX_V512;
4566 let Predicates = [HasAVX512, HasVLX] in
4567 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4568 VTInfo.info256>,
4569 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4570 VTInfo.info256>, EVEX_V256;
4571}
4572
Michael Zuckermand9cac592016-01-19 17:07:43 +00004573multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4574 Predicate prd, SDNode OpNode,
4575 AVX512VLVectorVTInfo _> {
4576 let Predicates = [prd] in
4577 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4578 EVEX_V512 ;
4579 let Predicates = [HasVLX, prd] in {
4580 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4581 EVEX_V256 ;
4582 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4583 EVEX_V128 ;
4584 }
4585}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004586
Michael Zuckermand9cac592016-01-19 17:07:43 +00004587defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4588 avx512vl_i16_info>, VEX_W;
4589defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4590 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004591
4592defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4593 avx512vl_i32_info>;
4594defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4595 avx512vl_i64_info>, VEX_W;
4596defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4597 avx512vl_f32_info>;
4598defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4599 avx512vl_f64_info>, VEX_W;
4600
4601defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4602 X86VPermi, avx512vl_i64_info>,
4603 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4604defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4605 X86VPermi, avx512vl_f64_info>,
4606 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004607//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004608// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004609//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004610
Igor Breger78741a12015-10-04 07:20:41 +00004611multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4612 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4613 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4614 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4615 "$src2, $src1", "$src1, $src2",
4616 (_.VT (OpNode _.RC:$src1,
4617 (Ctrl.VT Ctrl.RC:$src2)))>,
4618 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004619 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4620 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4621 "$src2, $src1", "$src1, $src2",
4622 (_.VT (OpNode
4623 _.RC:$src1,
4624 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4625 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4626 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4627 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4628 "${src2}"##_.BroadcastStr##", $src1",
4629 "$src1, ${src2}"##_.BroadcastStr,
4630 (_.VT (OpNode
4631 _.RC:$src1,
4632 (Ctrl.VT (X86VBroadcast
4633 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4634 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004635}
4636
4637multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4638 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4639 let Predicates = [HasAVX512] in {
4640 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4641 Ctrl.info512>, EVEX_V512;
4642 }
4643 let Predicates = [HasAVX512, HasVLX] in {
4644 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4645 Ctrl.info128>, EVEX_V128;
4646 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4647 Ctrl.info256>, EVEX_V256;
4648 }
4649}
4650
4651multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4652 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4653
4654 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4655 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4656 X86VPermilpi, _>,
4657 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004658}
4659
Craig Topper05948fb2016-08-02 05:11:15 +00004660let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00004661defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4662 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00004663let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00004664defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4665 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004666//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004667// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4668//===----------------------------------------------------------------------===//
4669
4670defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004671 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004672 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4673defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004674 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004675defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004676 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004677
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004678multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4679 let Predicates = [HasBWI] in
4680 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4681
4682 let Predicates = [HasVLX, HasBWI] in {
4683 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4684 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4685 }
4686}
4687
4688defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4689
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004690//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004691// Move Low to High and High to Low packed FP Instructions
4692//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004693def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4694 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004695 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004696 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4697 IIC_SSE_MOV_LH>, EVEX_4V;
4698def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4699 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004700 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004701 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4702 IIC_SSE_MOV_LH>, EVEX_4V;
4703
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004704let Predicates = [HasAVX512] in {
4705 // MOVLHPS patterns
4706 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4707 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4708 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4709 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004710
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004711 // MOVHLPS patterns
4712 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4713 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4714}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004715
4716//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004717// VMOVHPS/PD VMOVLPS Instructions
4718// All patterns was taken from SSS implementation.
4719//===----------------------------------------------------------------------===//
4720multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4721 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00004722 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4723 (ins _.RC:$src1, f64mem:$src2),
4724 !strconcat(OpcodeStr,
4725 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4726 [(set _.RC:$dst,
4727 (OpNode _.RC:$src1,
4728 (_.VT (bitconvert
4729 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4730 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00004731}
4732
4733defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4734 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4735defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4736 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4737defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4738 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4739defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4740 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4741
4742let Predicates = [HasAVX512] in {
4743 // VMOVHPS patterns
4744 def : Pat<(X86Movlhps VR128X:$src1,
4745 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4746 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4747 def : Pat<(X86Movlhps VR128X:$src1,
4748 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4749 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4750 // VMOVHPD patterns
4751 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4752 (scalar_to_vector (loadf64 addr:$src2)))),
4753 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4754 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4755 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4756 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4757 // VMOVLPS patterns
4758 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4759 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4760 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4761 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4762 // VMOVLPD patterns
4763 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4764 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4765 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4766 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4767 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4768 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4769 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4770}
4771
Igor Bregerb6b27af2015-11-10 07:09:07 +00004772def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4773 (ins f64mem:$dst, VR128X:$src),
4774 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004775 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004776 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4777 (bc_v2f64 (v4f32 VR128X:$src))),
4778 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4779 EVEX, EVEX_CD8<32, CD8VT2>;
4780def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4781 (ins f64mem:$dst, VR128X:$src),
4782 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004783 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004784 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4785 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4786 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4787def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4788 (ins f64mem:$dst, VR128X:$src),
4789 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004790 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004791 (iPTR 0))), addr:$dst)],
4792 IIC_SSE_MOV_LH>,
4793 EVEX, EVEX_CD8<32, CD8VT2>;
4794def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4795 (ins f64mem:$dst, VR128X:$src),
4796 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004797 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004798 (iPTR 0))), addr:$dst)],
4799 IIC_SSE_MOV_LH>,
4800 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00004801
Igor Bregerb6b27af2015-11-10 07:09:07 +00004802let Predicates = [HasAVX512] in {
4803 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00004804 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004805 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4806 (iPTR 0))), addr:$dst),
4807 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4808 // VMOVLPS patterns
4809 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4810 addr:$src1),
4811 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4812 def : Pat<(store (v4i32 (X86Movlps
4813 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4814 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4815 // VMOVLPD patterns
4816 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4817 addr:$src1),
4818 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4819 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4820 addr:$src1),
4821 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4822}
4823//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004824// FMA - Fused Multiply Operations
4825//
Adam Nemet26371ce2014-10-24 00:02:55 +00004826
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004827multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004828 X86VectorVTInfo _, string Suff> {
4829 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00004830 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004831 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004832 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper6bcbf532016-07-25 07:20:28 +00004833 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004834 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004835
Craig Toppere1cac152016-06-07 07:27:54 +00004836 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4837 (ins _.RC:$src2, _.MemOp:$src3),
4838 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper6bcbf532016-07-25 07:20:28 +00004839 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3)))>,
Craig Toppere1cac152016-06-07 07:27:54 +00004840 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004841
Craig Toppere1cac152016-06-07 07:27:54 +00004842 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4843 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4844 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4845 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00004846 (OpNode _.RC:$src2,
4847 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00004848 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004849 }
Craig Topper318e40b2016-07-25 07:20:31 +00004850
4851 // Additional pattern for folding broadcast nodes in other orders.
4852 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4853 (OpNode _.RC:$src1, _.RC:$src2,
4854 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
4855 _.RC:$src1)),
4856 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
4857 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004858}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004859
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004860multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004861 X86VectorVTInfo _, string Suff> {
4862 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004863 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004864 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4865 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Topper6bcbf532016-07-25 07:20:28 +00004866 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc)))>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004867 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004868}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004869
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004870multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004871 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
4872 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004873 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00004874 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
4875 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
4876 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004877 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004878 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00004879 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004880 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00004881 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004882 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004883 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004884}
4885
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004886multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004887 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004888 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00004889 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004890 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00004891 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004892}
4893
4894defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4895defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4896defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4897defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4898defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4899defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4900
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004901
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004902multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004903 X86VectorVTInfo _, string Suff> {
4904 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004905 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4906 (ins _.RC:$src2, _.RC:$src3),
4907 OpcodeStr, "$src3, $src2", "$src2, $src3",
4908 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4909 AVX512FMA3Base;
4910
Craig Toppere1cac152016-06-07 07:27:54 +00004911 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4912 (ins _.RC:$src2, _.MemOp:$src3),
4913 OpcodeStr, "$src3, $src2", "$src2, $src3",
4914 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4915 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004916
Craig Toppere1cac152016-06-07 07:27:54 +00004917 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4918 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4919 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4920 "$src2, ${src3}"##_.BroadcastStr,
4921 (_.VT (OpNode _.RC:$src2,
4922 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4923 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004924 }
Craig Topper318e40b2016-07-25 07:20:31 +00004925
4926 // Additional patterns for folding broadcast nodes in other orders.
4927 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
4928 _.RC:$src2, _.RC:$src1)),
4929 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
4930 _.RC:$src2, addr:$src3)>;
4931 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4932 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
4933 _.RC:$src2, _.RC:$src1),
4934 _.RC:$src1)),
4935 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
4936 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
4937 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4938 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
4939 _.RC:$src2, _.RC:$src1),
4940 _.ImmAllZerosV)),
4941 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
4942 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004943}
4944
4945multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004946 X86VectorVTInfo _, string Suff> {
4947 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004948 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4949 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4950 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4951 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4952 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004953}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004954
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004955multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004956 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
4957 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004958 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00004959 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
4960 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
4961 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004962 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004963 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00004964 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004965 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00004966 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004967 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004968 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004969}
4970
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004971multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004972 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004973 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00004974 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004975 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00004976 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004977}
4978
4979defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4980defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4981defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
4982defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
4983defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
4984defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
4985
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004986multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004987 X86VectorVTInfo _, string Suff> {
4988 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004989 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00004990 (ins _.RC:$src2, _.RC:$src3),
4991 OpcodeStr, "$src3, $src2", "$src2, $src3",
4992 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2))>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004993 AVX512FMA3Base;
4994
Craig Toppere1cac152016-06-07 07:27:54 +00004995 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00004996 (ins _.RC:$src2, _.MemOp:$src3),
4997 OpcodeStr, "$src3, $src2", "$src2, $src3",
4998 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2))>,
Craig Toppere1cac152016-06-07 07:27:54 +00004999 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005000
Craig Toppere1cac152016-06-07 07:27:54 +00005001 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005002 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5003 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5004 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005005 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005006 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
5007 _.RC:$src2))>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005008 }
Craig Topper318e40b2016-07-25 07:20:31 +00005009
5010 // Additional patterns for folding broadcast nodes in other orders.
5011 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5012 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5013 _.RC:$src1, _.RC:$src2),
5014 _.RC:$src1)),
5015 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5016 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005017}
5018
5019multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005020 X86VectorVTInfo _, string Suff> {
5021 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005022 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005023 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5024 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
5025 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc)))>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005026 AVX512FMA3Base, EVEX_B, EVEX_RC;
5027}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005028
5029multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005030 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5031 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005032 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005033 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5034 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5035 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005036 }
5037 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005038 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005039 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005040 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005041 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5042 }
5043}
5044
5045multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005046 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005047 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005048 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005049 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005050 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005051}
5052
5053defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5054defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5055defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5056defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5057defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5058defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005059
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005060// Scalar FMA
5061let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005062multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5063 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5064 dag RHS_r, dag RHS_m > {
5065 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5066 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
5067 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005068
Craig Toppere1cac152016-06-07 07:27:54 +00005069 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5070 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
5071 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005072
5073 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5074 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5075 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
5076 AVX512FMA3Base, EVEX_B, EVEX_RC;
5077
5078 let isCodeGenOnly = 1 in {
5079 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5080 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5081 !strconcat(OpcodeStr,
5082 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5083 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005084 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5085 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5086 !strconcat(OpcodeStr,
5087 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5088 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005089 }// isCodeGenOnly = 1
5090}
5091}// Constraints = "$src1 = $dst"
5092
5093multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5094 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
5095 string SUFF> {
5096
Craig Topper2dca3b22016-07-24 08:26:38 +00005097 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005098 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
5099 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
5100 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005101 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
5102 (i32 imm:$rc))),
5103 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5104 _.FRC:$src3))),
5105 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5106 (_.ScalarLdFrag addr:$src3))))>;
5107
Craig Topper2dca3b22016-07-24 08:26:38 +00005108 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005109 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5110 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005111 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005112 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005113 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
5114 (i32 imm:$rc))),
5115 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5116 _.FRC:$src1))),
5117 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5118 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5119
Craig Topper2dca3b22016-07-24 08:26:38 +00005120 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005121 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5122 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005123 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005124 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005125 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
5126 (i32 imm:$rc))),
5127 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5128 _.FRC:$src2))),
5129 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5130 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5131}
5132
5133multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5134 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
5135 let Predicates = [HasAVX512] in {
5136 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5137 OpNodeRnd, f32x_info, "SS">,
5138 EVEX_CD8<32, CD8VT1>, VEX_LIG;
5139 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5140 OpNodeRnd, f64x_info, "SD">,
5141 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
5142 }
5143}
5144
5145defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
5146defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
5147defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
5148defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005149
5150//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005151// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5152//===----------------------------------------------------------------------===//
5153let Constraints = "$src1 = $dst" in {
5154multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5155 X86VectorVTInfo _> {
5156 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5157 (ins _.RC:$src2, _.RC:$src3),
5158 OpcodeStr, "$src3, $src2", "$src2, $src3",
5159 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5160 AVX512FMA3Base;
5161
Craig Toppere1cac152016-06-07 07:27:54 +00005162 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5163 (ins _.RC:$src2, _.MemOp:$src3),
5164 OpcodeStr, "$src3, $src2", "$src2, $src3",
5165 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5166 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005167
Craig Toppere1cac152016-06-07 07:27:54 +00005168 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5169 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5170 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5171 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5172 (OpNode _.RC:$src1,
5173 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5174 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005175}
5176} // Constraints = "$src1 = $dst"
5177
5178multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5179 AVX512VLVectorVTInfo _> {
5180 let Predicates = [HasIFMA] in {
5181 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5182 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5183 }
5184 let Predicates = [HasVLX, HasIFMA] in {
5185 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5186 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5187 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5188 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5189 }
5190}
5191
5192defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5193 avx512vl_i64_info>, VEX_W;
5194defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5195 avx512vl_i64_info>, VEX_W;
5196
5197//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005198// AVX-512 Scalar convert from sign integer to float/double
5199//===----------------------------------------------------------------------===//
5200
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005201multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5202 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5203 PatFrag ld_frag, string asm> {
5204 let hasSideEffects = 0 in {
5205 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5206 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005207 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005208 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005209 let mayLoad = 1 in
5210 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5211 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005212 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005213 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005214 } // hasSideEffects = 0
5215 let isCodeGenOnly = 1 in {
5216 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5217 (ins DstVT.RC:$src1, SrcRC:$src2),
5218 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5219 [(set DstVT.RC:$dst,
5220 (OpNode (DstVT.VT DstVT.RC:$src1),
5221 SrcRC:$src2,
5222 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5223
5224 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5225 (ins DstVT.RC:$src1, x86memop:$src2),
5226 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5227 [(set DstVT.RC:$dst,
5228 (OpNode (DstVT.VT DstVT.RC:$src1),
5229 (ld_frag addr:$src2),
5230 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5231 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005232}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005233
Igor Bregerabe4a792015-06-14 12:44:55 +00005234multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005235 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005236 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5237 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005238 !strconcat(asm,
5239 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005240 [(set DstVT.RC:$dst,
5241 (OpNode (DstVT.VT DstVT.RC:$src1),
5242 SrcRC:$src2,
5243 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5244}
5245
5246multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005247 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5248 PatFrag ld_frag, string asm> {
5249 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5250 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5251 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005252}
5253
Andrew Trick15a47742013-10-09 05:11:10 +00005254let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005255defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005256 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5257 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005258defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005259 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5260 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005261defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005262 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5263 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005264defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005265 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5266 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005267
5268def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5269 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5270def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005271 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005272def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5273 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5274def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005275 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005276
5277def : Pat<(f32 (sint_to_fp GR32:$src)),
5278 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5279def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005280 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005281def : Pat<(f64 (sint_to_fp GR32:$src)),
5282 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5283def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005284 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5285
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005286defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005287 v4f32x_info, i32mem, loadi32,
5288 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005289defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005290 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5291 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005292defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005293 i32mem, loadi32, "cvtusi2sd{l}">,
5294 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005295defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005296 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5297 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005298
5299def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5300 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5301def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5302 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5303def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5304 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5305def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5306 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5307
5308def : Pat<(f32 (uint_to_fp GR32:$src)),
5309 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5310def : Pat<(f32 (uint_to_fp GR64:$src)),
5311 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5312def : Pat<(f64 (uint_to_fp GR32:$src)),
5313 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5314def : Pat<(f64 (uint_to_fp GR64:$src)),
5315 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005316}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005317
5318//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005319// AVX-512 Scalar convert from float/double to integer
5320//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005321multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5322 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005323 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005324 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005325 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005326 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5327 EVEX, VEX_LIG;
5328 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5329 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005330 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005331 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005332 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5333 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005334 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005335 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005336 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005337 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005338 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005339}
Asaf Badouh2744d212015-09-20 14:31:19 +00005340
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005341// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005342defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005343 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005344 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005345defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005346 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005347 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005348defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005349 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005350 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005351defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005352 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005353 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005354defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005355 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005356 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005357defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005358 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005359 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005360defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005361 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005362 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005363defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005364 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005365 EVEX_CD8<64, CD8VT1>;
5366
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005367// The SSE version of these instructions are disabled for AVX512.
5368// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5369let Predicates = [HasAVX512] in {
5370 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
5371 (VCVTSS2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5372 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
5373 (VCVTSS2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5374 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
5375 (VCVTSD2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5376 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
5377 (VCVTSD2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5378} // HasAVX512
5379
Asaf Badouh2744d212015-09-20 14:31:19 +00005380let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00005381 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5382 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
5383 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
5384 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5385 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
5386 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
5387 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5388 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
5389 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
5390 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5391 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
5392 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005393
Igor Breger982e4002016-06-08 07:48:23 +00005394 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x7B, GR32, VR128X,
Craig Topper9dd48c82014-01-02 17:28:14 +00005395 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
5396 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00005397} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005398
5399// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005400multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5401 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005402 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005403let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005404 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005405 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5406 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005407 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005408 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5409 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005410 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005411 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005412 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005413 EVEX;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005414
5415 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5416 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5417 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5418 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5419 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5420 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5421 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005422
Craig Toppere1cac152016-06-07 07:27:54 +00005423 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005424 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5425 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5426 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5427 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5428 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5429 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5430 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5431 (i32 FROUND_NO_EXC)))]>,
5432 EVEX,VEX_LIG , EVEX_B;
5433 let mayLoad = 1, hasSideEffects = 0 in
5434 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5435 (ins _SrcRC.MemOp:$src),
5436 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5437 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005438
Craig Toppere1cac152016-06-07 07:27:54 +00005439 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005440} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005441}
5442
Asaf Badouh2744d212015-09-20 14:31:19 +00005443
Igor Bregerc59b3a22016-08-03 10:58:05 +00005444defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5445 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005446 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005447defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5448 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005449 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005450defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5451 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005452 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005453defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5454 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005455 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5456
Igor Bregerc59b3a22016-08-03 10:58:05 +00005457defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5458 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005459 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005460defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5461 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005462 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005463defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
5464 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005465 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005466defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
5467 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005468 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5469let Predicates = [HasAVX512] in {
5470 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5471 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5472 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5473 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5474 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5475 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5476 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5477 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5478
Elena Demikhovskycf088092013-12-11 14:31:04 +00005479} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005480//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005481// AVX-512 Convert form float to double and back
5482//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005483multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5484 X86VectorVTInfo _Src, SDNode OpNode> {
5485 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005486 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005487 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005488 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005489 (_Src.VT _Src.RC:$src2)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005490 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5491 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005492 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005493 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005494 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005495 (_Src.VT (scalar_to_vector
5496 (_Src.ScalarLdFrag addr:$src2)))))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005497 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005498}
5499
Asaf Badouh2744d212015-09-20 14:31:19 +00005500// Scalar Coversion with SAE - suppress all exceptions
5501multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5502 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5503 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005504 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005505 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00005506 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005507 (_Src.VT _Src.RC:$src2),
5508 (i32 FROUND_NO_EXC)))>,
5509 EVEX_4V, VEX_LIG, EVEX_B;
5510}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005511
Asaf Badouh2744d212015-09-20 14:31:19 +00005512// Scalar Conversion with rounding control (RC)
5513multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5514 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5515 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005516 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005517 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00005518 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005519 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5520 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5521 EVEX_B, EVEX_RC;
5522}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005523multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5524 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005525 X86VectorVTInfo _dst> {
5526 let Predicates = [HasAVX512] in {
5527 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5528 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5529 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5530 EVEX_V512, XD;
5531 }
5532}
5533
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005534multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5535 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005536 X86VectorVTInfo _dst> {
5537 let Predicates = [HasAVX512] in {
5538 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005539 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005540 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5541 }
5542}
5543defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5544 X86froundRnd, f64x_info, f32x_info>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005545defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
Asaf Badouh2744d212015-09-20 14:31:19 +00005546 X86fpextRnd,f32x_info, f64x_info >;
5547
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005548def : Pat<(f64 (fextend FR32X:$src)),
5549 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005550 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5551 Requires<[HasAVX512]>;
5552def : Pat<(f64 (fextend (loadf32 addr:$src))),
5553 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5554 Requires<[HasAVX512]>;
5555
5556def : Pat<(f64 (extloadf32 addr:$src)),
5557 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005558 Requires<[HasAVX512, OptForSize]>;
5559
Asaf Badouh2744d212015-09-20 14:31:19 +00005560def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005561 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005562 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5563 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005564
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005565def : Pat<(f32 (fround FR64X:$src)),
5566 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005567 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005568 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005569//===----------------------------------------------------------------------===//
5570// AVX-512 Vector convert from signed/unsigned integer to float/double
5571// and from float/double to signed/unsigned integer
5572//===----------------------------------------------------------------------===//
5573
5574multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5575 X86VectorVTInfo _Src, SDNode OpNode,
5576 string Broadcast = _.BroadcastStr,
5577 string Alias = ""> {
5578
5579 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5580 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5581 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5582
5583 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5584 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5585 (_.VT (OpNode (_Src.VT
5586 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5587
5588 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005589 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005590 "${src}"##Broadcast, "${src}"##Broadcast,
5591 (_.VT (OpNode (_Src.VT
5592 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5593 ))>, EVEX, EVEX_B;
5594}
5595// Coversion with SAE - suppress all exceptions
5596multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5597 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5598 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5599 (ins _Src.RC:$src), OpcodeStr,
5600 "{sae}, $src", "$src, {sae}",
5601 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5602 (i32 FROUND_NO_EXC)))>,
5603 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005604}
5605
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005606// Conversion with rounding control (RC)
5607multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5608 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5609 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5610 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5611 "$rc, $src", "$src, $rc",
5612 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5613 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005614}
5615
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005616// Extend Float to Double
5617multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5618 let Predicates = [HasAVX512] in {
5619 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
5620 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5621 X86vfpextRnd>, EVEX_V512;
5622 }
5623 let Predicates = [HasVLX] in {
5624 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5625 X86vfpext, "{1to2}">, EVEX_V128;
5626 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
5627 EVEX_V256;
5628 }
5629}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005630
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005631// Truncate Double to Float
5632multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5633 let Predicates = [HasAVX512] in {
5634 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
5635 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5636 X86vfproundRnd>, EVEX_V512;
5637 }
5638 let Predicates = [HasVLX] in {
5639 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5640 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
5641 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
5642 "{1to4}", "{y}">, EVEX_V256;
5643 }
5644}
5645
5646defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5647 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5648defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5649 PS, EVEX_CD8<32, CD8VH>;
5650
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005651def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5652 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005653
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005654let Predicates = [HasVLX] in {
5655 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5656 (VCVTPS2PDZ256rm addr:$src)>;
5657}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005658
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005659// Convert Signed/Unsigned Doubleword to Double
5660multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5661 SDNode OpNode128> {
5662 // No rounding in this op
5663 let Predicates = [HasAVX512] in
5664 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5665 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005666
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005667 let Predicates = [HasVLX] in {
5668 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5669 OpNode128, "{1to2}">, EVEX_V128;
5670 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5671 EVEX_V256;
5672 }
5673}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005674
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005675// Convert Signed/Unsigned Doubleword to Float
5676multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5677 SDNode OpNodeRnd> {
5678 let Predicates = [HasAVX512] in
5679 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5680 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5681 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005682
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005683 let Predicates = [HasVLX] in {
5684 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5685 EVEX_V128;
5686 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5687 EVEX_V256;
5688 }
5689}
5690
5691// Convert Float to Signed/Unsigned Doubleword with truncation
5692multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5693 SDNode OpNode, SDNode OpNodeRnd> {
5694 let Predicates = [HasAVX512] in {
5695 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5696 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5697 OpNodeRnd>, EVEX_V512;
5698 }
5699 let Predicates = [HasVLX] in {
5700 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5701 EVEX_V128;
5702 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5703 EVEX_V256;
5704 }
5705}
5706
5707// Convert Float to Signed/Unsigned Doubleword
5708multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5709 SDNode OpNode, SDNode OpNodeRnd> {
5710 let Predicates = [HasAVX512] in {
5711 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5712 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5713 OpNodeRnd>, EVEX_V512;
5714 }
5715 let Predicates = [HasVLX] in {
5716 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5717 EVEX_V128;
5718 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5719 EVEX_V256;
5720 }
5721}
5722
5723// Convert Double to Signed/Unsigned Doubleword with truncation
5724multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5725 SDNode OpNode, SDNode OpNodeRnd> {
5726 let Predicates = [HasAVX512] in {
5727 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5728 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5729 OpNodeRnd>, EVEX_V512;
5730 }
5731 let Predicates = [HasVLX] in {
5732 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5733 // memory forms of these instructions in Asm Parcer. They have the same
5734 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5735 // due to the same reason.
5736 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5737 "{1to2}", "{x}">, EVEX_V128;
5738 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5739 "{1to4}", "{y}">, EVEX_V256;
5740 }
5741}
5742
5743// Convert Double to Signed/Unsigned Doubleword
5744multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5745 SDNode OpNode, SDNode OpNodeRnd> {
5746 let Predicates = [HasAVX512] in {
5747 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5748 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5749 OpNodeRnd>, EVEX_V512;
5750 }
5751 let Predicates = [HasVLX] in {
5752 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5753 // memory forms of these instructions in Asm Parcer. They have the same
5754 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5755 // due to the same reason.
5756 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5757 "{1to2}", "{x}">, EVEX_V128;
5758 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5759 "{1to4}", "{y}">, EVEX_V256;
5760 }
5761}
5762
5763// Convert Double to Signed/Unsigned Quardword
5764multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5765 SDNode OpNode, SDNode OpNodeRnd> {
5766 let Predicates = [HasDQI] in {
5767 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5768 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5769 OpNodeRnd>, EVEX_V512;
5770 }
5771 let Predicates = [HasDQI, HasVLX] in {
5772 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5773 EVEX_V128;
5774 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5775 EVEX_V256;
5776 }
5777}
5778
5779// Convert Double to Signed/Unsigned Quardword with truncation
5780multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5781 SDNode OpNode, SDNode OpNodeRnd> {
5782 let Predicates = [HasDQI] in {
5783 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5784 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5785 OpNodeRnd>, EVEX_V512;
5786 }
5787 let Predicates = [HasDQI, HasVLX] in {
5788 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5789 EVEX_V128;
5790 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5791 EVEX_V256;
5792 }
5793}
5794
5795// Convert Signed/Unsigned Quardword to Double
5796multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5797 SDNode OpNode, SDNode OpNodeRnd> {
5798 let Predicates = [HasDQI] in {
5799 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5800 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5801 OpNodeRnd>, EVEX_V512;
5802 }
5803 let Predicates = [HasDQI, HasVLX] in {
5804 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5805 EVEX_V128;
5806 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5807 EVEX_V256;
5808 }
5809}
5810
5811// Convert Float to Signed/Unsigned Quardword
5812multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5813 SDNode OpNode, SDNode OpNodeRnd> {
5814 let Predicates = [HasDQI] in {
5815 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5816 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5817 OpNodeRnd>, EVEX_V512;
5818 }
5819 let Predicates = [HasDQI, HasVLX] in {
5820 // Explicitly specified broadcast string, since we take only 2 elements
5821 // from v4f32x_info source
5822 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5823 "{1to2}">, EVEX_V128;
5824 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5825 EVEX_V256;
5826 }
5827}
5828
5829// Convert Float to Signed/Unsigned Quardword with truncation
5830multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5831 SDNode OpNode, SDNode OpNodeRnd> {
5832 let Predicates = [HasDQI] in {
5833 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5834 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5835 OpNodeRnd>, EVEX_V512;
5836 }
5837 let Predicates = [HasDQI, HasVLX] in {
5838 // Explicitly specified broadcast string, since we take only 2 elements
5839 // from v4f32x_info source
5840 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5841 "{1to2}">, EVEX_V128;
5842 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5843 EVEX_V256;
5844 }
5845}
5846
5847// Convert Signed/Unsigned Quardword to Float
5848multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5849 SDNode OpNode, SDNode OpNodeRnd> {
5850 let Predicates = [HasDQI] in {
5851 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5852 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5853 OpNodeRnd>, EVEX_V512;
5854 }
5855 let Predicates = [HasDQI, HasVLX] in {
5856 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5857 // memory forms of these instructions in Asm Parcer. They have the same
5858 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5859 // due to the same reason.
5860 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5861 "{1to2}", "{x}">, EVEX_V128;
5862 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5863 "{1to4}", "{y}">, EVEX_V256;
5864 }
5865}
5866
5867defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005868 EVEX_CD8<32, CD8VH>;
5869
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005870defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5871 X86VSintToFpRnd>,
5872 PS, EVEX_CD8<32, CD8VF>;
5873
5874defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5875 X86VFpToSintRnd>,
5876 XS, EVEX_CD8<32, CD8VF>;
5877
5878defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5879 X86VFpToSintRnd>,
5880 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5881
5882defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5883 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005884 EVEX_CD8<32, CD8VF>;
5885
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005886defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5887 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005888 EVEX_CD8<64, CD8VF>;
5889
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005890defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5891 XS, EVEX_CD8<32, CD8VH>;
5892
5893defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5894 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005895 EVEX_CD8<32, CD8VF>;
5896
Craig Topper19e04b62016-05-19 06:13:58 +00005897defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
5898 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005899
Craig Topper19e04b62016-05-19 06:13:58 +00005900defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
5901 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005902 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005903
Craig Topper19e04b62016-05-19 06:13:58 +00005904defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
5905 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005906 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00005907defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
5908 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005909 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005910
Craig Topper19e04b62016-05-19 06:13:58 +00005911defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
5912 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005913 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005914
Craig Topper19e04b62016-05-19 06:13:58 +00005915defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
5916 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005917
Craig Topper19e04b62016-05-19 06:13:58 +00005918defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
5919 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005920 PD, EVEX_CD8<64, CD8VF>;
5921
Craig Topper19e04b62016-05-19 06:13:58 +00005922defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
5923 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005924
5925defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00005926 X86VFpToSintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005927 PD, EVEX_CD8<64, CD8VF>;
5928
5929defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00005930 X86VFpToSintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005931
5932defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00005933 X86VFpToUintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005934 PD, EVEX_CD8<64, CD8VF>;
5935
5936defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00005937 X86VFpToUintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005938
5939defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005940 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005941
5942defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005943 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005944
5945defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005946 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005947
5948defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005949 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005950
Craig Toppere38c57a2015-11-27 05:44:02 +00005951let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005952def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00005953 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005954 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005955
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005956def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
5957 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
5958 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
5959
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00005960def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
5961 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
5962 (v8f64 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_xmm)>;
5963
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005964def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
5965 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5966 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005967
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005968def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
5969 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5970 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005971
Cameron McInallyf10a7c92014-06-18 14:04:37 +00005972def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
5973 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
5974 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005975}
5976
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005977let Predicates = [HasAVX512] in {
5978 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
5979 (VCVTPD2PSZrm addr:$src)>;
5980 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5981 (VCVTPS2PDZrm addr:$src)>;
5982}
5983
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005984//===----------------------------------------------------------------------===//
5985// Half precision conversion instructions
5986//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005987multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00005988 X86MemOperand x86memop, PatFrag ld_frag> {
5989 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5990 "vcvtph2ps", "$src", "$src",
5991 (X86cvtph2ps (_src.VT _src.RC:$src),
5992 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00005993 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
5994 "vcvtph2ps", "$src", "$src",
5995 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
5996 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00005997}
5998
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005999multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006000 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6001 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6002 (X86cvtph2ps (_src.VT _src.RC:$src),
6003 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6004
6005}
6006
6007let Predicates = [HasAVX512] in {
6008 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006009 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006010 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6011 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006012 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006013 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6014 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6015 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6016 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006017}
6018
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006019multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006020 X86MemOperand x86memop> {
6021 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006022 (ins _src.RC:$src1, i32u8imm:$src2),
6023 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006024 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006025 (i32 imm:$src2),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006026 (i32 FROUND_CURRENT)),
6027 NoItinerary, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006028 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6029 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6030 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6031 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
6032 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
6033 addr:$dst)]>;
6034 let hasSideEffects = 0, mayStore = 1 in
6035 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6036 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6037 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6038 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006039}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006040multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
6041 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006042 (ins _src.RC:$src1, i32u8imm:$src2),
6043 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006044 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006045 (i32 imm:$src2),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006046 (i32 FROUND_NO_EXC)),
6047 NoItinerary, 0, X86select>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006048}
6049let Predicates = [HasAVX512] in {
6050 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6051 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6052 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6053 let Predicates = [HasVLX] in {
6054 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6055 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6056 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6057 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6058 }
6059}
Asaf Badouh2489f352015-12-02 08:17:51 +00006060
6061// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
6062multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
6063 string OpcodeStr> {
6064 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6065 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006066 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
Asaf Badouh2489f352015-12-02 08:17:51 +00006067 (i32 FROUND_NO_EXC)))],
6068 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
6069 Sched<[WriteFAdd]>;
6070}
6071
6072let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6073 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
6074 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
6075 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
6076 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6077 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
6078 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
6079 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
6080 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6081}
6082
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006083let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6084 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006085 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006086 EVEX_CD8<32, CD8VT1>;
6087 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006088 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006089 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6090 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006091 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006092 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006093 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006094 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006095 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006096 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6097 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006098 let isCodeGenOnly = 1 in {
6099 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006100 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006101 EVEX_CD8<32, CD8VT1>;
6102 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006103 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006104 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006105
Craig Topper9dd48c82014-01-02 17:28:14 +00006106 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006107 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006108 EVEX_CD8<32, CD8VT1>;
6109 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006110 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006111 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6112 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006113}
Michael Liao5bf95782014-12-04 05:20:33 +00006114
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006115/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006116multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6117 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006118 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006119 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6120 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6121 "$src2, $src1", "$src1, $src2",
6122 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006123 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006124 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006125 "$src2, $src1", "$src1, $src2",
6126 (OpNode (_.VT _.RC:$src1),
6127 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006128}
6129}
6130
Asaf Badouheaf2da12015-09-21 10:23:53 +00006131defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6132 EVEX_CD8<32, CD8VT1>, T8PD;
6133defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6134 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6135defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6136 EVEX_CD8<32, CD8VT1>, T8PD;
6137defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6138 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006139
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006140/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6141multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006142 X86VectorVTInfo _> {
6143 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6144 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6145 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006146 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6147 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6148 (OpNode (_.FloatVT
6149 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6150 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6151 (ins _.ScalarMemOp:$src), OpcodeStr,
6152 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6153 (OpNode (_.FloatVT
6154 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6155 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006156}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006157
6158multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6159 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6160 EVEX_V512, EVEX_CD8<32, CD8VF>;
6161 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6162 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6163
6164 // Define only if AVX512VL feature is present.
6165 let Predicates = [HasVLX] in {
6166 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6167 OpNode, v4f32x_info>,
6168 EVEX_V128, EVEX_CD8<32, CD8VF>;
6169 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6170 OpNode, v8f32x_info>,
6171 EVEX_V256, EVEX_CD8<32, CD8VF>;
6172 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6173 OpNode, v2f64x_info>,
6174 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6175 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6176 OpNode, v4f64x_info>,
6177 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6178 }
6179}
6180
6181defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6182defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006183
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006184/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006185multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6186 SDNode OpNode> {
6187
6188 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6189 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6190 "$src2, $src1", "$src1, $src2",
6191 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6192 (i32 FROUND_CURRENT))>;
6193
6194 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6195 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006196 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006197 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006198 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006199
6200 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006201 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006202 "$src2, $src1", "$src1, $src2",
6203 (OpNode (_.VT _.RC:$src1),
6204 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6205 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006206}
6207
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006208multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6209 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6210 EVEX_CD8<32, CD8VT1>;
6211 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6212 EVEX_CD8<64, CD8VT1>, VEX_W;
6213}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006214
Craig Toppere1cac152016-06-07 07:27:54 +00006215let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006216 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6217 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6218}
Igor Breger8352a0d2015-07-28 06:53:28 +00006219
6220defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006221/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006222
6223multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6224 SDNode OpNode> {
6225
6226 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6227 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6228 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6229
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006230 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6231 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6232 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006233 (bitconvert (_.LdFrag addr:$src))),
6234 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006235
6236 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006237 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006238 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006239 (OpNode (_.FloatVT
6240 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6241 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006242}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006243multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6244 SDNode OpNode> {
6245 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6246 (ins _.RC:$src), OpcodeStr,
6247 "{sae}, $src", "$src, {sae}",
6248 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6249}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006250
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006251multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6252 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006253 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6254 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006255 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006256 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6257 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006258}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006259
Asaf Badouh402ebb32015-06-03 13:41:48 +00006260multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6261 SDNode OpNode> {
6262 // Define only if AVX512VL feature is present.
6263 let Predicates = [HasVLX] in {
6264 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6265 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6266 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6267 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6268 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6269 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6270 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6271 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6272 }
6273}
Craig Toppere1cac152016-06-07 07:27:54 +00006274let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00006275
Asaf Badouh402ebb32015-06-03 13:41:48 +00006276 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
6277 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
6278 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6279}
6280defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6281 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
6282
6283multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
6284 SDNode OpNodeRnd, X86VectorVTInfo _>{
6285 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6286 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
6287 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
6288 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006289}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006290
Robert Khasanoveb126392014-10-28 18:15:20 +00006291multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
6292 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006293 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00006294 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6295 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00006296 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6297 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6298 (OpNode (_.FloatVT
6299 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006300
Craig Toppere1cac152016-06-07 07:27:54 +00006301 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6302 (ins _.ScalarMemOp:$src), OpcodeStr,
6303 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6304 (OpNode (_.FloatVT
6305 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6306 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006307}
6308
Robert Khasanoveb126392014-10-28 18:15:20 +00006309multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
6310 SDNode OpNode> {
6311 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
6312 v16f32_info>,
6313 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6314 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
6315 v8f64_info>,
6316 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6317 // Define only if AVX512VL feature is present.
6318 let Predicates = [HasVLX] in {
6319 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6320 OpNode, v4f32x_info>,
6321 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
6322 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6323 OpNode, v8f32x_info>,
6324 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
6325 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6326 OpNode, v2f64x_info>,
6327 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6328 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6329 OpNode, v4f64x_info>,
6330 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6331 }
6332}
6333
Asaf Badouh402ebb32015-06-03 13:41:48 +00006334multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
6335 SDNode OpNodeRnd> {
6336 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
6337 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6338 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
6339 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6340}
6341
Igor Breger4c4cd782015-09-20 09:13:41 +00006342multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6343 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
6344
6345 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6346 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6347 "$src2, $src1", "$src1, $src2",
6348 (OpNodeRnd (_.VT _.RC:$src1),
6349 (_.VT _.RC:$src2),
6350 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006351 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6352 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6353 "$src2, $src1", "$src1, $src2",
6354 (OpNodeRnd (_.VT _.RC:$src1),
6355 (_.VT (scalar_to_vector
6356 (_.ScalarLdFrag addr:$src2))),
6357 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006358
6359 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6360 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
6361 "$rc, $src2, $src1", "$src1, $src2, $rc",
6362 (OpNodeRnd (_.VT _.RC:$src1),
6363 (_.VT _.RC:$src2),
6364 (i32 imm:$rc))>,
6365 EVEX_B, EVEX_RC;
6366
Craig Toppere1cac152016-06-07 07:27:54 +00006367 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006368 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006369 (ins _.FRC:$src1, _.FRC:$src2),
6370 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6371
6372 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006373 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006374 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
6375 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6376 }
6377
6378 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6379 (!cast<Instruction>(NAME#SUFF#Zr)
6380 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6381
6382 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6383 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006384 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006385}
6386
6387multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6388 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6389 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6390 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6391 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6392}
6393
Asaf Badouh402ebb32015-06-03 13:41:48 +00006394defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6395 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006396
Igor Breger4c4cd782015-09-20 09:13:41 +00006397defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006398
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006399let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006400 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006401 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006402 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006403 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006404 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006405 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006406 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006407 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006408 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006409 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006410}
6411
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006412multiclass
6413avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006414
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006415 let ExeDomain = _.ExeDomain in {
6416 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6417 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6418 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006419 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006420 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6421
6422 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6423 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006424 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6425 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006426 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006427
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006428 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006429 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6430 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006431 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006432 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006433 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6434 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6435 }
6436 let Predicates = [HasAVX512] in {
6437 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6438 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6439 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6440 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6441 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6442 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6443 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6444 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6445 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6446 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6447 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6448 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6449 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6450 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6451 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6452
6453 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6454 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6455 addr:$src, (i32 0x1))), _.FRC)>;
6456 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6457 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6458 addr:$src, (i32 0x2))), _.FRC)>;
6459 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6460 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6461 addr:$src, (i32 0x3))), _.FRC)>;
6462 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6463 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6464 addr:$src, (i32 0x4))), _.FRC)>;
6465 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6466 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6467 addr:$src, (i32 0xc))), _.FRC)>;
6468 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006469}
6470
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006471defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6472 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006473
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006474defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6475 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006476
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006477//-------------------------------------------------
6478// Integer truncate and extend operations
6479//-------------------------------------------------
6480
Igor Breger074a64e2015-07-24 17:24:15 +00006481multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6482 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6483 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00006484 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00006485 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6486 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6487 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6488 EVEX, T8XS;
6489
6490 // for intrinsic patter match
6491 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6492 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6493 undef)),
6494 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6495 SrcInfo.RC:$src1)>;
6496
6497 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6498 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6499 DestInfo.ImmAllZerosV)),
6500 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6501 SrcInfo.RC:$src1)>;
6502
6503 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6504 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6505 DestInfo.RC:$src0)),
6506 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6507 DestInfo.KRCWM:$mask ,
6508 SrcInfo.RC:$src1)>;
6509
Craig Topper52e2e832016-07-22 05:46:44 +00006510 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
6511 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00006512 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6513 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006514 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006515 []>, EVEX;
6516
Igor Breger074a64e2015-07-24 17:24:15 +00006517 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6518 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006519 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006520 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00006521 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006522}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006523
Igor Breger074a64e2015-07-24 17:24:15 +00006524multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6525 X86VectorVTInfo DestInfo,
6526 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006527
Igor Breger074a64e2015-07-24 17:24:15 +00006528 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6529 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6530 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006531
Igor Breger074a64e2015-07-24 17:24:15 +00006532 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6533 (SrcInfo.VT SrcInfo.RC:$src)),
6534 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6535 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6536}
6537
6538multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6539 X86VectorVTInfo DestInfo, string sat > {
6540
6541 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6542 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6543 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6544 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6545 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6546 (SrcInfo.VT SrcInfo.RC:$src))>;
6547
6548 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6549 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6550 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6551 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6552 (SrcInfo.VT SrcInfo.RC:$src))>;
6553}
6554
6555multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6556 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6557 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6558 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6559 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6560 Predicate prd = HasAVX512>{
6561
6562 let Predicates = [HasVLX, prd] in {
6563 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6564 DestInfoZ128, x86memopZ128>,
6565 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6566 truncFrag, mtruncFrag>, EVEX_V128;
6567
6568 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6569 DestInfoZ256, x86memopZ256>,
6570 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6571 truncFrag, mtruncFrag>, EVEX_V256;
6572 }
6573 let Predicates = [prd] in
6574 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6575 DestInfoZ, x86memopZ>,
6576 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6577 truncFrag, mtruncFrag>, EVEX_V512;
6578}
6579
6580multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6581 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6582 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6583 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6584 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6585
6586 let Predicates = [HasVLX, prd] in {
6587 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6588 DestInfoZ128, x86memopZ128>,
6589 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6590 sat>, EVEX_V128;
6591
6592 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6593 DestInfoZ256, x86memopZ256>,
6594 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6595 sat>, EVEX_V256;
6596 }
6597 let Predicates = [prd] in
6598 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6599 DestInfoZ, x86memopZ>,
6600 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6601 sat>, EVEX_V512;
6602}
6603
6604multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6605 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6606 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6607 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6608}
6609multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6610 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6611 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6612 sat>, EVEX_CD8<8, CD8VO>;
6613}
6614
6615multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6616 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6617 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6618 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6619}
6620multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6621 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6622 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6623 sat>, EVEX_CD8<16, CD8VQ>;
6624}
6625
6626multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6627 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6628 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6629 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6630}
6631multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6632 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6633 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6634 sat>, EVEX_CD8<32, CD8VH>;
6635}
6636
6637multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6638 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6639 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6640 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6641}
6642multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6643 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6644 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6645 sat>, EVEX_CD8<8, CD8VQ>;
6646}
6647
6648multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6649 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6650 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6651 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6652}
6653multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6654 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6655 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6656 sat>, EVEX_CD8<16, CD8VH>;
6657}
6658
6659multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6660 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6661 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6662 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6663}
6664multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6665 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6666 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6667 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6668}
6669
6670defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6671defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6672defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6673
6674defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6675defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6676defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6677
6678defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6679defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6680defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6681
6682defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6683defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6684defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6685
6686defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6687defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6688defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6689
6690defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6691defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6692defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006693
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006694let Predicates = [HasAVX512, NoVLX] in {
6695def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6696 (v8i16 (EXTRACT_SUBREG
6697 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6698 VR256X:$src, sub_ymm)))), sub_xmm))>;
6699def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6700 (v4i32 (EXTRACT_SUBREG
6701 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6702 VR256X:$src, sub_ymm)))), sub_xmm))>;
6703}
6704
6705let Predicates = [HasBWI, NoVLX] in {
6706def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6707 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6708 VR256X:$src, sub_ymm))), sub_xmm))>;
6709}
6710
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006711multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006712 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00006713 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00006714 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006715 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6716 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6717 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6718 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006719
Craig Toppere1cac152016-06-07 07:27:54 +00006720 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6721 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6722 (DestInfo.VT (LdFrag addr:$src))>,
6723 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00006724 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006725}
6726
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006727multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006728 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006729 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6730 let Predicates = [HasVLX, HasBWI] in {
6731 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006732 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006733 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006734
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006735 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006736 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006737 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6738 }
6739 let Predicates = [HasBWI] in {
6740 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00006741 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006742 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6743 }
6744}
6745
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006746multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006747 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006748 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6749 let Predicates = [HasVLX, HasAVX512] in {
6750 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006751 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006752 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6753
6754 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006755 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006756 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6757 }
6758 let Predicates = [HasAVX512] in {
6759 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00006760 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006761 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6762 }
6763}
6764
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006765multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006766 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006767 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6768 let Predicates = [HasVLX, HasAVX512] in {
6769 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006770 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006771 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6772
6773 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006774 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006775 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6776 }
6777 let Predicates = [HasAVX512] in {
6778 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00006779 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006780 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6781 }
6782}
6783
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006784multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006785 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006786 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6787 let Predicates = [HasVLX, HasAVX512] in {
6788 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006789 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006790 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6791
6792 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006793 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006794 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6795 }
6796 let Predicates = [HasAVX512] in {
6797 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00006798 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006799 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6800 }
6801}
6802
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006803multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006804 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006805 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6806 let Predicates = [HasVLX, HasAVX512] in {
6807 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006808 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006809 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6810
6811 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006812 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006813 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6814 }
6815 let Predicates = [HasAVX512] in {
6816 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00006817 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006818 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6819 }
6820}
6821
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006822multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006823 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006824 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6825
6826 let Predicates = [HasVLX, HasAVX512] in {
6827 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006828 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006829 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6830
6831 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006832 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006833 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6834 }
6835 let Predicates = [HasAVX512] in {
6836 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00006837 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006838 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6839 }
6840}
6841
Craig Topper6840f112016-07-14 06:41:34 +00006842defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
6843defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
6844defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
6845defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
6846defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
6847defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006848
Craig Topper6840f112016-07-14 06:41:34 +00006849defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
6850defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
6851defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
6852defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
6853defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
6854defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006855
Igor Breger2ba64ab2016-05-22 10:21:04 +00006856// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00006857multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
6858 X86VectorVTInfo From, PatFrag LdFrag> {
6859 def : Pat<(To.VT (LdFrag addr:$src)),
6860 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
6861 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
6862 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
6863 To.KRC:$mask, addr:$src)>;
6864 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
6865 To.ImmAllZerosV)),
6866 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
6867 addr:$src)>;
6868}
6869
6870let Predicates = [HasVLX, HasBWI] in {
6871 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
6872 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
6873}
6874let Predicates = [HasBWI] in {
6875 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
6876}
6877let Predicates = [HasVLX, HasAVX512] in {
6878 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
6879 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
6880 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
6881 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
6882 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
6883 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
6884 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
6885 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
6886 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
6887 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
6888}
6889let Predicates = [HasAVX512] in {
6890 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
6891 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
6892 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
6893 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
6894 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
6895}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006896
6897//===----------------------------------------------------------------------===//
6898// GATHER - SCATTER Operations
6899
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006900multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6901 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006902 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6903 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006904 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6905 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006906 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006907 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006908 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6909 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6910 vectoraddr:$src2))]>, EVEX, EVEX_K,
6911 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006912}
Cameron McInally45325962014-03-26 13:50:50 +00006913
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006914multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6915 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6916 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006917 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006918 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006919 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006920let Predicates = [HasVLX] in {
6921 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006922 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006923 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006924 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006925 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006926 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006927 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006928 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006929}
Cameron McInally45325962014-03-26 13:50:50 +00006930}
6931
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006932multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6933 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006934 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006935 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006936 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006937 mgatherv8i64>, EVEX_V512;
6938let Predicates = [HasVLX] in {
6939 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006940 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006941 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006942 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006943 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006944 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006945 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6946 vx64xmem, mgatherv2i64>, EVEX_V128;
6947}
Cameron McInally45325962014-03-26 13:50:50 +00006948}
Michael Liao5bf95782014-12-04 05:20:33 +00006949
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006950
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006951defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
6952 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
6953
6954defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
6955 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006956
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006957multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6958 X86MemOperand memop, PatFrag ScatterNode> {
6959
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006960let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006961
6962 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
6963 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006964 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006965 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
6966 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
6967 _.KRCWM:$mask, vectoraddr:$dst))]>,
6968 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006969}
6970
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006971multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
6972 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6973 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006974 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006975 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006976 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006977let Predicates = [HasVLX] in {
6978 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006979 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006980 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006981 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006982 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006983 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006984 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006985 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006986}
Cameron McInally45325962014-03-26 13:50:50 +00006987}
6988
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006989multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
6990 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006991 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006992 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006993 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006994 mscatterv8i64>, EVEX_V512;
6995let Predicates = [HasVLX] in {
6996 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006997 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006998 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006999 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007000 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007001 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007002 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7003 vx64xmem, mscatterv2i64>, EVEX_V128;
7004}
Cameron McInally45325962014-03-26 13:50:50 +00007005}
7006
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007007defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7008 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007009
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007010defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7011 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007012
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007013// prefetch
7014multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7015 RegisterClass KRC, X86MemOperand memop> {
7016 let Predicates = [HasPFI], hasSideEffects = 1 in
7017 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007018 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007019 []>, EVEX, EVEX_K;
7020}
7021
7022defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007023 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007024
7025defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007026 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007027
7028defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007029 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007030
7031defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007032 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007033
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007034defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007035 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007036
7037defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007038 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007039
7040defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007041 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007042
7043defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007044 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007045
7046defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007047 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007048
7049defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007050 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007051
7052defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007053 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007054
7055defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007056 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007057
7058defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007059 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007060
7061defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007062 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007063
7064defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007065 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007066
7067defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007068 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007069
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007070// Helper fragments to match sext vXi1 to vXiY.
7071def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7072def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
7073
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007074multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007075def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007076 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007077 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7078}
Michael Liao5bf95782014-12-04 05:20:33 +00007079
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007080multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7081 string OpcodeStr, Predicate prd> {
7082let Predicates = [prd] in
7083 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7084
7085 let Predicates = [prd, HasVLX] in {
7086 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7087 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7088 }
7089}
7090
7091multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7092 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7093 HasBWI>;
7094 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7095 HasBWI>, VEX_W;
7096 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7097 HasDQI>;
7098 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7099 HasDQI>, VEX_W;
7100}
Michael Liao5bf95782014-12-04 05:20:33 +00007101
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007102defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007103
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007104multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007105 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7106 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7107 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7108}
7109
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007110// Use 512bit version to implement 128/256 bit in case NoVLX.
7111multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007112 X86VectorVTInfo _> {
7113
7114 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7115 (_.KVT (COPY_TO_REGCLASS
7116 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007117 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007118 _.RC:$src, _.SubRegIdx)),
7119 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007120}
7121
7122multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007123 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7124 let Predicates = [prd] in
7125 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7126 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007127
7128 let Predicates = [prd, HasVLX] in {
7129 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007130 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007131 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007132 EVEX_V128;
7133 }
7134 let Predicates = [prd, NoVLX] in {
7135 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7136 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007137 }
7138}
7139
7140defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7141 avx512vl_i8_info, HasBWI>;
7142defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7143 avx512vl_i16_info, HasBWI>, VEX_W;
7144defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7145 avx512vl_i32_info, HasDQI>;
7146defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7147 avx512vl_i64_info, HasDQI>, VEX_W;
7148
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007149//===----------------------------------------------------------------------===//
7150// AVX-512 - COMPRESS and EXPAND
7151//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007152
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007153multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7154 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007155 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007156 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007157 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007158
Craig Toppere1cac152016-06-07 07:27:54 +00007159 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007160 def mr : AVX5128I<opc, MRMDestMem, (outs),
7161 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007162 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007163 []>, EVEX_CD8<_.EltSize, CD8VT1>;
7164
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007165 def mrk : AVX5128I<opc, MRMDestMem, (outs),
7166 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007167 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00007168 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007169 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007170 addr:$dst)]>,
7171 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007172}
7173
7174multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
7175 AVX512VLVectorVTInfo VTInfo> {
7176 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7177
7178 let Predicates = [HasVLX] in {
7179 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7180 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7181 }
7182}
7183
7184defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
7185 EVEX;
7186defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
7187 EVEX, VEX_W;
7188defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
7189 EVEX;
7190defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
7191 EVEX, VEX_W;
7192
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007193// expand
7194multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7195 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007196 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007197 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007198 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00007199
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007200 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7201 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
7202 (_.VT (X86expand (_.VT (bitconvert
7203 (_.LdFrag addr:$src1)))))>,
7204 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007205}
7206
7207multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
7208 AVX512VLVectorVTInfo VTInfo> {
7209 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7210
7211 let Predicates = [HasVLX] in {
7212 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7213 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7214 }
7215}
7216
7217defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
7218 EVEX;
7219defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
7220 EVEX, VEX_W;
7221defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
7222 EVEX;
7223defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
7224 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007225
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007226//handle instruction reg_vec1 = op(reg_vec,imm)
7227// op(mem_vec,imm)
7228// op(broadcast(eltVt),imm)
7229//all instruction created with FROUND_CURRENT
7230multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007231 X86VectorVTInfo _>{
7232 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007233 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7234 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00007235 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007236 (OpNode (_.VT _.RC:$src1),
7237 (i32 imm:$src2),
7238 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007239 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7240 (ins _.MemOp:$src1, i32u8imm:$src2),
7241 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
7242 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
7243 (i32 imm:$src2),
7244 (i32 FROUND_CURRENT))>;
7245 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7246 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
7247 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
7248 "${src1}"##_.BroadcastStr##", $src2",
7249 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
7250 (i32 imm:$src2),
7251 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007252 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007253}
7254
7255//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7256multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7257 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007258 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007259 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7260 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007261 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007262 "$src1, {sae}, $src2",
7263 (OpNode (_.VT _.RC:$src1),
7264 (i32 imm:$src2),
7265 (i32 FROUND_NO_EXC))>, EVEX_B;
7266}
7267
7268multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
7269 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7270 let Predicates = [prd] in {
7271 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7272 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7273 EVEX_V512;
7274 }
7275 let Predicates = [prd, HasVLX] in {
7276 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
7277 EVEX_V128;
7278 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
7279 EVEX_V256;
7280 }
7281}
7282
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007283//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7284// op(reg_vec2,mem_vec,imm)
7285// op(reg_vec2,broadcast(eltVt),imm)
7286//all instruction created with FROUND_CURRENT
7287multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007288 X86VectorVTInfo _>{
7289 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007290 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007291 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007292 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7293 (OpNode (_.VT _.RC:$src1),
7294 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007295 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007296 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007297 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7298 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7299 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7300 (OpNode (_.VT _.RC:$src1),
7301 (_.VT (bitconvert (_.LdFrag addr:$src2))),
7302 (i32 imm:$src3),
7303 (i32 FROUND_CURRENT))>;
7304 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7305 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7306 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7307 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7308 (OpNode (_.VT _.RC:$src1),
7309 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7310 (i32 imm:$src3),
7311 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007312 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007313}
7314
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007315//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7316// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00007317multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
7318 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00007319 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00007320 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7321 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
7322 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7323 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7324 (SrcInfo.VT SrcInfo.RC:$src2),
7325 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007326 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7327 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
7328 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7329 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7330 (SrcInfo.VT (bitconvert
7331 (SrcInfo.LdFrag addr:$src2))),
7332 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00007333 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00007334}
7335
7336//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7337// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007338// op(reg_vec2,broadcast(eltVt),imm)
7339multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007340 X86VectorVTInfo _>:
7341 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
7342
Craig Topper05948fb2016-08-02 05:11:15 +00007343 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00007344 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7345 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7346 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7347 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7348 (OpNode (_.VT _.RC:$src1),
7349 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7350 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007351}
7352
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007353//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7354// op(reg_vec2,mem_scalar,imm)
7355//all instruction created with FROUND_CURRENT
7356multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007357 X86VectorVTInfo _> {
7358 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007359 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007360 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007361 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7362 (OpNode (_.VT _.RC:$src1),
7363 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007364 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007365 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007366 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7367 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7368 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7369 (OpNode (_.VT _.RC:$src1),
7370 (_.VT (scalar_to_vector
7371 (_.ScalarLdFrag addr:$src2))),
7372 (i32 imm:$src3),
7373 (i32 FROUND_CURRENT))>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007374
Craig Toppere1cac152016-06-07 07:27:54 +00007375 let isAsmParserOnly = 1, mayLoad = 1, hasSideEffects = 0 in {
7376 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
7377 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7378 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7379 []>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007380 }
Craig Topper05948fb2016-08-02 05:11:15 +00007381 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007382}
7383
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007384//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7385multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7386 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007387 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007388 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007389 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007390 OpcodeStr, "$src3, {sae}, $src2, $src1",
7391 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007392 (OpNode (_.VT _.RC:$src1),
7393 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007394 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007395 (i32 FROUND_NO_EXC))>, EVEX_B;
7396}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007397//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7398multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
7399 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007400 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7401 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007402 OpcodeStr, "$src3, {sae}, $src2, $src1",
7403 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007404 (OpNode (_.VT _.RC:$src1),
7405 (_.VT _.RC:$src2),
7406 (i32 imm:$src3),
7407 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007408}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007409
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007410multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
7411 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007412 let Predicates = [prd] in {
7413 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00007414 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007415 EVEX_V512;
7416
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007417 }
7418 let Predicates = [prd, HasVLX] in {
7419 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007420 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007421 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007422 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007423 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007424}
7425
Igor Breger2ae0fe32015-08-31 11:14:02 +00007426multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7427 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7428 let Predicates = [HasBWI] in {
7429 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7430 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7431 }
7432 let Predicates = [HasBWI, HasVLX] in {
7433 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7434 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7435 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7436 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7437 }
7438}
7439
Igor Breger00d9f842015-06-08 14:03:17 +00007440multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7441 bits<8> opc, SDNode OpNode>{
7442 let Predicates = [HasAVX512] in {
7443 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7444 }
7445 let Predicates = [HasAVX512, HasVLX] in {
7446 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7447 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7448 }
7449}
7450
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007451multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7452 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7453 let Predicates = [prd] in {
7454 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7455 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007456 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007457}
7458
Igor Breger1e58e8a2015-09-02 11:18:55 +00007459multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7460 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7461 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7462 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7463 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7464 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007465}
7466
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007467
Igor Breger1e58e8a2015-09-02 11:18:55 +00007468defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7469 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7470defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7471 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7472defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7473 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7474
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007475
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007476defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7477 0x50, X86VRange, HasDQI>,
7478 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7479defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7480 0x50, X86VRange, HasDQI>,
7481 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7482
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007483defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7484 0x51, X86VRange, HasDQI>,
7485 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7486defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7487 0x51, X86VRange, HasDQI>,
7488 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7489
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007490defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7491 0x57, X86Reduces, HasDQI>,
7492 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7493defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7494 0x57, X86Reduces, HasDQI>,
7495 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007496
Igor Breger1e58e8a2015-09-02 11:18:55 +00007497defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7498 0x27, X86GetMants, HasAVX512>,
7499 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7500defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7501 0x27, X86GetMants, HasAVX512>,
7502 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7503
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007504multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7505 bits<8> opc, SDNode OpNode = X86Shuf128>{
7506 let Predicates = [HasAVX512] in {
7507 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7508
7509 }
7510 let Predicates = [HasAVX512, HasVLX] in {
7511 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7512 }
7513}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007514let Predicates = [HasAVX512] in {
7515def : Pat<(v16f32 (ffloor VR512:$src)),
7516 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7517def : Pat<(v16f32 (fnearbyint VR512:$src)),
7518 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7519def : Pat<(v16f32 (fceil VR512:$src)),
7520 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7521def : Pat<(v16f32 (frint VR512:$src)),
7522 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7523def : Pat<(v16f32 (ftrunc VR512:$src)),
7524 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7525
7526def : Pat<(v8f64 (ffloor VR512:$src)),
7527 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7528def : Pat<(v8f64 (fnearbyint VR512:$src)),
7529 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7530def : Pat<(v8f64 (fceil VR512:$src)),
7531 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7532def : Pat<(v8f64 (frint VR512:$src)),
7533 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7534def : Pat<(v8f64 (ftrunc VR512:$src)),
7535 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7536}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007537
7538defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7539 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7540defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7541 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7542defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7543 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7544defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7545 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007546
Craig Topperc48fa892015-12-27 19:45:21 +00007547multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007548 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7549 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007550}
7551
Craig Topperc48fa892015-12-27 19:45:21 +00007552defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007553 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007554defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007555 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007556
Craig Topper7a299302016-06-09 07:06:38 +00007557multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00007558 let Predicates = p in
7559 def NAME#_.VTName#rri:
7560 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7561 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7562 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7563}
7564
Craig Topper7a299302016-06-09 07:06:38 +00007565multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
7566 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
7567 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
7568 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00007569
Craig Topper7a299302016-06-09 07:06:38 +00007570defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007571 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00007572 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
7573 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
7574 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
7575 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
7576 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007577 EVEX_CD8<8, CD8VF>;
7578
Igor Bregerf3ded812015-08-31 13:09:30 +00007579defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7580 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7581
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007582multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7583 X86VectorVTInfo _> {
7584 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007585 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007586 "$src1", "$src1",
7587 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7588
Craig Toppere1cac152016-06-07 07:27:54 +00007589 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7590 (ins _.MemOp:$src1), OpcodeStr,
7591 "$src1", "$src1",
7592 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7593 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007594}
7595
7596multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7597 X86VectorVTInfo _> :
7598 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00007599 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7600 (ins _.ScalarMemOp:$src1), OpcodeStr,
7601 "${src1}"##_.BroadcastStr,
7602 "${src1}"##_.BroadcastStr,
7603 (_.VT (OpNode (X86VBroadcast
7604 (_.ScalarLdFrag addr:$src1))))>,
7605 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007606}
7607
7608multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7609 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7610 let Predicates = [prd] in
7611 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7612
7613 let Predicates = [prd, HasVLX] in {
7614 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7615 EVEX_V256;
7616 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7617 EVEX_V128;
7618 }
7619}
7620
7621multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7622 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7623 let Predicates = [prd] in
7624 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7625 EVEX_V512;
7626
7627 let Predicates = [prd, HasVLX] in {
7628 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7629 EVEX_V256;
7630 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7631 EVEX_V128;
7632 }
7633}
7634
7635multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7636 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007637 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007638 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007639 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7640 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007641}
7642
7643multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7644 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007645 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7646 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007647}
7648
7649multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7650 bits<8> opc_d, bits<8> opc_q,
7651 string OpcodeStr, SDNode OpNode> {
7652 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7653 HasAVX512>,
7654 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7655 HasBWI>;
7656}
7657
7658defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7659
7660def : Pat<(xor
7661 (bc_v16i32 (v16i1sextv16i32)),
7662 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
7663 (VPABSDZrr VR512:$src)>;
7664def : Pat<(xor
7665 (bc_v8i64 (v8i1sextv8i64)),
7666 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7667 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00007668
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007669multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7670
7671 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007672}
7673
7674defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7675defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7676
Igor Breger24cab0f2015-11-16 07:22:00 +00007677//===---------------------------------------------------------------------===//
7678// Replicate Single FP - MOVSHDUP and MOVSLDUP
7679//===---------------------------------------------------------------------===//
7680multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7681 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7682 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007683}
7684
7685defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7686defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007687
7688//===----------------------------------------------------------------------===//
7689// AVX-512 - MOVDDUP
7690//===----------------------------------------------------------------------===//
7691
7692multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7693 X86VectorVTInfo _> {
7694 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7695 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7696 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007697 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7698 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7699 (_.VT (OpNode (_.VT (scalar_to_vector
7700 (_.ScalarLdFrag addr:$src)))))>,
7701 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00007702}
7703
7704multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7705 AVX512VLVectorVTInfo VTInfo> {
7706
7707 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7708
7709 let Predicates = [HasAVX512, HasVLX] in {
7710 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7711 EVEX_V256;
7712 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7713 EVEX_V128;
7714 }
7715}
7716
7717multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7718 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7719 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007720}
7721
7722defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7723
7724def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7725 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7726def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7727 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7728
Igor Bregerf2460112015-07-26 14:41:44 +00007729//===----------------------------------------------------------------------===//
7730// AVX-512 - Unpack Instructions
7731//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00007732defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
7733 SSE_ALU_ITINS_S>;
7734defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
7735 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00007736
7737defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7738 SSE_INTALU_ITINS_P, HasBWI>;
7739defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7740 SSE_INTALU_ITINS_P, HasBWI>;
7741defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7742 SSE_INTALU_ITINS_P, HasBWI>;
7743defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7744 SSE_INTALU_ITINS_P, HasBWI>;
7745
7746defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7747 SSE_INTALU_ITINS_P, HasAVX512>;
7748defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7749 SSE_INTALU_ITINS_P, HasAVX512>;
7750defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7751 SSE_INTALU_ITINS_P, HasAVX512>;
7752defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7753 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007754
7755//===----------------------------------------------------------------------===//
7756// AVX-512 - Extract & Insert Integer Instructions
7757//===----------------------------------------------------------------------===//
7758
7759multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7760 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00007761 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7762 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7763 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7764 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7765 imm:$src2)))),
7766 addr:$dst)]>,
7767 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007768}
7769
7770multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7771 let Predicates = [HasBWI] in {
7772 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7773 (ins _.RC:$src1, u8imm:$src2),
7774 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7775 [(set GR32orGR64:$dst,
7776 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7777 EVEX, TAPD;
7778
7779 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7780 }
7781}
7782
7783multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7784 let Predicates = [HasBWI] in {
7785 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
7786 (ins _.RC:$src1, u8imm:$src2),
7787 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7788 [(set GR32orGR64:$dst,
7789 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
7790 EVEX, PD;
7791
Craig Topper99f6b622016-05-01 01:03:56 +00007792 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00007793 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
7794 (ins _.RC:$src1, u8imm:$src2),
7795 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7796 EVEX, TAPD;
7797
Igor Bregerdefab3c2015-10-08 12:55:01 +00007798 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
7799 }
7800}
7801
7802multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
7803 RegisterClass GRC> {
7804 let Predicates = [HasDQI] in {
7805 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
7806 (ins _.RC:$src1, u8imm:$src2),
7807 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7808 [(set GRC:$dst,
7809 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
7810 EVEX, TAPD;
7811
Craig Toppere1cac152016-06-07 07:27:54 +00007812 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
7813 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7814 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7815 [(store (extractelt (_.VT _.RC:$src1),
7816 imm:$src2),addr:$dst)]>,
7817 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007818 }
7819}
7820
7821defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
7822defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
7823defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
7824defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
7825
7826multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7827 X86VectorVTInfo _, PatFrag LdFrag> {
7828 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
7829 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7830 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7831 [(set _.RC:$dst,
7832 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
7833 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
7834}
7835
7836multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7837 X86VectorVTInfo _, PatFrag LdFrag> {
7838 let Predicates = [HasBWI] in {
7839 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7840 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
7841 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7842 [(set _.RC:$dst,
7843 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
7844
7845 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
7846 }
7847}
7848
7849multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
7850 X86VectorVTInfo _, RegisterClass GRC> {
7851 let Predicates = [HasDQI] in {
7852 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7853 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
7854 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7855 [(set _.RC:$dst,
7856 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
7857 EVEX_4V, TAPD;
7858
7859 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
7860 _.ScalarLdFrag>, TAPD;
7861 }
7862}
7863
7864defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
7865 extloadi8>, TAPD;
7866defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
7867 extloadi16>, PD;
7868defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
7869defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00007870//===----------------------------------------------------------------------===//
7871// VSHUFPS - VSHUFPD Operations
7872//===----------------------------------------------------------------------===//
7873multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7874 AVX512VLVectorVTInfo VTInfo_FP>{
7875 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
7876 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
7877 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00007878}
7879
7880defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
7881defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007882//===----------------------------------------------------------------------===//
7883// AVX-512 - Byte shift Left/Right
7884//===----------------------------------------------------------------------===//
7885
7886multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
7887 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
7888 def rr : AVX512<opc, MRMr,
7889 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
7890 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7891 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007892 def rm : AVX512<opc, MRMm,
7893 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
7894 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7895 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00007896 (_.VT (bitconvert (_.LdFrag addr:$src1))),
7897 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007898}
7899
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007900multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007901 Format MRMm, string OpcodeStr, Predicate prd>{
7902 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007903 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00007904 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007905 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007906 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00007907 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007908 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00007909 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007910 }
7911}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007912defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007913 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007914defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007915 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7916
7917
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007918multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00007919 string OpcodeStr, X86VectorVTInfo _dst,
7920 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00007921 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00007922 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007923 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007924 [(set _dst.RC:$dst,(_dst.VT
7925 (OpNode (_src.VT _src.RC:$src1),
7926 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007927 def rm : AVX512BI<opc, MRMSrcMem,
7928 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
7929 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7930 [(set _dst.RC:$dst,(_dst.VT
7931 (OpNode (_src.VT _src.RC:$src1),
7932 (_src.VT (bitconvert
7933 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007934}
7935
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007936multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007937 string OpcodeStr, Predicate prd> {
7938 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00007939 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
7940 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007941 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00007942 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
7943 v32i8x_info>, EVEX_V256;
7944 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
7945 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007946 }
7947}
7948
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007949defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007950 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007951
7952multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007953 X86VectorVTInfo _>{
7954 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00007955 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7956 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007957 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007958 (OpNode (_.VT _.RC:$src1),
7959 (_.VT _.RC:$src2),
7960 (_.VT _.RC:$src3),
7961 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00007962 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7963 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
7964 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
7965 (OpNode (_.VT _.RC:$src1),
7966 (_.VT _.RC:$src2),
7967 (_.VT (bitconvert (_.LdFrag addr:$src3))),
7968 (i8 imm:$src4))>,
7969 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7970 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7971 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
7972 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7973 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7974 (OpNode (_.VT _.RC:$src1),
7975 (_.VT _.RC:$src2),
7976 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7977 (i8 imm:$src4))>, EVEX_B,
7978 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007979 }// Constraints = "$src1 = $dst"
7980}
7981
7982multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
7983 let Predicates = [HasAVX512] in
7984 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
7985 let Predicates = [HasAVX512, HasVLX] in {
7986 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
7987 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
7988 }
7989}
7990
7991defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
7992defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
7993
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007994//===----------------------------------------------------------------------===//
7995// AVX-512 - FixupImm
7996//===----------------------------------------------------------------------===//
7997
7998multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007999 X86VectorVTInfo _>{
8000 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008001 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8002 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8003 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8004 (OpNode (_.VT _.RC:$src1),
8005 (_.VT _.RC:$src2),
8006 (_.IntVT _.RC:$src3),
8007 (i32 imm:$src4),
8008 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008009 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8010 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8011 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8012 (OpNode (_.VT _.RC:$src1),
8013 (_.VT _.RC:$src2),
8014 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
8015 (i32 imm:$src4),
8016 (i32 FROUND_CURRENT))>;
8017 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8018 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8019 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8020 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8021 (OpNode (_.VT _.RC:$src1),
8022 (_.VT _.RC:$src2),
8023 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8024 (i32 imm:$src4),
8025 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008026 } // Constraints = "$src1 = $dst"
8027}
8028
8029multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00008030 SDNode OpNode, X86VectorVTInfo _>{
8031let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008032 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8033 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008034 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008035 "$src2, $src3, {sae}, $src4",
8036 (OpNode (_.VT _.RC:$src1),
8037 (_.VT _.RC:$src2),
8038 (_.IntVT _.RC:$src3),
8039 (i32 imm:$src4),
8040 (i32 FROUND_NO_EXC))>, EVEX_B;
8041 }
8042}
8043
8044multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
8045 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00008046 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
8047 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008048 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8049 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8050 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8051 (OpNode (_.VT _.RC:$src1),
8052 (_.VT _.RC:$src2),
8053 (_src3VT.VT _src3VT.RC:$src3),
8054 (i32 imm:$src4),
8055 (i32 FROUND_CURRENT))>;
8056
8057 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8058 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8059 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
8060 "$src2, $src3, {sae}, $src4",
8061 (OpNode (_.VT _.RC:$src1),
8062 (_.VT _.RC:$src2),
8063 (_src3VT.VT _src3VT.RC:$src3),
8064 (i32 imm:$src4),
8065 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00008066 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8067 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8068 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8069 (OpNode (_.VT _.RC:$src1),
8070 (_.VT _.RC:$src2),
8071 (_src3VT.VT (scalar_to_vector
8072 (_src3VT.ScalarLdFrag addr:$src3))),
8073 (i32 imm:$src4),
8074 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008075 }
8076}
8077
8078multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
8079 let Predicates = [HasAVX512] in
8080 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8081 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8082 AVX512AIi8Base, EVEX_4V, EVEX_V512;
8083 let Predicates = [HasAVX512, HasVLX] in {
8084 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
8085 AVX512AIi8Base, EVEX_4V, EVEX_V128;
8086 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
8087 AVX512AIi8Base, EVEX_4V, EVEX_V256;
8088 }
8089}
8090
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008091defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8092 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008093 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008094defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8095 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008096 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008097defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008098 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008099defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008100 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00008101
8102
8103
8104// Patterns used to select SSE scalar fp arithmetic instructions from
8105// either:
8106//
8107// (1) a scalar fp operation followed by a blend
8108//
8109// The effect is that the backend no longer emits unnecessary vector
8110// insert instructions immediately after SSE scalar fp instructions
8111// like addss or mulss.
8112//
8113// For example, given the following code:
8114// __m128 foo(__m128 A, __m128 B) {
8115// A[0] += B[0];
8116// return A;
8117// }
8118//
8119// Previously we generated:
8120// addss %xmm0, %xmm1
8121// movss %xmm1, %xmm0
8122//
8123// We now generate:
8124// addss %xmm1, %xmm0
8125//
8126// (2) a vector packed single/double fp operation followed by a vector insert
8127//
8128// The effect is that the backend converts the packed fp instruction
8129// followed by a vector insert into a single SSE scalar fp instruction.
8130//
8131// For example, given the following code:
8132// __m128 foo(__m128 A, __m128 B) {
8133// __m128 C = A + B;
8134// return (__m128) {c[0], a[1], a[2], a[3]};
8135// }
8136//
8137// Previously we generated:
8138// addps %xmm0, %xmm1
8139// movss %xmm1, %xmm0
8140//
8141// We now generate:
8142// addss %xmm1, %xmm0
8143
8144// TODO: Some canonicalization in lowering would simplify the number of
8145// patterns we have to try to match.
8146multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
8147 let Predicates = [HasAVX512] in {
8148 // extracted scalar math op with insert via blend
8149 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
8150 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
8151 FR32:$src))), (i8 1))),
8152 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
8153 (COPY_TO_REGCLASS FR32:$src, VR128))>;
8154
8155 // vector math op with insert via movss
8156 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst),
8157 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)))),
8158 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8159
8160 // vector math op with insert via blend
8161 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst),
8162 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)), (i8 1))),
8163 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8164 }
8165}
8166
8167defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
8168defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
8169defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
8170defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
8171
8172multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
8173 let Predicates = [HasAVX512] in {
8174 // extracted scalar math op with insert via movsd
8175 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8176 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8177 FR64:$src))))),
8178 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8179 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8180
8181 // extracted scalar math op with insert via blend
8182 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8183 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8184 FR64:$src))), (i8 1))),
8185 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8186 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8187
8188 // vector math op with insert via movsd
8189 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst),
8190 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)))),
8191 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8192
8193 // vector math op with insert via blend
8194 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst),
8195 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)), (i8 1))),
8196 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8197 }
8198}
8199
8200defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
8201defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
8202defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
8203defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;