blob: 366b0b7148735a092182e23dcfa30941e0b5a2cb [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000065
66 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
67
68 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
69 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000071 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
72 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000073 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000074 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000075 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000076 }
77 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000078}
79
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000080X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000081 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000082 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000083 X86ScalarSSEf64 = Subtarget->hasSSE2();
84 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000085 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000086
Anton Korobeynikov2365f512007-07-14 14:06:15 +000087 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000090 // Set up the TargetLowering object.
91
92 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000094 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000095 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000096 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000097
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000098 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000099 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 setUseUnderscoreSetJmp(false);
101 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000102 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000103 // MS runtime is weird: it exports _setjmp, but longjmp!
104 setUseUnderscoreSetJmp(true);
105 setUseUnderscoreLongJmp(false);
106 } else {
107 setUseUnderscoreSetJmp(true);
108 setUseUnderscoreLongJmp(true);
109 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000110
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000111 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000122 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
126 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000127
128 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
130 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
132 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000135
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000136 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
137 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
139 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000141
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
144 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000145 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000146 // We have an algorithm for SSE2->double, and we turn this into a
147 // 64-bit FILD followed by conditional FADD for other targets.
148 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000149 // We have an algorithm for SSE2, and we turn this into a 64-bit
150 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000153
154 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
155 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000158
Devang Patel6a784892009-06-05 18:48:29 +0000159 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 // SSE has no i16 to fp conversion, only i32
161 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000169 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000172 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000173
Dale Johannesen73328d12007-09-19 23:55:34 +0000174 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
175 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
177 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000178
Evan Cheng02568ff2006-01-30 22:13:22 +0000179 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
180 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
182 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000183
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000184 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000186 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000188 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 }
192
193 // Handle FP_TO_UINT by promoting the destination to a larger signed
194 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000198
Evan Cheng25ab6902006-09-08 06:48:29 +0000199 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000202 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000203 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000204 // Expand FP_TO_UINT into a select.
205 // FIXME: We would like to use a Custom expander here eventually to do
206 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000208 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000209 // With SSE3 we can use fisttpll to convert to a signed i64; without
210 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213
Chris Lattner399610a2006-12-05 18:22:22 +0000214 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000215 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
217 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000218 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
221 if (Subtarget->hasMMX() && !DisableMMX)
222 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
223 else
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000225 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000226 }
Chris Lattner21f66852005-12-23 05:15:23 +0000227
Dan Gohmanb00ee212008-02-18 19:34:53 +0000228 // Scalar integer divide and remainder are lowered to use operations that
229 // produce two results, to match the available instructions. This exposes
230 // the two-result form to trivial CSE, which is able to combine x/y and x%y
231 // into a single instruction.
232 //
233 // Scalar integer multiply-high is also lowered to use two-result
234 // operations, to match the available instructions. However, plain multiply
235 // (low) operations are left as Legal, as there are single-result
236 // instructions for this in x86. Using the two-result multiply instructions
237 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::SREM , MVT::i8 , Expand);
243 setOperationAction(ISD::UREM , MVT::i8 , Expand);
244 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::SREM , MVT::i16 , Expand);
249 setOperationAction(ISD::UREM , MVT::i16 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::SREM , MVT::i32 , Expand);
255 setOperationAction(ISD::UREM , MVT::i32 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::SREM , MVT::i64 , Expand);
261 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000262
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
264 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
265 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
266 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
272 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
273 setOperationAction(ISD::FREM , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f64 , Expand);
275 setOperationAction(ISD::FREM , MVT::f80 , Expand);
276 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
279 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
280 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000282 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000300 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
302 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
305 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000306 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
308 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
313 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000316
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000317 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
319 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
320 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000322 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
324 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000325 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
328 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
329 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
330 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000333 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
335 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000337 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000342
Evan Chengd2cde682008-03-10 19:38:10 +0000343 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000345
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000346 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000348 // On X86 and X86-64, atomic operations are lowered to locked instructions.
349 // Locked instructions, in turn, have implicit fence semantics (all memory
350 // operations are flushed before issuing the locked instruction, and they
351 // are not buffered), so we can fold away the common pattern of
352 // fence-atomic-fence.
353 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000354
Mon P Wang63307c32008-05-05 19:05:59 +0000355 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000366 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 }
375
Evan Cheng3c992d22006-03-07 02:02:57 +0000376 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000377 if (!Subtarget->isTargetDarwin() &&
378 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000379 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000381 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000382
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
384 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
385 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
386 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000387 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 setExceptionPointerRegister(X86::RAX);
389 setExceptionSelectorRegister(X86::RDX);
390 } else {
391 setExceptionPointerRegister(X86::EAX);
392 setExceptionSelectorRegister(X86::EDX);
393 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000396
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000400
Nate Begemanacc398c2006-01-25 18:21:52 +0000401 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART , MVT::Other, Custom);
403 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000404 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::VAARG , MVT::Other, Custom);
406 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000407 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::VAARG , MVT::Other, Expand);
409 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000410 }
Evan Chengae642192007-03-02 23:16:35 +0000411
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
413 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000414 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000416 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000418 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000420
Evan Chengc7ce29b2009-02-13 22:36:38 +0000421 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000422 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000423 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
425 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000426
Evan Cheng223547a2006-01-31 22:28:30 +0000427 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::FABS , MVT::f64, Custom);
429 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000430
431 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::FNEG , MVT::f64, Custom);
433 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000434
Evan Cheng68c47cb2007-01-05 07:55:56 +0000435 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
437 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000438
Evan Chengd25e9e82006-02-02 00:28:23 +0000439 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FSIN , MVT::f64, Expand);
441 setOperationAction(ISD::FCOS , MVT::f64, Expand);
442 setOperationAction(ISD::FSIN , MVT::f32, Expand);
443 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000444
Chris Lattnera54aa942006-01-29 06:26:08 +0000445 // Expand FP immediates into loads from the stack, except for the special
446 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000447 addLegalFPImmediate(APFloat(+0.0)); // xorpd
448 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000449 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000450 // Use SSE for f32, x87 for f64.
451 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
453 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000454
455 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000457
458 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000460
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
465 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
467 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::FSIN , MVT::f32, Expand);
469 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
Nate Begemane1795842008-02-14 08:57:00 +0000471 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000472 addLegalFPImmediate(APFloat(+0.0f)); // xorps
473 addLegalFPImmediate(APFloat(+0.0)); // FLD0
474 addLegalFPImmediate(APFloat(+1.0)); // FLD1
475 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
476 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
477
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
480 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000482 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000484 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
486 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000487
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
489 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
490 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000492
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000493 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
495 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000496 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000497 addLegalFPImmediate(APFloat(+0.0)); // FLD0
498 addLegalFPImmediate(APFloat(+1.0)); // FLD1
499 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
500 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000501 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
502 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
503 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
504 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000505 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000506
Dale Johannesen59a58732007-08-05 18:49:15 +0000507 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000508 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
510 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
511 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000512 {
513 bool ignored;
514 APFloat TmpFlt(+0.0);
515 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
516 &ignored);
517 addLegalFPImmediate(TmpFlt); // FLD0
518 TmpFlt.changeSign();
519 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
520 APFloat TmpFlt2(+1.0);
521 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
522 &ignored);
523 addLegalFPImmediate(TmpFlt2); // FLD1
524 TmpFlt2.changeSign();
525 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
526 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000527
Evan Chengc7ce29b2009-02-13 22:36:38 +0000528 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
530 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000531 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000532 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000533
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000534 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
536 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000538
Owen Anderson825b72b2009-08-11 20:47:22 +0000539 setOperationAction(ISD::FLOG, MVT::f80, Expand);
540 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
542 setOperationAction(ISD::FEXP, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000544
Mon P Wangf007a8b2008-11-06 05:31:54 +0000545 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000546 // (for widening) or expand (for scalarization). Then we will selectively
547 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
549 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
550 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
565 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000598 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000599 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
604 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
605 setTruncStoreAction((MVT::SimpleValueType)VT,
606 (MVT::SimpleValueType)InnerVT, Expand);
607 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
608 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
609 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000610 }
611
Evan Chengc7ce29b2009-02-13 22:36:38 +0000612 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
613 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000614 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000615 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
616 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
617 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000618
Dale Johannesen76090172010-04-20 22:34:09 +0000619 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000620
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
622 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
623 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
624 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000625
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
627 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
628 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
629 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000630
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
632 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::AND, MVT::v8i8, Promote);
635 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
636 setOperationAction(ISD::AND, MVT::v4i16, Promote);
637 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
638 setOperationAction(ISD::AND, MVT::v2i32, Promote);
639 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
640 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::OR, MVT::v8i8, Promote);
643 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
644 setOperationAction(ISD::OR, MVT::v4i16, Promote);
645 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
646 setOperationAction(ISD::OR, MVT::v2i32, Promote);
647 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
648 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
651 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
652 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
653 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
654 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
655 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
656 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000657
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
659 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
660 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
661 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
662 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
663 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000665
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
667 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000670
Owen Anderson825b72b2009-08-11 20:47:22 +0000671 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000679
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
683 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
684 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
685 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
686 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000689
690 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
691 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
692 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000694 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
695 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000696 }
697
Evan Cheng92722532009-03-26 23:06:32 +0000698 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000700
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
702 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
703 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
704 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
705 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
706 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
707 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
708 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
709 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
710 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
711 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
712 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000713 }
714
Evan Cheng92722532009-03-26 23:06:32 +0000715 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000716 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000717
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000718 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
719 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000720 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
721 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000724
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
726 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
727 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
728 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
729 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
730 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
731 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
732 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
733 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
734 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
735 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
736 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
737 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
738 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
739 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
740 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000741
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
743 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000746
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
749 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000752
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000753 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
758
Evan Cheng2c3ae372006-04-12 21:21:57 +0000759 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
761 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000762 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000763 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000764 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000765 // Do not attempt to custom lower non-128-bit vectors
766 if (!VT.is128BitVector())
767 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 setOperationAction(ISD::BUILD_VECTOR,
769 VT.getSimpleVT().SimpleTy, Custom);
770 setOperationAction(ISD::VECTOR_SHUFFLE,
771 VT.getSimpleVT().SimpleTy, Custom);
772 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
773 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000774 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000775
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
778 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
780 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
781 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000782
Nate Begemancdd1eec2008-02-12 22:51:28 +0000783 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
785 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000786 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000787
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000788 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
790 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000791 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000792
793 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000794 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000795 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000796
Owen Andersond6662ad2009-08-10 20:46:15 +0000797 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000798 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000799 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000801 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000803 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000805 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000807 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000808
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000810
Evan Cheng2c3ae372006-04-12 21:21:57 +0000811 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
813 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
814 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
815 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000816
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
818 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000819 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
821 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000822 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000823 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000824
Nate Begeman14d12ca2008-02-11 04:19:36 +0000825 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000826 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
827 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
828 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
829 setOperationAction(ISD::FRINT, MVT::f32, Legal);
830 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
831 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
832 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
833 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
834 setOperationAction(ISD::FRINT, MVT::f64, Legal);
835 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
836
Nate Begeman14d12ca2008-02-11 04:19:36 +0000837 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000839
840 // i8 and i16 vectors are custom , because the source register and source
841 // source memory operand types are not the same width. f32 vectors are
842 // custom since the immediate controlling the insert encodes additional
843 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
846 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
847 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000848
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
852 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000853
854 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
856 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000857 }
858 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000859
Nate Begeman30a0de92008-07-17 16:51:19 +0000860 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000862 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000863
David Greene9b9838d2009-06-29 16:47:10 +0000864 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
866 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
867 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
868 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000869
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
871 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
872 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
873 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
874 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
875 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
876 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
877 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
878 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
879 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
880 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
881 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
882 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
883 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
884 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000885
886 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
888 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
889 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
890 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
891 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
892 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
893 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
894 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
895 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
896 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
897 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
898 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
899 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
900 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000901
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
903 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
904 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
905 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
908 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
909 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
910 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000912
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
914 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
915 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
916 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
917 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
918 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000919
920#if 0
921 // Not sure we want to do this since there are no 256-bit integer
922 // operations in AVX
923
924 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
925 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
927 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000928
929 // Do not attempt to custom lower non-power-of-2 vectors
930 if (!isPowerOf2_32(VT.getVectorNumElements()))
931 continue;
932
933 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
934 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
935 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
936 }
937
938 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
940 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000941 }
David Greene9b9838d2009-06-29 16:47:10 +0000942#endif
943
944#if 0
945 // Not sure we want to do this since there are no 256-bit integer
946 // operations in AVX
947
948 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
949 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
951 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000952
953 if (!VT.is256BitVector()) {
954 continue;
955 }
956 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000958 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000962 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000964 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000966 }
967
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000969#endif
970 }
971
Evan Cheng6be2c582006-04-05 23:38:46 +0000972 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000973 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000974
Bill Wendling74c37652008-12-09 22:08:41 +0000975 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000976 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000977 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000978 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000980 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000981
Eli Friedman962f5492010-06-02 19:35:46 +0000982 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
983 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000984 //
Eli Friedman962f5492010-06-02 19:35:46 +0000985 // FIXME: We really should do custom legalization for addition and
986 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
987 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000988 if (Subtarget->is64Bit()) {
989 setOperationAction(ISD::SADDO, MVT::i64, Custom);
990 setOperationAction(ISD::UADDO, MVT::i64, Custom);
991 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
992 setOperationAction(ISD::USUBO, MVT::i64, Custom);
993 setOperationAction(ISD::SMULO, MVT::i64, Custom);
994 }
Bill Wendling41ea7e72008-11-24 19:21:46 +0000995
Evan Chengd54f2d52009-03-31 19:38:51 +0000996 if (!Subtarget->is64Bit()) {
997 // These libcalls are not available in 32-bit.
998 setLibcallName(RTLIB::SHL_I128, 0);
999 setLibcallName(RTLIB::SRL_I128, 0);
1000 setLibcallName(RTLIB::SRA_I128, 0);
1001 }
1002
Evan Cheng206ee9d2006-07-07 08:33:52 +00001003 // We have target-specific dag combine patterns for the following nodes:
1004 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001005 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001006 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001007 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001008 setTargetDAGCombine(ISD::SHL);
1009 setTargetDAGCombine(ISD::SRA);
1010 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001011 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001012 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001013 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001014 if (Subtarget->is64Bit())
1015 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001016
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001017 computeRegisterProperties();
1018
Evan Cheng87ed7162006-02-14 08:25:08 +00001019 // FIXME: These should be based on subtarget info. Plus, the values should
1020 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001021 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001022 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001023 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001024 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001025 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001026}
1027
Scott Michel5b8f82e2008-03-10 15:42:14 +00001028
Owen Anderson825b72b2009-08-11 20:47:22 +00001029MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1030 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001031}
1032
1033
Evan Cheng29286502008-01-23 23:17:41 +00001034/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1035/// the desired ByVal argument alignment.
1036static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1037 if (MaxAlign == 16)
1038 return;
1039 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1040 if (VTy->getBitWidth() == 128)
1041 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001042 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1043 unsigned EltAlign = 0;
1044 getMaxByValAlign(ATy->getElementType(), EltAlign);
1045 if (EltAlign > MaxAlign)
1046 MaxAlign = EltAlign;
1047 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1048 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1049 unsigned EltAlign = 0;
1050 getMaxByValAlign(STy->getElementType(i), EltAlign);
1051 if (EltAlign > MaxAlign)
1052 MaxAlign = EltAlign;
1053 if (MaxAlign == 16)
1054 break;
1055 }
1056 }
1057 return;
1058}
1059
1060/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1061/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001062/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1063/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001064unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001065 if (Subtarget->is64Bit()) {
1066 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001067 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001068 if (TyAlign > 8)
1069 return TyAlign;
1070 return 8;
1071 }
1072
Evan Cheng29286502008-01-23 23:17:41 +00001073 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001074 if (Subtarget->hasSSE1())
1075 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001076 return Align;
1077}
Chris Lattner2b02a442007-02-25 08:29:00 +00001078
Evan Chengf0df0312008-05-15 08:39:06 +00001079/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001080/// and store operations as a result of memset, memcpy, and memmove
1081/// lowering. If DstAlign is zero that means it's safe to destination
1082/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1083/// means there isn't a need to check it against alignment requirement,
1084/// probably because the source does not need to be loaded. If
1085/// 'NonScalarIntSafe' is true, that means it's safe to return a
1086/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1087/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1088/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001089/// It returns EVT::Other if the type should be determined using generic
1090/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001091EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001092X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1093 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001094 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001095 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001096 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001097 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1098 // linux. This is because the stack realignment code can't handle certain
1099 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001100 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001101 if (NonScalarIntSafe &&
1102 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001103 if (Size >= 16 &&
1104 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001105 ((DstAlign == 0 || DstAlign >= 16) &&
1106 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001107 Subtarget->getStackAlignment() >= 16) {
1108 if (Subtarget->hasSSE2())
1109 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001110 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001111 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001112 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001113 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001114 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001115 Subtarget->hasSSE2()) {
1116 // Do not use f64 to lower memcpy if source is string constant. It's
1117 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001118 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001119 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001120 }
Evan Chengf0df0312008-05-15 08:39:06 +00001121 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001122 return MVT::i64;
1123 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001124}
1125
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001126/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1127/// current function. The returned value is a member of the
1128/// MachineJumpTableInfo::JTEntryKind enum.
1129unsigned X86TargetLowering::getJumpTableEncoding() const {
1130 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1131 // symbol.
1132 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1133 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001134 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001135
1136 // Otherwise, use the normal jump table encoding heuristics.
1137 return TargetLowering::getJumpTableEncoding();
1138}
1139
Chris Lattner589c6f62010-01-26 06:28:43 +00001140/// getPICBaseSymbol - Return the X86-32 PIC base.
1141MCSymbol *
1142X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1143 MCContext &Ctx) const {
1144 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001145 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1146 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001147}
1148
1149
Chris Lattnerc64daab2010-01-26 05:02:42 +00001150const MCExpr *
1151X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1152 const MachineBasicBlock *MBB,
1153 unsigned uid,MCContext &Ctx) const{
1154 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1155 Subtarget->isPICStyleGOT());
1156 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1157 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001158 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1159 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001160}
1161
Evan Chengcc415862007-11-09 01:32:10 +00001162/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1163/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001164SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001165 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001166 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001167 // This doesn't have DebugLoc associated with it, but is not really the
1168 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001169 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001170 return Table;
1171}
1172
Chris Lattner589c6f62010-01-26 06:28:43 +00001173/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1174/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1175/// MCExpr.
1176const MCExpr *X86TargetLowering::
1177getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1178 MCContext &Ctx) const {
1179 // X86-64 uses RIP relative addressing based on the jump table label.
1180 if (Subtarget->isPICStyleRIPRel())
1181 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1182
1183 // Otherwise, the reference is relative to the PIC base.
1184 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1185}
1186
Bill Wendlingb4202b82009-07-01 18:50:55 +00001187/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001188unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001189 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001190}
1191
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001192bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1193 unsigned &Offset) const {
1194 if (!Subtarget->isTargetLinux())
1195 return false;
1196
1197 if (Subtarget->is64Bit()) {
1198 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1199 Offset = 0x28;
1200 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1201 AddressSpace = 256;
1202 else
1203 AddressSpace = 257;
1204 } else {
1205 // %gs:0x14 on i386
1206 Offset = 0x14;
1207 AddressSpace = 256;
1208 }
1209 return true;
1210}
1211
1212
Chris Lattner2b02a442007-02-25 08:29:00 +00001213//===----------------------------------------------------------------------===//
1214// Return Value Calling Convention Implementation
1215//===----------------------------------------------------------------------===//
1216
Chris Lattner59ed56b2007-02-28 04:55:35 +00001217#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001218
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001219bool
1220X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1221 const SmallVectorImpl<EVT> &OutTys,
1222 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
Dan Gohmand858e902010-04-17 15:26:15 +00001223 SelectionDAG &DAG) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001224 SmallVector<CCValAssign, 16> RVLocs;
1225 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1226 RVLocs, *DAG.getContext());
1227 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1228}
1229
Dan Gohman98ca4f22009-08-05 01:29:28 +00001230SDValue
1231X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001232 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001233 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001234 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001235 MachineFunction &MF = DAG.getMachineFunction();
1236 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001237
Chris Lattner9774c912007-02-27 05:28:59 +00001238 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001239 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1240 RVLocs, *DAG.getContext());
1241 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001242
Evan Chengdcea1632010-02-04 02:40:39 +00001243 // Add the regs to the liveout set for the function.
1244 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1245 for (unsigned i = 0; i != RVLocs.size(); ++i)
1246 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1247 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001248
Dan Gohman475871a2008-07-27 21:46:04 +00001249 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001250
Dan Gohman475871a2008-07-27 21:46:04 +00001251 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001252 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1253 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001254 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1255 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001256
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001257 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001258 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1259 CCValAssign &VA = RVLocs[i];
1260 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001261 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001262
Chris Lattner447ff682008-03-11 03:23:40 +00001263 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1264 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001265 if (VA.getLocReg() == X86::ST0 ||
1266 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001267 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1268 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001269 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001270 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001271 RetOps.push_back(ValToCopy);
1272 // Don't emit a copytoreg.
1273 continue;
1274 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001275
Evan Cheng242b38b2009-02-23 09:03:22 +00001276 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1277 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001278 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001279 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001280 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001281 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001282 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001283 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001284 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001285 }
1286
Dale Johannesendd64c412009-02-04 00:33:20 +00001287 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001288 Flag = Chain.getValue(1);
1289 }
Dan Gohman61a92132008-04-21 23:59:07 +00001290
1291 // The x86-64 ABI for returning structs by value requires that we copy
1292 // the sret argument into %rax for the return. We saved the argument into
1293 // a virtual register in the entry block, so now we copy the value out
1294 // and into %rax.
1295 if (Subtarget->is64Bit() &&
1296 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1297 MachineFunction &MF = DAG.getMachineFunction();
1298 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1299 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001300 assert(Reg &&
1301 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001302 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001303
Dale Johannesendd64c412009-02-04 00:33:20 +00001304 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001305 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001306
1307 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001308 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001309 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001310
Chris Lattner447ff682008-03-11 03:23:40 +00001311 RetOps[0] = Chain; // Update chain.
1312
1313 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001314 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001315 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001316
1317 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001318 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001319}
1320
Dan Gohman98ca4f22009-08-05 01:29:28 +00001321/// LowerCallResult - Lower the result values of a call into the
1322/// appropriate copies out of appropriate physical registers.
1323///
1324SDValue
1325X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001326 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001327 const SmallVectorImpl<ISD::InputArg> &Ins,
1328 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001329 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001330
Chris Lattnere32bbf62007-02-28 07:09:55 +00001331 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001332 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001333 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001334 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001335 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001336 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001337
Chris Lattner3085e152007-02-25 08:59:22 +00001338 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001339 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001340 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001341 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001342
Torok Edwin3f142c32009-02-01 18:15:56 +00001343 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001344 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001345 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001346 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001347 }
1348
Chris Lattner8e6da152008-03-10 21:08:41 +00001349 // If this is a call to a function that returns an fp value on the floating
1350 // point stack, but where we prefer to use the value in xmm registers, copy
1351 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001352 if ((VA.getLocReg() == X86::ST0 ||
1353 VA.getLocReg() == X86::ST1) &&
1354 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001355 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001356 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001357
Evan Cheng79fb3b42009-02-20 20:43:02 +00001358 SDValue Val;
1359 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001360 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1361 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1362 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001363 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001364 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001365 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1366 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001367 } else {
1368 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001369 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001370 Val = Chain.getValue(0);
1371 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001372 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1373 } else {
1374 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1375 CopyVT, InFlag).getValue(1);
1376 Val = Chain.getValue(0);
1377 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001378 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001379
Dan Gohman37eed792009-02-04 17:28:58 +00001380 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001381 // Round the F80 the right size, which also moves to the appropriate xmm
1382 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001383 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001384 // This truncation won't change the value.
1385 DAG.getIntPtrConstant(1));
1386 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001387
Dan Gohman98ca4f22009-08-05 01:29:28 +00001388 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001389 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001390
Dan Gohman98ca4f22009-08-05 01:29:28 +00001391 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001392}
1393
1394
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001395//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001396// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001397//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001398// StdCall calling convention seems to be standard for many Windows' API
1399// routines and around. It differs from C calling convention just a little:
1400// callee should clean up the stack, not caller. Symbols should be also
1401// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001402// For info on fast calling convention see Fast Calling Convention (tail call)
1403// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001404
Dan Gohman98ca4f22009-08-05 01:29:28 +00001405/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001406/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001407static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1408 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001409 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001410
Dan Gohman98ca4f22009-08-05 01:29:28 +00001411 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001412}
1413
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001414/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001415/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001416static bool
1417ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1418 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001419 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001420
Dan Gohman98ca4f22009-08-05 01:29:28 +00001421 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001422}
1423
Dan Gohman095cc292008-09-13 01:54:27 +00001424/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1425/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001426CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001427 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001428 if (CC == CallingConv::GHC)
1429 return CC_X86_64_GHC;
1430 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001431 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001432 else
1433 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001434 }
1435
Gordon Henriksen86737662008-01-05 16:56:59 +00001436 if (CC == CallingConv::X86_FastCall)
1437 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001438 else if (CC == CallingConv::X86_ThisCall)
1439 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001440 else if (CC == CallingConv::Fast)
1441 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001442 else if (CC == CallingConv::GHC)
1443 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001444 else
1445 return CC_X86_32_C;
1446}
1447
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001448/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1449/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001450/// the specific parameter attribute. The copy will be passed as a byval
1451/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001452static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001453CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001454 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1455 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001456 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001457 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001458 /*isVolatile*/false, /*AlwaysInline=*/true,
1459 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001460}
1461
Chris Lattner29689432010-03-11 00:22:57 +00001462/// IsTailCallConvention - Return true if the calling convention is one that
1463/// supports tail call optimization.
1464static bool IsTailCallConvention(CallingConv::ID CC) {
1465 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1466}
1467
Evan Cheng0c439eb2010-01-27 00:07:07 +00001468/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1469/// a tailcall target by changing its ABI.
1470static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001471 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001472}
1473
Dan Gohman98ca4f22009-08-05 01:29:28 +00001474SDValue
1475X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001476 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001477 const SmallVectorImpl<ISD::InputArg> &Ins,
1478 DebugLoc dl, SelectionDAG &DAG,
1479 const CCValAssign &VA,
1480 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001481 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001482 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001483 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001484 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001485 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001486 EVT ValVT;
1487
1488 // If value is passed by pointer we have address passed instead of the value
1489 // itself.
1490 if (VA.getLocInfo() == CCValAssign::Indirect)
1491 ValVT = VA.getLocVT();
1492 else
1493 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001494
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001495 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001496 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001497 // In case of tail call optimization mark all arguments mutable. Since they
1498 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001499 if (Flags.isByVal()) {
1500 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001501 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001502 return DAG.getFrameIndex(FI, getPointerTy());
1503 } else {
1504 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001505 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001506 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1507 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001508 PseudoSourceValue::getFixedStack(FI), 0,
1509 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001510 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001511}
1512
Dan Gohman475871a2008-07-27 21:46:04 +00001513SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001514X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001515 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001516 bool isVarArg,
1517 const SmallVectorImpl<ISD::InputArg> &Ins,
1518 DebugLoc dl,
1519 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001520 SmallVectorImpl<SDValue> &InVals)
1521 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001522 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001523 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001524
Gordon Henriksen86737662008-01-05 16:56:59 +00001525 const Function* Fn = MF.getFunction();
1526 if (Fn->hasExternalLinkage() &&
1527 Subtarget->isTargetCygMing() &&
1528 Fn->getName() == "main")
1529 FuncInfo->setForceFramePointer(true);
1530
Evan Cheng1bc78042006-04-26 01:20:17 +00001531 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001532 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001533 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001534
Chris Lattner29689432010-03-11 00:22:57 +00001535 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1536 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001537
Chris Lattner638402b2007-02-28 07:00:42 +00001538 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001539 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001540 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1541 ArgLocs, *DAG.getContext());
1542 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001543
Chris Lattnerf39f7712007-02-28 05:46:49 +00001544 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001545 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001546 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1547 CCValAssign &VA = ArgLocs[i];
1548 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1549 // places.
1550 assert(VA.getValNo() != LastVal &&
1551 "Don't support value assigned to multiple locs yet");
1552 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001553
Chris Lattnerf39f7712007-02-28 05:46:49 +00001554 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001555 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001556 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001557 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001558 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001559 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001560 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001561 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001562 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001564 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001565 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001566 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001567 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1568 RC = X86::VR64RegisterClass;
1569 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001570 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001571
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001572 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001573 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001574
Chris Lattnerf39f7712007-02-28 05:46:49 +00001575 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1576 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1577 // right size.
1578 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001579 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001580 DAG.getValueType(VA.getValVT()));
1581 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001582 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001583 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001584 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001585 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001586
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001587 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001588 // Handle MMX values passed in XMM regs.
1589 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001590 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1591 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001592 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1593 } else
1594 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001595 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001596 } else {
1597 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001598 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001599 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001600
1601 // If value is passed via pointer - do a load.
1602 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001603 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1604 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001605
Dan Gohman98ca4f22009-08-05 01:29:28 +00001606 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001607 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001608
Dan Gohman61a92132008-04-21 23:59:07 +00001609 // The x86-64 ABI for returning structs by value requires that we copy
1610 // the sret argument into %rax for the return. Save the argument into
1611 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001612 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001613 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1614 unsigned Reg = FuncInfo->getSRetReturnReg();
1615 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001616 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001617 FuncInfo->setSRetReturnReg(Reg);
1618 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001619 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001620 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001621 }
1622
Chris Lattnerf39f7712007-02-28 05:46:49 +00001623 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001624 // Align stack specially for tail calls.
1625 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001626 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001627
Evan Cheng1bc78042006-04-26 01:20:17 +00001628 // If the function takes variable number of arguments, make a frame index for
1629 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001630 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001631 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1632 CallConv != CallingConv::X86_ThisCall)) {
Evan Chenged2ae132010-07-03 00:40:23 +00001633 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001634 }
1635 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001636 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1637
1638 // FIXME: We should really autogenerate these arrays
1639 static const unsigned GPR64ArgRegsWin64[] = {
1640 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001641 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001642 static const unsigned XMMArgRegsWin64[] = {
1643 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1644 };
1645 static const unsigned GPR64ArgRegs64Bit[] = {
1646 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1647 };
1648 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001649 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1650 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1651 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001652 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1653
1654 if (IsWin64) {
1655 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1656 GPR64ArgRegs = GPR64ArgRegsWin64;
1657 XMMArgRegs = XMMArgRegsWin64;
1658 } else {
1659 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1660 GPR64ArgRegs = GPR64ArgRegs64Bit;
1661 XMMArgRegs = XMMArgRegs64Bit;
1662 }
1663 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1664 TotalNumIntRegs);
1665 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1666 TotalNumXMMRegs);
1667
Devang Patel578efa92009-06-05 21:57:13 +00001668 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001669 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001670 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001671 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001672 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001673 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001674 // Kernel mode asks for SSE to be disabled, so don't push them
1675 // on the stack.
1676 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001677
Gordon Henriksen86737662008-01-05 16:56:59 +00001678 // For X86-64, if there are vararg parameters that are passed via
1679 // registers, then we must store them to their spots on the stack so they
1680 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001681 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1682 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1683 FuncInfo->setRegSaveFrameIndex(
1684 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1685 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001686
Gordon Henriksen86737662008-01-05 16:56:59 +00001687 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001688 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001689 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1690 getPointerTy());
1691 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001692 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001693 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1694 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001695 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1696 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001697 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001698 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001699 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001700 PseudoSourceValue::getFixedStack(
1701 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001702 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001703 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001704 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001705 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001706
Dan Gohmanface41a2009-08-16 21:24:25 +00001707 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1708 // Now store the XMM (fp + vector) parameter registers.
1709 SmallVector<SDValue, 11> SaveXMMOps;
1710 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001711
Dan Gohmanface41a2009-08-16 21:24:25 +00001712 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1713 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1714 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001715
Dan Gohman1e93df62010-04-17 14:41:14 +00001716 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1717 FuncInfo->getRegSaveFrameIndex()));
1718 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1719 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001720
Dan Gohmanface41a2009-08-16 21:24:25 +00001721 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1722 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1723 X86::VR128RegisterClass);
1724 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1725 SaveXMMOps.push_back(Val);
1726 }
1727 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1728 MVT::Other,
1729 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001730 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001731
1732 if (!MemOps.empty())
1733 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1734 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001735 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001736 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001737
Gordon Henriksen86737662008-01-05 16:56:59 +00001738 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001739 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001740 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001741 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001742 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001743 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001744 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001745 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001746 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001747
Gordon Henriksen86737662008-01-05 16:56:59 +00001748 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001749 // RegSaveFrameIndex is X86-64 only.
1750 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001751 if (CallConv == CallingConv::X86_FastCall ||
1752 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001753 // fastcc functions can't have varargs.
1754 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001755 }
Evan Cheng25caf632006-05-23 21:06:34 +00001756
Dan Gohman98ca4f22009-08-05 01:29:28 +00001757 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001758}
1759
Dan Gohman475871a2008-07-27 21:46:04 +00001760SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001761X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1762 SDValue StackPtr, SDValue Arg,
1763 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001764 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001765 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001766 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001767 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001768 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001769 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001770 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001771 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001772 }
Dale Johannesenace16102009-02-03 19:33:06 +00001773 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001774 PseudoSourceValue::getStack(), LocMemOffset,
1775 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001776}
1777
Bill Wendling64e87322009-01-16 19:25:27 +00001778/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001779/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001780SDValue
1781X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001782 SDValue &OutRetAddr, SDValue Chain,
1783 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001784 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001785 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001786 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001787 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001788
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001789 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001790 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001791 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001792}
1793
1794/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1795/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001796static SDValue
1797EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001798 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001799 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001800 // Store the return address to the appropriate stack slot.
1801 if (!FPDiff) return Chain;
1802 // Calculate the new stack slot for the return address.
1803 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001804 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001805 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001806 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001807 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001808 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001809 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1810 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001811 return Chain;
1812}
1813
Dan Gohman98ca4f22009-08-05 01:29:28 +00001814SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001815X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001816 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001817 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001818 const SmallVectorImpl<ISD::OutputArg> &Outs,
1819 const SmallVectorImpl<ISD::InputArg> &Ins,
1820 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001821 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001822 MachineFunction &MF = DAG.getMachineFunction();
1823 bool Is64Bit = Subtarget->is64Bit();
1824 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001825 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001826
Evan Cheng5f941932010-02-05 02:21:12 +00001827 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001828 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001829 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1830 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Evan Cheng022d9e12010-02-02 23:55:14 +00001831 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001832
1833 // Sibcalls are automatically detected tailcalls which do not require
1834 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001835 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001836 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001837
1838 if (isTailCall)
1839 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001840 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001841
Chris Lattner29689432010-03-11 00:22:57 +00001842 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1843 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001844
Chris Lattner638402b2007-02-28 07:00:42 +00001845 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001846 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001847 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1848 ArgLocs, *DAG.getContext());
1849 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001850
Chris Lattner423c5f42007-02-28 05:31:48 +00001851 // Get a count of how many bytes are to be pushed on the stack.
1852 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001853 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001854 // This is a sibcall. The memory operands are available in caller's
1855 // own caller's stack.
1856 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001857 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001858 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001859
Gordon Henriksen86737662008-01-05 16:56:59 +00001860 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001861 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001862 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001863 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001864 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1865 FPDiff = NumBytesCallerPushed - NumBytes;
1866
1867 // Set the delta of movement of the returnaddr stackslot.
1868 // But only set if delta is greater than previous delta.
1869 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1870 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1871 }
1872
Evan Chengf22f9b32010-02-06 03:28:46 +00001873 if (!IsSibcall)
1874 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001875
Dan Gohman475871a2008-07-27 21:46:04 +00001876 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001877 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001878 if (isTailCall && FPDiff)
1879 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1880 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001881
Dan Gohman475871a2008-07-27 21:46:04 +00001882 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1883 SmallVector<SDValue, 8> MemOpChains;
1884 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001885
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001886 // Walk the register/memloc assignments, inserting copies/loads. In the case
1887 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001888 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1889 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001890 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001891 SDValue Arg = Outs[i].Val;
1892 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001893 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001894
Chris Lattner423c5f42007-02-28 05:31:48 +00001895 // Promote the value if needed.
1896 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001897 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001898 case CCValAssign::Full: break;
1899 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001900 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001901 break;
1902 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001903 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001904 break;
1905 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001906 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1907 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001908 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1909 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1910 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001911 } else
1912 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1913 break;
1914 case CCValAssign::BCvt:
1915 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001916 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001917 case CCValAssign::Indirect: {
1918 // Store the argument.
1919 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001920 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001921 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001922 PseudoSourceValue::getFixedStack(FI), 0,
1923 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001924 Arg = SpillSlot;
1925 break;
1926 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001927 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001928
Chris Lattner423c5f42007-02-28 05:31:48 +00001929 if (VA.isRegLoc()) {
1930 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001931 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001932 assert(VA.isMemLoc());
1933 if (StackPtr.getNode() == 0)
1934 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1935 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1936 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001937 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001938 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001939
Evan Cheng32fe1032006-05-25 00:59:30 +00001940 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001941 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001942 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001943
Evan Cheng347d5f72006-04-28 21:29:37 +00001944 // Build a sequence of copy-to-reg nodes chained together with token chain
1945 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001946 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001947 // Tail call byval lowering might overwrite argument registers so in case of
1948 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001949 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001950 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001951 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001952 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001953 InFlag = Chain.getValue(1);
1954 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001955
Chris Lattner88e1fd52009-07-09 04:24:46 +00001956 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001957 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1958 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001959 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001960 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1961 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001962 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001963 InFlag);
1964 InFlag = Chain.getValue(1);
1965 } else {
1966 // If we are tail calling and generating PIC/GOT style code load the
1967 // address of the callee into ECX. The value in ecx is used as target of
1968 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1969 // for tail calls on PIC/GOT architectures. Normally we would just put the
1970 // address of GOT into ebx and then call target@PLT. But for tail calls
1971 // ebx would be restored (since ebx is callee saved) before jumping to the
1972 // target@PLT.
1973
1974 // Note: The actual moving to ECX is done further down.
1975 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1976 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1977 !G->getGlobal()->hasProtectedVisibility())
1978 Callee = LowerGlobalAddress(Callee, DAG);
1979 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001980 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001981 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001982 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001983
Gordon Henriksen86737662008-01-05 16:56:59 +00001984 if (Is64Bit && isVarArg) {
1985 // From AMD64 ABI document:
1986 // For calls that may call functions that use varargs or stdargs
1987 // (prototype-less calls or calls to functions containing ellipsis (...) in
1988 // the declaration) %al is used as hidden argument to specify the number
1989 // of SSE registers used. The contents of %al do not need to match exactly
1990 // the number of registers, but must be an ubound on the number of SSE
1991 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001992
1993 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001994 // Count the number of XMM registers allocated.
1995 static const unsigned XMMArgRegs[] = {
1996 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1997 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1998 };
1999 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002000 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002001 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002002
Dale Johannesendd64c412009-02-04 00:33:20 +00002003 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002004 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002005 InFlag = Chain.getValue(1);
2006 }
2007
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002008
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002009 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002010 if (isTailCall) {
2011 // Force all the incoming stack arguments to be loaded from the stack
2012 // before any new outgoing arguments are stored to the stack, because the
2013 // outgoing stack slots may alias the incoming argument stack slots, and
2014 // the alias isn't otherwise explicit. This is slightly more conservative
2015 // than necessary, because it means that each store effectively depends
2016 // on every argument instead of just those arguments it would clobber.
2017 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2018
Dan Gohman475871a2008-07-27 21:46:04 +00002019 SmallVector<SDValue, 8> MemOpChains2;
2020 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002021 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002022 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002023 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002024 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002025 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2026 CCValAssign &VA = ArgLocs[i];
2027 if (VA.isRegLoc())
2028 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002029 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002030 SDValue Arg = Outs[i].Val;
2031 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002032 // Create frame index.
2033 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002034 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002035 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002036 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002037
Duncan Sands276dcbd2008-03-21 09:14:45 +00002038 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002039 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002040 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002041 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002042 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002043 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002044 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002045
Dan Gohman98ca4f22009-08-05 01:29:28 +00002046 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2047 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002048 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002049 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002050 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002051 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002052 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002053 PseudoSourceValue::getFixedStack(FI), 0,
2054 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002055 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002056 }
2057 }
2058
2059 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002060 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002061 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002062
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002063 // Copy arguments to their registers.
2064 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002065 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002066 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002067 InFlag = Chain.getValue(1);
2068 }
Dan Gohman475871a2008-07-27 21:46:04 +00002069 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002070
Gordon Henriksen86737662008-01-05 16:56:59 +00002071 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002072 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002073 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002074 }
2075
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002076 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2077 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2078 // In the 64-bit large code model, we have to make all calls
2079 // through a register, since the call instruction's 32-bit
2080 // pc-relative offset may not be large enough to hold the whole
2081 // address.
2082 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002083 // If the callee is a GlobalAddress node (quite common, every direct call
2084 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2085 // it.
2086
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002087 // We should use extra load for direct calls to dllimported functions in
2088 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002089 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002090 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002091 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002092
Chris Lattner48a7d022009-07-09 05:02:21 +00002093 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2094 // external symbols most go through the PLT in PIC mode. If the symbol
2095 // has hidden or protected visibility, or if it is static or local, then
2096 // we don't need to use the PLT - we can directly call it.
2097 if (Subtarget->isTargetELF() &&
2098 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002099 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002100 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002101 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002102 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2103 Subtarget->getDarwinVers() < 9) {
2104 // PC-relative references to external symbols should go through $stub,
2105 // unless we're building with the leopard linker or later, which
2106 // automatically synthesizes these stubs.
2107 OpFlags = X86II::MO_DARWIN_STUB;
2108 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002109
Chris Lattner74e726e2009-07-09 05:27:35 +00002110 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002111 G->getOffset(), OpFlags);
2112 }
Bill Wendling056292f2008-09-16 21:48:12 +00002113 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002114 unsigned char OpFlags = 0;
2115
2116 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2117 // symbols should go through the PLT.
2118 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002119 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002120 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002121 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002122 Subtarget->getDarwinVers() < 9) {
2123 // PC-relative references to external symbols should go through $stub,
2124 // unless we're building with the leopard linker or later, which
2125 // automatically synthesizes these stubs.
2126 OpFlags = X86II::MO_DARWIN_STUB;
2127 }
Eric Christopherfd179292009-08-27 18:07:15 +00002128
Chris Lattner48a7d022009-07-09 05:02:21 +00002129 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2130 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002131 }
2132
Chris Lattnerd96d0722007-02-25 06:40:16 +00002133 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002134 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002135 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002136
Evan Chengf22f9b32010-02-06 03:28:46 +00002137 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002138 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2139 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002140 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002141 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002142
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002143 Ops.push_back(Chain);
2144 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002145
Dan Gohman98ca4f22009-08-05 01:29:28 +00002146 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002147 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002148
Gordon Henriksen86737662008-01-05 16:56:59 +00002149 // Add argument registers to the end of the list so that they are known live
2150 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002151 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2152 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2153 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002154
Evan Cheng586ccac2008-03-18 23:36:35 +00002155 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002156 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002157 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2158
2159 // Add an implicit use of AL for x86 vararg functions.
2160 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002161 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002162
Gabor Greifba36cb52008-08-28 21:40:38 +00002163 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002164 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002165
Dan Gohman98ca4f22009-08-05 01:29:28 +00002166 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002167 // We used to do:
2168 //// If this is the first return lowered for this function, add the regs
2169 //// to the liveout set for the function.
2170 // This isn't right, although it's probably harmless on x86; liveouts
2171 // should be computed from returns not tail calls. Consider a void
2172 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002173 return DAG.getNode(X86ISD::TC_RETURN, dl,
2174 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002175 }
2176
Dale Johannesenace16102009-02-03 19:33:06 +00002177 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002178 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002179
Chris Lattner2d297092006-05-23 18:50:38 +00002180 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002181 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002182 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002183 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002184 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002185 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002186 // pops the hidden struct pointer, so we have to push it back.
2187 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002188 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002189 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002190 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002191
Gordon Henriksenae636f82008-01-03 16:47:34 +00002192 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002193 if (!IsSibcall) {
2194 Chain = DAG.getCALLSEQ_END(Chain,
2195 DAG.getIntPtrConstant(NumBytes, true),
2196 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2197 true),
2198 InFlag);
2199 InFlag = Chain.getValue(1);
2200 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002201
Chris Lattner3085e152007-02-25 08:59:22 +00002202 // Handle result values, copying them out of physregs into vregs that we
2203 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002204 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2205 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002206}
2207
Evan Cheng25ab6902006-09-08 06:48:29 +00002208
2209//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002210// Fast Calling Convention (tail call) implementation
2211//===----------------------------------------------------------------------===//
2212
2213// Like std call, callee cleans arguments, convention except that ECX is
2214// reserved for storing the tail called function address. Only 2 registers are
2215// free for argument passing (inreg). Tail call optimization is performed
2216// provided:
2217// * tailcallopt is enabled
2218// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002219// On X86_64 architecture with GOT-style position independent code only local
2220// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002221// To keep the stack aligned according to platform abi the function
2222// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2223// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002224// If a tail called function callee has more arguments than the caller the
2225// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002226// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002227// original REtADDR, but before the saved framepointer or the spilled registers
2228// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2229// stack layout:
2230// arg1
2231// arg2
2232// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002233// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002234// move area ]
2235// (possible EBP)
2236// ESI
2237// EDI
2238// local1 ..
2239
2240/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2241/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002242unsigned
2243X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2244 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002245 MachineFunction &MF = DAG.getMachineFunction();
2246 const TargetMachine &TM = MF.getTarget();
2247 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2248 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002249 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002250 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002251 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002252 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2253 // Number smaller than 12 so just add the difference.
2254 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2255 } else {
2256 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002257 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002258 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002259 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002260 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002261}
2262
Evan Cheng5f941932010-02-05 02:21:12 +00002263/// MatchingStackOffset - Return true if the given stack call argument is
2264/// already available in the same position (relatively) of the caller's
2265/// incoming argument stack.
2266static
2267bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2268 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2269 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002270 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2271 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002272 if (Arg.getOpcode() == ISD::CopyFromReg) {
2273 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2274 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2275 return false;
2276 MachineInstr *Def = MRI->getVRegDef(VR);
2277 if (!Def)
2278 return false;
2279 if (!Flags.isByVal()) {
2280 if (!TII->isLoadFromStackSlot(Def, FI))
2281 return false;
2282 } else {
2283 unsigned Opcode = Def->getOpcode();
2284 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2285 Def->getOperand(1).isFI()) {
2286 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002287 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002288 } else
2289 return false;
2290 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002291 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2292 if (Flags.isByVal())
2293 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002294 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002295 // define @foo(%struct.X* %A) {
2296 // tail call @bar(%struct.X* byval %A)
2297 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002298 return false;
2299 SDValue Ptr = Ld->getBasePtr();
2300 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2301 if (!FINode)
2302 return false;
2303 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002304 } else
2305 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002306
Evan Cheng4cae1332010-03-05 08:38:04 +00002307 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002308 if (!MFI->isFixedObjectIndex(FI))
2309 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002310 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002311}
2312
Dan Gohman98ca4f22009-08-05 01:29:28 +00002313/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2314/// for tail call optimization. Targets which want to do tail call
2315/// optimization should implement this function.
2316bool
2317X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002318 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002319 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002320 bool isCalleeStructRet,
2321 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002322 const SmallVectorImpl<ISD::OutputArg> &Outs,
2323 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002324 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002325 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002326 CalleeCC != CallingConv::C)
2327 return false;
2328
Evan Cheng7096ae42010-01-29 06:45:59 +00002329 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002330 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002331 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002332 CallingConv::ID CallerCC = CallerF->getCallingConv();
2333 bool CCMatch = CallerCC == CalleeCC;
2334
Dan Gohman1797ed52010-02-08 20:27:50 +00002335 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002336 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002337 return true;
2338 return false;
2339 }
2340
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002341 // Look for obvious safe cases to perform tail call optimization that do not
2342 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002343
Evan Cheng2c12cb42010-03-26 16:26:03 +00002344 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2345 // emit a special epilogue.
2346 if (RegInfo->needsStackRealignment(MF))
2347 return false;
2348
Evan Cheng3c262ee2010-03-26 02:13:13 +00002349 // Do not sibcall optimize vararg calls unless the call site is not passing any
2350 // arguments.
2351 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002352 return false;
2353
Evan Chenga375d472010-03-15 18:54:48 +00002354 // Also avoid sibcall optimization if either caller or callee uses struct
2355 // return semantics.
2356 if (isCalleeStructRet || isCallerStructRet)
2357 return false;
2358
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002359 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2360 // Therefore if it's not used by the call it is not safe to optimize this into
2361 // a sibcall.
2362 bool Unused = false;
2363 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2364 if (!Ins[i].Used) {
2365 Unused = true;
2366 break;
2367 }
2368 }
2369 if (Unused) {
2370 SmallVector<CCValAssign, 16> RVLocs;
2371 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2372 RVLocs, *DAG.getContext());
2373 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002374 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002375 CCValAssign &VA = RVLocs[i];
2376 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2377 return false;
2378 }
2379 }
2380
Evan Cheng13617962010-04-30 01:12:32 +00002381 // If the calling conventions do not match, then we'd better make sure the
2382 // results are returned in the same way as what the caller expects.
2383 if (!CCMatch) {
2384 SmallVector<CCValAssign, 16> RVLocs1;
2385 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2386 RVLocs1, *DAG.getContext());
2387 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2388
2389 SmallVector<CCValAssign, 16> RVLocs2;
2390 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2391 RVLocs2, *DAG.getContext());
2392 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2393
2394 if (RVLocs1.size() != RVLocs2.size())
2395 return false;
2396 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2397 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2398 return false;
2399 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2400 return false;
2401 if (RVLocs1[i].isRegLoc()) {
2402 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2403 return false;
2404 } else {
2405 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2406 return false;
2407 }
2408 }
2409 }
2410
Evan Chenga6bff982010-01-30 01:22:00 +00002411 // If the callee takes no arguments then go on to check the results of the
2412 // call.
2413 if (!Outs.empty()) {
2414 // Check if stack adjustment is needed. For now, do not do this if any
2415 // argument is passed on the stack.
2416 SmallVector<CCValAssign, 16> ArgLocs;
2417 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2418 ArgLocs, *DAG.getContext());
2419 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002420 if (CCInfo.getNextStackOffset()) {
2421 MachineFunction &MF = DAG.getMachineFunction();
2422 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2423 return false;
2424 if (Subtarget->isTargetWin64())
2425 // Win64 ABI has additional complications.
2426 return false;
2427
2428 // Check if the arguments are already laid out in the right way as
2429 // the caller's fixed stack objects.
2430 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002431 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2432 const X86InstrInfo *TII =
2433 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002434 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2435 CCValAssign &VA = ArgLocs[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002436 SDValue Arg = Outs[i].Val;
2437 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002438 if (VA.getLocInfo() == CCValAssign::Indirect)
2439 return false;
2440 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002441 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2442 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002443 return false;
2444 }
2445 }
2446 }
Evan Cheng9c044672010-05-29 01:35:22 +00002447
2448 // If the tailcall address may be in a register, then make sure it's
2449 // possible to register allocate for it. In 32-bit, the call address can
2450 // only target EAX, EDX, or ECX since the tail call must be scheduled after
2451 // callee-saved registers are restored. In 64-bit, it's RAX, RCX, RDX, RSI,
2452 // RDI, R8, R9, R11.
2453 if (!isa<GlobalAddressSDNode>(Callee) &&
2454 !isa<ExternalSymbolSDNode>(Callee)) {
2455 unsigned Limit = Subtarget->is64Bit() ? 8 : 3;
2456 unsigned NumInRegs = 0;
2457 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2458 CCValAssign &VA = ArgLocs[i];
2459 if (VA.isRegLoc()) {
2460 if (++NumInRegs == Limit)
2461 return false;
2462 }
2463 }
2464 }
Evan Chenga6bff982010-01-30 01:22:00 +00002465 }
Evan Chengb1712452010-01-27 06:25:16 +00002466
Evan Cheng86809cc2010-02-03 03:28:02 +00002467 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002468}
2469
Dan Gohman3df24e62008-09-03 23:12:08 +00002470FastISel *
Chris Lattnered3a8062010-04-05 06:05:26 +00002471X86TargetLowering::createFastISel(MachineFunction &mf,
Evan Chengddc419c2010-01-26 19:04:47 +00002472 DenseMap<const Value *, unsigned> &vm,
2473 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
Dan Gohmanf81eca02010-04-22 20:46:50 +00002474 DenseMap<const AllocaInst *, int> &am,
2475 std::vector<std::pair<MachineInstr*, unsigned> > &pn
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002476#ifndef NDEBUG
Dan Gohman25208642010-04-14 19:53:31 +00002477 , SmallSet<const Instruction *, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002478#endif
Dan Gohmand858e902010-04-17 15:26:15 +00002479 ) const {
Dan Gohmanf81eca02010-04-22 20:46:50 +00002480 return X86::createFastISel(mf, vm, bm, am, pn
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002481#ifndef NDEBUG
2482 , cil
2483#endif
2484 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002485}
2486
2487
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002488//===----------------------------------------------------------------------===//
2489// Other Lowering Hooks
2490//===----------------------------------------------------------------------===//
2491
2492
Dan Gohmand858e902010-04-17 15:26:15 +00002493SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002494 MachineFunction &MF = DAG.getMachineFunction();
2495 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2496 int ReturnAddrIndex = FuncInfo->getRAIndex();
2497
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002498 if (ReturnAddrIndex == 0) {
2499 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002500 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002501 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002502 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002503 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002504 }
2505
Evan Cheng25ab6902006-09-08 06:48:29 +00002506 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002507}
2508
2509
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002510bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2511 bool hasSymbolicDisplacement) {
2512 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002513 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002514 return false;
2515
2516 // If we don't have a symbolic displacement - we don't have any extra
2517 // restrictions.
2518 if (!hasSymbolicDisplacement)
2519 return true;
2520
2521 // FIXME: Some tweaks might be needed for medium code model.
2522 if (M != CodeModel::Small && M != CodeModel::Kernel)
2523 return false;
2524
2525 // For small code model we assume that latest object is 16MB before end of 31
2526 // bits boundary. We may also accept pretty large negative constants knowing
2527 // that all objects are in the positive half of address space.
2528 if (M == CodeModel::Small && Offset < 16*1024*1024)
2529 return true;
2530
2531 // For kernel code model we know that all object resist in the negative half
2532 // of 32bits address space. We may not accept negative offsets, since they may
2533 // be just off and we may accept pretty large positive ones.
2534 if (M == CodeModel::Kernel && Offset > 0)
2535 return true;
2536
2537 return false;
2538}
2539
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002540/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2541/// specific condition code, returning the condition code and the LHS/RHS of the
2542/// comparison to make.
2543static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2544 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002545 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002546 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2547 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2548 // X > -1 -> X == 0, jump !sign.
2549 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002550 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002551 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2552 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002553 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002554 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002555 // X < 1 -> X <= 0
2556 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002557 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002558 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002559 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002560
Evan Chengd9558e02006-01-06 00:43:03 +00002561 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002562 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002563 case ISD::SETEQ: return X86::COND_E;
2564 case ISD::SETGT: return X86::COND_G;
2565 case ISD::SETGE: return X86::COND_GE;
2566 case ISD::SETLT: return X86::COND_L;
2567 case ISD::SETLE: return X86::COND_LE;
2568 case ISD::SETNE: return X86::COND_NE;
2569 case ISD::SETULT: return X86::COND_B;
2570 case ISD::SETUGT: return X86::COND_A;
2571 case ISD::SETULE: return X86::COND_BE;
2572 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002573 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002574 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002575
Chris Lattner4c78e022008-12-23 23:42:27 +00002576 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002577
Chris Lattner4c78e022008-12-23 23:42:27 +00002578 // If LHS is a foldable load, but RHS is not, flip the condition.
2579 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2580 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2581 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2582 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002583 }
2584
Chris Lattner4c78e022008-12-23 23:42:27 +00002585 switch (SetCCOpcode) {
2586 default: break;
2587 case ISD::SETOLT:
2588 case ISD::SETOLE:
2589 case ISD::SETUGT:
2590 case ISD::SETUGE:
2591 std::swap(LHS, RHS);
2592 break;
2593 }
2594
2595 // On a floating point condition, the flags are set as follows:
2596 // ZF PF CF op
2597 // 0 | 0 | 0 | X > Y
2598 // 0 | 0 | 1 | X < Y
2599 // 1 | 0 | 0 | X == Y
2600 // 1 | 1 | 1 | unordered
2601 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002602 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002603 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002604 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002605 case ISD::SETOLT: // flipped
2606 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002607 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002608 case ISD::SETOLE: // flipped
2609 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002610 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002611 case ISD::SETUGT: // flipped
2612 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002613 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002614 case ISD::SETUGE: // flipped
2615 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002616 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002617 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002618 case ISD::SETNE: return X86::COND_NE;
2619 case ISD::SETUO: return X86::COND_P;
2620 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002621 case ISD::SETOEQ:
2622 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002623 }
Evan Chengd9558e02006-01-06 00:43:03 +00002624}
2625
Evan Cheng4a460802006-01-11 00:33:36 +00002626/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2627/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002628/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002629static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002630 switch (X86CC) {
2631 default:
2632 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002633 case X86::COND_B:
2634 case X86::COND_BE:
2635 case X86::COND_E:
2636 case X86::COND_P:
2637 case X86::COND_A:
2638 case X86::COND_AE:
2639 case X86::COND_NE:
2640 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002641 return true;
2642 }
2643}
2644
Evan Chengeb2f9692009-10-27 19:56:55 +00002645/// isFPImmLegal - Returns true if the target can instruction select the
2646/// specified FP immediate natively. If false, the legalizer will
2647/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002648bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002649 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2650 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2651 return true;
2652 }
2653 return false;
2654}
2655
Nate Begeman9008ca62009-04-27 18:41:29 +00002656/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2657/// the specified range (L, H].
2658static bool isUndefOrInRange(int Val, int Low, int Hi) {
2659 return (Val < 0) || (Val >= Low && Val < Hi);
2660}
2661
2662/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2663/// specified value.
2664static bool isUndefOrEqual(int Val, int CmpVal) {
2665 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002666 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002667 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002668}
2669
Nate Begeman9008ca62009-04-27 18:41:29 +00002670/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2671/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2672/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002673static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002674 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002675 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002676 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002677 return (Mask[0] < 2 && Mask[1] < 2);
2678 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002679}
2680
Nate Begeman9008ca62009-04-27 18:41:29 +00002681bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002682 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002683 N->getMask(M);
2684 return ::isPSHUFDMask(M, N->getValueType(0));
2685}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002686
Nate Begeman9008ca62009-04-27 18:41:29 +00002687/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2688/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002689static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002690 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002691 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002692
Nate Begeman9008ca62009-04-27 18:41:29 +00002693 // Lower quadword copied in order or undef.
2694 for (int i = 0; i != 4; ++i)
2695 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002696 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002697
Evan Cheng506d3df2006-03-29 23:07:14 +00002698 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002699 for (int i = 4; i != 8; ++i)
2700 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002701 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002702
Evan Cheng506d3df2006-03-29 23:07:14 +00002703 return true;
2704}
2705
Nate Begeman9008ca62009-04-27 18:41:29 +00002706bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002707 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002708 N->getMask(M);
2709 return ::isPSHUFHWMask(M, N->getValueType(0));
2710}
Evan Cheng506d3df2006-03-29 23:07:14 +00002711
Nate Begeman9008ca62009-04-27 18:41:29 +00002712/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2713/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002714static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002715 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002716 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002717
Rafael Espindola15684b22009-04-24 12:40:33 +00002718 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002719 for (int i = 4; i != 8; ++i)
2720 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002721 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002722
Rafael Espindola15684b22009-04-24 12:40:33 +00002723 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002724 for (int i = 0; i != 4; ++i)
2725 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002726 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002727
Rafael Espindola15684b22009-04-24 12:40:33 +00002728 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002729}
2730
Nate Begeman9008ca62009-04-27 18:41:29 +00002731bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002732 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002733 N->getMask(M);
2734 return ::isPSHUFLWMask(M, N->getValueType(0));
2735}
2736
Nate Begemana09008b2009-10-19 02:17:23 +00002737/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2738/// is suitable for input to PALIGNR.
2739static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2740 bool hasSSSE3) {
2741 int i, e = VT.getVectorNumElements();
2742
2743 // Do not handle v2i64 / v2f64 shuffles with palignr.
2744 if (e < 4 || !hasSSSE3)
2745 return false;
2746
2747 for (i = 0; i != e; ++i)
2748 if (Mask[i] >= 0)
2749 break;
2750
2751 // All undef, not a palignr.
2752 if (i == e)
2753 return false;
2754
2755 // Determine if it's ok to perform a palignr with only the LHS, since we
2756 // don't have access to the actual shuffle elements to see if RHS is undef.
2757 bool Unary = Mask[i] < (int)e;
2758 bool NeedsUnary = false;
2759
2760 int s = Mask[i] - i;
2761
2762 // Check the rest of the elements to see if they are consecutive.
2763 for (++i; i != e; ++i) {
2764 int m = Mask[i];
2765 if (m < 0)
2766 continue;
2767
2768 Unary = Unary && (m < (int)e);
2769 NeedsUnary = NeedsUnary || (m < s);
2770
2771 if (NeedsUnary && !Unary)
2772 return false;
2773 if (Unary && m != ((s+i) & (e-1)))
2774 return false;
2775 if (!Unary && m != (s+i))
2776 return false;
2777 }
2778 return true;
2779}
2780
2781bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2782 SmallVector<int, 8> M;
2783 N->getMask(M);
2784 return ::isPALIGNRMask(M, N->getValueType(0), true);
2785}
2786
Evan Cheng14aed5e2006-03-24 01:18:28 +00002787/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2788/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002789static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002790 int NumElems = VT.getVectorNumElements();
2791 if (NumElems != 2 && NumElems != 4)
2792 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002793
Nate Begeman9008ca62009-04-27 18:41:29 +00002794 int Half = NumElems / 2;
2795 for (int i = 0; i < Half; ++i)
2796 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002797 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002798 for (int i = Half; i < NumElems; ++i)
2799 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002800 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002801
Evan Cheng14aed5e2006-03-24 01:18:28 +00002802 return true;
2803}
2804
Nate Begeman9008ca62009-04-27 18:41:29 +00002805bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2806 SmallVector<int, 8> M;
2807 N->getMask(M);
2808 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002809}
2810
Evan Cheng213d2cf2007-05-17 18:45:50 +00002811/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002812/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2813/// half elements to come from vector 1 (which would equal the dest.) and
2814/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002815static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002816 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002817
2818 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002819 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002820
Nate Begeman9008ca62009-04-27 18:41:29 +00002821 int Half = NumElems / 2;
2822 for (int i = 0; i < Half; ++i)
2823 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002824 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002825 for (int i = Half; i < NumElems; ++i)
2826 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002827 return false;
2828 return true;
2829}
2830
Nate Begeman9008ca62009-04-27 18:41:29 +00002831static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2832 SmallVector<int, 8> M;
2833 N->getMask(M);
2834 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002835}
2836
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002837/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2838/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002839bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2840 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002841 return false;
2842
Evan Cheng2064a2b2006-03-28 06:50:32 +00002843 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002844 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2845 isUndefOrEqual(N->getMaskElt(1), 7) &&
2846 isUndefOrEqual(N->getMaskElt(2), 2) &&
2847 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002848}
2849
Nate Begeman0b10b912009-11-07 23:17:15 +00002850/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2851/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2852/// <2, 3, 2, 3>
2853bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2854 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2855
2856 if (NumElems != 4)
2857 return false;
2858
2859 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2860 isUndefOrEqual(N->getMaskElt(1), 3) &&
2861 isUndefOrEqual(N->getMaskElt(2), 2) &&
2862 isUndefOrEqual(N->getMaskElt(3), 3);
2863}
2864
Evan Cheng5ced1d82006-04-06 23:23:56 +00002865/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2866/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002867bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2868 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002869
Evan Cheng5ced1d82006-04-06 23:23:56 +00002870 if (NumElems != 2 && NumElems != 4)
2871 return false;
2872
Evan Chengc5cdff22006-04-07 21:53:05 +00002873 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002874 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002875 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002876
Evan Chengc5cdff22006-04-07 21:53:05 +00002877 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002878 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002879 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002880
2881 return true;
2882}
2883
Nate Begeman0b10b912009-11-07 23:17:15 +00002884/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2885/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2886bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002887 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002888
Evan Cheng5ced1d82006-04-06 23:23:56 +00002889 if (NumElems != 2 && NumElems != 4)
2890 return false;
2891
Evan Chengc5cdff22006-04-07 21:53:05 +00002892 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002893 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002894 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002895
Nate Begeman9008ca62009-04-27 18:41:29 +00002896 for (unsigned i = 0; i < NumElems/2; ++i)
2897 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002898 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002899
2900 return true;
2901}
2902
Evan Cheng0038e592006-03-28 00:39:58 +00002903/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2904/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002905static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002906 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002907 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002908 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002909 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002910
Nate Begeman9008ca62009-04-27 18:41:29 +00002911 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2912 int BitI = Mask[i];
2913 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002914 if (!isUndefOrEqual(BitI, j))
2915 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002916 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002917 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002918 return false;
2919 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002920 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002921 return false;
2922 }
Evan Cheng0038e592006-03-28 00:39:58 +00002923 }
Evan Cheng0038e592006-03-28 00:39:58 +00002924 return true;
2925}
2926
Nate Begeman9008ca62009-04-27 18:41:29 +00002927bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2928 SmallVector<int, 8> M;
2929 N->getMask(M);
2930 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002931}
2932
Evan Cheng4fcb9222006-03-28 02:43:26 +00002933/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2934/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002935static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002936 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002937 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002938 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002939 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002940
Nate Begeman9008ca62009-04-27 18:41:29 +00002941 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2942 int BitI = Mask[i];
2943 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002944 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002945 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002946 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002947 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002948 return false;
2949 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002950 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002951 return false;
2952 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002953 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002954 return true;
2955}
2956
Nate Begeman9008ca62009-04-27 18:41:29 +00002957bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2958 SmallVector<int, 8> M;
2959 N->getMask(M);
2960 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002961}
2962
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002963/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2964/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2965/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002966static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002967 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002968 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002969 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002970
Nate Begeman9008ca62009-04-27 18:41:29 +00002971 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2972 int BitI = Mask[i];
2973 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002974 if (!isUndefOrEqual(BitI, j))
2975 return false;
2976 if (!isUndefOrEqual(BitI1, j))
2977 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002978 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002979 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002980}
2981
Nate Begeman9008ca62009-04-27 18:41:29 +00002982bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2983 SmallVector<int, 8> M;
2984 N->getMask(M);
2985 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2986}
2987
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002988/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2989/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2990/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002991static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002992 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002993 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2994 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002995
Nate Begeman9008ca62009-04-27 18:41:29 +00002996 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2997 int BitI = Mask[i];
2998 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002999 if (!isUndefOrEqual(BitI, j))
3000 return false;
3001 if (!isUndefOrEqual(BitI1, j))
3002 return false;
3003 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003004 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003005}
3006
Nate Begeman9008ca62009-04-27 18:41:29 +00003007bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3008 SmallVector<int, 8> M;
3009 N->getMask(M);
3010 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3011}
3012
Evan Cheng017dcc62006-04-21 01:05:10 +00003013/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3014/// specifies a shuffle of elements that is suitable for input to MOVSS,
3015/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003016static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003017 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003018 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003019
3020 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003021
Nate Begeman9008ca62009-04-27 18:41:29 +00003022 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003023 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003024
Nate Begeman9008ca62009-04-27 18:41:29 +00003025 for (int i = 1; i < NumElts; ++i)
3026 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003027 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003028
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003029 return true;
3030}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003031
Nate Begeman9008ca62009-04-27 18:41:29 +00003032bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3033 SmallVector<int, 8> M;
3034 N->getMask(M);
3035 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003036}
3037
Evan Cheng017dcc62006-04-21 01:05:10 +00003038/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3039/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003040/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003041static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003042 bool V2IsSplat = false, bool V2IsUndef = false) {
3043 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003044 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003045 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003046
Nate Begeman9008ca62009-04-27 18:41:29 +00003047 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003048 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003049
Nate Begeman9008ca62009-04-27 18:41:29 +00003050 for (int i = 1; i < NumOps; ++i)
3051 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3052 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3053 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003054 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003055
Evan Cheng39623da2006-04-20 08:58:49 +00003056 return true;
3057}
3058
Nate Begeman9008ca62009-04-27 18:41:29 +00003059static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003060 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003061 SmallVector<int, 8> M;
3062 N->getMask(M);
3063 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003064}
3065
Evan Chengd9539472006-04-14 21:59:03 +00003066/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3067/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003068bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3069 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003070 return false;
3071
3072 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003073 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003074 int Elt = N->getMaskElt(i);
3075 if (Elt >= 0 && Elt != 1)
3076 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003077 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003078
3079 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003080 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003081 int Elt = N->getMaskElt(i);
3082 if (Elt >= 0 && Elt != 3)
3083 return false;
3084 if (Elt == 3)
3085 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003086 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003087 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003088 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003089 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003090}
3091
3092/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3093/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003094bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3095 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003096 return false;
3097
3098 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003099 for (unsigned i = 0; i < 2; ++i)
3100 if (N->getMaskElt(i) > 0)
3101 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003102
3103 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003104 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003105 int Elt = N->getMaskElt(i);
3106 if (Elt >= 0 && Elt != 2)
3107 return false;
3108 if (Elt == 2)
3109 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003110 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003111 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003112 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003113}
3114
Evan Cheng0b457f02008-09-25 20:50:48 +00003115/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3116/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003117bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3118 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003119
Nate Begeman9008ca62009-04-27 18:41:29 +00003120 for (int i = 0; i < e; ++i)
3121 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003122 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003123 for (int i = 0; i < e; ++i)
3124 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003125 return false;
3126 return true;
3127}
3128
Evan Cheng63d33002006-03-22 08:01:21 +00003129/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003130/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003131unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003132 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3133 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3134
Evan Chengb9df0ca2006-03-22 02:53:00 +00003135 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3136 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003137 for (int i = 0; i < NumOperands; ++i) {
3138 int Val = SVOp->getMaskElt(NumOperands-i-1);
3139 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003140 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003141 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003142 if (i != NumOperands - 1)
3143 Mask <<= Shift;
3144 }
Evan Cheng63d33002006-03-22 08:01:21 +00003145 return Mask;
3146}
3147
Evan Cheng506d3df2006-03-29 23:07:14 +00003148/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003149/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003150unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003151 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003152 unsigned Mask = 0;
3153 // 8 nodes, but we only care about the last 4.
3154 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003155 int Val = SVOp->getMaskElt(i);
3156 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003157 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003158 if (i != 4)
3159 Mask <<= 2;
3160 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003161 return Mask;
3162}
3163
3164/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003165/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003166unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003167 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003168 unsigned Mask = 0;
3169 // 8 nodes, but we only care about the first 4.
3170 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003171 int Val = SVOp->getMaskElt(i);
3172 if (Val >= 0)
3173 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003174 if (i != 0)
3175 Mask <<= 2;
3176 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003177 return Mask;
3178}
3179
Nate Begemana09008b2009-10-19 02:17:23 +00003180/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3181/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3182unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3183 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3184 EVT VVT = N->getValueType(0);
3185 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3186 int Val = 0;
3187
3188 unsigned i, e;
3189 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3190 Val = SVOp->getMaskElt(i);
3191 if (Val >= 0)
3192 break;
3193 }
3194 return (Val - i) * EltSize;
3195}
3196
Evan Cheng37b73872009-07-30 08:33:02 +00003197/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3198/// constant +0.0.
3199bool X86::isZeroNode(SDValue Elt) {
3200 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003201 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003202 (isa<ConstantFPSDNode>(Elt) &&
3203 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3204}
3205
Nate Begeman9008ca62009-04-27 18:41:29 +00003206/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3207/// their permute mask.
3208static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3209 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003210 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003211 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003212 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003213
Nate Begeman5a5ca152009-04-29 05:20:52 +00003214 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003215 int idx = SVOp->getMaskElt(i);
3216 if (idx < 0)
3217 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003218 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003219 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003220 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003221 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003222 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003223 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3224 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003225}
3226
Evan Cheng779ccea2007-12-07 21:30:01 +00003227/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3228/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003229static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003230 unsigned NumElems = VT.getVectorNumElements();
3231 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003232 int idx = Mask[i];
3233 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003234 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003235 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003236 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003237 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003238 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003239 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003240}
3241
Evan Cheng533a0aa2006-04-19 20:35:22 +00003242/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3243/// match movhlps. The lower half elements should come from upper half of
3244/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003245/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003246static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3247 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003248 return false;
3249 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003250 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003251 return false;
3252 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003253 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003254 return false;
3255 return true;
3256}
3257
Evan Cheng5ced1d82006-04-06 23:23:56 +00003258/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003259/// is promoted to a vector. It also returns the LoadSDNode by reference if
3260/// required.
3261static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003262 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3263 return false;
3264 N = N->getOperand(0).getNode();
3265 if (!ISD::isNON_EXTLoad(N))
3266 return false;
3267 if (LD)
3268 *LD = cast<LoadSDNode>(N);
3269 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003270}
3271
Evan Cheng533a0aa2006-04-19 20:35:22 +00003272/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3273/// match movlp{s|d}. The lower half elements should come from lower half of
3274/// V1 (and in order), and the upper half elements should come from the upper
3275/// half of V2 (and in order). And since V1 will become the source of the
3276/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003277static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3278 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003279 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003280 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003281 // Is V2 is a vector load, don't do this transformation. We will try to use
3282 // load folding shufps op.
3283 if (ISD::isNON_EXTLoad(V2))
3284 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003285
Nate Begeman5a5ca152009-04-29 05:20:52 +00003286 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003287
Evan Cheng533a0aa2006-04-19 20:35:22 +00003288 if (NumElems != 2 && NumElems != 4)
3289 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003290 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003291 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003292 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003293 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003294 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003295 return false;
3296 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003297}
3298
Evan Cheng39623da2006-04-20 08:58:49 +00003299/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3300/// all the same.
3301static bool isSplatVector(SDNode *N) {
3302 if (N->getOpcode() != ISD::BUILD_VECTOR)
3303 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003304
Dan Gohman475871a2008-07-27 21:46:04 +00003305 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003306 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3307 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003308 return false;
3309 return true;
3310}
3311
Evan Cheng213d2cf2007-05-17 18:45:50 +00003312/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003313/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003314/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003315static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003316 SDValue V1 = N->getOperand(0);
3317 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003318 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3319 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003320 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003321 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003322 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003323 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3324 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003325 if (Opc != ISD::BUILD_VECTOR ||
3326 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003327 return false;
3328 } else if (Idx >= 0) {
3329 unsigned Opc = V1.getOpcode();
3330 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3331 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003332 if (Opc != ISD::BUILD_VECTOR ||
3333 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003334 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003335 }
3336 }
3337 return true;
3338}
3339
3340/// getZeroVector - Returns a vector of specified type with all zero elements.
3341///
Owen Andersone50ed302009-08-10 22:56:29 +00003342static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003343 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003344 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003345
Chris Lattner8a594482007-11-25 00:24:49 +00003346 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3347 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003348 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003349 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003350 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3351 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003352 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003353 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3354 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003355 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003356 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3357 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003358 }
Dale Johannesenace16102009-02-03 19:33:06 +00003359 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003360}
3361
Chris Lattner8a594482007-11-25 00:24:49 +00003362/// getOnesVector - Returns a vector of specified type with all bits set.
3363///
Owen Andersone50ed302009-08-10 22:56:29 +00003364static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003365 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003366
Chris Lattner8a594482007-11-25 00:24:49 +00003367 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3368 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003369 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003370 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003371 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003372 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003373 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003374 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003375 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003376}
3377
3378
Evan Cheng39623da2006-04-20 08:58:49 +00003379/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3380/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003381static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003382 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003383 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003384
Evan Cheng39623da2006-04-20 08:58:49 +00003385 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003386 SmallVector<int, 8> MaskVec;
3387 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003388
Nate Begeman5a5ca152009-04-29 05:20:52 +00003389 for (unsigned i = 0; i != NumElems; ++i) {
3390 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003391 MaskVec[i] = NumElems;
3392 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003393 }
Evan Cheng39623da2006-04-20 08:58:49 +00003394 }
Evan Cheng39623da2006-04-20 08:58:49 +00003395 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003396 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3397 SVOp->getOperand(1), &MaskVec[0]);
3398 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003399}
3400
Evan Cheng017dcc62006-04-21 01:05:10 +00003401/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3402/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003403static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003404 SDValue V2) {
3405 unsigned NumElems = VT.getVectorNumElements();
3406 SmallVector<int, 8> Mask;
3407 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003408 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003409 Mask.push_back(i);
3410 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003411}
3412
Nate Begeman9008ca62009-04-27 18:41:29 +00003413/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003414static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003415 SDValue V2) {
3416 unsigned NumElems = VT.getVectorNumElements();
3417 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003418 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003419 Mask.push_back(i);
3420 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003421 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003422 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003423}
3424
Nate Begeman9008ca62009-04-27 18:41:29 +00003425/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003426static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003427 SDValue V2) {
3428 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003429 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003430 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003431 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003432 Mask.push_back(i + Half);
3433 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003434 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003435 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003436}
3437
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003438/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003439static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003440 bool HasSSE2) {
3441 if (SV->getValueType(0).getVectorNumElements() <= 4)
3442 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003443
Owen Anderson825b72b2009-08-11 20:47:22 +00003444 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003445 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003446 DebugLoc dl = SV->getDebugLoc();
3447 SDValue V1 = SV->getOperand(0);
3448 int NumElems = VT.getVectorNumElements();
3449 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003450
Nate Begeman9008ca62009-04-27 18:41:29 +00003451 // unpack elements to the correct location
3452 while (NumElems > 4) {
3453 if (EltNo < NumElems/2) {
3454 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3455 } else {
3456 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3457 EltNo -= NumElems/2;
3458 }
3459 NumElems >>= 1;
3460 }
Eric Christopherfd179292009-08-27 18:07:15 +00003461
Nate Begeman9008ca62009-04-27 18:41:29 +00003462 // Perform the splat.
3463 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003464 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003465 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3466 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003467}
3468
Evan Chengba05f722006-04-21 23:03:30 +00003469/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003470/// vector of zero or undef vector. This produces a shuffle where the low
3471/// element of V2 is swizzled into the zero/undef vector, landing at element
3472/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003473static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003474 bool isZero, bool HasSSE2,
3475 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003476 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003477 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003478 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3479 unsigned NumElems = VT.getVectorNumElements();
3480 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003481 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003482 // If this is the insertion idx, put the low elt of V2 here.
3483 MaskVec.push_back(i == Idx ? NumElems : i);
3484 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003485}
3486
Evan Chengf26ffe92008-05-29 08:22:04 +00003487/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3488/// a shuffle that is zero.
3489static
Nate Begeman9008ca62009-04-27 18:41:29 +00003490unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3491 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003492 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003493 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003494 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003495 int Idx = SVOp->getMaskElt(Index);
3496 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003497 ++NumZeros;
3498 continue;
3499 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003500 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003501 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003502 ++NumZeros;
3503 else
3504 break;
3505 }
3506 return NumZeros;
3507}
3508
3509/// isVectorShift - Returns true if the shuffle can be implemented as a
3510/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003511/// FIXME: split into pslldqi, psrldqi, palignr variants.
3512static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003513 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003514 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003515
3516 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003517 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003518 if (!NumZeros) {
3519 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003520 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003521 if (!NumZeros)
3522 return false;
3523 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003524 bool SeenV1 = false;
3525 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003526 for (unsigned i = NumZeros; i < NumElems; ++i) {
3527 unsigned Val = isLeft ? (i - NumZeros) : i;
3528 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3529 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003530 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003531 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003532 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003533 SeenV1 = true;
3534 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003535 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003536 SeenV2 = true;
3537 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003538 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003539 return false;
3540 }
3541 if (SeenV1 && SeenV2)
3542 return false;
3543
Nate Begeman9008ca62009-04-27 18:41:29 +00003544 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003545 ShAmt = NumZeros;
3546 return true;
3547}
3548
3549
Evan Chengc78d3b42006-04-24 18:01:45 +00003550/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3551///
Dan Gohman475871a2008-07-27 21:46:04 +00003552static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003553 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003554 SelectionDAG &DAG,
3555 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003556 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003557 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003558
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003559 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003560 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003561 bool First = true;
3562 for (unsigned i = 0; i < 16; ++i) {
3563 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3564 if (ThisIsNonZero && First) {
3565 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003566 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003567 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003568 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003569 First = false;
3570 }
3571
3572 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003573 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003574 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3575 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003576 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003577 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003578 }
3579 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003580 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3581 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3582 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003583 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003584 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003585 } else
3586 ThisElt = LastElt;
3587
Gabor Greifba36cb52008-08-28 21:40:38 +00003588 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003589 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003590 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003591 }
3592 }
3593
Owen Anderson825b72b2009-08-11 20:47:22 +00003594 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003595}
3596
Bill Wendlinga348c562007-03-22 18:42:45 +00003597/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003598///
Dan Gohman475871a2008-07-27 21:46:04 +00003599static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003600 unsigned NumNonZero, unsigned NumZero,
3601 SelectionDAG &DAG,
3602 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003603 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003604 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003605
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003606 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003607 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003608 bool First = true;
3609 for (unsigned i = 0; i < 8; ++i) {
3610 bool isNonZero = (NonZeros & (1 << i)) != 0;
3611 if (isNonZero) {
3612 if (First) {
3613 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003614 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003615 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003616 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003617 First = false;
3618 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003619 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003620 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003621 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003622 }
3623 }
3624
3625 return V;
3626}
3627
Evan Chengf26ffe92008-05-29 08:22:04 +00003628/// getVShift - Return a vector logical shift node.
3629///
Owen Andersone50ed302009-08-10 22:56:29 +00003630static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003631 unsigned NumBits, SelectionDAG &DAG,
3632 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003633 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003634 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003635 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003636 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3637 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3638 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003639 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003640}
3641
Dan Gohman475871a2008-07-27 21:46:04 +00003642SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003643X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003644 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003645
3646 // Check if the scalar load can be widened into a vector load. And if
3647 // the address is "base + cst" see if the cst can be "absorbed" into
3648 // the shuffle mask.
3649 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3650 SDValue Ptr = LD->getBasePtr();
3651 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3652 return SDValue();
3653 EVT PVT = LD->getValueType(0);
3654 if (PVT != MVT::i32 && PVT != MVT::f32)
3655 return SDValue();
3656
3657 int FI = -1;
3658 int64_t Offset = 0;
3659 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3660 FI = FINode->getIndex();
3661 Offset = 0;
3662 } else if (Ptr.getOpcode() == ISD::ADD &&
3663 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3664 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3665 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3666 Offset = Ptr.getConstantOperandVal(1);
3667 Ptr = Ptr.getOperand(0);
3668 } else {
3669 return SDValue();
3670 }
3671
3672 SDValue Chain = LD->getChain();
3673 // Make sure the stack object alignment is at least 16.
3674 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3675 if (DAG.InferPtrAlignment(Ptr) < 16) {
3676 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003677 // Can't change the alignment. FIXME: It's possible to compute
3678 // the exact stack offset and reference FI + adjust offset instead.
3679 // If someone *really* cares about this. That's the way to implement it.
3680 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003681 } else {
3682 MFI->setObjectAlignment(FI, 16);
3683 }
3684 }
3685
3686 // (Offset % 16) must be multiple of 4. Then address is then
3687 // Ptr + (Offset & ~15).
3688 if (Offset < 0)
3689 return SDValue();
3690 if ((Offset % 16) & 3)
3691 return SDValue();
3692 int64_t StartOffset = Offset & ~15;
3693 if (StartOffset)
3694 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3695 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3696
3697 int EltNo = (Offset - StartOffset) >> 2;
3698 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3699 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003700 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3701 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003702 // Canonicalize it to a v4i32 shuffle.
3703 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3704 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3705 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3706 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3707 }
3708
3709 return SDValue();
3710}
3711
Nate Begeman1449f292010-03-24 22:19:06 +00003712/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3713/// vector of type 'VT', see if the elements can be replaced by a single large
3714/// load which has the same value as a build_vector whose operands are 'elts'.
3715///
3716/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3717///
3718/// FIXME: we'd also like to handle the case where the last elements are zero
3719/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3720/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003721static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3722 DebugLoc &dl, SelectionDAG &DAG) {
3723 EVT EltVT = VT.getVectorElementType();
3724 unsigned NumElems = Elts.size();
3725
Nate Begemanfdea31a2010-03-24 20:49:50 +00003726 LoadSDNode *LDBase = NULL;
3727 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003728
3729 // For each element in the initializer, see if we've found a load or an undef.
3730 // If we don't find an initial load element, or later load elements are
3731 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003732 for (unsigned i = 0; i < NumElems; ++i) {
3733 SDValue Elt = Elts[i];
3734
3735 if (!Elt.getNode() ||
3736 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3737 return SDValue();
3738 if (!LDBase) {
3739 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3740 return SDValue();
3741 LDBase = cast<LoadSDNode>(Elt.getNode());
3742 LastLoadedElt = i;
3743 continue;
3744 }
3745 if (Elt.getOpcode() == ISD::UNDEF)
3746 continue;
3747
3748 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3749 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3750 return SDValue();
3751 LastLoadedElt = i;
3752 }
Nate Begeman1449f292010-03-24 22:19:06 +00003753
3754 // If we have found an entire vector of loads and undefs, then return a large
3755 // load of the entire vector width starting at the base pointer. If we found
3756 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003757 if (LastLoadedElt == NumElems - 1) {
3758 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3759 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3760 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3761 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3762 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3763 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3764 LDBase->isVolatile(), LDBase->isNonTemporal(),
3765 LDBase->getAlignment());
3766 } else if (NumElems == 4 && LastLoadedElt == 1) {
3767 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3768 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3769 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3770 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3771 }
3772 return SDValue();
3773}
3774
Evan Chengc3630942009-12-09 21:00:30 +00003775SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003776X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003777 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003778 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003779 if (ISD::isBuildVectorAllZeros(Op.getNode())
3780 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003781 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3782 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3783 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003784 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003785 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003786
Gabor Greifba36cb52008-08-28 21:40:38 +00003787 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003788 return getOnesVector(Op.getValueType(), DAG, dl);
3789 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003790 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003791
Owen Andersone50ed302009-08-10 22:56:29 +00003792 EVT VT = Op.getValueType();
3793 EVT ExtVT = VT.getVectorElementType();
3794 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003795
3796 unsigned NumElems = Op.getNumOperands();
3797 unsigned NumZero = 0;
3798 unsigned NumNonZero = 0;
3799 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003800 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003801 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003802 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003803 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003804 if (Elt.getOpcode() == ISD::UNDEF)
3805 continue;
3806 Values.insert(Elt);
3807 if (Elt.getOpcode() != ISD::Constant &&
3808 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003809 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003810 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003811 NumZero++;
3812 else {
3813 NonZeros |= (1 << i);
3814 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003815 }
3816 }
3817
Dan Gohman7f321562007-06-25 16:23:39 +00003818 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003819 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003820 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003821 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003822
Chris Lattner67f453a2008-03-09 05:42:06 +00003823 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003824 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003825 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003826 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003827
Chris Lattner62098042008-03-09 01:05:04 +00003828 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3829 // the value are obviously zero, truncate the value to i32 and do the
3830 // insertion that way. Only do this if the value is non-constant or if the
3831 // value is a constant being inserted into element 0. It is cheaper to do
3832 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003833 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003834 (!IsAllConstants || Idx == 0)) {
3835 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3836 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003837 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3838 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003839
Chris Lattner62098042008-03-09 01:05:04 +00003840 // Truncate the value (which may itself be a constant) to i32, and
3841 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003842 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003843 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003844 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3845 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003846
Chris Lattner62098042008-03-09 01:05:04 +00003847 // Now we have our 32-bit value zero extended in the low element of
3848 // a vector. If Idx != 0, swizzle it into place.
3849 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003850 SmallVector<int, 4> Mask;
3851 Mask.push_back(Idx);
3852 for (unsigned i = 1; i != VecElts; ++i)
3853 Mask.push_back(i);
3854 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003855 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003856 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003857 }
Dale Johannesenace16102009-02-03 19:33:06 +00003858 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003859 }
3860 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003861
Chris Lattner19f79692008-03-08 22:59:52 +00003862 // If we have a constant or non-constant insertion into the low element of
3863 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3864 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003865 // depending on what the source datatype is.
3866 if (Idx == 0) {
3867 if (NumZero == 0) {
3868 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003869 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3870 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003871 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3872 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3873 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3874 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003875 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3876 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3877 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003878 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3879 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3880 Subtarget->hasSSE2(), DAG);
3881 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3882 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003883 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003884
3885 // Is it a vector logical left shift?
3886 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003887 X86::isZeroNode(Op.getOperand(0)) &&
3888 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003889 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003890 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003891 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003892 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003893 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003894 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003895
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003896 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003897 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003898
Chris Lattner19f79692008-03-08 22:59:52 +00003899 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3900 // is a non-constant being inserted into an element other than the low one,
3901 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3902 // movd/movss) to move this into the low element, then shuffle it into
3903 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003904 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003905 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003906
Evan Cheng0db9fe62006-04-25 20:13:52 +00003907 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003908 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3909 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003910 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003911 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003912 MaskVec.push_back(i == Idx ? 0 : 1);
3913 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003914 }
3915 }
3916
Chris Lattner67f453a2008-03-09 05:42:06 +00003917 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003918 if (Values.size() == 1) {
3919 if (EVTBits == 32) {
3920 // Instead of a shuffle like this:
3921 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3922 // Check if it's possible to issue this instead.
3923 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3924 unsigned Idx = CountTrailingZeros_32(NonZeros);
3925 SDValue Item = Op.getOperand(Idx);
3926 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3927 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3928 }
Dan Gohman475871a2008-07-27 21:46:04 +00003929 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003930 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003931
Dan Gohmana3941172007-07-24 22:55:08 +00003932 // A vector full of immediates; various special cases are already
3933 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003934 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003935 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003936
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003937 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003938 if (EVTBits == 64) {
3939 if (NumNonZero == 1) {
3940 // One half is zero or undef.
3941 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003942 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003943 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003944 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3945 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003946 }
Dan Gohman475871a2008-07-27 21:46:04 +00003947 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003948 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003949
3950 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003951 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003952 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003953 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003954 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003955 }
3956
Bill Wendling826f36f2007-03-28 00:57:11 +00003957 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003958 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003959 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003960 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003961 }
3962
3963 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003964 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003965 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003966 if (NumElems == 4 && NumZero > 0) {
3967 for (unsigned i = 0; i < 4; ++i) {
3968 bool isZero = !(NonZeros & (1 << i));
3969 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003970 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003971 else
Dale Johannesenace16102009-02-03 19:33:06 +00003972 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003973 }
3974
3975 for (unsigned i = 0; i < 2; ++i) {
3976 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3977 default: break;
3978 case 0:
3979 V[i] = V[i*2]; // Must be a zero vector.
3980 break;
3981 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003982 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003983 break;
3984 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003985 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003986 break;
3987 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003988 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003989 break;
3990 }
3991 }
3992
Nate Begeman9008ca62009-04-27 18:41:29 +00003993 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003994 bool Reverse = (NonZeros & 0x3) == 2;
3995 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003996 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003997 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3998 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003999 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4000 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004001 }
4002
Nate Begemanfdea31a2010-03-24 20:49:50 +00004003 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4004 // Check for a build vector of consecutive loads.
4005 for (unsigned i = 0; i < NumElems; ++i)
4006 V[i] = Op.getOperand(i);
4007
4008 // Check for elements which are consecutive loads.
4009 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4010 if (LD.getNode())
4011 return LD;
4012
4013 // For SSE 4.1, use inserts into undef.
4014 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004015 V[0] = DAG.getUNDEF(VT);
4016 for (unsigned i = 0; i < NumElems; ++i)
4017 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4018 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
4019 Op.getOperand(i), DAG.getIntPtrConstant(i));
4020 return V[0];
4021 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004022
4023 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00004024 // e.g. for v4f32
4025 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4026 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4027 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00004028 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00004029 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004030 NumElems >>= 1;
4031 while (NumElems != 0) {
4032 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004033 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004034 NumElems >>= 1;
4035 }
4036 return V[0];
4037 }
Dan Gohman475871a2008-07-27 21:46:04 +00004038 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004039}
4040
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004041SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004042X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004043 // We support concatenate two MMX registers and place them in a MMX
4044 // register. This is better than doing a stack convert.
4045 DebugLoc dl = Op.getDebugLoc();
4046 EVT ResVT = Op.getValueType();
4047 assert(Op.getNumOperands() == 2);
4048 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4049 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4050 int Mask[2];
4051 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4052 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4053 InVec = Op.getOperand(1);
4054 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4055 unsigned NumElts = ResVT.getVectorNumElements();
4056 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4057 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4058 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4059 } else {
4060 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4061 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4062 Mask[0] = 0; Mask[1] = 2;
4063 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4064 }
4065 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4066}
4067
Nate Begemanb9a47b82009-02-23 08:49:38 +00004068// v8i16 shuffles - Prefer shuffles in the following order:
4069// 1. [all] pshuflw, pshufhw, optional move
4070// 2. [ssse3] 1 x pshufb
4071// 3. [ssse3] 2 x pshufb + 1 x por
4072// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004073static
Nate Begeman9008ca62009-04-27 18:41:29 +00004074SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004075 SelectionDAG &DAG,
4076 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004077 SDValue V1 = SVOp->getOperand(0);
4078 SDValue V2 = SVOp->getOperand(1);
4079 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004080 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004081
Nate Begemanb9a47b82009-02-23 08:49:38 +00004082 // Determine if more than 1 of the words in each of the low and high quadwords
4083 // of the result come from the same quadword of one of the two inputs. Undef
4084 // mask values count as coming from any quadword, for better codegen.
4085 SmallVector<unsigned, 4> LoQuad(4);
4086 SmallVector<unsigned, 4> HiQuad(4);
4087 BitVector InputQuads(4);
4088 for (unsigned i = 0; i < 8; ++i) {
4089 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004090 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004091 MaskVals.push_back(EltIdx);
4092 if (EltIdx < 0) {
4093 ++Quad[0];
4094 ++Quad[1];
4095 ++Quad[2];
4096 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004097 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004098 }
4099 ++Quad[EltIdx / 4];
4100 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004101 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004102
Nate Begemanb9a47b82009-02-23 08:49:38 +00004103 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004104 unsigned MaxQuad = 1;
4105 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004106 if (LoQuad[i] > MaxQuad) {
4107 BestLoQuad = i;
4108 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004109 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004110 }
4111
Nate Begemanb9a47b82009-02-23 08:49:38 +00004112 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004113 MaxQuad = 1;
4114 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004115 if (HiQuad[i] > MaxQuad) {
4116 BestHiQuad = i;
4117 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004118 }
4119 }
4120
Nate Begemanb9a47b82009-02-23 08:49:38 +00004121 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004122 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004123 // single pshufb instruction is necessary. If There are more than 2 input
4124 // quads, disable the next transformation since it does not help SSSE3.
4125 bool V1Used = InputQuads[0] || InputQuads[1];
4126 bool V2Used = InputQuads[2] || InputQuads[3];
4127 if (TLI.getSubtarget()->hasSSSE3()) {
4128 if (InputQuads.count() == 2 && V1Used && V2Used) {
4129 BestLoQuad = InputQuads.find_first();
4130 BestHiQuad = InputQuads.find_next(BestLoQuad);
4131 }
4132 if (InputQuads.count() > 2) {
4133 BestLoQuad = -1;
4134 BestHiQuad = -1;
4135 }
4136 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004137
Nate Begemanb9a47b82009-02-23 08:49:38 +00004138 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4139 // the shuffle mask. If a quad is scored as -1, that means that it contains
4140 // words from all 4 input quadwords.
4141 SDValue NewV;
4142 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004143 SmallVector<int, 8> MaskV;
4144 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4145 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004146 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004147 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4148 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4149 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004150
Nate Begemanb9a47b82009-02-23 08:49:38 +00004151 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4152 // source words for the shuffle, to aid later transformations.
4153 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004154 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004155 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004156 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004157 if (idx != (int)i)
4158 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004159 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004160 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004161 AllWordsInNewV = false;
4162 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004163 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004164
Nate Begemanb9a47b82009-02-23 08:49:38 +00004165 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4166 if (AllWordsInNewV) {
4167 for (int i = 0; i != 8; ++i) {
4168 int idx = MaskVals[i];
4169 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004170 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004171 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004172 if ((idx != i) && idx < 4)
4173 pshufhw = false;
4174 if ((idx != i) && idx > 3)
4175 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004176 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004177 V1 = NewV;
4178 V2Used = false;
4179 BestLoQuad = 0;
4180 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004181 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004182
Nate Begemanb9a47b82009-02-23 08:49:38 +00004183 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4184 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004185 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004186 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004187 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004188 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004189 }
Eric Christopherfd179292009-08-27 18:07:15 +00004190
Nate Begemanb9a47b82009-02-23 08:49:38 +00004191 // If we have SSSE3, and all words of the result are from 1 input vector,
4192 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4193 // is present, fall back to case 4.
4194 if (TLI.getSubtarget()->hasSSSE3()) {
4195 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004196
Nate Begemanb9a47b82009-02-23 08:49:38 +00004197 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004198 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004199 // mask, and elements that come from V1 in the V2 mask, so that the two
4200 // results can be OR'd together.
4201 bool TwoInputs = V1Used && V2Used;
4202 for (unsigned i = 0; i != 8; ++i) {
4203 int EltIdx = MaskVals[i] * 2;
4204 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004205 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4206 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004207 continue;
4208 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004209 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4210 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004211 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004212 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004213 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004214 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004215 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004216 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004217 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004218
Nate Begemanb9a47b82009-02-23 08:49:38 +00004219 // Calculate the shuffle mask for the second input, shuffle it, and
4220 // OR it with the first shuffled input.
4221 pshufbMask.clear();
4222 for (unsigned i = 0; i != 8; ++i) {
4223 int EltIdx = MaskVals[i] * 2;
4224 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004225 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4226 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004227 continue;
4228 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004229 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4230 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004231 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004232 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004233 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004234 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004235 MVT::v16i8, &pshufbMask[0], 16));
4236 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4237 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004238 }
4239
4240 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4241 // and update MaskVals with new element order.
4242 BitVector InOrder(8);
4243 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004244 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004245 for (int i = 0; i != 4; ++i) {
4246 int idx = MaskVals[i];
4247 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004248 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004249 InOrder.set(i);
4250 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004251 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004252 InOrder.set(i);
4253 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004254 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004255 }
4256 }
4257 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004258 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004259 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004260 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004261 }
Eric Christopherfd179292009-08-27 18:07:15 +00004262
Nate Begemanb9a47b82009-02-23 08:49:38 +00004263 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4264 // and update MaskVals with the new element order.
4265 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004266 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004267 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004268 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004269 for (unsigned i = 4; i != 8; ++i) {
4270 int idx = MaskVals[i];
4271 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004272 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004273 InOrder.set(i);
4274 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004275 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004276 InOrder.set(i);
4277 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004278 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004279 }
4280 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004281 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004282 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004283 }
Eric Christopherfd179292009-08-27 18:07:15 +00004284
Nate Begemanb9a47b82009-02-23 08:49:38 +00004285 // In case BestHi & BestLo were both -1, which means each quadword has a word
4286 // from each of the four input quadwords, calculate the InOrder bitvector now
4287 // before falling through to the insert/extract cleanup.
4288 if (BestLoQuad == -1 && BestHiQuad == -1) {
4289 NewV = V1;
4290 for (int i = 0; i != 8; ++i)
4291 if (MaskVals[i] < 0 || MaskVals[i] == i)
4292 InOrder.set(i);
4293 }
Eric Christopherfd179292009-08-27 18:07:15 +00004294
Nate Begemanb9a47b82009-02-23 08:49:38 +00004295 // The other elements are put in the right place using pextrw and pinsrw.
4296 for (unsigned i = 0; i != 8; ++i) {
4297 if (InOrder[i])
4298 continue;
4299 int EltIdx = MaskVals[i];
4300 if (EltIdx < 0)
4301 continue;
4302 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004303 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004304 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004305 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004306 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004307 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004308 DAG.getIntPtrConstant(i));
4309 }
4310 return NewV;
4311}
4312
4313// v16i8 shuffles - Prefer shuffles in the following order:
4314// 1. [ssse3] 1 x pshufb
4315// 2. [ssse3] 2 x pshufb + 1 x por
4316// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4317static
Nate Begeman9008ca62009-04-27 18:41:29 +00004318SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004319 SelectionDAG &DAG,
4320 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004321 SDValue V1 = SVOp->getOperand(0);
4322 SDValue V2 = SVOp->getOperand(1);
4323 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004324 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004325 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004326
Nate Begemanb9a47b82009-02-23 08:49:38 +00004327 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004328 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004329 // present, fall back to case 3.
4330 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4331 bool V1Only = true;
4332 bool V2Only = true;
4333 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004334 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004335 if (EltIdx < 0)
4336 continue;
4337 if (EltIdx < 16)
4338 V2Only = false;
4339 else
4340 V1Only = false;
4341 }
Eric Christopherfd179292009-08-27 18:07:15 +00004342
Nate Begemanb9a47b82009-02-23 08:49:38 +00004343 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4344 if (TLI.getSubtarget()->hasSSSE3()) {
4345 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004346
Nate Begemanb9a47b82009-02-23 08:49:38 +00004347 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004348 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004349 //
4350 // Otherwise, we have elements from both input vectors, and must zero out
4351 // elements that come from V2 in the first mask, and V1 in the second mask
4352 // so that we can OR them together.
4353 bool TwoInputs = !(V1Only || V2Only);
4354 for (unsigned i = 0; i != 16; ++i) {
4355 int EltIdx = MaskVals[i];
4356 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004357 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004358 continue;
4359 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004360 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004361 }
4362 // If all the elements are from V2, assign it to V1 and return after
4363 // building the first pshufb.
4364 if (V2Only)
4365 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004366 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004367 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004368 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004369 if (!TwoInputs)
4370 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004371
Nate Begemanb9a47b82009-02-23 08:49:38 +00004372 // Calculate the shuffle mask for the second input, shuffle it, and
4373 // OR it with the first shuffled input.
4374 pshufbMask.clear();
4375 for (unsigned i = 0; i != 16; ++i) {
4376 int EltIdx = MaskVals[i];
4377 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004378 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004379 continue;
4380 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004381 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004382 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004383 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004384 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004385 MVT::v16i8, &pshufbMask[0], 16));
4386 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004387 }
Eric Christopherfd179292009-08-27 18:07:15 +00004388
Nate Begemanb9a47b82009-02-23 08:49:38 +00004389 // No SSSE3 - Calculate in place words and then fix all out of place words
4390 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4391 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004392 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4393 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004394 SDValue NewV = V2Only ? V2 : V1;
4395 for (int i = 0; i != 8; ++i) {
4396 int Elt0 = MaskVals[i*2];
4397 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004398
Nate Begemanb9a47b82009-02-23 08:49:38 +00004399 // This word of the result is all undef, skip it.
4400 if (Elt0 < 0 && Elt1 < 0)
4401 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004402
Nate Begemanb9a47b82009-02-23 08:49:38 +00004403 // This word of the result is already in the correct place, skip it.
4404 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4405 continue;
4406 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4407 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004408
Nate Begemanb9a47b82009-02-23 08:49:38 +00004409 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4410 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4411 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004412
4413 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4414 // using a single extract together, load it and store it.
4415 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004416 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004417 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004418 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004419 DAG.getIntPtrConstant(i));
4420 continue;
4421 }
4422
Nate Begemanb9a47b82009-02-23 08:49:38 +00004423 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004424 // source byte is not also odd, shift the extracted word left 8 bits
4425 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004426 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004427 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004428 DAG.getIntPtrConstant(Elt1 / 2));
4429 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004430 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004431 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004432 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004433 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4434 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004435 }
4436 // If Elt0 is defined, extract it from the appropriate source. If the
4437 // source byte is not also even, shift the extracted word right 8 bits. If
4438 // Elt1 was also defined, OR the extracted values together before
4439 // inserting them in the result.
4440 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004441 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004442 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4443 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004444 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004445 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004446 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004447 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4448 DAG.getConstant(0x00FF, MVT::i16));
4449 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004450 : InsElt0;
4451 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004452 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004453 DAG.getIntPtrConstant(i));
4454 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004455 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004456}
4457
Evan Cheng7a831ce2007-12-15 03:00:47 +00004458/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattnerf172ecd2010-07-04 23:07:25 +00004459/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004460/// done when every pair / quad of shuffle mask elements point to elements in
4461/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004462/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4463static
Nate Begeman9008ca62009-04-27 18:41:29 +00004464SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4465 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004466 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004467 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004468 SDValue V1 = SVOp->getOperand(0);
4469 SDValue V2 = SVOp->getOperand(1);
4470 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004471 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004472 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004473 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004474 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004475 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004476 case MVT::v4f32: NewVT = MVT::v2f64; break;
4477 case MVT::v4i32: NewVT = MVT::v2i64; break;
4478 case MVT::v8i16: NewVT = MVT::v4i32; break;
4479 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004480 }
4481
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004482 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004483 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004484 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004485 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004486 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004487 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004488 int Scale = NumElems / NewWidth;
4489 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004490 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004491 int StartIdx = -1;
4492 for (int j = 0; j < Scale; ++j) {
4493 int EltIdx = SVOp->getMaskElt(i+j);
4494 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004495 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004496 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004497 StartIdx = EltIdx - (EltIdx % Scale);
4498 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004499 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004500 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004501 if (StartIdx == -1)
4502 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004503 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004504 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004505 }
4506
Dale Johannesenace16102009-02-03 19:33:06 +00004507 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4508 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004509 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004510}
4511
Evan Chengd880b972008-05-09 21:53:03 +00004512/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004513///
Owen Andersone50ed302009-08-10 22:56:29 +00004514static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004515 SDValue SrcOp, SelectionDAG &DAG,
4516 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004517 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004518 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004519 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004520 LD = dyn_cast<LoadSDNode>(SrcOp);
4521 if (!LD) {
4522 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4523 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004524 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4525 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004526 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4527 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004528 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004529 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004530 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004531 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4532 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4533 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4534 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004535 SrcOp.getOperand(0)
4536 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004537 }
4538 }
4539 }
4540
Dale Johannesenace16102009-02-03 19:33:06 +00004541 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4542 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004543 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004544 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004545}
4546
Evan Chengace3c172008-07-22 21:13:36 +00004547/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4548/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004549static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004550LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4551 SDValue V1 = SVOp->getOperand(0);
4552 SDValue V2 = SVOp->getOperand(1);
4553 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004554 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004555
Evan Chengace3c172008-07-22 21:13:36 +00004556 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004557 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004558 SmallVector<int, 8> Mask1(4U, -1);
4559 SmallVector<int, 8> PermMask;
4560 SVOp->getMask(PermMask);
4561
Evan Chengace3c172008-07-22 21:13:36 +00004562 unsigned NumHi = 0;
4563 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004564 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004565 int Idx = PermMask[i];
4566 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004567 Locs[i] = std::make_pair(-1, -1);
4568 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004569 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4570 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004571 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004572 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004573 NumLo++;
4574 } else {
4575 Locs[i] = std::make_pair(1, NumHi);
4576 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004577 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004578 NumHi++;
4579 }
4580 }
4581 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004582
Evan Chengace3c172008-07-22 21:13:36 +00004583 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004584 // If no more than two elements come from either vector. This can be
4585 // implemented with two shuffles. First shuffle gather the elements.
4586 // The second shuffle, which takes the first shuffle as both of its
4587 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004588 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004589
Nate Begeman9008ca62009-04-27 18:41:29 +00004590 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004591
Evan Chengace3c172008-07-22 21:13:36 +00004592 for (unsigned i = 0; i != 4; ++i) {
4593 if (Locs[i].first == -1)
4594 continue;
4595 else {
4596 unsigned Idx = (i < 2) ? 0 : 4;
4597 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004598 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004599 }
4600 }
4601
Nate Begeman9008ca62009-04-27 18:41:29 +00004602 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004603 } else if (NumLo == 3 || NumHi == 3) {
4604 // Otherwise, we must have three elements from one vector, call it X, and
4605 // one element from the other, call it Y. First, use a shufps to build an
4606 // intermediate vector with the one element from Y and the element from X
4607 // that will be in the same half in the final destination (the indexes don't
4608 // matter). Then, use a shufps to build the final vector, taking the half
4609 // containing the element from Y from the intermediate, and the other half
4610 // from X.
4611 if (NumHi == 3) {
4612 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004613 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004614 std::swap(V1, V2);
4615 }
4616
4617 // Find the element from V2.
4618 unsigned HiIndex;
4619 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004620 int Val = PermMask[HiIndex];
4621 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004622 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004623 if (Val >= 4)
4624 break;
4625 }
4626
Nate Begeman9008ca62009-04-27 18:41:29 +00004627 Mask1[0] = PermMask[HiIndex];
4628 Mask1[1] = -1;
4629 Mask1[2] = PermMask[HiIndex^1];
4630 Mask1[3] = -1;
4631 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004632
4633 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004634 Mask1[0] = PermMask[0];
4635 Mask1[1] = PermMask[1];
4636 Mask1[2] = HiIndex & 1 ? 6 : 4;
4637 Mask1[3] = HiIndex & 1 ? 4 : 6;
4638 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004639 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004640 Mask1[0] = HiIndex & 1 ? 2 : 0;
4641 Mask1[1] = HiIndex & 1 ? 0 : 2;
4642 Mask1[2] = PermMask[2];
4643 Mask1[3] = PermMask[3];
4644 if (Mask1[2] >= 0)
4645 Mask1[2] += 4;
4646 if (Mask1[3] >= 0)
4647 Mask1[3] += 4;
4648 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004649 }
Evan Chengace3c172008-07-22 21:13:36 +00004650 }
4651
4652 // Break it into (shuffle shuffle_hi, shuffle_lo).
4653 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004654 SmallVector<int,8> LoMask(4U, -1);
4655 SmallVector<int,8> HiMask(4U, -1);
4656
4657 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004658 unsigned MaskIdx = 0;
4659 unsigned LoIdx = 0;
4660 unsigned HiIdx = 2;
4661 for (unsigned i = 0; i != 4; ++i) {
4662 if (i == 2) {
4663 MaskPtr = &HiMask;
4664 MaskIdx = 1;
4665 LoIdx = 0;
4666 HiIdx = 2;
4667 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004668 int Idx = PermMask[i];
4669 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004670 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004671 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004672 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004673 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004674 LoIdx++;
4675 } else {
4676 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004677 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004678 HiIdx++;
4679 }
4680 }
4681
Nate Begeman9008ca62009-04-27 18:41:29 +00004682 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4683 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4684 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004685 for (unsigned i = 0; i != 4; ++i) {
4686 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004687 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004688 } else {
4689 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004690 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004691 }
4692 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004693 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004694}
4695
Dan Gohman475871a2008-07-27 21:46:04 +00004696SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004697X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004698 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004699 SDValue V1 = Op.getOperand(0);
4700 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004701 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004702 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004703 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004704 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004705 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4706 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004707 bool V1IsSplat = false;
4708 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004709
Nate Begeman9008ca62009-04-27 18:41:29 +00004710 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004711 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004712
Nate Begeman9008ca62009-04-27 18:41:29 +00004713 // Promote splats to v4f32.
4714 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004715 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004716 return Op;
4717 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004718 }
4719
Evan Cheng7a831ce2007-12-15 03:00:47 +00004720 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4721 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004722 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004723 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004724 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004725 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004726 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004727 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004728 // FIXME: Figure out a cleaner way to do this.
4729 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004730 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004731 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004732 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004733 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4734 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4735 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004736 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004737 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004738 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4739 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004740 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004741 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004742 }
4743 }
Eric Christopherfd179292009-08-27 18:07:15 +00004744
Nate Begeman9008ca62009-04-27 18:41:29 +00004745 if (X86::isPSHUFDMask(SVOp))
4746 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004747
Evan Chengf26ffe92008-05-29 08:22:04 +00004748 // Check if this can be converted into a logical shift.
4749 bool isLeft = false;
4750 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004751 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004752 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004753 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004754 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004755 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004756 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004757 EVT EltVT = VT.getVectorElementType();
4758 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004759 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004760 }
Eric Christopherfd179292009-08-27 18:07:15 +00004761
Nate Begeman9008ca62009-04-27 18:41:29 +00004762 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004763 if (V1IsUndef)
4764 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004765 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004766 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004767 if (!isMMX)
4768 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004769 }
Eric Christopherfd179292009-08-27 18:07:15 +00004770
Nate Begeman9008ca62009-04-27 18:41:29 +00004771 // FIXME: fold these into legal mask.
4772 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4773 X86::isMOVSLDUPMask(SVOp) ||
4774 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004775 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004776 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004777 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004778
Nate Begeman9008ca62009-04-27 18:41:29 +00004779 if (ShouldXformToMOVHLPS(SVOp) ||
4780 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4781 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004782
Evan Chengf26ffe92008-05-29 08:22:04 +00004783 if (isShift) {
4784 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004785 EVT EltVT = VT.getVectorElementType();
4786 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004787 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004788 }
Eric Christopherfd179292009-08-27 18:07:15 +00004789
Evan Cheng9eca5e82006-10-25 21:49:50 +00004790 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004791 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4792 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004793 V1IsSplat = isSplatVector(V1.getNode());
4794 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004795
Chris Lattner8a594482007-11-25 00:24:49 +00004796 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004797 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004798 Op = CommuteVectorShuffle(SVOp, DAG);
4799 SVOp = cast<ShuffleVectorSDNode>(Op);
4800 V1 = SVOp->getOperand(0);
4801 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004802 std::swap(V1IsSplat, V2IsSplat);
4803 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004804 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004805 }
4806
Nate Begeman9008ca62009-04-27 18:41:29 +00004807 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4808 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004809 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004810 return V1;
4811 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4812 // the instruction selector will not match, so get a canonical MOVL with
4813 // swapped operands to undo the commute.
4814 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004815 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004816
Nate Begeman9008ca62009-04-27 18:41:29 +00004817 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4818 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4819 X86::isUNPCKLMask(SVOp) ||
4820 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004821 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004822
Evan Cheng9bbbb982006-10-25 20:48:19 +00004823 if (V2IsSplat) {
4824 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004825 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004826 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004827 SDValue NewMask = NormalizeMask(SVOp, DAG);
4828 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4829 if (NSVOp != SVOp) {
4830 if (X86::isUNPCKLMask(NSVOp, true)) {
4831 return NewMask;
4832 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4833 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004834 }
4835 }
4836 }
4837
Evan Cheng9eca5e82006-10-25 21:49:50 +00004838 if (Commuted) {
4839 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004840 // FIXME: this seems wrong.
4841 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4842 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4843 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4844 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4845 X86::isUNPCKLMask(NewSVOp) ||
4846 X86::isUNPCKHMask(NewSVOp))
4847 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004848 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004849
Nate Begemanb9a47b82009-02-23 08:49:38 +00004850 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004851
4852 // Normalize the node to match x86 shuffle ops if needed
4853 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4854 return CommuteVectorShuffle(SVOp, DAG);
4855
4856 // Check for legal shuffle and return?
4857 SmallVector<int, 16> PermMask;
4858 SVOp->getMask(PermMask);
4859 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004860 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004861
Evan Cheng14b32e12007-12-11 01:46:18 +00004862 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004863 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004864 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004865 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004866 return NewOp;
4867 }
4868
Owen Anderson825b72b2009-08-11 20:47:22 +00004869 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004870 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004871 if (NewOp.getNode())
4872 return NewOp;
4873 }
Eric Christopherfd179292009-08-27 18:07:15 +00004874
Evan Chengace3c172008-07-22 21:13:36 +00004875 // Handle all 4 wide cases with a number of shuffles except for MMX.
4876 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004877 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004878
Dan Gohman475871a2008-07-27 21:46:04 +00004879 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004880}
4881
Dan Gohman475871a2008-07-27 21:46:04 +00004882SDValue
4883X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004884 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004885 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004886 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004887 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004888 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004889 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004890 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004891 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004892 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004893 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004894 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4895 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4896 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004897 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4898 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004899 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004900 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004901 Op.getOperand(0)),
4902 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004903 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004904 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004905 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004906 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004907 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004908 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004909 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4910 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004911 // result has a single use which is a store or a bitcast to i32. And in
4912 // the case of a store, it's not worth it if the index is a constant 0,
4913 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004914 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004915 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004916 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004917 if ((User->getOpcode() != ISD::STORE ||
4918 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4919 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004920 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004921 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004922 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004923 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4924 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004925 Op.getOperand(0)),
4926 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004927 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4928 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004929 // ExtractPS works with constant index.
4930 if (isa<ConstantSDNode>(Op.getOperand(1)))
4931 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004932 }
Dan Gohman475871a2008-07-27 21:46:04 +00004933 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004934}
4935
4936
Dan Gohman475871a2008-07-27 21:46:04 +00004937SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004938X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
4939 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004940 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004941 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004942
Evan Cheng62a3f152008-03-24 21:52:23 +00004943 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004944 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004945 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004946 return Res;
4947 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004948
Owen Andersone50ed302009-08-10 22:56:29 +00004949 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004950 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004951 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004952 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004953 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004954 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004955 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004956 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4957 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004958 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004959 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004960 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004961 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004962 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004963 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004964 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004965 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004966 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004967 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004968 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004969 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004970 if (Idx == 0)
4971 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004972
Evan Cheng0db9fe62006-04-25 20:13:52 +00004973 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004974 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004975 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004976 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004977 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004978 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004979 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004980 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004981 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4982 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4983 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004984 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004985 if (Idx == 0)
4986 return Op;
4987
4988 // UNPCKHPD the element to the lowest double word, then movsd.
4989 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4990 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004991 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004992 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004993 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004994 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004995 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004996 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004997 }
4998
Dan Gohman475871a2008-07-27 21:46:04 +00004999 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005000}
5001
Dan Gohman475871a2008-07-27 21:46:04 +00005002SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005003X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5004 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005005 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005006 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005007 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005008
Dan Gohman475871a2008-07-27 21:46:04 +00005009 SDValue N0 = Op.getOperand(0);
5010 SDValue N1 = Op.getOperand(1);
5011 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005012
Dan Gohman8a55ce42009-09-23 21:02:20 +00005013 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005014 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005015 unsigned Opc;
5016 if (VT == MVT::v8i16)
5017 Opc = X86ISD::PINSRW;
5018 else if (VT == MVT::v4i16)
5019 Opc = X86ISD::MMX_PINSRW;
5020 else if (VT == MVT::v16i8)
5021 Opc = X86ISD::PINSRB;
5022 else
5023 Opc = X86ISD::PINSRB;
5024
Nate Begeman14d12ca2008-02-11 04:19:36 +00005025 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5026 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005027 if (N1.getValueType() != MVT::i32)
5028 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5029 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005030 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005031 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005032 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005033 // Bits [7:6] of the constant are the source select. This will always be
5034 // zero here. The DAG Combiner may combine an extract_elt index into these
5035 // bits. For example (insert (extract, 3), 2) could be matched by putting
5036 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005037 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005038 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005039 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005040 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005041 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005042 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005043 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005044 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005045 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005046 // PINSR* works with constant index.
5047 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005048 }
Dan Gohman475871a2008-07-27 21:46:04 +00005049 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005050}
5051
Dan Gohman475871a2008-07-27 21:46:04 +00005052SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005053X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005054 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005055 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005056
5057 if (Subtarget->hasSSE41())
5058 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5059
Dan Gohman8a55ce42009-09-23 21:02:20 +00005060 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005061 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005062
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005063 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005064 SDValue N0 = Op.getOperand(0);
5065 SDValue N1 = Op.getOperand(1);
5066 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005067
Dan Gohman8a55ce42009-09-23 21:02:20 +00005068 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005069 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5070 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005071 if (N1.getValueType() != MVT::i32)
5072 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5073 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005074 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005075 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5076 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005077 }
Dan Gohman475871a2008-07-27 21:46:04 +00005078 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005079}
5080
Dan Gohman475871a2008-07-27 21:46:04 +00005081SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005082X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005083 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005084
5085 if (Op.getValueType() == MVT::v1i64 &&
5086 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005087 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005088
Owen Anderson825b72b2009-08-11 20:47:22 +00005089 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5090 EVT VT = MVT::v2i32;
5091 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005092 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005093 case MVT::v16i8:
5094 case MVT::v8i16:
5095 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005096 break;
5097 }
Dale Johannesenace16102009-02-03 19:33:06 +00005098 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5099 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005100}
5101
Bill Wendling056292f2008-09-16 21:48:12 +00005102// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5103// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5104// one of the above mentioned nodes. It has to be wrapped because otherwise
5105// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5106// be used to form addressing mode. These wrapped nodes will be selected
5107// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005108SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005109X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005110 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005111
Chris Lattner41621a22009-06-26 19:22:52 +00005112 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5113 // global base reg.
5114 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005115 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005116 CodeModel::Model M = getTargetMachine().getCodeModel();
5117
Chris Lattner4f066492009-07-11 20:29:19 +00005118 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005119 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005120 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005121 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005122 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005123 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005124 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005125
Evan Cheng1606e8e2009-03-13 07:51:59 +00005126 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005127 CP->getAlignment(),
5128 CP->getOffset(), OpFlag);
5129 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005130 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005131 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005132 if (OpFlag) {
5133 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005134 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005135 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005136 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005137 }
5138
5139 return Result;
5140}
5141
Dan Gohmand858e902010-04-17 15:26:15 +00005142SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005143 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005144
Chris Lattner18c59872009-06-27 04:16:01 +00005145 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5146 // global base reg.
5147 unsigned char OpFlag = 0;
5148 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005149 CodeModel::Model M = getTargetMachine().getCodeModel();
5150
Chris Lattner4f066492009-07-11 20:29:19 +00005151 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005152 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005153 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005154 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005155 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005156 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005157 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005158
Chris Lattner18c59872009-06-27 04:16:01 +00005159 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5160 OpFlag);
5161 DebugLoc DL = JT->getDebugLoc();
5162 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005163
Chris Lattner18c59872009-06-27 04:16:01 +00005164 // With PIC, the address is actually $g + Offset.
5165 if (OpFlag) {
5166 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5167 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005168 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005169 Result);
5170 }
Eric Christopherfd179292009-08-27 18:07:15 +00005171
Chris Lattner18c59872009-06-27 04:16:01 +00005172 return Result;
5173}
5174
5175SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005176X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005177 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005178
Chris Lattner18c59872009-06-27 04:16:01 +00005179 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5180 // global base reg.
5181 unsigned char OpFlag = 0;
5182 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005183 CodeModel::Model M = getTargetMachine().getCodeModel();
5184
Chris Lattner4f066492009-07-11 20:29:19 +00005185 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005186 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005187 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005188 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005189 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005190 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005191 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005192
Chris Lattner18c59872009-06-27 04:16:01 +00005193 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005194
Chris Lattner18c59872009-06-27 04:16:01 +00005195 DebugLoc DL = Op.getDebugLoc();
5196 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005197
5198
Chris Lattner18c59872009-06-27 04:16:01 +00005199 // With PIC, the address is actually $g + Offset.
5200 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005201 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005202 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5203 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005204 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005205 Result);
5206 }
Eric Christopherfd179292009-08-27 18:07:15 +00005207
Chris Lattner18c59872009-06-27 04:16:01 +00005208 return Result;
5209}
5210
Dan Gohman475871a2008-07-27 21:46:04 +00005211SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005212X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005213 // Create the TargetBlockAddressAddress node.
5214 unsigned char OpFlags =
5215 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005216 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005217 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005218 DebugLoc dl = Op.getDebugLoc();
5219 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5220 /*isTarget=*/true, OpFlags);
5221
Dan Gohmanf705adb2009-10-30 01:28:02 +00005222 if (Subtarget->isPICStyleRIPRel() &&
5223 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005224 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5225 else
5226 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005227
Dan Gohman29cbade2009-11-20 23:18:13 +00005228 // With PIC, the address is actually $g + Offset.
5229 if (isGlobalRelativeToPICBase(OpFlags)) {
5230 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5231 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5232 Result);
5233 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005234
5235 return Result;
5236}
5237
5238SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005239X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005240 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005241 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005242 // Create the TargetGlobalAddress node, folding in the constant
5243 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005244 unsigned char OpFlags =
5245 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005246 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005247 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005248 if (OpFlags == X86II::MO_NO_FLAG &&
5249 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005250 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005251 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005252 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005253 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005254 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005255 }
Eric Christopherfd179292009-08-27 18:07:15 +00005256
Chris Lattner4f066492009-07-11 20:29:19 +00005257 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005258 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005259 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5260 else
5261 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005262
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005263 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005264 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005265 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5266 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005267 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005268 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005269
Chris Lattner36c25012009-07-10 07:34:39 +00005270 // For globals that require a load from a stub to get the address, emit the
5271 // load.
5272 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005273 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005274 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005275
Dan Gohman6520e202008-10-18 02:06:02 +00005276 // If there was a non-zero offset that we didn't fold, create an explicit
5277 // addition for it.
5278 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005279 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005280 DAG.getConstant(Offset, getPointerTy()));
5281
Evan Cheng0db9fe62006-04-25 20:13:52 +00005282 return Result;
5283}
5284
Evan Chengda43bcf2008-09-24 00:05:32 +00005285SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005286X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005287 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005288 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005289 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005290}
5291
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005292static SDValue
5293GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005294 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005295 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005296 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005297 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005298 DebugLoc dl = GA->getDebugLoc();
5299 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5300 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005301 GA->getOffset(),
5302 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005303 if (InFlag) {
5304 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005305 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005306 } else {
5307 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005308 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005309 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005310
5311 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005312 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005313
Rafael Espindola15f1b662009-04-24 12:59:40 +00005314 SDValue Flag = Chain.getValue(1);
5315 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005316}
5317
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005318// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005319static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005320LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005321 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005322 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005323 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5324 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005325 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005326 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005327 InFlag = Chain.getValue(1);
5328
Chris Lattnerb903bed2009-06-26 21:20:29 +00005329 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005330}
5331
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005332// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005333static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005334LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005335 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005336 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5337 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005338}
5339
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005340// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5341// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005342static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005343 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005344 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005345 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005346 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005347 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005348 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005349 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005350 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005351
5352 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005353 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005354
Chris Lattnerb903bed2009-06-26 21:20:29 +00005355 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005356 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5357 // initialexec.
5358 unsigned WrapperKind = X86ISD::Wrapper;
5359 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005360 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005361 } else if (is64Bit) {
5362 assert(model == TLSModel::InitialExec);
5363 OperandFlags = X86II::MO_GOTTPOFF;
5364 WrapperKind = X86ISD::WrapperRIP;
5365 } else {
5366 assert(model == TLSModel::InitialExec);
5367 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005368 }
Eric Christopherfd179292009-08-27 18:07:15 +00005369
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005370 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5371 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005372 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005373 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005374 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005375
Rafael Espindola9a580232009-02-27 13:37:18 +00005376 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005377 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005378 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005379
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005380 // The address of the thread local variable is the add of the thread
5381 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005382 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005383}
5384
Dan Gohman475871a2008-07-27 21:46:04 +00005385SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005386X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00005387
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005388 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005389 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005390
Eric Christopher30ef0e52010-06-03 04:07:48 +00005391 if (Subtarget->isTargetELF()) {
5392 // TODO: implement the "local dynamic" model
5393 // TODO: implement the "initial exec"model for pic executables
5394
5395 // If GV is an alias then use the aliasee for determining
5396 // thread-localness.
5397 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5398 GV = GA->resolveAliasedGlobal(false);
5399
5400 TLSModel::Model model
5401 = getTLSModel(GV, getTargetMachine().getRelocationModel());
5402
5403 switch (model) {
5404 case TLSModel::GeneralDynamic:
5405 case TLSModel::LocalDynamic: // not implemented
5406 if (Subtarget->is64Bit())
5407 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
5408 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
5409
5410 case TLSModel::InitialExec:
5411 case TLSModel::LocalExec:
5412 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5413 Subtarget->is64Bit());
5414 }
5415 } else if (Subtarget->isTargetDarwin()) {
5416 // Darwin only has one model of TLS. Lower to that.
5417 unsigned char OpFlag = 0;
5418 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
5419 X86ISD::WrapperRIP : X86ISD::Wrapper;
5420
5421 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5422 // global base reg.
5423 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
5424 !Subtarget->is64Bit();
5425 if (PIC32)
5426 OpFlag = X86II::MO_TLVP_PIC_BASE;
5427 else
5428 OpFlag = X86II::MO_TLVP;
5429
5430 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(),
5431 getPointerTy(),
5432 GA->getOffset(), OpFlag);
5433
5434 DebugLoc DL = Op.getDebugLoc();
5435 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5436
5437 // With PIC32, the address is actually $g + Offset.
5438 if (PIC32)
5439 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5440 DAG.getNode(X86ISD::GlobalBaseReg,
5441 DebugLoc(), getPointerTy()),
5442 Offset);
5443
5444 // Lowering the machine isd will make sure everything is in the right
5445 // location.
5446 SDValue Args[] = { Offset };
5447 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
5448
5449 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
5450 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5451 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00005452
Eric Christopher30ef0e52010-06-03 04:07:48 +00005453 // And our return value (tls address) is in the standard call return value
5454 // location.
5455 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
5456 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005457 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00005458
5459 assert(false &&
5460 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00005461
Torok Edwinc23197a2009-07-14 16:55:14 +00005462 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005463 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005464}
5465
Evan Cheng0db9fe62006-04-25 20:13:52 +00005466
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005467/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005468/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005469SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005470 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005471 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005472 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005473 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005474 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005475 SDValue ShOpLo = Op.getOperand(0);
5476 SDValue ShOpHi = Op.getOperand(1);
5477 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005478 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005479 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005480 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005481
Dan Gohman475871a2008-07-27 21:46:04 +00005482 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005483 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005484 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5485 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005486 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005487 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5488 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005489 }
Evan Chenge3413162006-01-09 18:33:28 +00005490
Owen Anderson825b72b2009-08-11 20:47:22 +00005491 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5492 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005493 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005494 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005495
Dan Gohman475871a2008-07-27 21:46:04 +00005496 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005497 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005498 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5499 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005500
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005501 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005502 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5503 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005504 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005505 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5506 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005507 }
5508
Dan Gohman475871a2008-07-27 21:46:04 +00005509 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005510 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005511}
Evan Chenga3195e82006-01-12 22:54:21 +00005512
Dan Gohmand858e902010-04-17 15:26:15 +00005513SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5514 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005515 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005516
5517 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005518 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005519 return Op;
5520 }
5521 return SDValue();
5522 }
5523
Owen Anderson825b72b2009-08-11 20:47:22 +00005524 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005525 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005526
Eli Friedman36df4992009-05-27 00:47:34 +00005527 // These are really Legal; return the operand so the caller accepts it as
5528 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005529 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005530 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005531 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005532 Subtarget->is64Bit()) {
5533 return Op;
5534 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005535
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005536 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005537 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005538 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005539 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005540 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005541 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005542 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005543 PseudoSourceValue::getFixedStack(SSFI), 0,
5544 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005545 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5546}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005547
Owen Andersone50ed302009-08-10 22:56:29 +00005548SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005549 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005550 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005551 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005552 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005553 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005554 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005555 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005556 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005557 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005558 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005559 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005560 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005561 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005562
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005563 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005564 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005565 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005566
5567 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5568 // shouldn't be necessary except that RFP cannot be live across
5569 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005570 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005571 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005572 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005573 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005574 SDValue Ops[] = {
5575 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5576 };
5577 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005578 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005579 PseudoSourceValue::getFixedStack(SSFI), 0,
5580 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005581 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005582
Evan Cheng0db9fe62006-04-25 20:13:52 +00005583 return Result;
5584}
5585
Bill Wendling8b8a6362009-01-17 03:56:04 +00005586// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005587SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5588 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005589 // This algorithm is not obvious. Here it is in C code, more or less:
5590 /*
5591 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5592 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5593 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005594
Bill Wendling8b8a6362009-01-17 03:56:04 +00005595 // Copy ints to xmm registers.
5596 __m128i xh = _mm_cvtsi32_si128( hi );
5597 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005598
Bill Wendling8b8a6362009-01-17 03:56:04 +00005599 // Combine into low half of a single xmm register.
5600 __m128i x = _mm_unpacklo_epi32( xh, xl );
5601 __m128d d;
5602 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005603
Bill Wendling8b8a6362009-01-17 03:56:04 +00005604 // Merge in appropriate exponents to give the integer bits the right
5605 // magnitude.
5606 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005607
Bill Wendling8b8a6362009-01-17 03:56:04 +00005608 // Subtract away the biases to deal with the IEEE-754 double precision
5609 // implicit 1.
5610 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005611
Bill Wendling8b8a6362009-01-17 03:56:04 +00005612 // All conversions up to here are exact. The correctly rounded result is
5613 // calculated using the current rounding mode using the following
5614 // horizontal add.
5615 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5616 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5617 // store doesn't really need to be here (except
5618 // maybe to zero the other double)
5619 return sd;
5620 }
5621 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005622
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005623 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005624 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005625
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005626 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005627 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005628 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5629 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5630 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5631 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005632 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005633 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005634
Bill Wendling8b8a6362009-01-17 03:56:04 +00005635 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005636 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005637 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005638 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005639 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005640 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005641 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005642
Owen Anderson825b72b2009-08-11 20:47:22 +00005643 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5644 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005645 Op.getOperand(0),
5646 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5648 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005649 Op.getOperand(0),
5650 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005651 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5652 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005653 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005654 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005655 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5656 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5657 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005658 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005659 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005660 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005661
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005662 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005663 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005664 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5665 DAG.getUNDEF(MVT::v2f64), ShufMask);
5666 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5667 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005668 DAG.getIntPtrConstant(0));
5669}
5670
Bill Wendling8b8a6362009-01-17 03:56:04 +00005671// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005672SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5673 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005674 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005675 // FP constant to bias correct the final result.
5676 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005677 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005678
5679 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005680 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5681 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005682 Op.getOperand(0),
5683 DAG.getIntPtrConstant(0)));
5684
Owen Anderson825b72b2009-08-11 20:47:22 +00005685 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5686 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005687 DAG.getIntPtrConstant(0));
5688
5689 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005690 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5691 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005692 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005693 MVT::v2f64, Load)),
5694 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005695 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005696 MVT::v2f64, Bias)));
5697 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5698 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005699 DAG.getIntPtrConstant(0));
5700
5701 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005702 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005703
5704 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005705 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005706
Owen Anderson825b72b2009-08-11 20:47:22 +00005707 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005708 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005709 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005710 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005711 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005712 }
5713
5714 // Handle final rounding.
5715 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005716}
5717
Dan Gohmand858e902010-04-17 15:26:15 +00005718SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5719 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005720 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005721 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005722
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005723 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00005724 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5725 // the optimization here.
5726 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005727 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005728
Owen Andersone50ed302009-08-10 22:56:29 +00005729 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005730 EVT DstVT = Op.getValueType();
5731 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005732 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005733 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005734 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005735
5736 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005737 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005738 if (SrcVT == MVT::i32) {
5739 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5740 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5741 getPointerTy(), StackSlot, WordOff);
5742 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5743 StackSlot, NULL, 0, false, false, 0);
5744 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5745 OffsetSlot, NULL, 0, false, false, 0);
5746 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
5747 return Fild;
5748 }
5749
5750 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
5751 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005752 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005753 // For i64 source, we need to add the appropriate power of 2 if the input
5754 // was negative. This is the same as the optimization in
5755 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
5756 // we must be careful to do the computation in x87 extended precision, not
5757 // in SSE. (The generic code can't know it's OK to do this, or how to.)
5758 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
5759 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
5760 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
5761
5762 APInt FF(32, 0x5F800000ULL);
5763
5764 // Check whether the sign bit is set.
5765 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
5766 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
5767 ISD::SETLT);
5768
5769 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
5770 SDValue FudgePtr = DAG.getConstantPool(
5771 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
5772 getPointerTy());
5773
5774 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
5775 SDValue Zero = DAG.getIntPtrConstant(0);
5776 SDValue Four = DAG.getIntPtrConstant(4);
5777 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
5778 Zero, Four);
5779 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
5780
5781 // Load the value out, extending it from f32 to f80.
5782 // FIXME: Avoid the extend by constructing the right constant pool?
5783 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
5784 FudgePtr, PseudoSourceValue::getConstantPool(),
5785 0, MVT::f32, false, false, 4);
5786 // Extend everything to 80 bits to force it to be done on x87.
5787 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
5788 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00005789}
5790
Dan Gohman475871a2008-07-27 21:46:04 +00005791std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00005792FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005793 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005794
Owen Andersone50ed302009-08-10 22:56:29 +00005795 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005796
5797 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005798 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5799 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005800 }
5801
Owen Anderson825b72b2009-08-11 20:47:22 +00005802 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5803 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005804 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005805
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005806 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005807 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005808 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005809 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005810 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005811 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005812 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005813 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005814
Evan Cheng87c89352007-10-15 20:11:21 +00005815 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5816 // stack slot.
5817 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005818 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005819 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005820 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005821
Evan Cheng0db9fe62006-04-25 20:13:52 +00005822 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005823 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005824 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005825 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5826 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5827 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005828 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005829
Dan Gohman475871a2008-07-27 21:46:04 +00005830 SDValue Chain = DAG.getEntryNode();
5831 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005832 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005833 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005834 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005835 PseudoSourceValue::getFixedStack(SSFI), 0,
5836 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005837 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005838 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005839 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5840 };
Dale Johannesenace16102009-02-03 19:33:06 +00005841 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005842 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005843 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005844 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5845 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005846
Evan Cheng0db9fe62006-04-25 20:13:52 +00005847 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005848 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005849 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005850
Chris Lattner27a6c732007-11-24 07:07:01 +00005851 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005852}
5853
Dan Gohmand858e902010-04-17 15:26:15 +00005854SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
5855 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00005856 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005857 if (Op.getValueType() == MVT::v2i32 &&
5858 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005859 return Op;
5860 }
5861 return SDValue();
5862 }
5863
Eli Friedman948e95a2009-05-23 09:59:16 +00005864 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005865 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005866 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5867 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005868
Chris Lattner27a6c732007-11-24 07:07:01 +00005869 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005870 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005871 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005872}
5873
Dan Gohmand858e902010-04-17 15:26:15 +00005874SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
5875 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00005876 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5877 SDValue FIST = Vals.first, StackSlot = Vals.second;
5878 assert(FIST.getNode() && "Unexpected failure");
5879
5880 // Load the result.
5881 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005882 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005883}
5884
Dan Gohmand858e902010-04-17 15:26:15 +00005885SDValue X86TargetLowering::LowerFABS(SDValue Op,
5886 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005887 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005888 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005889 EVT VT = Op.getValueType();
5890 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005891 if (VT.isVector())
5892 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005893 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005894 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005895 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005896 CV.push_back(C);
5897 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005898 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005899 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005900 CV.push_back(C);
5901 CV.push_back(C);
5902 CV.push_back(C);
5903 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005904 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005905 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005906 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005907 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005908 PseudoSourceValue::getConstantPool(), 0,
5909 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005910 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005911}
5912
Dan Gohmand858e902010-04-17 15:26:15 +00005913SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005914 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005915 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005916 EVT VT = Op.getValueType();
5917 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005918 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005919 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005920 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005921 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005922 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005923 CV.push_back(C);
5924 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005925 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005926 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005927 CV.push_back(C);
5928 CV.push_back(C);
5929 CV.push_back(C);
5930 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005931 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005932 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005933 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005934 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005935 PseudoSourceValue::getConstantPool(), 0,
5936 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005937 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005938 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005939 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5940 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005941 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005942 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005943 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005944 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005945 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005946}
5947
Dan Gohmand858e902010-04-17 15:26:15 +00005948SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005949 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005950 SDValue Op0 = Op.getOperand(0);
5951 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005952 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005953 EVT VT = Op.getValueType();
5954 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005955
5956 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005957 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005958 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005959 SrcVT = VT;
5960 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005961 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005962 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005963 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005964 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005965 }
5966
5967 // At this point the operands and the result should have the same
5968 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005969
Evan Cheng68c47cb2007-01-05 07:55:56 +00005970 // First get the sign bit of second operand.
5971 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005972 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005973 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5974 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005975 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005976 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5977 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5978 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5979 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005980 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005981 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005982 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005983 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005984 PseudoSourceValue::getConstantPool(), 0,
5985 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005986 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005987
5988 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005989 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005990 // Op0 is MVT::f32, Op1 is MVT::f64.
5991 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5992 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5993 DAG.getConstant(32, MVT::i32));
5994 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5995 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005996 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005997 }
5998
Evan Cheng73d6cf12007-01-05 21:37:56 +00005999 // Clear first operand sign bit.
6000 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006001 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006002 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6003 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006004 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006005 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6006 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6007 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6008 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006009 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006010 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006011 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006012 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006013 PseudoSourceValue::getConstantPool(), 0,
6014 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006015 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006016
6017 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006018 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006019}
6020
Dan Gohman076aee32009-03-04 19:44:21 +00006021/// Emit nodes that will be selected as "test Op0,Op0", or something
6022/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006023SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006024 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006025 DebugLoc dl = Op.getDebugLoc();
6026
Dan Gohman31125812009-03-07 01:58:32 +00006027 // CF and OF aren't always set the way we want. Determine which
6028 // of these we need.
6029 bool NeedCF = false;
6030 bool NeedOF = false;
6031 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006032 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006033 case X86::COND_A: case X86::COND_AE:
6034 case X86::COND_B: case X86::COND_BE:
6035 NeedCF = true;
6036 break;
6037 case X86::COND_G: case X86::COND_GE:
6038 case X86::COND_L: case X86::COND_LE:
6039 case X86::COND_O: case X86::COND_NO:
6040 NeedOF = true;
6041 break;
Dan Gohman31125812009-03-07 01:58:32 +00006042 }
6043
Dan Gohman076aee32009-03-04 19:44:21 +00006044 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006045 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6046 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006047 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6048 // Emit a CMP with 0, which is the TEST pattern.
6049 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6050 DAG.getConstant(0, Op.getValueType()));
6051
6052 unsigned Opcode = 0;
6053 unsigned NumOperands = 0;
6054 switch (Op.getNode()->getOpcode()) {
6055 case ISD::ADD:
6056 // Due to an isel shortcoming, be conservative if this add is likely to be
6057 // selected as part of a load-modify-store instruction. When the root node
6058 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6059 // uses of other nodes in the match, such as the ADD in this case. This
6060 // leads to the ADD being left around and reselected, with the result being
6061 // two adds in the output. Alas, even if none our users are stores, that
6062 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6063 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6064 // climbing the DAG back to the root, and it doesn't seem to be worth the
6065 // effort.
6066 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006067 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006068 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6069 goto default_case;
6070
6071 if (ConstantSDNode *C =
6072 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6073 // An add of one will be selected as an INC.
6074 if (C->getAPIntValue() == 1) {
6075 Opcode = X86ISD::INC;
6076 NumOperands = 1;
6077 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006078 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006079
6080 // An add of negative one (subtract of one) will be selected as a DEC.
6081 if (C->getAPIntValue().isAllOnesValue()) {
6082 Opcode = X86ISD::DEC;
6083 NumOperands = 1;
6084 break;
6085 }
Dan Gohman076aee32009-03-04 19:44:21 +00006086 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006087
6088 // Otherwise use a regular EFLAGS-setting add.
6089 Opcode = X86ISD::ADD;
6090 NumOperands = 2;
6091 break;
6092 case ISD::AND: {
6093 // If the primary and result isn't used, don't bother using X86ISD::AND,
6094 // because a TEST instruction will be better.
6095 bool NonFlagUse = false;
6096 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6097 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6098 SDNode *User = *UI;
6099 unsigned UOpNo = UI.getOperandNo();
6100 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6101 // Look pass truncate.
6102 UOpNo = User->use_begin().getOperandNo();
6103 User = *User->use_begin();
6104 }
6105
6106 if (User->getOpcode() != ISD::BRCOND &&
6107 User->getOpcode() != ISD::SETCC &&
6108 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6109 NonFlagUse = true;
6110 break;
6111 }
Dan Gohman076aee32009-03-04 19:44:21 +00006112 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006113
6114 if (!NonFlagUse)
6115 break;
6116 }
6117 // FALL THROUGH
6118 case ISD::SUB:
6119 case ISD::OR:
6120 case ISD::XOR:
6121 // Due to the ISEL shortcoming noted above, be conservative if this op is
6122 // likely to be selected as part of a load-modify-store instruction.
6123 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6124 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6125 if (UI->getOpcode() == ISD::STORE)
6126 goto default_case;
6127
6128 // Otherwise use a regular EFLAGS-setting instruction.
6129 switch (Op.getNode()->getOpcode()) {
6130 default: llvm_unreachable("unexpected operator!");
6131 case ISD::SUB: Opcode = X86ISD::SUB; break;
6132 case ISD::OR: Opcode = X86ISD::OR; break;
6133 case ISD::XOR: Opcode = X86ISD::XOR; break;
6134 case ISD::AND: Opcode = X86ISD::AND; break;
6135 }
6136
6137 NumOperands = 2;
6138 break;
6139 case X86ISD::ADD:
6140 case X86ISD::SUB:
6141 case X86ISD::INC:
6142 case X86ISD::DEC:
6143 case X86ISD::OR:
6144 case X86ISD::XOR:
6145 case X86ISD::AND:
6146 return SDValue(Op.getNode(), 1);
6147 default:
6148 default_case:
6149 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006150 }
6151
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006152 if (Opcode == 0)
6153 // Emit a CMP with 0, which is the TEST pattern.
6154 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6155 DAG.getConstant(0, Op.getValueType()));
6156
6157 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6158 SmallVector<SDValue, 4> Ops;
6159 for (unsigned i = 0; i != NumOperands; ++i)
6160 Ops.push_back(Op.getOperand(i));
6161
6162 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6163 DAG.ReplaceAllUsesWith(Op, New);
6164 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006165}
6166
6167/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6168/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006169SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006170 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006171 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6172 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006173 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006174
6175 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006176 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006177}
6178
Evan Chengd40d03e2010-01-06 19:38:29 +00006179/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6180/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006181SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6182 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006183 SDValue Op0 = And.getOperand(0);
6184 SDValue Op1 = And.getOperand(1);
6185 if (Op0.getOpcode() == ISD::TRUNCATE)
6186 Op0 = Op0.getOperand(0);
6187 if (Op1.getOpcode() == ISD::TRUNCATE)
6188 Op1 = Op1.getOperand(0);
6189
Evan Chengd40d03e2010-01-06 19:38:29 +00006190 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006191 if (Op1.getOpcode() == ISD::SHL)
6192 std::swap(Op0, Op1);
6193 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006194 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6195 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006196 // If we looked past a truncate, check that it's only truncating away
6197 // known zeros.
6198 unsigned BitWidth = Op0.getValueSizeInBits();
6199 unsigned AndBitWidth = And.getValueSizeInBits();
6200 if (BitWidth > AndBitWidth) {
6201 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6202 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6203 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6204 return SDValue();
6205 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006206 LHS = Op1;
6207 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006208 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006209 } else if (Op1.getOpcode() == ISD::Constant) {
6210 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6211 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006212 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6213 LHS = AndLHS.getOperand(0);
6214 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006215 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006216 }
Evan Cheng0488db92007-09-25 01:57:46 +00006217
Evan Chengd40d03e2010-01-06 19:38:29 +00006218 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006219 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006220 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006221 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006222 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006223 // Also promote i16 to i32 for performance / code size reason.
6224 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006225 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006226 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006227
Evan Chengd40d03e2010-01-06 19:38:29 +00006228 // If the operand types disagree, extend the shift amount to match. Since
6229 // BT ignores high bits (like shifts) we can use anyextend.
6230 if (LHS.getValueType() != RHS.getValueType())
6231 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006232
Evan Chengd40d03e2010-01-06 19:38:29 +00006233 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6234 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6235 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6236 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006237 }
6238
Evan Cheng54de3ea2010-01-05 06:52:31 +00006239 return SDValue();
6240}
6241
Dan Gohmand858e902010-04-17 15:26:15 +00006242SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006243 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6244 SDValue Op0 = Op.getOperand(0);
6245 SDValue Op1 = Op.getOperand(1);
6246 DebugLoc dl = Op.getDebugLoc();
6247 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6248
6249 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006250 // Lower (X & (1 << N)) == 0 to BT(X, N).
6251 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6252 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6253 if (Op0.getOpcode() == ISD::AND &&
6254 Op0.hasOneUse() &&
6255 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00006256 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00006257 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6258 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6259 if (NewSetCC.getNode())
6260 return NewSetCC;
6261 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006262
Evan Cheng2c755ba2010-02-27 07:36:59 +00006263 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6264 if (Op0.getOpcode() == X86ISD::SETCC &&
6265 Op1.getOpcode() == ISD::Constant &&
6266 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6267 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6268 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6269 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6270 bool Invert = (CC == ISD::SETNE) ^
6271 cast<ConstantSDNode>(Op1)->isNullValue();
6272 if (Invert)
6273 CCode = X86::GetOppositeBranchCondition(CCode);
6274 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6275 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6276 }
6277
Evan Chenge5b51ac2010-04-17 06:13:15 +00006278 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006279 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006280 if (X86CC == X86::COND_INVALID)
6281 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006282
Evan Cheng552f09a2010-04-26 19:06:11 +00006283 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006284
6285 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006286 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006287 return DAG.getNode(ISD::AND, dl, MVT::i8,
6288 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6289 DAG.getConstant(X86CC, MVT::i8), Cond),
6290 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006291
Owen Anderson825b72b2009-08-11 20:47:22 +00006292 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6293 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006294}
6295
Dan Gohmand858e902010-04-17 15:26:15 +00006296SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006297 SDValue Cond;
6298 SDValue Op0 = Op.getOperand(0);
6299 SDValue Op1 = Op.getOperand(1);
6300 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006301 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006302 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6303 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006304 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006305
6306 if (isFP) {
6307 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006308 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006309 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6310 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006311 bool Swap = false;
6312
6313 switch (SetCCOpcode) {
6314 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006315 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006316 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006317 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006318 case ISD::SETGT: Swap = true; // Fallthrough
6319 case ISD::SETLT:
6320 case ISD::SETOLT: SSECC = 1; break;
6321 case ISD::SETOGE:
6322 case ISD::SETGE: Swap = true; // Fallthrough
6323 case ISD::SETLE:
6324 case ISD::SETOLE: SSECC = 2; break;
6325 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006326 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006327 case ISD::SETNE: SSECC = 4; break;
6328 case ISD::SETULE: Swap = true;
6329 case ISD::SETUGE: SSECC = 5; break;
6330 case ISD::SETULT: Swap = true;
6331 case ISD::SETUGT: SSECC = 6; break;
6332 case ISD::SETO: SSECC = 7; break;
6333 }
6334 if (Swap)
6335 std::swap(Op0, Op1);
6336
Nate Begemanfb8ead02008-07-25 19:05:58 +00006337 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006338 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006339 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006340 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006341 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6342 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006343 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006344 }
6345 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006346 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006347 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6348 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006349 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006350 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006351 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006352 }
6353 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006354 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006355 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006356
Nate Begeman30a0de92008-07-17 16:51:19 +00006357 // We are handling one of the integer comparisons here. Since SSE only has
6358 // GT and EQ comparisons for integer, swapping operands and multiple
6359 // operations may be required for some comparisons.
6360 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6361 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006362
Owen Anderson825b72b2009-08-11 20:47:22 +00006363 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006364 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006365 case MVT::v8i8:
6366 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6367 case MVT::v4i16:
6368 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6369 case MVT::v2i32:
6370 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6371 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006372 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006373
Nate Begeman30a0de92008-07-17 16:51:19 +00006374 switch (SetCCOpcode) {
6375 default: break;
6376 case ISD::SETNE: Invert = true;
6377 case ISD::SETEQ: Opc = EQOpc; break;
6378 case ISD::SETLT: Swap = true;
6379 case ISD::SETGT: Opc = GTOpc; break;
6380 case ISD::SETGE: Swap = true;
6381 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6382 case ISD::SETULT: Swap = true;
6383 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6384 case ISD::SETUGE: Swap = true;
6385 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6386 }
6387 if (Swap)
6388 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006389
Nate Begeman30a0de92008-07-17 16:51:19 +00006390 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6391 // bits of the inputs before performing those operations.
6392 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006393 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006394 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6395 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006396 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006397 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6398 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006399 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6400 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006401 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006402
Dale Johannesenace16102009-02-03 19:33:06 +00006403 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006404
6405 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006406 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006407 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006408
Nate Begeman30a0de92008-07-17 16:51:19 +00006409 return Result;
6410}
Evan Cheng0488db92007-09-25 01:57:46 +00006411
Evan Cheng370e5342008-12-03 08:38:43 +00006412// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006413static bool isX86LogicalCmp(SDValue Op) {
6414 unsigned Opc = Op.getNode()->getOpcode();
6415 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6416 return true;
6417 if (Op.getResNo() == 1 &&
6418 (Opc == X86ISD::ADD ||
6419 Opc == X86ISD::SUB ||
6420 Opc == X86ISD::SMUL ||
6421 Opc == X86ISD::UMUL ||
6422 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006423 Opc == X86ISD::DEC ||
6424 Opc == X86ISD::OR ||
6425 Opc == X86ISD::XOR ||
6426 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006427 return true;
6428
6429 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006430}
6431
Dan Gohmand858e902010-04-17 15:26:15 +00006432SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006433 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006434 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006435 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006436 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006437
Dan Gohman1a492952009-10-20 16:22:37 +00006438 if (Cond.getOpcode() == ISD::SETCC) {
6439 SDValue NewCond = LowerSETCC(Cond, DAG);
6440 if (NewCond.getNode())
6441 Cond = NewCond;
6442 }
Evan Cheng734503b2006-09-11 02:19:56 +00006443
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006444 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6445 SDValue Op1 = Op.getOperand(1);
6446 SDValue Op2 = Op.getOperand(2);
6447 if (Cond.getOpcode() == X86ISD::SETCC &&
6448 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6449 SDValue Cmp = Cond.getOperand(1);
6450 if (Cmp.getOpcode() == X86ISD::CMP) {
6451 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6452 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6453 ConstantSDNode *RHSC =
6454 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6455 if (N1C && N1C->isAllOnesValue() &&
6456 N2C && N2C->isNullValue() &&
6457 RHSC && RHSC->isNullValue()) {
6458 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006459 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006460 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6461 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6462 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6463 }
6464 }
6465 }
6466
Evan Chengad9c0a32009-12-15 00:53:42 +00006467 // Look pass (and (setcc_carry (cmp ...)), 1).
6468 if (Cond.getOpcode() == ISD::AND &&
6469 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6470 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6471 if (C && C->getAPIntValue() == 1)
6472 Cond = Cond.getOperand(0);
6473 }
6474
Evan Cheng3f41d662007-10-08 22:16:29 +00006475 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6476 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006477 if (Cond.getOpcode() == X86ISD::SETCC ||
6478 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006479 CC = Cond.getOperand(0);
6480
Dan Gohman475871a2008-07-27 21:46:04 +00006481 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006482 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006483 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006484
Evan Cheng3f41d662007-10-08 22:16:29 +00006485 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006486 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006487 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006488 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006489
Chris Lattnerd1980a52009-03-12 06:52:53 +00006490 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6491 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006492 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006493 addTest = false;
6494 }
6495 }
6496
6497 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006498 // Look pass the truncate.
6499 if (Cond.getOpcode() == ISD::TRUNCATE)
6500 Cond = Cond.getOperand(0);
6501
6502 // We know the result of AND is compared against zero. Try to match
6503 // it to BT.
6504 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6505 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6506 if (NewSetCC.getNode()) {
6507 CC = NewSetCC.getOperand(0);
6508 Cond = NewSetCC.getOperand(1);
6509 addTest = false;
6510 }
6511 }
6512 }
6513
6514 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006515 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006516 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006517 }
6518
Evan Cheng0488db92007-09-25 01:57:46 +00006519 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6520 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006521 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6522 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006523 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006524}
6525
Evan Cheng370e5342008-12-03 08:38:43 +00006526// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6527// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6528// from the AND / OR.
6529static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6530 Opc = Op.getOpcode();
6531 if (Opc != ISD::OR && Opc != ISD::AND)
6532 return false;
6533 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6534 Op.getOperand(0).hasOneUse() &&
6535 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6536 Op.getOperand(1).hasOneUse());
6537}
6538
Evan Cheng961d6d42009-02-02 08:19:07 +00006539// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6540// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006541static bool isXor1OfSetCC(SDValue Op) {
6542 if (Op.getOpcode() != ISD::XOR)
6543 return false;
6544 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6545 if (N1C && N1C->getAPIntValue() == 1) {
6546 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6547 Op.getOperand(0).hasOneUse();
6548 }
6549 return false;
6550}
6551
Dan Gohmand858e902010-04-17 15:26:15 +00006552SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006553 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006554 SDValue Chain = Op.getOperand(0);
6555 SDValue Cond = Op.getOperand(1);
6556 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006557 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006558 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006559
Dan Gohman1a492952009-10-20 16:22:37 +00006560 if (Cond.getOpcode() == ISD::SETCC) {
6561 SDValue NewCond = LowerSETCC(Cond, DAG);
6562 if (NewCond.getNode())
6563 Cond = NewCond;
6564 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006565#if 0
6566 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006567 else if (Cond.getOpcode() == X86ISD::ADD ||
6568 Cond.getOpcode() == X86ISD::SUB ||
6569 Cond.getOpcode() == X86ISD::SMUL ||
6570 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006571 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006572#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006573
Evan Chengad9c0a32009-12-15 00:53:42 +00006574 // Look pass (and (setcc_carry (cmp ...)), 1).
6575 if (Cond.getOpcode() == ISD::AND &&
6576 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6577 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6578 if (C && C->getAPIntValue() == 1)
6579 Cond = Cond.getOperand(0);
6580 }
6581
Evan Cheng3f41d662007-10-08 22:16:29 +00006582 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6583 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006584 if (Cond.getOpcode() == X86ISD::SETCC ||
6585 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006586 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006587
Dan Gohman475871a2008-07-27 21:46:04 +00006588 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006589 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006590 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006591 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006592 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006593 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006594 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006595 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006596 default: break;
6597 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006598 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006599 // These can only come from an arithmetic instruction with overflow,
6600 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006601 Cond = Cond.getNode()->getOperand(1);
6602 addTest = false;
6603 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006604 }
Evan Cheng0488db92007-09-25 01:57:46 +00006605 }
Evan Cheng370e5342008-12-03 08:38:43 +00006606 } else {
6607 unsigned CondOpc;
6608 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6609 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006610 if (CondOpc == ISD::OR) {
6611 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6612 // two branches instead of an explicit OR instruction with a
6613 // separate test.
6614 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006615 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006616 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006617 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006618 Chain, Dest, CC, Cmp);
6619 CC = Cond.getOperand(1).getOperand(0);
6620 Cond = Cmp;
6621 addTest = false;
6622 }
6623 } else { // ISD::AND
6624 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6625 // two branches instead of an explicit AND instruction with a
6626 // separate test. However, we only do this if this block doesn't
6627 // have a fall-through edge, because this requires an explicit
6628 // jmp when the condition is false.
6629 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006630 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006631 Op.getNode()->hasOneUse()) {
6632 X86::CondCode CCode =
6633 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6634 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006635 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00006636 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00006637 // Look for an unconditional branch following this conditional branch.
6638 // We need this because we need to reverse the successors in order
6639 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00006640 if (User->getOpcode() == ISD::BR) {
6641 SDValue FalseBB = User->getOperand(1);
6642 SDNode *NewBR =
6643 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00006644 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00006645 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00006646 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006647
Dale Johannesene4d209d2009-02-03 20:21:25 +00006648 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006649 Chain, Dest, CC, Cmp);
6650 X86::CondCode CCode =
6651 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6652 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006653 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006654 Cond = Cmp;
6655 addTest = false;
6656 }
6657 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006658 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006659 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6660 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6661 // It should be transformed during dag combiner except when the condition
6662 // is set by a arithmetics with overflow node.
6663 X86::CondCode CCode =
6664 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6665 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006666 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006667 Cond = Cond.getOperand(0).getOperand(1);
6668 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006669 }
Evan Cheng0488db92007-09-25 01:57:46 +00006670 }
6671
6672 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006673 // Look pass the truncate.
6674 if (Cond.getOpcode() == ISD::TRUNCATE)
6675 Cond = Cond.getOperand(0);
6676
6677 // We know the result of AND is compared against zero. Try to match
6678 // it to BT.
6679 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6680 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6681 if (NewSetCC.getNode()) {
6682 CC = NewSetCC.getOperand(0);
6683 Cond = NewSetCC.getOperand(1);
6684 addTest = false;
6685 }
6686 }
6687 }
6688
6689 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006690 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006691 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006692 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006693 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006694 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006695}
6696
Anton Korobeynikove060b532007-04-17 19:34:00 +00006697
6698// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6699// Calls to _alloca is needed to probe the stack when allocating more than 4k
6700// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6701// that the guard pages used by the OS virtual memory manager are allocated in
6702// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006703SDValue
6704X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006705 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006706 assert(Subtarget->isTargetCygMing() &&
6707 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006708 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006709
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006710 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006711 SDValue Chain = Op.getOperand(0);
6712 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006713 // FIXME: Ensure alignment here
6714
Dan Gohman475871a2008-07-27 21:46:04 +00006715 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006716
Owen Anderson825b72b2009-08-11 20:47:22 +00006717 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006718
Dale Johannesendd64c412009-02-04 00:33:20 +00006719 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006720 Flag = Chain.getValue(1);
6721
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006722 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006723
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006724 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6725 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006726
Dale Johannesendd64c412009-02-04 00:33:20 +00006727 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006728
Dan Gohman475871a2008-07-27 21:46:04 +00006729 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006730 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006731}
6732
Dan Gohmand858e902010-04-17 15:26:15 +00006733SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00006734 MachineFunction &MF = DAG.getMachineFunction();
6735 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6736
Dan Gohman69de1932008-02-06 22:27:42 +00006737 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006738 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006739
Evan Cheng25ab6902006-09-08 06:48:29 +00006740 if (!Subtarget->is64Bit()) {
6741 // vastart just stores the address of the VarArgsFrameIndex slot into the
6742 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00006743 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6744 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006745 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6746 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006747 }
6748
6749 // __va_list_tag:
6750 // gp_offset (0 - 6 * 8)
6751 // fp_offset (48 - 48 + 8 * 16)
6752 // overflow_arg_area (point to parameters coming in memory).
6753 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006754 SmallVector<SDValue, 8> MemOps;
6755 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006756 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006757 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006758 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6759 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006760 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006761 MemOps.push_back(Store);
6762
6763 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006764 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006765 FIN, DAG.getIntPtrConstant(4));
6766 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006767 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6768 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006769 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006770 MemOps.push_back(Store);
6771
6772 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006773 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006774 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00006775 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6776 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006777 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6778 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006779 MemOps.push_back(Store);
6780
6781 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006782 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006783 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00006784 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6785 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006786 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6787 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006788 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006789 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006790 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006791}
6792
Dan Gohmand858e902010-04-17 15:26:15 +00006793SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00006794 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6795 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00006796
Chris Lattner75361b62010-04-07 22:58:41 +00006797 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006798 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006799}
6800
Dan Gohmand858e902010-04-17 15:26:15 +00006801SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00006802 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006803 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006804 SDValue Chain = Op.getOperand(0);
6805 SDValue DstPtr = Op.getOperand(1);
6806 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006807 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6808 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006809 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006810
Dale Johannesendd64c412009-02-04 00:33:20 +00006811 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006812 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6813 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006814}
6815
Dan Gohman475871a2008-07-27 21:46:04 +00006816SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006817X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006818 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006819 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006820 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006821 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006822 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006823 case Intrinsic::x86_sse_comieq_ss:
6824 case Intrinsic::x86_sse_comilt_ss:
6825 case Intrinsic::x86_sse_comile_ss:
6826 case Intrinsic::x86_sse_comigt_ss:
6827 case Intrinsic::x86_sse_comige_ss:
6828 case Intrinsic::x86_sse_comineq_ss:
6829 case Intrinsic::x86_sse_ucomieq_ss:
6830 case Intrinsic::x86_sse_ucomilt_ss:
6831 case Intrinsic::x86_sse_ucomile_ss:
6832 case Intrinsic::x86_sse_ucomigt_ss:
6833 case Intrinsic::x86_sse_ucomige_ss:
6834 case Intrinsic::x86_sse_ucomineq_ss:
6835 case Intrinsic::x86_sse2_comieq_sd:
6836 case Intrinsic::x86_sse2_comilt_sd:
6837 case Intrinsic::x86_sse2_comile_sd:
6838 case Intrinsic::x86_sse2_comigt_sd:
6839 case Intrinsic::x86_sse2_comige_sd:
6840 case Intrinsic::x86_sse2_comineq_sd:
6841 case Intrinsic::x86_sse2_ucomieq_sd:
6842 case Intrinsic::x86_sse2_ucomilt_sd:
6843 case Intrinsic::x86_sse2_ucomile_sd:
6844 case Intrinsic::x86_sse2_ucomigt_sd:
6845 case Intrinsic::x86_sse2_ucomige_sd:
6846 case Intrinsic::x86_sse2_ucomineq_sd: {
6847 unsigned Opc = 0;
6848 ISD::CondCode CC = ISD::SETCC_INVALID;
6849 switch (IntNo) {
6850 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006851 case Intrinsic::x86_sse_comieq_ss:
6852 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006853 Opc = X86ISD::COMI;
6854 CC = ISD::SETEQ;
6855 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006856 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006857 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006858 Opc = X86ISD::COMI;
6859 CC = ISD::SETLT;
6860 break;
6861 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006862 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006863 Opc = X86ISD::COMI;
6864 CC = ISD::SETLE;
6865 break;
6866 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006867 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006868 Opc = X86ISD::COMI;
6869 CC = ISD::SETGT;
6870 break;
6871 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006872 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006873 Opc = X86ISD::COMI;
6874 CC = ISD::SETGE;
6875 break;
6876 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006877 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006878 Opc = X86ISD::COMI;
6879 CC = ISD::SETNE;
6880 break;
6881 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006882 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006883 Opc = X86ISD::UCOMI;
6884 CC = ISD::SETEQ;
6885 break;
6886 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006887 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006888 Opc = X86ISD::UCOMI;
6889 CC = ISD::SETLT;
6890 break;
6891 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006892 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006893 Opc = X86ISD::UCOMI;
6894 CC = ISD::SETLE;
6895 break;
6896 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006897 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006898 Opc = X86ISD::UCOMI;
6899 CC = ISD::SETGT;
6900 break;
6901 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006902 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006903 Opc = X86ISD::UCOMI;
6904 CC = ISD::SETGE;
6905 break;
6906 case Intrinsic::x86_sse_ucomineq_ss:
6907 case Intrinsic::x86_sse2_ucomineq_sd:
6908 Opc = X86ISD::UCOMI;
6909 CC = ISD::SETNE;
6910 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006911 }
Evan Cheng734503b2006-09-11 02:19:56 +00006912
Dan Gohman475871a2008-07-27 21:46:04 +00006913 SDValue LHS = Op.getOperand(1);
6914 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006915 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006916 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006917 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6918 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6919 DAG.getConstant(X86CC, MVT::i8), Cond);
6920 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006921 }
Eric Christopher71c67532009-07-29 00:28:05 +00006922 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006923 // an integer value, not just an instruction so lower it to the ptest
6924 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006925 case Intrinsic::x86_sse41_ptestz:
6926 case Intrinsic::x86_sse41_ptestc:
6927 case Intrinsic::x86_sse41_ptestnzc:{
6928 unsigned X86CC = 0;
6929 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006930 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006931 case Intrinsic::x86_sse41_ptestz:
6932 // ZF = 1
6933 X86CC = X86::COND_E;
6934 break;
6935 case Intrinsic::x86_sse41_ptestc:
6936 // CF = 1
6937 X86CC = X86::COND_B;
6938 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006939 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006940 // ZF and CF = 0
6941 X86CC = X86::COND_A;
6942 break;
6943 }
Eric Christopherfd179292009-08-27 18:07:15 +00006944
Eric Christopher71c67532009-07-29 00:28:05 +00006945 SDValue LHS = Op.getOperand(1);
6946 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006947 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6948 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6949 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6950 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006951 }
Evan Cheng5759f972008-05-04 09:15:50 +00006952
6953 // Fix vector shift instructions where the last operand is a non-immediate
6954 // i32 value.
6955 case Intrinsic::x86_sse2_pslli_w:
6956 case Intrinsic::x86_sse2_pslli_d:
6957 case Intrinsic::x86_sse2_pslli_q:
6958 case Intrinsic::x86_sse2_psrli_w:
6959 case Intrinsic::x86_sse2_psrli_d:
6960 case Intrinsic::x86_sse2_psrli_q:
6961 case Intrinsic::x86_sse2_psrai_w:
6962 case Intrinsic::x86_sse2_psrai_d:
6963 case Intrinsic::x86_mmx_pslli_w:
6964 case Intrinsic::x86_mmx_pslli_d:
6965 case Intrinsic::x86_mmx_pslli_q:
6966 case Intrinsic::x86_mmx_psrli_w:
6967 case Intrinsic::x86_mmx_psrli_d:
6968 case Intrinsic::x86_mmx_psrli_q:
6969 case Intrinsic::x86_mmx_psrai_w:
6970 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006971 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006972 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006973 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006974
6975 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006976 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006977 switch (IntNo) {
6978 case Intrinsic::x86_sse2_pslli_w:
6979 NewIntNo = Intrinsic::x86_sse2_psll_w;
6980 break;
6981 case Intrinsic::x86_sse2_pslli_d:
6982 NewIntNo = Intrinsic::x86_sse2_psll_d;
6983 break;
6984 case Intrinsic::x86_sse2_pslli_q:
6985 NewIntNo = Intrinsic::x86_sse2_psll_q;
6986 break;
6987 case Intrinsic::x86_sse2_psrli_w:
6988 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6989 break;
6990 case Intrinsic::x86_sse2_psrli_d:
6991 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6992 break;
6993 case Intrinsic::x86_sse2_psrli_q:
6994 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6995 break;
6996 case Intrinsic::x86_sse2_psrai_w:
6997 NewIntNo = Intrinsic::x86_sse2_psra_w;
6998 break;
6999 case Intrinsic::x86_sse2_psrai_d:
7000 NewIntNo = Intrinsic::x86_sse2_psra_d;
7001 break;
7002 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007003 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007004 switch (IntNo) {
7005 case Intrinsic::x86_mmx_pslli_w:
7006 NewIntNo = Intrinsic::x86_mmx_psll_w;
7007 break;
7008 case Intrinsic::x86_mmx_pslli_d:
7009 NewIntNo = Intrinsic::x86_mmx_psll_d;
7010 break;
7011 case Intrinsic::x86_mmx_pslli_q:
7012 NewIntNo = Intrinsic::x86_mmx_psll_q;
7013 break;
7014 case Intrinsic::x86_mmx_psrli_w:
7015 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7016 break;
7017 case Intrinsic::x86_mmx_psrli_d:
7018 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7019 break;
7020 case Intrinsic::x86_mmx_psrli_q:
7021 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7022 break;
7023 case Intrinsic::x86_mmx_psrai_w:
7024 NewIntNo = Intrinsic::x86_mmx_psra_w;
7025 break;
7026 case Intrinsic::x86_mmx_psrai_d:
7027 NewIntNo = Intrinsic::x86_mmx_psra_d;
7028 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007029 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007030 }
7031 break;
7032 }
7033 }
Mon P Wangefa42202009-09-03 19:56:25 +00007034
7035 // The vector shift intrinsics with scalars uses 32b shift amounts but
7036 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7037 // to be zero.
7038 SDValue ShOps[4];
7039 ShOps[0] = ShAmt;
7040 ShOps[1] = DAG.getConstant(0, MVT::i32);
7041 if (ShAmtVT == MVT::v4i32) {
7042 ShOps[2] = DAG.getUNDEF(MVT::i32);
7043 ShOps[3] = DAG.getUNDEF(MVT::i32);
7044 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7045 } else {
7046 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7047 }
7048
Owen Andersone50ed302009-08-10 22:56:29 +00007049 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007050 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007051 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007052 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007053 Op.getOperand(1), ShAmt);
7054 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007055 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007056}
Evan Cheng72261582005-12-20 06:22:03 +00007057
Dan Gohmand858e902010-04-17 15:26:15 +00007058SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7059 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007060 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7061 MFI->setReturnAddressIsTaken(true);
7062
Bill Wendling64e87322009-01-16 19:25:27 +00007063 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007064 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007065
7066 if (Depth > 0) {
7067 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7068 SDValue Offset =
7069 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007070 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007071 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007072 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007073 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007074 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007075 }
7076
7077 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007078 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007079 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007080 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007081}
7082
Dan Gohmand858e902010-04-17 15:26:15 +00007083SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007084 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7085 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007086
Owen Andersone50ed302009-08-10 22:56:29 +00007087 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007088 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007089 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7090 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007091 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007092 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007093 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7094 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007095 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007096}
7097
Dan Gohman475871a2008-07-27 21:46:04 +00007098SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007099 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007100 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007101}
7102
Dan Gohmand858e902010-04-17 15:26:15 +00007103SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007104 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007105 SDValue Chain = Op.getOperand(0);
7106 SDValue Offset = Op.getOperand(1);
7107 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007108 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007109
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007110 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7111 getPointerTy());
7112 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007113
Dale Johannesene4d209d2009-02-03 20:21:25 +00007114 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007115 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007116 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007117 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007118 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007119 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007120
Dale Johannesene4d209d2009-02-03 20:21:25 +00007121 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007122 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007123 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007124}
7125
Dan Gohman475871a2008-07-27 21:46:04 +00007126SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007127 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007128 SDValue Root = Op.getOperand(0);
7129 SDValue Trmp = Op.getOperand(1); // trampoline
7130 SDValue FPtr = Op.getOperand(2); // nested function
7131 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007132 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007133
Dan Gohman69de1932008-02-06 22:27:42 +00007134 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007135
7136 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007137 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007138
7139 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007140 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7141 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007142
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007143 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7144 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007145
7146 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7147
7148 // Load the pointer to the nested function into R11.
7149 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007150 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007151 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007152 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007153
Owen Anderson825b72b2009-08-11 20:47:22 +00007154 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7155 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007156 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7157 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007158
7159 // Load the 'nest' parameter value into R10.
7160 // R10 is specified in X86CallingConv.td
7161 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007162 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7163 DAG.getConstant(10, MVT::i64));
7164 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007165 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007166
Owen Anderson825b72b2009-08-11 20:47:22 +00007167 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7168 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007169 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7170 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007171
7172 // Jump to the nested function.
7173 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007174 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7175 DAG.getConstant(20, MVT::i64));
7176 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007177 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007178
7179 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007180 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7181 DAG.getConstant(22, MVT::i64));
7182 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007183 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007184
Dan Gohman475871a2008-07-27 21:46:04 +00007185 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007186 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007187 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007188 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007189 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007190 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007191 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007192 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007193
7194 switch (CC) {
7195 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007196 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007197 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007198 case CallingConv::X86_StdCall: {
7199 // Pass 'nest' parameter in ECX.
7200 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007201 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007202
7203 // Check that ECX wasn't needed by an 'inreg' parameter.
7204 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007205 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007206
Chris Lattner58d74912008-03-12 17:45:29 +00007207 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007208 unsigned InRegCount = 0;
7209 unsigned Idx = 1;
7210
7211 for (FunctionType::param_iterator I = FTy->param_begin(),
7212 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007213 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007214 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007215 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007216
7217 if (InRegCount > 2) {
Chris Lattner75361b62010-04-07 22:58:41 +00007218 report_fatal_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007219 }
7220 }
7221 break;
7222 }
7223 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007224 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007225 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007226 // Pass 'nest' parameter in EAX.
7227 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007228 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007229 break;
7230 }
7231
Dan Gohman475871a2008-07-27 21:46:04 +00007232 SDValue OutChains[4];
7233 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007234
Owen Anderson825b72b2009-08-11 20:47:22 +00007235 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7236 DAG.getConstant(10, MVT::i32));
7237 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007238
Chris Lattnera62fe662010-02-05 19:20:30 +00007239 // This is storing the opcode for MOV32ri.
7240 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007241 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007242 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007243 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007244 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007245
Owen Anderson825b72b2009-08-11 20:47:22 +00007246 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7247 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007248 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7249 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007250
Chris Lattnera62fe662010-02-05 19:20:30 +00007251 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007252 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7253 DAG.getConstant(5, MVT::i32));
7254 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007255 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007256
Owen Anderson825b72b2009-08-11 20:47:22 +00007257 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7258 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007259 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7260 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007261
Dan Gohman475871a2008-07-27 21:46:04 +00007262 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007263 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007264 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007265 }
7266}
7267
Dan Gohmand858e902010-04-17 15:26:15 +00007268SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7269 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007270 /*
7271 The rounding mode is in bits 11:10 of FPSR, and has the following
7272 settings:
7273 00 Round to nearest
7274 01 Round to -inf
7275 10 Round to +inf
7276 11 Round to 0
7277
7278 FLT_ROUNDS, on the other hand, expects the following:
7279 -1 Undefined
7280 0 Round to 0
7281 1 Round to nearest
7282 2 Round to +inf
7283 3 Round to -inf
7284
7285 To perform the conversion, we do:
7286 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7287 */
7288
7289 MachineFunction &MF = DAG.getMachineFunction();
7290 const TargetMachine &TM = MF.getTarget();
7291 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7292 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007293 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007294 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007295
7296 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007297 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007298 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007299
Owen Anderson825b72b2009-08-11 20:47:22 +00007300 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007301 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007302
7303 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007304 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7305 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007306
7307 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007308 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007309 DAG.getNode(ISD::SRL, dl, MVT::i16,
7310 DAG.getNode(ISD::AND, dl, MVT::i16,
7311 CWD, DAG.getConstant(0x800, MVT::i16)),
7312 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007313 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007314 DAG.getNode(ISD::SRL, dl, MVT::i16,
7315 DAG.getNode(ISD::AND, dl, MVT::i16,
7316 CWD, DAG.getConstant(0x400, MVT::i16)),
7317 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007318
Dan Gohman475871a2008-07-27 21:46:04 +00007319 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007320 DAG.getNode(ISD::AND, dl, MVT::i16,
7321 DAG.getNode(ISD::ADD, dl, MVT::i16,
7322 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7323 DAG.getConstant(1, MVT::i16)),
7324 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007325
7326
Duncan Sands83ec4b62008-06-06 12:08:01 +00007327 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007328 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007329}
7330
Dan Gohmand858e902010-04-17 15:26:15 +00007331SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007332 EVT VT = Op.getValueType();
7333 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007334 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007335 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007336
7337 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007338 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007339 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007340 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007341 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007342 }
Evan Cheng18efe262007-12-14 02:13:44 +00007343
Evan Cheng152804e2007-12-14 08:30:15 +00007344 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007345 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007346 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007347
7348 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007349 SDValue Ops[] = {
7350 Op,
7351 DAG.getConstant(NumBits+NumBits-1, OpVT),
7352 DAG.getConstant(X86::COND_E, MVT::i8),
7353 Op.getValue(1)
7354 };
7355 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007356
7357 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007358 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007359
Owen Anderson825b72b2009-08-11 20:47:22 +00007360 if (VT == MVT::i8)
7361 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007362 return Op;
7363}
7364
Dan Gohmand858e902010-04-17 15:26:15 +00007365SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007366 EVT VT = Op.getValueType();
7367 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007368 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007369 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007370
7371 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007372 if (VT == MVT::i8) {
7373 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007374 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007375 }
Evan Cheng152804e2007-12-14 08:30:15 +00007376
7377 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007378 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007379 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007380
7381 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007382 SDValue Ops[] = {
7383 Op,
7384 DAG.getConstant(NumBits, OpVT),
7385 DAG.getConstant(X86::COND_E, MVT::i8),
7386 Op.getValue(1)
7387 };
7388 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007389
Owen Anderson825b72b2009-08-11 20:47:22 +00007390 if (VT == MVT::i8)
7391 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007392 return Op;
7393}
7394
Dan Gohmand858e902010-04-17 15:26:15 +00007395SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007396 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007397 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007398 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007399
Mon P Wangaf9b9522008-12-18 21:42:19 +00007400 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7401 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7402 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7403 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7404 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7405 //
7406 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7407 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7408 // return AloBlo + AloBhi + AhiBlo;
7409
7410 SDValue A = Op.getOperand(0);
7411 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007412
Dale Johannesene4d209d2009-02-03 20:21:25 +00007413 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007414 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7415 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007416 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007417 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7418 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007419 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007420 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007421 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007422 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007423 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007424 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007425 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007426 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007427 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007428 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007429 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7430 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007431 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007432 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7433 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007434 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7435 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007436 return Res;
7437}
7438
7439
Dan Gohmand858e902010-04-17 15:26:15 +00007440SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007441 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7442 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007443 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7444 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007445 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007446 SDValue LHS = N->getOperand(0);
7447 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007448 unsigned BaseOp = 0;
7449 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007450 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007451
7452 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007453 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007454 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007455 // A subtract of one will be selected as a INC. Note that INC doesn't
7456 // set CF, so we can't do this for UADDO.
7457 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7458 if (C->getAPIntValue() == 1) {
7459 BaseOp = X86ISD::INC;
7460 Cond = X86::COND_O;
7461 break;
7462 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007463 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007464 Cond = X86::COND_O;
7465 break;
7466 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007467 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007468 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007469 break;
7470 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007471 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7472 // set CF, so we can't do this for USUBO.
7473 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7474 if (C->getAPIntValue() == 1) {
7475 BaseOp = X86ISD::DEC;
7476 Cond = X86::COND_O;
7477 break;
7478 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007479 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007480 Cond = X86::COND_O;
7481 break;
7482 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007483 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007484 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007485 break;
7486 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007487 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007488 Cond = X86::COND_O;
7489 break;
7490 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007491 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007492 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007493 break;
7494 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007495
Bill Wendling61edeb52008-12-02 01:06:39 +00007496 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007497 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007498 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007499
Bill Wendling61edeb52008-12-02 01:06:39 +00007500 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007501 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007502 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007503
Bill Wendling61edeb52008-12-02 01:06:39 +00007504 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7505 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007506}
7507
Dan Gohmand858e902010-04-17 15:26:15 +00007508SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007509 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007510 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007511 unsigned Reg = 0;
7512 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007513 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007514 default:
7515 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007516 case MVT::i8: Reg = X86::AL; size = 1; break;
7517 case MVT::i16: Reg = X86::AX; size = 2; break;
7518 case MVT::i32: Reg = X86::EAX; size = 4; break;
7519 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007520 assert(Subtarget->is64Bit() && "Node not type legal!");
7521 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007522 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007523 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007524 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007525 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007526 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007527 Op.getOperand(1),
7528 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007529 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007530 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007531 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007532 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007533 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007534 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007535 return cpOut;
7536}
7537
Duncan Sands1607f052008-12-01 11:39:25 +00007538SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007539 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00007540 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007541 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007542 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007543 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007544 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007545 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7546 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007547 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007548 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7549 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007550 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007551 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007552 rdx.getValue(1)
7553 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007554 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007555}
7556
Dale Johannesen7d07b482010-05-21 00:52:33 +00007557SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
7558 SelectionDAG &DAG) const {
7559 EVT SrcVT = Op.getOperand(0).getValueType();
7560 EVT DstVT = Op.getValueType();
7561 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
7562 Subtarget->hasMMX() && !DisableMMX) &&
7563 "Unexpected custom BIT_CONVERT");
7564 assert((DstVT == MVT::i64 ||
7565 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
7566 "Unexpected custom BIT_CONVERT");
7567 // i64 <=> MMX conversions are Legal.
7568 if (SrcVT==MVT::i64 && DstVT.isVector())
7569 return Op;
7570 if (DstVT==MVT::i64 && SrcVT.isVector())
7571 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00007572 // MMX <=> MMX conversions are Legal.
7573 if (SrcVT.isVector() && DstVT.isVector())
7574 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00007575 // All other conversions need to be expanded.
7576 return SDValue();
7577}
Dan Gohmand858e902010-04-17 15:26:15 +00007578SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007579 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007580 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007581 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007582 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007583 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007584 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007585 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007586 Node->getOperand(0),
7587 Node->getOperand(1), negOp,
7588 cast<AtomicSDNode>(Node)->getSrcValue(),
7589 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007590}
7591
Evan Cheng0db9fe62006-04-25 20:13:52 +00007592/// LowerOperation - Provide custom lowering hooks for some operations.
7593///
Dan Gohmand858e902010-04-17 15:26:15 +00007594SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007595 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007596 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007597 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7598 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007599 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007600 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007601 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7602 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7603 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7604 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7605 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7606 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007607 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007608 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007609 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007610 case ISD::SHL_PARTS:
7611 case ISD::SRA_PARTS:
7612 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7613 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007614 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007615 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007616 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007617 case ISD::FABS: return LowerFABS(Op, DAG);
7618 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007619 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007620 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007621 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007622 case ISD::SELECT: return LowerSELECT(Op, DAG);
7623 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007624 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007625 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007626 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007627 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007628 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007629 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7630 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007631 case ISD::FRAME_TO_ARGS_OFFSET:
7632 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007633 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007634 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007635 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007636 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007637 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7638 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007639 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007640 case ISD::SADDO:
7641 case ISD::UADDO:
7642 case ISD::SSUBO:
7643 case ISD::USUBO:
7644 case ISD::SMULO:
7645 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007646 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00007647 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007648 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007649}
7650
Duncan Sands1607f052008-12-01 11:39:25 +00007651void X86TargetLowering::
7652ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007653 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007654 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007655 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007656 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007657
7658 SDValue Chain = Node->getOperand(0);
7659 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007660 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007661 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007662 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007663 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007664 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007665 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007666 SDValue Result =
7667 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7668 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007669 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007670 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007671 Results.push_back(Result.getValue(2));
7672}
7673
Duncan Sands126d9072008-07-04 11:47:58 +00007674/// ReplaceNodeResults - Replace a node with an illegal result type
7675/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007676void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7677 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007678 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007679 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007680 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007681 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007682 assert(false && "Do not know how to custom type legalize this operation!");
7683 return;
7684 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007685 std::pair<SDValue,SDValue> Vals =
7686 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007687 SDValue FIST = Vals.first, StackSlot = Vals.second;
7688 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007689 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007690 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007691 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7692 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007693 }
7694 return;
7695 }
7696 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007697 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007698 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007699 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007700 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007701 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007702 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007703 eax.getValue(2));
7704 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7705 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007706 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007707 Results.push_back(edx.getValue(1));
7708 return;
7709 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007710 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007711 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007712 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007713 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007714 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7715 DAG.getConstant(0, MVT::i32));
7716 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7717 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007718 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7719 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007720 cpInL.getValue(1));
7721 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007722 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7723 DAG.getConstant(0, MVT::i32));
7724 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7725 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007726 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007727 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007728 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007729 swapInL.getValue(1));
7730 SDValue Ops[] = { swapInH.getValue(0),
7731 N->getOperand(1),
7732 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007733 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007734 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007735 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007736 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007737 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007738 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007739 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007740 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007741 Results.push_back(cpOutH.getValue(1));
7742 return;
7743 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007744 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007745 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7746 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007747 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007748 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7749 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007750 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007751 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7752 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007753 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007754 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7755 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007756 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007757 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7758 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007759 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007760 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7761 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007762 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007763 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7764 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007765 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007766}
7767
Evan Cheng72261582005-12-20 06:22:03 +00007768const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7769 switch (Opcode) {
7770 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007771 case X86ISD::BSF: return "X86ISD::BSF";
7772 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007773 case X86ISD::SHLD: return "X86ISD::SHLD";
7774 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007775 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007776 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007777 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007778 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007779 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007780 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007781 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7782 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7783 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007784 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007785 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007786 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007787 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007788 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007789 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007790 case X86ISD::COMI: return "X86ISD::COMI";
7791 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007792 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007793 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007794 case X86ISD::CMOV: return "X86ISD::CMOV";
7795 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007796 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007797 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7798 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007799 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007800 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007801 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007802 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007803 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007804 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7805 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007806 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007807 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007808 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007809 case X86ISD::FMAX: return "X86ISD::FMAX";
7810 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007811 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7812 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007813 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00007814 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00007815 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007816 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007817 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007818 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007819 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7820 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007821 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7822 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7823 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7824 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7825 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7826 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007827 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7828 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007829 case X86ISD::VSHL: return "X86ISD::VSHL";
7830 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007831 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7832 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7833 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7834 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7835 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7836 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7837 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7838 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7839 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7840 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007841 case X86ISD::ADD: return "X86ISD::ADD";
7842 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007843 case X86ISD::SMUL: return "X86ISD::SMUL";
7844 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007845 case X86ISD::INC: return "X86ISD::INC";
7846 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007847 case X86ISD::OR: return "X86ISD::OR";
7848 case X86ISD::XOR: return "X86ISD::XOR";
7849 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007850 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007851 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007852 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007853 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007854 }
7855}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007856
Chris Lattnerc9addb72007-03-30 23:15:24 +00007857// isLegalAddressingMode - Return true if the addressing mode represented
7858// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007859bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007860 const Type *Ty) const {
7861 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007862 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007863
Chris Lattnerc9addb72007-03-30 23:15:24 +00007864 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007865 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007866 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007867
Chris Lattnerc9addb72007-03-30 23:15:24 +00007868 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007869 unsigned GVFlags =
7870 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007871
Chris Lattnerdfed4132009-07-10 07:38:24 +00007872 // If a reference to this global requires an extra load, we can't fold it.
7873 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007874 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007875
Chris Lattnerdfed4132009-07-10 07:38:24 +00007876 // If BaseGV requires a register for the PIC base, we cannot also have a
7877 // BaseReg specified.
7878 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007879 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007880
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007881 // If lower 4G is not available, then we must use rip-relative addressing.
7882 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7883 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007884 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007885
Chris Lattnerc9addb72007-03-30 23:15:24 +00007886 switch (AM.Scale) {
7887 case 0:
7888 case 1:
7889 case 2:
7890 case 4:
7891 case 8:
7892 // These scales always work.
7893 break;
7894 case 3:
7895 case 5:
7896 case 9:
7897 // These scales are formed with basereg+scalereg. Only accept if there is
7898 // no basereg yet.
7899 if (AM.HasBaseReg)
7900 return false;
7901 break;
7902 default: // Other stuff never works.
7903 return false;
7904 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007905
Chris Lattnerc9addb72007-03-30 23:15:24 +00007906 return true;
7907}
7908
7909
Evan Cheng2bd122c2007-10-26 01:56:11 +00007910bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007911 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007912 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007913 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7914 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007915 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007916 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007917 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007918}
7919
Owen Andersone50ed302009-08-10 22:56:29 +00007920bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007921 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007922 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007923 unsigned NumBits1 = VT1.getSizeInBits();
7924 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007925 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007926 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007927 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007928}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007929
Dan Gohman97121ba2009-04-08 00:15:30 +00007930bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007931 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007932 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007933}
7934
Owen Andersone50ed302009-08-10 22:56:29 +00007935bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007936 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007937 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007938}
7939
Owen Andersone50ed302009-08-10 22:56:29 +00007940bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007941 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007942 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007943}
7944
Evan Cheng60c07e12006-07-05 22:17:51 +00007945/// isShuffleMaskLegal - Targets can use this to indicate that they only
7946/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7947/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7948/// are assumed to be legal.
7949bool
Eric Christopherfd179292009-08-27 18:07:15 +00007950X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007951 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00007952 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007953 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00007954 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00007955
Nate Begemana09008b2009-10-19 02:17:23 +00007956 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007957 return (VT.getVectorNumElements() == 2 ||
7958 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7959 isMOVLMask(M, VT) ||
7960 isSHUFPMask(M, VT) ||
7961 isPSHUFDMask(M, VT) ||
7962 isPSHUFHWMask(M, VT) ||
7963 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007964 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007965 isUNPCKLMask(M, VT) ||
7966 isUNPCKHMask(M, VT) ||
7967 isUNPCKL_v_undef_Mask(M, VT) ||
7968 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007969}
7970
Dan Gohman7d8143f2008-04-09 20:09:42 +00007971bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007972X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007973 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007974 unsigned NumElts = VT.getVectorNumElements();
7975 // FIXME: This collection of masks seems suspect.
7976 if (NumElts == 2)
7977 return true;
7978 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7979 return (isMOVLMask(Mask, VT) ||
7980 isCommutedMOVLMask(Mask, VT, true) ||
7981 isSHUFPMask(Mask, VT) ||
7982 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007983 }
7984 return false;
7985}
7986
7987//===----------------------------------------------------------------------===//
7988// X86 Scheduler Hooks
7989//===----------------------------------------------------------------------===//
7990
Mon P Wang63307c32008-05-05 19:05:59 +00007991// private utility function
7992MachineBasicBlock *
7993X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7994 MachineBasicBlock *MBB,
7995 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007996 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007997 unsigned LoadOpc,
7998 unsigned CXchgOpc,
7999 unsigned copyOpc,
8000 unsigned notOpc,
8001 unsigned EAXreg,
8002 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008003 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008004 // For the atomic bitwise operator, we generate
8005 // thisMBB:
8006 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008007 // ld t1 = [bitinstr.addr]
8008 // op t2 = t1, [bitinstr.val]
8009 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008010 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8011 // bz newMBB
8012 // fallthrough -->nextMBB
8013 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8014 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008015 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008016 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008017
Mon P Wang63307c32008-05-05 19:05:59 +00008018 /// First build the CFG
8019 MachineFunction *F = MBB->getParent();
8020 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008021 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8022 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8023 F->insert(MBBIter, newMBB);
8024 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008025
Dan Gohman14152b42010-07-06 20:24:04 +00008026 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8027 nextMBB->splice(nextMBB->begin(), thisMBB,
8028 llvm::next(MachineBasicBlock::iterator(bInstr)),
8029 thisMBB->end());
8030 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008031
Mon P Wang63307c32008-05-05 19:05:59 +00008032 // Update thisMBB to fall through to newMBB
8033 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008034
Mon P Wang63307c32008-05-05 19:05:59 +00008035 // newMBB jumps to itself and fall through to nextMBB
8036 newMBB->addSuccessor(nextMBB);
8037 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008038
Mon P Wang63307c32008-05-05 19:05:59 +00008039 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008040 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008041 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008042 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008043 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008044 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008045 int numArgs = bInstr->getNumOperands() - 1;
8046 for (int i=0; i < numArgs; ++i)
8047 argOpers[i] = &bInstr->getOperand(i+1);
8048
8049 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008050 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8051 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008052
Dale Johannesen140be2d2008-08-19 18:47:28 +00008053 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008054 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008055 for (int i=0; i <= lastAddrIndx; ++i)
8056 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008057
Dale Johannesen140be2d2008-08-19 18:47:28 +00008058 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008059 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008060 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008061 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008062 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008063 tt = t1;
8064
Dale Johannesen140be2d2008-08-19 18:47:28 +00008065 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008066 assert((argOpers[valArgIndx]->isReg() ||
8067 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008068 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008069 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008070 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008071 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008072 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008073 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008074 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008075
Dale Johannesene4d209d2009-02-03 20:21:25 +00008076 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008077 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008078
Dale Johannesene4d209d2009-02-03 20:21:25 +00008079 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008080 for (int i=0; i <= lastAddrIndx; ++i)
8081 (*MIB).addOperand(*argOpers[i]);
8082 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008083 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008084 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8085 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008086
Dale Johannesene4d209d2009-02-03 20:21:25 +00008087 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008088 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008089
Mon P Wang63307c32008-05-05 19:05:59 +00008090 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008091 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008092
Dan Gohman14152b42010-07-06 20:24:04 +00008093 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008094 return nextMBB;
8095}
8096
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008097// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008098MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008099X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8100 MachineBasicBlock *MBB,
8101 unsigned regOpcL,
8102 unsigned regOpcH,
8103 unsigned immOpcL,
8104 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008105 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008106 // For the atomic bitwise operator, we generate
8107 // thisMBB (instructions are in pairs, except cmpxchg8b)
8108 // ld t1,t2 = [bitinstr.addr]
8109 // newMBB:
8110 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8111 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008112 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008113 // mov ECX, EBX <- t5, t6
8114 // mov EAX, EDX <- t1, t2
8115 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8116 // mov t3, t4 <- EAX, EDX
8117 // bz newMBB
8118 // result in out1, out2
8119 // fallthrough -->nextMBB
8120
8121 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8122 const unsigned LoadOpc = X86::MOV32rm;
8123 const unsigned copyOpc = X86::MOV32rr;
8124 const unsigned NotOpc = X86::NOT32r;
8125 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8126 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8127 MachineFunction::iterator MBBIter = MBB;
8128 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008129
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008130 /// First build the CFG
8131 MachineFunction *F = MBB->getParent();
8132 MachineBasicBlock *thisMBB = MBB;
8133 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8134 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8135 F->insert(MBBIter, newMBB);
8136 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008137
Dan Gohman14152b42010-07-06 20:24:04 +00008138 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8139 nextMBB->splice(nextMBB->begin(), thisMBB,
8140 llvm::next(MachineBasicBlock::iterator(bInstr)),
8141 thisMBB->end());
8142 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008143
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008144 // Update thisMBB to fall through to newMBB
8145 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008146
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008147 // newMBB jumps to itself and fall through to nextMBB
8148 newMBB->addSuccessor(nextMBB);
8149 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008150
Dale Johannesene4d209d2009-02-03 20:21:25 +00008151 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008152 // Insert instructions into newMBB based on incoming instruction
8153 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008154 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008155 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008156 MachineOperand& dest1Oper = bInstr->getOperand(0);
8157 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008158 MachineOperand* argOpers[2 + X86AddrNumOperands];
Dan Gohman71ea4e52010-05-14 21:01:44 +00008159 for (int i=0; i < 2 + X86AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008160 argOpers[i] = &bInstr->getOperand(i+2);
8161
Dan Gohman71ea4e52010-05-14 21:01:44 +00008162 // We use some of the operands multiple times, so conservatively just
8163 // clear any kill flags that might be present.
8164 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8165 argOpers[i]->setIsKill(false);
8166 }
8167
Evan Chengad5b52f2010-01-08 19:14:57 +00008168 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008169 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008170
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008171 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008172 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008173 for (int i=0; i <= lastAddrIndx; ++i)
8174 (*MIB).addOperand(*argOpers[i]);
8175 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008176 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008177 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008178 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008179 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008180 MachineOperand newOp3 = *(argOpers[3]);
8181 if (newOp3.isImm())
8182 newOp3.setImm(newOp3.getImm()+4);
8183 else
8184 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008185 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008186 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008187
8188 // t3/4 are defined later, at the bottom of the loop
8189 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8190 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008191 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008192 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008193 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008194 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8195
Evan Cheng306b4ca2010-01-08 23:41:50 +00008196 // The subsequent operations should be using the destination registers of
8197 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008198 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008199 t1 = F->getRegInfo().createVirtualRegister(RC);
8200 t2 = F->getRegInfo().createVirtualRegister(RC);
8201 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8202 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008203 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008204 t1 = dest1Oper.getReg();
8205 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008206 }
8207
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008208 int valArgIndx = lastAddrIndx + 1;
8209 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008210 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008211 "invalid operand");
8212 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8213 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008214 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008215 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008216 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008217 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008218 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008219 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008220 (*MIB).addOperand(*argOpers[valArgIndx]);
8221 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008222 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008223 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008224 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008225 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008226 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008227 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008228 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008229 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008230 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008231 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008232
Dale Johannesene4d209d2009-02-03 20:21:25 +00008233 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008234 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008235 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008236 MIB.addReg(t2);
8237
Dale Johannesene4d209d2009-02-03 20:21:25 +00008238 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008239 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008240 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008241 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008242
Dale Johannesene4d209d2009-02-03 20:21:25 +00008243 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008244 for (int i=0; i <= lastAddrIndx; ++i)
8245 (*MIB).addOperand(*argOpers[i]);
8246
8247 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008248 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8249 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008250
Dale Johannesene4d209d2009-02-03 20:21:25 +00008251 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008252 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008253 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008254 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008255
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008256 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008257 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008258
Dan Gohman14152b42010-07-06 20:24:04 +00008259 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008260 return nextMBB;
8261}
8262
8263// private utility function
8264MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008265X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8266 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008267 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008268 // For the atomic min/max operator, we generate
8269 // thisMBB:
8270 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008271 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008272 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008273 // cmp t1, t2
8274 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008275 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008276 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8277 // bz newMBB
8278 // fallthrough -->nextMBB
8279 //
8280 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8281 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008282 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008283 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008284
Mon P Wang63307c32008-05-05 19:05:59 +00008285 /// First build the CFG
8286 MachineFunction *F = MBB->getParent();
8287 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008288 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8289 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8290 F->insert(MBBIter, newMBB);
8291 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008292
Dan Gohman14152b42010-07-06 20:24:04 +00008293 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8294 nextMBB->splice(nextMBB->begin(), thisMBB,
8295 llvm::next(MachineBasicBlock::iterator(mInstr)),
8296 thisMBB->end());
8297 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008298
Mon P Wang63307c32008-05-05 19:05:59 +00008299 // Update thisMBB to fall through to newMBB
8300 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008301
Mon P Wang63307c32008-05-05 19:05:59 +00008302 // newMBB jumps to newMBB and fall through to nextMBB
8303 newMBB->addSuccessor(nextMBB);
8304 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008305
Dale Johannesene4d209d2009-02-03 20:21:25 +00008306 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008307 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008308 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008309 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008310 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008311 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008312 int numArgs = mInstr->getNumOperands() - 1;
8313 for (int i=0; i < numArgs; ++i)
8314 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008315
Mon P Wang63307c32008-05-05 19:05:59 +00008316 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008317 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8318 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008319
Mon P Wangab3e7472008-05-05 22:56:23 +00008320 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008321 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008322 for (int i=0; i <= lastAddrIndx; ++i)
8323 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008324
Mon P Wang63307c32008-05-05 19:05:59 +00008325 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008326 assert((argOpers[valArgIndx]->isReg() ||
8327 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008328 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008329
8330 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008331 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008332 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008333 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008334 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008335 (*MIB).addOperand(*argOpers[valArgIndx]);
8336
Dale Johannesene4d209d2009-02-03 20:21:25 +00008337 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008338 MIB.addReg(t1);
8339
Dale Johannesene4d209d2009-02-03 20:21:25 +00008340 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008341 MIB.addReg(t1);
8342 MIB.addReg(t2);
8343
8344 // Generate movc
8345 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008346 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008347 MIB.addReg(t2);
8348 MIB.addReg(t1);
8349
8350 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008351 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008352 for (int i=0; i <= lastAddrIndx; ++i)
8353 (*MIB).addOperand(*argOpers[i]);
8354 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008355 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008356 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8357 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008358
Dale Johannesene4d209d2009-02-03 20:21:25 +00008359 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008360 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008361
Mon P Wang63307c32008-05-05 19:05:59 +00008362 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008363 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008364
Dan Gohman14152b42010-07-06 20:24:04 +00008365 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008366 return nextMBB;
8367}
8368
Eric Christopherf83a5de2009-08-27 18:08:16 +00008369// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8370// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008371MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008372X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008373 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008374
Eric Christopherb120ab42009-08-18 22:50:32 +00008375 DebugLoc dl = MI->getDebugLoc();
8376 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8377
8378 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008379 if (memArg)
8380 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8381 else
8382 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008383
8384 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8385
8386 for (unsigned i = 0; i < numArgs; ++i) {
8387 MachineOperand &Op = MI->getOperand(i+1);
8388
8389 if (!(Op.isReg() && Op.isImplicit()))
8390 MIB.addOperand(Op);
8391 }
8392
8393 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8394 .addReg(X86::XMM0);
8395
Dan Gohman14152b42010-07-06 20:24:04 +00008396 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00008397
8398 return BB;
8399}
8400
8401MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008402X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8403 MachineInstr *MI,
8404 MachineBasicBlock *MBB) const {
8405 // Emit code to save XMM registers to the stack. The ABI says that the
8406 // number of registers to save is given in %al, so it's theoretically
8407 // possible to do an indirect jump trick to avoid saving all of them,
8408 // however this code takes a simpler approach and just executes all
8409 // of the stores if %al is non-zero. It's less code, and it's probably
8410 // easier on the hardware branch predictor, and stores aren't all that
8411 // expensive anyway.
8412
8413 // Create the new basic blocks. One block contains all the XMM stores,
8414 // and one block is the final destination regardless of whether any
8415 // stores were performed.
8416 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8417 MachineFunction *F = MBB->getParent();
8418 MachineFunction::iterator MBBIter = MBB;
8419 ++MBBIter;
8420 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8421 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8422 F->insert(MBBIter, XMMSaveMBB);
8423 F->insert(MBBIter, EndMBB);
8424
Dan Gohman14152b42010-07-06 20:24:04 +00008425 // Transfer the remainder of MBB and its successor edges to EndMBB.
8426 EndMBB->splice(EndMBB->begin(), MBB,
8427 llvm::next(MachineBasicBlock::iterator(MI)),
8428 MBB->end());
8429 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
8430
Dan Gohmand6708ea2009-08-15 01:38:56 +00008431 // The original block will now fall through to the XMM save block.
8432 MBB->addSuccessor(XMMSaveMBB);
8433 // The XMMSaveMBB will fall through to the end block.
8434 XMMSaveMBB->addSuccessor(EndMBB);
8435
8436 // Now add the instructions.
8437 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8438 DebugLoc DL = MI->getDebugLoc();
8439
8440 unsigned CountReg = MI->getOperand(0).getReg();
8441 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8442 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8443
8444 if (!Subtarget->isTargetWin64()) {
8445 // If %al is 0, branch around the XMM save block.
8446 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008447 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008448 MBB->addSuccessor(EndMBB);
8449 }
8450
8451 // In the XMM save block, save all the XMM argument registers.
8452 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8453 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008454 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008455 F->getMachineMemOperand(
8456 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8457 MachineMemOperand::MOStore, Offset,
8458 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008459 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8460 .addFrameIndex(RegSaveFrameIndex)
8461 .addImm(/*Scale=*/1)
8462 .addReg(/*IndexReg=*/0)
8463 .addImm(/*Disp=*/Offset)
8464 .addReg(/*Segment=*/0)
8465 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008466 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008467 }
8468
Dan Gohman14152b42010-07-06 20:24:04 +00008469 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008470
8471 return EndMBB;
8472}
Mon P Wang63307c32008-05-05 19:05:59 +00008473
Evan Cheng60c07e12006-07-05 22:17:51 +00008474MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008475X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008476 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00008477 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8478 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008479
Chris Lattner52600972009-09-02 05:57:00 +00008480 // To "insert" a SELECT_CC instruction, we actually have to insert the
8481 // diamond control-flow pattern. The incoming instruction knows the
8482 // destination vreg to set, the condition code register to branch on, the
8483 // true/false values to select between, and a branch opcode to use.
8484 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8485 MachineFunction::iterator It = BB;
8486 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008487
Chris Lattner52600972009-09-02 05:57:00 +00008488 // thisMBB:
8489 // ...
8490 // TrueVal = ...
8491 // cmpTY ccX, r1, r2
8492 // bCC copy1MBB
8493 // fallthrough --> copy0MBB
8494 MachineBasicBlock *thisMBB = BB;
8495 MachineFunction *F = BB->getParent();
8496 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8497 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00008498 F->insert(It, copy0MBB);
8499 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00008500
Bill Wendling730c07e2010-06-25 20:48:10 +00008501 // If the EFLAGS register isn't dead in the terminator, then claim that it's
8502 // live into the sink and copy blocks.
8503 const MachineFunction *MF = BB->getParent();
8504 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
8505 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00008506
Dan Gohman14152b42010-07-06 20:24:04 +00008507 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
8508 const MachineOperand &MO = MI->getOperand(I);
8509 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00008510 unsigned Reg = MO.getReg();
8511 if (Reg != X86::EFLAGS) continue;
8512 copy0MBB->addLiveIn(Reg);
8513 sinkMBB->addLiveIn(Reg);
8514 }
8515
Dan Gohman14152b42010-07-06 20:24:04 +00008516 // Transfer the remainder of BB and its successor edges to sinkMBB.
8517 sinkMBB->splice(sinkMBB->begin(), BB,
8518 llvm::next(MachineBasicBlock::iterator(MI)),
8519 BB->end());
8520 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
8521
8522 // Add the true and fallthrough blocks as its successors.
8523 BB->addSuccessor(copy0MBB);
8524 BB->addSuccessor(sinkMBB);
8525
8526 // Create the conditional branch instruction.
8527 unsigned Opc =
8528 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8529 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8530
Chris Lattner52600972009-09-02 05:57:00 +00008531 // copy0MBB:
8532 // %FalseValue = ...
8533 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00008534 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008535
Chris Lattner52600972009-09-02 05:57:00 +00008536 // sinkMBB:
8537 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8538 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00008539 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
8540 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00008541 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8542 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8543
Dan Gohman14152b42010-07-06 20:24:04 +00008544 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00008545 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00008546}
8547
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008548MachineBasicBlock *
8549X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008550 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008551 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8552 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008553
8554 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8555 // non-trivial part is impdef of ESP.
8556 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8557 // mingw-w64.
8558
Dan Gohman14152b42010-07-06 20:24:04 +00008559 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008560 .addExternalSymbol("_alloca")
8561 .addReg(X86::EAX, RegState::Implicit)
8562 .addReg(X86::ESP, RegState::Implicit)
8563 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8564 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8565
Dan Gohman14152b42010-07-06 20:24:04 +00008566 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008567 return BB;
8568}
Chris Lattner52600972009-09-02 05:57:00 +00008569
8570MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00008571X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
8572 MachineBasicBlock *BB) const {
8573 // This is pretty easy. We're taking the value that we received from
8574 // our load from the relocation, sticking it in either RDI (x86-64)
8575 // or EAX and doing an indirect call. The return value will then
8576 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00008577 const X86InstrInfo *TII
8578 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00008579 DebugLoc DL = MI->getDebugLoc();
8580 MachineFunction *F = BB->getParent();
8581
Eric Christopher54415362010-06-08 22:04:25 +00008582 assert(MI->getOperand(3).isGlobal() && "This should be a global");
8583
Eric Christopher30ef0e52010-06-03 04:07:48 +00008584 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00008585 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8586 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00008587 .addReg(X86::RIP)
8588 .addImm(0).addReg(0)
8589 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8590 MI->getOperand(3).getTargetFlags())
8591 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008592 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Eric Christopher30ef0e52010-06-03 04:07:48 +00008593 addDirectMem(MIB, X86::RDI).addReg(0);
Eric Christopher61025492010-06-15 23:08:42 +00008594 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00008595 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8596 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00008597 .addReg(0)
8598 .addImm(0).addReg(0)
8599 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8600 MI->getOperand(3).getTargetFlags())
8601 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008602 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Eric Christopher61025492010-06-15 23:08:42 +00008603 addDirectMem(MIB, X86::EAX).addReg(0);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008604 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00008605 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8606 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00008607 .addReg(TII->getGlobalBaseReg(F))
8608 .addImm(0).addReg(0)
8609 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8610 MI->getOperand(3).getTargetFlags())
8611 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008612 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Eric Christopher30ef0e52010-06-03 04:07:48 +00008613 addDirectMem(MIB, X86::EAX).addReg(0);
8614 }
8615
Dan Gohman14152b42010-07-06 20:24:04 +00008616 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00008617 return BB;
8618}
8619
8620MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008621X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008622 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008623 switch (MI->getOpcode()) {
8624 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008625 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008626 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008627 case X86::TLSCall_32:
8628 case X86::TLSCall_64:
8629 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008630 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008631 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008632 case X86::CMOV_FR32:
8633 case X86::CMOV_FR64:
8634 case X86::CMOV_V4F32:
8635 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008636 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008637 case X86::CMOV_GR16:
8638 case X86::CMOV_GR32:
8639 case X86::CMOV_RFP32:
8640 case X86::CMOV_RFP64:
8641 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008642 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008643
Dale Johannesen849f2142007-07-03 00:53:03 +00008644 case X86::FP32_TO_INT16_IN_MEM:
8645 case X86::FP32_TO_INT32_IN_MEM:
8646 case X86::FP32_TO_INT64_IN_MEM:
8647 case X86::FP64_TO_INT16_IN_MEM:
8648 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008649 case X86::FP64_TO_INT64_IN_MEM:
8650 case X86::FP80_TO_INT16_IN_MEM:
8651 case X86::FP80_TO_INT32_IN_MEM:
8652 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008653 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8654 DebugLoc DL = MI->getDebugLoc();
8655
Evan Cheng60c07e12006-07-05 22:17:51 +00008656 // Change the floating point control register to use "round towards zero"
8657 // mode when truncating to an integer value.
8658 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008659 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00008660 addFrameReference(BuildMI(*BB, MI, DL,
8661 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008662
8663 // Load the old value of the high byte of the control word...
8664 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008665 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00008666 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008667 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008668
8669 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00008670 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008671 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008672
8673 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00008674 addFrameReference(BuildMI(*BB, MI, DL,
8675 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008676
8677 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00008678 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008679 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008680
8681 // Get the X86 opcode to use.
8682 unsigned Opc;
8683 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008684 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008685 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8686 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8687 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8688 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8689 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8690 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008691 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8692 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8693 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008694 }
8695
8696 X86AddressMode AM;
8697 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008698 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008699 AM.BaseType = X86AddressMode::RegBase;
8700 AM.Base.Reg = Op.getReg();
8701 } else {
8702 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008703 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008704 }
8705 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008706 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008707 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008708 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008709 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008710 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008711 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008712 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008713 AM.GV = Op.getGlobal();
8714 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008715 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008716 }
Dan Gohman14152b42010-07-06 20:24:04 +00008717 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008718 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008719
8720 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00008721 addFrameReference(BuildMI(*BB, MI, DL,
8722 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008723
Dan Gohman14152b42010-07-06 20:24:04 +00008724 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008725 return BB;
8726 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008727 // String/text processing lowering.
8728 case X86::PCMPISTRM128REG:
8729 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8730 case X86::PCMPISTRM128MEM:
8731 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8732 case X86::PCMPESTRM128REG:
8733 return EmitPCMP(MI, BB, 5, false /* in mem */);
8734 case X86::PCMPESTRM128MEM:
8735 return EmitPCMP(MI, BB, 5, true /* in mem */);
8736
8737 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008738 case X86::ATOMAND32:
8739 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008740 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008741 X86::LCMPXCHG32, X86::MOV32rr,
8742 X86::NOT32r, X86::EAX,
8743 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008744 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008745 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8746 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008747 X86::LCMPXCHG32, X86::MOV32rr,
8748 X86::NOT32r, X86::EAX,
8749 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008750 case X86::ATOMXOR32:
8751 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008752 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008753 X86::LCMPXCHG32, X86::MOV32rr,
8754 X86::NOT32r, X86::EAX,
8755 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008756 case X86::ATOMNAND32:
8757 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008758 X86::AND32ri, X86::MOV32rm,
8759 X86::LCMPXCHG32, X86::MOV32rr,
8760 X86::NOT32r, X86::EAX,
8761 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008762 case X86::ATOMMIN32:
8763 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8764 case X86::ATOMMAX32:
8765 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8766 case X86::ATOMUMIN32:
8767 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8768 case X86::ATOMUMAX32:
8769 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008770
8771 case X86::ATOMAND16:
8772 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8773 X86::AND16ri, X86::MOV16rm,
8774 X86::LCMPXCHG16, X86::MOV16rr,
8775 X86::NOT16r, X86::AX,
8776 X86::GR16RegisterClass);
8777 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008778 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008779 X86::OR16ri, X86::MOV16rm,
8780 X86::LCMPXCHG16, X86::MOV16rr,
8781 X86::NOT16r, X86::AX,
8782 X86::GR16RegisterClass);
8783 case X86::ATOMXOR16:
8784 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8785 X86::XOR16ri, X86::MOV16rm,
8786 X86::LCMPXCHG16, X86::MOV16rr,
8787 X86::NOT16r, X86::AX,
8788 X86::GR16RegisterClass);
8789 case X86::ATOMNAND16:
8790 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8791 X86::AND16ri, X86::MOV16rm,
8792 X86::LCMPXCHG16, X86::MOV16rr,
8793 X86::NOT16r, X86::AX,
8794 X86::GR16RegisterClass, true);
8795 case X86::ATOMMIN16:
8796 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8797 case X86::ATOMMAX16:
8798 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8799 case X86::ATOMUMIN16:
8800 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8801 case X86::ATOMUMAX16:
8802 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8803
8804 case X86::ATOMAND8:
8805 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8806 X86::AND8ri, X86::MOV8rm,
8807 X86::LCMPXCHG8, X86::MOV8rr,
8808 X86::NOT8r, X86::AL,
8809 X86::GR8RegisterClass);
8810 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008811 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008812 X86::OR8ri, X86::MOV8rm,
8813 X86::LCMPXCHG8, X86::MOV8rr,
8814 X86::NOT8r, X86::AL,
8815 X86::GR8RegisterClass);
8816 case X86::ATOMXOR8:
8817 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8818 X86::XOR8ri, X86::MOV8rm,
8819 X86::LCMPXCHG8, X86::MOV8rr,
8820 X86::NOT8r, X86::AL,
8821 X86::GR8RegisterClass);
8822 case X86::ATOMNAND8:
8823 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8824 X86::AND8ri, X86::MOV8rm,
8825 X86::LCMPXCHG8, X86::MOV8rr,
8826 X86::NOT8r, X86::AL,
8827 X86::GR8RegisterClass, true);
8828 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008829 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008830 case X86::ATOMAND64:
8831 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008832 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008833 X86::LCMPXCHG64, X86::MOV64rr,
8834 X86::NOT64r, X86::RAX,
8835 X86::GR64RegisterClass);
8836 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008837 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8838 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008839 X86::LCMPXCHG64, X86::MOV64rr,
8840 X86::NOT64r, X86::RAX,
8841 X86::GR64RegisterClass);
8842 case X86::ATOMXOR64:
8843 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008844 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008845 X86::LCMPXCHG64, X86::MOV64rr,
8846 X86::NOT64r, X86::RAX,
8847 X86::GR64RegisterClass);
8848 case X86::ATOMNAND64:
8849 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8850 X86::AND64ri32, X86::MOV64rm,
8851 X86::LCMPXCHG64, X86::MOV64rr,
8852 X86::NOT64r, X86::RAX,
8853 X86::GR64RegisterClass, true);
8854 case X86::ATOMMIN64:
8855 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8856 case X86::ATOMMAX64:
8857 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8858 case X86::ATOMUMIN64:
8859 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8860 case X86::ATOMUMAX64:
8861 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008862
8863 // This group does 64-bit operations on a 32-bit host.
8864 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008865 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008866 X86::AND32rr, X86::AND32rr,
8867 X86::AND32ri, X86::AND32ri,
8868 false);
8869 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008870 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008871 X86::OR32rr, X86::OR32rr,
8872 X86::OR32ri, X86::OR32ri,
8873 false);
8874 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008875 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008876 X86::XOR32rr, X86::XOR32rr,
8877 X86::XOR32ri, X86::XOR32ri,
8878 false);
8879 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008880 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008881 X86::AND32rr, X86::AND32rr,
8882 X86::AND32ri, X86::AND32ri,
8883 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008884 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008885 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008886 X86::ADD32rr, X86::ADC32rr,
8887 X86::ADD32ri, X86::ADC32ri,
8888 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008889 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008890 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008891 X86::SUB32rr, X86::SBB32rr,
8892 X86::SUB32ri, X86::SBB32ri,
8893 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008894 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008895 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008896 X86::MOV32rr, X86::MOV32rr,
8897 X86::MOV32ri, X86::MOV32ri,
8898 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008899 case X86::VASTART_SAVE_XMM_REGS:
8900 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008901 }
8902}
8903
8904//===----------------------------------------------------------------------===//
8905// X86 Optimization Hooks
8906//===----------------------------------------------------------------------===//
8907
Dan Gohman475871a2008-07-27 21:46:04 +00008908void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008909 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008910 APInt &KnownZero,
8911 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008912 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008913 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008914 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008915 assert((Opc >= ISD::BUILTIN_OP_END ||
8916 Opc == ISD::INTRINSIC_WO_CHAIN ||
8917 Opc == ISD::INTRINSIC_W_CHAIN ||
8918 Opc == ISD::INTRINSIC_VOID) &&
8919 "Should use MaskedValueIsZero if you don't know whether Op"
8920 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008921
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008922 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008923 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008924 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008925 case X86ISD::ADD:
8926 case X86ISD::SUB:
8927 case X86ISD::SMUL:
8928 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008929 case X86ISD::INC:
8930 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008931 case X86ISD::OR:
8932 case X86ISD::XOR:
8933 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008934 // These nodes' second result is a boolean.
8935 if (Op.getResNo() == 0)
8936 break;
8937 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008938 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008939 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8940 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008941 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008942 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008943}
Chris Lattner259e97c2006-01-31 19:43:35 +00008944
Evan Cheng206ee9d2006-07-07 08:33:52 +00008945/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008946/// node is a GlobalAddress + offset.
8947bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00008948 const GlobalValue* &GA,
8949 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00008950 if (N->getOpcode() == X86ISD::Wrapper) {
8951 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008952 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008953 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008954 return true;
8955 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008956 }
Evan Chengad4196b2008-05-12 19:56:52 +00008957 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008958}
8959
Evan Cheng206ee9d2006-07-07 08:33:52 +00008960/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8961/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8962/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008963/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008964static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008965 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008966 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008967 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008968 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008969
Eli Friedman7a5e5552009-06-07 06:52:44 +00008970 if (VT.getSizeInBits() != 128)
8971 return SDValue();
8972
Nate Begemanfdea31a2010-03-24 20:49:50 +00008973 SmallVector<SDValue, 16> Elts;
8974 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8975 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8976
8977 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008978}
Evan Chengd880b972008-05-09 21:53:03 +00008979
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008980/// PerformShuffleCombine - Detect vector gather/scatter index generation
8981/// and convert it from being a bunch of shuffles and extracts to a simple
8982/// store and scalar loads to extract the elements.
8983static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8984 const TargetLowering &TLI) {
8985 SDValue InputVector = N->getOperand(0);
8986
8987 // Only operate on vectors of 4 elements, where the alternative shuffling
8988 // gets to be more expensive.
8989 if (InputVector.getValueType() != MVT::v4i32)
8990 return SDValue();
8991
8992 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8993 // single use which is a sign-extend or zero-extend, and all elements are
8994 // used.
8995 SmallVector<SDNode *, 4> Uses;
8996 unsigned ExtractedElements = 0;
8997 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8998 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8999 if (UI.getUse().getResNo() != InputVector.getResNo())
9000 return SDValue();
9001
9002 SDNode *Extract = *UI;
9003 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9004 return SDValue();
9005
9006 if (Extract->getValueType(0) != MVT::i32)
9007 return SDValue();
9008 if (!Extract->hasOneUse())
9009 return SDValue();
9010 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
9011 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
9012 return SDValue();
9013 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
9014 return SDValue();
9015
9016 // Record which element was extracted.
9017 ExtractedElements |=
9018 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9019
9020 Uses.push_back(Extract);
9021 }
9022
9023 // If not all the elements were used, this may not be worthwhile.
9024 if (ExtractedElements != 15)
9025 return SDValue();
9026
9027 // Ok, we've now decided to do the transformation.
9028 DebugLoc dl = InputVector.getDebugLoc();
9029
9030 // Store the value to a temporary stack slot.
9031 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
9032 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
9033 false, false, 0);
9034
9035 // Replace each use (extract) with a load of the appropriate element.
9036 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9037 UE = Uses.end(); UI != UE; ++UI) {
9038 SDNode *Extract = *UI;
9039
9040 // Compute the element's address.
9041 SDValue Idx = Extract->getOperand(1);
9042 unsigned EltSize =
9043 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9044 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9045 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9046
9047 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
9048
9049 // Load the scalar.
9050 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
9051 NULL, 0, false, false, 0);
9052
9053 // Replace the exact with the load.
9054 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9055 }
9056
9057 // The replacement was made in place; don't return anything.
9058 return SDValue();
9059}
9060
Chris Lattner83e6c992006-10-04 06:57:07 +00009061/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009062static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009063 const X86Subtarget *Subtarget) {
9064 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009065 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009066 // Get the LHS/RHS of the select.
9067 SDValue LHS = N->getOperand(1);
9068 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009069
Dan Gohman670e5392009-09-21 18:03:22 +00009070 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009071 // instructions match the semantics of the common C idiom x<y?x:y but not
9072 // x<=y?x:y, because of how they handle negative zero (which can be
9073 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009074 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009075 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009076 Cond.getOpcode() == ISD::SETCC) {
9077 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009078
Chris Lattner47b4ce82009-03-11 05:48:52 +00009079 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009080 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009081 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9082 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009083 switch (CC) {
9084 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009085 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009086 // Converting this to a min would handle NaNs incorrectly, and swapping
9087 // the operands would cause it to handle comparisons between positive
9088 // and negative zero incorrectly.
9089 if (!FiniteOnlyFPMath() &&
9090 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9091 if (!UnsafeFPMath &&
9092 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9093 break;
9094 std::swap(LHS, RHS);
9095 }
Dan Gohman670e5392009-09-21 18:03:22 +00009096 Opcode = X86ISD::FMIN;
9097 break;
9098 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009099 // Converting this to a min would handle comparisons between positive
9100 // and negative zero incorrectly.
9101 if (!UnsafeFPMath &&
9102 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9103 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009104 Opcode = X86ISD::FMIN;
9105 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009106 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009107 // Converting this to a min would handle both negative zeros and NaNs
9108 // incorrectly, but we can swap the operands to fix both.
9109 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009110 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009111 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009112 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009113 Opcode = X86ISD::FMIN;
9114 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009115
Dan Gohman670e5392009-09-21 18:03:22 +00009116 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009117 // Converting this to a max would handle comparisons between positive
9118 // and negative zero incorrectly.
9119 if (!UnsafeFPMath &&
9120 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9121 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009122 Opcode = X86ISD::FMAX;
9123 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009124 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009125 // Converting this to a max would handle NaNs incorrectly, and swapping
9126 // the operands would cause it to handle comparisons between positive
9127 // and negative zero incorrectly.
9128 if (!FiniteOnlyFPMath() &&
9129 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9130 if (!UnsafeFPMath &&
9131 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9132 break;
9133 std::swap(LHS, RHS);
9134 }
Dan Gohman670e5392009-09-21 18:03:22 +00009135 Opcode = X86ISD::FMAX;
9136 break;
9137 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009138 // Converting this to a max would handle both negative zeros and NaNs
9139 // incorrectly, but we can swap the operands to fix both.
9140 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009141 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009142 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009143 case ISD::SETGE:
9144 Opcode = X86ISD::FMAX;
9145 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009146 }
Dan Gohman670e5392009-09-21 18:03:22 +00009147 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009148 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9149 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009150 switch (CC) {
9151 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009152 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009153 // Converting this to a min would handle comparisons between positive
9154 // and negative zero incorrectly, and swapping the operands would
9155 // cause it to handle NaNs incorrectly.
9156 if (!UnsafeFPMath &&
9157 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
9158 if (!FiniteOnlyFPMath() &&
9159 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9160 break;
9161 std::swap(LHS, RHS);
9162 }
Dan Gohman670e5392009-09-21 18:03:22 +00009163 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009164 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009165 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009166 // Converting this to a min would handle NaNs incorrectly.
9167 if (!UnsafeFPMath &&
9168 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9169 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009170 Opcode = X86ISD::FMIN;
9171 break;
9172 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009173 // Converting this to a min would handle both negative zeros and NaNs
9174 // incorrectly, but we can swap the operands to fix both.
9175 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009176 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009177 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009178 case ISD::SETGE:
9179 Opcode = X86ISD::FMIN;
9180 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009181
Dan Gohman670e5392009-09-21 18:03:22 +00009182 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009183 // Converting this to a max would handle NaNs incorrectly.
9184 if (!FiniteOnlyFPMath() &&
9185 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9186 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009187 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009188 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009189 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009190 // Converting this to a max would handle comparisons between positive
9191 // and negative zero incorrectly, and swapping the operands would
9192 // cause it to handle NaNs incorrectly.
9193 if (!UnsafeFPMath &&
9194 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9195 if (!FiniteOnlyFPMath() &&
9196 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9197 break;
9198 std::swap(LHS, RHS);
9199 }
Dan Gohman670e5392009-09-21 18:03:22 +00009200 Opcode = X86ISD::FMAX;
9201 break;
9202 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009203 // Converting this to a max would handle both negative zeros and NaNs
9204 // incorrectly, but we can swap the operands to fix both.
9205 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009206 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009207 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009208 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009209 Opcode = X86ISD::FMAX;
9210 break;
9211 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009212 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009213
Chris Lattner47b4ce82009-03-11 05:48:52 +00009214 if (Opcode)
9215 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009216 }
Eric Christopherfd179292009-08-27 18:07:15 +00009217
Chris Lattnerd1980a52009-03-12 06:52:53 +00009218 // If this is a select between two integer constants, try to do some
9219 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009220 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9221 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009222 // Don't do this for crazy integer types.
9223 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9224 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009225 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009226 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009227
Chris Lattnercee56e72009-03-13 05:53:31 +00009228 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009229 // Efficiently invertible.
9230 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9231 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9232 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9233 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009234 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009235 }
Eric Christopherfd179292009-08-27 18:07:15 +00009236
Chris Lattnerd1980a52009-03-12 06:52:53 +00009237 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009238 if (FalseC->getAPIntValue() == 0 &&
9239 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009240 if (NeedsCondInvert) // Invert the condition if needed.
9241 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9242 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009243
Chris Lattnerd1980a52009-03-12 06:52:53 +00009244 // Zero extend the condition if needed.
9245 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009246
Chris Lattnercee56e72009-03-13 05:53:31 +00009247 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009248 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009249 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009250 }
Eric Christopherfd179292009-08-27 18:07:15 +00009251
Chris Lattner97a29a52009-03-13 05:22:11 +00009252 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009253 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009254 if (NeedsCondInvert) // Invert the condition if needed.
9255 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9256 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009257
Chris Lattner97a29a52009-03-13 05:22:11 +00009258 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009259 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9260 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009261 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009262 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009263 }
Eric Christopherfd179292009-08-27 18:07:15 +00009264
Chris Lattnercee56e72009-03-13 05:53:31 +00009265 // Optimize cases that will turn into an LEA instruction. This requires
9266 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009267 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009268 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009269 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009270
Chris Lattnercee56e72009-03-13 05:53:31 +00009271 bool isFastMultiplier = false;
9272 if (Diff < 10) {
9273 switch ((unsigned char)Diff) {
9274 default: break;
9275 case 1: // result = add base, cond
9276 case 2: // result = lea base( , cond*2)
9277 case 3: // result = lea base(cond, cond*2)
9278 case 4: // result = lea base( , cond*4)
9279 case 5: // result = lea base(cond, cond*4)
9280 case 8: // result = lea base( , cond*8)
9281 case 9: // result = lea base(cond, cond*8)
9282 isFastMultiplier = true;
9283 break;
9284 }
9285 }
Eric Christopherfd179292009-08-27 18:07:15 +00009286
Chris Lattnercee56e72009-03-13 05:53:31 +00009287 if (isFastMultiplier) {
9288 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9289 if (NeedsCondInvert) // Invert the condition if needed.
9290 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9291 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009292
Chris Lattnercee56e72009-03-13 05:53:31 +00009293 // Zero extend the condition if needed.
9294 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9295 Cond);
9296 // Scale the condition by the difference.
9297 if (Diff != 1)
9298 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9299 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009300
Chris Lattnercee56e72009-03-13 05:53:31 +00009301 // Add the base if non-zero.
9302 if (FalseC->getAPIntValue() != 0)
9303 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9304 SDValue(FalseC, 0));
9305 return Cond;
9306 }
Eric Christopherfd179292009-08-27 18:07:15 +00009307 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009308 }
9309 }
Eric Christopherfd179292009-08-27 18:07:15 +00009310
Dan Gohman475871a2008-07-27 21:46:04 +00009311 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009312}
9313
Chris Lattnerd1980a52009-03-12 06:52:53 +00009314/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9315static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9316 TargetLowering::DAGCombinerInfo &DCI) {
9317 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009318
Chris Lattnerd1980a52009-03-12 06:52:53 +00009319 // If the flag operand isn't dead, don't touch this CMOV.
9320 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9321 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009322
Chris Lattnerd1980a52009-03-12 06:52:53 +00009323 // If this is a select between two integer constants, try to do some
9324 // optimizations. Note that the operands are ordered the opposite of SELECT
9325 // operands.
9326 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9327 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9328 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9329 // larger than FalseC (the false value).
9330 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009331
Chris Lattnerd1980a52009-03-12 06:52:53 +00009332 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9333 CC = X86::GetOppositeBranchCondition(CC);
9334 std::swap(TrueC, FalseC);
9335 }
Eric Christopherfd179292009-08-27 18:07:15 +00009336
Chris Lattnerd1980a52009-03-12 06:52:53 +00009337 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009338 // This is efficient for any integer data type (including i8/i16) and
9339 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009340 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9341 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009342 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9343 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009344
Chris Lattnerd1980a52009-03-12 06:52:53 +00009345 // Zero extend the condition if needed.
9346 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009347
Chris Lattnerd1980a52009-03-12 06:52:53 +00009348 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9349 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009350 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009351 if (N->getNumValues() == 2) // Dead flag value?
9352 return DCI.CombineTo(N, Cond, SDValue());
9353 return Cond;
9354 }
Eric Christopherfd179292009-08-27 18:07:15 +00009355
Chris Lattnercee56e72009-03-13 05:53:31 +00009356 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9357 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009358 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9359 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009360 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9361 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009362
Chris Lattner97a29a52009-03-13 05:22:11 +00009363 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009364 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9365 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009366 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9367 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009368
Chris Lattner97a29a52009-03-13 05:22:11 +00009369 if (N->getNumValues() == 2) // Dead flag value?
9370 return DCI.CombineTo(N, Cond, SDValue());
9371 return Cond;
9372 }
Eric Christopherfd179292009-08-27 18:07:15 +00009373
Chris Lattnercee56e72009-03-13 05:53:31 +00009374 // Optimize cases that will turn into an LEA instruction. This requires
9375 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009376 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009377 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009378 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009379
Chris Lattnercee56e72009-03-13 05:53:31 +00009380 bool isFastMultiplier = false;
9381 if (Diff < 10) {
9382 switch ((unsigned char)Diff) {
9383 default: break;
9384 case 1: // result = add base, cond
9385 case 2: // result = lea base( , cond*2)
9386 case 3: // result = lea base(cond, cond*2)
9387 case 4: // result = lea base( , cond*4)
9388 case 5: // result = lea base(cond, cond*4)
9389 case 8: // result = lea base( , cond*8)
9390 case 9: // result = lea base(cond, cond*8)
9391 isFastMultiplier = true;
9392 break;
9393 }
9394 }
Eric Christopherfd179292009-08-27 18:07:15 +00009395
Chris Lattnercee56e72009-03-13 05:53:31 +00009396 if (isFastMultiplier) {
9397 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9398 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009399 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9400 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009401 // Zero extend the condition if needed.
9402 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9403 Cond);
9404 // Scale the condition by the difference.
9405 if (Diff != 1)
9406 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9407 DAG.getConstant(Diff, Cond.getValueType()));
9408
9409 // Add the base if non-zero.
9410 if (FalseC->getAPIntValue() != 0)
9411 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9412 SDValue(FalseC, 0));
9413 if (N->getNumValues() == 2) // Dead flag value?
9414 return DCI.CombineTo(N, Cond, SDValue());
9415 return Cond;
9416 }
Eric Christopherfd179292009-08-27 18:07:15 +00009417 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009418 }
9419 }
9420 return SDValue();
9421}
9422
9423
Evan Cheng0b0cd912009-03-28 05:57:29 +00009424/// PerformMulCombine - Optimize a single multiply with constant into two
9425/// in order to implement it with two cheaper instructions, e.g.
9426/// LEA + SHL, LEA + LEA.
9427static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9428 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009429 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9430 return SDValue();
9431
Owen Andersone50ed302009-08-10 22:56:29 +00009432 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009433 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009434 return SDValue();
9435
9436 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9437 if (!C)
9438 return SDValue();
9439 uint64_t MulAmt = C->getZExtValue();
9440 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9441 return SDValue();
9442
9443 uint64_t MulAmt1 = 0;
9444 uint64_t MulAmt2 = 0;
9445 if ((MulAmt % 9) == 0) {
9446 MulAmt1 = 9;
9447 MulAmt2 = MulAmt / 9;
9448 } else if ((MulAmt % 5) == 0) {
9449 MulAmt1 = 5;
9450 MulAmt2 = MulAmt / 5;
9451 } else if ((MulAmt % 3) == 0) {
9452 MulAmt1 = 3;
9453 MulAmt2 = MulAmt / 3;
9454 }
9455 if (MulAmt2 &&
9456 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9457 DebugLoc DL = N->getDebugLoc();
9458
9459 if (isPowerOf2_64(MulAmt2) &&
9460 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9461 // If second multiplifer is pow2, issue it first. We want the multiply by
9462 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9463 // is an add.
9464 std::swap(MulAmt1, MulAmt2);
9465
9466 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009467 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009468 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009469 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009470 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009471 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009472 DAG.getConstant(MulAmt1, VT));
9473
Eric Christopherfd179292009-08-27 18:07:15 +00009474 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009475 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009476 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009477 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009478 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009479 DAG.getConstant(MulAmt2, VT));
9480
9481 // Do not add new nodes to DAG combiner worklist.
9482 DCI.CombineTo(N, NewMul, false);
9483 }
9484 return SDValue();
9485}
9486
Evan Chengad9c0a32009-12-15 00:53:42 +00009487static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9488 SDValue N0 = N->getOperand(0);
9489 SDValue N1 = N->getOperand(1);
9490 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9491 EVT VT = N0.getValueType();
9492
9493 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9494 // since the result of setcc_c is all zero's or all ones.
9495 if (N1C && N0.getOpcode() == ISD::AND &&
9496 N0.getOperand(1).getOpcode() == ISD::Constant) {
9497 SDValue N00 = N0.getOperand(0);
9498 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9499 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9500 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9501 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9502 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9503 APInt ShAmt = N1C->getAPIntValue();
9504 Mask = Mask.shl(ShAmt);
9505 if (Mask != 0)
9506 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9507 N00, DAG.getConstant(Mask, VT));
9508 }
9509 }
9510
9511 return SDValue();
9512}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009513
Nate Begeman740ab032009-01-26 00:52:55 +00009514/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9515/// when possible.
9516static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9517 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009518 EVT VT = N->getValueType(0);
9519 if (!VT.isVector() && VT.isInteger() &&
9520 N->getOpcode() == ISD::SHL)
9521 return PerformSHLCombine(N, DAG);
9522
Nate Begeman740ab032009-01-26 00:52:55 +00009523 // On X86 with SSE2 support, we can transform this to a vector shift if
9524 // all elements are shifted by the same amount. We can't do this in legalize
9525 // because the a constant vector is typically transformed to a constant pool
9526 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009527 if (!Subtarget->hasSSE2())
9528 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009529
Owen Anderson825b72b2009-08-11 20:47:22 +00009530 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009531 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009532
Mon P Wang3becd092009-01-28 08:12:05 +00009533 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009534 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009535 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009536 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009537 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9538 unsigned NumElts = VT.getVectorNumElements();
9539 unsigned i = 0;
9540 for (; i != NumElts; ++i) {
9541 SDValue Arg = ShAmtOp.getOperand(i);
9542 if (Arg.getOpcode() == ISD::UNDEF) continue;
9543 BaseShAmt = Arg;
9544 break;
9545 }
9546 for (; i != NumElts; ++i) {
9547 SDValue Arg = ShAmtOp.getOperand(i);
9548 if (Arg.getOpcode() == ISD::UNDEF) continue;
9549 if (Arg != BaseShAmt) {
9550 return SDValue();
9551 }
9552 }
9553 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009554 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009555 SDValue InVec = ShAmtOp.getOperand(0);
9556 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9557 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9558 unsigned i = 0;
9559 for (; i != NumElts; ++i) {
9560 SDValue Arg = InVec.getOperand(i);
9561 if (Arg.getOpcode() == ISD::UNDEF) continue;
9562 BaseShAmt = Arg;
9563 break;
9564 }
9565 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9566 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009567 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009568 if (C->getZExtValue() == SplatIdx)
9569 BaseShAmt = InVec.getOperand(1);
9570 }
9571 }
9572 if (BaseShAmt.getNode() == 0)
9573 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9574 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009575 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009576 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009577
Mon P Wangefa42202009-09-03 19:56:25 +00009578 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009579 if (EltVT.bitsGT(MVT::i32))
9580 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9581 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009582 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009583
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009584 // The shift amount is identical so we can do a vector shift.
9585 SDValue ValOp = N->getOperand(0);
9586 switch (N->getOpcode()) {
9587 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009588 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009589 break;
9590 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009591 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009592 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009593 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009594 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009595 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009596 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009597 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009598 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009599 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009600 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009601 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009602 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009603 break;
9604 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009605 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009606 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009607 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009608 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009609 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009610 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009611 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009612 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009613 break;
9614 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009615 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009616 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009617 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009618 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009619 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009620 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009621 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009622 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009623 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009624 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009625 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009626 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009627 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009628 }
9629 return SDValue();
9630}
9631
Evan Cheng760d1942010-01-04 21:22:48 +00009632static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +00009633 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +00009634 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +00009635 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +00009636 return SDValue();
9637
Evan Cheng760d1942010-01-04 21:22:48 +00009638 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009639 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +00009640 return SDValue();
9641
9642 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9643 SDValue N0 = N->getOperand(0);
9644 SDValue N1 = N->getOperand(1);
9645 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9646 std::swap(N0, N1);
9647 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9648 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +00009649 if (!N0.hasOneUse() || !N1.hasOneUse())
9650 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +00009651
9652 SDValue ShAmt0 = N0.getOperand(1);
9653 if (ShAmt0.getValueType() != MVT::i8)
9654 return SDValue();
9655 SDValue ShAmt1 = N1.getOperand(1);
9656 if (ShAmt1.getValueType() != MVT::i8)
9657 return SDValue();
9658 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9659 ShAmt0 = ShAmt0.getOperand(0);
9660 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9661 ShAmt1 = ShAmt1.getOperand(0);
9662
9663 DebugLoc DL = N->getDebugLoc();
9664 unsigned Opc = X86ISD::SHLD;
9665 SDValue Op0 = N0.getOperand(0);
9666 SDValue Op1 = N1.getOperand(0);
9667 if (ShAmt0.getOpcode() == ISD::SUB) {
9668 Opc = X86ISD::SHRD;
9669 std::swap(Op0, Op1);
9670 std::swap(ShAmt0, ShAmt1);
9671 }
9672
Evan Cheng8b1190a2010-04-28 01:18:01 +00009673 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +00009674 if (ShAmt1.getOpcode() == ISD::SUB) {
9675 SDValue Sum = ShAmt1.getOperand(0);
9676 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +00009677 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
9678 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
9679 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
9680 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +00009681 return DAG.getNode(Opc, DL, VT,
9682 Op0, Op1,
9683 DAG.getNode(ISD::TRUNCATE, DL,
9684 MVT::i8, ShAmt0));
9685 }
9686 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9687 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9688 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +00009689 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +00009690 return DAG.getNode(Opc, DL, VT,
9691 N0.getOperand(0), N1.getOperand(0),
9692 DAG.getNode(ISD::TRUNCATE, DL,
9693 MVT::i8, ShAmt0));
9694 }
9695
9696 return SDValue();
9697}
9698
Chris Lattner149a4e52008-02-22 02:09:43 +00009699/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009700static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009701 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009702 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9703 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009704 // A preferable solution to the general problem is to figure out the right
9705 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009706
9707 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009708 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009709 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009710 if (VT.getSizeInBits() != 64)
9711 return SDValue();
9712
Devang Patel578efa92009-06-05 21:57:13 +00009713 const Function *F = DAG.getMachineFunction().getFunction();
9714 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009715 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009716 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009717 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009718 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009719 isa<LoadSDNode>(St->getValue()) &&
9720 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9721 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009722 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009723 LoadSDNode *Ld = 0;
9724 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009725 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009726 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009727 // Must be a store of a load. We currently handle two cases: the load
9728 // is a direct child, and it's under an intervening TokenFactor. It is
9729 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009730 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009731 Ld = cast<LoadSDNode>(St->getChain());
9732 else if (St->getValue().hasOneUse() &&
9733 ChainVal->getOpcode() == ISD::TokenFactor) {
9734 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009735 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009736 TokenFactorIndex = i;
9737 Ld = cast<LoadSDNode>(St->getValue());
9738 } else
9739 Ops.push_back(ChainVal->getOperand(i));
9740 }
9741 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009742
Evan Cheng536e6672009-03-12 05:59:15 +00009743 if (!Ld || !ISD::isNormalLoad(Ld))
9744 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009745
Evan Cheng536e6672009-03-12 05:59:15 +00009746 // If this is not the MMX case, i.e. we are just turning i64 load/store
9747 // into f64 load/store, avoid the transformation if there are multiple
9748 // uses of the loaded value.
9749 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9750 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009751
Evan Cheng536e6672009-03-12 05:59:15 +00009752 DebugLoc LdDL = Ld->getDebugLoc();
9753 DebugLoc StDL = N->getDebugLoc();
9754 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9755 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9756 // pair instead.
9757 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009758 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009759 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9760 Ld->getBasePtr(), Ld->getSrcValue(),
9761 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009762 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009763 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009764 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009765 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009766 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009767 Ops.size());
9768 }
Evan Cheng536e6672009-03-12 05:59:15 +00009769 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009770 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009771 St->isVolatile(), St->isNonTemporal(),
9772 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009773 }
Evan Cheng536e6672009-03-12 05:59:15 +00009774
9775 // Otherwise, lower to two pairs of 32-bit loads / stores.
9776 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009777 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9778 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009779
Owen Anderson825b72b2009-08-11 20:47:22 +00009780 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009781 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009782 Ld->isVolatile(), Ld->isNonTemporal(),
9783 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009784 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009785 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009786 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009787 MinAlign(Ld->getAlignment(), 4));
9788
9789 SDValue NewChain = LoLd.getValue(1);
9790 if (TokenFactorIndex != -1) {
9791 Ops.push_back(LoLd);
9792 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009793 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009794 Ops.size());
9795 }
9796
9797 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009798 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9799 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009800
9801 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9802 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009803 St->isVolatile(), St->isNonTemporal(),
9804 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009805 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9806 St->getSrcValue(),
9807 St->getSrcValueOffset() + 4,
9808 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009809 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009810 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009811 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009812 }
Dan Gohman475871a2008-07-27 21:46:04 +00009813 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009814}
9815
Chris Lattner6cf73262008-01-25 06:14:17 +00009816/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9817/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009818static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009819 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9820 // F[X]OR(0.0, x) -> x
9821 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009822 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9823 if (C->getValueAPF().isPosZero())
9824 return N->getOperand(1);
9825 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9826 if (C->getValueAPF().isPosZero())
9827 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009828 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009829}
9830
9831/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009832static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009833 // FAND(0.0, x) -> 0.0
9834 // FAND(x, 0.0) -> 0.0
9835 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9836 if (C->getValueAPF().isPosZero())
9837 return N->getOperand(0);
9838 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9839 if (C->getValueAPF().isPosZero())
9840 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009841 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009842}
9843
Dan Gohmane5af2d32009-01-29 01:59:02 +00009844static SDValue PerformBTCombine(SDNode *N,
9845 SelectionDAG &DAG,
9846 TargetLowering::DAGCombinerInfo &DCI) {
9847 // BT ignores high bits in the bit index operand.
9848 SDValue Op1 = N->getOperand(1);
9849 if (Op1.hasOneUse()) {
9850 unsigned BitWidth = Op1.getValueSizeInBits();
9851 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9852 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009853 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
9854 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +00009855 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +00009856 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9857 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9858 DCI.CommitTargetLoweringOpt(TLO);
9859 }
9860 return SDValue();
9861}
Chris Lattner83e6c992006-10-04 06:57:07 +00009862
Eli Friedman7a5e5552009-06-07 06:52:44 +00009863static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9864 SDValue Op = N->getOperand(0);
9865 if (Op.getOpcode() == ISD::BIT_CONVERT)
9866 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009867 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009868 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009869 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009870 OpVT.getVectorElementType().getSizeInBits()) {
9871 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9872 }
9873 return SDValue();
9874}
9875
Evan Cheng2e489c42009-12-16 00:53:11 +00009876static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9877 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9878 // (and (i32 x86isd::setcc_carry), 1)
9879 // This eliminates the zext. This transformation is necessary because
9880 // ISD::SETCC is always legalized to i8.
9881 DebugLoc dl = N->getDebugLoc();
9882 SDValue N0 = N->getOperand(0);
9883 EVT VT = N->getValueType(0);
9884 if (N0.getOpcode() == ISD::AND &&
9885 N0.hasOneUse() &&
9886 N0.getOperand(0).hasOneUse()) {
9887 SDValue N00 = N0.getOperand(0);
9888 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9889 return SDValue();
9890 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9891 if (!C || C->getZExtValue() != 1)
9892 return SDValue();
9893 return DAG.getNode(ISD::AND, dl, VT,
9894 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9895 N00.getOperand(0), N00.getOperand(1)),
9896 DAG.getConstant(1, VT));
9897 }
9898
9899 return SDValue();
9900}
9901
Dan Gohman475871a2008-07-27 21:46:04 +00009902SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009903 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009904 SelectionDAG &DAG = DCI.DAG;
9905 switch (N->getOpcode()) {
9906 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009907 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009908 case ISD::EXTRACT_VECTOR_ELT:
9909 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009910 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009911 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009912 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009913 case ISD::SHL:
9914 case ISD::SRA:
9915 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009916 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009917 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009918 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009919 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9920 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009921 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009922 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009923 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009924 }
9925
Dan Gohman475871a2008-07-27 21:46:04 +00009926 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009927}
9928
Evan Chenge5b51ac2010-04-17 06:13:15 +00009929/// isTypeDesirableForOp - Return true if the target has native support for
9930/// the specified value type and it is 'desirable' to use the type for the
9931/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
9932/// instruction encodings are longer and some i16 instructions are slow.
9933bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
9934 if (!isTypeLegal(VT))
9935 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009936 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +00009937 return true;
9938
9939 switch (Opc) {
9940 default:
9941 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +00009942 case ISD::LOAD:
9943 case ISD::SIGN_EXTEND:
9944 case ISD::ZERO_EXTEND:
9945 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009946 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009947 case ISD::SRL:
9948 case ISD::SUB:
9949 case ISD::ADD:
9950 case ISD::MUL:
9951 case ISD::AND:
9952 case ISD::OR:
9953 case ISD::XOR:
9954 return false;
9955 }
9956}
9957
Evan Chengc82c20b2010-04-24 04:44:57 +00009958static bool MayFoldLoad(SDValue Op) {
9959 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
9960}
9961
9962static bool MayFoldIntoStore(SDValue Op) {
9963 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
9964}
9965
Evan Chenge5b51ac2010-04-17 06:13:15 +00009966/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +00009967/// beneficial for dag combiner to promote the specified node. If true, it
9968/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +00009969bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +00009970 EVT VT = Op.getValueType();
9971 if (VT != MVT::i16)
9972 return false;
9973
Evan Cheng4c26e932010-04-19 19:29:22 +00009974 bool Promote = false;
9975 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009976 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +00009977 default: break;
9978 case ISD::LOAD: {
9979 LoadSDNode *LD = cast<LoadSDNode>(Op);
9980 // If the non-extending load has a single use and it's not live out, then it
9981 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009982 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
9983 Op.hasOneUse()*/) {
9984 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9985 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
9986 // The only case where we'd want to promote LOAD (rather then it being
9987 // promoted as an operand is when it's only use is liveout.
9988 if (UI->getOpcode() != ISD::CopyToReg)
9989 return false;
9990 }
9991 }
Evan Cheng4c26e932010-04-19 19:29:22 +00009992 Promote = true;
9993 break;
9994 }
9995 case ISD::SIGN_EXTEND:
9996 case ISD::ZERO_EXTEND:
9997 case ISD::ANY_EXTEND:
9998 Promote = true;
9999 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010000 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010001 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000010002 SDValue N0 = Op.getOperand(0);
10003 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000010004 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000010005 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010006 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010007 break;
10008 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000010009 case ISD::ADD:
10010 case ISD::MUL:
10011 case ISD::AND:
10012 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000010013 case ISD::XOR:
10014 Commute = true;
10015 // fallthrough
10016 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010017 SDValue N0 = Op.getOperand(0);
10018 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000010019 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010020 return false;
10021 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000010022 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010023 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000010024 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010025 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010026 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010027 }
10028 }
10029
10030 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000010031 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010032}
10033
Evan Cheng60c07e12006-07-05 22:17:51 +000010034//===----------------------------------------------------------------------===//
10035// X86 Inline Assembly Support
10036//===----------------------------------------------------------------------===//
10037
Chris Lattnerb8105652009-07-20 17:51:36 +000010038static bool LowerToBSwap(CallInst *CI) {
10039 // FIXME: this should verify that we are targetting a 486 or better. If not,
10040 // we will turn this bswap into something that will be lowered to logical ops
10041 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10042 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010043
Chris Lattnerb8105652009-07-20 17:51:36 +000010044 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000010045 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010046 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010047 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010048 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010049
Chris Lattnerb8105652009-07-20 17:51:36 +000010050 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10051 if (!Ty || Ty->getBitWidth() % 16 != 0)
10052 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010053
Chris Lattnerb8105652009-07-20 17:51:36 +000010054 // Okay, we can do this xform, do so now.
10055 const Type *Tys[] = { Ty };
10056 Module *M = CI->getParent()->getParent()->getParent();
10057 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010058
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010059 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000010060 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010061
Chris Lattnerb8105652009-07-20 17:51:36 +000010062 CI->replaceAllUsesWith(Op);
10063 CI->eraseFromParent();
10064 return true;
10065}
10066
10067bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10068 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10069 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10070
10071 std::string AsmStr = IA->getAsmString();
10072
10073 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010074 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010075 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10076
10077 switch (AsmPieces.size()) {
10078 default: return false;
10079 case 1:
10080 AsmStr = AsmPieces[0];
10081 AsmPieces.clear();
10082 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10083
10084 // bswap $0
10085 if (AsmPieces.size() == 2 &&
10086 (AsmPieces[0] == "bswap" ||
10087 AsmPieces[0] == "bswapq" ||
10088 AsmPieces[0] == "bswapl") &&
10089 (AsmPieces[1] == "$0" ||
10090 AsmPieces[1] == "${0:q}")) {
10091 // No need to check constraints, nothing other than the equivalent of
10092 // "=r,0" would be valid here.
10093 return LowerToBSwap(CI);
10094 }
10095 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010096 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010097 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010098 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010099 AsmPieces[1] == "$$8," &&
10100 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010101 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10102 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010103 const std::string &Constraints = IA->getConstraintString();
10104 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010105 std::sort(AsmPieces.begin(), AsmPieces.end());
10106 if (AsmPieces.size() == 4 &&
10107 AsmPieces[0] == "~{cc}" &&
10108 AsmPieces[1] == "~{dirflag}" &&
10109 AsmPieces[2] == "~{flags}" &&
10110 AsmPieces[3] == "~{fpsr}") {
10111 return LowerToBSwap(CI);
10112 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010113 }
10114 break;
10115 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010116 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010117 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010118 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10119 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10120 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010121 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010122 SplitString(AsmPieces[0], Words, " \t");
10123 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10124 Words.clear();
10125 SplitString(AsmPieces[1], Words, " \t");
10126 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10127 Words.clear();
10128 SplitString(AsmPieces[2], Words, " \t,");
10129 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10130 Words[2] == "%edx") {
10131 return LowerToBSwap(CI);
10132 }
10133 }
10134 }
10135 }
10136 break;
10137 }
10138 return false;
10139}
10140
10141
10142
Chris Lattnerf4dff842006-07-11 02:54:03 +000010143/// getConstraintType - Given a constraint letter, return the type of
10144/// constraint it is for this target.
10145X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010146X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10147 if (Constraint.size() == 1) {
10148 switch (Constraint[0]) {
10149 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010150 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010151 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010152 case 'r':
10153 case 'R':
10154 case 'l':
10155 case 'q':
10156 case 'Q':
10157 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010158 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010159 case 'Y':
10160 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010161 case 'e':
10162 case 'Z':
10163 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010164 default:
10165 break;
10166 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010167 }
Chris Lattner4234f572007-03-25 02:14:49 +000010168 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010169}
10170
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010171/// LowerXConstraint - try to replace an X constraint, which matches anything,
10172/// with another that has more specific requirements based on the type of the
10173/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010174const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010175LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010176 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10177 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010178 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010179 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010180 return "Y";
10181 if (Subtarget->hasSSE1())
10182 return "x";
10183 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010184
Chris Lattner5e764232008-04-26 23:02:14 +000010185 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010186}
10187
Chris Lattner48884cd2007-08-25 00:47:38 +000010188/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10189/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010190void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010191 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000010192 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010193 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010194 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010195
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010196 switch (Constraint) {
10197 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010198 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010199 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010200 if (C->getZExtValue() <= 31) {
10201 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010202 break;
10203 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010204 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010205 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010206 case 'J':
10207 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010208 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010209 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10210 break;
10211 }
10212 }
10213 return;
10214 case 'K':
10215 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010216 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010217 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10218 break;
10219 }
10220 }
10221 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010222 case 'N':
10223 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010224 if (C->getZExtValue() <= 255) {
10225 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010226 break;
10227 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010228 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010229 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010230 case 'e': {
10231 // 32-bit signed value
10232 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010233 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10234 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010235 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010236 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010237 break;
10238 }
10239 // FIXME gcc accepts some relocatable values here too, but only in certain
10240 // memory models; it's complicated.
10241 }
10242 return;
10243 }
10244 case 'Z': {
10245 // 32-bit unsigned value
10246 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010247 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10248 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010249 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10250 break;
10251 }
10252 }
10253 // FIXME gcc accepts some relocatable values here too, but only in certain
10254 // memory models; it's complicated.
10255 return;
10256 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010257 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010258 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010259 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010260 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010261 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010262 break;
10263 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010264
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010265 // In any sort of PIC mode addresses need to be computed at runtime by
10266 // adding in a register or some sort of table lookup. These can't
10267 // be used as immediates.
10268 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC() ||
10269 Subtarget->isPICStyleRIPRel())
10270 return;
10271
Chris Lattnerdc43a882007-05-03 16:52:29 +000010272 // If we are in non-pic codegen mode, we allow the address of a global (with
10273 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010274 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010275 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010276
Chris Lattner49921962009-05-08 18:23:14 +000010277 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10278 while (1) {
10279 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10280 Offset += GA->getOffset();
10281 break;
10282 } else if (Op.getOpcode() == ISD::ADD) {
10283 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10284 Offset += C->getZExtValue();
10285 Op = Op.getOperand(0);
10286 continue;
10287 }
10288 } else if (Op.getOpcode() == ISD::SUB) {
10289 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10290 Offset += -C->getZExtValue();
10291 Op = Op.getOperand(0);
10292 continue;
10293 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010294 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010295
Chris Lattner49921962009-05-08 18:23:14 +000010296 // Otherwise, this isn't something we can handle, reject it.
10297 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010298 }
Eric Christopherfd179292009-08-27 18:07:15 +000010299
Dan Gohman46510a72010-04-15 01:51:59 +000010300 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010301 // If we require an extra load to get this address, as in PIC mode, we
10302 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010303 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10304 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010305 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010306
Dale Johannesen1784d162010-06-25 21:55:36 +000010307 Result = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010308 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010309 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010310 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010311
Gabor Greifba36cb52008-08-28 21:40:38 +000010312 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010313 Ops.push_back(Result);
10314 return;
10315 }
Dale Johannesen1784d162010-06-25 21:55:36 +000010316 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010317}
10318
Chris Lattner259e97c2006-01-31 19:43:35 +000010319std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010320getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010321 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010322 if (Constraint.size() == 1) {
10323 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010324 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010325 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010326 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10327 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010328 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010329 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10330 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10331 X86::R10D,X86::R11D,X86::R12D,
10332 X86::R13D,X86::R14D,X86::R15D,
10333 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010334 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010335 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10336 X86::SI, X86::DI, X86::R8W,X86::R9W,
10337 X86::R10W,X86::R11W,X86::R12W,
10338 X86::R13W,X86::R14W,X86::R15W,
10339 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010340 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010341 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10342 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10343 X86::R10B,X86::R11B,X86::R12B,
10344 X86::R13B,X86::R14B,X86::R15B,
10345 X86::BPL, X86::SPL, 0);
10346
Owen Anderson825b72b2009-08-11 20:47:22 +000010347 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010348 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10349 X86::RSI, X86::RDI, X86::R8, X86::R9,
10350 X86::R10, X86::R11, X86::R12,
10351 X86::R13, X86::R14, X86::R15,
10352 X86::RBP, X86::RSP, 0);
10353
10354 break;
10355 }
Eric Christopherfd179292009-08-27 18:07:15 +000010356 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010357 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010358 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010359 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010360 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010361 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010362 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010363 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010364 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010365 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10366 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010367 }
10368 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010369
Chris Lattner1efa40f2006-02-22 00:56:39 +000010370 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010371}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010372
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010373std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010374X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010375 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010376 // First, see if this is a constraint that directly corresponds to an LLVM
10377 // register class.
10378 if (Constraint.size() == 1) {
10379 // GCC Constraint Letters
10380 switch (Constraint[0]) {
10381 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010382 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010383 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010384 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010385 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010386 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010387 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010388 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010389 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010390 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010391 case 'R': // LEGACY_REGS
10392 if (VT == MVT::i8)
10393 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10394 if (VT == MVT::i16)
10395 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10396 if (VT == MVT::i32 || !Subtarget->is64Bit())
10397 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10398 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010399 case 'f': // FP Stack registers.
10400 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10401 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010402 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010403 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010404 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010405 return std::make_pair(0U, X86::RFP64RegisterClass);
10406 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010407 case 'y': // MMX_REGS if MMX allowed.
10408 if (!Subtarget->hasMMX()) break;
10409 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010410 case 'Y': // SSE_REGS if SSE2 allowed
10411 if (!Subtarget->hasSSE2()) break;
10412 // FALL THROUGH.
10413 case 'x': // SSE_REGS if SSE1 allowed
10414 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010415
Owen Anderson825b72b2009-08-11 20:47:22 +000010416 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010417 default: break;
10418 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010419 case MVT::f32:
10420 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010421 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010422 case MVT::f64:
10423 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010424 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010425 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010426 case MVT::v16i8:
10427 case MVT::v8i16:
10428 case MVT::v4i32:
10429 case MVT::v2i64:
10430 case MVT::v4f32:
10431 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010432 return std::make_pair(0U, X86::VR128RegisterClass);
10433 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010434 break;
10435 }
10436 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010437
Chris Lattnerf76d1802006-07-31 23:26:50 +000010438 // Use the default implementation in TargetLowering to convert the register
10439 // constraint into a member of a register class.
10440 std::pair<unsigned, const TargetRegisterClass*> Res;
10441 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010442
10443 // Not found as a standard register?
10444 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010445 // Map st(0) -> st(7) -> ST0
10446 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10447 tolower(Constraint[1]) == 's' &&
10448 tolower(Constraint[2]) == 't' &&
10449 Constraint[3] == '(' &&
10450 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10451 Constraint[5] == ')' &&
10452 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010453
Chris Lattner56d77c72009-09-13 22:41:48 +000010454 Res.first = X86::ST0+Constraint[4]-'0';
10455 Res.second = X86::RFP80RegisterClass;
10456 return Res;
10457 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010458
Chris Lattner56d77c72009-09-13 22:41:48 +000010459 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010460 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010461 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010462 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010463 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010464 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010465
10466 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010467 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010468 Res.first = X86::EFLAGS;
10469 Res.second = X86::CCRRegisterClass;
10470 return Res;
10471 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010472
Dale Johannesen330169f2008-11-13 21:52:36 +000010473 // 'A' means EAX + EDX.
10474 if (Constraint == "A") {
10475 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010476 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010477 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010478 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010479 return Res;
10480 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010481
Chris Lattnerf76d1802006-07-31 23:26:50 +000010482 // Otherwise, check to see if this is a register class of the wrong value
10483 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10484 // turn into {ax},{dx}.
10485 if (Res.second->hasType(VT))
10486 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010487
Chris Lattnerf76d1802006-07-31 23:26:50 +000010488 // All of the single-register GCC register classes map their values onto
10489 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10490 // really want an 8-bit or 32-bit register, map to the appropriate register
10491 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010492 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010493 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010494 unsigned DestReg = 0;
10495 switch (Res.first) {
10496 default: break;
10497 case X86::AX: DestReg = X86::AL; break;
10498 case X86::DX: DestReg = X86::DL; break;
10499 case X86::CX: DestReg = X86::CL; break;
10500 case X86::BX: DestReg = X86::BL; break;
10501 }
10502 if (DestReg) {
10503 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010504 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010505 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010506 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010507 unsigned DestReg = 0;
10508 switch (Res.first) {
10509 default: break;
10510 case X86::AX: DestReg = X86::EAX; break;
10511 case X86::DX: DestReg = X86::EDX; break;
10512 case X86::CX: DestReg = X86::ECX; break;
10513 case X86::BX: DestReg = X86::EBX; break;
10514 case X86::SI: DestReg = X86::ESI; break;
10515 case X86::DI: DestReg = X86::EDI; break;
10516 case X86::BP: DestReg = X86::EBP; break;
10517 case X86::SP: DestReg = X86::ESP; break;
10518 }
10519 if (DestReg) {
10520 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010521 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010522 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010523 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010524 unsigned DestReg = 0;
10525 switch (Res.first) {
10526 default: break;
10527 case X86::AX: DestReg = X86::RAX; break;
10528 case X86::DX: DestReg = X86::RDX; break;
10529 case X86::CX: DestReg = X86::RCX; break;
10530 case X86::BX: DestReg = X86::RBX; break;
10531 case X86::SI: DestReg = X86::RSI; break;
10532 case X86::DI: DestReg = X86::RDI; break;
10533 case X86::BP: DestReg = X86::RBP; break;
10534 case X86::SP: DestReg = X86::RSP; break;
10535 }
10536 if (DestReg) {
10537 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010538 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010539 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010540 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010541 } else if (Res.second == X86::FR32RegisterClass ||
10542 Res.second == X86::FR64RegisterClass ||
10543 Res.second == X86::VR128RegisterClass) {
10544 // Handle references to XMM physical registers that got mapped into the
10545 // wrong class. This can happen with constraints like {xmm0} where the
10546 // target independent register mapper will just pick the first match it can
10547 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010548 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010549 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010550 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010551 Res.second = X86::FR64RegisterClass;
10552 else if (X86::VR128RegisterClass->hasType(VT))
10553 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010554 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010555
Chris Lattnerf76d1802006-07-31 23:26:50 +000010556 return Res;
10557}