blob: 7b4d9fdaf9518c2f84da4f706c9457a38447367f [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Craig Topperc1f6f422012-03-17 07:33:42 +000016#include "ARMISelLowering.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARM.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000025#include "MCTargetDesc/ARMAddressingModes.h"
Evan Chenga8e29892007-01-19 07:51:42 +000026#include "llvm/CallingConv.h"
27#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000028#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000029#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000030#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000031#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000032#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000033#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000034#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng55d42002011-01-08 01:24:27 +000035#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Chenga8e29892007-01-19 07:51:42 +000036#include "llvm/CodeGen/MachineBasicBlock.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
Bill Wendling2a850152011-10-05 00:02:33 +000040#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000041#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000043#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000044#include "llvm/Target/TargetOptions.h"
Evan Cheng55d42002011-01-08 01:24:27 +000045#include "llvm/ADT/StringExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000046#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000047#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000048#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000049#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000050#include "llvm/Support/raw_ostream.h"
Evan Chenga8e29892007-01-19 07:51:42 +000051using namespace llvm;
52
Dale Johannesen51e28e62010-06-03 21:09:53 +000053STATISTIC(NumTailCalls, "Number of tail calls");
Evan Chengfc8475b2011-01-19 02:16:49 +000054STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Manman Ren763a75d2012-06-01 02:44:42 +000055STATISTIC(NumLoopByVals, "Number of loops generated for byval arguments");
Dale Johannesen51e28e62010-06-03 21:09:53 +000056
Bob Wilson703af3a2010-08-13 22:43:33 +000057// This option should go away when tail calls fully work.
58static cl::opt<bool>
59EnableARMTailCalls("arm-tail-calls", cl::Hidden,
60 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
61 cl::init(false));
62
Eric Christopher836c6242010-12-15 23:47:29 +000063cl::opt<bool>
Jim Grosbache7b52522010-04-14 22:28:31 +000064EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000065 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000066 cl::init(false));
67
Evan Cheng46df4eb2010-06-16 07:35:02 +000068static cl::opt<bool>
69ARMInterworking("arm-interworking", cl::Hidden,
70 cl::desc("Enable / disable ARM interworking (for debugging only)"),
71 cl::init(true));
72
Benjamin Kramer0861f572011-11-26 23:01:57 +000073namespace {
Cameron Zwaricha86686e2011-06-10 20:59:24 +000074 class ARMCCState : public CCState {
75 public:
76 ARMCCState(CallingConv::ID CC, bool isVarArg, MachineFunction &MF,
77 const TargetMachine &TM, SmallVector<CCValAssign, 16> &locs,
78 LLVMContext &C, ParmContext PC)
79 : CCState(CC, isVarArg, MF, TM, locs, C) {
80 assert(((PC == Call) || (PC == Prologue)) &&
81 "ARMCCState users must specify whether their context is call"
82 "or prologue generation.");
83 CallOrPrologue = PC;
84 }
85 };
86}
87
Stuart Hastingsc7315872011-04-20 16:47:52 +000088// The APCS parameter registers.
Craig Topperc5eaae42012-03-11 07:57:25 +000089static const uint16_t GPRArgRegs[] = {
Stuart Hastingsc7315872011-04-20 16:47:52 +000090 ARM::R0, ARM::R1, ARM::R2, ARM::R3
91};
92
Craig Topper0faf46c2012-08-12 03:16:37 +000093void ARMTargetLowering::addTypeForNEON(MVT VT, MVT PromotedLdStVT,
94 MVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000095 if (VT != PromotedLdStVT) {
Craig Topper0faf46c2012-08-12 03:16:37 +000096 setOperationAction(ISD::LOAD, VT, Promote);
97 AddPromotedToType (ISD::LOAD, VT, PromotedLdStVT);
Bob Wilson5bafff32009-06-22 23:27:02 +000098
Craig Topper0faf46c2012-08-12 03:16:37 +000099 setOperationAction(ISD::STORE, VT, Promote);
100 AddPromotedToType (ISD::STORE, VT, PromotedLdStVT);
Bob Wilson5bafff32009-06-22 23:27:02 +0000101 }
102
Craig Topper0faf46c2012-08-12 03:16:37 +0000103 MVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000104 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Craig Topper0faf46c2012-08-12 03:16:37 +0000105 setOperationAction(ISD::SETCC, VT, Custom);
106 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
107 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Eli Friedman14e809c2011-11-09 23:36:02 +0000108 if (ElemTy == MVT::i32) {
Craig Topper0faf46c2012-08-12 03:16:37 +0000109 setOperationAction(ISD::SINT_TO_FP, VT, Custom);
110 setOperationAction(ISD::UINT_TO_FP, VT, Custom);
111 setOperationAction(ISD::FP_TO_SINT, VT, Custom);
112 setOperationAction(ISD::FP_TO_UINT, VT, Custom);
Eli Friedman14e809c2011-11-09 23:36:02 +0000113 } else {
Craig Topper0faf46c2012-08-12 03:16:37 +0000114 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
115 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
116 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
117 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000118 }
Craig Topper0faf46c2012-08-12 03:16:37 +0000119 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
120 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
121 setOperationAction(ISD::CONCAT_VECTORS, VT, Legal);
122 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Legal);
123 setOperationAction(ISD::SELECT, VT, Expand);
124 setOperationAction(ISD::SELECT_CC, VT, Expand);
Jim Grosbach4346fa92012-10-12 22:59:21 +0000125 setOperationAction(ISD::VSELECT, VT, Expand);
Craig Topper0faf46c2012-08-12 03:16:37 +0000126 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000127 if (VT.isInteger()) {
Craig Topper0faf46c2012-08-12 03:16:37 +0000128 setOperationAction(ISD::SHL, VT, Custom);
129 setOperationAction(ISD::SRA, VT, Custom);
130 setOperationAction(ISD::SRL, VT, Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000131 }
132
133 // Promote all bit-wise operations.
134 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Craig Topper0faf46c2012-08-12 03:16:37 +0000135 setOperationAction(ISD::AND, VT, Promote);
136 AddPromotedToType (ISD::AND, VT, PromotedBitwiseVT);
137 setOperationAction(ISD::OR, VT, Promote);
138 AddPromotedToType (ISD::OR, VT, PromotedBitwiseVT);
139 setOperationAction(ISD::XOR, VT, Promote);
140 AddPromotedToType (ISD::XOR, VT, PromotedBitwiseVT);
Bob Wilson5bafff32009-06-22 23:27:02 +0000141 }
Bob Wilson16330762009-09-16 00:17:28 +0000142
143 // Neon does not support vector divide/remainder operations.
Craig Topper0faf46c2012-08-12 03:16:37 +0000144 setOperationAction(ISD::SDIV, VT, Expand);
145 setOperationAction(ISD::UDIV, VT, Expand);
146 setOperationAction(ISD::FDIV, VT, Expand);
147 setOperationAction(ISD::SREM, VT, Expand);
148 setOperationAction(ISD::UREM, VT, Expand);
149 setOperationAction(ISD::FREM, VT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000150}
151
Craig Topper0faf46c2012-08-12 03:16:37 +0000152void ARMTargetLowering::addDRTypeForNEON(MVT VT) {
Craig Topper420761a2012-04-20 07:30:17 +0000153 addRegisterClass(VT, &ARM::DPRRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000155}
156
Craig Topper0faf46c2012-08-12 03:16:37 +0000157void ARMTargetLowering::addQRTypeForNEON(MVT VT) {
Craig Topper420761a2012-04-20 07:30:17 +0000158 addRegisterClass(VT, &ARM::QPRRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000160}
161
Chris Lattnerf0144122009-07-28 03:13:23 +0000162static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
163 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000164 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000165
Chris Lattner80ec2792009-08-02 00:34:36 +0000166 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000167}
168
Evan Chenga8e29892007-01-19 07:51:42 +0000169ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000170 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000171 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000172 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000173 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Duncan Sands28b77e92011-09-06 19:07:46 +0000175 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
176
Evan Chengb1df8f22007-04-27 08:15:43 +0000177 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000178 // Uses VFP for Thumb libfuncs if available.
179 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
180 // Single-precision floating-point arithmetic.
181 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
182 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
183 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
184 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000185
Evan Chengb1df8f22007-04-27 08:15:43 +0000186 // Double-precision floating-point arithmetic.
187 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
188 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
189 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
190 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000191
Evan Chengb1df8f22007-04-27 08:15:43 +0000192 // Single-precision comparisons.
193 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
194 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
195 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
196 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
197 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
198 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
199 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
200 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000201
Evan Chengb1df8f22007-04-27 08:15:43 +0000202 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
203 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
205 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000210
Evan Chengb1df8f22007-04-27 08:15:43 +0000211 // Double-precision comparisons.
212 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
213 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
214 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
215 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
216 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
217 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
218 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
219 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000220
Evan Chengb1df8f22007-04-27 08:15:43 +0000221 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
222 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
223 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
224 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
225 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
226 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
227 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
228 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000229
Evan Chengb1df8f22007-04-27 08:15:43 +0000230 // Floating-point to integer conversions.
231 // i64 conversions are done via library routines even when generating VFP
232 // instructions, so use the same ones.
233 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
234 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
235 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
236 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chengb1df8f22007-04-27 08:15:43 +0000238 // Conversions between floating types.
239 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
240 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
241
242 // Integer to floating-point conversions.
243 // i64 conversions are done via library routines even when generating VFP
244 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000245 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
246 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000247 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
248 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
249 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
250 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
251 }
Evan Chenga8e29892007-01-19 07:51:42 +0000252 }
253
Bob Wilson2f954612009-05-22 17:38:41 +0000254 // These libcalls are not available in 32-bit.
255 setLibcallName(RTLIB::SHL_I128, 0);
256 setLibcallName(RTLIB::SRL_I128, 0);
257 setLibcallName(RTLIB::SRA_I128, 0);
258
Evan Cheng07043272012-02-21 20:46:00 +0000259 if (Subtarget->isAAPCS_ABI() && !Subtarget->isTargetDarwin()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000260 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000261 // RTABI chapter 4.1.2, Table 2
262 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
263 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
264 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
265 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
266 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
267 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
268 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
269 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
270
271 // Double-precision floating-point comparison helper functions
272 // RTABI chapter 4.1.2, Table 3
273 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
274 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
275 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
276 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
277 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
278 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
279 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
280 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
281 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
282 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
283 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
284 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
285 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
286 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
287 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
288 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
289 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
290 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
291 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
292 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
293 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
294 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
295 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
296 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
297
298 // Single-precision floating-point arithmetic helper functions
299 // RTABI chapter 4.1.2, Table 4
300 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
301 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
302 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
303 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
304 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
305 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
306 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
307 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
308
309 // Single-precision floating-point comparison helper functions
310 // RTABI chapter 4.1.2, Table 5
311 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
312 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
313 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
314 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
315 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
316 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
317 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
318 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
319 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
320 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
321 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
322 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
323 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
324 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
325 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
326 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
327 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
328 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
329 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
330 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
335
336 // Floating-point to integer conversions.
337 // RTABI chapter 4.1.2, Table 6
338 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
339 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
340 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
341 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
342 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
343 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
344 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
345 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
346 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
347 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
348 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
349 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
350 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
351 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
352 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
353 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
354
355 // Conversions between floating types.
356 // RTABI chapter 4.1.2, Table 7
357 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
358 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
359 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000360 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000361
362 // Integer to floating-point conversions.
363 // RTABI chapter 4.1.2, Table 8
364 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
365 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
366 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
367 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
368 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
369 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
370 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
371 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
372 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
373 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
374 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
376 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
377 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
378 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
379 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
380
381 // Long long helper functions
382 // RTABI chapter 4.2, Table 9
383 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000384 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
385 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
386 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
387 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
388 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
389 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
390 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
391 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
392 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
393
394 // Integer division functions
395 // RTABI chapter 4.3.1
396 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
397 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
398 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
Anton Korobeynikov6edd5882012-01-29 09:11:50 +0000399 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000400 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
401 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
402 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
Anton Korobeynikov6edd5882012-01-29 09:11:50 +0000403 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000404 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
405 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
406 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov6edd5882012-01-29 09:11:50 +0000407 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000408 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
409 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000410 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov6edd5882012-01-29 09:11:50 +0000411 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
Renato Golin1ec11fb2011-05-22 21:41:23 +0000412
413 // Memory operations
414 // RTABI chapter 4.3.4
415 setLibcallName(RTLIB::MEMCPY, "__aeabi_memcpy");
416 setLibcallName(RTLIB::MEMMOVE, "__aeabi_memmove");
417 setLibcallName(RTLIB::MEMSET, "__aeabi_memset");
Anton Korobeynikov6edd5882012-01-29 09:11:50 +0000418 setLibcallCallingConv(RTLIB::MEMCPY, CallingConv::ARM_AAPCS);
419 setLibcallCallingConv(RTLIB::MEMMOVE, CallingConv::ARM_AAPCS);
420 setLibcallCallingConv(RTLIB::MEMSET, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000421 }
422
Bob Wilson2fef4572011-10-07 16:59:21 +0000423 // Use divmod compiler-rt calls for iOS 5.0 and later.
424 if (Subtarget->getTargetTriple().getOS() == Triple::IOS &&
425 !Subtarget->getTargetTriple().isOSVersionLT(5, 0)) {
426 setLibcallName(RTLIB::SDIVREM_I32, "__divmodsi4");
427 setLibcallName(RTLIB::UDIVREM_I32, "__udivmodsi4");
428 }
429
David Goodwinf1daf7d2009-07-08 23:10:31 +0000430 if (Subtarget->isThumb1Only())
Craig Topper420761a2012-04-20 07:30:17 +0000431 addRegisterClass(MVT::i32, &ARM::tGPRRegClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000432 else
Craig Topper420761a2012-04-20 07:30:17 +0000433 addRegisterClass(MVT::i32, &ARM::GPRRegClass);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000434 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
435 !Subtarget->isThumb1Only()) {
Craig Topper420761a2012-04-20 07:30:17 +0000436 addRegisterClass(MVT::f32, &ARM::SPRRegClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000437 if (!Subtarget->isFPOnlySP())
Craig Topper420761a2012-04-20 07:30:17 +0000438 addRegisterClass(MVT::f64, &ARM::DPRRegClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000439
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000441 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000442
Eli Friedman9f1f26a2011-11-08 01:43:53 +0000443 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
444 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
445 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
446 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
447 setTruncStoreAction((MVT::SimpleValueType)VT,
448 (MVT::SimpleValueType)InnerVT, Expand);
449 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
450 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
451 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
452 }
453
Lang Hames45b5f882012-03-15 18:49:02 +0000454 setOperationAction(ISD::ConstantFP, MVT::f32, Custom);
455
Bob Wilson5bafff32009-06-22 23:27:02 +0000456 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 addDRTypeForNEON(MVT::v2f32);
458 addDRTypeForNEON(MVT::v8i8);
459 addDRTypeForNEON(MVT::v4i16);
460 addDRTypeForNEON(MVT::v2i32);
461 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000462
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 addQRTypeForNEON(MVT::v4f32);
464 addQRTypeForNEON(MVT::v2f64);
465 addQRTypeForNEON(MVT::v16i8);
466 addQRTypeForNEON(MVT::v8i16);
467 addQRTypeForNEON(MVT::v4i32);
468 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000469
Bob Wilson74dc72e2009-09-15 23:55:57 +0000470 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
471 // neither Neon nor VFP support any arithmetic operations on it.
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000472 // The same with v4f32. But keep in mind that vadd, vsub, vmul are natively
473 // supported for v4f32.
Bob Wilson74dc72e2009-09-15 23:55:57 +0000474 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
475 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
476 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000477 // FIXME: Code duplication: FDIV and FREM are expanded always, see
478 // ARMTargetLowering::addTypeForNEON method for details.
Bob Wilson74dc72e2009-09-15 23:55:57 +0000479 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
480 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000481 // FIXME: Create unittest.
482 // In another words, find a way when "copysign" appears in DAG with vector
483 // operands.
Bob Wilson74dc72e2009-09-15 23:55:57 +0000484 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000485 // FIXME: Code duplication: SETCC has custom operation action, see
486 // ARMTargetLowering::addTypeForNEON method for details.
Duncan Sands28b77e92011-09-06 19:07:46 +0000487 setOperationAction(ISD::SETCC, MVT::v2f64, Expand);
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000488 // FIXME: Create unittest for FNEG and for FABS.
Bob Wilson74dc72e2009-09-15 23:55:57 +0000489 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
490 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
491 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
492 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
493 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
494 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
495 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
496 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
497 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
498 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
499 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
500 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000501 // FIXME: Create unittest for FCEIL, FTRUNC, FRINT, FNEARBYINT, FFLOOR.
Bob Wilson74dc72e2009-09-15 23:55:57 +0000502 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
503 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
504 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
505 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
506 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
Lang Hamesc0a9f822012-03-29 21:56:11 +0000507
Stepan Dyatkovskiy3e0dc062011-12-11 14:35:48 +0000508 setOperationAction(ISD::FSQRT, MVT::v4f32, Expand);
509 setOperationAction(ISD::FSIN, MVT::v4f32, Expand);
510 setOperationAction(ISD::FCOS, MVT::v4f32, Expand);
511 setOperationAction(ISD::FPOWI, MVT::v4f32, Expand);
512 setOperationAction(ISD::FPOW, MVT::v4f32, Expand);
513 setOperationAction(ISD::FLOG, MVT::v4f32, Expand);
514 setOperationAction(ISD::FLOG2, MVT::v4f32, Expand);
515 setOperationAction(ISD::FLOG10, MVT::v4f32, Expand);
516 setOperationAction(ISD::FEXP, MVT::v4f32, Expand);
517 setOperationAction(ISD::FEXP2, MVT::v4f32, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000518 setOperationAction(ISD::FCEIL, MVT::v4f32, Expand);
519 setOperationAction(ISD::FTRUNC, MVT::v4f32, Expand);
520 setOperationAction(ISD::FRINT, MVT::v4f32, Expand);
521 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Expand);
Craig Toppera1fb1d22012-09-08 04:58:43 +0000522 setOperationAction(ISD::FFLOOR, MVT::v4f32, Expand);
Bob Wilson74dc72e2009-09-15 23:55:57 +0000523
Bob Wilson642b3292009-09-16 00:32:15 +0000524 // Neon does not support some operations on v1i64 and v2i64 types.
525 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000526 // Custom handling for some quad-vector types to detect VMULL.
527 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
528 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
529 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Nate Begeman7973f352011-02-11 20:53:29 +0000530 // Custom handling for some vector types to avoid expensive expansions
531 setOperationAction(ISD::SDIV, MVT::v4i16, Custom);
532 setOperationAction(ISD::SDIV, MVT::v8i8, Custom);
533 setOperationAction(ISD::UDIV, MVT::v4i16, Custom);
534 setOperationAction(ISD::UDIV, MVT::v8i8, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000535 setOperationAction(ISD::SETCC, MVT::v1i64, Expand);
536 setOperationAction(ISD::SETCC, MVT::v2i64, Expand);
Cameron Zwarich3007d332011-03-29 21:41:55 +0000537 // Neon does not have single instruction SINT_TO_FP and UINT_TO_FP with
James Molloy873fd5f2012-02-20 09:24:05 +0000538 // a destination type that is wider than the source, and nor does
539 // it have a FP_TO_[SU]INT instruction with a narrower destination than
540 // source.
Cameron Zwarich3007d332011-03-29 21:41:55 +0000541 setOperationAction(ISD::SINT_TO_FP, MVT::v4i16, Custom);
542 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
James Molloy873fd5f2012-02-20 09:24:05 +0000543 setOperationAction(ISD::FP_TO_UINT, MVT::v4i16, Custom);
544 setOperationAction(ISD::FP_TO_SINT, MVT::v4i16, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000545
Bob Wilson1c3ef902011-02-07 17:43:21 +0000546 setTargetDAGCombine(ISD::INTRINSIC_VOID);
547 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
Bob Wilson5bafff32009-06-22 23:27:02 +0000548 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
549 setTargetDAGCombine(ISD::SHL);
550 setTargetDAGCombine(ISD::SRL);
551 setTargetDAGCombine(ISD::SRA);
552 setTargetDAGCombine(ISD::SIGN_EXTEND);
553 setTargetDAGCombine(ISD::ZERO_EXTEND);
554 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000555 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000556 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000557 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson31600902010-12-21 06:43:19 +0000558 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
559 setTargetDAGCombine(ISD::STORE);
Chad Rosieref01edf2011-06-24 19:23:04 +0000560 setTargetDAGCombine(ISD::FP_TO_SINT);
561 setTargetDAGCombine(ISD::FP_TO_UINT);
562 setTargetDAGCombine(ISD::FDIV);
Nadav Rotem004a24b2011-10-15 20:03:12 +0000563
James Molloy873fd5f2012-02-20 09:24:05 +0000564 // It is legal to extload from v4i8 to v4i16 or v4i32.
565 MVT Tys[6] = {MVT::v8i8, MVT::v4i8, MVT::v2i8,
566 MVT::v4i16, MVT::v2i16,
567 MVT::v2i32};
568 for (unsigned i = 0; i < 6; ++i) {
569 setLoadExtAction(ISD::EXTLOAD, Tys[i], Legal);
570 setLoadExtAction(ISD::ZEXTLOAD, Tys[i], Legal);
571 setLoadExtAction(ISD::SEXTLOAD, Tys[i], Legal);
572 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000573 }
574
Arnold Schwaighofer67514e92012-09-04 14:37:49 +0000575 // ARM and Thumb2 support UMLAL/SMLAL.
576 if (!Subtarget->isThumb1Only())
577 setTargetDAGCombine(ISD::ADDC);
578
579
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000580 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000581
582 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000583 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000584
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000585 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000587
Evan Chenga8e29892007-01-19 07:51:42 +0000588 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000589 if (!Subtarget->isThumb1Only()) {
590 for (unsigned im = (unsigned)ISD::PRE_INC;
591 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000592 setIndexedLoadAction(im, MVT::i1, Legal);
593 setIndexedLoadAction(im, MVT::i8, Legal);
594 setIndexedLoadAction(im, MVT::i16, Legal);
595 setIndexedLoadAction(im, MVT::i32, Legal);
596 setIndexedStoreAction(im, MVT::i1, Legal);
597 setIndexedStoreAction(im, MVT::i8, Legal);
598 setIndexedStoreAction(im, MVT::i16, Legal);
599 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000600 }
Evan Chenga8e29892007-01-19 07:51:42 +0000601 }
602
603 // i64 operation support.
Eric Christopher2cc40132011-04-19 18:49:19 +0000604 setOperationAction(ISD::MUL, MVT::i64, Expand);
605 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000606 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
608 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000609 }
Jim Grosbacha7603982011-07-01 21:12:19 +0000610 if (Subtarget->isThumb1Only() || !Subtarget->hasV6Ops()
611 || (Subtarget->isThumb2() && !Subtarget->hasThumb2DSP()))
Eric Christopher2cc40132011-04-19 18:49:19 +0000612 setOperationAction(ISD::MULHS, MVT::i32, Expand);
613
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000614 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000615 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000616 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::SRL, MVT::i64, Custom);
618 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000619
Evan Cheng342e3162011-08-30 01:34:54 +0000620 if (!Subtarget->isThumb1Only()) {
621 // FIXME: We should do this for Thumb1 as well.
622 setOperationAction(ISD::ADDC, MVT::i32, Custom);
623 setOperationAction(ISD::ADDE, MVT::i32, Custom);
624 setOperationAction(ISD::SUBC, MVT::i32, Custom);
625 setOperationAction(ISD::SUBE, MVT::i32, Custom);
626 }
627
Evan Chenga8e29892007-01-19 07:51:42 +0000628 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000630 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000632 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000633 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000634
Chandler Carruth63974b22011-12-13 01:56:10 +0000635 // These just redirect to CTTZ and CTLZ on ARM.
636 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i32 , Expand);
637 setOperationAction(ISD::CTLZ_ZERO_UNDEF , MVT::i32 , Expand);
638
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000639 // Only ARMv6 has BSWAP.
640 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000642
Bob Wilsoneb1641d2012-09-29 21:43:49 +0000643 if (!(Subtarget->hasDivide() && Subtarget->isThumb2()) &&
644 !(Subtarget->hasDivideInARMMode() && !Subtarget->isThumb())) {
645 // These are expanded into libcalls if the cpu doesn't have HW divider.
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000646 setOperationAction(ISD::SDIV, MVT::i32, Expand);
647 setOperationAction(ISD::UDIV, MVT::i32, Expand);
648 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000649 setOperationAction(ISD::SREM, MVT::i32, Expand);
650 setOperationAction(ISD::UREM, MVT::i32, Expand);
651 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
652 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000653
Owen Anderson825b72b2009-08-11 20:47:22 +0000654 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
655 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
656 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
657 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000658 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000659
Evan Cheng4da0c7c2011-04-08 21:37:21 +0000660 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Evan Chengfb3611d2010-05-11 07:26:32 +0000661
Evan Chenga8e29892007-01-19 07:51:42 +0000662 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 setOperationAction(ISD::VASTART, MVT::Other, Custom);
664 setOperationAction(ISD::VAARG, MVT::Other, Expand);
665 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
666 setOperationAction(ISD::VAEND, MVT::Other, Expand);
667 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
668 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Bill Wendlingbdf9db62012-02-13 23:47:16 +0000669
670 if (!Subtarget->isTargetDarwin()) {
671 // Non-Darwin platforms may return values in these registers via the
672 // personality function.
673 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
674 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
675 setExceptionPointerRegister(ARM::R0);
676 setExceptionSelectorRegister(ARM::R1);
677 }
Anton Korobeynikov5899a602011-01-24 22:38:45 +0000678
Evan Cheng3a1588a2010-04-15 22:20:34 +0000679 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000680 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
681 // the default expansion.
Eli Friedman4db5aca2011-08-29 18:23:02 +0000682 // FIXME: This should be checking for v6k, not just v6.
Evan Cheng11db0682010-08-11 06:22:01 +0000683 if (Subtarget->hasDataBarrier() ||
Bob Wilson54f92562010-11-09 22:50:44 +0000684 (Subtarget->hasV6Ops() && !Subtarget->isThumb())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000685 // membarrier needs custom lowering; the rest are legal and handled
686 // normally.
687 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000688 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Eli Friedman2bdffe42011-08-31 00:31:29 +0000689 // Custom lowering for 64-bit ops
690 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
691 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
692 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
693 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
694 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
695 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Eli Friedman4d3f3292011-08-31 17:52:22 +0000696 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Eli Friedman26689ac2011-08-03 21:06:02 +0000697 // Automatically insert fences (dmb ist) around ATOMIC_SWAP etc.
698 setInsertFencesForAtomic(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000699 } else {
700 // Set them all for expansion, which will force libcalls.
701 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000702 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000703 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000704 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000705 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000706 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000707 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000708 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000709 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000710 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000711 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000712 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000713 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
Jim Grosbachf7da8822011-04-26 19:44:18 +0000714 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
Eli Friedman7cc15662011-09-15 22:18:49 +0000715 // Mark ATOMIC_LOAD and ATOMIC_STORE custom so we can handle the
716 // Unordered/Monotonic case.
717 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Custom);
718 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Custom);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000719 // Since the libcalls include locking, fold in the fences
720 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000721 }
Evan Chenga8e29892007-01-19 07:51:42 +0000722
Evan Cheng416941d2010-11-04 05:19:35 +0000723 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000724
Eli Friedmana2c6f452010-06-26 04:36:50 +0000725 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
726 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000727 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
728 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000729 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000731
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000732 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
733 !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000734 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
Sylvestre Ledru94c22712012-09-27 10:14:43 +0000735 // iff target supports vfp2.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000736 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000737 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
738 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000739
740 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000741 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000742 if (Subtarget->isTargetDarwin()) {
743 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
744 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
John McCall5f8fd542011-05-29 19:50:32 +0000745 setLibcallName(RTLIB::UNWIND_RESUME, "_Unwind_SjLj_Resume");
Jim Grosbache97f9682010-07-07 00:07:57 +0000746 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SETCC, MVT::i32, Expand);
749 setOperationAction(ISD::SETCC, MVT::f32, Expand);
750 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000751 setOperationAction(ISD::SELECT, MVT::i32, Custom);
752 setOperationAction(ISD::SELECT, MVT::f32, Custom);
753 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000754 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
755 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
756 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000757
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
759 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
760 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
761 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
762 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000763
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000764 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 setOperationAction(ISD::FSIN, MVT::f64, Expand);
766 setOperationAction(ISD::FSIN, MVT::f32, Expand);
767 setOperationAction(ISD::FCOS, MVT::f32, Expand);
768 setOperationAction(ISD::FCOS, MVT::f64, Expand);
769 setOperationAction(ISD::FREM, MVT::f64, Expand);
770 setOperationAction(ISD::FREM, MVT::f32, Expand);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000771 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
772 !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
774 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000775 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setOperationAction(ISD::FPOW, MVT::f64, Expand);
777 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000778
Evan Cheng3aef2ff2012-04-10 21:40:28 +0000779 if (!Subtarget->hasVFP4()) {
780 setOperationAction(ISD::FMA, MVT::f64, Expand);
781 setOperationAction(ISD::FMA, MVT::f32, Expand);
782 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000783
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000784 // Various VFP goodness
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000785 if (!TM.Options.UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000786 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
787 if (Subtarget->hasVFP2()) {
788 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
789 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
790 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
791 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
792 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000793 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000794 if (!Subtarget->hasFP16()) {
795 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
796 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000797 }
Evan Cheng110cf482008-04-01 01:50:16 +0000798 }
Evan Chenga8e29892007-01-19 07:51:42 +0000799
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000800 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000801 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000802 setTargetDAGCombine(ISD::ADD);
803 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000804 setTargetDAGCombine(ISD::MUL);
Jakob Stoklund Olesena7390fa2012-09-07 17:34:15 +0000805 setTargetDAGCombine(ISD::AND);
806 setTargetDAGCombine(ISD::OR);
807 setTargetDAGCombine(ISD::XOR);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000808
Evan Cheng5fb468a2012-02-23 02:58:19 +0000809 if (Subtarget->hasV6Ops())
810 setTargetDAGCombine(ISD::SRL);
811
Evan Chenga8e29892007-01-19 07:51:42 +0000812 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000813
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000814 if (TM.Options.UseSoftFloat || Subtarget->isThumb1Only() ||
815 !Subtarget->hasVFP2())
Evan Chengf7d87ee2010-05-21 00:43:17 +0000816 setSchedulingPreference(Sched::RegPressure);
817 else
818 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000819
Evan Cheng05219282011-01-06 06:52:41 +0000820 //// temporary - rewrite interface to use type
821 maxStoresPerMemcpy = maxStoresPerMemcpyOptSize = 1;
Lang Hames75757f92011-10-26 20:56:52 +0000822 maxStoresPerMemset = 16;
823 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengf6799392010-06-26 01:52:05 +0000824
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000825 // On ARM arguments smaller than 4 bytes are extended, so all arguments
826 // are at least 4 bytes aligned.
827 setMinStackArgumentAlignment(4);
828
Evan Chengfff606d2010-09-24 19:07:23 +0000829 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000830
Benjamin Krameraaf723d2012-05-05 12:49:14 +0000831 // Prefer likely predicted branches to selects on out-of-order cores.
Silviu Baranga616471d2012-09-13 15:05:10 +0000832 predictableSelectIsExpensive = Subtarget->isLikeA9();
Benjamin Krameraaf723d2012-05-05 12:49:14 +0000833
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000834 setMinFunctionAlignment(Subtarget->isThumb() ? 1 : 2);
Evan Chenga8e29892007-01-19 07:51:42 +0000835}
836
Andrew Trick32cec0a2011-01-19 02:35:27 +0000837// FIXME: It might make sense to define the representative register class as the
838// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
839// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
840// SPR's representative would be DPR_VFP2. This should work well if register
841// pressure tracking were modified such that a register use would increment the
842// pressure of the register class's representative and all of it's super
843// classes' representatives transitively. We have not implemented this because
844// of the difficulty prior to coalescing of modeling operand register classes
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000845// due to the common occurrence of cross class copies and subregister insertions
Andrew Trick32cec0a2011-01-19 02:35:27 +0000846// and extractions.
Evan Cheng4f6b4672010-07-21 06:09:07 +0000847std::pair<const TargetRegisterClass*, uint8_t>
848ARMTargetLowering::findRepresentativeClass(EVT VT) const{
849 const TargetRegisterClass *RRC = 0;
850 uint8_t Cost = 1;
851 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000852 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000853 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000854 // Use DPR as representative register class for all floating point
855 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
856 // the cost is 1 for both f32 and f64.
857 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000858 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Craig Topper420761a2012-04-20 07:30:17 +0000859 RRC = &ARM::DPRRegClass;
Andrew Trick32cec0a2011-01-19 02:35:27 +0000860 // When NEON is used for SP, only half of the register file is available
861 // because operations that define both SP and DP results will be constrained
862 // to the VFP2 class (D0-D15). We currently model this constraint prior to
863 // coalescing by double-counting the SP regs. See the FIXME above.
864 if (Subtarget->useNEONForSinglePrecisionFP())
865 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000866 break;
867 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
868 case MVT::v4f32: case MVT::v2f64:
Craig Topper420761a2012-04-20 07:30:17 +0000869 RRC = &ARM::DPRRegClass;
Evan Cheng4a863e22010-07-21 23:53:58 +0000870 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000871 break;
872 case MVT::v4i64:
Craig Topper420761a2012-04-20 07:30:17 +0000873 RRC = &ARM::DPRRegClass;
Evan Cheng4a863e22010-07-21 23:53:58 +0000874 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000875 break;
876 case MVT::v8i64:
Craig Topper420761a2012-04-20 07:30:17 +0000877 RRC = &ARM::DPRRegClass;
Evan Cheng4a863e22010-07-21 23:53:58 +0000878 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000879 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000880 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000881 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000882}
883
Evan Chenga8e29892007-01-19 07:51:42 +0000884const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
885 switch (Opcode) {
886 default: return 0;
887 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Cheng53519f02011-01-21 18:55:51 +0000888 case ARMISD::WrapperDYN: return "ARMISD::WrapperDYN";
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000889 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Chenga8e29892007-01-19 07:51:42 +0000890 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
891 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000892 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000893 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
894 case ARMISD::tCALL: return "ARMISD::tCALL";
895 case ARMISD::BRCOND: return "ARMISD::BRCOND";
896 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000897 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000898 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
899 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
900 case ARMISD::CMP: return "ARMISD::CMP";
Bill Wendlingad5c8802012-06-11 08:07:26 +0000901 case ARMISD::CMN: return "ARMISD::CMN";
David Goodwinc0309b42009-06-29 15:33:01 +0000902 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000903 case ARMISD::CMPFP: return "ARMISD::CMPFP";
904 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000905 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000906 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
Evan Chengc892aeb2012-02-23 01:19:06 +0000907
Evan Chenga8e29892007-01-19 07:51:42 +0000908 case ARMISD::CMOV: return "ARMISD::CMOV";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000909
Jim Grosbach3482c802010-01-18 19:58:49 +0000910 case ARMISD::RBIT: return "ARMISD::RBIT";
911
Bob Wilson76a312b2010-03-19 22:51:32 +0000912 case ARMISD::FTOSI: return "ARMISD::FTOSI";
913 case ARMISD::FTOUI: return "ARMISD::FTOUI";
914 case ARMISD::SITOF: return "ARMISD::SITOF";
915 case ARMISD::UITOF: return "ARMISD::UITOF";
916
Evan Chenga8e29892007-01-19 07:51:42 +0000917 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
918 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
919 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000920
Evan Cheng342e3162011-08-30 01:34:54 +0000921 case ARMISD::ADDC: return "ARMISD::ADDC";
922 case ARMISD::ADDE: return "ARMISD::ADDE";
923 case ARMISD::SUBC: return "ARMISD::SUBC";
924 case ARMISD::SUBE: return "ARMISD::SUBE";
925
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000926 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
927 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000928
Evan Chengc5942082009-10-28 06:55:03 +0000929 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
930 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
931
Dale Johannesen51e28e62010-06-03 21:09:53 +0000932 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000933
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000934 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000935
Evan Cheng86198642009-08-07 00:34:42 +0000936 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
937
Jim Grosbach3728e962009-12-10 00:11:09 +0000938 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000939 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000940
Evan Chengdfed19f2010-11-03 06:34:55 +0000941 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
942
Bob Wilson5bafff32009-06-22 23:27:02 +0000943 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000944 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000945 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000946 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
947 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000948 case ARMISD::VCGEU: return "ARMISD::VCGEU";
949 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000950 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
951 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000952 case ARMISD::VCGTU: return "ARMISD::VCGTU";
953 case ARMISD::VTST: return "ARMISD::VTST";
954
955 case ARMISD::VSHL: return "ARMISD::VSHL";
956 case ARMISD::VSHRs: return "ARMISD::VSHRs";
957 case ARMISD::VSHRu: return "ARMISD::VSHRu";
958 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
959 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
960 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
961 case ARMISD::VSHRN: return "ARMISD::VSHRN";
962 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
963 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
964 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
965 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
966 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
967 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
968 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
969 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
970 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
971 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
972 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
973 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
974 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
975 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000976 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000977 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Evan Chengeaa192a2011-11-15 02:12:34 +0000978 case ARMISD::VMOVFPIMM: return "ARMISD::VMOVFPIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000979 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000980 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000981 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000982 case ARMISD::VREV64: return "ARMISD::VREV64";
983 case ARMISD::VREV32: return "ARMISD::VREV32";
984 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000985 case ARMISD::VZIP: return "ARMISD::VZIP";
986 case ARMISD::VUZP: return "ARMISD::VUZP";
987 case ARMISD::VTRN: return "ARMISD::VTRN";
Bill Wendling69a05a72011-03-14 23:02:38 +0000988 case ARMISD::VTBL1: return "ARMISD::VTBL1";
989 case ARMISD::VTBL2: return "ARMISD::VTBL2";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000990 case ARMISD::VMULLs: return "ARMISD::VMULLs";
991 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Arnold Schwaighofer67514e92012-09-04 14:37:49 +0000992 case ARMISD::UMLAL: return "ARMISD::UMLAL";
993 case ARMISD::SMLAL: return "ARMISD::SMLAL";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000994 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000995 case ARMISD::FMAX: return "ARMISD::FMAX";
996 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000997 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson364a72a2010-11-28 06:51:11 +0000998 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
999 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00001000 case ARMISD::VBSL: return "ARMISD::VBSL";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001001 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
1002 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
1003 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Bob Wilson1c3ef902011-02-07 17:43:21 +00001004 case ARMISD::VLD1_UPD: return "ARMISD::VLD1_UPD";
1005 case ARMISD::VLD2_UPD: return "ARMISD::VLD2_UPD";
1006 case ARMISD::VLD3_UPD: return "ARMISD::VLD3_UPD";
1007 case ARMISD::VLD4_UPD: return "ARMISD::VLD4_UPD";
1008 case ARMISD::VLD2LN_UPD: return "ARMISD::VLD2LN_UPD";
1009 case ARMISD::VLD3LN_UPD: return "ARMISD::VLD3LN_UPD";
1010 case ARMISD::VLD4LN_UPD: return "ARMISD::VLD4LN_UPD";
1011 case ARMISD::VLD2DUP_UPD: return "ARMISD::VLD2DUP_UPD";
1012 case ARMISD::VLD3DUP_UPD: return "ARMISD::VLD3DUP_UPD";
1013 case ARMISD::VLD4DUP_UPD: return "ARMISD::VLD4DUP_UPD";
1014 case ARMISD::VST1_UPD: return "ARMISD::VST1_UPD";
1015 case ARMISD::VST2_UPD: return "ARMISD::VST2_UPD";
1016 case ARMISD::VST3_UPD: return "ARMISD::VST3_UPD";
1017 case ARMISD::VST4_UPD: return "ARMISD::VST4_UPD";
1018 case ARMISD::VST2LN_UPD: return "ARMISD::VST2LN_UPD";
1019 case ARMISD::VST3LN_UPD: return "ARMISD::VST3LN_UPD";
1020 case ARMISD::VST4LN_UPD: return "ARMISD::VST4LN_UPD";
Evan Chenga8e29892007-01-19 07:51:42 +00001021 }
1022}
1023
Duncan Sands28b77e92011-09-06 19:07:46 +00001024EVT ARMTargetLowering::getSetCCResultType(EVT VT) const {
1025 if (!VT.isVector()) return getPointerTy();
1026 return VT.changeVectorElementTypeToInteger();
1027}
1028
Evan Cheng06b666c2010-05-15 02:18:07 +00001029/// getRegClassFor - Return the register class that should be used for the
1030/// specified value type.
Craig Topper44d23822012-02-22 05:59:10 +00001031const TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
Evan Cheng06b666c2010-05-15 02:18:07 +00001032 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
1033 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
1034 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +00001035 if (Subtarget->hasNEON()) {
1036 if (VT == MVT::v4i64)
Craig Topper420761a2012-04-20 07:30:17 +00001037 return &ARM::QQPRRegClass;
1038 if (VT == MVT::v8i64)
1039 return &ARM::QQQQPRRegClass;
Evan Cheng4782b1e2010-05-15 02:20:21 +00001040 }
Evan Cheng06b666c2010-05-15 02:18:07 +00001041 return TargetLowering::getRegClassFor(VT);
1042}
1043
Eric Christopherab695882010-07-21 22:26:11 +00001044// Create a fast isel object.
1045FastISel *
Bob Wilsond49edb72012-08-03 04:06:28 +00001046ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
1047 const TargetLibraryInfo *libInfo) const {
1048 return ARM::createFastISel(funcInfo, libInfo);
Eric Christopherab695882010-07-21 22:26:11 +00001049}
1050
Anton Korobeynikovcec36f42010-07-24 21:52:08 +00001051/// getMaximalGlobalOffset - Returns the maximal possible offset which can
1052/// be used for loads / stores from the global.
1053unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
1054 return (Subtarget->isThumb1Only() ? 127 : 4095);
1055}
1056
Evan Cheng1cc39842010-05-20 23:26:43 +00001057Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +00001058 unsigned NumVals = N->getNumValues();
1059 if (!NumVals)
1060 return Sched::RegPressure;
1061
1062 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +00001063 EVT VT = N->getValueType(i);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001064 if (VT == MVT::Glue || VT == MVT::Other)
Evan Chengd7e473c2010-10-29 18:07:31 +00001065 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +00001066 if (VT.isFloatingPoint() || VT.isVector())
Dan Gohman692c1d82011-10-24 17:55:11 +00001067 return Sched::ILP;
Evan Cheng1cc39842010-05-20 23:26:43 +00001068 }
Evan Chengc10f5432010-05-28 23:25:23 +00001069
1070 if (!N->isMachineOpcode())
1071 return Sched::RegPressure;
1072
1073 // Load are scheduled for latency even if there instruction itinerary
1074 // is not available.
1075 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Chenge837dea2011-06-28 19:10:37 +00001076 const MCInstrDesc &MCID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +00001077
Evan Chenge837dea2011-06-28 19:10:37 +00001078 if (MCID.getNumDefs() == 0)
Evan Chengd7e473c2010-10-29 18:07:31 +00001079 return Sched::RegPressure;
1080 if (!Itins->isEmpty() &&
Evan Chenge837dea2011-06-28 19:10:37 +00001081 Itins->getOperandCycle(MCID.getSchedClass(), 0) > 2)
Dan Gohman692c1d82011-10-24 17:55:11 +00001082 return Sched::ILP;
Evan Chengc10f5432010-05-28 23:25:23 +00001083
Evan Cheng1cc39842010-05-20 23:26:43 +00001084 return Sched::RegPressure;
1085}
1086
Evan Chenga8e29892007-01-19 07:51:42 +00001087//===----------------------------------------------------------------------===//
1088// Lowering Code
1089//===----------------------------------------------------------------------===//
1090
Evan Chenga8e29892007-01-19 07:51:42 +00001091/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
1092static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
1093 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001094 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +00001095 case ISD::SETNE: return ARMCC::NE;
1096 case ISD::SETEQ: return ARMCC::EQ;
1097 case ISD::SETGT: return ARMCC::GT;
1098 case ISD::SETGE: return ARMCC::GE;
1099 case ISD::SETLT: return ARMCC::LT;
1100 case ISD::SETLE: return ARMCC::LE;
1101 case ISD::SETUGT: return ARMCC::HI;
1102 case ISD::SETUGE: return ARMCC::HS;
1103 case ISD::SETULT: return ARMCC::LO;
1104 case ISD::SETULE: return ARMCC::LS;
1105 }
1106}
1107
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001108/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
1109static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +00001110 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +00001111 CondCode2 = ARMCC::AL;
1112 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001113 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +00001114 case ISD::SETEQ:
1115 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
1116 case ISD::SETGT:
1117 case ISD::SETOGT: CondCode = ARMCC::GT; break;
1118 case ISD::SETGE:
1119 case ISD::SETOGE: CondCode = ARMCC::GE; break;
1120 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001121 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +00001122 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
1123 case ISD::SETO: CondCode = ARMCC::VC; break;
1124 case ISD::SETUO: CondCode = ARMCC::VS; break;
1125 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
1126 case ISD::SETUGT: CondCode = ARMCC::HI; break;
1127 case ISD::SETUGE: CondCode = ARMCC::PL; break;
1128 case ISD::SETLT:
1129 case ISD::SETULT: CondCode = ARMCC::LT; break;
1130 case ISD::SETLE:
1131 case ISD::SETULE: CondCode = ARMCC::LE; break;
1132 case ISD::SETNE:
1133 case ISD::SETUNE: CondCode = ARMCC::NE; break;
1134 }
Evan Chenga8e29892007-01-19 07:51:42 +00001135}
1136
Bob Wilson1f595bb2009-04-17 19:07:39 +00001137//===----------------------------------------------------------------------===//
1138// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +00001139//===----------------------------------------------------------------------===//
1140
1141#include "ARMGenCallingConv.inc"
1142
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001143/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1144/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001145CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001146 bool Return,
1147 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001148 switch (CC) {
1149 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001150 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001151 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +00001152 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +00001153 if (!Subtarget->isAAPCS_ABI())
1154 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1155 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1156 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1157 }
1158 // Fallthrough
1159 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001160 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +00001161 if (!Subtarget->isAAPCS_ABI())
1162 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
1163 else if (Subtarget->hasVFP2() &&
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001164 getTargetMachine().Options.FloatABIType == FloatABI::Hard &&
1165 !isVarArg)
Evan Cheng76f920d2010-10-22 18:23:05 +00001166 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1167 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1168 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001169 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikovf349cb82012-01-29 09:06:09 +00001170 if (!isVarArg)
1171 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1172 // Fallthrough
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001173 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001174 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001175 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001176 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Eric Christophere94ac882012-08-03 00:05:53 +00001177 case CallingConv::GHC:
1178 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS_GHC);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001179 }
1180}
1181
Dan Gohman98ca4f22009-08-05 01:29:28 +00001182/// LowerCallResult - Lower the result values of a call into the
1183/// appropriate copies out of appropriate physical registers.
1184SDValue
1185ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001186 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001187 const SmallVectorImpl<ISD::InputArg> &Ins,
1188 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001189 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001190
Bob Wilson1f595bb2009-04-17 19:07:39 +00001191 // Assign locations to each value returned by this call.
1192 SmallVector<CCValAssign, 16> RVLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001193 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1194 getTargetMachine(), RVLocs, *DAG.getContext(), Call);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001195 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001196 CCAssignFnForNode(CallConv, /* Return*/ true,
1197 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001198
1199 // Copy all of the result registers out of their specified physreg.
1200 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1201 CCValAssign VA = RVLocs[i];
1202
Bob Wilson80915242009-04-25 00:33:20 +00001203 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001204 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001205 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001206 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001207 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001208 Chain = Lo.getValue(1);
1209 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001210 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001211 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001212 InFlag);
1213 Chain = Hi.getValue(1);
1214 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001215 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001216
Owen Anderson825b72b2009-08-11 20:47:22 +00001217 if (VA.getLocVT() == MVT::v2f64) {
1218 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1219 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1220 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001221
1222 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001223 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001224 Chain = Lo.getValue(1);
1225 InFlag = Lo.getValue(2);
1226 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001227 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001228 Chain = Hi.getValue(1);
1229 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001230 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001231 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1232 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001233 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001234 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001235 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1236 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001237 Chain = Val.getValue(1);
1238 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001239 }
Bob Wilson80915242009-04-25 00:33:20 +00001240
1241 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001242 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001243 case CCValAssign::Full: break;
1244 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001245 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson80915242009-04-25 00:33:20 +00001246 break;
1247 }
1248
Dan Gohman98ca4f22009-08-05 01:29:28 +00001249 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001250 }
1251
Dan Gohman98ca4f22009-08-05 01:29:28 +00001252 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001253}
1254
Bob Wilsondee46d72009-04-17 20:35:10 +00001255/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001256SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001257ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1258 SDValue StackPtr, SDValue Arg,
1259 DebugLoc dl, SelectionDAG &DAG,
1260 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001261 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001262 unsigned LocMemOffset = VA.getLocMemOffset();
1263 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1264 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001265 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001266 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001267 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001268}
1269
Dan Gohman98ca4f22009-08-05 01:29:28 +00001270void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001271 SDValue Chain, SDValue &Arg,
1272 RegsToPassVector &RegsToPass,
1273 CCValAssign &VA, CCValAssign &NextVA,
1274 SDValue &StackPtr,
1275 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001276 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001277
Jim Grosbache5165492009-11-09 00:11:35 +00001278 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001279 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001280 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1281
1282 if (NextVA.isRegLoc())
1283 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1284 else {
1285 assert(NextVA.isMemLoc());
1286 if (StackPtr.getNode() == 0)
1287 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1288
Dan Gohman98ca4f22009-08-05 01:29:28 +00001289 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1290 dl, DAG, NextVA,
1291 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001292 }
1293}
1294
Dan Gohman98ca4f22009-08-05 01:29:28 +00001295/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001296/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1297/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001298SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001299ARMTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00001300 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001301 SelectionDAG &DAG = CLI.DAG;
1302 DebugLoc &dl = CLI.DL;
1303 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
1304 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
1305 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
1306 SDValue Chain = CLI.Chain;
1307 SDValue Callee = CLI.Callee;
1308 bool &isTailCall = CLI.IsTailCall;
1309 CallingConv::ID CallConv = CLI.CallConv;
1310 bool doesNotRet = CLI.DoesNotReturn;
1311 bool isVarArg = CLI.IsVarArg;
1312
Dale Johannesen51e28e62010-06-03 21:09:53 +00001313 MachineFunction &MF = DAG.getMachineFunction();
1314 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1315 bool IsSibCall = false;
Bob Wilson6d2f9ce2011-10-07 17:17:49 +00001316 // Disable tail calls if they're not supported.
1317 if (!EnableARMTailCalls && !Subtarget->supportsTailCall())
Bob Wilson703af3a2010-08-13 22:43:33 +00001318 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001319 if (isTailCall) {
1320 // Check if it's really possible to do a tail call.
1321 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1322 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001323 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001324 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1325 // detected sibcalls.
1326 if (isTailCall) {
1327 ++NumTailCalls;
1328 IsSibCall = true;
1329 }
1330 }
Evan Chenga8e29892007-01-19 07:51:42 +00001331
Bob Wilson1f595bb2009-04-17 19:07:39 +00001332 // Analyze operands of the call, assigning locations to each operand.
1333 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001334 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1335 getTargetMachine(), ArgLocs, *DAG.getContext(), Call);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001336 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001337 CCAssignFnForNode(CallConv, /* Return*/ false,
1338 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001339
Bob Wilson1f595bb2009-04-17 19:07:39 +00001340 // Get a count of how many bytes are to be pushed on the stack.
1341 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001342
Dale Johannesen51e28e62010-06-03 21:09:53 +00001343 // For tail calls, memory operands are available in our caller's stack.
1344 if (IsSibCall)
1345 NumBytes = 0;
1346
Evan Chenga8e29892007-01-19 07:51:42 +00001347 // Adjust the stack pointer for the new arguments...
1348 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001349 if (!IsSibCall)
1350 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001351
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001352 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001353
Bob Wilson5bafff32009-06-22 23:27:02 +00001354 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001355 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001356
Bob Wilson1f595bb2009-04-17 19:07:39 +00001357 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001358 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001359 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1360 i != e;
1361 ++i, ++realArgIdx) {
1362 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001363 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001364 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001365 bool isByVal = Flags.isByVal();
Evan Chenga8e29892007-01-19 07:51:42 +00001366
Bob Wilson1f595bb2009-04-17 19:07:39 +00001367 // Promote the value if needed.
1368 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001369 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001370 case CCValAssign::Full: break;
1371 case CCValAssign::SExt:
1372 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1373 break;
1374 case CCValAssign::ZExt:
1375 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1376 break;
1377 case CCValAssign::AExt:
1378 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1379 break;
1380 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001381 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001382 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001383 }
1384
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001385 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001386 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001387 if (VA.getLocVT() == MVT::v2f64) {
1388 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1389 DAG.getConstant(0, MVT::i32));
1390 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1391 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001392
Dan Gohman98ca4f22009-08-05 01:29:28 +00001393 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001394 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1395
1396 VA = ArgLocs[++i]; // skip ahead to next loc
1397 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001398 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001399 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1400 } else {
1401 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001402
Dan Gohman98ca4f22009-08-05 01:29:28 +00001403 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1404 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001405 }
1406 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001407 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001408 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001409 }
1410 } else if (VA.isRegLoc()) {
1411 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Stuart Hastingsc7315872011-04-20 16:47:52 +00001412 } else if (isByVal) {
1413 assert(VA.isMemLoc());
1414 unsigned offset = 0;
1415
1416 // True if this byval aggregate will be split between registers
1417 // and memory.
1418 if (CCInfo.isFirstByValRegValid()) {
1419 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1420 unsigned int i, j;
1421 for (i = 0, j = CCInfo.getFirstByValReg(); j < ARM::R4; i++, j++) {
1422 SDValue Const = DAG.getConstant(4*i, MVT::i32);
1423 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
1424 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
1425 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001426 false, false, false, 0);
Stuart Hastingsc7315872011-04-20 16:47:52 +00001427 MemOpChains.push_back(Load.getValue(1));
1428 RegsToPass.push_back(std::make_pair(j, Load));
1429 }
1430 offset = ARM::R4 - CCInfo.getFirstByValReg();
1431 CCInfo.clearFirstByValReg();
1432 }
1433
Manman Ren763a75d2012-06-01 02:44:42 +00001434 if (Flags.getByValSize() - 4*offset > 0) {
1435 unsigned LocMemOffset = VA.getLocMemOffset();
1436 SDValue StkPtrOff = DAG.getIntPtrConstant(LocMemOffset);
1437 SDValue Dst = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
1438 StkPtrOff);
1439 SDValue SrcOffset = DAG.getIntPtrConstant(4*offset);
1440 SDValue Src = DAG.getNode(ISD::ADD, dl, getPointerTy(), Arg, SrcOffset);
1441 SDValue SizeNode = DAG.getConstant(Flags.getByValSize() - 4*offset,
1442 MVT::i32);
Manman Ren68f25572012-06-01 19:33:18 +00001443 SDValue AlignNode = DAG.getConstant(Flags.getByValAlign(), MVT::i32);
Stuart Hastingsc7315872011-04-20 16:47:52 +00001444
Manman Ren763a75d2012-06-01 02:44:42 +00001445 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Manman Ren68f25572012-06-01 19:33:18 +00001446 SDValue Ops[] = { Chain, Dst, Src, SizeNode, AlignNode};
Manman Ren763a75d2012-06-01 02:44:42 +00001447 MemOpChains.push_back(DAG.getNode(ARMISD::COPY_STRUCT_BYVAL, dl, VTs,
1448 Ops, array_lengthof(Ops)));
1449 }
Stuart Hastingsc7315872011-04-20 16:47:52 +00001450 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001451 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001452
Dan Gohman98ca4f22009-08-05 01:29:28 +00001453 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1454 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001455 }
Evan Chenga8e29892007-01-19 07:51:42 +00001456 }
1457
1458 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001459 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001460 &MemOpChains[0], MemOpChains.size());
1461
1462 // Build a sequence of copy-to-reg nodes chained together with token chain
1463 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001464 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001465 // Tail call byval lowering might overwrite argument registers so in case of
1466 // tail call optimization the copies to registers are lowered later.
1467 if (!isTailCall)
1468 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1469 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1470 RegsToPass[i].second, InFlag);
1471 InFlag = Chain.getValue(1);
1472 }
Evan Chenga8e29892007-01-19 07:51:42 +00001473
Dale Johannesen51e28e62010-06-03 21:09:53 +00001474 // For tail calls lower the arguments to the 'real' stack slot.
1475 if (isTailCall) {
1476 // Force all the incoming stack arguments to be loaded from the stack
1477 // before any new outgoing arguments are stored to the stack, because the
1478 // outgoing stack slots may alias the incoming argument stack slots, and
1479 // the alias isn't otherwise explicit. This is slightly more conservative
1480 // than necessary, because it means that each store effectively depends
1481 // on every argument instead of just those arguments it would clobber.
1482
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001483 // Do not flag preceding copytoreg stuff together with the following stuff.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001484 InFlag = SDValue();
1485 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1486 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1487 RegsToPass[i].second, InFlag);
1488 InFlag = Chain.getValue(1);
1489 }
1490 InFlag =SDValue();
1491 }
1492
Bill Wendling056292f2008-09-16 21:48:12 +00001493 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1494 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1495 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001496 bool isDirect = false;
1497 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001498 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001499 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001500
1501 if (EnableARMLongCalls) {
1502 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1503 && "long-calls with non-static relocation model!");
1504 // Handle a global address or an external symbol. If it's not one of
1505 // those, the target's already in a register, so we don't need to do
1506 // anything extra.
1507 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001508 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001509 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001510 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00001511 ARMConstantPoolValue *CPV =
1512 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 0);
1513
Jim Grosbache7b52522010-04-14 22:28:31 +00001514 // Get the address of the callee into a register
1515 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1516 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1517 Callee = DAG.getLoad(getPointerTy(), dl,
1518 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001519 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001520 false, false, false, 0);
Jim Grosbache7b52522010-04-14 22:28:31 +00001521 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1522 const char *Sym = S->getSymbol();
1523
1524 // Create a constant pool entry for the callee address
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001525 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingfe31e672011-10-01 08:58:29 +00001526 ARMConstantPoolValue *CPV =
1527 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1528 ARMPCLabelIndex, 0);
Jim Grosbache7b52522010-04-14 22:28:31 +00001529 // Get the address of the callee into a register
1530 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1531 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1532 Callee = DAG.getLoad(getPointerTy(), dl,
1533 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001534 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001535 false, false, false, 0);
Jim Grosbache7b52522010-04-14 22:28:31 +00001536 }
1537 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001538 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001539 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001540 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001541 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001542 getTargetMachine().getRelocationModel() != Reloc::Static;
1543 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001544 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001545 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001546 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001547 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001548 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00001549 ARMConstantPoolValue *CPV =
1550 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001551 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001552 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001553 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001554 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001555 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001556 false, false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001557 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001558 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001559 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001560 } else {
1561 // On ELF targets for PIC code, direct calls should go through the PLT
1562 unsigned OpFlags = 0;
1563 if (Subtarget->isTargetELF() &&
1564 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1565 OpFlags = ARMII::MO_PLT;
1566 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1567 }
Bill Wendling056292f2008-09-16 21:48:12 +00001568 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001569 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001570 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001571 getTargetMachine().getRelocationModel() != Reloc::Static;
1572 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001573 // tBX takes a register source operand.
1574 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001575 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001576 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingfe31e672011-10-01 08:58:29 +00001577 ARMConstantPoolValue *CPV =
1578 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1579 ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001580 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001582 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001583 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001584 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001585 false, false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001586 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001587 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001588 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001589 } else {
1590 unsigned OpFlags = 0;
1591 // On ELF targets for PIC code, direct calls should go through the PLT
1592 if (Subtarget->isTargetELF() &&
1593 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1594 OpFlags = ARMII::MO_PLT;
1595 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1596 }
Evan Chenga8e29892007-01-19 07:51:42 +00001597 }
1598
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001599 // FIXME: handle tail calls differently.
1600 unsigned CallOpc;
Quentin Colombet9a419f62012-10-30 16:32:52 +00001601 bool HasMinSizeAttr = MF.getFunction()->getFnAttributes().
1602 hasAttribute(Attributes::MinSize);
Evan Chengb6207242009-08-01 00:16:10 +00001603 if (Subtarget->isThumb()) {
1604 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001605 CallOpc = ARMISD::CALL_NOLINK;
1606 else
1607 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1608 } else {
Evan Chengb341fac2012-11-10 02:09:05 +00001609 if (!isDirect && !Subtarget->hasV5TOps())
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001610 CallOpc = ARMISD::CALL_NOLINK;
Evan Chengb341fac2012-11-10 02:09:05 +00001611 else if (doesNotRet && isDirect && Subtarget->hasRAS() &&
Quentin Colombet43934ae2012-11-02 21:32:17 +00001612 // Emit regular call when code size is the priority
1613 !HasMinSizeAttr)
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001614 // "mov lr, pc; b _foo" to avoid confusing the RSP
1615 CallOpc = ARMISD::CALL_NOLINK;
1616 else
1617 CallOpc = isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001618 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001619
Dan Gohman475871a2008-07-27 21:46:04 +00001620 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001621 Ops.push_back(Chain);
1622 Ops.push_back(Callee);
1623
1624 // Add argument registers to the end of the list so that they are known live
1625 // into the call.
1626 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1627 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1628 RegsToPass[i].second.getValueType()));
1629
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001630 // Add a register mask operand representing the call-preserved registers.
1631 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
1632 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
1633 assert(Mask && "Missing call preserved mask for calling convention");
1634 Ops.push_back(DAG.getRegisterMask(Mask));
1635
Gabor Greifba36cb52008-08-28 21:40:38 +00001636 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001637 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001638
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001639 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001640 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001641 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001642
Duncan Sands4bdcb612008-07-02 17:40:58 +00001643 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001644 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001645 InFlag = Chain.getValue(1);
1646
Chris Lattnere563bbc2008-10-11 22:08:30 +00001647 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1648 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001649 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001650 InFlag = Chain.getValue(1);
1651
Bob Wilson1f595bb2009-04-17 19:07:39 +00001652 // Handle result values, copying them out of physregs into vregs that we
1653 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001654 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1655 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001656}
1657
Stuart Hastingsf222e592011-02-28 17:17:53 +00001658/// HandleByVal - Every parameter *after* a byval parameter is passed
Stuart Hastingsc7315872011-04-20 16:47:52 +00001659/// on the stack. Remember the next parameter register to allocate,
1660/// and then confiscate the rest of the parameter registers to insure
Stuart Hastingsf222e592011-02-28 17:17:53 +00001661/// this.
1662void
Stepan Dyatkovskiyb52ba9f2012-10-16 07:16:47 +00001663ARMTargetLowering::HandleByVal(
1664 CCState *State, unsigned &size, unsigned Align) const {
Stuart Hastingsc7315872011-04-20 16:47:52 +00001665 unsigned reg = State->AllocateReg(GPRArgRegs, 4);
1666 assert((State->getCallOrPrologue() == Prologue ||
1667 State->getCallOrPrologue() == Call) &&
1668 "unhandled ParmContext");
1669 if ((!State->isFirstByValRegValid()) &&
1670 (ARM::R0 <= reg) && (reg <= ARM::R3)) {
Stepan Dyatkovskiyb52ba9f2012-10-16 07:16:47 +00001671 if (Subtarget->isAAPCS_ABI() && Align > 4) {
1672 unsigned AlignInRegs = Align / 4;
1673 unsigned Waste = (ARM::R4 - reg) % AlignInRegs;
1674 for (unsigned i = 0; i < Waste; ++i)
1675 reg = State->AllocateReg(GPRArgRegs, 4);
1676 }
1677 if (reg != 0) {
1678 State->setFirstByValReg(reg);
1679 // At a call site, a byval parameter that is split between
1680 // registers and memory needs its size truncated here. In a
1681 // function prologue, such byval parameters are reassembled in
1682 // memory, and are not truncated.
1683 if (State->getCallOrPrologue() == Call) {
1684 unsigned excess = 4 * (ARM::R4 - reg);
1685 assert(size >= excess && "expected larger existing stack allocation");
1686 size -= excess;
1687 }
Stuart Hastingsc7315872011-04-20 16:47:52 +00001688 }
1689 }
1690 // Confiscate any remaining parameter registers to preclude their
1691 // assignment to subsequent parameters.
1692 while (State->AllocateReg(GPRArgRegs, 4))
1693 ;
Stuart Hastingsf222e592011-02-28 17:17:53 +00001694}
1695
Dale Johannesen51e28e62010-06-03 21:09:53 +00001696/// MatchingStackOffset - Return true if the given stack call argument is
1697/// already available in the same position (relatively) of the caller's
1698/// incoming argument stack.
1699static
1700bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1701 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
Craig Topperacf20772012-03-25 23:49:58 +00001702 const TargetInstrInfo *TII) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001703 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1704 int FI = INT_MAX;
1705 if (Arg.getOpcode() == ISD::CopyFromReg) {
1706 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001707 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesen51e28e62010-06-03 21:09:53 +00001708 return false;
1709 MachineInstr *Def = MRI->getVRegDef(VR);
1710 if (!Def)
1711 return false;
1712 if (!Flags.isByVal()) {
1713 if (!TII->isLoadFromStackSlot(Def, FI))
1714 return false;
1715 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001716 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001717 }
1718 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1719 if (Flags.isByVal())
1720 // ByVal argument is passed in as a pointer but it's now being
1721 // dereferenced. e.g.
1722 // define @foo(%struct.X* %A) {
1723 // tail call @bar(%struct.X* byval %A)
1724 // }
1725 return false;
1726 SDValue Ptr = Ld->getBasePtr();
1727 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1728 if (!FINode)
1729 return false;
1730 FI = FINode->getIndex();
1731 } else
1732 return false;
1733
1734 assert(FI != INT_MAX);
1735 if (!MFI->isFixedObjectIndex(FI))
1736 return false;
1737 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1738}
1739
1740/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1741/// for tail call optimization. Targets which want to do tail call
1742/// optimization should implement this function.
1743bool
1744ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1745 CallingConv::ID CalleeCC,
1746 bool isVarArg,
1747 bool isCalleeStructRet,
1748 bool isCallerStructRet,
1749 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001750 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001751 const SmallVectorImpl<ISD::InputArg> &Ins,
1752 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001753 const Function *CallerF = DAG.getMachineFunction().getFunction();
1754 CallingConv::ID CallerCC = CallerF->getCallingConv();
1755 bool CCMatch = CallerCC == CalleeCC;
1756
1757 // Look for obvious safe cases to perform tail call optimization that do not
1758 // require ABI changes. This is what gcc calls sibcall.
1759
Jim Grosbach7616b642010-06-16 23:45:49 +00001760 // Do not sibcall optimize vararg calls unless the call site is not passing
1761 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001762 if (isVarArg && !Outs.empty())
1763 return false;
1764
1765 // Also avoid sibcall optimization if either caller or callee uses struct
1766 // return semantics.
1767 if (isCalleeStructRet || isCallerStructRet)
1768 return false;
1769
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001770 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Jim Grosbach8dc41f32011-07-08 20:18:11 +00001771 // emitEpilogue is not ready for them. Thumb tail calls also use t2B, as
1772 // the Thumb1 16-bit unconditional branch doesn't have sufficient relocation
1773 // support in the assembler and linker to be used. This would need to be
1774 // fixed to fully support tail calls in Thumb1.
1775 //
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001776 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1777 // LR. This means if we need to reload LR, it takes an extra instructions,
1778 // which outweighs the value of the tail call; but here we don't know yet
1779 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001780 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001781 // emitEpilogue if LR is used.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001782
1783 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1784 // but we need to make sure there are enough registers; the only valid
1785 // registers are the 4 used for parameters. We don't currently do this
1786 // case.
Evan Cheng3d2125c2010-11-30 23:55:39 +00001787 if (Subtarget->isThumb1Only())
1788 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001789
Dale Johannesen51e28e62010-06-03 21:09:53 +00001790 // If the calling conventions do not match, then we'd better make sure the
1791 // results are returned in the same way as what the caller expects.
1792 if (!CCMatch) {
1793 SmallVector<CCValAssign, 16> RVLocs1;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001794 ARMCCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
1795 getTargetMachine(), RVLocs1, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001796 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1797
1798 SmallVector<CCValAssign, 16> RVLocs2;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001799 ARMCCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
1800 getTargetMachine(), RVLocs2, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001801 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1802
1803 if (RVLocs1.size() != RVLocs2.size())
1804 return false;
1805 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1806 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1807 return false;
1808 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1809 return false;
1810 if (RVLocs1[i].isRegLoc()) {
1811 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1812 return false;
1813 } else {
1814 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1815 return false;
1816 }
1817 }
1818 }
1819
Manman Rene6c3cc82012-10-12 23:39:43 +00001820 // If Caller's vararg or byval argument has been split between registers and
1821 // stack, do not perform tail call, since part of the argument is in caller's
1822 // local frame.
1823 const ARMFunctionInfo *AFI_Caller = DAG.getMachineFunction().
1824 getInfo<ARMFunctionInfo>();
1825 if (AFI_Caller->getVarArgsRegSaveSize())
1826 return false;
1827
Dale Johannesen51e28e62010-06-03 21:09:53 +00001828 // If the callee takes no arguments then go on to check the results of the
1829 // call.
1830 if (!Outs.empty()) {
1831 // Check if stack adjustment is needed. For now, do not do this if any
1832 // argument is passed on the stack.
1833 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001834 ARMCCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
1835 getTargetMachine(), ArgLocs, *DAG.getContext(), Call);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001836 CCInfo.AnalyzeCallOperands(Outs,
1837 CCAssignFnForNode(CalleeCC, false, isVarArg));
1838 if (CCInfo.getNextStackOffset()) {
1839 MachineFunction &MF = DAG.getMachineFunction();
1840
1841 // Check if the arguments are already laid out in the right way as
1842 // the caller's fixed stack objects.
1843 MachineFrameInfo *MFI = MF.getFrameInfo();
1844 const MachineRegisterInfo *MRI = &MF.getRegInfo();
Craig Topperacf20772012-03-25 23:49:58 +00001845 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001846 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1847 i != e;
1848 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001849 CCValAssign &VA = ArgLocs[i];
1850 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001851 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001852 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001853 if (VA.getLocInfo() == CCValAssign::Indirect)
1854 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001855 if (VA.needsCustom()) {
1856 // f64 and vector types are split into multiple registers or
1857 // register/stack-slot combinations. The types will not match
1858 // the registers; give up on memory f64 refs until we figure
1859 // out what to do about this.
1860 if (!VA.isRegLoc())
1861 return false;
1862 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001863 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001864 if (RegVT == MVT::v2f64) {
1865 if (!ArgLocs[++i].isRegLoc())
1866 return false;
1867 if (!ArgLocs[++i].isRegLoc())
1868 return false;
1869 }
1870 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001871 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1872 MFI, MRI, TII))
1873 return false;
1874 }
1875 }
1876 }
1877 }
1878
1879 return true;
1880}
1881
Dan Gohman98ca4f22009-08-05 01:29:28 +00001882SDValue
1883ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001884 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001885 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001886 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001887 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001888
Bob Wilsondee46d72009-04-17 20:35:10 +00001889 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001890 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001891
Bob Wilsondee46d72009-04-17 20:35:10 +00001892 // CCState - Info about the registers and stack slots.
Cameron Zwaricha86686e2011-06-10 20:59:24 +00001893 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1894 getTargetMachine(), RVLocs, *DAG.getContext(), Call);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001895
Dan Gohman98ca4f22009-08-05 01:29:28 +00001896 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001897 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1898 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001899
1900 // If this is the first return lowered for this function, add
1901 // the regs to the liveout set for the function.
1902 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1903 for (unsigned i = 0; i != RVLocs.size(); ++i)
1904 if (RVLocs[i].isRegLoc())
1905 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001906 }
1907
Bob Wilson1f595bb2009-04-17 19:07:39 +00001908 SDValue Flag;
1909
1910 // Copy the result values into the output registers.
1911 for (unsigned i = 0, realRVLocIdx = 0;
1912 i != RVLocs.size();
1913 ++i, ++realRVLocIdx) {
1914 CCValAssign &VA = RVLocs[i];
1915 assert(VA.isRegLoc() && "Can only return in registers!");
1916
Dan Gohmanc9403652010-07-07 15:54:55 +00001917 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001918
1919 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001920 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001921 case CCValAssign::Full: break;
1922 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001923 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001924 break;
1925 }
1926
Bob Wilson1f595bb2009-04-17 19:07:39 +00001927 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001928 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001929 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001930 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1931 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001932 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001933 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001934
1935 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1936 Flag = Chain.getValue(1);
1937 VA = RVLocs[++i]; // skip ahead to next loc
1938 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1939 HalfGPRs.getValue(1), Flag);
1940 Flag = Chain.getValue(1);
1941 VA = RVLocs[++i]; // skip ahead to next loc
1942
1943 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001944 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1945 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001946 }
1947 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1948 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001949 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001950 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001951 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001952 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001953 VA = RVLocs[++i]; // skip ahead to next loc
1954 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1955 Flag);
1956 } else
1957 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1958
Bob Wilsondee46d72009-04-17 20:35:10 +00001959 // Guarantee that all emitted copies are
1960 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001961 Flag = Chain.getValue(1);
1962 }
1963
1964 SDValue result;
1965 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001966 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001967 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001968 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001969
1970 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001971}
1972
Evan Chengbf010eb2012-04-10 01:51:00 +00001973bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001974 if (N->getNumValues() != 1)
1975 return false;
1976 if (!N->hasNUsesOfValue(1, 0))
1977 return false;
1978
Evan Chengbf010eb2012-04-10 01:51:00 +00001979 SDValue TCChain = Chain;
1980 SDNode *Copy = *N->use_begin();
1981 if (Copy->getOpcode() == ISD::CopyToReg) {
1982 // If the copy has a glue operand, we conservatively assume it isn't safe to
1983 // perform a tail call.
1984 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1985 return false;
1986 TCChain = Copy->getOperand(0);
1987 } else if (Copy->getOpcode() == ARMISD::VMOVRRD) {
1988 SDNode *VMov = Copy;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001989 // f64 returned in a pair of GPRs.
Evan Chengbf010eb2012-04-10 01:51:00 +00001990 SmallPtrSet<SDNode*, 2> Copies;
1991 for (SDNode::use_iterator UI = VMov->use_begin(), UE = VMov->use_end();
Evan Cheng3d2125c2010-11-30 23:55:39 +00001992 UI != UE; ++UI) {
1993 if (UI->getOpcode() != ISD::CopyToReg)
1994 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001995 Copies.insert(*UI);
Evan Cheng3d2125c2010-11-30 23:55:39 +00001996 }
Evan Chengbf010eb2012-04-10 01:51:00 +00001997 if (Copies.size() > 2)
1998 return false;
1999
2000 for (SDNode::use_iterator UI = VMov->use_begin(), UE = VMov->use_end();
2001 UI != UE; ++UI) {
2002 SDValue UseChain = UI->getOperand(0);
2003 if (Copies.count(UseChain.getNode()))
2004 // Second CopyToReg
2005 Copy = *UI;
2006 else
2007 // First CopyToReg
2008 TCChain = UseChain;
2009 }
2010 } else if (Copy->getOpcode() == ISD::BITCAST) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00002011 // f32 returned in a single GPR.
Evan Chengbf010eb2012-04-10 01:51:00 +00002012 if (!Copy->hasOneUse())
Evan Cheng3d2125c2010-11-30 23:55:39 +00002013 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00002014 Copy = *Copy->use_begin();
2015 if (Copy->getOpcode() != ISD::CopyToReg || !Copy->hasNUsesOfValue(1, 0))
Evan Cheng3d2125c2010-11-30 23:55:39 +00002016 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00002017 Chain = Copy->getOperand(0);
Evan Cheng3d2125c2010-11-30 23:55:39 +00002018 } else {
2019 return false;
2020 }
2021
Evan Cheng1bf891a2010-12-01 22:59:46 +00002022 bool HasRet = false;
Evan Chengbf010eb2012-04-10 01:51:00 +00002023 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
2024 UI != UE; ++UI) {
2025 if (UI->getOpcode() != ARMISD::RET_FLAG)
2026 return false;
2027 HasRet = true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00002028 }
2029
Evan Chengbf010eb2012-04-10 01:51:00 +00002030 if (!HasRet)
2031 return false;
2032
2033 Chain = TCChain;
2034 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00002035}
2036
Evan Cheng485fafc2011-03-21 01:19:09 +00002037bool ARMTargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Evan Cheng1c80f562012-03-30 01:24:39 +00002038 if (!EnableARMTailCalls && !Subtarget->supportsTailCall())
Evan Cheng485fafc2011-03-21 01:19:09 +00002039 return false;
2040
2041 if (!CI->isTailCall())
2042 return false;
2043
2044 return !Subtarget->isThumb1Only();
2045}
2046
Bob Wilsonb62d2572009-11-03 00:02:05 +00002047// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
2048// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
2049// one of the above mentioned nodes. It has to be wrapped because otherwise
2050// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
2051// be used to form addressing mode. These wrapped nodes will be selected
2052// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00002053static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002054 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002055 // FIXME there is no actual debug info here
2056 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002057 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00002058 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00002059 if (CP->isMachineConstantPoolEntry())
2060 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
2061 CP->getAlignment());
2062 else
2063 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
2064 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00002065 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00002066}
2067
Jim Grosbache1102ca2010-07-19 17:20:38 +00002068unsigned ARMTargetLowering::getJumpTableEncoding() const {
2069 return MachineJumpTableInfo::EK_Inline;
2070}
2071
Dan Gohmand858e902010-04-17 15:26:15 +00002072SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
2073 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00002074 MachineFunction &MF = DAG.getMachineFunction();
2075 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2076 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00002077 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00002078 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00002079 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00002080 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2081 SDValue CPAddr;
2082 if (RelocM == Reloc::Static) {
2083 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
2084 } else {
2085 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002086 ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +00002087 ARMConstantPoolValue *CPV =
2088 ARMConstantPoolConstant::Create(BA, ARMPCLabelIndex,
2089 ARMCP::CPBlockAddress, PCAdj);
Bob Wilson907eebd2009-11-02 20:59:23 +00002090 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
2091 }
2092 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
2093 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002094 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002095 false, false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00002096 if (RelocM == Reloc::Static)
2097 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00002098 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00002099 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00002100}
2101
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002102// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00002103SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002104ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00002105 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002106 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002107 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002108 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00002109 MachineFunction &MF = DAG.getMachineFunction();
2110 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002111 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002112 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002113 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2114 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002115 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002116 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00002117 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002118 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002119 false, false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002120 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002121
Evan Chenge7e0d622009-11-06 22:24:13 +00002122 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002123 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002124
2125 // call __tls_get_addr.
2126 ArgListTy Args;
2127 ArgListEntry Entry;
2128 Entry.Node = Argument;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002129 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002130 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00002131 // FIXME: is there useful debug info available here?
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002132 TargetLowering::CallLoweringInfo CLI(Chain,
2133 (Type *) Type::getInt32Ty(*DAG.getContext()),
Evan Cheng59bc0602009-08-14 19:11:20 +00002134 false, false, false, false,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002135 0, CallingConv::C, /*isTailCall=*/false,
2136 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00002137 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002138 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002139 return CallResult.first;
2140}
2141
2142// Lower ISD::GlobalTLSAddress using the "initial exec" or
2143// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00002144SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002145ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Hans Wennborgfd5abd52012-05-04 09:40:39 +00002146 SelectionDAG &DAG,
2147 TLSModel::Model model) const {
Dan Gohman46510a72010-04-15 01:51:59 +00002148 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002149 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002150 SDValue Offset;
2151 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00002152 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002153 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00002154 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002155
Hans Wennborgfd5abd52012-05-04 09:40:39 +00002156 if (model == TLSModel::InitialExec) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002157 MachineFunction &MF = DAG.getMachineFunction();
2158 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002159 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge7e0d622009-11-06 22:24:13 +00002160 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002161 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
2162 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002163 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2164 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF,
2165 true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002166 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002167 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00002168 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002169 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002170 false, false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002171 Chain = Offset.getValue(1);
2172
Evan Chenge7e0d622009-11-06 22:24:13 +00002173 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002174 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002175
Evan Cheng9eda6892009-10-31 03:39:36 +00002176 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002177 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002178 false, false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002179 } else {
2180 // local exec model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00002181 assert(model == TLSModel::LocalExec);
Bill Wendling5bb77992011-10-01 08:00:54 +00002182 ARMConstantPoolValue *CPV =
2183 ARMConstantPoolConstant::Create(GV, ARMCP::TPOFF);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002184 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002185 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00002186 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002187 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002188 false, false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002189 }
2190
2191 // The address of the thread local variable is the add of the thread
2192 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002193 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002194}
2195
Dan Gohman475871a2008-07-27 21:46:04 +00002196SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002197ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002198 // TODO: implement the "local dynamic" model
2199 assert(Subtarget->isTargetELF() &&
2200 "TLS not implemented for non-ELF targets");
2201 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Hans Wennborgfd5abd52012-05-04 09:40:39 +00002202
2203 TLSModel::Model model = getTargetMachine().getTLSModel(GA->getGlobal());
2204
2205 switch (model) {
2206 case TLSModel::GeneralDynamic:
2207 case TLSModel::LocalDynamic:
2208 return LowerToTLSGeneralDynamicModel(GA, DAG);
2209 case TLSModel::InitialExec:
2210 case TLSModel::LocalExec:
2211 return LowerToTLSExecModels(GA, DAG, model);
2212 }
Matt Beaumont-Gay39af9442012-05-04 18:34:27 +00002213 llvm_unreachable("bogus TLS model");
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002214}
2215
Dan Gohman475871a2008-07-27 21:46:04 +00002216SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002217 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002218 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002219 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002220 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002221 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2222 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00002223 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002224 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002225 ARMConstantPoolConstant::Create(GV,
2226 UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002227 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002228 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002229 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002230 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002231 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002232 false, false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002233 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002234 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002235 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002236 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002237 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00002238 MachinePointerInfo::getGOT(),
2239 false, false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002240 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002241 }
2242
2243 // If we have T2 ops, we can materialize the address directly via movt/movw
James Molloy015cca62011-10-26 08:53:19 +00002244 // pair. This is always cheaper.
2245 if (Subtarget->useMovt()) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002246 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002247 // FIXME: Once remat is capable of dealing with instructions with register
2248 // operands, expand this into two nodes.
2249 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2250 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002251 } else {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002252 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
2253 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
2254 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
2255 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002256 false, false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002257 }
2258}
2259
Dan Gohman475871a2008-07-27 21:46:04 +00002260SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002261 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002262 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002263 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00002264 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00002265 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002266 MachineFunction &MF = DAG.getMachineFunction();
2267 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2268
Jakob Stoklund Olesen8f37a242012-01-07 20:49:15 +00002269 // FIXME: Enable this for static codegen when tool issues are fixed. Also
2270 // update ARMFastISel::ARMMaterializeGV.
Evan Chengf31151f2011-10-26 01:17:44 +00002271 if (Subtarget->useMovt() && RelocM != Reloc::Static) {
Evan Chengfc8475b2011-01-19 02:16:49 +00002272 ++NumMovwMovt;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002273 // FIXME: Once remat is capable of dealing with instructions with register
2274 // operands, expand this into two nodes.
Evan Cheng53519f02011-01-21 18:55:51 +00002275 if (RelocM == Reloc::Static)
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002276 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2277 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
2278
Evan Cheng53519f02011-01-21 18:55:51 +00002279 unsigned Wrapper = (RelocM == Reloc::PIC_)
2280 ? ARMISD::WrapperPIC : ARMISD::WrapperDYN;
2281 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT,
Evan Cheng9fe20092011-01-20 08:34:58 +00002282 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Evan Chengfc8475b2011-01-19 02:16:49 +00002283 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
2284 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00002285 MachinePointerInfo::getGOT(),
2286 false, false, false, 0);
Evan Chengfc8475b2011-01-19 02:16:49 +00002287 return Result;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002288 }
2289
2290 unsigned ARMPCLabelIndex = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00002291 SDValue CPAddr;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002292 if (RelocM == Reloc::Static) {
Evan Cheng1606e8e2009-03-13 07:51:59 +00002293 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002294 } else {
2295 ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00002296 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
2297 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002298 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue,
2299 PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002300 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00002301 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002302 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00002303
Evan Cheng9eda6892009-10-31 03:39:36 +00002304 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002305 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002306 false, false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002307 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002308
2309 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002310 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002311 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00002312 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00002313
Evan Cheng63476a82009-09-03 07:04:02 +00002314 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002315 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002316 false, false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002317
2318 return Result;
2319}
2320
Dan Gohman475871a2008-07-27 21:46:04 +00002321SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002322 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002323 assert(Subtarget->isTargetELF() &&
2324 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00002325 MachineFunction &MF = DAG.getMachineFunction();
2326 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002327 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Andersone50ed302009-08-10 22:56:29 +00002328 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002329 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002330 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Bill Wendlingfe31e672011-10-01 08:58:29 +00002331 ARMConstantPoolValue *CPV =
2332 ARMConstantPoolSymbol::Create(*DAG.getContext(), "_GLOBAL_OFFSET_TABLE_",
2333 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002334 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002335 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002336 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002337 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002338 false, false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00002339 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002340 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002341}
2342
Jim Grosbach0e0da732009-05-12 23:59:14 +00002343SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002344ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
2345 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00002346 SDValue Val = DAG.getConstant(0, MVT::i32);
Bill Wendlingce370cf2011-10-07 21:25:38 +00002347 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl,
2348 DAG.getVTList(MVT::i32, MVT::Other), Op.getOperand(0),
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002349 Op.getOperand(1), Val);
2350}
2351
2352SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00002353ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
2354 DebugLoc dl = Op.getDebugLoc();
2355 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2356 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2357}
2358
2359SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00002360ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002361 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002362 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002363 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002364 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002365 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002366 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002367 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002368 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2369 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002370 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002371 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002372 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002373 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002374 EVT PtrVT = getPointerTy();
2375 DebugLoc dl = Op.getDebugLoc();
2376 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2377 SDValue CPAddr;
2378 unsigned PCAdj = (RelocM != Reloc::PIC_)
2379 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002380 ARMConstantPoolValue *CPV =
Bill Wendling5bb77992011-10-01 08:00:54 +00002381 ARMConstantPoolConstant::Create(MF.getFunction(), ARMPCLabelIndex,
2382 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002383 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002384 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002385 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002386 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002387 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002388 false, false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002389
2390 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002391 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002392 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2393 }
2394 return Result;
2395 }
Evan Cheng92e39162011-03-29 23:06:19 +00002396 case Intrinsic::arm_neon_vmulls:
2397 case Intrinsic::arm_neon_vmullu: {
2398 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vmulls)
2399 ? ARMISD::VMULLs : ARMISD::VMULLu;
2400 return DAG.getNode(NewOpc, Op.getDebugLoc(), Op.getValueType(),
2401 Op.getOperand(1), Op.getOperand(2));
2402 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002403 }
2404}
2405
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002406static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002407 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002408 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002409 if (!Subtarget->hasDataBarrier()) {
2410 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2411 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2412 // here.
Bob Wilson54f92562010-11-09 22:50:44 +00002413 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Evan Cheng11db0682010-08-11 06:22:01 +00002414 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002415 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002416 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002417 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002418
2419 SDValue Op5 = Op.getOperand(5);
2420 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2421 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2422 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2423 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2424
2425 ARM_MB::MemBOpt DMBOpt;
2426 if (isDeviceBarrier)
2427 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2428 else
2429 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2430 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2431 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002432}
2433
Eli Friedman26689ac2011-08-03 21:06:02 +00002434
2435static SDValue LowerATOMIC_FENCE(SDValue Op, SelectionDAG &DAG,
2436 const ARMSubtarget *Subtarget) {
2437 // FIXME: handle "fence singlethread" more efficiently.
2438 DebugLoc dl = Op.getDebugLoc();
Eli Friedman14648462011-07-27 22:21:52 +00002439 if (!Subtarget->hasDataBarrier()) {
2440 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2441 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2442 // here.
2443 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
2444 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Eli Friedman26689ac2011-08-03 21:06:02 +00002445 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Eli Friedman14648462011-07-27 22:21:52 +00002446 DAG.getConstant(0, MVT::i32));
2447 }
2448
Eli Friedman26689ac2011-08-03 21:06:02 +00002449 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
Eli Friedman989f61e2011-08-02 22:44:16 +00002450 DAG.getConstant(ARM_MB::ISH, MVT::i32));
Eli Friedman14648462011-07-27 22:21:52 +00002451}
2452
Evan Chengdfed19f2010-11-03 06:34:55 +00002453static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2454 const ARMSubtarget *Subtarget) {
2455 // ARM pre v5TE and Thumb1 does not have preload instructions.
2456 if (!(Subtarget->isThumb2() ||
2457 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2458 // Just preserve the chain.
2459 return Op.getOperand(0);
2460
2461 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002462 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2463 if (!isRead &&
2464 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2465 // ARMv7 with MP extension has PLDW.
2466 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002467
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00002468 unsigned isData = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
2469 if (Subtarget->isThumb()) {
Evan Chengdfed19f2010-11-03 06:34:55 +00002470 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002471 isRead = ~isRead & 1;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00002472 isData = ~isData & 1;
2473 }
Evan Chengdfed19f2010-11-03 06:34:55 +00002474
2475 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002476 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2477 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002478}
2479
Dan Gohman1e93df62010-04-17 14:41:14 +00002480static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2481 MachineFunction &MF = DAG.getMachineFunction();
2482 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2483
Evan Chenga8e29892007-01-19 07:51:42 +00002484 // vastart just stores the address of the VarArgsFrameIndex slot into the
2485 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002486 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002487 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002488 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002489 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002490 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2491 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002492}
2493
Dan Gohman475871a2008-07-27 21:46:04 +00002494SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002495ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2496 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002497 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002498 MachineFunction &MF = DAG.getMachineFunction();
2499 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2500
Craig Topper44d23822012-02-22 05:59:10 +00002501 const TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002502 if (AFI->isThumb1OnlyFunction())
Craig Topper420761a2012-04-20 07:30:17 +00002503 RC = &ARM::tGPRRegClass;
Bob Wilson5bafff32009-06-22 23:27:02 +00002504 else
Craig Topper420761a2012-04-20 07:30:17 +00002505 RC = &ARM::GPRRegClass;
Bob Wilson5bafff32009-06-22 23:27:02 +00002506
2507 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002508 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002509 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002510
2511 SDValue ArgValue2;
2512 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002513 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002514 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002515
2516 // Create load node to retrieve arguments from the stack.
2517 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002518 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002519 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002520 false, false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002521 } else {
Devang Patel68e6bee2011-02-21 23:21:26 +00002522 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002523 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002524 }
2525
Jim Grosbache5165492009-11-09 00:11:35 +00002526 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002527}
2528
Stuart Hastingsc7315872011-04-20 16:47:52 +00002529void
2530ARMTargetLowering::computeRegArea(CCState &CCInfo, MachineFunction &MF,
2531 unsigned &VARegSize, unsigned &VARegSaveSize)
2532 const {
2533 unsigned NumGPRs;
2534 if (CCInfo.isFirstByValRegValid())
2535 NumGPRs = ARM::R4 - CCInfo.getFirstByValReg();
2536 else {
2537 unsigned int firstUnalloced;
2538 firstUnalloced = CCInfo.getFirstUnallocated(GPRArgRegs,
2539 sizeof(GPRArgRegs) /
2540 sizeof(GPRArgRegs[0]));
2541 NumGPRs = (firstUnalloced <= 3) ? (4 - firstUnalloced) : 0;
2542 }
2543
2544 unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment();
2545 VARegSize = NumGPRs * 4;
2546 VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
2547}
2548
2549// The remaining GPRs hold either the beginning of variable-argument
2550// data, or the beginning of an aggregate passed by value (usuall
2551// byval). Either way, we allocate stack slots adjacent to the data
2552// provided by our caller, and store the unallocated registers there.
2553// If this is a variadic function, the va_list pointer will begin with
2554// these values; otherwise, this reassembles a (byval) structure that
2555// was split between registers and memory.
2556void
2557ARMTargetLowering::VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
2558 DebugLoc dl, SDValue &Chain,
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00002559 const Value *OrigArg,
2560 unsigned OffsetFromOrigArg,
Stepan Dyatkovskiy0d3c8d52012-10-19 08:23:06 +00002561 unsigned ArgOffset,
2562 bool ForceMutable) const {
Stuart Hastingsc7315872011-04-20 16:47:52 +00002563 MachineFunction &MF = DAG.getMachineFunction();
2564 MachineFrameInfo *MFI = MF.getFrameInfo();
2565 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2566 unsigned firstRegToSaveIndex;
2567 if (CCInfo.isFirstByValRegValid())
2568 firstRegToSaveIndex = CCInfo.getFirstByValReg() - ARM::R0;
2569 else {
2570 firstRegToSaveIndex = CCInfo.getFirstUnallocated
2571 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
2572 }
2573
2574 unsigned VARegSize, VARegSaveSize;
2575 computeRegArea(CCInfo, MF, VARegSize, VARegSaveSize);
2576 if (VARegSaveSize) {
2577 // If this function is vararg, store any remaining integer argument regs
2578 // to their spots on the stack so that they may be loaded by deferencing
2579 // the result of va_next.
2580 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Eric Christopher5ac179c2011-04-29 23:12:01 +00002581 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(VARegSaveSize,
2582 ArgOffset + VARegSaveSize
2583 - VARegSize,
Stuart Hastingsc7315872011-04-20 16:47:52 +00002584 false));
2585 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2586 getPointerTy());
2587
2588 SmallVector<SDValue, 4> MemOps;
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00002589 for (unsigned i = 0; firstRegToSaveIndex < 4; ++firstRegToSaveIndex, ++i) {
Craig Topper44d23822012-02-22 05:59:10 +00002590 const TargetRegisterClass *RC;
Stuart Hastingsc7315872011-04-20 16:47:52 +00002591 if (AFI->isThumb1OnlyFunction())
Craig Topper420761a2012-04-20 07:30:17 +00002592 RC = &ARM::tGPRRegClass;
Stuart Hastingsc7315872011-04-20 16:47:52 +00002593 else
Craig Topper420761a2012-04-20 07:30:17 +00002594 RC = &ARM::GPRRegClass;
Stuart Hastingsc7315872011-04-20 16:47:52 +00002595
2596 unsigned VReg = MF.addLiveIn(GPRArgRegs[firstRegToSaveIndex], RC);
2597 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
2598 SDValue Store =
2599 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00002600 MachinePointerInfo(OrigArg, OffsetFromOrigArg + 4*i),
Stuart Hastingsc7315872011-04-20 16:47:52 +00002601 false, false, 0);
2602 MemOps.push_back(Store);
2603 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
2604 DAG.getConstant(4, getPointerTy()));
2605 }
2606 if (!MemOps.empty())
2607 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2608 &MemOps[0], MemOps.size());
2609 } else
2610 // This will point to the next argument passed via stack.
Stepan Dyatkovskiy0d3c8d52012-10-19 08:23:06 +00002611 AFI->setVarArgsFrameIndex(
2612 MFI->CreateFixedObject(4, ArgOffset, !ForceMutable));
Stuart Hastingsc7315872011-04-20 16:47:52 +00002613}
2614
Bob Wilson5bafff32009-06-22 23:27:02 +00002615SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002616ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002617 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002618 const SmallVectorImpl<ISD::InputArg>
2619 &Ins,
2620 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002621 SmallVectorImpl<SDValue> &InVals)
2622 const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002623 MachineFunction &MF = DAG.getMachineFunction();
2624 MachineFrameInfo *MFI = MF.getFrameInfo();
2625
Bob Wilson1f595bb2009-04-17 19:07:39 +00002626 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2627
2628 // Assign locations to all of the incoming arguments.
2629 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwaricha86686e2011-06-10 20:59:24 +00002630 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2631 getTargetMachine(), ArgLocs, *DAG.getContext(), Prologue);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002632 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002633 CCAssignFnForNode(CallConv, /* Return*/ false,
2634 isVarArg));
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00002635
Bob Wilson1f595bb2009-04-17 19:07:39 +00002636 SmallVector<SDValue, 16> ArgValues;
Stuart Hastingsf222e592011-02-28 17:17:53 +00002637 int lastInsIndex = -1;
Stuart Hastingsf222e592011-02-28 17:17:53 +00002638 SDValue ArgValue;
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00002639 Function::const_arg_iterator CurOrigArg = MF.getFunction()->arg_begin();
2640 unsigned CurArgIdx = 0;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002641 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2642 CCValAssign &VA = ArgLocs[i];
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00002643 std::advance(CurOrigArg, Ins[VA.getValNo()].OrigArgIndex - CurArgIdx);
2644 CurArgIdx = Ins[VA.getValNo()].OrigArgIndex;
Bob Wilsondee46d72009-04-17 20:35:10 +00002645 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002646 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002647 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002648
Bob Wilson1f595bb2009-04-17 19:07:39 +00002649 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002650 // f64 and vector types are split up into multiple registers or
2651 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002652 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002653 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002654 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002655 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002656 SDValue ArgValue2;
2657 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002658 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002659 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2660 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002661 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002662 false, false, false, 0);
Bob Wilson6a234f02010-04-13 22:03:22 +00002663 } else {
2664 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2665 Chain, DAG, dl);
2666 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002667 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2668 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002669 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002670 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002671 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2672 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002673 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002674
Bob Wilson5bafff32009-06-22 23:27:02 +00002675 } else {
Craig Topper44d23822012-02-22 05:59:10 +00002676 const TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002677
Owen Anderson825b72b2009-08-11 20:47:22 +00002678 if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002679 RC = &ARM::SPRRegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002680 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00002681 RC = &ARM::DPRRegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002682 else if (RegVT == MVT::v2f64)
Craig Topper420761a2012-04-20 07:30:17 +00002683 RC = &ARM::QPRRegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002684 else if (RegVT == MVT::i32)
Craig Topper420761a2012-04-20 07:30:17 +00002685 RC = AFI->isThumb1OnlyFunction() ?
2686 (const TargetRegisterClass*)&ARM::tGPRRegClass :
2687 (const TargetRegisterClass*)&ARM::GPRRegClass;
Bob Wilson5bafff32009-06-22 23:27:02 +00002688 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002689 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002690
2691 // Transform the arguments in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002692 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002693 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002694 }
2695
2696 // If this is an 8 or 16-bit value, it is really passed promoted
2697 // to 32 bits. Insert an assert[sz]ext to capture this, then
2698 // truncate to the right size.
2699 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002700 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002701 case CCValAssign::Full: break;
2702 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002703 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002704 break;
2705 case CCValAssign::SExt:
2706 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2707 DAG.getValueType(VA.getValVT()));
2708 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2709 break;
2710 case CCValAssign::ZExt:
2711 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2712 DAG.getValueType(VA.getValVT()));
2713 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2714 break;
2715 }
2716
Dan Gohman98ca4f22009-08-05 01:29:28 +00002717 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002718
2719 } else { // VA.isRegLoc()
2720
2721 // sanity check
2722 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002723 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002724
Stuart Hastingsf222e592011-02-28 17:17:53 +00002725 int index = ArgLocs[i].getValNo();
Owen Anderson76706012011-04-05 21:48:57 +00002726
Stuart Hastingsf222e592011-02-28 17:17:53 +00002727 // Some Ins[] entries become multiple ArgLoc[] entries.
2728 // Process them only once.
2729 if (index != lastInsIndex)
2730 {
2731 ISD::ArgFlagsTy Flags = Ins[index].Flags;
Eric Christopher471e4222011-06-08 23:55:35 +00002732 // FIXME: For now, all byval parameter objects are marked mutable.
Eric Christopher5ac179c2011-04-29 23:12:01 +00002733 // This can be changed with more analysis.
2734 // In case of tail call optimization mark all arguments mutable.
2735 // Since they could be overwritten by lowering of arguments in case of
2736 // a tail call.
Stuart Hastingsf222e592011-02-28 17:17:53 +00002737 if (Flags.isByVal()) {
Stepan Dyatkovskiy0d3c8d52012-10-19 08:23:06 +00002738 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2739 if (!AFI->getVarArgsFrameIndex()) {
2740 VarArgStyleRegisters(CCInfo, DAG,
2741 dl, Chain, CurOrigArg,
2742 Ins[VA.getValNo()].PartOffset,
2743 VA.getLocMemOffset(),
2744 true /*force mutable frames*/);
2745 int VAFrameIndex = AFI->getVarArgsFrameIndex();
2746 InVals.push_back(DAG.getFrameIndex(VAFrameIndex, getPointerTy()));
2747 } else {
2748 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
2749 VA.getLocMemOffset(), false);
2750 InVals.push_back(DAG.getFrameIndex(FI, getPointerTy()));
2751 }
Stuart Hastingsf222e592011-02-28 17:17:53 +00002752 } else {
2753 int FI = MFI->CreateFixedObject(VA.getLocVT().getSizeInBits()/8,
2754 VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002755
Stuart Hastingsf222e592011-02-28 17:17:53 +00002756 // Create load nodes to retrieve arguments from the stack.
2757 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2758 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2759 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002760 false, false, false, 0));
Stuart Hastingsf222e592011-02-28 17:17:53 +00002761 }
2762 lastInsIndex = index;
2763 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00002764 }
2765 }
2766
2767 // varargs
Stuart Hastingsc7315872011-04-20 16:47:52 +00002768 if (isVarArg)
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00002769 VarArgStyleRegisters(CCInfo, DAG, dl, Chain, 0, 0,
2770 CCInfo.getNextStackOffset());
Evan Chenga8e29892007-01-19 07:51:42 +00002771
Dan Gohman98ca4f22009-08-05 01:29:28 +00002772 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002773}
2774
2775/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002776static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002777 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002778 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002779 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002780 // Maybe this has already been legalized into the constant pool?
2781 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002782 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002783 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002784 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002785 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002786 }
2787 }
2788 return false;
2789}
2790
Evan Chenga8e29892007-01-19 07:51:42 +00002791/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2792/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002793SDValue
2794ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002795 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002796 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002797 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002798 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002799 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002800 // Constant does not fit, try adjusting it by one?
2801 switch (CC) {
2802 default: break;
2803 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002804 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002805 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002806 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002807 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002808 }
2809 break;
2810 case ISD::SETULT:
2811 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002812 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002813 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002814 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002815 }
2816 break;
2817 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002818 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002819 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002820 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002821 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002822 }
2823 break;
2824 case ISD::SETULE:
2825 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002826 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002827 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002828 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002829 }
2830 break;
2831 }
2832 }
2833 }
2834
2835 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002836 ARMISD::NodeType CompareType;
2837 switch (CondCode) {
2838 default:
2839 CompareType = ARMISD::CMP;
2840 break;
2841 case ARMCC::EQ:
2842 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002843 // Uses only Z Flag
2844 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002845 break;
2846 }
Evan Cheng218977b2010-07-13 19:27:42 +00002847 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002848 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002849}
2850
2851/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002852SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002853ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002854 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002855 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002856 if (!isFloatingPointZero(RHS))
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002857 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002858 else
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002859 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
2860 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002861}
2862
Bob Wilson79f56c92011-03-08 01:17:20 +00002863/// duplicateCmp - Glue values can have only one use, so this function
2864/// duplicates a comparison node.
2865SDValue
2866ARMTargetLowering::duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const {
2867 unsigned Opc = Cmp.getOpcode();
2868 DebugLoc DL = Cmp.getDebugLoc();
2869 if (Opc == ARMISD::CMP || Opc == ARMISD::CMPZ)
2870 return DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2871
2872 assert(Opc == ARMISD::FMSTAT && "unexpected comparison operation");
2873 Cmp = Cmp.getOperand(0);
2874 Opc = Cmp.getOpcode();
2875 if (Opc == ARMISD::CMPFP)
2876 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
2877 else {
2878 assert(Opc == ARMISD::CMPFPw0 && "unexpected operand of FMSTAT");
2879 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0));
2880 }
2881 return DAG.getNode(ARMISD::FMSTAT, DL, MVT::Glue, Cmp);
2882}
2883
Bill Wendlingde2b1512010-08-11 08:43:16 +00002884SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2885 SDValue Cond = Op.getOperand(0);
2886 SDValue SelectTrue = Op.getOperand(1);
2887 SDValue SelectFalse = Op.getOperand(2);
2888 DebugLoc dl = Op.getDebugLoc();
2889
2890 // Convert:
2891 //
2892 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2893 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2894 //
2895 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2896 const ConstantSDNode *CMOVTrue =
2897 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2898 const ConstantSDNode *CMOVFalse =
2899 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2900
2901 if (CMOVTrue && CMOVFalse) {
2902 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2903 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2904
2905 SDValue True;
2906 SDValue False;
2907 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2908 True = SelectTrue;
2909 False = SelectFalse;
2910 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2911 True = SelectFalse;
2912 False = SelectTrue;
2913 }
2914
2915 if (True.getNode() && False.getNode()) {
Evan Chengb936e302011-05-18 18:59:17 +00002916 EVT VT = Op.getValueType();
Bill Wendlingde2b1512010-08-11 08:43:16 +00002917 SDValue ARMcc = Cond.getOperand(2);
2918 SDValue CCR = Cond.getOperand(3);
Bob Wilson79f56c92011-03-08 01:17:20 +00002919 SDValue Cmp = duplicateCmp(Cond.getOperand(4), DAG);
Evan Chengb936e302011-05-18 18:59:17 +00002920 assert(True.getValueType() == VT);
2921 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
Bill Wendlingde2b1512010-08-11 08:43:16 +00002922 }
2923 }
2924 }
2925
Dan Gohmandb953892012-02-24 00:09:36 +00002926 // ARM's BooleanContents value is UndefinedBooleanContent. Mask out the
2927 // undefined bits before doing a full-word comparison with zero.
2928 Cond = DAG.getNode(ISD::AND, dl, Cond.getValueType(), Cond,
2929 DAG.getConstant(1, Cond.getValueType()));
2930
Bill Wendlingde2b1512010-08-11 08:43:16 +00002931 return DAG.getSelectCC(dl, Cond,
2932 DAG.getConstant(0, Cond.getValueType()),
2933 SelectTrue, SelectFalse, ISD::SETNE);
2934}
2935
Dan Gohmand858e902010-04-17 15:26:15 +00002936SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002937 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002938 SDValue LHS = Op.getOperand(0);
2939 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002940 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002941 SDValue TrueVal = Op.getOperand(2);
2942 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002943 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002944
Owen Anderson825b72b2009-08-11 20:47:22 +00002945 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002946 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002947 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002948 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Jim Grosbachb04546f2011-09-13 20:30:37 +00002949 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002950 }
2951
2952 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002953 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002954
Evan Cheng218977b2010-07-13 19:27:42 +00002955 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2956 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002957 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002958 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002959 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002960 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002961 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002962 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002963 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002964 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002965 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002966 }
2967 return Result;
2968}
2969
Evan Cheng218977b2010-07-13 19:27:42 +00002970/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2971/// to morph to an integer compare sequence.
2972static bool canChangeToInt(SDValue Op, bool &SeenZero,
2973 const ARMSubtarget *Subtarget) {
2974 SDNode *N = Op.getNode();
2975 if (!N->hasOneUse())
2976 // Otherwise it requires moving the value from fp to integer registers.
2977 return false;
2978 if (!N->getNumValues())
2979 return false;
2980 EVT VT = Op.getValueType();
2981 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2982 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2983 // vmrs are very slow, e.g. cortex-a8.
2984 return false;
2985
2986 if (isFloatingPointZero(Op)) {
2987 SeenZero = true;
2988 return true;
2989 }
2990 return ISD::isNormalLoad(N);
2991}
2992
2993static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2994 if (isFloatingPointZero(Op))
2995 return DAG.getConstant(0, MVT::i32);
2996
2997 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2998 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002999 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00003000 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003001 Ld->isInvariant(), Ld->getAlignment());
Evan Cheng218977b2010-07-13 19:27:42 +00003002
3003 llvm_unreachable("Unknown VFP cmp argument!");
3004}
3005
3006static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
3007 SDValue &RetVal1, SDValue &RetVal2) {
3008 if (isFloatingPointZero(Op)) {
3009 RetVal1 = DAG.getConstant(0, MVT::i32);
3010 RetVal2 = DAG.getConstant(0, MVT::i32);
3011 return;
3012 }
3013
3014 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
3015 SDValue Ptr = Ld->getBasePtr();
3016 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
3017 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003018 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00003019 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003020 Ld->isInvariant(), Ld->getAlignment());
Evan Cheng218977b2010-07-13 19:27:42 +00003021
3022 EVT PtrType = Ptr.getValueType();
3023 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
3024 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
3025 PtrType, Ptr, DAG.getConstant(4, PtrType));
3026 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
3027 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003028 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00003029 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003030 Ld->isInvariant(), NewAlign);
Evan Cheng218977b2010-07-13 19:27:42 +00003031 return;
3032 }
3033
3034 llvm_unreachable("Unknown VFP cmp argument!");
3035}
3036
3037/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
3038/// f32 and even f64 comparisons to integer ones.
3039SDValue
3040ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
3041 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00003042 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00003043 SDValue LHS = Op.getOperand(2);
3044 SDValue RHS = Op.getOperand(3);
3045 SDValue Dest = Op.getOperand(4);
3046 DebugLoc dl = Op.getDebugLoc();
3047
Evan Chengfc501a32012-03-01 23:27:13 +00003048 bool LHSSeenZero = false;
3049 bool LHSOk = canChangeToInt(LHS, LHSSeenZero, Subtarget);
3050 bool RHSSeenZero = false;
3051 bool RHSOk = canChangeToInt(RHS, RHSSeenZero, Subtarget);
3052 if (LHSOk && RHSOk && (LHSSeenZero || RHSSeenZero)) {
Bob Wilson1b772f92011-03-08 01:17:16 +00003053 // If unsafe fp math optimization is enabled and there are no other uses of
3054 // the CMP operands, and the condition code is EQ or NE, we can optimize it
Evan Cheng218977b2010-07-13 19:27:42 +00003055 // to an integer comparison.
3056 if (CC == ISD::SETOEQ)
3057 CC = ISD::SETEQ;
3058 else if (CC == ISD::SETUNE)
3059 CC = ISD::SETNE;
3060
Evan Chengfc501a32012-03-01 23:27:13 +00003061 SDValue Mask = DAG.getConstant(0x7fffffff, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00003062 SDValue ARMcc;
3063 if (LHS.getValueType() == MVT::f32) {
Evan Chengfc501a32012-03-01 23:27:13 +00003064 LHS = DAG.getNode(ISD::AND, dl, MVT::i32,
3065 bitcastf32Toi32(LHS, DAG), Mask);
3066 RHS = DAG.getNode(ISD::AND, dl, MVT::i32,
3067 bitcastf32Toi32(RHS, DAG), Mask);
Evan Cheng218977b2010-07-13 19:27:42 +00003068 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
3069 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3070 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
3071 Chain, Dest, ARMcc, CCR, Cmp);
3072 }
3073
3074 SDValue LHS1, LHS2;
3075 SDValue RHS1, RHS2;
3076 expandf64Toi32(LHS, DAG, LHS1, LHS2);
3077 expandf64Toi32(RHS, DAG, RHS1, RHS2);
Evan Chengfc501a32012-03-01 23:27:13 +00003078 LHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, LHS2, Mask);
3079 RHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, RHS2, Mask);
Evan Cheng218977b2010-07-13 19:27:42 +00003080 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
3081 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003082 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00003083 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
3084 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
3085 }
3086
3087 return SDValue();
3088}
3089
3090SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
3091 SDValue Chain = Op.getOperand(0);
3092 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
3093 SDValue LHS = Op.getOperand(2);
3094 SDValue RHS = Op.getOperand(3);
3095 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00003096 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00003097
Owen Anderson825b72b2009-08-11 20:47:22 +00003098 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00003099 SDValue ARMcc;
3100 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003101 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00003102 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00003103 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00003104 }
3105
Owen Anderson825b72b2009-08-11 20:47:22 +00003106 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00003107
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003108 if (getTargetMachine().Options.UnsafeFPMath &&
Evan Cheng218977b2010-07-13 19:27:42 +00003109 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
3110 CC == ISD::SETNE || CC == ISD::SETUNE)) {
3111 SDValue Result = OptimizeVFPBrcond(Op, DAG);
3112 if (Result.getNode())
3113 return Result;
3114 }
3115
Evan Chenga8e29892007-01-19 07:51:42 +00003116 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00003117 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003118
Evan Cheng218977b2010-07-13 19:27:42 +00003119 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
3120 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003121 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003122 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00003123 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00003124 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00003125 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00003126 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
3127 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00003128 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00003129 }
3130 return Res;
3131}
3132
Dan Gohmand858e902010-04-17 15:26:15 +00003133SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00003134 SDValue Chain = Op.getOperand(0);
3135 SDValue Table = Op.getOperand(1);
3136 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003137 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00003138
Owen Andersone50ed302009-08-10 22:56:29 +00003139 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00003140 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
3141 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00003142 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00003143 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00003144 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00003145 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
3146 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00003147 if (Subtarget->isThumb2()) {
3148 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
3149 // which does another jump to the destination. This also makes it easier
3150 // to translate it to TBB / TBH later.
3151 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00003152 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00003153 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00003154 }
Evan Cheng66ac5312009-07-25 00:33:29 +00003155 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00003156 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003157 MachinePointerInfo::getJumpTable(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003158 false, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00003159 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003160 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00003161 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00003162 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00003163 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003164 MachinePointerInfo::getJumpTable(),
3165 false, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00003166 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00003167 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00003168 }
Evan Chenga8e29892007-01-19 07:51:42 +00003169}
3170
Eli Friedman14e809c2011-11-09 23:36:02 +00003171static SDValue LowerVectorFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
James Molloy873fd5f2012-02-20 09:24:05 +00003172 EVT VT = Op.getValueType();
3173 DebugLoc dl = Op.getDebugLoc();
Eli Friedman14e809c2011-11-09 23:36:02 +00003174
James Molloy873fd5f2012-02-20 09:24:05 +00003175 if (Op.getValueType().getVectorElementType() == MVT::i32) {
3176 if (Op.getOperand(0).getValueType().getVectorElementType() == MVT::f32)
3177 return Op;
3178 return DAG.UnrollVectorOp(Op.getNode());
3179 }
3180
3181 assert(Op.getOperand(0).getValueType() == MVT::v4f32 &&
3182 "Invalid type for custom lowering!");
3183 if (VT != MVT::v4i16)
3184 return DAG.UnrollVectorOp(Op.getNode());
3185
3186 Op = DAG.getNode(Op.getOpcode(), dl, MVT::v4i32, Op.getOperand(0));
3187 return DAG.getNode(ISD::TRUNCATE, dl, VT, Op);
Eli Friedman14e809c2011-11-09 23:36:02 +00003188}
3189
Bob Wilson76a312b2010-03-19 22:51:32 +00003190static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman14e809c2011-11-09 23:36:02 +00003191 EVT VT = Op.getValueType();
3192 if (VT.isVector())
3193 return LowerVectorFP_TO_INT(Op, DAG);
3194
Bob Wilson76a312b2010-03-19 22:51:32 +00003195 DebugLoc dl = Op.getDebugLoc();
3196 unsigned Opc;
3197
3198 switch (Op.getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00003199 default: llvm_unreachable("Invalid opcode!");
Bob Wilson76a312b2010-03-19 22:51:32 +00003200 case ISD::FP_TO_SINT:
3201 Opc = ARMISD::FTOSI;
3202 break;
3203 case ISD::FP_TO_UINT:
3204 Opc = ARMISD::FTOUI;
3205 break;
3206 }
3207 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003208 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilson76a312b2010-03-19 22:51:32 +00003209}
3210
Cameron Zwarich3007d332011-03-29 21:41:55 +00003211static SDValue LowerVectorINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3212 EVT VT = Op.getValueType();
3213 DebugLoc dl = Op.getDebugLoc();
3214
Eli Friedman14e809c2011-11-09 23:36:02 +00003215 if (Op.getOperand(0).getValueType().getVectorElementType() == MVT::i32) {
3216 if (VT.getVectorElementType() == MVT::f32)
3217 return Op;
3218 return DAG.UnrollVectorOp(Op.getNode());
3219 }
3220
Duncan Sands1f6a3292011-08-12 14:54:45 +00003221 assert(Op.getOperand(0).getValueType() == MVT::v4i16 &&
3222 "Invalid type for custom lowering!");
Cameron Zwarich3007d332011-03-29 21:41:55 +00003223 if (VT != MVT::v4f32)
3224 return DAG.UnrollVectorOp(Op.getNode());
3225
3226 unsigned CastOpc;
3227 unsigned Opc;
3228 switch (Op.getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00003229 default: llvm_unreachable("Invalid opcode!");
Cameron Zwarich3007d332011-03-29 21:41:55 +00003230 case ISD::SINT_TO_FP:
3231 CastOpc = ISD::SIGN_EXTEND;
3232 Opc = ISD::SINT_TO_FP;
3233 break;
3234 case ISD::UINT_TO_FP:
3235 CastOpc = ISD::ZERO_EXTEND;
3236 Opc = ISD::UINT_TO_FP;
3237 break;
3238 }
3239
3240 Op = DAG.getNode(CastOpc, dl, MVT::v4i32, Op.getOperand(0));
3241 return DAG.getNode(Opc, dl, VT, Op);
3242}
3243
Bob Wilson76a312b2010-03-19 22:51:32 +00003244static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3245 EVT VT = Op.getValueType();
Cameron Zwarich3007d332011-03-29 21:41:55 +00003246 if (VT.isVector())
3247 return LowerVectorINT_TO_FP(Op, DAG);
3248
Bob Wilson76a312b2010-03-19 22:51:32 +00003249 DebugLoc dl = Op.getDebugLoc();
3250 unsigned Opc;
3251
3252 switch (Op.getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00003253 default: llvm_unreachable("Invalid opcode!");
Bob Wilson76a312b2010-03-19 22:51:32 +00003254 case ISD::SINT_TO_FP:
3255 Opc = ARMISD::SITOF;
3256 break;
3257 case ISD::UINT_TO_FP:
3258 Opc = ARMISD::UITOF;
3259 break;
3260 }
3261
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003262 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilson76a312b2010-03-19 22:51:32 +00003263 return DAG.getNode(Opc, dl, VT, Op);
3264}
3265
Evan Cheng515fe3a2010-07-08 02:08:50 +00003266SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003267 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00003268 SDValue Tmp0 = Op.getOperand(0);
3269 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00003270 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003271 EVT VT = Op.getValueType();
3272 EVT SrcVT = Tmp1.getValueType();
Evan Chenge573fb32011-02-23 02:24:55 +00003273 bool InGPR = Tmp0.getOpcode() == ISD::BITCAST ||
3274 Tmp0.getOpcode() == ARMISD::VMOVDRR;
3275 bool UseNEON = !InGPR && Subtarget->hasNEON();
3276
3277 if (UseNEON) {
3278 // Use VBSL to copy the sign bit.
3279 unsigned EncodedVal = ARM_AM::createNEONModImm(0x6, 0x80);
3280 SDValue Mask = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v2i32,
3281 DAG.getTargetConstant(EncodedVal, MVT::i32));
3282 EVT OpVT = (VT == MVT::f32) ? MVT::v2i32 : MVT::v1i64;
3283 if (VT == MVT::f64)
3284 Mask = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3285 DAG.getNode(ISD::BITCAST, dl, OpVT, Mask),
3286 DAG.getConstant(32, MVT::i32));
3287 else /*if (VT == MVT::f32)*/
3288 Tmp0 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp0);
3289 if (SrcVT == MVT::f32) {
3290 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1);
3291 if (VT == MVT::f64)
3292 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3293 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1),
3294 DAG.getConstant(32, MVT::i32));
Evan Cheng9eec66e2011-04-15 01:31:00 +00003295 } else if (VT == MVT::f32)
3296 Tmp1 = DAG.getNode(ARMISD::VSHRu, dl, MVT::v1i64,
3297 DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, Tmp1),
3298 DAG.getConstant(32, MVT::i32));
Evan Chenge573fb32011-02-23 02:24:55 +00003299 Tmp0 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp0);
3300 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1);
3301
3302 SDValue AllOnes = DAG.getTargetConstant(ARM_AM::createNEONModImm(0xe, 0xff),
3303 MVT::i32);
3304 AllOnes = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v8i8, AllOnes);
3305 SDValue MaskNot = DAG.getNode(ISD::XOR, dl, OpVT, Mask,
3306 DAG.getNode(ISD::BITCAST, dl, OpVT, AllOnes));
Owen Anderson76706012011-04-05 21:48:57 +00003307
Evan Chenge573fb32011-02-23 02:24:55 +00003308 SDValue Res = DAG.getNode(ISD::OR, dl, OpVT,
3309 DAG.getNode(ISD::AND, dl, OpVT, Tmp1, Mask),
3310 DAG.getNode(ISD::AND, dl, OpVT, Tmp0, MaskNot));
Evan Chengc24ab5c2011-02-28 18:45:27 +00003311 if (VT == MVT::f32) {
Evan Chenge573fb32011-02-23 02:24:55 +00003312 Res = DAG.getNode(ISD::BITCAST, dl, MVT::v2f32, Res);
3313 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, Res,
3314 DAG.getConstant(0, MVT::i32));
3315 } else {
3316 Res = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Res);
3317 }
3318
3319 return Res;
3320 }
Evan Chengc143dd42011-02-11 02:28:55 +00003321
3322 // Bitcast operand 1 to i32.
3323 if (SrcVT == MVT::f64)
3324 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3325 &Tmp1, 1).getValue(1);
3326 Tmp1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp1);
3327
Evan Chenge573fb32011-02-23 02:24:55 +00003328 // Or in the signbit with integer operations.
3329 SDValue Mask1 = DAG.getConstant(0x80000000, MVT::i32);
3330 SDValue Mask2 = DAG.getConstant(0x7fffffff, MVT::i32);
3331 Tmp1 = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp1, Mask1);
3332 if (VT == MVT::f32) {
3333 Tmp0 = DAG.getNode(ISD::AND, dl, MVT::i32,
3334 DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp0), Mask2);
3335 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3336 DAG.getNode(ISD::OR, dl, MVT::i32, Tmp0, Tmp1));
Evan Chengc143dd42011-02-11 02:28:55 +00003337 }
3338
Evan Chenge573fb32011-02-23 02:24:55 +00003339 // f64: Or the high part with signbit and then combine two parts.
3340 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
3341 &Tmp0, 1);
3342 SDValue Lo = Tmp0.getValue(0);
3343 SDValue Hi = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp0.getValue(1), Mask2);
3344 Hi = DAG.getNode(ISD::OR, dl, MVT::i32, Hi, Tmp1);
3345 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chenga8e29892007-01-19 07:51:42 +00003346}
3347
Evan Cheng2457f2c2010-05-22 01:47:14 +00003348SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
3349 MachineFunction &MF = DAG.getMachineFunction();
3350 MachineFrameInfo *MFI = MF.getFrameInfo();
3351 MFI->setReturnAddressIsTaken(true);
3352
3353 EVT VT = Op.getValueType();
3354 DebugLoc dl = Op.getDebugLoc();
3355 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
3356 if (Depth) {
3357 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
3358 SDValue Offset = DAG.getConstant(4, MVT::i32);
3359 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
3360 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003361 MachinePointerInfo(), false, false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003362 }
3363
3364 // Return LR, which contains the return address. Mark it an implicit live-in.
Devang Patel68e6bee2011-02-21 23:21:26 +00003365 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00003366 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
3367}
3368
Dan Gohmand858e902010-04-17 15:26:15 +00003369SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00003370 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3371 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003372
Owen Andersone50ed302009-08-10 22:56:29 +00003373 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00003374 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
3375 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00003376 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00003377 ? ARM::R7 : ARM::R11;
3378 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
3379 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003380 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
3381 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003382 false, false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003383 return FrameAddr;
3384}
3385
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003386/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson9f3f0612010-04-17 05:30:19 +00003387/// expand a bit convert where either the source or destination type is i64 to
3388/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
3389/// operand type is illegal (e.g., v2f32 for a target that doesn't support
3390/// vectors), since the legalizer won't know what to do with that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003391static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00003392 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3393 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003394 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00003395
Bob Wilson9f3f0612010-04-17 05:30:19 +00003396 // This function is only supposed to be called for i64 types, either as the
3397 // source or destination of the bit convert.
3398 EVT SrcVT = Op.getValueType();
3399 EVT DstVT = N->getValueType(0);
3400 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003401 "ExpandBITCAST called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003402
Bob Wilson9f3f0612010-04-17 05:30:19 +00003403 // Turn i64->f64 into VMOVDRR.
3404 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003405 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3406 DAG.getConstant(0, MVT::i32));
3407 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3408 DAG.getConstant(1, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003409 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilson1114f562010-06-11 22:45:25 +00003410 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00003411 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003412
Jim Grosbache5165492009-11-09 00:11:35 +00003413 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00003414 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
3415 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
3416 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
3417 // Merge the pieces into a single i64 value.
3418 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
3419 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003420
Bob Wilson9f3f0612010-04-17 05:30:19 +00003421 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00003422}
3423
Bob Wilson5bafff32009-06-22 23:27:02 +00003424/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003425/// Zero vectors are used to represent vector negation and in those cases
3426/// will be implemented with the NEON VNEG instruction. However, VNEG does
3427/// not support i64 elements, so sometimes the zero vectors will need to be
3428/// explicitly constructed. Regardless, use a canonical VMOV to create the
3429/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00003430static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003431 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00003432 // The canonical modified immediate encoding of a zero vector is....0!
3433 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
3434 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
3435 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003436 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00003437}
3438
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003439/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
3440/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003441SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
3442 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003443 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3444 EVT VT = Op.getValueType();
3445 unsigned VTBits = VT.getSizeInBits();
3446 DebugLoc dl = Op.getDebugLoc();
3447 SDValue ShOpLo = Op.getOperand(0);
3448 SDValue ShOpHi = Op.getOperand(1);
3449 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003450 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003451 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003452
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003453 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
3454
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003455 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3456 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3457 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
3458 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3459 DAG.getConstant(VTBits, MVT::i32));
3460 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
3461 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003462 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003463
3464 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3465 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003466 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003467 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003468 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00003469 CCR, Cmp);
3470
3471 SDValue Ops[2] = { Lo, Hi };
3472 return DAG.getMergeValues(Ops, 2, dl);
3473}
3474
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003475/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
3476/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00003477SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
3478 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003479 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3480 EVT VT = Op.getValueType();
3481 unsigned VTBits = VT.getSizeInBits();
3482 DebugLoc dl = Op.getDebugLoc();
3483 SDValue ShOpLo = Op.getOperand(0);
3484 SDValue ShOpHi = Op.getOperand(1);
3485 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00003486 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003487
3488 assert(Op.getOpcode() == ISD::SHL_PARTS);
3489 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3490 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3491 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
3492 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3493 DAG.getConstant(VTBits, MVT::i32));
3494 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
3495 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
3496
3497 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
3498 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3499 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00003500 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003501 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00003502 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00003503 CCR, Cmp);
3504
3505 SDValue Ops[2] = { Lo, Hi };
3506 return DAG.getMergeValues(Ops, 2, dl);
3507}
3508
Jim Grosbach4725ca72010-09-08 03:54:02 +00003509SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00003510 SelectionDAG &DAG) const {
3511 // The rounding mode is in bits 23:22 of the FPSCR.
3512 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
3513 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
3514 // so that the shift + and get folded into a bitfield extract.
3515 DebugLoc dl = Op.getDebugLoc();
3516 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
3517 DAG.getConstant(Intrinsic::arm_get_fpscr,
3518 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003519 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00003520 DAG.getConstant(1U << 22, MVT::i32));
3521 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
3522 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00003523 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00003524 DAG.getConstant(3, MVT::i32));
3525}
3526
Jim Grosbach3482c802010-01-18 19:58:49 +00003527static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
3528 const ARMSubtarget *ST) {
3529 EVT VT = N->getValueType(0);
3530 DebugLoc dl = N->getDebugLoc();
3531
3532 if (!ST->hasV6T2Ops())
3533 return SDValue();
3534
3535 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
3536 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
3537}
3538
Bob Wilson5bafff32009-06-22 23:27:02 +00003539static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
3540 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003541 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003542 DebugLoc dl = N->getDebugLoc();
3543
Bob Wilsond5448bb2010-11-18 21:16:28 +00003544 if (!VT.isVector())
3545 return SDValue();
3546
Bob Wilson5bafff32009-06-22 23:27:02 +00003547 // Lower vector shifts on NEON to use VSHL.
Bob Wilsond5448bb2010-11-18 21:16:28 +00003548 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003549
Bob Wilsond5448bb2010-11-18 21:16:28 +00003550 // Left shifts translate directly to the vshiftu intrinsic.
3551 if (N->getOpcode() == ISD::SHL)
Bob Wilson5bafff32009-06-22 23:27:02 +00003552 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilsond5448bb2010-11-18 21:16:28 +00003553 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
3554 N->getOperand(0), N->getOperand(1));
3555
3556 assert((N->getOpcode() == ISD::SRA ||
3557 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
3558
3559 // NEON uses the same intrinsics for both left and right shifts. For
3560 // right shifts, the shift amounts are negative, so negate the vector of
3561 // shift amounts.
3562 EVT ShiftVT = N->getOperand(1).getValueType();
3563 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
3564 getZeroVector(ShiftVT, DAG, dl),
3565 N->getOperand(1));
3566 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
3567 Intrinsic::arm_neon_vshifts :
3568 Intrinsic::arm_neon_vshiftu);
3569 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
3570 DAG.getConstant(vshiftInt, MVT::i32),
3571 N->getOperand(0), NegatedCount);
3572}
3573
3574static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
3575 const ARMSubtarget *ST) {
3576 EVT VT = N->getValueType(0);
3577 DebugLoc dl = N->getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003578
Eli Friedmance392eb2009-08-22 03:13:10 +00003579 // We can get here for a node like i32 = ISD::SHL i32, i64
3580 if (VT != MVT::i64)
3581 return SDValue();
3582
3583 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00003584 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00003585
Chris Lattner27a6c732007-11-24 07:07:01 +00003586 // We only lower SRA, SRL of 1 here, all others use generic lowering.
3587 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003588 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00003589 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003590
Chris Lattner27a6c732007-11-24 07:07:01 +00003591 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00003592 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003593
Chris Lattner27a6c732007-11-24 07:07:01 +00003594 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00003595 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003596 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00003597 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003598 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003599
Chris Lattner27a6c732007-11-24 07:07:01 +00003600 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
3601 // captures the result into a carry flag.
3602 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003603 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003604
Chris Lattner27a6c732007-11-24 07:07:01 +00003605 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00003606 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003607
Chris Lattner27a6c732007-11-24 07:07:01 +00003608 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003609 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00003610}
3611
Bob Wilson5bafff32009-06-22 23:27:02 +00003612static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
3613 SDValue TmpOp0, TmpOp1;
3614 bool Invert = false;
3615 bool Swap = false;
3616 unsigned Opc = 0;
3617
3618 SDValue Op0 = Op.getOperand(0);
3619 SDValue Op1 = Op.getOperand(1);
3620 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003621 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003622 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3623 DebugLoc dl = Op.getDebugLoc();
3624
3625 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
3626 switch (SetCCOpcode) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00003627 default: llvm_unreachable("Illegal FP comparison");
Bob Wilson5bafff32009-06-22 23:27:02 +00003628 case ISD::SETUNE:
3629 case ISD::SETNE: Invert = true; // Fallthrough
3630 case ISD::SETOEQ:
3631 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3632 case ISD::SETOLT:
3633 case ISD::SETLT: Swap = true; // Fallthrough
3634 case ISD::SETOGT:
3635 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3636 case ISD::SETOLE:
3637 case ISD::SETLE: Swap = true; // Fallthrough
3638 case ISD::SETOGE:
3639 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3640 case ISD::SETUGE: Swap = true; // Fallthrough
3641 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3642 case ISD::SETUGT: Swap = true; // Fallthrough
3643 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3644 case ISD::SETUEQ: Invert = true; // Fallthrough
3645 case ISD::SETONE:
3646 // Expand this to (OLT | OGT).
3647 TmpOp0 = Op0;
3648 TmpOp1 = Op1;
3649 Opc = ISD::OR;
3650 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3651 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3652 break;
3653 case ISD::SETUO: Invert = true; // Fallthrough
3654 case ISD::SETO:
3655 // Expand this to (OLT | OGE).
3656 TmpOp0 = Op0;
3657 TmpOp1 = Op1;
3658 Opc = ISD::OR;
3659 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3660 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3661 break;
3662 }
3663 } else {
3664 // Integer comparisons.
3665 switch (SetCCOpcode) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00003666 default: llvm_unreachable("Illegal integer comparison");
Bob Wilson5bafff32009-06-22 23:27:02 +00003667 case ISD::SETNE: Invert = true;
3668 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3669 case ISD::SETLT: Swap = true;
3670 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3671 case ISD::SETLE: Swap = true;
3672 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3673 case ISD::SETULT: Swap = true;
3674 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3675 case ISD::SETULE: Swap = true;
3676 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3677 }
3678
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003679 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003680 if (Opc == ARMISD::VCEQ) {
3681
3682 SDValue AndOp;
3683 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3684 AndOp = Op0;
3685 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3686 AndOp = Op1;
3687
3688 // Ignore bitconvert.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003689 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00003690 AndOp = AndOp.getOperand(0);
3691
3692 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3693 Opc = ARMISD::VTST;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003694 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
3695 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson5bafff32009-06-22 23:27:02 +00003696 Invert = !Invert;
3697 }
3698 }
3699 }
3700
3701 if (Swap)
3702 std::swap(Op0, Op1);
3703
Owen Andersonc24cb352010-11-08 23:21:22 +00003704 // If one of the operands is a constant vector zero, attempt to fold the
3705 // comparison to a specialized compare-against-zero form.
3706 SDValue SingleOp;
3707 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3708 SingleOp = Op0;
3709 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
3710 if (Opc == ARMISD::VCGE)
3711 Opc = ARMISD::VCLEZ;
3712 else if (Opc == ARMISD::VCGT)
3713 Opc = ARMISD::VCLTZ;
3714 SingleOp = Op1;
3715 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003716
Owen Andersonc24cb352010-11-08 23:21:22 +00003717 SDValue Result;
3718 if (SingleOp.getNode()) {
3719 switch (Opc) {
3720 case ARMISD::VCEQ:
3721 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
3722 case ARMISD::VCGE:
3723 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
3724 case ARMISD::VCLEZ:
3725 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
3726 case ARMISD::VCGT:
3727 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
3728 case ARMISD::VCLTZ:
3729 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
3730 default:
3731 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3732 }
3733 } else {
3734 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3735 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003736
3737 if (Invert)
3738 Result = DAG.getNOT(dl, Result, VT);
3739
3740 return Result;
3741}
3742
Bob Wilsond3c42842010-06-14 22:19:57 +00003743/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3744/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003745/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003746static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3747 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003748 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003749 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003750
Bob Wilson827b2102010-06-15 19:05:35 +00003751 // SplatBitSize is set to the smallest size that splats the vector, so a
3752 // zero vector will always have SplatBitSize == 8. However, NEON modified
3753 // immediate instructions others than VMOV do not support the 8-bit encoding
3754 // of a zero vector, and the default encoding of zero is supposed to be the
3755 // 32-bit version.
3756 if (SplatBits == 0)
3757 SplatBitSize = 32;
3758
Bob Wilson5bafff32009-06-22 23:27:02 +00003759 switch (SplatBitSize) {
3760 case 8:
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003761 if (type != VMOVModImm)
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003762 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003763 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003764 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003765 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003766 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003767 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003768 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003769
3770 case 16:
3771 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003772 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003773 if ((SplatBits & ~0xff) == 0) {
3774 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003775 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003776 Imm = SplatBits;
3777 break;
3778 }
3779 if ((SplatBits & ~0xff00) == 0) {
3780 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003781 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003782 Imm = SplatBits >> 8;
3783 break;
3784 }
3785 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003786
3787 case 32:
3788 // NEON's 32-bit VMOV supports splat values where:
3789 // * only one byte is nonzero, or
3790 // * the least significant byte is 0xff and the second byte is nonzero, or
3791 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003792 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003793 if ((SplatBits & ~0xff) == 0) {
3794 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003795 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003796 Imm = SplatBits;
3797 break;
3798 }
3799 if ((SplatBits & ~0xff00) == 0) {
3800 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003801 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003802 Imm = SplatBits >> 8;
3803 break;
3804 }
3805 if ((SplatBits & ~0xff0000) == 0) {
3806 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003807 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003808 Imm = SplatBits >> 16;
3809 break;
3810 }
3811 if ((SplatBits & ~0xff000000) == 0) {
3812 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003813 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003814 Imm = SplatBits >> 24;
3815 break;
3816 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003817
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003818 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
3819 if (type == OtherModImm) return SDValue();
3820
Bob Wilson5bafff32009-06-22 23:27:02 +00003821 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003822 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3823 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003824 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003825 Imm = SplatBits >> 8;
3826 SplatBits |= 0xff;
3827 break;
3828 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003829
3830 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003831 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3832 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003833 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003834 Imm = SplatBits >> 16;
3835 SplatBits |= 0xffff;
3836 break;
3837 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003838
3839 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3840 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3841 // VMOV.I32. A (very) minor optimization would be to replicate the value
3842 // and fall through here to test for a valid 64-bit splat. But, then the
3843 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003844 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003845
3846 case 64: {
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003847 if (type != VMOVModImm)
Bob Wilson827b2102010-06-15 19:05:35 +00003848 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003849 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003850 uint64_t BitMask = 0xff;
3851 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003852 unsigned ImmMask = 1;
3853 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003854 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003855 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003856 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003857 Imm |= ImmMask;
3858 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003859 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003860 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003861 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003862 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003863 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003864 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003865 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003866 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003867 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003868 break;
3869 }
3870
Bob Wilson1a913ed2010-06-11 21:34:50 +00003871 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003872 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003873 }
3874
Bob Wilsoncba270d2010-07-13 21:16:48 +00003875 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3876 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003877}
3878
Lang Hamesc0a9f822012-03-29 21:56:11 +00003879SDValue ARMTargetLowering::LowerConstantFP(SDValue Op, SelectionDAG &DAG,
3880 const ARMSubtarget *ST) const {
3881 if (!ST->useNEONForSinglePrecisionFP() || !ST->hasVFP3() || ST->hasD16())
3882 return SDValue();
3883
3884 ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Op);
3885 assert(Op.getValueType() == MVT::f32 &&
3886 "ConstantFP custom lowering should only occur for f32.");
3887
3888 // Try splatting with a VMOV.f32...
3889 APFloat FPVal = CFP->getValueAPF();
3890 int ImmVal = ARM_AM::getFP32Imm(FPVal);
3891 if (ImmVal != -1) {
3892 DebugLoc DL = Op.getDebugLoc();
3893 SDValue NewVal = DAG.getTargetConstant(ImmVal, MVT::i32);
3894 SDValue VecConstant = DAG.getNode(ARMISD::VMOVFPIMM, DL, MVT::v2f32,
3895 NewVal);
3896 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecConstant,
3897 DAG.getConstant(0, MVT::i32));
3898 }
3899
3900 // If that fails, try a VMOV.i32
3901 EVT VMovVT;
3902 unsigned iVal = FPVal.bitcastToAPInt().getZExtValue();
3903 SDValue NewVal = isNEONModifiedImm(iVal, 0, 32, DAG, VMovVT, false,
3904 VMOVModImm);
3905 if (NewVal != SDValue()) {
3906 DebugLoc DL = Op.getDebugLoc();
3907 SDValue VecConstant = DAG.getNode(ARMISD::VMOVIMM, DL, VMovVT,
3908 NewVal);
3909 SDValue VecFConstant = DAG.getNode(ISD::BITCAST, DL, MVT::v2f32,
3910 VecConstant);
3911 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecFConstant,
3912 DAG.getConstant(0, MVT::i32));
3913 }
3914
3915 // Finally, try a VMVN.i32
3916 NewVal = isNEONModifiedImm(~iVal & 0xffffffff, 0, 32, DAG, VMovVT, false,
3917 VMVNModImm);
3918 if (NewVal != SDValue()) {
3919 DebugLoc DL = Op.getDebugLoc();
3920 SDValue VecConstant = DAG.getNode(ARMISD::VMVNIMM, DL, VMovVT, NewVal);
3921 SDValue VecFConstant = DAG.getNode(ISD::BITCAST, DL, MVT::v2f32,
3922 VecConstant);
3923 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecFConstant,
3924 DAG.getConstant(0, MVT::i32));
3925 }
3926
3927 return SDValue();
3928}
3929
Quentin Colombet43934ae2012-11-02 21:32:17 +00003930// check if an VEXT instruction can handle the shuffle mask when the
3931// vector sources of the shuffle are the same.
3932static bool isSingletonVEXTMask(ArrayRef<int> M, EVT VT, unsigned &Imm) {
3933 unsigned NumElts = VT.getVectorNumElements();
3934
3935 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3936 if (M[0] < 0)
3937 return false;
3938
3939 Imm = M[0];
3940
3941 // If this is a VEXT shuffle, the immediate value is the index of the first
3942 // element. The other shuffle indices must be the successive elements after
3943 // the first one.
3944 unsigned ExpectedElt = Imm;
3945 for (unsigned i = 1; i < NumElts; ++i) {
3946 // Increment the expected index. If it wraps around, just follow it
3947 // back to index zero and keep going.
3948 ++ExpectedElt;
3949 if (ExpectedElt == NumElts)
3950 ExpectedElt = 0;
3951
3952 if (M[i] < 0) continue; // ignore UNDEF indices
3953 if (ExpectedElt != static_cast<unsigned>(M[i]))
3954 return false;
3955 }
3956
3957 return true;
3958}
3959
Lang Hamesc0a9f822012-03-29 21:56:11 +00003960
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003961static bool isVEXTMask(ArrayRef<int> M, EVT VT,
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003962 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003963 unsigned NumElts = VT.getVectorNumElements();
3964 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003965
3966 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3967 if (M[0] < 0)
3968 return false;
3969
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003970 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003971
3972 // If this is a VEXT shuffle, the immediate value is the index of the first
3973 // element. The other shuffle indices must be the successive elements after
3974 // the first one.
3975 unsigned ExpectedElt = Imm;
3976 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003977 // Increment the expected index. If it wraps around, it may still be
3978 // a VEXT but the source vectors must be swapped.
3979 ExpectedElt += 1;
3980 if (ExpectedElt == NumElts * 2) {
3981 ExpectedElt = 0;
3982 ReverseVEXT = true;
3983 }
3984
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003985 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003986 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003987 return false;
3988 }
3989
3990 // Adjust the index value if the source operands will be swapped.
3991 if (ReverseVEXT)
3992 Imm -= NumElts;
3993
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003994 return true;
3995}
3996
Bob Wilson8bb9e482009-07-26 00:39:34 +00003997/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3998/// instruction with the specified blocksize. (The order of the elements
3999/// within each block of the vector is reversed.)
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004000static bool isVREVMask(ArrayRef<int> M, EVT VT, unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00004001 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
4002 "Only possible block sizes for VREV are: 16, 32, 64");
4003
Bob Wilson8bb9e482009-07-26 00:39:34 +00004004 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00004005 if (EltSz == 64)
4006 return false;
4007
4008 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004009 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004010 // If the first shuffle index is UNDEF, be optimistic.
4011 if (M[0] < 0)
4012 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004013
4014 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
4015 return false;
4016
4017 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004018 if (M[i] < 0) continue; // ignore UNDEF indices
4019 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00004020 return false;
4021 }
4022
4023 return true;
4024}
4025
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004026static bool isVTBLMask(ArrayRef<int> M, EVT VT) {
Bill Wendling0d4c9d92011-03-15 21:15:20 +00004027 // We can handle <8 x i8> vector shuffles. If the index in the mask is out of
4028 // range, then 0 is placed into the resulting vector. So pretty much any mask
4029 // of 8 elements can work here.
4030 return VT == MVT::v8i8 && M.size() == 8;
4031}
4032
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004033static bool isVTRNMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00004034 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4035 if (EltSz == 64)
4036 return false;
4037
Bob Wilsonc692cb72009-08-21 20:54:19 +00004038 unsigned NumElts = VT.getVectorNumElements();
4039 WhichResult = (M[0] == 0 ? 0 : 1);
4040 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004041 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
4042 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00004043 return false;
4044 }
4045 return true;
4046}
4047
Bob Wilson324f4f12009-12-03 06:40:55 +00004048/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
4049/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4050/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004051static bool isVTRN_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson324f4f12009-12-03 06:40:55 +00004052 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4053 if (EltSz == 64)
4054 return false;
4055
4056 unsigned NumElts = VT.getVectorNumElements();
4057 WhichResult = (M[0] == 0 ? 0 : 1);
4058 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004059 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
4060 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00004061 return false;
4062 }
4063 return true;
4064}
4065
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004066static bool isVUZPMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00004067 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4068 if (EltSz == 64)
4069 return false;
4070
Bob Wilsonc692cb72009-08-21 20:54:19 +00004071 unsigned NumElts = VT.getVectorNumElements();
4072 WhichResult = (M[0] == 0 ? 0 : 1);
4073 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004074 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00004075 if ((unsigned) M[i] != 2 * i + WhichResult)
4076 return false;
4077 }
4078
4079 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00004080 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00004081 return false;
4082
4083 return true;
4084}
4085
Bob Wilson324f4f12009-12-03 06:40:55 +00004086/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
4087/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4088/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004089static bool isVUZP_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson324f4f12009-12-03 06:40:55 +00004090 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4091 if (EltSz == 64)
4092 return false;
4093
4094 unsigned Half = VT.getVectorNumElements() / 2;
4095 WhichResult = (M[0] == 0 ? 0 : 1);
4096 for (unsigned j = 0; j != 2; ++j) {
4097 unsigned Idx = WhichResult;
4098 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004099 int MIdx = M[i + j * Half];
4100 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00004101 return false;
4102 Idx += 2;
4103 }
4104 }
4105
4106 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
4107 if (VT.is64BitVector() && EltSz == 32)
4108 return false;
4109
4110 return true;
4111}
4112
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004113static bool isVZIPMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00004114 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4115 if (EltSz == 64)
4116 return false;
4117
Bob Wilsonc692cb72009-08-21 20:54:19 +00004118 unsigned NumElts = VT.getVectorNumElements();
4119 WhichResult = (M[0] == 0 ? 0 : 1);
4120 unsigned Idx = WhichResult * NumElts / 2;
4121 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004122 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
4123 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00004124 return false;
4125 Idx += 1;
4126 }
4127
4128 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00004129 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00004130 return false;
4131
4132 return true;
4133}
4134
Bob Wilson324f4f12009-12-03 06:40:55 +00004135/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
4136/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4137/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004138static bool isVZIP_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson324f4f12009-12-03 06:40:55 +00004139 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4140 if (EltSz == 64)
4141 return false;
4142
4143 unsigned NumElts = VT.getVectorNumElements();
4144 WhichResult = (M[0] == 0 ? 0 : 1);
4145 unsigned Idx = WhichResult * NumElts / 2;
4146 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00004147 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
4148 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00004149 return false;
4150 Idx += 1;
4151 }
4152
4153 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
4154 if (VT.is64BitVector() && EltSz == 32)
4155 return false;
4156
4157 return true;
4158}
4159
Dale Johannesenf630c712010-07-29 20:10:08 +00004160// If N is an integer constant that can be moved into a register in one
4161// instruction, return an SDValue of such a constant (will become a MOV
4162// instruction). Otherwise return null.
4163static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
4164 const ARMSubtarget *ST, DebugLoc dl) {
4165 uint64_t Val;
4166 if (!isa<ConstantSDNode>(N))
4167 return SDValue();
4168 Val = cast<ConstantSDNode>(N)->getZExtValue();
4169
4170 if (ST->isThumb1Only()) {
4171 if (Val <= 255 || ~Val <= 255)
4172 return DAG.getConstant(Val, MVT::i32);
4173 } else {
4174 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
4175 return DAG.getConstant(Val, MVT::i32);
4176 }
4177 return SDValue();
4178}
4179
Bob Wilson5bafff32009-06-22 23:27:02 +00004180// If this is a case we can't handle, return null and let the default
4181// expansion code take care of it.
Bob Wilson11a1dff2011-01-07 21:37:30 +00004182SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
4183 const ARMSubtarget *ST) const {
Bob Wilsond06791f2009-08-13 01:57:47 +00004184 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00004185 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004186 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004187
4188 APInt SplatBits, SplatUndef;
4189 unsigned SplatBitSize;
4190 bool HasAnyUndefs;
4191 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00004192 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00004193 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00004194 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00004195 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00004196 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004197 DAG, VmovVT, VT.is128BitVector(),
4198 VMOVModImm);
Bob Wilsoncba270d2010-07-13 21:16:48 +00004199 if (Val.getNode()) {
4200 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004201 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsoncba270d2010-07-13 21:16:48 +00004202 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004203
4204 // Try an immediate VMVN.
Eli Friedman8e4d0422011-10-13 22:40:23 +00004205 uint64_t NegatedImm = (~SplatBits).getZExtValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004206 Val = isNEONModifiedImm(NegatedImm,
4207 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004208 DAG, VmovVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004209 VMVNModImm);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004210 if (Val.getNode()) {
4211 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004212 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004213 }
Evan Chengeaa192a2011-11-15 02:12:34 +00004214
4215 // Use vmov.f32 to materialize other v2f32 and v4f32 splats.
Eli Friedman2f21e8c2011-12-15 22:56:53 +00004216 if ((VT == MVT::v2f32 || VT == MVT::v4f32) && SplatBitSize == 32) {
Eli Friedmaneffab8f2011-12-09 23:54:42 +00004217 int ImmVal = ARM_AM::getFP32Imm(SplatBits);
Evan Chengeaa192a2011-11-15 02:12:34 +00004218 if (ImmVal != -1) {
4219 SDValue Val = DAG.getTargetConstant(ImmVal, MVT::i32);
4220 return DAG.getNode(ARMISD::VMOVFPIMM, dl, VT, Val);
4221 }
4222 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00004223 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00004224 }
4225
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004226 // Scan through the operands to see if only one value is used.
James Molloyba8562a2012-09-06 09:55:02 +00004227 //
4228 // As an optimisation, even if more than one value is used it may be more
4229 // profitable to splat with one value then change some lanes.
4230 //
4231 // Heuristically we decide to do this if the vector has a "dominant" value,
4232 // defined as splatted to more than half of the lanes.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004233 unsigned NumElts = VT.getVectorNumElements();
4234 bool isOnlyLowElement = true;
4235 bool usesOnlyOneValue = true;
James Molloyba8562a2012-09-06 09:55:02 +00004236 bool hasDominantValue = false;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004237 bool isConstant = true;
James Molloyba8562a2012-09-06 09:55:02 +00004238
4239 // Map of the number of times a particular SDValue appears in the
4240 // element list.
James Molloy95154342012-09-06 10:32:08 +00004241 DenseMap<SDValue, unsigned> ValueCounts;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004242 SDValue Value;
4243 for (unsigned i = 0; i < NumElts; ++i) {
4244 SDValue V = Op.getOperand(i);
4245 if (V.getOpcode() == ISD::UNDEF)
4246 continue;
4247 if (i > 0)
4248 isOnlyLowElement = false;
4249 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
4250 isConstant = false;
4251
James Molloyba8562a2012-09-06 09:55:02 +00004252 ValueCounts.insert(std::make_pair(V, 0));
James Molloy95154342012-09-06 10:32:08 +00004253 unsigned &Count = ValueCounts[V];
James Molloyba8562a2012-09-06 09:55:02 +00004254
4255 // Is this value dominant? (takes up more than half of the lanes)
4256 if (++Count > (NumElts / 2)) {
4257 hasDominantValue = true;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004258 Value = V;
James Molloyba8562a2012-09-06 09:55:02 +00004259 }
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004260 }
James Molloyba8562a2012-09-06 09:55:02 +00004261 if (ValueCounts.size() != 1)
4262 usesOnlyOneValue = false;
4263 if (!Value.getNode() && ValueCounts.size() > 0)
4264 Value = ValueCounts.begin()->first;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004265
James Molloyba8562a2012-09-06 09:55:02 +00004266 if (ValueCounts.size() == 0)
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004267 return DAG.getUNDEF(VT);
4268
4269 if (isOnlyLowElement)
4270 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
4271
Dale Johannesenf630c712010-07-29 20:10:08 +00004272 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4273
Dale Johannesen575cd142010-10-19 20:00:17 +00004274 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
4275 // i32 and try again.
James Molloyba8562a2012-09-06 09:55:02 +00004276 if (hasDominantValue && EltSize <= 32) {
4277 if (!isConstant) {
4278 SDValue N;
4279
4280 // If we are VDUPing a value that comes directly from a vector, that will
4281 // cause an unnecessary move to and from a GPR, where instead we could
4282 // just use VDUPLANE.
Silviu Barangabb1078e2012-10-15 09:41:32 +00004283 if (Value->getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4284 // We need to create a new undef vector to use for the VDUPLANE if the
4285 // size of the vector from which we get the value is different than the
4286 // size of the vector that we need to create. We will insert the element
4287 // such that the register coalescer will remove unnecessary copies.
4288 if (VT != Value->getOperand(0).getValueType()) {
4289 ConstantSDNode *constIndex;
4290 constIndex = dyn_cast<ConstantSDNode>(Value->getOperand(1));
4291 assert(constIndex && "The index is not a constant!");
4292 unsigned index = constIndex->getAPIntValue().getLimitedValue() %
4293 VT.getVectorNumElements();
4294 N = DAG.getNode(ARMISD::VDUPLANE, dl, VT,
4295 DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, DAG.getUNDEF(VT),
4296 Value, DAG.getConstant(index, MVT::i32)),
4297 DAG.getConstant(index, MVT::i32));
4298 } else {
4299 N = DAG.getNode(ARMISD::VDUPLANE, dl, VT,
James Molloyba8562a2012-09-06 09:55:02 +00004300 Value->getOperand(0), Value->getOperand(1));
Silviu Barangabb1078e2012-10-15 09:41:32 +00004301 }
4302 }
James Molloyba8562a2012-09-06 09:55:02 +00004303 else
4304 N = DAG.getNode(ARMISD::VDUP, dl, VT, Value);
4305
4306 if (!usesOnlyOneValue) {
4307 // The dominant value was splatted as 'N', but we now have to insert
4308 // all differing elements.
4309 for (unsigned I = 0; I < NumElts; ++I) {
4310 if (Op.getOperand(I) == Value)
4311 continue;
4312 SmallVector<SDValue, 3> Ops;
4313 Ops.push_back(N);
4314 Ops.push_back(Op.getOperand(I));
4315 Ops.push_back(DAG.getConstant(I, MVT::i32));
4316 N = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, &Ops[0], 3);
4317 }
4318 }
4319 return N;
4320 }
Dale Johannesen575cd142010-10-19 20:00:17 +00004321 if (VT.getVectorElementType().isFloatingPoint()) {
4322 SmallVector<SDValue, 8> Ops;
4323 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004324 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen575cd142010-10-19 20:00:17 +00004325 Op.getOperand(i)));
Nate Begemanbf5be262010-11-10 21:35:41 +00004326 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
4327 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00004328 Val = LowerBUILD_VECTOR(Val, DAG, ST);
4329 if (Val.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004330 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00004331 }
James Molloyba8562a2012-09-06 09:55:02 +00004332 if (usesOnlyOneValue) {
4333 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
4334 if (isConstant && Val.getNode())
4335 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
4336 }
Dale Johannesenf630c712010-07-29 20:10:08 +00004337 }
4338
4339 // If all elements are constants and the case above didn't get hit, fall back
4340 // to the default expansion, which will generate a load from the constant
4341 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004342 if (isConstant)
4343 return SDValue();
4344
Bob Wilson11a1dff2011-01-07 21:37:30 +00004345 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
4346 if (NumElts >= 4) {
4347 SDValue shuffle = ReconstructShuffle(Op, DAG);
4348 if (shuffle != SDValue())
4349 return shuffle;
4350 }
4351
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004352 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004353 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
4354 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004355 if (EltSize >= 32) {
4356 // Do the expansion with floating-point types, since that is what the VFP
4357 // registers are defined to use, and since i64 is not legal.
4358 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4359 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004360 SmallVector<SDValue, 8> Ops;
4361 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004362 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004363 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004364 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004365 }
4366
4367 return SDValue();
4368}
4369
Bob Wilson11a1dff2011-01-07 21:37:30 +00004370// Gather data to see if the operation can be modelled as a
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004371// shuffle in combination with VEXTs.
Eric Christopher41262da2011-01-14 23:50:53 +00004372SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
4373 SelectionDAG &DAG) const {
Bob Wilson11a1dff2011-01-07 21:37:30 +00004374 DebugLoc dl = Op.getDebugLoc();
4375 EVT VT = Op.getValueType();
4376 unsigned NumElts = VT.getVectorNumElements();
4377
4378 SmallVector<SDValue, 2> SourceVecs;
4379 SmallVector<unsigned, 2> MinElts;
4380 SmallVector<unsigned, 2> MaxElts;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004381
Bob Wilson11a1dff2011-01-07 21:37:30 +00004382 for (unsigned i = 0; i < NumElts; ++i) {
4383 SDValue V = Op.getOperand(i);
4384 if (V.getOpcode() == ISD::UNDEF)
4385 continue;
4386 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
4387 // A shuffle can only come from building a vector from various
4388 // elements of other vectors.
4389 return SDValue();
Eli Friedman46995fa2011-10-14 23:58:49 +00004390 } else if (V.getOperand(0).getValueType().getVectorElementType() !=
4391 VT.getVectorElementType()) {
4392 // This code doesn't know how to handle shuffles where the vector
4393 // element types do not match (this happens because type legalization
4394 // promotes the return type of EXTRACT_VECTOR_ELT).
4395 // FIXME: It might be appropriate to extend this code to handle
4396 // mismatched types.
4397 return SDValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00004398 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004399
Bob Wilson11a1dff2011-01-07 21:37:30 +00004400 // Record this extraction against the appropriate vector if possible...
4401 SDValue SourceVec = V.getOperand(0);
Jim Grosbach24220472012-07-25 17:02:47 +00004402 // If the element number isn't a constant, we can't effectively
4403 // analyze what's going on.
4404 if (!isa<ConstantSDNode>(V.getOperand(1)))
4405 return SDValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00004406 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
4407 bool FoundSource = false;
4408 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
4409 if (SourceVecs[j] == SourceVec) {
4410 if (MinElts[j] > EltNo)
4411 MinElts[j] = EltNo;
4412 if (MaxElts[j] < EltNo)
4413 MaxElts[j] = EltNo;
4414 FoundSource = true;
4415 break;
4416 }
4417 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004418
Bob Wilson11a1dff2011-01-07 21:37:30 +00004419 // Or record a new source if not...
4420 if (!FoundSource) {
4421 SourceVecs.push_back(SourceVec);
4422 MinElts.push_back(EltNo);
4423 MaxElts.push_back(EltNo);
4424 }
4425 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004426
Bob Wilson11a1dff2011-01-07 21:37:30 +00004427 // Currently only do something sane when at most two source vectors
4428 // involved.
4429 if (SourceVecs.size() > 2)
4430 return SDValue();
4431
4432 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
4433 int VEXTOffsets[2] = {0, 0};
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004434
Bob Wilson11a1dff2011-01-07 21:37:30 +00004435 // This loop extracts the usage patterns of the source vectors
4436 // and prepares appropriate SDValues for a shuffle if possible.
4437 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
4438 if (SourceVecs[i].getValueType() == VT) {
4439 // No VEXT necessary
4440 ShuffleSrcs[i] = SourceVecs[i];
4441 VEXTOffsets[i] = 0;
4442 continue;
4443 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
4444 // It probably isn't worth padding out a smaller vector just to
4445 // break it down again in a shuffle.
4446 return SDValue();
4447 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004448
Bob Wilson11a1dff2011-01-07 21:37:30 +00004449 // Since only 64-bit and 128-bit vectors are legal on ARM and
4450 // we've eliminated the other cases...
Bob Wilson70f85732011-01-07 23:40:46 +00004451 assert(SourceVecs[i].getValueType().getVectorNumElements() == 2*NumElts &&
4452 "unexpected vector sizes in ReconstructShuffle");
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004453
Bob Wilson11a1dff2011-01-07 21:37:30 +00004454 if (MaxElts[i] - MinElts[i] >= NumElts) {
4455 // Span too large for a VEXT to cope
4456 return SDValue();
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004457 }
4458
Bob Wilson11a1dff2011-01-07 21:37:30 +00004459 if (MinElts[i] >= NumElts) {
4460 // The extraction can just take the second half
4461 VEXTOffsets[i] = NumElts;
Eric Christopher41262da2011-01-14 23:50:53 +00004462 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4463 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004464 DAG.getIntPtrConstant(NumElts));
4465 } else if (MaxElts[i] < NumElts) {
4466 // The extraction can just take the first half
4467 VEXTOffsets[i] = 0;
Eric Christopher41262da2011-01-14 23:50:53 +00004468 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4469 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004470 DAG.getIntPtrConstant(0));
4471 } else {
4472 // An actual VEXT is needed
4473 VEXTOffsets[i] = MinElts[i];
Eric Christopher41262da2011-01-14 23:50:53 +00004474 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4475 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004476 DAG.getIntPtrConstant(0));
Eric Christopher41262da2011-01-14 23:50:53 +00004477 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
4478 SourceVecs[i],
Bob Wilson11a1dff2011-01-07 21:37:30 +00004479 DAG.getIntPtrConstant(NumElts));
4480 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
4481 DAG.getConstant(VEXTOffsets[i], MVT::i32));
4482 }
4483 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004484
Bob Wilson11a1dff2011-01-07 21:37:30 +00004485 SmallVector<int, 8> Mask;
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004486
Bob Wilson11a1dff2011-01-07 21:37:30 +00004487 for (unsigned i = 0; i < NumElts; ++i) {
4488 SDValue Entry = Op.getOperand(i);
4489 if (Entry.getOpcode() == ISD::UNDEF) {
4490 Mask.push_back(-1);
4491 continue;
4492 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004493
Bob Wilson11a1dff2011-01-07 21:37:30 +00004494 SDValue ExtractVec = Entry.getOperand(0);
Eric Christopher41262da2011-01-14 23:50:53 +00004495 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i)
4496 .getOperand(1))->getSExtValue();
Bob Wilson11a1dff2011-01-07 21:37:30 +00004497 if (ExtractVec == SourceVecs[0]) {
4498 Mask.push_back(ExtractElt - VEXTOffsets[0]);
4499 } else {
4500 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
4501 }
4502 }
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004503
Bob Wilson11a1dff2011-01-07 21:37:30 +00004504 // Final check before we try to produce nonsense...
4505 if (isShuffleMaskLegal(Mask, VT))
Eric Christopher41262da2011-01-14 23:50:53 +00004506 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1],
4507 &Mask[0]);
Andrew Trick7fa75ce2011-01-19 02:26:13 +00004508
Bob Wilson11a1dff2011-01-07 21:37:30 +00004509 return SDValue();
4510}
4511
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004512/// isShuffleMaskLegal - Targets can use this to indicate that they only
4513/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4514/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4515/// are assumed to be legal.
4516bool
4517ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
4518 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004519 if (VT.getVectorNumElements() == 4 &&
4520 (VT.is128BitVector() || VT.is64BitVector())) {
4521 unsigned PFIndexes[4];
4522 for (unsigned i = 0; i != 4; ++i) {
4523 if (M[i] < 0)
4524 PFIndexes[i] = 8;
4525 else
4526 PFIndexes[i] = M[i];
4527 }
4528
4529 // Compute the index in the perfect shuffle table.
4530 unsigned PFTableIndex =
4531 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
4532 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4533 unsigned Cost = (PFEntry >> 30);
4534
4535 if (Cost <= 4)
4536 return true;
4537 }
4538
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004539 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00004540 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004541
Bob Wilson53dd2452010-06-07 23:53:38 +00004542 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4543 return (EltSize >= 32 ||
4544 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004545 isVREVMask(M, VT, 64) ||
4546 isVREVMask(M, VT, 32) ||
4547 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00004548 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
Bill Wendling0d4c9d92011-03-15 21:15:20 +00004549 isVTBLMask(M, VT) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00004550 isVTRNMask(M, VT, WhichResult) ||
4551 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00004552 isVZIPMask(M, VT, WhichResult) ||
4553 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
4554 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
4555 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004556}
4557
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004558/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4559/// the specified operations to build the shuffle.
4560static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
4561 SDValue RHS, SelectionDAG &DAG,
4562 DebugLoc dl) {
4563 unsigned OpNum = (PFEntry >> 26) & 0x0F;
4564 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
4565 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
4566
4567 enum {
4568 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
4569 OP_VREV,
4570 OP_VDUP0,
4571 OP_VDUP1,
4572 OP_VDUP2,
4573 OP_VDUP3,
4574 OP_VEXT1,
4575 OP_VEXT2,
4576 OP_VEXT3,
4577 OP_VUZPL, // VUZP, left result
4578 OP_VUZPR, // VUZP, right result
4579 OP_VZIPL, // VZIP, left result
4580 OP_VZIPR, // VZIP, right result
4581 OP_VTRNL, // VTRN, left result
4582 OP_VTRNR // VTRN, right result
4583 };
4584
4585 if (OpNum == OP_COPY) {
4586 if (LHSID == (1*9+2)*9+3) return LHS;
4587 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4588 return RHS;
4589 }
4590
4591 SDValue OpLHS, OpRHS;
4592 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4593 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
4594 EVT VT = OpLHS.getValueType();
4595
4596 switch (OpNum) {
4597 default: llvm_unreachable("Unknown shuffle opcode!");
4598 case OP_VREV:
Tanya Lattner2a8eb722011-05-18 06:42:21 +00004599 // VREV divides the vector in half and swaps within the half.
Tanya Lattnerdb282472011-05-18 21:44:54 +00004600 if (VT.getVectorElementType() == MVT::i32 ||
4601 VT.getVectorElementType() == MVT::f32)
Tanya Lattner2a8eb722011-05-18 06:42:21 +00004602 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
4603 // vrev <4 x i16> -> VREV32
4604 if (VT.getVectorElementType() == MVT::i16)
4605 return DAG.getNode(ARMISD::VREV32, dl, VT, OpLHS);
4606 // vrev <4 x i8> -> VREV16
4607 assert(VT.getVectorElementType() == MVT::i8);
4608 return DAG.getNode(ARMISD::VREV16, dl, VT, OpLHS);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004609 case OP_VDUP0:
4610 case OP_VDUP1:
4611 case OP_VDUP2:
4612 case OP_VDUP3:
4613 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004614 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004615 case OP_VEXT1:
4616 case OP_VEXT2:
4617 case OP_VEXT3:
4618 return DAG.getNode(ARMISD::VEXT, dl, VT,
4619 OpLHS, OpRHS,
4620 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
4621 case OP_VUZPL:
4622 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004623 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004624 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
4625 case OP_VZIPL:
4626 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004627 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004628 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
4629 case OP_VTRNL:
4630 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00004631 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4632 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004633 }
4634}
4635
Bill Wendling69a05a72011-03-14 23:02:38 +00004636static SDValue LowerVECTOR_SHUFFLEv8i8(SDValue Op,
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004637 ArrayRef<int> ShuffleMask,
Bill Wendling69a05a72011-03-14 23:02:38 +00004638 SelectionDAG &DAG) {
4639 // Check to see if we can use the VTBL instruction.
4640 SDValue V1 = Op.getOperand(0);
4641 SDValue V2 = Op.getOperand(1);
4642 DebugLoc DL = Op.getDebugLoc();
4643
4644 SmallVector<SDValue, 8> VTBLMask;
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004645 for (ArrayRef<int>::iterator
Bill Wendling69a05a72011-03-14 23:02:38 +00004646 I = ShuffleMask.begin(), E = ShuffleMask.end(); I != E; ++I)
4647 VTBLMask.push_back(DAG.getConstant(*I, MVT::i32));
4648
4649 if (V2.getNode()->getOpcode() == ISD::UNDEF)
4650 return DAG.getNode(ARMISD::VTBL1, DL, MVT::v8i8, V1,
4651 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4652 &VTBLMask[0], 8));
Bill Wendlinga24cb402011-03-15 20:47:26 +00004653
Owen Anderson76706012011-04-05 21:48:57 +00004654 return DAG.getNode(ARMISD::VTBL2, DL, MVT::v8i8, V1, V2,
Bill Wendlinga24cb402011-03-15 20:47:26 +00004655 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8,
4656 &VTBLMask[0], 8));
Bill Wendling69a05a72011-03-14 23:02:38 +00004657}
4658
Bob Wilson5bafff32009-06-22 23:27:02 +00004659static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004660 SDValue V1 = Op.getOperand(0);
4661 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00004662 DebugLoc dl = Op.getDebugLoc();
4663 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004664 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Bob Wilsond8e17572009-08-12 22:31:50 +00004665
Bob Wilson28865062009-08-13 02:13:04 +00004666 // Convert shuffles that are directly supported on NEON to target-specific
4667 // DAG nodes, instead of keeping them as shuffles and matching them again
4668 // during code selection. This is more efficient and avoids the possibility
4669 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00004670 // FIXME: floating-point vectors should be canonicalized to integer vectors
4671 // of the same time so that they get CSEd properly.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004672 ArrayRef<int> ShuffleMask = SVN->getMask();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00004673
Bob Wilson53dd2452010-06-07 23:53:38 +00004674 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4675 if (EltSize <= 32) {
4676 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
4677 int Lane = SVN->getSplatIndex();
4678 // If this is undef splat, generate it via "just" vdup, if possible.
4679 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00004680
Dan Gohman65fd6562011-11-03 21:49:52 +00004681 // Test if V1 is a SCALAR_TO_VECTOR.
Bob Wilson53dd2452010-06-07 23:53:38 +00004682 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4683 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
4684 }
Dan Gohman65fd6562011-11-03 21:49:52 +00004685 // Test if V1 is a BUILD_VECTOR which is equivalent to a SCALAR_TO_VECTOR
4686 // (and probably will turn into a SCALAR_TO_VECTOR once legalization
4687 // reaches it).
4688 if (Lane == 0 && V1.getOpcode() == ISD::BUILD_VECTOR &&
4689 !isa<ConstantSDNode>(V1.getOperand(0))) {
4690 bool IsScalarToVector = true;
4691 for (unsigned i = 1, e = V1.getNumOperands(); i != e; ++i)
4692 if (V1.getOperand(i).getOpcode() != ISD::UNDEF) {
4693 IsScalarToVector = false;
4694 break;
4695 }
4696 if (IsScalarToVector)
4697 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
4698 }
Bob Wilson53dd2452010-06-07 23:53:38 +00004699 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
4700 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004701 }
Bob Wilson53dd2452010-06-07 23:53:38 +00004702
4703 bool ReverseVEXT;
4704 unsigned Imm;
4705 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
4706 if (ReverseVEXT)
4707 std::swap(V1, V2);
4708 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
4709 DAG.getConstant(Imm, MVT::i32));
4710 }
4711
4712 if (isVREVMask(ShuffleMask, VT, 64))
4713 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
4714 if (isVREVMask(ShuffleMask, VT, 32))
4715 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
4716 if (isVREVMask(ShuffleMask, VT, 16))
4717 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
4718
Quentin Colombet43934ae2012-11-02 21:32:17 +00004719 if (V2->getOpcode() == ISD::UNDEF &&
4720 isSingletonVEXTMask(ShuffleMask, VT, Imm)) {
4721 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V1,
4722 DAG.getConstant(Imm, MVT::i32));
4723 }
4724
Bob Wilson53dd2452010-06-07 23:53:38 +00004725 // Check for Neon shuffles that modify both input vectors in place.
4726 // If both results are used, i.e., if there are two shuffles with the same
4727 // source operands and with masks corresponding to both results of one of
4728 // these operations, DAG memoization will ensure that a single node is
4729 // used for both shuffles.
4730 unsigned WhichResult;
4731 if (isVTRNMask(ShuffleMask, VT, WhichResult))
4732 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4733 V1, V2).getValue(WhichResult);
4734 if (isVUZPMask(ShuffleMask, VT, WhichResult))
4735 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4736 V1, V2).getValue(WhichResult);
4737 if (isVZIPMask(ShuffleMask, VT, WhichResult))
4738 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4739 V1, V2).getValue(WhichResult);
4740
4741 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
4742 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
4743 V1, V1).getValue(WhichResult);
4744 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4745 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
4746 V1, V1).getValue(WhichResult);
4747 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
4748 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
4749 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00004750 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004751
Bob Wilsonc692cb72009-08-21 20:54:19 +00004752 // If the shuffle is not directly supported and it has 4 elements, use
4753 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004754 unsigned NumElts = VT.getVectorNumElements();
4755 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004756 unsigned PFIndexes[4];
4757 for (unsigned i = 0; i != 4; ++i) {
4758 if (ShuffleMask[i] < 0)
4759 PFIndexes[i] = 8;
4760 else
4761 PFIndexes[i] = ShuffleMask[i];
4762 }
4763
4764 // Compute the index in the perfect shuffle table.
4765 unsigned PFTableIndex =
4766 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00004767 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4768 unsigned Cost = (PFEntry >> 30);
4769
4770 if (Cost <= 4)
4771 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
4772 }
Bob Wilsond8e17572009-08-12 22:31:50 +00004773
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004774 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004775 if (EltSize >= 32) {
4776 // Do the expansion with floating-point types, since that is what the VFP
4777 // registers are defined to use, and since i64 is not legal.
4778 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4779 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004780 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
4781 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004782 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00004783 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00004784 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004785 Ops.push_back(DAG.getUNDEF(EltVT));
4786 else
4787 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
4788 ShuffleMask[i] < (int)NumElts ? V1 : V2,
4789 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
4790 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00004791 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00004792 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004793 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson63b88452010-05-20 18:39:53 +00004794 }
4795
Bill Wendling69a05a72011-03-14 23:02:38 +00004796 if (VT == MVT::v8i8) {
4797 SDValue NewOp = LowerVECTOR_SHUFFLEv8i8(Op, ShuffleMask, DAG);
4798 if (NewOp.getNode())
4799 return NewOp;
4800 }
4801
Bob Wilson22cac0d2009-08-14 05:16:33 +00004802 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00004803}
4804
Eli Friedman5c89cb82011-10-24 23:08:52 +00004805static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
4806 // INSERT_VECTOR_ELT is legal only for immediate indexes.
4807 SDValue Lane = Op.getOperand(2);
4808 if (!isa<ConstantSDNode>(Lane))
4809 return SDValue();
4810
4811 return Op;
4812}
4813
Bob Wilson5bafff32009-06-22 23:27:02 +00004814static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00004815 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00004816 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00004817 if (!isa<ConstantSDNode>(Lane))
4818 return SDValue();
4819
4820 SDValue Vec = Op.getOperand(0);
4821 if (Op.getValueType() == MVT::i32 &&
4822 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
4823 DebugLoc dl = Op.getDebugLoc();
4824 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
4825 }
4826
4827 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00004828}
4829
Bob Wilsona6d65862009-08-03 20:36:38 +00004830static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
4831 // The only time a CONCAT_VECTORS operation can have legal types is when
4832 // two 64-bit vectors are concatenated to a 128-bit vector.
4833 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
4834 "unexpected CONCAT_VECTORS");
4835 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004836 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00004837 SDValue Op0 = Op.getOperand(0);
4838 SDValue Op1 = Op.getOperand(1);
4839 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004840 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004841 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00004842 DAG.getIntPtrConstant(0));
4843 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00004844 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004845 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00004846 DAG.getIntPtrConstant(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004847 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00004848}
4849
Bob Wilson626613d2010-11-23 19:38:38 +00004850/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
4851/// element has been zero/sign-extended, depending on the isSigned parameter,
4852/// from an integer type half its size.
4853static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
4854 bool isSigned) {
4855 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
4856 EVT VT = N->getValueType(0);
4857 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
4858 SDNode *BVN = N->getOperand(0).getNode();
4859 if (BVN->getValueType(0) != MVT::v4i32 ||
4860 BVN->getOpcode() != ISD::BUILD_VECTOR)
4861 return false;
4862 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4863 unsigned HiElt = 1 - LoElt;
4864 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
4865 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
4866 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
4867 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
4868 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
4869 return false;
4870 if (isSigned) {
4871 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
4872 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
4873 return true;
4874 } else {
4875 if (Hi0->isNullValue() && Hi1->isNullValue())
4876 return true;
4877 }
4878 return false;
4879 }
4880
4881 if (N->getOpcode() != ISD::BUILD_VECTOR)
4882 return false;
4883
4884 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
4885 SDNode *Elt = N->getOperand(i).getNode();
4886 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
4887 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4888 unsigned HalfSize = EltSize / 2;
4889 if (isSigned) {
Bob Wilson9d45de22011-10-18 18:46:49 +00004890 if (!isIntN(HalfSize, C->getSExtValue()))
Bob Wilson626613d2010-11-23 19:38:38 +00004891 return false;
4892 } else {
Bob Wilson9d45de22011-10-18 18:46:49 +00004893 if (!isUIntN(HalfSize, C->getZExtValue()))
Bob Wilson626613d2010-11-23 19:38:38 +00004894 return false;
4895 }
4896 continue;
4897 }
4898 return false;
4899 }
4900
4901 return true;
4902}
4903
4904/// isSignExtended - Check if a node is a vector value that is sign-extended
4905/// or a constant BUILD_VECTOR with sign-extended elements.
4906static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
4907 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
4908 return true;
4909 if (isExtendedBUILD_VECTOR(N, DAG, true))
4910 return true;
4911 return false;
4912}
4913
4914/// isZeroExtended - Check if a node is a vector value that is zero-extended
4915/// or a constant BUILD_VECTOR with zero-extended elements.
4916static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
4917 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
4918 return true;
4919 if (isExtendedBUILD_VECTOR(N, DAG, false))
4920 return true;
4921 return false;
4922}
4923
4924/// SkipExtension - For a node that is a SIGN_EXTEND, ZERO_EXTEND, extending
4925/// load, or BUILD_VECTOR with extended elements, return the unextended value.
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004926static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
4927 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
4928 return N->getOperand(0);
Bob Wilson626613d2010-11-23 19:38:38 +00004929 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
4930 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
4931 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004932 LD->isNonTemporal(), LD->isInvariant(),
4933 LD->getAlignment());
Bob Wilson626613d2010-11-23 19:38:38 +00004934 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
4935 // have been legalized as a BITCAST from v4i32.
4936 if (N->getOpcode() == ISD::BITCAST) {
4937 SDNode *BVN = N->getOperand(0).getNode();
4938 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
4939 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
4940 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4941 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), MVT::v2i32,
4942 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
4943 }
4944 // Construct a new BUILD_VECTOR with elements truncated to half the size.
4945 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
4946 EVT VT = N->getValueType(0);
4947 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
4948 unsigned NumElts = VT.getVectorNumElements();
4949 MVT TruncVT = MVT::getIntegerVT(EltSize);
4950 SmallVector<SDValue, 8> Ops;
4951 for (unsigned i = 0; i != NumElts; ++i) {
4952 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
4953 const APInt &CInt = C->getAPIntValue();
Bob Wilsonff73d8f2012-04-30 16:53:34 +00004954 // Element types smaller than 32 bits are not legal, so use i32 elements.
4955 // The values are implicitly truncated so sext vs. zext doesn't matter.
4956 Ops.push_back(DAG.getConstant(CInt.zextOrTrunc(32), MVT::i32));
Bob Wilson626613d2010-11-23 19:38:38 +00004957 }
4958 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
4959 MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004960}
4961
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004962static bool isAddSubSExt(SDNode *N, SelectionDAG &DAG) {
4963 unsigned Opcode = N->getOpcode();
4964 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
4965 SDNode *N0 = N->getOperand(0).getNode();
4966 SDNode *N1 = N->getOperand(1).getNode();
4967 return N0->hasOneUse() && N1->hasOneUse() &&
4968 isSignExtended(N0, DAG) && isSignExtended(N1, DAG);
4969 }
4970 return false;
4971}
4972
4973static bool isAddSubZExt(SDNode *N, SelectionDAG &DAG) {
4974 unsigned Opcode = N->getOpcode();
4975 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
4976 SDNode *N0 = N->getOperand(0).getNode();
4977 SDNode *N1 = N->getOperand(1).getNode();
4978 return N0->hasOneUse() && N1->hasOneUse() &&
4979 isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG);
4980 }
4981 return false;
4982}
4983
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004984static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
4985 // Multiplications are only custom-lowered for 128-bit vectors so that
4986 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
4987 EVT VT = Op.getValueType();
4988 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
4989 SDNode *N0 = Op.getOperand(0).getNode();
4990 SDNode *N1 = Op.getOperand(1).getNode();
4991 unsigned NewOpc = 0;
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004992 bool isMLA = false;
4993 bool isN0SExt = isSignExtended(N0, DAG);
4994 bool isN1SExt = isSignExtended(N1, DAG);
4995 if (isN0SExt && isN1SExt)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004996 NewOpc = ARMISD::VMULLs;
Evan Cheng78fe9ab2011-03-29 01:56:09 +00004997 else {
4998 bool isN0ZExt = isZeroExtended(N0, DAG);
4999 bool isN1ZExt = isZeroExtended(N1, DAG);
5000 if (isN0ZExt && isN1ZExt)
5001 NewOpc = ARMISD::VMULLu;
5002 else if (isN1SExt || isN1ZExt) {
5003 // Look for (s/zext A + s/zext B) * (s/zext C). We want to turn these
5004 // into (s/zext A * s/zext C) + (s/zext B * s/zext C)
5005 if (isN1SExt && isAddSubSExt(N0, DAG)) {
5006 NewOpc = ARMISD::VMULLs;
5007 isMLA = true;
5008 } else if (isN1ZExt && isAddSubZExt(N0, DAG)) {
5009 NewOpc = ARMISD::VMULLu;
5010 isMLA = true;
5011 } else if (isN0ZExt && isAddSubZExt(N1, DAG)) {
5012 std::swap(N0, N1);
5013 NewOpc = ARMISD::VMULLu;
5014 isMLA = true;
5015 }
5016 }
5017
5018 if (!NewOpc) {
5019 if (VT == MVT::v2i64)
5020 // Fall through to expand this. It is not legal.
5021 return SDValue();
5022 else
5023 // Other vector multiplications are legal.
5024 return Op;
5025 }
5026 }
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005027
5028 // Legalize to a VMULL instruction.
5029 DebugLoc DL = Op.getDebugLoc();
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005030 SDValue Op0;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005031 SDValue Op1 = SkipExtension(N1, DAG);
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005032 if (!isMLA) {
5033 Op0 = SkipExtension(N0, DAG);
5034 assert(Op0.getValueType().is64BitVector() &&
5035 Op1.getValueType().is64BitVector() &&
5036 "unexpected types for extended operands to VMULL");
5037 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
5038 }
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005039
Evan Cheng78fe9ab2011-03-29 01:56:09 +00005040 // Optimizing (zext A + zext B) * C, to (VMULL A, C) + (VMULL B, C) during
5041 // isel lowering to take advantage of no-stall back to back vmul + vmla.
5042 // vmull q0, d4, d6
5043 // vmlal q0, d5, d6
5044 // is faster than
5045 // vaddl q0, d4, d5
5046 // vmovl q1, d6
5047 // vmul q0, q0, q1
5048 SDValue N00 = SkipExtension(N0->getOperand(0).getNode(), DAG);
5049 SDValue N01 = SkipExtension(N0->getOperand(1).getNode(), DAG);
5050 EVT Op1VT = Op1.getValueType();
5051 return DAG.getNode(N0->getOpcode(), DL, VT,
5052 DAG.getNode(NewOpc, DL, VT,
5053 DAG.getNode(ISD::BITCAST, DL, Op1VT, N00), Op1),
5054 DAG.getNode(NewOpc, DL, VT,
5055 DAG.getNode(ISD::BITCAST, DL, Op1VT, N01), Op1));
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005056}
5057
Owen Anderson76706012011-04-05 21:48:57 +00005058static SDValue
Nate Begeman7973f352011-02-11 20:53:29 +00005059LowerSDIV_v4i8(SDValue X, SDValue Y, DebugLoc dl, SelectionDAG &DAG) {
5060 // Convert to float
5061 // float4 xf = vcvt_f32_s32(vmovl_s16(a.lo));
5062 // float4 yf = vcvt_f32_s32(vmovl_s16(b.lo));
5063 X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, X);
5064 Y = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, Y);
5065 X = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, X);
5066 Y = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, Y);
5067 // Get reciprocal estimate.
5068 // float4 recip = vrecpeq_f32(yf);
Owen Anderson76706012011-04-05 21:48:57 +00005069 Y = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00005070 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), Y);
5071 // Because char has a smaller range than uchar, we can actually get away
5072 // without any newton steps. This requires that we use a weird bias
5073 // of 0xb000, however (again, this has been exhaustively tested).
5074 // float4 result = as_float4(as_int4(xf*recip) + 0xb000);
5075 X = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, X, Y);
5076 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, X);
5077 Y = DAG.getConstant(0xb000, MVT::i32);
5078 Y = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Y, Y, Y, Y);
5079 X = DAG.getNode(ISD::ADD, dl, MVT::v4i32, X, Y);
5080 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, X);
5081 // Convert back to short.
5082 X = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, X);
5083 X = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, X);
5084 return X;
5085}
5086
Owen Anderson76706012011-04-05 21:48:57 +00005087static SDValue
Nate Begeman7973f352011-02-11 20:53:29 +00005088LowerSDIV_v4i16(SDValue N0, SDValue N1, DebugLoc dl, SelectionDAG &DAG) {
5089 SDValue N2;
5090 // Convert to float.
5091 // float4 yf = vcvt_f32_s32(vmovl_s16(y));
5092 // float4 xf = vcvt_f32_s32(vmovl_s16(x));
5093 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N0);
5094 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N1);
5095 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
5096 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Owen Anderson76706012011-04-05 21:48:57 +00005097
Nate Begeman7973f352011-02-11 20:53:29 +00005098 // Use reciprocal estimate and one refinement step.
5099 // float4 recip = vrecpeq_f32(yf);
5100 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson76706012011-04-05 21:48:57 +00005101 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00005102 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
Owen Anderson76706012011-04-05 21:48:57 +00005103 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00005104 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
5105 N1, N2);
5106 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
5107 // Because short has a smaller range than ushort, we can actually get away
5108 // with only a single newton step. This requires that we use a weird bias
5109 // of 89, however (again, this has been exhaustively tested).
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005110 // float4 result = as_float4(as_int4(xf*recip) + 0x89);
Nate Begeman7973f352011-02-11 20:53:29 +00005111 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
5112 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005113 N1 = DAG.getConstant(0x89, MVT::i32);
Nate Begeman7973f352011-02-11 20:53:29 +00005114 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
5115 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
5116 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
5117 // Convert back to integer and return.
5118 // return vmovn_s32(vcvt_s32_f32(result));
5119 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
5120 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
5121 return N0;
5122}
5123
5124static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
5125 EVT VT = Op.getValueType();
5126 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
5127 "unexpected type for custom-lowering ISD::SDIV");
5128
5129 DebugLoc dl = Op.getDebugLoc();
5130 SDValue N0 = Op.getOperand(0);
5131 SDValue N1 = Op.getOperand(1);
5132 SDValue N2, N3;
Owen Anderson76706012011-04-05 21:48:57 +00005133
Nate Begeman7973f352011-02-11 20:53:29 +00005134 if (VT == MVT::v8i8) {
5135 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N0);
5136 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson76706012011-04-05 21:48:57 +00005137
Nate Begeman7973f352011-02-11 20:53:29 +00005138 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5139 DAG.getIntPtrConstant(4));
5140 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson76706012011-04-05 21:48:57 +00005141 DAG.getIntPtrConstant(4));
Nate Begeman7973f352011-02-11 20:53:29 +00005142 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5143 DAG.getIntPtrConstant(0));
5144 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
5145 DAG.getIntPtrConstant(0));
5146
5147 N0 = LowerSDIV_v4i8(N0, N1, dl, DAG); // v4i16
5148 N2 = LowerSDIV_v4i8(N2, N3, dl, DAG); // v4i16
5149
5150 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
5151 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson76706012011-04-05 21:48:57 +00005152
Nate Begeman7973f352011-02-11 20:53:29 +00005153 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v8i8, N0);
5154 return N0;
5155 }
5156 return LowerSDIV_v4i16(N0, N1, dl, DAG);
5157}
5158
5159static SDValue LowerUDIV(SDValue Op, SelectionDAG &DAG) {
5160 EVT VT = Op.getValueType();
5161 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
5162 "unexpected type for custom-lowering ISD::UDIV");
5163
5164 DebugLoc dl = Op.getDebugLoc();
5165 SDValue N0 = Op.getOperand(0);
5166 SDValue N1 = Op.getOperand(1);
5167 SDValue N2, N3;
Owen Anderson76706012011-04-05 21:48:57 +00005168
Nate Begeman7973f352011-02-11 20:53:29 +00005169 if (VT == MVT::v8i8) {
5170 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N0);
5171 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson76706012011-04-05 21:48:57 +00005172
Nate Begeman7973f352011-02-11 20:53:29 +00005173 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5174 DAG.getIntPtrConstant(4));
5175 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson76706012011-04-05 21:48:57 +00005176 DAG.getIntPtrConstant(4));
Nate Begeman7973f352011-02-11 20:53:29 +00005177 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5178 DAG.getIntPtrConstant(0));
5179 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
5180 DAG.getIntPtrConstant(0));
Owen Anderson76706012011-04-05 21:48:57 +00005181
Nate Begeman7973f352011-02-11 20:53:29 +00005182 N0 = LowerSDIV_v4i16(N0, N1, dl, DAG); // v4i16
5183 N2 = LowerSDIV_v4i16(N2, N3, dl, DAG); // v4i16
Owen Anderson76706012011-04-05 21:48:57 +00005184
Nate Begeman7973f352011-02-11 20:53:29 +00005185 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
5186 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson76706012011-04-05 21:48:57 +00005187
5188 N0 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v8i8,
Nate Begeman7973f352011-02-11 20:53:29 +00005189 DAG.getConstant(Intrinsic::arm_neon_vqmovnsu, MVT::i32),
5190 N0);
5191 return N0;
5192 }
Owen Anderson76706012011-04-05 21:48:57 +00005193
Nate Begeman7973f352011-02-11 20:53:29 +00005194 // v4i16 sdiv ... Convert to float.
5195 // float4 yf = vcvt_f32_s32(vmovl_u16(y));
5196 // float4 xf = vcvt_f32_s32(vmovl_u16(x));
5197 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N0);
5198 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N1);
5199 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005200 SDValue BN1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Nate Begeman7973f352011-02-11 20:53:29 +00005201
5202 // Use reciprocal estimate and two refinement steps.
5203 // float4 recip = vrecpeq_f32(yf);
5204 // recip *= vrecpsq_f32(yf, recip);
5205 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson76706012011-04-05 21:48:57 +00005206 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005207 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), BN1);
Owen Anderson76706012011-04-05 21:48:57 +00005208 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00005209 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005210 BN1, N2);
Nate Begeman7973f352011-02-11 20:53:29 +00005211 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
Owen Anderson76706012011-04-05 21:48:57 +00005212 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begeman7973f352011-02-11 20:53:29 +00005213 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005214 BN1, N2);
Nate Begeman7973f352011-02-11 20:53:29 +00005215 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
5216 // Simply multiplying by the reciprocal estimate can leave us a few ulps
5217 // too low, so we add 2 ulps (exhaustive testing shows that this is enough,
5218 // and that it will never cause us to return an answer too large).
Mon P Wang28e2b1d2011-05-19 04:15:07 +00005219 // float4 result = as_float4(as_int4(xf*recip) + 2);
Nate Begeman7973f352011-02-11 20:53:29 +00005220 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
5221 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
5222 N1 = DAG.getConstant(2, MVT::i32);
5223 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
5224 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
5225 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
5226 // Convert back to integer and return.
5227 // return vmovn_u32(vcvt_s32_f32(result));
5228 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
5229 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
5230 return N0;
5231}
5232
Evan Cheng342e3162011-08-30 01:34:54 +00005233static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
5234 EVT VT = Op.getNode()->getValueType(0);
5235 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
5236
5237 unsigned Opc;
5238 bool ExtraOp = false;
5239 switch (Op.getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00005240 default: llvm_unreachable("Invalid code");
Evan Cheng342e3162011-08-30 01:34:54 +00005241 case ISD::ADDC: Opc = ARMISD::ADDC; break;
5242 case ISD::ADDE: Opc = ARMISD::ADDE; ExtraOp = true; break;
5243 case ISD::SUBC: Opc = ARMISD::SUBC; break;
5244 case ISD::SUBE: Opc = ARMISD::SUBE; ExtraOp = true; break;
5245 }
5246
5247 if (!ExtraOp)
5248 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
5249 Op.getOperand(1));
5250 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
5251 Op.getOperand(1), Op.getOperand(2));
5252}
5253
Eli Friedman74bf18c2011-09-15 22:26:18 +00005254static SDValue LowerAtomicLoadStore(SDValue Op, SelectionDAG &DAG) {
Eli Friedman7cc15662011-09-15 22:18:49 +00005255 // Monotonic load/store is legal for all targets
5256 if (cast<AtomicSDNode>(Op)->getOrdering() <= Monotonic)
5257 return Op;
5258
5259 // Aquire/Release load/store is not legal for targets without a
5260 // dmb or equivalent available.
5261 return SDValue();
5262}
5263
5264
Eli Friedman2bdffe42011-08-31 00:31:29 +00005265static void
Eli Friedman4d3f3292011-08-31 17:52:22 +00005266ReplaceATOMIC_OP_64(SDNode *Node, SmallVectorImpl<SDValue>& Results,
5267 SelectionDAG &DAG, unsigned NewOp) {
Eli Friedman2bdffe42011-08-31 00:31:29 +00005268 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +00005269 assert (Node->getValueType(0) == MVT::i64 &&
5270 "Only know how to expand i64 atomics");
Eli Friedman2bdffe42011-08-31 00:31:29 +00005271
Eli Friedman4d3f3292011-08-31 17:52:22 +00005272 SmallVector<SDValue, 6> Ops;
5273 Ops.push_back(Node->getOperand(0)); // Chain
5274 Ops.push_back(Node->getOperand(1)); // Ptr
5275 // Low part of Val1
5276 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
5277 Node->getOperand(2), DAG.getIntPtrConstant(0)));
5278 // High part of Val1
5279 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
5280 Node->getOperand(2), DAG.getIntPtrConstant(1)));
Andrew Trick3af7a672011-09-20 03:06:13 +00005281 if (NewOp == ARMISD::ATOMCMPXCHG64_DAG) {
Eli Friedman4d3f3292011-08-31 17:52:22 +00005282 // High part of Val1
5283 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
5284 Node->getOperand(3), DAG.getIntPtrConstant(0)));
5285 // High part of Val2
5286 Ops.push_back(DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
5287 Node->getOperand(3), DAG.getIntPtrConstant(1)));
5288 }
Eli Friedman2bdffe42011-08-31 00:31:29 +00005289 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
5290 SDValue Result =
Eli Friedman4d3f3292011-08-31 17:52:22 +00005291 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops.data(), Ops.size(), MVT::i64,
Eli Friedman2bdffe42011-08-31 00:31:29 +00005292 cast<MemSDNode>(Node)->getMemOperand());
Eli Friedman4d3f3292011-08-31 17:52:22 +00005293 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1) };
Eli Friedman2bdffe42011-08-31 00:31:29 +00005294 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
5295 Results.push_back(Result.getValue(2));
5296}
5297
Dan Gohmand858e902010-04-17 15:26:15 +00005298SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005299 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005300 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00005301 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00005302 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00005303 case ISD::GlobalAddress:
5304 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
5305 LowerGlobalAddressELF(Op, DAG);
Bill Wendling69a05a72011-03-14 23:02:38 +00005306 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00005307 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00005308 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
5309 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00005310 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00005311 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00005312 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Eli Friedman14648462011-07-27 22:21:52 +00005313 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00005314 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00005315 case ISD::SINT_TO_FP:
5316 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
5317 case ISD::FP_TO_SINT:
5318 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00005319 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00005320 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00005321 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00005322 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00005323 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00005324 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00005325 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
5326 Subtarget);
Evan Cheng21a61792011-03-14 18:02:30 +00005327 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00005328 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00005329 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00005330 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00005331 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00005332 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00005333 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00005334 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Duncan Sands28b77e92011-09-06 19:07:46 +00005335 case ISD::SETCC: return LowerVSETCC(Op, DAG);
Lang Hames45b5f882012-03-15 18:49:02 +00005336 case ISD::ConstantFP: return LowerConstantFP(Op, DAG, Subtarget);
Dale Johannesenf630c712010-07-29 20:10:08 +00005337 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00005338 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Eli Friedman5c89cb82011-10-24 23:08:52 +00005339 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00005340 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00005341 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00005342 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00005343 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begeman7973f352011-02-11 20:53:29 +00005344 case ISD::SDIV: return LowerSDIV(Op, DAG);
5345 case ISD::UDIV: return LowerUDIV(Op, DAG);
Evan Cheng342e3162011-08-30 01:34:54 +00005346 case ISD::ADDC:
5347 case ISD::ADDE:
5348 case ISD::SUBC:
5349 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Eli Friedman7cc15662011-09-15 22:18:49 +00005350 case ISD::ATOMIC_LOAD:
Eli Friedman74bf18c2011-09-15 22:26:18 +00005351 case ISD::ATOMIC_STORE: return LowerAtomicLoadStore(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00005352 }
Evan Chenga8e29892007-01-19 07:51:42 +00005353}
5354
Duncan Sands1607f052008-12-01 11:39:25 +00005355/// ReplaceNodeResults - Replace the results of node with an illegal result
5356/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00005357void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
5358 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005359 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00005360 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00005361 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00005362 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00005363 llvm_unreachable("Don't know how to custom expand this!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005364 case ISD::BITCAST:
5365 Res = ExpandBITCAST(N, DAG);
Bob Wilson164cd8b2010-04-14 20:45:23 +00005366 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00005367 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00005368 case ISD::SRA:
Bob Wilsond5448bb2010-11-18 21:16:28 +00005369 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilson164cd8b2010-04-14 20:45:23 +00005370 break;
Eli Friedman2bdffe42011-08-31 00:31:29 +00005371 case ISD::ATOMIC_LOAD_ADD:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005372 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMADD64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005373 return;
5374 case ISD::ATOMIC_LOAD_AND:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005375 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMAND64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005376 return;
5377 case ISD::ATOMIC_LOAD_NAND:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005378 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMNAND64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005379 return;
5380 case ISD::ATOMIC_LOAD_OR:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005381 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMOR64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005382 return;
5383 case ISD::ATOMIC_LOAD_SUB:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005384 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMSUB64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005385 return;
5386 case ISD::ATOMIC_LOAD_XOR:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005387 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMXOR64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005388 return;
5389 case ISD::ATOMIC_SWAP:
Eli Friedman4d3f3292011-08-31 17:52:22 +00005390 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMSWAP64_DAG);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005391 return;
Eli Friedman4d3f3292011-08-31 17:52:22 +00005392 case ISD::ATOMIC_CMP_SWAP:
5393 ReplaceATOMIC_OP_64(N, Results, DAG, ARMISD::ATOMCMPXCHG64_DAG);
5394 return;
Duncan Sands1607f052008-12-01 11:39:25 +00005395 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00005396 if (Res.getNode())
5397 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00005398}
Chris Lattner27a6c732007-11-24 07:07:01 +00005399
Evan Chenga8e29892007-01-19 07:51:42 +00005400//===----------------------------------------------------------------------===//
5401// ARM Scheduler Hooks
5402//===----------------------------------------------------------------------===//
5403
5404MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00005405ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
5406 MachineBasicBlock *BB,
5407 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00005408 unsigned dest = MI->getOperand(0).getReg();
5409 unsigned ptr = MI->getOperand(1).getReg();
5410 unsigned oldval = MI->getOperand(2).getReg();
5411 unsigned newval = MI->getOperand(3).getReg();
Jim Grosbach5278eb82009-12-11 01:42:04 +00005412 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5413 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005414 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00005415
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005416 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
Craig Topper420761a2012-04-20 07:30:17 +00005417 unsigned scratch = MRI.createVirtualRegister(isThumb2 ?
5418 (const TargetRegisterClass*)&ARM::rGPRRegClass :
5419 (const TargetRegisterClass*)&ARM::GPRRegClass);
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005420
5421 if (isThumb2) {
Craig Topper420761a2012-04-20 07:30:17 +00005422 MRI.constrainRegClass(dest, &ARM::rGPRRegClass);
5423 MRI.constrainRegClass(oldval, &ARM::rGPRRegClass);
5424 MRI.constrainRegClass(newval, &ARM::rGPRRegClass);
Cameron Zwarich7d336c02011-05-18 02:20:07 +00005425 }
5426
Jim Grosbach5278eb82009-12-11 01:42:04 +00005427 unsigned ldrOpc, strOpc;
5428 switch (Size) {
5429 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005430 case 1:
5431 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Evan Chengaa261022011-02-07 18:50:47 +00005432 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005433 break;
5434 case 2:
5435 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5436 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
5437 break;
5438 case 4:
5439 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5440 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5441 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00005442 }
5443
5444 MachineFunction *MF = BB->getParent();
5445 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5446 MachineFunction::iterator It = BB;
5447 ++It; // insert the new blocks after the current block
5448
5449 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
5450 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
5451 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5452 MF->insert(It, loop1MBB);
5453 MF->insert(It, loop2MBB);
5454 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005455
5456 // Transfer the remainder of BB and its successor edges to exitMBB.
5457 exitMBB->splice(exitMBB->begin(), BB,
5458 llvm::next(MachineBasicBlock::iterator(MI)),
5459 BB->end());
5460 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005461
5462 // thisMBB:
5463 // ...
5464 // fallthrough --> loop1MBB
5465 BB->addSuccessor(loop1MBB);
5466
5467 // loop1MBB:
5468 // ldrex dest, [ptr]
5469 // cmp dest, oldval
5470 // bne exitMBB
5471 BB = loop1MBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005472 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
5473 if (ldrOpc == ARM::t2LDREX)
5474 MIB.addImm(0);
5475 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005476 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00005477 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005478 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5479 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005480 BB->addSuccessor(loop2MBB);
5481 BB->addSuccessor(exitMBB);
5482
5483 // loop2MBB:
5484 // strex scratch, newval, [ptr]
5485 // cmp scratch, #0
5486 // bne loop1MBB
5487 BB = loop2MBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005488 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval).addReg(ptr);
5489 if (strOpc == ARM::t2STREX)
5490 MIB.addImm(0);
5491 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005492 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00005493 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005494 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5495 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00005496 BB->addSuccessor(loop1MBB);
5497 BB->addSuccessor(exitMBB);
5498
5499 // exitMBB:
5500 // ...
5501 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00005502
Dan Gohman14152b42010-07-06 20:24:04 +00005503 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00005504
Jim Grosbach5278eb82009-12-11 01:42:04 +00005505 return BB;
5506}
5507
5508MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00005509ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
5510 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00005511 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
5512 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5513
5514 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00005515 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00005516 MachineFunction::iterator It = BB;
5517 ++It;
5518
5519 unsigned dest = MI->getOperand(0).getReg();
5520 unsigned ptr = MI->getOperand(1).getReg();
5521 unsigned incr = MI->getOperand(2).getReg();
5522 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005523 bool isThumb2 = Subtarget->isThumb2();
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005524
5525 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5526 if (isThumb2) {
Craig Topper420761a2012-04-20 07:30:17 +00005527 MRI.constrainRegClass(dest, &ARM::rGPRRegClass);
5528 MRI.constrainRegClass(ptr, &ARM::rGPRRegClass);
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005529 }
5530
Jim Grosbachc3c23542009-12-14 04:22:04 +00005531 unsigned ldrOpc, strOpc;
5532 switch (Size) {
5533 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005534 case 1:
5535 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00005536 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005537 break;
5538 case 2:
5539 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5540 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
5541 break;
5542 case 4:
5543 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5544 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5545 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00005546 }
5547
Jim Grosbach867bbbf2010-01-15 00:22:18 +00005548 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5549 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5550 MF->insert(It, loopMBB);
5551 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005552
5553 // Transfer the remainder of BB and its successor edges to exitMBB.
5554 exitMBB->splice(exitMBB->begin(), BB,
5555 llvm::next(MachineBasicBlock::iterator(MI)),
5556 BB->end());
5557 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005558
Craig Topper420761a2012-04-20 07:30:17 +00005559 const TargetRegisterClass *TRC = isThumb2 ?
Jakob Stoklund Olesen05e80f22012-08-31 02:08:34 +00005560 (const TargetRegisterClass*)&ARM::rGPRRegClass :
Craig Topper420761a2012-04-20 07:30:17 +00005561 (const TargetRegisterClass*)&ARM::GPRRegClass;
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005562 unsigned scratch = MRI.createVirtualRegister(TRC);
5563 unsigned scratch2 = (!BinOpcode) ? incr : MRI.createVirtualRegister(TRC);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005564
5565 // thisMBB:
5566 // ...
5567 // fallthrough --> loopMBB
5568 BB->addSuccessor(loopMBB);
5569
5570 // loopMBB:
5571 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005572 // <binop> scratch2, dest, incr
5573 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00005574 // cmp scratch, #0
5575 // bne- loopMBB
5576 // fallthrough --> exitMBB
5577 BB = loopMBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005578 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
5579 if (ldrOpc == ARM::t2LDREX)
5580 MIB.addImm(0);
5581 AddDefaultPred(MIB);
Jim Grosbachc67b5562009-12-15 00:12:35 +00005582 if (BinOpcode) {
5583 // operand order needs to go the other way for NAND
5584 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
5585 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
5586 addReg(incr).addReg(dest)).addReg(0);
5587 else
5588 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
5589 addReg(dest).addReg(incr)).addReg(0);
5590 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00005591
Jim Grosbachb6aed502011-09-09 18:37:27 +00005592 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2).addReg(ptr);
5593 if (strOpc == ARM::t2STREX)
5594 MIB.addImm(0);
5595 AddDefaultPred(MIB);
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005596 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00005597 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00005598 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5599 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00005600
5601 BB->addSuccessor(loopMBB);
5602 BB->addSuccessor(exitMBB);
5603
5604 // exitMBB:
5605 // ...
5606 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00005607
Dan Gohman14152b42010-07-06 20:24:04 +00005608 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00005609
Jim Grosbachc3c23542009-12-14 04:22:04 +00005610 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00005611}
5612
Jim Grosbachf7da8822011-04-26 19:44:18 +00005613MachineBasicBlock *
5614ARMTargetLowering::EmitAtomicBinaryMinMax(MachineInstr *MI,
5615 MachineBasicBlock *BB,
5616 unsigned Size,
5617 bool signExtend,
5618 ARMCC::CondCodes Cond) const {
5619 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5620
5621 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5622 MachineFunction *MF = BB->getParent();
5623 MachineFunction::iterator It = BB;
5624 ++It;
5625
5626 unsigned dest = MI->getOperand(0).getReg();
5627 unsigned ptr = MI->getOperand(1).getReg();
5628 unsigned incr = MI->getOperand(2).getReg();
5629 unsigned oldval = dest;
5630 DebugLoc dl = MI->getDebugLoc();
Jim Grosbachf7da8822011-04-26 19:44:18 +00005631 bool isThumb2 = Subtarget->isThumb2();
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005632
5633 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5634 if (isThumb2) {
Craig Topper420761a2012-04-20 07:30:17 +00005635 MRI.constrainRegClass(dest, &ARM::rGPRRegClass);
5636 MRI.constrainRegClass(ptr, &ARM::rGPRRegClass);
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005637 }
5638
Jim Grosbachf7da8822011-04-26 19:44:18 +00005639 unsigned ldrOpc, strOpc, extendOpc;
5640 switch (Size) {
5641 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
5642 case 1:
5643 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
5644 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00005645 extendOpc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Jim Grosbachf7da8822011-04-26 19:44:18 +00005646 break;
5647 case 2:
5648 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
5649 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00005650 extendOpc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Jim Grosbachf7da8822011-04-26 19:44:18 +00005651 break;
5652 case 4:
5653 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
5654 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
5655 extendOpc = 0;
5656 break;
5657 }
5658
5659 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5660 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5661 MF->insert(It, loopMBB);
5662 MF->insert(It, exitMBB);
5663
5664 // Transfer the remainder of BB and its successor edges to exitMBB.
5665 exitMBB->splice(exitMBB->begin(), BB,
5666 llvm::next(MachineBasicBlock::iterator(MI)),
5667 BB->end());
5668 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
5669
Craig Topper420761a2012-04-20 07:30:17 +00005670 const TargetRegisterClass *TRC = isThumb2 ?
Jakob Stoklund Olesen05e80f22012-08-31 02:08:34 +00005671 (const TargetRegisterClass*)&ARM::rGPRRegClass :
Craig Topper420761a2012-04-20 07:30:17 +00005672 (const TargetRegisterClass*)&ARM::GPRRegClass;
Cameron Zwarichde64aaf2011-05-27 23:54:00 +00005673 unsigned scratch = MRI.createVirtualRegister(TRC);
5674 unsigned scratch2 = MRI.createVirtualRegister(TRC);
Jim Grosbachf7da8822011-04-26 19:44:18 +00005675
5676 // thisMBB:
5677 // ...
5678 // fallthrough --> loopMBB
5679 BB->addSuccessor(loopMBB);
5680
5681 // loopMBB:
5682 // ldrex dest, ptr
5683 // (sign extend dest, if required)
5684 // cmp dest, incr
James Molloyd6d10ae2012-09-26 09:48:32 +00005685 // cmov.cond scratch2, incr, dest
Jim Grosbachf7da8822011-04-26 19:44:18 +00005686 // strex scratch, scratch2, ptr
5687 // cmp scratch, #0
5688 // bne- loopMBB
5689 // fallthrough --> exitMBB
5690 BB = loopMBB;
Jim Grosbachb6aed502011-09-09 18:37:27 +00005691 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
5692 if (ldrOpc == ARM::t2LDREX)
5693 MIB.addImm(0);
5694 AddDefaultPred(MIB);
Jim Grosbachf7da8822011-04-26 19:44:18 +00005695
5696 // Sign extend the value, if necessary.
5697 if (signExtend && extendOpc) {
Craig Topper420761a2012-04-20 07:30:17 +00005698 oldval = MRI.createVirtualRegister(&ARM::GPRRegClass);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00005699 AddDefaultPred(BuildMI(BB, dl, TII->get(extendOpc), oldval)
5700 .addReg(dest)
5701 .addImm(0));
Jim Grosbachf7da8822011-04-26 19:44:18 +00005702 }
5703
5704 // Build compare and cmov instructions.
5705 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
5706 .addReg(oldval).addReg(incr));
5707 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr), scratch2)
James Molloyd6d10ae2012-09-26 09:48:32 +00005708 .addReg(incr).addReg(oldval).addImm(Cond).addReg(ARM::CPSR);
Jim Grosbachf7da8822011-04-26 19:44:18 +00005709
Jim Grosbachb6aed502011-09-09 18:37:27 +00005710 MIB = BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2).addReg(ptr);
5711 if (strOpc == ARM::t2STREX)
5712 MIB.addImm(0);
5713 AddDefaultPred(MIB);
Jim Grosbachf7da8822011-04-26 19:44:18 +00005714 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5715 .addReg(scratch).addImm(0));
5716 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5717 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
5718
5719 BB->addSuccessor(loopMBB);
5720 BB->addSuccessor(exitMBB);
5721
5722 // exitMBB:
5723 // ...
5724 BB = exitMBB;
5725
5726 MI->eraseFromParent(); // The instruction is gone now.
5727
5728 return BB;
5729}
5730
Eli Friedman2bdffe42011-08-31 00:31:29 +00005731MachineBasicBlock *
5732ARMTargetLowering::EmitAtomicBinary64(MachineInstr *MI, MachineBasicBlock *BB,
5733 unsigned Op1, unsigned Op2,
Eli Friedman4d3f3292011-08-31 17:52:22 +00005734 bool NeedsCarry, bool IsCmpxchg) const {
Eli Friedman2bdffe42011-08-31 00:31:29 +00005735 // This also handles ATOMIC_SWAP, indicated by Op1==0.
5736 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5737
5738 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5739 MachineFunction *MF = BB->getParent();
5740 MachineFunction::iterator It = BB;
5741 ++It;
5742
5743 unsigned destlo = MI->getOperand(0).getReg();
5744 unsigned desthi = MI->getOperand(1).getReg();
5745 unsigned ptr = MI->getOperand(2).getReg();
5746 unsigned vallo = MI->getOperand(3).getReg();
5747 unsigned valhi = MI->getOperand(4).getReg();
5748 DebugLoc dl = MI->getDebugLoc();
5749 bool isThumb2 = Subtarget->isThumb2();
5750
5751 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
5752 if (isThumb2) {
Craig Topper420761a2012-04-20 07:30:17 +00005753 MRI.constrainRegClass(destlo, &ARM::rGPRRegClass);
5754 MRI.constrainRegClass(desthi, &ARM::rGPRRegClass);
5755 MRI.constrainRegClass(ptr, &ARM::rGPRRegClass);
Eli Friedman2bdffe42011-08-31 00:31:29 +00005756 }
5757
5758 unsigned ldrOpc = isThumb2 ? ARM::t2LDREXD : ARM::LDREXD;
5759 unsigned strOpc = isThumb2 ? ARM::t2STREXD : ARM::STREXD;
5760
5761 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Eli Friedman7df496d2011-09-01 22:27:41 +00005762 MachineBasicBlock *contBB = 0, *cont2BB = 0;
Eli Friedman4d3f3292011-08-31 17:52:22 +00005763 if (IsCmpxchg) {
5764 contBB = MF->CreateMachineBasicBlock(LLVM_BB);
5765 cont2BB = MF->CreateMachineBasicBlock(LLVM_BB);
5766 }
Eli Friedman2bdffe42011-08-31 00:31:29 +00005767 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
5768 MF->insert(It, loopMBB);
Eli Friedman4d3f3292011-08-31 17:52:22 +00005769 if (IsCmpxchg) {
5770 MF->insert(It, contBB);
5771 MF->insert(It, cont2BB);
5772 }
Eli Friedman2bdffe42011-08-31 00:31:29 +00005773 MF->insert(It, exitMBB);
5774
5775 // Transfer the remainder of BB and its successor edges to exitMBB.
5776 exitMBB->splice(exitMBB->begin(), BB,
5777 llvm::next(MachineBasicBlock::iterator(MI)),
5778 BB->end());
5779 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
5780
Craig Topper420761a2012-04-20 07:30:17 +00005781 const TargetRegisterClass *TRC = isThumb2 ?
5782 (const TargetRegisterClass*)&ARM::tGPRRegClass :
5783 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eli Friedman2bdffe42011-08-31 00:31:29 +00005784 unsigned storesuccess = MRI.createVirtualRegister(TRC);
5785
5786 // thisMBB:
5787 // ...
5788 // fallthrough --> loopMBB
5789 BB->addSuccessor(loopMBB);
5790
5791 // loopMBB:
5792 // ldrexd r2, r3, ptr
5793 // <binopa> r0, r2, incr
5794 // <binopb> r1, r3, incr
5795 // strexd storesuccess, r0, r1, ptr
5796 // cmp storesuccess, #0
5797 // bne- loopMBB
5798 // fallthrough --> exitMBB
5799 //
5800 // Note that the registers are explicitly specified because there is not any
5801 // way to force the register allocator to allocate a register pair.
5802 //
Andrew Trick3af7a672011-09-20 03:06:13 +00005803 // FIXME: The hardcoded registers are not necessary for Thumb2, but we
Eli Friedman2bdffe42011-08-31 00:31:29 +00005804 // need to properly enforce the restriction that the two output registers
5805 // for ldrexd must be different.
5806 BB = loopMBB;
5807 // Load
5808 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc))
5809 .addReg(ARM::R2, RegState::Define)
5810 .addReg(ARM::R3, RegState::Define).addReg(ptr));
5811 // Copy r2/r3 into dest. (This copy will normally be coalesced.)
5812 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), destlo).addReg(ARM::R2);
5813 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), desthi).addReg(ARM::R3);
Eli Friedman4d3f3292011-08-31 17:52:22 +00005814
5815 if (IsCmpxchg) {
5816 // Add early exit
5817 for (unsigned i = 0; i < 2; i++) {
5818 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr :
5819 ARM::CMPrr))
5820 .addReg(i == 0 ? destlo : desthi)
5821 .addReg(i == 0 ? vallo : valhi));
5822 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5823 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
5824 BB->addSuccessor(exitMBB);
5825 BB->addSuccessor(i == 0 ? contBB : cont2BB);
5826 BB = (i == 0 ? contBB : cont2BB);
5827 }
5828
5829 // Copy to physregs for strexd
5830 unsigned setlo = MI->getOperand(5).getReg();
5831 unsigned sethi = MI->getOperand(6).getReg();
5832 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), ARM::R0).addReg(setlo);
5833 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), ARM::R1).addReg(sethi);
5834 } else if (Op1) {
Eli Friedman2bdffe42011-08-31 00:31:29 +00005835 // Perform binary operation
5836 AddDefaultPred(BuildMI(BB, dl, TII->get(Op1), ARM::R0)
5837 .addReg(destlo).addReg(vallo))
5838 .addReg(NeedsCarry ? ARM::CPSR : 0, getDefRegState(NeedsCarry));
5839 AddDefaultPred(BuildMI(BB, dl, TII->get(Op2), ARM::R1)
5840 .addReg(desthi).addReg(valhi)).addReg(0);
5841 } else {
5842 // Copy to physregs for strexd
5843 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), ARM::R0).addReg(vallo);
5844 BuildMI(BB, dl, TII->get(TargetOpcode::COPY), ARM::R1).addReg(valhi);
5845 }
5846
5847 // Store
5848 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), storesuccess)
5849 .addReg(ARM::R0).addReg(ARM::R1).addReg(ptr));
5850 // Cmp+jump
5851 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
5852 .addReg(storesuccess).addImm(0));
5853 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
5854 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
5855
5856 BB->addSuccessor(loopMBB);
5857 BB->addSuccessor(exitMBB);
5858
5859 // exitMBB:
5860 // ...
5861 BB = exitMBB;
5862
5863 MI->eraseFromParent(); // The instruction is gone now.
5864
5865 return BB;
5866}
5867
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005868/// SetupEntryBlockForSjLj - Insert code into the entry block that creates and
5869/// registers the function context.
5870void ARMTargetLowering::
5871SetupEntryBlockForSjLj(MachineInstr *MI, MachineBasicBlock *MBB,
5872 MachineBasicBlock *DispatchBB, int FI) const {
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005873 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5874 DebugLoc dl = MI->getDebugLoc();
5875 MachineFunction *MF = MBB->getParent();
5876 MachineRegisterInfo *MRI = &MF->getRegInfo();
5877 MachineConstantPool *MCP = MF->getConstantPool();
5878 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
5879 const Function *F = MF->getFunction();
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005880
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005881 bool isThumb = Subtarget->isThumb();
Bill Wendlingff4216a2011-10-03 22:44:15 +00005882 bool isThumb2 = Subtarget->isThumb2();
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005883
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005884 unsigned PCLabelId = AFI->createPICLabelUId();
Bill Wendlingff4216a2011-10-03 22:44:15 +00005885 unsigned PCAdj = (isThumb || isThumb2) ? 4 : 8;
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005886 ARMConstantPoolValue *CPV =
5887 ARMConstantPoolMBB::Create(F->getContext(), DispatchBB, PCLabelId, PCAdj);
5888 unsigned CPI = MCP->getConstantPoolIndex(CPV, 4);
5889
Craig Topper420761a2012-04-20 07:30:17 +00005890 const TargetRegisterClass *TRC = isThumb ?
5891 (const TargetRegisterClass*)&ARM::tGPRRegClass :
5892 (const TargetRegisterClass*)&ARM::GPRRegClass;
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00005893
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005894 // Grab constant pool and fixed stack memory operands.
5895 MachineMemOperand *CPMMO =
5896 MF->getMachineMemOperand(MachinePointerInfo::getConstantPool(),
5897 MachineMemOperand::MOLoad, 4, 4);
5898
5899 MachineMemOperand *FIMMOSt =
5900 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
5901 MachineMemOperand::MOStore, 4, 4);
5902
5903 // Load the address of the dispatch MBB into the jump buffer.
5904 if (isThumb2) {
5905 // Incoming value: jbuf
5906 // ldr.n r5, LCPI1_1
5907 // orr r5, r5, #1
5908 // add r5, pc
5909 // str r5, [$jbuf, #+4] ; &jbuf[1]
5910 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
5911 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2LDRpci), NewVReg1)
5912 .addConstantPoolIndex(CPI)
5913 .addMemOperand(CPMMO));
5914 // Set the low bit because of thumb mode.
5915 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
5916 AddDefaultCC(
5917 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2ORRri), NewVReg2)
5918 .addReg(NewVReg1, RegState::Kill)
5919 .addImm(0x01)));
5920 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
5921 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg3)
5922 .addReg(NewVReg2, RegState::Kill)
5923 .addImm(PCLabelId);
5924 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2STRi12))
5925 .addReg(NewVReg3, RegState::Kill)
5926 .addFrameIndex(FI)
5927 .addImm(36) // &jbuf[1] :: pc
5928 .addMemOperand(FIMMOSt));
5929 } else if (isThumb) {
5930 // Incoming value: jbuf
5931 // ldr.n r1, LCPI1_4
5932 // add r1, pc
5933 // mov r2, #1
5934 // orrs r1, r2
5935 // add r2, $jbuf, #+4 ; &jbuf[1]
5936 // str r1, [r2]
5937 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
5938 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tLDRpci), NewVReg1)
5939 .addConstantPoolIndex(CPI)
5940 .addMemOperand(CPMMO));
5941 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
5942 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg2)
5943 .addReg(NewVReg1, RegState::Kill)
5944 .addImm(PCLabelId);
5945 // Set the low bit because of thumb mode.
5946 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
5947 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tMOVi8), NewVReg3)
5948 .addReg(ARM::CPSR, RegState::Define)
5949 .addImm(1));
5950 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
5951 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tORR), NewVReg4)
5952 .addReg(ARM::CPSR, RegState::Define)
5953 .addReg(NewVReg2, RegState::Kill)
5954 .addReg(NewVReg3, RegState::Kill));
5955 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
5956 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tADDrSPi), NewVReg5)
5957 .addFrameIndex(FI)
5958 .addImm(36)); // &jbuf[1] :: pc
5959 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tSTRi))
5960 .addReg(NewVReg4, RegState::Kill)
5961 .addReg(NewVReg5, RegState::Kill)
5962 .addImm(0)
5963 .addMemOperand(FIMMOSt));
5964 } else {
5965 // Incoming value: jbuf
5966 // ldr r1, LCPI1_1
5967 // add r1, pc, r1
5968 // str r1, [$jbuf, #+4] ; &jbuf[1]
5969 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
5970 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::LDRi12), NewVReg1)
5971 .addConstantPoolIndex(CPI)
5972 .addImm(0)
5973 .addMemOperand(CPMMO));
5974 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
5975 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::PICADD), NewVReg2)
5976 .addReg(NewVReg1, RegState::Kill)
5977 .addImm(PCLabelId));
5978 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::STRi12))
5979 .addReg(NewVReg2, RegState::Kill)
5980 .addFrameIndex(FI)
5981 .addImm(36) // &jbuf[1] :: pc
5982 .addMemOperand(FIMMOSt));
5983 }
5984}
5985
5986MachineBasicBlock *ARMTargetLowering::
5987EmitSjLjDispatchBlock(MachineInstr *MI, MachineBasicBlock *MBB) const {
5988 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5989 DebugLoc dl = MI->getDebugLoc();
5990 MachineFunction *MF = MBB->getParent();
5991 MachineRegisterInfo *MRI = &MF->getRegInfo();
5992 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
5993 MachineFrameInfo *MFI = MF->getFrameInfo();
5994 int FI = MFI->getFunctionContextIndex();
5995
Craig Topper420761a2012-04-20 07:30:17 +00005996 const TargetRegisterClass *TRC = Subtarget->isThumb() ?
5997 (const TargetRegisterClass*)&ARM::tGPRRegClass :
Jakob Stoklund Olesen027c32a2012-05-20 06:38:47 +00005998 (const TargetRegisterClass*)&ARM::GPRnopcRegClass;
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00005999
Bill Wendling04f15b42011-10-06 21:29:56 +00006000 // Get a mapping of the call site numbers to all of the landing pads they're
6001 // associated with.
Bill Wendling2a850152011-10-05 00:02:33 +00006002 DenseMap<unsigned, SmallVector<MachineBasicBlock*, 2> > CallSiteNumToLPad;
6003 unsigned MaxCSNum = 0;
6004 MachineModuleInfo &MMI = MF->getMMI();
Jim Grosbachd4f020a2012-04-06 23:43:50 +00006005 for (MachineFunction::iterator BB = MF->begin(), E = MF->end(); BB != E;
6006 ++BB) {
Bill Wendling2a850152011-10-05 00:02:33 +00006007 if (!BB->isLandingPad()) continue;
6008
6009 // FIXME: We should assert that the EH_LABEL is the first MI in the landing
6010 // pad.
6011 for (MachineBasicBlock::iterator
6012 II = BB->begin(), IE = BB->end(); II != IE; ++II) {
6013 if (!II->isEHLabel()) continue;
6014
6015 MCSymbol *Sym = II->getOperand(0).getMCSymbol();
Bill Wendling5cbef192011-10-05 23:28:57 +00006016 if (!MMI.hasCallSiteLandingPad(Sym)) continue;
Bill Wendling2a850152011-10-05 00:02:33 +00006017
Bill Wendling5cbef192011-10-05 23:28:57 +00006018 SmallVectorImpl<unsigned> &CallSiteIdxs = MMI.getCallSiteLandingPad(Sym);
6019 for (SmallVectorImpl<unsigned>::iterator
6020 CSI = CallSiteIdxs.begin(), CSE = CallSiteIdxs.end();
6021 CSI != CSE; ++CSI) {
6022 CallSiteNumToLPad[*CSI].push_back(BB);
6023 MaxCSNum = std::max(MaxCSNum, *CSI);
6024 }
Bill Wendling2a850152011-10-05 00:02:33 +00006025 break;
6026 }
6027 }
6028
6029 // Get an ordered list of the machine basic blocks for the jump table.
6030 std::vector<MachineBasicBlock*> LPadList;
Bill Wendling2acf6382011-10-07 23:18:02 +00006031 SmallPtrSet<MachineBasicBlock*, 64> InvokeBBs;
Bill Wendling2a850152011-10-05 00:02:33 +00006032 LPadList.reserve(CallSiteNumToLPad.size());
6033 for (unsigned I = 1; I <= MaxCSNum; ++I) {
6034 SmallVectorImpl<MachineBasicBlock*> &MBBList = CallSiteNumToLPad[I];
6035 for (SmallVectorImpl<MachineBasicBlock*>::iterator
Bill Wendling2acf6382011-10-07 23:18:02 +00006036 II = MBBList.begin(), IE = MBBList.end(); II != IE; ++II) {
Bill Wendling2a850152011-10-05 00:02:33 +00006037 LPadList.push_back(*II);
Bill Wendling2acf6382011-10-07 23:18:02 +00006038 InvokeBBs.insert((*II)->pred_begin(), (*II)->pred_end());
6039 }
Bill Wendling2a850152011-10-05 00:02:33 +00006040 }
6041
Bill Wendling5cbef192011-10-05 23:28:57 +00006042 assert(!LPadList.empty() &&
6043 "No landing pad destinations for the dispatch jump table!");
6044
Bill Wendling04f15b42011-10-06 21:29:56 +00006045 // Create the jump table and associated information.
Bill Wendling2a850152011-10-05 00:02:33 +00006046 MachineJumpTableInfo *JTI =
6047 MF->getOrCreateJumpTableInfo(MachineJumpTableInfo::EK_Inline);
6048 unsigned MJTI = JTI->createJumpTableIndex(LPadList);
6049 unsigned UId = AFI->createJumpTableUId();
6050
Bill Wendling04f15b42011-10-06 21:29:56 +00006051 // Create the MBBs for the dispatch code.
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006052
6053 // Shove the dispatch's address into the return slot in the function context.
6054 MachineBasicBlock *DispatchBB = MF->CreateMachineBasicBlock();
6055 DispatchBB->setIsLandingPad();
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006056
Bill Wendlingbb734682011-10-05 00:39:32 +00006057 MachineBasicBlock *TrapBB = MF->CreateMachineBasicBlock();
Bill Wendling083a8eb2011-10-06 23:37:36 +00006058 BuildMI(TrapBB, dl, TII->get(Subtarget->isThumb() ? ARM::tTRAP : ARM::TRAP));
Bill Wendlingbb734682011-10-05 00:39:32 +00006059 DispatchBB->addSuccessor(TrapBB);
6060
6061 MachineBasicBlock *DispContBB = MF->CreateMachineBasicBlock();
6062 DispatchBB->addSuccessor(DispContBB);
Bill Wendling2a850152011-10-05 00:02:33 +00006063
Bill Wendlinga48ed4f2011-10-17 21:32:56 +00006064 // Insert and MBBs.
Bill Wendling930193c2011-10-06 00:53:33 +00006065 MF->insert(MF->end(), DispatchBB);
6066 MF->insert(MF->end(), DispContBB);
6067 MF->insert(MF->end(), TrapBB);
Bill Wendling930193c2011-10-06 00:53:33 +00006068
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006069 // Insert code into the entry block that creates and registers the function
6070 // context.
6071 SetupEntryBlockForSjLj(MI, MBB, DispatchBB, FI);
6072
Bill Wendlinge29fa1d2011-10-06 22:18:16 +00006073 MachineMemOperand *FIMMOLd =
Bill Wendling04f15b42011-10-06 21:29:56 +00006074 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
Bill Wendling083a8eb2011-10-06 23:37:36 +00006075 MachineMemOperand::MOLoad |
6076 MachineMemOperand::MOVolatile, 4, 4);
Bill Wendling930193c2011-10-06 00:53:33 +00006077
Chad Rosiere7bd5192012-11-06 23:05:24 +00006078 MachineInstrBuilder MIB;
6079 MIB = BuildMI(DispatchBB, dl, TII->get(ARM::Int_eh_sjlj_dispatchsetup));
6080
6081 const ARMBaseInstrInfo *AII = static_cast<const ARMBaseInstrInfo*>(TII);
6082 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
6083
6084 // Add a register mask with no preserved registers. This results in all
6085 // registers being marked as clobbered.
6086 MIB.addRegMask(RI.getNoPreservedMask());
Bob Wilsoneaab6ef2011-11-16 07:11:57 +00006087
Bill Wendling952cb502011-10-18 22:49:07 +00006088 unsigned NumLPads = LPadList.size();
Bill Wendling95ce2e92011-10-06 22:53:00 +00006089 if (Subtarget->isThumb2()) {
6090 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6091 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2LDRi12), NewVReg1)
6092 .addFrameIndex(FI)
6093 .addImm(4)
6094 .addMemOperand(FIMMOLd));
Bill Wendlingb9fecf42011-10-18 21:55:58 +00006095
Bill Wendling952cb502011-10-18 22:49:07 +00006096 if (NumLPads < 256) {
6097 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPri))
6098 .addReg(NewVReg1)
6099 .addImm(LPadList.size()));
6100 } else {
6101 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6102 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVi16), VReg1)
Bill Wendling15a1a222011-10-18 23:19:55 +00006103 .addImm(NumLPads & 0xFFFF));
6104
6105 unsigned VReg2 = VReg1;
6106 if ((NumLPads & 0xFFFF0000) != 0) {
6107 VReg2 = MRI->createVirtualRegister(TRC);
6108 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVTi16), VReg2)
6109 .addReg(VReg1)
6110 .addImm(NumLPads >> 16));
6111 }
6112
Bill Wendling952cb502011-10-18 22:49:07 +00006113 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPrr))
6114 .addReg(NewVReg1)
6115 .addReg(VReg2));
6116 }
Bill Wendlingb9fecf42011-10-18 21:55:58 +00006117
Bill Wendling95ce2e92011-10-06 22:53:00 +00006118 BuildMI(DispatchBB, dl, TII->get(ARM::t2Bcc))
6119 .addMBB(TrapBB)
6120 .addImm(ARMCC::HI)
6121 .addReg(ARM::CPSR);
Bill Wendlingbb734682011-10-05 00:39:32 +00006122
Bill Wendlingb9fecf42011-10-18 21:55:58 +00006123 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6124 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::t2LEApcrelJT),NewVReg3)
Bill Wendling95ce2e92011-10-06 22:53:00 +00006125 .addJumpTableIndex(MJTI)
6126 .addImm(UId));
Bill Wendling2a850152011-10-05 00:02:33 +00006127
Bill Wendlingb9fecf42011-10-18 21:55:58 +00006128 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
Bill Wendling95ce2e92011-10-06 22:53:00 +00006129 AddDefaultCC(
6130 AddDefaultPred(
Bill Wendlingb9fecf42011-10-18 21:55:58 +00006131 BuildMI(DispContBB, dl, TII->get(ARM::t2ADDrs), NewVReg4)
6132 .addReg(NewVReg3, RegState::Kill)
Bill Wendling95ce2e92011-10-06 22:53:00 +00006133 .addReg(NewVReg1)
6134 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
6135
6136 BuildMI(DispContBB, dl, TII->get(ARM::t2BR_JT))
Bill Wendlingb9fecf42011-10-18 21:55:58 +00006137 .addReg(NewVReg4, RegState::Kill)
Bill Wendling2a850152011-10-05 00:02:33 +00006138 .addReg(NewVReg1)
Bill Wendling95ce2e92011-10-06 22:53:00 +00006139 .addJumpTableIndex(MJTI)
6140 .addImm(UId);
6141 } else if (Subtarget->isThumb()) {
Bill Wendling083a8eb2011-10-06 23:37:36 +00006142 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6143 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRspi), NewVReg1)
6144 .addFrameIndex(FI)
6145 .addImm(1)
6146 .addMemOperand(FIMMOLd));
Bill Wendlingf1083d42011-10-07 22:08:37 +00006147
Bill Wendlinga5871dc2011-10-18 23:11:05 +00006148 if (NumLPads < 256) {
6149 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPi8))
6150 .addReg(NewVReg1)
6151 .addImm(NumLPads));
6152 } else {
6153 MachineConstantPool *ConstantPool = MF->getConstantPool();
Bill Wendling922ad782011-10-19 09:24:02 +00006154 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
6155 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
6156
6157 // MachineConstantPool wants an explicit alignment.
Micah Villmow3574eca2012-10-08 16:38:25 +00006158 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
Bill Wendling922ad782011-10-19 09:24:02 +00006159 if (Align == 0)
Micah Villmow3574eca2012-10-08 16:38:25 +00006160 Align = getDataLayout()->getTypeAllocSize(C->getType());
Bill Wendling922ad782011-10-19 09:24:02 +00006161 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
Bill Wendlinga5871dc2011-10-18 23:11:05 +00006162
6163 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6164 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRpci))
6165 .addReg(VReg1, RegState::Define)
6166 .addConstantPoolIndex(Idx));
6167 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPr))
6168 .addReg(NewVReg1)
6169 .addReg(VReg1));
6170 }
6171
Bill Wendling083a8eb2011-10-06 23:37:36 +00006172 BuildMI(DispatchBB, dl, TII->get(ARM::tBcc))
6173 .addMBB(TrapBB)
6174 .addImm(ARMCC::HI)
6175 .addReg(ARM::CPSR);
6176
6177 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6178 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLSLri), NewVReg2)
6179 .addReg(ARM::CPSR, RegState::Define)
6180 .addReg(NewVReg1)
6181 .addImm(2));
6182
6183 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling217f0e92011-10-06 23:41:14 +00006184 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLEApcrelJT), NewVReg3)
Bill Wendling083a8eb2011-10-06 23:37:36 +00006185 .addJumpTableIndex(MJTI)
6186 .addImm(UId));
6187
6188 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6189 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg4)
6190 .addReg(ARM::CPSR, RegState::Define)
6191 .addReg(NewVReg2, RegState::Kill)
6192 .addReg(NewVReg3));
6193
6194 MachineMemOperand *JTMMOLd =
6195 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
6196 MachineMemOperand::MOLoad, 4, 4);
6197
6198 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
6199 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLDRi), NewVReg5)
6200 .addReg(NewVReg4, RegState::Kill)
6201 .addImm(0)
6202 .addMemOperand(JTMMOLd));
6203
6204 unsigned NewVReg6 = MRI->createVirtualRegister(TRC);
6205 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg6)
6206 .addReg(ARM::CPSR, RegState::Define)
6207 .addReg(NewVReg5, RegState::Kill)
6208 .addReg(NewVReg3));
6209
6210 BuildMI(DispContBB, dl, TII->get(ARM::tBR_JTr))
6211 .addReg(NewVReg6, RegState::Kill)
6212 .addJumpTableIndex(MJTI)
6213 .addImm(UId);
Bill Wendling95ce2e92011-10-06 22:53:00 +00006214 } else {
6215 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6216 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRi12), NewVReg1)
6217 .addFrameIndex(FI)
6218 .addImm(4)
6219 .addMemOperand(FIMMOLd));
Bill Wendling564392b2011-10-18 22:11:18 +00006220
Bill Wendling85f3a0a2011-10-18 22:52:20 +00006221 if (NumLPads < 256) {
6222 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPri))
6223 .addReg(NewVReg1)
6224 .addImm(NumLPads));
Bill Wendling922ad782011-10-19 09:24:02 +00006225 } else if (Subtarget->hasV6T2Ops() && isUInt<16>(NumLPads)) {
Bill Wendling85f3a0a2011-10-18 22:52:20 +00006226 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6227 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVi16), VReg1)
Bill Wendling15a1a222011-10-18 23:19:55 +00006228 .addImm(NumLPads & 0xFFFF));
6229
6230 unsigned VReg2 = VReg1;
6231 if ((NumLPads & 0xFFFF0000) != 0) {
6232 VReg2 = MRI->createVirtualRegister(TRC);
6233 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVTi16), VReg2)
6234 .addReg(VReg1)
6235 .addImm(NumLPads >> 16));
6236 }
6237
Bill Wendling85f3a0a2011-10-18 22:52:20 +00006238 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
6239 .addReg(NewVReg1)
6240 .addReg(VReg2));
Bill Wendling922ad782011-10-19 09:24:02 +00006241 } else {
6242 MachineConstantPool *ConstantPool = MF->getConstantPool();
6243 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
6244 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
6245
6246 // MachineConstantPool wants an explicit alignment.
Micah Villmow3574eca2012-10-08 16:38:25 +00006247 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
Bill Wendling922ad782011-10-19 09:24:02 +00006248 if (Align == 0)
Micah Villmow3574eca2012-10-08 16:38:25 +00006249 Align = getDataLayout()->getTypeAllocSize(C->getType());
Bill Wendling922ad782011-10-19 09:24:02 +00006250 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
6251
6252 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6253 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRcp))
6254 .addReg(VReg1, RegState::Define)
Bill Wendling767f8be2011-10-20 20:37:11 +00006255 .addConstantPoolIndex(Idx)
6256 .addImm(0));
Bill Wendling922ad782011-10-19 09:24:02 +00006257 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
6258 .addReg(NewVReg1)
6259 .addReg(VReg1, RegState::Kill));
Bill Wendling85f3a0a2011-10-18 22:52:20 +00006260 }
6261
Bill Wendling95ce2e92011-10-06 22:53:00 +00006262 BuildMI(DispatchBB, dl, TII->get(ARM::Bcc))
6263 .addMBB(TrapBB)
6264 .addImm(ARMCC::HI)
6265 .addReg(ARM::CPSR);
Bill Wendling2a850152011-10-05 00:02:33 +00006266
Bill Wendling564392b2011-10-18 22:11:18 +00006267 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling95ce2e92011-10-06 22:53:00 +00006268 AddDefaultCC(
Bill Wendling564392b2011-10-18 22:11:18 +00006269 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::MOVsi), NewVReg3)
Bill Wendling95ce2e92011-10-06 22:53:00 +00006270 .addReg(NewVReg1)
6271 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
Bill Wendling564392b2011-10-18 22:11:18 +00006272 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6273 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::LEApcrelJT), NewVReg4)
Bill Wendling95ce2e92011-10-06 22:53:00 +00006274 .addJumpTableIndex(MJTI)
6275 .addImm(UId));
6276
6277 MachineMemOperand *JTMMOLd =
6278 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
6279 MachineMemOperand::MOLoad, 4, 4);
Bill Wendling564392b2011-10-18 22:11:18 +00006280 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
Bill Wendling95ce2e92011-10-06 22:53:00 +00006281 AddDefaultPred(
Bill Wendling564392b2011-10-18 22:11:18 +00006282 BuildMI(DispContBB, dl, TII->get(ARM::LDRrs), NewVReg5)
6283 .addReg(NewVReg3, RegState::Kill)
6284 .addReg(NewVReg4)
Bill Wendling95ce2e92011-10-06 22:53:00 +00006285 .addImm(0)
6286 .addMemOperand(JTMMOLd));
6287
6288 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTadd))
Bill Wendling564392b2011-10-18 22:11:18 +00006289 .addReg(NewVReg5, RegState::Kill)
6290 .addReg(NewVReg4)
Bill Wendling95ce2e92011-10-06 22:53:00 +00006291 .addJumpTableIndex(MJTI)
6292 .addImm(UId);
6293 }
Bill Wendling2a850152011-10-05 00:02:33 +00006294
Bill Wendlingbb734682011-10-05 00:39:32 +00006295 // Add the jump table entries as successors to the MBB.
Jakob Stoklund Olesena0708d12012-08-20 20:52:03 +00006296 SmallPtrSet<MachineBasicBlock*, 8> SeenMBBs;
Bill Wendlingbb734682011-10-05 00:39:32 +00006297 for (std::vector<MachineBasicBlock*>::iterator
Bill Wendling2acf6382011-10-07 23:18:02 +00006298 I = LPadList.begin(), E = LPadList.end(); I != E; ++I) {
6299 MachineBasicBlock *CurMBB = *I;
Jakob Stoklund Olesena0708d12012-08-20 20:52:03 +00006300 if (SeenMBBs.insert(CurMBB))
Bill Wendling2acf6382011-10-07 23:18:02 +00006301 DispContBB->addSuccessor(CurMBB);
Bill Wendling2acf6382011-10-07 23:18:02 +00006302 }
6303
Bill Wendling24bb9252011-10-17 05:25:09 +00006304 // N.B. the order the invoke BBs are processed in doesn't matter here.
Craig Topper015f2282012-03-04 03:33:22 +00006305 const uint16_t *SavedRegs = RI.getCalleeSavedRegs(MF);
Bill Wendlingf7b02072011-10-18 18:30:49 +00006306 SmallVector<MachineBasicBlock*, 64> MBBLPads;
Bill Wendling2acf6382011-10-07 23:18:02 +00006307 for (SmallPtrSet<MachineBasicBlock*, 64>::iterator
6308 I = InvokeBBs.begin(), E = InvokeBBs.end(); I != E; ++I) {
6309 MachineBasicBlock *BB = *I;
Bill Wendling969c9ef2011-10-14 23:34:37 +00006310
6311 // Remove the landing pad successor from the invoke block and replace it
6312 // with the new dispatch block.
Bill Wendlingde39d862011-10-26 07:16:18 +00006313 SmallVector<MachineBasicBlock*, 4> Successors(BB->succ_begin(),
6314 BB->succ_end());
6315 while (!Successors.empty()) {
6316 MachineBasicBlock *SMBB = Successors.pop_back_val();
Bill Wendling2acf6382011-10-07 23:18:02 +00006317 if (SMBB->isLandingPad()) {
6318 BB->removeSuccessor(SMBB);
Bill Wendlingf7b02072011-10-18 18:30:49 +00006319 MBBLPads.push_back(SMBB);
Bill Wendling2acf6382011-10-07 23:18:02 +00006320 }
6321 }
6322
6323 BB->addSuccessor(DispatchBB);
Bill Wendling969c9ef2011-10-14 23:34:37 +00006324
6325 // Find the invoke call and mark all of the callee-saved registers as
6326 // 'implicit defined' so that they're spilled. This prevents code from
6327 // moving instructions to before the EH block, where they will never be
6328 // executed.
6329 for (MachineBasicBlock::reverse_iterator
6330 II = BB->rbegin(), IE = BB->rend(); II != IE; ++II) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00006331 if (!II->isCall()) continue;
Bill Wendling969c9ef2011-10-14 23:34:37 +00006332
6333 DenseMap<unsigned, bool> DefRegs;
6334 for (MachineInstr::mop_iterator
6335 OI = II->operands_begin(), OE = II->operands_end();
6336 OI != OE; ++OI) {
6337 if (!OI->isReg()) continue;
6338 DefRegs[OI->getReg()] = true;
6339 }
6340
6341 MachineInstrBuilder MIB(&*II);
6342
Bill Wendling5d798592011-10-14 23:55:44 +00006343 for (unsigned i = 0; SavedRegs[i] != 0; ++i) {
Bill Wendlingb8dcb312011-10-22 00:29:28 +00006344 unsigned Reg = SavedRegs[i];
6345 if (Subtarget->isThumb2() &&
Craig Topper420761a2012-04-20 07:30:17 +00006346 !ARM::tGPRRegClass.contains(Reg) &&
6347 !ARM::hGPRRegClass.contains(Reg))
Bill Wendlingb8dcb312011-10-22 00:29:28 +00006348 continue;
Craig Topper420761a2012-04-20 07:30:17 +00006349 if (Subtarget->isThumb1Only() && !ARM::tGPRRegClass.contains(Reg))
Bill Wendlingb8dcb312011-10-22 00:29:28 +00006350 continue;
Craig Topper420761a2012-04-20 07:30:17 +00006351 if (!Subtarget->isThumb() && !ARM::GPRRegClass.contains(Reg))
Bill Wendlingb8dcb312011-10-22 00:29:28 +00006352 continue;
6353 if (!DefRegs[Reg])
6354 MIB.addReg(Reg, RegState::ImplicitDefine | RegState::Dead);
Bill Wendling5d798592011-10-14 23:55:44 +00006355 }
Bill Wendling969c9ef2011-10-14 23:34:37 +00006356
6357 break;
6358 }
Bill Wendling2acf6382011-10-07 23:18:02 +00006359 }
Bill Wendlingbb734682011-10-05 00:39:32 +00006360
Bill Wendlingf7b02072011-10-18 18:30:49 +00006361 // Mark all former landing pads as non-landing pads. The dispatch is the only
6362 // landing pad now.
6363 for (SmallVectorImpl<MachineBasicBlock*>::iterator
6364 I = MBBLPads.begin(), E = MBBLPads.end(); I != E; ++I)
6365 (*I)->setIsLandingPad(false);
6366
Bill Wendlingbb734682011-10-05 00:39:32 +00006367 // The instruction is gone now.
6368 MI->eraseFromParent();
6369
Bill Wendlingf7e4aef2011-10-03 21:25:38 +00006370 return MBB;
6371}
6372
Evan Cheng218977b2010-07-13 19:27:42 +00006373static
6374MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
6375 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
6376 E = MBB->succ_end(); I != E; ++I)
6377 if (*I != Succ)
6378 return *I;
6379 llvm_unreachable("Expecting a BB with two successors!");
6380}
6381
Manman Ren68f25572012-06-01 19:33:18 +00006382MachineBasicBlock *ARMTargetLowering::
6383EmitStructByval(MachineInstr *MI, MachineBasicBlock *BB) const {
6384 // This pseudo instruction has 3 operands: dst, src, size
6385 // We expand it to a loop if size > Subtarget->getMaxInlineSizeThreshold().
6386 // Otherwise, we will generate unrolled scalar copies.
6387 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6388 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6389 MachineFunction::iterator It = BB;
6390 ++It;
6391
6392 unsigned dest = MI->getOperand(0).getReg();
6393 unsigned src = MI->getOperand(1).getReg();
6394 unsigned SizeVal = MI->getOperand(2).getImm();
6395 unsigned Align = MI->getOperand(3).getImm();
6396 DebugLoc dl = MI->getDebugLoc();
6397
6398 bool isThumb2 = Subtarget->isThumb2();
6399 MachineFunction *MF = BB->getParent();
6400 MachineRegisterInfo &MRI = MF->getRegInfo();
Manman Reneda9fdf2012-06-18 22:23:48 +00006401 unsigned ldrOpc, strOpc, UnitSize = 0;
Manman Ren68f25572012-06-01 19:33:18 +00006402
6403 const TargetRegisterClass *TRC = isThumb2 ?
6404 (const TargetRegisterClass*)&ARM::tGPRRegClass :
6405 (const TargetRegisterClass*)&ARM::GPRRegClass;
Manman Reneda9fdf2012-06-18 22:23:48 +00006406 const TargetRegisterClass *TRC_Vec = 0;
Manman Ren68f25572012-06-01 19:33:18 +00006407
6408 if (Align & 1) {
6409 ldrOpc = isThumb2 ? ARM::t2LDRB_POST : ARM::LDRB_POST_IMM;
6410 strOpc = isThumb2 ? ARM::t2STRB_POST : ARM::STRB_POST_IMM;
6411 UnitSize = 1;
6412 } else if (Align & 2) {
6413 ldrOpc = isThumb2 ? ARM::t2LDRH_POST : ARM::LDRH_POST;
6414 strOpc = isThumb2 ? ARM::t2STRH_POST : ARM::STRH_POST;
6415 UnitSize = 2;
6416 } else {
Manman Reneda9fdf2012-06-18 22:23:48 +00006417 // Check whether we can use NEON instructions.
Bill Wendling67658342012-10-09 07:45:08 +00006418 if (!MF->getFunction()->getFnAttributes().
6419 hasAttribute(Attributes::NoImplicitFloat) &&
Manman Reneda9fdf2012-06-18 22:23:48 +00006420 Subtarget->hasNEON()) {
6421 if ((Align % 16 == 0) && SizeVal >= 16) {
6422 ldrOpc = ARM::VLD1q32wb_fixed;
6423 strOpc = ARM::VST1q32wb_fixed;
6424 UnitSize = 16;
6425 TRC_Vec = (const TargetRegisterClass*)&ARM::DPairRegClass;
6426 }
6427 else if ((Align % 8 == 0) && SizeVal >= 8) {
6428 ldrOpc = ARM::VLD1d32wb_fixed;
6429 strOpc = ARM::VST1d32wb_fixed;
6430 UnitSize = 8;
6431 TRC_Vec = (const TargetRegisterClass*)&ARM::DPRRegClass;
6432 }
6433 }
6434 // Can't use NEON instructions.
6435 if (UnitSize == 0) {
6436 ldrOpc = isThumb2 ? ARM::t2LDR_POST : ARM::LDR_POST_IMM;
6437 strOpc = isThumb2 ? ARM::t2STR_POST : ARM::STR_POST_IMM;
6438 UnitSize = 4;
6439 }
Manman Ren68f25572012-06-01 19:33:18 +00006440 }
Manman Reneda9fdf2012-06-18 22:23:48 +00006441
Manman Ren68f25572012-06-01 19:33:18 +00006442 unsigned BytesLeft = SizeVal % UnitSize;
6443 unsigned LoopSize = SizeVal - BytesLeft;
6444
6445 if (SizeVal <= Subtarget->getMaxInlineSizeThreshold()) {
6446 // Use LDR and STR to copy.
6447 // [scratch, srcOut] = LDR_POST(srcIn, UnitSize)
6448 // [destOut] = STR_POST(scratch, destIn, UnitSize)
6449 unsigned srcIn = src;
6450 unsigned destIn = dest;
6451 for (unsigned i = 0; i < LoopSize; i+=UnitSize) {
Manman Reneda9fdf2012-06-18 22:23:48 +00006452 unsigned scratch = MRI.createVirtualRegister(UnitSize >= 8 ? TRC_Vec:TRC);
Manman Ren68f25572012-06-01 19:33:18 +00006453 unsigned srcOut = MRI.createVirtualRegister(TRC);
6454 unsigned destOut = MRI.createVirtualRegister(TRC);
Manman Reneda9fdf2012-06-18 22:23:48 +00006455 if (UnitSize >= 8) {
6456 AddDefaultPred(BuildMI(*BB, MI, dl,
6457 TII->get(ldrOpc), scratch)
6458 .addReg(srcOut, RegState::Define).addReg(srcIn).addImm(0));
6459
6460 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(strOpc), destOut)
6461 .addReg(destIn).addImm(0).addReg(scratch));
6462 } else if (isThumb2) {
Manman Ren68f25572012-06-01 19:33:18 +00006463 AddDefaultPred(BuildMI(*BB, MI, dl,
6464 TII->get(ldrOpc), scratch)
6465 .addReg(srcOut, RegState::Define).addReg(srcIn).addImm(UnitSize));
6466
6467 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(strOpc), destOut)
6468 .addReg(scratch).addReg(destIn)
6469 .addImm(UnitSize));
6470 } else {
6471 AddDefaultPred(BuildMI(*BB, MI, dl,
6472 TII->get(ldrOpc), scratch)
6473 .addReg(srcOut, RegState::Define).addReg(srcIn).addReg(0)
6474 .addImm(UnitSize));
6475
6476 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(strOpc), destOut)
6477 .addReg(scratch).addReg(destIn)
6478 .addReg(0).addImm(UnitSize));
6479 }
6480 srcIn = srcOut;
6481 destIn = destOut;
6482 }
6483
6484 // Handle the leftover bytes with LDRB and STRB.
6485 // [scratch, srcOut] = LDRB_POST(srcIn, 1)
6486 // [destOut] = STRB_POST(scratch, destIn, 1)
6487 ldrOpc = isThumb2 ? ARM::t2LDRB_POST : ARM::LDRB_POST_IMM;
6488 strOpc = isThumb2 ? ARM::t2STRB_POST : ARM::STRB_POST_IMM;
6489 for (unsigned i = 0; i < BytesLeft; i++) {
6490 unsigned scratch = MRI.createVirtualRegister(TRC);
6491 unsigned srcOut = MRI.createVirtualRegister(TRC);
6492 unsigned destOut = MRI.createVirtualRegister(TRC);
6493 if (isThumb2) {
6494 AddDefaultPred(BuildMI(*BB, MI, dl,
6495 TII->get(ldrOpc),scratch)
6496 .addReg(srcOut, RegState::Define).addReg(srcIn).addImm(1));
6497
6498 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(strOpc), destOut)
6499 .addReg(scratch).addReg(destIn)
6500 .addReg(0).addImm(1));
6501 } else {
6502 AddDefaultPred(BuildMI(*BB, MI, dl,
6503 TII->get(ldrOpc),scratch)
Stepan Dyatkovskiy2c2cb3c2012-10-10 11:43:40 +00006504 .addReg(srcOut, RegState::Define).addReg(srcIn)
6505 .addReg(0).addImm(1));
Manman Ren68f25572012-06-01 19:33:18 +00006506
6507 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(strOpc), destOut)
6508 .addReg(scratch).addReg(destIn)
6509 .addReg(0).addImm(1));
6510 }
6511 srcIn = srcOut;
6512 destIn = destOut;
6513 }
6514 MI->eraseFromParent(); // The instruction is gone now.
6515 return BB;
6516 }
6517
6518 // Expand the pseudo op to a loop.
6519 // thisMBB:
6520 // ...
6521 // movw varEnd, # --> with thumb2
6522 // movt varEnd, #
6523 // ldrcp varEnd, idx --> without thumb2
6524 // fallthrough --> loopMBB
6525 // loopMBB:
6526 // PHI varPhi, varEnd, varLoop
6527 // PHI srcPhi, src, srcLoop
6528 // PHI destPhi, dst, destLoop
6529 // [scratch, srcLoop] = LDR_POST(srcPhi, UnitSize)
6530 // [destLoop] = STR_POST(scratch, destPhi, UnitSize)
6531 // subs varLoop, varPhi, #UnitSize
6532 // bne loopMBB
6533 // fallthrough --> exitMBB
6534 // exitMBB:
6535 // epilogue to handle left-over bytes
6536 // [scratch, srcOut] = LDRB_POST(srcLoop, 1)
6537 // [destOut] = STRB_POST(scratch, destLoop, 1)
6538 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
6539 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
6540 MF->insert(It, loopMBB);
6541 MF->insert(It, exitMBB);
6542
6543 // Transfer the remainder of BB and its successor edges to exitMBB.
6544 exitMBB->splice(exitMBB->begin(), BB,
6545 llvm::next(MachineBasicBlock::iterator(MI)),
6546 BB->end());
6547 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6548
6549 // Load an immediate to varEnd.
6550 unsigned varEnd = MRI.createVirtualRegister(TRC);
6551 if (isThumb2) {
6552 unsigned VReg1 = varEnd;
6553 if ((LoopSize & 0xFFFF0000) != 0)
6554 VReg1 = MRI.createVirtualRegister(TRC);
6555 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2MOVi16), VReg1)
6556 .addImm(LoopSize & 0xFFFF));
6557
6558 if ((LoopSize & 0xFFFF0000) != 0)
6559 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2MOVTi16), varEnd)
6560 .addReg(VReg1)
6561 .addImm(LoopSize >> 16));
6562 } else {
6563 MachineConstantPool *ConstantPool = MF->getConstantPool();
6564 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
6565 const Constant *C = ConstantInt::get(Int32Ty, LoopSize);
6566
6567 // MachineConstantPool wants an explicit alignment.
Micah Villmow3574eca2012-10-08 16:38:25 +00006568 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
Manman Ren68f25572012-06-01 19:33:18 +00006569 if (Align == 0)
Micah Villmow3574eca2012-10-08 16:38:25 +00006570 Align = getDataLayout()->getTypeAllocSize(C->getType());
Manman Ren68f25572012-06-01 19:33:18 +00006571 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
6572
6573 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::LDRcp))
6574 .addReg(varEnd, RegState::Define)
6575 .addConstantPoolIndex(Idx)
6576 .addImm(0));
6577 }
6578 BB->addSuccessor(loopMBB);
6579
6580 // Generate the loop body:
6581 // varPhi = PHI(varLoop, varEnd)
6582 // srcPhi = PHI(srcLoop, src)
6583 // destPhi = PHI(destLoop, dst)
6584 MachineBasicBlock *entryBB = BB;
6585 BB = loopMBB;
6586 unsigned varLoop = MRI.createVirtualRegister(TRC);
6587 unsigned varPhi = MRI.createVirtualRegister(TRC);
6588 unsigned srcLoop = MRI.createVirtualRegister(TRC);
6589 unsigned srcPhi = MRI.createVirtualRegister(TRC);
6590 unsigned destLoop = MRI.createVirtualRegister(TRC);
6591 unsigned destPhi = MRI.createVirtualRegister(TRC);
6592
6593 BuildMI(*BB, BB->begin(), dl, TII->get(ARM::PHI), varPhi)
6594 .addReg(varLoop).addMBB(loopMBB)
6595 .addReg(varEnd).addMBB(entryBB);
6596 BuildMI(BB, dl, TII->get(ARM::PHI), srcPhi)
6597 .addReg(srcLoop).addMBB(loopMBB)
6598 .addReg(src).addMBB(entryBB);
6599 BuildMI(BB, dl, TII->get(ARM::PHI), destPhi)
6600 .addReg(destLoop).addMBB(loopMBB)
6601 .addReg(dest).addMBB(entryBB);
6602
6603 // [scratch, srcLoop] = LDR_POST(srcPhi, UnitSize)
6604 // [destLoop] = STR_POST(scratch, destPhi, UnitSiz)
Manman Reneda9fdf2012-06-18 22:23:48 +00006605 unsigned scratch = MRI.createVirtualRegister(UnitSize >= 8 ? TRC_Vec:TRC);
6606 if (UnitSize >= 8) {
6607 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), scratch)
6608 .addReg(srcLoop, RegState::Define).addReg(srcPhi).addImm(0));
6609
6610 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), destLoop)
6611 .addReg(destPhi).addImm(0).addReg(scratch));
6612 } else if (isThumb2) {
Manman Ren68f25572012-06-01 19:33:18 +00006613 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), scratch)
6614 .addReg(srcLoop, RegState::Define).addReg(srcPhi).addImm(UnitSize));
6615
6616 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), destLoop)
6617 .addReg(scratch).addReg(destPhi)
6618 .addImm(UnitSize));
6619 } else {
6620 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), scratch)
6621 .addReg(srcLoop, RegState::Define).addReg(srcPhi).addReg(0)
6622 .addImm(UnitSize));
6623
6624 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), destLoop)
6625 .addReg(scratch).addReg(destPhi)
6626 .addReg(0).addImm(UnitSize));
6627 }
6628
6629 // Decrement loop variable by UnitSize.
6630 MachineInstrBuilder MIB = BuildMI(BB, dl,
6631 TII->get(isThumb2 ? ARM::t2SUBri : ARM::SUBri), varLoop);
6632 AddDefaultCC(AddDefaultPred(MIB.addReg(varPhi).addImm(UnitSize)));
6633 MIB->getOperand(5).setReg(ARM::CPSR);
6634 MIB->getOperand(5).setIsDef(true);
6635
6636 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6637 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
6638
6639 // loopMBB can loop back to loopMBB or fall through to exitMBB.
6640 BB->addSuccessor(loopMBB);
6641 BB->addSuccessor(exitMBB);
6642
6643 // Add epilogue to handle BytesLeft.
6644 BB = exitMBB;
6645 MachineInstr *StartOfExit = exitMBB->begin();
6646 ldrOpc = isThumb2 ? ARM::t2LDRB_POST : ARM::LDRB_POST_IMM;
6647 strOpc = isThumb2 ? ARM::t2STRB_POST : ARM::STRB_POST_IMM;
6648
6649 // [scratch, srcOut] = LDRB_POST(srcLoop, 1)
6650 // [destOut] = STRB_POST(scratch, destLoop, 1)
6651 unsigned srcIn = srcLoop;
6652 unsigned destIn = destLoop;
6653 for (unsigned i = 0; i < BytesLeft; i++) {
6654 unsigned scratch = MRI.createVirtualRegister(TRC);
6655 unsigned srcOut = MRI.createVirtualRegister(TRC);
6656 unsigned destOut = MRI.createVirtualRegister(TRC);
6657 if (isThumb2) {
6658 AddDefaultPred(BuildMI(*BB, StartOfExit, dl,
6659 TII->get(ldrOpc),scratch)
6660 .addReg(srcOut, RegState::Define).addReg(srcIn).addImm(1));
6661
6662 AddDefaultPred(BuildMI(*BB, StartOfExit, dl, TII->get(strOpc), destOut)
6663 .addReg(scratch).addReg(destIn)
6664 .addImm(1));
6665 } else {
6666 AddDefaultPred(BuildMI(*BB, StartOfExit, dl,
6667 TII->get(ldrOpc),scratch)
6668 .addReg(srcOut, RegState::Define).addReg(srcIn).addReg(0).addImm(1));
6669
6670 AddDefaultPred(BuildMI(*BB, StartOfExit, dl, TII->get(strOpc), destOut)
6671 .addReg(scratch).addReg(destIn)
6672 .addReg(0).addImm(1));
6673 }
6674 srcIn = srcOut;
6675 destIn = destOut;
6676 }
6677
6678 MI->eraseFromParent(); // The instruction is gone now.
6679 return BB;
6680}
6681
Jim Grosbache801dc42009-12-12 01:40:06 +00006682MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006683ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006684 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00006685 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00006686 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006687 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00006688 switch (MI->getOpcode()) {
Andrew Trick1c3af772011-04-23 03:55:32 +00006689 default: {
Jim Grosbach5278eb82009-12-11 01:42:04 +00006690 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00006691 llvm_unreachable("Unexpected instr type to insert");
Andrew Trick1c3af772011-04-23 03:55:32 +00006692 }
Jim Grosbachee2c2a42011-09-16 21:55:56 +00006693 // The Thumb2 pre-indexed stores have the same MI operands, they just
6694 // define them differently in the .td files from the isel patterns, so
6695 // they need pseudos.
6696 case ARM::t2STR_preidx:
6697 MI->setDesc(TII->get(ARM::t2STR_PRE));
6698 return BB;
6699 case ARM::t2STRB_preidx:
6700 MI->setDesc(TII->get(ARM::t2STRB_PRE));
6701 return BB;
6702 case ARM::t2STRH_preidx:
6703 MI->setDesc(TII->get(ARM::t2STRH_PRE));
6704 return BB;
6705
Jim Grosbach19dec202011-08-05 20:35:44 +00006706 case ARM::STRi_preidx:
6707 case ARM::STRBi_preidx: {
Jim Grosbach6cd57162011-08-09 21:22:41 +00006708 unsigned NewOpc = MI->getOpcode() == ARM::STRi_preidx ?
Jim Grosbach19dec202011-08-05 20:35:44 +00006709 ARM::STR_PRE_IMM : ARM::STRB_PRE_IMM;
6710 // Decode the offset.
6711 unsigned Offset = MI->getOperand(4).getImm();
6712 bool isSub = ARM_AM::getAM2Op(Offset) == ARM_AM::sub;
6713 Offset = ARM_AM::getAM2Offset(Offset);
6714 if (isSub)
6715 Offset = -Offset;
6716
Jim Grosbach4dfe2202011-08-12 21:02:34 +00006717 MachineMemOperand *MMO = *MI->memoperands_begin();
Benjamin Kramer2753ae32011-08-27 17:36:14 +00006718 BuildMI(*BB, MI, dl, TII->get(NewOpc))
Jim Grosbach19dec202011-08-05 20:35:44 +00006719 .addOperand(MI->getOperand(0)) // Rn_wb
6720 .addOperand(MI->getOperand(1)) // Rt
6721 .addOperand(MI->getOperand(2)) // Rn
6722 .addImm(Offset) // offset (skip GPR==zero_reg)
6723 .addOperand(MI->getOperand(5)) // pred
Jim Grosbach4dfe2202011-08-12 21:02:34 +00006724 .addOperand(MI->getOperand(6))
6725 .addMemOperand(MMO);
Jim Grosbach19dec202011-08-05 20:35:44 +00006726 MI->eraseFromParent();
6727 return BB;
6728 }
6729 case ARM::STRr_preidx:
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00006730 case ARM::STRBr_preidx:
6731 case ARM::STRH_preidx: {
6732 unsigned NewOpc;
6733 switch (MI->getOpcode()) {
6734 default: llvm_unreachable("unexpected opcode!");
6735 case ARM::STRr_preidx: NewOpc = ARM::STR_PRE_REG; break;
6736 case ARM::STRBr_preidx: NewOpc = ARM::STRB_PRE_REG; break;
6737 case ARM::STRH_preidx: NewOpc = ARM::STRH_PRE; break;
6738 }
Jim Grosbach19dec202011-08-05 20:35:44 +00006739 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(NewOpc));
6740 for (unsigned i = 0; i < MI->getNumOperands(); ++i)
6741 MIB.addOperand(MI->getOperand(i));
6742 MI->eraseFromParent();
6743 return BB;
6744 }
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006745 case ARM::ATOMIC_LOAD_ADD_I8:
6746 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
6747 case ARM::ATOMIC_LOAD_ADD_I16:
6748 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
6749 case ARM::ATOMIC_LOAD_ADD_I32:
6750 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00006751
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006752 case ARM::ATOMIC_LOAD_AND_I8:
6753 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
6754 case ARM::ATOMIC_LOAD_AND_I16:
6755 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
6756 case ARM::ATOMIC_LOAD_AND_I32:
6757 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00006758
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006759 case ARM::ATOMIC_LOAD_OR_I8:
6760 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
6761 case ARM::ATOMIC_LOAD_OR_I16:
6762 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
6763 case ARM::ATOMIC_LOAD_OR_I32:
6764 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00006765
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006766 case ARM::ATOMIC_LOAD_XOR_I8:
6767 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
6768 case ARM::ATOMIC_LOAD_XOR_I16:
6769 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
6770 case ARM::ATOMIC_LOAD_XOR_I32:
6771 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00006772
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006773 case ARM::ATOMIC_LOAD_NAND_I8:
6774 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
6775 case ARM::ATOMIC_LOAD_NAND_I16:
6776 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
6777 case ARM::ATOMIC_LOAD_NAND_I32:
6778 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00006779
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006780 case ARM::ATOMIC_LOAD_SUB_I8:
6781 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
6782 case ARM::ATOMIC_LOAD_SUB_I16:
6783 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
6784 case ARM::ATOMIC_LOAD_SUB_I32:
6785 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00006786
Jim Grosbachf7da8822011-04-26 19:44:18 +00006787 case ARM::ATOMIC_LOAD_MIN_I8:
6788 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::LT);
6789 case ARM::ATOMIC_LOAD_MIN_I16:
6790 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::LT);
6791 case ARM::ATOMIC_LOAD_MIN_I32:
6792 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::LT);
6793
6794 case ARM::ATOMIC_LOAD_MAX_I8:
6795 return EmitAtomicBinaryMinMax(MI, BB, 1, true, ARMCC::GT);
6796 case ARM::ATOMIC_LOAD_MAX_I16:
6797 return EmitAtomicBinaryMinMax(MI, BB, 2, true, ARMCC::GT);
6798 case ARM::ATOMIC_LOAD_MAX_I32:
6799 return EmitAtomicBinaryMinMax(MI, BB, 4, true, ARMCC::GT);
6800
6801 case ARM::ATOMIC_LOAD_UMIN_I8:
6802 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::LO);
6803 case ARM::ATOMIC_LOAD_UMIN_I16:
6804 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::LO);
6805 case ARM::ATOMIC_LOAD_UMIN_I32:
6806 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::LO);
6807
6808 case ARM::ATOMIC_LOAD_UMAX_I8:
6809 return EmitAtomicBinaryMinMax(MI, BB, 1, false, ARMCC::HI);
6810 case ARM::ATOMIC_LOAD_UMAX_I16:
6811 return EmitAtomicBinaryMinMax(MI, BB, 2, false, ARMCC::HI);
6812 case ARM::ATOMIC_LOAD_UMAX_I32:
6813 return EmitAtomicBinaryMinMax(MI, BB, 4, false, ARMCC::HI);
6814
Jim Grosbacha36c8f22009-12-14 20:14:59 +00006815 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
6816 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
6817 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00006818
6819 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
6820 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
6821 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00006822
Eli Friedman2bdffe42011-08-31 00:31:29 +00006823
6824 case ARM::ATOMADD6432:
6825 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00006826 isThumb2 ? ARM::t2ADCrr : ARM::ADCrr,
6827 /*NeedsCarry*/ true);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006828 case ARM::ATOMSUB6432:
6829 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00006830 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
6831 /*NeedsCarry*/ true);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006832 case ARM::ATOMOR6432:
6833 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00006834 isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006835 case ARM::ATOMXOR6432:
6836 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2EORrr : ARM::EORrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00006837 isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006838 case ARM::ATOMAND6432:
6839 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr,
Eli Friedman4d3f3292011-08-31 17:52:22 +00006840 isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006841 case ARM::ATOMSWAP6432:
6842 return EmitAtomicBinary64(MI, BB, 0, 0, false);
Eli Friedman4d3f3292011-08-31 17:52:22 +00006843 case ARM::ATOMCMPXCHG6432:
6844 return EmitAtomicBinary64(MI, BB, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr,
6845 isThumb2 ? ARM::t2SBCrr : ARM::SBCrr,
6846 /*NeedsCarry*/ false, /*IsCmpxchg*/true);
Eli Friedman2bdffe42011-08-31 00:31:29 +00006847
Evan Cheng007ea272009-08-12 05:17:19 +00006848 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00006849 // To "insert" a SELECT_CC instruction, we actually have to insert the
6850 // diamond control-flow pattern. The incoming instruction knows the
6851 // destination vreg to set, the condition code register to branch on, the
6852 // true/false values to select between, and a branch opcode to use.
6853 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006854 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00006855 ++It;
6856
6857 // thisMBB:
6858 // ...
6859 // TrueVal = ...
6860 // cmpTY ccX, r1, r2
6861 // bCC copy1MBB
6862 // fallthrough --> copy0MBB
6863 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006864 MachineFunction *F = BB->getParent();
6865 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6866 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00006867 F->insert(It, copy0MBB);
6868 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006869
6870 // Transfer the remainder of BB and its successor edges to sinkMBB.
6871 sinkMBB->splice(sinkMBB->begin(), BB,
6872 llvm::next(MachineBasicBlock::iterator(MI)),
6873 BB->end());
6874 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6875
Dan Gohman258c58c2010-07-06 15:49:48 +00006876 BB->addSuccessor(copy0MBB);
6877 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00006878
Dan Gohman14152b42010-07-06 20:24:04 +00006879 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
6880 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
6881
Evan Chenga8e29892007-01-19 07:51:42 +00006882 // copy0MBB:
6883 // %FalseValue = ...
6884 // # fallthrough to sinkMBB
6885 BB = copy0MBB;
6886
6887 // Update machine-CFG edges
6888 BB->addSuccessor(sinkMBB);
6889
6890 // sinkMBB:
6891 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6892 // ...
6893 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006894 BuildMI(*BB, BB->begin(), dl,
6895 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00006896 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
6897 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6898
Dan Gohman14152b42010-07-06 20:24:04 +00006899 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00006900 return BB;
6901 }
Evan Cheng86198642009-08-07 00:34:42 +00006902
Evan Cheng218977b2010-07-13 19:27:42 +00006903 case ARM::BCCi64:
6904 case ARM::BCCZi64: {
Bob Wilson3c904692010-12-23 22:45:49 +00006905 // If there is an unconditional branch to the other successor, remove it.
6906 BB->erase(llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick7fa75ce2011-01-19 02:26:13 +00006907
Evan Cheng218977b2010-07-13 19:27:42 +00006908 // Compare both parts that make up the double comparison separately for
6909 // equality.
6910 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
6911
6912 unsigned LHS1 = MI->getOperand(1).getReg();
6913 unsigned LHS2 = MI->getOperand(2).getReg();
6914 if (RHSisZero) {
6915 AddDefaultPred(BuildMI(BB, dl,
6916 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
6917 .addReg(LHS1).addImm(0));
6918 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
6919 .addReg(LHS2).addImm(0)
6920 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
6921 } else {
6922 unsigned RHS1 = MI->getOperand(3).getReg();
6923 unsigned RHS2 = MI->getOperand(4).getReg();
6924 AddDefaultPred(BuildMI(BB, dl,
6925 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
6926 .addReg(LHS1).addReg(RHS1));
6927 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
6928 .addReg(LHS2).addReg(RHS2)
6929 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
6930 }
6931
6932 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
6933 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
6934 if (MI->getOperand(0).getImm() == ARMCC::NE)
6935 std::swap(destMBB, exitMBB);
6936
6937 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
6938 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Owen Anderson51f6a7a2011-09-09 21:48:23 +00006939 if (isThumb2)
6940 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2B)).addMBB(exitMBB));
6941 else
6942 BuildMI(BB, dl, TII->get(ARM::B)) .addMBB(exitMBB);
Evan Cheng218977b2010-07-13 19:27:42 +00006943
6944 MI->eraseFromParent(); // The pseudo instruction is gone now.
6945 return BB;
6946 }
Bill Wendlingef2c86f2011-10-10 22:59:55 +00006947
Bill Wendling5bc85282011-10-17 20:37:20 +00006948 case ARM::Int_eh_sjlj_setjmp:
6949 case ARM::Int_eh_sjlj_setjmp_nofp:
6950 case ARM::tInt_eh_sjlj_setjmp:
6951 case ARM::t2Int_eh_sjlj_setjmp:
6952 case ARM::t2Int_eh_sjlj_setjmp_nofp:
6953 EmitSjLjDispatchBlock(MI, BB);
6954 return BB;
6955
Bill Wendlingef2c86f2011-10-10 22:59:55 +00006956 case ARM::ABS:
6957 case ARM::t2ABS: {
6958 // To insert an ABS instruction, we have to insert the
6959 // diamond control-flow pattern. The incoming instruction knows the
6960 // source vreg to test against 0, the destination vreg to set,
6961 // the condition code register to branch on, the
Andrew Trick7f5f0da2011-10-18 18:40:53 +00006962 // true/false values to select between, and a branch opcode to use.
Bill Wendlingef2c86f2011-10-10 22:59:55 +00006963 // It transforms
6964 // V1 = ABS V0
6965 // into
6966 // V2 = MOVS V0
6967 // BCC (branch to SinkBB if V0 >= 0)
6968 // RSBBB: V3 = RSBri V2, 0 (compute ABS if V2 < 0)
Andrew Trick7f5f0da2011-10-18 18:40:53 +00006969 // SinkBB: V1 = PHI(V2, V3)
Bill Wendlingef2c86f2011-10-10 22:59:55 +00006970 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6971 MachineFunction::iterator BBI = BB;
6972 ++BBI;
6973 MachineFunction *Fn = BB->getParent();
6974 MachineBasicBlock *RSBBB = Fn->CreateMachineBasicBlock(LLVM_BB);
6975 MachineBasicBlock *SinkBB = Fn->CreateMachineBasicBlock(LLVM_BB);
6976 Fn->insert(BBI, RSBBB);
6977 Fn->insert(BBI, SinkBB);
6978
6979 unsigned int ABSSrcReg = MI->getOperand(1).getReg();
6980 unsigned int ABSDstReg = MI->getOperand(0).getReg();
6981 bool isThumb2 = Subtarget->isThumb2();
6982 MachineRegisterInfo &MRI = Fn->getRegInfo();
6983 // In Thumb mode S must not be specified if source register is the SP or
6984 // PC and if destination register is the SP, so restrict register class
Craig Topper420761a2012-04-20 07:30:17 +00006985 unsigned NewRsbDstReg = MRI.createVirtualRegister(isThumb2 ?
6986 (const TargetRegisterClass*)&ARM::rGPRRegClass :
6987 (const TargetRegisterClass*)&ARM::GPRRegClass);
Bill Wendlingef2c86f2011-10-10 22:59:55 +00006988
6989 // Transfer the remainder of BB and its successor edges to sinkMBB.
6990 SinkBB->splice(SinkBB->begin(), BB,
6991 llvm::next(MachineBasicBlock::iterator(MI)),
6992 BB->end());
6993 SinkBB->transferSuccessorsAndUpdatePHIs(BB);
6994
6995 BB->addSuccessor(RSBBB);
6996 BB->addSuccessor(SinkBB);
6997
6998 // fall through to SinkMBB
6999 RSBBB->addSuccessor(SinkBB);
7000
Manman Ren307473d2012-06-15 21:32:12 +00007001 // insert a cmp at the end of BB
Andrew Trick49b446f2012-07-18 18:34:24 +00007002 AddDefaultPred(BuildMI(BB, dl,
Manman Ren307473d2012-06-15 21:32:12 +00007003 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7004 .addReg(ABSSrcReg).addImm(0));
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007005
7006 // insert a bcc with opposite CC to ARMCC::MI at the end of BB
Andrew Trick7f5f0da2011-10-18 18:40:53 +00007007 BuildMI(BB, dl,
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007008 TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc)).addMBB(SinkBB)
7009 .addImm(ARMCC::getOppositeCondition(ARMCC::MI)).addReg(ARM::CPSR);
7010
7011 // insert rsbri in RSBBB
7012 // Note: BCC and rsbri will be converted into predicated rsbmi
7013 // by if-conversion pass
Andrew Trick7f5f0da2011-10-18 18:40:53 +00007014 BuildMI(*RSBBB, RSBBB->begin(), dl,
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007015 TII->get(isThumb2 ? ARM::t2RSBri : ARM::RSBri), NewRsbDstReg)
Manman Ren307473d2012-06-15 21:32:12 +00007016 .addReg(ABSSrcReg, RegState::Kill)
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007017 .addImm(0).addImm((unsigned)ARMCC::AL).addReg(0).addReg(0);
7018
Andrew Trick7f5f0da2011-10-18 18:40:53 +00007019 // insert PHI in SinkBB,
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007020 // reuse ABSDstReg to not change uses of ABS instruction
7021 BuildMI(*SinkBB, SinkBB->begin(), dl,
7022 TII->get(ARM::PHI), ABSDstReg)
7023 .addReg(NewRsbDstReg).addMBB(RSBBB)
Manman Ren307473d2012-06-15 21:32:12 +00007024 .addReg(ABSSrcReg).addMBB(BB);
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007025
7026 // remove ABS instruction
Andrew Trick7f5f0da2011-10-18 18:40:53 +00007027 MI->eraseFromParent();
Bill Wendlingef2c86f2011-10-10 22:59:55 +00007028
7029 // return last added BB
7030 return SinkBB;
7031 }
Manman Ren68f25572012-06-01 19:33:18 +00007032 case ARM::COPY_STRUCT_BYVAL_I32:
Manman Ren763a75d2012-06-01 02:44:42 +00007033 ++NumLoopByVals;
Manman Ren68f25572012-06-01 19:33:18 +00007034 return EmitStructByval(MI, BB);
Evan Chenga8e29892007-01-19 07:51:42 +00007035 }
7036}
7037
Evan Cheng37fefc22011-08-30 19:09:48 +00007038void ARMTargetLowering::AdjustInstrPostInstrSelection(MachineInstr *MI,
7039 SDNode *Node) const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00007040 if (!MI->hasPostISelHook()) {
Andrew Trick3be654f2011-09-21 02:20:46 +00007041 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
7042 "Pseudo flag-setting opcodes must be marked with 'hasPostISelHook'");
7043 return;
7044 }
7045
Evan Cheng5a96b3d2011-12-07 07:15:52 +00007046 const MCInstrDesc *MCID = &MI->getDesc();
Andrew Trick4815d562011-09-20 03:17:40 +00007047 // Adjust potentially 's' setting instructions after isel, i.e. ADC, SBC, RSB,
7048 // RSC. Coming out of isel, they have an implicit CPSR def, but the optional
7049 // operand is still set to noreg. If needed, set the optional operand's
7050 // register to CPSR, and remove the redundant implicit def.
Andrew Trick3be654f2011-09-21 02:20:46 +00007051 //
Andrew Trick90b7b122011-10-18 19:18:52 +00007052 // e.g. ADCS (..., CPSR<imp-def>) -> ADC (... opt:CPSR<def>).
Andrew Trick4815d562011-09-20 03:17:40 +00007053
Andrew Trick3be654f2011-09-21 02:20:46 +00007054 // Rename pseudo opcodes.
7055 unsigned NewOpc = convertAddSubFlagsOpcode(MI->getOpcode());
7056 if (NewOpc) {
7057 const ARMBaseInstrInfo *TII =
7058 static_cast<const ARMBaseInstrInfo*>(getTargetMachine().getInstrInfo());
Andrew Trick90b7b122011-10-18 19:18:52 +00007059 MCID = &TII->get(NewOpc);
7060
7061 assert(MCID->getNumOperands() == MI->getDesc().getNumOperands() + 1 &&
7062 "converted opcode should be the same except for cc_out");
7063
7064 MI->setDesc(*MCID);
7065
7066 // Add the optional cc_out operand
7067 MI->addOperand(MachineOperand::CreateReg(0, /*isDef=*/true));
Andrew Trick3be654f2011-09-21 02:20:46 +00007068 }
Andrew Trick90b7b122011-10-18 19:18:52 +00007069 unsigned ccOutIdx = MCID->getNumOperands() - 1;
Andrew Trick4815d562011-09-20 03:17:40 +00007070
7071 // Any ARM instruction that sets the 's' bit should specify an optional
7072 // "cc_out" operand in the last operand position.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00007073 if (!MI->hasOptionalDef() || !MCID->OpInfo[ccOutIdx].isOptionalDef()) {
Andrew Trick3be654f2011-09-21 02:20:46 +00007074 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick4815d562011-09-20 03:17:40 +00007075 return;
7076 }
Andrew Trick3be654f2011-09-21 02:20:46 +00007077 // Look for an implicit def of CPSR added by MachineInstr ctor. Remove it
7078 // since we already have an optional CPSR def.
Andrew Trick4815d562011-09-20 03:17:40 +00007079 bool definesCPSR = false;
7080 bool deadCPSR = false;
Andrew Trick90b7b122011-10-18 19:18:52 +00007081 for (unsigned i = MCID->getNumOperands(), e = MI->getNumOperands();
Andrew Trick4815d562011-09-20 03:17:40 +00007082 i != e; ++i) {
7083 const MachineOperand &MO = MI->getOperand(i);
7084 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR) {
7085 definesCPSR = true;
7086 if (MO.isDead())
7087 deadCPSR = true;
7088 MI->RemoveOperand(i);
7089 break;
Evan Cheng37fefc22011-08-30 19:09:48 +00007090 }
7091 }
Andrew Trick4815d562011-09-20 03:17:40 +00007092 if (!definesCPSR) {
Andrew Trick3be654f2011-09-21 02:20:46 +00007093 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick4815d562011-09-20 03:17:40 +00007094 return;
7095 }
7096 assert(deadCPSR == !Node->hasAnyUseOfValue(1) && "inconsistent dead flag");
Andrew Trick3be654f2011-09-21 02:20:46 +00007097 if (deadCPSR) {
7098 assert(!MI->getOperand(ccOutIdx).getReg() &&
7099 "expect uninitialized optional cc_out operand");
Andrew Trick4815d562011-09-20 03:17:40 +00007100 return;
Andrew Trick3be654f2011-09-21 02:20:46 +00007101 }
Andrew Trick4815d562011-09-20 03:17:40 +00007102
Andrew Trick3be654f2011-09-21 02:20:46 +00007103 // If this instruction was defined with an optional CPSR def and its dag node
7104 // had a live implicit CPSR def, then activate the optional CPSR def.
Andrew Trick4815d562011-09-20 03:17:40 +00007105 MachineOperand &MO = MI->getOperand(ccOutIdx);
7106 MO.setReg(ARM::CPSR);
7107 MO.setIsDef(true);
Evan Cheng37fefc22011-08-30 19:09:48 +00007108}
7109
Evan Chenga8e29892007-01-19 07:51:42 +00007110//===----------------------------------------------------------------------===//
7111// ARM Optimization Hooks
7112//===----------------------------------------------------------------------===//
7113
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007114// Helper function that checks if N is a null or all ones constant.
7115static inline bool isZeroOrAllOnes(SDValue N, bool AllOnes) {
7116 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N);
7117 if (!C)
7118 return false;
7119 return AllOnes ? C->isAllOnesValue() : C->isNullValue();
7120}
7121
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007122// Return true if N is conditionally 0 or all ones.
7123// Detects these expressions where cc is an i1 value:
7124//
7125// (select cc 0, y) [AllOnes=0]
7126// (select cc y, 0) [AllOnes=0]
7127// (zext cc) [AllOnes=0]
7128// (sext cc) [AllOnes=0/1]
7129// (select cc -1, y) [AllOnes=1]
7130// (select cc y, -1) [AllOnes=1]
7131//
7132// Invert is set when N is the null/all ones constant when CC is false.
7133// OtherOp is set to the alternative value of N.
7134static bool isConditionalZeroOrAllOnes(SDNode *N, bool AllOnes,
7135 SDValue &CC, bool &Invert,
7136 SDValue &OtherOp,
7137 SelectionDAG &DAG) {
7138 switch (N->getOpcode()) {
7139 default: return false;
7140 case ISD::SELECT: {
7141 CC = N->getOperand(0);
7142 SDValue N1 = N->getOperand(1);
7143 SDValue N2 = N->getOperand(2);
7144 if (isZeroOrAllOnes(N1, AllOnes)) {
7145 Invert = false;
7146 OtherOp = N2;
7147 return true;
7148 }
7149 if (isZeroOrAllOnes(N2, AllOnes)) {
7150 Invert = true;
7151 OtherOp = N1;
7152 return true;
7153 }
7154 return false;
7155 }
7156 case ISD::ZERO_EXTEND:
7157 // (zext cc) can never be the all ones value.
7158 if (AllOnes)
7159 return false;
7160 // Fall through.
7161 case ISD::SIGN_EXTEND: {
7162 EVT VT = N->getValueType(0);
7163 CC = N->getOperand(0);
7164 if (CC.getValueType() != MVT::i1)
7165 return false;
7166 Invert = !AllOnes;
7167 if (AllOnes)
7168 // When looking for an AllOnes constant, N is an sext, and the 'other'
7169 // value is 0.
7170 OtherOp = DAG.getConstant(0, VT);
7171 else if (N->getOpcode() == ISD::ZERO_EXTEND)
7172 // When looking for a 0 constant, N can be zext or sext.
7173 OtherOp = DAG.getConstant(1, VT);
7174 else
7175 OtherOp = DAG.getConstant(APInt::getAllOnesValue(VT.getSizeInBits()), VT);
7176 return true;
7177 }
7178 }
7179}
7180
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007181// Combine a constant select operand into its use:
7182//
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007183// (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
7184// (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
7185// (and (select cc, -1, c), x) -> (select cc, x, (and, x, c)) [AllOnes=1]
7186// (or (select cc, 0, c), x) -> (select cc, x, (or, x, c))
7187// (xor (select cc, 0, c), x) -> (select cc, x, (xor, x, c))
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007188//
7189// The transform is rejected if the select doesn't have a constant operand that
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007190// is null, or all ones when AllOnes is set.
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007191//
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007192// Also recognize sext/zext from i1:
7193//
7194// (add (zext cc), x) -> (select cc (add x, 1), x)
7195// (add (sext cc), x) -> (select cc (add x, -1), x)
7196//
7197// These transformations eventually create predicated instructions.
7198//
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007199// @param N The node to transform.
7200// @param Slct The N operand that is a select.
7201// @param OtherOp The other N operand (x above).
7202// @param DCI Context.
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007203// @param AllOnes Require the select constant to be all ones instead of null.
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007204// @returns The new node, or SDValue() on failure.
Chris Lattnerd1980a52009-03-12 06:52:53 +00007205static
7206SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007207 TargetLowering::DAGCombinerInfo &DCI,
7208 bool AllOnes = false) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00007209 SelectionDAG &DAG = DCI.DAG;
Owen Andersone50ed302009-08-10 22:56:29 +00007210 EVT VT = N->getValueType(0);
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007211 SDValue NonConstantVal;
7212 SDValue CCOp;
7213 bool SwapSelectOps;
7214 if (!isConditionalZeroOrAllOnes(Slct.getNode(), AllOnes, CCOp, SwapSelectOps,
7215 NonConstantVal, DAG))
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007216 return SDValue();
7217
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007218 // Slct is now know to be the desired identity constant when CC is true.
7219 SDValue TrueVal = OtherOp;
7220 SDValue FalseVal = DAG.getNode(N->getOpcode(), N->getDebugLoc(), VT,
7221 OtherOp, NonConstantVal);
7222 // Unless SwapSelectOps says CC should be false.
7223 if (SwapSelectOps)
7224 std::swap(TrueVal, FalseVal);
7225
Jakob Stoklund Olesen1f1ab3e2012-08-17 16:59:09 +00007226 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007227 CCOp, TrueVal, FalseVal);
Chris Lattnerd1980a52009-03-12 06:52:53 +00007228}
7229
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007230// Attempt combineSelectAndUse on each operand of a commutative operator N.
7231static
7232SDValue combineSelectAndUseCommutative(SDNode *N, bool AllOnes,
7233 TargetLowering::DAGCombinerInfo &DCI) {
7234 SDValue N0 = N->getOperand(0);
7235 SDValue N1 = N->getOperand(1);
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007236 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007237 SDValue Result = combineSelectAndUse(N, N0, N1, DCI, AllOnes);
7238 if (Result.getNode())
7239 return Result;
7240 }
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007241 if (N1.getNode()->hasOneUse()) {
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007242 SDValue Result = combineSelectAndUse(N, N1, N0, DCI, AllOnes);
7243 if (Result.getNode())
7244 return Result;
7245 }
7246 return SDValue();
7247}
7248
Eric Christopherfa6f5912011-06-29 21:10:36 +00007249// AddCombineToVPADDL- For pair-wise add on neon, use the vpaddl instruction
Tanya Lattner189531f2011-06-14 23:48:48 +00007250// (only after legalization).
7251static SDValue AddCombineToVPADDL(SDNode *N, SDValue N0, SDValue N1,
7252 TargetLowering::DAGCombinerInfo &DCI,
7253 const ARMSubtarget *Subtarget) {
7254
7255 // Only perform optimization if after legalize, and if NEON is available. We
7256 // also expected both operands to be BUILD_VECTORs.
7257 if (DCI.isBeforeLegalize() || !Subtarget->hasNEON()
7258 || N0.getOpcode() != ISD::BUILD_VECTOR
7259 || N1.getOpcode() != ISD::BUILD_VECTOR)
7260 return SDValue();
7261
7262 // Check output type since VPADDL operand elements can only be 8, 16, or 32.
7263 EVT VT = N->getValueType(0);
7264 if (!VT.isInteger() || VT.getVectorElementType() == MVT::i64)
7265 return SDValue();
7266
7267 // Check that the vector operands are of the right form.
7268 // N0 and N1 are BUILD_VECTOR nodes with N number of EXTRACT_VECTOR
7269 // operands, where N is the size of the formed vector.
7270 // Each EXTRACT_VECTOR should have the same input vector and odd or even
7271 // index such that we have a pair wise add pattern.
Tanya Lattner189531f2011-06-14 23:48:48 +00007272
7273 // Grab the vector that all EXTRACT_VECTOR nodes should be referencing.
Bob Wilson7a10ab72011-06-15 06:04:34 +00007274 if (N0->getOperand(0)->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
Tanya Lattner189531f2011-06-14 23:48:48 +00007275 return SDValue();
Bob Wilson7a10ab72011-06-15 06:04:34 +00007276 SDValue Vec = N0->getOperand(0)->getOperand(0);
7277 SDNode *V = Vec.getNode();
7278 unsigned nextIndex = 0;
Tanya Lattner189531f2011-06-14 23:48:48 +00007279
Eric Christopherfa6f5912011-06-29 21:10:36 +00007280 // For each operands to the ADD which are BUILD_VECTORs,
Tanya Lattner189531f2011-06-14 23:48:48 +00007281 // check to see if each of their operands are an EXTRACT_VECTOR with
7282 // the same vector and appropriate index.
7283 for (unsigned i = 0, e = N0->getNumOperands(); i != e; ++i) {
7284 if (N0->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT
7285 && N1->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
Eric Christopherfa6f5912011-06-29 21:10:36 +00007286
Tanya Lattner189531f2011-06-14 23:48:48 +00007287 SDValue ExtVec0 = N0->getOperand(i);
7288 SDValue ExtVec1 = N1->getOperand(i);
Eric Christopherfa6f5912011-06-29 21:10:36 +00007289
Tanya Lattner189531f2011-06-14 23:48:48 +00007290 // First operand is the vector, verify its the same.
7291 if (V != ExtVec0->getOperand(0).getNode() ||
7292 V != ExtVec1->getOperand(0).getNode())
7293 return SDValue();
Eric Christopherfa6f5912011-06-29 21:10:36 +00007294
Tanya Lattner189531f2011-06-14 23:48:48 +00007295 // Second is the constant, verify its correct.
7296 ConstantSDNode *C0 = dyn_cast<ConstantSDNode>(ExtVec0->getOperand(1));
7297 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(ExtVec1->getOperand(1));
Eric Christopherfa6f5912011-06-29 21:10:36 +00007298
Tanya Lattner189531f2011-06-14 23:48:48 +00007299 // For the constant, we want to see all the even or all the odd.
7300 if (!C0 || !C1 || C0->getZExtValue() != nextIndex
7301 || C1->getZExtValue() != nextIndex+1)
7302 return SDValue();
7303
7304 // Increment index.
7305 nextIndex+=2;
Eric Christopherfa6f5912011-06-29 21:10:36 +00007306 } else
Tanya Lattner189531f2011-06-14 23:48:48 +00007307 return SDValue();
7308 }
7309
7310 // Create VPADDL node.
7311 SelectionDAG &DAG = DCI.DAG;
7312 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Tanya Lattner189531f2011-06-14 23:48:48 +00007313
7314 // Build operand list.
7315 SmallVector<SDValue, 8> Ops;
7316 Ops.push_back(DAG.getConstant(Intrinsic::arm_neon_vpaddls,
7317 TLI.getPointerTy()));
7318
7319 // Input is the vector.
7320 Ops.push_back(Vec);
Eric Christopherfa6f5912011-06-29 21:10:36 +00007321
Tanya Lattner189531f2011-06-14 23:48:48 +00007322 // Get widened type and narrowed type.
7323 MVT widenType;
7324 unsigned numElem = VT.getVectorNumElements();
7325 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
7326 case MVT::i8: widenType = MVT::getVectorVT(MVT::i16, numElem); break;
7327 case MVT::i16: widenType = MVT::getVectorVT(MVT::i32, numElem); break;
7328 case MVT::i32: widenType = MVT::getVectorVT(MVT::i64, numElem); break;
7329 default:
Craig Topperbc219812012-02-07 02:50:20 +00007330 llvm_unreachable("Invalid vector element type for padd optimization.");
Tanya Lattner189531f2011-06-14 23:48:48 +00007331 }
7332
7333 SDValue tmp = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
7334 widenType, &Ops[0], Ops.size());
7335 return DAG.getNode(ISD::TRUNCATE, N->getDebugLoc(), VT, tmp);
7336}
7337
Arnold Schwaighofer67514e92012-09-04 14:37:49 +00007338static SDValue findMUL_LOHI(SDValue V) {
7339 if (V->getOpcode() == ISD::UMUL_LOHI ||
7340 V->getOpcode() == ISD::SMUL_LOHI)
7341 return V;
7342 return SDValue();
7343}
7344
7345static SDValue AddCombineTo64bitMLAL(SDNode *AddcNode,
7346 TargetLowering::DAGCombinerInfo &DCI,
7347 const ARMSubtarget *Subtarget) {
7348
7349 if (Subtarget->isThumb1Only()) return SDValue();
7350
7351 // Only perform the checks after legalize when the pattern is available.
7352 if (DCI.isBeforeLegalize()) return SDValue();
7353
7354 // Look for multiply add opportunities.
7355 // The pattern is a ISD::UMUL_LOHI followed by two add nodes, where
7356 // each add nodes consumes a value from ISD::UMUL_LOHI and there is
7357 // a glue link from the first add to the second add.
7358 // If we find this pattern, we can replace the U/SMUL_LOHI, ADDC, and ADDE by
7359 // a S/UMLAL instruction.
7360 // loAdd UMUL_LOHI
7361 // \ / :lo \ :hi
7362 // \ / \ [no multiline comment]
7363 // ADDC | hiAdd
7364 // \ :glue / /
7365 // \ / /
7366 // ADDE
7367 //
7368 assert(AddcNode->getOpcode() == ISD::ADDC && "Expect an ADDC");
7369 SDValue AddcOp0 = AddcNode->getOperand(0);
7370 SDValue AddcOp1 = AddcNode->getOperand(1);
7371
7372 // Check if the two operands are from the same mul_lohi node.
7373 if (AddcOp0.getNode() == AddcOp1.getNode())
7374 return SDValue();
7375
7376 assert(AddcNode->getNumValues() == 2 &&
7377 AddcNode->getValueType(0) == MVT::i32 &&
7378 AddcNode->getValueType(1) == MVT::Glue &&
7379 "Expect ADDC with two result values: i32, glue");
7380
7381 // Check that the ADDC adds the low result of the S/UMUL_LOHI.
7382 if (AddcOp0->getOpcode() != ISD::UMUL_LOHI &&
7383 AddcOp0->getOpcode() != ISD::SMUL_LOHI &&
7384 AddcOp1->getOpcode() != ISD::UMUL_LOHI &&
7385 AddcOp1->getOpcode() != ISD::SMUL_LOHI)
7386 return SDValue();
7387
7388 // Look for the glued ADDE.
7389 SDNode* AddeNode = AddcNode->getGluedUser();
7390 if (AddeNode == NULL)
7391 return SDValue();
7392
7393 // Make sure it is really an ADDE.
7394 if (AddeNode->getOpcode() != ISD::ADDE)
7395 return SDValue();
7396
7397 assert(AddeNode->getNumOperands() == 3 &&
7398 AddeNode->getOperand(2).getValueType() == MVT::Glue &&
7399 "ADDE node has the wrong inputs");
7400
7401 // Check for the triangle shape.
7402 SDValue AddeOp0 = AddeNode->getOperand(0);
7403 SDValue AddeOp1 = AddeNode->getOperand(1);
7404
7405 // Make sure that the ADDE operands are not coming from the same node.
7406 if (AddeOp0.getNode() == AddeOp1.getNode())
7407 return SDValue();
7408
7409 // Find the MUL_LOHI node walking up ADDE's operands.
7410 bool IsLeftOperandMUL = false;
7411 SDValue MULOp = findMUL_LOHI(AddeOp0);
7412 if (MULOp == SDValue())
7413 MULOp = findMUL_LOHI(AddeOp1);
7414 else
7415 IsLeftOperandMUL = true;
7416 if (MULOp == SDValue())
7417 return SDValue();
7418
7419 // Figure out the right opcode.
7420 unsigned Opc = MULOp->getOpcode();
7421 unsigned FinalOpc = (Opc == ISD::SMUL_LOHI) ? ARMISD::SMLAL : ARMISD::UMLAL;
7422
7423 // Figure out the high and low input values to the MLAL node.
7424 SDValue* HiMul = &MULOp;
7425 SDValue* HiAdd = NULL;
7426 SDValue* LoMul = NULL;
7427 SDValue* LowAdd = NULL;
7428
7429 if (IsLeftOperandMUL)
7430 HiAdd = &AddeOp1;
7431 else
7432 HiAdd = &AddeOp0;
7433
7434
7435 if (AddcOp0->getOpcode() == Opc) {
7436 LoMul = &AddcOp0;
7437 LowAdd = &AddcOp1;
7438 }
7439 if (AddcOp1->getOpcode() == Opc) {
7440 LoMul = &AddcOp1;
7441 LowAdd = &AddcOp0;
7442 }
7443
7444 if (LoMul == NULL)
7445 return SDValue();
7446
7447 if (LoMul->getNode() != HiMul->getNode())
7448 return SDValue();
7449
7450 // Create the merged node.
7451 SelectionDAG &DAG = DCI.DAG;
7452
7453 // Build operand list.
7454 SmallVector<SDValue, 8> Ops;
7455 Ops.push_back(LoMul->getOperand(0));
7456 Ops.push_back(LoMul->getOperand(1));
7457 Ops.push_back(*LowAdd);
7458 Ops.push_back(*HiAdd);
7459
7460 SDValue MLALNode = DAG.getNode(FinalOpc, AddcNode->getDebugLoc(),
7461 DAG.getVTList(MVT::i32, MVT::i32),
7462 &Ops[0], Ops.size());
7463
7464 // Replace the ADDs' nodes uses by the MLA node's values.
7465 SDValue HiMLALResult(MLALNode.getNode(), 1);
7466 DAG.ReplaceAllUsesOfValueWith(SDValue(AddeNode, 0), HiMLALResult);
7467
7468 SDValue LoMLALResult(MLALNode.getNode(), 0);
7469 DAG.ReplaceAllUsesOfValueWith(SDValue(AddcNode, 0), LoMLALResult);
7470
7471 // Return original node to notify the driver to stop replacing.
7472 SDValue resNode(AddcNode, 0);
7473 return resNode;
7474}
7475
7476/// PerformADDCCombine - Target-specific dag combine transform from
7477/// ISD::ADDC, ISD::ADDE, and ISD::MUL_LOHI to MLAL.
7478static SDValue PerformADDCCombine(SDNode *N,
7479 TargetLowering::DAGCombinerInfo &DCI,
7480 const ARMSubtarget *Subtarget) {
7481
7482 return AddCombineTo64bitMLAL(N, DCI, Subtarget);
7483
7484}
7485
Bob Wilson3d5792a2010-07-29 20:34:14 +00007486/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
7487/// operands N0 and N1. This is a helper for PerformADDCombine that is
7488/// called with the default operands, and if that fails, with commuted
7489/// operands.
7490static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
Tanya Lattner189531f2011-06-14 23:48:48 +00007491 TargetLowering::DAGCombinerInfo &DCI,
7492 const ARMSubtarget *Subtarget){
7493
7494 // Attempt to create vpaddl for this add.
7495 SDValue Result = AddCombineToVPADDL(N, N0, N1, DCI, Subtarget);
7496 if (Result.getNode())
7497 return Result;
Eric Christopherfa6f5912011-06-29 21:10:36 +00007498
Chris Lattnerd1980a52009-03-12 06:52:53 +00007499 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007500 if (N0.getNode()->hasOneUse()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00007501 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
7502 if (Result.getNode()) return Result;
7503 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00007504 return SDValue();
7505}
7506
Bob Wilson3d5792a2010-07-29 20:34:14 +00007507/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
7508///
7509static SDValue PerformADDCombine(SDNode *N,
Tanya Lattner189531f2011-06-14 23:48:48 +00007510 TargetLowering::DAGCombinerInfo &DCI,
7511 const ARMSubtarget *Subtarget) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00007512 SDValue N0 = N->getOperand(0);
7513 SDValue N1 = N->getOperand(1);
7514
7515 // First try with the default operand order.
Tanya Lattner189531f2011-06-14 23:48:48 +00007516 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI, Subtarget);
Bob Wilson3d5792a2010-07-29 20:34:14 +00007517 if (Result.getNode())
7518 return Result;
7519
7520 // If that didn't work, try again with the operands commuted.
Tanya Lattner189531f2011-06-14 23:48:48 +00007521 return PerformADDCombineWithOperands(N, N1, N0, DCI, Subtarget);
Bob Wilson3d5792a2010-07-29 20:34:14 +00007522}
7523
Chris Lattnerd1980a52009-03-12 06:52:53 +00007524/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00007525///
Chris Lattnerd1980a52009-03-12 06:52:53 +00007526static SDValue PerformSUBCombine(SDNode *N,
7527 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00007528 SDValue N0 = N->getOperand(0);
7529 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00007530
Chris Lattnerd1980a52009-03-12 06:52:53 +00007531 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
Jakob Stoklund Olesen864c8702012-08-18 21:25:22 +00007532 if (N1.getNode()->hasOneUse()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00007533 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
7534 if (Result.getNode()) return Result;
7535 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00007536
Chris Lattnerd1980a52009-03-12 06:52:53 +00007537 return SDValue();
7538}
7539
Evan Cheng463d3582011-03-31 19:38:48 +00007540/// PerformVMULCombine
7541/// Distribute (A + B) * C to (A * C) + (B * C) to take advantage of the
7542/// special multiplier accumulator forwarding.
7543/// vmul d3, d0, d2
7544/// vmla d3, d1, d2
7545/// is faster than
7546/// vadd d3, d0, d1
7547/// vmul d3, d3, d2
7548static SDValue PerformVMULCombine(SDNode *N,
7549 TargetLowering::DAGCombinerInfo &DCI,
7550 const ARMSubtarget *Subtarget) {
7551 if (!Subtarget->hasVMLxForwarding())
7552 return SDValue();
7553
7554 SelectionDAG &DAG = DCI.DAG;
7555 SDValue N0 = N->getOperand(0);
7556 SDValue N1 = N->getOperand(1);
7557 unsigned Opcode = N0.getOpcode();
7558 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
7559 Opcode != ISD::FADD && Opcode != ISD::FSUB) {
Chad Rosier689edc82011-06-16 01:21:54 +00007560 Opcode = N1.getOpcode();
Evan Cheng463d3582011-03-31 19:38:48 +00007561 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
7562 Opcode != ISD::FADD && Opcode != ISD::FSUB)
7563 return SDValue();
7564 std::swap(N0, N1);
7565 }
7566
7567 EVT VT = N->getValueType(0);
7568 DebugLoc DL = N->getDebugLoc();
7569 SDValue N00 = N0->getOperand(0);
7570 SDValue N01 = N0->getOperand(1);
7571 return DAG.getNode(Opcode, DL, VT,
7572 DAG.getNode(ISD::MUL, DL, VT, N00, N1),
7573 DAG.getNode(ISD::MUL, DL, VT, N01, N1));
7574}
7575
Anton Korobeynikova9790d72010-05-15 18:16:59 +00007576static SDValue PerformMULCombine(SDNode *N,
7577 TargetLowering::DAGCombinerInfo &DCI,
7578 const ARMSubtarget *Subtarget) {
7579 SelectionDAG &DAG = DCI.DAG;
7580
7581 if (Subtarget->isThumb1Only())
7582 return SDValue();
7583
Anton Korobeynikova9790d72010-05-15 18:16:59 +00007584 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
7585 return SDValue();
7586
7587 EVT VT = N->getValueType(0);
Evan Cheng463d3582011-03-31 19:38:48 +00007588 if (VT.is64BitVector() || VT.is128BitVector())
7589 return PerformVMULCombine(N, DCI, Subtarget);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00007590 if (VT != MVT::i32)
7591 return SDValue();
7592
7593 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
7594 if (!C)
7595 return SDValue();
7596
Anton Korobeynikov2d7ea042012-03-19 19:19:50 +00007597 int64_t MulAmt = C->getSExtValue();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00007598 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
Anton Korobeynikov2d7ea042012-03-19 19:19:50 +00007599
Anton Korobeynikova9790d72010-05-15 18:16:59 +00007600 ShiftAmt = ShiftAmt & (32 - 1);
7601 SDValue V = N->getOperand(0);
7602 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00007603
Anton Korobeynikov4878b842010-05-16 08:54:20 +00007604 SDValue Res;
7605 MulAmt >>= ShiftAmt;
Anton Korobeynikov2d7ea042012-03-19 19:19:50 +00007606
7607 if (MulAmt >= 0) {
7608 if (isPowerOf2_32(MulAmt - 1)) {
7609 // (mul x, 2^N + 1) => (add (shl x, N), x)
7610 Res = DAG.getNode(ISD::ADD, DL, VT,
7611 V,
7612 DAG.getNode(ISD::SHL, DL, VT,
7613 V,
7614 DAG.getConstant(Log2_32(MulAmt - 1),
7615 MVT::i32)));
7616 } else if (isPowerOf2_32(MulAmt + 1)) {
7617 // (mul x, 2^N - 1) => (sub (shl x, N), x)
7618 Res = DAG.getNode(ISD::SUB, DL, VT,
7619 DAG.getNode(ISD::SHL, DL, VT,
7620 V,
7621 DAG.getConstant(Log2_32(MulAmt + 1),
7622 MVT::i32)),
7623 V);
7624 } else
7625 return SDValue();
7626 } else {
7627 uint64_t MulAmtAbs = -MulAmt;
7628 if (isPowerOf2_32(MulAmtAbs + 1)) {
7629 // (mul x, -(2^N - 1)) => (sub x, (shl x, N))
7630 Res = DAG.getNode(ISD::SUB, DL, VT,
7631 V,
7632 DAG.getNode(ISD::SHL, DL, VT,
7633 V,
7634 DAG.getConstant(Log2_32(MulAmtAbs + 1),
7635 MVT::i32)));
7636 } else if (isPowerOf2_32(MulAmtAbs - 1)) {
7637 // (mul x, -(2^N + 1)) => - (add (shl x, N), x)
7638 Res = DAG.getNode(ISD::ADD, DL, VT,
7639 V,
7640 DAG.getNode(ISD::SHL, DL, VT,
7641 V,
7642 DAG.getConstant(Log2_32(MulAmtAbs-1),
7643 MVT::i32)));
7644 Res = DAG.getNode(ISD::SUB, DL, VT,
7645 DAG.getConstant(0, MVT::i32),Res);
7646
7647 } else
7648 return SDValue();
7649 }
Anton Korobeynikov4878b842010-05-16 08:54:20 +00007650
7651 if (ShiftAmt != 0)
Anton Korobeynikov2d7ea042012-03-19 19:19:50 +00007652 Res = DAG.getNode(ISD::SHL, DL, VT,
7653 Res, DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00007654
7655 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00007656 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00007657 return SDValue();
7658}
7659
Owen Anderson080c0922010-11-05 19:27:46 +00007660static SDValue PerformANDCombine(SDNode *N,
Evan Chengc892aeb2012-02-23 01:19:06 +00007661 TargetLowering::DAGCombinerInfo &DCI,
7662 const ARMSubtarget *Subtarget) {
Owen Anderson76706012011-04-05 21:48:57 +00007663
Owen Anderson080c0922010-11-05 19:27:46 +00007664 // Attempt to use immediate-form VBIC
7665 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
7666 DebugLoc dl = N->getDebugLoc();
7667 EVT VT = N->getValueType(0);
7668 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007669
Tanya Lattner0433b212011-04-07 15:24:20 +00007670 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
7671 return SDValue();
Andrew Trick1c3af772011-04-23 03:55:32 +00007672
Owen Anderson080c0922010-11-05 19:27:46 +00007673 APInt SplatBits, SplatUndef;
7674 unsigned SplatBitSize;
7675 bool HasAnyUndefs;
7676 if (BVN &&
7677 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
7678 if (SplatBitSize <= 64) {
7679 EVT VbicVT;
7680 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
7681 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007682 DAG, VbicVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00007683 OtherModImm);
Owen Anderson080c0922010-11-05 19:27:46 +00007684 if (Val.getNode()) {
7685 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007686 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson080c0922010-11-05 19:27:46 +00007687 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007688 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson080c0922010-11-05 19:27:46 +00007689 }
7690 }
7691 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007692
Evan Chengc892aeb2012-02-23 01:19:06 +00007693 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007694 // fold (and (select cc, -1, c), x) -> (select cc, x, (and, x, c))
7695 SDValue Result = combineSelectAndUseCommutative(N, true, DCI);
7696 if (Result.getNode())
7697 return Result;
Evan Chengc892aeb2012-02-23 01:19:06 +00007698 }
7699
Owen Anderson080c0922010-11-05 19:27:46 +00007700 return SDValue();
7701}
7702
Jim Grosbach469bbdb2010-07-16 23:05:05 +00007703/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
7704static SDValue PerformORCombine(SDNode *N,
7705 TargetLowering::DAGCombinerInfo &DCI,
7706 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00007707 // Attempt to use immediate-form VORR
7708 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
7709 DebugLoc dl = N->getDebugLoc();
7710 EVT VT = N->getValueType(0);
7711 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007712
Tanya Lattner0433b212011-04-07 15:24:20 +00007713 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
7714 return SDValue();
Andrew Trick1c3af772011-04-23 03:55:32 +00007715
Owen Anderson60f48702010-11-03 23:15:26 +00007716 APInt SplatBits, SplatUndef;
7717 unsigned SplatBitSize;
7718 bool HasAnyUndefs;
7719 if (BVN && Subtarget->hasNEON() &&
7720 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
7721 if (SplatBitSize <= 64) {
7722 EVT VorrVT;
7723 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
7724 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00007725 DAG, VorrVT, VT.is128BitVector(),
7726 OtherModImm);
Owen Anderson60f48702010-11-03 23:15:26 +00007727 if (Val.getNode()) {
7728 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007729 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Anderson60f48702010-11-03 23:15:26 +00007730 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007731 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Anderson60f48702010-11-03 23:15:26 +00007732 }
7733 }
7734 }
7735
Evan Chengc892aeb2012-02-23 01:19:06 +00007736 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007737 // fold (or (select cc, 0, c), x) -> (select cc, x, (or, x, c))
7738 SDValue Result = combineSelectAndUseCommutative(N, false, DCI);
7739 if (Result.getNode())
7740 return Result;
Evan Chengc892aeb2012-02-23 01:19:06 +00007741 }
7742
Nadav Rotemdf832032012-08-13 18:52:44 +00007743 // The code below optimizes (or (and X, Y), Z).
7744 // The AND operand needs to have a single user to make these optimizations
7745 // profitable.
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00007746 SDValue N0 = N->getOperand(0);
Nadav Rotemdf832032012-08-13 18:52:44 +00007747 if (N0.getOpcode() != ISD::AND || !N0.hasOneUse())
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00007748 return SDValue();
7749 SDValue N1 = N->getOperand(1);
7750
7751 // (or (and B, A), (and C, ~A)) => (VBSL A, B, C) when A is a constant.
7752 if (Subtarget->hasNEON() && N1.getOpcode() == ISD::AND && VT.isVector() &&
7753 DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
7754 APInt SplatUndef;
7755 unsigned SplatBitSize;
7756 bool HasAnyUndefs;
7757
7758 BuildVectorSDNode *BVN0 = dyn_cast<BuildVectorSDNode>(N0->getOperand(1));
7759 APInt SplatBits0;
7760 if (BVN0 && BVN0->isConstantSplat(SplatBits0, SplatUndef, SplatBitSize,
7761 HasAnyUndefs) && !HasAnyUndefs) {
7762 BuildVectorSDNode *BVN1 = dyn_cast<BuildVectorSDNode>(N1->getOperand(1));
7763 APInt SplatBits1;
7764 if (BVN1 && BVN1->isConstantSplat(SplatBits1, SplatUndef, SplatBitSize,
7765 HasAnyUndefs) && !HasAnyUndefs &&
7766 SplatBits0 == ~SplatBits1) {
7767 // Canonicalize the vector type to make instruction selection simpler.
7768 EVT CanonicalVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
7769 SDValue Result = DAG.getNode(ARMISD::VBSL, dl, CanonicalVT,
7770 N0->getOperand(1), N0->getOperand(0),
Cameron Zwarich5af60ce2011-04-13 21:01:19 +00007771 N1->getOperand(0));
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00007772 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
7773 }
7774 }
7775 }
7776
Jim Grosbach54238562010-07-17 03:30:54 +00007777 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
7778 // reasonable.
7779
Jim Grosbach469bbdb2010-07-16 23:05:05 +00007780 // BFI is only available on V6T2+
7781 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
7782 return SDValue();
7783
Jim Grosbach54238562010-07-17 03:30:54 +00007784 DebugLoc DL = N->getDebugLoc();
7785 // 1) or (and A, mask), val => ARMbfi A, val, mask
Sylvestre Ledru94c22712012-09-27 10:14:43 +00007786 // iff (val & mask) == val
Jim Grosbach54238562010-07-17 03:30:54 +00007787 //
7788 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Sylvestre Ledru94c22712012-09-27 10:14:43 +00007789 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
Eric Christopher29aeed12011-03-26 01:21:03 +00007790 // && mask == ~mask2
Sylvestre Ledru94c22712012-09-27 10:14:43 +00007791 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
Eric Christopher29aeed12011-03-26 01:21:03 +00007792 // && ~mask == mask2
Jim Grosbach54238562010-07-17 03:30:54 +00007793 // (i.e., copy a bitfield value into another bitfield of the same width)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00007794
Jim Grosbach469bbdb2010-07-16 23:05:05 +00007795 if (VT != MVT::i32)
7796 return SDValue();
7797
Evan Cheng30fb13f2010-12-13 20:32:54 +00007798 SDValue N00 = N0.getOperand(0);
Jim Grosbach54238562010-07-17 03:30:54 +00007799
Jim Grosbach469bbdb2010-07-16 23:05:05 +00007800 // The value and the mask need to be constants so we can verify this is
7801 // actually a bitfield set. If the mask is 0xffff, we can do better
7802 // via a movt instruction, so don't use BFI in that case.
Evan Cheng30fb13f2010-12-13 20:32:54 +00007803 SDValue MaskOp = N0.getOperand(1);
7804 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
7805 if (!MaskC)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00007806 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00007807 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00007808 if (Mask == 0xffff)
7809 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00007810 SDValue Res;
7811 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00007812 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
7813 if (N1C) {
7814 unsigned Val = N1C->getZExtValue();
Evan Chenga9688c42010-12-11 04:11:38 +00007815 if ((Val & ~Mask) != Val)
Jim Grosbach54238562010-07-17 03:30:54 +00007816 return SDValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00007817
Evan Chenga9688c42010-12-11 04:11:38 +00007818 if (ARM::isBitFieldInvertedMask(Mask)) {
7819 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00007820
Evan Cheng30fb13f2010-12-13 20:32:54 +00007821 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Chenga9688c42010-12-11 04:11:38 +00007822 DAG.getConstant(Val, MVT::i32),
7823 DAG.getConstant(Mask, MVT::i32));
7824
7825 // Do not add new nodes to DAG combiner worklist.
7826 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00007827 return SDValue();
Evan Chenga9688c42010-12-11 04:11:38 +00007828 }
Jim Grosbach54238562010-07-17 03:30:54 +00007829 } else if (N1.getOpcode() == ISD::AND) {
7830 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00007831 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
7832 if (!N11C)
Jim Grosbach54238562010-07-17 03:30:54 +00007833 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00007834 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbach54238562010-07-17 03:30:54 +00007835
Eric Christopher29aeed12011-03-26 01:21:03 +00007836 // Mask and ~Mask2 (or reverse) must be equivalent for the BFI pattern
7837 // as is to match.
Jim Grosbach54238562010-07-17 03:30:54 +00007838 if (ARM::isBitFieldInvertedMask(Mask) &&
Eric Christopher29aeed12011-03-26 01:21:03 +00007839 (Mask == ~Mask2)) {
Jim Grosbach54238562010-07-17 03:30:54 +00007840 // The pack halfword instruction works better for masks that fit it,
7841 // so use that when it's available.
7842 if (Subtarget->hasT2ExtractPack() &&
7843 (Mask == 0xffff || Mask == 0xffff0000))
7844 return SDValue();
7845 // 2a
Eric Christopher29aeed12011-03-26 01:21:03 +00007846 unsigned amt = CountTrailingZeros_32(Mask2);
Jim Grosbach54238562010-07-17 03:30:54 +00007847 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
Eric Christopher29aeed12011-03-26 01:21:03 +00007848 DAG.getConstant(amt, MVT::i32));
Evan Cheng30fb13f2010-12-13 20:32:54 +00007849 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbach54238562010-07-17 03:30:54 +00007850 DAG.getConstant(Mask, MVT::i32));
7851 // Do not add new nodes to DAG combiner worklist.
7852 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00007853 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00007854 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
Eric Christopher29aeed12011-03-26 01:21:03 +00007855 (~Mask == Mask2)) {
Jim Grosbach54238562010-07-17 03:30:54 +00007856 // The pack halfword instruction works better for masks that fit it,
7857 // so use that when it's available.
7858 if (Subtarget->hasT2ExtractPack() &&
7859 (Mask2 == 0xffff || Mask2 == 0xffff0000))
7860 return SDValue();
7861 // 2b
7862 unsigned lsb = CountTrailingZeros_32(Mask);
Evan Cheng30fb13f2010-12-13 20:32:54 +00007863 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbach54238562010-07-17 03:30:54 +00007864 DAG.getConstant(lsb, MVT::i32));
7865 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
Eric Christopher29aeed12011-03-26 01:21:03 +00007866 DAG.getConstant(Mask2, MVT::i32));
Jim Grosbach54238562010-07-17 03:30:54 +00007867 // Do not add new nodes to DAG combiner worklist.
7868 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00007869 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00007870 }
7871 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007872
Evan Cheng30fb13f2010-12-13 20:32:54 +00007873 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
7874 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
7875 ARM::isBitFieldInvertedMask(~Mask)) {
7876 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
7877 // where lsb(mask) == #shamt and masked bits of B are known zero.
7878 SDValue ShAmt = N00.getOperand(1);
7879 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
7880 unsigned LSB = CountTrailingZeros_32(Mask);
7881 if (ShAmtC != LSB)
7882 return SDValue();
7883
7884 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
7885 DAG.getConstant(~Mask, MVT::i32));
7886
7887 // Do not add new nodes to DAG combiner worklist.
7888 DCI.CombineTo(N, Res, false);
7889 }
7890
Jim Grosbach469bbdb2010-07-16 23:05:05 +00007891 return SDValue();
7892}
7893
Evan Chengc892aeb2012-02-23 01:19:06 +00007894static SDValue PerformXORCombine(SDNode *N,
7895 TargetLowering::DAGCombinerInfo &DCI,
7896 const ARMSubtarget *Subtarget) {
7897 EVT VT = N->getValueType(0);
7898 SelectionDAG &DAG = DCI.DAG;
7899
7900 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
7901 return SDValue();
7902
7903 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesendcd23422012-08-18 21:25:16 +00007904 // fold (xor (select cc, 0, c), x) -> (select cc, x, (xor, x, c))
7905 SDValue Result = combineSelectAndUseCommutative(N, false, DCI);
7906 if (Result.getNode())
7907 return Result;
Evan Chengc892aeb2012-02-23 01:19:06 +00007908 }
7909
7910 return SDValue();
7911}
7912
Evan Chengbf188ae2011-06-15 01:12:31 +00007913/// PerformBFICombine - (bfi A, (and B, Mask1), Mask2) -> (bfi A, B, Mask2) iff
7914/// the bits being cleared by the AND are not demanded by the BFI.
Evan Cheng0c1aec12010-12-14 03:22:07 +00007915static SDValue PerformBFICombine(SDNode *N,
7916 TargetLowering::DAGCombinerInfo &DCI) {
7917 SDValue N1 = N->getOperand(1);
7918 if (N1.getOpcode() == ISD::AND) {
7919 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
7920 if (!N11C)
7921 return SDValue();
Evan Chengbf188ae2011-06-15 01:12:31 +00007922 unsigned InvMask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
7923 unsigned LSB = CountTrailingZeros_32(~InvMask);
7924 unsigned Width = (32 - CountLeadingZeros_32(~InvMask)) - LSB;
7925 unsigned Mask = (1 << Width)-1;
Evan Cheng0c1aec12010-12-14 03:22:07 +00007926 unsigned Mask2 = N11C->getZExtValue();
Evan Chengbf188ae2011-06-15 01:12:31 +00007927 if ((Mask & (~Mask2)) == 0)
Evan Cheng0c1aec12010-12-14 03:22:07 +00007928 return DCI.DAG.getNode(ARMISD::BFI, N->getDebugLoc(), N->getValueType(0),
7929 N->getOperand(0), N1.getOperand(0),
7930 N->getOperand(2));
7931 }
7932 return SDValue();
7933}
7934
Bob Wilson0b8ccb82010-09-22 22:09:21 +00007935/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
7936/// ARMISD::VMOVRRD.
7937static SDValue PerformVMOVRRDCombine(SDNode *N,
7938 TargetLowering::DAGCombinerInfo &DCI) {
7939 // vmovrrd(vmovdrr x, y) -> x,y
7940 SDValue InDouble = N->getOperand(0);
7941 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
7942 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Cameron Zwarich4071a712011-04-02 02:40:43 +00007943
7944 // vmovrrd(load f64) -> (load i32), (load i32)
7945 SDNode *InNode = InDouble.getNode();
7946 if (ISD::isNormalLoad(InNode) && InNode->hasOneUse() &&
7947 InNode->getValueType(0) == MVT::f64 &&
7948 InNode->getOperand(1).getOpcode() == ISD::FrameIndex &&
7949 !cast<LoadSDNode>(InNode)->isVolatile()) {
7950 // TODO: Should this be done for non-FrameIndex operands?
7951 LoadSDNode *LD = cast<LoadSDNode>(InNode);
7952
7953 SelectionDAG &DAG = DCI.DAG;
7954 DebugLoc DL = LD->getDebugLoc();
7955 SDValue BasePtr = LD->getBasePtr();
7956 SDValue NewLD1 = DAG.getLoad(MVT::i32, DL, LD->getChain(), BasePtr,
7957 LD->getPointerInfo(), LD->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007958 LD->isNonTemporal(), LD->isInvariant(),
7959 LD->getAlignment());
Cameron Zwarich4071a712011-04-02 02:40:43 +00007960
7961 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
7962 DAG.getConstant(4, MVT::i32));
7963 SDValue NewLD2 = DAG.getLoad(MVT::i32, DL, NewLD1.getValue(1), OffsetPtr,
7964 LD->getPointerInfo(), LD->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007965 LD->isNonTemporal(), LD->isInvariant(),
Cameron Zwarich4071a712011-04-02 02:40:43 +00007966 std::min(4U, LD->getAlignment() / 2));
7967
7968 DAG.ReplaceAllUsesOfValueWith(SDValue(LD, 1), NewLD2.getValue(1));
7969 SDValue Result = DCI.CombineTo(N, NewLD1, NewLD2);
7970 DCI.RemoveFromWorklist(LD);
7971 DAG.DeleteNode(LD);
7972 return Result;
7973 }
7974
Bob Wilson0b8ccb82010-09-22 22:09:21 +00007975 return SDValue();
7976}
7977
7978/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
7979/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
7980static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
7981 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
7982 SDValue Op0 = N->getOperand(0);
7983 SDValue Op1 = N->getOperand(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007984 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00007985 Op0 = Op0.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007986 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00007987 Op1 = Op1.getOperand(0);
7988 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
7989 Op0.getNode() == Op1.getNode() &&
7990 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007991 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(),
Bob Wilson0b8ccb82010-09-22 22:09:21 +00007992 N->getValueType(0), Op0.getOperand(0));
7993 return SDValue();
7994}
7995
Bob Wilson31600902010-12-21 06:43:19 +00007996/// PerformSTORECombine - Target-specific dag combine xforms for
7997/// ISD::STORE.
7998static SDValue PerformSTORECombine(SDNode *N,
7999 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson31600902010-12-21 06:43:19 +00008000 StoreSDNode *St = cast<StoreSDNode>(N);
Chad Rosier7f354552012-04-09 20:32:02 +00008001 if (St->isVolatile())
8002 return SDValue();
8003
Andrew Trick49b446f2012-07-18 18:34:24 +00008004 // Optimize trunc store (of multiple scalars) to shuffle and store. First,
Chad Rosier7f354552012-04-09 20:32:02 +00008005 // pack all of the elements in one place. Next, store to memory in fewer
8006 // chunks.
Bob Wilson31600902010-12-21 06:43:19 +00008007 SDValue StVal = St->getValue();
Chad Rosier7f354552012-04-09 20:32:02 +00008008 EVT VT = StVal.getValueType();
8009 if (St->isTruncatingStore() && VT.isVector()) {
8010 SelectionDAG &DAG = DCI.DAG;
8011 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8012 EVT StVT = St->getMemoryVT();
8013 unsigned NumElems = VT.getVectorNumElements();
8014 assert(StVT != VT && "Cannot truncate to the same type");
8015 unsigned FromEltSz = VT.getVectorElementType().getSizeInBits();
8016 unsigned ToEltSz = StVT.getVectorElementType().getSizeInBits();
8017
8018 // From, To sizes and ElemCount must be pow of two
8019 if (!isPowerOf2_32(NumElems * FromEltSz * ToEltSz)) return SDValue();
8020
8021 // We are going to use the original vector elt for storing.
8022 // Accumulated smaller vector elements must be a multiple of the store size.
8023 if (0 != (NumElems * FromEltSz) % ToEltSz) return SDValue();
8024
8025 unsigned SizeRatio = FromEltSz / ToEltSz;
8026 assert(SizeRatio * NumElems * ToEltSz == VT.getSizeInBits());
8027
8028 // Create a type on which we perform the shuffle.
8029 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), StVT.getScalarType(),
8030 NumElems*SizeRatio);
8031 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
8032
8033 DebugLoc DL = St->getDebugLoc();
8034 SDValue WideVec = DAG.getNode(ISD::BITCAST, DL, WideVecVT, StVal);
8035 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
8036 for (unsigned i = 0; i < NumElems; ++i) ShuffleVec[i] = i * SizeRatio;
8037
8038 // Can't shuffle using an illegal type.
8039 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
8040
8041 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, DL, WideVec,
8042 DAG.getUNDEF(WideVec.getValueType()),
8043 ShuffleVec.data());
8044 // At this point all of the data is stored at the bottom of the
8045 // register. We now need to save it to mem.
8046
8047 // Find the largest store unit
8048 MVT StoreType = MVT::i8;
8049 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
8050 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
8051 MVT Tp = (MVT::SimpleValueType)tp;
8052 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToEltSz)
8053 StoreType = Tp;
8054 }
8055 // Didn't find a legal store type.
8056 if (!TLI.isTypeLegal(StoreType))
8057 return SDValue();
8058
8059 // Bitcast the original vector into a vector of store-size units
8060 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
8061 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
8062 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
8063 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, DL, StoreVecVT, Shuff);
8064 SmallVector<SDValue, 8> Chains;
8065 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
8066 TLI.getPointerTy());
8067 SDValue BasePtr = St->getBasePtr();
8068
8069 // Perform one or more big stores into memory.
8070 unsigned E = (ToEltSz*NumElems)/StoreType.getSizeInBits();
8071 for (unsigned I = 0; I < E; I++) {
8072 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
8073 StoreType, ShuffWide,
8074 DAG.getIntPtrConstant(I));
8075 SDValue Ch = DAG.getStore(St->getChain(), DL, SubVec, BasePtr,
8076 St->getPointerInfo(), St->isVolatile(),
8077 St->isNonTemporal(), St->getAlignment());
8078 BasePtr = DAG.getNode(ISD::ADD, DL, BasePtr.getValueType(), BasePtr,
8079 Increment);
8080 Chains.push_back(Ch);
8081 }
8082 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, &Chains[0],
8083 Chains.size());
8084 }
8085
8086 if (!ISD::isNormalStore(St))
Cameron Zwarichd0aacbc2011-04-12 02:24:17 +00008087 return SDValue();
8088
Chad Rosier96b66d62012-04-09 19:38:15 +00008089 // Split a store of a VMOVDRR into two integer stores to avoid mixing NEON and
8090 // ARM stores of arguments in the same cache line.
Cameron Zwarichd0aacbc2011-04-12 02:24:17 +00008091 if (StVal.getNode()->getOpcode() == ARMISD::VMOVDRR &&
Chad Rosier96b66d62012-04-09 19:38:15 +00008092 StVal.getNode()->hasOneUse()) {
Cameron Zwarichd0aacbc2011-04-12 02:24:17 +00008093 SelectionDAG &DAG = DCI.DAG;
8094 DebugLoc DL = St->getDebugLoc();
8095 SDValue BasePtr = St->getBasePtr();
8096 SDValue NewST1 = DAG.getStore(St->getChain(), DL,
8097 StVal.getNode()->getOperand(0), BasePtr,
8098 St->getPointerInfo(), St->isVolatile(),
8099 St->isNonTemporal(), St->getAlignment());
8100
8101 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
8102 DAG.getConstant(4, MVT::i32));
8103 return DAG.getStore(NewST1.getValue(0), DL, StVal.getNode()->getOperand(1),
8104 OffsetPtr, St->getPointerInfo(), St->isVolatile(),
8105 St->isNonTemporal(),
8106 std::min(4U, St->getAlignment() / 2));
8107 }
8108
8109 if (StVal.getValueType() != MVT::i64 ||
Bob Wilson31600902010-12-21 06:43:19 +00008110 StVal.getNode()->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8111 return SDValue();
8112
Chad Rosier96b66d62012-04-09 19:38:15 +00008113 // Bitcast an i64 store extracted from a vector to f64.
8114 // Otherwise, the i64 value will be legalized to a pair of i32 values.
Bob Wilson31600902010-12-21 06:43:19 +00008115 SelectionDAG &DAG = DCI.DAG;
8116 DebugLoc dl = StVal.getDebugLoc();
8117 SDValue IntVec = StVal.getOperand(0);
8118 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
8119 IntVec.getValueType().getVectorNumElements());
8120 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
8121 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
8122 Vec, StVal.getOperand(1));
8123 dl = N->getDebugLoc();
8124 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
8125 // Make the DAGCombiner fold the bitcasts.
8126 DCI.AddToWorklist(Vec.getNode());
8127 DCI.AddToWorklist(ExtElt.getNode());
8128 DCI.AddToWorklist(V.getNode());
8129 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
8130 St->getPointerInfo(), St->isVolatile(),
8131 St->isNonTemporal(), St->getAlignment(),
8132 St->getTBAAInfo());
8133}
8134
8135/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
8136/// are normal, non-volatile loads. If so, it is profitable to bitcast an
8137/// i64 vector to have f64 elements, since the value can then be loaded
8138/// directly into a VFP register.
8139static bool hasNormalLoadOperand(SDNode *N) {
8140 unsigned NumElts = N->getValueType(0).getVectorNumElements();
8141 for (unsigned i = 0; i < NumElts; ++i) {
8142 SDNode *Elt = N->getOperand(i).getNode();
8143 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
8144 return true;
8145 }
8146 return false;
8147}
8148
Bob Wilson75f02882010-09-17 22:59:05 +00008149/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
8150/// ISD::BUILD_VECTOR.
Bob Wilson31600902010-12-21 06:43:19 +00008151static SDValue PerformBUILD_VECTORCombine(SDNode *N,
8152 TargetLowering::DAGCombinerInfo &DCI){
Bob Wilson75f02882010-09-17 22:59:05 +00008153 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
8154 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
8155 // into a pair of GPRs, which is fine when the value is used as a scalar,
8156 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson31600902010-12-21 06:43:19 +00008157 SelectionDAG &DAG = DCI.DAG;
8158 if (N->getNumOperands() == 2) {
8159 SDValue RV = PerformVMOVDRRCombine(N, DAG);
8160 if (RV.getNode())
8161 return RV;
8162 }
Bob Wilson75f02882010-09-17 22:59:05 +00008163
Bob Wilson31600902010-12-21 06:43:19 +00008164 // Load i64 elements as f64 values so that type legalization does not split
8165 // them up into i32 values.
8166 EVT VT = N->getValueType(0);
8167 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
8168 return SDValue();
8169 DebugLoc dl = N->getDebugLoc();
8170 SmallVector<SDValue, 8> Ops;
8171 unsigned NumElts = VT.getVectorNumElements();
8172 for (unsigned i = 0; i < NumElts; ++i) {
8173 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
8174 Ops.push_back(V);
8175 // Make the DAGCombiner fold the bitcast.
8176 DCI.AddToWorklist(V.getNode());
8177 }
8178 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
8179 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops.data(), NumElts);
8180 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
8181}
8182
8183/// PerformInsertEltCombine - Target-specific dag combine xforms for
8184/// ISD::INSERT_VECTOR_ELT.
8185static SDValue PerformInsertEltCombine(SDNode *N,
8186 TargetLowering::DAGCombinerInfo &DCI) {
8187 // Bitcast an i64 load inserted into a vector to f64.
8188 // Otherwise, the i64 value will be legalized to a pair of i32 values.
8189 EVT VT = N->getValueType(0);
8190 SDNode *Elt = N->getOperand(1).getNode();
8191 if (VT.getVectorElementType() != MVT::i64 ||
8192 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
8193 return SDValue();
8194
8195 SelectionDAG &DAG = DCI.DAG;
8196 DebugLoc dl = N->getDebugLoc();
8197 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
8198 VT.getVectorNumElements());
8199 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
8200 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
8201 // Make the DAGCombiner fold the bitcasts.
8202 DCI.AddToWorklist(Vec.getNode());
8203 DCI.AddToWorklist(V.getNode());
8204 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
8205 Vec, V, N->getOperand(2));
8206 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilson75f02882010-09-17 22:59:05 +00008207}
8208
Bob Wilsonf20700c2010-10-27 20:38:28 +00008209/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
8210/// ISD::VECTOR_SHUFFLE.
8211static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
8212 // The LLVM shufflevector instruction does not require the shuffle mask
8213 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
8214 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
8215 // operands do not match the mask length, they are extended by concatenating
8216 // them with undef vectors. That is probably the right thing for other
8217 // targets, but for NEON it is better to concatenate two double-register
8218 // size vector operands into a single quad-register size vector. Do that
8219 // transformation here:
8220 // shuffle(concat(v1, undef), concat(v2, undef)) ->
8221 // shuffle(concat(v1, v2), undef)
8222 SDValue Op0 = N->getOperand(0);
8223 SDValue Op1 = N->getOperand(1);
8224 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
8225 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
8226 Op0.getNumOperands() != 2 ||
8227 Op1.getNumOperands() != 2)
8228 return SDValue();
8229 SDValue Concat0Op1 = Op0.getOperand(1);
8230 SDValue Concat1Op1 = Op1.getOperand(1);
8231 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
8232 Concat1Op1.getOpcode() != ISD::UNDEF)
8233 return SDValue();
8234 // Skip the transformation if any of the types are illegal.
8235 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8236 EVT VT = N->getValueType(0);
8237 if (!TLI.isTypeLegal(VT) ||
8238 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
8239 !TLI.isTypeLegal(Concat1Op1.getValueType()))
8240 return SDValue();
8241
8242 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
8243 Op0.getOperand(0), Op1.getOperand(0));
8244 // Translate the shuffle mask.
8245 SmallVector<int, 16> NewMask;
8246 unsigned NumElts = VT.getVectorNumElements();
8247 unsigned HalfElts = NumElts/2;
8248 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8249 for (unsigned n = 0; n < NumElts; ++n) {
8250 int MaskElt = SVN->getMaskElt(n);
8251 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00008252 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00008253 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00008254 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00008255 NewElt = HalfElts + MaskElt - NumElts;
8256 NewMask.push_back(NewElt);
8257 }
8258 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
8259 DAG.getUNDEF(VT), NewMask.data());
8260}
8261
Bob Wilson1c3ef902011-02-07 17:43:21 +00008262/// CombineBaseUpdate - Target-specific DAG combine function for VLDDUP and
8263/// NEON load/store intrinsics to merge base address updates.
8264static SDValue CombineBaseUpdate(SDNode *N,
8265 TargetLowering::DAGCombinerInfo &DCI) {
8266 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8267 return SDValue();
8268
8269 SelectionDAG &DAG = DCI.DAG;
8270 bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
8271 N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
8272 unsigned AddrOpIdx = (isIntrinsic ? 2 : 1);
8273 SDValue Addr = N->getOperand(AddrOpIdx);
8274
8275 // Search for a use of the address operand that is an increment.
8276 for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
8277 UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
8278 SDNode *User = *UI;
8279 if (User->getOpcode() != ISD::ADD ||
8280 UI.getUse().getResNo() != Addr.getResNo())
8281 continue;
8282
8283 // Check that the add is independent of the load/store. Otherwise, folding
8284 // it would create a cycle.
8285 if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
8286 continue;
8287
8288 // Find the new opcode for the updating load/store.
8289 bool isLoad = true;
8290 bool isLaneOp = false;
8291 unsigned NewOpc = 0;
8292 unsigned NumVecs = 0;
8293 if (isIntrinsic) {
8294 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
8295 switch (IntNo) {
Craig Topperbc219812012-02-07 02:50:20 +00008296 default: llvm_unreachable("unexpected intrinsic for Neon base update");
Bob Wilson1c3ef902011-02-07 17:43:21 +00008297 case Intrinsic::arm_neon_vld1: NewOpc = ARMISD::VLD1_UPD;
8298 NumVecs = 1; break;
8299 case Intrinsic::arm_neon_vld2: NewOpc = ARMISD::VLD2_UPD;
8300 NumVecs = 2; break;
8301 case Intrinsic::arm_neon_vld3: NewOpc = ARMISD::VLD3_UPD;
8302 NumVecs = 3; break;
8303 case Intrinsic::arm_neon_vld4: NewOpc = ARMISD::VLD4_UPD;
8304 NumVecs = 4; break;
8305 case Intrinsic::arm_neon_vld2lane: NewOpc = ARMISD::VLD2LN_UPD;
8306 NumVecs = 2; isLaneOp = true; break;
8307 case Intrinsic::arm_neon_vld3lane: NewOpc = ARMISD::VLD3LN_UPD;
8308 NumVecs = 3; isLaneOp = true; break;
8309 case Intrinsic::arm_neon_vld4lane: NewOpc = ARMISD::VLD4LN_UPD;
8310 NumVecs = 4; isLaneOp = true; break;
8311 case Intrinsic::arm_neon_vst1: NewOpc = ARMISD::VST1_UPD;
8312 NumVecs = 1; isLoad = false; break;
8313 case Intrinsic::arm_neon_vst2: NewOpc = ARMISD::VST2_UPD;
8314 NumVecs = 2; isLoad = false; break;
8315 case Intrinsic::arm_neon_vst3: NewOpc = ARMISD::VST3_UPD;
8316 NumVecs = 3; isLoad = false; break;
8317 case Intrinsic::arm_neon_vst4: NewOpc = ARMISD::VST4_UPD;
8318 NumVecs = 4; isLoad = false; break;
8319 case Intrinsic::arm_neon_vst2lane: NewOpc = ARMISD::VST2LN_UPD;
8320 NumVecs = 2; isLoad = false; isLaneOp = true; break;
8321 case Intrinsic::arm_neon_vst3lane: NewOpc = ARMISD::VST3LN_UPD;
8322 NumVecs = 3; isLoad = false; isLaneOp = true; break;
8323 case Intrinsic::arm_neon_vst4lane: NewOpc = ARMISD::VST4LN_UPD;
8324 NumVecs = 4; isLoad = false; isLaneOp = true; break;
8325 }
8326 } else {
8327 isLaneOp = true;
8328 switch (N->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +00008329 default: llvm_unreachable("unexpected opcode for Neon base update");
Bob Wilson1c3ef902011-02-07 17:43:21 +00008330 case ARMISD::VLD2DUP: NewOpc = ARMISD::VLD2DUP_UPD; NumVecs = 2; break;
8331 case ARMISD::VLD3DUP: NewOpc = ARMISD::VLD3DUP_UPD; NumVecs = 3; break;
8332 case ARMISD::VLD4DUP: NewOpc = ARMISD::VLD4DUP_UPD; NumVecs = 4; break;
8333 }
8334 }
8335
8336 // Find the size of memory referenced by the load/store.
8337 EVT VecTy;
8338 if (isLoad)
8339 VecTy = N->getValueType(0);
Owen Anderson76706012011-04-05 21:48:57 +00008340 else
Bob Wilson1c3ef902011-02-07 17:43:21 +00008341 VecTy = N->getOperand(AddrOpIdx+1).getValueType();
8342 unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
8343 if (isLaneOp)
8344 NumBytes /= VecTy.getVectorNumElements();
8345
8346 // If the increment is a constant, it must match the memory ref size.
8347 SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
8348 if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
8349 uint64_t IncVal = CInc->getZExtValue();
8350 if (IncVal != NumBytes)
8351 continue;
8352 } else if (NumBytes >= 3 * 16) {
8353 // VLD3/4 and VST3/4 for 128-bit vectors are implemented with two
8354 // separate instructions that make it harder to use a non-constant update.
8355 continue;
8356 }
8357
8358 // Create the new updating load/store node.
8359 EVT Tys[6];
8360 unsigned NumResultVecs = (isLoad ? NumVecs : 0);
8361 unsigned n;
8362 for (n = 0; n < NumResultVecs; ++n)
8363 Tys[n] = VecTy;
8364 Tys[n++] = MVT::i32;
8365 Tys[n] = MVT::Other;
8366 SDVTList SDTys = DAG.getVTList(Tys, NumResultVecs+2);
8367 SmallVector<SDValue, 8> Ops;
8368 Ops.push_back(N->getOperand(0)); // incoming chain
8369 Ops.push_back(N->getOperand(AddrOpIdx));
8370 Ops.push_back(Inc);
8371 for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands(); ++i) {
8372 Ops.push_back(N->getOperand(i));
8373 }
8374 MemIntrinsicSDNode *MemInt = cast<MemIntrinsicSDNode>(N);
8375 SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, N->getDebugLoc(), SDTys,
8376 Ops.data(), Ops.size(),
8377 MemInt->getMemoryVT(),
8378 MemInt->getMemOperand());
8379
8380 // Update the uses.
8381 std::vector<SDValue> NewResults;
8382 for (unsigned i = 0; i < NumResultVecs; ++i) {
8383 NewResults.push_back(SDValue(UpdN.getNode(), i));
8384 }
8385 NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs+1)); // chain
8386 DCI.CombineTo(N, NewResults);
8387 DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
8388
8389 break;
Owen Anderson76706012011-04-05 21:48:57 +00008390 }
Bob Wilson1c3ef902011-02-07 17:43:21 +00008391 return SDValue();
8392}
8393
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00008394/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
8395/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
8396/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
8397/// return true.
8398static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
8399 SelectionDAG &DAG = DCI.DAG;
8400 EVT VT = N->getValueType(0);
8401 // vldN-dup instructions only support 64-bit vectors for N > 1.
8402 if (!VT.is64BitVector())
8403 return false;
8404
8405 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
8406 SDNode *VLD = N->getOperand(0).getNode();
8407 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
8408 return false;
8409 unsigned NumVecs = 0;
8410 unsigned NewOpc = 0;
8411 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
8412 if (IntNo == Intrinsic::arm_neon_vld2lane) {
8413 NumVecs = 2;
8414 NewOpc = ARMISD::VLD2DUP;
8415 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
8416 NumVecs = 3;
8417 NewOpc = ARMISD::VLD3DUP;
8418 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
8419 NumVecs = 4;
8420 NewOpc = ARMISD::VLD4DUP;
8421 } else {
8422 return false;
8423 }
8424
8425 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
8426 // numbers match the load.
8427 unsigned VLDLaneNo =
8428 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
8429 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
8430 UI != UE; ++UI) {
8431 // Ignore uses of the chain result.
8432 if (UI.getUse().getResNo() == NumVecs)
8433 continue;
8434 SDNode *User = *UI;
8435 if (User->getOpcode() != ARMISD::VDUPLANE ||
8436 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
8437 return false;
8438 }
8439
8440 // Create the vldN-dup node.
8441 EVT Tys[5];
8442 unsigned n;
8443 for (n = 0; n < NumVecs; ++n)
8444 Tys[n] = VT;
8445 Tys[n] = MVT::Other;
8446 SDVTList SDTys = DAG.getVTList(Tys, NumVecs+1);
8447 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
8448 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
8449 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, VLD->getDebugLoc(), SDTys,
8450 Ops, 2, VLDMemInt->getMemoryVT(),
8451 VLDMemInt->getMemOperand());
8452
8453 // Update the uses.
8454 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
8455 UI != UE; ++UI) {
8456 unsigned ResNo = UI.getUse().getResNo();
8457 // Ignore uses of the chain result.
8458 if (ResNo == NumVecs)
8459 continue;
8460 SDNode *User = *UI;
8461 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
8462 }
8463
8464 // Now the vldN-lane intrinsic is dead except for its chain result.
8465 // Update uses of the chain.
8466 std::vector<SDValue> VLDDupResults;
8467 for (unsigned n = 0; n < NumVecs; ++n)
8468 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
8469 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
8470 DCI.CombineTo(VLD, VLDDupResults);
8471
8472 return true;
8473}
8474
Bob Wilson9e82bf12010-07-14 01:22:12 +00008475/// PerformVDUPLANECombine - Target-specific dag combine xforms for
8476/// ARMISD::VDUPLANE.
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00008477static SDValue PerformVDUPLANECombine(SDNode *N,
8478 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson9e82bf12010-07-14 01:22:12 +00008479 SDValue Op = N->getOperand(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00008480
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00008481 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
8482 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
8483 if (CombineVLDDUP(N, DCI))
8484 return SDValue(N, 0);
8485
8486 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
8487 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008488 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson9e82bf12010-07-14 01:22:12 +00008489 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00008490 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00008491 return SDValue();
8492
8493 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
8494 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
8495 // The canonical VMOV for a zero vector uses a 32-bit element size.
8496 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
8497 unsigned EltBits;
8498 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
8499 EltSize = 8;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00008500 EVT VT = N->getValueType(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00008501 if (EltSize > VT.getVectorElementType().getSizeInBits())
8502 return SDValue();
8503
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00008504 return DCI.DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00008505}
8506
Eric Christopherfa6f5912011-06-29 21:10:36 +00008507// isConstVecPow2 - Return true if each vector element is a power of 2, all
Chad Rosieref01edf2011-06-24 19:23:04 +00008508// elements are the same constant, C, and Log2(C) ranges from 1 to 32.
8509static bool isConstVecPow2(SDValue ConstVec, bool isSigned, uint64_t &C)
8510{
Chad Rosier118c9a02011-06-28 17:26:57 +00008511 integerPart cN;
8512 integerPart c0 = 0;
Chad Rosieref01edf2011-06-24 19:23:04 +00008513 for (unsigned I = 0, E = ConstVec.getValueType().getVectorNumElements();
8514 I != E; I++) {
8515 ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(ConstVec.getOperand(I));
8516 if (!C)
8517 return false;
8518
Eric Christopherfa6f5912011-06-29 21:10:36 +00008519 bool isExact;
Chad Rosieref01edf2011-06-24 19:23:04 +00008520 APFloat APF = C->getValueAPF();
8521 if (APF.convertToInteger(&cN, 64, isSigned, APFloat::rmTowardZero, &isExact)
8522 != APFloat::opOK || !isExact)
8523 return false;
8524
8525 c0 = (I == 0) ? cN : c0;
8526 if (!isPowerOf2_64(cN) || c0 != cN || Log2_64(c0) < 1 || Log2_64(c0) > 32)
8527 return false;
8528 }
8529 C = c0;
8530 return true;
8531}
8532
8533/// PerformVCVTCombine - VCVT (floating-point to fixed-point, Advanced SIMD)
8534/// can replace combinations of VMUL and VCVT (floating-point to integer)
8535/// when the VMUL has a constant operand that is a power of 2.
8536///
8537/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
8538/// vmul.f32 d16, d17, d16
8539/// vcvt.s32.f32 d16, d16
8540/// becomes:
8541/// vcvt.s32.f32 d16, d16, #3
8542static SDValue PerformVCVTCombine(SDNode *N,
8543 TargetLowering::DAGCombinerInfo &DCI,
8544 const ARMSubtarget *Subtarget) {
8545 SelectionDAG &DAG = DCI.DAG;
8546 SDValue Op = N->getOperand(0);
8547
8548 if (!Subtarget->hasNEON() || !Op.getValueType().isVector() ||
8549 Op.getOpcode() != ISD::FMUL)
8550 return SDValue();
8551
8552 uint64_t C;
8553 SDValue N0 = Op->getOperand(0);
8554 SDValue ConstVec = Op->getOperand(1);
8555 bool isSigned = N->getOpcode() == ISD::FP_TO_SINT;
8556
Eric Christopherfa6f5912011-06-29 21:10:36 +00008557 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
Chad Rosieref01edf2011-06-24 19:23:04 +00008558 !isConstVecPow2(ConstVec, isSigned, C))
8559 return SDValue();
8560
8561 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfp2fxs :
8562 Intrinsic::arm_neon_vcvtfp2fxu;
8563 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
8564 N->getValueType(0),
Eric Christopherfa6f5912011-06-29 21:10:36 +00008565 DAG.getConstant(IntrinsicOpcode, MVT::i32), N0,
Chad Rosieref01edf2011-06-24 19:23:04 +00008566 DAG.getConstant(Log2_64(C), MVT::i32));
8567}
8568
8569/// PerformVDIVCombine - VCVT (fixed-point to floating-point, Advanced SIMD)
8570/// can replace combinations of VCVT (integer to floating-point) and VDIV
8571/// when the VDIV has a constant operand that is a power of 2.
8572///
8573/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
8574/// vcvt.f32.s32 d16, d16
8575/// vdiv.f32 d16, d17, d16
8576/// becomes:
8577/// vcvt.f32.s32 d16, d16, #3
8578static SDValue PerformVDIVCombine(SDNode *N,
8579 TargetLowering::DAGCombinerInfo &DCI,
8580 const ARMSubtarget *Subtarget) {
8581 SelectionDAG &DAG = DCI.DAG;
8582 SDValue Op = N->getOperand(0);
8583 unsigned OpOpcode = Op.getNode()->getOpcode();
8584
8585 if (!Subtarget->hasNEON() || !N->getValueType(0).isVector() ||
8586 (OpOpcode != ISD::SINT_TO_FP && OpOpcode != ISD::UINT_TO_FP))
8587 return SDValue();
8588
8589 uint64_t C;
8590 SDValue ConstVec = N->getOperand(1);
8591 bool isSigned = OpOpcode == ISD::SINT_TO_FP;
8592
8593 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
8594 !isConstVecPow2(ConstVec, isSigned, C))
8595 return SDValue();
8596
Eric Christopherfa6f5912011-06-29 21:10:36 +00008597 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfxs2fp :
Chad Rosieref01edf2011-06-24 19:23:04 +00008598 Intrinsic::arm_neon_vcvtfxu2fp;
8599 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(),
8600 Op.getValueType(),
Eric Christopherfa6f5912011-06-29 21:10:36 +00008601 DAG.getConstant(IntrinsicOpcode, MVT::i32),
Chad Rosieref01edf2011-06-24 19:23:04 +00008602 Op.getOperand(0), DAG.getConstant(Log2_64(C), MVT::i32));
8603}
8604
8605/// Getvshiftimm - Check if this is a valid build_vector for the immediate
Bob Wilson5bafff32009-06-22 23:27:02 +00008606/// operand of a vector shift operation, where all the elements of the
8607/// build_vector must have the same constant integer value.
8608static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
8609 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008610 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00008611 Op = Op.getOperand(0);
8612 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
8613 APInt SplatBits, SplatUndef;
8614 unsigned SplatBitSize;
8615 bool HasAnyUndefs;
8616 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
8617 HasAnyUndefs, ElementBits) ||
8618 SplatBitSize > ElementBits)
8619 return false;
8620 Cnt = SplatBits.getSExtValue();
8621 return true;
8622}
8623
8624/// isVShiftLImm - Check if this is a valid build_vector for the immediate
8625/// operand of a vector shift left operation. That value must be in the range:
8626/// 0 <= Value < ElementBits for a left shift; or
8627/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00008628static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00008629 assert(VT.isVector() && "vector shift count is not a vector type");
8630 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
8631 if (! getVShiftImm(Op, ElementBits, Cnt))
8632 return false;
8633 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
8634}
8635
8636/// isVShiftRImm - Check if this is a valid build_vector for the immediate
8637/// operand of a vector shift right operation. For a shift opcode, the value
8638/// is positive, but for an intrinsic the value count must be negative. The
8639/// absolute value must be in the range:
8640/// 1 <= |Value| <= ElementBits for a right shift; or
8641/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00008642static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00008643 int64_t &Cnt) {
8644 assert(VT.isVector() && "vector shift count is not a vector type");
8645 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
8646 if (! getVShiftImm(Op, ElementBits, Cnt))
8647 return false;
8648 if (isIntrinsic)
8649 Cnt = -Cnt;
8650 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
8651}
8652
8653/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
8654static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
8655 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
8656 switch (IntNo) {
8657 default:
8658 // Don't do anything for most intrinsics.
8659 break;
8660
8661 // Vector shifts: check for immediate versions and lower them.
8662 // Note: This is done during DAG combining instead of DAG legalizing because
8663 // the build_vectors for 64-bit vector element shift counts are generally
8664 // not legal, and it is hard to see their values after they get legalized to
8665 // loads from a constant pool.
8666 case Intrinsic::arm_neon_vshifts:
8667 case Intrinsic::arm_neon_vshiftu:
8668 case Intrinsic::arm_neon_vshiftls:
8669 case Intrinsic::arm_neon_vshiftlu:
8670 case Intrinsic::arm_neon_vshiftn:
8671 case Intrinsic::arm_neon_vrshifts:
8672 case Intrinsic::arm_neon_vrshiftu:
8673 case Intrinsic::arm_neon_vrshiftn:
8674 case Intrinsic::arm_neon_vqshifts:
8675 case Intrinsic::arm_neon_vqshiftu:
8676 case Intrinsic::arm_neon_vqshiftsu:
8677 case Intrinsic::arm_neon_vqshiftns:
8678 case Intrinsic::arm_neon_vqshiftnu:
8679 case Intrinsic::arm_neon_vqshiftnsu:
8680 case Intrinsic::arm_neon_vqrshiftns:
8681 case Intrinsic::arm_neon_vqrshiftnu:
8682 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00008683 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00008684 int64_t Cnt;
8685 unsigned VShiftOpc = 0;
8686
8687 switch (IntNo) {
8688 case Intrinsic::arm_neon_vshifts:
8689 case Intrinsic::arm_neon_vshiftu:
8690 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
8691 VShiftOpc = ARMISD::VSHL;
8692 break;
8693 }
8694 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
8695 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
8696 ARMISD::VSHRs : ARMISD::VSHRu);
8697 break;
8698 }
8699 return SDValue();
8700
8701 case Intrinsic::arm_neon_vshiftls:
8702 case Intrinsic::arm_neon_vshiftlu:
8703 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
8704 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00008705 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00008706
8707 case Intrinsic::arm_neon_vrshifts:
8708 case Intrinsic::arm_neon_vrshiftu:
8709 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
8710 break;
8711 return SDValue();
8712
8713 case Intrinsic::arm_neon_vqshifts:
8714 case Intrinsic::arm_neon_vqshiftu:
8715 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
8716 break;
8717 return SDValue();
8718
8719 case Intrinsic::arm_neon_vqshiftsu:
8720 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
8721 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00008722 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00008723
8724 case Intrinsic::arm_neon_vshiftn:
8725 case Intrinsic::arm_neon_vrshiftn:
8726 case Intrinsic::arm_neon_vqshiftns:
8727 case Intrinsic::arm_neon_vqshiftnu:
8728 case Intrinsic::arm_neon_vqshiftnsu:
8729 case Intrinsic::arm_neon_vqrshiftns:
8730 case Intrinsic::arm_neon_vqrshiftnu:
8731 case Intrinsic::arm_neon_vqrshiftnsu:
8732 // Narrowing shifts require an immediate right shift.
8733 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
8734 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00008735 llvm_unreachable("invalid shift count for narrowing vector shift "
8736 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00008737
8738 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008739 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00008740 }
8741
8742 switch (IntNo) {
8743 case Intrinsic::arm_neon_vshifts:
8744 case Intrinsic::arm_neon_vshiftu:
8745 // Opcode already set above.
8746 break;
8747 case Intrinsic::arm_neon_vshiftls:
8748 case Intrinsic::arm_neon_vshiftlu:
8749 if (Cnt == VT.getVectorElementType().getSizeInBits())
8750 VShiftOpc = ARMISD::VSHLLi;
8751 else
8752 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
8753 ARMISD::VSHLLs : ARMISD::VSHLLu);
8754 break;
8755 case Intrinsic::arm_neon_vshiftn:
8756 VShiftOpc = ARMISD::VSHRN; break;
8757 case Intrinsic::arm_neon_vrshifts:
8758 VShiftOpc = ARMISD::VRSHRs; break;
8759 case Intrinsic::arm_neon_vrshiftu:
8760 VShiftOpc = ARMISD::VRSHRu; break;
8761 case Intrinsic::arm_neon_vrshiftn:
8762 VShiftOpc = ARMISD::VRSHRN; break;
8763 case Intrinsic::arm_neon_vqshifts:
8764 VShiftOpc = ARMISD::VQSHLs; break;
8765 case Intrinsic::arm_neon_vqshiftu:
8766 VShiftOpc = ARMISD::VQSHLu; break;
8767 case Intrinsic::arm_neon_vqshiftsu:
8768 VShiftOpc = ARMISD::VQSHLsu; break;
8769 case Intrinsic::arm_neon_vqshiftns:
8770 VShiftOpc = ARMISD::VQSHRNs; break;
8771 case Intrinsic::arm_neon_vqshiftnu:
8772 VShiftOpc = ARMISD::VQSHRNu; break;
8773 case Intrinsic::arm_neon_vqshiftnsu:
8774 VShiftOpc = ARMISD::VQSHRNsu; break;
8775 case Intrinsic::arm_neon_vqrshiftns:
8776 VShiftOpc = ARMISD::VQRSHRNs; break;
8777 case Intrinsic::arm_neon_vqrshiftnu:
8778 VShiftOpc = ARMISD::VQRSHRNu; break;
8779 case Intrinsic::arm_neon_vqrshiftnsu:
8780 VShiftOpc = ARMISD::VQRSHRNsu; break;
8781 }
8782
8783 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00008784 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00008785 }
8786
8787 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00008788 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00008789 int64_t Cnt;
8790 unsigned VShiftOpc = 0;
8791
8792 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
8793 VShiftOpc = ARMISD::VSLI;
8794 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
8795 VShiftOpc = ARMISD::VSRI;
8796 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00008797 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00008798 }
8799
8800 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
8801 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00008802 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00008803 }
8804
8805 case Intrinsic::arm_neon_vqrshifts:
8806 case Intrinsic::arm_neon_vqrshiftu:
8807 // No immediate versions of these to check for.
8808 break;
8809 }
8810
8811 return SDValue();
8812}
8813
8814/// PerformShiftCombine - Checks for immediate versions of vector shifts and
8815/// lowers them. As with the vector shift intrinsics, this is done during DAG
8816/// combining instead of DAG legalizing because the build_vectors for 64-bit
8817/// vector element shift counts are generally not legal, and it is hard to see
8818/// their values after they get legalized to loads from a constant pool.
8819static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
8820 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00008821 EVT VT = N->getValueType(0);
Evan Cheng5fb468a2012-02-23 02:58:19 +00008822 if (N->getOpcode() == ISD::SRL && VT == MVT::i32 && ST->hasV6Ops()) {
8823 // Canonicalize (srl (bswap x), 16) to (rotr (bswap x), 16) if the high
8824 // 16-bits of x is zero. This optimizes rev + lsr 16 to rev16.
8825 SDValue N1 = N->getOperand(1);
8826 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N1)) {
8827 SDValue N0 = N->getOperand(0);
8828 if (C->getZExtValue() == 16 && N0.getOpcode() == ISD::BSWAP &&
8829 DAG.MaskedValueIsZero(N0.getOperand(0),
8830 APInt::getHighBitsSet(32, 16)))
8831 return DAG.getNode(ISD::ROTR, N->getDebugLoc(), VT, N0, N1);
8832 }
8833 }
Bob Wilson5bafff32009-06-22 23:27:02 +00008834
8835 // Nothing to be done for scalar shifts.
Tanya Lattner9684a7c2010-11-18 22:06:46 +00008836 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8837 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson5bafff32009-06-22 23:27:02 +00008838 return SDValue();
8839
8840 assert(ST->hasNEON() && "unexpected vector shift");
8841 int64_t Cnt;
8842
8843 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008844 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00008845
8846 case ISD::SHL:
8847 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
8848 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00008849 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00008850 break;
8851
8852 case ISD::SRA:
8853 case ISD::SRL:
8854 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
8855 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
8856 ARMISD::VSHRs : ARMISD::VSHRu);
8857 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00008858 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00008859 }
8860 }
8861 return SDValue();
8862}
8863
8864/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
8865/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
8866static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
8867 const ARMSubtarget *ST) {
8868 SDValue N0 = N->getOperand(0);
8869
8870 // Check for sign- and zero-extensions of vector extract operations of 8-
8871 // and 16-bit vector elements. NEON supports these directly. They are
8872 // handled during DAG combining because type legalization will promote them
8873 // to 32-bit types and it is messy to recognize the operations after that.
8874 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
8875 SDValue Vec = N0.getOperand(0);
8876 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00008877 EVT VT = N->getValueType(0);
8878 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00008879 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8880
Owen Anderson825b72b2009-08-11 20:47:22 +00008881 if (VT == MVT::i32 &&
8882 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00008883 TLI.isTypeLegal(Vec.getValueType()) &&
8884 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00008885
8886 unsigned Opc = 0;
8887 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008888 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00008889 case ISD::SIGN_EXTEND:
8890 Opc = ARMISD::VGETLANEs;
8891 break;
8892 case ISD::ZERO_EXTEND:
8893 case ISD::ANY_EXTEND:
8894 Opc = ARMISD::VGETLANEu;
8895 break;
8896 }
8897 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
8898 }
8899 }
8900
8901 return SDValue();
8902}
8903
Bob Wilson9f6c4c12010-02-18 06:05:53 +00008904/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
8905/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
8906static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
8907 const ARMSubtarget *ST) {
8908 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00008909 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00008910 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
8911 // a NaN; only do the transformation when it matches that behavior.
8912
8913 // For now only do this when using NEON for FP operations; if using VFP, it
8914 // is not obvious that the benefit outweighs the cost of switching to the
8915 // NEON pipeline.
8916 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
8917 N->getValueType(0) != MVT::f32)
8918 return SDValue();
8919
8920 SDValue CondLHS = N->getOperand(0);
8921 SDValue CondRHS = N->getOperand(1);
8922 SDValue LHS = N->getOperand(2);
8923 SDValue RHS = N->getOperand(3);
8924 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
8925
8926 unsigned Opcode = 0;
8927 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00008928 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00008929 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00008930 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00008931 IsReversed = true ; // x CC y ? y : x
8932 } else {
8933 return SDValue();
8934 }
8935
Bob Wilsone742bb52010-02-24 22:15:53 +00008936 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00008937 switch (CC) {
8938 default: break;
8939 case ISD::SETOLT:
8940 case ISD::SETOLE:
8941 case ISD::SETLT:
8942 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00008943 case ISD::SETULT:
8944 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00008945 // If LHS is NaN, an ordered comparison will be false and the result will
8946 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
8947 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
8948 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
8949 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
8950 break;
8951 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
8952 // will return -0, so vmin can only be used for unsafe math or if one of
8953 // the operands is known to be nonzero.
8954 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008955 !DAG.getTarget().Options.UnsafeFPMath &&
Bob Wilsone742bb52010-02-24 22:15:53 +00008956 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
8957 break;
8958 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00008959 break;
8960
8961 case ISD::SETOGT:
8962 case ISD::SETOGE:
8963 case ISD::SETGT:
8964 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00008965 case ISD::SETUGT:
8966 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00008967 // If LHS is NaN, an ordered comparison will be false and the result will
8968 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
8969 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
8970 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
8971 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
8972 break;
8973 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
8974 // will return +0, so vmax can only be used for unsafe math or if one of
8975 // the operands is known to be nonzero.
8976 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008977 !DAG.getTarget().Options.UnsafeFPMath &&
Bob Wilsone742bb52010-02-24 22:15:53 +00008978 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
8979 break;
8980 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00008981 break;
8982 }
8983
8984 if (!Opcode)
8985 return SDValue();
8986 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
8987}
8988
Evan Chenge721f5c2011-07-13 00:42:17 +00008989/// PerformCMOVCombine - Target-specific DAG combining for ARMISD::CMOV.
8990SDValue
8991ARMTargetLowering::PerformCMOVCombine(SDNode *N, SelectionDAG &DAG) const {
8992 SDValue Cmp = N->getOperand(4);
8993 if (Cmp.getOpcode() != ARMISD::CMPZ)
8994 // Only looking at EQ and NE cases.
8995 return SDValue();
8996
8997 EVT VT = N->getValueType(0);
8998 DebugLoc dl = N->getDebugLoc();
8999 SDValue LHS = Cmp.getOperand(0);
9000 SDValue RHS = Cmp.getOperand(1);
9001 SDValue FalseVal = N->getOperand(0);
9002 SDValue TrueVal = N->getOperand(1);
9003 SDValue ARMcc = N->getOperand(2);
Jim Grosbachb04546f2011-09-13 20:30:37 +00009004 ARMCC::CondCodes CC =
9005 (ARMCC::CondCodes)cast<ConstantSDNode>(ARMcc)->getZExtValue();
Evan Chenge721f5c2011-07-13 00:42:17 +00009006
9007 // Simplify
9008 // mov r1, r0
9009 // cmp r1, x
9010 // mov r0, y
9011 // moveq r0, x
9012 // to
9013 // cmp r0, x
9014 // movne r0, y
9015 //
9016 // mov r1, r0
9017 // cmp r1, x
9018 // mov r0, x
9019 // movne r0, y
9020 // to
9021 // cmp r0, x
9022 // movne r0, y
9023 /// FIXME: Turn this into a target neutral optimization?
9024 SDValue Res;
Evan Cheng9b88d2d2011-09-28 23:16:31 +00009025 if (CC == ARMCC::NE && FalseVal == RHS && FalseVal != LHS) {
Evan Chenge721f5c2011-07-13 00:42:17 +00009026 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, TrueVal, ARMcc,
9027 N->getOperand(3), Cmp);
9028 } else if (CC == ARMCC::EQ && TrueVal == RHS) {
9029 SDValue ARMcc;
9030 SDValue NewCmp = getARMCmp(LHS, RHS, ISD::SETNE, ARMcc, DAG, dl);
9031 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, FalseVal, ARMcc,
9032 N->getOperand(3), NewCmp);
9033 }
9034
9035 if (Res.getNode()) {
9036 APInt KnownZero, KnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00009037 DAG.ComputeMaskedBits(SDValue(N,0), KnownZero, KnownOne);
Evan Chenge721f5c2011-07-13 00:42:17 +00009038 // Capture demanded bits information that would be otherwise lost.
9039 if (KnownZero == 0xfffffffe)
9040 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
9041 DAG.getValueType(MVT::i1));
9042 else if (KnownZero == 0xffffff00)
9043 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
9044 DAG.getValueType(MVT::i8));
9045 else if (KnownZero == 0xffff0000)
9046 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
9047 DAG.getValueType(MVT::i16));
9048 }
9049
9050 return Res;
9051}
9052
Dan Gohman475871a2008-07-27 21:46:04 +00009053SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00009054 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00009055 switch (N->getOpcode()) {
9056 default: break;
Arnold Schwaighofer67514e92012-09-04 14:37:49 +00009057 case ISD::ADDC: return PerformADDCCombine(N, DCI, Subtarget);
Tanya Lattner189531f2011-06-14 23:48:48 +00009058 case ISD::ADD: return PerformADDCombine(N, DCI, Subtarget);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009059 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00009060 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00009061 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Evan Chengc892aeb2012-02-23 01:19:06 +00009062 case ISD::XOR: return PerformXORCombine(N, DCI, Subtarget);
9063 case ISD::AND: return PerformANDCombine(N, DCI, Subtarget);
Evan Cheng0c1aec12010-12-14 03:22:07 +00009064 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00009065 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00009066 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson31600902010-12-21 06:43:19 +00009067 case ISD::STORE: return PerformSTORECombine(N, DCI);
9068 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI);
9069 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonf20700c2010-10-27 20:38:28 +00009070 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00009071 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Chad Rosieref01edf2011-06-24 19:23:04 +00009072 case ISD::FP_TO_SINT:
9073 case ISD::FP_TO_UINT: return PerformVCVTCombine(N, DCI, Subtarget);
9074 case ISD::FDIV: return PerformVDIVCombine(N, DCI, Subtarget);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009075 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00009076 case ISD::SHL:
9077 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009078 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00009079 case ISD::SIGN_EXTEND:
9080 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00009081 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
9082 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Evan Chenge721f5c2011-07-13 00:42:17 +00009083 case ARMISD::CMOV: return PerformCMOVCombine(N, DCI.DAG);
Bob Wilson1c3ef902011-02-07 17:43:21 +00009084 case ARMISD::VLD2DUP:
9085 case ARMISD::VLD3DUP:
9086 case ARMISD::VLD4DUP:
9087 return CombineBaseUpdate(N, DCI);
9088 case ISD::INTRINSIC_VOID:
9089 case ISD::INTRINSIC_W_CHAIN:
9090 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
9091 case Intrinsic::arm_neon_vld1:
9092 case Intrinsic::arm_neon_vld2:
9093 case Intrinsic::arm_neon_vld3:
9094 case Intrinsic::arm_neon_vld4:
9095 case Intrinsic::arm_neon_vld2lane:
9096 case Intrinsic::arm_neon_vld3lane:
9097 case Intrinsic::arm_neon_vld4lane:
9098 case Intrinsic::arm_neon_vst1:
9099 case Intrinsic::arm_neon_vst2:
9100 case Intrinsic::arm_neon_vst3:
9101 case Intrinsic::arm_neon_vst4:
9102 case Intrinsic::arm_neon_vst2lane:
9103 case Intrinsic::arm_neon_vst3lane:
9104 case Intrinsic::arm_neon_vst4lane:
9105 return CombineBaseUpdate(N, DCI);
9106 default: break;
9107 }
9108 break;
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00009109 }
Dan Gohman475871a2008-07-27 21:46:04 +00009110 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00009111}
9112
Evan Cheng31959b12011-02-02 01:06:55 +00009113bool ARMTargetLowering::isDesirableToTransformToIntegerOp(unsigned Opc,
9114 EVT VT) const {
9115 return (VT == MVT::f32) && (Opc == ISD::LOAD || Opc == ISD::STORE);
9116}
9117
Bill Wendlingaf566342009-08-15 21:21:19 +00009118bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Evan Chengd10eab02012-09-18 01:42:45 +00009119 // The AllowsUnaliged flag models the SCTLR.A setting in ARM cpus
Chad Rosierb3235b12012-11-09 18:25:27 +00009120 bool AllowsUnaligned = Subtarget->allowsUnalignedMem();
Bill Wendlingaf566342009-08-15 21:21:19 +00009121
9122 switch (VT.getSimpleVT().SimpleTy) {
9123 default:
9124 return false;
9125 case MVT::i8:
9126 case MVT::i16:
9127 case MVT::i32:
Evan Chengd10eab02012-09-18 01:42:45 +00009128 // Unaligned access can use (for example) LRDB, LRDH, LDR
9129 return AllowsUnaligned;
Evan Chenga99c5082012-08-15 17:44:53 +00009130 case MVT::f64:
Evan Chengd10eab02012-09-18 01:42:45 +00009131 case MVT::v2f64:
9132 // For any little-endian targets with neon, we can support unaligned ld/st
9133 // of D and Q (e.g. {D0,D1}) registers by using vld1.i8/vst1.i8.
9134 // A big-endian target may also explictly support unaligned accesses
9135 return Subtarget->hasNEON() && (AllowsUnaligned || isLittleEndian());
Bill Wendlingaf566342009-08-15 21:21:19 +00009136 }
9137}
9138
Lang Hames1a1d1fc2011-11-02 22:52:45 +00009139static bool memOpAlign(unsigned DstAlign, unsigned SrcAlign,
9140 unsigned AlignCheck) {
9141 return ((SrcAlign == 0 || SrcAlign % AlignCheck == 0) &&
9142 (DstAlign == 0 || DstAlign % AlignCheck == 0));
9143}
9144
9145EVT ARMTargetLowering::getOptimalMemOpType(uint64_t Size,
9146 unsigned DstAlign, unsigned SrcAlign,
Lang Hamesa1e78882011-11-02 23:37:04 +00009147 bool IsZeroVal,
Lang Hames1a1d1fc2011-11-02 22:52:45 +00009148 bool MemcpyStrSrc,
9149 MachineFunction &MF) const {
9150 const Function *F = MF.getFunction();
9151
9152 // See if we can use NEON instructions for this...
Lang Hamesa1e78882011-11-02 23:37:04 +00009153 if (IsZeroVal &&
Bill Wendling67658342012-10-09 07:45:08 +00009154 !F->getFnAttributes().hasAttribute(Attributes::NoImplicitFloat) &&
Lang Hames1a1d1fc2011-11-02 22:52:45 +00009155 Subtarget->hasNEON()) {
9156 if (memOpAlign(SrcAlign, DstAlign, 16) && Size >= 16) {
9157 return MVT::v4i32;
9158 } else if (memOpAlign(SrcAlign, DstAlign, 8) && Size >= 8) {
9159 return MVT::v2i32;
9160 }
9161 }
9162
Lang Hames5207bf22011-11-08 18:56:23 +00009163 // Lowering to i32/i16 if the size permits.
9164 if (Size >= 4) {
9165 return MVT::i32;
9166 } else if (Size >= 2) {
9167 return MVT::i16;
9168 }
9169
Lang Hames1a1d1fc2011-11-02 22:52:45 +00009170 // Let the target-independent logic figure it out.
9171 return MVT::Other;
9172}
9173
Evan Chenge6c835f2009-08-14 20:09:37 +00009174static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
9175 if (V < 0)
9176 return false;
9177
9178 unsigned Scale = 1;
9179 switch (VT.getSimpleVT().SimpleTy) {
9180 default: return false;
9181 case MVT::i1:
9182 case MVT::i8:
9183 // Scale == 1;
9184 break;
9185 case MVT::i16:
9186 // Scale == 2;
9187 Scale = 2;
9188 break;
9189 case MVT::i32:
9190 // Scale == 4;
9191 Scale = 4;
9192 break;
9193 }
9194
9195 if ((V & (Scale - 1)) != 0)
9196 return false;
9197 V /= Scale;
9198 return V == (V & ((1LL << 5) - 1));
9199}
9200
9201static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
9202 const ARMSubtarget *Subtarget) {
9203 bool isNeg = false;
9204 if (V < 0) {
9205 isNeg = true;
9206 V = - V;
9207 }
9208
9209 switch (VT.getSimpleVT().SimpleTy) {
9210 default: return false;
9211 case MVT::i1:
9212 case MVT::i8:
9213 case MVT::i16:
9214 case MVT::i32:
9215 // + imm12 or - imm8
9216 if (isNeg)
9217 return V == (V & ((1LL << 8) - 1));
9218 return V == (V & ((1LL << 12) - 1));
9219 case MVT::f32:
9220 case MVT::f64:
9221 // Same as ARM mode. FIXME: NEON?
9222 if (!Subtarget->hasVFP2())
9223 return false;
9224 if ((V & 3) != 0)
9225 return false;
9226 V >>= 2;
9227 return V == (V & ((1LL << 8) - 1));
9228 }
9229}
9230
Evan Chengb01fad62007-03-12 23:30:29 +00009231/// isLegalAddressImmediate - Return true if the integer value can be used
9232/// as the offset of the target addressing mode for load / store of the
9233/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00009234static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00009235 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00009236 if (V == 0)
9237 return true;
9238
Evan Cheng65011532009-03-09 19:15:00 +00009239 if (!VT.isSimple())
9240 return false;
9241
Evan Chenge6c835f2009-08-14 20:09:37 +00009242 if (Subtarget->isThumb1Only())
9243 return isLegalT1AddressImmediate(V, VT);
9244 else if (Subtarget->isThumb2())
9245 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00009246
Evan Chenge6c835f2009-08-14 20:09:37 +00009247 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00009248 if (V < 0)
9249 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00009250 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00009251 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00009252 case MVT::i1:
9253 case MVT::i8:
9254 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00009255 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00009256 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00009257 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00009258 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00009259 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00009260 case MVT::f32:
9261 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00009262 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00009263 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00009264 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00009265 return false;
9266 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00009267 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00009268 }
Evan Chenga8e29892007-01-19 07:51:42 +00009269}
9270
Evan Chenge6c835f2009-08-14 20:09:37 +00009271bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
9272 EVT VT) const {
9273 int Scale = AM.Scale;
9274 if (Scale < 0)
9275 return false;
9276
9277 switch (VT.getSimpleVT().SimpleTy) {
9278 default: return false;
9279 case MVT::i1:
9280 case MVT::i8:
9281 case MVT::i16:
9282 case MVT::i32:
9283 if (Scale == 1)
9284 return true;
9285 // r + r << imm
9286 Scale = Scale & ~1;
9287 return Scale == 2 || Scale == 4 || Scale == 8;
9288 case MVT::i64:
9289 // r + r
9290 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
9291 return true;
9292 return false;
9293 case MVT::isVoid:
9294 // Note, we allow "void" uses (basically, uses that aren't loads or
9295 // stores), because arm allows folding a scale into many arithmetic
9296 // operations. This should be made more precise and revisited later.
9297
9298 // Allow r << imm, but the imm has to be a multiple of two.
9299 if (Scale & 1) return false;
9300 return isPowerOf2_32(Scale);
9301 }
9302}
9303
Chris Lattner37caf8c2007-04-09 23:33:39 +00009304/// isLegalAddressingMode - Return true if the addressing mode represented
9305/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00009306bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009307 Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009308 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00009309 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00009310 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00009311
Chris Lattner37caf8c2007-04-09 23:33:39 +00009312 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00009313 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00009314 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00009315
Chris Lattner37caf8c2007-04-09 23:33:39 +00009316 switch (AM.Scale) {
9317 case 0: // no scale reg, must be "r+i" or "r", or "i".
9318 break;
9319 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00009320 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00009321 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00009322 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00009323 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00009324 // ARM doesn't support any R+R*scale+imm addr modes.
9325 if (AM.BaseOffs)
9326 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00009327
Bob Wilson2c7dab12009-04-08 17:55:28 +00009328 if (!VT.isSimple())
9329 return false;
9330
Evan Chenge6c835f2009-08-14 20:09:37 +00009331 if (Subtarget->isThumb2())
9332 return isLegalT2ScaledAddressingMode(AM, VT);
9333
Chris Lattnereb13d1b2007-04-10 03:48:29 +00009334 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00009335 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00009336 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00009337 case MVT::i1:
9338 case MVT::i8:
9339 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00009340 if (Scale < 0) Scale = -Scale;
9341 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00009342 return true;
9343 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00009344 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009345 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00009346 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00009347 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00009348 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00009349 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00009350 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00009351
Owen Anderson825b72b2009-08-11 20:47:22 +00009352 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00009353 // Note, we allow "void" uses (basically, uses that aren't loads or
9354 // stores), because arm allows folding a scale into many arithmetic
9355 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00009356
Chris Lattner37caf8c2007-04-09 23:33:39 +00009357 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00009358 if (Scale & 1) return false;
9359 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00009360 }
Evan Chengb01fad62007-03-12 23:30:29 +00009361 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00009362 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00009363}
9364
Evan Cheng77e47512009-11-11 19:05:52 +00009365/// isLegalICmpImmediate - Return true if the specified immediate is legal
9366/// icmp immediate, that is the target has icmp instructions which can compare
9367/// a register against the immediate without having to materialize the
9368/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00009369bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Jakob Stoklund Olesen70fbea72012-04-06 17:45:04 +00009370 // Thumb2 and ARM modes can use cmn for negative immediates.
Evan Cheng77e47512009-11-11 19:05:52 +00009371 if (!Subtarget->isThumb())
Chandler Carruthba4d4572012-04-06 20:10:52 +00009372 return ARM_AM::getSOImmVal(llvm::abs64(Imm)) != -1;
Evan Cheng77e47512009-11-11 19:05:52 +00009373 if (Subtarget->isThumb2())
Chandler Carruthba4d4572012-04-06 20:10:52 +00009374 return ARM_AM::getT2SOImmVal(llvm::abs64(Imm)) != -1;
Jakob Stoklund Olesen70fbea72012-04-06 17:45:04 +00009375 // Thumb1 doesn't have cmn, and only 8-bit immediates.
Evan Cheng06b53c02009-11-12 07:13:11 +00009376 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00009377}
9378
Andrew Trick8d8d9612012-07-18 18:34:27 +00009379/// isLegalAddImmediate - Return true if the specified immediate is a legal add
9380/// *or sub* immediate, that is the target has add or sub instructions which can
9381/// add a register with the immediate without having to materialize the
Dan Gohmancca82142011-05-03 00:46:49 +00009382/// immediate into a register.
9383bool ARMTargetLowering::isLegalAddImmediate(int64_t Imm) const {
Andrew Trick8d8d9612012-07-18 18:34:27 +00009384 // Same encoding for add/sub, just flip the sign.
9385 int64_t AbsImm = llvm::abs64(Imm);
9386 if (!Subtarget->isThumb())
9387 return ARM_AM::getSOImmVal(AbsImm) != -1;
9388 if (Subtarget->isThumb2())
9389 return ARM_AM::getT2SOImmVal(AbsImm) != -1;
9390 // Thumb1 only has 8-bit unsigned immediate.
9391 return AbsImm >= 0 && AbsImm <= 255;
Dan Gohmancca82142011-05-03 00:46:49 +00009392}
9393
Owen Andersone50ed302009-08-10 22:56:29 +00009394static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00009395 bool isSEXTLoad, SDValue &Base,
9396 SDValue &Offset, bool &isInc,
9397 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00009398 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
9399 return false;
9400
Owen Anderson825b72b2009-08-11 20:47:22 +00009401 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00009402 // AddressingMode 3
9403 Base = Ptr->getOperand(0);
9404 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009405 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00009406 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00009407 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00009408 isInc = false;
9409 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
9410 return true;
9411 }
9412 }
9413 isInc = (Ptr->getOpcode() == ISD::ADD);
9414 Offset = Ptr->getOperand(1);
9415 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00009416 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00009417 // AddressingMode 2
9418 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009419 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00009420 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00009421 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00009422 isInc = false;
9423 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
9424 Base = Ptr->getOperand(0);
9425 return true;
9426 }
9427 }
9428
9429 if (Ptr->getOpcode() == ISD::ADD) {
9430 isInc = true;
Evan Chengee04a6d2011-07-20 23:34:39 +00009431 ARM_AM::ShiftOpc ShOpcVal=
9432 ARM_AM::getShiftOpcForNode(Ptr->getOperand(0).getOpcode());
Evan Chenga8e29892007-01-19 07:51:42 +00009433 if (ShOpcVal != ARM_AM::no_shift) {
9434 Base = Ptr->getOperand(1);
9435 Offset = Ptr->getOperand(0);
9436 } else {
9437 Base = Ptr->getOperand(0);
9438 Offset = Ptr->getOperand(1);
9439 }
9440 return true;
9441 }
9442
9443 isInc = (Ptr->getOpcode() == ISD::ADD);
9444 Base = Ptr->getOperand(0);
9445 Offset = Ptr->getOperand(1);
9446 return true;
9447 }
9448
Jim Grosbache5165492009-11-09 00:11:35 +00009449 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00009450 return false;
9451}
9452
Owen Andersone50ed302009-08-10 22:56:29 +00009453static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00009454 bool isSEXTLoad, SDValue &Base,
9455 SDValue &Offset, bool &isInc,
9456 SelectionDAG &DAG) {
9457 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
9458 return false;
9459
9460 Base = Ptr->getOperand(0);
9461 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
9462 int RHSC = (int)RHS->getZExtValue();
9463 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
9464 assert(Ptr->getOpcode() == ISD::ADD);
9465 isInc = false;
9466 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
9467 return true;
9468 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
9469 isInc = Ptr->getOpcode() == ISD::ADD;
9470 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
9471 return true;
9472 }
9473 }
9474
9475 return false;
9476}
9477
Evan Chenga8e29892007-01-19 07:51:42 +00009478/// getPreIndexedAddressParts - returns true by value, base pointer and
9479/// offset pointer and addressing mode by reference if the node's address
9480/// can be legally represented as pre-indexed load / store address.
9481bool
Dan Gohman475871a2008-07-27 21:46:04 +00009482ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
9483 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00009484 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00009485 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00009486 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00009487 return false;
9488
Owen Andersone50ed302009-08-10 22:56:29 +00009489 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00009490 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00009491 bool isSEXTLoad = false;
9492 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
9493 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00009494 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00009495 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
9496 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
9497 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00009498 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00009499 } else
9500 return false;
9501
9502 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00009503 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00009504 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00009505 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
9506 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00009507 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00009508 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00009509 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00009510 if (!isLegal)
9511 return false;
9512
9513 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
9514 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00009515}
9516
9517/// getPostIndexedAddressParts - returns true by value, base pointer and
9518/// offset pointer and addressing mode by reference if this node can be
9519/// combined with a load / store to form a post-indexed load / store.
9520bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00009521 SDValue &Base,
9522 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00009523 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00009524 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00009525 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00009526 return false;
9527
Owen Andersone50ed302009-08-10 22:56:29 +00009528 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00009529 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00009530 bool isSEXTLoad = false;
9531 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00009532 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00009533 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00009534 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
9535 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00009536 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00009537 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00009538 } else
9539 return false;
9540
9541 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00009542 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00009543 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00009544 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00009545 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00009546 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00009547 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
9548 isInc, DAG);
9549 if (!isLegal)
9550 return false;
9551
Evan Cheng28dad2a2010-05-18 21:31:17 +00009552 if (Ptr != Base) {
9553 // Swap base ptr and offset to catch more post-index load / store when
9554 // it's legal. In Thumb2 mode, offset must be an immediate.
9555 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
9556 !Subtarget->isThumb2())
9557 std::swap(Base, Offset);
9558
9559 // Post-indexed load / store update the base pointer.
9560 if (Ptr != Base)
9561 return false;
9562 }
9563
Evan Chenge88d5ce2009-07-02 07:28:31 +00009564 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
9565 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00009566}
9567
Dan Gohman475871a2008-07-27 21:46:04 +00009568void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00009569 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009570 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00009571 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00009572 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00009573 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00009574 switch (Op.getOpcode()) {
9575 default: break;
9576 case ARMISD::CMOV: {
9577 // Bits are known zero/one if known on the LHS and RHS.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00009578 DAG.ComputeMaskedBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00009579 if (KnownZero == 0 && KnownOne == 0) return;
9580
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009581 APInt KnownZeroRHS, KnownOneRHS;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00009582 DAG.ComputeMaskedBits(Op.getOperand(1), KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00009583 KnownZero &= KnownZeroRHS;
9584 KnownOne &= KnownOneRHS;
9585 return;
9586 }
9587 }
9588}
9589
9590//===----------------------------------------------------------------------===//
9591// ARM Inline Assembly Support
9592//===----------------------------------------------------------------------===//
9593
Evan Cheng55d42002011-01-08 01:24:27 +00009594bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
9595 // Looking for "rev" which is V6+.
9596 if (!Subtarget->hasV6Ops())
9597 return false;
9598
9599 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9600 std::string AsmStr = IA->getAsmString();
9601 SmallVector<StringRef, 4> AsmPieces;
9602 SplitString(AsmStr, AsmPieces, ";\n");
9603
9604 switch (AsmPieces.size()) {
9605 default: return false;
9606 case 1:
9607 AsmStr = AsmPieces[0];
9608 AsmPieces.clear();
9609 SplitString(AsmStr, AsmPieces, " \t,");
9610
9611 // rev $0, $1
9612 if (AsmPieces.size() == 3 &&
9613 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
9614 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009615 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +00009616 if (Ty && Ty->getBitWidth() == 32)
9617 return IntrinsicLowering::LowerToByteSwap(CI);
9618 }
9619 break;
9620 }
9621
9622 return false;
9623}
9624
Evan Chenga8e29892007-01-19 07:51:42 +00009625/// getConstraintType - Given a constraint letter, return the type of
9626/// constraint it is for this target.
9627ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009628ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
9629 if (Constraint.size() == 1) {
9630 switch (Constraint[0]) {
9631 default: break;
9632 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00009633 case 'w': return C_RegisterClass;
Eric Christopher73744df2011-06-30 23:23:01 +00009634 case 'h': return C_RegisterClass;
Eric Christopher89bd71f2011-07-01 00:14:47 +00009635 case 'x': return C_RegisterClass;
Eric Christopherd5dc9ec2011-07-01 00:30:46 +00009636 case 't': return C_RegisterClass;
Eric Christopher5e653c92011-07-01 01:00:07 +00009637 case 'j': return C_Other; // Constant for movw.
Eric Christopheref7f1e72011-07-29 21:18:58 +00009638 // An address with a single base register. Due to the way we
9639 // currently handle addresses it is the same as an 'r' memory constraint.
9640 case 'Q': return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00009641 }
Eric Christopher1312ca82011-06-21 22:10:57 +00009642 } else if (Constraint.size() == 2) {
9643 switch (Constraint[0]) {
9644 default: break;
9645 // All 'U+' constraints are addresses.
9646 case 'U': return C_Memory;
9647 }
Evan Chenga8e29892007-01-19 07:51:42 +00009648 }
Chris Lattner4234f572007-03-25 02:14:49 +00009649 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00009650}
9651
John Thompson44ab89e2010-10-29 17:29:13 +00009652/// Examine constraint type and operand type and determine a weight value.
9653/// This object must already have been set up with the operand type
9654/// and the current alternative constraint selected.
9655TargetLowering::ConstraintWeight
9656ARMTargetLowering::getSingleConstraintMatchWeight(
9657 AsmOperandInfo &info, const char *constraint) const {
9658 ConstraintWeight weight = CW_Invalid;
9659 Value *CallOperandVal = info.CallOperandVal;
9660 // If we don't have a value, we can't do a match,
9661 // but allow it at the lowest weight.
9662 if (CallOperandVal == NULL)
9663 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009664 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00009665 // Look at the constraint type.
9666 switch (*constraint) {
9667 default:
9668 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
9669 break;
9670 case 'l':
9671 if (type->isIntegerTy()) {
9672 if (Subtarget->isThumb())
9673 weight = CW_SpecificReg;
9674 else
9675 weight = CW_Register;
9676 }
9677 break;
9678 case 'w':
9679 if (type->isFloatingPointTy())
9680 weight = CW_Register;
9681 break;
9682 }
9683 return weight;
9684}
9685
Eric Christopher35e6d4d2011-06-30 23:50:52 +00009686typedef std::pair<unsigned, const TargetRegisterClass*> RCPair;
9687RCPair
Evan Chenga8e29892007-01-19 07:51:42 +00009688ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009689 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00009690 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00009691 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00009692 switch (Constraint[0]) {
Eric Christopher73744df2011-06-30 23:23:01 +00009693 case 'l': // Low regs or general regs.
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00009694 if (Subtarget->isThumb())
Craig Topper420761a2012-04-20 07:30:17 +00009695 return RCPair(0U, &ARM::tGPRRegClass);
9696 return RCPair(0U, &ARM::GPRRegClass);
Eric Christopher73744df2011-06-30 23:23:01 +00009697 case 'h': // High regs or no regs.
9698 if (Subtarget->isThumb())
Craig Topper420761a2012-04-20 07:30:17 +00009699 return RCPair(0U, &ARM::hGPRRegClass);
Eric Christopher1070f822011-07-01 00:19:27 +00009700 break;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00009701 case 'r':
Craig Topper420761a2012-04-20 07:30:17 +00009702 return RCPair(0U, &ARM::GPRRegClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00009703 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00009704 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00009705 return RCPair(0U, &ARM::SPRRegClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00009706 if (VT.getSizeInBits() == 64)
Craig Topper420761a2012-04-20 07:30:17 +00009707 return RCPair(0U, &ARM::DPRRegClass);
Evan Chengd831cda2009-12-08 23:06:22 +00009708 if (VT.getSizeInBits() == 128)
Craig Topper420761a2012-04-20 07:30:17 +00009709 return RCPair(0U, &ARM::QPRRegClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00009710 break;
Eric Christopher89bd71f2011-07-01 00:14:47 +00009711 case 'x':
9712 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00009713 return RCPair(0U, &ARM::SPR_8RegClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +00009714 if (VT.getSizeInBits() == 64)
Craig Topper420761a2012-04-20 07:30:17 +00009715 return RCPair(0U, &ARM::DPR_8RegClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +00009716 if (VT.getSizeInBits() == 128)
Craig Topper420761a2012-04-20 07:30:17 +00009717 return RCPair(0U, &ARM::QPR_8RegClass);
Eric Christopher89bd71f2011-07-01 00:14:47 +00009718 break;
Eric Christopherd5dc9ec2011-07-01 00:30:46 +00009719 case 't':
9720 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00009721 return RCPair(0U, &ARM::SPRRegClass);
Eric Christopherd5dc9ec2011-07-01 00:30:46 +00009722 break;
Evan Chenga8e29892007-01-19 07:51:42 +00009723 }
9724 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00009725 if (StringRef("{cc}").equals_lower(Constraint))
Craig Topper420761a2012-04-20 07:30:17 +00009726 return std::make_pair(unsigned(ARM::CPSR), &ARM::CCRRegClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00009727
Evan Chenga8e29892007-01-19 07:51:42 +00009728 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
9729}
9730
Bob Wilsonbf6396b2009-04-01 17:58:54 +00009731/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9732/// vector. If it is invalid, don't add anything to Ops.
9733void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00009734 std::string &Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00009735 std::vector<SDValue>&Ops,
9736 SelectionDAG &DAG) const {
9737 SDValue Result(0, 0);
9738
Eric Christopher100c8332011-06-02 23:16:42 +00009739 // Currently only support length 1 constraints.
9740 if (Constraint.length() != 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00009741
Eric Christopher100c8332011-06-02 23:16:42 +00009742 char ConstraintLetter = Constraint[0];
9743 switch (ConstraintLetter) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00009744 default: break;
Eric Christopher5e653c92011-07-01 01:00:07 +00009745 case 'j':
Bob Wilsonbf6396b2009-04-01 17:58:54 +00009746 case 'I': case 'J': case 'K': case 'L':
9747 case 'M': case 'N': case 'O':
9748 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
9749 if (!C)
9750 return;
9751
9752 int64_t CVal64 = C->getSExtValue();
9753 int CVal = (int) CVal64;
9754 // None of these constraints allow values larger than 32 bits. Check
9755 // that the value fits in an int.
9756 if (CVal != CVal64)
9757 return;
9758
Eric Christopher100c8332011-06-02 23:16:42 +00009759 switch (ConstraintLetter) {
Eric Christopher5e653c92011-07-01 01:00:07 +00009760 case 'j':
Andrew Trick3af7a672011-09-20 03:06:13 +00009761 // Constant suitable for movw, must be between 0 and
9762 // 65535.
9763 if (Subtarget->hasV6T2Ops())
9764 if (CVal >= 0 && CVal <= 65535)
9765 break;
9766 return;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00009767 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00009768 if (Subtarget->isThumb1Only()) {
9769 // This must be a constant between 0 and 255, for ADD
9770 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00009771 if (CVal >= 0 && CVal <= 255)
9772 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00009773 } else if (Subtarget->isThumb2()) {
9774 // A constant that can be used as an immediate value in a
9775 // data-processing instruction.
9776 if (ARM_AM::getT2SOImmVal(CVal) != -1)
9777 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00009778 } else {
9779 // A constant that can be used as an immediate value in a
9780 // data-processing instruction.
9781 if (ARM_AM::getSOImmVal(CVal) != -1)
9782 break;
9783 }
9784 return;
9785
9786 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00009787 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00009788 // This must be a constant between -255 and -1, for negated ADD
9789 // immediates. This can be used in GCC with an "n" modifier that
9790 // prints the negated value, for use with SUB instructions. It is
9791 // not useful otherwise but is implemented for compatibility.
9792 if (CVal >= -255 && CVal <= -1)
9793 break;
9794 } else {
9795 // This must be a constant between -4095 and 4095. It is not clear
9796 // what this constraint is intended for. Implemented for
9797 // compatibility with GCC.
9798 if (CVal >= -4095 && CVal <= 4095)
9799 break;
9800 }
9801 return;
9802
9803 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00009804 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00009805 // A 32-bit value where only one byte has a nonzero value. Exclude
9806 // zero to match GCC. This constraint is used by GCC internally for
9807 // constants that can be loaded with a move/shift combination.
9808 // It is not useful otherwise but is implemented for compatibility.
9809 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
9810 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00009811 } else if (Subtarget->isThumb2()) {
9812 // A constant whose bitwise inverse can be used as an immediate
9813 // value in a data-processing instruction. This can be used in GCC
9814 // with a "B" modifier that prints the inverted value, for use with
9815 // BIC and MVN instructions. It is not useful otherwise but is
9816 // implemented for compatibility.
9817 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
9818 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00009819 } else {
9820 // A constant whose bitwise inverse can be used as an immediate
9821 // value in a data-processing instruction. This can be used in GCC
9822 // with a "B" modifier that prints the inverted value, for use with
9823 // BIC and MVN instructions. It is not useful otherwise but is
9824 // implemented for compatibility.
9825 if (ARM_AM::getSOImmVal(~CVal) != -1)
9826 break;
9827 }
9828 return;
9829
9830 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00009831 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00009832 // This must be a constant between -7 and 7,
9833 // for 3-operand ADD/SUB immediate instructions.
9834 if (CVal >= -7 && CVal < 7)
9835 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00009836 } else if (Subtarget->isThumb2()) {
9837 // A constant whose negation can be used as an immediate value in a
9838 // data-processing instruction. This can be used in GCC with an "n"
9839 // modifier that prints the negated value, for use with SUB
9840 // instructions. It is not useful otherwise but is implemented for
9841 // compatibility.
9842 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
9843 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00009844 } else {
9845 // A constant whose negation can be used as an immediate value in a
9846 // data-processing instruction. This can be used in GCC with an "n"
9847 // modifier that prints the negated value, for use with SUB
9848 // instructions. It is not useful otherwise but is implemented for
9849 // compatibility.
9850 if (ARM_AM::getSOImmVal(-CVal) != -1)
9851 break;
9852 }
9853 return;
9854
9855 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00009856 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00009857 // This must be a multiple of 4 between 0 and 1020, for
9858 // ADD sp + immediate.
9859 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
9860 break;
9861 } else {
9862 // A power of two or a constant between 0 and 32. This is used in
9863 // GCC for the shift amount on shifted register operands, but it is
9864 // useful in general for any shift amounts.
9865 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
9866 break;
9867 }
9868 return;
9869
9870 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00009871 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00009872 // This must be a constant between 0 and 31, for shift amounts.
9873 if (CVal >= 0 && CVal <= 31)
9874 break;
9875 }
9876 return;
9877
9878 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00009879 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00009880 // This must be a multiple of 4 between -508 and 508, for
9881 // ADD/SUB sp = sp + immediate.
9882 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
9883 break;
9884 }
9885 return;
9886 }
9887 Result = DAG.getTargetConstant(CVal, Op.getValueType());
9888 break;
9889 }
9890
9891 if (Result.getNode()) {
9892 Ops.push_back(Result);
9893 return;
9894 }
Dale Johannesen1784d162010-06-25 21:55:36 +00009895 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00009896}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00009897
9898bool
9899ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
9900 // The ARM target isn't yet aware of offsets.
9901 return false;
9902}
Evan Cheng39382422009-10-28 01:44:26 +00009903
Jim Grosbach469bbdb2010-07-16 23:05:05 +00009904bool ARM::isBitFieldInvertedMask(unsigned v) {
9905 if (v == 0xffffffff)
9906 return 0;
9907 // there can be 1's on either or both "outsides", all the "inside"
9908 // bits must be 0's
9909 unsigned int lsb = 0, msb = 31;
9910 while (v & (1 << msb)) --msb;
9911 while (v & (1 << lsb)) ++lsb;
9912 for (unsigned int i = lsb; i <= msb; ++i) {
9913 if (v & (1 << i))
9914 return 0;
9915 }
9916 return 1;
9917}
9918
Evan Cheng39382422009-10-28 01:44:26 +00009919/// isFPImmLegal - Returns true if the target can instruction select the
9920/// specified FP immediate natively. If false, the legalizer will
9921/// materialize the FP immediate as a load from a constant pool.
9922bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
9923 if (!Subtarget->hasVFP3())
9924 return false;
9925 if (VT == MVT::f32)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00009926 return ARM_AM::getFP32Imm(Imm) != -1;
Evan Cheng39382422009-10-28 01:44:26 +00009927 if (VT == MVT::f64)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00009928 return ARM_AM::getFP64Imm(Imm) != -1;
Evan Cheng39382422009-10-28 01:44:26 +00009929 return false;
9930}
Bob Wilson65ffec42010-09-21 17:56:22 +00009931
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009932/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson65ffec42010-09-21 17:56:22 +00009933/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
9934/// specified in the intrinsic calls.
9935bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
9936 const CallInst &I,
9937 unsigned Intrinsic) const {
9938 switch (Intrinsic) {
9939 case Intrinsic::arm_neon_vld1:
9940 case Intrinsic::arm_neon_vld2:
9941 case Intrinsic::arm_neon_vld3:
9942 case Intrinsic::arm_neon_vld4:
9943 case Intrinsic::arm_neon_vld2lane:
9944 case Intrinsic::arm_neon_vld3lane:
9945 case Intrinsic::arm_neon_vld4lane: {
9946 Info.opc = ISD::INTRINSIC_W_CHAIN;
9947 // Conservatively set memVT to the entire set of vectors loaded.
Micah Villmow3574eca2012-10-08 16:38:25 +00009948 uint64_t NumElts = getDataLayout()->getTypeAllocSize(I.getType()) / 8;
Bob Wilson65ffec42010-09-21 17:56:22 +00009949 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
9950 Info.ptrVal = I.getArgOperand(0);
9951 Info.offset = 0;
9952 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
9953 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
9954 Info.vol = false; // volatile loads with NEON intrinsics not supported
9955 Info.readMem = true;
9956 Info.writeMem = false;
9957 return true;
9958 }
9959 case Intrinsic::arm_neon_vst1:
9960 case Intrinsic::arm_neon_vst2:
9961 case Intrinsic::arm_neon_vst3:
9962 case Intrinsic::arm_neon_vst4:
9963 case Intrinsic::arm_neon_vst2lane:
9964 case Intrinsic::arm_neon_vst3lane:
9965 case Intrinsic::arm_neon_vst4lane: {
9966 Info.opc = ISD::INTRINSIC_VOID;
9967 // Conservatively set memVT to the entire set of vectors stored.
9968 unsigned NumElts = 0;
9969 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009970 Type *ArgTy = I.getArgOperand(ArgI)->getType();
Bob Wilson65ffec42010-09-21 17:56:22 +00009971 if (!ArgTy->isVectorTy())
9972 break;
Micah Villmow3574eca2012-10-08 16:38:25 +00009973 NumElts += getDataLayout()->getTypeAllocSize(ArgTy) / 8;
Bob Wilson65ffec42010-09-21 17:56:22 +00009974 }
9975 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
9976 Info.ptrVal = I.getArgOperand(0);
9977 Info.offset = 0;
9978 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
9979 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
9980 Info.vol = false; // volatile stores with NEON intrinsics not supported
9981 Info.readMem = false;
9982 Info.writeMem = true;
9983 return true;
9984 }
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00009985 case Intrinsic::arm_strexd: {
9986 Info.opc = ISD::INTRINSIC_W_CHAIN;
9987 Info.memVT = MVT::i64;
9988 Info.ptrVal = I.getArgOperand(2);
9989 Info.offset = 0;
9990 Info.align = 8;
Bruno Cardoso Lopesc75448c2011-06-16 18:11:32 +00009991 Info.vol = true;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00009992 Info.readMem = false;
9993 Info.writeMem = true;
9994 return true;
9995 }
9996 case Intrinsic::arm_ldrexd: {
9997 Info.opc = ISD::INTRINSIC_W_CHAIN;
9998 Info.memVT = MVT::i64;
9999 Info.ptrVal = I.getArgOperand(0);
10000 Info.offset = 0;
10001 Info.align = 8;
Bruno Cardoso Lopesc75448c2011-06-16 18:11:32 +000010002 Info.vol = true;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +000010003 Info.readMem = true;
10004 Info.writeMem = false;
10005 return true;
10006 }
Bob Wilson65ffec42010-09-21 17:56:22 +000010007 default:
10008 break;
10009 }
10010
10011 return false;
10012}