blob: e189b12d88b2a9f477bc9eb33ab0171d6a1a298d [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbach9b087852011-12-19 23:51:07 +000042def nImmVMOVI32NegAsmOperand : AsmOperandClass { let Name = "NEONi32vmovNeg"; }
43def nImmVMOVI32Neg : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmVMOVI32NegAsmOperand;
46}
Evan Chengeaa192a2011-11-15 02:12:34 +000047def nImmVMOVF32 : Operand<i32> {
48 let PrintMethod = "printFPImmOperand";
49 let ParserMatchClass = FPImmOperand;
50}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000051def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
52def nImmSplatI64 : Operand<i32> {
53 let PrintMethod = "printNEONModImmOperand";
54 let ParserMatchClass = nImmSplatI64AsmOperand;
55}
Jim Grosbach0e387b22011-10-17 22:26:03 +000056
Jim Grosbach460a9052011-10-07 23:56:00 +000057def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
58def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
59def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
60def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
61 return ((uint64_t)Imm) < 8;
62}]> {
63 let ParserMatchClass = VectorIndex8Operand;
64 let PrintMethod = "printVectorIndex";
65 let MIOperandInfo = (ops i32imm);
66}
67def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
68 return ((uint64_t)Imm) < 4;
69}]> {
70 let ParserMatchClass = VectorIndex16Operand;
71 let PrintMethod = "printVectorIndex";
72 let MIOperandInfo = (ops i32imm);
73}
74def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
75 return ((uint64_t)Imm) < 2;
76}]> {
77 let ParserMatchClass = VectorIndex32Operand;
78 let PrintMethod = "printVectorIndex";
79 let MIOperandInfo = (ops i32imm);
80}
81
Jim Grosbachbd1cff52011-11-29 23:33:40 +000082// Register list of one D register.
Jim Grosbach862019c2011-10-18 23:02:30 +000083def VecListOneDAsmOperand : AsmOperandClass {
84 let Name = "VecListOneD";
85 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000086 let RenderMethod = "addVecListOperands";
Jim Grosbach862019c2011-10-18 23:02:30 +000087}
88def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
89 let ParserMatchClass = VecListOneDAsmOperand;
90}
Jim Grosbach280dfad2011-10-21 18:54:25 +000091// Register list of two sequential D registers.
92def VecListTwoDAsmOperand : AsmOperandClass {
93 let Name = "VecListTwoD";
94 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000095 let RenderMethod = "addVecListOperands";
Jim Grosbach280dfad2011-10-21 18:54:25 +000096}
97def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
98 let ParserMatchClass = VecListTwoDAsmOperand;
99}
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000100// Register list of three sequential D registers.
101def VecListThreeDAsmOperand : AsmOperandClass {
102 let Name = "VecListThreeD";
103 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000104 let RenderMethod = "addVecListOperands";
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000105}
106def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
107 let ParserMatchClass = VecListThreeDAsmOperand;
108}
Jim Grosbachb6310312011-10-21 20:35:01 +0000109// Register list of four sequential D registers.
110def VecListFourDAsmOperand : AsmOperandClass {
111 let Name = "VecListFourD";
112 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000113 let RenderMethod = "addVecListOperands";
Jim Grosbachb6310312011-10-21 20:35:01 +0000114}
115def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
116 let ParserMatchClass = VecListFourDAsmOperand;
117}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000118// Register list of two D registers spaced by 2 (two sequential Q registers).
119def VecListTwoQAsmOperand : AsmOperandClass {
120 let Name = "VecListTwoQ";
121 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000122 let RenderMethod = "addVecListOperands";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000123}
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000124def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwoSpaced"> {
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000125 let ParserMatchClass = VecListTwoQAsmOperand;
126}
Jim Grosbach862019c2011-10-18 23:02:30 +0000127
Jim Grosbach98b05a52011-11-30 01:09:44 +0000128// Register list of one D register, with "all lanes" subscripting.
129def VecListOneDAllLanesAsmOperand : AsmOperandClass {
130 let Name = "VecListOneDAllLanes";
131 let ParserMethod = "parseVectorList";
132 let RenderMethod = "addVecListOperands";
133}
134def VecListOneDAllLanes : RegisterOperand<DPR, "printVectorListOneAllLanes"> {
135 let ParserMatchClass = VecListOneDAllLanesAsmOperand;
136}
Jim Grosbach13af2222011-11-30 18:21:25 +0000137// Register list of two D registers, with "all lanes" subscripting.
138def VecListTwoDAllLanesAsmOperand : AsmOperandClass {
139 let Name = "VecListTwoDAllLanes";
140 let ParserMethod = "parseVectorList";
141 let RenderMethod = "addVecListOperands";
142}
143def VecListTwoDAllLanes : RegisterOperand<DPR, "printVectorListTwoAllLanes"> {
144 let ParserMatchClass = VecListTwoDAllLanesAsmOperand;
145}
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000146// Register list of two D registers spaced by 2 (two sequential Q registers).
147def VecListTwoQAllLanesAsmOperand : AsmOperandClass {
148 let Name = "VecListTwoQAllLanes";
149 let ParserMethod = "parseVectorList";
150 let RenderMethod = "addVecListOperands";
151}
152def VecListTwoQAllLanes : RegisterOperand<DPR,
153 "printVectorListTwoSpacedAllLanes"> {
154 let ParserMatchClass = VecListTwoQAllLanesAsmOperand;
155}
Jim Grosbach98b05a52011-11-30 01:09:44 +0000156
Jim Grosbach7636bf62011-12-02 00:35:16 +0000157// Register list of one D register, with byte lane subscripting.
158def VecListOneDByteIndexAsmOperand : AsmOperandClass {
159 let Name = "VecListOneDByteIndexed";
160 let ParserMethod = "parseVectorList";
161 let RenderMethod = "addVecListIndexedOperands";
162}
163def VecListOneDByteIndexed : Operand<i32> {
164 let ParserMatchClass = VecListOneDByteIndexAsmOperand;
165 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
166}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000167// ...with half-word lane subscripting.
168def VecListOneDHWordIndexAsmOperand : AsmOperandClass {
169 let Name = "VecListOneDHWordIndexed";
170 let ParserMethod = "parseVectorList";
171 let RenderMethod = "addVecListIndexedOperands";
172}
173def VecListOneDHWordIndexed : Operand<i32> {
174 let ParserMatchClass = VecListOneDHWordIndexAsmOperand;
175 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
176}
177// ...with word lane subscripting.
178def VecListOneDWordIndexAsmOperand : AsmOperandClass {
179 let Name = "VecListOneDWordIndexed";
180 let ParserMethod = "parseVectorList";
181 let RenderMethod = "addVecListIndexedOperands";
182}
183def VecListOneDWordIndexed : Operand<i32> {
184 let ParserMatchClass = VecListOneDWordIndexAsmOperand;
185 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
186}
Jim Grosbach95fad1c2011-12-20 19:21:26 +0000187// Register list of two D registers with byte lane subscripting.
Jim Grosbach9b1b3902011-12-14 23:25:46 +0000188def VecListTwoDByteIndexAsmOperand : AsmOperandClass {
189 let Name = "VecListTwoDByteIndexed";
190 let ParserMethod = "parseVectorList";
191 let RenderMethod = "addVecListIndexedOperands";
192}
193def VecListTwoDByteIndexed : Operand<i32> {
194 let ParserMatchClass = VecListTwoDByteIndexAsmOperand;
195 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
196}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000197// ...with half-word lane subscripting.
198def VecListTwoDHWordIndexAsmOperand : AsmOperandClass {
199 let Name = "VecListTwoDHWordIndexed";
200 let ParserMethod = "parseVectorList";
201 let RenderMethod = "addVecListIndexedOperands";
202}
203def VecListTwoDHWordIndexed : Operand<i32> {
204 let ParserMatchClass = VecListTwoDHWordIndexAsmOperand;
205 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
206}
207// ...with word lane subscripting.
208def VecListTwoDWordIndexAsmOperand : AsmOperandClass {
209 let Name = "VecListTwoDWordIndexed";
210 let ParserMethod = "parseVectorList";
211 let RenderMethod = "addVecListIndexedOperands";
212}
213def VecListTwoDWordIndexed : Operand<i32> {
214 let ParserMatchClass = VecListTwoDWordIndexAsmOperand;
215 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
216}
Jim Grosbach95fad1c2011-12-20 19:21:26 +0000217// Register list of two Q registers with half-word lane subscripting.
218def VecListTwoQHWordIndexAsmOperand : AsmOperandClass {
219 let Name = "VecListTwoQHWordIndexed";
220 let ParserMethod = "parseVectorList";
221 let RenderMethod = "addVecListIndexedOperands";
222}
223def VecListTwoQHWordIndexed : Operand<i32> {
224 let ParserMatchClass = VecListTwoQHWordIndexAsmOperand;
225 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
226}
227// ...with word lane subscripting.
228def VecListTwoQWordIndexAsmOperand : AsmOperandClass {
229 let Name = "VecListTwoQWordIndexed";
230 let ParserMethod = "parseVectorList";
231 let RenderMethod = "addVecListIndexedOperands";
232}
233def VecListTwoQWordIndexed : Operand<i32> {
234 let ParserMatchClass = VecListTwoQWordIndexAsmOperand;
235 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
236}
Jim Grosbach7636bf62011-12-02 00:35:16 +0000237
Bob Wilson5bafff32009-06-22 23:27:02 +0000238//===----------------------------------------------------------------------===//
239// NEON-specific DAG Nodes.
240//===----------------------------------------------------------------------===//
241
242def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000243def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000244
245def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000246def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000247def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000248def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
249def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000250def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
251def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000252def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
253def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000254def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
255def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
256
257// Types for vector shift by immediates. The "SHX" version is for long and
258// narrow operations where the source and destination vectors have different
259// types. The "SHINS" version is for shift and insert operations.
260def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
261 SDTCisVT<2, i32>]>;
262def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
263 SDTCisVT<2, i32>]>;
264def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
265 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
266
267def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
268def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
269def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
270def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
271def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
272def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
273def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
274
275def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
276def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
277def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
278
279def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
280def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
281def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
282def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
283def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
284def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
285
286def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
287def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
288def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
289
290def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
291def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
292
293def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
294 SDTCisVT<2, i32>]>;
295def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
296def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
297
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000298def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
299def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
300def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
Evan Chengeaa192a2011-11-15 02:12:34 +0000301def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>;
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000302
Owen Andersond9668172010-11-03 22:44:51 +0000303def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
304 SDTCisVT<2, i32>]>;
305def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000306def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000307
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000308def NEONvbsl : SDNode<"ARMISD::VBSL",
309 SDTypeProfile<1, 3, [SDTCisVec<0>,
310 SDTCisSameAs<0, 1>,
311 SDTCisSameAs<0, 2>,
312 SDTCisSameAs<0, 3>]>>;
313
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000314def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
315
Bob Wilson0ce37102009-08-14 05:08:32 +0000316// VDUPLANE can produce a quad-register result from a double-register source,
317// so the result is not constrained to match the source.
318def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
319 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
320 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000321
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000322def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
323 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
324def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
325
Bob Wilsond8e17572009-08-12 22:31:50 +0000326def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
327def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
328def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
329def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
330
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000331def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000332 SDTCisSameAs<0, 2>,
333 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000334def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
335def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
336def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000337
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000338def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
339 SDTCisSameAs<1, 2>]>;
340def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
341def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
342
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000343def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
344 SDTCisSameAs<0, 2>]>;
345def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
346def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
347
Bob Wilsoncba270d2010-07-13 21:16:48 +0000348def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
349 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000350 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000351 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
352 return (EltBits == 32 && EltVal == 0);
353}]>;
354
355def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
356 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000357 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000358 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
359 return (EltBits == 8 && EltVal == 0xff);
360}]>;
361
Bob Wilson5bafff32009-06-22 23:27:02 +0000362//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000363// NEON load / store instructions
364//===----------------------------------------------------------------------===//
365
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000366// Use VLDM to load a Q register as a D register pair.
367// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000368def VLDMQIA
369 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
370 IIC_fpLoad_m, "",
371 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000372
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000373// Use VSTM to store a Q register as a D register pair.
374// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000375def VSTMQIA
376 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
377 IIC_fpStore_m, "",
378 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000379
Bob Wilsonffde0802010-09-02 16:00:54 +0000380// Classes for VLD* pseudo-instructions with multi-register operands.
381// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000382class VLDQPseudo<InstrItinClass itin>
383 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
384class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000385 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000386 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000387 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000388class VLDQWBfixedPseudo<InstrItinClass itin>
389 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
390 (ins addrmode6:$addr), itin,
391 "$addr.addr = $wb">;
392class VLDQWBregisterPseudo<InstrItinClass itin>
393 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
394 (ins addrmode6:$addr, rGPR:$offset), itin,
395 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000396
Bob Wilson9d84fb32010-09-14 20:59:49 +0000397class VLDQQPseudo<InstrItinClass itin>
398 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
399class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000400 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000401 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000402 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000403class VLDQQWBfixedPseudo<InstrItinClass itin>
404 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
405 (ins addrmode6:$addr), itin,
406 "$addr.addr = $wb">;
407class VLDQQWBregisterPseudo<InstrItinClass itin>
408 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
409 (ins addrmode6:$addr, rGPR:$offset), itin,
410 "$addr.addr = $wb">;
411
412
Bob Wilson7de68142011-02-07 17:43:15 +0000413class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000414 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
415 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000416class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000417 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000418 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000419 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000420
Bob Wilson2a0e9742010-11-27 06:35:16 +0000421let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
422
Bob Wilson205a5ca2009-07-08 18:11:30 +0000423// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000424class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000425 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000426 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000427 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000428 let Rm = 0b1111;
429 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000430 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000431}
Bob Wilson621f1952010-03-23 05:25:43 +0000432class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000433 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000434 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000435 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000436 let Rm = 0b1111;
437 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000438 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000439}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000440
Owen Andersond9aa7d32010-11-02 00:05:05 +0000441def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
442def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
443def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
444def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000445
Owen Andersond9aa7d32010-11-02 00:05:05 +0000446def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
447def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
448def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
449def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000450
Evan Chengd2ca8132010-10-09 01:03:04 +0000451def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
452def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
453def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
454def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000455
Bob Wilson99493b22010-03-20 17:59:03 +0000456// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000457multiclass VLD1DWB<bits<4> op7_4, string Dt> {
458 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
459 (ins addrmode6:$Rn), IIC_VLD1u,
460 "vld1", Dt, "$Vd, $Rn!",
461 "$Rn.addr = $wb", []> {
462 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
463 let Inst{4} = Rn{4};
464 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000465 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000466 }
467 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
468 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
469 "vld1", Dt, "$Vd, $Rn, $Rm",
470 "$Rn.addr = $wb", []> {
471 let Inst{4} = Rn{4};
472 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000473 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000474 }
Owen Andersone85bd772010-11-02 00:24:52 +0000475}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000476multiclass VLD1QWB<bits<4> op7_4, string Dt> {
477 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
478 (ins addrmode6:$Rn), IIC_VLD1x2u,
479 "vld1", Dt, "$Vd, $Rn!",
480 "$Rn.addr = $wb", []> {
481 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
482 let Inst{5-4} = Rn{5-4};
483 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000484 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000485 }
486 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
487 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
488 "vld1", Dt, "$Vd, $Rn, $Rm",
489 "$Rn.addr = $wb", []> {
490 let Inst{5-4} = Rn{5-4};
491 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000492 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000493 }
Owen Andersone85bd772010-11-02 00:24:52 +0000494}
Bob Wilson99493b22010-03-20 17:59:03 +0000495
Jim Grosbach10b90a92011-10-24 21:45:13 +0000496defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
497defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
498defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
499defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
500defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
501defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
502defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
503defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000504
Jim Grosbach10b90a92011-10-24 21:45:13 +0000505def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
506def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
507def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
508def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
509def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
510def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
511def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
512def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000513
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000514// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000515class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000516 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000517 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000518 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000519 let Rm = 0b1111;
520 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000521 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000522}
Jim Grosbach59216752011-10-24 23:26:05 +0000523multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
524 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
525 (ins addrmode6:$Rn), IIC_VLD1x2u,
526 "vld1", Dt, "$Vd, $Rn!",
527 "$Rn.addr = $wb", []> {
528 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000529 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000530 let DecoderMethod = "DecodeVLDInstruction";
531 let AsmMatchConverter = "cvtVLDwbFixed";
532 }
533 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
534 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
535 "vld1", Dt, "$Vd, $Rn, $Rm",
536 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000537 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000538 let DecoderMethod = "DecodeVLDInstruction";
539 let AsmMatchConverter = "cvtVLDwbRegister";
540 }
Owen Andersone85bd772010-11-02 00:24:52 +0000541}
Bob Wilson052ba452010-03-22 18:22:06 +0000542
Owen Andersone85bd772010-11-02 00:24:52 +0000543def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
544def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
545def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
546def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000547
Jim Grosbach59216752011-10-24 23:26:05 +0000548defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
549defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
550defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
551defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000552
Jim Grosbach59216752011-10-24 23:26:05 +0000553def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000554
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000555// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000556class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000557 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000558 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000559 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000560 let Rm = 0b1111;
561 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000562 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000563}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000564multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
565 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
566 (ins addrmode6:$Rn), IIC_VLD1x2u,
567 "vld1", Dt, "$Vd, $Rn!",
568 "$Rn.addr = $wb", []> {
569 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
570 let Inst{5-4} = Rn{5-4};
571 let DecoderMethod = "DecodeVLDInstruction";
572 let AsmMatchConverter = "cvtVLDwbFixed";
573 }
574 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
575 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
576 "vld1", Dt, "$Vd, $Rn, $Rm",
577 "$Rn.addr = $wb", []> {
578 let Inst{5-4} = Rn{5-4};
579 let DecoderMethod = "DecodeVLDInstruction";
580 let AsmMatchConverter = "cvtVLDwbRegister";
581 }
Owen Andersone85bd772010-11-02 00:24:52 +0000582}
Johnny Chend7283d92010-02-23 20:51:23 +0000583
Owen Andersone85bd772010-11-02 00:24:52 +0000584def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
585def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
586def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
587def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000588
Jim Grosbach399cdca2011-10-25 00:14:01 +0000589defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
590defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
591defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
592defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000593
Jim Grosbach399cdca2011-10-25 00:14:01 +0000594def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000595
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000596// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach2af50d92011-12-09 19:07:20 +0000597class VLD2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
598 InstrItinClass itin>
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000599 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Jim Grosbach2af50d92011-12-09 19:07:20 +0000600 (ins addrmode6:$Rn), itin,
Jim Grosbach224180e2011-10-21 23:58:57 +0000601 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000602 let Rm = 0b1111;
603 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000604 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000605}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000606
Jim Grosbach2af50d92011-12-09 19:07:20 +0000607def VLD2d8 : VLD2<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2>;
608def VLD2d16 : VLD2<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2>;
609def VLD2d32 : VLD2<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000610
Jim Grosbach2af50d92011-12-09 19:07:20 +0000611def VLD2q8 : VLD2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2>;
612def VLD2q16 : VLD2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2>;
613def VLD2q32 : VLD2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000614
Bob Wilson9d84fb32010-09-14 20:59:49 +0000615def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
616def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
617def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000618
Evan Chengd2ca8132010-10-09 01:03:04 +0000619def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
620def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
621def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000622
Bob Wilson92cb9322010-03-20 20:10:51 +0000623// ...with address register writeback:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000624multiclass VLD2WB<bits<4> op11_8, bits<4> op7_4, string Dt,
625 RegisterOperand VdTy, InstrItinClass itin> {
626 def _fixed : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
627 (ins addrmode6:$Rn), itin,
628 "vld2", Dt, "$Vd, $Rn!",
629 "$Rn.addr = $wb", []> {
630 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
631 let Inst{5-4} = Rn{5-4};
632 let DecoderMethod = "DecodeVLDInstruction";
633 let AsmMatchConverter = "cvtVLDwbFixed";
634 }
635 def _register : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
636 (ins addrmode6:$Rn, rGPR:$Rm), itin,
637 "vld2", Dt, "$Vd, $Rn, $Rm",
638 "$Rn.addr = $wb", []> {
639 let Inst{5-4} = Rn{5-4};
640 let DecoderMethod = "DecodeVLDInstruction";
641 let AsmMatchConverter = "cvtVLDwbRegister";
642 }
Owen Andersoncf667be2010-11-02 01:24:55 +0000643}
Bob Wilson92cb9322010-03-20 20:10:51 +0000644
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000645defm VLD2d8wb : VLD2WB<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2u>;
646defm VLD2d16wb : VLD2WB<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2u>;
647defm VLD2d32wb : VLD2WB<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000648
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000649defm VLD2q8wb : VLD2WB<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2u>;
650defm VLD2q16wb : VLD2WB<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2u>;
651defm VLD2q32wb : VLD2WB<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000652
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000653def VLD2d8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
654def VLD2d16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
655def VLD2d32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
656def VLD2d8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
657def VLD2d16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
658def VLD2d32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000659
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000660def VLD2q8PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
661def VLD2q16PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
662def VLD2q32PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
663def VLD2q8PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
664def VLD2q16PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
665def VLD2q32PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000666
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000667// ...with double-spaced registers
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000668def VLD2b8 : VLD2<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2>;
669def VLD2b16 : VLD2<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2>;
670def VLD2b32 : VLD2<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2>;
671defm VLD2b8wb : VLD2WB<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2u>;
672defm VLD2b16wb : VLD2WB<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2u>;
673defm VLD2b32wb : VLD2WB<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2u>;
Johnny Chend7283d92010-02-23 20:51:23 +0000674
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000675// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000676class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000677 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000678 (ins addrmode6:$Rn), IIC_VLD3,
679 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
680 let Rm = 0b1111;
681 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000682 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000683}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000684
Owen Andersoncf667be2010-11-02 01:24:55 +0000685def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
686def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
687def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000688
Bob Wilson9d84fb32010-09-14 20:59:49 +0000689def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
690def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
691def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000692
Bob Wilson92cb9322010-03-20 20:10:51 +0000693// ...with address register writeback:
694class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
695 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000696 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000697 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
698 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
699 "$Rn.addr = $wb", []> {
700 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000701 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000702}
Bob Wilson92cb9322010-03-20 20:10:51 +0000703
Owen Andersoncf667be2010-11-02 01:24:55 +0000704def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
705def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
706def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000707
Evan Cheng84f69e82010-10-09 01:45:34 +0000708def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
709def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
710def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000711
Bob Wilson7de68142011-02-07 17:43:15 +0000712// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000713def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
714def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
715def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
716def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
717def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
718def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000719
Evan Cheng84f69e82010-10-09 01:45:34 +0000720def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
721def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
722def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000723
Bob Wilson92cb9322010-03-20 20:10:51 +0000724// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000725def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
726def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
727def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
728
Evan Cheng84f69e82010-10-09 01:45:34 +0000729def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
730def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
731def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000732
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000733// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000734class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
735 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000736 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000737 (ins addrmode6:$Rn), IIC_VLD4,
738 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
739 let Rm = 0b1111;
740 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000741 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000742}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000743
Owen Andersoncf667be2010-11-02 01:24:55 +0000744def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
745def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
746def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000747
Bob Wilson9d84fb32010-09-14 20:59:49 +0000748def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
749def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
750def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000751
Bob Wilson92cb9322010-03-20 20:10:51 +0000752// ...with address register writeback:
753class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
754 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000755 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000756 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000757 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
758 "$Rn.addr = $wb", []> {
759 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000760 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000761}
Bob Wilson92cb9322010-03-20 20:10:51 +0000762
Owen Andersoncf667be2010-11-02 01:24:55 +0000763def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
764def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
765def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000766
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000767def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
768def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
769def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000770
Bob Wilson7de68142011-02-07 17:43:15 +0000771// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000772def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
773def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
774def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
775def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
776def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
777def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000778
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000779def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
780def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
781def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000782
Bob Wilson92cb9322010-03-20 20:10:51 +0000783// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000784def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
785def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
786def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
787
788def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
789def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
790def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000791
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000792} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
793
Bob Wilson8466fa12010-09-13 23:01:35 +0000794// Classes for VLD*LN pseudo-instructions with multi-register operands.
795// These are expanded to real instructions after register allocation.
796class VLDQLNPseudo<InstrItinClass itin>
797 : PseudoNLdSt<(outs QPR:$dst),
798 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
799 itin, "$src = $dst">;
800class VLDQLNWBPseudo<InstrItinClass itin>
801 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
802 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
803 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
804class VLDQQLNPseudo<InstrItinClass itin>
805 : PseudoNLdSt<(outs QQPR:$dst),
806 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
807 itin, "$src = $dst">;
808class VLDQQLNWBPseudo<InstrItinClass itin>
809 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
810 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
811 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
812class VLDQQQQLNPseudo<InstrItinClass itin>
813 : PseudoNLdSt<(outs QQQQPR:$dst),
814 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
815 itin, "$src = $dst">;
816class VLDQQQQLNWBPseudo<InstrItinClass itin>
817 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
818 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
819 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
820
Bob Wilsonb07c1712009-10-07 21:53:04 +0000821// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000822class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
823 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000824 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000825 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
826 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000827 "$src = $Vd",
828 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000829 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000830 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000831 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000832 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000833}
Mon P Wang183c6272011-05-09 17:47:27 +0000834class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
835 PatFrag LoadOp>
836 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
837 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
838 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
839 "$src = $Vd",
840 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
841 (i32 (LoadOp addrmode6oneL32:$Rn)),
842 imm:$lane))]> {
843 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000844 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000845}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000846class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
847 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
848 (i32 (LoadOp addrmode6:$addr)),
849 imm:$lane))];
850}
851
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000852def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
853 let Inst{7-5} = lane{2-0};
854}
855def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
856 let Inst{7-6} = lane{1-0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +0000857 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000858}
Mon P Wang183c6272011-05-09 17:47:27 +0000859def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000860 let Inst{7} = lane{0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +0000861 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000862}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000863
864def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
865def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
866def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
867
Bob Wilson746fa172010-12-10 22:13:32 +0000868def : Pat<(vector_insert (v2f32 DPR:$src),
869 (f32 (load addrmode6:$addr)), imm:$lane),
870 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
871def : Pat<(vector_insert (v4f32 QPR:$src),
872 (f32 (load addrmode6:$addr)), imm:$lane),
873 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
874
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000875let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
876
877// ...with address register writeback:
878class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000879 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000880 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000881 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000882 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000883 "$src = $Vd, $Rn.addr = $wb", []> {
884 let DecoderMethod = "DecodeVLD1LN";
885}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000886
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000887def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
888 let Inst{7-5} = lane{2-0};
889}
890def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
891 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000892 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000893}
894def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
895 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000896 let Inst{5} = Rn{4};
897 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000898}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000899
900def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
901def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
902def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000903
Bob Wilson243fcc52009-09-01 04:26:28 +0000904// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000905class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000906 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000907 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
908 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000909 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000910 let Rm = 0b1111;
911 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000912 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000913}
Bob Wilson243fcc52009-09-01 04:26:28 +0000914
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000915def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
916 let Inst{7-5} = lane{2-0};
917}
918def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
919 let Inst{7-6} = lane{1-0};
920}
921def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
922 let Inst{7} = lane{0};
923}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000924
Evan Chengd2ca8132010-10-09 01:03:04 +0000925def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
926def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
927def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000928
Bob Wilson41315282010-03-20 20:39:53 +0000929// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000930def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
931 let Inst{7-6} = lane{1-0};
932}
933def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
934 let Inst{7} = lane{0};
935}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000936
Evan Chengd2ca8132010-10-09 01:03:04 +0000937def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
938def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000939
Bob Wilsona1023642010-03-20 20:47:18 +0000940// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000941class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000942 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000943 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000944 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000945 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
946 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
947 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000948 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000949}
Bob Wilsona1023642010-03-20 20:47:18 +0000950
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000951def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
952 let Inst{7-5} = lane{2-0};
953}
954def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
955 let Inst{7-6} = lane{1-0};
956}
957def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
958 let Inst{7} = lane{0};
959}
Bob Wilsona1023642010-03-20 20:47:18 +0000960
Evan Chengd2ca8132010-10-09 01:03:04 +0000961def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
962def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
963def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000964
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000965def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
966 let Inst{7-6} = lane{1-0};
967}
968def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
969 let Inst{7} = lane{0};
970}
Bob Wilsona1023642010-03-20 20:47:18 +0000971
Evan Chengd2ca8132010-10-09 01:03:04 +0000972def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
973def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000974
Bob Wilson243fcc52009-09-01 04:26:28 +0000975// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000976class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000977 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000978 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000979 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000980 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000981 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000982 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000983 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000984}
Bob Wilson243fcc52009-09-01 04:26:28 +0000985
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000986def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
987 let Inst{7-5} = lane{2-0};
988}
989def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
990 let Inst{7-6} = lane{1-0};
991}
992def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
993 let Inst{7} = lane{0};
994}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000995
Evan Cheng84f69e82010-10-09 01:45:34 +0000996def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
997def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
998def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000999
Bob Wilson41315282010-03-20 20:39:53 +00001000// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001001def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
1002 let Inst{7-6} = lane{1-0};
1003}
1004def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
1005 let Inst{7} = lane{0};
1006}
Bob Wilson0bf7d992009-10-08 22:27:33 +00001007
Evan Cheng84f69e82010-10-09 01:45:34 +00001008def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
1009def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +00001010
Bob Wilsona1023642010-03-20 20:47:18 +00001011// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001012class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001013 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001014 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001015 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001016 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +00001017 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001018 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
1019 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001020 []> {
1021 let DecoderMethod = "DecodeVLD3LN";
1022}
Bob Wilsona1023642010-03-20 20:47:18 +00001023
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001024def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
1025 let Inst{7-5} = lane{2-0};
1026}
1027def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
1028 let Inst{7-6} = lane{1-0};
1029}
1030def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001031 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001032}
Bob Wilsona1023642010-03-20 20:47:18 +00001033
Evan Cheng84f69e82010-10-09 01:45:34 +00001034def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1035def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1036def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001037
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001038def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
1039 let Inst{7-6} = lane{1-0};
1040}
1041def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001042 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001043}
Bob Wilsona1023642010-03-20 20:47:18 +00001044
Evan Cheng84f69e82010-10-09 01:45:34 +00001045def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
1046def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001047
Bob Wilson243fcc52009-09-01 04:26:28 +00001048// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001049class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001050 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001051 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +00001052 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +00001053 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001054 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001055 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001056 let Rm = 0b1111;
Jim Grosbach3346dce2011-12-19 18:11:17 +00001057 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001058 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001059}
Bob Wilson243fcc52009-09-01 04:26:28 +00001060
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001061def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
1062 let Inst{7-5} = lane{2-0};
1063}
1064def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
1065 let Inst{7-6} = lane{1-0};
1066}
1067def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001068 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001069 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001070}
Bob Wilson62e053e2009-10-08 22:53:57 +00001071
Evan Cheng10dc63f2010-10-09 04:07:58 +00001072def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1073def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1074def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001075
Bob Wilson41315282010-03-20 20:39:53 +00001076// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001077def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
1078 let Inst{7-6} = lane{1-0};
1079}
1080def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001081 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001082 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001083}
Bob Wilson62e053e2009-10-08 22:53:57 +00001084
Evan Cheng10dc63f2010-10-09 04:07:58 +00001085def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
1086def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001087
Bob Wilsona1023642010-03-20 20:47:18 +00001088// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001089class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001090 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001091 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001092 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001093 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +00001094 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001095"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
1096"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001097 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001098 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001099 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001100}
Bob Wilsona1023642010-03-20 20:47:18 +00001101
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001102def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
1103 let Inst{7-5} = lane{2-0};
1104}
1105def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
1106 let Inst{7-6} = lane{1-0};
1107}
1108def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001109 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001110 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001111}
Bob Wilsona1023642010-03-20 20:47:18 +00001112
Evan Cheng10dc63f2010-10-09 04:07:58 +00001113def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1114def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1115def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001116
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001117def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
1118 let Inst{7-6} = lane{1-0};
1119}
1120def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001121 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001122 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001123}
Bob Wilsona1023642010-03-20 20:47:18 +00001124
Evan Cheng10dc63f2010-10-09 04:07:58 +00001125def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
1126def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001127
Bob Wilson2a0e9742010-11-27 06:35:16 +00001128} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
1129
Bob Wilsonb07c1712009-10-07 21:53:04 +00001130// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001131class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Jim Grosbach98b05a52011-11-30 01:09:44 +00001132 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListOneDAllLanes:$Vd),
1133 (ins addrmode6dup:$Rn),
1134 IIC_VLD1dup, "vld1", Dt, "$Vd, $Rn", "",
1135 [(set VecListOneDAllLanes:$Vd,
1136 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001137 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001138 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001139 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001140}
1141class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
1142 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001143 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +00001144}
1145
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001146def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1147def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1148def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001149
1150def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
1151def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
1152def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
1153
Bob Wilson746fa172010-12-10 22:13:32 +00001154def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1155 (VLD1DUPd32 addrmode6:$addr)>;
1156def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1157 (VLD1DUPq32Pseudo addrmode6:$addr)>;
1158
Bob Wilson2a0e9742010-11-27 06:35:16 +00001159let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1160
Bob Wilson20d55152010-12-10 22:13:24 +00001161class VLD1QDUP<bits<4> op7_4, string Dt>
Jim Grosbach13af2222011-11-30 18:21:25 +00001162 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListTwoDAllLanes:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001163 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Jim Grosbach13af2222011-11-30 18:21:25 +00001164 "vld1", Dt, "$Vd, $Rn", "", []> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001165 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001166 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001167 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001168}
1169
Bob Wilson20d55152010-12-10 22:13:24 +00001170def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1171def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1172def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001173
1174// ...with address register writeback:
Jim Grosbach096334e2011-11-30 19:35:44 +00001175multiclass VLD1DUPWB<bits<4> op7_4, string Dt> {
1176 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1177 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1178 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1179 "vld1", Dt, "$Vd, $Rn!",
1180 "$Rn.addr = $wb", []> {
1181 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1182 let Inst{4} = Rn{4};
1183 let DecoderMethod = "DecodeVLD1DupInstruction";
1184 let AsmMatchConverter = "cvtVLDwbFixed";
1185 }
1186 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1187 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1188 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1189 "vld1", Dt, "$Vd, $Rn, $Rm",
1190 "$Rn.addr = $wb", []> {
1191 let Inst{4} = Rn{4};
1192 let DecoderMethod = "DecodeVLD1DupInstruction";
1193 let AsmMatchConverter = "cvtVLDwbRegister";
1194 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001195}
Jim Grosbach096334e2011-11-30 19:35:44 +00001196multiclass VLD1QDUPWB<bits<4> op7_4, string Dt> {
1197 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1198 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1199 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1200 "vld1", Dt, "$Vd, $Rn!",
1201 "$Rn.addr = $wb", []> {
1202 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1203 let Inst{4} = Rn{4};
1204 let DecoderMethod = "DecodeVLD1DupInstruction";
1205 let AsmMatchConverter = "cvtVLDwbFixed";
1206 }
1207 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1208 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1209 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1210 "vld1", Dt, "$Vd, $Rn, $Rm",
1211 "$Rn.addr = $wb", []> {
1212 let Inst{4} = Rn{4};
1213 let DecoderMethod = "DecodeVLD1DupInstruction";
1214 let AsmMatchConverter = "cvtVLDwbRegister";
1215 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001216}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001217
Jim Grosbach096334e2011-11-30 19:35:44 +00001218defm VLD1DUPd8wb : VLD1DUPWB<{0,0,0,0}, "8">;
1219defm VLD1DUPd16wb : VLD1DUPWB<{0,1,0,?}, "16">;
1220defm VLD1DUPd32wb : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001221
Jim Grosbach096334e2011-11-30 19:35:44 +00001222defm VLD1DUPq8wb : VLD1QDUPWB<{0,0,1,0}, "8">;
1223defm VLD1DUPq16wb : VLD1QDUPWB<{0,1,1,?}, "16">;
1224defm VLD1DUPq32wb : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001225
Jim Grosbach096334e2011-11-30 19:35:44 +00001226def VLD1DUPq8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1227def VLD1DUPq16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1228def VLD1DUPq32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1229def VLD1DUPq8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1230def VLD1DUPq16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1231def VLD1DUPq32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001232
Bob Wilsonb07c1712009-10-07 21:53:04 +00001233// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001234class VLD2DUP<bits<4> op7_4, string Dt, RegisterOperand VdTy>
1235 : NLdSt<1, 0b10, 0b1101, op7_4, (outs VdTy:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001236 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001237 "vld2", Dt, "$Vd, $Rn", "", []> {
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001238 let Rm = 0b1111;
1239 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001240 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001241}
1242
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001243def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8", VecListTwoDAllLanes>;
1244def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16", VecListTwoDAllLanes>;
1245def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32", VecListTwoDAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001246
1247def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1248def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1249def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1250
1251// ...with double-spaced registers (not used for codegen):
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001252def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8", VecListTwoQAllLanes>;
1253def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16", VecListTwoQAllLanes>;
1254def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32", VecListTwoQAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001255
1256// ...with address register writeback:
Jim Grosbache6949b12011-12-21 19:40:55 +00001257multiclass VLD2DUPWB<bits<4> op7_4, string Dt, RegisterOperand VdTy> {
1258 def _fixed : NLdSt<1, 0b10, 0b1101, op7_4,
1259 (outs VdTy:$Vd, GPR:$wb),
1260 (ins addrmode6dup:$Rn), IIC_VLD2dupu,
1261 "vld2", Dt, "$Vd, $Rn!",
1262 "$Rn.addr = $wb", []> {
1263 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1264 let Inst{4} = Rn{4};
1265 let DecoderMethod = "DecodeVLD2DupInstruction";
1266 let AsmMatchConverter = "cvtVLDwbFixed";
1267 }
1268 def _register : NLdSt<1, 0b10, 0b1101, op7_4,
1269 (outs VdTy:$Vd, GPR:$wb),
1270 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD2dupu,
1271 "vld2", Dt, "$Vd, $Rn, $Rm",
1272 "$Rn.addr = $wb", []> {
1273 let Inst{4} = Rn{4};
1274 let DecoderMethod = "DecodeVLD2DupInstruction";
1275 let AsmMatchConverter = "cvtVLDwbRegister";
1276 }
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001277}
1278
Jim Grosbache6949b12011-12-21 19:40:55 +00001279defm VLD2DUPd8wb : VLD2DUPWB<{0,0,0,0}, "8", VecListTwoDAllLanes>;
1280defm VLD2DUPd16wb : VLD2DUPWB<{0,1,0,?}, "16", VecListTwoDAllLanes>;
1281defm VLD2DUPd32wb : VLD2DUPWB<{1,0,0,?}, "32", VecListTwoDAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001282
Jim Grosbache6949b12011-12-21 19:40:55 +00001283defm VLD2DUPd8x2wb : VLD2DUPWB<{0,0,1,0}, "8", VecListTwoQAllLanes>;
1284defm VLD2DUPd16x2wb : VLD2DUPWB<{0,1,1,?}, "16", VecListTwoQAllLanes>;
1285defm VLD2DUPd32x2wb : VLD2DUPWB<{1,0,1,?}, "32", VecListTwoQAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001286
Jim Grosbache6949b12011-12-21 19:40:55 +00001287def VLD2DUPd8PseudoWB_fixed : VLDQWBfixedPseudo <IIC_VLD2dupu>;
1288def VLD2DUPd8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2dupu>;
1289def VLD2DUPd16PseudoWB_fixed : VLDQWBfixedPseudo <IIC_VLD2dupu>;
1290def VLD2DUPd16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2dupu>;
1291def VLD2DUPd32PseudoWB_fixed : VLDQWBfixedPseudo <IIC_VLD2dupu>;
1292def VLD2DUPd32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2dupu>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001293
Bob Wilsonb07c1712009-10-07 21:53:04 +00001294// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001295class VLD3DUP<bits<4> op7_4, string Dt>
1296 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001297 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001298 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1299 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001300 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001301 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001302}
1303
1304def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1305def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1306def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1307
1308def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1309def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1310def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1311
1312// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001313def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1314def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1315def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001316
1317// ...with address register writeback:
1318class VLD3DUPWB<bits<4> op7_4, string Dt>
1319 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001320 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001321 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1322 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001323 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001324 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001325}
1326
1327def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1328def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1329def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1330
Bob Wilson173fb142010-11-30 00:00:38 +00001331def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1332def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1333def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001334
1335def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1336def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1337def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1338
Bob Wilsonb07c1712009-10-07 21:53:04 +00001339// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001340class VLD4DUP<bits<4> op7_4, string Dt>
1341 : NLdSt<1, 0b10, 0b1111, op7_4,
1342 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001343 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001344 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1345 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001346 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001347 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001348}
1349
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001350def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1351def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1352def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001353
1354def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1355def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1356def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1357
1358// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001359def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1360def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1361def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001362
1363// ...with address register writeback:
1364class VLD4DUPWB<bits<4> op7_4, string Dt>
1365 : NLdSt<1, 0b10, 0b1111, op7_4,
1366 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001367 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001368 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001369 "$Rn.addr = $wb", []> {
1370 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001371 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001372}
1373
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001374def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1375def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1376def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1377
1378def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1379def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1380def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001381
1382def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1383def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1384def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1385
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001386} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001387
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001388let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001389
Bob Wilson709d5922010-08-25 23:27:42 +00001390// Classes for VST* pseudo-instructions with multi-register operands.
1391// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001392class VSTQPseudo<InstrItinClass itin>
1393 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1394class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001395 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001396 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001397 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001398class VSTQWBfixedPseudo<InstrItinClass itin>
1399 : PseudoNLdSt<(outs GPR:$wb),
1400 (ins addrmode6:$addr, QPR:$src), itin,
1401 "$addr.addr = $wb">;
1402class VSTQWBregisterPseudo<InstrItinClass itin>
1403 : PseudoNLdSt<(outs GPR:$wb),
1404 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1405 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001406class VSTQQPseudo<InstrItinClass itin>
1407 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1408class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001409 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001410 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001411 "$addr.addr = $wb">;
Jim Grosbach6d567302012-01-20 19:16:00 +00001412class VSTQQWBfixedPseudo<InstrItinClass itin>
1413 : PseudoNLdSt<(outs GPR:$wb),
1414 (ins addrmode6:$addr, QQPR:$src), itin,
1415 "$addr.addr = $wb">;
1416class VSTQQWBregisterPseudo<InstrItinClass itin>
1417 : PseudoNLdSt<(outs GPR:$wb),
1418 (ins addrmode6:$addr, rGPR:$offset, QQPR:$src), itin,
1419 "$addr.addr = $wb">;
1420
Bob Wilson7de68142011-02-07 17:43:15 +00001421class VSTQQQQPseudo<InstrItinClass itin>
1422 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001423class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001424 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001425 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001426 "$addr.addr = $wb">;
1427
Bob Wilson11d98992010-03-23 06:20:33 +00001428// VST1 : Vector Store (multiple single elements)
1429class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001430 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1431 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001432 let Rm = 0b1111;
1433 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001434 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001435}
Bob Wilson11d98992010-03-23 06:20:33 +00001436class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001437 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListTwoD:$Vd),
1438 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001439 let Rm = 0b1111;
1440 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001441 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001442}
Bob Wilson11d98992010-03-23 06:20:33 +00001443
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001444def VST1d8 : VST1D<{0,0,0,?}, "8">;
1445def VST1d16 : VST1D<{0,1,0,?}, "16">;
1446def VST1d32 : VST1D<{1,0,0,?}, "32">;
1447def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001448
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001449def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1450def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1451def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1452def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001453
Evan Cheng60ff8792010-10-11 22:03:18 +00001454def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1455def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1456def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1457def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001458
Bob Wilson25eb5012010-03-20 20:54:36 +00001459// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001460multiclass VST1DWB<bits<4> op7_4, string Dt> {
1461 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1462 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1463 "vst1", Dt, "$Vd, $Rn!",
1464 "$Rn.addr = $wb", []> {
1465 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1466 let Inst{4} = Rn{4};
1467 let DecoderMethod = "DecodeVSTInstruction";
1468 let AsmMatchConverter = "cvtVSTwbFixed";
1469 }
1470 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1471 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1472 IIC_VLD1u,
1473 "vst1", Dt, "$Vd, $Rn, $Rm",
1474 "$Rn.addr = $wb", []> {
1475 let Inst{4} = Rn{4};
1476 let DecoderMethod = "DecodeVSTInstruction";
1477 let AsmMatchConverter = "cvtVSTwbRegister";
1478 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001479}
Jim Grosbach4334e032011-10-31 21:50:31 +00001480multiclass VST1QWB<bits<4> op7_4, string Dt> {
1481 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1482 (ins addrmode6:$Rn, VecListTwoD:$Vd), IIC_VLD1x2u,
1483 "vst1", Dt, "$Vd, $Rn!",
1484 "$Rn.addr = $wb", []> {
1485 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1486 let Inst{5-4} = Rn{5-4};
1487 let DecoderMethod = "DecodeVSTInstruction";
1488 let AsmMatchConverter = "cvtVSTwbFixed";
1489 }
1490 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1491 (ins addrmode6:$Rn, rGPR:$Rm, VecListTwoD:$Vd),
1492 IIC_VLD1x2u,
1493 "vst1", Dt, "$Vd, $Rn, $Rm",
1494 "$Rn.addr = $wb", []> {
1495 let Inst{5-4} = Rn{5-4};
1496 let DecoderMethod = "DecodeVSTInstruction";
1497 let AsmMatchConverter = "cvtVSTwbRegister";
1498 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001499}
Bob Wilson25eb5012010-03-20 20:54:36 +00001500
Jim Grosbach4334e032011-10-31 21:50:31 +00001501defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1502defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1503defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1504defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001505
Jim Grosbach4334e032011-10-31 21:50:31 +00001506defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1507defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1508defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1509defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001510
Jim Grosbach4334e032011-10-31 21:50:31 +00001511def VST1q8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1512def VST1q16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1513def VST1q32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1514def VST1q64PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1515def VST1q8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1516def VST1q16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1517def VST1q32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1518def VST1q64PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001519
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001520// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001521class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001522 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001523 (ins addrmode6:$Rn, VecListThreeD:$Vd),
1524 IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001525 let Rm = 0b1111;
1526 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001527 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001528}
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001529multiclass VST1D3WB<bits<4> op7_4, string Dt> {
1530 def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1531 (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u,
1532 "vst1", Dt, "$Vd, $Rn!",
1533 "$Rn.addr = $wb", []> {
1534 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1535 let Inst{5-4} = Rn{5-4};
1536 let DecoderMethod = "DecodeVSTInstruction";
1537 let AsmMatchConverter = "cvtVSTwbFixed";
1538 }
1539 def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1540 (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd),
1541 IIC_VLD1x3u,
1542 "vst1", Dt, "$Vd, $Rn, $Rm",
1543 "$Rn.addr = $wb", []> {
1544 let Inst{5-4} = Rn{5-4};
1545 let DecoderMethod = "DecodeVSTInstruction";
1546 let AsmMatchConverter = "cvtVSTwbRegister";
1547 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001548}
Bob Wilson052ba452010-03-22 18:22:06 +00001549
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001550def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1551def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1552def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1553def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001554
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001555defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">;
1556defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">;
1557defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">;
1558defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001559
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001560def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1561def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>;
1562def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001563
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001564// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001565class VST1D4<bits<4> op7_4, string Dt>
1566 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001567 (ins addrmode6:$Rn, VecListFourD:$Vd),
1568 IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001569 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001570 let Rm = 0b1111;
1571 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001572 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001573}
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001574multiclass VST1D4WB<bits<4> op7_4, string Dt> {
1575 def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1576 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u,
1577 "vst1", Dt, "$Vd, $Rn!",
1578 "$Rn.addr = $wb", []> {
1579 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1580 let Inst{5-4} = Rn{5-4};
1581 let DecoderMethod = "DecodeVSTInstruction";
1582 let AsmMatchConverter = "cvtVSTwbFixed";
1583 }
1584 def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1585 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1586 IIC_VLD1x4u,
1587 "vst1", Dt, "$Vd, $Rn, $Rm",
1588 "$Rn.addr = $wb", []> {
1589 let Inst{5-4} = Rn{5-4};
1590 let DecoderMethod = "DecodeVSTInstruction";
1591 let AsmMatchConverter = "cvtVSTwbRegister";
1592 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001593}
Bob Wilson25eb5012010-03-20 20:54:36 +00001594
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001595def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1596def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1597def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1598def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001599
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001600defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">;
1601defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">;
1602defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">;
1603defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001604
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001605def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1606def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>;
1607def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001608
Bob Wilsonb36ec862009-08-06 18:47:44 +00001609// VST2 : Vector Store (multiple 2-element structures)
Jim Grosbach20accfc2011-12-14 20:59:15 +00001610class VST2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
1611 InstrItinClass itin>
Jim Grosbache90ac9b2011-12-14 19:35:22 +00001612 : NLdSt<0, 0b00, op11_8, op7_4, (outs), (ins addrmode6:$Rn, VdTy:$Vd),
Jim Grosbach20accfc2011-12-14 20:59:15 +00001613 itin, "vst2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001614 let Rm = 0b1111;
1615 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001616 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001617}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001618
Jim Grosbach20accfc2011-12-14 20:59:15 +00001619def VST2d8 : VST2<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VST2>;
1620def VST2d16 : VST2<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VST2>;
1621def VST2d32 : VST2<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VST2>;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001622
Jim Grosbach20accfc2011-12-14 20:59:15 +00001623def VST2q8 : VST2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VST2x2>;
1624def VST2q16 : VST2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VST2x2>;
1625def VST2q32 : VST2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VST2x2>;
Bob Wilsond2855752009-10-07 18:47:39 +00001626
Evan Cheng60ff8792010-10-11 22:03:18 +00001627def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1628def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1629def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001630
Evan Cheng60ff8792010-10-11 22:03:18 +00001631def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1632def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1633def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001634
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001635// ...with address register writeback:
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001636multiclass VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt,
1637 RegisterOperand VdTy> {
1638 def _fixed : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1639 (ins addrmode6:$Rn, VdTy:$Vd), IIC_VLD1u,
1640 "vst2", Dt, "$Vd, $Rn!",
1641 "$Rn.addr = $wb", []> {
1642 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001643 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001644 let DecoderMethod = "DecodeVSTInstruction";
1645 let AsmMatchConverter = "cvtVSTwbFixed";
1646 }
1647 def _register : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1648 (ins addrmode6:$Rn, rGPR:$Rm, VdTy:$Vd), IIC_VLD1u,
1649 "vst2", Dt, "$Vd, $Rn, $Rm",
1650 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001651 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001652 let DecoderMethod = "DecodeVSTInstruction";
1653 let AsmMatchConverter = "cvtVSTwbRegister";
1654 }
Owen Andersond2f37942010-11-02 21:16:58 +00001655}
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001656multiclass VST2QWB<bits<4> op7_4, string Dt> {
1657 def _fixed : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1658 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1u,
1659 "vst2", Dt, "$Vd, $Rn!",
1660 "$Rn.addr = $wb", []> {
1661 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001662 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001663 let DecoderMethod = "DecodeVSTInstruction";
1664 let AsmMatchConverter = "cvtVSTwbFixed";
1665 }
1666 def _register : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1667 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1668 IIC_VLD1u,
1669 "vst2", Dt, "$Vd, $Rn, $Rm",
1670 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001671 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001672 let DecoderMethod = "DecodeVSTInstruction";
1673 let AsmMatchConverter = "cvtVSTwbRegister";
1674 }
Owen Andersond2f37942010-11-02 21:16:58 +00001675}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001676
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001677defm VST2d8wb : VST2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>;
1678defm VST2d16wb : VST2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>;
1679defm VST2d32wb : VST2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001680
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001681defm VST2q8wb : VST2QWB<{0,0,?,?}, "8">;
1682defm VST2q16wb : VST2QWB<{0,1,?,?}, "16">;
1683defm VST2q32wb : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001684
Jim Grosbachf1f16c82012-01-10 21:11:12 +00001685def VST2d8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST2u>;
1686def VST2d16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST2u>;
1687def VST2d32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST2u>;
1688def VST2d8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST2u>;
1689def VST2d16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST2u>;
1690def VST2d32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001691
Jim Grosbach6d567302012-01-20 19:16:00 +00001692def VST2q8PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1693def VST2q16PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1694def VST2q32PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1695def VST2q8PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
1696def VST2q16PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
1697def VST2q32PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001698
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001699// ...with double-spaced registers
Jim Grosbach20accfc2011-12-14 20:59:15 +00001700def VST2b8 : VST2<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VST2>;
1701def VST2b16 : VST2<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VST2>;
1702def VST2b32 : VST2<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VST2>;
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001703defm VST2b8wb : VST2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
1704defm VST2b16wb : VST2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
1705defm VST2b32wb : VST2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001706
Bob Wilsonb36ec862009-08-06 18:47:44 +00001707// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001708class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1709 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001710 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1711 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1712 let Rm = 0b1111;
1713 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001714 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001715}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001716
Owen Andersona1a45fd2010-11-02 21:47:03 +00001717def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1718def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1719def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001720
Evan Cheng60ff8792010-10-11 22:03:18 +00001721def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1722def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1723def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001724
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001725// ...with address register writeback:
1726class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1727 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001728 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001729 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001730 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1731 "$Rn.addr = $wb", []> {
1732 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001733 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001734}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001735
Owen Andersona1a45fd2010-11-02 21:47:03 +00001736def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1737def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1738def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001739
Evan Cheng60ff8792010-10-11 22:03:18 +00001740def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1741def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1742def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001743
Bob Wilson7de68142011-02-07 17:43:15 +00001744// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001745def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1746def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1747def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1748def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1749def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1750def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001751
Evan Cheng60ff8792010-10-11 22:03:18 +00001752def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1753def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1754def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001755
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001756// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001757def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1758def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1759def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1760
Evan Cheng60ff8792010-10-11 22:03:18 +00001761def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1762def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1763def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001764
Bob Wilsonb36ec862009-08-06 18:47:44 +00001765// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001766class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1767 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001768 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1769 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001770 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001771 let Rm = 0b1111;
1772 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001773 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001774}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001775
Owen Andersona1a45fd2010-11-02 21:47:03 +00001776def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1777def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1778def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001779
Evan Cheng60ff8792010-10-11 22:03:18 +00001780def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1781def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1782def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001783
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001784// ...with address register writeback:
1785class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1786 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001787 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001788 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001789 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1790 "$Rn.addr = $wb", []> {
1791 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001792 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001793}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001794
Owen Andersona1a45fd2010-11-02 21:47:03 +00001795def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1796def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1797def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001798
Evan Cheng60ff8792010-10-11 22:03:18 +00001799def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1800def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1801def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001802
Bob Wilson7de68142011-02-07 17:43:15 +00001803// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001804def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1805def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1806def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1807def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1808def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1809def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001810
Evan Cheng60ff8792010-10-11 22:03:18 +00001811def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1812def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1813def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001814
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001815// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001816def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1817def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1818def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1819
Evan Cheng60ff8792010-10-11 22:03:18 +00001820def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1821def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1822def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001823
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001824} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1825
Bob Wilson8466fa12010-09-13 23:01:35 +00001826// Classes for VST*LN pseudo-instructions with multi-register operands.
1827// These are expanded to real instructions after register allocation.
1828class VSTQLNPseudo<InstrItinClass itin>
1829 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1830 itin, "">;
1831class VSTQLNWBPseudo<InstrItinClass itin>
1832 : PseudoNLdSt<(outs GPR:$wb),
1833 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1834 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1835class VSTQQLNPseudo<InstrItinClass itin>
1836 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1837 itin, "">;
1838class VSTQQLNWBPseudo<InstrItinClass itin>
1839 : PseudoNLdSt<(outs GPR:$wb),
1840 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1841 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1842class VSTQQQQLNPseudo<InstrItinClass itin>
1843 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1844 itin, "">;
1845class VSTQQQQLNWBPseudo<InstrItinClass itin>
1846 : PseudoNLdSt<(outs GPR:$wb),
1847 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1848 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1849
Bob Wilsonb07c1712009-10-07 21:53:04 +00001850// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001851class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1852 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001853 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001854 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001855 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1856 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001857 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001858 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001859}
Mon P Wang183c6272011-05-09 17:47:27 +00001860class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1861 PatFrag StoreOp, SDNode ExtractOp>
1862 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1863 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1864 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001865 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001866 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001867 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001868}
Bob Wilsond168cef2010-11-03 16:24:53 +00001869class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1870 : VSTQLNPseudo<IIC_VST1ln> {
1871 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1872 addrmode6:$addr)];
1873}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001874
Bob Wilsond168cef2010-11-03 16:24:53 +00001875def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1876 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001877 let Inst{7-5} = lane{2-0};
1878}
Bob Wilsond168cef2010-11-03 16:24:53 +00001879def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1880 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001881 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001882 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001883}
Mon P Wang183c6272011-05-09 17:47:27 +00001884
1885def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001886 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001887 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001888}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001889
Bob Wilsond168cef2010-11-03 16:24:53 +00001890def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1891def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1892def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001893
Bob Wilson746fa172010-12-10 22:13:32 +00001894def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1895 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1896def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1897 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1898
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001899// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001900class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1901 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001902 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001903 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001904 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001905 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001906 "$Rn.addr = $wb",
1907 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001908 addrmode6:$Rn, am6offset:$Rm))]> {
1909 let DecoderMethod = "DecodeVST1LN";
1910}
Bob Wilsonda525062011-02-25 06:42:42 +00001911class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1912 : VSTQLNWBPseudo<IIC_VST1lnu> {
1913 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1914 addrmode6:$addr, am6offset:$offset))];
1915}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001916
Bob Wilsonda525062011-02-25 06:42:42 +00001917def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1918 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001919 let Inst{7-5} = lane{2-0};
1920}
Bob Wilsonda525062011-02-25 06:42:42 +00001921def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1922 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001923 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001924 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001925}
Bob Wilsonda525062011-02-25 06:42:42 +00001926def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1927 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001928 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001929 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001930}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001931
Bob Wilsonda525062011-02-25 06:42:42 +00001932def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1933def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1934def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1935
1936let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001937
Bob Wilson8a3198b2009-09-01 18:51:56 +00001938// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001939class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001940 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001941 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1942 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001943 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001944 let Rm = 0b1111;
1945 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001946 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001947}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001948
Owen Andersonb20594f2010-11-02 22:18:18 +00001949def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1950 let Inst{7-5} = lane{2-0};
1951}
1952def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1953 let Inst{7-6} = lane{1-0};
1954}
1955def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1956 let Inst{7} = lane{0};
1957}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001958
Evan Cheng60ff8792010-10-11 22:03:18 +00001959def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1960def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1961def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001962
Bob Wilson41315282010-03-20 20:39:53 +00001963// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001964def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1965 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001966 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001967}
1968def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1969 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001970 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001971}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001972
Evan Cheng60ff8792010-10-11 22:03:18 +00001973def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1974def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001975
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001976// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001977class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001978 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Jim Grosbach9b1b3902011-12-14 23:25:46 +00001979 (ins addrmode6:$Rn, am6offset:$Rm,
1980 DPR:$Vd, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
1981 "\\{$Vd[$lane], $src2[$lane]\\}, $Rn$Rm",
1982 "$Rn.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001983 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001984 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001985}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001986
Owen Andersonb20594f2010-11-02 22:18:18 +00001987def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1988 let Inst{7-5} = lane{2-0};
1989}
1990def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1991 let Inst{7-6} = lane{1-0};
1992}
1993def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1994 let Inst{7} = lane{0};
1995}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001996
Evan Cheng60ff8792010-10-11 22:03:18 +00001997def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1998def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1999def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002000
Owen Andersonb20594f2010-11-02 22:18:18 +00002001def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
2002 let Inst{7-6} = lane{1-0};
2003}
2004def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
2005 let Inst{7} = lane{0};
2006}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002007
Evan Cheng60ff8792010-10-11 22:03:18 +00002008def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
2009def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002010
Bob Wilson8a3198b2009-09-01 18:51:56 +00002011// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002012class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002013 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002014 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00002015 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002016 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
2017 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002018 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002019}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002020
Owen Andersonb20594f2010-11-02 22:18:18 +00002021def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
2022 let Inst{7-5} = lane{2-0};
2023}
2024def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
2025 let Inst{7-6} = lane{1-0};
2026}
2027def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
2028 let Inst{7} = lane{0};
2029}
Bob Wilson8cdb2692009-10-08 23:51:31 +00002030
Evan Cheng60ff8792010-10-11 22:03:18 +00002031def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
2032def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
2033def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002034
Bob Wilson41315282010-03-20 20:39:53 +00002035// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002036def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
2037 let Inst{7-6} = lane{1-0};
2038}
2039def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
2040 let Inst{7} = lane{0};
2041}
Bob Wilson8cdb2692009-10-08 23:51:31 +00002042
Evan Cheng60ff8792010-10-11 22:03:18 +00002043def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
2044def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00002045
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002046// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002047class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002048 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002049 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002050 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002051 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002052 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00002053 "$Rn.addr = $wb", []> {
2054 let DecoderMethod = "DecodeVST3LN";
2055}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002056
Owen Andersonb20594f2010-11-02 22:18:18 +00002057def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
2058 let Inst{7-5} = lane{2-0};
2059}
2060def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
2061 let Inst{7-6} = lane{1-0};
2062}
2063def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
2064 let Inst{7} = lane{0};
2065}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002066
Evan Cheng60ff8792010-10-11 22:03:18 +00002067def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2068def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2069def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002070
Owen Andersonb20594f2010-11-02 22:18:18 +00002071def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
2072 let Inst{7-6} = lane{1-0};
2073}
2074def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
2075 let Inst{7} = lane{0};
2076}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002077
Evan Cheng60ff8792010-10-11 22:03:18 +00002078def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
2079def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002080
Bob Wilson8a3198b2009-09-01 18:51:56 +00002081// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002082class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002083 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002084 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00002085 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002086 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00002087 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002088 let Rm = 0b1111;
2089 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002090 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002091}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002092
Owen Andersonb20594f2010-11-02 22:18:18 +00002093def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
2094 let Inst{7-5} = lane{2-0};
2095}
2096def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
2097 let Inst{7-6} = lane{1-0};
2098}
2099def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
2100 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002101 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002102}
Bob Wilson56311392009-10-09 00:01:36 +00002103
Evan Cheng60ff8792010-10-11 22:03:18 +00002104def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2105def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2106def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002107
Bob Wilson41315282010-03-20 20:39:53 +00002108// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002109def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
2110 let Inst{7-6} = lane{1-0};
2111}
2112def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
2113 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002114 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002115}
Bob Wilson56311392009-10-09 00:01:36 +00002116
Evan Cheng60ff8792010-10-11 22:03:18 +00002117def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
2118def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00002119
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002120// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002121class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002122 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002123 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002124 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002125 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002126 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
2127 "$Rn.addr = $wb", []> {
2128 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002129 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002130}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002131
Owen Andersonb20594f2010-11-02 22:18:18 +00002132def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
2133 let Inst{7-5} = lane{2-0};
2134}
2135def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
2136 let Inst{7-6} = lane{1-0};
2137}
2138def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
2139 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002140 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002141}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002142
Evan Cheng60ff8792010-10-11 22:03:18 +00002143def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2144def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2145def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002146
Owen Andersonb20594f2010-11-02 22:18:18 +00002147def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
2148 let Inst{7-6} = lane{1-0};
2149}
2150def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
2151 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002152 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002153}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002154
Evan Cheng60ff8792010-10-11 22:03:18 +00002155def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
2156def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002157
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002158} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00002159
Bob Wilson205a5ca2009-07-08 18:11:30 +00002160
Bob Wilson5bafff32009-06-22 23:27:02 +00002161//===----------------------------------------------------------------------===//
2162// NEON pattern fragments
2163//===----------------------------------------------------------------------===//
2164
2165// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002166def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002167 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2168 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002169}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002170def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002171 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2172 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002173}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002174def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002175 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2176 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002177}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002178def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002179 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2180 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002181}]>;
2182
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002183// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002184def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002185 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
2186 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002187}]>;
2188
Bob Wilson5bafff32009-06-22 23:27:02 +00002189// Translate lane numbers from Q registers to D subregs.
2190def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002191 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002192}]>;
2193def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002194 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002195}]>;
2196def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002197 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002198}]>;
2199
2200//===----------------------------------------------------------------------===//
2201// Instruction Classes
2202//===----------------------------------------------------------------------===//
2203
Bob Wilson4711d5c2010-12-13 23:02:37 +00002204// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002205class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002206 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2207 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002208 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2209 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
2210 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002211class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002212 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2213 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002214 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2215 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
2216 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002217
Bob Wilson69bfbd62010-02-17 22:42:54 +00002218// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002219class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002220 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002221 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002222 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002223 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2224 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2225 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002226class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00002227 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002228 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002229 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002230 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2231 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2232 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002233
Bob Wilson973a0742010-08-30 20:02:30 +00002234// Narrow 2-register operations.
2235class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2236 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2237 InstrItinClass itin, string OpcodeStr, string Dt,
2238 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002239 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2240 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2241 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002242
Bob Wilson5bafff32009-06-22 23:27:02 +00002243// Narrow 2-register intrinsics.
2244class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2245 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002246 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00002247 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002248 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2249 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2250 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002251
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002252// Long 2-register operations (currently only used for VMOVL).
2253class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2254 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2255 InstrItinClass itin, string OpcodeStr, string Dt,
2256 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002257 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2258 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2259 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002260
Bob Wilson04063562010-12-15 22:14:12 +00002261// Long 2-register intrinsics.
2262class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2263 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2264 InstrItinClass itin, string OpcodeStr, string Dt,
2265 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
2266 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2267 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2268 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2269
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002270// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002271class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002272 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002273 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002274 OpcodeStr, Dt, "$Vd, $Vm",
2275 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002276class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002277 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002278 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2279 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2280 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002281
Bob Wilson4711d5c2010-12-13 23:02:37 +00002282// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002283class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002284 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002285 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002286 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002287 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2288 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2289 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002290 let isCommutable = Commutable;
2291}
2292// Same as N3VD but no data type.
2293class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2294 InstrItinClass itin, string OpcodeStr,
2295 ValueType ResTy, ValueType OpTy,
2296 SDNode OpNode, bit Commutable>
2297 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002298 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2299 OpcodeStr, "$Vd, $Vn, $Vm", "",
2300 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002301 let isCommutable = Commutable;
2302}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002303
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002304class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002305 InstrItinClass itin, string OpcodeStr, string Dt,
2306 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002307 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002308 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2309 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002310 [(set (Ty DPR:$Vd),
2311 (Ty (ShOp (Ty DPR:$Vn),
2312 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002313 let isCommutable = 0;
2314}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002315class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002316 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002317 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002318 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2319 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002320 [(set (Ty DPR:$Vd),
2321 (Ty (ShOp (Ty DPR:$Vn),
2322 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002323 let isCommutable = 0;
2324}
2325
Bob Wilson5bafff32009-06-22 23:27:02 +00002326class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002327 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002328 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002329 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002330 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2331 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2332 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002333 let isCommutable = Commutable;
2334}
2335class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2336 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002337 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002338 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002339 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2340 OpcodeStr, "$Vd, $Vn, $Vm", "",
2341 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002342 let isCommutable = Commutable;
2343}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002344class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002345 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002346 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002347 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002348 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2349 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002350 [(set (ResTy QPR:$Vd),
2351 (ResTy (ShOp (ResTy QPR:$Vn),
2352 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002353 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002354 let isCommutable = 0;
2355}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002356class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002357 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002358 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002359 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2360 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002361 [(set (ResTy QPR:$Vd),
2362 (ResTy (ShOp (ResTy QPR:$Vn),
2363 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002364 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002365 let isCommutable = 0;
2366}
Bob Wilson5bafff32009-06-22 23:27:02 +00002367
2368// Basic 3-register intrinsics, both double- and quad-register.
2369class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002370 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002371 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002372 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002373 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2374 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2375 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002376 let isCommutable = Commutable;
2377}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002378class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002379 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002380 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002381 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2382 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002383 [(set (Ty DPR:$Vd),
2384 (Ty (IntOp (Ty DPR:$Vn),
2385 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002386 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002387 let isCommutable = 0;
2388}
David Goodwin658ea602009-09-25 18:38:29 +00002389class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002390 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002391 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002392 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2393 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002394 [(set (Ty DPR:$Vd),
2395 (Ty (IntOp (Ty DPR:$Vn),
2396 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002397 let isCommutable = 0;
2398}
Owen Anderson3557d002010-10-26 20:56:57 +00002399class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2400 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002401 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002402 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2403 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2404 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2405 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002406 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002407}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002408
Bob Wilson5bafff32009-06-22 23:27:02 +00002409class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002410 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002411 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002412 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002413 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2414 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2415 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002416 let isCommutable = Commutable;
2417}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002418class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002419 string OpcodeStr, string Dt,
2420 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002421 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002422 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2423 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002424 [(set (ResTy QPR:$Vd),
2425 (ResTy (IntOp (ResTy QPR:$Vn),
2426 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002427 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002428 let isCommutable = 0;
2429}
David Goodwin658ea602009-09-25 18:38:29 +00002430class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002431 string OpcodeStr, string Dt,
2432 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002433 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002434 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2435 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002436 [(set (ResTy QPR:$Vd),
2437 (ResTy (IntOp (ResTy QPR:$Vn),
2438 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002439 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002440 let isCommutable = 0;
2441}
Owen Anderson3557d002010-10-26 20:56:57 +00002442class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2443 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002444 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002445 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2446 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2447 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2448 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002449 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002450}
Bob Wilson5bafff32009-06-22 23:27:02 +00002451
Bob Wilson4711d5c2010-12-13 23:02:37 +00002452// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002453class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002454 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002455 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002456 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002457 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2458 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2459 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2460 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2461
David Goodwin658ea602009-09-25 18:38:29 +00002462class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002463 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002464 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002465 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002466 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002467 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002468 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002469 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002470 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002471 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002472 (Ty (MulOp DPR:$Vn,
2473 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002474 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002475class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002476 string OpcodeStr, string Dt,
2477 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002478 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002479 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002480 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002481 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002482 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002483 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002484 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002485 (Ty (MulOp DPR:$Vn,
2486 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002487 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002488
Bob Wilson5bafff32009-06-22 23:27:02 +00002489class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002490 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002491 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002492 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002493 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2494 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2495 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2496 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002497class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002498 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002499 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002500 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002501 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002502 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002503 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002504 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002505 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002506 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002507 (ResTy (MulOp QPR:$Vn,
2508 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002509 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002510class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002511 string OpcodeStr, string Dt,
2512 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002513 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002514 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002515 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002516 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002517 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002518 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002519 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002520 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002521 (ResTy (MulOp QPR:$Vn,
2522 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002523 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002524
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002525// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2526class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2527 InstrItinClass itin, string OpcodeStr, string Dt,
2528 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2529 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002530 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2531 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2532 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2533 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002534class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2535 InstrItinClass itin, string OpcodeStr, string Dt,
2536 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2537 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002538 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2539 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2540 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2541 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002542
Bob Wilson5bafff32009-06-22 23:27:02 +00002543// Neon 3-argument intrinsics, both double- and quad-register.
2544// The destination register is also used as the first source operand register.
2545class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002546 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002547 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002548 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002549 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2550 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2551 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2552 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002553class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002554 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002555 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002556 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002557 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2558 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2559 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2560 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002561
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002562// Long Multiply-Add/Sub operations.
2563class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2564 InstrItinClass itin, string OpcodeStr, string Dt,
2565 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2566 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002567 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2568 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2569 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2570 (TyQ (MulOp (TyD DPR:$Vn),
2571 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002572class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2573 InstrItinClass itin, string OpcodeStr, string Dt,
2574 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002575 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002576 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002577 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002578 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002579 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002580 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002581 (TyQ (MulOp (TyD DPR:$Vn),
2582 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002583 imm:$lane))))))]>;
2584class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2585 InstrItinClass itin, string OpcodeStr, string Dt,
2586 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002587 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002588 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002589 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002590 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002591 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002592 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002593 (TyQ (MulOp (TyD DPR:$Vn),
2594 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002595 imm:$lane))))))]>;
2596
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002597// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2598class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2599 InstrItinClass itin, string OpcodeStr, string Dt,
2600 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2601 SDNode OpNode>
2602 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002603 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2604 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2605 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2606 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2607 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002608
Bob Wilson5bafff32009-06-22 23:27:02 +00002609// Neon Long 3-argument intrinsic. The destination register is
2610// a quad-register and is also used as the first source operand register.
2611class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002612 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002613 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002614 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002615 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2616 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2617 [(set QPR:$Vd,
2618 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002619class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002620 string OpcodeStr, string Dt,
2621 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002622 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002623 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002624 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002625 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002626 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002627 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002628 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002629 (OpTy DPR:$Vn),
2630 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002631 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002632class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2633 InstrItinClass itin, string OpcodeStr, string Dt,
2634 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002635 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002636 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002637 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002638 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002639 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002640 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002641 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002642 (OpTy DPR:$Vn),
2643 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002644 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002645
Bob Wilson5bafff32009-06-22 23:27:02 +00002646// Narrowing 3-register intrinsics.
2647class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002648 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002649 Intrinsic IntOp, bit Commutable>
2650 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002651 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2652 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2653 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002654 let isCommutable = Commutable;
2655}
2656
Bob Wilson04d6c282010-08-29 05:57:34 +00002657// Long 3-register operations.
2658class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2659 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002660 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2661 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002662 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2663 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2664 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002665 let isCommutable = Commutable;
2666}
2667class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2668 InstrItinClass itin, string OpcodeStr, string Dt,
2669 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002670 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002671 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2672 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002673 [(set QPR:$Vd,
2674 (TyQ (OpNode (TyD DPR:$Vn),
2675 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002676class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2677 InstrItinClass itin, string OpcodeStr, string Dt,
2678 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002679 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002680 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2681 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002682 [(set QPR:$Vd,
2683 (TyQ (OpNode (TyD DPR:$Vn),
2684 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002685
2686// Long 3-register operations with explicitly extended operands.
2687class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2688 InstrItinClass itin, string OpcodeStr, string Dt,
2689 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2690 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002691 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002692 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2693 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2694 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2695 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002696 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002697}
2698
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002699// Long 3-register intrinsics with explicit extend (VABDL).
2700class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2701 InstrItinClass itin, string OpcodeStr, string Dt,
2702 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2703 bit Commutable>
2704 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002705 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2706 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2707 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2708 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002709 let isCommutable = Commutable;
2710}
2711
Bob Wilson5bafff32009-06-22 23:27:02 +00002712// Long 3-register intrinsics.
2713class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002714 InstrItinClass itin, string OpcodeStr, string Dt,
2715 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002716 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002717 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2718 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2719 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002720 let isCommutable = Commutable;
2721}
David Goodwin658ea602009-09-25 18:38:29 +00002722class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002723 string OpcodeStr, string Dt,
2724 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002725 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002726 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2727 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002728 [(set (ResTy QPR:$Vd),
2729 (ResTy (IntOp (OpTy DPR:$Vn),
2730 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002731 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002732class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2733 InstrItinClass itin, string OpcodeStr, string Dt,
2734 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002735 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002736 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2737 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002738 [(set (ResTy QPR:$Vd),
2739 (ResTy (IntOp (OpTy DPR:$Vn),
2740 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002741 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002742
Bob Wilson04d6c282010-08-29 05:57:34 +00002743// Wide 3-register operations.
2744class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2745 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2746 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002747 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002748 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2749 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2750 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2751 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002752 let isCommutable = Commutable;
2753}
2754
2755// Pairwise long 2-register intrinsics, both double- and quad-register.
2756class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002757 bits<2> op17_16, bits<5> op11_7, bit op4,
2758 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002759 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002760 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2761 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2762 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002763class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002764 bits<2> op17_16, bits<5> op11_7, bit op4,
2765 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002766 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002767 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2768 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2769 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002770
2771// Pairwise long 2-register accumulate intrinsics,
2772// both double- and quad-register.
2773// The destination register is also used as the first source operand register.
2774class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002775 bits<2> op17_16, bits<5> op11_7, bit op4,
2776 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002777 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2778 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002779 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2780 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2781 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002782class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002783 bits<2> op17_16, bits<5> op11_7, bit op4,
2784 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002785 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2786 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002787 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2788 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2789 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002790
2791// Shift by immediate,
2792// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002793class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002794 Format f, InstrItinClass itin, Operand ImmTy,
2795 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002796 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002797 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002798 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2799 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002800class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002801 Format f, InstrItinClass itin, Operand ImmTy,
2802 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002803 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002804 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002805 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2806 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002807
Johnny Chen6c8648b2010-03-17 23:26:50 +00002808// Long shift by immediate.
2809class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2810 string OpcodeStr, string Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00002811 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Johnny Chen6c8648b2010-03-17 23:26:50 +00002812 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach4e413952011-12-07 00:02:17 +00002813 (outs QPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), N2RegVShLFrm,
Owen Andersonca6945e2010-12-01 00:28:25 +00002814 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2815 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002816 (i32 imm:$SIMM))))]>;
2817
Bob Wilson5bafff32009-06-22 23:27:02 +00002818// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002819class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002820 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002821 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002822 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002823 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002824 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2825 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002826 (i32 imm:$SIMM))))]>;
2827
2828// Shift right by immediate and accumulate,
2829// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002830class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002831 Operand ImmTy, string OpcodeStr, string Dt,
2832 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002833 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002834 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002835 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2836 [(set DPR:$Vd, (Ty (add DPR:$src1,
2837 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002838class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002839 Operand ImmTy, string OpcodeStr, string Dt,
2840 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002841 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002842 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002843 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2844 [(set QPR:$Vd, (Ty (add QPR:$src1,
2845 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002846
2847// Shift by immediate and insert,
2848// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002849class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002850 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2851 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002852 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002853 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002854 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2855 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002856class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002857 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2858 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002859 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002860 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002861 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2862 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002863
2864// Convert, with fractional bits immediate,
2865// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002866class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002867 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002868 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002869 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002870 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2871 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2872 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002873class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002874 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002875 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002876 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002877 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2878 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2879 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002880
2881//===----------------------------------------------------------------------===//
2882// Multiclasses
2883//===----------------------------------------------------------------------===//
2884
Bob Wilson916ac5b2009-10-03 04:44:16 +00002885// Abbreviations used in multiclass suffixes:
2886// Q = quarter int (8 bit) elements
2887// H = half int (16 bit) elements
2888// S = single int (32 bit) elements
2889// D = double int (64 bit) elements
2890
Bob Wilson094dd802010-12-18 00:42:58 +00002891// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002892
Bob Wilson094dd802010-12-18 00:42:58 +00002893// Neon 2-register comparisons.
2894// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002895multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2896 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002897 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002898 // 64-bit vector types.
2899 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002900 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002901 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002902 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002903 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002904 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002905 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002906 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002907 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002908 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002909 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002910 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002911 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002912 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002913 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002914 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002915 let Inst{10} = 1; // overwrite F = 1
2916 }
2917
2918 // 128-bit vector types.
2919 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002920 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002921 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002922 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002923 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002924 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002925 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002926 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002927 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002928 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002929 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002930 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002931 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002932 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002933 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002934 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002935 let Inst{10} = 1; // overwrite F = 1
2936 }
2937}
2938
Bob Wilson094dd802010-12-18 00:42:58 +00002939
2940// Neon 2-register vector intrinsics,
2941// element sizes of 8, 16 and 32 bits:
2942multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2943 bits<5> op11_7, bit op4,
2944 InstrItinClass itinD, InstrItinClass itinQ,
2945 string OpcodeStr, string Dt, Intrinsic IntOp> {
2946 // 64-bit vector types.
2947 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2948 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2949 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2950 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2951 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2952 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2953
2954 // 128-bit vector types.
2955 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2956 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2957 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2958 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2959 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2960 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2961}
2962
2963
2964// Neon Narrowing 2-register vector operations,
2965// source operand element sizes of 16, 32 and 64 bits:
2966multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2967 bits<5> op11_7, bit op6, bit op4,
2968 InstrItinClass itin, string OpcodeStr, string Dt,
2969 SDNode OpNode> {
2970 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2971 itin, OpcodeStr, !strconcat(Dt, "16"),
2972 v8i8, v8i16, OpNode>;
2973 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2974 itin, OpcodeStr, !strconcat(Dt, "32"),
2975 v4i16, v4i32, OpNode>;
2976 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2977 itin, OpcodeStr, !strconcat(Dt, "64"),
2978 v2i32, v2i64, OpNode>;
2979}
2980
2981// Neon Narrowing 2-register vector intrinsics,
2982// source operand element sizes of 16, 32 and 64 bits:
2983multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2984 bits<5> op11_7, bit op6, bit op4,
2985 InstrItinClass itin, string OpcodeStr, string Dt,
2986 Intrinsic IntOp> {
2987 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2988 itin, OpcodeStr, !strconcat(Dt, "16"),
2989 v8i8, v8i16, IntOp>;
2990 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2991 itin, OpcodeStr, !strconcat(Dt, "32"),
2992 v4i16, v4i32, IntOp>;
2993 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2994 itin, OpcodeStr, !strconcat(Dt, "64"),
2995 v2i32, v2i64, IntOp>;
2996}
2997
2998
2999// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
3000// source operand element sizes of 16, 32 and 64 bits:
3001multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
3002 string OpcodeStr, string Dt, SDNode OpNode> {
3003 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3004 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
3005 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3006 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3007 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3008 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3009}
3010
3011
Bob Wilson5bafff32009-06-22 23:27:02 +00003012// Neon 3-register vector operations.
3013
3014// First with only element sizes of 8, 16 and 32 bits:
3015multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00003016 InstrItinClass itinD16, InstrItinClass itinD32,
3017 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003018 string OpcodeStr, string Dt,
3019 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003020 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003021 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003022 OpcodeStr, !strconcat(Dt, "8"),
3023 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003024 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003025 OpcodeStr, !strconcat(Dt, "16"),
3026 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003027 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003028 OpcodeStr, !strconcat(Dt, "32"),
3029 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003030
3031 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00003032 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003033 OpcodeStr, !strconcat(Dt, "8"),
3034 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003035 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003036 OpcodeStr, !strconcat(Dt, "16"),
3037 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003038 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003039 OpcodeStr, !strconcat(Dt, "32"),
3040 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003041}
3042
Jim Grosbach45755a72011-12-05 20:09:44 +00003043multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
Jim Grosbach422faab2011-12-05 20:12:26 +00003044 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, "i16", v4i16, ShOp>;
3045 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, "i32", v2i32, ShOp>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003046 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, "i16", v8i16, v4i16, ShOp>;
Jim Grosbach422faab2011-12-05 20:12:26 +00003047 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, "i32",
Evan Chengac0869d2009-11-21 06:21:52 +00003048 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003049}
3050
Bob Wilson5bafff32009-06-22 23:27:02 +00003051// ....then also with element size 64 bits:
3052multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00003053 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003054 string OpcodeStr, string Dt,
3055 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00003056 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003057 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00003058 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00003059 OpcodeStr, !strconcat(Dt, "64"),
3060 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003061 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003062 OpcodeStr, !strconcat(Dt, "64"),
3063 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003064}
3065
3066
Bob Wilson5bafff32009-06-22 23:27:02 +00003067// Neon 3-register vector intrinsics.
3068
3069// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003070multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003071 InstrItinClass itinD16, InstrItinClass itinD32,
3072 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003073 string OpcodeStr, string Dt,
3074 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003075 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003076 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003077 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003078 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003079 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003080 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003081 v2i32, v2i32, IntOp, Commutable>;
3082
3083 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003084 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003085 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003086 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003087 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003088 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003089 v4i32, v4i32, IntOp, Commutable>;
3090}
Owen Anderson3557d002010-10-26 20:56:57 +00003091multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3092 InstrItinClass itinD16, InstrItinClass itinD32,
3093 InstrItinClass itinQ16, InstrItinClass itinQ32,
3094 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003095 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003096 // 64-bit vector types.
3097 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
3098 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003099 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003100 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
3101 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003102 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003103
3104 // 128-bit vector types.
3105 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
3106 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003107 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003108 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
3109 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003110 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003111}
Bob Wilson5bafff32009-06-22 23:27:02 +00003112
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003113multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003114 InstrItinClass itinD16, InstrItinClass itinD32,
3115 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003116 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00003117 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003118 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003119 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003120 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003121 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003122 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003123 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003124 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003125}
3126
Bob Wilson5bafff32009-06-22 23:27:02 +00003127// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003128multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003129 InstrItinClass itinD16, InstrItinClass itinD32,
3130 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003131 string OpcodeStr, string Dt,
3132 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003133 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003134 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003135 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003136 OpcodeStr, !strconcat(Dt, "8"),
3137 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003138 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003139 OpcodeStr, !strconcat(Dt, "8"),
3140 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003141}
Owen Anderson3557d002010-10-26 20:56:57 +00003142multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3143 InstrItinClass itinD16, InstrItinClass itinD32,
3144 InstrItinClass itinQ16, InstrItinClass itinQ32,
3145 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003146 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003147 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003148 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003149 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
3150 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003151 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003152 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
3153 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003154 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003155}
3156
Bob Wilson5bafff32009-06-22 23:27:02 +00003157
3158// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003159multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003160 InstrItinClass itinD16, InstrItinClass itinD32,
3161 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003162 string OpcodeStr, string Dt,
3163 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003164 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003165 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003166 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003167 OpcodeStr, !strconcat(Dt, "64"),
3168 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003169 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003170 OpcodeStr, !strconcat(Dt, "64"),
3171 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003172}
Owen Anderson3557d002010-10-26 20:56:57 +00003173multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3174 InstrItinClass itinD16, InstrItinClass itinD32,
3175 InstrItinClass itinQ16, InstrItinClass itinQ32,
3176 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003177 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003178 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003179 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003180 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
3181 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003182 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003183 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
3184 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003185 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003186}
Bob Wilson5bafff32009-06-22 23:27:02 +00003187
Bob Wilson5bafff32009-06-22 23:27:02 +00003188// Neon Narrowing 3-register vector intrinsics,
3189// source operand element sizes of 16, 32 and 64 bits:
3190multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003191 string OpcodeStr, string Dt,
3192 Intrinsic IntOp, bit Commutable = 0> {
3193 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
3194 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003195 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003196 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
3197 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003198 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003199 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
3200 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003201 v2i32, v2i64, IntOp, Commutable>;
3202}
3203
3204
Bob Wilson04d6c282010-08-29 05:57:34 +00003205// Neon Long 3-register vector operations.
3206
3207multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3208 InstrItinClass itin16, InstrItinClass itin32,
3209 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003210 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00003211 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
3212 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003213 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003214 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003215 OpcodeStr, !strconcat(Dt, "16"),
3216 v4i32, v4i16, OpNode, Commutable>;
3217 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
3218 OpcodeStr, !strconcat(Dt, "32"),
3219 v2i64, v2i32, OpNode, Commutable>;
3220}
3221
3222multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
3223 InstrItinClass itin, string OpcodeStr, string Dt,
3224 SDNode OpNode> {
3225 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
3226 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3227 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
3228 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3229}
3230
3231multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3232 InstrItinClass itin16, InstrItinClass itin32,
3233 string OpcodeStr, string Dt,
3234 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3235 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3236 OpcodeStr, !strconcat(Dt, "8"),
3237 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003238 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003239 OpcodeStr, !strconcat(Dt, "16"),
3240 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3241 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3242 OpcodeStr, !strconcat(Dt, "32"),
3243 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003244}
3245
Bob Wilson5bafff32009-06-22 23:27:02 +00003246// Neon Long 3-register vector intrinsics.
3247
3248// First with only element sizes of 16 and 32 bits:
3249multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003250 InstrItinClass itin16, InstrItinClass itin32,
3251 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003252 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003253 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003254 OpcodeStr, !strconcat(Dt, "16"),
3255 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003256 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003257 OpcodeStr, !strconcat(Dt, "32"),
3258 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003259}
3260
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003261multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003262 InstrItinClass itin, string OpcodeStr, string Dt,
3263 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003264 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003265 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003266 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003267 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003268}
3269
Bob Wilson5bafff32009-06-22 23:27:02 +00003270// ....then also with element size of 8 bits:
3271multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003272 InstrItinClass itin16, InstrItinClass itin32,
3273 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003274 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003275 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003276 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003277 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003278 OpcodeStr, !strconcat(Dt, "8"),
3279 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003280}
3281
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003282// ....with explicit extend (VABDL).
3283multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3284 InstrItinClass itin, string OpcodeStr, string Dt,
3285 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3286 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3287 OpcodeStr, !strconcat(Dt, "8"),
3288 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003289 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003290 OpcodeStr, !strconcat(Dt, "16"),
3291 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3292 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3293 OpcodeStr, !strconcat(Dt, "32"),
3294 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3295}
3296
Bob Wilson5bafff32009-06-22 23:27:02 +00003297
3298// Neon Wide 3-register vector intrinsics,
3299// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003300multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3301 string OpcodeStr, string Dt,
3302 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3303 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3304 OpcodeStr, !strconcat(Dt, "8"),
3305 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3306 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3307 OpcodeStr, !strconcat(Dt, "16"),
3308 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3309 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3310 OpcodeStr, !strconcat(Dt, "32"),
3311 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003312}
3313
3314
3315// Neon Multiply-Op vector operations,
3316// element sizes of 8, 16 and 32 bits:
3317multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003318 InstrItinClass itinD16, InstrItinClass itinD32,
3319 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003320 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003321 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003322 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003323 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003324 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003325 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003326 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003327 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003328
3329 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003330 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003331 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003332 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003333 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003334 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003335 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003336}
3337
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003338multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003339 InstrItinClass itinD16, InstrItinClass itinD32,
3340 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003341 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003342 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003343 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003344 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003345 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003346 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003347 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3348 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003349 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003350 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3351 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003352}
Bob Wilson5bafff32009-06-22 23:27:02 +00003353
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003354// Neon Intrinsic-Op vector operations,
3355// element sizes of 8, 16 and 32 bits:
3356multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3357 InstrItinClass itinD, InstrItinClass itinQ,
3358 string OpcodeStr, string Dt, Intrinsic IntOp,
3359 SDNode OpNode> {
3360 // 64-bit vector types.
3361 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3362 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3363 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3364 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3365 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3366 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3367
3368 // 128-bit vector types.
3369 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3370 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3371 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3372 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3373 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3374 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3375}
3376
Bob Wilson5bafff32009-06-22 23:27:02 +00003377// Neon 3-argument intrinsics,
3378// element sizes of 8, 16 and 32 bits:
3379multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003380 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003381 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003382 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003383 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003384 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003385 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003386 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003387 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003388 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003389
3390 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003391 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003392 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003393 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003394 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003395 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003396 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003397}
3398
3399
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003400// Neon Long Multiply-Op vector operations,
3401// element sizes of 8, 16 and 32 bits:
3402multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3403 InstrItinClass itin16, InstrItinClass itin32,
3404 string OpcodeStr, string Dt, SDNode MulOp,
3405 SDNode OpNode> {
3406 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3407 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3408 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3409 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3410 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3411 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3412}
3413
3414multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3415 string Dt, SDNode MulOp, SDNode OpNode> {
3416 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3417 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3418 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3419 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3420}
3421
3422
Bob Wilson5bafff32009-06-22 23:27:02 +00003423// Neon Long 3-argument intrinsics.
3424
3425// First with only element sizes of 16 and 32 bits:
3426multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003427 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003428 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003429 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003430 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003431 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003432 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003433}
3434
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003435multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003436 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003437 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003438 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003439 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003440 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003441}
3442
Bob Wilson5bafff32009-06-22 23:27:02 +00003443// ....then also with element size of 8 bits:
3444multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003445 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003446 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003447 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3448 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003449 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003450}
3451
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003452// ....with explicit extend (VABAL).
3453multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3454 InstrItinClass itin, string OpcodeStr, string Dt,
3455 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3456 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3457 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3458 IntOp, ExtOp, OpNode>;
3459 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3460 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3461 IntOp, ExtOp, OpNode>;
3462 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3463 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3464 IntOp, ExtOp, OpNode>;
3465}
3466
Bob Wilson5bafff32009-06-22 23:27:02 +00003467
Bob Wilson5bafff32009-06-22 23:27:02 +00003468// Neon Pairwise long 2-register intrinsics,
3469// element sizes of 8, 16 and 32 bits:
3470multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3471 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003472 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003473 // 64-bit vector types.
3474 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003475 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003476 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003477 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003478 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003479 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003480
3481 // 128-bit vector types.
3482 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003483 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003484 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003485 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003486 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003487 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003488}
3489
3490
3491// Neon Pairwise long 2-register accumulate intrinsics,
3492// element sizes of 8, 16 and 32 bits:
3493multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3494 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003495 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003496 // 64-bit vector types.
3497 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003498 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003499 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003500 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003501 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003502 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003503
3504 // 128-bit vector types.
3505 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003506 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003507 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003508 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003509 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003510 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003511}
3512
3513
3514// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003515// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003516// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003517multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3518 InstrItinClass itin, string OpcodeStr, string Dt,
3519 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003520 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003521 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003522 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003523 let Inst{21-19} = 0b001; // imm6 = 001xxx
3524 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003525 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003526 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003527 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3528 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003529 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003530 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003531 let Inst{21} = 0b1; // imm6 = 1xxxxx
3532 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003533 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003534 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003535 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003536
3537 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003538 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003539 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003540 let Inst{21-19} = 0b001; // imm6 = 001xxx
3541 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003542 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003543 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003544 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3545 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003546 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003547 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003548 let Inst{21} = 0b1; // imm6 = 1xxxxx
3549 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003550 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3551 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3552 // imm6 = xxxxxx
3553}
3554multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3555 InstrItinClass itin, string OpcodeStr, string Dt,
3556 SDNode OpNode> {
3557 // 64-bit vector types.
3558 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3559 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3560 let Inst{21-19} = 0b001; // imm6 = 001xxx
3561 }
3562 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3563 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3564 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3565 }
3566 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3567 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3568 let Inst{21} = 0b1; // imm6 = 1xxxxx
3569 }
3570 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3571 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3572 // imm6 = xxxxxx
3573
3574 // 128-bit vector types.
3575 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3576 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3577 let Inst{21-19} = 0b001; // imm6 = 001xxx
3578 }
3579 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3580 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3581 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3582 }
3583 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3584 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3585 let Inst{21} = 0b1; // imm6 = 1xxxxx
3586 }
3587 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003588 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003589 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003590}
3591
Bob Wilson5bafff32009-06-22 23:27:02 +00003592// Neon Shift-Accumulate vector operations,
3593// element sizes of 8, 16, 32 and 64 bits:
3594multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003595 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003596 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003597 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003598 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003599 let Inst{21-19} = 0b001; // imm6 = 001xxx
3600 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003601 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003602 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003603 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3604 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003605 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003606 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003607 let Inst{21} = 0b1; // imm6 = 1xxxxx
3608 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003609 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003610 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003611 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003612
3613 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003614 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003615 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003616 let Inst{21-19} = 0b001; // imm6 = 001xxx
3617 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003618 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003619 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003620 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3621 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003622 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003623 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003624 let Inst{21} = 0b1; // imm6 = 1xxxxx
3625 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003626 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003627 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003628 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003629}
3630
Bob Wilson5bafff32009-06-22 23:27:02 +00003631// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003632// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003633// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003634multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3635 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003636 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003637 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3638 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003639 let Inst{21-19} = 0b001; // imm6 = 001xxx
3640 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003641 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3642 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003643 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3644 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003645 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3646 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003647 let Inst{21} = 0b1; // imm6 = 1xxxxx
3648 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003649 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3650 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003651 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003652
3653 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003654 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3655 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003656 let Inst{21-19} = 0b001; // imm6 = 001xxx
3657 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003658 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3659 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003660 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3661 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003662 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3663 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003664 let Inst{21} = 0b1; // imm6 = 1xxxxx
3665 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003666 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3667 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3668 // imm6 = xxxxxx
3669}
3670multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3671 string OpcodeStr> {
3672 // 64-bit vector types.
3673 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3674 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3675 let Inst{21-19} = 0b001; // imm6 = 001xxx
3676 }
3677 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3678 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3679 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3680 }
3681 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3682 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3683 let Inst{21} = 0b1; // imm6 = 1xxxxx
3684 }
3685 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3686 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3687 // imm6 = xxxxxx
3688
3689 // 128-bit vector types.
3690 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3691 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3692 let Inst{21-19} = 0b001; // imm6 = 001xxx
3693 }
3694 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3695 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3696 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3697 }
3698 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3699 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3700 let Inst{21} = 0b1; // imm6 = 1xxxxx
3701 }
3702 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3703 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003704 // imm6 = xxxxxx
3705}
3706
3707// Neon Shift Long operations,
3708// element sizes of 8, 16, 32 bits:
3709multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003710 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003711 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003712 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, imm1_7, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003713 let Inst{21-19} = 0b001; // imm6 = 001xxx
3714 }
3715 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003716 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, imm1_15, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003717 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3718 }
3719 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003720 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, imm1_31, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003721 let Inst{21} = 0b1; // imm6 = 1xxxxx
3722 }
3723}
3724
3725// Neon Shift Narrow operations,
3726// element sizes of 16, 32, 64 bits:
3727multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003728 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003729 SDNode OpNode> {
3730 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003731 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003732 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003733 let Inst{21-19} = 0b001; // imm6 = 001xxx
3734 }
3735 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003736 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003737 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003738 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3739 }
3740 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003741 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003742 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003743 let Inst{21} = 0b1; // imm6 = 1xxxxx
3744 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003745}
3746
3747//===----------------------------------------------------------------------===//
3748// Instruction Definitions.
3749//===----------------------------------------------------------------------===//
3750
3751// Vector Add Operations.
3752
3753// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003754defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003755 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003756def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003757 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003758def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003759 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003760// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003761defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3762 "vaddl", "s", add, sext, 1>;
3763defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3764 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003765// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003766defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3767defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003768// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003769defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3770 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3771 "vhadd", "s", int_arm_neon_vhadds, 1>;
3772defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3773 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3774 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003775// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003776defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3777 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3778 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3779defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3780 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3781 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003782// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003783defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3784 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3785 "vqadd", "s", int_arm_neon_vqadds, 1>;
3786defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3787 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3788 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003789// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003790defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3791 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003792// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003793defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3794 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003795
3796// Vector Multiply Operations.
3797
3798// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003799defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003800 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003801def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3802 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3803def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3804 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003805def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003806 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003807def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003808 v4f32, v4f32, fmul, 1>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003809defm VMULsl : N3VSL_HS<0b1000, "vmul", mul>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00003810def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3811def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3812 v2f32, fmul>;
3813
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003814def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3815 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3816 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3817 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003818 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003819 (SubReg_i16_lane imm:$lane)))>;
3820def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3821 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3822 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3823 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003824 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003825 (SubReg_i32_lane imm:$lane)))>;
3826def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3827 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3828 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3829 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003830 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003831 (SubReg_i32_lane imm:$lane)))>;
3832
Bob Wilson5bafff32009-06-22 23:27:02 +00003833// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003834defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003835 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003836 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003837defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3838 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003839 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003840def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003841 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3842 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003843 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3844 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003845 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003846 (SubReg_i16_lane imm:$lane)))>;
3847def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003848 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3849 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003850 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3851 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003852 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003853 (SubReg_i32_lane imm:$lane)))>;
3854
Bob Wilson5bafff32009-06-22 23:27:02 +00003855// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003856defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3857 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003858 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003859defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3860 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003861 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003862def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003863 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3864 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003865 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3866 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003867 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003868 (SubReg_i16_lane imm:$lane)))>;
3869def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003870 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3871 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003872 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3873 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003874 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003875 (SubReg_i32_lane imm:$lane)))>;
3876
Bob Wilson5bafff32009-06-22 23:27:02 +00003877// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003878defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3879 "vmull", "s", NEONvmulls, 1>;
3880defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3881 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003882def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003883 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003884defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3885defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003886
Bob Wilson5bafff32009-06-22 23:27:02 +00003887// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003888defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3889 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3890defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3891 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003892
3893// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3894
3895// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003896defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003897 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3898def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003899 v2f32, fmul_su, fadd_mlx>,
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00003900 Requires<[HasNEON, UseFPVMLx, NoNEONVFP4]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003901def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003902 v4f32, fmul_su, fadd_mlx>,
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00003903 Requires<[HasNEON, UseFPVMLx, NoNEONVFP4]>;
David Goodwin658ea602009-09-25 18:38:29 +00003904defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003905 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3906def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003907 v2f32, fmul_su, fadd_mlx>,
3908 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003909def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003910 v4f32, v2f32, fmul_su, fadd_mlx>,
3911 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003912
3913def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003914 (mul (v8i16 QPR:$src2),
3915 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3916 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003917 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003918 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003919 (SubReg_i16_lane imm:$lane)))>;
3920
3921def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003922 (mul (v4i32 QPR:$src2),
3923 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3924 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003925 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003926 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003927 (SubReg_i32_lane imm:$lane)))>;
3928
Evan Cheng48575f62010-12-05 22:04:16 +00003929def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3930 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003931 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003932 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3933 (v4f32 QPR:$src2),
3934 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003935 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003936 (SubReg_i32_lane imm:$lane)))>,
3937 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003938
Bob Wilson5bafff32009-06-22 23:27:02 +00003939// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003940defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3941 "vmlal", "s", NEONvmulls, add>;
3942defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3943 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003944
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003945defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3946defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003947
Bob Wilson5bafff32009-06-22 23:27:02 +00003948// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003949defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003950 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003951defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003952
Bob Wilson5bafff32009-06-22 23:27:02 +00003953// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003954defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003955 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3956def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003957 v2f32, fmul_su, fsub_mlx>,
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00003958 Requires<[HasNEON, UseFPVMLx, NoNEONVFP4]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003959def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003960 v4f32, fmul_su, fsub_mlx>,
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00003961 Requires<[HasNEON, UseFPVMLx, NoNEONVFP4]>;
David Goodwin658ea602009-09-25 18:38:29 +00003962defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003963 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3964def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003965 v2f32, fmul_su, fsub_mlx>,
3966 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003967def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003968 v4f32, v2f32, fmul_su, fsub_mlx>,
3969 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003970
3971def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003972 (mul (v8i16 QPR:$src2),
3973 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3974 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003975 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003976 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003977 (SubReg_i16_lane imm:$lane)))>;
3978
3979def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003980 (mul (v4i32 QPR:$src2),
3981 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3982 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003983 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003984 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003985 (SubReg_i32_lane imm:$lane)))>;
3986
Evan Cheng48575f62010-12-05 22:04:16 +00003987def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3988 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003989 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3990 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003991 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003992 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003993 (SubReg_i32_lane imm:$lane)))>,
3994 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003995
Bob Wilson5bafff32009-06-22 23:27:02 +00003996// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003997defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3998 "vmlsl", "s", NEONvmulls, sub>;
3999defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
4000 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004001
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004002defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
4003defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004004
Bob Wilson5bafff32009-06-22 23:27:02 +00004005// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00004006defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00004007 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00004008defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004009
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004010
4011// Fused Vector Multiply-Accumulate and Fused Multiply-Subtract Operations.
4012def VFMAfd : N3VDMulOp<0, 0, 0b00, 0b1100, 1, IIC_VFMACD, "vfma", "f32",
4013 v2f32, fmul_su, fadd_mlx>,
4014 Requires<[HasNEONVFP4]>;
4015
4016def VFMAfq : N3VQMulOp<0, 0, 0b00, 0b1100, 1, IIC_VFMACQ, "vfma", "f32",
4017 v4f32, fmul_su, fadd_mlx>,
4018 Requires<[HasNEONVFP4]>;
4019
4020// Fused Vector Multiply Subtract (floating-point)
4021def VFMSfd : N3VDMulOp<0, 0, 0b10, 0b1100, 1, IIC_VFMACD, "vfms", "f32",
4022 v2f32, fmul_su, fsub_mlx>,
4023 Requires<[HasNEONVFP4]>;
4024def VFMSfq : N3VQMulOp<0, 0, 0b10, 0b1100, 1, IIC_VFMACQ, "vfms", "f32",
4025 v4f32, fmul_su, fsub_mlx>,
4026 Requires<[HasNEONVFP4]>;
4027
Bob Wilson5bafff32009-06-22 23:27:02 +00004028// Vector Subtract Operations.
4029
4030// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00004031defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004032 "vsub", "i", sub, 0>;
4033def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00004034 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004035def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00004036 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004037// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004038defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
4039 "vsubl", "s", sub, sext, 0>;
4040defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
4041 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004042// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00004043defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
4044defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004045// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004046defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004047 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004048 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004049defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004050 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004051 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004052// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004053defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004054 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004055 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004056defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004057 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004058 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004059// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00004060defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
4061 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004062// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00004063defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
4064 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004065
4066// Vector Comparisons.
4067
4068// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004069defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4070 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004071def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004072 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004073def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004074 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004075
Johnny Chen363ac582010-02-23 01:42:58 +00004076defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00004077 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00004078
Bob Wilson5bafff32009-06-22 23:27:02 +00004079// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004080defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4081 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004082defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004083 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00004084def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
4085 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004086def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004087 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004088
Johnny Chen363ac582010-02-23 01:42:58 +00004089defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004090 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004091defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004092 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004093
Bob Wilson5bafff32009-06-22 23:27:02 +00004094// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004095defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4096 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
4097defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4098 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004099def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004100 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004101def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004102 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004103
Johnny Chen363ac582010-02-23 01:42:58 +00004104defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004105 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004106defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004107 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004108
Bob Wilson5bafff32009-06-22 23:27:02 +00004109// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004110def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
4111 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
4112def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
4113 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004114// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004115def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
4116 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
4117def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
4118 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004119// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004120defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00004121 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004122
4123// Vector Bitwise Operations.
4124
Bob Wilsoncba270d2010-07-13 21:16:48 +00004125def vnotd : PatFrag<(ops node:$in),
4126 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
4127def vnotq : PatFrag<(ops node:$in),
4128 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00004129
4130
Bob Wilson5bafff32009-06-22 23:27:02 +00004131// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00004132def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
4133 v2i32, v2i32, and, 1>;
4134def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
4135 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004136
4137// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00004138def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
4139 v2i32, v2i32, xor, 1>;
4140def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
4141 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004142
4143// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00004144def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
4145 v2i32, v2i32, or, 1>;
4146def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
4147 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004148
Owen Andersond9668172010-11-03 22:44:51 +00004149def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004150 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004151 IIC_VMOVImm,
4152 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4153 [(set DPR:$Vd,
4154 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
4155 let Inst{9} = SIMM{9};
4156}
4157
Owen Anderson080c0922010-11-05 19:27:46 +00004158def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004159 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004160 IIC_VMOVImm,
4161 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4162 [(set DPR:$Vd,
4163 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004164 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004165}
4166
4167def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004168 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004169 IIC_VMOVImm,
4170 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4171 [(set QPR:$Vd,
4172 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
4173 let Inst{9} = SIMM{9};
4174}
4175
Owen Anderson080c0922010-11-05 19:27:46 +00004176def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004177 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004178 IIC_VMOVImm,
4179 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4180 [(set QPR:$Vd,
4181 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004182 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004183}
4184
4185
Bob Wilson5bafff32009-06-22 23:27:02 +00004186// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00004187def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4188 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4189 "vbic", "$Vd, $Vn, $Vm", "",
4190 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
4191 (vnotd DPR:$Vm))))]>;
4192def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4193 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4194 "vbic", "$Vd, $Vn, $Vm", "",
4195 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
4196 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004197
Owen Anderson080c0922010-11-05 19:27:46 +00004198def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004199 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004200 IIC_VMOVImm,
4201 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4202 [(set DPR:$Vd,
4203 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4204 let Inst{9} = SIMM{9};
4205}
4206
4207def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004208 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004209 IIC_VMOVImm,
4210 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4211 [(set DPR:$Vd,
4212 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4213 let Inst{10-9} = SIMM{10-9};
4214}
4215
4216def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004217 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004218 IIC_VMOVImm,
4219 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4220 [(set QPR:$Vd,
4221 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4222 let Inst{9} = SIMM{9};
4223}
4224
4225def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004226 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004227 IIC_VMOVImm,
4228 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4229 [(set QPR:$Vd,
4230 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4231 let Inst{10-9} = SIMM{10-9};
4232}
4233
Bob Wilson5bafff32009-06-22 23:27:02 +00004234// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00004235def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
4236 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4237 "vorn", "$Vd, $Vn, $Vm", "",
4238 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
4239 (vnotd DPR:$Vm))))]>;
4240def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
4241 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4242 "vorn", "$Vd, $Vn, $Vm", "",
4243 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
4244 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004245
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004246// VMVN : Vector Bitwise NOT (Immediate)
4247
4248let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00004249
Owen Andersonca6945e2010-12-01 00:28:25 +00004250def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004251 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004252 "vmvn", "i16", "$Vd, $SIMM", "",
4253 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004254 let Inst{9} = SIMM{9};
4255}
4256
Owen Andersonca6945e2010-12-01 00:28:25 +00004257def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004258 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004259 "vmvn", "i16", "$Vd, $SIMM", "",
4260 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004261 let Inst{9} = SIMM{9};
4262}
4263
Owen Andersonca6945e2010-12-01 00:28:25 +00004264def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004265 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004266 "vmvn", "i32", "$Vd, $SIMM", "",
4267 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004268 let Inst{11-8} = SIMM{11-8};
4269}
4270
Owen Andersonca6945e2010-12-01 00:28:25 +00004271def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004272 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004273 "vmvn", "i32", "$Vd, $SIMM", "",
4274 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004275 let Inst{11-8} = SIMM{11-8};
4276}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004277}
4278
Bob Wilson5bafff32009-06-22 23:27:02 +00004279// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004280def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004281 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4282 "vmvn", "$Vd, $Vm", "",
4283 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004284def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004285 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4286 "vmvn", "$Vd, $Vm", "",
4287 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004288def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4289def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004290
4291// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004292def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4293 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004294 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004295 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004296 [(set DPR:$Vd,
4297 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004298
4299def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4300 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4301 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4302
Owen Anderson4110b432010-10-25 20:13:13 +00004303def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4304 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004305 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004306 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004307 [(set QPR:$Vd,
4308 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004309
4310def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4311 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4312 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004313
4314// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004315// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004316// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004317def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004318 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004319 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004320 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004321 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004322def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004323 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004324 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004325 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004326 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004327
Bob Wilson5bafff32009-06-22 23:27:02 +00004328// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004329// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004330// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004331def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004332 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004333 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004334 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004335 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004336def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004337 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004338 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004339 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004340 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004341
4342// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004343// for equivalent operations with different register constraints; it just
4344// inserts copies.
4345
4346// Vector Absolute Differences.
4347
4348// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004349defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004350 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004351 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004352defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004353 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004354 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004355def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004356 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004357def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004358 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004359
4360// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004361defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4362 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4363defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4364 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004365
4366// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004367defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4368 "vaba", "s", int_arm_neon_vabds, add>;
4369defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4370 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004371
4372// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004373defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4374 "vabal", "s", int_arm_neon_vabds, zext, add>;
4375defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4376 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004377
4378// Vector Maximum and Minimum.
4379
4380// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004381defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004382 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004383 "vmax", "s", int_arm_neon_vmaxs, 1>;
4384defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004385 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004386 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004387def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4388 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004389 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004390def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4391 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004392 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4393
4394// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004395defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4396 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4397 "vmin", "s", int_arm_neon_vmins, 1>;
4398defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4399 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4400 "vmin", "u", int_arm_neon_vminu, 1>;
4401def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4402 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004403 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004404def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4405 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004406 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004407
4408// Vector Pairwise Operations.
4409
4410// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004411def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4412 "vpadd", "i8",
4413 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4414def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4415 "vpadd", "i16",
4416 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4417def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4418 "vpadd", "i32",
4419 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004420def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004421 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004422 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004423
4424// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004425defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004426 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004427defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004428 int_arm_neon_vpaddlu>;
4429
4430// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004431defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004432 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004433defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004434 int_arm_neon_vpadalu>;
4435
4436// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004437def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004438 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004439def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004440 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004441def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004442 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004443def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004444 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004445def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004446 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004447def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004448 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004449def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004450 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004451
4452// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004453def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004454 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004455def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004456 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004457def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004458 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004459def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004460 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004461def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004462 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004463def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004464 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004465def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004466 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004467
4468// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4469
4470// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004471def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004472 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004473 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004474def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004475 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004476 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004477def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004478 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004479 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004480def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004481 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004482 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004483
4484// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004485def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004486 IIC_VRECSD, "vrecps", "f32",
4487 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004488def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004489 IIC_VRECSQ, "vrecps", "f32",
4490 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004491
4492// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004493def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004494 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004495 v2i32, v2i32, int_arm_neon_vrsqrte>;
4496def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004497 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004498 v4i32, v4i32, int_arm_neon_vrsqrte>;
4499def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004500 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004501 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004502def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004503 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004504 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004505
4506// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004507def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004508 IIC_VRECSD, "vrsqrts", "f32",
4509 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004510def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004511 IIC_VRECSQ, "vrsqrts", "f32",
4512 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004513
4514// Vector Shifts.
4515
4516// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004517defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004518 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004519 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004520defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004521 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004522 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004523
Bob Wilson5bafff32009-06-22 23:27:02 +00004524// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004525defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4526
Bob Wilson5bafff32009-06-22 23:27:02 +00004527// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004528defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4529defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004530
4531// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004532defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4533defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004534
4535// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004536class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004537 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Jim Grosbach4e413952011-12-07 00:02:17 +00004538 ValueType OpTy, Operand ImmTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004539 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00004540 ResTy, OpTy, ImmTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004541 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004542 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004543}
Evan Chengf81bf152009-11-23 21:57:23 +00004544def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004545 v8i16, v8i8, imm8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004546def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004547 v4i32, v4i16, imm16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004548def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004549 v2i64, v2i32, imm32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004550
4551// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004552defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004553 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004554
4555// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004556defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004557 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004558 "vrshl", "s", int_arm_neon_vrshifts>;
4559defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004560 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004561 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004562// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004563defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4564defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004565
4566// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004567defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004568 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004569
4570// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004571defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004572 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004573 "vqshl", "s", int_arm_neon_vqshifts>;
4574defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004575 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004576 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004577// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004578defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4579defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4580
Bob Wilson5bafff32009-06-22 23:27:02 +00004581// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004582defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004583
4584// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004585defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004586 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004587defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004588 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004589
4590// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004591defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004592 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004593
4594// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004595defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004596 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004597 "vqrshl", "s", int_arm_neon_vqrshifts>;
4598defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004599 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004600 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004601
4602// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004603defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004604 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004605defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004606 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004607
4608// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004609defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004610 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004611
4612// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004613defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4614defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004615// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004616defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4617defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004618
4619// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004620defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4621
Bob Wilson5bafff32009-06-22 23:27:02 +00004622// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004623defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004624
4625// Vector Absolute and Saturating Absolute.
4626
4627// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004628defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004629 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004630 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004631def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004632 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004633 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004634def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004635 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004636 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004637
4638// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004639defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004640 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004641 int_arm_neon_vqabs>;
4642
4643// Vector Negate.
4644
Bob Wilsoncba270d2010-07-13 21:16:48 +00004645def vnegd : PatFrag<(ops node:$in),
4646 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4647def vnegq : PatFrag<(ops node:$in),
4648 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004649
Evan Chengf81bf152009-11-23 21:57:23 +00004650class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004651 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4652 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4653 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004654class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004655 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4656 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4657 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004658
Chris Lattner0a00ed92010-03-28 08:39:10 +00004659// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004660def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4661def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4662def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4663def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4664def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4665def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004666
4667// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004668def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004669 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4670 "vneg", "f32", "$Vd, $Vm", "",
4671 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004672def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004673 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4674 "vneg", "f32", "$Vd, $Vm", "",
4675 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004676
Bob Wilsoncba270d2010-07-13 21:16:48 +00004677def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4678def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4679def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4680def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4681def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4682def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004683
4684// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004685defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004686 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004687 int_arm_neon_vqneg>;
4688
4689// Vector Bit Counting Operations.
4690
4691// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004692defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004693 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004694 int_arm_neon_vcls>;
4695// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004696defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004697 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004698 int_arm_neon_vclz>;
4699// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004700def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004701 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004702 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004703def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004704 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004705 v16i8, v16i8, int_arm_neon_vcnt>;
4706
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004707// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004708def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004709 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4710 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004711def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004712 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4713 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004714
Bob Wilson5bafff32009-06-22 23:27:02 +00004715// Vector Move Operations.
4716
4717// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004718def : InstAlias<"vmov${p} $Vd, $Vm",
4719 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4720def : InstAlias<"vmov${p} $Vd, $Vm",
4721 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004722
Bob Wilson5bafff32009-06-22 23:27:02 +00004723// VMOV : Vector Move (Immediate)
4724
Evan Cheng47006be2010-05-17 21:54:50 +00004725let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004726def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004727 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004728 "vmov", "i8", "$Vd, $SIMM", "",
4729 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4730def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004731 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004732 "vmov", "i8", "$Vd, $SIMM", "",
4733 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004734
Owen Andersonca6945e2010-12-01 00:28:25 +00004735def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004736 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004737 "vmov", "i16", "$Vd, $SIMM", "",
4738 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004739 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004740}
4741
Owen Andersonca6945e2010-12-01 00:28:25 +00004742def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004743 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004744 "vmov", "i16", "$Vd, $SIMM", "",
4745 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004746 let Inst{9} = SIMM{9};
4747}
Bob Wilson5bafff32009-06-22 23:27:02 +00004748
Owen Andersonca6945e2010-12-01 00:28:25 +00004749def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004750 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004751 "vmov", "i32", "$Vd, $SIMM", "",
4752 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004753 let Inst{11-8} = SIMM{11-8};
4754}
4755
Owen Andersonca6945e2010-12-01 00:28:25 +00004756def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004757 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004758 "vmov", "i32", "$Vd, $SIMM", "",
4759 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004760 let Inst{11-8} = SIMM{11-8};
4761}
Bob Wilson5bafff32009-06-22 23:27:02 +00004762
Owen Andersonca6945e2010-12-01 00:28:25 +00004763def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004764 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004765 "vmov", "i64", "$Vd, $SIMM", "",
4766 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4767def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004768 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004769 "vmov", "i64", "$Vd, $SIMM", "",
4770 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengeaa192a2011-11-15 02:12:34 +00004771
4772def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd),
4773 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4774 "vmov", "f32", "$Vd, $SIMM", "",
4775 [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>;
4776def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd),
4777 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4778 "vmov", "f32", "$Vd, $SIMM", "",
4779 [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004780} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004781
4782// VMOV : Vector Get Lane (move scalar to ARM core register)
4783
Johnny Chen131c4a52009-11-23 17:48:17 +00004784def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004785 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4786 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004787 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4788 imm:$lane))]> {
4789 let Inst{21} = lane{2};
4790 let Inst{6-5} = lane{1-0};
4791}
Johnny Chen131c4a52009-11-23 17:48:17 +00004792def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004793 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4794 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004795 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4796 imm:$lane))]> {
4797 let Inst{21} = lane{1};
4798 let Inst{6} = lane{0};
4799}
Johnny Chen131c4a52009-11-23 17:48:17 +00004800def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004801 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4802 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004803 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4804 imm:$lane))]> {
4805 let Inst{21} = lane{2};
4806 let Inst{6-5} = lane{1-0};
4807}
Johnny Chen131c4a52009-11-23 17:48:17 +00004808def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004809 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4810 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004811 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4812 imm:$lane))]> {
4813 let Inst{21} = lane{1};
4814 let Inst{6} = lane{0};
4815}
Johnny Chen131c4a52009-11-23 17:48:17 +00004816def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004817 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4818 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004819 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4820 imm:$lane))]> {
4821 let Inst{21} = lane{0};
4822}
Bob Wilson5bafff32009-06-22 23:27:02 +00004823// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4824def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4825 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004826 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004827 (SubReg_i8_lane imm:$lane))>;
4828def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4829 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004830 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004831 (SubReg_i16_lane imm:$lane))>;
4832def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4833 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004834 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004835 (SubReg_i8_lane imm:$lane))>;
4836def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4837 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004838 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004839 (SubReg_i16_lane imm:$lane))>;
4840def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4841 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004842 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004843 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004844def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004845 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004846 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004847def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004848 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004849 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004850//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004851// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004852def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004853 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004854
4855
4856// VMOV : Vector Set Lane (move ARM core register to scalar)
4857
Owen Andersond2fbdb72010-10-27 21:28:09 +00004858let Constraints = "$src1 = $V" in {
4859def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004860 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4861 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004862 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4863 GPR:$R, imm:$lane))]> {
4864 let Inst{21} = lane{2};
4865 let Inst{6-5} = lane{1-0};
4866}
4867def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004868 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4869 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004870 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4871 GPR:$R, imm:$lane))]> {
4872 let Inst{21} = lane{1};
4873 let Inst{6} = lane{0};
4874}
4875def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004876 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4877 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004878 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4879 GPR:$R, imm:$lane))]> {
4880 let Inst{21} = lane{0};
4881}
Bob Wilson5bafff32009-06-22 23:27:02 +00004882}
4883def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004884 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004885 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004886 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004887 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004888 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004889def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004890 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004891 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004892 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004893 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004894 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004895def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004896 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004897 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004898 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004899 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004900 (DSubReg_i32_reg imm:$lane)))>;
4901
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004902def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004903 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4904 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004905def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004906 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4907 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004908
4909//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004910// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004911def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004912 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004913
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004914def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004915 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004916def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004917 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004918def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004919 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004920
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004921def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4922 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4923def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4924 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4925def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4926 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4927
4928def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4929 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4930 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004931 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004932def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4933 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4934 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004935 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004936def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4937 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4938 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004939 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004940
Bob Wilson5bafff32009-06-22 23:27:02 +00004941// VDUP : Vector Duplicate (from ARM core register to all elements)
4942
Evan Chengf81bf152009-11-23 21:57:23 +00004943class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004944 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4945 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4946 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004947class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004948 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4949 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4950 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004951
Evan Chengf81bf152009-11-23 21:57:23 +00004952def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4953def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4954def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4955def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4956def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4957def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004958
Jim Grosbach958108a2011-03-11 20:44:08 +00004959def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4960def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004961
4962// VDUP : Vector Duplicate Lane (from scalar to all elements)
4963
Johnny Chene4614f72010-03-25 17:01:27 +00004964class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004965 ValueType Ty, Operand IdxTy>
4966 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4967 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004968 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004969
Johnny Chene4614f72010-03-25 17:01:27 +00004970class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004971 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4972 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4973 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004974 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004975 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004976
Bob Wilson507df402009-10-21 02:15:46 +00004977// Inst{19-16} is partially specified depending on the element size.
4978
Jim Grosbach460a9052011-10-07 23:56:00 +00004979def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4980 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004981 let Inst{19-17} = lane{2-0};
4982}
Jim Grosbach460a9052011-10-07 23:56:00 +00004983def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4984 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004985 let Inst{19-18} = lane{1-0};
4986}
Jim Grosbach460a9052011-10-07 23:56:00 +00004987def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4988 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004989 let Inst{19} = lane{0};
4990}
Jim Grosbach460a9052011-10-07 23:56:00 +00004991def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4992 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004993 let Inst{19-17} = lane{2-0};
4994}
Jim Grosbach460a9052011-10-07 23:56:00 +00004995def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4996 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004997 let Inst{19-18} = lane{1-0};
4998}
Jim Grosbach460a9052011-10-07 23:56:00 +00004999def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
5000 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005001 let Inst{19} = lane{0};
5002}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00005003
5004def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
5005 (VDUPLN32d DPR:$Vm, imm:$lane)>;
5006
5007def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
5008 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005009
Bob Wilson0ce37102009-08-14 05:08:32 +00005010def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
5011 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
5012 (DSubReg_i8_reg imm:$lane))),
5013 (SubReg_i8_lane imm:$lane)))>;
5014def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
5015 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
5016 (DSubReg_i16_reg imm:$lane))),
5017 (SubReg_i16_lane imm:$lane)))>;
5018def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
5019 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
5020 (DSubReg_i32_reg imm:$lane))),
5021 (SubReg_i32_lane imm:$lane)))>;
5022def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00005023 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00005024 (DSubReg_i32_reg imm:$lane))),
5025 (SubReg_i32_lane imm:$lane)))>;
5026
Jim Grosbach65dc3032010-10-06 21:16:16 +00005027def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00005028 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00005029def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00005030 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00005031
Bob Wilson5bafff32009-06-22 23:27:02 +00005032// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00005033defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00005034 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005035// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00005036defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
5037 "vqmovn", "s", int_arm_neon_vqmovns>;
5038defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
5039 "vqmovn", "u", int_arm_neon_vqmovnu>;
5040defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
5041 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005042// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00005043defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
5044defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson1e9ccd62012-01-20 20:59:56 +00005045def : Pat<(v8i16 (anyext (v8i8 DPR:$Vm))), (VMOVLuv8i16 DPR:$Vm)>;
5046def : Pat<(v4i32 (anyext (v4i16 DPR:$Vm))), (VMOVLuv4i32 DPR:$Vm)>;
5047def : Pat<(v2i64 (anyext (v2i32 DPR:$Vm))), (VMOVLuv2i64 DPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005048
5049// Vector Conversions.
5050
Johnny Chen9e088762010-03-17 17:52:21 +00005051// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00005052def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
5053 v2i32, v2f32, fp_to_sint>;
5054def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
5055 v2i32, v2f32, fp_to_uint>;
5056def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
5057 v2f32, v2i32, sint_to_fp>;
5058def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
5059 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00005060
Johnny Chen6c8648b2010-03-17 23:26:50 +00005061def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
5062 v4i32, v4f32, fp_to_sint>;
5063def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
5064 v4i32, v4f32, fp_to_uint>;
5065def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
5066 v4f32, v4i32, sint_to_fp>;
5067def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
5068 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005069
5070// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Owen Andersonb589be92011-11-15 19:55:00 +00005071let DecoderMethod = "DecodeVCVTD" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005072def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005073 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005074def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005075 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005076def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005077 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005078def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005079 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005080}
Bob Wilson5bafff32009-06-22 23:27:02 +00005081
Owen Andersonb589be92011-11-15 19:55:00 +00005082let DecoderMethod = "DecodeVCVTQ" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005083def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005084 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005085def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005086 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005087def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005088 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005089def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005090 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005091}
Bob Wilson5bafff32009-06-22 23:27:02 +00005092
Bob Wilson04063562010-12-15 22:14:12 +00005093// VCVT : Vector Convert Between Half-Precision and Single-Precision.
5094def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
5095 IIC_VUNAQ, "vcvt", "f16.f32",
5096 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
5097 Requires<[HasNEON, HasFP16]>;
5098def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
5099 IIC_VUNAQ, "vcvt", "f32.f16",
5100 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
5101 Requires<[HasNEON, HasFP16]>;
5102
Bob Wilsond8e17572009-08-12 22:31:50 +00005103// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00005104
5105// VREV64 : Vector Reverse elements within 64-bit doublewords
5106
Evan Chengf81bf152009-11-23 21:57:23 +00005107class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005108 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
5109 (ins DPR:$Vm), IIC_VMOVD,
5110 OpcodeStr, Dt, "$Vd, $Vm", "",
5111 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005112class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005113 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
5114 (ins QPR:$Vm), IIC_VMOVQ,
5115 OpcodeStr, Dt, "$Vd, $Vm", "",
5116 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005117
Evan Chengf81bf152009-11-23 21:57:23 +00005118def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
5119def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
5120def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005121def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005122
Evan Chengf81bf152009-11-23 21:57:23 +00005123def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
5124def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
5125def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005126def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005127
5128// VREV32 : Vector Reverse elements within 32-bit words
5129
Evan Chengf81bf152009-11-23 21:57:23 +00005130class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005131 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
5132 (ins DPR:$Vm), IIC_VMOVD,
5133 OpcodeStr, Dt, "$Vd, $Vm", "",
5134 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005135class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005136 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
5137 (ins QPR:$Vm), IIC_VMOVQ,
5138 OpcodeStr, Dt, "$Vd, $Vm", "",
5139 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005140
Evan Chengf81bf152009-11-23 21:57:23 +00005141def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
5142def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005143
Evan Chengf81bf152009-11-23 21:57:23 +00005144def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
5145def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005146
5147// VREV16 : Vector Reverse elements within 16-bit halfwords
5148
Evan Chengf81bf152009-11-23 21:57:23 +00005149class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005150 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
5151 (ins DPR:$Vm), IIC_VMOVD,
5152 OpcodeStr, Dt, "$Vd, $Vm", "",
5153 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005154class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005155 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
5156 (ins QPR:$Vm), IIC_VMOVQ,
5157 OpcodeStr, Dt, "$Vd, $Vm", "",
5158 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005159
Evan Chengf81bf152009-11-23 21:57:23 +00005160def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
5161def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005162
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005163// Other Vector Shuffles.
5164
Bob Wilson5e8b8332011-01-07 04:59:04 +00005165// Aligned extractions: really just dropping registers
5166
5167class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
5168 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
5169 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
5170
5171def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
5172
5173def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
5174
5175def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
5176
5177def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
5178
5179def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
5180
5181
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005182// VEXT : Vector Extract
5183
Jim Grosbach587f5062011-12-02 23:34:39 +00005184class VEXTd<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005185 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
Jim Grosbach587f5062011-12-02 23:34:39 +00005186 (ins DPR:$Vn, DPR:$Vm, immTy:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005187 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5188 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005189 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005190 bits<4> index;
5191 let Inst{11-8} = index{3-0};
5192}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005193
Jim Grosbach587f5062011-12-02 23:34:39 +00005194class VEXTq<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005195 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
Jim Grosbache40ab242011-12-02 22:57:57 +00005196 (ins QPR:$Vn, QPR:$Vm, imm0_15:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005197 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5198 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005199 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005200 bits<4> index;
5201 let Inst{11-8} = index{3-0};
5202}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005203
Jim Grosbach587f5062011-12-02 23:34:39 +00005204def VEXTd8 : VEXTd<"vext", "8", v8i8, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005205 let Inst{11-8} = index{3-0};
5206}
Jim Grosbach587f5062011-12-02 23:34:39 +00005207def VEXTd16 : VEXTd<"vext", "16", v4i16, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005208 let Inst{11-9} = index{2-0};
5209 let Inst{8} = 0b0;
5210}
Jim Grosbach587f5062011-12-02 23:34:39 +00005211def VEXTd32 : VEXTd<"vext", "32", v2i32, imm0_1> {
Owen Anderson7a258252010-11-03 18:16:27 +00005212 let Inst{11-10} = index{1-0};
5213 let Inst{9-8} = 0b00;
5214}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005215def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
5216 (v2f32 DPR:$Vm),
5217 (i32 imm:$index))),
5218 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005219
Jim Grosbach587f5062011-12-02 23:34:39 +00005220def VEXTq8 : VEXTq<"vext", "8", v16i8, imm0_15> {
Owen Anderson7a258252010-11-03 18:16:27 +00005221 let Inst{11-8} = index{3-0};
5222}
Jim Grosbach587f5062011-12-02 23:34:39 +00005223def VEXTq16 : VEXTq<"vext", "16", v8i16, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005224 let Inst{11-9} = index{2-0};
5225 let Inst{8} = 0b0;
5226}
Jim Grosbach587f5062011-12-02 23:34:39 +00005227def VEXTq32 : VEXTq<"vext", "32", v4i32, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005228 let Inst{11-10} = index{1-0};
5229 let Inst{9-8} = 0b00;
5230}
Jim Grosbach8759c3f2011-12-08 22:19:04 +00005231def VEXTq64 : VEXTq<"vext", "64", v2i64, imm0_1> {
Jim Grosbach587f5062011-12-02 23:34:39 +00005232 let Inst{11} = index{0};
5233 let Inst{10-8} = 0b000;
5234}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005235def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
5236 (v4f32 QPR:$Vm),
5237 (i32 imm:$index))),
5238 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005239
Bob Wilson64efd902009-08-08 05:53:00 +00005240// VTRN : Vector Transpose
5241
Evan Chengf81bf152009-11-23 21:57:23 +00005242def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
5243def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
5244def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005245
Evan Chengf81bf152009-11-23 21:57:23 +00005246def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
5247def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
5248def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005249
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005250// VUZP : Vector Unzip (Deinterleave)
5251
Evan Chengf81bf152009-11-23 21:57:23 +00005252def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
5253def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
5254def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005255
Evan Chengf81bf152009-11-23 21:57:23 +00005256def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
5257def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
5258def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005259
5260// VZIP : Vector Zip (Interleave)
5261
Evan Chengf81bf152009-11-23 21:57:23 +00005262def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
5263def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
5264def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005265
Evan Chengf81bf152009-11-23 21:57:23 +00005266def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
5267def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
5268def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005269
Bob Wilson114a2662009-08-12 20:51:55 +00005270// Vector Table Lookup and Table Extension.
5271
5272// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005273let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005274def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005275 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005276 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5277 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5278 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005279let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005280def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005281 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005282 (ins VecListTwoD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB2,
5283 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005284def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005285 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005286 (ins VecListThreeD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5287 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005288def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005289 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005290 (ins VecListFourD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005291 NVTBLFrm, IIC_VTB4,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005292 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005293} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005294
Bob Wilsonbd916c52010-09-13 23:55:10 +00005295def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005296 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005297def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005298 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005299def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005300 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005301
Bob Wilson114a2662009-08-12 20:51:55 +00005302// VTBX : Vector Table Extension
5303def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005304 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005305 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5306 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005307 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005308 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005309let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005310def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005311 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005312 (ins DPR:$orig, VecListTwoD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
5313 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005314def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005315 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005316 (ins DPR:$orig, VecListThreeD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005317 NVTBLFrm, IIC_VTBX3,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005318 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005319 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005320def VTBX4
Jim Grosbach60d99a52011-12-15 22:27:11 +00005321 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd),
5322 (ins DPR:$orig, VecListFourD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5323 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005324 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005325} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005326
Bob Wilsonbd916c52010-09-13 23:55:10 +00005327def VTBX2Pseudo
5328 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005329 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005330def VTBX3Pseudo
5331 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005332 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005333def VTBX4Pseudo
5334 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005335 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005336} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005337
Bob Wilson5bafff32009-06-22 23:27:02 +00005338//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005339// NEON instructions for single-precision FP math
5340//===----------------------------------------------------------------------===//
5341
Bob Wilson0e6d5402010-12-13 23:02:31 +00005342class N2VSPat<SDNode OpNode, NeonI Inst>
5343 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005344 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005345 (v2f32 (COPY_TO_REGCLASS (Inst
5346 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005347 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5348 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005349
5350class N3VSPat<SDNode OpNode, NeonI Inst>
5351 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005352 (EXTRACT_SUBREG
5353 (v2f32 (COPY_TO_REGCLASS (Inst
5354 (INSERT_SUBREG
5355 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5356 SPR:$a, ssub_0),
5357 (INSERT_SUBREG
5358 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5359 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005360
5361class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5362 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005363 (EXTRACT_SUBREG
5364 (v2f32 (COPY_TO_REGCLASS (Inst
5365 (INSERT_SUBREG
5366 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5367 SPR:$acc, ssub_0),
5368 (INSERT_SUBREG
5369 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5370 SPR:$a, ssub_0),
5371 (INSERT_SUBREG
5372 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5373 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005374
Bob Wilson4711d5c2010-12-13 23:02:37 +00005375def : N3VSPat<fadd, VADDfd>;
5376def : N3VSPat<fsub, VSUBfd>;
5377def : N3VSPat<fmul, VMULfd>;
5378def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00005379 Requires<[HasNEON, UseNEONForFP, UseFPVMLx, NoNEONVFP4]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005380def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00005381 Requires<[HasNEON, UseNEONForFP, UseFPVMLx, NoNEONVFP4]>;
5382def : N3VSMulOpPat<fmul, fadd, VFMAfd>,
5383 Requires<[HasNEONVFP4, UseNEONForFP]>;
5384def : N3VSMulOpPat<fmul, fsub, VFMSfd>,
5385 Requires<[HasNEONVFP4, UseNEONForFP]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005386def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005387def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005388def : N3VSPat<NEONfmax, VMAXfd>;
5389def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005390def : N2VSPat<arm_ftosi, VCVTf2sd>;
5391def : N2VSPat<arm_ftoui, VCVTf2ud>;
5392def : N2VSPat<arm_sitof, VCVTs2fd>;
5393def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005394
Evan Cheng1d2426c2009-08-07 19:30:41 +00005395//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005396// Non-Instruction Patterns
5397//===----------------------------------------------------------------------===//
5398
5399// bit_convert
5400def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5401def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5402def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5403def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5404def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5405def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5406def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5407def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5408def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5409def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5410def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5411def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5412def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5413def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5414def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5415def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5416def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5417def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5418def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5419def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5420def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5421def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5422def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5423def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5424def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5425def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5426def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5427def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5428def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5429def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5430
5431def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5432def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5433def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5434def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5435def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5436def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5437def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5438def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5439def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5440def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5441def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5442def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5443def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5444def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5445def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5446def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5447def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5448def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5449def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5450def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5451def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5452def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5453def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5454def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5455def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5456def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5457def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5458def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5459def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5460def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005461
5462
5463//===----------------------------------------------------------------------===//
5464// Assembler aliases
5465//
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005466
Jim Grosbach21d7fb82011-12-09 23:34:09 +00005467def : VFP2InstAlias<"fmdhr${p} $Dd, $Rn",
5468 (VSETLNi32 DPR:$Dd, GPR:$Rn, 1, pred:$p)>;
5469def : VFP2InstAlias<"fmdlr${p} $Dd, $Rn",
5470 (VSETLNi32 DPR:$Dd, GPR:$Rn, 0, pred:$p)>;
5471
Jim Grosbachef448762011-11-14 23:11:19 +00005472
Jim Grosbachd9004412011-12-07 22:52:54 +00005473// VADD two-operand aliases.
5474def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5475 (VADDv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5476def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5477 (VADDv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5478def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5479 (VADDv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5480def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5481 (VADDv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5482
5483def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5484 (VADDv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5485def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5486 (VADDv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5487def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5488 (VADDv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5489def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5490 (VADDv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5491
5492def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5493 (VADDfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5494def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5495 (VADDfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5496
Jim Grosbach12031342011-12-08 20:56:26 +00005497// VSUB two-operand aliases.
5498def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5499 (VSUBv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5500def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5501 (VSUBv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5502def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5503 (VSUBv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5504def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5505 (VSUBv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5506
5507def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5508 (VSUBv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5509def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5510 (VSUBv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5511def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5512 (VSUBv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5513def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5514 (VSUBv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5515
5516def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5517 (VSUBfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5518def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5519 (VSUBfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5520
Jim Grosbach30a264e2011-12-07 23:01:10 +00005521// VADDW two-operand aliases.
5522def : NEONInstAlias<"vaddw${p}.s8 $Vdn, $Vm",
5523 (VADDWsv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5524def : NEONInstAlias<"vaddw${p}.s16 $Vdn, $Vm",
5525 (VADDWsv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5526def : NEONInstAlias<"vaddw${p}.s32 $Vdn, $Vm",
5527 (VADDWsv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5528def : NEONInstAlias<"vaddw${p}.u8 $Vdn, $Vm",
5529 (VADDWuv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5530def : NEONInstAlias<"vaddw${p}.u16 $Vdn, $Vm",
5531 (VADDWuv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5532def : NEONInstAlias<"vaddw${p}.u32 $Vdn, $Vm",
5533 (VADDWuv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5534
Jim Grosbach43329832011-12-09 21:46:04 +00005535// VAND/VBIC/VEOR/VORR accept but do not require a type suffix.
Jim Grosbachef448762011-11-14 23:11:19 +00005536defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5537 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5538defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5539 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005540defm : VFPDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
5541 (VBICd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5542defm : VFPDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
5543 (VBICq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005544defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5545 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5546defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5547 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5548defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5549 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5550defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5551 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005552// ... two-operand aliases
5553def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5554 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5555def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5556 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005557def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5558 (VBICd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5559def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5560 (VBICq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005561def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5562 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5563def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5564 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005565def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005566 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005567def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005568 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5569
5570defm : VFPDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
5571 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5572defm : VFPDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
5573 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5574defm : VFPDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
5575 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5576defm : VFPDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
5577 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5578defm : VFPDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
5579 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5580defm : VFPDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
5581 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005582
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005583// VMUL two-operand aliases.
Jim Grosbach1c2c8a92011-12-08 20:42:35 +00005584def : NEONInstAlias<"vmul${p}.p8 $Qdn, $Qm",
5585 (VMULpq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5586def : NEONInstAlias<"vmul${p}.i8 $Qdn, $Qm",
5587 (VMULv16i8 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5588def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Qm",
5589 (VMULv8i16 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5590def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Qm",
5591 (VMULv4i32 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5592
5593def : NEONInstAlias<"vmul${p}.p8 $Ddn, $Dm",
5594 (VMULpd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5595def : NEONInstAlias<"vmul${p}.i8 $Ddn, $Dm",
5596 (VMULv8i8 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5597def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm",
5598 (VMULv4i16 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5599def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm",
5600 (VMULv2i32 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5601
Jim Grosbach2b8810c2011-12-08 00:59:47 +00005602def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Qm",
5603 (VMULfq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5604def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm",
5605 (VMULfd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5606
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005607def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm$lane",
5608 (VMULslv4i16 DPR:$Ddn, DPR:$Ddn, DPR_8:$Dm,
5609 VectorIndex16:$lane, pred:$p)>;
5610def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Dm$lane",
5611 (VMULslv8i16 QPR:$Qdn, QPR:$Qdn, DPR_8:$Dm,
5612 VectorIndex16:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005613
5614def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm$lane",
5615 (VMULslv2i32 DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5616 VectorIndex32:$lane, pred:$p)>;
5617def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Dm$lane",
5618 (VMULslv4i32 QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5619 VectorIndex32:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005620
5621def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm$lane",
5622 (VMULslfd DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5623 VectorIndex32:$lane, pred:$p)>;
5624def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Dm$lane",
5625 (VMULslfq QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5626 VectorIndex32:$lane, pred:$p)>;
5627
Jim Grosbach9e7b42a2011-12-08 20:49:43 +00005628// VQADD (register) two-operand aliases.
5629def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5630 (VQADDsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5631def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5632 (VQADDsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5633def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5634 (VQADDsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5635def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5636 (VQADDsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5637def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5638 (VQADDuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5639def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5640 (VQADDuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5641def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5642 (VQADDuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5643def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5644 (VQADDuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5645
5646def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5647 (VQADDsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5648def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5649 (VQADDsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5650def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5651 (VQADDsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5652def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5653 (VQADDsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5654def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5655 (VQADDuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5656def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5657 (VQADDuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5658def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5659 (VQADDuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5660def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5661 (VQADDuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5662
Jim Grosbach730fe6c2011-12-08 01:30:04 +00005663// VSHL (immediate) two-operand aliases.
5664def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5665 (VSHLiv8i8 DPR:$Vdn, DPR:$Vdn, imm0_7:$imm, pred:$p)>;
5666def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5667 (VSHLiv4i16 DPR:$Vdn, DPR:$Vdn, imm0_15:$imm, pred:$p)>;
5668def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5669 (VSHLiv2i32 DPR:$Vdn, DPR:$Vdn, imm0_31:$imm, pred:$p)>;
5670def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5671 (VSHLiv1i64 DPR:$Vdn, DPR:$Vdn, imm0_63:$imm, pred:$p)>;
5672
5673def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5674 (VSHLiv16i8 QPR:$Vdn, QPR:$Vdn, imm0_7:$imm, pred:$p)>;
5675def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5676 (VSHLiv8i16 QPR:$Vdn, QPR:$Vdn, imm0_15:$imm, pred:$p)>;
5677def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5678 (VSHLiv4i32 QPR:$Vdn, QPR:$Vdn, imm0_31:$imm, pred:$p)>;
5679def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5680 (VSHLiv2i64 QPR:$Vdn, QPR:$Vdn, imm0_63:$imm, pred:$p)>;
5681
Jim Grosbachff4cbb42011-12-08 01:12:35 +00005682// VSHL (register) two-operand aliases.
5683def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5684 (VSHLsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5685def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5686 (VSHLsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5687def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5688 (VSHLsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5689def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5690 (VSHLsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5691def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5692 (VSHLuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5693def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5694 (VSHLuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5695def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5696 (VSHLuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5697def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5698 (VSHLuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5699
5700def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5701 (VSHLsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5702def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5703 (VSHLsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5704def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5705 (VSHLsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5706def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5707 (VSHLsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5708def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5709 (VSHLuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5710def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5711 (VSHLuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5712def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5713 (VSHLuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5714def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5715 (VSHLuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5716
Jim Grosbach6b044c22011-12-08 22:06:06 +00005717// VSHL (immediate) two-operand aliases.
5718def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5719 (VSHRsv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5720def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5721 (VSHRsv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5722def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5723 (VSHRsv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5724def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5725 (VSHRsv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5726
5727def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5728 (VSHRsv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5729def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5730 (VSHRsv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5731def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5732 (VSHRsv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5733def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5734 (VSHRsv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5735
5736def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5737 (VSHRuv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5738def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5739 (VSHRuv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5740def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5741 (VSHRuv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5742def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5743 (VSHRuv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5744
5745def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5746 (VSHRuv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5747def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5748 (VSHRuv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5749def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5750 (VSHRuv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5751def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5752 (VSHRuv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5753
Jim Grosbach872eedb2011-12-02 22:01:52 +00005754// VLD1 single-lane pseudo-instructions. These need special handling for
5755// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005756def VLD1LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005757 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005758def VLD1LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005759 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005760def VLD1LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005761 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005762
Jim Grosbach8b31f952012-01-23 19:39:08 +00005763def VLD1LNdWB_fixed_Asm_8 :
5764 NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005765 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005766def VLD1LNdWB_fixed_Asm_16 :
5767 NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005768 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005769def VLD1LNdWB_fixed_Asm_32 :
5770 NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005771 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005772def VLD1LNdWB_register_Asm_8 :
5773 NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach872eedb2011-12-02 22:01:52 +00005774 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5775 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005776def VLD1LNdWB_register_Asm_16 :
5777 NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005778 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005779 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005780def VLD1LNdWB_register_Asm_32 :
5781 NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005782 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005783 rGPR:$Rm, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005784
5785
5786// VST1 single-lane pseudo-instructions. These need special handling for
5787// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005788def VST1LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005789 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005790def VST1LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005791 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005792def VST1LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005793 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005794
Jim Grosbach8b31f952012-01-23 19:39:08 +00005795def VST1LNdWB_fixed_Asm_8 :
5796 NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005797 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005798def VST1LNdWB_fixed_Asm_16 :
5799 NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005800 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005801def VST1LNdWB_fixed_Asm_32 :
5802 NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005803 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005804def VST1LNdWB_register_Asm_8 :
5805 NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach84defb52011-12-02 22:34:51 +00005806 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5807 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005808def VST1LNdWB_register_Asm_16 :
5809 NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005810 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00005811 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005812def VST1LNdWB_register_Asm_32 :
5813 NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005814 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00005815 rGPR:$Rm, pred:$p)>;
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00005816
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005817// VLD2 single-lane pseudo-instructions. These need special handling for
5818// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005819def VLD2LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005820 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005821def VLD2LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005822 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005823def VLD2LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005824 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005825def VLD2LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005826 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005827def VLD2LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005828 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005829
Jim Grosbach8b31f952012-01-23 19:39:08 +00005830def VLD2LNdWB_fixed_Asm_8 :
5831 NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005832 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005833def VLD2LNdWB_fixed_Asm_16 :
5834 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005835 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005836def VLD2LNdWB_fixed_Asm_32 :
5837 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005838 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005839def VLD2LNqWB_fixed_Asm_16 :
5840 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr!",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005841 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005842def VLD2LNqWB_fixed_Asm_32 :
5843 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr!",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005844 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005845def VLD2LNdWB_register_Asm_8 :
5846 NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005847 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
5848 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005849def VLD2LNdWB_register_Asm_16 :
5850 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005851 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005852 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005853def VLD2LNdWB_register_Asm_32 :
5854 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005855 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005856 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005857def VLD2LNqWB_register_Asm_16 :
5858 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005859 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr,
5860 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005861def VLD2LNqWB_register_Asm_32 :
5862 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005863 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr,
5864 rGPR:$Rm, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005865
5866
5867// VST2 single-lane pseudo-instructions. These need special handling for
5868// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005869def VST2LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005870 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005871def VST2LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005872 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005873def VST2LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005874 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005875def VST2LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr",
Jim Grosbach5b484312011-12-20 20:46:29 +00005876 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005877def VST2LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr",
Jim Grosbach5b484312011-12-20 20:46:29 +00005878 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005879
Jim Grosbach8b31f952012-01-23 19:39:08 +00005880def VST2LNdWB_fixed_Asm_8 :
5881 NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005882 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005883def VST2LNdWB_fixed_Asm_16 :
5884 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005885 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005886def VST2LNdWB_fixed_Asm_32 :
5887 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005888 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005889def VST2LNqWB_fixed_Asm_16 :
5890 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr!",
Jim Grosbach5b484312011-12-20 20:46:29 +00005891 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005892def VST2LNqWB_fixed_Asm_32 :
5893 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr!",
Jim Grosbach5b484312011-12-20 20:46:29 +00005894 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005895def VST2LNdWB_register_Asm_8 :
5896 NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005897 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
5898 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005899def VST2LNdWB_register_Asm_16 :
5900 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16","$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005901 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005902 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005903def VST2LNdWB_register_Asm_32 :
5904 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005905 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005906 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005907def VST2LNqWB_register_Asm_16 :
5908 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16","$list, $addr, $Rm",
Jim Grosbach5b484312011-12-20 20:46:29 +00005909 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr,
5910 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005911def VST2LNqWB_register_Asm_32 :
5912 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach5b484312011-12-20 20:46:29 +00005913 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr,
5914 rGPR:$Rm, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005915
Jim Grosbach8b31f952012-01-23 19:39:08 +00005916
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00005917// VMOV takes an optional datatype suffix
5918defm : VFPDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
5919 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
5920defm : VFPDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
5921 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
5922
Jim Grosbach470855b2011-12-07 17:51:15 +00005923// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
5924// D-register versions.
Jim Grosbacha738da72011-12-15 22:56:33 +00005925def : NEONInstAlias<"vcle${p}.s8 $Dd, $Dn, $Dm",
5926 (VCGEsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5927def : NEONInstAlias<"vcle${p}.s16 $Dd, $Dn, $Dm",
5928 (VCGEsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5929def : NEONInstAlias<"vcle${p}.s32 $Dd, $Dn, $Dm",
5930 (VCGEsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5931def : NEONInstAlias<"vcle${p}.u8 $Dd, $Dn, $Dm",
5932 (VCGEuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5933def : NEONInstAlias<"vcle${p}.u16 $Dd, $Dn, $Dm",
5934 (VCGEuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5935def : NEONInstAlias<"vcle${p}.u32 $Dd, $Dn, $Dm",
5936 (VCGEuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5937def : NEONInstAlias<"vcle${p}.f32 $Dd, $Dn, $Dm",
5938 (VCGEfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5939// Q-register versions.
5940def : NEONInstAlias<"vcle${p}.s8 $Qd, $Qn, $Qm",
5941 (VCGEsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5942def : NEONInstAlias<"vcle${p}.s16 $Qd, $Qn, $Qm",
5943 (VCGEsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5944def : NEONInstAlias<"vcle${p}.s32 $Qd, $Qn, $Qm",
5945 (VCGEsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5946def : NEONInstAlias<"vcle${p}.u8 $Qd, $Qn, $Qm",
5947 (VCGEuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5948def : NEONInstAlias<"vcle${p}.u16 $Qd, $Qn, $Qm",
5949 (VCGEuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5950def : NEONInstAlias<"vcle${p}.u32 $Qd, $Qn, $Qm",
5951 (VCGEuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5952def : NEONInstAlias<"vcle${p}.f32 $Qd, $Qn, $Qm",
5953 (VCGEfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5954
5955// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
5956// D-register versions.
Jim Grosbach470855b2011-12-07 17:51:15 +00005957def : NEONInstAlias<"vclt${p}.s8 $Dd, $Dn, $Dm",
5958 (VCGTsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5959def : NEONInstAlias<"vclt${p}.s16 $Dd, $Dn, $Dm",
5960 (VCGTsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5961def : NEONInstAlias<"vclt${p}.s32 $Dd, $Dn, $Dm",
5962 (VCGTsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5963def : NEONInstAlias<"vclt${p}.u8 $Dd, $Dn, $Dm",
5964 (VCGTuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5965def : NEONInstAlias<"vclt${p}.u16 $Dd, $Dn, $Dm",
5966 (VCGTuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5967def : NEONInstAlias<"vclt${p}.u32 $Dd, $Dn, $Dm",
5968 (VCGTuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5969def : NEONInstAlias<"vclt${p}.f32 $Dd, $Dn, $Dm",
5970 (VCGTfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5971// Q-register versions.
5972def : NEONInstAlias<"vclt${p}.s8 $Qd, $Qn, $Qm",
5973 (VCGTsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5974def : NEONInstAlias<"vclt${p}.s16 $Qd, $Qn, $Qm",
5975 (VCGTsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5976def : NEONInstAlias<"vclt${p}.s32 $Qd, $Qn, $Qm",
5977 (VCGTsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5978def : NEONInstAlias<"vclt${p}.u8 $Qd, $Qn, $Qm",
5979 (VCGTuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5980def : NEONInstAlias<"vclt${p}.u16 $Qd, $Qn, $Qm",
5981 (VCGTuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5982def : NEONInstAlias<"vclt${p}.u32 $Qd, $Qn, $Qm",
5983 (VCGTuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5984def : NEONInstAlias<"vclt${p}.f32 $Qd, $Qn, $Qm",
5985 (VCGTfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
Jim Grosbacha44f2c42011-12-08 00:43:47 +00005986
5987// Two-operand variants for VEXT
5988def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
5989 (VEXTd8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_7:$imm, pred:$p)>;
5990def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
5991 (VEXTd16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_3:$imm, pred:$p)>;
5992def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
5993 (VEXTd32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_1:$imm, pred:$p)>;
5994
5995def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
5996 (VEXTq8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_15:$imm, pred:$p)>;
5997def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
5998 (VEXTq16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_7:$imm, pred:$p)>;
5999def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
6000 (VEXTq32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_3:$imm, pred:$p)>;
6001def : NEONInstAlias<"vext${p}.64 $Vdn, $Vm, $imm",
6002 (VEXTq64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_1:$imm, pred:$p)>;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006003
Jim Grosbach0f293de2011-12-13 20:40:37 +00006004// Two-operand variants for VQDMULH
6005def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
6006 (VQDMULHv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6007def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
6008 (VQDMULHv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6009
6010def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
6011 (VQDMULHv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6012def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
6013 (VQDMULHv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6014
Jim Grosbach61b74b42011-12-19 18:57:38 +00006015// Two-operand variants for VMAX.
6016def : NEONInstAlias<"vmax${p}.s8 $Vdn, $Vm",
6017 (VMAXsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6018def : NEONInstAlias<"vmax${p}.s16 $Vdn, $Vm",
6019 (VMAXsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6020def : NEONInstAlias<"vmax${p}.s32 $Vdn, $Vm",
6021 (VMAXsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6022def : NEONInstAlias<"vmax${p}.u8 $Vdn, $Vm",
6023 (VMAXuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6024def : NEONInstAlias<"vmax${p}.u16 $Vdn, $Vm",
6025 (VMAXuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6026def : NEONInstAlias<"vmax${p}.u32 $Vdn, $Vm",
6027 (VMAXuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6028def : NEONInstAlias<"vmax${p}.f32 $Vdn, $Vm",
6029 (VMAXfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6030
6031def : NEONInstAlias<"vmax${p}.s8 $Vdn, $Vm",
6032 (VMAXsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6033def : NEONInstAlias<"vmax${p}.s16 $Vdn, $Vm",
6034 (VMAXsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6035def : NEONInstAlias<"vmax${p}.s32 $Vdn, $Vm",
6036 (VMAXsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6037def : NEONInstAlias<"vmax${p}.u8 $Vdn, $Vm",
6038 (VMAXuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6039def : NEONInstAlias<"vmax${p}.u16 $Vdn, $Vm",
6040 (VMAXuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6041def : NEONInstAlias<"vmax${p}.u32 $Vdn, $Vm",
6042 (VMAXuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6043def : NEONInstAlias<"vmax${p}.f32 $Vdn, $Vm",
6044 (VMAXfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6045
6046// Two-operand variants for VMIN.
6047def : NEONInstAlias<"vmin${p}.s8 $Vdn, $Vm",
6048 (VMINsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6049def : NEONInstAlias<"vmin${p}.s16 $Vdn, $Vm",
6050 (VMINsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6051def : NEONInstAlias<"vmin${p}.s32 $Vdn, $Vm",
6052 (VMINsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6053def : NEONInstAlias<"vmin${p}.u8 $Vdn, $Vm",
6054 (VMINuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6055def : NEONInstAlias<"vmin${p}.u16 $Vdn, $Vm",
6056 (VMINuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6057def : NEONInstAlias<"vmin${p}.u32 $Vdn, $Vm",
6058 (VMINuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6059def : NEONInstAlias<"vmin${p}.f32 $Vdn, $Vm",
6060 (VMINfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6061
6062def : NEONInstAlias<"vmin${p}.s8 $Vdn, $Vm",
6063 (VMINsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6064def : NEONInstAlias<"vmin${p}.s16 $Vdn, $Vm",
6065 (VMINsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6066def : NEONInstAlias<"vmin${p}.s32 $Vdn, $Vm",
6067 (VMINsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6068def : NEONInstAlias<"vmin${p}.u8 $Vdn, $Vm",
6069 (VMINuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6070def : NEONInstAlias<"vmin${p}.u16 $Vdn, $Vm",
6071 (VMINuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6072def : NEONInstAlias<"vmin${p}.u32 $Vdn, $Vm",
6073 (VMINuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6074def : NEONInstAlias<"vmin${p}.f32 $Vdn, $Vm",
6075 (VMINfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6076
Jim Grosbachd22170e2011-12-19 19:51:03 +00006077// Two-operand variants for VPADD.
6078def : NEONInstAlias<"vpadd${p}.i8 $Vdn, $Vm",
6079 (VPADDi8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6080def : NEONInstAlias<"vpadd${p}.i16 $Vdn, $Vm",
6081 (VPADDi16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6082def : NEONInstAlias<"vpadd${p}.i32 $Vdn, $Vm",
6083 (VPADDi32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6084def : NEONInstAlias<"vpadd${p}.f32 $Vdn, $Vm",
6085 (VPADDf DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6086
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006087// VSWP allows, but does not require, a type suffix.
6088defm : VFPDTAnyInstAlias<"vswp${p}", "$Vd, $Vm",
6089 (VSWPd DPR:$Vd, DPR:$Vm, pred:$p)>;
6090defm : VFPDTAnyInstAlias<"vswp${p}", "$Vd, $Vm",
6091 (VSWPq QPR:$Vd, QPR:$Vm, pred:$p)>;
6092
Jim Grosbach9b087852011-12-19 23:51:07 +00006093// "vmov Rd, #-imm" can be handled via "vmvn".
6094def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
6095 (VMVNv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6096def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
6097 (VMVNv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6098def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
6099 (VMOVv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6100def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
6101 (VMOVv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6102
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006103// 'gas' compatibility aliases for quad-word instructions. Strictly speaking,
6104// these should restrict to just the Q register variants, but the register
6105// classes are enough to match correctly regardless, so we keep it simple
6106// and just use MnemonicAlias.
6107def : NEONMnemonicAlias<"vbicq", "vbic">;
6108def : NEONMnemonicAlias<"vandq", "vand">;
6109def : NEONMnemonicAlias<"veorq", "veor">;
6110def : NEONMnemonicAlias<"vorrq", "vorr">;
6111
6112def : NEONMnemonicAlias<"vmovq", "vmov">;
6113def : NEONMnemonicAlias<"vmvnq", "vmvn">;
Jim Grosbachddecfe52011-12-16 00:12:22 +00006114// Explicit versions for floating point so that the FPImm variants get
6115// handled early. The parser gets confused otherwise.
6116def : NEONMnemonicAlias<"vmovq.f32", "vmov.f32">;
6117def : NEONMnemonicAlias<"vmovq.f64", "vmov.f64">;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006118
6119def : NEONMnemonicAlias<"vaddq", "vadd">;
6120def : NEONMnemonicAlias<"vsubq", "vsub">;
6121
6122def : NEONMnemonicAlias<"vminq", "vmin">;
6123def : NEONMnemonicAlias<"vmaxq", "vmax">;
6124
6125def : NEONMnemonicAlias<"vmulq", "vmul">;
6126
6127def : NEONMnemonicAlias<"vabsq", "vabs">;
6128
6129def : NEONMnemonicAlias<"vshlq", "vshl">;
6130def : NEONMnemonicAlias<"vshrq", "vshr">;
6131
6132def : NEONMnemonicAlias<"vcvtq", "vcvt">;
6133
6134def : NEONMnemonicAlias<"vcleq", "vcle">;
6135def : NEONMnemonicAlias<"vceqq", "vceq">;
Jim Grosbach4553fa32011-12-21 23:04:33 +00006136
6137def : NEONMnemonicAlias<"vzipq", "vzip">;
6138def : NEONMnemonicAlias<"vswpq", "vswp">;
Jim Grosbachf7c66fa2011-12-21 23:52:37 +00006139
6140def : NEONMnemonicAlias<"vrecpeq.f32", "vrecpe.f32">;
6141def : NEONMnemonicAlias<"vrecpeq.u32", "vrecpe.u32">;
Jim Grosbach51222d12012-01-20 18:09:51 +00006142
6143
6144// Alias for loading floating point immediates that aren't representable
6145// using the vmov.f32 encoding but the bitpattern is representable using
6146// the .i32 encoding.
6147def : NEONInstAlias<"vmov${p}.f32 $Vd, $imm",
6148 (VMOVv4i32 QPR:$Vd, nImmVMOVI32:$imm, pred:$p)>;
6149def : NEONInstAlias<"vmov${p}.f32 $Vd, $imm",
6150 (VMOVv2i32 DPR:$Vd, nImmVMOVI32:$imm, pred:$p)>;