blob: e35e96b56581ed82410f77ecc61615caceae82ea [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000065
66 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
67
68 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
69 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000071 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
72 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000073 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000074 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000075 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000076 }
77 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000078}
79
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000080X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000081 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000082 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000083 X86ScalarSSEf64 = Subtarget->hasSSE2();
84 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000085 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000086
Anton Korobeynikov2365f512007-07-14 14:06:15 +000087 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000090 // Set up the TargetLowering object.
91
92 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000094 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000095 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000096 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000097
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000098 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000099 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 setUseUnderscoreSetJmp(false);
101 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000102 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000103 // MS runtime is weird: it exports _setjmp, but longjmp!
104 setUseUnderscoreSetJmp(true);
105 setUseUnderscoreLongJmp(false);
106 } else {
107 setUseUnderscoreSetJmp(true);
108 setUseUnderscoreLongJmp(true);
109 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000110
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000111 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000122 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
126 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000127
128 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
130 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
132 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000135
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000136 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
137 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
139 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000141
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
144 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000145 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000146 // We have an algorithm for SSE2->double, and we turn this into a
147 // 64-bit FILD followed by conditional FADD for other targets.
148 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000149 // We have an algorithm for SSE2, and we turn this into a 64-bit
150 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000153
154 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
155 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000158
Devang Patel6a784892009-06-05 18:48:29 +0000159 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 // SSE has no i16 to fp conversion, only i32
161 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000169 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000172 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000173
Dale Johannesen73328d12007-09-19 23:55:34 +0000174 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
175 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
177 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000178
Evan Cheng02568ff2006-01-30 22:13:22 +0000179 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
180 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
182 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000183
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000184 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000186 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000188 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 }
192
193 // Handle FP_TO_UINT by promoting the destination to a larger signed
194 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000198
Evan Cheng25ab6902006-09-08 06:48:29 +0000199 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000202 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000203 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000204 // Expand FP_TO_UINT into a select.
205 // FIXME: We would like to use a Custom expander here eventually to do
206 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000208 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000209 // With SSE3 we can use fisttpll to convert to a signed i64; without
210 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213
Chris Lattner399610a2006-12-05 18:22:22 +0000214 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000215 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
217 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000218 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
221 if (Subtarget->hasMMX() && !DisableMMX)
222 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
223 else
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000225 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000226 }
Chris Lattner21f66852005-12-23 05:15:23 +0000227
Dan Gohmanb00ee212008-02-18 19:34:53 +0000228 // Scalar integer divide and remainder are lowered to use operations that
229 // produce two results, to match the available instructions. This exposes
230 // the two-result form to trivial CSE, which is able to combine x/y and x%y
231 // into a single instruction.
232 //
233 // Scalar integer multiply-high is also lowered to use two-result
234 // operations, to match the available instructions. However, plain multiply
235 // (low) operations are left as Legal, as there are single-result
236 // instructions for this in x86. Using the two-result multiply instructions
237 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::SREM , MVT::i8 , Expand);
243 setOperationAction(ISD::UREM , MVT::i8 , Expand);
244 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::SREM , MVT::i16 , Expand);
249 setOperationAction(ISD::UREM , MVT::i16 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::SREM , MVT::i32 , Expand);
255 setOperationAction(ISD::UREM , MVT::i32 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::SREM , MVT::i64 , Expand);
261 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000262
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
264 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
265 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
266 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
272 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
273 setOperationAction(ISD::FREM , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f64 , Expand);
275 setOperationAction(ISD::FREM , MVT::f80 , Expand);
276 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
279 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
280 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000282 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000300 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
302 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
305 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000306 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
308 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
313 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000316
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000317 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
319 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
320 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000322 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
324 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000325 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
328 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
329 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
330 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000333 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
335 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000337 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000342
Evan Chengd2cde682008-03-10 19:38:10 +0000343 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000345
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000346 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000348 // On X86 and X86-64, atomic operations are lowered to locked instructions.
349 // Locked instructions, in turn, have implicit fence semantics (all memory
350 // operations are flushed before issuing the locked instruction, and they
351 // are not buffered), so we can fold away the common pattern of
352 // fence-atomic-fence.
353 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000354
Mon P Wang63307c32008-05-05 19:05:59 +0000355 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000366 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 }
375
Evan Cheng3c992d22006-03-07 02:02:57 +0000376 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000377 if (!Subtarget->isTargetDarwin() &&
378 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000379 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000381 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000382
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
384 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
385 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
386 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000387 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 setExceptionPointerRegister(X86::RAX);
389 setExceptionSelectorRegister(X86::RDX);
390 } else {
391 setExceptionPointerRegister(X86::EAX);
392 setExceptionSelectorRegister(X86::EDX);
393 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000396
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000400
Nate Begemanacc398c2006-01-25 18:21:52 +0000401 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART , MVT::Other, Custom);
403 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000404 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::VAARG , MVT::Other, Custom);
406 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000407 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::VAARG , MVT::Other, Expand);
409 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000410 }
Evan Chengae642192007-03-02 23:16:35 +0000411
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
413 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000414 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000416 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000418 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000420
Evan Chengc7ce29b2009-02-13 22:36:38 +0000421 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000422 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000423 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
425 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000426
Evan Cheng223547a2006-01-31 22:28:30 +0000427 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::FABS , MVT::f64, Custom);
429 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000430
431 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::FNEG , MVT::f64, Custom);
433 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000434
Evan Cheng68c47cb2007-01-05 07:55:56 +0000435 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
437 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000438
Evan Chengd25e9e82006-02-02 00:28:23 +0000439 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FSIN , MVT::f64, Expand);
441 setOperationAction(ISD::FCOS , MVT::f64, Expand);
442 setOperationAction(ISD::FSIN , MVT::f32, Expand);
443 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000444
Chris Lattnera54aa942006-01-29 06:26:08 +0000445 // Expand FP immediates into loads from the stack, except for the special
446 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000447 addLegalFPImmediate(APFloat(+0.0)); // xorpd
448 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000449 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000450 // Use SSE for f32, x87 for f64.
451 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
453 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000454
455 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000457
458 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000460
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
465 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
467 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::FSIN , MVT::f32, Expand);
469 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
Nate Begemane1795842008-02-14 08:57:00 +0000471 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000472 addLegalFPImmediate(APFloat(+0.0f)); // xorps
473 addLegalFPImmediate(APFloat(+0.0)); // FLD0
474 addLegalFPImmediate(APFloat(+1.0)); // FLD1
475 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
476 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
477
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
480 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000482 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000484 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
486 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000487
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
489 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
490 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000492
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000493 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
495 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000496 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000497 addLegalFPImmediate(APFloat(+0.0)); // FLD0
498 addLegalFPImmediate(APFloat(+1.0)); // FLD1
499 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
500 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000501 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
502 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
503 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
504 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000505 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000506
Dale Johannesen59a58732007-08-05 18:49:15 +0000507 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000508 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
510 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
511 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000512 {
513 bool ignored;
514 APFloat TmpFlt(+0.0);
515 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
516 &ignored);
517 addLegalFPImmediate(TmpFlt); // FLD0
518 TmpFlt.changeSign();
519 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
520 APFloat TmpFlt2(+1.0);
521 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
522 &ignored);
523 addLegalFPImmediate(TmpFlt2); // FLD1
524 TmpFlt2.changeSign();
525 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
526 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000527
Evan Chengc7ce29b2009-02-13 22:36:38 +0000528 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
530 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000531 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000532 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000533
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000534 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
536 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000538
Owen Anderson825b72b2009-08-11 20:47:22 +0000539 setOperationAction(ISD::FLOG, MVT::f80, Expand);
540 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
542 setOperationAction(ISD::FEXP, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000544
Mon P Wangf007a8b2008-11-06 05:31:54 +0000545 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000546 // (for widening) or expand (for scalarization). Then we will selectively
547 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
549 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
550 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
565 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000598 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000599 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
604 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
605 setTruncStoreAction((MVT::SimpleValueType)VT,
606 (MVT::SimpleValueType)InnerVT, Expand);
607 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
608 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
609 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000610 }
611
Evan Chengc7ce29b2009-02-13 22:36:38 +0000612 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
613 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000614 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000615 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
616 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
617 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000618
Dale Johannesen76090172010-04-20 22:34:09 +0000619 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000620
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
622 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
623 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
624 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000625
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
627 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
628 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
629 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000630
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
632 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::AND, MVT::v8i8, Promote);
635 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
636 setOperationAction(ISD::AND, MVT::v4i16, Promote);
637 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
638 setOperationAction(ISD::AND, MVT::v2i32, Promote);
639 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
640 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::OR, MVT::v8i8, Promote);
643 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
644 setOperationAction(ISD::OR, MVT::v4i16, Promote);
645 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
646 setOperationAction(ISD::OR, MVT::v2i32, Promote);
647 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
648 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
651 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
652 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
653 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
654 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
655 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
656 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000657
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
659 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
660 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
661 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
662 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
663 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000665
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
667 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000670
Owen Anderson825b72b2009-08-11 20:47:22 +0000671 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000679
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
683 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
684 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
685 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
686 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000689
690 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
691 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
692 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000694 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
695 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000696 }
697
Evan Cheng92722532009-03-26 23:06:32 +0000698 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000700
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
702 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
703 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
704 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
705 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
706 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
707 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
708 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
709 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
710 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
711 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
712 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000713 }
714
Evan Cheng92722532009-03-26 23:06:32 +0000715 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000716 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000717
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000718 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
719 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000720 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
721 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000724
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
726 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
727 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
728 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
729 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
730 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
731 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
732 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
733 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
734 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
735 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
736 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
737 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
738 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
739 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
740 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000741
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
743 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000746
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
749 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000752
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000753 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
758
Evan Cheng2c3ae372006-04-12 21:21:57 +0000759 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
761 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000762 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000763 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000764 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000765 // Do not attempt to custom lower non-128-bit vectors
766 if (!VT.is128BitVector())
767 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 setOperationAction(ISD::BUILD_VECTOR,
769 VT.getSimpleVT().SimpleTy, Custom);
770 setOperationAction(ISD::VECTOR_SHUFFLE,
771 VT.getSimpleVT().SimpleTy, Custom);
772 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
773 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000774 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000775
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
778 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
780 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
781 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000782
Nate Begemancdd1eec2008-02-12 22:51:28 +0000783 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
785 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000786 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000787
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000788 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
790 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000791 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000792
793 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000794 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000795 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000796
Owen Andersond6662ad2009-08-10 20:46:15 +0000797 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000798 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000799 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000801 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000803 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000805 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000807 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000808
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000810
Evan Cheng2c3ae372006-04-12 21:21:57 +0000811 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
813 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
814 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
815 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000816
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
818 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000819 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
821 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000822 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000823 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000824
Nate Begeman14d12ca2008-02-11 04:19:36 +0000825 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000826 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
827 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
828 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
829 setOperationAction(ISD::FRINT, MVT::f32, Legal);
830 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
831 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
832 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
833 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
834 setOperationAction(ISD::FRINT, MVT::f64, Legal);
835 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
836
Nate Begeman14d12ca2008-02-11 04:19:36 +0000837 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000839
840 // i8 and i16 vectors are custom , because the source register and source
841 // source memory operand types are not the same width. f32 vectors are
842 // custom since the immediate controlling the insert encodes additional
843 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
846 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
847 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000848
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
852 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000853
854 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
856 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000857 }
858 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000859
Nate Begeman30a0de92008-07-17 16:51:19 +0000860 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000862 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000863
David Greene9b9838d2009-06-29 16:47:10 +0000864 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
866 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
867 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
868 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000869
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
871 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
872 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
873 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
874 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
875 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
876 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
877 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
878 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
879 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
880 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
881 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
882 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
883 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
884 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000885
886 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
888 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
889 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
890 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
891 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
892 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
893 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
894 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
895 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
896 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
897 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
898 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
899 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
900 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000901
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
903 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
904 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
905 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
908 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
909 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
910 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000912
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
914 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
915 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
916 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
917 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
918 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000919
920#if 0
921 // Not sure we want to do this since there are no 256-bit integer
922 // operations in AVX
923
924 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
925 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
927 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000928
929 // Do not attempt to custom lower non-power-of-2 vectors
930 if (!isPowerOf2_32(VT.getVectorNumElements()))
931 continue;
932
933 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
934 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
935 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
936 }
937
938 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
940 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000941 }
David Greene9b9838d2009-06-29 16:47:10 +0000942#endif
943
944#if 0
945 // Not sure we want to do this since there are no 256-bit integer
946 // operations in AVX
947
948 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
949 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
951 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000952
953 if (!VT.is256BitVector()) {
954 continue;
955 }
956 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000958 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000962 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000964 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000966 }
967
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000969#endif
970 }
971
Evan Cheng6be2c582006-04-05 23:38:46 +0000972 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000973 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000974
Bill Wendling74c37652008-12-09 22:08:41 +0000975 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000976 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000977 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000978 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000980 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000981
Eli Friedman962f5492010-06-02 19:35:46 +0000982 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
983 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000984 //
Eli Friedman962f5492010-06-02 19:35:46 +0000985 // FIXME: We really should do custom legalization for addition and
986 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
987 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000988 if (Subtarget->is64Bit()) {
989 setOperationAction(ISD::SADDO, MVT::i64, Custom);
990 setOperationAction(ISD::UADDO, MVT::i64, Custom);
991 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
992 setOperationAction(ISD::USUBO, MVT::i64, Custom);
993 setOperationAction(ISD::SMULO, MVT::i64, Custom);
994 }
Bill Wendling41ea7e72008-11-24 19:21:46 +0000995
Evan Chengd54f2d52009-03-31 19:38:51 +0000996 if (!Subtarget->is64Bit()) {
997 // These libcalls are not available in 32-bit.
998 setLibcallName(RTLIB::SHL_I128, 0);
999 setLibcallName(RTLIB::SRL_I128, 0);
1000 setLibcallName(RTLIB::SRA_I128, 0);
1001 }
1002
Evan Cheng206ee9d2006-07-07 08:33:52 +00001003 // We have target-specific dag combine patterns for the following nodes:
1004 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001005 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001006 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001007 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001008 setTargetDAGCombine(ISD::SHL);
1009 setTargetDAGCombine(ISD::SRA);
1010 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001011 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001012 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001013 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001014 if (Subtarget->is64Bit())
1015 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001016
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001017 computeRegisterProperties();
1018
Evan Cheng87ed7162006-02-14 08:25:08 +00001019 // FIXME: These should be based on subtarget info. Plus, the values should
1020 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001021 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001022 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001023 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001024 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001025 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001026}
1027
Scott Michel5b8f82e2008-03-10 15:42:14 +00001028
Owen Anderson825b72b2009-08-11 20:47:22 +00001029MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1030 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001031}
1032
1033
Evan Cheng29286502008-01-23 23:17:41 +00001034/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1035/// the desired ByVal argument alignment.
1036static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1037 if (MaxAlign == 16)
1038 return;
1039 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1040 if (VTy->getBitWidth() == 128)
1041 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001042 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1043 unsigned EltAlign = 0;
1044 getMaxByValAlign(ATy->getElementType(), EltAlign);
1045 if (EltAlign > MaxAlign)
1046 MaxAlign = EltAlign;
1047 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1048 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1049 unsigned EltAlign = 0;
1050 getMaxByValAlign(STy->getElementType(i), EltAlign);
1051 if (EltAlign > MaxAlign)
1052 MaxAlign = EltAlign;
1053 if (MaxAlign == 16)
1054 break;
1055 }
1056 }
1057 return;
1058}
1059
1060/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1061/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001062/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1063/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001064unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001065 if (Subtarget->is64Bit()) {
1066 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001067 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001068 if (TyAlign > 8)
1069 return TyAlign;
1070 return 8;
1071 }
1072
Evan Cheng29286502008-01-23 23:17:41 +00001073 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001074 if (Subtarget->hasSSE1())
1075 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001076 return Align;
1077}
Chris Lattner2b02a442007-02-25 08:29:00 +00001078
Evan Chengf0df0312008-05-15 08:39:06 +00001079/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001080/// and store operations as a result of memset, memcpy, and memmove
1081/// lowering. If DstAlign is zero that means it's safe to destination
1082/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1083/// means there isn't a need to check it against alignment requirement,
1084/// probably because the source does not need to be loaded. If
1085/// 'NonScalarIntSafe' is true, that means it's safe to return a
1086/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1087/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1088/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001089/// It returns EVT::Other if the type should be determined using generic
1090/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001091EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001092X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1093 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001094 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001095 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001096 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001097 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1098 // linux. This is because the stack realignment code can't handle certain
1099 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001100 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001101 if (NonScalarIntSafe &&
1102 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001103 if (Size >= 16 &&
1104 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001105 ((DstAlign == 0 || DstAlign >= 16) &&
1106 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001107 Subtarget->getStackAlignment() >= 16) {
1108 if (Subtarget->hasSSE2())
1109 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001110 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001111 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001112 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001113 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001114 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001115 Subtarget->hasSSE2()) {
1116 // Do not use f64 to lower memcpy if source is string constant. It's
1117 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001118 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001119 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001120 }
Evan Chengf0df0312008-05-15 08:39:06 +00001121 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001122 return MVT::i64;
1123 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001124}
1125
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001126/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1127/// current function. The returned value is a member of the
1128/// MachineJumpTableInfo::JTEntryKind enum.
1129unsigned X86TargetLowering::getJumpTableEncoding() const {
1130 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1131 // symbol.
1132 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1133 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001134 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001135
1136 // Otherwise, use the normal jump table encoding heuristics.
1137 return TargetLowering::getJumpTableEncoding();
1138}
1139
Chris Lattner589c6f62010-01-26 06:28:43 +00001140/// getPICBaseSymbol - Return the X86-32 PIC base.
1141MCSymbol *
1142X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1143 MCContext &Ctx) const {
1144 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001145 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1146 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001147}
1148
1149
Chris Lattnerc64daab2010-01-26 05:02:42 +00001150const MCExpr *
1151X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1152 const MachineBasicBlock *MBB,
1153 unsigned uid,MCContext &Ctx) const{
1154 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1155 Subtarget->isPICStyleGOT());
1156 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1157 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001158 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1159 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001160}
1161
Evan Chengcc415862007-11-09 01:32:10 +00001162/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1163/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001164SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001165 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001166 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001167 // This doesn't have DebugLoc associated with it, but is not really the
1168 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001169 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001170 return Table;
1171}
1172
Chris Lattner589c6f62010-01-26 06:28:43 +00001173/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1174/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1175/// MCExpr.
1176const MCExpr *X86TargetLowering::
1177getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1178 MCContext &Ctx) const {
1179 // X86-64 uses RIP relative addressing based on the jump table label.
1180 if (Subtarget->isPICStyleRIPRel())
1181 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1182
1183 // Otherwise, the reference is relative to the PIC base.
1184 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1185}
1186
Bill Wendlingb4202b82009-07-01 18:50:55 +00001187/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001188unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001189 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001190}
1191
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001192bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1193 unsigned &Offset) const {
1194 if (!Subtarget->isTargetLinux())
1195 return false;
1196
1197 if (Subtarget->is64Bit()) {
1198 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1199 Offset = 0x28;
1200 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1201 AddressSpace = 256;
1202 else
1203 AddressSpace = 257;
1204 } else {
1205 // %gs:0x14 on i386
1206 Offset = 0x14;
1207 AddressSpace = 256;
1208 }
1209 return true;
1210}
1211
1212
Chris Lattner2b02a442007-02-25 08:29:00 +00001213//===----------------------------------------------------------------------===//
1214// Return Value Calling Convention Implementation
1215//===----------------------------------------------------------------------===//
1216
Chris Lattner59ed56b2007-02-28 04:55:35 +00001217#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001218
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001219bool
1220X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf423a692010-07-07 18:32:53 +00001221 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001222 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001223 SmallVector<CCValAssign, 16> RVLocs;
1224 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001225 RVLocs, Context);
Dan Gohmanf423a692010-07-07 18:32:53 +00001226 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001227}
1228
Dan Gohman98ca4f22009-08-05 01:29:28 +00001229SDValue
1230X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001231 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001232 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001233 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001234 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001235 MachineFunction &MF = DAG.getMachineFunction();
1236 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001237
Chris Lattner9774c912007-02-27 05:28:59 +00001238 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001239 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1240 RVLocs, *DAG.getContext());
1241 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001242
Evan Chengdcea1632010-02-04 02:40:39 +00001243 // Add the regs to the liveout set for the function.
1244 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1245 for (unsigned i = 0; i != RVLocs.size(); ++i)
1246 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1247 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001248
Dan Gohman475871a2008-07-27 21:46:04 +00001249 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001250
Dan Gohman475871a2008-07-27 21:46:04 +00001251 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001252 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1253 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001254 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1255 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001256
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001257 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001258 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1259 CCValAssign &VA = RVLocs[i];
1260 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001261 SDValue ValToCopy = OutVals[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00001262
Chris Lattner447ff682008-03-11 03:23:40 +00001263 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1264 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001265 if (VA.getLocReg() == X86::ST0 ||
1266 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001267 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1268 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001269 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001270 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001271 RetOps.push_back(ValToCopy);
1272 // Don't emit a copytoreg.
1273 continue;
1274 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001275
Evan Cheng242b38b2009-02-23 09:03:22 +00001276 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1277 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001278 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001279 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001280 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001281 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001282 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001283 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001284 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001285 }
1286
Dale Johannesendd64c412009-02-04 00:33:20 +00001287 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001288 Flag = Chain.getValue(1);
1289 }
Dan Gohman61a92132008-04-21 23:59:07 +00001290
1291 // The x86-64 ABI for returning structs by value requires that we copy
1292 // the sret argument into %rax for the return. We saved the argument into
1293 // a virtual register in the entry block, so now we copy the value out
1294 // and into %rax.
1295 if (Subtarget->is64Bit() &&
1296 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1297 MachineFunction &MF = DAG.getMachineFunction();
1298 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1299 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001300 assert(Reg &&
1301 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001302 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001303
Dale Johannesendd64c412009-02-04 00:33:20 +00001304 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001305 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001306
1307 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001308 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001309 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001310
Chris Lattner447ff682008-03-11 03:23:40 +00001311 RetOps[0] = Chain; // Update chain.
1312
1313 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001314 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001315 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001316
1317 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001318 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001319}
1320
Dan Gohman98ca4f22009-08-05 01:29:28 +00001321/// LowerCallResult - Lower the result values of a call into the
1322/// appropriate copies out of appropriate physical registers.
1323///
1324SDValue
1325X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001326 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001327 const SmallVectorImpl<ISD::InputArg> &Ins,
1328 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001329 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001330
Chris Lattnere32bbf62007-02-28 07:09:55 +00001331 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001332 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001333 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001334 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001335 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001336 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001337
Chris Lattner3085e152007-02-25 08:59:22 +00001338 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001339 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001340 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001341 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001342
Torok Edwin3f142c32009-02-01 18:15:56 +00001343 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001344 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001345 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001346 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001347 }
1348
Chris Lattner8e6da152008-03-10 21:08:41 +00001349 // If this is a call to a function that returns an fp value on the floating
1350 // point stack, but where we prefer to use the value in xmm registers, copy
1351 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001352 if ((VA.getLocReg() == X86::ST0 ||
1353 VA.getLocReg() == X86::ST1) &&
1354 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001355 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001356 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001357
Evan Cheng79fb3b42009-02-20 20:43:02 +00001358 SDValue Val;
1359 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001360 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1361 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1362 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001363 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001364 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001365 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1366 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001367 } else {
1368 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001369 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001370 Val = Chain.getValue(0);
1371 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001372 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1373 } else {
1374 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1375 CopyVT, InFlag).getValue(1);
1376 Val = Chain.getValue(0);
1377 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001378 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001379
Dan Gohman37eed792009-02-04 17:28:58 +00001380 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001381 // Round the F80 the right size, which also moves to the appropriate xmm
1382 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001383 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001384 // This truncation won't change the value.
1385 DAG.getIntPtrConstant(1));
1386 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001387
Dan Gohman98ca4f22009-08-05 01:29:28 +00001388 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001389 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001390
Dan Gohman98ca4f22009-08-05 01:29:28 +00001391 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001392}
1393
1394
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001395//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001396// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001397//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001398// StdCall calling convention seems to be standard for many Windows' API
1399// routines and around. It differs from C calling convention just a little:
1400// callee should clean up the stack, not caller. Symbols should be also
1401// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001402// For info on fast calling convention see Fast Calling Convention (tail call)
1403// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001404
Dan Gohman98ca4f22009-08-05 01:29:28 +00001405/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001406/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001407static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1408 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001409 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001410
Dan Gohman98ca4f22009-08-05 01:29:28 +00001411 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001412}
1413
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001414/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001415/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001416static bool
1417ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1418 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001419 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001420
Dan Gohman98ca4f22009-08-05 01:29:28 +00001421 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001422}
1423
Dan Gohman095cc292008-09-13 01:54:27 +00001424/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1425/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001426CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001427 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001428 if (CC == CallingConv::GHC)
1429 return CC_X86_64_GHC;
1430 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001431 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001432 else
1433 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001434 }
1435
Gordon Henriksen86737662008-01-05 16:56:59 +00001436 if (CC == CallingConv::X86_FastCall)
1437 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001438 else if (CC == CallingConv::X86_ThisCall)
1439 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001440 else if (CC == CallingConv::Fast)
1441 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001442 else if (CC == CallingConv::GHC)
1443 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001444 else
1445 return CC_X86_32_C;
1446}
1447
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001448/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1449/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001450/// the specific parameter attribute. The copy will be passed as a byval
1451/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001452static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001453CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001454 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1455 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001456 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001457 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001458 /*isVolatile*/false, /*AlwaysInline=*/true,
1459 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001460}
1461
Chris Lattner29689432010-03-11 00:22:57 +00001462/// IsTailCallConvention - Return true if the calling convention is one that
1463/// supports tail call optimization.
1464static bool IsTailCallConvention(CallingConv::ID CC) {
1465 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1466}
1467
Evan Cheng0c439eb2010-01-27 00:07:07 +00001468/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1469/// a tailcall target by changing its ABI.
1470static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001471 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001472}
1473
Dan Gohman98ca4f22009-08-05 01:29:28 +00001474SDValue
1475X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001476 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001477 const SmallVectorImpl<ISD::InputArg> &Ins,
1478 DebugLoc dl, SelectionDAG &DAG,
1479 const CCValAssign &VA,
1480 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001481 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001482 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001483 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001484 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001485 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001486 EVT ValVT;
1487
1488 // If value is passed by pointer we have address passed instead of the value
1489 // itself.
1490 if (VA.getLocInfo() == CCValAssign::Indirect)
1491 ValVT = VA.getLocVT();
1492 else
1493 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001494
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001495 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001496 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001497 // In case of tail call optimization mark all arguments mutable. Since they
1498 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001499 if (Flags.isByVal()) {
1500 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001501 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001502 return DAG.getFrameIndex(FI, getPointerTy());
1503 } else {
1504 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001505 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001506 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1507 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001508 PseudoSourceValue::getFixedStack(FI), 0,
1509 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001510 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001511}
1512
Dan Gohman475871a2008-07-27 21:46:04 +00001513SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001514X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001515 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001516 bool isVarArg,
1517 const SmallVectorImpl<ISD::InputArg> &Ins,
1518 DebugLoc dl,
1519 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001520 SmallVectorImpl<SDValue> &InVals)
1521 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001522 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001523 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001524
Gordon Henriksen86737662008-01-05 16:56:59 +00001525 const Function* Fn = MF.getFunction();
1526 if (Fn->hasExternalLinkage() &&
1527 Subtarget->isTargetCygMing() &&
1528 Fn->getName() == "main")
1529 FuncInfo->setForceFramePointer(true);
1530
Evan Cheng1bc78042006-04-26 01:20:17 +00001531 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001532 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001533 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001534
Chris Lattner29689432010-03-11 00:22:57 +00001535 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1536 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001537
Chris Lattner638402b2007-02-28 07:00:42 +00001538 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001539 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001540 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1541 ArgLocs, *DAG.getContext());
1542 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001543
Chris Lattnerf39f7712007-02-28 05:46:49 +00001544 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001545 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001546 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1547 CCValAssign &VA = ArgLocs[i];
1548 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1549 // places.
1550 assert(VA.getValNo() != LastVal &&
1551 "Don't support value assigned to multiple locs yet");
1552 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001553
Chris Lattnerf39f7712007-02-28 05:46:49 +00001554 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001555 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001556 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001557 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001558 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001559 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001560 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001561 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001562 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001564 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001565 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001566 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001567 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1568 RC = X86::VR64RegisterClass;
1569 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001570 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001571
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001572 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001573 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001574
Chris Lattnerf39f7712007-02-28 05:46:49 +00001575 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1576 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1577 // right size.
1578 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001579 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001580 DAG.getValueType(VA.getValVT()));
1581 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001582 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001583 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001584 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001585 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001586
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001587 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001588 // Handle MMX values passed in XMM regs.
1589 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001590 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1591 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001592 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1593 } else
1594 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001595 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001596 } else {
1597 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001598 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001599 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001600
1601 // If value is passed via pointer - do a load.
1602 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001603 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1604 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001605
Dan Gohman98ca4f22009-08-05 01:29:28 +00001606 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001607 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001608
Dan Gohman61a92132008-04-21 23:59:07 +00001609 // The x86-64 ABI for returning structs by value requires that we copy
1610 // the sret argument into %rax for the return. Save the argument into
1611 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001612 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001613 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1614 unsigned Reg = FuncInfo->getSRetReturnReg();
1615 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001616 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001617 FuncInfo->setSRetReturnReg(Reg);
1618 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001619 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001620 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001621 }
1622
Chris Lattnerf39f7712007-02-28 05:46:49 +00001623 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001624 // Align stack specially for tail calls.
1625 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001626 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001627
Evan Cheng1bc78042006-04-26 01:20:17 +00001628 // If the function takes variable number of arguments, make a frame index for
1629 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001630 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001631 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1632 CallConv != CallingConv::X86_ThisCall)) {
Evan Chenged2ae132010-07-03 00:40:23 +00001633 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001634 }
1635 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001636 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1637
1638 // FIXME: We should really autogenerate these arrays
1639 static const unsigned GPR64ArgRegsWin64[] = {
1640 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001641 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001642 static const unsigned XMMArgRegsWin64[] = {
1643 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1644 };
1645 static const unsigned GPR64ArgRegs64Bit[] = {
1646 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1647 };
1648 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001649 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1650 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1651 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001652 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1653
1654 if (IsWin64) {
1655 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1656 GPR64ArgRegs = GPR64ArgRegsWin64;
1657 XMMArgRegs = XMMArgRegsWin64;
1658 } else {
1659 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1660 GPR64ArgRegs = GPR64ArgRegs64Bit;
1661 XMMArgRegs = XMMArgRegs64Bit;
1662 }
1663 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1664 TotalNumIntRegs);
1665 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1666 TotalNumXMMRegs);
1667
Devang Patel578efa92009-06-05 21:57:13 +00001668 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001669 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001670 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001671 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001672 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001673 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001674 // Kernel mode asks for SSE to be disabled, so don't push them
1675 // on the stack.
1676 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001677
Gordon Henriksen86737662008-01-05 16:56:59 +00001678 // For X86-64, if there are vararg parameters that are passed via
1679 // registers, then we must store them to their spots on the stack so they
1680 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001681 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1682 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1683 FuncInfo->setRegSaveFrameIndex(
1684 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1685 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001686
Gordon Henriksen86737662008-01-05 16:56:59 +00001687 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001688 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001689 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1690 getPointerTy());
1691 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001692 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001693 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1694 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001695 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1696 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001697 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001698 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001699 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001700 PseudoSourceValue::getFixedStack(
1701 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001702 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001703 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001704 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001705 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001706
Dan Gohmanface41a2009-08-16 21:24:25 +00001707 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1708 // Now store the XMM (fp + vector) parameter registers.
1709 SmallVector<SDValue, 11> SaveXMMOps;
1710 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001711
Dan Gohmanface41a2009-08-16 21:24:25 +00001712 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1713 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1714 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001715
Dan Gohman1e93df62010-04-17 14:41:14 +00001716 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1717 FuncInfo->getRegSaveFrameIndex()));
1718 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1719 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001720
Dan Gohmanface41a2009-08-16 21:24:25 +00001721 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1722 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1723 X86::VR128RegisterClass);
1724 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1725 SaveXMMOps.push_back(Val);
1726 }
1727 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1728 MVT::Other,
1729 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001730 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001731
1732 if (!MemOps.empty())
1733 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1734 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001735 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001736 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001737
Gordon Henriksen86737662008-01-05 16:56:59 +00001738 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001739 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001740 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001741 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001742 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001743 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001744 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001745 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001746 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001747
Gordon Henriksen86737662008-01-05 16:56:59 +00001748 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001749 // RegSaveFrameIndex is X86-64 only.
1750 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001751 if (CallConv == CallingConv::X86_FastCall ||
1752 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001753 // fastcc functions can't have varargs.
1754 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001755 }
Evan Cheng25caf632006-05-23 21:06:34 +00001756
Dan Gohman98ca4f22009-08-05 01:29:28 +00001757 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001758}
1759
Dan Gohman475871a2008-07-27 21:46:04 +00001760SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001761X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1762 SDValue StackPtr, SDValue Arg,
1763 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001764 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001765 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001766 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001767 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001768 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001769 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001770 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001771 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001772 }
Dale Johannesenace16102009-02-03 19:33:06 +00001773 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001774 PseudoSourceValue::getStack(), LocMemOffset,
1775 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001776}
1777
Bill Wendling64e87322009-01-16 19:25:27 +00001778/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001779/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001780SDValue
1781X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001782 SDValue &OutRetAddr, SDValue Chain,
1783 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001784 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001785 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001786 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001787 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001788
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001789 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001790 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001791 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001792}
1793
1794/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1795/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001796static SDValue
1797EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001798 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001799 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001800 // Store the return address to the appropriate stack slot.
1801 if (!FPDiff) return Chain;
1802 // Calculate the new stack slot for the return address.
1803 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001804 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001805 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001806 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001807 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001808 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001809 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1810 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001811 return Chain;
1812}
1813
Dan Gohman98ca4f22009-08-05 01:29:28 +00001814SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001815X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001816 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001817 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001818 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001819 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001820 const SmallVectorImpl<ISD::InputArg> &Ins,
1821 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001822 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001823 MachineFunction &MF = DAG.getMachineFunction();
1824 bool Is64Bit = Subtarget->is64Bit();
1825 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001826 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001827
Evan Cheng5f941932010-02-05 02:21:12 +00001828 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001829 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001830 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1831 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001832 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001833
1834 // Sibcalls are automatically detected tailcalls which do not require
1835 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001836 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001837 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001838
1839 if (isTailCall)
1840 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001841 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001842
Chris Lattner29689432010-03-11 00:22:57 +00001843 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1844 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001845
Chris Lattner638402b2007-02-28 07:00:42 +00001846 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001847 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001848 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1849 ArgLocs, *DAG.getContext());
1850 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001851
Chris Lattner423c5f42007-02-28 05:31:48 +00001852 // Get a count of how many bytes are to be pushed on the stack.
1853 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001854 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001855 // This is a sibcall. The memory operands are available in caller's
1856 // own caller's stack.
1857 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001858 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001859 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001860
Gordon Henriksen86737662008-01-05 16:56:59 +00001861 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001862 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001863 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001864 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001865 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1866 FPDiff = NumBytesCallerPushed - NumBytes;
1867
1868 // Set the delta of movement of the returnaddr stackslot.
1869 // But only set if delta is greater than previous delta.
1870 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1871 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1872 }
1873
Evan Chengf22f9b32010-02-06 03:28:46 +00001874 if (!IsSibcall)
1875 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001876
Dan Gohman475871a2008-07-27 21:46:04 +00001877 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001878 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001879 if (isTailCall && FPDiff)
1880 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1881 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001882
Dan Gohman475871a2008-07-27 21:46:04 +00001883 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1884 SmallVector<SDValue, 8> MemOpChains;
1885 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001886
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001887 // Walk the register/memloc assignments, inserting copies/loads. In the case
1888 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001889 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1890 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001891 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001892 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001893 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001894 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001895
Chris Lattner423c5f42007-02-28 05:31:48 +00001896 // Promote the value if needed.
1897 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001898 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001899 case CCValAssign::Full: break;
1900 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001901 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001902 break;
1903 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001904 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001905 break;
1906 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001907 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1908 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001909 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1910 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1911 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001912 } else
1913 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1914 break;
1915 case CCValAssign::BCvt:
1916 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001917 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001918 case CCValAssign::Indirect: {
1919 // Store the argument.
1920 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001921 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001922 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001923 PseudoSourceValue::getFixedStack(FI), 0,
1924 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001925 Arg = SpillSlot;
1926 break;
1927 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001928 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001929
Chris Lattner423c5f42007-02-28 05:31:48 +00001930 if (VA.isRegLoc()) {
1931 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001932 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001933 assert(VA.isMemLoc());
1934 if (StackPtr.getNode() == 0)
1935 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1936 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1937 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001938 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001939 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001940
Evan Cheng32fe1032006-05-25 00:59:30 +00001941 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001942 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001943 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001944
Evan Cheng347d5f72006-04-28 21:29:37 +00001945 // Build a sequence of copy-to-reg nodes chained together with token chain
1946 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001947 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001948 // Tail call byval lowering might overwrite argument registers so in case of
1949 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001950 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001951 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001952 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001953 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001954 InFlag = Chain.getValue(1);
1955 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001956
Chris Lattner88e1fd52009-07-09 04:24:46 +00001957 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001958 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1959 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001960 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001961 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1962 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001963 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001964 InFlag);
1965 InFlag = Chain.getValue(1);
1966 } else {
1967 // If we are tail calling and generating PIC/GOT style code load the
1968 // address of the callee into ECX. The value in ecx is used as target of
1969 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1970 // for tail calls on PIC/GOT architectures. Normally we would just put the
1971 // address of GOT into ebx and then call target@PLT. But for tail calls
1972 // ebx would be restored (since ebx is callee saved) before jumping to the
1973 // target@PLT.
1974
1975 // Note: The actual moving to ECX is done further down.
1976 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1977 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1978 !G->getGlobal()->hasProtectedVisibility())
1979 Callee = LowerGlobalAddress(Callee, DAG);
1980 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001981 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001982 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001983 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001984
Gordon Henriksen86737662008-01-05 16:56:59 +00001985 if (Is64Bit && isVarArg) {
1986 // From AMD64 ABI document:
1987 // For calls that may call functions that use varargs or stdargs
1988 // (prototype-less calls or calls to functions containing ellipsis (...) in
1989 // the declaration) %al is used as hidden argument to specify the number
1990 // of SSE registers used. The contents of %al do not need to match exactly
1991 // the number of registers, but must be an ubound on the number of SSE
1992 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001993
1994 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001995 // Count the number of XMM registers allocated.
1996 static const unsigned XMMArgRegs[] = {
1997 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1998 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1999 };
2000 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002001 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002002 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002003
Dale Johannesendd64c412009-02-04 00:33:20 +00002004 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002005 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002006 InFlag = Chain.getValue(1);
2007 }
2008
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002009
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002010 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002011 if (isTailCall) {
2012 // Force all the incoming stack arguments to be loaded from the stack
2013 // before any new outgoing arguments are stored to the stack, because the
2014 // outgoing stack slots may alias the incoming argument stack slots, and
2015 // the alias isn't otherwise explicit. This is slightly more conservative
2016 // than necessary, because it means that each store effectively depends
2017 // on every argument instead of just those arguments it would clobber.
2018 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2019
Dan Gohman475871a2008-07-27 21:46:04 +00002020 SmallVector<SDValue, 8> MemOpChains2;
2021 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002022 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002023 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002024 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002025 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002026 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2027 CCValAssign &VA = ArgLocs[i];
2028 if (VA.isRegLoc())
2029 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002030 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002031 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002032 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002033 // Create frame index.
2034 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002035 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002036 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002037 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002038
Duncan Sands276dcbd2008-03-21 09:14:45 +00002039 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002040 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002041 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002042 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002043 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002044 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002045 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002046
Dan Gohman98ca4f22009-08-05 01:29:28 +00002047 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2048 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002049 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002050 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002051 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002052 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002053 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002054 PseudoSourceValue::getFixedStack(FI), 0,
2055 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002056 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002057 }
2058 }
2059
2060 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002061 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002062 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002063
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002064 // Copy arguments to their registers.
2065 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002066 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002067 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002068 InFlag = Chain.getValue(1);
2069 }
Dan Gohman475871a2008-07-27 21:46:04 +00002070 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002071
Gordon Henriksen86737662008-01-05 16:56:59 +00002072 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002073 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002074 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002075 }
2076
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002077 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2078 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2079 // In the 64-bit large code model, we have to make all calls
2080 // through a register, since the call instruction's 32-bit
2081 // pc-relative offset may not be large enough to hold the whole
2082 // address.
2083 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002084 // If the callee is a GlobalAddress node (quite common, every direct call
2085 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2086 // it.
2087
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002088 // We should use extra load for direct calls to dllimported functions in
2089 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002090 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002091 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002092 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002093
Chris Lattner48a7d022009-07-09 05:02:21 +00002094 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2095 // external symbols most go through the PLT in PIC mode. If the symbol
2096 // has hidden or protected visibility, or if it is static or local, then
2097 // we don't need to use the PLT - we can directly call it.
2098 if (Subtarget->isTargetELF() &&
2099 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002100 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002101 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002102 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002103 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2104 Subtarget->getDarwinVers() < 9) {
2105 // PC-relative references to external symbols should go through $stub,
2106 // unless we're building with the leopard linker or later, which
2107 // automatically synthesizes these stubs.
2108 OpFlags = X86II::MO_DARWIN_STUB;
2109 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002110
Devang Patel0d881da2010-07-06 22:08:15 +00002111 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002112 G->getOffset(), OpFlags);
2113 }
Bill Wendling056292f2008-09-16 21:48:12 +00002114 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002115 unsigned char OpFlags = 0;
2116
2117 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2118 // symbols should go through the PLT.
2119 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002120 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002121 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002122 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002123 Subtarget->getDarwinVers() < 9) {
2124 // PC-relative references to external symbols should go through $stub,
2125 // unless we're building with the leopard linker or later, which
2126 // automatically synthesizes these stubs.
2127 OpFlags = X86II::MO_DARWIN_STUB;
2128 }
Eric Christopherfd179292009-08-27 18:07:15 +00002129
Chris Lattner48a7d022009-07-09 05:02:21 +00002130 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2131 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002132 }
2133
Chris Lattnerd96d0722007-02-25 06:40:16 +00002134 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002135 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002136 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002137
Evan Chengf22f9b32010-02-06 03:28:46 +00002138 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002139 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2140 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002141 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002142 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002143
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002144 Ops.push_back(Chain);
2145 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002146
Dan Gohman98ca4f22009-08-05 01:29:28 +00002147 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002148 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002149
Gordon Henriksen86737662008-01-05 16:56:59 +00002150 // Add argument registers to the end of the list so that they are known live
2151 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002152 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2153 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2154 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002155
Evan Cheng586ccac2008-03-18 23:36:35 +00002156 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002157 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002158 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2159
2160 // Add an implicit use of AL for x86 vararg functions.
2161 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002162 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002163
Gabor Greifba36cb52008-08-28 21:40:38 +00002164 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002165 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002166
Dan Gohman98ca4f22009-08-05 01:29:28 +00002167 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002168 // We used to do:
2169 //// If this is the first return lowered for this function, add the regs
2170 //// to the liveout set for the function.
2171 // This isn't right, although it's probably harmless on x86; liveouts
2172 // should be computed from returns not tail calls. Consider a void
2173 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002174 return DAG.getNode(X86ISD::TC_RETURN, dl,
2175 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002176 }
2177
Dale Johannesenace16102009-02-03 19:33:06 +00002178 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002179 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002180
Chris Lattner2d297092006-05-23 18:50:38 +00002181 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002182 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002183 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002184 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002185 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002186 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002187 // pops the hidden struct pointer, so we have to push it back.
2188 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002189 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002190 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002191 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002192
Gordon Henriksenae636f82008-01-03 16:47:34 +00002193 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002194 if (!IsSibcall) {
2195 Chain = DAG.getCALLSEQ_END(Chain,
2196 DAG.getIntPtrConstant(NumBytes, true),
2197 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2198 true),
2199 InFlag);
2200 InFlag = Chain.getValue(1);
2201 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002202
Chris Lattner3085e152007-02-25 08:59:22 +00002203 // Handle result values, copying them out of physregs into vregs that we
2204 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002205 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2206 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002207}
2208
Evan Cheng25ab6902006-09-08 06:48:29 +00002209
2210//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002211// Fast Calling Convention (tail call) implementation
2212//===----------------------------------------------------------------------===//
2213
2214// Like std call, callee cleans arguments, convention except that ECX is
2215// reserved for storing the tail called function address. Only 2 registers are
2216// free for argument passing (inreg). Tail call optimization is performed
2217// provided:
2218// * tailcallopt is enabled
2219// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002220// On X86_64 architecture with GOT-style position independent code only local
2221// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002222// To keep the stack aligned according to platform abi the function
2223// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2224// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002225// If a tail called function callee has more arguments than the caller the
2226// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002227// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002228// original REtADDR, but before the saved framepointer or the spilled registers
2229// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2230// stack layout:
2231// arg1
2232// arg2
2233// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002234// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002235// move area ]
2236// (possible EBP)
2237// ESI
2238// EDI
2239// local1 ..
2240
2241/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2242/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002243unsigned
2244X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2245 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002246 MachineFunction &MF = DAG.getMachineFunction();
2247 const TargetMachine &TM = MF.getTarget();
2248 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2249 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002250 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002251 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002252 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002253 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2254 // Number smaller than 12 so just add the difference.
2255 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2256 } else {
2257 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002258 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002259 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002260 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002261 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002262}
2263
Evan Cheng5f941932010-02-05 02:21:12 +00002264/// MatchingStackOffset - Return true if the given stack call argument is
2265/// already available in the same position (relatively) of the caller's
2266/// incoming argument stack.
2267static
2268bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2269 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2270 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002271 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2272 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002273 if (Arg.getOpcode() == ISD::CopyFromReg) {
2274 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2275 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2276 return false;
2277 MachineInstr *Def = MRI->getVRegDef(VR);
2278 if (!Def)
2279 return false;
2280 if (!Flags.isByVal()) {
2281 if (!TII->isLoadFromStackSlot(Def, FI))
2282 return false;
2283 } else {
2284 unsigned Opcode = Def->getOpcode();
2285 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2286 Def->getOperand(1).isFI()) {
2287 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002288 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002289 } else
2290 return false;
2291 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002292 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2293 if (Flags.isByVal())
2294 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002295 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002296 // define @foo(%struct.X* %A) {
2297 // tail call @bar(%struct.X* byval %A)
2298 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002299 return false;
2300 SDValue Ptr = Ld->getBasePtr();
2301 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2302 if (!FINode)
2303 return false;
2304 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002305 } else
2306 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002307
Evan Cheng4cae1332010-03-05 08:38:04 +00002308 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002309 if (!MFI->isFixedObjectIndex(FI))
2310 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002311 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002312}
2313
Dan Gohman98ca4f22009-08-05 01:29:28 +00002314/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2315/// for tail call optimization. Targets which want to do tail call
2316/// optimization should implement this function.
2317bool
2318X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002319 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002320 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002321 bool isCalleeStructRet,
2322 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002323 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002324 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002325 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002326 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002327 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002328 CalleeCC != CallingConv::C)
2329 return false;
2330
Evan Cheng7096ae42010-01-29 06:45:59 +00002331 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002332 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002333 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002334 CallingConv::ID CallerCC = CallerF->getCallingConv();
2335 bool CCMatch = CallerCC == CalleeCC;
2336
Dan Gohman1797ed52010-02-08 20:27:50 +00002337 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002338 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002339 return true;
2340 return false;
2341 }
2342
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002343 // Look for obvious safe cases to perform tail call optimization that do not
2344 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002345
Evan Cheng2c12cb42010-03-26 16:26:03 +00002346 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2347 // emit a special epilogue.
2348 if (RegInfo->needsStackRealignment(MF))
2349 return false;
2350
Evan Cheng3c262ee2010-03-26 02:13:13 +00002351 // Do not sibcall optimize vararg calls unless the call site is not passing any
2352 // arguments.
2353 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002354 return false;
2355
Evan Chenga375d472010-03-15 18:54:48 +00002356 // Also avoid sibcall optimization if either caller or callee uses struct
2357 // return semantics.
2358 if (isCalleeStructRet || isCallerStructRet)
2359 return false;
2360
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002361 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2362 // Therefore if it's not used by the call it is not safe to optimize this into
2363 // a sibcall.
2364 bool Unused = false;
2365 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2366 if (!Ins[i].Used) {
2367 Unused = true;
2368 break;
2369 }
2370 }
2371 if (Unused) {
2372 SmallVector<CCValAssign, 16> RVLocs;
2373 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2374 RVLocs, *DAG.getContext());
2375 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002376 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002377 CCValAssign &VA = RVLocs[i];
2378 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2379 return false;
2380 }
2381 }
2382
Evan Cheng13617962010-04-30 01:12:32 +00002383 // If the calling conventions do not match, then we'd better make sure the
2384 // results are returned in the same way as what the caller expects.
2385 if (!CCMatch) {
2386 SmallVector<CCValAssign, 16> RVLocs1;
2387 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2388 RVLocs1, *DAG.getContext());
2389 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2390
2391 SmallVector<CCValAssign, 16> RVLocs2;
2392 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2393 RVLocs2, *DAG.getContext());
2394 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2395
2396 if (RVLocs1.size() != RVLocs2.size())
2397 return false;
2398 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2399 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2400 return false;
2401 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2402 return false;
2403 if (RVLocs1[i].isRegLoc()) {
2404 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2405 return false;
2406 } else {
2407 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2408 return false;
2409 }
2410 }
2411 }
2412
Evan Chenga6bff982010-01-30 01:22:00 +00002413 // If the callee takes no arguments then go on to check the results of the
2414 // call.
2415 if (!Outs.empty()) {
2416 // Check if stack adjustment is needed. For now, do not do this if any
2417 // argument is passed on the stack.
2418 SmallVector<CCValAssign, 16> ArgLocs;
2419 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2420 ArgLocs, *DAG.getContext());
2421 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002422 if (CCInfo.getNextStackOffset()) {
2423 MachineFunction &MF = DAG.getMachineFunction();
2424 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2425 return false;
2426 if (Subtarget->isTargetWin64())
2427 // Win64 ABI has additional complications.
2428 return false;
2429
2430 // Check if the arguments are already laid out in the right way as
2431 // the caller's fixed stack objects.
2432 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002433 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2434 const X86InstrInfo *TII =
2435 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002436 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2437 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002438 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002439 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002440 if (VA.getLocInfo() == CCValAssign::Indirect)
2441 return false;
2442 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002443 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2444 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002445 return false;
2446 }
2447 }
2448 }
Evan Cheng9c044672010-05-29 01:35:22 +00002449
2450 // If the tailcall address may be in a register, then make sure it's
2451 // possible to register allocate for it. In 32-bit, the call address can
2452 // only target EAX, EDX, or ECX since the tail call must be scheduled after
2453 // callee-saved registers are restored. In 64-bit, it's RAX, RCX, RDX, RSI,
2454 // RDI, R8, R9, R11.
2455 if (!isa<GlobalAddressSDNode>(Callee) &&
2456 !isa<ExternalSymbolSDNode>(Callee)) {
2457 unsigned Limit = Subtarget->is64Bit() ? 8 : 3;
2458 unsigned NumInRegs = 0;
2459 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2460 CCValAssign &VA = ArgLocs[i];
2461 if (VA.isRegLoc()) {
2462 if (++NumInRegs == Limit)
2463 return false;
2464 }
2465 }
2466 }
Evan Chenga6bff982010-01-30 01:22:00 +00002467 }
Evan Chengb1712452010-01-27 06:25:16 +00002468
Evan Cheng86809cc2010-02-03 03:28:02 +00002469 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002470}
2471
Dan Gohman3df24e62008-09-03 23:12:08 +00002472FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002473X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2474 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002475}
2476
2477
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002478//===----------------------------------------------------------------------===//
2479// Other Lowering Hooks
2480//===----------------------------------------------------------------------===//
2481
2482
Dan Gohmand858e902010-04-17 15:26:15 +00002483SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002484 MachineFunction &MF = DAG.getMachineFunction();
2485 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2486 int ReturnAddrIndex = FuncInfo->getRAIndex();
2487
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002488 if (ReturnAddrIndex == 0) {
2489 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002490 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002491 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002492 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002493 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002494 }
2495
Evan Cheng25ab6902006-09-08 06:48:29 +00002496 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002497}
2498
2499
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002500bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2501 bool hasSymbolicDisplacement) {
2502 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002503 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002504 return false;
2505
2506 // If we don't have a symbolic displacement - we don't have any extra
2507 // restrictions.
2508 if (!hasSymbolicDisplacement)
2509 return true;
2510
2511 // FIXME: Some tweaks might be needed for medium code model.
2512 if (M != CodeModel::Small && M != CodeModel::Kernel)
2513 return false;
2514
2515 // For small code model we assume that latest object is 16MB before end of 31
2516 // bits boundary. We may also accept pretty large negative constants knowing
2517 // that all objects are in the positive half of address space.
2518 if (M == CodeModel::Small && Offset < 16*1024*1024)
2519 return true;
2520
2521 // For kernel code model we know that all object resist in the negative half
2522 // of 32bits address space. We may not accept negative offsets, since they may
2523 // be just off and we may accept pretty large positive ones.
2524 if (M == CodeModel::Kernel && Offset > 0)
2525 return true;
2526
2527 return false;
2528}
2529
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002530/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2531/// specific condition code, returning the condition code and the LHS/RHS of the
2532/// comparison to make.
2533static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2534 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002535 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002536 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2537 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2538 // X > -1 -> X == 0, jump !sign.
2539 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002540 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002541 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2542 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002543 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002544 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002545 // X < 1 -> X <= 0
2546 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002547 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002548 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002549 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002550
Evan Chengd9558e02006-01-06 00:43:03 +00002551 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002552 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002553 case ISD::SETEQ: return X86::COND_E;
2554 case ISD::SETGT: return X86::COND_G;
2555 case ISD::SETGE: return X86::COND_GE;
2556 case ISD::SETLT: return X86::COND_L;
2557 case ISD::SETLE: return X86::COND_LE;
2558 case ISD::SETNE: return X86::COND_NE;
2559 case ISD::SETULT: return X86::COND_B;
2560 case ISD::SETUGT: return X86::COND_A;
2561 case ISD::SETULE: return X86::COND_BE;
2562 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002563 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002564 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002565
Chris Lattner4c78e022008-12-23 23:42:27 +00002566 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002567
Chris Lattner4c78e022008-12-23 23:42:27 +00002568 // If LHS is a foldable load, but RHS is not, flip the condition.
2569 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2570 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2571 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2572 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002573 }
2574
Chris Lattner4c78e022008-12-23 23:42:27 +00002575 switch (SetCCOpcode) {
2576 default: break;
2577 case ISD::SETOLT:
2578 case ISD::SETOLE:
2579 case ISD::SETUGT:
2580 case ISD::SETUGE:
2581 std::swap(LHS, RHS);
2582 break;
2583 }
2584
2585 // On a floating point condition, the flags are set as follows:
2586 // ZF PF CF op
2587 // 0 | 0 | 0 | X > Y
2588 // 0 | 0 | 1 | X < Y
2589 // 1 | 0 | 0 | X == Y
2590 // 1 | 1 | 1 | unordered
2591 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002592 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002593 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002594 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002595 case ISD::SETOLT: // flipped
2596 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002597 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002598 case ISD::SETOLE: // flipped
2599 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002600 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002601 case ISD::SETUGT: // flipped
2602 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002603 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002604 case ISD::SETUGE: // flipped
2605 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002606 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002607 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002608 case ISD::SETNE: return X86::COND_NE;
2609 case ISD::SETUO: return X86::COND_P;
2610 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002611 case ISD::SETOEQ:
2612 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002613 }
Evan Chengd9558e02006-01-06 00:43:03 +00002614}
2615
Evan Cheng4a460802006-01-11 00:33:36 +00002616/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2617/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002618/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002619static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002620 switch (X86CC) {
2621 default:
2622 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002623 case X86::COND_B:
2624 case X86::COND_BE:
2625 case X86::COND_E:
2626 case X86::COND_P:
2627 case X86::COND_A:
2628 case X86::COND_AE:
2629 case X86::COND_NE:
2630 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002631 return true;
2632 }
2633}
2634
Evan Chengeb2f9692009-10-27 19:56:55 +00002635/// isFPImmLegal - Returns true if the target can instruction select the
2636/// specified FP immediate natively. If false, the legalizer will
2637/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002638bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002639 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2640 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2641 return true;
2642 }
2643 return false;
2644}
2645
Nate Begeman9008ca62009-04-27 18:41:29 +00002646/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2647/// the specified range (L, H].
2648static bool isUndefOrInRange(int Val, int Low, int Hi) {
2649 return (Val < 0) || (Val >= Low && Val < Hi);
2650}
2651
2652/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2653/// specified value.
2654static bool isUndefOrEqual(int Val, int CmpVal) {
2655 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002656 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002657 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002658}
2659
Nate Begeman9008ca62009-04-27 18:41:29 +00002660/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2661/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2662/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002663static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002664 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002665 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002666 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002667 return (Mask[0] < 2 && Mask[1] < 2);
2668 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002669}
2670
Nate Begeman9008ca62009-04-27 18:41:29 +00002671bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002672 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002673 N->getMask(M);
2674 return ::isPSHUFDMask(M, N->getValueType(0));
2675}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002676
Nate Begeman9008ca62009-04-27 18:41:29 +00002677/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2678/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002679static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002680 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002681 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002682
Nate Begeman9008ca62009-04-27 18:41:29 +00002683 // Lower quadword copied in order or undef.
2684 for (int i = 0; i != 4; ++i)
2685 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002686 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002687
Evan Cheng506d3df2006-03-29 23:07:14 +00002688 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002689 for (int i = 4; i != 8; ++i)
2690 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002691 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002692
Evan Cheng506d3df2006-03-29 23:07:14 +00002693 return true;
2694}
2695
Nate Begeman9008ca62009-04-27 18:41:29 +00002696bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002697 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002698 N->getMask(M);
2699 return ::isPSHUFHWMask(M, N->getValueType(0));
2700}
Evan Cheng506d3df2006-03-29 23:07:14 +00002701
Nate Begeman9008ca62009-04-27 18:41:29 +00002702/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2703/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002704static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002705 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002706 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002707
Rafael Espindola15684b22009-04-24 12:40:33 +00002708 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002709 for (int i = 4; i != 8; ++i)
2710 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002711 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002712
Rafael Espindola15684b22009-04-24 12:40:33 +00002713 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002714 for (int i = 0; i != 4; ++i)
2715 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002716 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002717
Rafael Espindola15684b22009-04-24 12:40:33 +00002718 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002719}
2720
Nate Begeman9008ca62009-04-27 18:41:29 +00002721bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002722 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002723 N->getMask(M);
2724 return ::isPSHUFLWMask(M, N->getValueType(0));
2725}
2726
Nate Begemana09008b2009-10-19 02:17:23 +00002727/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2728/// is suitable for input to PALIGNR.
2729static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2730 bool hasSSSE3) {
2731 int i, e = VT.getVectorNumElements();
2732
2733 // Do not handle v2i64 / v2f64 shuffles with palignr.
2734 if (e < 4 || !hasSSSE3)
2735 return false;
2736
2737 for (i = 0; i != e; ++i)
2738 if (Mask[i] >= 0)
2739 break;
2740
2741 // All undef, not a palignr.
2742 if (i == e)
2743 return false;
2744
2745 // Determine if it's ok to perform a palignr with only the LHS, since we
2746 // don't have access to the actual shuffle elements to see if RHS is undef.
2747 bool Unary = Mask[i] < (int)e;
2748 bool NeedsUnary = false;
2749
2750 int s = Mask[i] - i;
2751
2752 // Check the rest of the elements to see if they are consecutive.
2753 for (++i; i != e; ++i) {
2754 int m = Mask[i];
2755 if (m < 0)
2756 continue;
2757
2758 Unary = Unary && (m < (int)e);
2759 NeedsUnary = NeedsUnary || (m < s);
2760
2761 if (NeedsUnary && !Unary)
2762 return false;
2763 if (Unary && m != ((s+i) & (e-1)))
2764 return false;
2765 if (!Unary && m != (s+i))
2766 return false;
2767 }
2768 return true;
2769}
2770
2771bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2772 SmallVector<int, 8> M;
2773 N->getMask(M);
2774 return ::isPALIGNRMask(M, N->getValueType(0), true);
2775}
2776
Evan Cheng14aed5e2006-03-24 01:18:28 +00002777/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2778/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002779static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002780 int NumElems = VT.getVectorNumElements();
2781 if (NumElems != 2 && NumElems != 4)
2782 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002783
Nate Begeman9008ca62009-04-27 18:41:29 +00002784 int Half = NumElems / 2;
2785 for (int i = 0; i < Half; ++i)
2786 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002787 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002788 for (int i = Half; i < NumElems; ++i)
2789 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002790 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002791
Evan Cheng14aed5e2006-03-24 01:18:28 +00002792 return true;
2793}
2794
Nate Begeman9008ca62009-04-27 18:41:29 +00002795bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2796 SmallVector<int, 8> M;
2797 N->getMask(M);
2798 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002799}
2800
Evan Cheng213d2cf2007-05-17 18:45:50 +00002801/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002802/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2803/// half elements to come from vector 1 (which would equal the dest.) and
2804/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002805static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002806 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002807
2808 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002809 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002810
Nate Begeman9008ca62009-04-27 18:41:29 +00002811 int Half = NumElems / 2;
2812 for (int i = 0; i < Half; ++i)
2813 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002814 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002815 for (int i = Half; i < NumElems; ++i)
2816 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002817 return false;
2818 return true;
2819}
2820
Nate Begeman9008ca62009-04-27 18:41:29 +00002821static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2822 SmallVector<int, 8> M;
2823 N->getMask(M);
2824 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002825}
2826
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002827/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2828/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002829bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2830 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002831 return false;
2832
Evan Cheng2064a2b2006-03-28 06:50:32 +00002833 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002834 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2835 isUndefOrEqual(N->getMaskElt(1), 7) &&
2836 isUndefOrEqual(N->getMaskElt(2), 2) &&
2837 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002838}
2839
Nate Begeman0b10b912009-11-07 23:17:15 +00002840/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2841/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2842/// <2, 3, 2, 3>
2843bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2844 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2845
2846 if (NumElems != 4)
2847 return false;
2848
2849 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2850 isUndefOrEqual(N->getMaskElt(1), 3) &&
2851 isUndefOrEqual(N->getMaskElt(2), 2) &&
2852 isUndefOrEqual(N->getMaskElt(3), 3);
2853}
2854
Evan Cheng5ced1d82006-04-06 23:23:56 +00002855/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2856/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002857bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2858 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002859
Evan Cheng5ced1d82006-04-06 23:23:56 +00002860 if (NumElems != 2 && NumElems != 4)
2861 return false;
2862
Evan Chengc5cdff22006-04-07 21:53:05 +00002863 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002864 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002865 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002866
Evan Chengc5cdff22006-04-07 21:53:05 +00002867 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002868 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002869 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002870
2871 return true;
2872}
2873
Nate Begeman0b10b912009-11-07 23:17:15 +00002874/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2875/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2876bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002877 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002878
Evan Cheng5ced1d82006-04-06 23:23:56 +00002879 if (NumElems != 2 && NumElems != 4)
2880 return false;
2881
Evan Chengc5cdff22006-04-07 21:53:05 +00002882 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002883 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002884 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002885
Nate Begeman9008ca62009-04-27 18:41:29 +00002886 for (unsigned i = 0; i < NumElems/2; ++i)
2887 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002888 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002889
2890 return true;
2891}
2892
Evan Cheng0038e592006-03-28 00:39:58 +00002893/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2894/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002895static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002896 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002897 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002898 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002899 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002900
Nate Begeman9008ca62009-04-27 18:41:29 +00002901 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2902 int BitI = Mask[i];
2903 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002904 if (!isUndefOrEqual(BitI, j))
2905 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002906 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002907 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002908 return false;
2909 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002910 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002911 return false;
2912 }
Evan Cheng0038e592006-03-28 00:39:58 +00002913 }
Evan Cheng0038e592006-03-28 00:39:58 +00002914 return true;
2915}
2916
Nate Begeman9008ca62009-04-27 18:41:29 +00002917bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2918 SmallVector<int, 8> M;
2919 N->getMask(M);
2920 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002921}
2922
Evan Cheng4fcb9222006-03-28 02:43:26 +00002923/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2924/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002925static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002926 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002927 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002928 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002929 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002930
Nate Begeman9008ca62009-04-27 18:41:29 +00002931 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2932 int BitI = Mask[i];
2933 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002934 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002935 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002936 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002937 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002938 return false;
2939 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002940 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002941 return false;
2942 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002943 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002944 return true;
2945}
2946
Nate Begeman9008ca62009-04-27 18:41:29 +00002947bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2948 SmallVector<int, 8> M;
2949 N->getMask(M);
2950 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002951}
2952
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002953/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2954/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2955/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002956static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002957 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002958 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002959 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002960
Nate Begeman9008ca62009-04-27 18:41:29 +00002961 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2962 int BitI = Mask[i];
2963 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002964 if (!isUndefOrEqual(BitI, j))
2965 return false;
2966 if (!isUndefOrEqual(BitI1, j))
2967 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002968 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002969 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002970}
2971
Nate Begeman9008ca62009-04-27 18:41:29 +00002972bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2973 SmallVector<int, 8> M;
2974 N->getMask(M);
2975 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2976}
2977
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002978/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2979/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2980/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002981static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002982 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002983 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2984 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002985
Nate Begeman9008ca62009-04-27 18:41:29 +00002986 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2987 int BitI = Mask[i];
2988 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002989 if (!isUndefOrEqual(BitI, j))
2990 return false;
2991 if (!isUndefOrEqual(BitI1, j))
2992 return false;
2993 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002994 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002995}
2996
Nate Begeman9008ca62009-04-27 18:41:29 +00002997bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2998 SmallVector<int, 8> M;
2999 N->getMask(M);
3000 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3001}
3002
Evan Cheng017dcc62006-04-21 01:05:10 +00003003/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3004/// specifies a shuffle of elements that is suitable for input to MOVSS,
3005/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003006static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003007 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003008 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003009
3010 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003011
Nate Begeman9008ca62009-04-27 18:41:29 +00003012 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003013 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003014
Nate Begeman9008ca62009-04-27 18:41:29 +00003015 for (int i = 1; i < NumElts; ++i)
3016 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003017 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003018
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003019 return true;
3020}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003021
Nate Begeman9008ca62009-04-27 18:41:29 +00003022bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3023 SmallVector<int, 8> M;
3024 N->getMask(M);
3025 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003026}
3027
Evan Cheng017dcc62006-04-21 01:05:10 +00003028/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3029/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003030/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003031static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003032 bool V2IsSplat = false, bool V2IsUndef = false) {
3033 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003034 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003035 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003036
Nate Begeman9008ca62009-04-27 18:41:29 +00003037 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003038 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003039
Nate Begeman9008ca62009-04-27 18:41:29 +00003040 for (int i = 1; i < NumOps; ++i)
3041 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3042 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3043 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003044 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003045
Evan Cheng39623da2006-04-20 08:58:49 +00003046 return true;
3047}
3048
Nate Begeman9008ca62009-04-27 18:41:29 +00003049static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003050 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003051 SmallVector<int, 8> M;
3052 N->getMask(M);
3053 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003054}
3055
Evan Chengd9539472006-04-14 21:59:03 +00003056/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3057/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003058bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3059 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003060 return false;
3061
3062 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003063 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003064 int Elt = N->getMaskElt(i);
3065 if (Elt >= 0 && Elt != 1)
3066 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003067 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003068
3069 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003070 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003071 int Elt = N->getMaskElt(i);
3072 if (Elt >= 0 && Elt != 3)
3073 return false;
3074 if (Elt == 3)
3075 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003076 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003077 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003078 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003079 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003080}
3081
3082/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3083/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003084bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3085 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003086 return false;
3087
3088 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003089 for (unsigned i = 0; i < 2; ++i)
3090 if (N->getMaskElt(i) > 0)
3091 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003092
3093 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003094 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003095 int Elt = N->getMaskElt(i);
3096 if (Elt >= 0 && Elt != 2)
3097 return false;
3098 if (Elt == 2)
3099 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003100 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003101 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003102 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003103}
3104
Evan Cheng0b457f02008-09-25 20:50:48 +00003105/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3106/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003107bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3108 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003109
Nate Begeman9008ca62009-04-27 18:41:29 +00003110 for (int i = 0; i < e; ++i)
3111 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003112 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003113 for (int i = 0; i < e; ++i)
3114 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003115 return false;
3116 return true;
3117}
3118
Evan Cheng63d33002006-03-22 08:01:21 +00003119/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003120/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003121unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003122 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3123 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3124
Evan Chengb9df0ca2006-03-22 02:53:00 +00003125 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3126 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003127 for (int i = 0; i < NumOperands; ++i) {
3128 int Val = SVOp->getMaskElt(NumOperands-i-1);
3129 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003130 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003131 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003132 if (i != NumOperands - 1)
3133 Mask <<= Shift;
3134 }
Evan Cheng63d33002006-03-22 08:01:21 +00003135 return Mask;
3136}
3137
Evan Cheng506d3df2006-03-29 23:07:14 +00003138/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003139/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003140unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003141 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003142 unsigned Mask = 0;
3143 // 8 nodes, but we only care about the last 4.
3144 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003145 int Val = SVOp->getMaskElt(i);
3146 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003147 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003148 if (i != 4)
3149 Mask <<= 2;
3150 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003151 return Mask;
3152}
3153
3154/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003155/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003156unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003157 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003158 unsigned Mask = 0;
3159 // 8 nodes, but we only care about the first 4.
3160 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003161 int Val = SVOp->getMaskElt(i);
3162 if (Val >= 0)
3163 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003164 if (i != 0)
3165 Mask <<= 2;
3166 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003167 return Mask;
3168}
3169
Nate Begemana09008b2009-10-19 02:17:23 +00003170/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3171/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3172unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3173 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3174 EVT VVT = N->getValueType(0);
3175 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3176 int Val = 0;
3177
3178 unsigned i, e;
3179 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3180 Val = SVOp->getMaskElt(i);
3181 if (Val >= 0)
3182 break;
3183 }
3184 return (Val - i) * EltSize;
3185}
3186
Evan Cheng37b73872009-07-30 08:33:02 +00003187/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3188/// constant +0.0.
3189bool X86::isZeroNode(SDValue Elt) {
3190 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003191 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003192 (isa<ConstantFPSDNode>(Elt) &&
3193 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3194}
3195
Nate Begeman9008ca62009-04-27 18:41:29 +00003196/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3197/// their permute mask.
3198static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3199 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003200 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003201 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003202 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003203
Nate Begeman5a5ca152009-04-29 05:20:52 +00003204 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003205 int idx = SVOp->getMaskElt(i);
3206 if (idx < 0)
3207 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003208 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003209 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003210 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003211 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003212 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003213 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3214 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003215}
3216
Evan Cheng779ccea2007-12-07 21:30:01 +00003217/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3218/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003219static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003220 unsigned NumElems = VT.getVectorNumElements();
3221 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003222 int idx = Mask[i];
3223 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003224 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003225 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003226 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003227 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003228 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003229 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003230}
3231
Evan Cheng533a0aa2006-04-19 20:35:22 +00003232/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3233/// match movhlps. The lower half elements should come from upper half of
3234/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003235/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003236static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3237 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003238 return false;
3239 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003240 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003241 return false;
3242 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003243 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003244 return false;
3245 return true;
3246}
3247
Evan Cheng5ced1d82006-04-06 23:23:56 +00003248/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003249/// is promoted to a vector. It also returns the LoadSDNode by reference if
3250/// required.
3251static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003252 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3253 return false;
3254 N = N->getOperand(0).getNode();
3255 if (!ISD::isNON_EXTLoad(N))
3256 return false;
3257 if (LD)
3258 *LD = cast<LoadSDNode>(N);
3259 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003260}
3261
Evan Cheng533a0aa2006-04-19 20:35:22 +00003262/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3263/// match movlp{s|d}. The lower half elements should come from lower half of
3264/// V1 (and in order), and the upper half elements should come from the upper
3265/// half of V2 (and in order). And since V1 will become the source of the
3266/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003267static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3268 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003269 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003270 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003271 // Is V2 is a vector load, don't do this transformation. We will try to use
3272 // load folding shufps op.
3273 if (ISD::isNON_EXTLoad(V2))
3274 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003275
Nate Begeman5a5ca152009-04-29 05:20:52 +00003276 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003277
Evan Cheng533a0aa2006-04-19 20:35:22 +00003278 if (NumElems != 2 && NumElems != 4)
3279 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003280 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003281 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003282 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003283 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003284 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003285 return false;
3286 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003287}
3288
Evan Cheng39623da2006-04-20 08:58:49 +00003289/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3290/// all the same.
3291static bool isSplatVector(SDNode *N) {
3292 if (N->getOpcode() != ISD::BUILD_VECTOR)
3293 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003294
Dan Gohman475871a2008-07-27 21:46:04 +00003295 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003296 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3297 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003298 return false;
3299 return true;
3300}
3301
Evan Cheng213d2cf2007-05-17 18:45:50 +00003302/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003303/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003304/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003305static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003306 SDValue V1 = N->getOperand(0);
3307 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003308 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3309 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003310 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003311 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003312 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003313 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3314 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003315 if (Opc != ISD::BUILD_VECTOR ||
3316 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003317 return false;
3318 } else if (Idx >= 0) {
3319 unsigned Opc = V1.getOpcode();
3320 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3321 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003322 if (Opc != ISD::BUILD_VECTOR ||
3323 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003324 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003325 }
3326 }
3327 return true;
3328}
3329
3330/// getZeroVector - Returns a vector of specified type with all zero elements.
3331///
Owen Andersone50ed302009-08-10 22:56:29 +00003332static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003333 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003334 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003335
Chris Lattner8a594482007-11-25 00:24:49 +00003336 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3337 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003338 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003339 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003340 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3341 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003342 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003343 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3344 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003345 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003346 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3347 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003348 }
Dale Johannesenace16102009-02-03 19:33:06 +00003349 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003350}
3351
Chris Lattner8a594482007-11-25 00:24:49 +00003352/// getOnesVector - Returns a vector of specified type with all bits set.
3353///
Owen Andersone50ed302009-08-10 22:56:29 +00003354static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003355 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003356
Chris Lattner8a594482007-11-25 00:24:49 +00003357 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3358 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003359 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003360 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003361 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003362 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003363 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003364 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003365 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003366}
3367
3368
Evan Cheng39623da2006-04-20 08:58:49 +00003369/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3370/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003371static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003372 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003373 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003374
Evan Cheng39623da2006-04-20 08:58:49 +00003375 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003376 SmallVector<int, 8> MaskVec;
3377 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003378
Nate Begeman5a5ca152009-04-29 05:20:52 +00003379 for (unsigned i = 0; i != NumElems; ++i) {
3380 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003381 MaskVec[i] = NumElems;
3382 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003383 }
Evan Cheng39623da2006-04-20 08:58:49 +00003384 }
Evan Cheng39623da2006-04-20 08:58:49 +00003385 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003386 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3387 SVOp->getOperand(1), &MaskVec[0]);
3388 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003389}
3390
Evan Cheng017dcc62006-04-21 01:05:10 +00003391/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3392/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003393static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003394 SDValue V2) {
3395 unsigned NumElems = VT.getVectorNumElements();
3396 SmallVector<int, 8> Mask;
3397 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003398 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003399 Mask.push_back(i);
3400 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003401}
3402
Nate Begeman9008ca62009-04-27 18:41:29 +00003403/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003404static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003405 SDValue V2) {
3406 unsigned NumElems = VT.getVectorNumElements();
3407 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003408 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003409 Mask.push_back(i);
3410 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003411 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003412 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003413}
3414
Nate Begeman9008ca62009-04-27 18:41:29 +00003415/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003416static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003417 SDValue V2) {
3418 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003419 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003420 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003421 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003422 Mask.push_back(i + Half);
3423 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003424 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003425 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003426}
3427
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003428/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003429static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003430 bool HasSSE2) {
3431 if (SV->getValueType(0).getVectorNumElements() <= 4)
3432 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003433
Owen Anderson825b72b2009-08-11 20:47:22 +00003434 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003435 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003436 DebugLoc dl = SV->getDebugLoc();
3437 SDValue V1 = SV->getOperand(0);
3438 int NumElems = VT.getVectorNumElements();
3439 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003440
Nate Begeman9008ca62009-04-27 18:41:29 +00003441 // unpack elements to the correct location
3442 while (NumElems > 4) {
3443 if (EltNo < NumElems/2) {
3444 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3445 } else {
3446 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3447 EltNo -= NumElems/2;
3448 }
3449 NumElems >>= 1;
3450 }
Eric Christopherfd179292009-08-27 18:07:15 +00003451
Nate Begeman9008ca62009-04-27 18:41:29 +00003452 // Perform the splat.
3453 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003454 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003455 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3456 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003457}
3458
Evan Chengba05f722006-04-21 23:03:30 +00003459/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003460/// vector of zero or undef vector. This produces a shuffle where the low
3461/// element of V2 is swizzled into the zero/undef vector, landing at element
3462/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003463static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003464 bool isZero, bool HasSSE2,
3465 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003466 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003467 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003468 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3469 unsigned NumElems = VT.getVectorNumElements();
3470 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003471 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003472 // If this is the insertion idx, put the low elt of V2 here.
3473 MaskVec.push_back(i == Idx ? NumElems : i);
3474 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003475}
3476
Evan Chengf26ffe92008-05-29 08:22:04 +00003477/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3478/// a shuffle that is zero.
3479static
Nate Begeman9008ca62009-04-27 18:41:29 +00003480unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3481 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003482 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003483 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003484 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003485 int Idx = SVOp->getMaskElt(Index);
3486 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003487 ++NumZeros;
3488 continue;
3489 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003490 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003491 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003492 ++NumZeros;
3493 else
3494 break;
3495 }
3496 return NumZeros;
3497}
3498
3499/// isVectorShift - Returns true if the shuffle can be implemented as a
3500/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003501/// FIXME: split into pslldqi, psrldqi, palignr variants.
3502static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003503 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003504 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003505
3506 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003507 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003508 if (!NumZeros) {
3509 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003510 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003511 if (!NumZeros)
3512 return false;
3513 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003514 bool SeenV1 = false;
3515 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003516 for (unsigned i = NumZeros; i < NumElems; ++i) {
3517 unsigned Val = isLeft ? (i - NumZeros) : i;
3518 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3519 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003520 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003521 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003522 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003523 SeenV1 = true;
3524 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003525 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003526 SeenV2 = true;
3527 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003528 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003529 return false;
3530 }
3531 if (SeenV1 && SeenV2)
3532 return false;
3533
Nate Begeman9008ca62009-04-27 18:41:29 +00003534 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003535 ShAmt = NumZeros;
3536 return true;
3537}
3538
3539
Evan Chengc78d3b42006-04-24 18:01:45 +00003540/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3541///
Dan Gohman475871a2008-07-27 21:46:04 +00003542static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003543 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003544 SelectionDAG &DAG,
3545 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003546 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003547 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003548
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003549 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003550 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003551 bool First = true;
3552 for (unsigned i = 0; i < 16; ++i) {
3553 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3554 if (ThisIsNonZero && First) {
3555 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003556 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003557 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003558 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003559 First = false;
3560 }
3561
3562 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003563 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003564 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3565 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003566 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003567 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003568 }
3569 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003570 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3571 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3572 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003573 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003574 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003575 } else
3576 ThisElt = LastElt;
3577
Gabor Greifba36cb52008-08-28 21:40:38 +00003578 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003579 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003580 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003581 }
3582 }
3583
Owen Anderson825b72b2009-08-11 20:47:22 +00003584 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003585}
3586
Bill Wendlinga348c562007-03-22 18:42:45 +00003587/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003588///
Dan Gohman475871a2008-07-27 21:46:04 +00003589static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003590 unsigned NumNonZero, unsigned NumZero,
3591 SelectionDAG &DAG,
3592 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003593 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003594 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003595
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003596 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003597 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003598 bool First = true;
3599 for (unsigned i = 0; i < 8; ++i) {
3600 bool isNonZero = (NonZeros & (1 << i)) != 0;
3601 if (isNonZero) {
3602 if (First) {
3603 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003604 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003605 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003606 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003607 First = false;
3608 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003609 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003610 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003611 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003612 }
3613 }
3614
3615 return V;
3616}
3617
Evan Chengf26ffe92008-05-29 08:22:04 +00003618/// getVShift - Return a vector logical shift node.
3619///
Owen Andersone50ed302009-08-10 22:56:29 +00003620static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003621 unsigned NumBits, SelectionDAG &DAG,
3622 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003623 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003624 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003625 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003626 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3627 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3628 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003629 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003630}
3631
Dan Gohman475871a2008-07-27 21:46:04 +00003632SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003633X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003634 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003635
3636 // Check if the scalar load can be widened into a vector load. And if
3637 // the address is "base + cst" see if the cst can be "absorbed" into
3638 // the shuffle mask.
3639 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3640 SDValue Ptr = LD->getBasePtr();
3641 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3642 return SDValue();
3643 EVT PVT = LD->getValueType(0);
3644 if (PVT != MVT::i32 && PVT != MVT::f32)
3645 return SDValue();
3646
3647 int FI = -1;
3648 int64_t Offset = 0;
3649 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3650 FI = FINode->getIndex();
3651 Offset = 0;
3652 } else if (Ptr.getOpcode() == ISD::ADD &&
3653 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3654 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3655 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3656 Offset = Ptr.getConstantOperandVal(1);
3657 Ptr = Ptr.getOperand(0);
3658 } else {
3659 return SDValue();
3660 }
3661
3662 SDValue Chain = LD->getChain();
3663 // Make sure the stack object alignment is at least 16.
3664 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3665 if (DAG.InferPtrAlignment(Ptr) < 16) {
3666 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003667 // Can't change the alignment. FIXME: It's possible to compute
3668 // the exact stack offset and reference FI + adjust offset instead.
3669 // If someone *really* cares about this. That's the way to implement it.
3670 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003671 } else {
3672 MFI->setObjectAlignment(FI, 16);
3673 }
3674 }
3675
3676 // (Offset % 16) must be multiple of 4. Then address is then
3677 // Ptr + (Offset & ~15).
3678 if (Offset < 0)
3679 return SDValue();
3680 if ((Offset % 16) & 3)
3681 return SDValue();
3682 int64_t StartOffset = Offset & ~15;
3683 if (StartOffset)
3684 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3685 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3686
3687 int EltNo = (Offset - StartOffset) >> 2;
3688 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3689 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003690 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3691 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003692 // Canonicalize it to a v4i32 shuffle.
3693 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3694 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3695 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3696 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3697 }
3698
3699 return SDValue();
3700}
3701
Nate Begeman1449f292010-03-24 22:19:06 +00003702/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3703/// vector of type 'VT', see if the elements can be replaced by a single large
3704/// load which has the same value as a build_vector whose operands are 'elts'.
3705///
3706/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3707///
3708/// FIXME: we'd also like to handle the case where the last elements are zero
3709/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3710/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003711static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3712 DebugLoc &dl, SelectionDAG &DAG) {
3713 EVT EltVT = VT.getVectorElementType();
3714 unsigned NumElems = Elts.size();
3715
Nate Begemanfdea31a2010-03-24 20:49:50 +00003716 LoadSDNode *LDBase = NULL;
3717 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003718
3719 // For each element in the initializer, see if we've found a load or an undef.
3720 // If we don't find an initial load element, or later load elements are
3721 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003722 for (unsigned i = 0; i < NumElems; ++i) {
3723 SDValue Elt = Elts[i];
3724
3725 if (!Elt.getNode() ||
3726 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3727 return SDValue();
3728 if (!LDBase) {
3729 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3730 return SDValue();
3731 LDBase = cast<LoadSDNode>(Elt.getNode());
3732 LastLoadedElt = i;
3733 continue;
3734 }
3735 if (Elt.getOpcode() == ISD::UNDEF)
3736 continue;
3737
3738 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3739 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3740 return SDValue();
3741 LastLoadedElt = i;
3742 }
Nate Begeman1449f292010-03-24 22:19:06 +00003743
3744 // If we have found an entire vector of loads and undefs, then return a large
3745 // load of the entire vector width starting at the base pointer. If we found
3746 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003747 if (LastLoadedElt == NumElems - 1) {
3748 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3749 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3750 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3751 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3752 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3753 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3754 LDBase->isVolatile(), LDBase->isNonTemporal(),
3755 LDBase->getAlignment());
3756 } else if (NumElems == 4 && LastLoadedElt == 1) {
3757 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3758 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3759 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3760 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3761 }
3762 return SDValue();
3763}
3764
Evan Chengc3630942009-12-09 21:00:30 +00003765SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003766X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003767 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003768 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003769 if (ISD::isBuildVectorAllZeros(Op.getNode())
3770 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003771 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3772 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3773 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003775 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003776
Gabor Greifba36cb52008-08-28 21:40:38 +00003777 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003778 return getOnesVector(Op.getValueType(), DAG, dl);
3779 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003780 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003781
Owen Andersone50ed302009-08-10 22:56:29 +00003782 EVT VT = Op.getValueType();
3783 EVT ExtVT = VT.getVectorElementType();
3784 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003785
3786 unsigned NumElems = Op.getNumOperands();
3787 unsigned NumZero = 0;
3788 unsigned NumNonZero = 0;
3789 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003790 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003791 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003792 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003793 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003794 if (Elt.getOpcode() == ISD::UNDEF)
3795 continue;
3796 Values.insert(Elt);
3797 if (Elt.getOpcode() != ISD::Constant &&
3798 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003799 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003800 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003801 NumZero++;
3802 else {
3803 NonZeros |= (1 << i);
3804 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003805 }
3806 }
3807
Dan Gohman7f321562007-06-25 16:23:39 +00003808 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003809 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003810 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003811 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003812
Chris Lattner67f453a2008-03-09 05:42:06 +00003813 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003814 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003815 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003816 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003817
Chris Lattner62098042008-03-09 01:05:04 +00003818 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3819 // the value are obviously zero, truncate the value to i32 and do the
3820 // insertion that way. Only do this if the value is non-constant or if the
3821 // value is a constant being inserted into element 0. It is cheaper to do
3822 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003823 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003824 (!IsAllConstants || Idx == 0)) {
3825 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3826 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003827 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3828 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003829
Chris Lattner62098042008-03-09 01:05:04 +00003830 // Truncate the value (which may itself be a constant) to i32, and
3831 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003832 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003833 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003834 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3835 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003836
Chris Lattner62098042008-03-09 01:05:04 +00003837 // Now we have our 32-bit value zero extended in the low element of
3838 // a vector. If Idx != 0, swizzle it into place.
3839 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003840 SmallVector<int, 4> Mask;
3841 Mask.push_back(Idx);
3842 for (unsigned i = 1; i != VecElts; ++i)
3843 Mask.push_back(i);
3844 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003845 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003846 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003847 }
Dale Johannesenace16102009-02-03 19:33:06 +00003848 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003849 }
3850 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003851
Chris Lattner19f79692008-03-08 22:59:52 +00003852 // If we have a constant or non-constant insertion into the low element of
3853 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3854 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003855 // depending on what the source datatype is.
3856 if (Idx == 0) {
3857 if (NumZero == 0) {
3858 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003859 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3860 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003861 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3862 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3863 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3864 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003865 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3866 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3867 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003868 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3869 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3870 Subtarget->hasSSE2(), DAG);
3871 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3872 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003873 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003874
3875 // Is it a vector logical left shift?
3876 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003877 X86::isZeroNode(Op.getOperand(0)) &&
3878 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003879 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003880 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003881 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003882 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003883 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003884 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003885
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003886 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003887 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003888
Chris Lattner19f79692008-03-08 22:59:52 +00003889 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3890 // is a non-constant being inserted into an element other than the low one,
3891 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3892 // movd/movss) to move this into the low element, then shuffle it into
3893 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003894 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003895 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003896
Evan Cheng0db9fe62006-04-25 20:13:52 +00003897 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003898 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3899 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003900 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003901 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003902 MaskVec.push_back(i == Idx ? 0 : 1);
3903 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003904 }
3905 }
3906
Chris Lattner67f453a2008-03-09 05:42:06 +00003907 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003908 if (Values.size() == 1) {
3909 if (EVTBits == 32) {
3910 // Instead of a shuffle like this:
3911 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3912 // Check if it's possible to issue this instead.
3913 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3914 unsigned Idx = CountTrailingZeros_32(NonZeros);
3915 SDValue Item = Op.getOperand(Idx);
3916 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3917 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3918 }
Dan Gohman475871a2008-07-27 21:46:04 +00003919 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003920 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003921
Dan Gohmana3941172007-07-24 22:55:08 +00003922 // A vector full of immediates; various special cases are already
3923 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003924 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003925 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003926
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003927 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003928 if (EVTBits == 64) {
3929 if (NumNonZero == 1) {
3930 // One half is zero or undef.
3931 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003932 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003933 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003934 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3935 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003936 }
Dan Gohman475871a2008-07-27 21:46:04 +00003937 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003938 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003939
3940 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003941 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003942 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003943 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003944 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003945 }
3946
Bill Wendling826f36f2007-03-28 00:57:11 +00003947 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003948 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003949 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003950 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003951 }
3952
3953 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003954 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003955 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003956 if (NumElems == 4 && NumZero > 0) {
3957 for (unsigned i = 0; i < 4; ++i) {
3958 bool isZero = !(NonZeros & (1 << i));
3959 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003960 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003961 else
Dale Johannesenace16102009-02-03 19:33:06 +00003962 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003963 }
3964
3965 for (unsigned i = 0; i < 2; ++i) {
3966 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3967 default: break;
3968 case 0:
3969 V[i] = V[i*2]; // Must be a zero vector.
3970 break;
3971 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003972 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003973 break;
3974 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003975 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003976 break;
3977 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003978 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003979 break;
3980 }
3981 }
3982
Nate Begeman9008ca62009-04-27 18:41:29 +00003983 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003984 bool Reverse = (NonZeros & 0x3) == 2;
3985 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003986 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003987 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3988 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003989 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3990 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003991 }
3992
Nate Begemanfdea31a2010-03-24 20:49:50 +00003993 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
3994 // Check for a build vector of consecutive loads.
3995 for (unsigned i = 0; i < NumElems; ++i)
3996 V[i] = Op.getOperand(i);
3997
3998 // Check for elements which are consecutive loads.
3999 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4000 if (LD.getNode())
4001 return LD;
4002
4003 // For SSE 4.1, use inserts into undef.
4004 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004005 V[0] = DAG.getUNDEF(VT);
4006 for (unsigned i = 0; i < NumElems; ++i)
4007 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4008 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
4009 Op.getOperand(i), DAG.getIntPtrConstant(i));
4010 return V[0];
4011 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004012
4013 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00004014 // e.g. for v4f32
4015 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4016 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4017 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00004018 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00004019 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004020 NumElems >>= 1;
4021 while (NumElems != 0) {
4022 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004023 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004024 NumElems >>= 1;
4025 }
4026 return V[0];
4027 }
Dan Gohman475871a2008-07-27 21:46:04 +00004028 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004029}
4030
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004031SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004032X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004033 // We support concatenate two MMX registers and place them in a MMX
4034 // register. This is better than doing a stack convert.
4035 DebugLoc dl = Op.getDebugLoc();
4036 EVT ResVT = Op.getValueType();
4037 assert(Op.getNumOperands() == 2);
4038 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4039 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4040 int Mask[2];
4041 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4042 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4043 InVec = Op.getOperand(1);
4044 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4045 unsigned NumElts = ResVT.getVectorNumElements();
4046 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4047 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4048 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4049 } else {
4050 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4051 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4052 Mask[0] = 0; Mask[1] = 2;
4053 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4054 }
4055 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4056}
4057
Nate Begemanb9a47b82009-02-23 08:49:38 +00004058// v8i16 shuffles - Prefer shuffles in the following order:
4059// 1. [all] pshuflw, pshufhw, optional move
4060// 2. [ssse3] 1 x pshufb
4061// 3. [ssse3] 2 x pshufb + 1 x por
4062// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004063static
Nate Begeman9008ca62009-04-27 18:41:29 +00004064SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004065 SelectionDAG &DAG,
4066 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004067 SDValue V1 = SVOp->getOperand(0);
4068 SDValue V2 = SVOp->getOperand(1);
4069 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004070 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004071
Nate Begemanb9a47b82009-02-23 08:49:38 +00004072 // Determine if more than 1 of the words in each of the low and high quadwords
4073 // of the result come from the same quadword of one of the two inputs. Undef
4074 // mask values count as coming from any quadword, for better codegen.
4075 SmallVector<unsigned, 4> LoQuad(4);
4076 SmallVector<unsigned, 4> HiQuad(4);
4077 BitVector InputQuads(4);
4078 for (unsigned i = 0; i < 8; ++i) {
4079 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004080 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004081 MaskVals.push_back(EltIdx);
4082 if (EltIdx < 0) {
4083 ++Quad[0];
4084 ++Quad[1];
4085 ++Quad[2];
4086 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004087 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004088 }
4089 ++Quad[EltIdx / 4];
4090 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004091 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004092
Nate Begemanb9a47b82009-02-23 08:49:38 +00004093 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004094 unsigned MaxQuad = 1;
4095 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004096 if (LoQuad[i] > MaxQuad) {
4097 BestLoQuad = i;
4098 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004099 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004100 }
4101
Nate Begemanb9a47b82009-02-23 08:49:38 +00004102 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004103 MaxQuad = 1;
4104 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004105 if (HiQuad[i] > MaxQuad) {
4106 BestHiQuad = i;
4107 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004108 }
4109 }
4110
Nate Begemanb9a47b82009-02-23 08:49:38 +00004111 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004112 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004113 // single pshufb instruction is necessary. If There are more than 2 input
4114 // quads, disable the next transformation since it does not help SSSE3.
4115 bool V1Used = InputQuads[0] || InputQuads[1];
4116 bool V2Used = InputQuads[2] || InputQuads[3];
4117 if (TLI.getSubtarget()->hasSSSE3()) {
4118 if (InputQuads.count() == 2 && V1Used && V2Used) {
4119 BestLoQuad = InputQuads.find_first();
4120 BestHiQuad = InputQuads.find_next(BestLoQuad);
4121 }
4122 if (InputQuads.count() > 2) {
4123 BestLoQuad = -1;
4124 BestHiQuad = -1;
4125 }
4126 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004127
Nate Begemanb9a47b82009-02-23 08:49:38 +00004128 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4129 // the shuffle mask. If a quad is scored as -1, that means that it contains
4130 // words from all 4 input quadwords.
4131 SDValue NewV;
4132 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004133 SmallVector<int, 8> MaskV;
4134 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4135 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004136 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004137 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4138 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4139 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004140
Nate Begemanb9a47b82009-02-23 08:49:38 +00004141 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4142 // source words for the shuffle, to aid later transformations.
4143 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004144 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004145 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004146 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004147 if (idx != (int)i)
4148 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004149 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004150 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004151 AllWordsInNewV = false;
4152 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004153 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004154
Nate Begemanb9a47b82009-02-23 08:49:38 +00004155 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4156 if (AllWordsInNewV) {
4157 for (int i = 0; i != 8; ++i) {
4158 int idx = MaskVals[i];
4159 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004160 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004161 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004162 if ((idx != i) && idx < 4)
4163 pshufhw = false;
4164 if ((idx != i) && idx > 3)
4165 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004166 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004167 V1 = NewV;
4168 V2Used = false;
4169 BestLoQuad = 0;
4170 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004171 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004172
Nate Begemanb9a47b82009-02-23 08:49:38 +00004173 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4174 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004175 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004176 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004177 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004178 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004179 }
Eric Christopherfd179292009-08-27 18:07:15 +00004180
Nate Begemanb9a47b82009-02-23 08:49:38 +00004181 // If we have SSSE3, and all words of the result are from 1 input vector,
4182 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4183 // is present, fall back to case 4.
4184 if (TLI.getSubtarget()->hasSSSE3()) {
4185 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004186
Nate Begemanb9a47b82009-02-23 08:49:38 +00004187 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004188 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004189 // mask, and elements that come from V1 in the V2 mask, so that the two
4190 // results can be OR'd together.
4191 bool TwoInputs = V1Used && V2Used;
4192 for (unsigned i = 0; i != 8; ++i) {
4193 int EltIdx = MaskVals[i] * 2;
4194 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004195 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4196 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004197 continue;
4198 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004199 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4200 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004201 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004202 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004203 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004204 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004205 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004206 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004207 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004208
Nate Begemanb9a47b82009-02-23 08:49:38 +00004209 // Calculate the shuffle mask for the second input, shuffle it, and
4210 // OR it with the first shuffled input.
4211 pshufbMask.clear();
4212 for (unsigned i = 0; i != 8; ++i) {
4213 int EltIdx = MaskVals[i] * 2;
4214 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004215 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4216 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004217 continue;
4218 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004219 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4220 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004221 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004222 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004223 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004224 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004225 MVT::v16i8, &pshufbMask[0], 16));
4226 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4227 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004228 }
4229
4230 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4231 // and update MaskVals with new element order.
4232 BitVector InOrder(8);
4233 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004234 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004235 for (int i = 0; i != 4; ++i) {
4236 int idx = MaskVals[i];
4237 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004238 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004239 InOrder.set(i);
4240 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004241 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004242 InOrder.set(i);
4243 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004244 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004245 }
4246 }
4247 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004248 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004249 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004250 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004251 }
Eric Christopherfd179292009-08-27 18:07:15 +00004252
Nate Begemanb9a47b82009-02-23 08:49:38 +00004253 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4254 // and update MaskVals with the new element order.
4255 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004256 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004257 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004258 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004259 for (unsigned i = 4; i != 8; ++i) {
4260 int idx = MaskVals[i];
4261 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004262 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004263 InOrder.set(i);
4264 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004265 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004266 InOrder.set(i);
4267 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004268 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004269 }
4270 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004271 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004272 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004273 }
Eric Christopherfd179292009-08-27 18:07:15 +00004274
Nate Begemanb9a47b82009-02-23 08:49:38 +00004275 // In case BestHi & BestLo were both -1, which means each quadword has a word
4276 // from each of the four input quadwords, calculate the InOrder bitvector now
4277 // before falling through to the insert/extract cleanup.
4278 if (BestLoQuad == -1 && BestHiQuad == -1) {
4279 NewV = V1;
4280 for (int i = 0; i != 8; ++i)
4281 if (MaskVals[i] < 0 || MaskVals[i] == i)
4282 InOrder.set(i);
4283 }
Eric Christopherfd179292009-08-27 18:07:15 +00004284
Nate Begemanb9a47b82009-02-23 08:49:38 +00004285 // The other elements are put in the right place using pextrw and pinsrw.
4286 for (unsigned i = 0; i != 8; ++i) {
4287 if (InOrder[i])
4288 continue;
4289 int EltIdx = MaskVals[i];
4290 if (EltIdx < 0)
4291 continue;
4292 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004293 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004294 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004295 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004296 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004297 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004298 DAG.getIntPtrConstant(i));
4299 }
4300 return NewV;
4301}
4302
4303// v16i8 shuffles - Prefer shuffles in the following order:
4304// 1. [ssse3] 1 x pshufb
4305// 2. [ssse3] 2 x pshufb + 1 x por
4306// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4307static
Nate Begeman9008ca62009-04-27 18:41:29 +00004308SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004309 SelectionDAG &DAG,
4310 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004311 SDValue V1 = SVOp->getOperand(0);
4312 SDValue V2 = SVOp->getOperand(1);
4313 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004314 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004315 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004316
Nate Begemanb9a47b82009-02-23 08:49:38 +00004317 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004318 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004319 // present, fall back to case 3.
4320 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4321 bool V1Only = true;
4322 bool V2Only = true;
4323 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004324 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004325 if (EltIdx < 0)
4326 continue;
4327 if (EltIdx < 16)
4328 V2Only = false;
4329 else
4330 V1Only = false;
4331 }
Eric Christopherfd179292009-08-27 18:07:15 +00004332
Nate Begemanb9a47b82009-02-23 08:49:38 +00004333 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4334 if (TLI.getSubtarget()->hasSSSE3()) {
4335 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004336
Nate Begemanb9a47b82009-02-23 08:49:38 +00004337 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004338 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004339 //
4340 // Otherwise, we have elements from both input vectors, and must zero out
4341 // elements that come from V2 in the first mask, and V1 in the second mask
4342 // so that we can OR them together.
4343 bool TwoInputs = !(V1Only || V2Only);
4344 for (unsigned i = 0; i != 16; ++i) {
4345 int EltIdx = MaskVals[i];
4346 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004347 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004348 continue;
4349 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004350 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004351 }
4352 // If all the elements are from V2, assign it to V1 and return after
4353 // building the first pshufb.
4354 if (V2Only)
4355 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004356 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004357 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004358 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004359 if (!TwoInputs)
4360 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004361
Nate Begemanb9a47b82009-02-23 08:49:38 +00004362 // Calculate the shuffle mask for the second input, shuffle it, and
4363 // OR it with the first shuffled input.
4364 pshufbMask.clear();
4365 for (unsigned i = 0; i != 16; ++i) {
4366 int EltIdx = MaskVals[i];
4367 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004368 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004369 continue;
4370 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004371 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004372 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004373 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004374 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004375 MVT::v16i8, &pshufbMask[0], 16));
4376 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004377 }
Eric Christopherfd179292009-08-27 18:07:15 +00004378
Nate Begemanb9a47b82009-02-23 08:49:38 +00004379 // No SSSE3 - Calculate in place words and then fix all out of place words
4380 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4381 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004382 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4383 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004384 SDValue NewV = V2Only ? V2 : V1;
4385 for (int i = 0; i != 8; ++i) {
4386 int Elt0 = MaskVals[i*2];
4387 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004388
Nate Begemanb9a47b82009-02-23 08:49:38 +00004389 // This word of the result is all undef, skip it.
4390 if (Elt0 < 0 && Elt1 < 0)
4391 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004392
Nate Begemanb9a47b82009-02-23 08:49:38 +00004393 // This word of the result is already in the correct place, skip it.
4394 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4395 continue;
4396 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4397 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004398
Nate Begemanb9a47b82009-02-23 08:49:38 +00004399 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4400 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4401 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004402
4403 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4404 // using a single extract together, load it and store it.
4405 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004406 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004407 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004408 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004409 DAG.getIntPtrConstant(i));
4410 continue;
4411 }
4412
Nate Begemanb9a47b82009-02-23 08:49:38 +00004413 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004414 // source byte is not also odd, shift the extracted word left 8 bits
4415 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004416 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004417 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004418 DAG.getIntPtrConstant(Elt1 / 2));
4419 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004420 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004421 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004422 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004423 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4424 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004425 }
4426 // If Elt0 is defined, extract it from the appropriate source. If the
4427 // source byte is not also even, shift the extracted word right 8 bits. If
4428 // Elt1 was also defined, OR the extracted values together before
4429 // inserting them in the result.
4430 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004431 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004432 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4433 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004434 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004435 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004436 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004437 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4438 DAG.getConstant(0x00FF, MVT::i16));
4439 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004440 : InsElt0;
4441 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004442 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004443 DAG.getIntPtrConstant(i));
4444 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004445 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004446}
4447
Evan Cheng7a831ce2007-12-15 03:00:47 +00004448/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattnerf172ecd2010-07-04 23:07:25 +00004449/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004450/// done when every pair / quad of shuffle mask elements point to elements in
4451/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004452/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4453static
Nate Begeman9008ca62009-04-27 18:41:29 +00004454SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4455 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004456 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004457 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004458 SDValue V1 = SVOp->getOperand(0);
4459 SDValue V2 = SVOp->getOperand(1);
4460 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004461 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004462 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004463 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004464 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004465 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004466 case MVT::v4f32: NewVT = MVT::v2f64; break;
4467 case MVT::v4i32: NewVT = MVT::v2i64; break;
4468 case MVT::v8i16: NewVT = MVT::v4i32; break;
4469 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004470 }
4471
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004472 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004473 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004474 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004475 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004476 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004477 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004478 int Scale = NumElems / NewWidth;
4479 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004480 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004481 int StartIdx = -1;
4482 for (int j = 0; j < Scale; ++j) {
4483 int EltIdx = SVOp->getMaskElt(i+j);
4484 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004485 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004486 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004487 StartIdx = EltIdx - (EltIdx % Scale);
4488 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004489 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004490 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004491 if (StartIdx == -1)
4492 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004493 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004494 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004495 }
4496
Dale Johannesenace16102009-02-03 19:33:06 +00004497 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4498 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004499 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004500}
4501
Evan Chengd880b972008-05-09 21:53:03 +00004502/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004503///
Owen Andersone50ed302009-08-10 22:56:29 +00004504static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004505 SDValue SrcOp, SelectionDAG &DAG,
4506 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004507 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004508 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004509 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004510 LD = dyn_cast<LoadSDNode>(SrcOp);
4511 if (!LD) {
4512 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4513 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004514 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4515 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004516 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4517 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004518 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004519 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004520 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004521 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4522 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4523 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4524 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004525 SrcOp.getOperand(0)
4526 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004527 }
4528 }
4529 }
4530
Dale Johannesenace16102009-02-03 19:33:06 +00004531 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4532 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004533 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004534 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004535}
4536
Evan Chengace3c172008-07-22 21:13:36 +00004537/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4538/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004539static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004540LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4541 SDValue V1 = SVOp->getOperand(0);
4542 SDValue V2 = SVOp->getOperand(1);
4543 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004544 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004545
Evan Chengace3c172008-07-22 21:13:36 +00004546 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004547 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004548 SmallVector<int, 8> Mask1(4U, -1);
4549 SmallVector<int, 8> PermMask;
4550 SVOp->getMask(PermMask);
4551
Evan Chengace3c172008-07-22 21:13:36 +00004552 unsigned NumHi = 0;
4553 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004554 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004555 int Idx = PermMask[i];
4556 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004557 Locs[i] = std::make_pair(-1, -1);
4558 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004559 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4560 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004561 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004562 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004563 NumLo++;
4564 } else {
4565 Locs[i] = std::make_pair(1, NumHi);
4566 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004567 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004568 NumHi++;
4569 }
4570 }
4571 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004572
Evan Chengace3c172008-07-22 21:13:36 +00004573 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004574 // If no more than two elements come from either vector. This can be
4575 // implemented with two shuffles. First shuffle gather the elements.
4576 // The second shuffle, which takes the first shuffle as both of its
4577 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004578 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004579
Nate Begeman9008ca62009-04-27 18:41:29 +00004580 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004581
Evan Chengace3c172008-07-22 21:13:36 +00004582 for (unsigned i = 0; i != 4; ++i) {
4583 if (Locs[i].first == -1)
4584 continue;
4585 else {
4586 unsigned Idx = (i < 2) ? 0 : 4;
4587 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004588 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004589 }
4590 }
4591
Nate Begeman9008ca62009-04-27 18:41:29 +00004592 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004593 } else if (NumLo == 3 || NumHi == 3) {
4594 // Otherwise, we must have three elements from one vector, call it X, and
4595 // one element from the other, call it Y. First, use a shufps to build an
4596 // intermediate vector with the one element from Y and the element from X
4597 // that will be in the same half in the final destination (the indexes don't
4598 // matter). Then, use a shufps to build the final vector, taking the half
4599 // containing the element from Y from the intermediate, and the other half
4600 // from X.
4601 if (NumHi == 3) {
4602 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004603 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004604 std::swap(V1, V2);
4605 }
4606
4607 // Find the element from V2.
4608 unsigned HiIndex;
4609 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004610 int Val = PermMask[HiIndex];
4611 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004612 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004613 if (Val >= 4)
4614 break;
4615 }
4616
Nate Begeman9008ca62009-04-27 18:41:29 +00004617 Mask1[0] = PermMask[HiIndex];
4618 Mask1[1] = -1;
4619 Mask1[2] = PermMask[HiIndex^1];
4620 Mask1[3] = -1;
4621 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004622
4623 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004624 Mask1[0] = PermMask[0];
4625 Mask1[1] = PermMask[1];
4626 Mask1[2] = HiIndex & 1 ? 6 : 4;
4627 Mask1[3] = HiIndex & 1 ? 4 : 6;
4628 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004629 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004630 Mask1[0] = HiIndex & 1 ? 2 : 0;
4631 Mask1[1] = HiIndex & 1 ? 0 : 2;
4632 Mask1[2] = PermMask[2];
4633 Mask1[3] = PermMask[3];
4634 if (Mask1[2] >= 0)
4635 Mask1[2] += 4;
4636 if (Mask1[3] >= 0)
4637 Mask1[3] += 4;
4638 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004639 }
Evan Chengace3c172008-07-22 21:13:36 +00004640 }
4641
4642 // Break it into (shuffle shuffle_hi, shuffle_lo).
4643 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004644 SmallVector<int,8> LoMask(4U, -1);
4645 SmallVector<int,8> HiMask(4U, -1);
4646
4647 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004648 unsigned MaskIdx = 0;
4649 unsigned LoIdx = 0;
4650 unsigned HiIdx = 2;
4651 for (unsigned i = 0; i != 4; ++i) {
4652 if (i == 2) {
4653 MaskPtr = &HiMask;
4654 MaskIdx = 1;
4655 LoIdx = 0;
4656 HiIdx = 2;
4657 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004658 int Idx = PermMask[i];
4659 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004660 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004661 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004662 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004663 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004664 LoIdx++;
4665 } else {
4666 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004667 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004668 HiIdx++;
4669 }
4670 }
4671
Nate Begeman9008ca62009-04-27 18:41:29 +00004672 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4673 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4674 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004675 for (unsigned i = 0; i != 4; ++i) {
4676 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004677 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004678 } else {
4679 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004680 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004681 }
4682 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004683 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004684}
4685
Dan Gohman475871a2008-07-27 21:46:04 +00004686SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004687X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004688 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004689 SDValue V1 = Op.getOperand(0);
4690 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004691 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004692 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004693 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004694 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004695 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4696 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004697 bool V1IsSplat = false;
4698 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004699
Nate Begeman9008ca62009-04-27 18:41:29 +00004700 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004701 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004702
Nate Begeman9008ca62009-04-27 18:41:29 +00004703 // Promote splats to v4f32.
4704 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004705 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004706 return Op;
4707 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004708 }
4709
Evan Cheng7a831ce2007-12-15 03:00:47 +00004710 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4711 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004712 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004713 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004714 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004715 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004716 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004717 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004718 // FIXME: Figure out a cleaner way to do this.
4719 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004720 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004721 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004722 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004723 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4724 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4725 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004726 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004727 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004728 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4729 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004730 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004731 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004732 }
4733 }
Eric Christopherfd179292009-08-27 18:07:15 +00004734
Nate Begeman9008ca62009-04-27 18:41:29 +00004735 if (X86::isPSHUFDMask(SVOp))
4736 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004737
Evan Chengf26ffe92008-05-29 08:22:04 +00004738 // Check if this can be converted into a logical shift.
4739 bool isLeft = false;
4740 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004741 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004742 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004743 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004744 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004745 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004746 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004747 EVT EltVT = VT.getVectorElementType();
4748 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004749 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004750 }
Eric Christopherfd179292009-08-27 18:07:15 +00004751
Nate Begeman9008ca62009-04-27 18:41:29 +00004752 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004753 if (V1IsUndef)
4754 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004755 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004756 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004757 if (!isMMX)
4758 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004759 }
Eric Christopherfd179292009-08-27 18:07:15 +00004760
Nate Begeman9008ca62009-04-27 18:41:29 +00004761 // FIXME: fold these into legal mask.
4762 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4763 X86::isMOVSLDUPMask(SVOp) ||
4764 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004765 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004766 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004767 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004768
Nate Begeman9008ca62009-04-27 18:41:29 +00004769 if (ShouldXformToMOVHLPS(SVOp) ||
4770 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4771 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004772
Evan Chengf26ffe92008-05-29 08:22:04 +00004773 if (isShift) {
4774 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004775 EVT EltVT = VT.getVectorElementType();
4776 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004777 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004778 }
Eric Christopherfd179292009-08-27 18:07:15 +00004779
Evan Cheng9eca5e82006-10-25 21:49:50 +00004780 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004781 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4782 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004783 V1IsSplat = isSplatVector(V1.getNode());
4784 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004785
Chris Lattner8a594482007-11-25 00:24:49 +00004786 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004787 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004788 Op = CommuteVectorShuffle(SVOp, DAG);
4789 SVOp = cast<ShuffleVectorSDNode>(Op);
4790 V1 = SVOp->getOperand(0);
4791 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004792 std::swap(V1IsSplat, V2IsSplat);
4793 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004794 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004795 }
4796
Nate Begeman9008ca62009-04-27 18:41:29 +00004797 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4798 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004799 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004800 return V1;
4801 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4802 // the instruction selector will not match, so get a canonical MOVL with
4803 // swapped operands to undo the commute.
4804 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004805 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004806
Nate Begeman9008ca62009-04-27 18:41:29 +00004807 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4808 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4809 X86::isUNPCKLMask(SVOp) ||
4810 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004811 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004812
Evan Cheng9bbbb982006-10-25 20:48:19 +00004813 if (V2IsSplat) {
4814 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004815 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004816 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004817 SDValue NewMask = NormalizeMask(SVOp, DAG);
4818 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4819 if (NSVOp != SVOp) {
4820 if (X86::isUNPCKLMask(NSVOp, true)) {
4821 return NewMask;
4822 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4823 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004824 }
4825 }
4826 }
4827
Evan Cheng9eca5e82006-10-25 21:49:50 +00004828 if (Commuted) {
4829 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004830 // FIXME: this seems wrong.
4831 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4832 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4833 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4834 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4835 X86::isUNPCKLMask(NewSVOp) ||
4836 X86::isUNPCKHMask(NewSVOp))
4837 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004838 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004839
Nate Begemanb9a47b82009-02-23 08:49:38 +00004840 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004841
4842 // Normalize the node to match x86 shuffle ops if needed
4843 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4844 return CommuteVectorShuffle(SVOp, DAG);
4845
4846 // Check for legal shuffle and return?
4847 SmallVector<int, 16> PermMask;
4848 SVOp->getMask(PermMask);
4849 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004850 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004851
Evan Cheng14b32e12007-12-11 01:46:18 +00004852 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004853 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004854 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004855 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004856 return NewOp;
4857 }
4858
Owen Anderson825b72b2009-08-11 20:47:22 +00004859 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004860 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004861 if (NewOp.getNode())
4862 return NewOp;
4863 }
Eric Christopherfd179292009-08-27 18:07:15 +00004864
Evan Chengace3c172008-07-22 21:13:36 +00004865 // Handle all 4 wide cases with a number of shuffles except for MMX.
4866 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004867 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004868
Dan Gohman475871a2008-07-27 21:46:04 +00004869 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004870}
4871
Dan Gohman475871a2008-07-27 21:46:04 +00004872SDValue
4873X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004874 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004875 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004876 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004877 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004878 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004879 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004880 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004881 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004882 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004883 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004884 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4885 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4886 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004887 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4888 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004889 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004890 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004891 Op.getOperand(0)),
4892 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004893 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004894 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004895 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004896 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004897 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004898 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004899 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4900 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004901 // result has a single use which is a store or a bitcast to i32. And in
4902 // the case of a store, it's not worth it if the index is a constant 0,
4903 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004904 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004905 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004906 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004907 if ((User->getOpcode() != ISD::STORE ||
4908 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4909 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004910 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004911 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004912 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004913 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4914 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004915 Op.getOperand(0)),
4916 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004917 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4918 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004919 // ExtractPS works with constant index.
4920 if (isa<ConstantSDNode>(Op.getOperand(1)))
4921 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004922 }
Dan Gohman475871a2008-07-27 21:46:04 +00004923 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004924}
4925
4926
Dan Gohman475871a2008-07-27 21:46:04 +00004927SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004928X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
4929 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004930 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004931 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004932
Evan Cheng62a3f152008-03-24 21:52:23 +00004933 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004934 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004935 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004936 return Res;
4937 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004938
Owen Andersone50ed302009-08-10 22:56:29 +00004939 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004940 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004941 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004942 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004943 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004944 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004945 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004946 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4947 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004948 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004949 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004950 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004951 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004952 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004953 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004954 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004955 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004956 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004957 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004958 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004959 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004960 if (Idx == 0)
4961 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004962
Evan Cheng0db9fe62006-04-25 20:13:52 +00004963 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004964 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004965 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004966 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004967 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004968 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004969 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004970 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004971 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4972 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4973 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004974 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004975 if (Idx == 0)
4976 return Op;
4977
4978 // UNPCKHPD the element to the lowest double word, then movsd.
4979 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4980 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004981 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004982 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004983 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004984 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004985 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004986 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004987 }
4988
Dan Gohman475871a2008-07-27 21:46:04 +00004989 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004990}
4991
Dan Gohman475871a2008-07-27 21:46:04 +00004992SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004993X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
4994 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004995 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004996 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004997 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004998
Dan Gohman475871a2008-07-27 21:46:04 +00004999 SDValue N0 = Op.getOperand(0);
5000 SDValue N1 = Op.getOperand(1);
5001 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005002
Dan Gohman8a55ce42009-09-23 21:02:20 +00005003 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005004 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005005 unsigned Opc;
5006 if (VT == MVT::v8i16)
5007 Opc = X86ISD::PINSRW;
5008 else if (VT == MVT::v4i16)
5009 Opc = X86ISD::MMX_PINSRW;
5010 else if (VT == MVT::v16i8)
5011 Opc = X86ISD::PINSRB;
5012 else
5013 Opc = X86ISD::PINSRB;
5014
Nate Begeman14d12ca2008-02-11 04:19:36 +00005015 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5016 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005017 if (N1.getValueType() != MVT::i32)
5018 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5019 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005020 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005021 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005022 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005023 // Bits [7:6] of the constant are the source select. This will always be
5024 // zero here. The DAG Combiner may combine an extract_elt index into these
5025 // bits. For example (insert (extract, 3), 2) could be matched by putting
5026 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005027 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005028 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005029 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005030 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005031 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005032 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005033 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005034 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005035 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005036 // PINSR* works with constant index.
5037 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005038 }
Dan Gohman475871a2008-07-27 21:46:04 +00005039 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005040}
5041
Dan Gohman475871a2008-07-27 21:46:04 +00005042SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005043X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005044 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005045 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005046
5047 if (Subtarget->hasSSE41())
5048 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5049
Dan Gohman8a55ce42009-09-23 21:02:20 +00005050 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005051 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005052
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005053 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005054 SDValue N0 = Op.getOperand(0);
5055 SDValue N1 = Op.getOperand(1);
5056 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005057
Dan Gohman8a55ce42009-09-23 21:02:20 +00005058 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005059 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5060 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005061 if (N1.getValueType() != MVT::i32)
5062 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5063 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005064 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005065 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5066 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005067 }
Dan Gohman475871a2008-07-27 21:46:04 +00005068 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005069}
5070
Dan Gohman475871a2008-07-27 21:46:04 +00005071SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005072X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005073 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005074
5075 if (Op.getValueType() == MVT::v1i64 &&
5076 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005077 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005078
Owen Anderson825b72b2009-08-11 20:47:22 +00005079 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5080 EVT VT = MVT::v2i32;
5081 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005082 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005083 case MVT::v16i8:
5084 case MVT::v8i16:
5085 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005086 break;
5087 }
Dale Johannesenace16102009-02-03 19:33:06 +00005088 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5089 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005090}
5091
Bill Wendling056292f2008-09-16 21:48:12 +00005092// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5093// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5094// one of the above mentioned nodes. It has to be wrapped because otherwise
5095// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5096// be used to form addressing mode. These wrapped nodes will be selected
5097// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005098SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005099X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005100 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005101
Chris Lattner41621a22009-06-26 19:22:52 +00005102 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5103 // global base reg.
5104 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005105 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005106 CodeModel::Model M = getTargetMachine().getCodeModel();
5107
Chris Lattner4f066492009-07-11 20:29:19 +00005108 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005109 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005110 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005111 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005112 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005113 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005114 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005115
Evan Cheng1606e8e2009-03-13 07:51:59 +00005116 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005117 CP->getAlignment(),
5118 CP->getOffset(), OpFlag);
5119 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005120 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005121 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005122 if (OpFlag) {
5123 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005124 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005125 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005126 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005127 }
5128
5129 return Result;
5130}
5131
Dan Gohmand858e902010-04-17 15:26:15 +00005132SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005133 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005134
Chris Lattner18c59872009-06-27 04:16:01 +00005135 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5136 // global base reg.
5137 unsigned char OpFlag = 0;
5138 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005139 CodeModel::Model M = getTargetMachine().getCodeModel();
5140
Chris Lattner4f066492009-07-11 20:29:19 +00005141 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005142 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005143 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005144 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005145 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005146 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005147 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005148
Chris Lattner18c59872009-06-27 04:16:01 +00005149 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5150 OpFlag);
5151 DebugLoc DL = JT->getDebugLoc();
5152 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005153
Chris Lattner18c59872009-06-27 04:16:01 +00005154 // With PIC, the address is actually $g + Offset.
5155 if (OpFlag) {
5156 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5157 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005158 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005159 Result);
5160 }
Eric Christopherfd179292009-08-27 18:07:15 +00005161
Chris Lattner18c59872009-06-27 04:16:01 +00005162 return Result;
5163}
5164
5165SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005166X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005167 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005168
Chris Lattner18c59872009-06-27 04:16:01 +00005169 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5170 // global base reg.
5171 unsigned char OpFlag = 0;
5172 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005173 CodeModel::Model M = getTargetMachine().getCodeModel();
5174
Chris Lattner4f066492009-07-11 20:29:19 +00005175 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005176 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005177 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005178 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005179 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005180 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005181 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005182
Chris Lattner18c59872009-06-27 04:16:01 +00005183 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005184
Chris Lattner18c59872009-06-27 04:16:01 +00005185 DebugLoc DL = Op.getDebugLoc();
5186 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005187
5188
Chris Lattner18c59872009-06-27 04:16:01 +00005189 // With PIC, the address is actually $g + Offset.
5190 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005191 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005192 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5193 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005194 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005195 Result);
5196 }
Eric Christopherfd179292009-08-27 18:07:15 +00005197
Chris Lattner18c59872009-06-27 04:16:01 +00005198 return Result;
5199}
5200
Dan Gohman475871a2008-07-27 21:46:04 +00005201SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005202X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005203 // Create the TargetBlockAddressAddress node.
5204 unsigned char OpFlags =
5205 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005206 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005207 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005208 DebugLoc dl = Op.getDebugLoc();
5209 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5210 /*isTarget=*/true, OpFlags);
5211
Dan Gohmanf705adb2009-10-30 01:28:02 +00005212 if (Subtarget->isPICStyleRIPRel() &&
5213 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005214 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5215 else
5216 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005217
Dan Gohman29cbade2009-11-20 23:18:13 +00005218 // With PIC, the address is actually $g + Offset.
5219 if (isGlobalRelativeToPICBase(OpFlags)) {
5220 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5221 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5222 Result);
5223 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005224
5225 return Result;
5226}
5227
5228SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005229X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005230 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005231 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005232 // Create the TargetGlobalAddress node, folding in the constant
5233 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005234 unsigned char OpFlags =
5235 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005236 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005237 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005238 if (OpFlags == X86II::MO_NO_FLAG &&
5239 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005240 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005241 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005242 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005243 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005244 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005245 }
Eric Christopherfd179292009-08-27 18:07:15 +00005246
Chris Lattner4f066492009-07-11 20:29:19 +00005247 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005248 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005249 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5250 else
5251 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005252
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005253 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005254 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005255 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5256 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005257 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005258 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005259
Chris Lattner36c25012009-07-10 07:34:39 +00005260 // For globals that require a load from a stub to get the address, emit the
5261 // load.
5262 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005263 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005264 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005265
Dan Gohman6520e202008-10-18 02:06:02 +00005266 // If there was a non-zero offset that we didn't fold, create an explicit
5267 // addition for it.
5268 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005269 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005270 DAG.getConstant(Offset, getPointerTy()));
5271
Evan Cheng0db9fe62006-04-25 20:13:52 +00005272 return Result;
5273}
5274
Evan Chengda43bcf2008-09-24 00:05:32 +00005275SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005276X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005277 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005278 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005279 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005280}
5281
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005282static SDValue
5283GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005284 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005285 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005286 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005287 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005288 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00005289 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005290 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005291 GA->getOffset(),
5292 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005293 if (InFlag) {
5294 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005295 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005296 } else {
5297 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005298 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005299 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005300
5301 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005302 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005303
Rafael Espindola15f1b662009-04-24 12:59:40 +00005304 SDValue Flag = Chain.getValue(1);
5305 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005306}
5307
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005308// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005309static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005310LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005311 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005312 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005313 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5314 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005315 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005316 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005317 InFlag = Chain.getValue(1);
5318
Chris Lattnerb903bed2009-06-26 21:20:29 +00005319 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005320}
5321
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005322// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005323static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005324LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005325 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005326 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5327 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005328}
5329
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005330// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5331// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005332static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005333 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005334 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005335 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005336 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005337 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005338 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005339 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005340 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005341
5342 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005343 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005344
Chris Lattnerb903bed2009-06-26 21:20:29 +00005345 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005346 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5347 // initialexec.
5348 unsigned WrapperKind = X86ISD::Wrapper;
5349 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005350 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005351 } else if (is64Bit) {
5352 assert(model == TLSModel::InitialExec);
5353 OperandFlags = X86II::MO_GOTTPOFF;
5354 WrapperKind = X86ISD::WrapperRIP;
5355 } else {
5356 assert(model == TLSModel::InitialExec);
5357 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005358 }
Eric Christopherfd179292009-08-27 18:07:15 +00005359
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005360 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5361 // exec)
Devang Patel0d881da2010-07-06 22:08:15 +00005362 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
5363 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005364 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005365 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005366
Rafael Espindola9a580232009-02-27 13:37:18 +00005367 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005368 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005369 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005370
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005371 // The address of the thread local variable is the add of the thread
5372 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005373 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005374}
5375
Dan Gohman475871a2008-07-27 21:46:04 +00005376SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005377X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00005378
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005379 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005380 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005381
Eric Christopher30ef0e52010-06-03 04:07:48 +00005382 if (Subtarget->isTargetELF()) {
5383 // TODO: implement the "local dynamic" model
5384 // TODO: implement the "initial exec"model for pic executables
5385
5386 // If GV is an alias then use the aliasee for determining
5387 // thread-localness.
5388 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5389 GV = GA->resolveAliasedGlobal(false);
5390
5391 TLSModel::Model model
5392 = getTLSModel(GV, getTargetMachine().getRelocationModel());
5393
5394 switch (model) {
5395 case TLSModel::GeneralDynamic:
5396 case TLSModel::LocalDynamic: // not implemented
5397 if (Subtarget->is64Bit())
5398 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
5399 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
5400
5401 case TLSModel::InitialExec:
5402 case TLSModel::LocalExec:
5403 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5404 Subtarget->is64Bit());
5405 }
5406 } else if (Subtarget->isTargetDarwin()) {
5407 // Darwin only has one model of TLS. Lower to that.
5408 unsigned char OpFlag = 0;
5409 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
5410 X86ISD::WrapperRIP : X86ISD::Wrapper;
5411
5412 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5413 // global base reg.
5414 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
5415 !Subtarget->is64Bit();
5416 if (PIC32)
5417 OpFlag = X86II::MO_TLVP_PIC_BASE;
5418 else
5419 OpFlag = X86II::MO_TLVP;
Devang Patel0d881da2010-07-06 22:08:15 +00005420 DebugLoc DL = Op.getDebugLoc();
5421 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00005422 getPointerTy(),
5423 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00005424 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5425
5426 // With PIC32, the address is actually $g + Offset.
5427 if (PIC32)
5428 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5429 DAG.getNode(X86ISD::GlobalBaseReg,
5430 DebugLoc(), getPointerTy()),
5431 Offset);
5432
5433 // Lowering the machine isd will make sure everything is in the right
5434 // location.
5435 SDValue Args[] = { Offset };
5436 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
5437
5438 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
5439 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5440 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00005441
Eric Christopher30ef0e52010-06-03 04:07:48 +00005442 // And our return value (tls address) is in the standard call return value
5443 // location.
5444 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
5445 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005446 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00005447
5448 assert(false &&
5449 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00005450
Torok Edwinc23197a2009-07-14 16:55:14 +00005451 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005452 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005453}
5454
Evan Cheng0db9fe62006-04-25 20:13:52 +00005455
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005456/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005457/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005458SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005459 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005460 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005461 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005462 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005463 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005464 SDValue ShOpLo = Op.getOperand(0);
5465 SDValue ShOpHi = Op.getOperand(1);
5466 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005467 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005468 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005469 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005470
Dan Gohman475871a2008-07-27 21:46:04 +00005471 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005472 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005473 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5474 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005475 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005476 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5477 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005478 }
Evan Chenge3413162006-01-09 18:33:28 +00005479
Owen Anderson825b72b2009-08-11 20:47:22 +00005480 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5481 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005482 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005483 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005484
Dan Gohman475871a2008-07-27 21:46:04 +00005485 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005486 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005487 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5488 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005489
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005490 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005491 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5492 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005493 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005494 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5495 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005496 }
5497
Dan Gohman475871a2008-07-27 21:46:04 +00005498 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005499 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005500}
Evan Chenga3195e82006-01-12 22:54:21 +00005501
Dan Gohmand858e902010-04-17 15:26:15 +00005502SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5503 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005504 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005505
5506 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005507 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005508 return Op;
5509 }
5510 return SDValue();
5511 }
5512
Owen Anderson825b72b2009-08-11 20:47:22 +00005513 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005514 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005515
Eli Friedman36df4992009-05-27 00:47:34 +00005516 // These are really Legal; return the operand so the caller accepts it as
5517 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005518 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005519 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005520 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005521 Subtarget->is64Bit()) {
5522 return Op;
5523 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005524
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005525 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005526 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005527 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005528 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005529 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005530 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005531 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005532 PseudoSourceValue::getFixedStack(SSFI), 0,
5533 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005534 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5535}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005536
Owen Andersone50ed302009-08-10 22:56:29 +00005537SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005538 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005539 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005540 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005541 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005542 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005543 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005544 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005545 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005546 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005547 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005548 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005549 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005550 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005551
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005552 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005553 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005554 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005555
5556 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5557 // shouldn't be necessary except that RFP cannot be live across
5558 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005559 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005560 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005561 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005562 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005563 SDValue Ops[] = {
5564 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5565 };
5566 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005567 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005568 PseudoSourceValue::getFixedStack(SSFI), 0,
5569 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005570 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005571
Evan Cheng0db9fe62006-04-25 20:13:52 +00005572 return Result;
5573}
5574
Bill Wendling8b8a6362009-01-17 03:56:04 +00005575// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005576SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5577 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005578 // This algorithm is not obvious. Here it is in C code, more or less:
5579 /*
5580 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5581 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5582 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005583
Bill Wendling8b8a6362009-01-17 03:56:04 +00005584 // Copy ints to xmm registers.
5585 __m128i xh = _mm_cvtsi32_si128( hi );
5586 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005587
Bill Wendling8b8a6362009-01-17 03:56:04 +00005588 // Combine into low half of a single xmm register.
5589 __m128i x = _mm_unpacklo_epi32( xh, xl );
5590 __m128d d;
5591 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005592
Bill Wendling8b8a6362009-01-17 03:56:04 +00005593 // Merge in appropriate exponents to give the integer bits the right
5594 // magnitude.
5595 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005596
Bill Wendling8b8a6362009-01-17 03:56:04 +00005597 // Subtract away the biases to deal with the IEEE-754 double precision
5598 // implicit 1.
5599 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005600
Bill Wendling8b8a6362009-01-17 03:56:04 +00005601 // All conversions up to here are exact. The correctly rounded result is
5602 // calculated using the current rounding mode using the following
5603 // horizontal add.
5604 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5605 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5606 // store doesn't really need to be here (except
5607 // maybe to zero the other double)
5608 return sd;
5609 }
5610 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005611
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005612 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005613 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005614
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005615 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005616 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005617 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5618 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5619 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5620 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005621 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005622 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005623
Bill Wendling8b8a6362009-01-17 03:56:04 +00005624 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005625 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005626 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005627 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005628 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005629 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005630 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005631
Owen Anderson825b72b2009-08-11 20:47:22 +00005632 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5633 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005634 Op.getOperand(0),
5635 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005636 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5637 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005638 Op.getOperand(0),
5639 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005640 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5641 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005642 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005643 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005644 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5645 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5646 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005647 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005648 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005649 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005650
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005651 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005652 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005653 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5654 DAG.getUNDEF(MVT::v2f64), ShufMask);
5655 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5656 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005657 DAG.getIntPtrConstant(0));
5658}
5659
Bill Wendling8b8a6362009-01-17 03:56:04 +00005660// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005661SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5662 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005663 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005664 // FP constant to bias correct the final result.
5665 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005666 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005667
5668 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005669 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5670 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005671 Op.getOperand(0),
5672 DAG.getIntPtrConstant(0)));
5673
Owen Anderson825b72b2009-08-11 20:47:22 +00005674 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5675 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005676 DAG.getIntPtrConstant(0));
5677
5678 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005679 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5680 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005681 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005682 MVT::v2f64, Load)),
5683 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005684 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005685 MVT::v2f64, Bias)));
5686 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5687 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005688 DAG.getIntPtrConstant(0));
5689
5690 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005691 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005692
5693 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005694 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005695
Owen Anderson825b72b2009-08-11 20:47:22 +00005696 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005697 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005698 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005699 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005700 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005701 }
5702
5703 // Handle final rounding.
5704 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005705}
5706
Dan Gohmand858e902010-04-17 15:26:15 +00005707SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5708 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005709 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005710 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005711
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005712 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00005713 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5714 // the optimization here.
5715 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005716 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005717
Owen Andersone50ed302009-08-10 22:56:29 +00005718 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005719 EVT DstVT = Op.getValueType();
5720 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005721 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005722 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005723 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005724
5725 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005726 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005727 if (SrcVT == MVT::i32) {
5728 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5729 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5730 getPointerTy(), StackSlot, WordOff);
5731 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5732 StackSlot, NULL, 0, false, false, 0);
5733 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5734 OffsetSlot, NULL, 0, false, false, 0);
5735 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
5736 return Fild;
5737 }
5738
5739 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
5740 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005741 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005742 // For i64 source, we need to add the appropriate power of 2 if the input
5743 // was negative. This is the same as the optimization in
5744 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
5745 // we must be careful to do the computation in x87 extended precision, not
5746 // in SSE. (The generic code can't know it's OK to do this, or how to.)
5747 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
5748 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
5749 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
5750
5751 APInt FF(32, 0x5F800000ULL);
5752
5753 // Check whether the sign bit is set.
5754 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
5755 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
5756 ISD::SETLT);
5757
5758 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
5759 SDValue FudgePtr = DAG.getConstantPool(
5760 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
5761 getPointerTy());
5762
5763 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
5764 SDValue Zero = DAG.getIntPtrConstant(0);
5765 SDValue Four = DAG.getIntPtrConstant(4);
5766 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
5767 Zero, Four);
5768 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
5769
5770 // Load the value out, extending it from f32 to f80.
5771 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00005772 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005773 FudgePtr, PseudoSourceValue::getConstantPool(),
5774 0, MVT::f32, false, false, 4);
5775 // Extend everything to 80 bits to force it to be done on x87.
5776 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
5777 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00005778}
5779
Dan Gohman475871a2008-07-27 21:46:04 +00005780std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00005781FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005782 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005783
Owen Andersone50ed302009-08-10 22:56:29 +00005784 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005785
5786 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005787 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5788 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005789 }
5790
Owen Anderson825b72b2009-08-11 20:47:22 +00005791 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5792 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005793 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005794
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005795 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005796 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005797 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005798 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005799 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005800 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005801 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005802 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005803
Evan Cheng87c89352007-10-15 20:11:21 +00005804 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5805 // stack slot.
5806 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005807 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005808 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005809 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005810
Evan Cheng0db9fe62006-04-25 20:13:52 +00005811 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005812 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005813 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005814 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5815 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5816 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005817 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005818
Dan Gohman475871a2008-07-27 21:46:04 +00005819 SDValue Chain = DAG.getEntryNode();
5820 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005821 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005822 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005823 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005824 PseudoSourceValue::getFixedStack(SSFI), 0,
5825 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005826 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005827 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005828 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5829 };
Dale Johannesenace16102009-02-03 19:33:06 +00005830 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005831 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005832 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005833 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5834 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005835
Evan Cheng0db9fe62006-04-25 20:13:52 +00005836 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005837 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005838 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005839
Chris Lattner27a6c732007-11-24 07:07:01 +00005840 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005841}
5842
Dan Gohmand858e902010-04-17 15:26:15 +00005843SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
5844 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00005845 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005846 if (Op.getValueType() == MVT::v2i32 &&
5847 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005848 return Op;
5849 }
5850 return SDValue();
5851 }
5852
Eli Friedman948e95a2009-05-23 09:59:16 +00005853 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005854 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005855 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5856 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005857
Chris Lattner27a6c732007-11-24 07:07:01 +00005858 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005859 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005860 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005861}
5862
Dan Gohmand858e902010-04-17 15:26:15 +00005863SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
5864 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00005865 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5866 SDValue FIST = Vals.first, StackSlot = Vals.second;
5867 assert(FIST.getNode() && "Unexpected failure");
5868
5869 // Load the result.
5870 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005871 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005872}
5873
Dan Gohmand858e902010-04-17 15:26:15 +00005874SDValue X86TargetLowering::LowerFABS(SDValue Op,
5875 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005876 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005877 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005878 EVT VT = Op.getValueType();
5879 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005880 if (VT.isVector())
5881 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005882 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005883 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005884 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005885 CV.push_back(C);
5886 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005887 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005888 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005889 CV.push_back(C);
5890 CV.push_back(C);
5891 CV.push_back(C);
5892 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005893 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005894 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005895 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005896 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005897 PseudoSourceValue::getConstantPool(), 0,
5898 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005899 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005900}
5901
Dan Gohmand858e902010-04-17 15:26:15 +00005902SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005903 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005904 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005905 EVT VT = Op.getValueType();
5906 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005907 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005908 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005909 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005910 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005911 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005912 CV.push_back(C);
5913 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005914 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005915 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005916 CV.push_back(C);
5917 CV.push_back(C);
5918 CV.push_back(C);
5919 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005920 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005921 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005922 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005923 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005924 PseudoSourceValue::getConstantPool(), 0,
5925 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005926 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005927 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005928 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5929 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005930 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005931 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005932 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005933 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005934 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005935}
5936
Dan Gohmand858e902010-04-17 15:26:15 +00005937SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005938 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005939 SDValue Op0 = Op.getOperand(0);
5940 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005941 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005942 EVT VT = Op.getValueType();
5943 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005944
5945 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005946 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005947 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005948 SrcVT = VT;
5949 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005950 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005951 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005952 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005953 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005954 }
5955
5956 // At this point the operands and the result should have the same
5957 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005958
Evan Cheng68c47cb2007-01-05 07:55:56 +00005959 // First get the sign bit of second operand.
5960 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005961 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005962 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5963 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005964 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005965 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5966 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5967 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5968 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005969 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005970 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005971 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005972 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005973 PseudoSourceValue::getConstantPool(), 0,
5974 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005975 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005976
5977 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005978 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005979 // Op0 is MVT::f32, Op1 is MVT::f64.
5980 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5981 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5982 DAG.getConstant(32, MVT::i32));
5983 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5984 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005985 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005986 }
5987
Evan Cheng73d6cf12007-01-05 21:37:56 +00005988 // Clear first operand sign bit.
5989 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005990 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005991 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5992 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005993 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005994 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5995 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5996 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5997 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005998 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005999 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006000 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006001 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006002 PseudoSourceValue::getConstantPool(), 0,
6003 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006004 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006005
6006 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006007 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006008}
6009
Dan Gohman076aee32009-03-04 19:44:21 +00006010/// Emit nodes that will be selected as "test Op0,Op0", or something
6011/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006012SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006013 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006014 DebugLoc dl = Op.getDebugLoc();
6015
Dan Gohman31125812009-03-07 01:58:32 +00006016 // CF and OF aren't always set the way we want. Determine which
6017 // of these we need.
6018 bool NeedCF = false;
6019 bool NeedOF = false;
6020 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006021 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006022 case X86::COND_A: case X86::COND_AE:
6023 case X86::COND_B: case X86::COND_BE:
6024 NeedCF = true;
6025 break;
6026 case X86::COND_G: case X86::COND_GE:
6027 case X86::COND_L: case X86::COND_LE:
6028 case X86::COND_O: case X86::COND_NO:
6029 NeedOF = true;
6030 break;
Dan Gohman31125812009-03-07 01:58:32 +00006031 }
6032
Dan Gohman076aee32009-03-04 19:44:21 +00006033 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006034 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6035 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006036 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6037 // Emit a CMP with 0, which is the TEST pattern.
6038 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6039 DAG.getConstant(0, Op.getValueType()));
6040
6041 unsigned Opcode = 0;
6042 unsigned NumOperands = 0;
6043 switch (Op.getNode()->getOpcode()) {
6044 case ISD::ADD:
6045 // Due to an isel shortcoming, be conservative if this add is likely to be
6046 // selected as part of a load-modify-store instruction. When the root node
6047 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6048 // uses of other nodes in the match, such as the ADD in this case. This
6049 // leads to the ADD being left around and reselected, with the result being
6050 // two adds in the output. Alas, even if none our users are stores, that
6051 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6052 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6053 // climbing the DAG back to the root, and it doesn't seem to be worth the
6054 // effort.
6055 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006056 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006057 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6058 goto default_case;
6059
6060 if (ConstantSDNode *C =
6061 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6062 // An add of one will be selected as an INC.
6063 if (C->getAPIntValue() == 1) {
6064 Opcode = X86ISD::INC;
6065 NumOperands = 1;
6066 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006067 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006068
6069 // An add of negative one (subtract of one) will be selected as a DEC.
6070 if (C->getAPIntValue().isAllOnesValue()) {
6071 Opcode = X86ISD::DEC;
6072 NumOperands = 1;
6073 break;
6074 }
Dan Gohman076aee32009-03-04 19:44:21 +00006075 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006076
6077 // Otherwise use a regular EFLAGS-setting add.
6078 Opcode = X86ISD::ADD;
6079 NumOperands = 2;
6080 break;
6081 case ISD::AND: {
6082 // If the primary and result isn't used, don't bother using X86ISD::AND,
6083 // because a TEST instruction will be better.
6084 bool NonFlagUse = false;
6085 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6086 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6087 SDNode *User = *UI;
6088 unsigned UOpNo = UI.getOperandNo();
6089 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6090 // Look pass truncate.
6091 UOpNo = User->use_begin().getOperandNo();
6092 User = *User->use_begin();
6093 }
6094
6095 if (User->getOpcode() != ISD::BRCOND &&
6096 User->getOpcode() != ISD::SETCC &&
6097 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6098 NonFlagUse = true;
6099 break;
6100 }
Dan Gohman076aee32009-03-04 19:44:21 +00006101 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006102
6103 if (!NonFlagUse)
6104 break;
6105 }
6106 // FALL THROUGH
6107 case ISD::SUB:
6108 case ISD::OR:
6109 case ISD::XOR:
6110 // Due to the ISEL shortcoming noted above, be conservative if this op is
6111 // likely to be selected as part of a load-modify-store instruction.
6112 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6113 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6114 if (UI->getOpcode() == ISD::STORE)
6115 goto default_case;
6116
6117 // Otherwise use a regular EFLAGS-setting instruction.
6118 switch (Op.getNode()->getOpcode()) {
6119 default: llvm_unreachable("unexpected operator!");
6120 case ISD::SUB: Opcode = X86ISD::SUB; break;
6121 case ISD::OR: Opcode = X86ISD::OR; break;
6122 case ISD::XOR: Opcode = X86ISD::XOR; break;
6123 case ISD::AND: Opcode = X86ISD::AND; break;
6124 }
6125
6126 NumOperands = 2;
6127 break;
6128 case X86ISD::ADD:
6129 case X86ISD::SUB:
6130 case X86ISD::INC:
6131 case X86ISD::DEC:
6132 case X86ISD::OR:
6133 case X86ISD::XOR:
6134 case X86ISD::AND:
6135 return SDValue(Op.getNode(), 1);
6136 default:
6137 default_case:
6138 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006139 }
6140
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006141 if (Opcode == 0)
6142 // Emit a CMP with 0, which is the TEST pattern.
6143 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6144 DAG.getConstant(0, Op.getValueType()));
6145
6146 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6147 SmallVector<SDValue, 4> Ops;
6148 for (unsigned i = 0; i != NumOperands; ++i)
6149 Ops.push_back(Op.getOperand(i));
6150
6151 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6152 DAG.ReplaceAllUsesWith(Op, New);
6153 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006154}
6155
6156/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6157/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006158SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006159 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006160 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6161 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006162 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006163
6164 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006165 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006166}
6167
Evan Chengd40d03e2010-01-06 19:38:29 +00006168/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6169/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006170SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6171 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006172 SDValue Op0 = And.getOperand(0);
6173 SDValue Op1 = And.getOperand(1);
6174 if (Op0.getOpcode() == ISD::TRUNCATE)
6175 Op0 = Op0.getOperand(0);
6176 if (Op1.getOpcode() == ISD::TRUNCATE)
6177 Op1 = Op1.getOperand(0);
6178
Evan Chengd40d03e2010-01-06 19:38:29 +00006179 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006180 if (Op1.getOpcode() == ISD::SHL)
6181 std::swap(Op0, Op1);
6182 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006183 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6184 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006185 // If we looked past a truncate, check that it's only truncating away
6186 // known zeros.
6187 unsigned BitWidth = Op0.getValueSizeInBits();
6188 unsigned AndBitWidth = And.getValueSizeInBits();
6189 if (BitWidth > AndBitWidth) {
6190 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6191 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6192 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6193 return SDValue();
6194 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006195 LHS = Op1;
6196 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006197 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006198 } else if (Op1.getOpcode() == ISD::Constant) {
6199 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6200 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006201 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6202 LHS = AndLHS.getOperand(0);
6203 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006204 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006205 }
Evan Cheng0488db92007-09-25 01:57:46 +00006206
Evan Chengd40d03e2010-01-06 19:38:29 +00006207 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006208 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006209 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006210 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006211 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006212 // Also promote i16 to i32 for performance / code size reason.
6213 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006214 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006215 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006216
Evan Chengd40d03e2010-01-06 19:38:29 +00006217 // If the operand types disagree, extend the shift amount to match. Since
6218 // BT ignores high bits (like shifts) we can use anyextend.
6219 if (LHS.getValueType() != RHS.getValueType())
6220 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006221
Evan Chengd40d03e2010-01-06 19:38:29 +00006222 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6223 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6224 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6225 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006226 }
6227
Evan Cheng54de3ea2010-01-05 06:52:31 +00006228 return SDValue();
6229}
6230
Dan Gohmand858e902010-04-17 15:26:15 +00006231SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006232 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6233 SDValue Op0 = Op.getOperand(0);
6234 SDValue Op1 = Op.getOperand(1);
6235 DebugLoc dl = Op.getDebugLoc();
6236 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6237
6238 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006239 // Lower (X & (1 << N)) == 0 to BT(X, N).
6240 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6241 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6242 if (Op0.getOpcode() == ISD::AND &&
6243 Op0.hasOneUse() &&
6244 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00006245 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00006246 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6247 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6248 if (NewSetCC.getNode())
6249 return NewSetCC;
6250 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006251
Evan Cheng2c755ba2010-02-27 07:36:59 +00006252 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6253 if (Op0.getOpcode() == X86ISD::SETCC &&
6254 Op1.getOpcode() == ISD::Constant &&
6255 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6256 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6257 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6258 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6259 bool Invert = (CC == ISD::SETNE) ^
6260 cast<ConstantSDNode>(Op1)->isNullValue();
6261 if (Invert)
6262 CCode = X86::GetOppositeBranchCondition(CCode);
6263 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6264 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6265 }
6266
Evan Chenge5b51ac2010-04-17 06:13:15 +00006267 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006268 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006269 if (X86CC == X86::COND_INVALID)
6270 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006271
Evan Cheng552f09a2010-04-26 19:06:11 +00006272 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006273
6274 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006275 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006276 return DAG.getNode(ISD::AND, dl, MVT::i8,
6277 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6278 DAG.getConstant(X86CC, MVT::i8), Cond),
6279 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006280
Owen Anderson825b72b2009-08-11 20:47:22 +00006281 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6282 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006283}
6284
Dan Gohmand858e902010-04-17 15:26:15 +00006285SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006286 SDValue Cond;
6287 SDValue Op0 = Op.getOperand(0);
6288 SDValue Op1 = Op.getOperand(1);
6289 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006290 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006291 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6292 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006293 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006294
6295 if (isFP) {
6296 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006297 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006298 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6299 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006300 bool Swap = false;
6301
6302 switch (SetCCOpcode) {
6303 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006304 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006305 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006306 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006307 case ISD::SETGT: Swap = true; // Fallthrough
6308 case ISD::SETLT:
6309 case ISD::SETOLT: SSECC = 1; break;
6310 case ISD::SETOGE:
6311 case ISD::SETGE: Swap = true; // Fallthrough
6312 case ISD::SETLE:
6313 case ISD::SETOLE: SSECC = 2; break;
6314 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006315 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006316 case ISD::SETNE: SSECC = 4; break;
6317 case ISD::SETULE: Swap = true;
6318 case ISD::SETUGE: SSECC = 5; break;
6319 case ISD::SETULT: Swap = true;
6320 case ISD::SETUGT: SSECC = 6; break;
6321 case ISD::SETO: SSECC = 7; break;
6322 }
6323 if (Swap)
6324 std::swap(Op0, Op1);
6325
Nate Begemanfb8ead02008-07-25 19:05:58 +00006326 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006327 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006328 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006329 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006330 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6331 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006332 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006333 }
6334 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006335 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006336 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6337 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006338 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006339 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006340 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006341 }
6342 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006343 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006344 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006345
Nate Begeman30a0de92008-07-17 16:51:19 +00006346 // We are handling one of the integer comparisons here. Since SSE only has
6347 // GT and EQ comparisons for integer, swapping operands and multiple
6348 // operations may be required for some comparisons.
6349 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6350 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006351
Owen Anderson825b72b2009-08-11 20:47:22 +00006352 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006353 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006354 case MVT::v8i8:
6355 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6356 case MVT::v4i16:
6357 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6358 case MVT::v2i32:
6359 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6360 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006361 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006362
Nate Begeman30a0de92008-07-17 16:51:19 +00006363 switch (SetCCOpcode) {
6364 default: break;
6365 case ISD::SETNE: Invert = true;
6366 case ISD::SETEQ: Opc = EQOpc; break;
6367 case ISD::SETLT: Swap = true;
6368 case ISD::SETGT: Opc = GTOpc; break;
6369 case ISD::SETGE: Swap = true;
6370 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6371 case ISD::SETULT: Swap = true;
6372 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6373 case ISD::SETUGE: Swap = true;
6374 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6375 }
6376 if (Swap)
6377 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006378
Nate Begeman30a0de92008-07-17 16:51:19 +00006379 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6380 // bits of the inputs before performing those operations.
6381 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006382 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006383 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6384 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006385 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006386 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6387 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006388 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6389 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006390 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006391
Dale Johannesenace16102009-02-03 19:33:06 +00006392 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006393
6394 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006395 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006396 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006397
Nate Begeman30a0de92008-07-17 16:51:19 +00006398 return Result;
6399}
Evan Cheng0488db92007-09-25 01:57:46 +00006400
Evan Cheng370e5342008-12-03 08:38:43 +00006401// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006402static bool isX86LogicalCmp(SDValue Op) {
6403 unsigned Opc = Op.getNode()->getOpcode();
6404 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6405 return true;
6406 if (Op.getResNo() == 1 &&
6407 (Opc == X86ISD::ADD ||
6408 Opc == X86ISD::SUB ||
6409 Opc == X86ISD::SMUL ||
6410 Opc == X86ISD::UMUL ||
6411 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006412 Opc == X86ISD::DEC ||
6413 Opc == X86ISD::OR ||
6414 Opc == X86ISD::XOR ||
6415 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006416 return true;
6417
6418 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006419}
6420
Dan Gohmand858e902010-04-17 15:26:15 +00006421SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006422 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006423 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006424 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006425 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006426
Dan Gohman1a492952009-10-20 16:22:37 +00006427 if (Cond.getOpcode() == ISD::SETCC) {
6428 SDValue NewCond = LowerSETCC(Cond, DAG);
6429 if (NewCond.getNode())
6430 Cond = NewCond;
6431 }
Evan Cheng734503b2006-09-11 02:19:56 +00006432
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006433 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6434 SDValue Op1 = Op.getOperand(1);
6435 SDValue Op2 = Op.getOperand(2);
6436 if (Cond.getOpcode() == X86ISD::SETCC &&
6437 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6438 SDValue Cmp = Cond.getOperand(1);
6439 if (Cmp.getOpcode() == X86ISD::CMP) {
6440 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6441 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6442 ConstantSDNode *RHSC =
6443 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6444 if (N1C && N1C->isAllOnesValue() &&
6445 N2C && N2C->isNullValue() &&
6446 RHSC && RHSC->isNullValue()) {
6447 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006448 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006449 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6450 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6451 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6452 }
6453 }
6454 }
6455
Evan Chengad9c0a32009-12-15 00:53:42 +00006456 // Look pass (and (setcc_carry (cmp ...)), 1).
6457 if (Cond.getOpcode() == ISD::AND &&
6458 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6459 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6460 if (C && C->getAPIntValue() == 1)
6461 Cond = Cond.getOperand(0);
6462 }
6463
Evan Cheng3f41d662007-10-08 22:16:29 +00006464 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6465 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006466 if (Cond.getOpcode() == X86ISD::SETCC ||
6467 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006468 CC = Cond.getOperand(0);
6469
Dan Gohman475871a2008-07-27 21:46:04 +00006470 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006471 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006472 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006473
Evan Cheng3f41d662007-10-08 22:16:29 +00006474 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006475 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006476 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006477 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006478
Chris Lattnerd1980a52009-03-12 06:52:53 +00006479 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6480 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006481 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006482 addTest = false;
6483 }
6484 }
6485
6486 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006487 // Look pass the truncate.
6488 if (Cond.getOpcode() == ISD::TRUNCATE)
6489 Cond = Cond.getOperand(0);
6490
6491 // We know the result of AND is compared against zero. Try to match
6492 // it to BT.
6493 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6494 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6495 if (NewSetCC.getNode()) {
6496 CC = NewSetCC.getOperand(0);
6497 Cond = NewSetCC.getOperand(1);
6498 addTest = false;
6499 }
6500 }
6501 }
6502
6503 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006504 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006505 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006506 }
6507
Evan Cheng0488db92007-09-25 01:57:46 +00006508 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6509 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006510 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6511 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006512 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006513}
6514
Evan Cheng370e5342008-12-03 08:38:43 +00006515// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6516// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6517// from the AND / OR.
6518static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6519 Opc = Op.getOpcode();
6520 if (Opc != ISD::OR && Opc != ISD::AND)
6521 return false;
6522 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6523 Op.getOperand(0).hasOneUse() &&
6524 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6525 Op.getOperand(1).hasOneUse());
6526}
6527
Evan Cheng961d6d42009-02-02 08:19:07 +00006528// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6529// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006530static bool isXor1OfSetCC(SDValue Op) {
6531 if (Op.getOpcode() != ISD::XOR)
6532 return false;
6533 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6534 if (N1C && N1C->getAPIntValue() == 1) {
6535 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6536 Op.getOperand(0).hasOneUse();
6537 }
6538 return false;
6539}
6540
Dan Gohmand858e902010-04-17 15:26:15 +00006541SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006542 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006543 SDValue Chain = Op.getOperand(0);
6544 SDValue Cond = Op.getOperand(1);
6545 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006546 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006547 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006548
Dan Gohman1a492952009-10-20 16:22:37 +00006549 if (Cond.getOpcode() == ISD::SETCC) {
6550 SDValue NewCond = LowerSETCC(Cond, DAG);
6551 if (NewCond.getNode())
6552 Cond = NewCond;
6553 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006554#if 0
6555 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006556 else if (Cond.getOpcode() == X86ISD::ADD ||
6557 Cond.getOpcode() == X86ISD::SUB ||
6558 Cond.getOpcode() == X86ISD::SMUL ||
6559 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006560 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006561#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006562
Evan Chengad9c0a32009-12-15 00:53:42 +00006563 // Look pass (and (setcc_carry (cmp ...)), 1).
6564 if (Cond.getOpcode() == ISD::AND &&
6565 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6566 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6567 if (C && C->getAPIntValue() == 1)
6568 Cond = Cond.getOperand(0);
6569 }
6570
Evan Cheng3f41d662007-10-08 22:16:29 +00006571 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6572 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006573 if (Cond.getOpcode() == X86ISD::SETCC ||
6574 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006575 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006576
Dan Gohman475871a2008-07-27 21:46:04 +00006577 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006578 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006579 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006580 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006581 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006582 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006583 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006584 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006585 default: break;
6586 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006587 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006588 // These can only come from an arithmetic instruction with overflow,
6589 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006590 Cond = Cond.getNode()->getOperand(1);
6591 addTest = false;
6592 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006593 }
Evan Cheng0488db92007-09-25 01:57:46 +00006594 }
Evan Cheng370e5342008-12-03 08:38:43 +00006595 } else {
6596 unsigned CondOpc;
6597 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6598 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006599 if (CondOpc == ISD::OR) {
6600 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6601 // two branches instead of an explicit OR instruction with a
6602 // separate test.
6603 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006604 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006605 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006606 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006607 Chain, Dest, CC, Cmp);
6608 CC = Cond.getOperand(1).getOperand(0);
6609 Cond = Cmp;
6610 addTest = false;
6611 }
6612 } else { // ISD::AND
6613 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6614 // two branches instead of an explicit AND instruction with a
6615 // separate test. However, we only do this if this block doesn't
6616 // have a fall-through edge, because this requires an explicit
6617 // jmp when the condition is false.
6618 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006619 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006620 Op.getNode()->hasOneUse()) {
6621 X86::CondCode CCode =
6622 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6623 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006624 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00006625 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00006626 // Look for an unconditional branch following this conditional branch.
6627 // We need this because we need to reverse the successors in order
6628 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00006629 if (User->getOpcode() == ISD::BR) {
6630 SDValue FalseBB = User->getOperand(1);
6631 SDNode *NewBR =
6632 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00006633 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00006634 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00006635 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006636
Dale Johannesene4d209d2009-02-03 20:21:25 +00006637 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006638 Chain, Dest, CC, Cmp);
6639 X86::CondCode CCode =
6640 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6641 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006642 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006643 Cond = Cmp;
6644 addTest = false;
6645 }
6646 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006647 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006648 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6649 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6650 // It should be transformed during dag combiner except when the condition
6651 // is set by a arithmetics with overflow node.
6652 X86::CondCode CCode =
6653 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6654 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006655 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006656 Cond = Cond.getOperand(0).getOperand(1);
6657 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006658 }
Evan Cheng0488db92007-09-25 01:57:46 +00006659 }
6660
6661 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006662 // Look pass the truncate.
6663 if (Cond.getOpcode() == ISD::TRUNCATE)
6664 Cond = Cond.getOperand(0);
6665
6666 // We know the result of AND is compared against zero. Try to match
6667 // it to BT.
6668 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6669 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6670 if (NewSetCC.getNode()) {
6671 CC = NewSetCC.getOperand(0);
6672 Cond = NewSetCC.getOperand(1);
6673 addTest = false;
6674 }
6675 }
6676 }
6677
6678 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006679 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006680 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006681 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006682 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006683 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006684}
6685
Anton Korobeynikove060b532007-04-17 19:34:00 +00006686
6687// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6688// Calls to _alloca is needed to probe the stack when allocating more than 4k
6689// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6690// that the guard pages used by the OS virtual memory manager are allocated in
6691// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006692SDValue
6693X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006694 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006695 assert(Subtarget->isTargetCygMing() &&
6696 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006697 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006698
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006699 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006700 SDValue Chain = Op.getOperand(0);
6701 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006702 // FIXME: Ensure alignment here
6703
Dan Gohman475871a2008-07-27 21:46:04 +00006704 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006705
Owen Anderson825b72b2009-08-11 20:47:22 +00006706 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006707
Dale Johannesendd64c412009-02-04 00:33:20 +00006708 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006709 Flag = Chain.getValue(1);
6710
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006711 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006712
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006713 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6714 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006715
Dale Johannesendd64c412009-02-04 00:33:20 +00006716 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006717
Dan Gohman475871a2008-07-27 21:46:04 +00006718 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006719 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006720}
6721
Dan Gohmand858e902010-04-17 15:26:15 +00006722SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00006723 MachineFunction &MF = DAG.getMachineFunction();
6724 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6725
Dan Gohman69de1932008-02-06 22:27:42 +00006726 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006727 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006728
Evan Cheng25ab6902006-09-08 06:48:29 +00006729 if (!Subtarget->is64Bit()) {
6730 // vastart just stores the address of the VarArgsFrameIndex slot into the
6731 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00006732 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6733 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006734 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6735 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006736 }
6737
6738 // __va_list_tag:
6739 // gp_offset (0 - 6 * 8)
6740 // fp_offset (48 - 48 + 8 * 16)
6741 // overflow_arg_area (point to parameters coming in memory).
6742 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006743 SmallVector<SDValue, 8> MemOps;
6744 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006745 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006746 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006747 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6748 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006749 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006750 MemOps.push_back(Store);
6751
6752 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006753 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006754 FIN, DAG.getIntPtrConstant(4));
6755 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006756 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6757 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006758 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006759 MemOps.push_back(Store);
6760
6761 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006762 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006763 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00006764 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6765 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006766 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6767 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006768 MemOps.push_back(Store);
6769
6770 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006771 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006772 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00006773 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6774 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006775 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6776 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006777 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006778 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006779 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006780}
6781
Dan Gohmand858e902010-04-17 15:26:15 +00006782SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00006783 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6784 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00006785
Chris Lattner75361b62010-04-07 22:58:41 +00006786 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006787 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006788}
6789
Dan Gohmand858e902010-04-17 15:26:15 +00006790SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00006791 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006792 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006793 SDValue Chain = Op.getOperand(0);
6794 SDValue DstPtr = Op.getOperand(1);
6795 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006796 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6797 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006798 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006799
Dale Johannesendd64c412009-02-04 00:33:20 +00006800 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006801 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6802 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006803}
6804
Dan Gohman475871a2008-07-27 21:46:04 +00006805SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006806X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006807 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006808 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006809 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006810 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006811 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006812 case Intrinsic::x86_sse_comieq_ss:
6813 case Intrinsic::x86_sse_comilt_ss:
6814 case Intrinsic::x86_sse_comile_ss:
6815 case Intrinsic::x86_sse_comigt_ss:
6816 case Intrinsic::x86_sse_comige_ss:
6817 case Intrinsic::x86_sse_comineq_ss:
6818 case Intrinsic::x86_sse_ucomieq_ss:
6819 case Intrinsic::x86_sse_ucomilt_ss:
6820 case Intrinsic::x86_sse_ucomile_ss:
6821 case Intrinsic::x86_sse_ucomigt_ss:
6822 case Intrinsic::x86_sse_ucomige_ss:
6823 case Intrinsic::x86_sse_ucomineq_ss:
6824 case Intrinsic::x86_sse2_comieq_sd:
6825 case Intrinsic::x86_sse2_comilt_sd:
6826 case Intrinsic::x86_sse2_comile_sd:
6827 case Intrinsic::x86_sse2_comigt_sd:
6828 case Intrinsic::x86_sse2_comige_sd:
6829 case Intrinsic::x86_sse2_comineq_sd:
6830 case Intrinsic::x86_sse2_ucomieq_sd:
6831 case Intrinsic::x86_sse2_ucomilt_sd:
6832 case Intrinsic::x86_sse2_ucomile_sd:
6833 case Intrinsic::x86_sse2_ucomigt_sd:
6834 case Intrinsic::x86_sse2_ucomige_sd:
6835 case Intrinsic::x86_sse2_ucomineq_sd: {
6836 unsigned Opc = 0;
6837 ISD::CondCode CC = ISD::SETCC_INVALID;
6838 switch (IntNo) {
6839 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006840 case Intrinsic::x86_sse_comieq_ss:
6841 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006842 Opc = X86ISD::COMI;
6843 CC = ISD::SETEQ;
6844 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006845 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006846 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006847 Opc = X86ISD::COMI;
6848 CC = ISD::SETLT;
6849 break;
6850 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006851 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006852 Opc = X86ISD::COMI;
6853 CC = ISD::SETLE;
6854 break;
6855 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006856 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006857 Opc = X86ISD::COMI;
6858 CC = ISD::SETGT;
6859 break;
6860 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006861 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006862 Opc = X86ISD::COMI;
6863 CC = ISD::SETGE;
6864 break;
6865 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006866 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006867 Opc = X86ISD::COMI;
6868 CC = ISD::SETNE;
6869 break;
6870 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006871 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006872 Opc = X86ISD::UCOMI;
6873 CC = ISD::SETEQ;
6874 break;
6875 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006876 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006877 Opc = X86ISD::UCOMI;
6878 CC = ISD::SETLT;
6879 break;
6880 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006881 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006882 Opc = X86ISD::UCOMI;
6883 CC = ISD::SETLE;
6884 break;
6885 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006886 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006887 Opc = X86ISD::UCOMI;
6888 CC = ISD::SETGT;
6889 break;
6890 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006891 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006892 Opc = X86ISD::UCOMI;
6893 CC = ISD::SETGE;
6894 break;
6895 case Intrinsic::x86_sse_ucomineq_ss:
6896 case Intrinsic::x86_sse2_ucomineq_sd:
6897 Opc = X86ISD::UCOMI;
6898 CC = ISD::SETNE;
6899 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006900 }
Evan Cheng734503b2006-09-11 02:19:56 +00006901
Dan Gohman475871a2008-07-27 21:46:04 +00006902 SDValue LHS = Op.getOperand(1);
6903 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006904 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006905 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006906 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6907 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6908 DAG.getConstant(X86CC, MVT::i8), Cond);
6909 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006910 }
Eric Christopher71c67532009-07-29 00:28:05 +00006911 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006912 // an integer value, not just an instruction so lower it to the ptest
6913 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006914 case Intrinsic::x86_sse41_ptestz:
6915 case Intrinsic::x86_sse41_ptestc:
6916 case Intrinsic::x86_sse41_ptestnzc:{
6917 unsigned X86CC = 0;
6918 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006919 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006920 case Intrinsic::x86_sse41_ptestz:
6921 // ZF = 1
6922 X86CC = X86::COND_E;
6923 break;
6924 case Intrinsic::x86_sse41_ptestc:
6925 // CF = 1
6926 X86CC = X86::COND_B;
6927 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006928 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006929 // ZF and CF = 0
6930 X86CC = X86::COND_A;
6931 break;
6932 }
Eric Christopherfd179292009-08-27 18:07:15 +00006933
Eric Christopher71c67532009-07-29 00:28:05 +00006934 SDValue LHS = Op.getOperand(1);
6935 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006936 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6937 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6938 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6939 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006940 }
Evan Cheng5759f972008-05-04 09:15:50 +00006941
6942 // Fix vector shift instructions where the last operand is a non-immediate
6943 // i32 value.
6944 case Intrinsic::x86_sse2_pslli_w:
6945 case Intrinsic::x86_sse2_pslli_d:
6946 case Intrinsic::x86_sse2_pslli_q:
6947 case Intrinsic::x86_sse2_psrli_w:
6948 case Intrinsic::x86_sse2_psrli_d:
6949 case Intrinsic::x86_sse2_psrli_q:
6950 case Intrinsic::x86_sse2_psrai_w:
6951 case Intrinsic::x86_sse2_psrai_d:
6952 case Intrinsic::x86_mmx_pslli_w:
6953 case Intrinsic::x86_mmx_pslli_d:
6954 case Intrinsic::x86_mmx_pslli_q:
6955 case Intrinsic::x86_mmx_psrli_w:
6956 case Intrinsic::x86_mmx_psrli_d:
6957 case Intrinsic::x86_mmx_psrli_q:
6958 case Intrinsic::x86_mmx_psrai_w:
6959 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006960 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006961 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006962 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006963
6964 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006965 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006966 switch (IntNo) {
6967 case Intrinsic::x86_sse2_pslli_w:
6968 NewIntNo = Intrinsic::x86_sse2_psll_w;
6969 break;
6970 case Intrinsic::x86_sse2_pslli_d:
6971 NewIntNo = Intrinsic::x86_sse2_psll_d;
6972 break;
6973 case Intrinsic::x86_sse2_pslli_q:
6974 NewIntNo = Intrinsic::x86_sse2_psll_q;
6975 break;
6976 case Intrinsic::x86_sse2_psrli_w:
6977 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6978 break;
6979 case Intrinsic::x86_sse2_psrli_d:
6980 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6981 break;
6982 case Intrinsic::x86_sse2_psrli_q:
6983 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6984 break;
6985 case Intrinsic::x86_sse2_psrai_w:
6986 NewIntNo = Intrinsic::x86_sse2_psra_w;
6987 break;
6988 case Intrinsic::x86_sse2_psrai_d:
6989 NewIntNo = Intrinsic::x86_sse2_psra_d;
6990 break;
6991 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006992 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006993 switch (IntNo) {
6994 case Intrinsic::x86_mmx_pslli_w:
6995 NewIntNo = Intrinsic::x86_mmx_psll_w;
6996 break;
6997 case Intrinsic::x86_mmx_pslli_d:
6998 NewIntNo = Intrinsic::x86_mmx_psll_d;
6999 break;
7000 case Intrinsic::x86_mmx_pslli_q:
7001 NewIntNo = Intrinsic::x86_mmx_psll_q;
7002 break;
7003 case Intrinsic::x86_mmx_psrli_w:
7004 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7005 break;
7006 case Intrinsic::x86_mmx_psrli_d:
7007 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7008 break;
7009 case Intrinsic::x86_mmx_psrli_q:
7010 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7011 break;
7012 case Intrinsic::x86_mmx_psrai_w:
7013 NewIntNo = Intrinsic::x86_mmx_psra_w;
7014 break;
7015 case Intrinsic::x86_mmx_psrai_d:
7016 NewIntNo = Intrinsic::x86_mmx_psra_d;
7017 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007018 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007019 }
7020 break;
7021 }
7022 }
Mon P Wangefa42202009-09-03 19:56:25 +00007023
7024 // The vector shift intrinsics with scalars uses 32b shift amounts but
7025 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7026 // to be zero.
7027 SDValue ShOps[4];
7028 ShOps[0] = ShAmt;
7029 ShOps[1] = DAG.getConstant(0, MVT::i32);
7030 if (ShAmtVT == MVT::v4i32) {
7031 ShOps[2] = DAG.getUNDEF(MVT::i32);
7032 ShOps[3] = DAG.getUNDEF(MVT::i32);
7033 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7034 } else {
7035 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7036 }
7037
Owen Andersone50ed302009-08-10 22:56:29 +00007038 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007039 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007040 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007041 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007042 Op.getOperand(1), ShAmt);
7043 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007044 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007045}
Evan Cheng72261582005-12-20 06:22:03 +00007046
Dan Gohmand858e902010-04-17 15:26:15 +00007047SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7048 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007049 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7050 MFI->setReturnAddressIsTaken(true);
7051
Bill Wendling64e87322009-01-16 19:25:27 +00007052 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007053 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007054
7055 if (Depth > 0) {
7056 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7057 SDValue Offset =
7058 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007059 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007060 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007061 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007062 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007063 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007064 }
7065
7066 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007067 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007068 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007069 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007070}
7071
Dan Gohmand858e902010-04-17 15:26:15 +00007072SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007073 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7074 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007075
Owen Andersone50ed302009-08-10 22:56:29 +00007076 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007077 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007078 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7079 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007080 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007081 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007082 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7083 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007084 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007085}
7086
Dan Gohman475871a2008-07-27 21:46:04 +00007087SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007088 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007089 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007090}
7091
Dan Gohmand858e902010-04-17 15:26:15 +00007092SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007093 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007094 SDValue Chain = Op.getOperand(0);
7095 SDValue Offset = Op.getOperand(1);
7096 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007097 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007098
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007099 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7100 getPointerTy());
7101 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007102
Dale Johannesene4d209d2009-02-03 20:21:25 +00007103 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007104 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007105 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007106 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007107 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007108 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007109
Dale Johannesene4d209d2009-02-03 20:21:25 +00007110 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007111 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007112 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007113}
7114
Dan Gohman475871a2008-07-27 21:46:04 +00007115SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007116 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007117 SDValue Root = Op.getOperand(0);
7118 SDValue Trmp = Op.getOperand(1); // trampoline
7119 SDValue FPtr = Op.getOperand(2); // nested function
7120 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007121 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007122
Dan Gohman69de1932008-02-06 22:27:42 +00007123 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007124
7125 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007126 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007127
7128 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007129 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7130 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007131
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007132 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7133 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007134
7135 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7136
7137 // Load the pointer to the nested function into R11.
7138 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007139 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007140 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007141 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007142
Owen Anderson825b72b2009-08-11 20:47:22 +00007143 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7144 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007145 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7146 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007147
7148 // Load the 'nest' parameter value into R10.
7149 // R10 is specified in X86CallingConv.td
7150 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007151 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7152 DAG.getConstant(10, MVT::i64));
7153 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007154 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007155
Owen Anderson825b72b2009-08-11 20:47:22 +00007156 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7157 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007158 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7159 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007160
7161 // Jump to the nested function.
7162 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007163 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7164 DAG.getConstant(20, MVT::i64));
7165 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007166 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007167
7168 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007169 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7170 DAG.getConstant(22, MVT::i64));
7171 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007172 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007173
Dan Gohman475871a2008-07-27 21:46:04 +00007174 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007175 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007176 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007177 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007178 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007179 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007180 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007181 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007182
7183 switch (CC) {
7184 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007185 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007186 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007187 case CallingConv::X86_StdCall: {
7188 // Pass 'nest' parameter in ECX.
7189 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007190 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007191
7192 // Check that ECX wasn't needed by an 'inreg' parameter.
7193 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007194 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007195
Chris Lattner58d74912008-03-12 17:45:29 +00007196 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007197 unsigned InRegCount = 0;
7198 unsigned Idx = 1;
7199
7200 for (FunctionType::param_iterator I = FTy->param_begin(),
7201 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007202 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007203 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007204 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007205
7206 if (InRegCount > 2) {
Chris Lattner75361b62010-04-07 22:58:41 +00007207 report_fatal_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007208 }
7209 }
7210 break;
7211 }
7212 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007213 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007214 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007215 // Pass 'nest' parameter in EAX.
7216 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007217 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007218 break;
7219 }
7220
Dan Gohman475871a2008-07-27 21:46:04 +00007221 SDValue OutChains[4];
7222 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007223
Owen Anderson825b72b2009-08-11 20:47:22 +00007224 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7225 DAG.getConstant(10, MVT::i32));
7226 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007227
Chris Lattnera62fe662010-02-05 19:20:30 +00007228 // This is storing the opcode for MOV32ri.
7229 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007230 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007231 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007232 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007233 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007234
Owen Anderson825b72b2009-08-11 20:47:22 +00007235 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7236 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007237 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7238 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007239
Chris Lattnera62fe662010-02-05 19:20:30 +00007240 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007241 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7242 DAG.getConstant(5, MVT::i32));
7243 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007244 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007245
Owen Anderson825b72b2009-08-11 20:47:22 +00007246 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7247 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007248 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7249 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007250
Dan Gohman475871a2008-07-27 21:46:04 +00007251 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007252 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007253 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007254 }
7255}
7256
Dan Gohmand858e902010-04-17 15:26:15 +00007257SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7258 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007259 /*
7260 The rounding mode is in bits 11:10 of FPSR, and has the following
7261 settings:
7262 00 Round to nearest
7263 01 Round to -inf
7264 10 Round to +inf
7265 11 Round to 0
7266
7267 FLT_ROUNDS, on the other hand, expects the following:
7268 -1 Undefined
7269 0 Round to 0
7270 1 Round to nearest
7271 2 Round to +inf
7272 3 Round to -inf
7273
7274 To perform the conversion, we do:
7275 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7276 */
7277
7278 MachineFunction &MF = DAG.getMachineFunction();
7279 const TargetMachine &TM = MF.getTarget();
7280 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7281 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007282 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007283 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007284
7285 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007286 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007287 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007288
Owen Anderson825b72b2009-08-11 20:47:22 +00007289 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007290 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007291
7292 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007293 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7294 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007295
7296 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007297 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007298 DAG.getNode(ISD::SRL, dl, MVT::i16,
7299 DAG.getNode(ISD::AND, dl, MVT::i16,
7300 CWD, DAG.getConstant(0x800, MVT::i16)),
7301 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007302 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007303 DAG.getNode(ISD::SRL, dl, MVT::i16,
7304 DAG.getNode(ISD::AND, dl, MVT::i16,
7305 CWD, DAG.getConstant(0x400, MVT::i16)),
7306 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007307
Dan Gohman475871a2008-07-27 21:46:04 +00007308 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007309 DAG.getNode(ISD::AND, dl, MVT::i16,
7310 DAG.getNode(ISD::ADD, dl, MVT::i16,
7311 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7312 DAG.getConstant(1, MVT::i16)),
7313 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007314
7315
Duncan Sands83ec4b62008-06-06 12:08:01 +00007316 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007317 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007318}
7319
Dan Gohmand858e902010-04-17 15:26:15 +00007320SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007321 EVT VT = Op.getValueType();
7322 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007323 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007324 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007325
7326 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007327 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007328 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007329 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007330 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007331 }
Evan Cheng18efe262007-12-14 02:13:44 +00007332
Evan Cheng152804e2007-12-14 08:30:15 +00007333 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007334 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007335 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007336
7337 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007338 SDValue Ops[] = {
7339 Op,
7340 DAG.getConstant(NumBits+NumBits-1, OpVT),
7341 DAG.getConstant(X86::COND_E, MVT::i8),
7342 Op.getValue(1)
7343 };
7344 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007345
7346 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007347 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007348
Owen Anderson825b72b2009-08-11 20:47:22 +00007349 if (VT == MVT::i8)
7350 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007351 return Op;
7352}
7353
Dan Gohmand858e902010-04-17 15:26:15 +00007354SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007355 EVT VT = Op.getValueType();
7356 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007357 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007358 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007359
7360 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007361 if (VT == MVT::i8) {
7362 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007363 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007364 }
Evan Cheng152804e2007-12-14 08:30:15 +00007365
7366 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007367 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007368 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007369
7370 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007371 SDValue Ops[] = {
7372 Op,
7373 DAG.getConstant(NumBits, OpVT),
7374 DAG.getConstant(X86::COND_E, MVT::i8),
7375 Op.getValue(1)
7376 };
7377 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007378
Owen Anderson825b72b2009-08-11 20:47:22 +00007379 if (VT == MVT::i8)
7380 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007381 return Op;
7382}
7383
Dan Gohmand858e902010-04-17 15:26:15 +00007384SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007385 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007386 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007387 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007388
Mon P Wangaf9b9522008-12-18 21:42:19 +00007389 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7390 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7391 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7392 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7393 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7394 //
7395 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7396 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7397 // return AloBlo + AloBhi + AhiBlo;
7398
7399 SDValue A = Op.getOperand(0);
7400 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007401
Dale Johannesene4d209d2009-02-03 20:21:25 +00007402 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007403 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7404 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007405 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007406 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7407 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007408 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007409 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007410 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007411 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007412 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007413 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007414 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007415 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007416 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007417 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007418 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7419 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007420 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007421 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7422 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007423 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7424 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007425 return Res;
7426}
7427
7428
Dan Gohmand858e902010-04-17 15:26:15 +00007429SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007430 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7431 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007432 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7433 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007434 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007435 SDValue LHS = N->getOperand(0);
7436 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007437 unsigned BaseOp = 0;
7438 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007439 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007440
7441 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007442 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007443 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007444 // A subtract of one will be selected as a INC. Note that INC doesn't
7445 // set CF, so we can't do this for UADDO.
7446 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7447 if (C->getAPIntValue() == 1) {
7448 BaseOp = X86ISD::INC;
7449 Cond = X86::COND_O;
7450 break;
7451 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007452 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007453 Cond = X86::COND_O;
7454 break;
7455 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007456 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007457 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007458 break;
7459 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007460 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7461 // set CF, so we can't do this for USUBO.
7462 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7463 if (C->getAPIntValue() == 1) {
7464 BaseOp = X86ISD::DEC;
7465 Cond = X86::COND_O;
7466 break;
7467 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007468 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007469 Cond = X86::COND_O;
7470 break;
7471 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007472 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007473 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007474 break;
7475 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007476 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007477 Cond = X86::COND_O;
7478 break;
7479 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007480 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007481 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007482 break;
7483 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007484
Bill Wendling61edeb52008-12-02 01:06:39 +00007485 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007486 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007487 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007488
Bill Wendling61edeb52008-12-02 01:06:39 +00007489 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007490 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007491 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007492
Bill Wendling61edeb52008-12-02 01:06:39 +00007493 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7494 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007495}
7496
Dan Gohmand858e902010-04-17 15:26:15 +00007497SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007498 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007499 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007500 unsigned Reg = 0;
7501 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007502 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007503 default:
7504 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007505 case MVT::i8: Reg = X86::AL; size = 1; break;
7506 case MVT::i16: Reg = X86::AX; size = 2; break;
7507 case MVT::i32: Reg = X86::EAX; size = 4; break;
7508 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007509 assert(Subtarget->is64Bit() && "Node not type legal!");
7510 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007511 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007512 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007513 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007514 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007515 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007516 Op.getOperand(1),
7517 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007518 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007519 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007520 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007521 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007522 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007523 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007524 return cpOut;
7525}
7526
Duncan Sands1607f052008-12-01 11:39:25 +00007527SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007528 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00007529 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007530 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007531 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007532 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007533 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007534 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7535 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007536 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007537 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7538 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007539 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007540 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007541 rdx.getValue(1)
7542 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007543 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007544}
7545
Dale Johannesen7d07b482010-05-21 00:52:33 +00007546SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
7547 SelectionDAG &DAG) const {
7548 EVT SrcVT = Op.getOperand(0).getValueType();
7549 EVT DstVT = Op.getValueType();
7550 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
7551 Subtarget->hasMMX() && !DisableMMX) &&
7552 "Unexpected custom BIT_CONVERT");
7553 assert((DstVT == MVT::i64 ||
7554 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
7555 "Unexpected custom BIT_CONVERT");
7556 // i64 <=> MMX conversions are Legal.
7557 if (SrcVT==MVT::i64 && DstVT.isVector())
7558 return Op;
7559 if (DstVT==MVT::i64 && SrcVT.isVector())
7560 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00007561 // MMX <=> MMX conversions are Legal.
7562 if (SrcVT.isVector() && DstVT.isVector())
7563 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00007564 // All other conversions need to be expanded.
7565 return SDValue();
7566}
Dan Gohmand858e902010-04-17 15:26:15 +00007567SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007568 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007569 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007570 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007571 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007572 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007573 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007574 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007575 Node->getOperand(0),
7576 Node->getOperand(1), negOp,
7577 cast<AtomicSDNode>(Node)->getSrcValue(),
7578 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007579}
7580
Evan Cheng0db9fe62006-04-25 20:13:52 +00007581/// LowerOperation - Provide custom lowering hooks for some operations.
7582///
Dan Gohmand858e902010-04-17 15:26:15 +00007583SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007584 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007585 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007586 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7587 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007588 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007589 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007590 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7591 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7592 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7593 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7594 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7595 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007596 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007597 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007598 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007599 case ISD::SHL_PARTS:
7600 case ISD::SRA_PARTS:
7601 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7602 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007603 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007604 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007605 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007606 case ISD::FABS: return LowerFABS(Op, DAG);
7607 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007608 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007609 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007610 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007611 case ISD::SELECT: return LowerSELECT(Op, DAG);
7612 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007613 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007614 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007615 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007616 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007617 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007618 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7619 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007620 case ISD::FRAME_TO_ARGS_OFFSET:
7621 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007622 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007623 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007624 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007625 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007626 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7627 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007628 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007629 case ISD::SADDO:
7630 case ISD::UADDO:
7631 case ISD::SSUBO:
7632 case ISD::USUBO:
7633 case ISD::SMULO:
7634 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007635 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00007636 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007637 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007638}
7639
Duncan Sands1607f052008-12-01 11:39:25 +00007640void X86TargetLowering::
7641ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007642 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007643 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007644 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007645 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007646
7647 SDValue Chain = Node->getOperand(0);
7648 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007649 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007650 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007651 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007652 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007653 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007654 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007655 SDValue Result =
7656 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7657 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007658 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007659 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007660 Results.push_back(Result.getValue(2));
7661}
7662
Duncan Sands126d9072008-07-04 11:47:58 +00007663/// ReplaceNodeResults - Replace a node with an illegal result type
7664/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007665void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7666 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007667 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007668 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007669 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007670 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007671 assert(false && "Do not know how to custom type legalize this operation!");
7672 return;
7673 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007674 std::pair<SDValue,SDValue> Vals =
7675 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007676 SDValue FIST = Vals.first, StackSlot = Vals.second;
7677 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007678 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007679 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007680 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7681 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007682 }
7683 return;
7684 }
7685 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007686 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007687 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007688 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007689 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007690 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007691 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007692 eax.getValue(2));
7693 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7694 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007695 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007696 Results.push_back(edx.getValue(1));
7697 return;
7698 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007699 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007700 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007701 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007702 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007703 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7704 DAG.getConstant(0, MVT::i32));
7705 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7706 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007707 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7708 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007709 cpInL.getValue(1));
7710 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007711 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7712 DAG.getConstant(0, MVT::i32));
7713 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7714 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007715 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007716 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007717 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007718 swapInL.getValue(1));
7719 SDValue Ops[] = { swapInH.getValue(0),
7720 N->getOperand(1),
7721 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007722 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007723 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007724 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007725 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007726 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007727 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007728 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007729 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007730 Results.push_back(cpOutH.getValue(1));
7731 return;
7732 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007733 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007734 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7735 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007736 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007737 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7738 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007739 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007740 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7741 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007742 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007743 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7744 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007745 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007746 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7747 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007748 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007749 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7750 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007751 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007752 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7753 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007754 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007755}
7756
Evan Cheng72261582005-12-20 06:22:03 +00007757const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7758 switch (Opcode) {
7759 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007760 case X86ISD::BSF: return "X86ISD::BSF";
7761 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007762 case X86ISD::SHLD: return "X86ISD::SHLD";
7763 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007764 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007765 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007766 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007767 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007768 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007769 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007770 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7771 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7772 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007773 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007774 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007775 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007776 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007777 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007778 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007779 case X86ISD::COMI: return "X86ISD::COMI";
7780 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007781 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007782 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007783 case X86ISD::CMOV: return "X86ISD::CMOV";
7784 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007785 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007786 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7787 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007788 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007789 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007790 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007791 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007792 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007793 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7794 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007795 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007796 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007797 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007798 case X86ISD::FMAX: return "X86ISD::FMAX";
7799 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007800 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7801 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007802 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00007803 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00007804 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007805 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007806 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007807 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007808 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7809 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007810 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7811 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7812 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7813 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7814 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7815 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007816 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7817 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007818 case X86ISD::VSHL: return "X86ISD::VSHL";
7819 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007820 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7821 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7822 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7823 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7824 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7825 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7826 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7827 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7828 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7829 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007830 case X86ISD::ADD: return "X86ISD::ADD";
7831 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007832 case X86ISD::SMUL: return "X86ISD::SMUL";
7833 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007834 case X86ISD::INC: return "X86ISD::INC";
7835 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007836 case X86ISD::OR: return "X86ISD::OR";
7837 case X86ISD::XOR: return "X86ISD::XOR";
7838 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007839 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007840 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007841 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007842 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007843 }
7844}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007845
Chris Lattnerc9addb72007-03-30 23:15:24 +00007846// isLegalAddressingMode - Return true if the addressing mode represented
7847// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007848bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007849 const Type *Ty) const {
7850 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007851 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007852
Chris Lattnerc9addb72007-03-30 23:15:24 +00007853 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007854 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007855 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007856
Chris Lattnerc9addb72007-03-30 23:15:24 +00007857 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007858 unsigned GVFlags =
7859 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007860
Chris Lattnerdfed4132009-07-10 07:38:24 +00007861 // If a reference to this global requires an extra load, we can't fold it.
7862 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007863 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007864
Chris Lattnerdfed4132009-07-10 07:38:24 +00007865 // If BaseGV requires a register for the PIC base, we cannot also have a
7866 // BaseReg specified.
7867 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007868 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007869
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007870 // If lower 4G is not available, then we must use rip-relative addressing.
7871 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7872 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007873 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007874
Chris Lattnerc9addb72007-03-30 23:15:24 +00007875 switch (AM.Scale) {
7876 case 0:
7877 case 1:
7878 case 2:
7879 case 4:
7880 case 8:
7881 // These scales always work.
7882 break;
7883 case 3:
7884 case 5:
7885 case 9:
7886 // These scales are formed with basereg+scalereg. Only accept if there is
7887 // no basereg yet.
7888 if (AM.HasBaseReg)
7889 return false;
7890 break;
7891 default: // Other stuff never works.
7892 return false;
7893 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007894
Chris Lattnerc9addb72007-03-30 23:15:24 +00007895 return true;
7896}
7897
7898
Evan Cheng2bd122c2007-10-26 01:56:11 +00007899bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007900 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007901 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007902 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7903 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007904 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007905 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007906 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007907}
7908
Owen Andersone50ed302009-08-10 22:56:29 +00007909bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007910 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007911 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007912 unsigned NumBits1 = VT1.getSizeInBits();
7913 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007914 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007915 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007916 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007917}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007918
Dan Gohman97121ba2009-04-08 00:15:30 +00007919bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007920 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007921 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007922}
7923
Owen Andersone50ed302009-08-10 22:56:29 +00007924bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007925 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007926 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007927}
7928
Owen Andersone50ed302009-08-10 22:56:29 +00007929bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007930 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007931 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007932}
7933
Evan Cheng60c07e12006-07-05 22:17:51 +00007934/// isShuffleMaskLegal - Targets can use this to indicate that they only
7935/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7936/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7937/// are assumed to be legal.
7938bool
Eric Christopherfd179292009-08-27 18:07:15 +00007939X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007940 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00007941 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007942 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00007943 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00007944
Nate Begemana09008b2009-10-19 02:17:23 +00007945 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007946 return (VT.getVectorNumElements() == 2 ||
7947 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7948 isMOVLMask(M, VT) ||
7949 isSHUFPMask(M, VT) ||
7950 isPSHUFDMask(M, VT) ||
7951 isPSHUFHWMask(M, VT) ||
7952 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007953 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007954 isUNPCKLMask(M, VT) ||
7955 isUNPCKHMask(M, VT) ||
7956 isUNPCKL_v_undef_Mask(M, VT) ||
7957 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007958}
7959
Dan Gohman7d8143f2008-04-09 20:09:42 +00007960bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007961X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007962 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007963 unsigned NumElts = VT.getVectorNumElements();
7964 // FIXME: This collection of masks seems suspect.
7965 if (NumElts == 2)
7966 return true;
7967 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7968 return (isMOVLMask(Mask, VT) ||
7969 isCommutedMOVLMask(Mask, VT, true) ||
7970 isSHUFPMask(Mask, VT) ||
7971 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007972 }
7973 return false;
7974}
7975
7976//===----------------------------------------------------------------------===//
7977// X86 Scheduler Hooks
7978//===----------------------------------------------------------------------===//
7979
Mon P Wang63307c32008-05-05 19:05:59 +00007980// private utility function
7981MachineBasicBlock *
7982X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7983 MachineBasicBlock *MBB,
7984 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007985 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007986 unsigned LoadOpc,
7987 unsigned CXchgOpc,
7988 unsigned copyOpc,
7989 unsigned notOpc,
7990 unsigned EAXreg,
7991 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007992 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007993 // For the atomic bitwise operator, we generate
7994 // thisMBB:
7995 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007996 // ld t1 = [bitinstr.addr]
7997 // op t2 = t1, [bitinstr.val]
7998 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007999 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8000 // bz newMBB
8001 // fallthrough -->nextMBB
8002 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8003 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008004 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008005 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008006
Mon P Wang63307c32008-05-05 19:05:59 +00008007 /// First build the CFG
8008 MachineFunction *F = MBB->getParent();
8009 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008010 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8011 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8012 F->insert(MBBIter, newMBB);
8013 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008014
Dan Gohman14152b42010-07-06 20:24:04 +00008015 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8016 nextMBB->splice(nextMBB->begin(), thisMBB,
8017 llvm::next(MachineBasicBlock::iterator(bInstr)),
8018 thisMBB->end());
8019 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008020
Mon P Wang63307c32008-05-05 19:05:59 +00008021 // Update thisMBB to fall through to newMBB
8022 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008023
Mon P Wang63307c32008-05-05 19:05:59 +00008024 // newMBB jumps to itself and fall through to nextMBB
8025 newMBB->addSuccessor(nextMBB);
8026 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008027
Mon P Wang63307c32008-05-05 19:05:59 +00008028 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008029 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008030 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008031 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008032 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008033 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008034 int numArgs = bInstr->getNumOperands() - 1;
8035 for (int i=0; i < numArgs; ++i)
8036 argOpers[i] = &bInstr->getOperand(i+1);
8037
8038 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008039 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8040 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008041
Dale Johannesen140be2d2008-08-19 18:47:28 +00008042 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008043 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008044 for (int i=0; i <= lastAddrIndx; ++i)
8045 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008046
Dale Johannesen140be2d2008-08-19 18:47:28 +00008047 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008048 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008049 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008050 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008051 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008052 tt = t1;
8053
Dale Johannesen140be2d2008-08-19 18:47:28 +00008054 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008055 assert((argOpers[valArgIndx]->isReg() ||
8056 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008057 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008058 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008059 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008060 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008061 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008062 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008063 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008064
Dale Johannesene4d209d2009-02-03 20:21:25 +00008065 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008066 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008067
Dale Johannesene4d209d2009-02-03 20:21:25 +00008068 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008069 for (int i=0; i <= lastAddrIndx; ++i)
8070 (*MIB).addOperand(*argOpers[i]);
8071 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008072 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008073 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8074 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008075
Dale Johannesene4d209d2009-02-03 20:21:25 +00008076 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008077 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008078
Mon P Wang63307c32008-05-05 19:05:59 +00008079 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008080 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008081
Dan Gohman14152b42010-07-06 20:24:04 +00008082 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008083 return nextMBB;
8084}
8085
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008086// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008087MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008088X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8089 MachineBasicBlock *MBB,
8090 unsigned regOpcL,
8091 unsigned regOpcH,
8092 unsigned immOpcL,
8093 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008094 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008095 // For the atomic bitwise operator, we generate
8096 // thisMBB (instructions are in pairs, except cmpxchg8b)
8097 // ld t1,t2 = [bitinstr.addr]
8098 // newMBB:
8099 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8100 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008101 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008102 // mov ECX, EBX <- t5, t6
8103 // mov EAX, EDX <- t1, t2
8104 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8105 // mov t3, t4 <- EAX, EDX
8106 // bz newMBB
8107 // result in out1, out2
8108 // fallthrough -->nextMBB
8109
8110 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8111 const unsigned LoadOpc = X86::MOV32rm;
8112 const unsigned copyOpc = X86::MOV32rr;
8113 const unsigned NotOpc = X86::NOT32r;
8114 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8115 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8116 MachineFunction::iterator MBBIter = MBB;
8117 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008118
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008119 /// First build the CFG
8120 MachineFunction *F = MBB->getParent();
8121 MachineBasicBlock *thisMBB = MBB;
8122 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8123 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8124 F->insert(MBBIter, newMBB);
8125 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008126
Dan Gohman14152b42010-07-06 20:24:04 +00008127 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8128 nextMBB->splice(nextMBB->begin(), thisMBB,
8129 llvm::next(MachineBasicBlock::iterator(bInstr)),
8130 thisMBB->end());
8131 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008132
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008133 // Update thisMBB to fall through to newMBB
8134 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008135
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008136 // newMBB jumps to itself and fall through to nextMBB
8137 newMBB->addSuccessor(nextMBB);
8138 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008139
Dale Johannesene4d209d2009-02-03 20:21:25 +00008140 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008141 // Insert instructions into newMBB based on incoming instruction
8142 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008143 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008144 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008145 MachineOperand& dest1Oper = bInstr->getOperand(0);
8146 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008147 MachineOperand* argOpers[2 + X86AddrNumOperands];
Dan Gohman71ea4e52010-05-14 21:01:44 +00008148 for (int i=0; i < 2 + X86AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008149 argOpers[i] = &bInstr->getOperand(i+2);
8150
Dan Gohman71ea4e52010-05-14 21:01:44 +00008151 // We use some of the operands multiple times, so conservatively just
8152 // clear any kill flags that might be present.
8153 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8154 argOpers[i]->setIsKill(false);
8155 }
8156
Evan Chengad5b52f2010-01-08 19:14:57 +00008157 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008158 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008159
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008160 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008161 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008162 for (int i=0; i <= lastAddrIndx; ++i)
8163 (*MIB).addOperand(*argOpers[i]);
8164 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008165 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008166 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008167 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008168 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008169 MachineOperand newOp3 = *(argOpers[3]);
8170 if (newOp3.isImm())
8171 newOp3.setImm(newOp3.getImm()+4);
8172 else
8173 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008174 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008175 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008176
8177 // t3/4 are defined later, at the bottom of the loop
8178 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8179 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008180 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008181 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008182 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008183 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8184
Evan Cheng306b4ca2010-01-08 23:41:50 +00008185 // The subsequent operations should be using the destination registers of
8186 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008187 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008188 t1 = F->getRegInfo().createVirtualRegister(RC);
8189 t2 = F->getRegInfo().createVirtualRegister(RC);
8190 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8191 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008192 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008193 t1 = dest1Oper.getReg();
8194 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008195 }
8196
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008197 int valArgIndx = lastAddrIndx + 1;
8198 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008199 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008200 "invalid operand");
8201 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8202 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008203 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008204 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008205 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008206 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008207 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008208 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008209 (*MIB).addOperand(*argOpers[valArgIndx]);
8210 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008211 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008212 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008213 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008214 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008215 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008216 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008217 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008218 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008219 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008220 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008221
Dale Johannesene4d209d2009-02-03 20:21:25 +00008222 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008223 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008224 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008225 MIB.addReg(t2);
8226
Dale Johannesene4d209d2009-02-03 20:21:25 +00008227 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008228 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008229 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008230 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008231
Dale Johannesene4d209d2009-02-03 20:21:25 +00008232 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008233 for (int i=0; i <= lastAddrIndx; ++i)
8234 (*MIB).addOperand(*argOpers[i]);
8235
8236 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008237 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8238 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008239
Dale Johannesene4d209d2009-02-03 20:21:25 +00008240 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008241 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008242 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008243 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008244
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008245 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008246 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008247
Dan Gohman14152b42010-07-06 20:24:04 +00008248 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008249 return nextMBB;
8250}
8251
8252// private utility function
8253MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008254X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8255 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008256 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008257 // For the atomic min/max operator, we generate
8258 // thisMBB:
8259 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008260 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008261 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008262 // cmp t1, t2
8263 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008264 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008265 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8266 // bz newMBB
8267 // fallthrough -->nextMBB
8268 //
8269 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8270 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008271 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008272 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008273
Mon P Wang63307c32008-05-05 19:05:59 +00008274 /// First build the CFG
8275 MachineFunction *F = MBB->getParent();
8276 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008277 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8278 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8279 F->insert(MBBIter, newMBB);
8280 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008281
Dan Gohman14152b42010-07-06 20:24:04 +00008282 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8283 nextMBB->splice(nextMBB->begin(), thisMBB,
8284 llvm::next(MachineBasicBlock::iterator(mInstr)),
8285 thisMBB->end());
8286 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008287
Mon P Wang63307c32008-05-05 19:05:59 +00008288 // Update thisMBB to fall through to newMBB
8289 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008290
Mon P Wang63307c32008-05-05 19:05:59 +00008291 // newMBB jumps to newMBB and fall through to nextMBB
8292 newMBB->addSuccessor(nextMBB);
8293 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008294
Dale Johannesene4d209d2009-02-03 20:21:25 +00008295 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008296 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008297 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008298 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008299 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008300 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008301 int numArgs = mInstr->getNumOperands() - 1;
8302 for (int i=0; i < numArgs; ++i)
8303 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008304
Mon P Wang63307c32008-05-05 19:05:59 +00008305 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008306 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8307 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008308
Mon P Wangab3e7472008-05-05 22:56:23 +00008309 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008310 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008311 for (int i=0; i <= lastAddrIndx; ++i)
8312 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008313
Mon P Wang63307c32008-05-05 19:05:59 +00008314 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008315 assert((argOpers[valArgIndx]->isReg() ||
8316 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008317 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008318
8319 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008320 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008321 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008322 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008323 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008324 (*MIB).addOperand(*argOpers[valArgIndx]);
8325
Dale Johannesene4d209d2009-02-03 20:21:25 +00008326 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008327 MIB.addReg(t1);
8328
Dale Johannesene4d209d2009-02-03 20:21:25 +00008329 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008330 MIB.addReg(t1);
8331 MIB.addReg(t2);
8332
8333 // Generate movc
8334 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008335 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008336 MIB.addReg(t2);
8337 MIB.addReg(t1);
8338
8339 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008340 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008341 for (int i=0; i <= lastAddrIndx; ++i)
8342 (*MIB).addOperand(*argOpers[i]);
8343 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008344 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008345 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8346 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008347
Dale Johannesene4d209d2009-02-03 20:21:25 +00008348 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008349 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008350
Mon P Wang63307c32008-05-05 19:05:59 +00008351 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008352 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008353
Dan Gohman14152b42010-07-06 20:24:04 +00008354 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008355 return nextMBB;
8356}
8357
Eric Christopherf83a5de2009-08-27 18:08:16 +00008358// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8359// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008360MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008361X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008362 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008363
Eric Christopherb120ab42009-08-18 22:50:32 +00008364 DebugLoc dl = MI->getDebugLoc();
8365 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8366
8367 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008368 if (memArg)
8369 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8370 else
8371 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008372
8373 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8374
8375 for (unsigned i = 0; i < numArgs; ++i) {
8376 MachineOperand &Op = MI->getOperand(i+1);
8377
8378 if (!(Op.isReg() && Op.isImplicit()))
8379 MIB.addOperand(Op);
8380 }
8381
8382 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8383 .addReg(X86::XMM0);
8384
Dan Gohman14152b42010-07-06 20:24:04 +00008385 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00008386
8387 return BB;
8388}
8389
8390MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008391X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8392 MachineInstr *MI,
8393 MachineBasicBlock *MBB) const {
8394 // Emit code to save XMM registers to the stack. The ABI says that the
8395 // number of registers to save is given in %al, so it's theoretically
8396 // possible to do an indirect jump trick to avoid saving all of them,
8397 // however this code takes a simpler approach and just executes all
8398 // of the stores if %al is non-zero. It's less code, and it's probably
8399 // easier on the hardware branch predictor, and stores aren't all that
8400 // expensive anyway.
8401
8402 // Create the new basic blocks. One block contains all the XMM stores,
8403 // and one block is the final destination regardless of whether any
8404 // stores were performed.
8405 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8406 MachineFunction *F = MBB->getParent();
8407 MachineFunction::iterator MBBIter = MBB;
8408 ++MBBIter;
8409 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8410 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8411 F->insert(MBBIter, XMMSaveMBB);
8412 F->insert(MBBIter, EndMBB);
8413
Dan Gohman14152b42010-07-06 20:24:04 +00008414 // Transfer the remainder of MBB and its successor edges to EndMBB.
8415 EndMBB->splice(EndMBB->begin(), MBB,
8416 llvm::next(MachineBasicBlock::iterator(MI)),
8417 MBB->end());
8418 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
8419
Dan Gohmand6708ea2009-08-15 01:38:56 +00008420 // The original block will now fall through to the XMM save block.
8421 MBB->addSuccessor(XMMSaveMBB);
8422 // The XMMSaveMBB will fall through to the end block.
8423 XMMSaveMBB->addSuccessor(EndMBB);
8424
8425 // Now add the instructions.
8426 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8427 DebugLoc DL = MI->getDebugLoc();
8428
8429 unsigned CountReg = MI->getOperand(0).getReg();
8430 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8431 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8432
8433 if (!Subtarget->isTargetWin64()) {
8434 // If %al is 0, branch around the XMM save block.
8435 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008436 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008437 MBB->addSuccessor(EndMBB);
8438 }
8439
8440 // In the XMM save block, save all the XMM argument registers.
8441 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8442 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008443 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008444 F->getMachineMemOperand(
8445 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8446 MachineMemOperand::MOStore, Offset,
8447 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008448 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8449 .addFrameIndex(RegSaveFrameIndex)
8450 .addImm(/*Scale=*/1)
8451 .addReg(/*IndexReg=*/0)
8452 .addImm(/*Disp=*/Offset)
8453 .addReg(/*Segment=*/0)
8454 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008455 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008456 }
8457
Dan Gohman14152b42010-07-06 20:24:04 +00008458 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008459
8460 return EndMBB;
8461}
Mon P Wang63307c32008-05-05 19:05:59 +00008462
Evan Cheng60c07e12006-07-05 22:17:51 +00008463MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008464X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008465 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00008466 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8467 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008468
Chris Lattner52600972009-09-02 05:57:00 +00008469 // To "insert" a SELECT_CC instruction, we actually have to insert the
8470 // diamond control-flow pattern. The incoming instruction knows the
8471 // destination vreg to set, the condition code register to branch on, the
8472 // true/false values to select between, and a branch opcode to use.
8473 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8474 MachineFunction::iterator It = BB;
8475 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008476
Chris Lattner52600972009-09-02 05:57:00 +00008477 // thisMBB:
8478 // ...
8479 // TrueVal = ...
8480 // cmpTY ccX, r1, r2
8481 // bCC copy1MBB
8482 // fallthrough --> copy0MBB
8483 MachineBasicBlock *thisMBB = BB;
8484 MachineFunction *F = BB->getParent();
8485 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8486 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00008487 F->insert(It, copy0MBB);
8488 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00008489
Bill Wendling730c07e2010-06-25 20:48:10 +00008490 // If the EFLAGS register isn't dead in the terminator, then claim that it's
8491 // live into the sink and copy blocks.
8492 const MachineFunction *MF = BB->getParent();
8493 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
8494 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00008495
Dan Gohman14152b42010-07-06 20:24:04 +00008496 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
8497 const MachineOperand &MO = MI->getOperand(I);
8498 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00008499 unsigned Reg = MO.getReg();
8500 if (Reg != X86::EFLAGS) continue;
8501 copy0MBB->addLiveIn(Reg);
8502 sinkMBB->addLiveIn(Reg);
8503 }
8504
Dan Gohman14152b42010-07-06 20:24:04 +00008505 // Transfer the remainder of BB and its successor edges to sinkMBB.
8506 sinkMBB->splice(sinkMBB->begin(), BB,
8507 llvm::next(MachineBasicBlock::iterator(MI)),
8508 BB->end());
8509 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
8510
8511 // Add the true and fallthrough blocks as its successors.
8512 BB->addSuccessor(copy0MBB);
8513 BB->addSuccessor(sinkMBB);
8514
8515 // Create the conditional branch instruction.
8516 unsigned Opc =
8517 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8518 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8519
Chris Lattner52600972009-09-02 05:57:00 +00008520 // copy0MBB:
8521 // %FalseValue = ...
8522 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00008523 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008524
Chris Lattner52600972009-09-02 05:57:00 +00008525 // sinkMBB:
8526 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8527 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00008528 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
8529 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00008530 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8531 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8532
Dan Gohman14152b42010-07-06 20:24:04 +00008533 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00008534 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00008535}
8536
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008537MachineBasicBlock *
8538X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008539 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008540 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8541 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008542
8543 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8544 // non-trivial part is impdef of ESP.
8545 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8546 // mingw-w64.
8547
Dan Gohman14152b42010-07-06 20:24:04 +00008548 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008549 .addExternalSymbol("_alloca")
8550 .addReg(X86::EAX, RegState::Implicit)
8551 .addReg(X86::ESP, RegState::Implicit)
8552 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8553 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8554
Dan Gohman14152b42010-07-06 20:24:04 +00008555 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008556 return BB;
8557}
Chris Lattner52600972009-09-02 05:57:00 +00008558
8559MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00008560X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
8561 MachineBasicBlock *BB) const {
8562 // This is pretty easy. We're taking the value that we received from
8563 // our load from the relocation, sticking it in either RDI (x86-64)
8564 // or EAX and doing an indirect call. The return value will then
8565 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00008566 const X86InstrInfo *TII
8567 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00008568 DebugLoc DL = MI->getDebugLoc();
8569 MachineFunction *F = BB->getParent();
8570
Eric Christopher54415362010-06-08 22:04:25 +00008571 assert(MI->getOperand(3).isGlobal() && "This should be a global");
8572
Eric Christopher30ef0e52010-06-03 04:07:48 +00008573 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00008574 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8575 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00008576 .addReg(X86::RIP)
8577 .addImm(0).addReg(0)
8578 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8579 MI->getOperand(3).getTargetFlags())
8580 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008581 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Eric Christopher30ef0e52010-06-03 04:07:48 +00008582 addDirectMem(MIB, X86::RDI).addReg(0);
Eric Christopher61025492010-06-15 23:08:42 +00008583 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00008584 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8585 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00008586 .addReg(0)
8587 .addImm(0).addReg(0)
8588 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8589 MI->getOperand(3).getTargetFlags())
8590 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008591 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Eric Christopher61025492010-06-15 23:08:42 +00008592 addDirectMem(MIB, X86::EAX).addReg(0);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008593 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00008594 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8595 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00008596 .addReg(TII->getGlobalBaseReg(F))
8597 .addImm(0).addReg(0)
8598 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8599 MI->getOperand(3).getTargetFlags())
8600 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008601 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Eric Christopher30ef0e52010-06-03 04:07:48 +00008602 addDirectMem(MIB, X86::EAX).addReg(0);
8603 }
8604
Dan Gohman14152b42010-07-06 20:24:04 +00008605 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00008606 return BB;
8607}
8608
8609MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008610X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008611 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008612 switch (MI->getOpcode()) {
8613 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008614 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008615 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008616 case X86::TLSCall_32:
8617 case X86::TLSCall_64:
8618 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008619 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008620 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008621 case X86::CMOV_FR32:
8622 case X86::CMOV_FR64:
8623 case X86::CMOV_V4F32:
8624 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008625 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008626 case X86::CMOV_GR16:
8627 case X86::CMOV_GR32:
8628 case X86::CMOV_RFP32:
8629 case X86::CMOV_RFP64:
8630 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008631 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008632
Dale Johannesen849f2142007-07-03 00:53:03 +00008633 case X86::FP32_TO_INT16_IN_MEM:
8634 case X86::FP32_TO_INT32_IN_MEM:
8635 case X86::FP32_TO_INT64_IN_MEM:
8636 case X86::FP64_TO_INT16_IN_MEM:
8637 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008638 case X86::FP64_TO_INT64_IN_MEM:
8639 case X86::FP80_TO_INT16_IN_MEM:
8640 case X86::FP80_TO_INT32_IN_MEM:
8641 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008642 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8643 DebugLoc DL = MI->getDebugLoc();
8644
Evan Cheng60c07e12006-07-05 22:17:51 +00008645 // Change the floating point control register to use "round towards zero"
8646 // mode when truncating to an integer value.
8647 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008648 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00008649 addFrameReference(BuildMI(*BB, MI, DL,
8650 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008651
8652 // Load the old value of the high byte of the control word...
8653 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008654 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00008655 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008656 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008657
8658 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00008659 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008660 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008661
8662 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00008663 addFrameReference(BuildMI(*BB, MI, DL,
8664 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008665
8666 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00008667 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008668 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008669
8670 // Get the X86 opcode to use.
8671 unsigned Opc;
8672 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008673 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008674 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8675 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8676 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8677 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8678 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8679 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008680 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8681 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8682 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008683 }
8684
8685 X86AddressMode AM;
8686 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008687 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008688 AM.BaseType = X86AddressMode::RegBase;
8689 AM.Base.Reg = Op.getReg();
8690 } else {
8691 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008692 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008693 }
8694 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008695 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008696 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008697 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008698 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008699 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008700 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008701 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008702 AM.GV = Op.getGlobal();
8703 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008704 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008705 }
Dan Gohman14152b42010-07-06 20:24:04 +00008706 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008707 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008708
8709 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00008710 addFrameReference(BuildMI(*BB, MI, DL,
8711 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008712
Dan Gohman14152b42010-07-06 20:24:04 +00008713 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008714 return BB;
8715 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008716 // String/text processing lowering.
8717 case X86::PCMPISTRM128REG:
8718 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8719 case X86::PCMPISTRM128MEM:
8720 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8721 case X86::PCMPESTRM128REG:
8722 return EmitPCMP(MI, BB, 5, false /* in mem */);
8723 case X86::PCMPESTRM128MEM:
8724 return EmitPCMP(MI, BB, 5, true /* in mem */);
8725
8726 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008727 case X86::ATOMAND32:
8728 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008729 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008730 X86::LCMPXCHG32, X86::MOV32rr,
8731 X86::NOT32r, X86::EAX,
8732 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008733 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008734 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8735 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008736 X86::LCMPXCHG32, X86::MOV32rr,
8737 X86::NOT32r, X86::EAX,
8738 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008739 case X86::ATOMXOR32:
8740 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008741 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008742 X86::LCMPXCHG32, X86::MOV32rr,
8743 X86::NOT32r, X86::EAX,
8744 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008745 case X86::ATOMNAND32:
8746 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008747 X86::AND32ri, X86::MOV32rm,
8748 X86::LCMPXCHG32, X86::MOV32rr,
8749 X86::NOT32r, X86::EAX,
8750 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008751 case X86::ATOMMIN32:
8752 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8753 case X86::ATOMMAX32:
8754 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8755 case X86::ATOMUMIN32:
8756 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8757 case X86::ATOMUMAX32:
8758 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008759
8760 case X86::ATOMAND16:
8761 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8762 X86::AND16ri, X86::MOV16rm,
8763 X86::LCMPXCHG16, X86::MOV16rr,
8764 X86::NOT16r, X86::AX,
8765 X86::GR16RegisterClass);
8766 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008767 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008768 X86::OR16ri, X86::MOV16rm,
8769 X86::LCMPXCHG16, X86::MOV16rr,
8770 X86::NOT16r, X86::AX,
8771 X86::GR16RegisterClass);
8772 case X86::ATOMXOR16:
8773 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8774 X86::XOR16ri, X86::MOV16rm,
8775 X86::LCMPXCHG16, X86::MOV16rr,
8776 X86::NOT16r, X86::AX,
8777 X86::GR16RegisterClass);
8778 case X86::ATOMNAND16:
8779 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8780 X86::AND16ri, X86::MOV16rm,
8781 X86::LCMPXCHG16, X86::MOV16rr,
8782 X86::NOT16r, X86::AX,
8783 X86::GR16RegisterClass, true);
8784 case X86::ATOMMIN16:
8785 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8786 case X86::ATOMMAX16:
8787 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8788 case X86::ATOMUMIN16:
8789 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8790 case X86::ATOMUMAX16:
8791 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8792
8793 case X86::ATOMAND8:
8794 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8795 X86::AND8ri, X86::MOV8rm,
8796 X86::LCMPXCHG8, X86::MOV8rr,
8797 X86::NOT8r, X86::AL,
8798 X86::GR8RegisterClass);
8799 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008800 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008801 X86::OR8ri, X86::MOV8rm,
8802 X86::LCMPXCHG8, X86::MOV8rr,
8803 X86::NOT8r, X86::AL,
8804 X86::GR8RegisterClass);
8805 case X86::ATOMXOR8:
8806 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8807 X86::XOR8ri, X86::MOV8rm,
8808 X86::LCMPXCHG8, X86::MOV8rr,
8809 X86::NOT8r, X86::AL,
8810 X86::GR8RegisterClass);
8811 case X86::ATOMNAND8:
8812 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8813 X86::AND8ri, X86::MOV8rm,
8814 X86::LCMPXCHG8, X86::MOV8rr,
8815 X86::NOT8r, X86::AL,
8816 X86::GR8RegisterClass, true);
8817 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008818 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008819 case X86::ATOMAND64:
8820 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008821 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008822 X86::LCMPXCHG64, X86::MOV64rr,
8823 X86::NOT64r, X86::RAX,
8824 X86::GR64RegisterClass);
8825 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008826 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8827 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008828 X86::LCMPXCHG64, X86::MOV64rr,
8829 X86::NOT64r, X86::RAX,
8830 X86::GR64RegisterClass);
8831 case X86::ATOMXOR64:
8832 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008833 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008834 X86::LCMPXCHG64, X86::MOV64rr,
8835 X86::NOT64r, X86::RAX,
8836 X86::GR64RegisterClass);
8837 case X86::ATOMNAND64:
8838 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8839 X86::AND64ri32, X86::MOV64rm,
8840 X86::LCMPXCHG64, X86::MOV64rr,
8841 X86::NOT64r, X86::RAX,
8842 X86::GR64RegisterClass, true);
8843 case X86::ATOMMIN64:
8844 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8845 case X86::ATOMMAX64:
8846 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8847 case X86::ATOMUMIN64:
8848 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8849 case X86::ATOMUMAX64:
8850 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008851
8852 // This group does 64-bit operations on a 32-bit host.
8853 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008854 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008855 X86::AND32rr, X86::AND32rr,
8856 X86::AND32ri, X86::AND32ri,
8857 false);
8858 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008859 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008860 X86::OR32rr, X86::OR32rr,
8861 X86::OR32ri, X86::OR32ri,
8862 false);
8863 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008864 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008865 X86::XOR32rr, X86::XOR32rr,
8866 X86::XOR32ri, X86::XOR32ri,
8867 false);
8868 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008869 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008870 X86::AND32rr, X86::AND32rr,
8871 X86::AND32ri, X86::AND32ri,
8872 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008873 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008874 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008875 X86::ADD32rr, X86::ADC32rr,
8876 X86::ADD32ri, X86::ADC32ri,
8877 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008878 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008879 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008880 X86::SUB32rr, X86::SBB32rr,
8881 X86::SUB32ri, X86::SBB32ri,
8882 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008883 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008884 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008885 X86::MOV32rr, X86::MOV32rr,
8886 X86::MOV32ri, X86::MOV32ri,
8887 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008888 case X86::VASTART_SAVE_XMM_REGS:
8889 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008890 }
8891}
8892
8893//===----------------------------------------------------------------------===//
8894// X86 Optimization Hooks
8895//===----------------------------------------------------------------------===//
8896
Dan Gohman475871a2008-07-27 21:46:04 +00008897void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008898 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008899 APInt &KnownZero,
8900 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008901 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008902 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008903 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008904 assert((Opc >= ISD::BUILTIN_OP_END ||
8905 Opc == ISD::INTRINSIC_WO_CHAIN ||
8906 Opc == ISD::INTRINSIC_W_CHAIN ||
8907 Opc == ISD::INTRINSIC_VOID) &&
8908 "Should use MaskedValueIsZero if you don't know whether Op"
8909 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008910
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008911 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008912 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008913 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008914 case X86ISD::ADD:
8915 case X86ISD::SUB:
8916 case X86ISD::SMUL:
8917 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008918 case X86ISD::INC:
8919 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008920 case X86ISD::OR:
8921 case X86ISD::XOR:
8922 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008923 // These nodes' second result is a boolean.
8924 if (Op.getResNo() == 0)
8925 break;
8926 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008927 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008928 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8929 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008930 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008931 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008932}
Chris Lattner259e97c2006-01-31 19:43:35 +00008933
Evan Cheng206ee9d2006-07-07 08:33:52 +00008934/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008935/// node is a GlobalAddress + offset.
8936bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00008937 const GlobalValue* &GA,
8938 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00008939 if (N->getOpcode() == X86ISD::Wrapper) {
8940 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008941 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008942 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008943 return true;
8944 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008945 }
Evan Chengad4196b2008-05-12 19:56:52 +00008946 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008947}
8948
Evan Cheng206ee9d2006-07-07 08:33:52 +00008949/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8950/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8951/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008952/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008953static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008954 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008955 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008956 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008957 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008958
Eli Friedman7a5e5552009-06-07 06:52:44 +00008959 if (VT.getSizeInBits() != 128)
8960 return SDValue();
8961
Nate Begemanfdea31a2010-03-24 20:49:50 +00008962 SmallVector<SDValue, 16> Elts;
8963 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8964 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8965
8966 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008967}
Evan Chengd880b972008-05-09 21:53:03 +00008968
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008969/// PerformShuffleCombine - Detect vector gather/scatter index generation
8970/// and convert it from being a bunch of shuffles and extracts to a simple
8971/// store and scalar loads to extract the elements.
8972static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8973 const TargetLowering &TLI) {
8974 SDValue InputVector = N->getOperand(0);
8975
8976 // Only operate on vectors of 4 elements, where the alternative shuffling
8977 // gets to be more expensive.
8978 if (InputVector.getValueType() != MVT::v4i32)
8979 return SDValue();
8980
8981 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8982 // single use which is a sign-extend or zero-extend, and all elements are
8983 // used.
8984 SmallVector<SDNode *, 4> Uses;
8985 unsigned ExtractedElements = 0;
8986 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8987 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8988 if (UI.getUse().getResNo() != InputVector.getResNo())
8989 return SDValue();
8990
8991 SDNode *Extract = *UI;
8992 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8993 return SDValue();
8994
8995 if (Extract->getValueType(0) != MVT::i32)
8996 return SDValue();
8997 if (!Extract->hasOneUse())
8998 return SDValue();
8999 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
9000 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
9001 return SDValue();
9002 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
9003 return SDValue();
9004
9005 // Record which element was extracted.
9006 ExtractedElements |=
9007 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9008
9009 Uses.push_back(Extract);
9010 }
9011
9012 // If not all the elements were used, this may not be worthwhile.
9013 if (ExtractedElements != 15)
9014 return SDValue();
9015
9016 // Ok, we've now decided to do the transformation.
9017 DebugLoc dl = InputVector.getDebugLoc();
9018
9019 // Store the value to a temporary stack slot.
9020 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
9021 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
9022 false, false, 0);
9023
9024 // Replace each use (extract) with a load of the appropriate element.
9025 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9026 UE = Uses.end(); UI != UE; ++UI) {
9027 SDNode *Extract = *UI;
9028
9029 // Compute the element's address.
9030 SDValue Idx = Extract->getOperand(1);
9031 unsigned EltSize =
9032 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9033 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9034 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9035
9036 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
9037
9038 // Load the scalar.
9039 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
9040 NULL, 0, false, false, 0);
9041
9042 // Replace the exact with the load.
9043 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9044 }
9045
9046 // The replacement was made in place; don't return anything.
9047 return SDValue();
9048}
9049
Chris Lattner83e6c992006-10-04 06:57:07 +00009050/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009051static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009052 const X86Subtarget *Subtarget) {
9053 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009054 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009055 // Get the LHS/RHS of the select.
9056 SDValue LHS = N->getOperand(1);
9057 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009058
Dan Gohman670e5392009-09-21 18:03:22 +00009059 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009060 // instructions match the semantics of the common C idiom x<y?x:y but not
9061 // x<=y?x:y, because of how they handle negative zero (which can be
9062 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009063 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009064 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009065 Cond.getOpcode() == ISD::SETCC) {
9066 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009067
Chris Lattner47b4ce82009-03-11 05:48:52 +00009068 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009069 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009070 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9071 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009072 switch (CC) {
9073 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009074 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009075 // Converting this to a min would handle NaNs incorrectly, and swapping
9076 // the operands would cause it to handle comparisons between positive
9077 // and negative zero incorrectly.
9078 if (!FiniteOnlyFPMath() &&
9079 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9080 if (!UnsafeFPMath &&
9081 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9082 break;
9083 std::swap(LHS, RHS);
9084 }
Dan Gohman670e5392009-09-21 18:03:22 +00009085 Opcode = X86ISD::FMIN;
9086 break;
9087 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009088 // Converting this to a min would handle comparisons between positive
9089 // and negative zero incorrectly.
9090 if (!UnsafeFPMath &&
9091 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9092 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009093 Opcode = X86ISD::FMIN;
9094 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009095 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009096 // Converting this to a min would handle both negative zeros and NaNs
9097 // incorrectly, but we can swap the operands to fix both.
9098 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009099 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009100 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009101 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009102 Opcode = X86ISD::FMIN;
9103 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009104
Dan Gohman670e5392009-09-21 18:03:22 +00009105 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009106 // Converting this to a max would handle comparisons between positive
9107 // and negative zero incorrectly.
9108 if (!UnsafeFPMath &&
9109 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9110 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009111 Opcode = X86ISD::FMAX;
9112 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009113 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009114 // Converting this to a max would handle NaNs incorrectly, and swapping
9115 // the operands would cause it to handle comparisons between positive
9116 // and negative zero incorrectly.
9117 if (!FiniteOnlyFPMath() &&
9118 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9119 if (!UnsafeFPMath &&
9120 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9121 break;
9122 std::swap(LHS, RHS);
9123 }
Dan Gohman670e5392009-09-21 18:03:22 +00009124 Opcode = X86ISD::FMAX;
9125 break;
9126 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009127 // Converting this to a max would handle both negative zeros and NaNs
9128 // incorrectly, but we can swap the operands to fix both.
9129 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009130 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009131 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009132 case ISD::SETGE:
9133 Opcode = X86ISD::FMAX;
9134 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009135 }
Dan Gohman670e5392009-09-21 18:03:22 +00009136 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009137 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9138 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009139 switch (CC) {
9140 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009141 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009142 // Converting this to a min would handle comparisons between positive
9143 // and negative zero incorrectly, and swapping the operands would
9144 // cause it to handle NaNs incorrectly.
9145 if (!UnsafeFPMath &&
9146 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
9147 if (!FiniteOnlyFPMath() &&
9148 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9149 break;
9150 std::swap(LHS, RHS);
9151 }
Dan Gohman670e5392009-09-21 18:03:22 +00009152 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009153 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009154 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009155 // Converting this to a min would handle NaNs incorrectly.
9156 if (!UnsafeFPMath &&
9157 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9158 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009159 Opcode = X86ISD::FMIN;
9160 break;
9161 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009162 // Converting this to a min would handle both negative zeros and NaNs
9163 // incorrectly, but we can swap the operands to fix both.
9164 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009165 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009166 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009167 case ISD::SETGE:
9168 Opcode = X86ISD::FMIN;
9169 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009170
Dan Gohman670e5392009-09-21 18:03:22 +00009171 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009172 // Converting this to a max would handle NaNs incorrectly.
9173 if (!FiniteOnlyFPMath() &&
9174 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9175 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009176 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009177 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009178 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009179 // Converting this to a max would handle comparisons between positive
9180 // and negative zero incorrectly, and swapping the operands would
9181 // cause it to handle NaNs incorrectly.
9182 if (!UnsafeFPMath &&
9183 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9184 if (!FiniteOnlyFPMath() &&
9185 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9186 break;
9187 std::swap(LHS, RHS);
9188 }
Dan Gohman670e5392009-09-21 18:03:22 +00009189 Opcode = X86ISD::FMAX;
9190 break;
9191 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009192 // Converting this to a max would handle both negative zeros and NaNs
9193 // incorrectly, but we can swap the operands to fix both.
9194 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009195 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009196 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009197 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009198 Opcode = X86ISD::FMAX;
9199 break;
9200 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009201 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009202
Chris Lattner47b4ce82009-03-11 05:48:52 +00009203 if (Opcode)
9204 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009205 }
Eric Christopherfd179292009-08-27 18:07:15 +00009206
Chris Lattnerd1980a52009-03-12 06:52:53 +00009207 // If this is a select between two integer constants, try to do some
9208 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009209 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9210 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009211 // Don't do this for crazy integer types.
9212 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9213 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009214 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009215 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009216
Chris Lattnercee56e72009-03-13 05:53:31 +00009217 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009218 // Efficiently invertible.
9219 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9220 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9221 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9222 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009223 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009224 }
Eric Christopherfd179292009-08-27 18:07:15 +00009225
Chris Lattnerd1980a52009-03-12 06:52:53 +00009226 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009227 if (FalseC->getAPIntValue() == 0 &&
9228 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009229 if (NeedsCondInvert) // Invert the condition if needed.
9230 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9231 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009232
Chris Lattnerd1980a52009-03-12 06:52:53 +00009233 // Zero extend the condition if needed.
9234 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009235
Chris Lattnercee56e72009-03-13 05:53:31 +00009236 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009237 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009238 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009239 }
Eric Christopherfd179292009-08-27 18:07:15 +00009240
Chris Lattner97a29a52009-03-13 05:22:11 +00009241 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009242 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009243 if (NeedsCondInvert) // Invert the condition if needed.
9244 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9245 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009246
Chris Lattner97a29a52009-03-13 05:22:11 +00009247 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009248 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9249 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009250 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009251 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009252 }
Eric Christopherfd179292009-08-27 18:07:15 +00009253
Chris Lattnercee56e72009-03-13 05:53:31 +00009254 // Optimize cases that will turn into an LEA instruction. This requires
9255 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009256 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009257 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009258 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009259
Chris Lattnercee56e72009-03-13 05:53:31 +00009260 bool isFastMultiplier = false;
9261 if (Diff < 10) {
9262 switch ((unsigned char)Diff) {
9263 default: break;
9264 case 1: // result = add base, cond
9265 case 2: // result = lea base( , cond*2)
9266 case 3: // result = lea base(cond, cond*2)
9267 case 4: // result = lea base( , cond*4)
9268 case 5: // result = lea base(cond, cond*4)
9269 case 8: // result = lea base( , cond*8)
9270 case 9: // result = lea base(cond, cond*8)
9271 isFastMultiplier = true;
9272 break;
9273 }
9274 }
Eric Christopherfd179292009-08-27 18:07:15 +00009275
Chris Lattnercee56e72009-03-13 05:53:31 +00009276 if (isFastMultiplier) {
9277 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9278 if (NeedsCondInvert) // Invert the condition if needed.
9279 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9280 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009281
Chris Lattnercee56e72009-03-13 05:53:31 +00009282 // Zero extend the condition if needed.
9283 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9284 Cond);
9285 // Scale the condition by the difference.
9286 if (Diff != 1)
9287 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9288 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009289
Chris Lattnercee56e72009-03-13 05:53:31 +00009290 // Add the base if non-zero.
9291 if (FalseC->getAPIntValue() != 0)
9292 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9293 SDValue(FalseC, 0));
9294 return Cond;
9295 }
Eric Christopherfd179292009-08-27 18:07:15 +00009296 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009297 }
9298 }
Eric Christopherfd179292009-08-27 18:07:15 +00009299
Dan Gohman475871a2008-07-27 21:46:04 +00009300 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009301}
9302
Chris Lattnerd1980a52009-03-12 06:52:53 +00009303/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9304static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9305 TargetLowering::DAGCombinerInfo &DCI) {
9306 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009307
Chris Lattnerd1980a52009-03-12 06:52:53 +00009308 // If the flag operand isn't dead, don't touch this CMOV.
9309 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9310 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009311
Chris Lattnerd1980a52009-03-12 06:52:53 +00009312 // If this is a select between two integer constants, try to do some
9313 // optimizations. Note that the operands are ordered the opposite of SELECT
9314 // operands.
9315 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9316 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9317 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9318 // larger than FalseC (the false value).
9319 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009320
Chris Lattnerd1980a52009-03-12 06:52:53 +00009321 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9322 CC = X86::GetOppositeBranchCondition(CC);
9323 std::swap(TrueC, FalseC);
9324 }
Eric Christopherfd179292009-08-27 18:07:15 +00009325
Chris Lattnerd1980a52009-03-12 06:52:53 +00009326 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009327 // This is efficient for any integer data type (including i8/i16) and
9328 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009329 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9330 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009331 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9332 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009333
Chris Lattnerd1980a52009-03-12 06:52:53 +00009334 // Zero extend the condition if needed.
9335 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009336
Chris Lattnerd1980a52009-03-12 06:52:53 +00009337 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9338 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009339 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009340 if (N->getNumValues() == 2) // Dead flag value?
9341 return DCI.CombineTo(N, Cond, SDValue());
9342 return Cond;
9343 }
Eric Christopherfd179292009-08-27 18:07:15 +00009344
Chris Lattnercee56e72009-03-13 05:53:31 +00009345 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9346 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009347 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9348 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009349 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9350 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009351
Chris Lattner97a29a52009-03-13 05:22:11 +00009352 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009353 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9354 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009355 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9356 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009357
Chris Lattner97a29a52009-03-13 05:22:11 +00009358 if (N->getNumValues() == 2) // Dead flag value?
9359 return DCI.CombineTo(N, Cond, SDValue());
9360 return Cond;
9361 }
Eric Christopherfd179292009-08-27 18:07:15 +00009362
Chris Lattnercee56e72009-03-13 05:53:31 +00009363 // Optimize cases that will turn into an LEA instruction. This requires
9364 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009365 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009366 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009367 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009368
Chris Lattnercee56e72009-03-13 05:53:31 +00009369 bool isFastMultiplier = false;
9370 if (Diff < 10) {
9371 switch ((unsigned char)Diff) {
9372 default: break;
9373 case 1: // result = add base, cond
9374 case 2: // result = lea base( , cond*2)
9375 case 3: // result = lea base(cond, cond*2)
9376 case 4: // result = lea base( , cond*4)
9377 case 5: // result = lea base(cond, cond*4)
9378 case 8: // result = lea base( , cond*8)
9379 case 9: // result = lea base(cond, cond*8)
9380 isFastMultiplier = true;
9381 break;
9382 }
9383 }
Eric Christopherfd179292009-08-27 18:07:15 +00009384
Chris Lattnercee56e72009-03-13 05:53:31 +00009385 if (isFastMultiplier) {
9386 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9387 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009388 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9389 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009390 // Zero extend the condition if needed.
9391 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9392 Cond);
9393 // Scale the condition by the difference.
9394 if (Diff != 1)
9395 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9396 DAG.getConstant(Diff, Cond.getValueType()));
9397
9398 // Add the base if non-zero.
9399 if (FalseC->getAPIntValue() != 0)
9400 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9401 SDValue(FalseC, 0));
9402 if (N->getNumValues() == 2) // Dead flag value?
9403 return DCI.CombineTo(N, Cond, SDValue());
9404 return Cond;
9405 }
Eric Christopherfd179292009-08-27 18:07:15 +00009406 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009407 }
9408 }
9409 return SDValue();
9410}
9411
9412
Evan Cheng0b0cd912009-03-28 05:57:29 +00009413/// PerformMulCombine - Optimize a single multiply with constant into two
9414/// in order to implement it with two cheaper instructions, e.g.
9415/// LEA + SHL, LEA + LEA.
9416static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9417 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009418 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9419 return SDValue();
9420
Owen Andersone50ed302009-08-10 22:56:29 +00009421 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009422 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009423 return SDValue();
9424
9425 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9426 if (!C)
9427 return SDValue();
9428 uint64_t MulAmt = C->getZExtValue();
9429 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9430 return SDValue();
9431
9432 uint64_t MulAmt1 = 0;
9433 uint64_t MulAmt2 = 0;
9434 if ((MulAmt % 9) == 0) {
9435 MulAmt1 = 9;
9436 MulAmt2 = MulAmt / 9;
9437 } else if ((MulAmt % 5) == 0) {
9438 MulAmt1 = 5;
9439 MulAmt2 = MulAmt / 5;
9440 } else if ((MulAmt % 3) == 0) {
9441 MulAmt1 = 3;
9442 MulAmt2 = MulAmt / 3;
9443 }
9444 if (MulAmt2 &&
9445 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9446 DebugLoc DL = N->getDebugLoc();
9447
9448 if (isPowerOf2_64(MulAmt2) &&
9449 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9450 // If second multiplifer is pow2, issue it first. We want the multiply by
9451 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9452 // is an add.
9453 std::swap(MulAmt1, MulAmt2);
9454
9455 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009456 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009457 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009458 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009459 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009460 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009461 DAG.getConstant(MulAmt1, VT));
9462
Eric Christopherfd179292009-08-27 18:07:15 +00009463 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009464 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009465 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009466 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009467 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009468 DAG.getConstant(MulAmt2, VT));
9469
9470 // Do not add new nodes to DAG combiner worklist.
9471 DCI.CombineTo(N, NewMul, false);
9472 }
9473 return SDValue();
9474}
9475
Evan Chengad9c0a32009-12-15 00:53:42 +00009476static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9477 SDValue N0 = N->getOperand(0);
9478 SDValue N1 = N->getOperand(1);
9479 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9480 EVT VT = N0.getValueType();
9481
9482 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9483 // since the result of setcc_c is all zero's or all ones.
9484 if (N1C && N0.getOpcode() == ISD::AND &&
9485 N0.getOperand(1).getOpcode() == ISD::Constant) {
9486 SDValue N00 = N0.getOperand(0);
9487 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9488 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9489 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9490 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9491 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9492 APInt ShAmt = N1C->getAPIntValue();
9493 Mask = Mask.shl(ShAmt);
9494 if (Mask != 0)
9495 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9496 N00, DAG.getConstant(Mask, VT));
9497 }
9498 }
9499
9500 return SDValue();
9501}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009502
Nate Begeman740ab032009-01-26 00:52:55 +00009503/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9504/// when possible.
9505static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9506 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009507 EVT VT = N->getValueType(0);
9508 if (!VT.isVector() && VT.isInteger() &&
9509 N->getOpcode() == ISD::SHL)
9510 return PerformSHLCombine(N, DAG);
9511
Nate Begeman740ab032009-01-26 00:52:55 +00009512 // On X86 with SSE2 support, we can transform this to a vector shift if
9513 // all elements are shifted by the same amount. We can't do this in legalize
9514 // because the a constant vector is typically transformed to a constant pool
9515 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009516 if (!Subtarget->hasSSE2())
9517 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009518
Owen Anderson825b72b2009-08-11 20:47:22 +00009519 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009520 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009521
Mon P Wang3becd092009-01-28 08:12:05 +00009522 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009523 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009524 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009525 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009526 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9527 unsigned NumElts = VT.getVectorNumElements();
9528 unsigned i = 0;
9529 for (; i != NumElts; ++i) {
9530 SDValue Arg = ShAmtOp.getOperand(i);
9531 if (Arg.getOpcode() == ISD::UNDEF) continue;
9532 BaseShAmt = Arg;
9533 break;
9534 }
9535 for (; i != NumElts; ++i) {
9536 SDValue Arg = ShAmtOp.getOperand(i);
9537 if (Arg.getOpcode() == ISD::UNDEF) continue;
9538 if (Arg != BaseShAmt) {
9539 return SDValue();
9540 }
9541 }
9542 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009543 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009544 SDValue InVec = ShAmtOp.getOperand(0);
9545 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9546 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9547 unsigned i = 0;
9548 for (; i != NumElts; ++i) {
9549 SDValue Arg = InVec.getOperand(i);
9550 if (Arg.getOpcode() == ISD::UNDEF) continue;
9551 BaseShAmt = Arg;
9552 break;
9553 }
9554 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9555 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009556 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009557 if (C->getZExtValue() == SplatIdx)
9558 BaseShAmt = InVec.getOperand(1);
9559 }
9560 }
9561 if (BaseShAmt.getNode() == 0)
9562 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9563 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009564 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009565 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009566
Mon P Wangefa42202009-09-03 19:56:25 +00009567 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009568 if (EltVT.bitsGT(MVT::i32))
9569 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9570 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009571 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009572
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009573 // The shift amount is identical so we can do a vector shift.
9574 SDValue ValOp = N->getOperand(0);
9575 switch (N->getOpcode()) {
9576 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009577 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009578 break;
9579 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009580 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009581 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009582 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009583 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009584 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009585 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009586 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009587 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009588 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009589 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009590 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009591 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009592 break;
9593 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009594 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009595 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009596 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009597 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009598 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009599 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009600 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009601 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009602 break;
9603 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009604 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009605 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009606 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009607 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009608 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009609 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009610 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009611 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009612 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009613 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009614 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009615 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009616 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009617 }
9618 return SDValue();
9619}
9620
Evan Cheng760d1942010-01-04 21:22:48 +00009621static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +00009622 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +00009623 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +00009624 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +00009625 return SDValue();
9626
Evan Cheng760d1942010-01-04 21:22:48 +00009627 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009628 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +00009629 return SDValue();
9630
9631 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9632 SDValue N0 = N->getOperand(0);
9633 SDValue N1 = N->getOperand(1);
9634 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9635 std::swap(N0, N1);
9636 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9637 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +00009638 if (!N0.hasOneUse() || !N1.hasOneUse())
9639 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +00009640
9641 SDValue ShAmt0 = N0.getOperand(1);
9642 if (ShAmt0.getValueType() != MVT::i8)
9643 return SDValue();
9644 SDValue ShAmt1 = N1.getOperand(1);
9645 if (ShAmt1.getValueType() != MVT::i8)
9646 return SDValue();
9647 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9648 ShAmt0 = ShAmt0.getOperand(0);
9649 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9650 ShAmt1 = ShAmt1.getOperand(0);
9651
9652 DebugLoc DL = N->getDebugLoc();
9653 unsigned Opc = X86ISD::SHLD;
9654 SDValue Op0 = N0.getOperand(0);
9655 SDValue Op1 = N1.getOperand(0);
9656 if (ShAmt0.getOpcode() == ISD::SUB) {
9657 Opc = X86ISD::SHRD;
9658 std::swap(Op0, Op1);
9659 std::swap(ShAmt0, ShAmt1);
9660 }
9661
Evan Cheng8b1190a2010-04-28 01:18:01 +00009662 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +00009663 if (ShAmt1.getOpcode() == ISD::SUB) {
9664 SDValue Sum = ShAmt1.getOperand(0);
9665 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +00009666 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
9667 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
9668 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
9669 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +00009670 return DAG.getNode(Opc, DL, VT,
9671 Op0, Op1,
9672 DAG.getNode(ISD::TRUNCATE, DL,
9673 MVT::i8, ShAmt0));
9674 }
9675 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9676 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9677 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +00009678 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +00009679 return DAG.getNode(Opc, DL, VT,
9680 N0.getOperand(0), N1.getOperand(0),
9681 DAG.getNode(ISD::TRUNCATE, DL,
9682 MVT::i8, ShAmt0));
9683 }
9684
9685 return SDValue();
9686}
9687
Chris Lattner149a4e52008-02-22 02:09:43 +00009688/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009689static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009690 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009691 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9692 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009693 // A preferable solution to the general problem is to figure out the right
9694 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009695
9696 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009697 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009698 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009699 if (VT.getSizeInBits() != 64)
9700 return SDValue();
9701
Devang Patel578efa92009-06-05 21:57:13 +00009702 const Function *F = DAG.getMachineFunction().getFunction();
9703 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009704 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009705 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009706 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009707 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009708 isa<LoadSDNode>(St->getValue()) &&
9709 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9710 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009711 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009712 LoadSDNode *Ld = 0;
9713 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009714 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009715 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009716 // Must be a store of a load. We currently handle two cases: the load
9717 // is a direct child, and it's under an intervening TokenFactor. It is
9718 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009719 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009720 Ld = cast<LoadSDNode>(St->getChain());
9721 else if (St->getValue().hasOneUse() &&
9722 ChainVal->getOpcode() == ISD::TokenFactor) {
9723 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009724 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009725 TokenFactorIndex = i;
9726 Ld = cast<LoadSDNode>(St->getValue());
9727 } else
9728 Ops.push_back(ChainVal->getOperand(i));
9729 }
9730 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009731
Evan Cheng536e6672009-03-12 05:59:15 +00009732 if (!Ld || !ISD::isNormalLoad(Ld))
9733 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009734
Evan Cheng536e6672009-03-12 05:59:15 +00009735 // If this is not the MMX case, i.e. we are just turning i64 load/store
9736 // into f64 load/store, avoid the transformation if there are multiple
9737 // uses of the loaded value.
9738 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9739 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009740
Evan Cheng536e6672009-03-12 05:59:15 +00009741 DebugLoc LdDL = Ld->getDebugLoc();
9742 DebugLoc StDL = N->getDebugLoc();
9743 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9744 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9745 // pair instead.
9746 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009747 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009748 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9749 Ld->getBasePtr(), Ld->getSrcValue(),
9750 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009751 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009752 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009753 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009754 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009755 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009756 Ops.size());
9757 }
Evan Cheng536e6672009-03-12 05:59:15 +00009758 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009759 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009760 St->isVolatile(), St->isNonTemporal(),
9761 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009762 }
Evan Cheng536e6672009-03-12 05:59:15 +00009763
9764 // Otherwise, lower to two pairs of 32-bit loads / stores.
9765 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009766 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9767 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009768
Owen Anderson825b72b2009-08-11 20:47:22 +00009769 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009770 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009771 Ld->isVolatile(), Ld->isNonTemporal(),
9772 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009773 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009774 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009775 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009776 MinAlign(Ld->getAlignment(), 4));
9777
9778 SDValue NewChain = LoLd.getValue(1);
9779 if (TokenFactorIndex != -1) {
9780 Ops.push_back(LoLd);
9781 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009782 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009783 Ops.size());
9784 }
9785
9786 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009787 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9788 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009789
9790 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9791 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009792 St->isVolatile(), St->isNonTemporal(),
9793 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009794 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9795 St->getSrcValue(),
9796 St->getSrcValueOffset() + 4,
9797 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009798 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009799 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009800 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009801 }
Dan Gohman475871a2008-07-27 21:46:04 +00009802 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009803}
9804
Chris Lattner6cf73262008-01-25 06:14:17 +00009805/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9806/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009807static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009808 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9809 // F[X]OR(0.0, x) -> x
9810 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009811 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9812 if (C->getValueAPF().isPosZero())
9813 return N->getOperand(1);
9814 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9815 if (C->getValueAPF().isPosZero())
9816 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009817 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009818}
9819
9820/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009821static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009822 // FAND(0.0, x) -> 0.0
9823 // FAND(x, 0.0) -> 0.0
9824 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9825 if (C->getValueAPF().isPosZero())
9826 return N->getOperand(0);
9827 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9828 if (C->getValueAPF().isPosZero())
9829 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009830 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009831}
9832
Dan Gohmane5af2d32009-01-29 01:59:02 +00009833static SDValue PerformBTCombine(SDNode *N,
9834 SelectionDAG &DAG,
9835 TargetLowering::DAGCombinerInfo &DCI) {
9836 // BT ignores high bits in the bit index operand.
9837 SDValue Op1 = N->getOperand(1);
9838 if (Op1.hasOneUse()) {
9839 unsigned BitWidth = Op1.getValueSizeInBits();
9840 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9841 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009842 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
9843 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +00009844 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +00009845 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9846 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9847 DCI.CommitTargetLoweringOpt(TLO);
9848 }
9849 return SDValue();
9850}
Chris Lattner83e6c992006-10-04 06:57:07 +00009851
Eli Friedman7a5e5552009-06-07 06:52:44 +00009852static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9853 SDValue Op = N->getOperand(0);
9854 if (Op.getOpcode() == ISD::BIT_CONVERT)
9855 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009856 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009857 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009858 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009859 OpVT.getVectorElementType().getSizeInBits()) {
9860 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9861 }
9862 return SDValue();
9863}
9864
Evan Cheng2e489c42009-12-16 00:53:11 +00009865static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9866 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9867 // (and (i32 x86isd::setcc_carry), 1)
9868 // This eliminates the zext. This transformation is necessary because
9869 // ISD::SETCC is always legalized to i8.
9870 DebugLoc dl = N->getDebugLoc();
9871 SDValue N0 = N->getOperand(0);
9872 EVT VT = N->getValueType(0);
9873 if (N0.getOpcode() == ISD::AND &&
9874 N0.hasOneUse() &&
9875 N0.getOperand(0).hasOneUse()) {
9876 SDValue N00 = N0.getOperand(0);
9877 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9878 return SDValue();
9879 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9880 if (!C || C->getZExtValue() != 1)
9881 return SDValue();
9882 return DAG.getNode(ISD::AND, dl, VT,
9883 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9884 N00.getOperand(0), N00.getOperand(1)),
9885 DAG.getConstant(1, VT));
9886 }
9887
9888 return SDValue();
9889}
9890
Dan Gohman475871a2008-07-27 21:46:04 +00009891SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009892 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009893 SelectionDAG &DAG = DCI.DAG;
9894 switch (N->getOpcode()) {
9895 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009896 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009897 case ISD::EXTRACT_VECTOR_ELT:
9898 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009899 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009900 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009901 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009902 case ISD::SHL:
9903 case ISD::SRA:
9904 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009905 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009906 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009907 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009908 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9909 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009910 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009911 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009912 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009913 }
9914
Dan Gohman475871a2008-07-27 21:46:04 +00009915 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009916}
9917
Evan Chenge5b51ac2010-04-17 06:13:15 +00009918/// isTypeDesirableForOp - Return true if the target has native support for
9919/// the specified value type and it is 'desirable' to use the type for the
9920/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
9921/// instruction encodings are longer and some i16 instructions are slow.
9922bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
9923 if (!isTypeLegal(VT))
9924 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009925 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +00009926 return true;
9927
9928 switch (Opc) {
9929 default:
9930 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +00009931 case ISD::LOAD:
9932 case ISD::SIGN_EXTEND:
9933 case ISD::ZERO_EXTEND:
9934 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009935 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009936 case ISD::SRL:
9937 case ISD::SUB:
9938 case ISD::ADD:
9939 case ISD::MUL:
9940 case ISD::AND:
9941 case ISD::OR:
9942 case ISD::XOR:
9943 return false;
9944 }
9945}
9946
Evan Chengc82c20b2010-04-24 04:44:57 +00009947static bool MayFoldLoad(SDValue Op) {
9948 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
9949}
9950
9951static bool MayFoldIntoStore(SDValue Op) {
9952 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
9953}
9954
Evan Chenge5b51ac2010-04-17 06:13:15 +00009955/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +00009956/// beneficial for dag combiner to promote the specified node. If true, it
9957/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +00009958bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +00009959 EVT VT = Op.getValueType();
9960 if (VT != MVT::i16)
9961 return false;
9962
Evan Cheng4c26e932010-04-19 19:29:22 +00009963 bool Promote = false;
9964 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009965 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +00009966 default: break;
9967 case ISD::LOAD: {
9968 LoadSDNode *LD = cast<LoadSDNode>(Op);
9969 // If the non-extending load has a single use and it's not live out, then it
9970 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009971 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
9972 Op.hasOneUse()*/) {
9973 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9974 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
9975 // The only case where we'd want to promote LOAD (rather then it being
9976 // promoted as an operand is when it's only use is liveout.
9977 if (UI->getOpcode() != ISD::CopyToReg)
9978 return false;
9979 }
9980 }
Evan Cheng4c26e932010-04-19 19:29:22 +00009981 Promote = true;
9982 break;
9983 }
9984 case ISD::SIGN_EXTEND:
9985 case ISD::ZERO_EXTEND:
9986 case ISD::ANY_EXTEND:
9987 Promote = true;
9988 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009989 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009990 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +00009991 SDValue N0 = Op.getOperand(0);
9992 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +00009993 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +00009994 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +00009995 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009996 break;
9997 }
Evan Cheng64b7bf72010-04-16 06:14:10 +00009998 case ISD::ADD:
9999 case ISD::MUL:
10000 case ISD::AND:
10001 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000010002 case ISD::XOR:
10003 Commute = true;
10004 // fallthrough
10005 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010006 SDValue N0 = Op.getOperand(0);
10007 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000010008 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010009 return false;
10010 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000010011 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010012 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000010013 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010014 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010015 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010016 }
10017 }
10018
10019 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000010020 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010021}
10022
Evan Cheng60c07e12006-07-05 22:17:51 +000010023//===----------------------------------------------------------------------===//
10024// X86 Inline Assembly Support
10025//===----------------------------------------------------------------------===//
10026
Chris Lattnerb8105652009-07-20 17:51:36 +000010027static bool LowerToBSwap(CallInst *CI) {
10028 // FIXME: this should verify that we are targetting a 486 or better. If not,
10029 // we will turn this bswap into something that will be lowered to logical ops
10030 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10031 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010032
Chris Lattnerb8105652009-07-20 17:51:36 +000010033 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000010034 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010035 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010036 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010037 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010038
Chris Lattnerb8105652009-07-20 17:51:36 +000010039 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10040 if (!Ty || Ty->getBitWidth() % 16 != 0)
10041 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010042
Chris Lattnerb8105652009-07-20 17:51:36 +000010043 // Okay, we can do this xform, do so now.
10044 const Type *Tys[] = { Ty };
10045 Module *M = CI->getParent()->getParent()->getParent();
10046 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010047
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010048 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000010049 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010050
Chris Lattnerb8105652009-07-20 17:51:36 +000010051 CI->replaceAllUsesWith(Op);
10052 CI->eraseFromParent();
10053 return true;
10054}
10055
10056bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10057 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10058 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10059
10060 std::string AsmStr = IA->getAsmString();
10061
10062 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010063 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010064 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10065
10066 switch (AsmPieces.size()) {
10067 default: return false;
10068 case 1:
10069 AsmStr = AsmPieces[0];
10070 AsmPieces.clear();
10071 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10072
10073 // bswap $0
10074 if (AsmPieces.size() == 2 &&
10075 (AsmPieces[0] == "bswap" ||
10076 AsmPieces[0] == "bswapq" ||
10077 AsmPieces[0] == "bswapl") &&
10078 (AsmPieces[1] == "$0" ||
10079 AsmPieces[1] == "${0:q}")) {
10080 // No need to check constraints, nothing other than the equivalent of
10081 // "=r,0" would be valid here.
10082 return LowerToBSwap(CI);
10083 }
10084 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010085 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010086 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010087 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010088 AsmPieces[1] == "$$8," &&
10089 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010090 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10091 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010092 const std::string &Constraints = IA->getConstraintString();
10093 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010094 std::sort(AsmPieces.begin(), AsmPieces.end());
10095 if (AsmPieces.size() == 4 &&
10096 AsmPieces[0] == "~{cc}" &&
10097 AsmPieces[1] == "~{dirflag}" &&
10098 AsmPieces[2] == "~{flags}" &&
10099 AsmPieces[3] == "~{fpsr}") {
10100 return LowerToBSwap(CI);
10101 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010102 }
10103 break;
10104 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010105 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010106 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010107 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10108 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10109 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010110 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010111 SplitString(AsmPieces[0], Words, " \t");
10112 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10113 Words.clear();
10114 SplitString(AsmPieces[1], Words, " \t");
10115 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10116 Words.clear();
10117 SplitString(AsmPieces[2], Words, " \t,");
10118 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10119 Words[2] == "%edx") {
10120 return LowerToBSwap(CI);
10121 }
10122 }
10123 }
10124 }
10125 break;
10126 }
10127 return false;
10128}
10129
10130
10131
Chris Lattnerf4dff842006-07-11 02:54:03 +000010132/// getConstraintType - Given a constraint letter, return the type of
10133/// constraint it is for this target.
10134X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010135X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10136 if (Constraint.size() == 1) {
10137 switch (Constraint[0]) {
10138 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010139 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010140 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010141 case 'r':
10142 case 'R':
10143 case 'l':
10144 case 'q':
10145 case 'Q':
10146 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010147 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010148 case 'Y':
10149 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010150 case 'e':
10151 case 'Z':
10152 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010153 default:
10154 break;
10155 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010156 }
Chris Lattner4234f572007-03-25 02:14:49 +000010157 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010158}
10159
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010160/// LowerXConstraint - try to replace an X constraint, which matches anything,
10161/// with another that has more specific requirements based on the type of the
10162/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010163const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010164LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010165 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10166 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010167 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010168 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010169 return "Y";
10170 if (Subtarget->hasSSE1())
10171 return "x";
10172 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010173
Chris Lattner5e764232008-04-26 23:02:14 +000010174 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010175}
10176
Chris Lattner48884cd2007-08-25 00:47:38 +000010177/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10178/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010179void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010180 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000010181 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010182 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010183 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010184
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010185 switch (Constraint) {
10186 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010187 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010188 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010189 if (C->getZExtValue() <= 31) {
10190 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010191 break;
10192 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010193 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010194 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010195 case 'J':
10196 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010197 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010198 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10199 break;
10200 }
10201 }
10202 return;
10203 case 'K':
10204 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010205 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010206 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10207 break;
10208 }
10209 }
10210 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010211 case 'N':
10212 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010213 if (C->getZExtValue() <= 255) {
10214 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010215 break;
10216 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010217 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010218 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010219 case 'e': {
10220 // 32-bit signed value
10221 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010222 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10223 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010224 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010225 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010226 break;
10227 }
10228 // FIXME gcc accepts some relocatable values here too, but only in certain
10229 // memory models; it's complicated.
10230 }
10231 return;
10232 }
10233 case 'Z': {
10234 // 32-bit unsigned value
10235 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010236 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10237 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010238 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10239 break;
10240 }
10241 }
10242 // FIXME gcc accepts some relocatable values here too, but only in certain
10243 // memory models; it's complicated.
10244 return;
10245 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010246 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010247 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010248 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010249 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010250 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010251 break;
10252 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010253
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010254 // In any sort of PIC mode addresses need to be computed at runtime by
10255 // adding in a register or some sort of table lookup. These can't
10256 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000010257 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010258 return;
10259
Chris Lattnerdc43a882007-05-03 16:52:29 +000010260 // If we are in non-pic codegen mode, we allow the address of a global (with
10261 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010262 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010263 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010264
Chris Lattner49921962009-05-08 18:23:14 +000010265 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10266 while (1) {
10267 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10268 Offset += GA->getOffset();
10269 break;
10270 } else if (Op.getOpcode() == ISD::ADD) {
10271 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10272 Offset += C->getZExtValue();
10273 Op = Op.getOperand(0);
10274 continue;
10275 }
10276 } else if (Op.getOpcode() == ISD::SUB) {
10277 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10278 Offset += -C->getZExtValue();
10279 Op = Op.getOperand(0);
10280 continue;
10281 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010282 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010283
Chris Lattner49921962009-05-08 18:23:14 +000010284 // Otherwise, this isn't something we can handle, reject it.
10285 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010286 }
Eric Christopherfd179292009-08-27 18:07:15 +000010287
Dan Gohman46510a72010-04-15 01:51:59 +000010288 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010289 // If we require an extra load to get this address, as in PIC mode, we
10290 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010291 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10292 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010293 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010294
Devang Patel0d881da2010-07-06 22:08:15 +000010295 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
10296 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010297 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010298 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010299 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010300
Gabor Greifba36cb52008-08-28 21:40:38 +000010301 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010302 Ops.push_back(Result);
10303 return;
10304 }
Dale Johannesen1784d162010-06-25 21:55:36 +000010305 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010306}
10307
Chris Lattner259e97c2006-01-31 19:43:35 +000010308std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010309getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010310 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010311 if (Constraint.size() == 1) {
10312 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010313 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010314 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010315 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10316 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010317 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010318 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10319 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10320 X86::R10D,X86::R11D,X86::R12D,
10321 X86::R13D,X86::R14D,X86::R15D,
10322 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010323 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010324 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10325 X86::SI, X86::DI, X86::R8W,X86::R9W,
10326 X86::R10W,X86::R11W,X86::R12W,
10327 X86::R13W,X86::R14W,X86::R15W,
10328 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010329 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010330 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10331 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10332 X86::R10B,X86::R11B,X86::R12B,
10333 X86::R13B,X86::R14B,X86::R15B,
10334 X86::BPL, X86::SPL, 0);
10335
Owen Anderson825b72b2009-08-11 20:47:22 +000010336 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010337 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10338 X86::RSI, X86::RDI, X86::R8, X86::R9,
10339 X86::R10, X86::R11, X86::R12,
10340 X86::R13, X86::R14, X86::R15,
10341 X86::RBP, X86::RSP, 0);
10342
10343 break;
10344 }
Eric Christopherfd179292009-08-27 18:07:15 +000010345 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010346 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010347 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010348 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010349 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010350 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010351 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010352 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010353 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010354 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10355 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010356 }
10357 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010358
Chris Lattner1efa40f2006-02-22 00:56:39 +000010359 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010360}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010361
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010362std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010363X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010364 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010365 // First, see if this is a constraint that directly corresponds to an LLVM
10366 // register class.
10367 if (Constraint.size() == 1) {
10368 // GCC Constraint Letters
10369 switch (Constraint[0]) {
10370 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010371 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010372 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010373 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010374 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010375 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010376 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010377 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010378 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010379 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010380 case 'R': // LEGACY_REGS
10381 if (VT == MVT::i8)
10382 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10383 if (VT == MVT::i16)
10384 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10385 if (VT == MVT::i32 || !Subtarget->is64Bit())
10386 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10387 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010388 case 'f': // FP Stack registers.
10389 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10390 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010391 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010392 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010393 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010394 return std::make_pair(0U, X86::RFP64RegisterClass);
10395 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010396 case 'y': // MMX_REGS if MMX allowed.
10397 if (!Subtarget->hasMMX()) break;
10398 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010399 case 'Y': // SSE_REGS if SSE2 allowed
10400 if (!Subtarget->hasSSE2()) break;
10401 // FALL THROUGH.
10402 case 'x': // SSE_REGS if SSE1 allowed
10403 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010404
Owen Anderson825b72b2009-08-11 20:47:22 +000010405 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010406 default: break;
10407 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010408 case MVT::f32:
10409 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010410 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010411 case MVT::f64:
10412 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010413 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010414 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010415 case MVT::v16i8:
10416 case MVT::v8i16:
10417 case MVT::v4i32:
10418 case MVT::v2i64:
10419 case MVT::v4f32:
10420 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010421 return std::make_pair(0U, X86::VR128RegisterClass);
10422 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010423 break;
10424 }
10425 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010426
Chris Lattnerf76d1802006-07-31 23:26:50 +000010427 // Use the default implementation in TargetLowering to convert the register
10428 // constraint into a member of a register class.
10429 std::pair<unsigned, const TargetRegisterClass*> Res;
10430 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010431
10432 // Not found as a standard register?
10433 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010434 // Map st(0) -> st(7) -> ST0
10435 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10436 tolower(Constraint[1]) == 's' &&
10437 tolower(Constraint[2]) == 't' &&
10438 Constraint[3] == '(' &&
10439 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10440 Constraint[5] == ')' &&
10441 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010442
Chris Lattner56d77c72009-09-13 22:41:48 +000010443 Res.first = X86::ST0+Constraint[4]-'0';
10444 Res.second = X86::RFP80RegisterClass;
10445 return Res;
10446 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010447
Chris Lattner56d77c72009-09-13 22:41:48 +000010448 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010449 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010450 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010451 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010452 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010453 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010454
10455 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010456 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010457 Res.first = X86::EFLAGS;
10458 Res.second = X86::CCRRegisterClass;
10459 return Res;
10460 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010461
Dale Johannesen330169f2008-11-13 21:52:36 +000010462 // 'A' means EAX + EDX.
10463 if (Constraint == "A") {
10464 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010465 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010466 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010467 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010468 return Res;
10469 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010470
Chris Lattnerf76d1802006-07-31 23:26:50 +000010471 // Otherwise, check to see if this is a register class of the wrong value
10472 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10473 // turn into {ax},{dx}.
10474 if (Res.second->hasType(VT))
10475 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010476
Chris Lattnerf76d1802006-07-31 23:26:50 +000010477 // All of the single-register GCC register classes map their values onto
10478 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10479 // really want an 8-bit or 32-bit register, map to the appropriate register
10480 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010481 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010482 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010483 unsigned DestReg = 0;
10484 switch (Res.first) {
10485 default: break;
10486 case X86::AX: DestReg = X86::AL; break;
10487 case X86::DX: DestReg = X86::DL; break;
10488 case X86::CX: DestReg = X86::CL; break;
10489 case X86::BX: DestReg = X86::BL; break;
10490 }
10491 if (DestReg) {
10492 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010493 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010494 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010495 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010496 unsigned DestReg = 0;
10497 switch (Res.first) {
10498 default: break;
10499 case X86::AX: DestReg = X86::EAX; break;
10500 case X86::DX: DestReg = X86::EDX; break;
10501 case X86::CX: DestReg = X86::ECX; break;
10502 case X86::BX: DestReg = X86::EBX; break;
10503 case X86::SI: DestReg = X86::ESI; break;
10504 case X86::DI: DestReg = X86::EDI; break;
10505 case X86::BP: DestReg = X86::EBP; break;
10506 case X86::SP: DestReg = X86::ESP; break;
10507 }
10508 if (DestReg) {
10509 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010510 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010511 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010512 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010513 unsigned DestReg = 0;
10514 switch (Res.first) {
10515 default: break;
10516 case X86::AX: DestReg = X86::RAX; break;
10517 case X86::DX: DestReg = X86::RDX; break;
10518 case X86::CX: DestReg = X86::RCX; break;
10519 case X86::BX: DestReg = X86::RBX; break;
10520 case X86::SI: DestReg = X86::RSI; break;
10521 case X86::DI: DestReg = X86::RDI; break;
10522 case X86::BP: DestReg = X86::RBP; break;
10523 case X86::SP: DestReg = X86::RSP; break;
10524 }
10525 if (DestReg) {
10526 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010527 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010528 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010529 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010530 } else if (Res.second == X86::FR32RegisterClass ||
10531 Res.second == X86::FR64RegisterClass ||
10532 Res.second == X86::VR128RegisterClass) {
10533 // Handle references to XMM physical registers that got mapped into the
10534 // wrong class. This can happen with constraints like {xmm0} where the
10535 // target independent register mapper will just pick the first match it can
10536 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010537 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010538 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010539 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010540 Res.second = X86::FR64RegisterClass;
10541 else if (X86::VR128RegisterClass->hasType(VT))
10542 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010543 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010544
Chris Lattnerf76d1802006-07-31 23:26:50 +000010545 return Res;
10546}