blob: d78d33f9337d993472b22f82f3e2749d28a3e38e [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Jesse Barnesf1f644d2013-06-27 00:39:25 +030048static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
49 struct intel_crtc_config *pipe_config);
50static void ironlake_crtc_clock_get(struct intel_crtc *crtc,
51 struct intel_crtc_config *pipe_config);
52
Damien Lespiaue7457a92013-08-08 22:28:59 +010053static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
54 int x, int y, struct drm_framebuffer *old_fb);
55
56
Jesse Barnes79e53942008-11-07 14:24:08 -080057typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040058 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080059} intel_range_t;
60
61typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040062 int dot_limit;
63 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_p2_t;
65
Ma Lingd4906092009-03-18 20:13:27 +080066typedef struct intel_limit intel_limit_t;
67struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040068 intel_range_t dot, vco, n, m, m1, m2, p, p1;
69 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080070};
Jesse Barnes79e53942008-11-07 14:24:08 -080071
Jesse Barnes2377b742010-07-07 14:06:43 -070072/* FDI */
73#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
74
Daniel Vetterd2acd212012-10-20 20:57:43 +020075int
76intel_pch_rawclk(struct drm_device *dev)
77{
78 struct drm_i915_private *dev_priv = dev->dev_private;
79
80 WARN_ON(!HAS_PCH_SPLIT(dev));
81
82 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
83}
84
Chris Wilson021357a2010-09-07 20:54:59 +010085static inline u32 /* units of 100MHz */
86intel_fdi_link_freq(struct drm_device *dev)
87{
Chris Wilson8b99e682010-10-13 09:59:17 +010088 if (IS_GEN5(dev)) {
89 struct drm_i915_private *dev_priv = dev->dev_private;
90 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
91 } else
92 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010093}
94
Daniel Vetter5d536e22013-07-06 12:52:06 +020095static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040096 .dot = { .min = 25000, .max = 350000 },
97 .vco = { .min = 930000, .max = 1400000 },
98 .n = { .min = 3, .max = 16 },
99 .m = { .min = 96, .max = 140 },
100 .m1 = { .min = 18, .max = 26 },
101 .m2 = { .min = 6, .max = 16 },
102 .p = { .min = 4, .max = 128 },
103 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700104 .p2 = { .dot_limit = 165000,
105 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700106};
107
Daniel Vetter5d536e22013-07-06 12:52:06 +0200108static const intel_limit_t intel_limits_i8xx_dvo = {
109 .dot = { .min = 25000, .max = 350000 },
110 .vco = { .min = 930000, .max = 1400000 },
111 .n = { .min = 3, .max = 16 },
112 .m = { .min = 96, .max = 140 },
113 .m1 = { .min = 18, .max = 26 },
114 .m2 = { .min = 6, .max = 16 },
115 .p = { .min = 4, .max = 128 },
116 .p1 = { .min = 2, .max = 33 },
117 .p2 = { .dot_limit = 165000,
118 .p2_slow = 4, .p2_fast = 4 },
119};
120
Keith Packarde4b36692009-06-05 19:22:17 -0700121static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 .dot = { .min = 25000, .max = 350000 },
123 .vco = { .min = 930000, .max = 1400000 },
124 .n = { .min = 3, .max = 16 },
125 .m = { .min = 96, .max = 140 },
126 .m1 = { .min = 18, .max = 26 },
127 .m2 = { .min = 6, .max = 16 },
128 .p = { .min = 4, .max = 128 },
129 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700130 .p2 = { .dot_limit = 165000,
131 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700132};
Eric Anholt273e27c2011-03-30 13:01:10 -0700133
Keith Packarde4b36692009-06-05 19:22:17 -0700134static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400135 .dot = { .min = 20000, .max = 400000 },
136 .vco = { .min = 1400000, .max = 2800000 },
137 .n = { .min = 1, .max = 6 },
138 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100139 .m1 = { .min = 8, .max = 18 },
140 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400141 .p = { .min = 5, .max = 80 },
142 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700143 .p2 = { .dot_limit = 200000,
144 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700145};
146
147static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400148 .dot = { .min = 20000, .max = 400000 },
149 .vco = { .min = 1400000, .max = 2800000 },
150 .n = { .min = 1, .max = 6 },
151 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100152 .m1 = { .min = 8, .max = 18 },
153 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400154 .p = { .min = 7, .max = 98 },
155 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .p2 = { .dot_limit = 112000,
157 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700158};
159
Eric Anholt273e27c2011-03-30 13:01:10 -0700160
Keith Packarde4b36692009-06-05 19:22:17 -0700161static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700162 .dot = { .min = 25000, .max = 270000 },
163 .vco = { .min = 1750000, .max = 3500000},
164 .n = { .min = 1, .max = 4 },
165 .m = { .min = 104, .max = 138 },
166 .m1 = { .min = 17, .max = 23 },
167 .m2 = { .min = 5, .max = 11 },
168 .p = { .min = 10, .max = 30 },
169 .p1 = { .min = 1, .max = 3},
170 .p2 = { .dot_limit = 270000,
171 .p2_slow = 10,
172 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800173 },
Keith Packarde4b36692009-06-05 19:22:17 -0700174};
175
176static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700177 .dot = { .min = 22000, .max = 400000 },
178 .vco = { .min = 1750000, .max = 3500000},
179 .n = { .min = 1, .max = 4 },
180 .m = { .min = 104, .max = 138 },
181 .m1 = { .min = 16, .max = 23 },
182 .m2 = { .min = 5, .max = 11 },
183 .p = { .min = 5, .max = 80 },
184 .p1 = { .min = 1, .max = 8},
185 .p2 = { .dot_limit = 165000,
186 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700187};
188
189static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700190 .dot = { .min = 20000, .max = 115000 },
191 .vco = { .min = 1750000, .max = 3500000 },
192 .n = { .min = 1, .max = 3 },
193 .m = { .min = 104, .max = 138 },
194 .m1 = { .min = 17, .max = 23 },
195 .m2 = { .min = 5, .max = 11 },
196 .p = { .min = 28, .max = 112 },
197 .p1 = { .min = 2, .max = 8 },
198 .p2 = { .dot_limit = 0,
199 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800200 },
Keith Packarde4b36692009-06-05 19:22:17 -0700201};
202
203static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700204 .dot = { .min = 80000, .max = 224000 },
205 .vco = { .min = 1750000, .max = 3500000 },
206 .n = { .min = 1, .max = 3 },
207 .m = { .min = 104, .max = 138 },
208 .m1 = { .min = 17, .max = 23 },
209 .m2 = { .min = 5, .max = 11 },
210 .p = { .min = 14, .max = 42 },
211 .p1 = { .min = 2, .max = 6 },
212 .p2 = { .dot_limit = 0,
213 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800214 },
Keith Packarde4b36692009-06-05 19:22:17 -0700215};
216
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500217static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400218 .dot = { .min = 20000, .max = 400000},
219 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400221 .n = { .min = 3, .max = 6 },
222 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700223 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400224 .m1 = { .min = 0, .max = 0 },
225 .m2 = { .min = 0, .max = 254 },
226 .p = { .min = 5, .max = 80 },
227 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700228 .p2 = { .dot_limit = 200000,
229 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700230};
231
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500232static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400233 .dot = { .min = 20000, .max = 400000 },
234 .vco = { .min = 1700000, .max = 3500000 },
235 .n = { .min = 3, .max = 6 },
236 .m = { .min = 2, .max = 256 },
237 .m1 = { .min = 0, .max = 0 },
238 .m2 = { .min = 0, .max = 254 },
239 .p = { .min = 7, .max = 112 },
240 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700241 .p2 = { .dot_limit = 112000,
242 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700243};
244
Eric Anholt273e27c2011-03-30 13:01:10 -0700245/* Ironlake / Sandybridge
246 *
247 * We calculate clock using (register_value + 2) for N/M1/M2, so here
248 * the range value for them is (actual_value - 2).
249 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800250static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .dot = { .min = 25000, .max = 350000 },
252 .vco = { .min = 1760000, .max = 3510000 },
253 .n = { .min = 1, .max = 5 },
254 .m = { .min = 79, .max = 127 },
255 .m1 = { .min = 12, .max = 22 },
256 .m2 = { .min = 5, .max = 9 },
257 .p = { .min = 5, .max = 80 },
258 .p1 = { .min = 1, .max = 8 },
259 .p2 = { .dot_limit = 225000,
260 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700261};
262
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800263static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 .dot = { .min = 25000, .max = 350000 },
265 .vco = { .min = 1760000, .max = 3510000 },
266 .n = { .min = 1, .max = 3 },
267 .m = { .min = 79, .max = 118 },
268 .m1 = { .min = 12, .max = 22 },
269 .m2 = { .min = 5, .max = 9 },
270 .p = { .min = 28, .max = 112 },
271 .p1 = { .min = 2, .max = 8 },
272 .p2 = { .dot_limit = 225000,
273 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800274};
275
276static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700277 .dot = { .min = 25000, .max = 350000 },
278 .vco = { .min = 1760000, .max = 3510000 },
279 .n = { .min = 1, .max = 3 },
280 .m = { .min = 79, .max = 127 },
281 .m1 = { .min = 12, .max = 22 },
282 .m2 = { .min = 5, .max = 9 },
283 .p = { .min = 14, .max = 56 },
284 .p1 = { .min = 2, .max = 8 },
285 .p2 = { .dot_limit = 225000,
286 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800287};
288
Eric Anholt273e27c2011-03-30 13:01:10 -0700289/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800290static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .dot = { .min = 25000, .max = 350000 },
292 .vco = { .min = 1760000, .max = 3510000 },
293 .n = { .min = 1, .max = 2 },
294 .m = { .min = 79, .max = 126 },
295 .m1 = { .min = 12, .max = 22 },
296 .m2 = { .min = 5, .max = 9 },
297 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400298 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700299 .p2 = { .dot_limit = 225000,
300 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800301};
302
303static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 350000 },
305 .vco = { .min = 1760000, .max = 3510000 },
306 .n = { .min = 1, .max = 3 },
307 .m = { .min = 79, .max = 126 },
308 .m1 = { .min = 12, .max = 22 },
309 .m2 = { .min = 5, .max = 9 },
310 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400311 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .p2 = { .dot_limit = 225000,
313 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800314};
315
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700316static const intel_limit_t intel_limits_vlv_dac = {
317 .dot = { .min = 25000, .max = 270000 },
318 .vco = { .min = 4000000, .max = 6000000 },
319 .n = { .min = 1, .max = 7 },
320 .m = { .min = 22, .max = 450 }, /* guess */
321 .m1 = { .min = 2, .max = 3 },
322 .m2 = { .min = 11, .max = 156 },
323 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200324 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700325 .p2 = { .dot_limit = 270000,
326 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700327};
328
329static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200330 .dot = { .min = 25000, .max = 270000 },
331 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700332 .n = { .min = 1, .max = 7 },
333 .m = { .min = 60, .max = 300 }, /* guess */
334 .m1 = { .min = 2, .max = 3 },
335 .m2 = { .min = 11, .max = 156 },
336 .p = { .min = 10, .max = 30 },
337 .p1 = { .min = 2, .max = 3 },
338 .p2 = { .dot_limit = 270000,
339 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700340};
341
342static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530343 .dot = { .min = 25000, .max = 270000 },
344 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700345 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530346 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700347 .m1 = { .min = 2, .max = 3 },
348 .m2 = { .min = 11, .max = 156 },
349 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200350 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700351 .p2 = { .dot_limit = 270000,
352 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700353};
354
Chris Wilson1b894b52010-12-14 20:04:54 +0000355static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
356 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800357{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800358 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800359 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800360
361 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100362 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000363 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800364 limit = &intel_limits_ironlake_dual_lvds_100m;
365 else
366 limit = &intel_limits_ironlake_dual_lvds;
367 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000368 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800369 limit = &intel_limits_ironlake_single_lvds_100m;
370 else
371 limit = &intel_limits_ironlake_single_lvds;
372 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200373 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800374 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800375
376 return limit;
377}
378
Ma Ling044c7c42009-03-18 20:13:23 +0800379static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
380{
381 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800382 const intel_limit_t *limit;
383
384 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100385 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700386 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800387 else
Keith Packarde4b36692009-06-05 19:22:17 -0700388 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800389 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
390 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700391 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800392 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700393 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800394 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700395 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800396
397 return limit;
398}
399
Chris Wilson1b894b52010-12-14 20:04:54 +0000400static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800401{
402 struct drm_device *dev = crtc->dev;
403 const intel_limit_t *limit;
404
Eric Anholtbad720f2009-10-22 16:11:14 -0700405 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000406 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800407 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800408 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500409 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800410 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500411 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800412 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500413 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700414 } else if (IS_VALLEYVIEW(dev)) {
415 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
416 limit = &intel_limits_vlv_dac;
417 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
418 limit = &intel_limits_vlv_hdmi;
419 else
420 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100421 } else if (!IS_GEN2(dev)) {
422 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
423 limit = &intel_limits_i9xx_lvds;
424 else
425 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800426 } else {
427 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700428 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200429 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700430 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200431 else
432 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800433 }
434 return limit;
435}
436
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500437/* m1 is reserved as 0 in Pineview, n is a ring counter */
438static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800439{
Shaohua Li21778322009-02-23 15:19:16 +0800440 clock->m = clock->m2 + 2;
441 clock->p = clock->p1 * clock->p2;
442 clock->vco = refclk * clock->m / clock->n;
443 clock->dot = clock->vco / clock->p;
444}
445
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200446static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
447{
448 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
449}
450
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200451static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800452{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200453 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800454 clock->p = clock->p1 * clock->p2;
455 clock->vco = refclk * clock->m / (clock->n + 2);
456 clock->dot = clock->vco / clock->p;
457}
458
Jesse Barnes79e53942008-11-07 14:24:08 -0800459/**
460 * Returns whether any output on the specified pipe is of the specified type
461 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100462bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800463{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100464 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100465 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800466
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200467 for_each_encoder_on_crtc(dev, crtc, encoder)
468 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100469 return true;
470
471 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800472}
473
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800474#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800475/**
476 * Returns whether the given set of divisors are valid for a given refclk with
477 * the given connectors.
478 */
479
Chris Wilson1b894b52010-12-14 20:04:54 +0000480static bool intel_PLL_is_valid(struct drm_device *dev,
481 const intel_limit_t *limit,
482 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800483{
Jesse Barnes79e53942008-11-07 14:24:08 -0800484 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400485 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800486 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400487 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800488 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400489 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800490 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400491 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500492 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400493 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800494 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400495 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800496 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400497 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800498 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400499 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800500 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
501 * connector, etc., rather than just a single range.
502 */
503 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400504 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800505
506 return true;
507}
508
Ma Lingd4906092009-03-18 20:13:27 +0800509static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200510i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800511 int target, int refclk, intel_clock_t *match_clock,
512 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800513{
514 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800515 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 int err = target;
517
Daniel Vettera210b022012-11-26 17:22:08 +0100518 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800519 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100520 * For LVDS just rely on its current settings for dual-channel.
521 * We haven't figured out how to reliably set up different
522 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800523 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100524 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800525 clock.p2 = limit->p2.p2_fast;
526 else
527 clock.p2 = limit->p2.p2_slow;
528 } else {
529 if (target < limit->p2.dot_limit)
530 clock.p2 = limit->p2.p2_slow;
531 else
532 clock.p2 = limit->p2.p2_fast;
533 }
534
Akshay Joshi0206e352011-08-16 15:34:10 -0400535 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800536
Zhao Yakui42158662009-11-20 11:24:18 +0800537 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
538 clock.m1++) {
539 for (clock.m2 = limit->m2.min;
540 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200541 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800542 break;
543 for (clock.n = limit->n.min;
544 clock.n <= limit->n.max; clock.n++) {
545 for (clock.p1 = limit->p1.min;
546 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800547 int this_err;
548
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200549 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000550 if (!intel_PLL_is_valid(dev, limit,
551 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800552 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800553 if (match_clock &&
554 clock.p != match_clock->p)
555 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800556
557 this_err = abs(clock.dot - target);
558 if (this_err < err) {
559 *best_clock = clock;
560 err = this_err;
561 }
562 }
563 }
564 }
565 }
566
567 return (err != target);
568}
569
Ma Lingd4906092009-03-18 20:13:27 +0800570static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200571pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
572 int target, int refclk, intel_clock_t *match_clock,
573 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200574{
575 struct drm_device *dev = crtc->dev;
576 intel_clock_t clock;
577 int err = target;
578
579 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
580 /*
581 * For LVDS just rely on its current settings for dual-channel.
582 * We haven't figured out how to reliably set up different
583 * single/dual channel state, if we even can.
584 */
585 if (intel_is_dual_link_lvds(dev))
586 clock.p2 = limit->p2.p2_fast;
587 else
588 clock.p2 = limit->p2.p2_slow;
589 } else {
590 if (target < limit->p2.dot_limit)
591 clock.p2 = limit->p2.p2_slow;
592 else
593 clock.p2 = limit->p2.p2_fast;
594 }
595
596 memset(best_clock, 0, sizeof(*best_clock));
597
598 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
599 clock.m1++) {
600 for (clock.m2 = limit->m2.min;
601 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200602 for (clock.n = limit->n.min;
603 clock.n <= limit->n.max; clock.n++) {
604 for (clock.p1 = limit->p1.min;
605 clock.p1 <= limit->p1.max; clock.p1++) {
606 int this_err;
607
608 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 if (!intel_PLL_is_valid(dev, limit,
610 &clock))
611 continue;
612 if (match_clock &&
613 clock.p != match_clock->p)
614 continue;
615
616 this_err = abs(clock.dot - target);
617 if (this_err < err) {
618 *best_clock = clock;
619 err = this_err;
620 }
621 }
622 }
623 }
624 }
625
626 return (err != target);
627}
628
Ma Lingd4906092009-03-18 20:13:27 +0800629static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200630g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
631 int target, int refclk, intel_clock_t *match_clock,
632 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800633{
634 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800635 intel_clock_t clock;
636 int max_n;
637 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400638 /* approximately equals target * 0.00585 */
639 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800640 found = false;
641
642 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100643 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800644 clock.p2 = limit->p2.p2_fast;
645 else
646 clock.p2 = limit->p2.p2_slow;
647 } else {
648 if (target < limit->p2.dot_limit)
649 clock.p2 = limit->p2.p2_slow;
650 else
651 clock.p2 = limit->p2.p2_fast;
652 }
653
654 memset(best_clock, 0, sizeof(*best_clock));
655 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200656 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800657 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200658 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800659 for (clock.m1 = limit->m1.max;
660 clock.m1 >= limit->m1.min; clock.m1--) {
661 for (clock.m2 = limit->m2.max;
662 clock.m2 >= limit->m2.min; clock.m2--) {
663 for (clock.p1 = limit->p1.max;
664 clock.p1 >= limit->p1.min; clock.p1--) {
665 int this_err;
666
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200667 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000668 if (!intel_PLL_is_valid(dev, limit,
669 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800670 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000671
672 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800673 if (this_err < err_most) {
674 *best_clock = clock;
675 err_most = this_err;
676 max_n = clock.n;
677 found = true;
678 }
679 }
680 }
681 }
682 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800683 return found;
684}
Ma Lingd4906092009-03-18 20:13:27 +0800685
Zhenyu Wang2c072452009-06-05 15:38:42 +0800686static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200687vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
688 int target, int refclk, intel_clock_t *match_clock,
689 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700690{
691 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
692 u32 m, n, fastclk;
Paulo Zanonif3f08572013-08-12 14:56:53 -0300693 u32 updrate, minupdate, p;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700694 unsigned long bestppm, ppm, absppm;
695 int dotclk, flag;
696
Alan Coxaf447bd2012-07-25 13:49:18 +0100697 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700698 dotclk = target * 1000;
699 bestppm = 1000000;
700 ppm = absppm = 0;
701 fastclk = dotclk / (2*100);
702 updrate = 0;
703 minupdate = 19200;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700704 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
705 bestm1 = bestm2 = bestp1 = bestp2 = 0;
706
707 /* based on hardware requirement, prefer smaller n to precision */
708 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
709 updrate = refclk / n;
710 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
711 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
712 if (p2 > 10)
713 p2 = p2 - 1;
714 p = p1 * p2;
715 /* based on hardware requirement, prefer bigger m1,m2 values */
716 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
717 m2 = (((2*(fastclk * p * n / m1 )) +
718 refclk) / (2*refclk));
719 m = m1 * m2;
720 vco = updrate * m;
721 if (vco >= limit->vco.min && vco < limit->vco.max) {
722 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
723 absppm = (ppm > 0) ? ppm : (-ppm);
724 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
725 bestppm = 0;
726 flag = 1;
727 }
728 if (absppm < bestppm - 10) {
729 bestppm = absppm;
730 flag = 1;
731 }
732 if (flag) {
733 bestn = n;
734 bestm1 = m1;
735 bestm2 = m2;
736 bestp1 = p1;
737 bestp2 = p2;
738 flag = 0;
739 }
740 }
741 }
742 }
743 }
744 }
745 best_clock->n = bestn;
746 best_clock->m1 = bestm1;
747 best_clock->m2 = bestm2;
748 best_clock->p1 = bestp1;
749 best_clock->p2 = bestp2;
750
751 return true;
752}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700753
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200754enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
755 enum pipe pipe)
756{
757 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
759
Daniel Vetter3b117c82013-04-17 20:15:07 +0200760 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200761}
762
Paulo Zanonia928d532012-05-04 17:18:15 -0300763static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
764{
765 struct drm_i915_private *dev_priv = dev->dev_private;
766 u32 frame, frame_reg = PIPEFRAME(pipe);
767
768 frame = I915_READ(frame_reg);
769
770 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
771 DRM_DEBUG_KMS("vblank wait timed out\n");
772}
773
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700774/**
775 * intel_wait_for_vblank - wait for vblank on a given pipe
776 * @dev: drm device
777 * @pipe: pipe to wait for
778 *
779 * Wait for vblank to occur on a given pipe. Needed for various bits of
780 * mode setting code.
781 */
782void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800783{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700784 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800785 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700786
Paulo Zanonia928d532012-05-04 17:18:15 -0300787 if (INTEL_INFO(dev)->gen >= 5) {
788 ironlake_wait_for_vblank(dev, pipe);
789 return;
790 }
791
Chris Wilson300387c2010-09-05 20:25:43 +0100792 /* Clear existing vblank status. Note this will clear any other
793 * sticky status fields as well.
794 *
795 * This races with i915_driver_irq_handler() with the result
796 * that either function could miss a vblank event. Here it is not
797 * fatal, as we will either wait upon the next vblank interrupt or
798 * timeout. Generally speaking intel_wait_for_vblank() is only
799 * called during modeset at which time the GPU should be idle and
800 * should *not* be performing page flips and thus not waiting on
801 * vblanks...
802 * Currently, the result of us stealing a vblank from the irq
803 * handler is that a single frame will be skipped during swapbuffers.
804 */
805 I915_WRITE(pipestat_reg,
806 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
807
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700808 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100809 if (wait_for(I915_READ(pipestat_reg) &
810 PIPE_VBLANK_INTERRUPT_STATUS,
811 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700812 DRM_DEBUG_KMS("vblank wait timed out\n");
813}
814
Keith Packardab7ad7f2010-10-03 00:33:06 -0700815/*
816 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700817 * @dev: drm device
818 * @pipe: pipe to wait for
819 *
820 * After disabling a pipe, we can't wait for vblank in the usual way,
821 * spinning on the vblank interrupt status bit, since we won't actually
822 * see an interrupt when the pipe is disabled.
823 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700824 * On Gen4 and above:
825 * wait for the pipe register state bit to turn off
826 *
827 * Otherwise:
828 * wait for the display line value to settle (it usually
829 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100830 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700831 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100832void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700833{
834 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200835 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
836 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700837
Keith Packardab7ad7f2010-10-03 00:33:06 -0700838 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200839 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700840
Keith Packardab7ad7f2010-10-03 00:33:06 -0700841 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100842 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
843 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200844 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700845 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300846 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100847 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700848 unsigned long timeout = jiffies + msecs_to_jiffies(100);
849
Paulo Zanoni837ba002012-05-04 17:18:14 -0300850 if (IS_GEN2(dev))
851 line_mask = DSL_LINEMASK_GEN2;
852 else
853 line_mask = DSL_LINEMASK_GEN3;
854
Keith Packardab7ad7f2010-10-03 00:33:06 -0700855 /* Wait for the display line to settle */
856 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300857 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700858 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300859 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700860 time_after(timeout, jiffies));
861 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200862 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700863 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800864}
865
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000866/*
867 * ibx_digital_port_connected - is the specified port connected?
868 * @dev_priv: i915 private structure
869 * @port: the port to test
870 *
871 * Returns true if @port is connected, false otherwise.
872 */
873bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
874 struct intel_digital_port *port)
875{
876 u32 bit;
877
Damien Lespiauc36346e2012-12-13 16:09:03 +0000878 if (HAS_PCH_IBX(dev_priv->dev)) {
879 switch(port->port) {
880 case PORT_B:
881 bit = SDE_PORTB_HOTPLUG;
882 break;
883 case PORT_C:
884 bit = SDE_PORTC_HOTPLUG;
885 break;
886 case PORT_D:
887 bit = SDE_PORTD_HOTPLUG;
888 break;
889 default:
890 return true;
891 }
892 } else {
893 switch(port->port) {
894 case PORT_B:
895 bit = SDE_PORTB_HOTPLUG_CPT;
896 break;
897 case PORT_C:
898 bit = SDE_PORTC_HOTPLUG_CPT;
899 break;
900 case PORT_D:
901 bit = SDE_PORTD_HOTPLUG_CPT;
902 break;
903 default:
904 return true;
905 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000906 }
907
908 return I915_READ(SDEISR) & bit;
909}
910
Jesse Barnesb24e7172011-01-04 15:09:30 -0800911static const char *state_string(bool enabled)
912{
913 return enabled ? "on" : "off";
914}
915
916/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200917void assert_pll(struct drm_i915_private *dev_priv,
918 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800919{
920 int reg;
921 u32 val;
922 bool cur_state;
923
924 reg = DPLL(pipe);
925 val = I915_READ(reg);
926 cur_state = !!(val & DPLL_VCO_ENABLE);
927 WARN(cur_state != state,
928 "PLL state assertion failure (expected %s, current %s)\n",
929 state_string(state), state_string(cur_state));
930}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800931
Daniel Vetter55607e82013-06-16 21:42:39 +0200932struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200933intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800934{
Daniel Vettere2b78262013-06-07 23:10:03 +0200935 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
936
Daniel Vettera43f6e02013-06-07 23:10:32 +0200937 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200938 return NULL;
939
Daniel Vettera43f6e02013-06-07 23:10:32 +0200940 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200941}
942
Jesse Barnesb24e7172011-01-04 15:09:30 -0800943/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200944void assert_shared_dpll(struct drm_i915_private *dev_priv,
945 struct intel_shared_dpll *pll,
946 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800947{
Jesse Barnes040484a2011-01-03 12:14:26 -0800948 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200949 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800950
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300951 if (HAS_PCH_LPT(dev_priv->dev)) {
952 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
953 return;
954 }
955
Chris Wilson92b27b02012-05-20 18:10:50 +0100956 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200957 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100958 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100959
Daniel Vetter53589012013-06-05 13:34:16 +0200960 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100961 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200962 "%s assertion failure (expected %s, current %s)\n",
963 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800964}
Jesse Barnes040484a2011-01-03 12:14:26 -0800965
966static void assert_fdi_tx(struct drm_i915_private *dev_priv,
967 enum pipe pipe, bool state)
968{
969 int reg;
970 u32 val;
971 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200972 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
973 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800974
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200975 if (HAS_DDI(dev_priv->dev)) {
976 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200977 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300978 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200979 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300980 } else {
981 reg = FDI_TX_CTL(pipe);
982 val = I915_READ(reg);
983 cur_state = !!(val & FDI_TX_ENABLE);
984 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800985 WARN(cur_state != state,
986 "FDI TX state assertion failure (expected %s, current %s)\n",
987 state_string(state), state_string(cur_state));
988}
989#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
990#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
991
992static void assert_fdi_rx(struct drm_i915_private *dev_priv,
993 enum pipe pipe, bool state)
994{
995 int reg;
996 u32 val;
997 bool cur_state;
998
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200999 reg = FDI_RX_CTL(pipe);
1000 val = I915_READ(reg);
1001 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001002 WARN(cur_state != state,
1003 "FDI RX state assertion failure (expected %s, current %s)\n",
1004 state_string(state), state_string(cur_state));
1005}
1006#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1007#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1008
1009static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1010 enum pipe pipe)
1011{
1012 int reg;
1013 u32 val;
1014
1015 /* ILK FDI PLL is always enabled */
1016 if (dev_priv->info->gen == 5)
1017 return;
1018
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001019 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001020 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001021 return;
1022
Jesse Barnes040484a2011-01-03 12:14:26 -08001023 reg = FDI_TX_CTL(pipe);
1024 val = I915_READ(reg);
1025 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1026}
1027
Daniel Vetter55607e82013-06-16 21:42:39 +02001028void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1029 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001030{
1031 int reg;
1032 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001033 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001034
1035 reg = FDI_RX_CTL(pipe);
1036 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001037 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1038 WARN(cur_state != state,
1039 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1040 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001041}
1042
Jesse Barnesea0760c2011-01-04 15:09:32 -08001043static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1044 enum pipe pipe)
1045{
1046 int pp_reg, lvds_reg;
1047 u32 val;
1048 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001049 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001050
1051 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1052 pp_reg = PCH_PP_CONTROL;
1053 lvds_reg = PCH_LVDS;
1054 } else {
1055 pp_reg = PP_CONTROL;
1056 lvds_reg = LVDS;
1057 }
1058
1059 val = I915_READ(pp_reg);
1060 if (!(val & PANEL_POWER_ON) ||
1061 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1062 locked = false;
1063
1064 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1065 panel_pipe = PIPE_B;
1066
1067 WARN(panel_pipe == pipe && locked,
1068 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001069 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001070}
1071
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001072void assert_pipe(struct drm_i915_private *dev_priv,
1073 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001074{
1075 int reg;
1076 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001077 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001078 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1079 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001080
Daniel Vetter8e636782012-01-22 01:36:48 +01001081 /* if we need the pipe A quirk it must be always on */
1082 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1083 state = true;
1084
Paulo Zanonib97186f2013-05-03 12:15:36 -03001085 if (!intel_display_power_enabled(dev_priv->dev,
1086 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001087 cur_state = false;
1088 } else {
1089 reg = PIPECONF(cpu_transcoder);
1090 val = I915_READ(reg);
1091 cur_state = !!(val & PIPECONF_ENABLE);
1092 }
1093
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001094 WARN(cur_state != state,
1095 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001096 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001097}
1098
Chris Wilson931872f2012-01-16 23:01:13 +00001099static void assert_plane(struct drm_i915_private *dev_priv,
1100 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001101{
1102 int reg;
1103 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001104 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001105
1106 reg = DSPCNTR(plane);
1107 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001108 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1109 WARN(cur_state != state,
1110 "plane %c assertion failure (expected %s, current %s)\n",
1111 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001112}
1113
Chris Wilson931872f2012-01-16 23:01:13 +00001114#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1115#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1116
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1118 enum pipe pipe)
1119{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001120 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001121 int reg, i;
1122 u32 val;
1123 int cur_pipe;
1124
Ville Syrjälä653e1022013-06-04 13:49:05 +03001125 /* Primary planes are fixed to pipes on gen4+ */
1126 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001127 reg = DSPCNTR(pipe);
1128 val = I915_READ(reg);
1129 WARN((val & DISPLAY_PLANE_ENABLE),
1130 "plane %c assertion failure, should be disabled but not\n",
1131 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001132 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001133 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001134
Jesse Barnesb24e7172011-01-04 15:09:30 -08001135 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001136 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137 reg = DSPCNTR(i);
1138 val = I915_READ(reg);
1139 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1140 DISPPLANE_SEL_PIPE_SHIFT;
1141 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001142 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1143 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001144 }
1145}
1146
Jesse Barnes19332d72013-03-28 09:55:38 -07001147static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1148 enum pipe pipe)
1149{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001150 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001151 int reg, i;
1152 u32 val;
1153
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001154 if (IS_VALLEYVIEW(dev)) {
1155 for (i = 0; i < dev_priv->num_plane; i++) {
1156 reg = SPCNTR(pipe, i);
1157 val = I915_READ(reg);
1158 WARN((val & SP_ENABLE),
1159 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1160 sprite_name(pipe, i), pipe_name(pipe));
1161 }
1162 } else if (INTEL_INFO(dev)->gen >= 7) {
1163 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001164 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001165 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001166 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001167 plane_name(pipe), pipe_name(pipe));
1168 } else if (INTEL_INFO(dev)->gen >= 5) {
1169 reg = DVSCNTR(pipe);
1170 val = I915_READ(reg);
1171 WARN((val & DVS_ENABLE),
1172 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1173 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001174 }
1175}
1176
Jesse Barnes92f25842011-01-04 15:09:34 -08001177static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1178{
1179 u32 val;
1180 bool enabled;
1181
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001182 if (HAS_PCH_LPT(dev_priv->dev)) {
1183 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1184 return;
1185 }
1186
Jesse Barnes92f25842011-01-04 15:09:34 -08001187 val = I915_READ(PCH_DREF_CONTROL);
1188 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1189 DREF_SUPERSPREAD_SOURCE_MASK));
1190 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1191}
1192
Daniel Vetterab9412b2013-05-03 11:49:46 +02001193static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1194 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001195{
1196 int reg;
1197 u32 val;
1198 bool enabled;
1199
Daniel Vetterab9412b2013-05-03 11:49:46 +02001200 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001201 val = I915_READ(reg);
1202 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001203 WARN(enabled,
1204 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1205 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001206}
1207
Keith Packard4e634382011-08-06 10:39:45 -07001208static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1209 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001210{
1211 if ((val & DP_PORT_EN) == 0)
1212 return false;
1213
1214 if (HAS_PCH_CPT(dev_priv->dev)) {
1215 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1216 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1217 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1218 return false;
1219 } else {
1220 if ((val & DP_PIPE_MASK) != (pipe << 30))
1221 return false;
1222 }
1223 return true;
1224}
1225
Keith Packard1519b992011-08-06 10:35:34 -07001226static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1227 enum pipe pipe, u32 val)
1228{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001229 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001230 return false;
1231
1232 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001233 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001234 return false;
1235 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001236 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001237 return false;
1238 }
1239 return true;
1240}
1241
1242static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, u32 val)
1244{
1245 if ((val & LVDS_PORT_EN) == 0)
1246 return false;
1247
1248 if (HAS_PCH_CPT(dev_priv->dev)) {
1249 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1250 return false;
1251 } else {
1252 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1253 return false;
1254 }
1255 return true;
1256}
1257
1258static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1259 enum pipe pipe, u32 val)
1260{
1261 if ((val & ADPA_DAC_ENABLE) == 0)
1262 return false;
1263 if (HAS_PCH_CPT(dev_priv->dev)) {
1264 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1265 return false;
1266 } else {
1267 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1268 return false;
1269 }
1270 return true;
1271}
1272
Jesse Barnes291906f2011-02-02 12:28:03 -08001273static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001274 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001275{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001276 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001277 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001278 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001279 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001280
Daniel Vetter75c5da22012-09-10 21:58:29 +02001281 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1282 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001283 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001284}
1285
1286static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1287 enum pipe pipe, int reg)
1288{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001289 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001290 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001291 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001292 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001293
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001294 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001295 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001296 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001297}
1298
1299static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1300 enum pipe pipe)
1301{
1302 int reg;
1303 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001304
Keith Packardf0575e92011-07-25 22:12:43 -07001305 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1306 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1307 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001308
1309 reg = PCH_ADPA;
1310 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001311 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001312 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001313 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001314
1315 reg = PCH_LVDS;
1316 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001317 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001318 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001319 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001320
Paulo Zanonie2debe92013-02-18 19:00:27 -03001321 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1322 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1323 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001324}
1325
Daniel Vetter426115c2013-07-11 22:13:42 +02001326static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001327{
Daniel Vetter426115c2013-07-11 22:13:42 +02001328 struct drm_device *dev = crtc->base.dev;
1329 struct drm_i915_private *dev_priv = dev->dev_private;
1330 int reg = DPLL(crtc->pipe);
1331 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001332
Daniel Vetter426115c2013-07-11 22:13:42 +02001333 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001334
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001335 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001336 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1337
1338 /* PLL is protected by panel, make sure we can write it */
1339 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001340 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001341
Daniel Vetter426115c2013-07-11 22:13:42 +02001342 I915_WRITE(reg, dpll);
1343 POSTING_READ(reg);
1344 udelay(150);
1345
1346 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1347 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1348
1349 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1350 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001351
1352 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001353 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001354 POSTING_READ(reg);
1355 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001356 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001357 POSTING_READ(reg);
1358 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001359 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001360 POSTING_READ(reg);
1361 udelay(150); /* wait for warmup */
1362}
1363
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001364static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001365{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001366 struct drm_device *dev = crtc->base.dev;
1367 struct drm_i915_private *dev_priv = dev->dev_private;
1368 int reg = DPLL(crtc->pipe);
1369 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001370
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001371 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001372
1373 /* No really, not for ILK+ */
1374 BUG_ON(dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001375
1376 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001377 if (IS_MOBILE(dev) && !IS_I830(dev))
1378 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001379
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001380 I915_WRITE(reg, dpll);
1381
1382 /* Wait for the clocks to stabilize. */
1383 POSTING_READ(reg);
1384 udelay(150);
1385
1386 if (INTEL_INFO(dev)->gen >= 4) {
1387 I915_WRITE(DPLL_MD(crtc->pipe),
1388 crtc->config.dpll_hw_state.dpll_md);
1389 } else {
1390 /* The pixel multiplier can only be updated once the
1391 * DPLL is enabled and the clocks are stable.
1392 *
1393 * So write it again.
1394 */
1395 I915_WRITE(reg, dpll);
1396 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001397
1398 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001399 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001400 POSTING_READ(reg);
1401 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001402 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001403 POSTING_READ(reg);
1404 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001405 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001406 POSTING_READ(reg);
1407 udelay(150); /* wait for warmup */
1408}
1409
1410/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001411 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001412 * @dev_priv: i915 private structure
1413 * @pipe: pipe PLL to disable
1414 *
1415 * Disable the PLL for @pipe, making sure the pipe is off first.
1416 *
1417 * Note! This is for pre-ILK only.
1418 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001419static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001420{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001421 /* Don't disable pipe A or pipe A PLLs if needed */
1422 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1423 return;
1424
1425 /* Make sure the pipe isn't still relying on us */
1426 assert_pipe_disabled(dev_priv, pipe);
1427
Daniel Vetter50b44a42013-06-05 13:34:33 +02001428 I915_WRITE(DPLL(pipe), 0);
1429 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001430}
1431
Jesse Barnes89b667f2013-04-18 14:51:36 -07001432void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1433{
1434 u32 port_mask;
1435
1436 if (!port)
1437 port_mask = DPLL_PORTB_READY_MASK;
1438 else
1439 port_mask = DPLL_PORTC_READY_MASK;
1440
1441 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1442 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1443 'B' + port, I915_READ(DPLL(0)));
1444}
1445
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001446/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001447 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001448 * @dev_priv: i915 private structure
1449 * @pipe: pipe PLL to enable
1450 *
1451 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1452 * drives the transcoder clock.
1453 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001454static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001455{
Daniel Vettere2b78262013-06-07 23:10:03 +02001456 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1457 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001458
Chris Wilson48da64a2012-05-13 20:16:12 +01001459 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001460 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001461 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001462 return;
1463
1464 if (WARN_ON(pll->refcount == 0))
1465 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001466
Daniel Vetter46edb022013-06-05 13:34:12 +02001467 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1468 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001469 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001470
Daniel Vettercdbd2312013-06-05 13:34:03 +02001471 if (pll->active++) {
1472 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001473 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001474 return;
1475 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001476 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001477
Daniel Vetter46edb022013-06-05 13:34:12 +02001478 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001479 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001480 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001481}
1482
Daniel Vettere2b78262013-06-07 23:10:03 +02001483static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001484{
Daniel Vettere2b78262013-06-07 23:10:03 +02001485 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1486 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001487
Jesse Barnes92f25842011-01-04 15:09:34 -08001488 /* PCH only available on ILK+ */
1489 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001490 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001491 return;
1492
Chris Wilson48da64a2012-05-13 20:16:12 +01001493 if (WARN_ON(pll->refcount == 0))
1494 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001495
Daniel Vetter46edb022013-06-05 13:34:12 +02001496 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1497 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001498 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001499
Chris Wilson48da64a2012-05-13 20:16:12 +01001500 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001501 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001502 return;
1503 }
1504
Daniel Vettere9d69442013-06-05 13:34:15 +02001505 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001506 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001507 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001508 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001509
Daniel Vetter46edb022013-06-05 13:34:12 +02001510 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001511 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001512 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001513}
1514
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001515static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1516 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001517{
Daniel Vetter23670b322012-11-01 09:15:30 +01001518 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001519 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001520 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001521 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001522
1523 /* PCH only available on ILK+ */
1524 BUG_ON(dev_priv->info->gen < 5);
1525
1526 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001527 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001528 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001529
1530 /* FDI must be feeding us bits for PCH ports */
1531 assert_fdi_tx_enabled(dev_priv, pipe);
1532 assert_fdi_rx_enabled(dev_priv, pipe);
1533
Daniel Vetter23670b322012-11-01 09:15:30 +01001534 if (HAS_PCH_CPT(dev)) {
1535 /* Workaround: Set the timing override bit before enabling the
1536 * pch transcoder. */
1537 reg = TRANS_CHICKEN2(pipe);
1538 val = I915_READ(reg);
1539 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1540 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001541 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001542
Daniel Vetterab9412b2013-05-03 11:49:46 +02001543 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001544 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001545 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001546
1547 if (HAS_PCH_IBX(dev_priv->dev)) {
1548 /*
1549 * make the BPC in transcoder be consistent with
1550 * that in pipeconf reg.
1551 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001552 val &= ~PIPECONF_BPC_MASK;
1553 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001554 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001555
1556 val &= ~TRANS_INTERLACE_MASK;
1557 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001558 if (HAS_PCH_IBX(dev_priv->dev) &&
1559 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1560 val |= TRANS_LEGACY_INTERLACED_ILK;
1561 else
1562 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001563 else
1564 val |= TRANS_PROGRESSIVE;
1565
Jesse Barnes040484a2011-01-03 12:14:26 -08001566 I915_WRITE(reg, val | TRANS_ENABLE);
1567 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001568 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001569}
1570
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001571static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001572 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001573{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001574 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001575
1576 /* PCH only available on ILK+ */
1577 BUG_ON(dev_priv->info->gen < 5);
1578
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001579 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001580 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001581 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001582
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001583 /* Workaround: set timing override bit. */
1584 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001585 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001586 I915_WRITE(_TRANSA_CHICKEN2, val);
1587
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001588 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001589 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001590
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001591 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1592 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001593 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001594 else
1595 val |= TRANS_PROGRESSIVE;
1596
Daniel Vetterab9412b2013-05-03 11:49:46 +02001597 I915_WRITE(LPT_TRANSCONF, val);
1598 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001599 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001600}
1601
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001602static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1603 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001604{
Daniel Vetter23670b322012-11-01 09:15:30 +01001605 struct drm_device *dev = dev_priv->dev;
1606 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001607
1608 /* FDI relies on the transcoder */
1609 assert_fdi_tx_disabled(dev_priv, pipe);
1610 assert_fdi_rx_disabled(dev_priv, pipe);
1611
Jesse Barnes291906f2011-02-02 12:28:03 -08001612 /* Ports must be off as well */
1613 assert_pch_ports_disabled(dev_priv, pipe);
1614
Daniel Vetterab9412b2013-05-03 11:49:46 +02001615 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001616 val = I915_READ(reg);
1617 val &= ~TRANS_ENABLE;
1618 I915_WRITE(reg, val);
1619 /* wait for PCH transcoder off, transcoder state */
1620 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001621 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001622
1623 if (!HAS_PCH_IBX(dev)) {
1624 /* Workaround: Clear the timing override chicken bit again. */
1625 reg = TRANS_CHICKEN2(pipe);
1626 val = I915_READ(reg);
1627 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1628 I915_WRITE(reg, val);
1629 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001630}
1631
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001632static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001633{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001634 u32 val;
1635
Daniel Vetterab9412b2013-05-03 11:49:46 +02001636 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001637 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001638 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001639 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001640 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001641 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001642
1643 /* Workaround: clear timing override bit. */
1644 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001645 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001646 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001647}
1648
1649/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001650 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001651 * @dev_priv: i915 private structure
1652 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001653 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001654 *
1655 * Enable @pipe, making sure that various hardware specific requirements
1656 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1657 *
1658 * @pipe should be %PIPE_A or %PIPE_B.
1659 *
1660 * Will wait until the pipe is actually running (i.e. first vblank) before
1661 * returning.
1662 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001663static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1664 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001665{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001666 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1667 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001668 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001669 int reg;
1670 u32 val;
1671
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001672 assert_planes_disabled(dev_priv, pipe);
1673 assert_sprites_disabled(dev_priv, pipe);
1674
Paulo Zanoni681e5812012-12-06 11:12:38 -02001675 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001676 pch_transcoder = TRANSCODER_A;
1677 else
1678 pch_transcoder = pipe;
1679
Jesse Barnesb24e7172011-01-04 15:09:30 -08001680 /*
1681 * A pipe without a PLL won't actually be able to drive bits from
1682 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1683 * need the check.
1684 */
1685 if (!HAS_PCH_SPLIT(dev_priv->dev))
1686 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001687 else {
1688 if (pch_port) {
1689 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001690 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001691 assert_fdi_tx_pll_enabled(dev_priv,
1692 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001693 }
1694 /* FIXME: assert CPU port conditions for SNB+ */
1695 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001696
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001697 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001698 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001699 if (val & PIPECONF_ENABLE)
1700 return;
1701
1702 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001703 intel_wait_for_vblank(dev_priv->dev, pipe);
1704}
1705
1706/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001707 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001708 * @dev_priv: i915 private structure
1709 * @pipe: pipe to disable
1710 *
1711 * Disable @pipe, making sure that various hardware specific requirements
1712 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1713 *
1714 * @pipe should be %PIPE_A or %PIPE_B.
1715 *
1716 * Will wait until the pipe has shut down before returning.
1717 */
1718static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1719 enum pipe pipe)
1720{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001721 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1722 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001723 int reg;
1724 u32 val;
1725
1726 /*
1727 * Make sure planes won't keep trying to pump pixels to us,
1728 * or we might hang the display.
1729 */
1730 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001731 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001732
1733 /* Don't disable pipe A or pipe A PLLs if needed */
1734 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1735 return;
1736
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001737 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001738 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001739 if ((val & PIPECONF_ENABLE) == 0)
1740 return;
1741
1742 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001743 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1744}
1745
Keith Packardd74362c2011-07-28 14:47:14 -07001746/*
1747 * Plane regs are double buffered, going from enabled->disabled needs a
1748 * trigger in order to latch. The display address reg provides this.
1749 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001750void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001751 enum plane plane)
1752{
Damien Lespiau14f86142012-10-29 15:24:49 +00001753 if (dev_priv->info->gen >= 4)
1754 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1755 else
1756 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001757}
1758
Jesse Barnesb24e7172011-01-04 15:09:30 -08001759/**
1760 * intel_enable_plane - enable a display plane on a given pipe
1761 * @dev_priv: i915 private structure
1762 * @plane: plane to enable
1763 * @pipe: pipe being fed
1764 *
1765 * Enable @plane on @pipe, making sure that @pipe is running first.
1766 */
1767static void intel_enable_plane(struct drm_i915_private *dev_priv,
1768 enum plane plane, enum pipe pipe)
1769{
1770 int reg;
1771 u32 val;
1772
1773 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1774 assert_pipe_enabled(dev_priv, pipe);
1775
1776 reg = DSPCNTR(plane);
1777 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001778 if (val & DISPLAY_PLANE_ENABLE)
1779 return;
1780
1781 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001782 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001783 intel_wait_for_vblank(dev_priv->dev, pipe);
1784}
1785
Jesse Barnesb24e7172011-01-04 15:09:30 -08001786/**
1787 * intel_disable_plane - disable a display plane
1788 * @dev_priv: i915 private structure
1789 * @plane: plane to disable
1790 * @pipe: pipe consuming the data
1791 *
1792 * Disable @plane; should be an independent operation.
1793 */
1794static void intel_disable_plane(struct drm_i915_private *dev_priv,
1795 enum plane plane, enum pipe pipe)
1796{
1797 int reg;
1798 u32 val;
1799
1800 reg = DSPCNTR(plane);
1801 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001802 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1803 return;
1804
1805 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001806 intel_flush_display_plane(dev_priv, plane);
1807 intel_wait_for_vblank(dev_priv->dev, pipe);
1808}
1809
Chris Wilson693db182013-03-05 14:52:39 +00001810static bool need_vtd_wa(struct drm_device *dev)
1811{
1812#ifdef CONFIG_INTEL_IOMMU
1813 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1814 return true;
1815#endif
1816 return false;
1817}
1818
Chris Wilson127bd2a2010-07-23 23:32:05 +01001819int
Chris Wilson48b956c2010-09-14 12:50:34 +01001820intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001821 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001822 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001823{
Chris Wilsonce453d82011-02-21 14:43:56 +00001824 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001825 u32 alignment;
1826 int ret;
1827
Chris Wilson05394f32010-11-08 19:18:58 +00001828 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001829 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001830 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1831 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001832 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001833 alignment = 4 * 1024;
1834 else
1835 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001836 break;
1837 case I915_TILING_X:
1838 /* pin() will align the object as required by fence */
1839 alignment = 0;
1840 break;
1841 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001842 /* Despite that we check this in framebuffer_init userspace can
1843 * screw us over and change the tiling after the fact. Only
1844 * pinned buffers can't change their tiling. */
1845 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001846 return -EINVAL;
1847 default:
1848 BUG();
1849 }
1850
Chris Wilson693db182013-03-05 14:52:39 +00001851 /* Note that the w/a also requires 64 PTE of padding following the
1852 * bo. We currently fill all unused PTE with the shadow page and so
1853 * we should always have valid PTE following the scanout preventing
1854 * the VT-d warning.
1855 */
1856 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1857 alignment = 256 * 1024;
1858
Chris Wilsonce453d82011-02-21 14:43:56 +00001859 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001860 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001861 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001862 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001863
1864 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1865 * fence, whereas 965+ only requires a fence if using
1866 * framebuffer compression. For simplicity, we always install
1867 * a fence as the cost is not that onerous.
1868 */
Chris Wilson06d98132012-04-17 15:31:24 +01001869 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001870 if (ret)
1871 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001872
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001873 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001874
Chris Wilsonce453d82011-02-21 14:43:56 +00001875 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001876 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001877
1878err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01001879 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001880err_interruptible:
1881 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001882 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001883}
1884
Chris Wilson1690e1e2011-12-14 13:57:08 +01001885void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1886{
1887 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01001888 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001889}
1890
Daniel Vetterc2c75132012-07-05 12:17:30 +02001891/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1892 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001893unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1894 unsigned int tiling_mode,
1895 unsigned int cpp,
1896 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001897{
Chris Wilsonbc752862013-02-21 20:04:31 +00001898 if (tiling_mode != I915_TILING_NONE) {
1899 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001900
Chris Wilsonbc752862013-02-21 20:04:31 +00001901 tile_rows = *y / 8;
1902 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001903
Chris Wilsonbc752862013-02-21 20:04:31 +00001904 tiles = *x / (512/cpp);
1905 *x %= 512/cpp;
1906
1907 return tile_rows * pitch * 8 + tiles * 4096;
1908 } else {
1909 unsigned int offset;
1910
1911 offset = *y * pitch + *x * cpp;
1912 *y = 0;
1913 *x = (offset & 4095) / cpp;
1914 return offset & -4096;
1915 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001916}
1917
Jesse Barnes17638cd2011-06-24 12:19:23 -07001918static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1919 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001920{
1921 struct drm_device *dev = crtc->dev;
1922 struct drm_i915_private *dev_priv = dev->dev_private;
1923 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1924 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001925 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001926 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001927 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001928 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001929 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001930
1931 switch (plane) {
1932 case 0:
1933 case 1:
1934 break;
1935 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001936 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001937 return -EINVAL;
1938 }
1939
1940 intel_fb = to_intel_framebuffer(fb);
1941 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001942
Chris Wilson5eddb702010-09-11 13:48:45 +01001943 reg = DSPCNTR(plane);
1944 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001945 /* Mask out pixel format bits in case we change it */
1946 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001947 switch (fb->pixel_format) {
1948 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001949 dspcntr |= DISPPLANE_8BPP;
1950 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001951 case DRM_FORMAT_XRGB1555:
1952 case DRM_FORMAT_ARGB1555:
1953 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001954 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001955 case DRM_FORMAT_RGB565:
1956 dspcntr |= DISPPLANE_BGRX565;
1957 break;
1958 case DRM_FORMAT_XRGB8888:
1959 case DRM_FORMAT_ARGB8888:
1960 dspcntr |= DISPPLANE_BGRX888;
1961 break;
1962 case DRM_FORMAT_XBGR8888:
1963 case DRM_FORMAT_ABGR8888:
1964 dspcntr |= DISPPLANE_RGBX888;
1965 break;
1966 case DRM_FORMAT_XRGB2101010:
1967 case DRM_FORMAT_ARGB2101010:
1968 dspcntr |= DISPPLANE_BGRX101010;
1969 break;
1970 case DRM_FORMAT_XBGR2101010:
1971 case DRM_FORMAT_ABGR2101010:
1972 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07001973 break;
1974 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01001975 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07001976 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02001977
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001978 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001979 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001980 dspcntr |= DISPPLANE_TILED;
1981 else
1982 dspcntr &= ~DISPPLANE_TILED;
1983 }
1984
Ville Syrjäläde1aa622013-06-07 10:47:01 +03001985 if (IS_G4X(dev))
1986 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1987
Chris Wilson5eddb702010-09-11 13:48:45 +01001988 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001989
Daniel Vettere506a0c2012-07-05 12:17:29 +02001990 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07001991
Daniel Vetterc2c75132012-07-05 12:17:30 +02001992 if (INTEL_INFO(dev)->gen >= 4) {
1993 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00001994 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
1995 fb->bits_per_pixel / 8,
1996 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02001997 linear_offset -= intel_crtc->dspaddr_offset;
1998 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02001999 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002000 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002001
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002002 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2003 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2004 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002005 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002006 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002007 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002008 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002009 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002010 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002011 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002012 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002013 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002014
Jesse Barnes17638cd2011-06-24 12:19:23 -07002015 return 0;
2016}
2017
2018static int ironlake_update_plane(struct drm_crtc *crtc,
2019 struct drm_framebuffer *fb, int x, int y)
2020{
2021 struct drm_device *dev = crtc->dev;
2022 struct drm_i915_private *dev_priv = dev->dev_private;
2023 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2024 struct intel_framebuffer *intel_fb;
2025 struct drm_i915_gem_object *obj;
2026 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002027 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002028 u32 dspcntr;
2029 u32 reg;
2030
2031 switch (plane) {
2032 case 0:
2033 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002034 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002035 break;
2036 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002037 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002038 return -EINVAL;
2039 }
2040
2041 intel_fb = to_intel_framebuffer(fb);
2042 obj = intel_fb->obj;
2043
2044 reg = DSPCNTR(plane);
2045 dspcntr = I915_READ(reg);
2046 /* Mask out pixel format bits in case we change it */
2047 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002048 switch (fb->pixel_format) {
2049 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002050 dspcntr |= DISPPLANE_8BPP;
2051 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002052 case DRM_FORMAT_RGB565:
2053 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002054 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002055 case DRM_FORMAT_XRGB8888:
2056 case DRM_FORMAT_ARGB8888:
2057 dspcntr |= DISPPLANE_BGRX888;
2058 break;
2059 case DRM_FORMAT_XBGR8888:
2060 case DRM_FORMAT_ABGR8888:
2061 dspcntr |= DISPPLANE_RGBX888;
2062 break;
2063 case DRM_FORMAT_XRGB2101010:
2064 case DRM_FORMAT_ARGB2101010:
2065 dspcntr |= DISPPLANE_BGRX101010;
2066 break;
2067 case DRM_FORMAT_XBGR2101010:
2068 case DRM_FORMAT_ABGR2101010:
2069 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002070 break;
2071 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002072 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002073 }
2074
2075 if (obj->tiling_mode != I915_TILING_NONE)
2076 dspcntr |= DISPPLANE_TILED;
2077 else
2078 dspcntr &= ~DISPPLANE_TILED;
2079
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002080 if (IS_HASWELL(dev))
2081 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2082 else
2083 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002084
2085 I915_WRITE(reg, dspcntr);
2086
Daniel Vettere506a0c2012-07-05 12:17:29 +02002087 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002088 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002089 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2090 fb->bits_per_pixel / 8,
2091 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002092 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002093
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002094 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2095 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2096 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002097 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002098 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002099 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002100 if (IS_HASWELL(dev)) {
2101 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2102 } else {
2103 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2104 I915_WRITE(DSPLINOFF(plane), linear_offset);
2105 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002106 POSTING_READ(reg);
2107
2108 return 0;
2109}
2110
2111/* Assume fb object is pinned & idle & fenced and just update base pointers */
2112static int
2113intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2114 int x, int y, enum mode_set_atomic state)
2115{
2116 struct drm_device *dev = crtc->dev;
2117 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002118
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002119 if (dev_priv->display.disable_fbc)
2120 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002121 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002122
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002123 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002124}
2125
Ville Syrjälä96a02912013-02-18 19:08:49 +02002126void intel_display_handle_reset(struct drm_device *dev)
2127{
2128 struct drm_i915_private *dev_priv = dev->dev_private;
2129 struct drm_crtc *crtc;
2130
2131 /*
2132 * Flips in the rings have been nuked by the reset,
2133 * so complete all pending flips so that user space
2134 * will get its events and not get stuck.
2135 *
2136 * Also update the base address of all primary
2137 * planes to the the last fb to make sure we're
2138 * showing the correct fb after a reset.
2139 *
2140 * Need to make two loops over the crtcs so that we
2141 * don't try to grab a crtc mutex before the
2142 * pending_flip_queue really got woken up.
2143 */
2144
2145 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2147 enum plane plane = intel_crtc->plane;
2148
2149 intel_prepare_page_flip(dev, plane);
2150 intel_finish_page_flip_plane(dev, plane);
2151 }
2152
2153 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2154 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2155
2156 mutex_lock(&crtc->mutex);
2157 if (intel_crtc->active)
2158 dev_priv->display.update_plane(crtc, crtc->fb,
2159 crtc->x, crtc->y);
2160 mutex_unlock(&crtc->mutex);
2161 }
2162}
2163
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002164static int
Chris Wilson14667a42012-04-03 17:58:35 +01002165intel_finish_fb(struct drm_framebuffer *old_fb)
2166{
2167 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2168 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2169 bool was_interruptible = dev_priv->mm.interruptible;
2170 int ret;
2171
Chris Wilson14667a42012-04-03 17:58:35 +01002172 /* Big Hammer, we also need to ensure that any pending
2173 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2174 * current scanout is retired before unpinning the old
2175 * framebuffer.
2176 *
2177 * This should only fail upon a hung GPU, in which case we
2178 * can safely continue.
2179 */
2180 dev_priv->mm.interruptible = false;
2181 ret = i915_gem_object_finish_gpu(obj);
2182 dev_priv->mm.interruptible = was_interruptible;
2183
2184 return ret;
2185}
2186
Ville Syrjälä198598d2012-10-31 17:50:24 +02002187static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2188{
2189 struct drm_device *dev = crtc->dev;
2190 struct drm_i915_master_private *master_priv;
2191 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2192
2193 if (!dev->primary->master)
2194 return;
2195
2196 master_priv = dev->primary->master->driver_priv;
2197 if (!master_priv->sarea_priv)
2198 return;
2199
2200 switch (intel_crtc->pipe) {
2201 case 0:
2202 master_priv->sarea_priv->pipeA_x = x;
2203 master_priv->sarea_priv->pipeA_y = y;
2204 break;
2205 case 1:
2206 master_priv->sarea_priv->pipeB_x = x;
2207 master_priv->sarea_priv->pipeB_y = y;
2208 break;
2209 default:
2210 break;
2211 }
2212}
2213
Chris Wilson14667a42012-04-03 17:58:35 +01002214static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002215intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002216 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002217{
2218 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002219 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002220 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002221 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002222 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002223
2224 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002225 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002226 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002227 return 0;
2228 }
2229
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002230 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002231 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2232 plane_name(intel_crtc->plane),
2233 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002234 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002235 }
2236
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002237 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002238 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002239 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002240 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002241 if (ret != 0) {
2242 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002243 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002244 return ret;
2245 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002246
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002247 /* Update pipe size and adjust fitter if needed */
2248 if (i915_fastboot) {
2249 I915_WRITE(PIPESRC(intel_crtc->pipe),
2250 ((crtc->mode.hdisplay - 1) << 16) |
2251 (crtc->mode.vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002252 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002253 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2254 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2255 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2256 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2257 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2258 }
2259 }
2260
Daniel Vetter94352cf2012-07-05 22:51:56 +02002261 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002262 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002263 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002264 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002265 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002266 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002267 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002268
Daniel Vetter94352cf2012-07-05 22:51:56 +02002269 old_fb = crtc->fb;
2270 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002271 crtc->x = x;
2272 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002273
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002274 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002275 if (intel_crtc->active && old_fb != fb)
2276 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002277 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002278 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002279
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002280 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002281 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002282 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002283
Ville Syrjälä198598d2012-10-31 17:50:24 +02002284 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002285
2286 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002287}
2288
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002289static void intel_fdi_normal_train(struct drm_crtc *crtc)
2290{
2291 struct drm_device *dev = crtc->dev;
2292 struct drm_i915_private *dev_priv = dev->dev_private;
2293 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2294 int pipe = intel_crtc->pipe;
2295 u32 reg, temp;
2296
2297 /* enable normal train */
2298 reg = FDI_TX_CTL(pipe);
2299 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002300 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002301 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2302 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002303 } else {
2304 temp &= ~FDI_LINK_TRAIN_NONE;
2305 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002306 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002307 I915_WRITE(reg, temp);
2308
2309 reg = FDI_RX_CTL(pipe);
2310 temp = I915_READ(reg);
2311 if (HAS_PCH_CPT(dev)) {
2312 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2313 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2314 } else {
2315 temp &= ~FDI_LINK_TRAIN_NONE;
2316 temp |= FDI_LINK_TRAIN_NONE;
2317 }
2318 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2319
2320 /* wait one idle pattern time */
2321 POSTING_READ(reg);
2322 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002323
2324 /* IVB wants error correction enabled */
2325 if (IS_IVYBRIDGE(dev))
2326 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2327 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002328}
2329
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002330static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002331{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002332 return crtc->base.enabled && crtc->active &&
2333 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002334}
2335
Daniel Vetter01a415f2012-10-27 15:58:40 +02002336static void ivb_modeset_global_resources(struct drm_device *dev)
2337{
2338 struct drm_i915_private *dev_priv = dev->dev_private;
2339 struct intel_crtc *pipe_B_crtc =
2340 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2341 struct intel_crtc *pipe_C_crtc =
2342 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2343 uint32_t temp;
2344
Daniel Vetter1e833f42013-02-19 22:31:57 +01002345 /*
2346 * When everything is off disable fdi C so that we could enable fdi B
2347 * with all lanes. Note that we don't care about enabled pipes without
2348 * an enabled pch encoder.
2349 */
2350 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2351 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002352 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2353 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2354
2355 temp = I915_READ(SOUTH_CHICKEN1);
2356 temp &= ~FDI_BC_BIFURCATION_SELECT;
2357 DRM_DEBUG_KMS("disabling fdi C rx\n");
2358 I915_WRITE(SOUTH_CHICKEN1, temp);
2359 }
2360}
2361
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002362/* The FDI link training functions for ILK/Ibexpeak. */
2363static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2364{
2365 struct drm_device *dev = crtc->dev;
2366 struct drm_i915_private *dev_priv = dev->dev_private;
2367 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2368 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002369 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002370 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002371
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002372 /* FDI needs bits from pipe & plane first */
2373 assert_pipe_enabled(dev_priv, pipe);
2374 assert_plane_enabled(dev_priv, plane);
2375
Adam Jacksone1a44742010-06-25 15:32:14 -04002376 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2377 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002378 reg = FDI_RX_IMR(pipe);
2379 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002380 temp &= ~FDI_RX_SYMBOL_LOCK;
2381 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002382 I915_WRITE(reg, temp);
2383 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002384 udelay(150);
2385
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002386 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002387 reg = FDI_TX_CTL(pipe);
2388 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002389 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2390 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002391 temp &= ~FDI_LINK_TRAIN_NONE;
2392 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002393 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002394
Chris Wilson5eddb702010-09-11 13:48:45 +01002395 reg = FDI_RX_CTL(pipe);
2396 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002397 temp &= ~FDI_LINK_TRAIN_NONE;
2398 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002399 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2400
2401 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002402 udelay(150);
2403
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002404 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002405 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2406 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2407 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002408
Chris Wilson5eddb702010-09-11 13:48:45 +01002409 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002410 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002411 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002412 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2413
2414 if ((temp & FDI_RX_BIT_LOCK)) {
2415 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002416 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002417 break;
2418 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002419 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002420 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002421 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002422
2423 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002424 reg = FDI_TX_CTL(pipe);
2425 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002426 temp &= ~FDI_LINK_TRAIN_NONE;
2427 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002428 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002429
Chris Wilson5eddb702010-09-11 13:48:45 +01002430 reg = FDI_RX_CTL(pipe);
2431 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002432 temp &= ~FDI_LINK_TRAIN_NONE;
2433 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002434 I915_WRITE(reg, temp);
2435
2436 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002437 udelay(150);
2438
Chris Wilson5eddb702010-09-11 13:48:45 +01002439 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002440 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002441 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002442 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2443
2444 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002445 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002446 DRM_DEBUG_KMS("FDI train 2 done.\n");
2447 break;
2448 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002449 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002450 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002451 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002452
2453 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002454
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002455}
2456
Akshay Joshi0206e352011-08-16 15:34:10 -04002457static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002458 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2459 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2460 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2461 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2462};
2463
2464/* The FDI link training functions for SNB/Cougarpoint. */
2465static void gen6_fdi_link_train(struct drm_crtc *crtc)
2466{
2467 struct drm_device *dev = crtc->dev;
2468 struct drm_i915_private *dev_priv = dev->dev_private;
2469 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2470 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002471 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002472
Adam Jacksone1a44742010-06-25 15:32:14 -04002473 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2474 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002475 reg = FDI_RX_IMR(pipe);
2476 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002477 temp &= ~FDI_RX_SYMBOL_LOCK;
2478 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002479 I915_WRITE(reg, temp);
2480
2481 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002482 udelay(150);
2483
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002484 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002485 reg = FDI_TX_CTL(pipe);
2486 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002487 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2488 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002489 temp &= ~FDI_LINK_TRAIN_NONE;
2490 temp |= FDI_LINK_TRAIN_PATTERN_1;
2491 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2492 /* SNB-B */
2493 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002494 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002495
Daniel Vetterd74cf322012-10-26 10:58:13 +02002496 I915_WRITE(FDI_RX_MISC(pipe),
2497 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2498
Chris Wilson5eddb702010-09-11 13:48:45 +01002499 reg = FDI_RX_CTL(pipe);
2500 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002501 if (HAS_PCH_CPT(dev)) {
2502 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2503 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2504 } else {
2505 temp &= ~FDI_LINK_TRAIN_NONE;
2506 temp |= FDI_LINK_TRAIN_PATTERN_1;
2507 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002508 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2509
2510 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002511 udelay(150);
2512
Akshay Joshi0206e352011-08-16 15:34:10 -04002513 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002514 reg = FDI_TX_CTL(pipe);
2515 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002516 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2517 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002518 I915_WRITE(reg, temp);
2519
2520 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002521 udelay(500);
2522
Sean Paulfa37d392012-03-02 12:53:39 -05002523 for (retry = 0; retry < 5; retry++) {
2524 reg = FDI_RX_IIR(pipe);
2525 temp = I915_READ(reg);
2526 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2527 if (temp & FDI_RX_BIT_LOCK) {
2528 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2529 DRM_DEBUG_KMS("FDI train 1 done.\n");
2530 break;
2531 }
2532 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002533 }
Sean Paulfa37d392012-03-02 12:53:39 -05002534 if (retry < 5)
2535 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002536 }
2537 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002538 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002539
2540 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002541 reg = FDI_TX_CTL(pipe);
2542 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002543 temp &= ~FDI_LINK_TRAIN_NONE;
2544 temp |= FDI_LINK_TRAIN_PATTERN_2;
2545 if (IS_GEN6(dev)) {
2546 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2547 /* SNB-B */
2548 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2549 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002550 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002551
Chris Wilson5eddb702010-09-11 13:48:45 +01002552 reg = FDI_RX_CTL(pipe);
2553 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002554 if (HAS_PCH_CPT(dev)) {
2555 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2556 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2557 } else {
2558 temp &= ~FDI_LINK_TRAIN_NONE;
2559 temp |= FDI_LINK_TRAIN_PATTERN_2;
2560 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002561 I915_WRITE(reg, temp);
2562
2563 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002564 udelay(150);
2565
Akshay Joshi0206e352011-08-16 15:34:10 -04002566 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002567 reg = FDI_TX_CTL(pipe);
2568 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002569 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2570 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002571 I915_WRITE(reg, temp);
2572
2573 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002574 udelay(500);
2575
Sean Paulfa37d392012-03-02 12:53:39 -05002576 for (retry = 0; retry < 5; retry++) {
2577 reg = FDI_RX_IIR(pipe);
2578 temp = I915_READ(reg);
2579 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2580 if (temp & FDI_RX_SYMBOL_LOCK) {
2581 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2582 DRM_DEBUG_KMS("FDI train 2 done.\n");
2583 break;
2584 }
2585 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002586 }
Sean Paulfa37d392012-03-02 12:53:39 -05002587 if (retry < 5)
2588 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002589 }
2590 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002591 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002592
2593 DRM_DEBUG_KMS("FDI train done.\n");
2594}
2595
Jesse Barnes357555c2011-04-28 15:09:55 -07002596/* Manual link training for Ivy Bridge A0 parts */
2597static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2598{
2599 struct drm_device *dev = crtc->dev;
2600 struct drm_i915_private *dev_priv = dev->dev_private;
2601 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2602 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002603 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002604
2605 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2606 for train result */
2607 reg = FDI_RX_IMR(pipe);
2608 temp = I915_READ(reg);
2609 temp &= ~FDI_RX_SYMBOL_LOCK;
2610 temp &= ~FDI_RX_BIT_LOCK;
2611 I915_WRITE(reg, temp);
2612
2613 POSTING_READ(reg);
2614 udelay(150);
2615
Daniel Vetter01a415f2012-10-27 15:58:40 +02002616 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2617 I915_READ(FDI_RX_IIR(pipe)));
2618
Jesse Barnes139ccd32013-08-19 11:04:55 -07002619 /* Try each vswing and preemphasis setting twice before moving on */
2620 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2621 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002622 reg = FDI_TX_CTL(pipe);
2623 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002624 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2625 temp &= ~FDI_TX_ENABLE;
2626 I915_WRITE(reg, temp);
2627
2628 reg = FDI_RX_CTL(pipe);
2629 temp = I915_READ(reg);
2630 temp &= ~FDI_LINK_TRAIN_AUTO;
2631 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2632 temp &= ~FDI_RX_ENABLE;
2633 I915_WRITE(reg, temp);
2634
2635 /* enable CPU FDI TX and PCH FDI RX */
2636 reg = FDI_TX_CTL(pipe);
2637 temp = I915_READ(reg);
2638 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2639 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2640 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002641 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002642 temp |= snb_b_fdi_train_param[j/2];
2643 temp |= FDI_COMPOSITE_SYNC;
2644 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2645
2646 I915_WRITE(FDI_RX_MISC(pipe),
2647 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2648
2649 reg = FDI_RX_CTL(pipe);
2650 temp = I915_READ(reg);
2651 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2652 temp |= FDI_COMPOSITE_SYNC;
2653 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2654
2655 POSTING_READ(reg);
2656 udelay(1); /* should be 0.5us */
2657
2658 for (i = 0; i < 4; i++) {
2659 reg = FDI_RX_IIR(pipe);
2660 temp = I915_READ(reg);
2661 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2662
2663 if (temp & FDI_RX_BIT_LOCK ||
2664 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2665 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2666 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2667 i);
2668 break;
2669 }
2670 udelay(1); /* should be 0.5us */
2671 }
2672 if (i == 4) {
2673 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2674 continue;
2675 }
2676
2677 /* Train 2 */
2678 reg = FDI_TX_CTL(pipe);
2679 temp = I915_READ(reg);
2680 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2681 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2682 I915_WRITE(reg, temp);
2683
2684 reg = FDI_RX_CTL(pipe);
2685 temp = I915_READ(reg);
2686 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2687 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002688 I915_WRITE(reg, temp);
2689
2690 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002691 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002692
Jesse Barnes139ccd32013-08-19 11:04:55 -07002693 for (i = 0; i < 4; i++) {
2694 reg = FDI_RX_IIR(pipe);
2695 temp = I915_READ(reg);
2696 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002697
Jesse Barnes139ccd32013-08-19 11:04:55 -07002698 if (temp & FDI_RX_SYMBOL_LOCK ||
2699 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2700 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2701 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2702 i);
2703 goto train_done;
2704 }
2705 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002706 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002707 if (i == 4)
2708 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002709 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002710
Jesse Barnes139ccd32013-08-19 11:04:55 -07002711train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002712 DRM_DEBUG_KMS("FDI train done.\n");
2713}
2714
Daniel Vetter88cefb62012-08-12 19:27:14 +02002715static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002716{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002717 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002718 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002719 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002720 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002721
Jesse Barnesc64e3112010-09-10 11:27:03 -07002722
Jesse Barnes0e23b992010-09-10 11:10:00 -07002723 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002724 reg = FDI_RX_CTL(pipe);
2725 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002726 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2727 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002728 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002729 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2730
2731 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002732 udelay(200);
2733
2734 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002735 temp = I915_READ(reg);
2736 I915_WRITE(reg, temp | FDI_PCDCLK);
2737
2738 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002739 udelay(200);
2740
Paulo Zanoni20749732012-11-23 15:30:38 -02002741 /* Enable CPU FDI TX PLL, always on for Ironlake */
2742 reg = FDI_TX_CTL(pipe);
2743 temp = I915_READ(reg);
2744 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2745 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002746
Paulo Zanoni20749732012-11-23 15:30:38 -02002747 POSTING_READ(reg);
2748 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002749 }
2750}
2751
Daniel Vetter88cefb62012-08-12 19:27:14 +02002752static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2753{
2754 struct drm_device *dev = intel_crtc->base.dev;
2755 struct drm_i915_private *dev_priv = dev->dev_private;
2756 int pipe = intel_crtc->pipe;
2757 u32 reg, temp;
2758
2759 /* Switch from PCDclk to Rawclk */
2760 reg = FDI_RX_CTL(pipe);
2761 temp = I915_READ(reg);
2762 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2763
2764 /* Disable CPU FDI TX PLL */
2765 reg = FDI_TX_CTL(pipe);
2766 temp = I915_READ(reg);
2767 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2768
2769 POSTING_READ(reg);
2770 udelay(100);
2771
2772 reg = FDI_RX_CTL(pipe);
2773 temp = I915_READ(reg);
2774 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2775
2776 /* Wait for the clocks to turn off. */
2777 POSTING_READ(reg);
2778 udelay(100);
2779}
2780
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002781static void ironlake_fdi_disable(struct drm_crtc *crtc)
2782{
2783 struct drm_device *dev = crtc->dev;
2784 struct drm_i915_private *dev_priv = dev->dev_private;
2785 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2786 int pipe = intel_crtc->pipe;
2787 u32 reg, temp;
2788
2789 /* disable CPU FDI tx and PCH FDI rx */
2790 reg = FDI_TX_CTL(pipe);
2791 temp = I915_READ(reg);
2792 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2793 POSTING_READ(reg);
2794
2795 reg = FDI_RX_CTL(pipe);
2796 temp = I915_READ(reg);
2797 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002798 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002799 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2800
2801 POSTING_READ(reg);
2802 udelay(100);
2803
2804 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002805 if (HAS_PCH_IBX(dev)) {
2806 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002807 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002808
2809 /* still set train pattern 1 */
2810 reg = FDI_TX_CTL(pipe);
2811 temp = I915_READ(reg);
2812 temp &= ~FDI_LINK_TRAIN_NONE;
2813 temp |= FDI_LINK_TRAIN_PATTERN_1;
2814 I915_WRITE(reg, temp);
2815
2816 reg = FDI_RX_CTL(pipe);
2817 temp = I915_READ(reg);
2818 if (HAS_PCH_CPT(dev)) {
2819 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2820 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2821 } else {
2822 temp &= ~FDI_LINK_TRAIN_NONE;
2823 temp |= FDI_LINK_TRAIN_PATTERN_1;
2824 }
2825 /* BPC in FDI rx is consistent with that in PIPECONF */
2826 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002827 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002828 I915_WRITE(reg, temp);
2829
2830 POSTING_READ(reg);
2831 udelay(100);
2832}
2833
Chris Wilson5bb61642012-09-27 21:25:58 +01002834static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2835{
2836 struct drm_device *dev = crtc->dev;
2837 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002839 unsigned long flags;
2840 bool pending;
2841
Ville Syrjälä10d83732013-01-29 18:13:34 +02002842 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2843 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002844 return false;
2845
2846 spin_lock_irqsave(&dev->event_lock, flags);
2847 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2848 spin_unlock_irqrestore(&dev->event_lock, flags);
2849
2850 return pending;
2851}
2852
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002853static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2854{
Chris Wilson0f911282012-04-17 10:05:38 +01002855 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002856 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002857
2858 if (crtc->fb == NULL)
2859 return;
2860
Daniel Vetter2c10d572012-12-20 21:24:07 +01002861 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2862
Chris Wilson5bb61642012-09-27 21:25:58 +01002863 wait_event(dev_priv->pending_flip_queue,
2864 !intel_crtc_has_pending_flip(crtc));
2865
Chris Wilson0f911282012-04-17 10:05:38 +01002866 mutex_lock(&dev->struct_mutex);
2867 intel_finish_fb(crtc->fb);
2868 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002869}
2870
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002871/* Program iCLKIP clock to the desired frequency */
2872static void lpt_program_iclkip(struct drm_crtc *crtc)
2873{
2874 struct drm_device *dev = crtc->dev;
2875 struct drm_i915_private *dev_priv = dev->dev_private;
2876 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2877 u32 temp;
2878
Daniel Vetter09153002012-12-12 14:06:44 +01002879 mutex_lock(&dev_priv->dpio_lock);
2880
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002881 /* It is necessary to ungate the pixclk gate prior to programming
2882 * the divisors, and gate it back when it is done.
2883 */
2884 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2885
2886 /* Disable SSCCTL */
2887 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002888 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2889 SBI_SSCCTL_DISABLE,
2890 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002891
2892 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2893 if (crtc->mode.clock == 20000) {
2894 auxdiv = 1;
2895 divsel = 0x41;
2896 phaseinc = 0x20;
2897 } else {
2898 /* The iCLK virtual clock root frequency is in MHz,
2899 * but the crtc->mode.clock in in KHz. To get the divisors,
2900 * it is necessary to divide one by another, so we
2901 * convert the virtual clock precision to KHz here for higher
2902 * precision.
2903 */
2904 u32 iclk_virtual_root_freq = 172800 * 1000;
2905 u32 iclk_pi_range = 64;
2906 u32 desired_divisor, msb_divisor_value, pi_value;
2907
2908 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2909 msb_divisor_value = desired_divisor / iclk_pi_range;
2910 pi_value = desired_divisor % iclk_pi_range;
2911
2912 auxdiv = 0;
2913 divsel = msb_divisor_value - 2;
2914 phaseinc = pi_value;
2915 }
2916
2917 /* This should not happen with any sane values */
2918 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2919 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2920 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2921 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2922
2923 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2924 crtc->mode.clock,
2925 auxdiv,
2926 divsel,
2927 phasedir,
2928 phaseinc);
2929
2930 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002931 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002932 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2933 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2934 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2935 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2936 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2937 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002938 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002939
2940 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002941 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002942 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2943 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002944 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002945
2946 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002947 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002948 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002949 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002950
2951 /* Wait for initialization time */
2952 udelay(24);
2953
2954 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002955
2956 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002957}
2958
Daniel Vetter275f01b22013-05-03 11:49:47 +02002959static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
2960 enum pipe pch_transcoder)
2961{
2962 struct drm_device *dev = crtc->base.dev;
2963 struct drm_i915_private *dev_priv = dev->dev_private;
2964 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2965
2966 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
2967 I915_READ(HTOTAL(cpu_transcoder)));
2968 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
2969 I915_READ(HBLANK(cpu_transcoder)));
2970 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
2971 I915_READ(HSYNC(cpu_transcoder)));
2972
2973 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
2974 I915_READ(VTOTAL(cpu_transcoder)));
2975 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
2976 I915_READ(VBLANK(cpu_transcoder)));
2977 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
2978 I915_READ(VSYNC(cpu_transcoder)));
2979 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
2980 I915_READ(VSYNCSHIFT(cpu_transcoder)));
2981}
2982
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002983static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
2984{
2985 struct drm_i915_private *dev_priv = dev->dev_private;
2986 uint32_t temp;
2987
2988 temp = I915_READ(SOUTH_CHICKEN1);
2989 if (temp & FDI_BC_BIFURCATION_SELECT)
2990 return;
2991
2992 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2993 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2994
2995 temp |= FDI_BC_BIFURCATION_SELECT;
2996 DRM_DEBUG_KMS("enabling fdi C rx\n");
2997 I915_WRITE(SOUTH_CHICKEN1, temp);
2998 POSTING_READ(SOUTH_CHICKEN1);
2999}
3000
3001static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3002{
3003 struct drm_device *dev = intel_crtc->base.dev;
3004 struct drm_i915_private *dev_priv = dev->dev_private;
3005
3006 switch (intel_crtc->pipe) {
3007 case PIPE_A:
3008 break;
3009 case PIPE_B:
3010 if (intel_crtc->config.fdi_lanes > 2)
3011 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3012 else
3013 cpt_enable_fdi_bc_bifurcation(dev);
3014
3015 break;
3016 case PIPE_C:
3017 cpt_enable_fdi_bc_bifurcation(dev);
3018
3019 break;
3020 default:
3021 BUG();
3022 }
3023}
3024
Jesse Barnesf67a5592011-01-05 10:31:48 -08003025/*
3026 * Enable PCH resources required for PCH ports:
3027 * - PCH PLLs
3028 * - FDI training & RX/TX
3029 * - update transcoder timings
3030 * - DP transcoding bits
3031 * - transcoder
3032 */
3033static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003034{
3035 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003036 struct drm_i915_private *dev_priv = dev->dev_private;
3037 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3038 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003039 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003040
Daniel Vetterab9412b2013-05-03 11:49:46 +02003041 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003042
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003043 if (IS_IVYBRIDGE(dev))
3044 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3045
Daniel Vettercd986ab2012-10-26 10:58:12 +02003046 /* Write the TU size bits before fdi link training, so that error
3047 * detection works. */
3048 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3049 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3050
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003051 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003052 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003053
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003054 /* We need to program the right clock selection before writing the pixel
3055 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003056 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003057 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003058
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003059 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003060 temp |= TRANS_DPLL_ENABLE(pipe);
3061 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003062 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003063 temp |= sel;
3064 else
3065 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003066 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003067 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003068
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003069 /* XXX: pch pll's can be enabled any time before we enable the PCH
3070 * transcoder, and we actually should do this to not upset any PCH
3071 * transcoder that already use the clock when we share it.
3072 *
3073 * Note that enable_shared_dpll tries to do the right thing, but
3074 * get_shared_dpll unconditionally resets the pll - we need that to have
3075 * the right LVDS enable sequence. */
3076 ironlake_enable_shared_dpll(intel_crtc);
3077
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003078 /* set transcoder timing, panel must allow it */
3079 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003080 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003081
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003082 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003083
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003084 /* For PCH DP, enable TRANS_DP_CTL */
3085 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003086 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3087 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003088 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003089 reg = TRANS_DP_CTL(pipe);
3090 temp = I915_READ(reg);
3091 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003092 TRANS_DP_SYNC_MASK |
3093 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003094 temp |= (TRANS_DP_OUTPUT_ENABLE |
3095 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003096 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003097
3098 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003099 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003100 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003101 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003102
3103 switch (intel_trans_dp_port_sel(crtc)) {
3104 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003105 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003106 break;
3107 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003108 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003109 break;
3110 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003111 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003112 break;
3113 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003114 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003115 }
3116
Chris Wilson5eddb702010-09-11 13:48:45 +01003117 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003118 }
3119
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003120 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003121}
3122
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003123static void lpt_pch_enable(struct drm_crtc *crtc)
3124{
3125 struct drm_device *dev = crtc->dev;
3126 struct drm_i915_private *dev_priv = dev->dev_private;
3127 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003128 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003129
Daniel Vetterab9412b2013-05-03 11:49:46 +02003130 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003131
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003132 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003133
Paulo Zanoni0540e482012-10-31 18:12:40 -02003134 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003135 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003136
Paulo Zanoni937bb612012-10-31 18:12:47 -02003137 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003138}
3139
Daniel Vettere2b78262013-06-07 23:10:03 +02003140static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003141{
Daniel Vettere2b78262013-06-07 23:10:03 +02003142 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003143
3144 if (pll == NULL)
3145 return;
3146
3147 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003148 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003149 return;
3150 }
3151
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003152 if (--pll->refcount == 0) {
3153 WARN_ON(pll->on);
3154 WARN_ON(pll->active);
3155 }
3156
Daniel Vettera43f6e02013-06-07 23:10:32 +02003157 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003158}
3159
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003160static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003161{
Daniel Vettere2b78262013-06-07 23:10:03 +02003162 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3163 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3164 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003165
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003166 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003167 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3168 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003169 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003170 }
3171
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003172 if (HAS_PCH_IBX(dev_priv->dev)) {
3173 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003174 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003175 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003176
Daniel Vetter46edb022013-06-05 13:34:12 +02003177 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3178 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003179
3180 goto found;
3181 }
3182
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003183 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3184 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003185
3186 /* Only want to check enabled timings first */
3187 if (pll->refcount == 0)
3188 continue;
3189
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003190 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3191 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003192 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003193 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003194 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003195
3196 goto found;
3197 }
3198 }
3199
3200 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003201 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3202 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003203 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003204 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3205 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003206 goto found;
3207 }
3208 }
3209
3210 return NULL;
3211
3212found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003213 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003214 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3215 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003216
Daniel Vettercdbd2312013-06-05 13:34:03 +02003217 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003218 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3219 sizeof(pll->hw_state));
3220
Daniel Vetter46edb022013-06-05 13:34:12 +02003221 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003222 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003223 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003224
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003225 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003226 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003227 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003228
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003229 return pll;
3230}
3231
Daniel Vettera1520312013-05-03 11:49:50 +02003232static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003233{
3234 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003235 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003236 u32 temp;
3237
3238 temp = I915_READ(dslreg);
3239 udelay(500);
3240 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003241 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003242 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003243 }
3244}
3245
Jesse Barnesb074cec2013-04-25 12:55:02 -07003246static void ironlake_pfit_enable(struct intel_crtc *crtc)
3247{
3248 struct drm_device *dev = crtc->base.dev;
3249 struct drm_i915_private *dev_priv = dev->dev_private;
3250 int pipe = crtc->pipe;
3251
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003252 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003253 /* Force use of hard-coded filter coefficients
3254 * as some pre-programmed values are broken,
3255 * e.g. x201.
3256 */
3257 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3258 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3259 PF_PIPE_SEL_IVB(pipe));
3260 else
3261 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3262 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3263 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003264 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003265}
3266
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003267static void intel_enable_planes(struct drm_crtc *crtc)
3268{
3269 struct drm_device *dev = crtc->dev;
3270 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3271 struct intel_plane *intel_plane;
3272
3273 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3274 if (intel_plane->pipe == pipe)
3275 intel_plane_restore(&intel_plane->base);
3276}
3277
3278static void intel_disable_planes(struct drm_crtc *crtc)
3279{
3280 struct drm_device *dev = crtc->dev;
3281 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3282 struct intel_plane *intel_plane;
3283
3284 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3285 if (intel_plane->pipe == pipe)
3286 intel_plane_disable(&intel_plane->base);
3287}
3288
Jesse Barnesf67a5592011-01-05 10:31:48 -08003289static void ironlake_crtc_enable(struct drm_crtc *crtc)
3290{
3291 struct drm_device *dev = crtc->dev;
3292 struct drm_i915_private *dev_priv = dev->dev_private;
3293 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003294 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003295 int pipe = intel_crtc->pipe;
3296 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003297
Daniel Vetter08a48462012-07-02 11:43:47 +02003298 WARN_ON(!crtc->enabled);
3299
Jesse Barnesf67a5592011-01-05 10:31:48 -08003300 if (intel_crtc->active)
3301 return;
3302
3303 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003304
3305 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3306 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3307
Jesse Barnesf67a5592011-01-05 10:31:48 -08003308 intel_update_watermarks(dev);
3309
Daniel Vetterf6736a12013-06-05 13:34:30 +02003310 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003311 if (encoder->pre_enable)
3312 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003313
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003314 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003315 /* Note: FDI PLL enabling _must_ be done before we enable the
3316 * cpu pipes, hence this is separate from all the other fdi/pch
3317 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003318 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003319 } else {
3320 assert_fdi_tx_disabled(dev_priv, pipe);
3321 assert_fdi_rx_disabled(dev_priv, pipe);
3322 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003323
Jesse Barnesb074cec2013-04-25 12:55:02 -07003324 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003325
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003326 /*
3327 * On ILK+ LUT must be loaded before the pipe is running but with
3328 * clocks enabled
3329 */
3330 intel_crtc_load_lut(crtc);
3331
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003332 intel_enable_pipe(dev_priv, pipe,
3333 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003334 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003335 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003336 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003337
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003338 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003339 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003340
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003341 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003342 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003343 mutex_unlock(&dev->struct_mutex);
3344
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003345 for_each_encoder_on_crtc(dev, crtc, encoder)
3346 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003347
3348 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003349 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003350
3351 /*
3352 * There seems to be a race in PCH platform hw (at least on some
3353 * outputs) where an enabled pipe still completes any pageflip right
3354 * away (as if the pipe is off) instead of waiting for vblank. As soon
3355 * as the first vblank happend, everything works as expected. Hence just
3356 * wait for one vblank before returning to avoid strange things
3357 * happening.
3358 */
3359 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003360}
3361
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003362/* IPS only exists on ULT machines and is tied to pipe A. */
3363static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3364{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003365 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003366}
3367
3368static void hsw_enable_ips(struct intel_crtc *crtc)
3369{
3370 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3371
3372 if (!crtc->config.ips_enabled)
3373 return;
3374
3375 /* We can only enable IPS after we enable a plane and wait for a vblank.
3376 * We guarantee that the plane is enabled by calling intel_enable_ips
3377 * only after intel_enable_plane. And intel_enable_plane already waits
3378 * for a vblank, so all we need to do here is to enable the IPS bit. */
3379 assert_plane_enabled(dev_priv, crtc->plane);
3380 I915_WRITE(IPS_CTL, IPS_ENABLE);
3381}
3382
3383static void hsw_disable_ips(struct intel_crtc *crtc)
3384{
3385 struct drm_device *dev = crtc->base.dev;
3386 struct drm_i915_private *dev_priv = dev->dev_private;
3387
3388 if (!crtc->config.ips_enabled)
3389 return;
3390
3391 assert_plane_enabled(dev_priv, crtc->plane);
3392 I915_WRITE(IPS_CTL, 0);
3393
3394 /* We need to wait for a vblank before we can disable the plane. */
3395 intel_wait_for_vblank(dev, crtc->pipe);
3396}
3397
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003398static void haswell_crtc_enable(struct drm_crtc *crtc)
3399{
3400 struct drm_device *dev = crtc->dev;
3401 struct drm_i915_private *dev_priv = dev->dev_private;
3402 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3403 struct intel_encoder *encoder;
3404 int pipe = intel_crtc->pipe;
3405 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003406
3407 WARN_ON(!crtc->enabled);
3408
3409 if (intel_crtc->active)
3410 return;
3411
3412 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003413
3414 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3415 if (intel_crtc->config.has_pch_encoder)
3416 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3417
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003418 intel_update_watermarks(dev);
3419
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003420 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003421 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003422
3423 for_each_encoder_on_crtc(dev, crtc, encoder)
3424 if (encoder->pre_enable)
3425 encoder->pre_enable(encoder);
3426
Paulo Zanoni1f544382012-10-24 11:32:00 -02003427 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003428
Jesse Barnesb074cec2013-04-25 12:55:02 -07003429 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003430
3431 /*
3432 * On ILK+ LUT must be loaded before the pipe is running but with
3433 * clocks enabled
3434 */
3435 intel_crtc_load_lut(crtc);
3436
Paulo Zanoni1f544382012-10-24 11:32:00 -02003437 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003438 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003439
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003440 intel_enable_pipe(dev_priv, pipe,
3441 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003442 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003443 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003444 intel_crtc_update_cursor(crtc, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003445
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003446 hsw_enable_ips(intel_crtc);
3447
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003448 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003449 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003450
3451 mutex_lock(&dev->struct_mutex);
3452 intel_update_fbc(dev);
3453 mutex_unlock(&dev->struct_mutex);
3454
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003455 for_each_encoder_on_crtc(dev, crtc, encoder)
3456 encoder->enable(encoder);
3457
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003458 /*
3459 * There seems to be a race in PCH platform hw (at least on some
3460 * outputs) where an enabled pipe still completes any pageflip right
3461 * away (as if the pipe is off) instead of waiting for vblank. As soon
3462 * as the first vblank happend, everything works as expected. Hence just
3463 * wait for one vblank before returning to avoid strange things
3464 * happening.
3465 */
3466 intel_wait_for_vblank(dev, intel_crtc->pipe);
3467}
3468
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003469static void ironlake_pfit_disable(struct intel_crtc *crtc)
3470{
3471 struct drm_device *dev = crtc->base.dev;
3472 struct drm_i915_private *dev_priv = dev->dev_private;
3473 int pipe = crtc->pipe;
3474
3475 /* To avoid upsetting the power well on haswell only disable the pfit if
3476 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003477 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003478 I915_WRITE(PF_CTL(pipe), 0);
3479 I915_WRITE(PF_WIN_POS(pipe), 0);
3480 I915_WRITE(PF_WIN_SZ(pipe), 0);
3481 }
3482}
3483
Jesse Barnes6be4a602010-09-10 10:26:01 -07003484static void ironlake_crtc_disable(struct drm_crtc *crtc)
3485{
3486 struct drm_device *dev = crtc->dev;
3487 struct drm_i915_private *dev_priv = dev->dev_private;
3488 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003489 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003490 int pipe = intel_crtc->pipe;
3491 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003492 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003493
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003494
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003495 if (!intel_crtc->active)
3496 return;
3497
Daniel Vetterea9d7582012-07-10 10:42:52 +02003498 for_each_encoder_on_crtc(dev, crtc, encoder)
3499 encoder->disable(encoder);
3500
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003501 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003502 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003503
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003504 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003505 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003506
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003507 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003508 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003509 intel_disable_plane(dev_priv, plane, pipe);
3510
Daniel Vetterd925c592013-06-05 13:34:04 +02003511 if (intel_crtc->config.has_pch_encoder)
3512 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3513
Jesse Barnesb24e7172011-01-04 15:09:30 -08003514 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003515
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003516 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003517
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003518 for_each_encoder_on_crtc(dev, crtc, encoder)
3519 if (encoder->post_disable)
3520 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003521
Daniel Vetterd925c592013-06-05 13:34:04 +02003522 if (intel_crtc->config.has_pch_encoder) {
3523 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003524
Daniel Vetterd925c592013-06-05 13:34:04 +02003525 ironlake_disable_pch_transcoder(dev_priv, pipe);
3526 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003527
Daniel Vetterd925c592013-06-05 13:34:04 +02003528 if (HAS_PCH_CPT(dev)) {
3529 /* disable TRANS_DP_CTL */
3530 reg = TRANS_DP_CTL(pipe);
3531 temp = I915_READ(reg);
3532 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3533 TRANS_DP_PORT_SEL_MASK);
3534 temp |= TRANS_DP_PORT_SEL_NONE;
3535 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003536
Daniel Vetterd925c592013-06-05 13:34:04 +02003537 /* disable DPLL_SEL */
3538 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003539 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003540 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003541 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003542
3543 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003544 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003545
3546 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003547 }
3548
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003549 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003550 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003551
3552 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003553 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003554 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003555}
3556
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003557static void haswell_crtc_disable(struct drm_crtc *crtc)
3558{
3559 struct drm_device *dev = crtc->dev;
3560 struct drm_i915_private *dev_priv = dev->dev_private;
3561 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3562 struct intel_encoder *encoder;
3563 int pipe = intel_crtc->pipe;
3564 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003565 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003566
3567 if (!intel_crtc->active)
3568 return;
3569
3570 for_each_encoder_on_crtc(dev, crtc, encoder)
3571 encoder->disable(encoder);
3572
3573 intel_crtc_wait_for_pending_flips(crtc);
3574 drm_vblank_off(dev, pipe);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003575
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003576 /* FBC must be disabled before disabling the plane on HSW. */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003577 if (dev_priv->fbc.plane == plane)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003578 intel_disable_fbc(dev);
3579
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003580 hsw_disable_ips(intel_crtc);
3581
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003582 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003583 intel_disable_planes(crtc);
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003584 intel_disable_plane(dev_priv, plane, pipe);
3585
Paulo Zanoni86642812013-04-12 17:57:57 -03003586 if (intel_crtc->config.has_pch_encoder)
3587 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003588 intel_disable_pipe(dev_priv, pipe);
3589
Paulo Zanoniad80a812012-10-24 16:06:19 -02003590 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003591
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003592 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003593
Paulo Zanoni1f544382012-10-24 11:32:00 -02003594 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003595
3596 for_each_encoder_on_crtc(dev, crtc, encoder)
3597 if (encoder->post_disable)
3598 encoder->post_disable(encoder);
3599
Daniel Vetter88adfff2013-03-28 10:42:01 +01003600 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003601 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003602 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003603 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003604 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003605
3606 intel_crtc->active = false;
3607 intel_update_watermarks(dev);
3608
3609 mutex_lock(&dev->struct_mutex);
3610 intel_update_fbc(dev);
3611 mutex_unlock(&dev->struct_mutex);
3612}
3613
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003614static void ironlake_crtc_off(struct drm_crtc *crtc)
3615{
3616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003617 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003618}
3619
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003620static void haswell_crtc_off(struct drm_crtc *crtc)
3621{
3622 intel_ddi_put_crtc_pll(crtc);
3623}
3624
Daniel Vetter02e792f2009-09-15 22:57:34 +02003625static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3626{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003627 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003628 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003629 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003630
Chris Wilson23f09ce2010-08-12 13:53:37 +01003631 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003632 dev_priv->mm.interruptible = false;
3633 (void) intel_overlay_switch_off(intel_crtc->overlay);
3634 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003635 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003636 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003637
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003638 /* Let userspace switch the overlay on again. In most cases userspace
3639 * has to recompute where to put it anyway.
3640 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003641}
3642
Egbert Eich61bc95c2013-03-04 09:24:38 -05003643/**
3644 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3645 * cursor plane briefly if not already running after enabling the display
3646 * plane.
3647 * This workaround avoids occasional blank screens when self refresh is
3648 * enabled.
3649 */
3650static void
3651g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3652{
3653 u32 cntl = I915_READ(CURCNTR(pipe));
3654
3655 if ((cntl & CURSOR_MODE) == 0) {
3656 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3657
3658 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3659 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3660 intel_wait_for_vblank(dev_priv->dev, pipe);
3661 I915_WRITE(CURCNTR(pipe), cntl);
3662 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3663 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3664 }
3665}
3666
Jesse Barnes2dd24552013-04-25 12:55:01 -07003667static void i9xx_pfit_enable(struct intel_crtc *crtc)
3668{
3669 struct drm_device *dev = crtc->base.dev;
3670 struct drm_i915_private *dev_priv = dev->dev_private;
3671 struct intel_crtc_config *pipe_config = &crtc->config;
3672
Daniel Vetter328d8e82013-05-08 10:36:31 +02003673 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003674 return;
3675
Daniel Vetterc0b03412013-05-28 12:05:54 +02003676 /*
3677 * The panel fitter should only be adjusted whilst the pipe is disabled,
3678 * according to register description and PRM.
3679 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003680 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3681 assert_pipe_disabled(dev_priv, crtc->pipe);
3682
Jesse Barnesb074cec2013-04-25 12:55:02 -07003683 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3684 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003685
3686 /* Border color in case we don't scale up to the full screen. Black by
3687 * default, change to something else for debugging. */
3688 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003689}
3690
Jesse Barnes89b667f2013-04-18 14:51:36 -07003691static void valleyview_crtc_enable(struct drm_crtc *crtc)
3692{
3693 struct drm_device *dev = crtc->dev;
3694 struct drm_i915_private *dev_priv = dev->dev_private;
3695 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3696 struct intel_encoder *encoder;
3697 int pipe = intel_crtc->pipe;
3698 int plane = intel_crtc->plane;
3699
3700 WARN_ON(!crtc->enabled);
3701
3702 if (intel_crtc->active)
3703 return;
3704
3705 intel_crtc->active = true;
3706 intel_update_watermarks(dev);
3707
Jesse Barnes89b667f2013-04-18 14:51:36 -07003708 for_each_encoder_on_crtc(dev, crtc, encoder)
3709 if (encoder->pre_pll_enable)
3710 encoder->pre_pll_enable(encoder);
3711
Daniel Vetter426115c2013-07-11 22:13:42 +02003712 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003713
3714 for_each_encoder_on_crtc(dev, crtc, encoder)
3715 if (encoder->pre_enable)
3716 encoder->pre_enable(encoder);
3717
Jesse Barnes2dd24552013-04-25 12:55:01 -07003718 i9xx_pfit_enable(intel_crtc);
3719
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003720 intel_crtc_load_lut(crtc);
3721
Jesse Barnes89b667f2013-04-18 14:51:36 -07003722 intel_enable_pipe(dev_priv, pipe, false);
3723 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003724 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003725 intel_crtc_update_cursor(crtc, true);
3726
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003727 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03003728
3729 for_each_encoder_on_crtc(dev, crtc, encoder)
3730 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003731}
3732
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003733static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003734{
3735 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003736 struct drm_i915_private *dev_priv = dev->dev_private;
3737 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003738 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003739 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003740 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003741
Daniel Vetter08a48462012-07-02 11:43:47 +02003742 WARN_ON(!crtc->enabled);
3743
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003744 if (intel_crtc->active)
3745 return;
3746
3747 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003748 intel_update_watermarks(dev);
3749
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02003750 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003751 if (encoder->pre_enable)
3752 encoder->pre_enable(encoder);
3753
Daniel Vetterf6736a12013-06-05 13:34:30 +02003754 i9xx_enable_pll(intel_crtc);
3755
Jesse Barnes2dd24552013-04-25 12:55:01 -07003756 i9xx_pfit_enable(intel_crtc);
3757
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003758 intel_crtc_load_lut(crtc);
3759
Jesse Barnes040484a2011-01-03 12:14:26 -08003760 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003761 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003762 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003763 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003764 if (IS_G4X(dev))
3765 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003766 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003767
3768 /* Give the overlay scaler a chance to enable if it's on this pipe */
3769 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003770
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003771 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003772
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003773 for_each_encoder_on_crtc(dev, crtc, encoder)
3774 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003775}
3776
Daniel Vetter87476d62013-04-11 16:29:06 +02003777static void i9xx_pfit_disable(struct intel_crtc *crtc)
3778{
3779 struct drm_device *dev = crtc->base.dev;
3780 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003781
3782 if (!crtc->config.gmch_pfit.control)
3783 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003784
3785 assert_pipe_disabled(dev_priv, crtc->pipe);
3786
Daniel Vetter328d8e82013-05-08 10:36:31 +02003787 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3788 I915_READ(PFIT_CONTROL));
3789 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003790}
3791
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003792static void i9xx_crtc_disable(struct drm_crtc *crtc)
3793{
3794 struct drm_device *dev = crtc->dev;
3795 struct drm_i915_private *dev_priv = dev->dev_private;
3796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003797 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003798 int pipe = intel_crtc->pipe;
3799 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003800
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003801 if (!intel_crtc->active)
3802 return;
3803
Daniel Vetterea9d7582012-07-10 10:42:52 +02003804 for_each_encoder_on_crtc(dev, crtc, encoder)
3805 encoder->disable(encoder);
3806
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003807 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003808 intel_crtc_wait_for_pending_flips(crtc);
3809 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003810
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003811 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003812 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003813
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003814 intel_crtc_dpms_overlay(intel_crtc, false);
3815 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003816 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003817 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003818
Jesse Barnesb24e7172011-01-04 15:09:30 -08003819 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003820
Daniel Vetter87476d62013-04-11 16:29:06 +02003821 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003822
Jesse Barnes89b667f2013-04-18 14:51:36 -07003823 for_each_encoder_on_crtc(dev, crtc, encoder)
3824 if (encoder->post_disable)
3825 encoder->post_disable(encoder);
3826
Daniel Vetter50b44a42013-06-05 13:34:33 +02003827 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003828
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003829 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003830 intel_update_fbc(dev);
3831 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003832}
3833
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003834static void i9xx_crtc_off(struct drm_crtc *crtc)
3835{
3836}
3837
Daniel Vetter976f8a22012-07-08 22:34:21 +02003838static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3839 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003840{
3841 struct drm_device *dev = crtc->dev;
3842 struct drm_i915_master_private *master_priv;
3843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3844 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003845
3846 if (!dev->primary->master)
3847 return;
3848
3849 master_priv = dev->primary->master->driver_priv;
3850 if (!master_priv->sarea_priv)
3851 return;
3852
Jesse Barnes79e53942008-11-07 14:24:08 -08003853 switch (pipe) {
3854 case 0:
3855 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3856 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3857 break;
3858 case 1:
3859 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3860 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3861 break;
3862 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003863 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003864 break;
3865 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003866}
3867
Daniel Vetter976f8a22012-07-08 22:34:21 +02003868/**
3869 * Sets the power management mode of the pipe and plane.
3870 */
3871void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003872{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003873 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003874 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003875 struct intel_encoder *intel_encoder;
3876 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003877
Daniel Vetter976f8a22012-07-08 22:34:21 +02003878 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3879 enable |= intel_encoder->connectors_active;
3880
3881 if (enable)
3882 dev_priv->display.crtc_enable(crtc);
3883 else
3884 dev_priv->display.crtc_disable(crtc);
3885
3886 intel_crtc_update_sarea(crtc, enable);
3887}
3888
Daniel Vetter976f8a22012-07-08 22:34:21 +02003889static void intel_crtc_disable(struct drm_crtc *crtc)
3890{
3891 struct drm_device *dev = crtc->dev;
3892 struct drm_connector *connector;
3893 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003895
3896 /* crtc should still be enabled when we disable it. */
3897 WARN_ON(!crtc->enabled);
3898
3899 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003900 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003901 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003902 dev_priv->display.off(crtc);
3903
Chris Wilson931872f2012-01-16 23:01:13 +00003904 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3905 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003906
3907 if (crtc->fb) {
3908 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003909 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003910 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003911 crtc->fb = NULL;
3912 }
3913
3914 /* Update computed state. */
3915 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3916 if (!connector->encoder || !connector->encoder->crtc)
3917 continue;
3918
3919 if (connector->encoder->crtc != crtc)
3920 continue;
3921
3922 connector->dpms = DRM_MODE_DPMS_OFF;
3923 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003924 }
3925}
3926
Chris Wilsonea5b2132010-08-04 13:50:23 +01003927void intel_encoder_destroy(struct drm_encoder *encoder)
3928{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003929 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003930
Chris Wilsonea5b2132010-08-04 13:50:23 +01003931 drm_encoder_cleanup(encoder);
3932 kfree(intel_encoder);
3933}
3934
Damien Lespiau92373292013-08-08 22:28:57 +01003935/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003936 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3937 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01003938static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003939{
3940 if (mode == DRM_MODE_DPMS_ON) {
3941 encoder->connectors_active = true;
3942
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003943 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003944 } else {
3945 encoder->connectors_active = false;
3946
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003947 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003948 }
3949}
3950
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003951/* Cross check the actual hw state with our own modeset state tracking (and it's
3952 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003953static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003954{
3955 if (connector->get_hw_state(connector)) {
3956 struct intel_encoder *encoder = connector->encoder;
3957 struct drm_crtc *crtc;
3958 bool encoder_enabled;
3959 enum pipe pipe;
3960
3961 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3962 connector->base.base.id,
3963 drm_get_connector_name(&connector->base));
3964
3965 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3966 "wrong connector dpms state\n");
3967 WARN(connector->base.encoder != &encoder->base,
3968 "active connector not linked to encoder\n");
3969 WARN(!encoder->connectors_active,
3970 "encoder->connectors_active not set\n");
3971
3972 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3973 WARN(!encoder_enabled, "encoder not enabled\n");
3974 if (WARN_ON(!encoder->base.crtc))
3975 return;
3976
3977 crtc = encoder->base.crtc;
3978
3979 WARN(!crtc->enabled, "crtc not enabled\n");
3980 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3981 WARN(pipe != to_intel_crtc(crtc)->pipe,
3982 "encoder active on the wrong pipe\n");
3983 }
3984}
3985
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003986/* Even simpler default implementation, if there's really no special case to
3987 * consider. */
3988void intel_connector_dpms(struct drm_connector *connector, int mode)
3989{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003990 /* All the simple cases only support two dpms states. */
3991 if (mode != DRM_MODE_DPMS_ON)
3992 mode = DRM_MODE_DPMS_OFF;
3993
3994 if (mode == connector->dpms)
3995 return;
3996
3997 connector->dpms = mode;
3998
3999 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004000 if (connector->encoder)
4001 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004002
Daniel Vetterb9805142012-08-31 17:37:33 +02004003 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004004}
4005
Daniel Vetterf0947c32012-07-02 13:10:34 +02004006/* Simple connector->get_hw_state implementation for encoders that support only
4007 * one connector and no cloning and hence the encoder state determines the state
4008 * of the connector. */
4009bool intel_connector_get_hw_state(struct intel_connector *connector)
4010{
Daniel Vetter24929352012-07-02 20:28:59 +02004011 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004012 struct intel_encoder *encoder = connector->encoder;
4013
4014 return encoder->get_hw_state(encoder, &pipe);
4015}
4016
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004017static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4018 struct intel_crtc_config *pipe_config)
4019{
4020 struct drm_i915_private *dev_priv = dev->dev_private;
4021 struct intel_crtc *pipe_B_crtc =
4022 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4023
4024 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4025 pipe_name(pipe), pipe_config->fdi_lanes);
4026 if (pipe_config->fdi_lanes > 4) {
4027 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4028 pipe_name(pipe), pipe_config->fdi_lanes);
4029 return false;
4030 }
4031
4032 if (IS_HASWELL(dev)) {
4033 if (pipe_config->fdi_lanes > 2) {
4034 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4035 pipe_config->fdi_lanes);
4036 return false;
4037 } else {
4038 return true;
4039 }
4040 }
4041
4042 if (INTEL_INFO(dev)->num_pipes == 2)
4043 return true;
4044
4045 /* Ivybridge 3 pipe is really complicated */
4046 switch (pipe) {
4047 case PIPE_A:
4048 return true;
4049 case PIPE_B:
4050 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4051 pipe_config->fdi_lanes > 2) {
4052 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4053 pipe_name(pipe), pipe_config->fdi_lanes);
4054 return false;
4055 }
4056 return true;
4057 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004058 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004059 pipe_B_crtc->config.fdi_lanes <= 2) {
4060 if (pipe_config->fdi_lanes > 2) {
4061 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4062 pipe_name(pipe), pipe_config->fdi_lanes);
4063 return false;
4064 }
4065 } else {
4066 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4067 return false;
4068 }
4069 return true;
4070 default:
4071 BUG();
4072 }
4073}
4074
Daniel Vettere29c22c2013-02-21 00:00:16 +01004075#define RETRY 1
4076static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4077 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004078{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004079 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004080 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004081 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004082 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004083
Daniel Vettere29c22c2013-02-21 00:00:16 +01004084retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004085 /* FDI is a binary signal running at ~2.7GHz, encoding
4086 * each output octet as 10 bits. The actual frequency
4087 * is stored as a divider into a 100MHz clock, and the
4088 * mode pixel clock is stored in units of 1KHz.
4089 * Hence the bw of each lane in terms of the mode signal
4090 * is:
4091 */
4092 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4093
Daniel Vetterff9a6752013-06-01 17:16:21 +02004094 fdi_dotclock = adjusted_mode->clock;
Daniel Vetteref1b4602013-06-01 17:17:04 +02004095 fdi_dotclock /= pipe_config->pixel_multiplier;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004096
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004097 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004098 pipe_config->pipe_bpp);
4099
4100 pipe_config->fdi_lanes = lane;
4101
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004102 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004103 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004104
Daniel Vettere29c22c2013-02-21 00:00:16 +01004105 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4106 intel_crtc->pipe, pipe_config);
4107 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4108 pipe_config->pipe_bpp -= 2*3;
4109 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4110 pipe_config->pipe_bpp);
4111 needs_recompute = true;
4112 pipe_config->bw_constrained = true;
4113
4114 goto retry;
4115 }
4116
4117 if (needs_recompute)
4118 return RETRY;
4119
4120 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004121}
4122
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004123static void hsw_compute_ips_config(struct intel_crtc *crtc,
4124 struct intel_crtc_config *pipe_config)
4125{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004126 pipe_config->ips_enabled = i915_enable_ips &&
4127 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004128 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004129}
4130
Daniel Vettera43f6e02013-06-07 23:10:32 +02004131static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004132 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004133{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004134 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004135 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004136
Eric Anholtbad720f2009-10-22 16:11:14 -07004137 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004138 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004139 if (pipe_config->requested_mode.clock * 3
4140 > IRONLAKE_FDI_FREQ * 4)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004141 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004142 }
Chris Wilson89749352010-09-12 18:25:19 +01004143
Damien Lespiau8693a822013-05-03 18:48:11 +01004144 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4145 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004146 */
4147 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4148 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004149 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004150
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004151 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004152 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004153 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004154 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4155 * for lvds. */
4156 pipe_config->pipe_bpp = 8*3;
4157 }
4158
Damien Lespiauf5adf942013-06-24 18:29:34 +01004159 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004160 hsw_compute_ips_config(crtc, pipe_config);
4161
4162 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4163 * clock survives for now. */
4164 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4165 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004166
Daniel Vetter877d48d2013-04-19 11:24:43 +02004167 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004168 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004169
Daniel Vettere29c22c2013-02-21 00:00:16 +01004170 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004171}
4172
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004173static int valleyview_get_display_clock_speed(struct drm_device *dev)
4174{
4175 return 400000; /* FIXME */
4176}
4177
Jesse Barnese70236a2009-09-21 10:42:27 -07004178static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004179{
Jesse Barnese70236a2009-09-21 10:42:27 -07004180 return 400000;
4181}
Jesse Barnes79e53942008-11-07 14:24:08 -08004182
Jesse Barnese70236a2009-09-21 10:42:27 -07004183static int i915_get_display_clock_speed(struct drm_device *dev)
4184{
4185 return 333000;
4186}
Jesse Barnes79e53942008-11-07 14:24:08 -08004187
Jesse Barnese70236a2009-09-21 10:42:27 -07004188static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4189{
4190 return 200000;
4191}
Jesse Barnes79e53942008-11-07 14:24:08 -08004192
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004193static int pnv_get_display_clock_speed(struct drm_device *dev)
4194{
4195 u16 gcfgc = 0;
4196
4197 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4198
4199 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4200 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4201 return 267000;
4202 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4203 return 333000;
4204 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4205 return 444000;
4206 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4207 return 200000;
4208 default:
4209 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4210 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4211 return 133000;
4212 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4213 return 167000;
4214 }
4215}
4216
Jesse Barnese70236a2009-09-21 10:42:27 -07004217static int i915gm_get_display_clock_speed(struct drm_device *dev)
4218{
4219 u16 gcfgc = 0;
4220
4221 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4222
4223 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004224 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004225 else {
4226 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4227 case GC_DISPLAY_CLOCK_333_MHZ:
4228 return 333000;
4229 default:
4230 case GC_DISPLAY_CLOCK_190_200_MHZ:
4231 return 190000;
4232 }
4233 }
4234}
Jesse Barnes79e53942008-11-07 14:24:08 -08004235
Jesse Barnese70236a2009-09-21 10:42:27 -07004236static int i865_get_display_clock_speed(struct drm_device *dev)
4237{
4238 return 266000;
4239}
4240
4241static int i855_get_display_clock_speed(struct drm_device *dev)
4242{
4243 u16 hpllcc = 0;
4244 /* Assume that the hardware is in the high speed state. This
4245 * should be the default.
4246 */
4247 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4248 case GC_CLOCK_133_200:
4249 case GC_CLOCK_100_200:
4250 return 200000;
4251 case GC_CLOCK_166_250:
4252 return 250000;
4253 case GC_CLOCK_100_133:
4254 return 133000;
4255 }
4256
4257 /* Shouldn't happen */
4258 return 0;
4259}
4260
4261static int i830_get_display_clock_speed(struct drm_device *dev)
4262{
4263 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004264}
4265
Zhenyu Wang2c072452009-06-05 15:38:42 +08004266static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004267intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004268{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004269 while (*num > DATA_LINK_M_N_MASK ||
4270 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004271 *num >>= 1;
4272 *den >>= 1;
4273 }
4274}
4275
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004276static void compute_m_n(unsigned int m, unsigned int n,
4277 uint32_t *ret_m, uint32_t *ret_n)
4278{
4279 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4280 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4281 intel_reduce_m_n_ratio(ret_m, ret_n);
4282}
4283
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004284void
4285intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4286 int pixel_clock, int link_clock,
4287 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004288{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004289 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004290
4291 compute_m_n(bits_per_pixel * pixel_clock,
4292 link_clock * nlanes * 8,
4293 &m_n->gmch_m, &m_n->gmch_n);
4294
4295 compute_m_n(pixel_clock, link_clock,
4296 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004297}
4298
Chris Wilsona7615032011-01-12 17:04:08 +00004299static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4300{
Keith Packard72bbe582011-09-26 16:09:45 -07004301 if (i915_panel_use_ssc >= 0)
4302 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004303 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004304 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004305}
4306
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004307static int vlv_get_refclk(struct drm_crtc *crtc)
4308{
4309 struct drm_device *dev = crtc->dev;
4310 struct drm_i915_private *dev_priv = dev->dev_private;
4311 int refclk = 27000; /* for DP & HDMI */
4312
4313 return 100000; /* only one validated so far */
4314
4315 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4316 refclk = 96000;
4317 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4318 if (intel_panel_use_ssc(dev_priv))
4319 refclk = 100000;
4320 else
4321 refclk = 96000;
4322 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4323 refclk = 100000;
4324 }
4325
4326 return refclk;
4327}
4328
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004329static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4330{
4331 struct drm_device *dev = crtc->dev;
4332 struct drm_i915_private *dev_priv = dev->dev_private;
4333 int refclk;
4334
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004335 if (IS_VALLEYVIEW(dev)) {
4336 refclk = vlv_get_refclk(crtc);
4337 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004338 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004339 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004340 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4341 refclk / 1000);
4342 } else if (!IS_GEN2(dev)) {
4343 refclk = 96000;
4344 } else {
4345 refclk = 48000;
4346 }
4347
4348 return refclk;
4349}
4350
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004351static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004352{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004353 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004354}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004355
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004356static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4357{
4358 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004359}
4360
Daniel Vetterf47709a2013-03-28 10:42:02 +01004361static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004362 intel_clock_t *reduced_clock)
4363{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004364 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004365 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004366 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004367 u32 fp, fp2 = 0;
4368
4369 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004370 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004371 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004372 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004373 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004374 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004375 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004376 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004377 }
4378
4379 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004380 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004381
Daniel Vetterf47709a2013-03-28 10:42:02 +01004382 crtc->lowfreq_avail = false;
4383 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004384 reduced_clock && i915_powersave) {
4385 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004386 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004387 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004388 } else {
4389 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004390 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004391 }
4392}
4393
Jesse Barnes89b667f2013-04-18 14:51:36 -07004394static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4395{
4396 u32 reg_val;
4397
4398 /*
4399 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4400 * and set it to a reasonable value instead.
4401 */
Jani Nikulaae992582013-05-22 15:36:19 +03004402 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004403 reg_val &= 0xffffff00;
4404 reg_val |= 0x00000030;
Jani Nikulaae992582013-05-22 15:36:19 +03004405 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004406
Jani Nikulaae992582013-05-22 15:36:19 +03004407 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004408 reg_val &= 0x8cffffff;
4409 reg_val = 0x8c000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004410 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004411
Jani Nikulaae992582013-05-22 15:36:19 +03004412 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004413 reg_val &= 0xffffff00;
Jani Nikulaae992582013-05-22 15:36:19 +03004414 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004415
Jani Nikulaae992582013-05-22 15:36:19 +03004416 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004417 reg_val &= 0x00ffffff;
4418 reg_val |= 0xb0000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004419 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004420}
4421
Daniel Vetterb5518422013-05-03 11:49:48 +02004422static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4423 struct intel_link_m_n *m_n)
4424{
4425 struct drm_device *dev = crtc->base.dev;
4426 struct drm_i915_private *dev_priv = dev->dev_private;
4427 int pipe = crtc->pipe;
4428
Daniel Vettere3b95f12013-05-03 11:49:49 +02004429 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4430 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4431 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4432 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004433}
4434
4435static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4436 struct intel_link_m_n *m_n)
4437{
4438 struct drm_device *dev = crtc->base.dev;
4439 struct drm_i915_private *dev_priv = dev->dev_private;
4440 int pipe = crtc->pipe;
4441 enum transcoder transcoder = crtc->config.cpu_transcoder;
4442
4443 if (INTEL_INFO(dev)->gen >= 5) {
4444 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4445 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4446 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4447 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4448 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004449 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4450 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4451 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4452 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004453 }
4454}
4455
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004456static void intel_dp_set_m_n(struct intel_crtc *crtc)
4457{
4458 if (crtc->config.has_pch_encoder)
4459 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4460 else
4461 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4462}
4463
Daniel Vetterf47709a2013-03-28 10:42:02 +01004464static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004465{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004466 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004467 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004468 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004469 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004470 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004471 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004472
Daniel Vetter09153002012-12-12 14:06:44 +01004473 mutex_lock(&dev_priv->dpio_lock);
4474
Daniel Vetterf47709a2013-03-28 10:42:02 +01004475 bestn = crtc->config.dpll.n;
4476 bestm1 = crtc->config.dpll.m1;
4477 bestm2 = crtc->config.dpll.m2;
4478 bestp1 = crtc->config.dpll.p1;
4479 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004480
Jesse Barnes89b667f2013-04-18 14:51:36 -07004481 /* See eDP HDMI DPIO driver vbios notes doc */
4482
4483 /* PLL B needs special handling */
4484 if (pipe)
4485 vlv_pllb_recal_opamp(dev_priv);
4486
4487 /* Set up Tx target for periodic Rcomp update */
Jani Nikulaae992582013-05-22 15:36:19 +03004488 vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004489
4490 /* Disable target IRef on PLL */
Jani Nikulaae992582013-05-22 15:36:19 +03004491 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004492 reg_val &= 0x00ffffff;
Jani Nikulaae992582013-05-22 15:36:19 +03004493 vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004494
4495 /* Disable fast lock */
Jani Nikulaae992582013-05-22 15:36:19 +03004496 vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004497
4498 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004499 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4500 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4501 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004502 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004503
4504 /*
4505 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4506 * but we don't support that).
4507 * Note: don't use the DAC post divider as it seems unstable.
4508 */
4509 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Jani Nikulaae992582013-05-22 15:36:19 +03004510 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004511
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004512 mdiv |= DPIO_ENABLE_CALIBRATION;
Jani Nikulaae992582013-05-22 15:36:19 +03004513 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004514
Jesse Barnes89b667f2013-04-18 14:51:36 -07004515 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004516 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004517 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004518 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03004519 vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03004520 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004521 else
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03004522 vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004523 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004524
Jesse Barnes89b667f2013-04-18 14:51:36 -07004525 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4526 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4527 /* Use SSC source */
4528 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004529 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004530 0x0df40000);
4531 else
Jani Nikulaae992582013-05-22 15:36:19 +03004532 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004533 0x0df70000);
4534 } else { /* HDMI or VGA */
4535 /* Use bend source */
4536 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004537 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004538 0x0df70000);
4539 else
Jani Nikulaae992582013-05-22 15:36:19 +03004540 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004541 0x0df40000);
4542 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004543
Jani Nikulaae992582013-05-22 15:36:19 +03004544 coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004545 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4546 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4547 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4548 coreclk |= 0x01000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004549 vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004550
Jani Nikulaae992582013-05-22 15:36:19 +03004551 vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004552
Jesse Barnes89b667f2013-04-18 14:51:36 -07004553 /* Enable DPIO clock input */
4554 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4555 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4556 if (pipe)
4557 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004558
4559 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004560 crtc->config.dpll_hw_state.dpll = dpll;
4561
Daniel Vetteref1b4602013-06-01 17:17:04 +02004562 dpll_md = (crtc->config.pixel_multiplier - 1)
4563 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004564 crtc->config.dpll_hw_state.dpll_md = dpll_md;
4565
Daniel Vetterf47709a2013-03-28 10:42:02 +01004566 if (crtc->config.has_dp_encoder)
4567 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304568
Daniel Vetter09153002012-12-12 14:06:44 +01004569 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004570}
4571
Daniel Vetterf47709a2013-03-28 10:42:02 +01004572static void i9xx_update_pll(struct intel_crtc *crtc,
4573 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004574 int num_connectors)
4575{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004576 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004577 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004578 u32 dpll;
4579 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004580 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004581
Daniel Vetterf47709a2013-03-28 10:42:02 +01004582 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304583
Daniel Vetterf47709a2013-03-28 10:42:02 +01004584 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4585 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004586
4587 dpll = DPLL_VGA_MODE_DIS;
4588
Daniel Vetterf47709a2013-03-28 10:42:02 +01004589 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004590 dpll |= DPLLB_MODE_LVDS;
4591 else
4592 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004593
Daniel Vetteref1b4602013-06-01 17:17:04 +02004594 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004595 dpll |= (crtc->config.pixel_multiplier - 1)
4596 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004597 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004598
4599 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02004600 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004601
Daniel Vetterf47709a2013-03-28 10:42:02 +01004602 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02004603 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004604
4605 /* compute bitmask from p1 value */
4606 if (IS_PINEVIEW(dev))
4607 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4608 else {
4609 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4610 if (IS_G4X(dev) && reduced_clock)
4611 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4612 }
4613 switch (clock->p2) {
4614 case 5:
4615 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4616 break;
4617 case 7:
4618 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4619 break;
4620 case 10:
4621 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4622 break;
4623 case 14:
4624 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4625 break;
4626 }
4627 if (INTEL_INFO(dev)->gen >= 4)
4628 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4629
Daniel Vetter09ede542013-04-30 14:01:45 +02004630 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004631 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004632 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004633 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4634 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4635 else
4636 dpll |= PLL_REF_INPUT_DREFCLK;
4637
4638 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004639 crtc->config.dpll_hw_state.dpll = dpll;
4640
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004641 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004642 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4643 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004644 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004645 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004646
4647 if (crtc->config.has_dp_encoder)
4648 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004649}
4650
Daniel Vetterf47709a2013-03-28 10:42:02 +01004651static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004652 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004653 int num_connectors)
4654{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004655 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004656 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004657 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004658 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004659
Daniel Vetterf47709a2013-03-28 10:42:02 +01004660 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304661
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004662 dpll = DPLL_VGA_MODE_DIS;
4663
Daniel Vetterf47709a2013-03-28 10:42:02 +01004664 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004665 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4666 } else {
4667 if (clock->p1 == 2)
4668 dpll |= PLL_P1_DIVIDE_BY_TWO;
4669 else
4670 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4671 if (clock->p2 == 4)
4672 dpll |= PLL_P2_DIVIDE_BY_4;
4673 }
4674
Daniel Vetter4a33e482013-07-06 12:52:05 +02004675 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
4676 dpll |= DPLL_DVO_2X_MODE;
4677
Daniel Vetterf47709a2013-03-28 10:42:02 +01004678 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004679 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4680 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4681 else
4682 dpll |= PLL_REF_INPUT_DREFCLK;
4683
4684 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004685 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004686}
4687
Daniel Vetter8a654f32013-06-01 17:16:22 +02004688static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004689{
4690 struct drm_device *dev = intel_crtc->base.dev;
4691 struct drm_i915_private *dev_priv = dev->dev_private;
4692 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004693 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004694 struct drm_display_mode *adjusted_mode =
4695 &intel_crtc->config.adjusted_mode;
4696 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004697 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4698
4699 /* We need to be careful not to changed the adjusted mode, for otherwise
4700 * the hw state checker will get angry at the mismatch. */
4701 crtc_vtotal = adjusted_mode->crtc_vtotal;
4702 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004703
4704 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4705 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004706 crtc_vtotal -= 1;
4707 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004708 vsyncshift = adjusted_mode->crtc_hsync_start
4709 - adjusted_mode->crtc_htotal / 2;
4710 } else {
4711 vsyncshift = 0;
4712 }
4713
4714 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004715 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004716
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004717 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004718 (adjusted_mode->crtc_hdisplay - 1) |
4719 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004720 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004721 (adjusted_mode->crtc_hblank_start - 1) |
4722 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004723 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004724 (adjusted_mode->crtc_hsync_start - 1) |
4725 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4726
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004727 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004728 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004729 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004730 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004731 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004732 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004733 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004734 (adjusted_mode->crtc_vsync_start - 1) |
4735 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4736
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004737 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4738 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4739 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4740 * bits. */
4741 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4742 (pipe == PIPE_B || pipe == PIPE_C))
4743 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4744
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004745 /* pipesrc controls the size that is scaled from, which should
4746 * always be the user's requested size.
4747 */
4748 I915_WRITE(PIPESRC(pipe),
4749 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4750}
4751
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004752static void intel_get_pipe_timings(struct intel_crtc *crtc,
4753 struct intel_crtc_config *pipe_config)
4754{
4755 struct drm_device *dev = crtc->base.dev;
4756 struct drm_i915_private *dev_priv = dev->dev_private;
4757 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4758 uint32_t tmp;
4759
4760 tmp = I915_READ(HTOTAL(cpu_transcoder));
4761 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4762 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4763 tmp = I915_READ(HBLANK(cpu_transcoder));
4764 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4765 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4766 tmp = I915_READ(HSYNC(cpu_transcoder));
4767 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4768 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4769
4770 tmp = I915_READ(VTOTAL(cpu_transcoder));
4771 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4772 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4773 tmp = I915_READ(VBLANK(cpu_transcoder));
4774 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4775 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4776 tmp = I915_READ(VSYNC(cpu_transcoder));
4777 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4778 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4779
4780 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4781 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4782 pipe_config->adjusted_mode.crtc_vtotal += 1;
4783 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4784 }
4785
4786 tmp = I915_READ(PIPESRC(crtc->pipe));
4787 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4788 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4789}
4790
Jesse Barnesbabea612013-06-26 18:57:38 +03004791static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
4792 struct intel_crtc_config *pipe_config)
4793{
4794 struct drm_crtc *crtc = &intel_crtc->base;
4795
4796 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
4797 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
4798 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
4799 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
4800
4801 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
4802 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
4803 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
4804 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
4805
4806 crtc->mode.flags = pipe_config->adjusted_mode.flags;
4807
4808 crtc->mode.clock = pipe_config->adjusted_mode.clock;
4809 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
4810}
4811
Daniel Vetter84b046f2013-02-19 18:48:54 +01004812static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4813{
4814 struct drm_device *dev = intel_crtc->base.dev;
4815 struct drm_i915_private *dev_priv = dev->dev_private;
4816 uint32_t pipeconf;
4817
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004818 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004819
Daniel Vetter67c72a12013-09-24 11:46:14 +02004820 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
4821 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
4822 pipeconf |= PIPECONF_ENABLE;
4823
Daniel Vetter84b046f2013-02-19 18:48:54 +01004824 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4825 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4826 * core speed.
4827 *
4828 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4829 * pipe == 0 check?
4830 */
4831 if (intel_crtc->config.requested_mode.clock >
4832 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4833 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004834 }
4835
Daniel Vetterff9ce462013-04-24 14:57:17 +02004836 /* only g4x and later have fancy bpc/dither controls */
4837 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02004838 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4839 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4840 pipeconf |= PIPECONF_DITHER_EN |
4841 PIPECONF_DITHER_TYPE_SP;
4842
4843 switch (intel_crtc->config.pipe_bpp) {
4844 case 18:
4845 pipeconf |= PIPECONF_6BPC;
4846 break;
4847 case 24:
4848 pipeconf |= PIPECONF_8BPC;
4849 break;
4850 case 30:
4851 pipeconf |= PIPECONF_10BPC;
4852 break;
4853 default:
4854 /* Case prevented by intel_choose_pipe_bpp_dither. */
4855 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004856 }
4857 }
4858
4859 if (HAS_PIPE_CXSR(dev)) {
4860 if (intel_crtc->lowfreq_avail) {
4861 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4862 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4863 } else {
4864 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01004865 }
4866 }
4867
Daniel Vetter84b046f2013-02-19 18:48:54 +01004868 if (!IS_GEN2(dev) &&
4869 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4870 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4871 else
4872 pipeconf |= PIPECONF_PROGRESSIVE;
4873
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004874 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
4875 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004876
Daniel Vetter84b046f2013-02-19 18:48:54 +01004877 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4878 POSTING_READ(PIPECONF(intel_crtc->pipe));
4879}
4880
Eric Anholtf564048e2011-03-30 13:01:02 -07004881static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004882 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004883 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004884{
4885 struct drm_device *dev = crtc->dev;
4886 struct drm_i915_private *dev_priv = dev->dev_private;
4887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004888 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004889 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004890 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004891 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004892 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004893 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02004894 bool ok, has_reduced_clock = false;
4895 bool is_lvds = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004896 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004897 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004898 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004899
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004900 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004901 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004902 case INTEL_OUTPUT_LVDS:
4903 is_lvds = true;
4904 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004905 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004906
Eric Anholtc751ce42010-03-25 11:48:48 -07004907 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004908 }
4909
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004910 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004911
Ma Lingd4906092009-03-18 20:13:27 +08004912 /*
4913 * Returns a set of divisors for the desired target clock with the given
4914 * refclk, or FALSE. The returned values represent the clock equation:
4915 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4916 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004917 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02004918 ok = dev_priv->display.find_dpll(limit, crtc,
4919 intel_crtc->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004920 refclk, NULL, &clock);
4921 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004922 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004923 return -EINVAL;
4924 }
4925
Eric Anholtf564048e2011-03-30 13:01:02 -07004926 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004927 /*
4928 * Ensure we match the reduced clock's P to the target clock.
4929 * If the clocks don't match, we can't switch the display clock
4930 * by using the FP0/FP1. In such case we will disable the LVDS
4931 * downclock feature.
4932 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02004933 has_reduced_clock =
4934 dev_priv->display.find_dpll(limit, crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004935 dev_priv->lvds_downclock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004936 refclk, &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004937 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004938 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004939 /* Compat-code for transition, will disappear. */
4940 if (!intel_crtc->config.clock_set) {
4941 intel_crtc->config.dpll.n = clock.n;
4942 intel_crtc->config.dpll.m1 = clock.m1;
4943 intel_crtc->config.dpll.m2 = clock.m2;
4944 intel_crtc->config.dpll.p1 = clock.p1;
4945 intel_crtc->config.dpll.p2 = clock.p2;
4946 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004947
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004948 if (IS_GEN2(dev))
Daniel Vetter8a654f32013-06-01 17:16:22 +02004949 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304950 has_reduced_clock ? &reduced_clock : NULL,
4951 num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004952 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004953 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004954 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004955 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004956 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004957 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004958
Eric Anholtf564048e2011-03-30 13:01:02 -07004959 /* Set up the display plane register */
4960 dspcntr = DISPPLANE_GAMMA_ENABLE;
4961
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004962 if (!IS_VALLEYVIEW(dev)) {
4963 if (pipe == 0)
4964 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4965 else
4966 dspcntr |= DISPPLANE_SEL_PIPE_B;
4967 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004968
Daniel Vetter8a654f32013-06-01 17:16:22 +02004969 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004970
4971 /* pipesrc and dspsize control the size that is scaled from,
4972 * which should always be the user's requested size.
4973 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004974 I915_WRITE(DSPSIZE(plane),
4975 ((mode->vdisplay - 1) << 16) |
4976 (mode->hdisplay - 1));
4977 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004978
Daniel Vetter84b046f2013-02-19 18:48:54 +01004979 i9xx_set_pipeconf(intel_crtc);
4980
Eric Anholtf564048e2011-03-30 13:01:02 -07004981 I915_WRITE(DSPCNTR(plane), dspcntr);
4982 POSTING_READ(DSPCNTR(plane));
4983
Daniel Vetter94352cf2012-07-05 22:51:56 +02004984 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004985
4986 intel_update_watermarks(dev);
4987
Eric Anholtf564048e2011-03-30 13:01:02 -07004988 return ret;
4989}
4990
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004991static void i9xx_get_pfit_config(struct intel_crtc *crtc,
4992 struct intel_crtc_config *pipe_config)
4993{
4994 struct drm_device *dev = crtc->base.dev;
4995 struct drm_i915_private *dev_priv = dev->dev_private;
4996 uint32_t tmp;
4997
4998 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02004999 if (!(tmp & PFIT_ENABLE))
5000 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005001
Daniel Vetter06922822013-07-11 13:35:40 +02005002 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005003 if (INTEL_INFO(dev)->gen < 4) {
5004 if (crtc->pipe != PIPE_B)
5005 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005006 } else {
5007 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5008 return;
5009 }
5010
Daniel Vetter06922822013-07-11 13:35:40 +02005011 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005012 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5013 if (INTEL_INFO(dev)->gen < 5)
5014 pipe_config->gmch_pfit.lvds_border_bits =
5015 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5016}
5017
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005018static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5019 struct intel_crtc_config *pipe_config)
5020{
5021 struct drm_device *dev = crtc->base.dev;
5022 struct drm_i915_private *dev_priv = dev->dev_private;
5023 uint32_t tmp;
5024
Daniel Vettere143a212013-07-04 12:01:15 +02005025 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005026 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005027
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005028 tmp = I915_READ(PIPECONF(crtc->pipe));
5029 if (!(tmp & PIPECONF_ENABLE))
5030 return false;
5031
Ville Syrjälä4f56d122013-10-21 10:52:06 +03005032 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5033 switch (tmp & PIPECONF_BPC_MASK) {
5034 case PIPECONF_6BPC:
5035 pipe_config->pipe_bpp = 18;
5036 break;
5037 case PIPECONF_8BPC:
5038 pipe_config->pipe_bpp = 24;
5039 break;
5040 case PIPECONF_10BPC:
5041 pipe_config->pipe_bpp = 30;
5042 break;
5043 default:
5044 break;
5045 }
5046 }
5047
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005048 intel_get_pipe_timings(crtc, pipe_config);
5049
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005050 i9xx_get_pfit_config(crtc, pipe_config);
5051
Daniel Vetter6c49f242013-06-06 12:45:25 +02005052 if (INTEL_INFO(dev)->gen >= 4) {
5053 tmp = I915_READ(DPLL_MD(crtc->pipe));
5054 pipe_config->pixel_multiplier =
5055 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5056 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005057 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005058 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5059 tmp = I915_READ(DPLL(crtc->pipe));
5060 pipe_config->pixel_multiplier =
5061 ((tmp & SDVO_MULTIPLIER_MASK)
5062 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5063 } else {
5064 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5065 * port and will be fixed up in the encoder->get_config
5066 * function. */
5067 pipe_config->pixel_multiplier = 1;
5068 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005069 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5070 if (!IS_VALLEYVIEW(dev)) {
5071 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5072 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005073 } else {
5074 /* Mask out read-only status bits. */
5075 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5076 DPLL_PORTC_READY_MASK |
5077 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005078 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005079
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005080 return true;
5081}
5082
Paulo Zanonidde86e22012-12-01 12:04:25 -02005083static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005084{
5085 struct drm_i915_private *dev_priv = dev->dev_private;
5086 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005087 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005088 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005089 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005090 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005091 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005092 bool has_ck505 = false;
5093 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005094
5095 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005096 list_for_each_entry(encoder, &mode_config->encoder_list,
5097 base.head) {
5098 switch (encoder->type) {
5099 case INTEL_OUTPUT_LVDS:
5100 has_panel = true;
5101 has_lvds = true;
5102 break;
5103 case INTEL_OUTPUT_EDP:
5104 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005105 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005106 has_cpu_edp = true;
5107 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005108 }
5109 }
5110
Keith Packard99eb6a02011-09-26 14:29:12 -07005111 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005112 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005113 can_ssc = has_ck505;
5114 } else {
5115 has_ck505 = false;
5116 can_ssc = true;
5117 }
5118
Imre Deak2de69052013-05-08 13:14:04 +03005119 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5120 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005121
5122 /* Ironlake: try to setup display ref clock before DPLL
5123 * enabling. This is only under driver's control after
5124 * PCH B stepping, previous chipset stepping should be
5125 * ignoring this setting.
5126 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005127 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005128
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005129 /* As we must carefully and slowly disable/enable each source in turn,
5130 * compute the final state we want first and check if we need to
5131 * make any changes at all.
5132 */
5133 final = val;
5134 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005135 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005136 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005137 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005138 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5139
5140 final &= ~DREF_SSC_SOURCE_MASK;
5141 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5142 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005143
Keith Packard199e5d72011-09-22 12:01:57 -07005144 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005145 final |= DREF_SSC_SOURCE_ENABLE;
5146
5147 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5148 final |= DREF_SSC1_ENABLE;
5149
5150 if (has_cpu_edp) {
5151 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5152 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5153 else
5154 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5155 } else
5156 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5157 } else {
5158 final |= DREF_SSC_SOURCE_DISABLE;
5159 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5160 }
5161
5162 if (final == val)
5163 return;
5164
5165 /* Always enable nonspread source */
5166 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5167
5168 if (has_ck505)
5169 val |= DREF_NONSPREAD_CK505_ENABLE;
5170 else
5171 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5172
5173 if (has_panel) {
5174 val &= ~DREF_SSC_SOURCE_MASK;
5175 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005176
Keith Packard199e5d72011-09-22 12:01:57 -07005177 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005178 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005179 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005180 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005181 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005182 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005183
5184 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005185 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005186 POSTING_READ(PCH_DREF_CONTROL);
5187 udelay(200);
5188
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005189 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005190
5191 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005192 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005193 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005194 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005195 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005196 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005197 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005198 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005199 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005200 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005201
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005202 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005203 POSTING_READ(PCH_DREF_CONTROL);
5204 udelay(200);
5205 } else {
5206 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5207
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005208 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005209
5210 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005211 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005212
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005213 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005214 POSTING_READ(PCH_DREF_CONTROL);
5215 udelay(200);
5216
5217 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005218 val &= ~DREF_SSC_SOURCE_MASK;
5219 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005220
5221 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005222 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005223
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005224 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005225 POSTING_READ(PCH_DREF_CONTROL);
5226 udelay(200);
5227 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005228
5229 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005230}
5231
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005232static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005233{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005234 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005235
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005236 tmp = I915_READ(SOUTH_CHICKEN2);
5237 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5238 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005239
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005240 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5241 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5242 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005243
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005244 tmp = I915_READ(SOUTH_CHICKEN2);
5245 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5246 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005247
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005248 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5249 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5250 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005251}
5252
5253/* WaMPhyProgramming:hsw */
5254static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5255{
5256 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005257
5258 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5259 tmp &= ~(0xFF << 24);
5260 tmp |= (0x12 << 24);
5261 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5262
Paulo Zanonidde86e22012-12-01 12:04:25 -02005263 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5264 tmp |= (1 << 11);
5265 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5266
5267 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5268 tmp |= (1 << 11);
5269 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5270
Paulo Zanonidde86e22012-12-01 12:04:25 -02005271 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5272 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5273 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5274
5275 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5276 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5277 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5278
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005279 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5280 tmp &= ~(7 << 13);
5281 tmp |= (5 << 13);
5282 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005283
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005284 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5285 tmp &= ~(7 << 13);
5286 tmp |= (5 << 13);
5287 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005288
5289 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5290 tmp &= ~0xFF;
5291 tmp |= 0x1C;
5292 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5293
5294 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5295 tmp &= ~0xFF;
5296 tmp |= 0x1C;
5297 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5298
5299 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5300 tmp &= ~(0xFF << 16);
5301 tmp |= (0x1C << 16);
5302 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5303
5304 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5305 tmp &= ~(0xFF << 16);
5306 tmp |= (0x1C << 16);
5307 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5308
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005309 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5310 tmp |= (1 << 27);
5311 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005312
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005313 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5314 tmp |= (1 << 27);
5315 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005316
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005317 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5318 tmp &= ~(0xF << 28);
5319 tmp |= (4 << 28);
5320 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005321
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005322 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5323 tmp &= ~(0xF << 28);
5324 tmp |= (4 << 28);
5325 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005326}
5327
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005328/* Implements 3 different sequences from BSpec chapter "Display iCLK
5329 * Programming" based on the parameters passed:
5330 * - Sequence to enable CLKOUT_DP
5331 * - Sequence to enable CLKOUT_DP without spread
5332 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5333 */
5334static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5335 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005336{
5337 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005338 uint32_t reg, tmp;
5339
5340 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5341 with_spread = true;
5342 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5343 with_fdi, "LP PCH doesn't have FDI\n"))
5344 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005345
5346 mutex_lock(&dev_priv->dpio_lock);
5347
5348 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5349 tmp &= ~SBI_SSCCTL_DISABLE;
5350 tmp |= SBI_SSCCTL_PATHALT;
5351 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5352
5353 udelay(24);
5354
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005355 if (with_spread) {
5356 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5357 tmp &= ~SBI_SSCCTL_PATHALT;
5358 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005359
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005360 if (with_fdi) {
5361 lpt_reset_fdi_mphy(dev_priv);
5362 lpt_program_fdi_mphy(dev_priv);
5363 }
5364 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005365
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005366 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5367 SBI_GEN0 : SBI_DBUFF0;
5368 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5369 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5370 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005371
5372 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005373}
5374
Paulo Zanoni47701c32013-07-23 11:19:25 -03005375/* Sequence to disable CLKOUT_DP */
5376static void lpt_disable_clkout_dp(struct drm_device *dev)
5377{
5378 struct drm_i915_private *dev_priv = dev->dev_private;
5379 uint32_t reg, tmp;
5380
5381 mutex_lock(&dev_priv->dpio_lock);
5382
5383 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5384 SBI_GEN0 : SBI_DBUFF0;
5385 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5386 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5387 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5388
5389 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5390 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5391 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5392 tmp |= SBI_SSCCTL_PATHALT;
5393 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5394 udelay(32);
5395 }
5396 tmp |= SBI_SSCCTL_DISABLE;
5397 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5398 }
5399
5400 mutex_unlock(&dev_priv->dpio_lock);
5401}
5402
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005403static void lpt_init_pch_refclk(struct drm_device *dev)
5404{
5405 struct drm_mode_config *mode_config = &dev->mode_config;
5406 struct intel_encoder *encoder;
5407 bool has_vga = false;
5408
5409 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5410 switch (encoder->type) {
5411 case INTEL_OUTPUT_ANALOG:
5412 has_vga = true;
5413 break;
5414 }
5415 }
5416
Paulo Zanoni47701c32013-07-23 11:19:25 -03005417 if (has_vga)
5418 lpt_enable_clkout_dp(dev, true, true);
5419 else
5420 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005421}
5422
Paulo Zanonidde86e22012-12-01 12:04:25 -02005423/*
5424 * Initialize reference clocks when the driver loads
5425 */
5426void intel_init_pch_refclk(struct drm_device *dev)
5427{
5428 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5429 ironlake_init_pch_refclk(dev);
5430 else if (HAS_PCH_LPT(dev))
5431 lpt_init_pch_refclk(dev);
5432}
5433
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005434static int ironlake_get_refclk(struct drm_crtc *crtc)
5435{
5436 struct drm_device *dev = crtc->dev;
5437 struct drm_i915_private *dev_priv = dev->dev_private;
5438 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005439 int num_connectors = 0;
5440 bool is_lvds = false;
5441
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005442 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005443 switch (encoder->type) {
5444 case INTEL_OUTPUT_LVDS:
5445 is_lvds = true;
5446 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005447 }
5448 num_connectors++;
5449 }
5450
5451 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5452 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005453 dev_priv->vbt.lvds_ssc_freq);
5454 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005455 }
5456
5457 return 120000;
5458}
5459
Daniel Vetter6ff93602013-04-19 11:24:36 +02005460static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005461{
5462 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5464 int pipe = intel_crtc->pipe;
5465 uint32_t val;
5466
Daniel Vetter78114072013-06-13 00:54:57 +02005467 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005468
Daniel Vetter965e0c42013-03-27 00:44:57 +01005469 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005470 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005471 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005472 break;
5473 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005474 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005475 break;
5476 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005477 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005478 break;
5479 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005480 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005481 break;
5482 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005483 /* Case prevented by intel_choose_pipe_bpp_dither. */
5484 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005485 }
5486
Daniel Vetterd8b32242013-04-25 17:54:44 +02005487 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005488 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5489
Daniel Vetter6ff93602013-04-19 11:24:36 +02005490 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005491 val |= PIPECONF_INTERLACED_ILK;
5492 else
5493 val |= PIPECONF_PROGRESSIVE;
5494
Daniel Vetter50f3b012013-03-27 00:44:56 +01005495 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005496 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005497
Paulo Zanonic8203562012-09-12 10:06:29 -03005498 I915_WRITE(PIPECONF(pipe), val);
5499 POSTING_READ(PIPECONF(pipe));
5500}
5501
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005502/*
5503 * Set up the pipe CSC unit.
5504 *
5505 * Currently only full range RGB to limited range RGB conversion
5506 * is supported, but eventually this should handle various
5507 * RGB<->YCbCr scenarios as well.
5508 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005509static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005510{
5511 struct drm_device *dev = crtc->dev;
5512 struct drm_i915_private *dev_priv = dev->dev_private;
5513 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5514 int pipe = intel_crtc->pipe;
5515 uint16_t coeff = 0x7800; /* 1.0 */
5516
5517 /*
5518 * TODO: Check what kind of values actually come out of the pipe
5519 * with these coeff/postoff values and adjust to get the best
5520 * accuracy. Perhaps we even need to take the bpc value into
5521 * consideration.
5522 */
5523
Daniel Vetter50f3b012013-03-27 00:44:56 +01005524 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005525 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5526
5527 /*
5528 * GY/GU and RY/RU should be the other way around according
5529 * to BSpec, but reality doesn't agree. Just set them up in
5530 * a way that results in the correct picture.
5531 */
5532 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5533 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5534
5535 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5536 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5537
5538 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5539 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5540
5541 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5542 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5543 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5544
5545 if (INTEL_INFO(dev)->gen > 6) {
5546 uint16_t postoff = 0;
5547
Daniel Vetter50f3b012013-03-27 00:44:56 +01005548 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005549 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5550
5551 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5552 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5553 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5554
5555 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5556 } else {
5557 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5558
Daniel Vetter50f3b012013-03-27 00:44:56 +01005559 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005560 mode |= CSC_BLACK_SCREEN_OFFSET;
5561
5562 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5563 }
5564}
5565
Daniel Vetter6ff93602013-04-19 11:24:36 +02005566static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005567{
5568 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5569 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005570 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005571 uint32_t val;
5572
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005573 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005574
Daniel Vetterd8b32242013-04-25 17:54:44 +02005575 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005576 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5577
Daniel Vetter6ff93602013-04-19 11:24:36 +02005578 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005579 val |= PIPECONF_INTERLACED_ILK;
5580 else
5581 val |= PIPECONF_PROGRESSIVE;
5582
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005583 I915_WRITE(PIPECONF(cpu_transcoder), val);
5584 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005585
5586 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
5587 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005588}
5589
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005590static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005591 intel_clock_t *clock,
5592 bool *has_reduced_clock,
5593 intel_clock_t *reduced_clock)
5594{
5595 struct drm_device *dev = crtc->dev;
5596 struct drm_i915_private *dev_priv = dev->dev_private;
5597 struct intel_encoder *intel_encoder;
5598 int refclk;
5599 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02005600 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005601
5602 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5603 switch (intel_encoder->type) {
5604 case INTEL_OUTPUT_LVDS:
5605 is_lvds = true;
5606 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005607 }
5608 }
5609
5610 refclk = ironlake_get_refclk(crtc);
5611
5612 /*
5613 * Returns a set of divisors for the desired target clock with the given
5614 * refclk, or FALSE. The returned values represent the clock equation:
5615 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5616 */
5617 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005618 ret = dev_priv->display.find_dpll(limit, crtc,
5619 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005620 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005621 if (!ret)
5622 return false;
5623
5624 if (is_lvds && dev_priv->lvds_downclock_avail) {
5625 /*
5626 * Ensure we match the reduced clock's P to the target clock.
5627 * If the clocks don't match, we can't switch the display clock
5628 * by using the FP0/FP1. In such case we will disable the LVDS
5629 * downclock feature.
5630 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005631 *has_reduced_clock =
5632 dev_priv->display.find_dpll(limit, crtc,
5633 dev_priv->lvds_downclock,
5634 refclk, clock,
5635 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005636 }
5637
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005638 return true;
5639}
5640
Paulo Zanonid4b19312012-11-29 11:29:32 -02005641int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5642{
5643 /*
5644 * Account for spread spectrum to avoid
5645 * oversubscribing the link. Max center spread
5646 * is 2.5%; use 5% for safety's sake.
5647 */
5648 u32 bps = target_clock * bpp * 21 / 20;
5649 return bps / (link_bw * 8) + 1;
5650}
5651
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005652static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005653{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005654 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005655}
5656
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005657static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005658 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005659 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005660{
5661 struct drm_crtc *crtc = &intel_crtc->base;
5662 struct drm_device *dev = crtc->dev;
5663 struct drm_i915_private *dev_priv = dev->dev_private;
5664 struct intel_encoder *intel_encoder;
5665 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005666 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005667 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005668
5669 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5670 switch (intel_encoder->type) {
5671 case INTEL_OUTPUT_LVDS:
5672 is_lvds = true;
5673 break;
5674 case INTEL_OUTPUT_SDVO:
5675 case INTEL_OUTPUT_HDMI:
5676 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005677 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005678 }
5679
5680 num_connectors++;
5681 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005682
Chris Wilsonc1858122010-12-03 21:35:48 +00005683 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005684 factor = 21;
5685 if (is_lvds) {
5686 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005687 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005688 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005689 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005690 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005691 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005692
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005693 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005694 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005695
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005696 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5697 *fp2 |= FP_CB_TUNE;
5698
Chris Wilson5eddb702010-09-11 13:48:45 +01005699 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005700
Eric Anholta07d6782011-03-30 13:01:08 -07005701 if (is_lvds)
5702 dpll |= DPLLB_MODE_LVDS;
5703 else
5704 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005705
Daniel Vetteref1b4602013-06-01 17:17:04 +02005706 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5707 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005708
5709 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005710 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005711 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005712 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005713
Eric Anholta07d6782011-03-30 13:01:08 -07005714 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005715 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005716 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005717 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005718
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005719 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005720 case 5:
5721 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5722 break;
5723 case 7:
5724 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5725 break;
5726 case 10:
5727 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5728 break;
5729 case 14:
5730 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5731 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005732 }
5733
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005734 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005735 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005736 else
5737 dpll |= PLL_REF_INPUT_DREFCLK;
5738
Daniel Vetter959e16d2013-06-05 13:34:21 +02005739 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005740}
5741
Jesse Barnes79e53942008-11-07 14:24:08 -08005742static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005743 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005744 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005745{
5746 struct drm_device *dev = crtc->dev;
5747 struct drm_i915_private *dev_priv = dev->dev_private;
5748 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5749 int pipe = intel_crtc->pipe;
5750 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005751 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005752 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005753 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005754 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005755 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005756 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02005757 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005758 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005759
5760 for_each_encoder_on_crtc(dev, crtc, encoder) {
5761 switch (encoder->type) {
5762 case INTEL_OUTPUT_LVDS:
5763 is_lvds = true;
5764 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005765 }
5766
5767 num_connectors++;
5768 }
5769
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005770 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5771 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5772
Daniel Vetterff9a6752013-06-01 17:16:21 +02005773 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005774 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02005775 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005776 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5777 return -EINVAL;
5778 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005779 /* Compat-code for transition, will disappear. */
5780 if (!intel_crtc->config.clock_set) {
5781 intel_crtc->config.dpll.n = clock.n;
5782 intel_crtc->config.dpll.m1 = clock.m1;
5783 intel_crtc->config.dpll.m2 = clock.m2;
5784 intel_crtc->config.dpll.p1 = clock.p1;
5785 intel_crtc->config.dpll.p2 = clock.p2;
5786 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005787
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005788 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005789 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005790 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005791 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005792 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005793
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005794 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005795 &fp, &reduced_clock,
5796 has_reduced_clock ? &fp2 : NULL);
5797
Daniel Vetter959e16d2013-06-05 13:34:21 +02005798 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02005799 intel_crtc->config.dpll_hw_state.fp0 = fp;
5800 if (has_reduced_clock)
5801 intel_crtc->config.dpll_hw_state.fp1 = fp2;
5802 else
5803 intel_crtc->config.dpll_hw_state.fp1 = fp;
5804
Daniel Vetterb89a1d32013-06-05 13:34:24 +02005805 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005806 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005807 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5808 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005809 return -EINVAL;
5810 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005811 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005812 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005813
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005814 if (intel_crtc->config.has_dp_encoder)
5815 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005816
Daniel Vetterbcd644e2013-06-05 13:34:22 +02005817 if (is_lvds && has_reduced_clock && i915_powersave)
5818 intel_crtc->lowfreq_avail = true;
5819 else
5820 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02005821
5822 if (intel_crtc->config.has_pch_encoder) {
5823 pll = intel_crtc_to_shared_dpll(intel_crtc);
5824
Jesse Barnes79e53942008-11-07 14:24:08 -08005825 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005826
Daniel Vetter8a654f32013-06-01 17:16:22 +02005827 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005828
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005829 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005830 intel_cpu_transcoder_set_m_n(intel_crtc,
5831 &intel_crtc->config.fdi_m_n);
5832 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005833
Daniel Vetter6ff93602013-04-19 11:24:36 +02005834 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005835
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005836 /* Set up the display plane register */
5837 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005838 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005839
Daniel Vetter94352cf2012-07-05 22:51:56 +02005840 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005841
5842 intel_update_watermarks(dev);
5843
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005844 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005845}
5846
Daniel Vetter72419202013-04-04 13:28:53 +02005847static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5848 struct intel_crtc_config *pipe_config)
5849{
5850 struct drm_device *dev = crtc->base.dev;
5851 struct drm_i915_private *dev_priv = dev->dev_private;
5852 enum transcoder transcoder = pipe_config->cpu_transcoder;
5853
5854 pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
5855 pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
5856 pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5857 & ~TU_SIZE_MASK;
5858 pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5859 pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5860 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5861}
5862
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005863static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5864 struct intel_crtc_config *pipe_config)
5865{
5866 struct drm_device *dev = crtc->base.dev;
5867 struct drm_i915_private *dev_priv = dev->dev_private;
5868 uint32_t tmp;
5869
5870 tmp = I915_READ(PF_CTL(crtc->pipe));
5871
5872 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01005873 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005874 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
5875 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02005876
5877 /* We currently do not free assignements of panel fitters on
5878 * ivb/hsw (since we don't use the higher upscaling modes which
5879 * differentiates them) so just WARN about this case for now. */
5880 if (IS_GEN7(dev)) {
5881 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
5882 PF_PIPE_SEL_IVB(crtc->pipe));
5883 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005884 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005885}
5886
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005887static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5888 struct intel_crtc_config *pipe_config)
5889{
5890 struct drm_device *dev = crtc->base.dev;
5891 struct drm_i915_private *dev_priv = dev->dev_private;
5892 uint32_t tmp;
5893
Daniel Vettere143a212013-07-04 12:01:15 +02005894 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005895 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005896
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005897 tmp = I915_READ(PIPECONF(crtc->pipe));
5898 if (!(tmp & PIPECONF_ENABLE))
5899 return false;
5900
Ville Syrjälä4f56d122013-10-21 10:52:06 +03005901 switch (tmp & PIPECONF_BPC_MASK) {
5902 case PIPECONF_6BPC:
5903 pipe_config->pipe_bpp = 18;
5904 break;
5905 case PIPECONF_8BPC:
5906 pipe_config->pipe_bpp = 24;
5907 break;
5908 case PIPECONF_10BPC:
5909 pipe_config->pipe_bpp = 30;
5910 break;
5911 case PIPECONF_12BPC:
5912 pipe_config->pipe_bpp = 36;
5913 break;
5914 default:
5915 break;
5916 }
5917
Daniel Vetterab9412b2013-05-03 11:49:46 +02005918 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02005919 struct intel_shared_dpll *pll;
5920
Daniel Vetter88adfff2013-03-28 10:42:01 +01005921 pipe_config->has_pch_encoder = true;
5922
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005923 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5924 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5925 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005926
5927 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02005928
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005929 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02005930 pipe_config->shared_dpll =
5931 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005932 } else {
5933 tmp = I915_READ(PCH_DPLL_SEL);
5934 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
5935 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
5936 else
5937 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
5938 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02005939
5940 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
5941
5942 WARN_ON(!pll->get_hw_state(dev_priv, pll,
5943 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02005944
5945 tmp = pipe_config->dpll_hw_state.dpll;
5946 pipe_config->pixel_multiplier =
5947 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
5948 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005949 } else {
5950 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005951 }
5952
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005953 intel_get_pipe_timings(crtc, pipe_config);
5954
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005955 ironlake_get_pfit_config(crtc, pipe_config);
5956
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005957 return true;
5958}
5959
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005960static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
5961{
5962 struct drm_device *dev = dev_priv->dev;
5963 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
5964 struct intel_crtc *crtc;
5965 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03005966 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005967
5968 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
5969 WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
5970 pipe_name(crtc->pipe));
5971
5972 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
5973 WARN(plls->spll_refcount, "SPLL enabled\n");
5974 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
5975 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
5976 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
5977 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
5978 "CPU PWM1 enabled\n");
5979 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
5980 "CPU PWM2 enabled\n");
5981 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
5982 "PCH PWM1 enabled\n");
5983 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
5984 "Utility pin enabled\n");
5985 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
5986
5987 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
5988 val = I915_READ(DEIMR);
5989 WARN((val & ~DE_PCH_EVENT_IVB) != val,
5990 "Unexpected DEIMR bits enabled: 0x%x\n", val);
5991 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03005992 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005993 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
5994 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
5995}
5996
5997/*
5998 * This function implements pieces of two sequences from BSpec:
5999 * - Sequence for display software to disable LCPLL
6000 * - Sequence for display software to allow package C8+
6001 * The steps implemented here are just the steps that actually touch the LCPLL
6002 * register. Callers should take care of disabling all the display engine
6003 * functions, doing the mode unset, fixing interrupts, etc.
6004 */
6005void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6006 bool switch_to_fclk, bool allow_power_down)
6007{
6008 uint32_t val;
6009
6010 assert_can_disable_lcpll(dev_priv);
6011
6012 val = I915_READ(LCPLL_CTL);
6013
6014 if (switch_to_fclk) {
6015 val |= LCPLL_CD_SOURCE_FCLK;
6016 I915_WRITE(LCPLL_CTL, val);
6017
6018 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6019 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6020 DRM_ERROR("Switching to FCLK failed\n");
6021
6022 val = I915_READ(LCPLL_CTL);
6023 }
6024
6025 val |= LCPLL_PLL_DISABLE;
6026 I915_WRITE(LCPLL_CTL, val);
6027 POSTING_READ(LCPLL_CTL);
6028
6029 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6030 DRM_ERROR("LCPLL still locked\n");
6031
6032 val = I915_READ(D_COMP);
6033 val |= D_COMP_COMP_DISABLE;
6034 I915_WRITE(D_COMP, val);
6035 POSTING_READ(D_COMP);
6036 ndelay(100);
6037
6038 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6039 DRM_ERROR("D_COMP RCOMP still in progress\n");
6040
6041 if (allow_power_down) {
6042 val = I915_READ(LCPLL_CTL);
6043 val |= LCPLL_POWER_DOWN_ALLOW;
6044 I915_WRITE(LCPLL_CTL, val);
6045 POSTING_READ(LCPLL_CTL);
6046 }
6047}
6048
6049/*
6050 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6051 * source.
6052 */
6053void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
6054{
6055 uint32_t val;
6056
6057 val = I915_READ(LCPLL_CTL);
6058
6059 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6060 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6061 return;
6062
Paulo Zanoni215733f2013-08-19 13:18:07 -03006063 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6064 * we'll hang the machine! */
6065 dev_priv->uncore.funcs.force_wake_get(dev_priv);
6066
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006067 if (val & LCPLL_POWER_DOWN_ALLOW) {
6068 val &= ~LCPLL_POWER_DOWN_ALLOW;
6069 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006070 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006071 }
6072
6073 val = I915_READ(D_COMP);
6074 val |= D_COMP_COMP_FORCE;
6075 val &= ~D_COMP_COMP_DISABLE;
6076 I915_WRITE(D_COMP, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006077 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006078
6079 val = I915_READ(LCPLL_CTL);
6080 val &= ~LCPLL_PLL_DISABLE;
6081 I915_WRITE(LCPLL_CTL, val);
6082
6083 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6084 DRM_ERROR("LCPLL not locked yet\n");
6085
6086 if (val & LCPLL_CD_SOURCE_FCLK) {
6087 val = I915_READ(LCPLL_CTL);
6088 val &= ~LCPLL_CD_SOURCE_FCLK;
6089 I915_WRITE(LCPLL_CTL, val);
6090
6091 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6092 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6093 DRM_ERROR("Switching back to LCPLL failed\n");
6094 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006095
6096 dev_priv->uncore.funcs.force_wake_put(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006097}
6098
Paulo Zanonic67a4702013-08-19 13:18:09 -03006099void hsw_enable_pc8_work(struct work_struct *__work)
6100{
6101 struct drm_i915_private *dev_priv =
6102 container_of(to_delayed_work(__work), struct drm_i915_private,
6103 pc8.enable_work);
6104 struct drm_device *dev = dev_priv->dev;
6105 uint32_t val;
6106
6107 if (dev_priv->pc8.enabled)
6108 return;
6109
6110 DRM_DEBUG_KMS("Enabling package C8+\n");
6111
6112 dev_priv->pc8.enabled = true;
6113
6114 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6115 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6116 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6117 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6118 }
6119
6120 lpt_disable_clkout_dp(dev);
6121 hsw_pc8_disable_interrupts(dev);
6122 hsw_disable_lcpll(dev_priv, true, true);
6123}
6124
6125static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6126{
6127 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6128 WARN(dev_priv->pc8.disable_count < 1,
6129 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6130
6131 dev_priv->pc8.disable_count--;
6132 if (dev_priv->pc8.disable_count != 0)
6133 return;
6134
6135 schedule_delayed_work(&dev_priv->pc8.enable_work,
Paulo Zanoni90058742013-08-19 13:18:11 -03006136 msecs_to_jiffies(i915_pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006137}
6138
6139static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6140{
6141 struct drm_device *dev = dev_priv->dev;
6142 uint32_t val;
6143
6144 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6145 WARN(dev_priv->pc8.disable_count < 0,
6146 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6147
6148 dev_priv->pc8.disable_count++;
6149 if (dev_priv->pc8.disable_count != 1)
6150 return;
6151
6152 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6153 if (!dev_priv->pc8.enabled)
6154 return;
6155
6156 DRM_DEBUG_KMS("Disabling package C8+\n");
6157
6158 hsw_restore_lcpll(dev_priv);
6159 hsw_pc8_restore_interrupts(dev);
6160 lpt_init_pch_refclk(dev);
6161
6162 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6163 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6164 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6165 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6166 }
6167
6168 intel_prepare_ddi(dev);
6169 i915_gem_init_swizzling(dev);
6170 mutex_lock(&dev_priv->rps.hw_lock);
6171 gen6_update_ring_freq(dev);
6172 mutex_unlock(&dev_priv->rps.hw_lock);
6173 dev_priv->pc8.enabled = false;
6174}
6175
6176void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6177{
6178 mutex_lock(&dev_priv->pc8.lock);
6179 __hsw_enable_package_c8(dev_priv);
6180 mutex_unlock(&dev_priv->pc8.lock);
6181}
6182
6183void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6184{
6185 mutex_lock(&dev_priv->pc8.lock);
6186 __hsw_disable_package_c8(dev_priv);
6187 mutex_unlock(&dev_priv->pc8.lock);
6188}
6189
6190static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6191{
6192 struct drm_device *dev = dev_priv->dev;
6193 struct intel_crtc *crtc;
6194 uint32_t val;
6195
6196 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6197 if (crtc->base.enabled)
6198 return false;
6199
6200 /* This case is still possible since we have the i915.disable_power_well
6201 * parameter and also the KVMr or something else might be requesting the
6202 * power well. */
6203 val = I915_READ(HSW_PWR_WELL_DRIVER);
6204 if (val != 0) {
6205 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6206 return false;
6207 }
6208
6209 return true;
6210}
6211
6212/* Since we're called from modeset_global_resources there's no way to
6213 * symmetrically increase and decrease the refcount, so we use
6214 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6215 * or not.
6216 */
6217static void hsw_update_package_c8(struct drm_device *dev)
6218{
6219 struct drm_i915_private *dev_priv = dev->dev_private;
6220 bool allow;
6221
6222 if (!i915_enable_pc8)
6223 return;
6224
6225 mutex_lock(&dev_priv->pc8.lock);
6226
6227 allow = hsw_can_enable_package_c8(dev_priv);
6228
6229 if (allow == dev_priv->pc8.requirements_met)
6230 goto done;
6231
6232 dev_priv->pc8.requirements_met = allow;
6233
6234 if (allow)
6235 __hsw_enable_package_c8(dev_priv);
6236 else
6237 __hsw_disable_package_c8(dev_priv);
6238
6239done:
6240 mutex_unlock(&dev_priv->pc8.lock);
6241}
6242
6243static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6244{
6245 if (!dev_priv->pc8.gpu_idle) {
6246 dev_priv->pc8.gpu_idle = true;
6247 hsw_enable_package_c8(dev_priv);
6248 }
6249}
6250
6251static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6252{
6253 if (dev_priv->pc8.gpu_idle) {
6254 dev_priv->pc8.gpu_idle = false;
6255 hsw_disable_package_c8(dev_priv);
6256 }
Daniel Vetter94352cf2012-07-05 22:51:56 +02006257}
Eric Anholtf564048e2011-03-30 13:01:02 -07006258
6259static void haswell_modeset_global_resources(struct drm_device *dev)
6260{
Daniel Vetter9256aa12012-10-31 19:26:13 +01006261 bool enable = false;
6262 struct intel_crtc *crtc;
Eric Anholt0b701d22011-03-30 13:01:03 -07006263
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006264 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6265 if (!crtc->base.enabled)
6266 continue;
Eric Anholt0b701d22011-03-30 13:01:03 -07006267
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006268 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.enabled ||
Jesse Barnes79e53942008-11-07 14:24:08 -08006269 crtc->config.cpu_transcoder != TRANSCODER_EDP)
6270 enable = true;
6271 }
6272
6273 intel_set_power_well(dev, enable);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006274
6275 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006276}
6277
6278static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6279 int x, int y,
6280 struct drm_framebuffer *fb)
6281{
6282 struct drm_device *dev = crtc->dev;
6283 struct drm_i915_private *dev_priv = dev->dev_private;
6284 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6285 int plane = intel_crtc->plane;
6286 int ret;
6287
6288 if (!intel_ddi_pll_mode_set(crtc))
6289 return -EINVAL;
6290
Chris Wilson560b85b2010-08-07 11:01:38 +01006291 if (intel_crtc->config.has_dp_encoder)
6292 intel_dp_set_m_n(intel_crtc);
6293
6294 intel_crtc->lowfreq_avail = false;
6295
6296 intel_set_pipe_timings(intel_crtc);
6297
6298 if (intel_crtc->config.has_pch_encoder) {
6299 intel_cpu_transcoder_set_m_n(intel_crtc,
6300 &intel_crtc->config.fdi_m_n);
6301 }
6302
6303 haswell_set_pipeconf(crtc);
6304
6305 intel_set_pipe_csc(crtc);
6306
6307 /* Set up the display plane register */
6308 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6309 POSTING_READ(DSPCNTR(plane));
6310
6311 ret = intel_pipe_set_base(crtc, x, y, fb);
6312
6313 intel_update_watermarks(dev);
6314
6315 return ret;
6316}
6317
6318static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6319 struct intel_crtc_config *pipe_config)
6320{
6321 struct drm_device *dev = crtc->base.dev;
6322 struct drm_i915_private *dev_priv = dev->dev_private;
6323 enum intel_display_power_domain pfit_domain;
6324 uint32_t tmp;
6325
6326 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6327 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6328
6329 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6330 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6331 enum pipe trans_edp_pipe;
6332 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6333 default:
6334 WARN(1, "unknown pipe linked to edp transcoder\n");
6335 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6336 case TRANS_DDI_EDP_INPUT_A_ON:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006337 trans_edp_pipe = PIPE_A;
Chris Wilson6b383a72010-09-13 13:54:26 +01006338 break;
6339 case TRANS_DDI_EDP_INPUT_B_ONOFF:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006340 trans_edp_pipe = PIPE_B;
6341 break;
6342 case TRANS_DDI_EDP_INPUT_C_ONOFF:
6343 trans_edp_pipe = PIPE_C;
6344 break;
6345 }
6346
Chris Wilson560b85b2010-08-07 11:01:38 +01006347 if (trans_edp_pipe == crtc->pipe)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006348 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6349 }
6350
6351 if (!intel_display_power_enabled(dev,
Chris Wilson6b383a72010-09-13 13:54:26 +01006352 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006353 return false;
6354
6355 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
6356 if (!(tmp & PIPECONF_ENABLE))
6357 return false;
6358
6359 /*
6360 * Haswell has only FDI/PCH transcoder A. It is which is connected to
6361 * DDI E. So just check whether this pipe is wired to DDI E and whether
6362 * the PCH transcoder is on.
6363 */
6364 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
6365 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
6366 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
6367 pipe_config->has_pch_encoder = true;
6368
6369 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6370 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6371 FDI_DP_PORT_WIDTH_SHIFT) + 1;
6372
6373 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6374 }
6375
6376 intel_get_pipe_timings(crtc, pipe_config);
6377
6378 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
6379 if (intel_display_power_enabled(dev, pfit_domain))
6380 ironlake_get_pfit_config(crtc, pipe_config);
Chris Wilson560b85b2010-08-07 11:01:38 +01006381
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006382 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
6383 (I915_READ(IPS_CTL) & IPS_ENABLE);
6384
Chris Wilson560b85b2010-08-07 11:01:38 +01006385 pipe_config->pixel_multiplier = 1;
6386
6387 return true;
6388}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006389
6390static int intel_crtc_mode_set(struct drm_crtc *crtc,
6391 int x, int y,
6392 struct drm_framebuffer *fb)
6393{
Jesse Barnes79e53942008-11-07 14:24:08 -08006394 struct drm_device *dev = crtc->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00006395 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtf564048e2011-03-30 13:01:02 -07006396 struct intel_encoder *encoder;
6397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07006398 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
6399 int pipe = intel_crtc->pipe;
6400 int ret;
6401
Eric Anholt0b701d22011-03-30 13:01:03 -07006402 drm_vblank_pre_modeset(dev, pipe);
6403
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006404 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6405
Jesse Barnes79e53942008-11-07 14:24:08 -08006406 drm_vblank_post_modeset(dev, pipe);
6407
Daniel Vetter9256aa12012-10-31 19:26:13 +01006408 if (ret != 0)
6409 return ret;
6410
6411 for_each_encoder_on_crtc(dev, crtc, encoder) {
6412 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6413 encoder->base.base.id,
6414 drm_get_encoder_name(&encoder->base),
6415 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02006416 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01006417 }
6418
6419 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006420}
6421
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006422static bool intel_eld_uptodate(struct drm_connector *connector,
6423 int reg_eldv, uint32_t bits_eldv,
6424 int reg_elda, uint32_t bits_elda,
6425 int reg_edid)
6426{
6427 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6428 uint8_t *eld = connector->eld;
6429 uint32_t i;
6430
6431 i = I915_READ(reg_eldv);
6432 i &= bits_eldv;
6433
6434 if (!eld[0])
6435 return !i;
6436
6437 if (!i)
6438 return false;
6439
6440 i = I915_READ(reg_elda);
6441 i &= ~bits_elda;
6442 I915_WRITE(reg_elda, i);
6443
6444 for (i = 0; i < eld[2]; i++)
6445 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6446 return false;
6447
6448 return true;
6449}
6450
Wu Fengguange0dac652011-09-05 14:25:34 +08006451static void g4x_write_eld(struct drm_connector *connector,
6452 struct drm_crtc *crtc)
6453{
6454 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6455 uint8_t *eld = connector->eld;
6456 uint32_t eldv;
6457 uint32_t len;
6458 uint32_t i;
6459
6460 i = I915_READ(G4X_AUD_VID_DID);
6461
6462 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6463 eldv = G4X_ELDV_DEVCL_DEVBLC;
6464 else
6465 eldv = G4X_ELDV_DEVCTG;
6466
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006467 if (intel_eld_uptodate(connector,
6468 G4X_AUD_CNTL_ST, eldv,
6469 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6470 G4X_HDMIW_HDMIEDID))
6471 return;
6472
Wu Fengguange0dac652011-09-05 14:25:34 +08006473 i = I915_READ(G4X_AUD_CNTL_ST);
6474 i &= ~(eldv | G4X_ELD_ADDR);
6475 len = (i >> 9) & 0x1f; /* ELD buffer size */
6476 I915_WRITE(G4X_AUD_CNTL_ST, i);
6477
6478 if (!eld[0])
6479 return;
6480
6481 len = min_t(uint8_t, eld[2], len);
6482 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6483 for (i = 0; i < len; i++)
6484 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6485
6486 i = I915_READ(G4X_AUD_CNTL_ST);
6487 i |= eldv;
6488 I915_WRITE(G4X_AUD_CNTL_ST, i);
6489}
6490
Wang Xingchao83358c852012-08-16 22:43:37 +08006491static void haswell_write_eld(struct drm_connector *connector,
6492 struct drm_crtc *crtc)
6493{
6494 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6495 uint8_t *eld = connector->eld;
6496 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006497 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006498 uint32_t eldv;
6499 uint32_t i;
6500 int len;
6501 int pipe = to_intel_crtc(crtc)->pipe;
6502 int tmp;
6503
6504 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6505 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6506 int aud_config = HSW_AUD_CFG(pipe);
6507 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6508
6509
6510 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6511
6512 /* Audio output enable */
6513 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6514 tmp = I915_READ(aud_cntrl_st2);
6515 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6516 I915_WRITE(aud_cntrl_st2, tmp);
6517
6518 /* Wait for 1 vertical blank */
6519 intel_wait_for_vblank(dev, pipe);
6520
6521 /* Set ELD valid state */
6522 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006523 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006524 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6525 I915_WRITE(aud_cntrl_st2, tmp);
6526 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006527 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006528
6529 /* Enable HDMI mode */
6530 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006531 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006532 /* clear N_programing_enable and N_value_index */
6533 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6534 I915_WRITE(aud_config, tmp);
6535
6536 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6537
6538 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006539 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006540
6541 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6542 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6543 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6544 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6545 } else
6546 I915_WRITE(aud_config, 0);
6547
6548 if (intel_eld_uptodate(connector,
6549 aud_cntrl_st2, eldv,
6550 aud_cntl_st, IBX_ELD_ADDRESS,
6551 hdmiw_hdmiedid))
6552 return;
6553
6554 i = I915_READ(aud_cntrl_st2);
6555 i &= ~eldv;
6556 I915_WRITE(aud_cntrl_st2, i);
6557
6558 if (!eld[0])
6559 return;
6560
6561 i = I915_READ(aud_cntl_st);
6562 i &= ~IBX_ELD_ADDRESS;
6563 I915_WRITE(aud_cntl_st, i);
6564 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6565 DRM_DEBUG_DRIVER("port num:%d\n", i);
6566
6567 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6568 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6569 for (i = 0; i < len; i++)
6570 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6571
6572 i = I915_READ(aud_cntrl_st2);
6573 i |= eldv;
6574 I915_WRITE(aud_cntrl_st2, i);
6575
6576}
6577
Wu Fengguange0dac652011-09-05 14:25:34 +08006578static void ironlake_write_eld(struct drm_connector *connector,
6579 struct drm_crtc *crtc)
6580{
6581 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6582 uint8_t *eld = connector->eld;
6583 uint32_t eldv;
6584 uint32_t i;
6585 int len;
6586 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006587 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006588 int aud_cntl_st;
6589 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006590 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006591
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006592 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006593 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6594 aud_config = IBX_AUD_CFG(pipe);
6595 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006596 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006597 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006598 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6599 aud_config = CPT_AUD_CFG(pipe);
6600 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006601 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006602 }
6603
Wang Xingchao9b138a82012-08-09 16:52:18 +08006604 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006605
6606 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006607 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006608 if (!i) {
6609 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6610 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006611 eldv = IBX_ELD_VALIDB;
6612 eldv |= IBX_ELD_VALIDB << 4;
6613 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006614 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006615 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006616 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006617 }
6618
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006619 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6620 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6621 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006622 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6623 } else
6624 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006625
6626 if (intel_eld_uptodate(connector,
6627 aud_cntrl_st2, eldv,
6628 aud_cntl_st, IBX_ELD_ADDRESS,
6629 hdmiw_hdmiedid))
6630 return;
6631
Wu Fengguange0dac652011-09-05 14:25:34 +08006632 i = I915_READ(aud_cntrl_st2);
6633 i &= ~eldv;
6634 I915_WRITE(aud_cntrl_st2, i);
6635
6636 if (!eld[0])
6637 return;
6638
Wu Fengguange0dac652011-09-05 14:25:34 +08006639 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006640 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006641 I915_WRITE(aud_cntl_st, i);
6642
6643 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6644 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6645 for (i = 0; i < len; i++)
6646 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6647
6648 i = I915_READ(aud_cntrl_st2);
6649 i |= eldv;
6650 I915_WRITE(aud_cntrl_st2, i);
6651}
6652
6653void intel_write_eld(struct drm_encoder *encoder,
6654 struct drm_display_mode *mode)
6655{
6656 struct drm_crtc *crtc = encoder->crtc;
6657 struct drm_connector *connector;
6658 struct drm_device *dev = encoder->dev;
6659 struct drm_i915_private *dev_priv = dev->dev_private;
6660
6661 connector = drm_select_eld(encoder, mode);
6662 if (!connector)
6663 return;
6664
6665 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6666 connector->base.id,
6667 drm_get_connector_name(connector),
6668 connector->encoder->base.id,
6669 drm_get_encoder_name(connector->encoder));
6670
6671 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6672
6673 if (dev_priv->display.write_eld)
6674 dev_priv->display.write_eld(connector, crtc);
6675}
6676
Jesse Barnes79e53942008-11-07 14:24:08 -08006677/** Loads the palette/gamma unit for the CRTC with the prepared values */
6678void intel_crtc_load_lut(struct drm_crtc *crtc)
6679{
6680 struct drm_device *dev = crtc->dev;
6681 struct drm_i915_private *dev_priv = dev->dev_private;
6682 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006683 enum pipe pipe = intel_crtc->pipe;
6684 int palreg = PALETTE(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006685 int i;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006686 bool reenable_ips = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006687
6688 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006689 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006690 return;
6691
Ville Syrjälä14420bd2013-06-04 13:49:07 +03006692 if (!HAS_PCH_SPLIT(dev_priv->dev))
6693 assert_pll_enabled(dev_priv, pipe);
6694
Jesse Barnes79e53942008-11-07 14:24:08 -08006695 /* use legacy palette for Ironlake */
6696 if (HAS_PCH_SPLIT(dev))
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006697 palreg = LGC_PALETTE(pipe);
6698
6699 /* Workaround : Do not read or write the pipe palette/gamma data while
6700 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
6701 */
6702 if (intel_crtc->config.ips_enabled &&
6703 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
6704 GAMMA_MODE_MODE_SPLIT)) {
6705 hsw_disable_ips(intel_crtc);
6706 reenable_ips = true;
6707 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006708
6709 for (i = 0; i < 256; i++) {
6710 I915_WRITE(palreg + 4 * i,
6711 (intel_crtc->lut_r[i] << 16) |
6712 (intel_crtc->lut_g[i] << 8) |
6713 intel_crtc->lut_b[i]);
6714 }
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006715
6716 if (reenable_ips)
6717 hsw_enable_ips(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006718}
6719
6720static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6721{
6722 struct drm_device *dev = crtc->dev;
6723 struct drm_i915_private *dev_priv = dev->dev_private;
6724 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6725 bool visible = base != 0;
6726 u32 cntl;
6727
6728 if (intel_crtc->cursor_visible == visible)
6729 return;
6730
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006731 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08006732 if (visible) {
6733 /* On these chipsets we can only modify the base whilst
6734 * the cursor is disabled.
6735 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006736 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006737
6738 cntl &= ~(CURSOR_FORMAT_MASK);
6739 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6740 cntl |= CURSOR_ENABLE |
6741 CURSOR_GAMMA_ENABLE |
6742 CURSOR_FORMAT_ARGB;
6743 } else
6744 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006745 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08006746
6747 intel_crtc->cursor_visible = visible;
6748}
6749
6750static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6751{
6752 struct drm_device *dev = crtc->dev;
6753 struct drm_i915_private *dev_priv = dev->dev_private;
6754 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6755 int pipe = intel_crtc->pipe;
6756 bool visible = base != 0;
6757
6758 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006759 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006760 if (base) {
6761 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6762 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6763 cntl |= pipe << 28; /* Connect to correct pipe */
6764 } else {
6765 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6766 cntl |= CURSOR_MODE_DISABLE;
6767 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006768 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08006769
6770 intel_crtc->cursor_visible = visible;
6771 }
6772 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006773 I915_WRITE(CURBASE(pipe), base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006774}
6775
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006776static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6777{
6778 struct drm_device *dev = crtc->dev;
6779 struct drm_i915_private *dev_priv = dev->dev_private;
6780 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6781 int pipe = intel_crtc->pipe;
6782 bool visible = base != 0;
6783
6784 if (intel_crtc->cursor_visible != visible) {
6785 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6786 if (base) {
6787 cntl &= ~CURSOR_MODE;
6788 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6789 } else {
6790 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6791 cntl |= CURSOR_MODE_DISABLE;
6792 }
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03006793 if (IS_HASWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006794 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03006795 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
6796 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006797 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6798
6799 intel_crtc->cursor_visible = visible;
6800 }
6801 /* and commit changes on next vblank */
6802 I915_WRITE(CURBASE_IVB(pipe), base);
6803}
6804
Jesse Barnes79e53942008-11-07 14:24:08 -08006805/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6806static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6807 bool on)
6808{
6809 struct drm_device *dev = crtc->dev;
6810 struct drm_i915_private *dev_priv = dev->dev_private;
6811 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6812 int pipe = intel_crtc->pipe;
6813 int x = intel_crtc->cursor_x;
6814 int y = intel_crtc->cursor_y;
6815 u32 base, pos;
6816 bool visible;
6817
6818 pos = 0;
6819
6820 if (on && crtc->enabled && crtc->fb) {
6821 base = intel_crtc->cursor_addr;
6822 if (x > (int) crtc->fb->width)
6823 base = 0;
6824
6825 if (y > (int) crtc->fb->height)
6826 base = 0;
6827 } else
6828 base = 0;
6829
6830 if (x < 0) {
6831 if (x + intel_crtc->cursor_width < 0)
6832 base = 0;
6833
6834 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6835 x = -x;
6836 }
6837 pos |= x << CURSOR_X_SHIFT;
6838
6839 if (y < 0) {
6840 if (y + intel_crtc->cursor_height < 0)
6841 base = 0;
6842
6843 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6844 y = -y;
6845 }
6846 pos |= y << CURSOR_Y_SHIFT;
6847
6848 visible = base != 0;
6849 if (!visible && !intel_crtc->cursor_visible)
6850 return;
6851
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006852 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006853 I915_WRITE(CURPOS_IVB(pipe), pos);
6854 ivb_update_cursor(crtc, base);
6855 } else {
6856 I915_WRITE(CURPOS(pipe), pos);
6857 if (IS_845G(dev) || IS_I865G(dev))
6858 i845_update_cursor(crtc, base);
6859 else
6860 i9xx_update_cursor(crtc, base);
6861 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006862}
6863
6864static int intel_crtc_cursor_set(struct drm_crtc *crtc,
6865 struct drm_file *file,
6866 uint32_t handle,
6867 uint32_t width, uint32_t height)
6868{
6869 struct drm_device *dev = crtc->dev;
6870 struct drm_i915_private *dev_priv = dev->dev_private;
6871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006872 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006873 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006874 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006875
Jesse Barnes79e53942008-11-07 14:24:08 -08006876 /* if we want to turn off the cursor ignore width and height */
6877 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006878 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006879 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006880 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006881 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006882 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006883 }
6884
6885 /* Currently we only support 64x64 cursors */
6886 if (width != 64 || height != 64) {
6887 DRM_ERROR("we currently only support 64x64 cursors\n");
6888 return -EINVAL;
6889 }
6890
Chris Wilson05394f32010-11-08 19:18:58 +00006891 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006892 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006893 return -ENOENT;
6894
Chris Wilson05394f32010-11-08 19:18:58 +00006895 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006896 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006897 ret = -ENOMEM;
6898 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006899 }
6900
Dave Airlie71acb5e2008-12-30 20:31:46 +10006901 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006902 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006903 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006904 unsigned alignment;
6905
Chris Wilsond9e86c02010-11-10 16:40:20 +00006906 if (obj->tiling_mode) {
6907 DRM_ERROR("cursor cannot be tiled\n");
6908 ret = -EINVAL;
6909 goto fail_locked;
6910 }
6911
Chris Wilson693db182013-03-05 14:52:39 +00006912 /* Note that the w/a also requires 2 PTE of padding following
6913 * the bo. We currently fill all unused PTE with the shadow
6914 * page and so we should always have valid PTE following the
6915 * cursor preventing the VT-d warning.
6916 */
6917 alignment = 0;
6918 if (need_vtd_wa(dev))
6919 alignment = 64*1024;
6920
6921 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006922 if (ret) {
6923 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006924 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006925 }
6926
Chris Wilsond9e86c02010-11-10 16:40:20 +00006927 ret = i915_gem_object_put_fence(obj);
6928 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006929 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006930 goto fail_unpin;
6931 }
6932
Ben Widawskyf343c5f2013-07-05 14:41:04 -07006933 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006934 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006935 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006936 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006937 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6938 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006939 if (ret) {
6940 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006941 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006942 }
Chris Wilson05394f32010-11-08 19:18:58 +00006943 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006944 }
6945
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006946 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006947 I915_WRITE(CURSIZE, (height << 12) | width);
6948
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006949 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006950 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006951 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006952 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006953 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6954 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01006955 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006956 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006957 }
Jesse Barnes80824002009-09-10 15:28:06 -07006958
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006959 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006960
6961 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006962 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006963 intel_crtc->cursor_width = width;
6964 intel_crtc->cursor_height = height;
6965
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03006966 if (intel_crtc->active)
6967 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006968
Jesse Barnes79e53942008-11-07 14:24:08 -08006969 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006970fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01006971 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006972fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006973 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006974fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006975 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006976 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006977}
6978
6979static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6980{
Jesse Barnes79e53942008-11-07 14:24:08 -08006981 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006982
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006983 intel_crtc->cursor_x = x;
6984 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006985
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03006986 if (intel_crtc->active)
6987 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08006988
6989 return 0;
6990}
6991
6992/** Sets the color ramps on behalf of RandR */
6993void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6994 u16 blue, int regno)
6995{
6996 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6997
6998 intel_crtc->lut_r[regno] = red >> 8;
6999 intel_crtc->lut_g[regno] = green >> 8;
7000 intel_crtc->lut_b[regno] = blue >> 8;
7001}
7002
Dave Airlieb8c00ac2009-10-06 13:54:01 +10007003void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
7004 u16 *blue, int regno)
7005{
7006 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7007
7008 *red = intel_crtc->lut_r[regno] << 8;
7009 *green = intel_crtc->lut_g[regno] << 8;
7010 *blue = intel_crtc->lut_b[regno] << 8;
7011}
7012
Jesse Barnes79e53942008-11-07 14:24:08 -08007013static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007014 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007015{
James Simmons72034252010-08-03 01:33:19 +01007016 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007017 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007018
James Simmons72034252010-08-03 01:33:19 +01007019 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007020 intel_crtc->lut_r[i] = red[i] >> 8;
7021 intel_crtc->lut_g[i] = green[i] >> 8;
7022 intel_crtc->lut_b[i] = blue[i] >> 8;
7023 }
7024
7025 intel_crtc_load_lut(crtc);
7026}
7027
Jesse Barnes79e53942008-11-07 14:24:08 -08007028/* VESA 640x480x72Hz mode to set on the pipe */
7029static struct drm_display_mode load_detect_mode = {
7030 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7031 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7032};
7033
Chris Wilsond2dff872011-04-19 08:36:26 +01007034static struct drm_framebuffer *
7035intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007036 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01007037 struct drm_i915_gem_object *obj)
7038{
7039 struct intel_framebuffer *intel_fb;
7040 int ret;
7041
7042 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7043 if (!intel_fb) {
7044 drm_gem_object_unreference_unlocked(&obj->base);
7045 return ERR_PTR(-ENOMEM);
7046 }
7047
7048 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
7049 if (ret) {
7050 drm_gem_object_unreference_unlocked(&obj->base);
7051 kfree(intel_fb);
7052 return ERR_PTR(ret);
7053 }
7054
7055 return &intel_fb->base;
7056}
7057
7058static u32
7059intel_framebuffer_pitch_for_width(int width, int bpp)
7060{
7061 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7062 return ALIGN(pitch, 64);
7063}
7064
7065static u32
7066intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7067{
7068 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7069 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7070}
7071
7072static struct drm_framebuffer *
7073intel_framebuffer_create_for_mode(struct drm_device *dev,
7074 struct drm_display_mode *mode,
7075 int depth, int bpp)
7076{
7077 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007078 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007079
7080 obj = i915_gem_alloc_object(dev,
7081 intel_framebuffer_size_for_mode(mode, bpp));
7082 if (obj == NULL)
7083 return ERR_PTR(-ENOMEM);
7084
7085 mode_cmd.width = mode->hdisplay;
7086 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007087 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7088 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007089 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007090
7091 return intel_framebuffer_create(dev, &mode_cmd, obj);
7092}
7093
7094static struct drm_framebuffer *
7095mode_fits_in_fbdev(struct drm_device *dev,
7096 struct drm_display_mode *mode)
7097{
7098 struct drm_i915_private *dev_priv = dev->dev_private;
7099 struct drm_i915_gem_object *obj;
7100 struct drm_framebuffer *fb;
7101
7102 if (dev_priv->fbdev == NULL)
7103 return NULL;
7104
7105 obj = dev_priv->fbdev->ifb.obj;
7106 if (obj == NULL)
7107 return NULL;
7108
7109 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007110 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7111 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007112 return NULL;
7113
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007114 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007115 return NULL;
7116
7117 return fb;
7118}
7119
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007120bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007121 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007122 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007123{
7124 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007125 struct intel_encoder *intel_encoder =
7126 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007127 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007128 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007129 struct drm_crtc *crtc = NULL;
7130 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007131 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007132 int i = -1;
7133
Chris Wilsond2dff872011-04-19 08:36:26 +01007134 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7135 connector->base.id, drm_get_connector_name(connector),
7136 encoder->base.id, drm_get_encoder_name(encoder));
7137
Jesse Barnes79e53942008-11-07 14:24:08 -08007138 /*
7139 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007140 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007141 * - if the connector already has an assigned crtc, use it (but make
7142 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007143 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007144 * - try to find the first unused crtc that can drive this connector,
7145 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007146 */
7147
7148 /* See if we already have a CRTC for this connector */
7149 if (encoder->crtc) {
7150 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007151
Daniel Vetter7b240562012-12-12 00:35:33 +01007152 mutex_lock(&crtc->mutex);
7153
Daniel Vetter24218aa2012-08-12 19:27:11 +02007154 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007155 old->load_detect_temp = false;
7156
7157 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007158 if (connector->dpms != DRM_MODE_DPMS_ON)
7159 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007160
Chris Wilson71731882011-04-19 23:10:58 +01007161 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007162 }
7163
7164 /* Find an unused one (if possible) */
7165 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7166 i++;
7167 if (!(encoder->possible_crtcs & (1 << i)))
7168 continue;
7169 if (!possible_crtc->enabled) {
7170 crtc = possible_crtc;
7171 break;
7172 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007173 }
7174
7175 /*
7176 * If we didn't find an unused CRTC, don't use any.
7177 */
7178 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007179 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7180 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007181 }
7182
Daniel Vetter7b240562012-12-12 00:35:33 +01007183 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007184 intel_encoder->new_crtc = to_intel_crtc(crtc);
7185 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007186
7187 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02007188 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007189 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007190 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007191
Chris Wilson64927112011-04-20 07:25:26 +01007192 if (!mode)
7193 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007194
Chris Wilsond2dff872011-04-19 08:36:26 +01007195 /* We need a framebuffer large enough to accommodate all accesses
7196 * that the plane may generate whilst we perform load detection.
7197 * We can not rely on the fbcon either being present (we get called
7198 * during its initialisation to detect all boot displays, or it may
7199 * not even exist) or that it is large enough to satisfy the
7200 * requested mode.
7201 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007202 fb = mode_fits_in_fbdev(dev, mode);
7203 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007204 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007205 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7206 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007207 } else
7208 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007209 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007210 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01007211 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007212 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007213 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007214
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007215 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007216 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007217 if (old->release_fb)
7218 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01007219 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007220 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007221 }
Chris Wilson71731882011-04-19 23:10:58 +01007222
Jesse Barnes79e53942008-11-07 14:24:08 -08007223 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007224 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007225 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007226}
7227
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007228void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007229 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007230{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007231 struct intel_encoder *intel_encoder =
7232 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007233 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007234 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08007235
Chris Wilsond2dff872011-04-19 08:36:26 +01007236 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7237 connector->base.id, drm_get_connector_name(connector),
7238 encoder->base.id, drm_get_encoder_name(encoder));
7239
Chris Wilson8261b192011-04-19 23:18:09 +01007240 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007241 to_intel_connector(connector)->new_encoder = NULL;
7242 intel_encoder->new_crtc = NULL;
7243 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007244
Daniel Vetter36206362012-12-10 20:42:17 +01007245 if (old->release_fb) {
7246 drm_framebuffer_unregister_private(old->release_fb);
7247 drm_framebuffer_unreference(old->release_fb);
7248 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007249
Daniel Vetter67c96402013-01-23 16:25:09 +00007250 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007251 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007252 }
7253
Eric Anholtc751ce42010-03-25 11:48:48 -07007254 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007255 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7256 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007257
7258 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007259}
7260
7261/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007262static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7263 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007264{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007265 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007266 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007267 int pipe = pipe_config->cpu_transcoder;
Jesse Barnes548f2452011-02-17 10:40:53 -08007268 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007269 u32 fp;
7270 intel_clock_t clock;
7271
7272 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01007273 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007274 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01007275 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007276
7277 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007278 if (IS_PINEVIEW(dev)) {
7279 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7280 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007281 } else {
7282 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7283 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7284 }
7285
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007286 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007287 if (IS_PINEVIEW(dev))
7288 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7289 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08007290 else
7291 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08007292 DPLL_FPA01_P1_POST_DIV_SHIFT);
7293
7294 switch (dpll & DPLL_MODE_MASK) {
7295 case DPLLB_MODE_DAC_SERIAL:
7296 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7297 5 : 10;
7298 break;
7299 case DPLLB_MODE_LVDS:
7300 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7301 7 : 14;
7302 break;
7303 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08007304 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08007305 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007306 pipe_config->adjusted_mode.clock = 0;
7307 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007308 }
7309
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007310 if (IS_PINEVIEW(dev))
7311 pineview_clock(96000, &clock);
7312 else
7313 i9xx_clock(96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007314 } else {
7315 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
7316
7317 if (is_lvds) {
7318 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7319 DPLL_FPA01_P1_POST_DIV_SHIFT);
7320 clock.p2 = 14;
7321
7322 if ((dpll & PLL_REF_INPUT_MASK) ==
7323 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7324 /* XXX: might not be 66MHz */
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007325 i9xx_clock(66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007326 } else
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007327 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007328 } else {
7329 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7330 clock.p1 = 2;
7331 else {
7332 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7333 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7334 }
7335 if (dpll & PLL_P2_DIVIDE_BY_4)
7336 clock.p2 = 4;
7337 else
7338 clock.p2 = 2;
7339
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007340 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007341 }
7342 }
7343
Daniel Vettera2dc53e2013-09-03 20:40:37 +02007344 pipe_config->adjusted_mode.clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007345}
7346
7347static void ironlake_crtc_clock_get(struct intel_crtc *crtc,
7348 struct intel_crtc_config *pipe_config)
7349{
7350 struct drm_device *dev = crtc->base.dev;
7351 struct drm_i915_private *dev_priv = dev->dev_private;
7352 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7353 int link_freq, repeat;
7354 u64 clock;
7355 u32 link_m, link_n;
7356
7357 repeat = pipe_config->pixel_multiplier;
7358
7359 /*
7360 * The calculation for the data clock is:
7361 * pixel_clock = ((m/n)*(link_clock * nr_lanes * repeat))/bpp
7362 * But we want to avoid losing precison if possible, so:
7363 * pixel_clock = ((m * link_clock * nr_lanes * repeat)/(n*bpp))
7364 *
7365 * and the link clock is simpler:
7366 * link_clock = (m * link_clock * repeat) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08007367 */
7368
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007369 /*
7370 * We need to get the FDI or DP link clock here to derive
7371 * the M/N dividers.
7372 *
7373 * For FDI, we read it from the BIOS or use a fixed 2.7GHz.
7374 * For DP, it's either 1.62GHz or 2.7GHz.
7375 * We do our calculations in 10*MHz since we don't need much precison.
7376 */
7377 if (pipe_config->has_pch_encoder)
7378 link_freq = intel_fdi_link_freq(dev) * 10000;
7379 else
7380 link_freq = pipe_config->port_clock;
7381
7382 link_m = I915_READ(PIPE_LINK_M1(cpu_transcoder));
7383 link_n = I915_READ(PIPE_LINK_N1(cpu_transcoder));
7384
7385 if (!link_m || !link_n)
7386 return;
7387
7388 clock = ((u64)link_m * (u64)link_freq * (u64)repeat);
7389 do_div(clock, link_n);
7390
7391 pipe_config->adjusted_mode.clock = clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08007392}
7393
7394/** Returns the currently programmed mode of the given pipe. */
7395struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
7396 struct drm_crtc *crtc)
7397{
Jesse Barnes548f2452011-02-17 10:40:53 -08007398 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02007400 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007401 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007402 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007403 int htot = I915_READ(HTOTAL(cpu_transcoder));
7404 int hsync = I915_READ(HSYNC(cpu_transcoder));
7405 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7406 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08007407
7408 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7409 if (!mode)
7410 return NULL;
7411
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007412 /*
7413 * Construct a pipe_config sufficient for getting the clock info
7414 * back out of crtc_clock_get.
7415 *
7416 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
7417 * to use a real value here instead.
7418 */
Daniel Vettere143a212013-07-04 12:01:15 +02007419 pipe_config.cpu_transcoder = (enum transcoder) intel_crtc->pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007420 pipe_config.pixel_multiplier = 1;
7421 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
7422
7423 mode->clock = pipe_config.adjusted_mode.clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08007424 mode->hdisplay = (htot & 0xffff) + 1;
7425 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7426 mode->hsync_start = (hsync & 0xffff) + 1;
7427 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7428 mode->vdisplay = (vtot & 0xffff) + 1;
7429 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7430 mode->vsync_start = (vsync & 0xffff) + 1;
7431 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7432
7433 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007434
7435 return mode;
7436}
7437
Daniel Vetter3dec0092010-08-20 21:40:52 +02007438static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007439{
7440 struct drm_device *dev = crtc->dev;
7441 drm_i915_private_t *dev_priv = dev->dev_private;
7442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7443 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007444 int dpll_reg = DPLL(pipe);
7445 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007446
Eric Anholtbad720f2009-10-22 16:11:14 -07007447 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007448 return;
7449
7450 if (!dev_priv->lvds_downclock_avail)
7451 return;
7452
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007453 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007454 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007455 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007456
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007457 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007458
7459 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7460 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007461 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007462
Jesse Barnes652c3932009-08-17 13:31:43 -07007463 dpll = I915_READ(dpll_reg);
7464 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007465 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007466 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007467}
7468
7469static void intel_decrease_pllclock(struct drm_crtc *crtc)
7470{
7471 struct drm_device *dev = crtc->dev;
7472 drm_i915_private_t *dev_priv = dev->dev_private;
7473 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007474
Eric Anholtbad720f2009-10-22 16:11:14 -07007475 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007476 return;
7477
7478 if (!dev_priv->lvds_downclock_avail)
7479 return;
7480
7481 /*
7482 * Since this is called by a timer, we should never get here in
7483 * the manual case.
7484 */
7485 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007486 int pipe = intel_crtc->pipe;
7487 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007488 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007489
Zhao Yakui44d98a62009-10-09 11:39:40 +08007490 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007491
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007492 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007493
Chris Wilson074b5e12012-05-02 12:07:06 +01007494 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007495 dpll |= DISPLAY_RATE_SELECT_FPA1;
7496 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007497 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007498 dpll = I915_READ(dpll_reg);
7499 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007500 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007501 }
7502
7503}
7504
Chris Wilsonf047e392012-07-21 12:31:41 +01007505void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007506{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007507 struct drm_i915_private *dev_priv = dev->dev_private;
7508
7509 hsw_package_c8_gpu_busy(dev_priv);
7510 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01007511}
7512
7513void intel_mark_idle(struct drm_device *dev)
7514{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007515 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00007516 struct drm_crtc *crtc;
7517
Paulo Zanonic67a4702013-08-19 13:18:09 -03007518 hsw_package_c8_gpu_idle(dev_priv);
7519
Chris Wilson725a5b52013-01-08 11:02:57 +00007520 if (!i915_powersave)
7521 return;
7522
7523 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7524 if (!crtc->fb)
7525 continue;
7526
7527 intel_decrease_pllclock(crtc);
7528 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007529}
7530
Chris Wilsonc65355b2013-06-06 16:53:41 -03007531void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7532 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007533{
7534 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007535 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007536
7537 if (!i915_powersave)
7538 return;
7539
Jesse Barnes652c3932009-08-17 13:31:43 -07007540 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007541 if (!crtc->fb)
7542 continue;
7543
Chris Wilsonc65355b2013-06-06 16:53:41 -03007544 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7545 continue;
7546
7547 intel_increase_pllclock(crtc);
7548 if (ring && intel_fbc_enabled(dev))
7549 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007550 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007551}
7552
Jesse Barnes79e53942008-11-07 14:24:08 -08007553static void intel_crtc_destroy(struct drm_crtc *crtc)
7554{
7555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007556 struct drm_device *dev = crtc->dev;
7557 struct intel_unpin_work *work;
7558 unsigned long flags;
7559
7560 spin_lock_irqsave(&dev->event_lock, flags);
7561 work = intel_crtc->unpin_work;
7562 intel_crtc->unpin_work = NULL;
7563 spin_unlock_irqrestore(&dev->event_lock, flags);
7564
7565 if (work) {
7566 cancel_work_sync(&work->work);
7567 kfree(work);
7568 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007569
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007570 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7571
Jesse Barnes79e53942008-11-07 14:24:08 -08007572 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007573
Jesse Barnes79e53942008-11-07 14:24:08 -08007574 kfree(intel_crtc);
7575}
7576
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007577static void intel_unpin_work_fn(struct work_struct *__work)
7578{
7579 struct intel_unpin_work *work =
7580 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007581 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007582
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007583 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007584 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007585 drm_gem_object_unreference(&work->pending_flip_obj->base);
7586 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007587
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007588 intel_update_fbc(dev);
7589 mutex_unlock(&dev->struct_mutex);
7590
7591 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7592 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7593
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007594 kfree(work);
7595}
7596
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007597static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007598 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007599{
7600 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007601 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7602 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007603 unsigned long flags;
7604
7605 /* Ignore early vblank irqs */
7606 if (intel_crtc == NULL)
7607 return;
7608
7609 spin_lock_irqsave(&dev->event_lock, flags);
7610 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007611
7612 /* Ensure we don't miss a work->pending update ... */
7613 smp_rmb();
7614
7615 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007616 spin_unlock_irqrestore(&dev->event_lock, flags);
7617 return;
7618 }
7619
Chris Wilsone7d841c2012-12-03 11:36:30 +00007620 /* and that the unpin work is consistent wrt ->pending. */
7621 smp_rmb();
7622
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007623 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007624
Rob Clark45a066e2012-10-08 14:50:40 -05007625 if (work->event)
7626 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007627
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007628 drm_vblank_put(dev, intel_crtc->pipe);
7629
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007630 spin_unlock_irqrestore(&dev->event_lock, flags);
7631
Daniel Vetter2c10d572012-12-20 21:24:07 +01007632 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007633
7634 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007635
7636 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007637}
7638
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007639void intel_finish_page_flip(struct drm_device *dev, int pipe)
7640{
7641 drm_i915_private_t *dev_priv = dev->dev_private;
7642 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7643
Mario Kleiner49b14a52010-12-09 07:00:07 +01007644 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007645}
7646
7647void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7648{
7649 drm_i915_private_t *dev_priv = dev->dev_private;
7650 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7651
Mario Kleiner49b14a52010-12-09 07:00:07 +01007652 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007653}
7654
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007655void intel_prepare_page_flip(struct drm_device *dev, int plane)
7656{
7657 drm_i915_private_t *dev_priv = dev->dev_private;
7658 struct intel_crtc *intel_crtc =
7659 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7660 unsigned long flags;
7661
Chris Wilsone7d841c2012-12-03 11:36:30 +00007662 /* NB: An MMIO update of the plane base pointer will also
7663 * generate a page-flip completion irq, i.e. every modeset
7664 * is also accompanied by a spurious intel_prepare_page_flip().
7665 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007666 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007667 if (intel_crtc->unpin_work)
7668 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007669 spin_unlock_irqrestore(&dev->event_lock, flags);
7670}
7671
Chris Wilsone7d841c2012-12-03 11:36:30 +00007672inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7673{
7674 /* Ensure that the work item is consistent when activating it ... */
7675 smp_wmb();
7676 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7677 /* and that it is marked active as soon as the irq could fire. */
7678 smp_wmb();
7679}
7680
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007681static int intel_gen2_queue_flip(struct drm_device *dev,
7682 struct drm_crtc *crtc,
7683 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007684 struct drm_i915_gem_object *obj,
7685 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007686{
7687 struct drm_i915_private *dev_priv = dev->dev_private;
7688 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007689 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007690 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007691 int ret;
7692
Daniel Vetter6d90c952012-04-26 23:28:05 +02007693 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007694 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007695 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007696
Daniel Vetter6d90c952012-04-26 23:28:05 +02007697 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007698 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007699 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007700
7701 /* Can't queue multiple flips, so wait for the previous
7702 * one to finish before executing the next.
7703 */
7704 if (intel_crtc->plane)
7705 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7706 else
7707 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007708 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7709 intel_ring_emit(ring, MI_NOOP);
7710 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7711 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7712 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007713 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007714 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007715
7716 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007717 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007718 return 0;
7719
7720err_unpin:
7721 intel_unpin_fb_obj(obj);
7722err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007723 return ret;
7724}
7725
7726static int intel_gen3_queue_flip(struct drm_device *dev,
7727 struct drm_crtc *crtc,
7728 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007729 struct drm_i915_gem_object *obj,
7730 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007731{
7732 struct drm_i915_private *dev_priv = dev->dev_private;
7733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007734 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007735 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007736 int ret;
7737
Daniel Vetter6d90c952012-04-26 23:28:05 +02007738 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007739 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007740 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007741
Daniel Vetter6d90c952012-04-26 23:28:05 +02007742 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007743 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007744 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007745
7746 if (intel_crtc->plane)
7747 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7748 else
7749 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007750 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7751 intel_ring_emit(ring, MI_NOOP);
7752 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7753 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7754 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007755 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007756 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007757
Chris Wilsone7d841c2012-12-03 11:36:30 +00007758 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007759 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007760 return 0;
7761
7762err_unpin:
7763 intel_unpin_fb_obj(obj);
7764err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007765 return ret;
7766}
7767
7768static int intel_gen4_queue_flip(struct drm_device *dev,
7769 struct drm_crtc *crtc,
7770 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007771 struct drm_i915_gem_object *obj,
7772 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007773{
7774 struct drm_i915_private *dev_priv = dev->dev_private;
7775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7776 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007777 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007778 int ret;
7779
Daniel Vetter6d90c952012-04-26 23:28:05 +02007780 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007781 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007782 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007783
Daniel Vetter6d90c952012-04-26 23:28:05 +02007784 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007785 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007786 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007787
7788 /* i965+ uses the linear or tiled offsets from the
7789 * Display Registers (which do not change across a page-flip)
7790 * so we need only reprogram the base address.
7791 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007792 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7793 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7794 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007795 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007796 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02007797 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007798
7799 /* XXX Enabling the panel-fitter across page-flip is so far
7800 * untested on non-native modes, so ignore it for now.
7801 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7802 */
7803 pf = 0;
7804 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007805 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007806
7807 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007808 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007809 return 0;
7810
7811err_unpin:
7812 intel_unpin_fb_obj(obj);
7813err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007814 return ret;
7815}
7816
7817static int intel_gen6_queue_flip(struct drm_device *dev,
7818 struct drm_crtc *crtc,
7819 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007820 struct drm_i915_gem_object *obj,
7821 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007822{
7823 struct drm_i915_private *dev_priv = dev->dev_private;
7824 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007825 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007826 uint32_t pf, pipesrc;
7827 int ret;
7828
Daniel Vetter6d90c952012-04-26 23:28:05 +02007829 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007830 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007831 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007832
Daniel Vetter6d90c952012-04-26 23:28:05 +02007833 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007834 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007835 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007836
Daniel Vetter6d90c952012-04-26 23:28:05 +02007837 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7838 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7839 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007840 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007841
Chris Wilson99d9acd2012-04-17 20:37:00 +01007842 /* Contrary to the suggestions in the documentation,
7843 * "Enable Panel Fitter" does not seem to be required when page
7844 * flipping with a non-native mode, and worse causes a normal
7845 * modeset to fail.
7846 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7847 */
7848 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007849 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007850 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007851
7852 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007853 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007854 return 0;
7855
7856err_unpin:
7857 intel_unpin_fb_obj(obj);
7858err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007859 return ret;
7860}
7861
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007862static int intel_gen7_queue_flip(struct drm_device *dev,
7863 struct drm_crtc *crtc,
7864 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007865 struct drm_i915_gem_object *obj,
7866 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007867{
7868 struct drm_i915_private *dev_priv = dev->dev_private;
7869 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01007870 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007871 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01007872 int len, ret;
7873
7874 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01007875 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01007876 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007877
7878 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7879 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007880 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007881
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007882 switch(intel_crtc->plane) {
7883 case PLANE_A:
7884 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7885 break;
7886 case PLANE_B:
7887 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7888 break;
7889 case PLANE_C:
7890 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7891 break;
7892 default:
7893 WARN_ONCE(1, "unknown plane in flip command\n");
7894 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007895 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007896 }
7897
Chris Wilsonffe74d72013-08-26 20:58:12 +01007898 len = 4;
7899 if (ring->id == RCS)
7900 len += 6;
7901
7902 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007903 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007904 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007905
Chris Wilsonffe74d72013-08-26 20:58:12 +01007906 /* Unmask the flip-done completion message. Note that the bspec says that
7907 * we should do this for both the BCS and RCS, and that we must not unmask
7908 * more than one flip event at any time (or ensure that one flip message
7909 * can be sent by waiting for flip-done prior to queueing new flips).
7910 * Experimentation says that BCS works despite DERRMR masking all
7911 * flip-done completion events and that unmasking all planes at once
7912 * for the RCS also doesn't appear to drop events. Setting the DERRMR
7913 * to zero does lead to lockups within MI_DISPLAY_FLIP.
7914 */
7915 if (ring->id == RCS) {
7916 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
7917 intel_ring_emit(ring, DERRMR);
7918 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
7919 DERRMR_PIPEB_PRI_FLIP_DONE |
7920 DERRMR_PIPEC_PRI_FLIP_DONE));
7921 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
7922 intel_ring_emit(ring, DERRMR);
7923 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
7924 }
7925
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007926 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007927 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007928 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007929 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007930
7931 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007932 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007933 return 0;
7934
7935err_unpin:
7936 intel_unpin_fb_obj(obj);
7937err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007938 return ret;
7939}
7940
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007941static int intel_default_queue_flip(struct drm_device *dev,
7942 struct drm_crtc *crtc,
7943 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007944 struct drm_i915_gem_object *obj,
7945 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007946{
7947 return -ENODEV;
7948}
7949
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007950static int intel_crtc_page_flip(struct drm_crtc *crtc,
7951 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007952 struct drm_pending_vblank_event *event,
7953 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007954{
7955 struct drm_device *dev = crtc->dev;
7956 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007957 struct drm_framebuffer *old_fb = crtc->fb;
7958 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007959 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7960 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007961 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007962 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007963
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007964 /* Can't change pixel format via MI display flips. */
7965 if (fb->pixel_format != crtc->fb->pixel_format)
7966 return -EINVAL;
7967
7968 /*
7969 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7970 * Note that pitch changes could also affect these register.
7971 */
7972 if (INTEL_INFO(dev)->gen > 3 &&
7973 (fb->offsets[0] != crtc->fb->offsets[0] ||
7974 fb->pitches[0] != crtc->fb->pitches[0]))
7975 return -EINVAL;
7976
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007977 work = kzalloc(sizeof *work, GFP_KERNEL);
7978 if (work == NULL)
7979 return -ENOMEM;
7980
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007981 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007982 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007983 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007984 INIT_WORK(&work->work, intel_unpin_work_fn);
7985
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007986 ret = drm_vblank_get(dev, intel_crtc->pipe);
7987 if (ret)
7988 goto free_work;
7989
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007990 /* We borrow the event spin lock for protecting unpin_work */
7991 spin_lock_irqsave(&dev->event_lock, flags);
7992 if (intel_crtc->unpin_work) {
7993 spin_unlock_irqrestore(&dev->event_lock, flags);
7994 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007995 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007996
7997 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007998 return -EBUSY;
7999 }
8000 intel_crtc->unpin_work = work;
8001 spin_unlock_irqrestore(&dev->event_lock, flags);
8002
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008003 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8004 flush_workqueue(dev_priv->wq);
8005
Chris Wilson79158102012-05-23 11:13:58 +01008006 ret = i915_mutex_lock_interruptible(dev);
8007 if (ret)
8008 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008009
Jesse Barnes75dfca82010-02-10 15:09:44 -08008010 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008011 drm_gem_object_reference(&work->old_fb_obj->base);
8012 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008013
8014 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008015
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008016 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008017
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008018 work->enable_stall_check = true;
8019
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008020 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008021 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008022
Keith Packarded8d1972013-07-22 18:49:58 -07008023 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008024 if (ret)
8025 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008026
Chris Wilson7782de32011-07-08 12:22:41 +01008027 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008028 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008029 mutex_unlock(&dev->struct_mutex);
8030
Jesse Barnese5510fa2010-07-01 16:48:37 -07008031 trace_i915_flip_request(intel_crtc->plane, obj);
8032
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008033 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008034
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008035cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008036 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008037 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008038 drm_gem_object_unreference(&work->old_fb_obj->base);
8039 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008040 mutex_unlock(&dev->struct_mutex);
8041
Chris Wilson79158102012-05-23 11:13:58 +01008042cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008043 spin_lock_irqsave(&dev->event_lock, flags);
8044 intel_crtc->unpin_work = NULL;
8045 spin_unlock_irqrestore(&dev->event_lock, flags);
8046
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008047 drm_vblank_put(dev, intel_crtc->pipe);
8048free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008049 kfree(work);
8050
8051 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008052}
8053
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008054static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008055 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8056 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008057};
8058
Daniel Vetter50f56112012-07-02 09:35:43 +02008059static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
8060 struct drm_crtc *crtc)
8061{
8062 struct drm_device *dev;
8063 struct drm_crtc *tmp;
8064 int crtc_mask = 1;
8065
8066 WARN(!crtc, "checking null crtc?\n");
8067
8068 dev = crtc->dev;
8069
8070 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
8071 if (tmp == crtc)
8072 break;
8073 crtc_mask <<= 1;
8074 }
8075
8076 if (encoder->possible_crtcs & crtc_mask)
8077 return true;
8078 return false;
8079}
8080
Daniel Vetter9a935852012-07-05 22:34:27 +02008081/**
8082 * intel_modeset_update_staged_output_state
8083 *
8084 * Updates the staged output configuration state, e.g. after we've read out the
8085 * current hw state.
8086 */
8087static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8088{
8089 struct intel_encoder *encoder;
8090 struct intel_connector *connector;
8091
8092 list_for_each_entry(connector, &dev->mode_config.connector_list,
8093 base.head) {
8094 connector->new_encoder =
8095 to_intel_encoder(connector->base.encoder);
8096 }
8097
8098 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8099 base.head) {
8100 encoder->new_crtc =
8101 to_intel_crtc(encoder->base.crtc);
8102 }
8103}
8104
8105/**
8106 * intel_modeset_commit_output_state
8107 *
8108 * This function copies the stage display pipe configuration to the real one.
8109 */
8110static void intel_modeset_commit_output_state(struct drm_device *dev)
8111{
8112 struct intel_encoder *encoder;
8113 struct intel_connector *connector;
8114
8115 list_for_each_entry(connector, &dev->mode_config.connector_list,
8116 base.head) {
8117 connector->base.encoder = &connector->new_encoder->base;
8118 }
8119
8120 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8121 base.head) {
8122 encoder->base.crtc = &encoder->new_crtc->base;
8123 }
8124}
8125
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008126static void
8127connected_sink_compute_bpp(struct intel_connector * connector,
8128 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008129{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008130 int bpp = pipe_config->pipe_bpp;
8131
8132 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8133 connector->base.base.id,
8134 drm_get_connector_name(&connector->base));
8135
8136 /* Don't use an invalid EDID bpc value */
8137 if (connector->base.display_info.bpc &&
8138 connector->base.display_info.bpc * 3 < bpp) {
8139 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8140 bpp, connector->base.display_info.bpc*3);
8141 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8142 }
8143
8144 /* Clamp bpp to 8 on screens without EDID 1.4 */
8145 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8146 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8147 bpp);
8148 pipe_config->pipe_bpp = 24;
8149 }
8150}
8151
8152static int
8153compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8154 struct drm_framebuffer *fb,
8155 struct intel_crtc_config *pipe_config)
8156{
8157 struct drm_device *dev = crtc->base.dev;
8158 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008159 int bpp;
8160
Daniel Vetterd42264b2013-03-28 16:38:08 +01008161 switch (fb->pixel_format) {
8162 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008163 bpp = 8*3; /* since we go through a colormap */
8164 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008165 case DRM_FORMAT_XRGB1555:
8166 case DRM_FORMAT_ARGB1555:
8167 /* checked in intel_framebuffer_init already */
8168 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8169 return -EINVAL;
8170 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008171 bpp = 6*3; /* min is 18bpp */
8172 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008173 case DRM_FORMAT_XBGR8888:
8174 case DRM_FORMAT_ABGR8888:
8175 /* checked in intel_framebuffer_init already */
8176 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8177 return -EINVAL;
8178 case DRM_FORMAT_XRGB8888:
8179 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008180 bpp = 8*3;
8181 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008182 case DRM_FORMAT_XRGB2101010:
8183 case DRM_FORMAT_ARGB2101010:
8184 case DRM_FORMAT_XBGR2101010:
8185 case DRM_FORMAT_ABGR2101010:
8186 /* checked in intel_framebuffer_init already */
8187 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008188 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008189 bpp = 10*3;
8190 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008191 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008192 default:
8193 DRM_DEBUG_KMS("unsupported depth\n");
8194 return -EINVAL;
8195 }
8196
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008197 pipe_config->pipe_bpp = bpp;
8198
8199 /* Clamp display bpp to EDID value */
8200 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008201 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008202 if (!connector->new_encoder ||
8203 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008204 continue;
8205
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008206 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008207 }
8208
8209 return bpp;
8210}
8211
Daniel Vetterc0b03412013-05-28 12:05:54 +02008212static void intel_dump_pipe_config(struct intel_crtc *crtc,
8213 struct intel_crtc_config *pipe_config,
8214 const char *context)
8215{
8216 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8217 context, pipe_name(crtc->pipe));
8218
8219 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8220 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8221 pipe_config->pipe_bpp, pipe_config->dither);
8222 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8223 pipe_config->has_pch_encoder,
8224 pipe_config->fdi_lanes,
8225 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8226 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8227 pipe_config->fdi_m_n.tu);
8228 DRM_DEBUG_KMS("requested mode:\n");
8229 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8230 DRM_DEBUG_KMS("adjusted mode:\n");
8231 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
8232 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8233 pipe_config->gmch_pfit.control,
8234 pipe_config->gmch_pfit.pgm_ratios,
8235 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008236 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02008237 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008238 pipe_config->pch_pfit.size,
8239 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008240 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008241}
8242
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008243static bool check_encoder_cloning(struct drm_crtc *crtc)
8244{
8245 int num_encoders = 0;
8246 bool uncloneable_encoders = false;
8247 struct intel_encoder *encoder;
8248
8249 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8250 base.head) {
8251 if (&encoder->new_crtc->base != crtc)
8252 continue;
8253
8254 num_encoders++;
8255 if (!encoder->cloneable)
8256 uncloneable_encoders = true;
8257 }
8258
8259 return !(num_encoders > 1 && uncloneable_encoders);
8260}
8261
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008262static struct intel_crtc_config *
8263intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008264 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008265 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008266{
8267 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02008268 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008269 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01008270 int plane_bpp, ret = -EINVAL;
8271 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02008272
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008273 if (!check_encoder_cloning(crtc)) {
8274 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8275 return ERR_PTR(-EINVAL);
8276 }
8277
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008278 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8279 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02008280 return ERR_PTR(-ENOMEM);
8281
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008282 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8283 drm_mode_copy(&pipe_config->requested_mode, mode);
Daniel Vettere143a212013-07-04 12:01:15 +02008284 pipe_config->cpu_transcoder =
8285 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008286 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008287
Imre Deak2960bc92013-07-30 13:36:32 +03008288 /*
8289 * Sanitize sync polarity flags based on requested ones. If neither
8290 * positive or negative polarity is requested, treat this as meaning
8291 * negative polarity.
8292 */
8293 if (!(pipe_config->adjusted_mode.flags &
8294 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
8295 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
8296
8297 if (!(pipe_config->adjusted_mode.flags &
8298 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
8299 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
8300
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008301 /* Compute a starting value for pipe_config->pipe_bpp taking the source
8302 * plane pixel format and any sink constraints into account. Returns the
8303 * source plane bpp so that dithering can be selected on mismatches
8304 * after encoders and crtc also have had their say. */
8305 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
8306 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008307 if (plane_bpp < 0)
8308 goto fail;
8309
Daniel Vettere29c22c2013-02-21 00:00:16 +01008310encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02008311 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02008312 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02008313 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008314
Daniel Vetter135c81b2013-07-21 21:37:09 +02008315 /* Fill in default crtc timings, allow encoders to overwrite them. */
8316 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, 0);
8317
Daniel Vetter7758a112012-07-08 19:40:39 +02008318 /* Pass our mode to the connectors and the CRTC to give them a chance to
8319 * adjust it according to limitations or connector properties, and also
8320 * a chance to reject the mode entirely.
8321 */
8322 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8323 base.head) {
8324
8325 if (&encoder->new_crtc->base != crtc)
8326 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01008327
Daniel Vetterefea6e82013-07-21 21:36:59 +02008328 if (!(encoder->compute_config(encoder, pipe_config))) {
8329 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02008330 goto fail;
8331 }
8332 }
8333
Daniel Vetterff9a6752013-06-01 17:16:21 +02008334 /* Set default port clock if not overwritten by the encoder. Needs to be
8335 * done afterwards in case the encoder adjusts the mode. */
8336 if (!pipe_config->port_clock)
8337 pipe_config->port_clock = pipe_config->adjusted_mode.clock;
8338
Daniel Vettera43f6e02013-06-07 23:10:32 +02008339 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008340 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02008341 DRM_DEBUG_KMS("CRTC fixup failed\n");
8342 goto fail;
8343 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01008344
8345 if (ret == RETRY) {
8346 if (WARN(!retry, "loop in pipe configuration computation\n")) {
8347 ret = -EINVAL;
8348 goto fail;
8349 }
8350
8351 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
8352 retry = false;
8353 goto encoder_retry;
8354 }
8355
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008356 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
8357 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
8358 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
8359
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008360 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02008361fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008362 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008363 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02008364}
8365
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008366/* Computes which crtcs are affected and sets the relevant bits in the mask. For
8367 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
8368static void
8369intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
8370 unsigned *prepare_pipes, unsigned *disable_pipes)
8371{
8372 struct intel_crtc *intel_crtc;
8373 struct drm_device *dev = crtc->dev;
8374 struct intel_encoder *encoder;
8375 struct intel_connector *connector;
8376 struct drm_crtc *tmp_crtc;
8377
8378 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
8379
8380 /* Check which crtcs have changed outputs connected to them, these need
8381 * to be part of the prepare_pipes mask. We don't (yet) support global
8382 * modeset across multiple crtcs, so modeset_pipes will only have one
8383 * bit set at most. */
8384 list_for_each_entry(connector, &dev->mode_config.connector_list,
8385 base.head) {
8386 if (connector->base.encoder == &connector->new_encoder->base)
8387 continue;
8388
8389 if (connector->base.encoder) {
8390 tmp_crtc = connector->base.encoder->crtc;
8391
8392 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8393 }
8394
8395 if (connector->new_encoder)
8396 *prepare_pipes |=
8397 1 << connector->new_encoder->new_crtc->pipe;
8398 }
8399
8400 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8401 base.head) {
8402 if (encoder->base.crtc == &encoder->new_crtc->base)
8403 continue;
8404
8405 if (encoder->base.crtc) {
8406 tmp_crtc = encoder->base.crtc;
8407
8408 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8409 }
8410
8411 if (encoder->new_crtc)
8412 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
8413 }
8414
8415 /* Check for any pipes that will be fully disabled ... */
8416 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8417 base.head) {
8418 bool used = false;
8419
8420 /* Don't try to disable disabled crtcs. */
8421 if (!intel_crtc->base.enabled)
8422 continue;
8423
8424 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8425 base.head) {
8426 if (encoder->new_crtc == intel_crtc)
8427 used = true;
8428 }
8429
8430 if (!used)
8431 *disable_pipes |= 1 << intel_crtc->pipe;
8432 }
8433
8434
8435 /* set_mode is also used to update properties on life display pipes. */
8436 intel_crtc = to_intel_crtc(crtc);
8437 if (crtc->enabled)
8438 *prepare_pipes |= 1 << intel_crtc->pipe;
8439
Daniel Vetterb6c51642013-04-12 18:48:43 +02008440 /*
8441 * For simplicity do a full modeset on any pipe where the output routing
8442 * changed. We could be more clever, but that would require us to be
8443 * more careful with calling the relevant encoder->mode_set functions.
8444 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008445 if (*prepare_pipes)
8446 *modeset_pipes = *prepare_pipes;
8447
8448 /* ... and mask these out. */
8449 *modeset_pipes &= ~(*disable_pipes);
8450 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02008451
8452 /*
8453 * HACK: We don't (yet) fully support global modesets. intel_set_config
8454 * obies this rule, but the modeset restore mode of
8455 * intel_modeset_setup_hw_state does not.
8456 */
8457 *modeset_pipes &= 1 << intel_crtc->pipe;
8458 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02008459
8460 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
8461 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008462}
8463
Daniel Vetterea9d7582012-07-10 10:42:52 +02008464static bool intel_crtc_in_use(struct drm_crtc *crtc)
8465{
8466 struct drm_encoder *encoder;
8467 struct drm_device *dev = crtc->dev;
8468
8469 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
8470 if (encoder->crtc == crtc)
8471 return true;
8472
8473 return false;
8474}
8475
8476static void
8477intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
8478{
8479 struct intel_encoder *intel_encoder;
8480 struct intel_crtc *intel_crtc;
8481 struct drm_connector *connector;
8482
8483 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
8484 base.head) {
8485 if (!intel_encoder->base.crtc)
8486 continue;
8487
8488 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8489
8490 if (prepare_pipes & (1 << intel_crtc->pipe))
8491 intel_encoder->connectors_active = false;
8492 }
8493
8494 intel_modeset_commit_output_state(dev);
8495
8496 /* Update computed state. */
8497 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8498 base.head) {
8499 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8500 }
8501
8502 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8503 if (!connector->encoder || !connector->encoder->crtc)
8504 continue;
8505
8506 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8507
8508 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008509 struct drm_property *dpms_property =
8510 dev->mode_config.dpms_property;
8511
Daniel Vetterea9d7582012-07-10 10:42:52 +02008512 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008513 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008514 dpms_property,
8515 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008516
8517 intel_encoder = to_intel_encoder(connector->encoder);
8518 intel_encoder->connectors_active = true;
8519 }
8520 }
8521
8522}
8523
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008524static bool intel_fuzzy_clock_check(struct intel_crtc_config *cur,
8525 struct intel_crtc_config *new)
8526{
8527 int clock1, clock2, diff;
8528
8529 clock1 = cur->adjusted_mode.clock;
8530 clock2 = new->adjusted_mode.clock;
8531
8532 if (clock1 == clock2)
8533 return true;
8534
8535 if (!clock1 || !clock2)
8536 return false;
8537
8538 diff = abs(clock1 - clock2);
8539
8540 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
8541 return true;
8542
8543 return false;
8544}
8545
Daniel Vetter25c5b262012-07-08 22:08:04 +02008546#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8547 list_for_each_entry((intel_crtc), \
8548 &(dev)->mode_config.crtc_list, \
8549 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008550 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008551
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008552static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008553intel_pipe_config_compare(struct drm_device *dev,
8554 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008555 struct intel_crtc_config *pipe_config)
8556{
Daniel Vetter66e985c2013-06-05 13:34:20 +02008557#define PIPE_CONF_CHECK_X(name) \
8558 if (current_config->name != pipe_config->name) { \
8559 DRM_ERROR("mismatch in " #name " " \
8560 "(expected 0x%08x, found 0x%08x)\n", \
8561 current_config->name, \
8562 pipe_config->name); \
8563 return false; \
8564 }
8565
Daniel Vetter08a24032013-04-19 11:25:34 +02008566#define PIPE_CONF_CHECK_I(name) \
8567 if (current_config->name != pipe_config->name) { \
8568 DRM_ERROR("mismatch in " #name " " \
8569 "(expected %i, found %i)\n", \
8570 current_config->name, \
8571 pipe_config->name); \
8572 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008573 }
8574
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008575#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8576 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07008577 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008578 "(expected %i, found %i)\n", \
8579 current_config->name & (mask), \
8580 pipe_config->name & (mask)); \
8581 return false; \
8582 }
8583
Daniel Vetterbb760062013-06-06 14:55:52 +02008584#define PIPE_CONF_QUIRK(quirk) \
8585 ((current_config->quirks | pipe_config->quirks) & (quirk))
8586
Daniel Vettereccb1402013-05-22 00:50:22 +02008587 PIPE_CONF_CHECK_I(cpu_transcoder);
8588
Daniel Vetter08a24032013-04-19 11:25:34 +02008589 PIPE_CONF_CHECK_I(has_pch_encoder);
8590 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008591 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8592 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8593 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8594 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8595 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008596
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008597 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8598 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8599 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8600 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8601 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8602 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8603
8604 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8605 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8606 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8607 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8608 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8609 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8610
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008611 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008612
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008613 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8614 DRM_MODE_FLAG_INTERLACE);
8615
Daniel Vetterbb760062013-06-06 14:55:52 +02008616 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8617 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8618 DRM_MODE_FLAG_PHSYNC);
8619 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8620 DRM_MODE_FLAG_NHSYNC);
8621 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8622 DRM_MODE_FLAG_PVSYNC);
8623 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8624 DRM_MODE_FLAG_NVSYNC);
8625 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008626
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008627 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8628 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8629
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008630 PIPE_CONF_CHECK_I(gmch_pfit.control);
8631 /* pfit ratios are autocomputed by the hw on gen4+ */
8632 if (INTEL_INFO(dev)->gen < 4)
8633 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8634 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008635 PIPE_CONF_CHECK_I(pch_pfit.enabled);
8636 if (current_config->pch_pfit.enabled) {
8637 PIPE_CONF_CHECK_I(pch_pfit.pos);
8638 PIPE_CONF_CHECK_I(pch_pfit.size);
8639 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008640
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008641 PIPE_CONF_CHECK_I(ips_enabled);
8642
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008643 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008644 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008645 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008646 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
8647 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008648
Ville Syrjälä4f56d122013-10-21 10:52:06 +03008649 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
8650 PIPE_CONF_CHECK_I(pipe_bpp);
8651
Daniel Vetter66e985c2013-06-05 13:34:20 +02008652#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02008653#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008654#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetterbb760062013-06-06 14:55:52 +02008655#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008656
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008657 if (!IS_HASWELL(dev)) {
8658 if (!intel_fuzzy_clock_check(current_config, pipe_config)) {
Jesse Barnes6f024882013-07-01 10:19:09 -07008659 DRM_ERROR("mismatch in clock (expected %d, found %d)\n",
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008660 current_config->adjusted_mode.clock,
8661 pipe_config->adjusted_mode.clock);
8662 return false;
8663 }
8664 }
8665
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008666 return true;
8667}
8668
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008669static void
8670check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008671{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008672 struct intel_connector *connector;
8673
8674 list_for_each_entry(connector, &dev->mode_config.connector_list,
8675 base.head) {
8676 /* This also checks the encoder/connector hw state with the
8677 * ->get_hw_state callbacks. */
8678 intel_connector_check_state(connector);
8679
8680 WARN(&connector->new_encoder->base != connector->base.encoder,
8681 "connector's staged encoder doesn't match current encoder\n");
8682 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008683}
8684
8685static void
8686check_encoder_state(struct drm_device *dev)
8687{
8688 struct intel_encoder *encoder;
8689 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008690
8691 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8692 base.head) {
8693 bool enabled = false;
8694 bool active = false;
8695 enum pipe pipe, tracked_pipe;
8696
8697 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8698 encoder->base.base.id,
8699 drm_get_encoder_name(&encoder->base));
8700
8701 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8702 "encoder's stage crtc doesn't match current crtc\n");
8703 WARN(encoder->connectors_active && !encoder->base.crtc,
8704 "encoder's active_connectors set, but no crtc\n");
8705
8706 list_for_each_entry(connector, &dev->mode_config.connector_list,
8707 base.head) {
8708 if (connector->base.encoder != &encoder->base)
8709 continue;
8710 enabled = true;
8711 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8712 active = true;
8713 }
8714 WARN(!!encoder->base.crtc != enabled,
8715 "encoder's enabled state mismatch "
8716 "(expected %i, found %i)\n",
8717 !!encoder->base.crtc, enabled);
8718 WARN(active && !encoder->base.crtc,
8719 "active encoder with no crtc\n");
8720
8721 WARN(encoder->connectors_active != active,
8722 "encoder's computed active state doesn't match tracked active state "
8723 "(expected %i, found %i)\n", active, encoder->connectors_active);
8724
8725 active = encoder->get_hw_state(encoder, &pipe);
8726 WARN(active != encoder->connectors_active,
8727 "encoder's hw state doesn't match sw tracking "
8728 "(expected %i, found %i)\n",
8729 encoder->connectors_active, active);
8730
8731 if (!encoder->base.crtc)
8732 continue;
8733
8734 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8735 WARN(active && pipe != tracked_pipe,
8736 "active encoder's pipe doesn't match"
8737 "(expected %i, found %i)\n",
8738 tracked_pipe, pipe);
8739
8740 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008741}
8742
8743static void
8744check_crtc_state(struct drm_device *dev)
8745{
8746 drm_i915_private_t *dev_priv = dev->dev_private;
8747 struct intel_crtc *crtc;
8748 struct intel_encoder *encoder;
8749 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008750
8751 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8752 base.head) {
8753 bool enabled = false;
8754 bool active = false;
8755
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008756 memset(&pipe_config, 0, sizeof(pipe_config));
8757
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008758 DRM_DEBUG_KMS("[CRTC:%d]\n",
8759 crtc->base.base.id);
8760
8761 WARN(crtc->active && !crtc->base.enabled,
8762 "active crtc, but not enabled in sw tracking\n");
8763
8764 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8765 base.head) {
8766 if (encoder->base.crtc != &crtc->base)
8767 continue;
8768 enabled = true;
8769 if (encoder->connectors_active)
8770 active = true;
8771 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008772
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008773 WARN(active != crtc->active,
8774 "crtc's computed active state doesn't match tracked active state "
8775 "(expected %i, found %i)\n", active, crtc->active);
8776 WARN(enabled != crtc->base.enabled,
8777 "crtc's computed enabled state doesn't match tracked enabled state "
8778 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8779
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008780 active = dev_priv->display.get_pipe_config(crtc,
8781 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02008782
8783 /* hw state is inconsistent with the pipe A quirk */
8784 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
8785 active = crtc->active;
8786
Daniel Vetter6c49f242013-06-06 12:45:25 +02008787 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8788 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03008789 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008790 if (encoder->base.crtc != &crtc->base)
8791 continue;
Ville Syrjälä3eaba512013-08-05 17:57:48 +03008792 if (encoder->get_config &&
8793 encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02008794 encoder->get_config(encoder, &pipe_config);
8795 }
8796
Jesse Barnes510d5f22013-07-01 15:50:17 -07008797 if (dev_priv->display.get_clock)
8798 dev_priv->display.get_clock(crtc, &pipe_config);
8799
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008800 WARN(crtc->active != active,
8801 "crtc active state doesn't match with hw state "
8802 "(expected %i, found %i)\n", crtc->active, active);
8803
Daniel Vetterc0b03412013-05-28 12:05:54 +02008804 if (active &&
8805 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8806 WARN(1, "pipe state doesn't match!\n");
8807 intel_dump_pipe_config(crtc, &pipe_config,
8808 "[hw state]");
8809 intel_dump_pipe_config(crtc, &crtc->config,
8810 "[sw state]");
8811 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008812 }
8813}
8814
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008815static void
8816check_shared_dpll_state(struct drm_device *dev)
8817{
8818 drm_i915_private_t *dev_priv = dev->dev_private;
8819 struct intel_crtc *crtc;
8820 struct intel_dpll_hw_state dpll_hw_state;
8821 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02008822
8823 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8824 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
8825 int enabled_crtcs = 0, active_crtcs = 0;
8826 bool active;
8827
8828 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
8829
8830 DRM_DEBUG_KMS("%s\n", pll->name);
8831
8832 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
8833
8834 WARN(pll->active > pll->refcount,
8835 "more active pll users than references: %i vs %i\n",
8836 pll->active, pll->refcount);
8837 WARN(pll->active && !pll->on,
8838 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02008839 WARN(pll->on && !pll->active,
8840 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02008841 WARN(pll->on != active,
8842 "pll on state mismatch (expected %i, found %i)\n",
8843 pll->on, active);
8844
8845 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8846 base.head) {
8847 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
8848 enabled_crtcs++;
8849 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
8850 active_crtcs++;
8851 }
8852 WARN(pll->active != active_crtcs,
8853 "pll active crtcs mismatch (expected %i, found %i)\n",
8854 pll->active, active_crtcs);
8855 WARN(pll->refcount != enabled_crtcs,
8856 "pll enabled crtcs mismatch (expected %i, found %i)\n",
8857 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008858
8859 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
8860 sizeof(dpll_hw_state)),
8861 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02008862 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008863}
8864
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008865void
8866intel_modeset_check_state(struct drm_device *dev)
8867{
8868 check_connector_state(dev);
8869 check_encoder_state(dev);
8870 check_crtc_state(dev);
8871 check_shared_dpll_state(dev);
8872}
8873
Daniel Vetterf30da182013-04-11 20:22:50 +02008874static int __intel_set_mode(struct drm_crtc *crtc,
8875 struct drm_display_mode *mode,
8876 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008877{
8878 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008879 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008880 struct drm_display_mode *saved_mode, *saved_hwmode;
8881 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008882 struct intel_crtc *intel_crtc;
8883 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008884 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008885
Tim Gardner3ac18232012-12-07 07:54:26 -07008886 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008887 if (!saved_mode)
8888 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008889 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008890
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008891 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008892 &prepare_pipes, &disable_pipes);
8893
Tim Gardner3ac18232012-12-07 07:54:26 -07008894 *saved_hwmode = crtc->hwmode;
8895 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008896
Daniel Vetter25c5b262012-07-08 22:08:04 +02008897 /* Hack: Because we don't (yet) support global modeset on multiple
8898 * crtcs, we don't keep track of the new mode for more than one crtc.
8899 * Hence simply check whether any bit is set in modeset_pipes in all the
8900 * pieces of code that are not yet converted to deal with mutliple crtcs
8901 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008902 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008903 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008904 if (IS_ERR(pipe_config)) {
8905 ret = PTR_ERR(pipe_config);
8906 pipe_config = NULL;
8907
Tim Gardner3ac18232012-12-07 07:54:26 -07008908 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008909 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02008910 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
8911 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02008912 }
8913
Daniel Vetter460da9162013-03-27 00:44:51 +01008914 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8915 intel_crtc_disable(&intel_crtc->base);
8916
Daniel Vetterea9d7582012-07-10 10:42:52 +02008917 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8918 if (intel_crtc->base.enabled)
8919 dev_priv->display.crtc_disable(&intel_crtc->base);
8920 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008921
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008922 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8923 * to set it here already despite that we pass it down the callchain.
8924 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008925 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02008926 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008927 /* mode_set/enable/disable functions rely on a correct pipe
8928 * config. */
8929 to_intel_crtc(crtc)->config = *pipe_config;
8930 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008931
Daniel Vetterea9d7582012-07-10 10:42:52 +02008932 /* Only after disabling all output pipelines that will be changed can we
8933 * update the the output configuration. */
8934 intel_modeset_update_state(dev, prepare_pipes);
8935
Daniel Vetter47fab732012-10-26 10:58:18 +02008936 if (dev_priv->display.modeset_global_resources)
8937 dev_priv->display.modeset_global_resources(dev);
8938
Daniel Vettera6778b32012-07-02 09:56:42 +02008939 /* Set up the DPLL and any encoders state that needs to adjust or depend
8940 * on the DPLL.
8941 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008942 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008943 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008944 x, y, fb);
8945 if (ret)
8946 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008947 }
8948
8949 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008950 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8951 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008952
Daniel Vetter25c5b262012-07-08 22:08:04 +02008953 if (modeset_pipes) {
8954 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008955 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008956
Daniel Vetter25c5b262012-07-08 22:08:04 +02008957 /* Calculate and store various constants which
8958 * are later needed by vblank and swap-completion
8959 * timestamping. They are derived from true hwmode.
8960 */
8961 drm_calc_timestamping_constants(crtc);
8962 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008963
8964 /* FIXME: add subpixel order */
8965done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008966 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008967 crtc->hwmode = *saved_hwmode;
8968 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008969 }
8970
Tim Gardner3ac18232012-12-07 07:54:26 -07008971out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008972 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008973 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008974 return ret;
8975}
8976
Damien Lespiaue7457a92013-08-08 22:28:59 +01008977static int intel_set_mode(struct drm_crtc *crtc,
8978 struct drm_display_mode *mode,
8979 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02008980{
8981 int ret;
8982
8983 ret = __intel_set_mode(crtc, mode, x, y, fb);
8984
8985 if (ret == 0)
8986 intel_modeset_check_state(crtc->dev);
8987
8988 return ret;
8989}
8990
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008991void intel_crtc_restore_mode(struct drm_crtc *crtc)
8992{
8993 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8994}
8995
Daniel Vetter25c5b262012-07-08 22:08:04 +02008996#undef for_each_intel_crtc_masked
8997
Daniel Vetterd9e55602012-07-04 22:16:09 +02008998static void intel_set_config_free(struct intel_set_config *config)
8999{
9000 if (!config)
9001 return;
9002
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009003 kfree(config->save_connector_encoders);
9004 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02009005 kfree(config);
9006}
9007
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009008static int intel_set_config_save_state(struct drm_device *dev,
9009 struct intel_set_config *config)
9010{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009011 struct drm_encoder *encoder;
9012 struct drm_connector *connector;
9013 int count;
9014
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009015 config->save_encoder_crtcs =
9016 kcalloc(dev->mode_config.num_encoder,
9017 sizeof(struct drm_crtc *), GFP_KERNEL);
9018 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009019 return -ENOMEM;
9020
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009021 config->save_connector_encoders =
9022 kcalloc(dev->mode_config.num_connector,
9023 sizeof(struct drm_encoder *), GFP_KERNEL);
9024 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009025 return -ENOMEM;
9026
9027 /* Copy data. Note that driver private data is not affected.
9028 * Should anything bad happen only the expected state is
9029 * restored, not the drivers personal bookkeeping.
9030 */
9031 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009032 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009033 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009034 }
9035
9036 count = 0;
9037 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009038 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009039 }
9040
9041 return 0;
9042}
9043
9044static void intel_set_config_restore_state(struct drm_device *dev,
9045 struct intel_set_config *config)
9046{
Daniel Vetter9a935852012-07-05 22:34:27 +02009047 struct intel_encoder *encoder;
9048 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009049 int count;
9050
9051 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009052 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9053 encoder->new_crtc =
9054 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009055 }
9056
9057 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009058 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9059 connector->new_encoder =
9060 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009061 }
9062}
9063
Imre Deake3de42b2013-05-03 19:44:07 +02009064static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009065is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009066{
9067 int i;
9068
Chris Wilson2e57f472013-07-17 12:14:40 +01009069 if (set->num_connectors == 0)
9070 return false;
9071
9072 if (WARN_ON(set->connectors == NULL))
9073 return false;
9074
9075 for (i = 0; i < set->num_connectors; i++)
9076 if (set->connectors[i]->encoder &&
9077 set->connectors[i]->encoder->crtc == set->crtc &&
9078 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009079 return true;
9080
9081 return false;
9082}
9083
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009084static void
9085intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9086 struct intel_set_config *config)
9087{
9088
9089 /* We should be able to check here if the fb has the same properties
9090 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009091 if (is_crtc_connector_off(set)) {
9092 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009093 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009094 /* If we have no fb then treat it as a full mode set */
9095 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009096 struct intel_crtc *intel_crtc =
9097 to_intel_crtc(set->crtc);
9098
9099 if (intel_crtc->active && i915_fastboot) {
9100 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9101 config->fb_changed = true;
9102 } else {
9103 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9104 config->mode_changed = true;
9105 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009106 } else if (set->fb == NULL) {
9107 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009108 } else if (set->fb->pixel_format !=
9109 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009110 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009111 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009112 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009113 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009114 }
9115
Daniel Vetter835c5872012-07-10 18:11:08 +02009116 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009117 config->fb_changed = true;
9118
9119 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9120 DRM_DEBUG_KMS("modes are different, full mode set\n");
9121 drm_mode_debug_printmodeline(&set->crtc->mode);
9122 drm_mode_debug_printmodeline(set->mode);
9123 config->mode_changed = true;
9124 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009125
9126 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9127 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009128}
9129
Daniel Vetter2e431052012-07-04 22:42:15 +02009130static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009131intel_modeset_stage_output_state(struct drm_device *dev,
9132 struct drm_mode_set *set,
9133 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009134{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009135 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009136 struct intel_connector *connector;
9137 struct intel_encoder *encoder;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009138 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009139
Damien Lespiau9abdda72013-02-13 13:29:23 +00009140 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009141 * of connectors. For paranoia, double-check this. */
9142 WARN_ON(!set->fb && (set->num_connectors != 0));
9143 WARN_ON(set->fb && (set->num_connectors == 0));
9144
Daniel Vetter9a935852012-07-05 22:34:27 +02009145 list_for_each_entry(connector, &dev->mode_config.connector_list,
9146 base.head) {
9147 /* Otherwise traverse passed in connector list and get encoders
9148 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009149 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009150 if (set->connectors[ro] == &connector->base) {
9151 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009152 break;
9153 }
9154 }
9155
Daniel Vetter9a935852012-07-05 22:34:27 +02009156 /* If we disable the crtc, disable all its connectors. Also, if
9157 * the connector is on the changing crtc but not on the new
9158 * connector list, disable it. */
9159 if ((!set->fb || ro == set->num_connectors) &&
9160 connector->base.encoder &&
9161 connector->base.encoder->crtc == set->crtc) {
9162 connector->new_encoder = NULL;
9163
9164 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9165 connector->base.base.id,
9166 drm_get_connector_name(&connector->base));
9167 }
9168
9169
9170 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009171 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009172 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009173 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009174 }
9175 /* connector->new_encoder is now updated for all connectors. */
9176
9177 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009178 list_for_each_entry(connector, &dev->mode_config.connector_list,
9179 base.head) {
9180 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009181 continue;
9182
Daniel Vetter9a935852012-07-05 22:34:27 +02009183 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009184
9185 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009186 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009187 new_crtc = set->crtc;
9188 }
9189
9190 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02009191 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
9192 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009193 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009194 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009195 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9196
9197 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9198 connector->base.base.id,
9199 drm_get_connector_name(&connector->base),
9200 new_crtc->base.id);
9201 }
9202
9203 /* Check for any encoders that needs to be disabled. */
9204 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9205 base.head) {
9206 list_for_each_entry(connector,
9207 &dev->mode_config.connector_list,
9208 base.head) {
9209 if (connector->new_encoder == encoder) {
9210 WARN_ON(!connector->new_encoder->new_crtc);
9211
9212 goto next_encoder;
9213 }
9214 }
9215 encoder->new_crtc = NULL;
9216next_encoder:
9217 /* Only now check for crtc changes so we don't miss encoders
9218 * that will be disabled. */
9219 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009220 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009221 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009222 }
9223 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009224 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009225
Daniel Vetter2e431052012-07-04 22:42:15 +02009226 return 0;
9227}
9228
9229static int intel_crtc_set_config(struct drm_mode_set *set)
9230{
9231 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02009232 struct drm_mode_set save_set;
9233 struct intel_set_config *config;
9234 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02009235
Daniel Vetter8d3e3752012-07-05 16:09:09 +02009236 BUG_ON(!set);
9237 BUG_ON(!set->crtc);
9238 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02009239
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01009240 /* Enforce sane interface api - has been abused by the fb helper. */
9241 BUG_ON(!set->mode && set->fb);
9242 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02009243
Daniel Vetter2e431052012-07-04 22:42:15 +02009244 if (set->fb) {
9245 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
9246 set->crtc->base.id, set->fb->base.id,
9247 (int)set->num_connectors, set->x, set->y);
9248 } else {
9249 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02009250 }
9251
9252 dev = set->crtc->dev;
9253
9254 ret = -ENOMEM;
9255 config = kzalloc(sizeof(*config), GFP_KERNEL);
9256 if (!config)
9257 goto out_config;
9258
9259 ret = intel_set_config_save_state(dev, config);
9260 if (ret)
9261 goto out_config;
9262
9263 save_set.crtc = set->crtc;
9264 save_set.mode = &set->crtc->mode;
9265 save_set.x = set->crtc->x;
9266 save_set.y = set->crtc->y;
9267 save_set.fb = set->crtc->fb;
9268
9269 /* Compute whether we need a full modeset, only an fb base update or no
9270 * change at all. In the future we might also check whether only the
9271 * mode changed, e.g. for LVDS where we only change the panel fitter in
9272 * such cases. */
9273 intel_set_config_compute_mode_changes(set, config);
9274
Daniel Vetter9a935852012-07-05 22:34:27 +02009275 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02009276 if (ret)
9277 goto fail;
9278
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009279 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009280 ret = intel_set_mode(set->crtc, set->mode,
9281 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009282 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02009283 intel_crtc_wait_for_pending_flips(set->crtc);
9284
Daniel Vetter4f660f42012-07-02 09:47:37 +02009285 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02009286 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02009287 }
9288
Chris Wilson2d05eae2013-05-03 17:36:25 +01009289 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +02009290 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
9291 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +02009292fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +01009293 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009294
Chris Wilson2d05eae2013-05-03 17:36:25 +01009295 /* Try to restore the config */
9296 if (config->mode_changed &&
9297 intel_set_mode(save_set.crtc, save_set.mode,
9298 save_set.x, save_set.y, save_set.fb))
9299 DRM_ERROR("failed to restore config after modeset failure\n");
9300 }
Daniel Vetter50f56112012-07-02 09:35:43 +02009301
Daniel Vetterd9e55602012-07-04 22:16:09 +02009302out_config:
9303 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009304 return ret;
9305}
9306
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009307static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009308 .cursor_set = intel_crtc_cursor_set,
9309 .cursor_move = intel_crtc_cursor_move,
9310 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02009311 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009312 .destroy = intel_crtc_destroy,
9313 .page_flip = intel_crtc_page_flip,
9314};
9315
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009316static void intel_cpu_pll_init(struct drm_device *dev)
9317{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009318 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009319 intel_ddi_pll_init(dev);
9320}
9321
Daniel Vetter53589012013-06-05 13:34:16 +02009322static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
9323 struct intel_shared_dpll *pll,
9324 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009325{
Daniel Vetter53589012013-06-05 13:34:16 +02009326 uint32_t val;
9327
9328 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +02009329 hw_state->dpll = val;
9330 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
9331 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +02009332
9333 return val & DPLL_VCO_ENABLE;
9334}
9335
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009336static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
9337 struct intel_shared_dpll *pll)
9338{
9339 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
9340 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
9341}
9342
Daniel Vettere7b903d2013-06-05 13:34:14 +02009343static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
9344 struct intel_shared_dpll *pll)
9345{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009346 /* PCH refclock must be enabled first */
9347 assert_pch_refclk_enabled(dev_priv);
9348
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009349 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9350
9351 /* Wait for the clocks to stabilize. */
9352 POSTING_READ(PCH_DPLL(pll->id));
9353 udelay(150);
9354
9355 /* The pixel multiplier can only be updated once the
9356 * DPLL is enabled and the clocks are stable.
9357 *
9358 * So write it again.
9359 */
9360 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9361 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009362 udelay(200);
9363}
9364
9365static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
9366 struct intel_shared_dpll *pll)
9367{
9368 struct drm_device *dev = dev_priv->dev;
9369 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009370
9371 /* Make sure no transcoder isn't still depending on us. */
9372 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9373 if (intel_crtc_to_shared_dpll(crtc) == pll)
9374 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
9375 }
9376
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009377 I915_WRITE(PCH_DPLL(pll->id), 0);
9378 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009379 udelay(200);
9380}
9381
Daniel Vetter46edb022013-06-05 13:34:12 +02009382static char *ibx_pch_dpll_names[] = {
9383 "PCH DPLL A",
9384 "PCH DPLL B",
9385};
9386
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009387static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009388{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009389 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009390 int i;
9391
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009392 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009393
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009394 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +02009395 dev_priv->shared_dplls[i].id = i;
9396 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009397 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009398 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
9399 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +02009400 dev_priv->shared_dplls[i].get_hw_state =
9401 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009402 }
9403}
9404
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009405static void intel_shared_dpll_init(struct drm_device *dev)
9406{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009407 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009408
9409 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
9410 ibx_pch_dpll_init(dev);
9411 else
9412 dev_priv->num_shared_dpll = 0;
9413
9414 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
9415 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
9416 dev_priv->num_shared_dpll);
9417}
9418
Hannes Ederb358d0a2008-12-18 21:18:47 +01009419static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08009420{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009421 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009422 struct intel_crtc *intel_crtc;
9423 int i;
9424
9425 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
9426 if (intel_crtc == NULL)
9427 return;
9428
9429 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
9430
9431 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08009432 for (i = 0; i < 256; i++) {
9433 intel_crtc->lut_r[i] = i;
9434 intel_crtc->lut_g[i] = i;
9435 intel_crtc->lut_b[i] = i;
9436 }
9437
Jesse Barnes80824002009-09-10 15:28:06 -07009438 /* Swap pipes & planes for FBC on pre-965 */
9439 intel_crtc->pipe = pipe;
9440 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01009441 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08009442 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01009443 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07009444 }
9445
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009446 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
9447 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
9448 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
9449 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
9450
Jesse Barnes79e53942008-11-07 14:24:08 -08009451 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08009452}
9453
Carl Worth08d7b3d2009-04-29 14:43:54 -07009454int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00009455 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07009456{
Carl Worth08d7b3d2009-04-29 14:43:54 -07009457 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02009458 struct drm_mode_object *drmmode_obj;
9459 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009460
Daniel Vetter1cff8f62012-04-24 09:55:08 +02009461 if (!drm_core_check_feature(dev, DRIVER_MODESET))
9462 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009463
Daniel Vetterc05422d2009-08-11 16:05:30 +02009464 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
9465 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07009466
Daniel Vetterc05422d2009-08-11 16:05:30 +02009467 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07009468 DRM_ERROR("no such CRTC id\n");
9469 return -EINVAL;
9470 }
9471
Daniel Vetterc05422d2009-08-11 16:05:30 +02009472 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
9473 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009474
Daniel Vetterc05422d2009-08-11 16:05:30 +02009475 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009476}
9477
Daniel Vetter66a92782012-07-12 20:08:18 +02009478static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009479{
Daniel Vetter66a92782012-07-12 20:08:18 +02009480 struct drm_device *dev = encoder->base.dev;
9481 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009482 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009483 int entry = 0;
9484
Daniel Vetter66a92782012-07-12 20:08:18 +02009485 list_for_each_entry(source_encoder,
9486 &dev->mode_config.encoder_list, base.head) {
9487
9488 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009489 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02009490
9491 /* Intel hw has only one MUX where enocoders could be cloned. */
9492 if (encoder->cloneable && source_encoder->cloneable)
9493 index_mask |= (1 << entry);
9494
Jesse Barnes79e53942008-11-07 14:24:08 -08009495 entry++;
9496 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01009497
Jesse Barnes79e53942008-11-07 14:24:08 -08009498 return index_mask;
9499}
9500
Chris Wilson4d302442010-12-14 19:21:29 +00009501static bool has_edp_a(struct drm_device *dev)
9502{
9503 struct drm_i915_private *dev_priv = dev->dev_private;
9504
9505 if (!IS_MOBILE(dev))
9506 return false;
9507
9508 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
9509 return false;
9510
9511 if (IS_GEN5(dev) &&
9512 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
9513 return false;
9514
9515 return true;
9516}
9517
Jesse Barnes79e53942008-11-07 14:24:08 -08009518static void intel_setup_outputs(struct drm_device *dev)
9519{
Eric Anholt725e30a2009-01-22 13:01:02 -08009520 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009521 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009522 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009523
Daniel Vetterc9093352013-06-06 22:22:47 +02009524 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009525
Paulo Zanonic40c0f52013-04-12 18:16:53 -03009526 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02009527 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009528
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009529 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03009530 int found;
9531
9532 /* Haswell uses DDI functions to detect digital outputs */
9533 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
9534 /* DDI A only supports eDP */
9535 if (found)
9536 intel_ddi_init(dev, PORT_A);
9537
9538 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
9539 * register */
9540 found = I915_READ(SFUSE_STRAP);
9541
9542 if (found & SFUSE_STRAP_DDIB_DETECTED)
9543 intel_ddi_init(dev, PORT_B);
9544 if (found & SFUSE_STRAP_DDIC_DETECTED)
9545 intel_ddi_init(dev, PORT_C);
9546 if (found & SFUSE_STRAP_DDID_DETECTED)
9547 intel_ddi_init(dev, PORT_D);
9548 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009549 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02009550 dpd_is_edp = intel_dpd_is_edp(dev);
9551
9552 if (has_edp_a(dev))
9553 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009554
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009555 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08009556 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01009557 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009558 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009559 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009560 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009561 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009562 }
9563
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009564 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009565 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009566
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009567 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009568 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009569
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009570 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009571 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009572
Daniel Vetter270b3042012-10-27 15:52:05 +02009573 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009574 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009575 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05309576 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Jesse Barnes6f6005a2013-08-09 09:34:35 -07009577 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
9578 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
9579 PORT_C);
9580 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
9581 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
9582 PORT_C);
9583 }
Gajanan Bhat19c03922012-09-27 19:13:07 +05309584
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009585 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03009586 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
9587 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009588 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
9589 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009590 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08009591 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009592 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08009593
Paulo Zanonie2debe92013-02-18 19:00:27 -03009594 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009595 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009596 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009597 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
9598 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009599 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009600 }
Ma Ling27185ae2009-08-24 13:50:23 +08009601
Imre Deake7281ea2013-05-08 13:14:08 +03009602 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009603 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08009604 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009605
9606 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009607
Paulo Zanonie2debe92013-02-18 19:00:27 -03009608 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009609 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009610 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009611 }
Ma Ling27185ae2009-08-24 13:50:23 +08009612
Paulo Zanonie2debe92013-02-18 19:00:27 -03009613 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009614
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009615 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
9616 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009617 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009618 }
Imre Deake7281ea2013-05-08 13:14:08 +03009619 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009620 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08009621 }
Ma Ling27185ae2009-08-24 13:50:23 +08009622
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009623 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03009624 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009625 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07009626 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009627 intel_dvo_init(dev);
9628
Zhenyu Wang103a1962009-11-27 11:44:36 +08009629 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009630 intel_tv_init(dev);
9631
Chris Wilson4ef69c72010-09-09 15:14:28 +01009632 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9633 encoder->base.possible_crtcs = encoder->crtc_mask;
9634 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02009635 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08009636 }
Chris Wilson47356eb2011-01-11 17:06:04 +00009637
Paulo Zanonidde86e22012-12-01 12:04:25 -02009638 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02009639
9640 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009641}
9642
Chris Wilsonddfe1562013-08-06 17:43:07 +01009643void intel_framebuffer_fini(struct intel_framebuffer *fb)
9644{
9645 drm_framebuffer_cleanup(&fb->base);
9646 drm_gem_object_unreference_unlocked(&fb->obj->base);
9647}
9648
Jesse Barnes79e53942008-11-07 14:24:08 -08009649static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
9650{
9651 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009652
Chris Wilsonddfe1562013-08-06 17:43:07 +01009653 intel_framebuffer_fini(intel_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009654 kfree(intel_fb);
9655}
9656
9657static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00009658 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08009659 unsigned int *handle)
9660{
9661 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009662 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009663
Chris Wilson05394f32010-11-08 19:18:58 +00009664 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08009665}
9666
9667static const struct drm_framebuffer_funcs intel_fb_funcs = {
9668 .destroy = intel_user_framebuffer_destroy,
9669 .create_handle = intel_user_framebuffer_create_handle,
9670};
9671
Dave Airlie38651672010-03-30 05:34:13 +00009672int intel_framebuffer_init(struct drm_device *dev,
9673 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009674 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00009675 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08009676{
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009677 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08009678 int ret;
9679
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009680 if (obj->tiling_mode == I915_TILING_Y) {
9681 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01009682 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009683 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009684
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009685 if (mode_cmd->pitches[0] & 63) {
9686 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
9687 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01009688 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009689 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009690
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009691 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
9692 pitch_limit = 32*1024;
9693 } else if (INTEL_INFO(dev)->gen >= 4) {
9694 if (obj->tiling_mode)
9695 pitch_limit = 16*1024;
9696 else
9697 pitch_limit = 32*1024;
9698 } else if (INTEL_INFO(dev)->gen >= 3) {
9699 if (obj->tiling_mode)
9700 pitch_limit = 8*1024;
9701 else
9702 pitch_limit = 16*1024;
9703 } else
9704 /* XXX DSPC is limited to 4k tiled */
9705 pitch_limit = 8*1024;
9706
9707 if (mode_cmd->pitches[0] > pitch_limit) {
9708 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
9709 obj->tiling_mode ? "tiled" : "linear",
9710 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009711 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009712 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009713
9714 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009715 mode_cmd->pitches[0] != obj->stride) {
9716 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
9717 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009718 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009719 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009720
Ville Syrjälä57779d02012-10-31 17:50:14 +02009721 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009722 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02009723 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009724 case DRM_FORMAT_RGB565:
9725 case DRM_FORMAT_XRGB8888:
9726 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009727 break;
9728 case DRM_FORMAT_XRGB1555:
9729 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009730 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009731 DRM_DEBUG("unsupported pixel format: %s\n",
9732 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009733 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009734 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02009735 break;
9736 case DRM_FORMAT_XBGR8888:
9737 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009738 case DRM_FORMAT_XRGB2101010:
9739 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009740 case DRM_FORMAT_XBGR2101010:
9741 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009742 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009743 DRM_DEBUG("unsupported pixel format: %s\n",
9744 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009745 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009746 }
Jesse Barnesb5626742011-06-24 12:19:27 -07009747 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02009748 case DRM_FORMAT_YUYV:
9749 case DRM_FORMAT_UYVY:
9750 case DRM_FORMAT_YVYU:
9751 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009752 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009753 DRM_DEBUG("unsupported pixel format: %s\n",
9754 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009755 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009756 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009757 break;
9758 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009759 DRM_DEBUG("unsupported pixel format: %s\n",
9760 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +01009761 return -EINVAL;
9762 }
9763
Ville Syrjälä90f9a332012-10-31 17:50:19 +02009764 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
9765 if (mode_cmd->offsets[0] != 0)
9766 return -EINVAL;
9767
Daniel Vetterc7d73f62012-12-13 23:38:38 +01009768 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
9769 intel_fb->obj = obj;
9770
Jesse Barnes79e53942008-11-07 14:24:08 -08009771 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
9772 if (ret) {
9773 DRM_ERROR("framebuffer init failed %d\n", ret);
9774 return ret;
9775 }
9776
Jesse Barnes79e53942008-11-07 14:24:08 -08009777 return 0;
9778}
9779
Jesse Barnes79e53942008-11-07 14:24:08 -08009780static struct drm_framebuffer *
9781intel_user_framebuffer_create(struct drm_device *dev,
9782 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009783 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08009784{
Chris Wilson05394f32010-11-08 19:18:58 +00009785 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009786
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009787 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
9788 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00009789 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01009790 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08009791
Chris Wilsond2dff872011-04-19 08:36:26 +01009792 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08009793}
9794
Jesse Barnes79e53942008-11-07 14:24:08 -08009795static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009796 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00009797 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08009798};
9799
Jesse Barnese70236a2009-09-21 10:42:27 -07009800/* Set up chip specific display functions */
9801static void intel_init_display(struct drm_device *dev)
9802{
9803 struct drm_i915_private *dev_priv = dev->dev_private;
9804
Daniel Vetteree9300b2013-06-03 22:40:22 +02009805 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
9806 dev_priv->display.find_dpll = g4x_find_best_dpll;
9807 else if (IS_VALLEYVIEW(dev))
9808 dev_priv->display.find_dpll = vlv_find_best_dpll;
9809 else if (IS_PINEVIEW(dev))
9810 dev_priv->display.find_dpll = pnv_find_best_dpll;
9811 else
9812 dev_priv->display.find_dpll = i9xx_find_best_dpll;
9813
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009814 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009815 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009816 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02009817 dev_priv->display.crtc_enable = haswell_crtc_enable;
9818 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009819 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009820 dev_priv->display.update_plane = ironlake_update_plane;
9821 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009822 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009823 dev_priv->display.get_clock = ironlake_crtc_clock_get;
Eric Anholtf564048e2011-03-30 13:01:02 -07009824 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009825 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9826 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009827 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009828 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009829 } else if (IS_VALLEYVIEW(dev)) {
9830 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009831 dev_priv->display.get_clock = i9xx_crtc_clock_get;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009832 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9833 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9834 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9835 dev_priv->display.off = i9xx_crtc_off;
9836 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009837 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009838 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009839 dev_priv->display.get_clock = i9xx_crtc_clock_get;
Eric Anholtf564048e2011-03-30 13:01:02 -07009840 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009841 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9842 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009843 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009844 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009845 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009846
Jesse Barnese70236a2009-09-21 10:42:27 -07009847 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009848 if (IS_VALLEYVIEW(dev))
9849 dev_priv->display.get_display_clock_speed =
9850 valleyview_get_display_clock_speed;
9851 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009852 dev_priv->display.get_display_clock_speed =
9853 i945_get_display_clock_speed;
9854 else if (IS_I915G(dev))
9855 dev_priv->display.get_display_clock_speed =
9856 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02009857 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009858 dev_priv->display.get_display_clock_speed =
9859 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02009860 else if (IS_PINEVIEW(dev))
9861 dev_priv->display.get_display_clock_speed =
9862 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -07009863 else if (IS_I915GM(dev))
9864 dev_priv->display.get_display_clock_speed =
9865 i915gm_get_display_clock_speed;
9866 else if (IS_I865G(dev))
9867 dev_priv->display.get_display_clock_speed =
9868 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009869 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009870 dev_priv->display.get_display_clock_speed =
9871 i855_get_display_clock_speed;
9872 else /* 852, 830 */
9873 dev_priv->display.get_display_clock_speed =
9874 i830_get_display_clock_speed;
9875
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009876 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009877 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009878 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009879 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009880 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009881 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009882 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009883 } else if (IS_IVYBRIDGE(dev)) {
9884 /* FIXME: detect B0+ stepping and use auto training */
9885 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009886 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02009887 dev_priv->display.modeset_global_resources =
9888 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03009889 } else if (IS_HASWELL(dev)) {
9890 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08009891 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02009892 dev_priv->display.modeset_global_resources =
9893 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02009894 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07009895 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009896 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009897 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009898
9899 /* Default just returns -ENODEV to indicate unsupported */
9900 dev_priv->display.queue_flip = intel_default_queue_flip;
9901
9902 switch (INTEL_INFO(dev)->gen) {
9903 case 2:
9904 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9905 break;
9906
9907 case 3:
9908 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9909 break;
9910
9911 case 4:
9912 case 5:
9913 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9914 break;
9915
9916 case 6:
9917 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9918 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009919 case 7:
9920 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9921 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009922 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009923}
9924
Jesse Barnesb690e962010-07-19 13:53:12 -07009925/*
9926 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9927 * resume, or other times. This quirk makes sure that's the case for
9928 * affected systems.
9929 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009930static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009931{
9932 struct drm_i915_private *dev_priv = dev->dev_private;
9933
9934 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009935 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009936}
9937
Keith Packard435793d2011-07-12 14:56:22 -07009938/*
9939 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9940 */
9941static void quirk_ssc_force_disable(struct drm_device *dev)
9942{
9943 struct drm_i915_private *dev_priv = dev->dev_private;
9944 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009945 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009946}
9947
Carsten Emde4dca20e2012-03-15 15:56:26 +01009948/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009949 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9950 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009951 */
9952static void quirk_invert_brightness(struct drm_device *dev)
9953{
9954 struct drm_i915_private *dev_priv = dev->dev_private;
9955 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009956 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009957}
9958
Kamal Mostafae85843b2013-07-19 15:02:01 -07009959/*
9960 * Some machines (Dell XPS13) suffer broken backlight controls if
9961 * BLM_PCH_PWM_ENABLE is set.
9962 */
9963static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
9964{
9965 struct drm_i915_private *dev_priv = dev->dev_private;
9966 dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
9967 DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
9968}
9969
Jesse Barnesb690e962010-07-19 13:53:12 -07009970struct intel_quirk {
9971 int device;
9972 int subsystem_vendor;
9973 int subsystem_device;
9974 void (*hook)(struct drm_device *dev);
9975};
9976
Egbert Eich5f85f1762012-10-14 15:46:38 +02009977/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9978struct intel_dmi_quirk {
9979 void (*hook)(struct drm_device *dev);
9980 const struct dmi_system_id (*dmi_id_list)[];
9981};
9982
9983static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9984{
9985 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9986 return 1;
9987}
9988
9989static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9990 {
9991 .dmi_id_list = &(const struct dmi_system_id[]) {
9992 {
9993 .callback = intel_dmi_reverse_brightness,
9994 .ident = "NCR Corporation",
9995 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9996 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9997 },
9998 },
9999 { } /* terminating entry */
10000 },
10001 .hook = quirk_invert_brightness,
10002 },
10003};
10004
Ben Widawskyc43b5632012-04-16 14:07:40 -070010005static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070010006 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040010007 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070010008
Jesse Barnesb690e962010-07-19 13:53:12 -070010009 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10010 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10011
Jesse Barnesb690e962010-07-19 13:53:12 -070010012 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10013 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10014
Daniel Vetterccd0d362012-10-10 23:13:59 +020010015 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -070010016 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010017 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010018
10019 /* Lenovo U160 cannot use SSC on LVDS */
10020 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010021
10022 /* Sony Vaio Y cannot use SSC on LVDS */
10023 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010024
10025 /* Acer Aspire 5734Z must invert backlight brightness */
10026 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +020010027
10028 /* Acer/eMachines G725 */
10029 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +020010030
10031 /* Acer/eMachines e725 */
10032 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +020010033
10034 /* Acer/Packard Bell NCL20 */
10035 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +010010036
10037 /* Acer Aspire 4736Z */
10038 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Kamal Mostafae85843b2013-07-19 15:02:01 -070010039
10040 /* Dell XPS13 HD Sandy Bridge */
10041 { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
10042 /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
10043 { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
Jesse Barnesb690e962010-07-19 13:53:12 -070010044};
10045
10046static void intel_init_quirks(struct drm_device *dev)
10047{
10048 struct pci_dev *d = dev->pdev;
10049 int i;
10050
10051 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10052 struct intel_quirk *q = &intel_quirks[i];
10053
10054 if (d->device == q->device &&
10055 (d->subsystem_vendor == q->subsystem_vendor ||
10056 q->subsystem_vendor == PCI_ANY_ID) &&
10057 (d->subsystem_device == q->subsystem_device ||
10058 q->subsystem_device == PCI_ANY_ID))
10059 q->hook(dev);
10060 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020010061 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10062 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10063 intel_dmi_quirks[i].hook(dev);
10064 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010065}
10066
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010067/* Disable the VGA plane that we never use */
10068static void i915_disable_vga(struct drm_device *dev)
10069{
10070 struct drm_i915_private *dev_priv = dev->dev_private;
10071 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010072 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010073
10074 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010075 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010076 sr1 = inb(VGA_SR_DATA);
10077 outb(sr1 | 1<<5, VGA_SR_DATA);
10078 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10079 udelay(300);
10080
10081 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10082 POSTING_READ(vga_reg);
10083}
10084
Daniel Vetterf8175862012-04-10 15:50:11 +020010085void intel_modeset_init_hw(struct drm_device *dev)
10086{
Paulo Zanonifa42e232013-01-25 16:59:11 -020010087 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -030010088
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010089 intel_prepare_ddi(dev);
10090
Daniel Vetterf8175862012-04-10 15:50:11 +020010091 intel_init_clock_gating(dev);
10092
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010093 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010094 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010095 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020010096}
10097
Imre Deak7d708ee2013-04-17 14:04:50 +030010098void intel_modeset_suspend_hw(struct drm_device *dev)
10099{
10100 intel_suspend_hw(dev);
10101}
10102
Jesse Barnes79e53942008-11-07 14:24:08 -080010103void intel_modeset_init(struct drm_device *dev)
10104{
Jesse Barnes652c3932009-08-17 13:31:43 -070010105 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010106 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010107
10108 drm_mode_config_init(dev);
10109
10110 dev->mode_config.min_width = 0;
10111 dev->mode_config.min_height = 0;
10112
Dave Airlie019d96c2011-09-29 16:20:42 +010010113 dev->mode_config.preferred_depth = 24;
10114 dev->mode_config.prefer_shadow = 1;
10115
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020010116 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080010117
Jesse Barnesb690e962010-07-19 13:53:12 -070010118 intel_init_quirks(dev);
10119
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030010120 intel_init_pm(dev);
10121
Ben Widawskye3c74752013-04-05 13:12:39 -070010122 if (INTEL_INFO(dev)->num_pipes == 0)
10123 return;
10124
Jesse Barnese70236a2009-09-21 10:42:27 -070010125 intel_init_display(dev);
10126
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010127 if (IS_GEN2(dev)) {
10128 dev->mode_config.max_width = 2048;
10129 dev->mode_config.max_height = 2048;
10130 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070010131 dev->mode_config.max_width = 4096;
10132 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080010133 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010134 dev->mode_config.max_width = 8192;
10135 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080010136 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080010137 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010138
Zhao Yakui28c97732009-10-09 11:39:41 +080010139 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010140 INTEL_INFO(dev)->num_pipes,
10141 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080010142
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010010143 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010144 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010145 for (j = 0; j < dev_priv->num_plane; j++) {
10146 ret = intel_plane_init(dev, i, j);
10147 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030010148 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
10149 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010150 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010151 }
10152
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010153 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010154 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010155
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010156 /* Just disable it once at startup */
10157 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010158 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000010159
10160 /* Just in case the BIOS is doing something questionable. */
10161 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010162}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080010163
Daniel Vetter24929352012-07-02 20:28:59 +020010164static void
10165intel_connector_break_all_links(struct intel_connector *connector)
10166{
10167 connector->base.dpms = DRM_MODE_DPMS_OFF;
10168 connector->base.encoder = NULL;
10169 connector->encoder->connectors_active = false;
10170 connector->encoder->base.crtc = NULL;
10171}
10172
Daniel Vetter7fad7982012-07-04 17:51:47 +020010173static void intel_enable_pipe_a(struct drm_device *dev)
10174{
10175 struct intel_connector *connector;
10176 struct drm_connector *crt = NULL;
10177 struct intel_load_detect_pipe load_detect_temp;
10178
10179 /* We can't just switch on the pipe A, we need to set things up with a
10180 * proper mode and output configuration. As a gross hack, enable pipe A
10181 * by enabling the load detect pipe once. */
10182 list_for_each_entry(connector,
10183 &dev->mode_config.connector_list,
10184 base.head) {
10185 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
10186 crt = &connector->base;
10187 break;
10188 }
10189 }
10190
10191 if (!crt)
10192 return;
10193
10194 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
10195 intel_release_load_detect_pipe(crt, &load_detect_temp);
10196
10197
10198}
10199
Daniel Vetterfa555832012-10-10 23:14:00 +020010200static bool
10201intel_check_plane_mapping(struct intel_crtc *crtc)
10202{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010203 struct drm_device *dev = crtc->base.dev;
10204 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010205 u32 reg, val;
10206
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010207 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020010208 return true;
10209
10210 reg = DSPCNTR(!crtc->plane);
10211 val = I915_READ(reg);
10212
10213 if ((val & DISPLAY_PLANE_ENABLE) &&
10214 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
10215 return false;
10216
10217 return true;
10218}
10219
Daniel Vetter24929352012-07-02 20:28:59 +020010220static void intel_sanitize_crtc(struct intel_crtc *crtc)
10221{
10222 struct drm_device *dev = crtc->base.dev;
10223 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010224 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020010225
Daniel Vetter24929352012-07-02 20:28:59 +020010226 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020010227 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020010228 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
10229
10230 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020010231 * disable the crtc (and hence change the state) if it is wrong. Note
10232 * that gen4+ has a fixed plane -> pipe mapping. */
10233 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020010234 struct intel_connector *connector;
10235 bool plane;
10236
Daniel Vetter24929352012-07-02 20:28:59 +020010237 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
10238 crtc->base.base.id);
10239
10240 /* Pipe has the wrong plane attached and the plane is active.
10241 * Temporarily change the plane mapping and disable everything
10242 * ... */
10243 plane = crtc->plane;
10244 crtc->plane = !plane;
10245 dev_priv->display.crtc_disable(&crtc->base);
10246 crtc->plane = plane;
10247
10248 /* ... and break all links. */
10249 list_for_each_entry(connector, &dev->mode_config.connector_list,
10250 base.head) {
10251 if (connector->encoder->base.crtc != &crtc->base)
10252 continue;
10253
10254 intel_connector_break_all_links(connector);
10255 }
10256
10257 WARN_ON(crtc->active);
10258 crtc->base.enabled = false;
10259 }
Daniel Vetter24929352012-07-02 20:28:59 +020010260
Daniel Vetter7fad7982012-07-04 17:51:47 +020010261 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
10262 crtc->pipe == PIPE_A && !crtc->active) {
10263 /* BIOS forgot to enable pipe A, this mostly happens after
10264 * resume. Force-enable the pipe to fix this, the update_dpms
10265 * call below we restore the pipe to the right state, but leave
10266 * the required bits on. */
10267 intel_enable_pipe_a(dev);
10268 }
10269
Daniel Vetter24929352012-07-02 20:28:59 +020010270 /* Adjust the state of the output pipe according to whether we
10271 * have active connectors/encoders. */
10272 intel_crtc_update_dpms(&crtc->base);
10273
10274 if (crtc->active != crtc->base.enabled) {
10275 struct intel_encoder *encoder;
10276
10277 /* This can happen either due to bugs in the get_hw_state
10278 * functions or because the pipe is force-enabled due to the
10279 * pipe A quirk. */
10280 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
10281 crtc->base.base.id,
10282 crtc->base.enabled ? "enabled" : "disabled",
10283 crtc->active ? "enabled" : "disabled");
10284
10285 crtc->base.enabled = crtc->active;
10286
10287 /* Because we only establish the connector -> encoder ->
10288 * crtc links if something is active, this means the
10289 * crtc is now deactivated. Break the links. connector
10290 * -> encoder links are only establish when things are
10291 * actually up, hence no need to break them. */
10292 WARN_ON(crtc->active);
10293
10294 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
10295 WARN_ON(encoder->connectors_active);
10296 encoder->base.crtc = NULL;
10297 }
10298 }
10299}
10300
10301static void intel_sanitize_encoder(struct intel_encoder *encoder)
10302{
10303 struct intel_connector *connector;
10304 struct drm_device *dev = encoder->base.dev;
10305
10306 /* We need to check both for a crtc link (meaning that the
10307 * encoder is active and trying to read from a pipe) and the
10308 * pipe itself being active. */
10309 bool has_active_crtc = encoder->base.crtc &&
10310 to_intel_crtc(encoder->base.crtc)->active;
10311
10312 if (encoder->connectors_active && !has_active_crtc) {
10313 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
10314 encoder->base.base.id,
10315 drm_get_encoder_name(&encoder->base));
10316
10317 /* Connector is active, but has no active pipe. This is
10318 * fallout from our resume register restoring. Disable
10319 * the encoder manually again. */
10320 if (encoder->base.crtc) {
10321 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
10322 encoder->base.base.id,
10323 drm_get_encoder_name(&encoder->base));
10324 encoder->disable(encoder);
10325 }
10326
10327 /* Inconsistent output/port/pipe state happens presumably due to
10328 * a bug in one of the get_hw_state functions. Or someplace else
10329 * in our code, like the register restore mess on resume. Clamp
10330 * things to off as a safer default. */
10331 list_for_each_entry(connector,
10332 &dev->mode_config.connector_list,
10333 base.head) {
10334 if (connector->encoder != encoder)
10335 continue;
10336
10337 intel_connector_break_all_links(connector);
10338 }
10339 }
10340 /* Enabled encoders without active connectors will be fixed in
10341 * the crtc fixup. */
10342}
10343
Daniel Vetter44cec742013-01-25 17:53:21 +010010344void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010345{
10346 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010347 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010348
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010349 /* This function can be called both from intel_modeset_setup_hw_state or
10350 * at a very early point in our resume sequence, where the power well
10351 * structures are not yet restored. Since this function is at a very
10352 * paranoid "someone might have enabled VGA while we were not looking"
10353 * level, just check if the power well is enabled instead of trying to
10354 * follow the "don't touch the power well if we don't need it" policy
10355 * the rest of the driver uses. */
10356 if (HAS_POWER_WELL(dev) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030010357 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010358 return;
10359
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010360 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
10361 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020010362 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010363 }
10364}
10365
Daniel Vetter30e984d2013-06-05 13:34:17 +020010366static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020010367{
10368 struct drm_i915_private *dev_priv = dev->dev_private;
10369 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020010370 struct intel_crtc *crtc;
10371 struct intel_encoder *encoder;
10372 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020010373 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020010374
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010375 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10376 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010010377 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020010378
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010379 crtc->active = dev_priv->display.get_pipe_config(crtc,
10380 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010381
10382 crtc->base.enabled = crtc->active;
10383
10384 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
10385 crtc->base.base.id,
10386 crtc->active ? "enabled" : "disabled");
10387 }
10388
Daniel Vetter53589012013-06-05 13:34:16 +020010389 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010390 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010391 intel_ddi_setup_hw_pll_state(dev);
10392
Daniel Vetter53589012013-06-05 13:34:16 +020010393 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10394 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10395
10396 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
10397 pll->active = 0;
10398 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10399 base.head) {
10400 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10401 pll->active++;
10402 }
10403 pll->refcount = pll->active;
10404
Daniel Vetter35c95372013-07-17 06:55:04 +020010405 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
10406 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020010407 }
10408
Daniel Vetter24929352012-07-02 20:28:59 +020010409 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10410 base.head) {
10411 pipe = 0;
10412
10413 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010414 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10415 encoder->base.crtc = &crtc->base;
Jesse Barnes510d5f22013-07-01 15:50:17 -070010416 if (encoder->get_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010417 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010418 } else {
10419 encoder->base.crtc = NULL;
10420 }
10421
10422 encoder->connectors_active = false;
10423 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
10424 encoder->base.base.id,
10425 drm_get_encoder_name(&encoder->base),
10426 encoder->base.crtc ? "enabled" : "disabled",
10427 pipe);
10428 }
10429
Jesse Barnes510d5f22013-07-01 15:50:17 -070010430 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10431 base.head) {
10432 if (!crtc->active)
10433 continue;
10434 if (dev_priv->display.get_clock)
10435 dev_priv->display.get_clock(crtc,
10436 &crtc->config);
10437 }
10438
Daniel Vetter24929352012-07-02 20:28:59 +020010439 list_for_each_entry(connector, &dev->mode_config.connector_list,
10440 base.head) {
10441 if (connector->get_hw_state(connector)) {
10442 connector->base.dpms = DRM_MODE_DPMS_ON;
10443 connector->encoder->connectors_active = true;
10444 connector->base.encoder = &connector->encoder->base;
10445 } else {
10446 connector->base.dpms = DRM_MODE_DPMS_OFF;
10447 connector->base.encoder = NULL;
10448 }
10449 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
10450 connector->base.base.id,
10451 drm_get_connector_name(&connector->base),
10452 connector->base.encoder ? "enabled" : "disabled");
10453 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020010454}
10455
10456/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
10457 * and i915 state tracking structures. */
10458void intel_modeset_setup_hw_state(struct drm_device *dev,
10459 bool force_restore)
10460{
10461 struct drm_i915_private *dev_priv = dev->dev_private;
10462 enum pipe pipe;
10463 struct drm_plane *plane;
10464 struct intel_crtc *crtc;
10465 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020010466 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010467
10468 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010469
Jesse Barnesbabea612013-06-26 18:57:38 +030010470 /*
10471 * Now that we have the config, copy it to each CRTC struct
10472 * Note that this could go away if we move to using crtc_config
10473 * checking everywhere.
10474 */
10475 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10476 base.head) {
10477 if (crtc->active && i915_fastboot) {
10478 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
10479
10480 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
10481 crtc->base.base.id);
10482 drm_mode_debug_printmodeline(&crtc->base.mode);
10483 }
10484 }
10485
Daniel Vetter24929352012-07-02 20:28:59 +020010486 /* HW state is read out, now we need to sanitize this mess. */
10487 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10488 base.head) {
10489 intel_sanitize_encoder(encoder);
10490 }
10491
10492 for_each_pipe(pipe) {
10493 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10494 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010495 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020010496 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010497
Daniel Vetter35c95372013-07-17 06:55:04 +020010498 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10499 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10500
10501 if (!pll->on || pll->active)
10502 continue;
10503
10504 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
10505
10506 pll->disable(dev_priv, pll);
10507 pll->on = false;
10508 }
10509
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010510 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +020010511 /*
10512 * We need to use raw interfaces for restoring state to avoid
10513 * checking (bogus) intermediate states.
10514 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010515 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070010516 struct drm_crtc *crtc =
10517 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020010518
10519 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
10520 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010521 }
Jesse Barnesb5644d02013-03-26 13:25:27 -070010522 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
10523 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010524
10525 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010526 } else {
10527 intel_modeset_update_staged_output_state(dev);
10528 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010529
10530 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +020010531
10532 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010533}
10534
10535void intel_modeset_gem_init(struct drm_device *dev)
10536{
Chris Wilson1833b132012-05-09 11:56:28 +010010537 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020010538
10539 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010540
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010541 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -080010542}
10543
10544void intel_modeset_cleanup(struct drm_device *dev)
10545{
Jesse Barnes652c3932009-08-17 13:31:43 -070010546 struct drm_i915_private *dev_priv = dev->dev_private;
10547 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -070010548
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010549 /*
10550 * Interrupts and polling as the first thing to avoid creating havoc.
10551 * Too much stuff here (turning of rps, connectors, ...) would
10552 * experience fancy races otherwise.
10553 */
10554 drm_irq_uninstall(dev);
10555 cancel_work_sync(&dev_priv->hotplug_work);
10556 /*
10557 * Due to the hpd irq storm handling the hotplug work can re-arm the
10558 * poll handlers. Hence disable polling after hpd handling is shut down.
10559 */
Keith Packardf87ea762010-10-03 19:36:26 -070010560 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010561
Jesse Barnes652c3932009-08-17 13:31:43 -070010562 mutex_lock(&dev->struct_mutex);
10563
Jesse Barnes723bfd72010-10-07 16:01:13 -070010564 intel_unregister_dsm_handler();
10565
Jesse Barnes652c3932009-08-17 13:31:43 -070010566 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10567 /* Skip inactive CRTCs */
10568 if (!crtc->fb)
10569 continue;
10570
Daniel Vetter3dec0092010-08-20 21:40:52 +020010571 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010572 }
10573
Chris Wilson973d04f2011-07-08 12:22:37 +010010574 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010575
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010576 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000010577
Daniel Vetter930ebb42012-06-29 23:32:16 +020010578 ironlake_teardown_rc6(dev);
10579
Kristian Høgsberg69341a52009-11-11 12:19:17 -050010580 mutex_unlock(&dev->struct_mutex);
10581
Chris Wilson1630fe72011-07-08 12:22:42 +010010582 /* flush any delayed tasks or pending work */
10583 flush_scheduled_work();
10584
Jani Nikuladc652f92013-04-12 15:18:38 +030010585 /* destroy backlight, if any, before the connectors */
10586 intel_panel_destroy_backlight(dev);
10587
Jesse Barnes79e53942008-11-07 14:24:08 -080010588 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010010589
10590 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010591}
10592
Dave Airlie28d52042009-09-21 14:33:58 +100010593/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080010594 * Return which encoder is currently attached for connector.
10595 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010010596struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080010597{
Chris Wilsondf0e9242010-09-09 16:20:55 +010010598 return &intel_attached_encoder(connector)->base;
10599}
Jesse Barnes79e53942008-11-07 14:24:08 -080010600
Chris Wilsondf0e9242010-09-09 16:20:55 +010010601void intel_connector_attach_encoder(struct intel_connector *connector,
10602 struct intel_encoder *encoder)
10603{
10604 connector->encoder = encoder;
10605 drm_mode_connector_attach_encoder(&connector->base,
10606 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010607}
Dave Airlie28d52042009-09-21 14:33:58 +100010608
10609/*
10610 * set vga decode state - true == enable VGA decode
10611 */
10612int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
10613{
10614 struct drm_i915_private *dev_priv = dev->dev_private;
10615 u16 gmch_ctrl;
10616
10617 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
10618 if (state)
10619 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
10620 else
10621 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
10622 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
10623 return 0;
10624}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010625
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010626struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010627
10628 u32 power_well_driver;
10629
Chris Wilson63b66e52013-08-08 15:12:06 +020010630 int num_transcoders;
10631
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010632 struct intel_cursor_error_state {
10633 u32 control;
10634 u32 position;
10635 u32 base;
10636 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010010637 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010638
10639 struct intel_pipe_error_state {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010640 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010010641 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010642
10643 struct intel_plane_error_state {
10644 u32 control;
10645 u32 stride;
10646 u32 size;
10647 u32 pos;
10648 u32 addr;
10649 u32 surface;
10650 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010010651 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020010652
10653 struct intel_transcoder_error_state {
10654 enum transcoder cpu_transcoder;
10655
10656 u32 conf;
10657
10658 u32 htotal;
10659 u32 hblank;
10660 u32 hsync;
10661 u32 vtotal;
10662 u32 vblank;
10663 u32 vsync;
10664 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010665};
10666
10667struct intel_display_error_state *
10668intel_display_capture_error_state(struct drm_device *dev)
10669{
Akshay Joshi0206e352011-08-16 15:34:10 -040010670 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010671 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020010672 int transcoders[] = {
10673 TRANSCODER_A,
10674 TRANSCODER_B,
10675 TRANSCODER_C,
10676 TRANSCODER_EDP,
10677 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010678 int i;
10679
Chris Wilson63b66e52013-08-08 15:12:06 +020010680 if (INTEL_INFO(dev)->num_pipes == 0)
10681 return NULL;
10682
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010683 error = kmalloc(sizeof(*error), GFP_ATOMIC);
10684 if (error == NULL)
10685 return NULL;
10686
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010687 if (HAS_POWER_WELL(dev))
10688 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
10689
Damien Lespiau52331302012-08-15 19:23:25 +010010690 for_each_pipe(i) {
Paulo Zanonia18c4c32013-03-06 20:03:12 -030010691 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
10692 error->cursor[i].control = I915_READ(CURCNTR(i));
10693 error->cursor[i].position = I915_READ(CURPOS(i));
10694 error->cursor[i].base = I915_READ(CURBASE(i));
10695 } else {
10696 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
10697 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
10698 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
10699 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010700
10701 error->plane[i].control = I915_READ(DSPCNTR(i));
10702 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010703 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030010704 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010705 error->plane[i].pos = I915_READ(DSPPOS(i));
10706 }
Paulo Zanonica291362013-03-06 20:03:14 -030010707 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
10708 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010709 if (INTEL_INFO(dev)->gen >= 4) {
10710 error->plane[i].surface = I915_READ(DSPSURF(i));
10711 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
10712 }
10713
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010714 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020010715 }
10716
10717 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
10718 if (HAS_DDI(dev_priv->dev))
10719 error->num_transcoders++; /* Account for eDP. */
10720
10721 for (i = 0; i < error->num_transcoders; i++) {
10722 enum transcoder cpu_transcoder = transcoders[i];
10723
10724 error->transcoder[i].cpu_transcoder = cpu_transcoder;
10725
10726 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
10727 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
10728 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
10729 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
10730 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
10731 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
10732 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010733 }
10734
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010735 /* In the code above we read the registers without checking if the power
10736 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
10737 * prevent the next I915_WRITE from detecting it and printing an error
10738 * message. */
Chris Wilson907b28c2013-07-19 20:36:52 +010010739 intel_uncore_clear_errors(dev);
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010740
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010741 return error;
10742}
10743
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010744#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
10745
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010746void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010747intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010748 struct drm_device *dev,
10749 struct intel_display_error_state *error)
10750{
10751 int i;
10752
Chris Wilson63b66e52013-08-08 15:12:06 +020010753 if (!error)
10754 return;
10755
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010756 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010757 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010758 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010759 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010010760 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010761 err_printf(m, "Pipe [%d]:\n", i);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010762 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010763
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010764 err_printf(m, "Plane [%d]:\n", i);
10765 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
10766 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010767 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010768 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
10769 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010770 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030010771 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010772 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010773 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010774 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
10775 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010776 }
10777
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010778 err_printf(m, "Cursor [%d]:\n", i);
10779 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
10780 err_printf(m, " POS: %08x\n", error->cursor[i].position);
10781 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010782 }
Chris Wilson63b66e52013-08-08 15:12:06 +020010783
10784 for (i = 0; i < error->num_transcoders; i++) {
10785 err_printf(m, " CPU transcoder: %c\n",
10786 transcoder_name(error->transcoder[i].cpu_transcoder));
10787 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
10788 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
10789 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
10790 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
10791 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
10792 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
10793 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
10794 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010795}