blob: 9e35dafc580724da0f48db14c441f57db951b45d [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070030#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010031#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070032#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070033#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020037#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson05394f32010-11-08 19:18:58 +000039static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000041static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
42 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010043 bool map_and_fenceable,
44 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000045static int i915_gem_phys_pwrite(struct drm_device *dev,
46 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100047 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000048 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070049
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilson17250b72010-10-28 12:51:39 +010056static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070057 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020058static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
59static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010060static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010061
Chris Wilson61050802012-04-17 15:31:31 +010062static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
63{
64 if (obj->tiling_mode)
65 i915_gem_release_mmap(obj);
66
67 /* As we do not have an associated fence register, we will force
68 * a tiling change if we ever need to acquire one.
69 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010070 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010071 obj->fence_reg = I915_FENCE_REG_NONE;
72}
73
Chris Wilson73aa8082010-09-30 11:46:12 +010074/* some bookkeeping */
75static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
76 size_t size)
77{
78 dev_priv->mm.object_count++;
79 dev_priv->mm.object_memory += size;
80}
81
82static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
85 dev_priv->mm.object_count--;
86 dev_priv->mm.object_memory -= size;
87}
88
Chris Wilson21dd3732011-01-26 15:55:56 +000089static int
Daniel Vetter33196de2012-11-14 17:14:05 +010090i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091{
Chris Wilson30dbf0c2010-09-25 10:19:17 +010092 int ret;
93
Daniel Vetter7abb6902013-05-24 21:29:32 +020094#define EXIT_COND (!i915_reset_in_progress(error) || \
95 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +010096 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010097 return 0;
98
Daniel Vetter0a6759c2012-07-04 22:18:41 +020099 /*
100 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
101 * userspace. If it takes that long something really bad is going on and
102 * we should simply try to bail out and fail as gracefully as possible.
103 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100104 ret = wait_event_interruptible_timeout(error->reset_queue,
105 EXIT_COND,
106 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200107 if (ret == 0) {
108 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
109 return -EIO;
110 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100111 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200112 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100113#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114
Chris Wilson21dd3732011-01-26 15:55:56 +0000115 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100116}
117
Chris Wilson54cf91d2010-11-25 18:00:26 +0000118int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100119{
Daniel Vetter33196de2012-11-14 17:14:05 +0100120 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100121 int ret;
122
Daniel Vetter33196de2012-11-14 17:14:05 +0100123 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100124 if (ret)
125 return ret;
126
127 ret = mutex_lock_interruptible(&dev->struct_mutex);
128 if (ret)
129 return ret;
130
Chris Wilson23bc5982010-09-29 16:10:57 +0100131 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 return 0;
133}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100134
Chris Wilson7d1c4802010-08-07 21:45:03 +0100135static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000136i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100137{
Chris Wilson6c085a72012-08-20 11:40:46 +0200138 return obj->gtt_space && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100139}
140
Eric Anholt673a3942008-07-30 12:06:12 -0700141int
142i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000143 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700144{
Ben Widawsky93d18792013-01-17 12:45:17 -0800145 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700146 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000147
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200148 if (drm_core_check_feature(dev, DRIVER_MODESET))
149 return -ENODEV;
150
Chris Wilson20217462010-11-23 15:26:33 +0000151 if (args->gtt_start >= args->gtt_end ||
152 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
153 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700154
Daniel Vetterf534bc02012-03-26 22:37:04 +0200155 /* GEM with user mode setting was never supported on ilk and later. */
156 if (INTEL_INFO(dev)->gen >= 5)
157 return -ENODEV;
158
Eric Anholt673a3942008-07-30 12:06:12 -0700159 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800160 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
161 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800162 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700163 mutex_unlock(&dev->struct_mutex);
164
Chris Wilson20217462010-11-23 15:26:33 +0000165 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700166}
167
Eric Anholt5a125c32008-10-22 21:40:13 -0700168int
169i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000170 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700171{
Chris Wilson73aa8082010-09-30 11:46:12 +0100172 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700173 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000174 struct drm_i915_gem_object *obj;
175 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700176
Chris Wilson6299f992010-11-24 12:23:44 +0000177 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100178 mutex_lock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +0200179 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100180 if (obj->pin_count)
181 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100182 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700183
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800184 args->aper_size = dev_priv->gtt.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000186
Eric Anholt5a125c32008-10-22 21:40:13 -0700187 return 0;
188}
189
Chris Wilson42dcedd2012-11-15 11:32:30 +0000190void *i915_gem_object_alloc(struct drm_device *dev)
191{
192 struct drm_i915_private *dev_priv = dev->dev_private;
193 return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
194}
195
196void i915_gem_object_free(struct drm_i915_gem_object *obj)
197{
198 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
199 kmem_cache_free(dev_priv->slab, obj);
200}
201
Dave Airlieff72145b2011-02-07 12:16:14 +1000202static int
203i915_gem_create(struct drm_file *file,
204 struct drm_device *dev,
205 uint64_t size,
206 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700207{
Chris Wilson05394f32010-11-08 19:18:58 +0000208 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300209 int ret;
210 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700211
Dave Airlieff72145b2011-02-07 12:16:14 +1000212 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200213 if (size == 0)
214 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700215
216 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000217 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700218 if (obj == NULL)
219 return -ENOMEM;
220
Chris Wilson05394f32010-11-08 19:18:58 +0000221 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100222 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000223 drm_gem_object_release(&obj->base);
224 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000225 i915_gem_object_free(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700226 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100227 }
228
Chris Wilson202f2fe2010-10-14 13:20:40 +0100229 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000230 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100231 trace_i915_gem_object_create(obj);
232
Dave Airlieff72145b2011-02-07 12:16:14 +1000233 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700234 return 0;
235}
236
Dave Airlieff72145b2011-02-07 12:16:14 +1000237int
238i915_gem_dumb_create(struct drm_file *file,
239 struct drm_device *dev,
240 struct drm_mode_create_dumb *args)
241{
242 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000243 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000244 args->size = args->pitch * args->height;
245 return i915_gem_create(file, dev,
246 args->size, &args->handle);
247}
248
249int i915_gem_dumb_destroy(struct drm_file *file,
250 struct drm_device *dev,
251 uint32_t handle)
252{
253 return drm_gem_handle_delete(file, handle);
254}
255
256/**
257 * Creates a new mm object and returns a handle to it.
258 */
259int
260i915_gem_create_ioctl(struct drm_device *dev, void *data,
261 struct drm_file *file)
262{
263 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200264
Dave Airlieff72145b2011-02-07 12:16:14 +1000265 return i915_gem_create(file, dev,
266 args->size, &args->handle);
267}
268
Daniel Vetter8c599672011-12-14 13:57:31 +0100269static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100270__copy_to_user_swizzled(char __user *cpu_vaddr,
271 const char *gpu_vaddr, int gpu_offset,
272 int length)
273{
274 int ret, cpu_offset = 0;
275
276 while (length > 0) {
277 int cacheline_end = ALIGN(gpu_offset + 1, 64);
278 int this_length = min(cacheline_end - gpu_offset, length);
279 int swizzled_gpu_offset = gpu_offset ^ 64;
280
281 ret = __copy_to_user(cpu_vaddr + cpu_offset,
282 gpu_vaddr + swizzled_gpu_offset,
283 this_length);
284 if (ret)
285 return ret + length;
286
287 cpu_offset += this_length;
288 gpu_offset += this_length;
289 length -= this_length;
290 }
291
292 return 0;
293}
294
295static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700296__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
297 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100298 int length)
299{
300 int ret, cpu_offset = 0;
301
302 while (length > 0) {
303 int cacheline_end = ALIGN(gpu_offset + 1, 64);
304 int this_length = min(cacheline_end - gpu_offset, length);
305 int swizzled_gpu_offset = gpu_offset ^ 64;
306
307 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
308 cpu_vaddr + cpu_offset,
309 this_length);
310 if (ret)
311 return ret + length;
312
313 cpu_offset += this_length;
314 gpu_offset += this_length;
315 length -= this_length;
316 }
317
318 return 0;
319}
320
Daniel Vetterd174bd62012-03-25 19:47:40 +0200321/* Per-page copy function for the shmem pread fastpath.
322 * Flushes invalid cachelines before reading the target if
323 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700324static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200325shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
326 char __user *user_data,
327 bool page_do_bit17_swizzling, bool needs_clflush)
328{
329 char *vaddr;
330 int ret;
331
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200332 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200333 return -EINVAL;
334
335 vaddr = kmap_atomic(page);
336 if (needs_clflush)
337 drm_clflush_virt_range(vaddr + shmem_page_offset,
338 page_length);
339 ret = __copy_to_user_inatomic(user_data,
340 vaddr + shmem_page_offset,
341 page_length);
342 kunmap_atomic(vaddr);
343
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100344 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200345}
346
Daniel Vetter23c18c72012-03-25 19:47:42 +0200347static void
348shmem_clflush_swizzled_range(char *addr, unsigned long length,
349 bool swizzled)
350{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200351 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200352 unsigned long start = (unsigned long) addr;
353 unsigned long end = (unsigned long) addr + length;
354
355 /* For swizzling simply ensure that we always flush both
356 * channels. Lame, but simple and it works. Swizzled
357 * pwrite/pread is far from a hotpath - current userspace
358 * doesn't use it at all. */
359 start = round_down(start, 128);
360 end = round_up(end, 128);
361
362 drm_clflush_virt_range((void *)start, end - start);
363 } else {
364 drm_clflush_virt_range(addr, length);
365 }
366
367}
368
Daniel Vetterd174bd62012-03-25 19:47:40 +0200369/* Only difference to the fast-path function is that this can handle bit17
370 * and uses non-atomic copy and kmap functions. */
371static int
372shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
373 char __user *user_data,
374 bool page_do_bit17_swizzling, bool needs_clflush)
375{
376 char *vaddr;
377 int ret;
378
379 vaddr = kmap(page);
380 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200381 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
382 page_length,
383 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200384
385 if (page_do_bit17_swizzling)
386 ret = __copy_to_user_swizzled(user_data,
387 vaddr, shmem_page_offset,
388 page_length);
389 else
390 ret = __copy_to_user(user_data,
391 vaddr + shmem_page_offset,
392 page_length);
393 kunmap(page);
394
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100395 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200396}
397
Eric Anholteb014592009-03-10 11:44:52 -0700398static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200399i915_gem_shmem_pread(struct drm_device *dev,
400 struct drm_i915_gem_object *obj,
401 struct drm_i915_gem_pread *args,
402 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700403{
Daniel Vetter8461d222011-12-14 13:57:32 +0100404 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700405 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100406 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100407 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100408 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200409 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200410 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200411 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700412
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200413 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700414 remain = args->size;
415
Daniel Vetter8461d222011-12-14 13:57:32 +0100416 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700417
Daniel Vetter84897312012-03-25 19:47:31 +0200418 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
419 /* If we're not in the cpu read domain, set ourself into the gtt
420 * read domain and manually flush cachelines (if required). This
421 * optimizes for the case when the gpu will dirty the data
422 * anyway again before the next pread happens. */
423 if (obj->cache_level == I915_CACHE_NONE)
424 needs_clflush = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200425 if (obj->gtt_space) {
426 ret = i915_gem_object_set_to_gtt_domain(obj, false);
427 if (ret)
428 return ret;
429 }
Daniel Vetter84897312012-03-25 19:47:31 +0200430 }
Eric Anholteb014592009-03-10 11:44:52 -0700431
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100432 ret = i915_gem_object_get_pages(obj);
433 if (ret)
434 return ret;
435
436 i915_gem_object_pin_pages(obj);
437
Eric Anholteb014592009-03-10 11:44:52 -0700438 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100439
Imre Deak67d5a502013-02-18 19:28:02 +0200440 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
441 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200442 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100443
444 if (remain <= 0)
445 break;
446
Eric Anholteb014592009-03-10 11:44:52 -0700447 /* Operation in this page
448 *
Eric Anholteb014592009-03-10 11:44:52 -0700449 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700450 * page_length = bytes to copy for this page
451 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100452 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700453 page_length = remain;
454 if ((shmem_page_offset + page_length) > PAGE_SIZE)
455 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700456
Daniel Vetter8461d222011-12-14 13:57:32 +0100457 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
458 (page_to_phys(page) & (1 << 17)) != 0;
459
Daniel Vetterd174bd62012-03-25 19:47:40 +0200460 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
461 user_data, page_do_bit17_swizzling,
462 needs_clflush);
463 if (ret == 0)
464 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700465
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200466 mutex_unlock(&dev->struct_mutex);
467
Daniel Vetter96d79b52012-03-25 19:47:36 +0200468 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200469 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200470 /* Userspace is tricking us, but we've already clobbered
471 * its pages with the prefault and promised to write the
472 * data up to the first fault. Hence ignore any errors
473 * and just continue. */
474 (void)ret;
475 prefaulted = 1;
476 }
477
Daniel Vetterd174bd62012-03-25 19:47:40 +0200478 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
479 user_data, page_do_bit17_swizzling,
480 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700481
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200482 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100483
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200484next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100485 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100486
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100487 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100488 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100489
Eric Anholteb014592009-03-10 11:44:52 -0700490 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100491 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700492 offset += page_length;
493 }
494
Chris Wilson4f27b752010-10-14 15:26:45 +0100495out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100496 i915_gem_object_unpin_pages(obj);
497
Eric Anholteb014592009-03-10 11:44:52 -0700498 return ret;
499}
500
Eric Anholt673a3942008-07-30 12:06:12 -0700501/**
502 * Reads data from the object referenced by handle.
503 *
504 * On error, the contents of *data are undefined.
505 */
506int
507i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000508 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700509{
510 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000511 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100512 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700513
Chris Wilson51311d02010-11-17 09:10:42 +0000514 if (args->size == 0)
515 return 0;
516
517 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200518 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000519 args->size))
520 return -EFAULT;
521
Chris Wilson4f27b752010-10-14 15:26:45 +0100522 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100523 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100524 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700525
Chris Wilson05394f32010-11-08 19:18:58 +0000526 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000527 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100528 ret = -ENOENT;
529 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100530 }
Eric Anholt673a3942008-07-30 12:06:12 -0700531
Chris Wilson7dcd2492010-09-26 20:21:44 +0100532 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000533 if (args->offset > obj->base.size ||
534 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100535 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100536 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100537 }
538
Daniel Vetter1286ff72012-05-10 15:25:09 +0200539 /* prime objects have no backing filp to GEM pread/pwrite
540 * pages from.
541 */
542 if (!obj->base.filp) {
543 ret = -EINVAL;
544 goto out;
545 }
546
Chris Wilsondb53a302011-02-03 11:57:46 +0000547 trace_i915_gem_object_pread(obj, args->offset, args->size);
548
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200549 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700550
Chris Wilson35b62a82010-09-26 20:23:38 +0100551out:
Chris Wilson05394f32010-11-08 19:18:58 +0000552 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100553unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100554 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700555 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700556}
557
Keith Packard0839ccb2008-10-30 19:38:48 -0700558/* This is the fast write path which cannot handle
559 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700560 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700561
Keith Packard0839ccb2008-10-30 19:38:48 -0700562static inline int
563fast_user_write(struct io_mapping *mapping,
564 loff_t page_base, int page_offset,
565 char __user *user_data,
566 int length)
567{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700568 void __iomem *vaddr_atomic;
569 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700570 unsigned long unwritten;
571
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700572 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700573 /* We can use the cpu mem copy function because this is X86. */
574 vaddr = (void __force*)vaddr_atomic + page_offset;
575 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700576 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700577 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100578 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700579}
580
Eric Anholt3de09aa2009-03-09 09:42:23 -0700581/**
582 * This is the fast pwrite path, where we copy the data directly from the
583 * user into the GTT, uncached.
584 */
Eric Anholt673a3942008-07-30 12:06:12 -0700585static int
Chris Wilson05394f32010-11-08 19:18:58 +0000586i915_gem_gtt_pwrite_fast(struct drm_device *dev,
587 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700588 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000589 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700590{
Keith Packard0839ccb2008-10-30 19:38:48 -0700591 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700592 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700593 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700594 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200595 int page_offset, page_length, ret;
596
Chris Wilson86a1ee22012-08-11 15:41:04 +0100597 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200598 if (ret)
599 goto out;
600
601 ret = i915_gem_object_set_to_gtt_domain(obj, true);
602 if (ret)
603 goto out_unpin;
604
605 ret = i915_gem_object_put_fence(obj);
606 if (ret)
607 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700608
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200609 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700610 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700611
Chris Wilson05394f32010-11-08 19:18:58 +0000612 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700613
614 while (remain > 0) {
615 /* Operation in this page
616 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700617 * page_base = page offset within aperture
618 * page_offset = offset within page
619 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700620 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100621 page_base = offset & PAGE_MASK;
622 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700623 page_length = remain;
624 if ((page_offset + remain) > PAGE_SIZE)
625 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700626
Keith Packard0839ccb2008-10-30 19:38:48 -0700627 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700628 * source page isn't available. Return the error and we'll
629 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700630 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800631 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200632 page_offset, user_data, page_length)) {
633 ret = -EFAULT;
634 goto out_unpin;
635 }
Eric Anholt673a3942008-07-30 12:06:12 -0700636
Keith Packard0839ccb2008-10-30 19:38:48 -0700637 remain -= page_length;
638 user_data += page_length;
639 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700640 }
Eric Anholt673a3942008-07-30 12:06:12 -0700641
Daniel Vetter935aaa62012-03-25 19:47:35 +0200642out_unpin:
643 i915_gem_object_unpin(obj);
644out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700645 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700646}
647
Daniel Vetterd174bd62012-03-25 19:47:40 +0200648/* Per-page copy function for the shmem pwrite fastpath.
649 * Flushes invalid cachelines before writing to the target if
650 * needs_clflush_before is set and flushes out any written cachelines after
651 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700652static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200653shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
654 char __user *user_data,
655 bool page_do_bit17_swizzling,
656 bool needs_clflush_before,
657 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700658{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200659 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700660 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700661
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200662 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200663 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700664
Daniel Vetterd174bd62012-03-25 19:47:40 +0200665 vaddr = kmap_atomic(page);
666 if (needs_clflush_before)
667 drm_clflush_virt_range(vaddr + shmem_page_offset,
668 page_length);
669 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
670 user_data,
671 page_length);
672 if (needs_clflush_after)
673 drm_clflush_virt_range(vaddr + shmem_page_offset,
674 page_length);
675 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700676
Chris Wilson755d2212012-09-04 21:02:55 +0100677 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700678}
679
Daniel Vetterd174bd62012-03-25 19:47:40 +0200680/* Only difference to the fast-path function is that this can handle bit17
681 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700682static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200683shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
684 char __user *user_data,
685 bool page_do_bit17_swizzling,
686 bool needs_clflush_before,
687 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700688{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200689 char *vaddr;
690 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700691
Daniel Vetterd174bd62012-03-25 19:47:40 +0200692 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200693 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200694 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
695 page_length,
696 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200697 if (page_do_bit17_swizzling)
698 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100699 user_data,
700 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200701 else
702 ret = __copy_from_user(vaddr + shmem_page_offset,
703 user_data,
704 page_length);
705 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200706 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
707 page_length,
708 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200709 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100710
Chris Wilson755d2212012-09-04 21:02:55 +0100711 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700712}
713
Eric Anholt40123c12009-03-09 13:42:30 -0700714static int
Daniel Vettere244a442012-03-25 19:47:28 +0200715i915_gem_shmem_pwrite(struct drm_device *dev,
716 struct drm_i915_gem_object *obj,
717 struct drm_i915_gem_pwrite *args,
718 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700719{
Eric Anholt40123c12009-03-09 13:42:30 -0700720 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100721 loff_t offset;
722 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100723 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100724 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200725 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200726 int needs_clflush_after = 0;
727 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200728 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700729
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200730 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700731 remain = args->size;
732
Daniel Vetter8c599672011-12-14 13:57:31 +0100733 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700734
Daniel Vetter58642882012-03-25 19:47:37 +0200735 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
736 /* If we're not in the cpu write domain, set ourself into the gtt
737 * write domain and manually flush cachelines (if required). This
738 * optimizes for the case when the gpu will use the data
739 * right away and we therefore have to clflush anyway. */
740 if (obj->cache_level == I915_CACHE_NONE)
741 needs_clflush_after = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200742 if (obj->gtt_space) {
743 ret = i915_gem_object_set_to_gtt_domain(obj, true);
744 if (ret)
745 return ret;
746 }
Daniel Vetter58642882012-03-25 19:47:37 +0200747 }
748 /* Same trick applies for invalidate partially written cachelines before
749 * writing. */
750 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
751 && obj->cache_level == I915_CACHE_NONE)
752 needs_clflush_before = 1;
753
Chris Wilson755d2212012-09-04 21:02:55 +0100754 ret = i915_gem_object_get_pages(obj);
755 if (ret)
756 return ret;
757
758 i915_gem_object_pin_pages(obj);
759
Eric Anholt40123c12009-03-09 13:42:30 -0700760 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000761 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700762
Imre Deak67d5a502013-02-18 19:28:02 +0200763 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
764 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200765 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200766 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100767
Chris Wilson9da3da62012-06-01 15:20:22 +0100768 if (remain <= 0)
769 break;
770
Eric Anholt40123c12009-03-09 13:42:30 -0700771 /* Operation in this page
772 *
Eric Anholt40123c12009-03-09 13:42:30 -0700773 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700774 * page_length = bytes to copy for this page
775 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100776 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700777
778 page_length = remain;
779 if ((shmem_page_offset + page_length) > PAGE_SIZE)
780 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700781
Daniel Vetter58642882012-03-25 19:47:37 +0200782 /* If we don't overwrite a cacheline completely we need to be
783 * careful to have up-to-date data by first clflushing. Don't
784 * overcomplicate things and flush the entire patch. */
785 partial_cacheline_write = needs_clflush_before &&
786 ((shmem_page_offset | page_length)
787 & (boot_cpu_data.x86_clflush_size - 1));
788
Daniel Vetter8c599672011-12-14 13:57:31 +0100789 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
790 (page_to_phys(page) & (1 << 17)) != 0;
791
Daniel Vetterd174bd62012-03-25 19:47:40 +0200792 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
793 user_data, page_do_bit17_swizzling,
794 partial_cacheline_write,
795 needs_clflush_after);
796 if (ret == 0)
797 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700798
Daniel Vettere244a442012-03-25 19:47:28 +0200799 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200800 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200801 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
802 user_data, page_do_bit17_swizzling,
803 partial_cacheline_write,
804 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700805
Daniel Vettere244a442012-03-25 19:47:28 +0200806 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100807
Daniel Vettere244a442012-03-25 19:47:28 +0200808next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100809 set_page_dirty(page);
810 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100811
Chris Wilson755d2212012-09-04 21:02:55 +0100812 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100813 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100814
Eric Anholt40123c12009-03-09 13:42:30 -0700815 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100816 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700817 offset += page_length;
818 }
819
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100820out:
Chris Wilson755d2212012-09-04 21:02:55 +0100821 i915_gem_object_unpin_pages(obj);
822
Daniel Vettere244a442012-03-25 19:47:28 +0200823 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100824 /*
825 * Fixup: Flush cpu caches in case we didn't flush the dirty
826 * cachelines in-line while writing and the object moved
827 * out of the cpu write domain while we've dropped the lock.
828 */
829 if (!needs_clflush_after &&
830 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vettere244a442012-03-25 19:47:28 +0200831 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800832 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200833 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100834 }
Eric Anholt40123c12009-03-09 13:42:30 -0700835
Daniel Vetter58642882012-03-25 19:47:37 +0200836 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800837 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200838
Eric Anholt40123c12009-03-09 13:42:30 -0700839 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700840}
841
842/**
843 * Writes data to the object referenced by handle.
844 *
845 * On error, the contents of the buffer that were to be modified are undefined.
846 */
847int
848i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100849 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700850{
851 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000852 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000853 int ret;
854
855 if (args->size == 0)
856 return 0;
857
858 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200859 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000860 args->size))
861 return -EFAULT;
862
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200863 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
Daniel Vetterf56f8212012-03-25 19:47:41 +0200864 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000865 if (ret)
866 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700867
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100868 ret = i915_mutex_lock_interruptible(dev);
869 if (ret)
870 return ret;
871
Chris Wilson05394f32010-11-08 19:18:58 +0000872 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000873 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100874 ret = -ENOENT;
875 goto unlock;
876 }
Eric Anholt673a3942008-07-30 12:06:12 -0700877
Chris Wilson7dcd2492010-09-26 20:21:44 +0100878 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000879 if (args->offset > obj->base.size ||
880 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100881 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100882 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100883 }
884
Daniel Vetter1286ff72012-05-10 15:25:09 +0200885 /* prime objects have no backing filp to GEM pread/pwrite
886 * pages from.
887 */
888 if (!obj->base.filp) {
889 ret = -EINVAL;
890 goto out;
891 }
892
Chris Wilsondb53a302011-02-03 11:57:46 +0000893 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
894
Daniel Vetter935aaa62012-03-25 19:47:35 +0200895 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700896 /* We can only do the GTT pwrite on untiled buffers, as otherwise
897 * it would end up going through the fenced access, and we'll get
898 * different detiling behavior between reading and writing.
899 * pread/pwrite currently are reading and writing from the CPU
900 * perspective, requiring manual detiling by the client.
901 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100902 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100903 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100904 goto out;
905 }
906
Chris Wilson86a1ee22012-08-11 15:41:04 +0100907 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200908 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100909 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100910 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200911 /* Note that the gtt paths might fail with non-page-backed user
912 * pointers (e.g. gtt mappings when moving data between
913 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700914 }
Eric Anholt673a3942008-07-30 12:06:12 -0700915
Chris Wilson86a1ee22012-08-11 15:41:04 +0100916 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200917 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100918
Chris Wilson35b62a82010-09-26 20:23:38 +0100919out:
Chris Wilson05394f32010-11-08 19:18:58 +0000920 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100921unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100922 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700923 return ret;
924}
925
Chris Wilsonb3612372012-08-24 09:35:08 +0100926int
Daniel Vetter33196de2012-11-14 17:14:05 +0100927i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100928 bool interruptible)
929{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100930 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100931 /* Non-interruptible callers can't handle -EAGAIN, hence return
932 * -EIO unconditionally for these. */
933 if (!interruptible)
934 return -EIO;
935
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100936 /* Recovery complete, but the reset failed ... */
937 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100938 return -EIO;
939
940 return -EAGAIN;
941 }
942
943 return 0;
944}
945
946/*
947 * Compare seqno against outstanding lazy request. Emit a request if they are
948 * equal.
949 */
950static int
951i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
952{
953 int ret;
954
955 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
956
957 ret = 0;
958 if (seqno == ring->outstanding_lazy_request)
959 ret = i915_add_request(ring, NULL, NULL);
960
961 return ret;
962}
963
964/**
965 * __wait_seqno - wait until execution of seqno has finished
966 * @ring: the ring expected to report seqno
967 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +0100968 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +0100969 * @interruptible: do an interruptible wait (normally yes)
970 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
971 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100972 * Note: It is of utmost importance that the passed in seqno and reset_counter
973 * values have been read by the caller in an smp safe manner. Where read-side
974 * locks are involved, it is sufficient to read the reset_counter before
975 * unlocking the lock that protects the seqno. For lockless tricks, the
976 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
977 * inserted.
978 *
Chris Wilsonb3612372012-08-24 09:35:08 +0100979 * Returns 0 if the seqno was found within the alloted time. Else returns the
980 * errno with remaining time filled in timeout argument.
981 */
982static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +0100983 unsigned reset_counter,
Chris Wilsonb3612372012-08-24 09:35:08 +0100984 bool interruptible, struct timespec *timeout)
985{
986 drm_i915_private_t *dev_priv = ring->dev->dev_private;
987 struct timespec before, now, wait_time={1,0};
988 unsigned long timeout_jiffies;
989 long end;
990 bool wait_forever = true;
991 int ret;
992
993 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
994 return 0;
995
996 trace_i915_gem_request_wait_begin(ring, seqno);
997
998 if (timeout != NULL) {
999 wait_time = *timeout;
1000 wait_forever = false;
1001 }
1002
Imre Deake054cc32013-05-21 20:03:19 +03001003 timeout_jiffies = timespec_to_jiffies_timeout(&wait_time);
Chris Wilsonb3612372012-08-24 09:35:08 +01001004
1005 if (WARN_ON(!ring->irq_get(ring)))
1006 return -ENODEV;
1007
1008 /* Record current time in case interrupted by signal, or wedged * */
1009 getrawmonotonic(&before);
1010
1011#define EXIT_COND \
1012 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
Daniel Vetterf69061b2012-12-06 09:01:42 +01001013 i915_reset_in_progress(&dev_priv->gpu_error) || \
1014 reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilsonb3612372012-08-24 09:35:08 +01001015 do {
1016 if (interruptible)
1017 end = wait_event_interruptible_timeout(ring->irq_queue,
1018 EXIT_COND,
1019 timeout_jiffies);
1020 else
1021 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1022 timeout_jiffies);
1023
Daniel Vetterf69061b2012-12-06 09:01:42 +01001024 /* We need to check whether any gpu reset happened in between
1025 * the caller grabbing the seqno and now ... */
1026 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
1027 end = -EAGAIN;
1028
1029 /* ... but upgrade the -EGAIN to an -EIO if the gpu is truely
1030 * gone. */
Daniel Vetter33196de2012-11-14 17:14:05 +01001031 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001032 if (ret)
1033 end = ret;
1034 } while (end == 0 && wait_forever);
1035
1036 getrawmonotonic(&now);
1037
1038 ring->irq_put(ring);
1039 trace_i915_gem_request_wait_end(ring, seqno);
1040#undef EXIT_COND
1041
1042 if (timeout) {
1043 struct timespec sleep_time = timespec_sub(now, before);
1044 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001045 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1046 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001047 }
1048
1049 switch (end) {
1050 case -EIO:
1051 case -EAGAIN: /* Wedged */
1052 case -ERESTARTSYS: /* Signal */
1053 return (int)end;
1054 case 0: /* Timeout */
Chris Wilsonb3612372012-08-24 09:35:08 +01001055 return -ETIME;
1056 default: /* Completed */
1057 WARN_ON(end < 0); /* We're not aware of other errors */
1058 return 0;
1059 }
1060}
1061
1062/**
1063 * Waits for a sequence number to be signaled, and cleans up the
1064 * request and object lists appropriately for that event.
1065 */
1066int
1067i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1068{
1069 struct drm_device *dev = ring->dev;
1070 struct drm_i915_private *dev_priv = dev->dev_private;
1071 bool interruptible = dev_priv->mm.interruptible;
1072 int ret;
1073
1074 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1075 BUG_ON(seqno == 0);
1076
Daniel Vetter33196de2012-11-14 17:14:05 +01001077 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001078 if (ret)
1079 return ret;
1080
1081 ret = i915_gem_check_olr(ring, seqno);
1082 if (ret)
1083 return ret;
1084
Daniel Vetterf69061b2012-12-06 09:01:42 +01001085 return __wait_seqno(ring, seqno,
1086 atomic_read(&dev_priv->gpu_error.reset_counter),
1087 interruptible, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001088}
1089
1090/**
1091 * Ensures that all rendering to the object has completed and the object is
1092 * safe to unbind from the GTT or access from the CPU.
1093 */
1094static __must_check int
1095i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1096 bool readonly)
1097{
1098 struct intel_ring_buffer *ring = obj->ring;
1099 u32 seqno;
1100 int ret;
1101
1102 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1103 if (seqno == 0)
1104 return 0;
1105
1106 ret = i915_wait_seqno(ring, seqno);
1107 if (ret)
1108 return ret;
1109
1110 i915_gem_retire_requests_ring(ring);
1111
1112 /* Manually manage the write flush as we may have not yet
1113 * retired the buffer.
1114 */
1115 if (obj->last_write_seqno &&
1116 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1117 obj->last_write_seqno = 0;
1118 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1119 }
1120
1121 return 0;
1122}
1123
Chris Wilson3236f572012-08-24 09:35:09 +01001124/* A nonblocking variant of the above wait. This is a highly dangerous routine
1125 * as the object state may change during this call.
1126 */
1127static __must_check int
1128i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1129 bool readonly)
1130{
1131 struct drm_device *dev = obj->base.dev;
1132 struct drm_i915_private *dev_priv = dev->dev_private;
1133 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001134 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001135 u32 seqno;
1136 int ret;
1137
1138 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1139 BUG_ON(!dev_priv->mm.interruptible);
1140
1141 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1142 if (seqno == 0)
1143 return 0;
1144
Daniel Vetter33196de2012-11-14 17:14:05 +01001145 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001146 if (ret)
1147 return ret;
1148
1149 ret = i915_gem_check_olr(ring, seqno);
1150 if (ret)
1151 return ret;
1152
Daniel Vetterf69061b2012-12-06 09:01:42 +01001153 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001154 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf69061b2012-12-06 09:01:42 +01001155 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilson3236f572012-08-24 09:35:09 +01001156 mutex_lock(&dev->struct_mutex);
1157
1158 i915_gem_retire_requests_ring(ring);
1159
1160 /* Manually manage the write flush as we may have not yet
1161 * retired the buffer.
1162 */
1163 if (obj->last_write_seqno &&
1164 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1165 obj->last_write_seqno = 0;
1166 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1167 }
1168
1169 return ret;
1170}
1171
Eric Anholt673a3942008-07-30 12:06:12 -07001172/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001173 * Called when user space prepares to use an object with the CPU, either
1174 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001175 */
1176int
1177i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001178 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001179{
1180 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001181 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001182 uint32_t read_domains = args->read_domains;
1183 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001184 int ret;
1185
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001186 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001187 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001188 return -EINVAL;
1189
Chris Wilson21d509e2009-06-06 09:46:02 +01001190 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001191 return -EINVAL;
1192
1193 /* Having something in the write domain implies it's in the read
1194 * domain, and only that read domain. Enforce that in the request.
1195 */
1196 if (write_domain != 0 && read_domains != write_domain)
1197 return -EINVAL;
1198
Chris Wilson76c1dec2010-09-25 11:22:51 +01001199 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001200 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001201 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001202
Chris Wilson05394f32010-11-08 19:18:58 +00001203 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001204 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001205 ret = -ENOENT;
1206 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001207 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001208
Chris Wilson3236f572012-08-24 09:35:09 +01001209 /* Try to flush the object off the GPU without holding the lock.
1210 * We will repeat the flush holding the lock in the normal manner
1211 * to catch cases where we are gazumped.
1212 */
1213 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1214 if (ret)
1215 goto unref;
1216
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001217 if (read_domains & I915_GEM_DOMAIN_GTT) {
1218 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001219
1220 /* Silently promote "you're not bound, there was nothing to do"
1221 * to success, since the client was just asking us to
1222 * make sure everything was done.
1223 */
1224 if (ret == -EINVAL)
1225 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001226 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001227 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001228 }
1229
Chris Wilson3236f572012-08-24 09:35:09 +01001230unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001231 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001232unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001233 mutex_unlock(&dev->struct_mutex);
1234 return ret;
1235}
1236
1237/**
1238 * Called when user space has done writes to this buffer
1239 */
1240int
1241i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001242 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001243{
1244 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001245 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001246 int ret = 0;
1247
Chris Wilson76c1dec2010-09-25 11:22:51 +01001248 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001249 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001250 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001251
Chris Wilson05394f32010-11-08 19:18:58 +00001252 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001253 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001254 ret = -ENOENT;
1255 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001256 }
1257
Eric Anholt673a3942008-07-30 12:06:12 -07001258 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001259 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001260 i915_gem_object_flush_cpu_write_domain(obj);
1261
Chris Wilson05394f32010-11-08 19:18:58 +00001262 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001263unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001264 mutex_unlock(&dev->struct_mutex);
1265 return ret;
1266}
1267
1268/**
1269 * Maps the contents of an object, returning the address it is mapped
1270 * into.
1271 *
1272 * While the mapping holds a reference on the contents of the object, it doesn't
1273 * imply a ref on the object itself.
1274 */
1275int
1276i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001277 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001278{
1279 struct drm_i915_gem_mmap *args = data;
1280 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001281 unsigned long addr;
1282
Chris Wilson05394f32010-11-08 19:18:58 +00001283 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001284 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001285 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001286
Daniel Vetter1286ff72012-05-10 15:25:09 +02001287 /* prime objects have no backing filp to GEM mmap
1288 * pages from.
1289 */
1290 if (!obj->filp) {
1291 drm_gem_object_unreference_unlocked(obj);
1292 return -EINVAL;
1293 }
1294
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001295 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001296 PROT_READ | PROT_WRITE, MAP_SHARED,
1297 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001298 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001299 if (IS_ERR((void *)addr))
1300 return addr;
1301
1302 args->addr_ptr = (uint64_t) addr;
1303
1304 return 0;
1305}
1306
Jesse Barnesde151cf2008-11-12 10:03:55 -08001307/**
1308 * i915_gem_fault - fault a page into the GTT
1309 * vma: VMA in question
1310 * vmf: fault info
1311 *
1312 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1313 * from userspace. The fault handler takes care of binding the object to
1314 * the GTT (if needed), allocating and programming a fence register (again,
1315 * only if needed based on whether the old reg is still valid or the object
1316 * is tiled) and inserting a new PTE into the faulting process.
1317 *
1318 * Note that the faulting process may involve evicting existing objects
1319 * from the GTT and/or fence registers to make room. So performance may
1320 * suffer if the GTT working set is large or there are few fence registers
1321 * left.
1322 */
1323int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1324{
Chris Wilson05394f32010-11-08 19:18:58 +00001325 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1326 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001327 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001328 pgoff_t page_offset;
1329 unsigned long pfn;
1330 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001331 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001332
1333 /* We don't use vmf->pgoff since that has the fake offset */
1334 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1335 PAGE_SHIFT;
1336
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001337 ret = i915_mutex_lock_interruptible(dev);
1338 if (ret)
1339 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001340
Chris Wilsondb53a302011-02-03 11:57:46 +00001341 trace_i915_gem_object_fault(obj, page_offset, true, write);
1342
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001343 /* Access to snoopable pages through the GTT is incoherent. */
1344 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1345 ret = -EINVAL;
1346 goto unlock;
1347 }
1348
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001349 /* Now bind it into the GTT if needed */
Chris Wilsonc9839302012-11-20 10:45:17 +00001350 ret = i915_gem_object_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001351 if (ret)
1352 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001353
Chris Wilsonc9839302012-11-20 10:45:17 +00001354 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1355 if (ret)
1356 goto unpin;
1357
1358 ret = i915_gem_object_get_fence(obj);
1359 if (ret)
1360 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001361
Chris Wilson6299f992010-11-24 12:23:44 +00001362 obj->fault_mappable = true;
1363
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001364 pfn = ((dev_priv->gtt.mappable_base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001365 page_offset;
1366
1367 /* Finally, remap it using the new GTT offset */
1368 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001369unpin:
1370 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001371unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001372 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001373out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001374 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001375 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001376 /* If this -EIO is due to a gpu hang, give the reset code a
1377 * chance to clean up the mess. Otherwise return the proper
1378 * SIGBUS. */
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001379 if (i915_terminally_wedged(&dev_priv->gpu_error))
Daniel Vettera9340cc2012-07-04 22:18:42 +02001380 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001381 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001382 /* Give the error handler a chance to run and move the
1383 * objects off the GPU active list. Next time we service the
1384 * fault, we should be able to transition the page into the
1385 * GTT without touching the GPU (and so avoid further
1386 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1387 * with coherency, just lost writes.
1388 */
Chris Wilson045e7692010-11-07 09:18:22 +00001389 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001390 case 0:
1391 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001392 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001393 case -EBUSY:
1394 /*
1395 * EBUSY is ok: this just means that another thread
1396 * already did the job.
1397 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001398 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001399 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001400 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001401 case -ENOSPC:
1402 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001403 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001404 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001405 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001406 }
1407}
1408
1409/**
Chris Wilson901782b2009-07-10 08:18:50 +01001410 * i915_gem_release_mmap - remove physical page mappings
1411 * @obj: obj in question
1412 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001413 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001414 * relinquish ownership of the pages back to the system.
1415 *
1416 * It is vital that we remove the page mapping if we have mapped a tiled
1417 * object through the GTT and then lose the fence register due to
1418 * resource pressure. Similarly if the object has been moved out of the
1419 * aperture, than pages mapped into userspace must be revoked. Removing the
1420 * mapping will then trigger a page fault on the next user access, allowing
1421 * fixup by i915_gem_fault().
1422 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001423void
Chris Wilson05394f32010-11-08 19:18:58 +00001424i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001425{
Chris Wilson6299f992010-11-24 12:23:44 +00001426 if (!obj->fault_mappable)
1427 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001428
Chris Wilsonf6e47882011-03-20 21:09:12 +00001429 if (obj->base.dev->dev_mapping)
1430 unmap_mapping_range(obj->base.dev->dev_mapping,
1431 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1432 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001433
Chris Wilson6299f992010-11-24 12:23:44 +00001434 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001435}
1436
Imre Deak0fa87792013-01-07 21:47:35 +02001437uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001438i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001439{
Chris Wilsone28f8712011-07-18 13:11:49 -07001440 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001441
1442 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001443 tiling_mode == I915_TILING_NONE)
1444 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001445
1446 /* Previous chips need a power-of-two fence region when tiling */
1447 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001448 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001449 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001450 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001451
Chris Wilsone28f8712011-07-18 13:11:49 -07001452 while (gtt_size < size)
1453 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001454
Chris Wilsone28f8712011-07-18 13:11:49 -07001455 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001456}
1457
Jesse Barnesde151cf2008-11-12 10:03:55 -08001458/**
1459 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1460 * @obj: object to check
1461 *
1462 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001463 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001464 */
Imre Deakd8651102013-01-07 21:47:33 +02001465uint32_t
1466i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1467 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001468{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001469 /*
1470 * Minimum alignment is 4k (GTT page size), but might be greater
1471 * if a fence register is needed for the object.
1472 */
Imre Deakd8651102013-01-07 21:47:33 +02001473 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001474 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001475 return 4096;
1476
1477 /*
1478 * Previous chips need to be aligned to the size of the smallest
1479 * fence register that can contain the object.
1480 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001481 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001482}
1483
Chris Wilsond8cb5082012-08-11 15:41:03 +01001484static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1485{
1486 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1487 int ret;
1488
1489 if (obj->base.map_list.map)
1490 return 0;
1491
Daniel Vetterda494d72012-12-20 15:11:16 +01001492 dev_priv->mm.shrinker_no_lock_stealing = true;
1493
Chris Wilsond8cb5082012-08-11 15:41:03 +01001494 ret = drm_gem_create_mmap_offset(&obj->base);
1495 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001496 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001497
1498 /* Badly fragmented mmap space? The only way we can recover
1499 * space is by destroying unwanted objects. We can't randomly release
1500 * mmap_offsets as userspace expects them to be persistent for the
1501 * lifetime of the objects. The closest we can is to release the
1502 * offsets on purgeable objects by truncating it and marking it purged,
1503 * which prevents userspace from ever using that object again.
1504 */
1505 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1506 ret = drm_gem_create_mmap_offset(&obj->base);
1507 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001508 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001509
1510 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001511 ret = drm_gem_create_mmap_offset(&obj->base);
1512out:
1513 dev_priv->mm.shrinker_no_lock_stealing = false;
1514
1515 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001516}
1517
1518static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1519{
1520 if (!obj->base.map_list.map)
1521 return;
1522
1523 drm_gem_free_mmap_offset(&obj->base);
1524}
1525
Jesse Barnesde151cf2008-11-12 10:03:55 -08001526int
Dave Airlieff72145b2011-02-07 12:16:14 +10001527i915_gem_mmap_gtt(struct drm_file *file,
1528 struct drm_device *dev,
1529 uint32_t handle,
1530 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001531{
Chris Wilsonda761a62010-10-27 17:37:08 +01001532 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001533 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001534 int ret;
1535
Chris Wilson76c1dec2010-09-25 11:22:51 +01001536 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001537 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001538 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001539
Dave Airlieff72145b2011-02-07 12:16:14 +10001540 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001541 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001542 ret = -ENOENT;
1543 goto unlock;
1544 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001545
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001546 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001547 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001548 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001549 }
1550
Chris Wilson05394f32010-11-08 19:18:58 +00001551 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001552 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001553 ret = -EINVAL;
1554 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001555 }
1556
Chris Wilsond8cb5082012-08-11 15:41:03 +01001557 ret = i915_gem_object_create_mmap_offset(obj);
1558 if (ret)
1559 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001560
Dave Airlieff72145b2011-02-07 12:16:14 +10001561 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001562
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001563out:
Chris Wilson05394f32010-11-08 19:18:58 +00001564 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001565unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001566 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001567 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001568}
1569
Dave Airlieff72145b2011-02-07 12:16:14 +10001570/**
1571 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1572 * @dev: DRM device
1573 * @data: GTT mapping ioctl data
1574 * @file: GEM object info
1575 *
1576 * Simply returns the fake offset to userspace so it can mmap it.
1577 * The mmap call will end up in drm_gem_mmap(), which will set things
1578 * up so we can get faults in the handler above.
1579 *
1580 * The fault handler will take care of binding the object into the GTT
1581 * (since it may have been evicted to make room for something), allocating
1582 * a fence register, and mapping the appropriate aperture address into
1583 * userspace.
1584 */
1585int
1586i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1587 struct drm_file *file)
1588{
1589 struct drm_i915_gem_mmap_gtt *args = data;
1590
Dave Airlieff72145b2011-02-07 12:16:14 +10001591 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1592}
1593
Daniel Vetter225067e2012-08-20 10:23:20 +02001594/* Immediately discard the backing storage */
1595static void
1596i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001597{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001598 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001599
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001600 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001601
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001602 if (obj->base.filp == NULL)
1603 return;
1604
Daniel Vetter225067e2012-08-20 10:23:20 +02001605 /* Our goal here is to return as much of the memory as
1606 * is possible back to the system as we are called from OOM.
1607 * To do this we must instruct the shmfs to drop all of its
1608 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001609 */
Al Viro496ad9a2013-01-23 17:07:38 -05001610 inode = file_inode(obj->base.filp);
Daniel Vetter225067e2012-08-20 10:23:20 +02001611 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001612
Daniel Vetter225067e2012-08-20 10:23:20 +02001613 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001614}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001615
Daniel Vetter225067e2012-08-20 10:23:20 +02001616static inline int
1617i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1618{
1619 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001620}
1621
Chris Wilson5cdf5882010-09-27 15:51:07 +01001622static void
Chris Wilson05394f32010-11-08 19:18:58 +00001623i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001624{
Imre Deak90797e62013-02-18 19:28:03 +02001625 struct sg_page_iter sg_iter;
1626 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001627
Chris Wilson05394f32010-11-08 19:18:58 +00001628 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001629
Chris Wilson6c085a72012-08-20 11:40:46 +02001630 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1631 if (ret) {
1632 /* In the event of a disaster, abandon all caches and
1633 * hope for the best.
1634 */
1635 WARN_ON(ret != -EIO);
1636 i915_gem_clflush_object(obj);
1637 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1638 }
1639
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001640 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001641 i915_gem_object_save_bit_17_swizzle(obj);
1642
Chris Wilson05394f32010-11-08 19:18:58 +00001643 if (obj->madv == I915_MADV_DONTNEED)
1644 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001645
Imre Deak90797e62013-02-18 19:28:03 +02001646 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001647 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001648
Chris Wilson05394f32010-11-08 19:18:58 +00001649 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001650 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001651
Chris Wilson05394f32010-11-08 19:18:58 +00001652 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001653 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001654
Chris Wilson9da3da62012-06-01 15:20:22 +01001655 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001656 }
Chris Wilson05394f32010-11-08 19:18:58 +00001657 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001658
Chris Wilson9da3da62012-06-01 15:20:22 +01001659 sg_free_table(obj->pages);
1660 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001661}
1662
Chris Wilsondd624af2013-01-15 12:39:35 +00001663int
Chris Wilson37e680a2012-06-07 15:38:42 +01001664i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1665{
1666 const struct drm_i915_gem_object_ops *ops = obj->ops;
1667
Chris Wilson2f745ad2012-09-04 21:02:58 +01001668 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001669 return 0;
1670
1671 BUG_ON(obj->gtt_space);
1672
Chris Wilsona5570172012-09-04 21:02:54 +01001673 if (obj->pages_pin_count)
1674 return -EBUSY;
1675
Chris Wilsona2165e32012-12-03 11:49:00 +00001676 /* ->put_pages might need to allocate memory for the bit17 swizzle
1677 * array, hence protect them from being reaped by removing them from gtt
1678 * lists early. */
1679 list_del(&obj->gtt_list);
1680
Chris Wilson37e680a2012-06-07 15:38:42 +01001681 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001682 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001683
Chris Wilson6c085a72012-08-20 11:40:46 +02001684 if (i915_gem_object_is_purgeable(obj))
1685 i915_gem_object_truncate(obj);
1686
1687 return 0;
1688}
1689
1690static long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001691__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1692 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001693{
1694 struct drm_i915_gem_object *obj, *next;
1695 long count = 0;
1696
1697 list_for_each_entry_safe(obj, next,
1698 &dev_priv->mm.unbound_list,
1699 gtt_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001700 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001701 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001702 count += obj->base.size >> PAGE_SHIFT;
1703 if (count >= target)
1704 return count;
1705 }
1706 }
1707
1708 list_for_each_entry_safe(obj, next,
1709 &dev_priv->mm.inactive_list,
1710 mm_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001711 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson6c085a72012-08-20 11:40:46 +02001712 i915_gem_object_unbind(obj) == 0 &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001713 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001714 count += obj->base.size >> PAGE_SHIFT;
1715 if (count >= target)
1716 return count;
1717 }
1718 }
1719
1720 return count;
1721}
1722
Daniel Vetter93927ca2013-01-10 18:03:00 +01001723static long
1724i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1725{
1726 return __i915_gem_shrink(dev_priv, target, true);
1727}
1728
Chris Wilson6c085a72012-08-20 11:40:46 +02001729static void
1730i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1731{
1732 struct drm_i915_gem_object *obj, *next;
1733
1734 i915_gem_evict_everything(dev_priv->dev);
1735
1736 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001737 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001738}
1739
Chris Wilson37e680a2012-06-07 15:38:42 +01001740static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001741i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001742{
Chris Wilson6c085a72012-08-20 11:40:46 +02001743 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001744 int page_count, i;
1745 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001746 struct sg_table *st;
1747 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02001748 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07001749 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02001750 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02001751 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001752
Chris Wilson6c085a72012-08-20 11:40:46 +02001753 /* Assert that the object is not currently in any GPU domain. As it
1754 * wasn't in the GTT, there shouldn't be any way it could have been in
1755 * a GPU cache
1756 */
1757 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1758 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1759
Chris Wilson9da3da62012-06-01 15:20:22 +01001760 st = kmalloc(sizeof(*st), GFP_KERNEL);
1761 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001762 return -ENOMEM;
1763
Chris Wilson9da3da62012-06-01 15:20:22 +01001764 page_count = obj->base.size / PAGE_SIZE;
1765 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1766 sg_free_table(st);
1767 kfree(st);
1768 return -ENOMEM;
1769 }
1770
1771 /* Get the list of pages out of our struct file. They'll be pinned
1772 * at this point until we release them.
1773 *
1774 * Fail silently without starting the shrinker
1775 */
Al Viro496ad9a2013-01-23 17:07:38 -05001776 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02001777 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001778 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001779 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02001780 sg = st->sgl;
1781 st->nents = 0;
1782 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001783 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1784 if (IS_ERR(page)) {
1785 i915_gem_purge(dev_priv, page_count);
1786 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1787 }
1788 if (IS_ERR(page)) {
1789 /* We've tried hard to allocate the memory by reaping
1790 * our own buffer, now let the real VM do its job and
1791 * go down in flames if truly OOM.
1792 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001793 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001794 gfp |= __GFP_IO | __GFP_WAIT;
1795
1796 i915_gem_shrink_all(dev_priv);
1797 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1798 if (IS_ERR(page))
1799 goto err_pages;
1800
Linus Torvaldscaf49192012-12-10 10:51:16 -08001801 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001802 gfp &= ~(__GFP_IO | __GFP_WAIT);
1803 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001804#ifdef CONFIG_SWIOTLB
1805 if (swiotlb_nr_tbl()) {
1806 st->nents++;
1807 sg_set_page(sg, page, PAGE_SIZE, 0);
1808 sg = sg_next(sg);
1809 continue;
1810 }
1811#endif
Imre Deak90797e62013-02-18 19:28:03 +02001812 if (!i || page_to_pfn(page) != last_pfn + 1) {
1813 if (i)
1814 sg = sg_next(sg);
1815 st->nents++;
1816 sg_set_page(sg, page, PAGE_SIZE, 0);
1817 } else {
1818 sg->length += PAGE_SIZE;
1819 }
1820 last_pfn = page_to_pfn(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001821 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001822#ifdef CONFIG_SWIOTLB
1823 if (!swiotlb_nr_tbl())
1824#endif
1825 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01001826 obj->pages = st;
1827
Eric Anholt673a3942008-07-30 12:06:12 -07001828 if (i915_gem_object_needs_bit17_swizzle(obj))
1829 i915_gem_object_do_bit_17_swizzle(obj);
1830
1831 return 0;
1832
1833err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02001834 sg_mark_end(sg);
1835 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02001836 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01001837 sg_free_table(st);
1838 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001839 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001840}
1841
Chris Wilson37e680a2012-06-07 15:38:42 +01001842/* Ensure that the associated pages are gathered from the backing storage
1843 * and pinned into our object. i915_gem_object_get_pages() may be called
1844 * multiple times before they are released by a single call to
1845 * i915_gem_object_put_pages() - once the pages are no longer referenced
1846 * either as a result of memory pressure (reaping pages under the shrinker)
1847 * or as the object is itself released.
1848 */
1849int
1850i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1851{
1852 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1853 const struct drm_i915_gem_object_ops *ops = obj->ops;
1854 int ret;
1855
Chris Wilson2f745ad2012-09-04 21:02:58 +01001856 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001857 return 0;
1858
Chris Wilson43e28f02013-01-08 10:53:09 +00001859 if (obj->madv != I915_MADV_WILLNEED) {
1860 DRM_ERROR("Attempting to obtain a purgeable object\n");
1861 return -EINVAL;
1862 }
1863
Chris Wilsona5570172012-09-04 21:02:54 +01001864 BUG_ON(obj->pages_pin_count);
1865
Chris Wilson37e680a2012-06-07 15:38:42 +01001866 ret = ops->get_pages(obj);
1867 if (ret)
1868 return ret;
1869
1870 list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
1871 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001872}
1873
Chris Wilson54cf91d2010-11-25 18:00:26 +00001874void
Chris Wilson05394f32010-11-08 19:18:58 +00001875i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001876 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001877{
Chris Wilson05394f32010-11-08 19:18:58 +00001878 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001879 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00001880 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001881
Zou Nan hai852835f2010-05-21 09:08:56 +08001882 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001883 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001884
1885 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001886 if (!obj->active) {
1887 drm_gem_object_reference(&obj->base);
1888 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001889 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001890
Eric Anholt673a3942008-07-30 12:06:12 -07001891 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001892 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1893 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001894
Chris Wilson0201f1e2012-07-20 12:41:01 +01001895 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001896
Chris Wilsoncaea7472010-11-12 13:53:37 +00001897 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001898 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001899
Chris Wilson7dd49062012-03-21 10:48:18 +00001900 /* Bump MRU to take account of the delayed flush */
1901 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1902 struct drm_i915_fence_reg *reg;
1903
1904 reg = &dev_priv->fence_regs[obj->fence_reg];
1905 list_move_tail(&reg->lru_list,
1906 &dev_priv->mm.fence_list);
1907 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001908 }
1909}
1910
1911static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001912i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1913{
1914 struct drm_device *dev = obj->base.dev;
1915 struct drm_i915_private *dev_priv = dev->dev_private;
1916
Chris Wilson65ce3022012-07-20 12:41:02 +01001917 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001918 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001919
Chris Wilsoncaea7472010-11-12 13:53:37 +00001920 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1921
Chris Wilson65ce3022012-07-20 12:41:02 +01001922 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001923 obj->ring = NULL;
1924
Chris Wilson65ce3022012-07-20 12:41:02 +01001925 obj->last_read_seqno = 0;
1926 obj->last_write_seqno = 0;
1927 obj->base.write_domain = 0;
1928
1929 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001930 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001931
1932 obj->active = 0;
1933 drm_gem_object_unreference(&obj->base);
1934
1935 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001936}
Eric Anholt673a3942008-07-30 12:06:12 -07001937
Chris Wilson9d7730912012-11-27 16:22:52 +00001938static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001939i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001940{
Chris Wilson9d7730912012-11-27 16:22:52 +00001941 struct drm_i915_private *dev_priv = dev->dev_private;
1942 struct intel_ring_buffer *ring;
1943 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001944
Chris Wilson107f27a52012-12-10 13:56:17 +02001945 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00001946 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02001947 ret = intel_ring_idle(ring);
1948 if (ret)
1949 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00001950 }
Chris Wilson9d7730912012-11-27 16:22:52 +00001951 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02001952
1953 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00001954 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001955 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001956
Chris Wilson9d7730912012-11-27 16:22:52 +00001957 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
1958 ring->sync_seqno[j] = 0;
1959 }
1960
1961 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001962}
1963
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001964int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
1965{
1966 struct drm_i915_private *dev_priv = dev->dev_private;
1967 int ret;
1968
1969 if (seqno == 0)
1970 return -EINVAL;
1971
1972 /* HWS page needs to be set less than what we
1973 * will inject to ring
1974 */
1975 ret = i915_gem_init_seqno(dev, seqno - 1);
1976 if (ret)
1977 return ret;
1978
1979 /* Carefully set the last_seqno value so that wrap
1980 * detection still works
1981 */
1982 dev_priv->next_seqno = seqno;
1983 dev_priv->last_seqno = seqno - 1;
1984 if (dev_priv->last_seqno == 0)
1985 dev_priv->last_seqno--;
1986
1987 return 0;
1988}
1989
Chris Wilson9d7730912012-11-27 16:22:52 +00001990int
1991i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001992{
Chris Wilson9d7730912012-11-27 16:22:52 +00001993 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001994
Chris Wilson9d7730912012-11-27 16:22:52 +00001995 /* reserve 0 for non-seqno */
1996 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001997 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00001998 if (ret)
1999 return ret;
2000
2001 dev_priv->next_seqno = 1;
2002 }
2003
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002004 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002005 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002006}
2007
Chris Wilson3cce4692010-10-27 16:11:02 +01002008int
Chris Wilsondb53a302011-02-03 11:57:46 +00002009i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002010 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01002011 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002012{
Chris Wilsondb53a302011-02-03 11:57:46 +00002013 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002014 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002015 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07002016 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01002017 int ret;
2018
Daniel Vettercc889e02012-06-13 20:45:19 +02002019 /*
2020 * Emit any outstanding flushes - execbuf can fail to emit the flush
2021 * after having emitted the batchbuffer command. Hence we need to fix
2022 * things up similar to emitting the lazy request. The difference here
2023 * is that the flush _must_ happen before the next request, no matter
2024 * what.
2025 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002026 ret = intel_ring_flush_all_caches(ring);
2027 if (ret)
2028 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002029
Chris Wilsonacb868d2012-09-26 13:47:30 +01002030 request = kmalloc(sizeof(*request), GFP_KERNEL);
2031 if (request == NULL)
2032 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002033
Eric Anholt673a3942008-07-30 12:06:12 -07002034
Chris Wilsona71d8d92012-02-15 11:25:36 +00002035 /* Record the position of the start of the request so that
2036 * should we detect the updated seqno part-way through the
2037 * GPU processing the request, we never over-estimate the
2038 * position of the head.
2039 */
2040 request_ring_position = intel_ring_get_tail(ring);
2041
Chris Wilson9d7730912012-11-27 16:22:52 +00002042 ret = ring->add_request(ring);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002043 if (ret) {
2044 kfree(request);
2045 return ret;
2046 }
Eric Anholt673a3942008-07-30 12:06:12 -07002047
Chris Wilson9d7730912012-11-27 16:22:52 +00002048 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002049 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002050 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07002051 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002052 was_empty = list_empty(&ring->request_list);
2053 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002054 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002055
Chris Wilsondb53a302011-02-03 11:57:46 +00002056 if (file) {
2057 struct drm_i915_file_private *file_priv = file->driver_priv;
2058
Chris Wilson1c255952010-09-26 11:03:27 +01002059 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002060 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002061 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002062 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002063 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002064 }
Eric Anholt673a3942008-07-30 12:06:12 -07002065
Chris Wilson9d7730912012-11-27 16:22:52 +00002066 trace_i915_gem_request_add(ring, request->seqno);
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002067 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002068
Ben Gamarif65d9422009-09-14 17:48:44 -04002069 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002070 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +01002071 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002072 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002073 }
Chris Wilsonf047e392012-07-21 12:31:41 +01002074 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002075 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002076 &dev_priv->mm.retire_work,
2077 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002078 intel_mark_busy(dev_priv->dev);
2079 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002080 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002081
Chris Wilsonacb868d2012-09-26 13:47:30 +01002082 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002083 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002084 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002085}
2086
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002087static inline void
2088i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002089{
Chris Wilson1c255952010-09-26 11:03:27 +01002090 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002091
Chris Wilson1c255952010-09-26 11:03:27 +01002092 if (!file_priv)
2093 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002094
Chris Wilson1c255952010-09-26 11:03:27 +01002095 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002096 if (request->file_priv) {
2097 list_del(&request->client_list);
2098 request->file_priv = NULL;
2099 }
Chris Wilson1c255952010-09-26 11:03:27 +01002100 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002101}
2102
Chris Wilsondfaae392010-09-22 10:31:52 +01002103static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2104 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002105{
Chris Wilsondfaae392010-09-22 10:31:52 +01002106 while (!list_empty(&ring->request_list)) {
2107 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002108
Chris Wilsondfaae392010-09-22 10:31:52 +01002109 request = list_first_entry(&ring->request_list,
2110 struct drm_i915_gem_request,
2111 list);
2112
2113 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002114 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002115 kfree(request);
2116 }
2117
2118 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002119 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002120
Chris Wilson05394f32010-11-08 19:18:58 +00002121 obj = list_first_entry(&ring->active_list,
2122 struct drm_i915_gem_object,
2123 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002124
Chris Wilson05394f32010-11-08 19:18:58 +00002125 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002126 }
Eric Anholt673a3942008-07-30 12:06:12 -07002127}
2128
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002129void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002130{
2131 struct drm_i915_private *dev_priv = dev->dev_private;
2132 int i;
2133
Daniel Vetter4b9de732011-10-09 21:52:02 +02002134 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002135 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002136 i915_gem_write_fence(dev, i, reg->obj);
Chris Wilson312817a2010-11-22 11:50:11 +00002137 }
2138}
2139
Chris Wilson069efc12010-09-30 16:53:18 +01002140void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002141{
Chris Wilsondfaae392010-09-22 10:31:52 +01002142 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002143 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002144 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002145 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002146
Chris Wilsonb4519512012-05-11 14:29:30 +01002147 for_each_ring(ring, dev_priv, i)
2148 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002149
Chris Wilsondfaae392010-09-22 10:31:52 +01002150 /* Move everything out of the GPU domains to ensure we do any
2151 * necessary invalidation upon reuse.
2152 */
Chris Wilson05394f32010-11-08 19:18:58 +00002153 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01002154 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002155 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01002156 {
Chris Wilson05394f32010-11-08 19:18:58 +00002157 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01002158 }
Chris Wilson069efc12010-09-30 16:53:18 +01002159
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002160 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002161}
2162
2163/**
2164 * This function clears the request list as sequence numbers are passed.
2165 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002166void
Chris Wilsondb53a302011-02-03 11:57:46 +00002167i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002168{
Eric Anholt673a3942008-07-30 12:06:12 -07002169 uint32_t seqno;
2170
Chris Wilsondb53a302011-02-03 11:57:46 +00002171 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002172 return;
2173
Chris Wilsondb53a302011-02-03 11:57:46 +00002174 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002175
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002176 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002177
Zou Nan hai852835f2010-05-21 09:08:56 +08002178 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002179 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002180
Zou Nan hai852835f2010-05-21 09:08:56 +08002181 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002182 struct drm_i915_gem_request,
2183 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002184
Chris Wilsondfaae392010-09-22 10:31:52 +01002185 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002186 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002187
Chris Wilsondb53a302011-02-03 11:57:46 +00002188 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002189 /* We know the GPU must have read the request to have
2190 * sent us the seqno + interrupt, so use the position
2191 * of tail of the request to update the last known position
2192 * of the GPU head.
2193 */
2194 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002195
2196 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002197 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002198 kfree(request);
2199 }
2200
2201 /* Move any buffers on the active list that are no longer referenced
2202 * by the ringbuffer to the flushing/inactive lists as appropriate.
2203 */
2204 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002205 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002206
Akshay Joshi0206e352011-08-16 15:34:10 -04002207 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002208 struct drm_i915_gem_object,
2209 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002210
Chris Wilson0201f1e2012-07-20 12:41:01 +01002211 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002212 break;
2213
Chris Wilson65ce3022012-07-20 12:41:02 +01002214 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002215 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002216
Chris Wilsondb53a302011-02-03 11:57:46 +00002217 if (unlikely(ring->trace_irq_seqno &&
2218 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002219 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002220 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002221 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002222
Chris Wilsondb53a302011-02-03 11:57:46 +00002223 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002224}
2225
2226void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002227i915_gem_retire_requests(struct drm_device *dev)
2228{
2229 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002230 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002231 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002232
Chris Wilsonb4519512012-05-11 14:29:30 +01002233 for_each_ring(ring, dev_priv, i)
2234 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002235}
2236
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002237static void
Eric Anholt673a3942008-07-30 12:06:12 -07002238i915_gem_retire_work_handler(struct work_struct *work)
2239{
2240 drm_i915_private_t *dev_priv;
2241 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002242 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002243 bool idle;
2244 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002245
2246 dev_priv = container_of(work, drm_i915_private_t,
2247 mm.retire_work.work);
2248 dev = dev_priv->dev;
2249
Chris Wilson891b48c2010-09-29 12:26:37 +01002250 /* Come back later if the device is busy... */
2251 if (!mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonbcb45082012-10-05 17:02:57 +01002252 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2253 round_jiffies_up_relative(HZ));
Chris Wilson891b48c2010-09-29 12:26:37 +01002254 return;
2255 }
2256
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002257 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002258
Chris Wilson0a587052011-01-09 21:05:44 +00002259 /* Send a periodic flush down the ring so we don't hold onto GEM
2260 * objects indefinitely.
2261 */
2262 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002263 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002264 if (ring->gpu_caches_dirty)
2265 i915_add_request(ring, NULL, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002266
2267 idle &= list_empty(&ring->request_list);
2268 }
2269
2270 if (!dev_priv->mm.suspended && !idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002271 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2272 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002273 if (idle)
2274 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002275
Eric Anholt673a3942008-07-30 12:06:12 -07002276 mutex_unlock(&dev->struct_mutex);
2277}
2278
Ben Widawsky5816d642012-04-11 11:18:19 -07002279/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002280 * Ensures that an object will eventually get non-busy by flushing any required
2281 * write domains, emitting any outstanding lazy request and retiring and
2282 * completed requests.
2283 */
2284static int
2285i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2286{
2287 int ret;
2288
2289 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002290 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002291 if (ret)
2292 return ret;
2293
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002294 i915_gem_retire_requests_ring(obj->ring);
2295 }
2296
2297 return 0;
2298}
2299
2300/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002301 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2302 * @DRM_IOCTL_ARGS: standard ioctl arguments
2303 *
2304 * Returns 0 if successful, else an error is returned with the remaining time in
2305 * the timeout parameter.
2306 * -ETIME: object is still busy after timeout
2307 * -ERESTARTSYS: signal interrupted the wait
2308 * -ENONENT: object doesn't exist
2309 * Also possible, but rare:
2310 * -EAGAIN: GPU wedged
2311 * -ENOMEM: damn
2312 * -ENODEV: Internal IRQ fail
2313 * -E?: The add request failed
2314 *
2315 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2316 * non-zero timeout parameter the wait ioctl will wait for the given number of
2317 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2318 * without holding struct_mutex the object may become re-busied before this
2319 * function completes. A similar but shorter * race condition exists in the busy
2320 * ioctl
2321 */
2322int
2323i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2324{
Daniel Vetterf69061b2012-12-06 09:01:42 +01002325 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002326 struct drm_i915_gem_wait *args = data;
2327 struct drm_i915_gem_object *obj;
2328 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002329 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002330 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002331 u32 seqno = 0;
2332 int ret = 0;
2333
Ben Widawskyeac1f142012-06-05 15:24:24 -07002334 if (args->timeout_ns >= 0) {
2335 timeout_stack = ns_to_timespec(args->timeout_ns);
2336 timeout = &timeout_stack;
2337 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002338
2339 ret = i915_mutex_lock_interruptible(dev);
2340 if (ret)
2341 return ret;
2342
2343 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2344 if (&obj->base == NULL) {
2345 mutex_unlock(&dev->struct_mutex);
2346 return -ENOENT;
2347 }
2348
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002349 /* Need to make sure the object gets inactive eventually. */
2350 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002351 if (ret)
2352 goto out;
2353
2354 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002355 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002356 ring = obj->ring;
2357 }
2358
2359 if (seqno == 0)
2360 goto out;
2361
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002362 /* Do this after OLR check to make sure we make forward progress polling
2363 * on this IOCTL with a 0 timeout (like busy ioctl)
2364 */
2365 if (!args->timeout_ns) {
2366 ret = -ETIME;
2367 goto out;
2368 }
2369
2370 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002371 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002372 mutex_unlock(&dev->struct_mutex);
2373
Daniel Vetterf69061b2012-12-06 09:01:42 +01002374 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002375 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002376 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002377 return ret;
2378
2379out:
2380 drm_gem_object_unreference(&obj->base);
2381 mutex_unlock(&dev->struct_mutex);
2382 return ret;
2383}
2384
2385/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002386 * i915_gem_object_sync - sync an object to a ring.
2387 *
2388 * @obj: object which may be in use on another ring.
2389 * @to: ring we wish to use the object on. May be NULL.
2390 *
2391 * This code is meant to abstract object synchronization with the GPU.
2392 * Calling with NULL implies synchronizing the object with the CPU
2393 * rather than a particular GPU ring.
2394 *
2395 * Returns 0 if successful, else propagates up the lower layer error.
2396 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002397int
2398i915_gem_object_sync(struct drm_i915_gem_object *obj,
2399 struct intel_ring_buffer *to)
2400{
2401 struct intel_ring_buffer *from = obj->ring;
2402 u32 seqno;
2403 int ret, idx;
2404
2405 if (from == NULL || to == from)
2406 return 0;
2407
Ben Widawsky5816d642012-04-11 11:18:19 -07002408 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002409 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002410
2411 idx = intel_ring_sync_index(from, to);
2412
Chris Wilson0201f1e2012-07-20 12:41:01 +01002413 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002414 if (seqno <= from->sync_seqno[idx])
2415 return 0;
2416
Ben Widawskyb4aca012012-04-25 20:50:12 -07002417 ret = i915_gem_check_olr(obj->ring, seqno);
2418 if (ret)
2419 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002420
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002421 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002422 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002423 /* We use last_read_seqno because sync_to()
2424 * might have just caused seqno wrap under
2425 * the radar.
2426 */
2427 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002428
Ben Widawskye3a5a222012-04-11 11:18:20 -07002429 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002430}
2431
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002432static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2433{
2434 u32 old_write_domain, old_read_domains;
2435
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002436 /* Force a pagefault for domain tracking on next user access */
2437 i915_gem_release_mmap(obj);
2438
Keith Packardb97c3d92011-06-24 21:02:59 -07002439 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2440 return;
2441
Chris Wilson97c809fd2012-10-09 19:24:38 +01002442 /* Wait for any direct GTT access to complete */
2443 mb();
2444
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002445 old_read_domains = obj->base.read_domains;
2446 old_write_domain = obj->base.write_domain;
2447
2448 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2449 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2450
2451 trace_i915_gem_object_change_domain(obj,
2452 old_read_domains,
2453 old_write_domain);
2454}
2455
Eric Anholt673a3942008-07-30 12:06:12 -07002456/**
2457 * Unbinds an object from the GTT aperture.
2458 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002459int
Chris Wilson05394f32010-11-08 19:18:58 +00002460i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002461{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002462 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002463 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002464
Chris Wilson05394f32010-11-08 19:18:58 +00002465 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002466 return 0;
2467
Chris Wilson31d8d652012-05-24 19:11:20 +01002468 if (obj->pin_count)
2469 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002470
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002471 BUG_ON(obj->pages == NULL);
2472
Chris Wilsona8198ee2011-04-13 22:04:09 +01002473 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002474 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002475 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002476 /* Continue on if we fail due to EIO, the GPU is hung so we
2477 * should be safe and we need to cleanup or else we might
2478 * cause memory corruption through use-after-free.
2479 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002480
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002481 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002482
Daniel Vetter96b47b62009-12-15 17:50:00 +01002483 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002484 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002485 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002486 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002487
Chris Wilsondb53a302011-02-03 11:57:46 +00002488 trace_i915_gem_object_unbind(obj);
2489
Daniel Vetter74898d72012-02-15 23:50:22 +01002490 if (obj->has_global_gtt_mapping)
2491 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002492 if (obj->has_aliasing_ppgtt_mapping) {
2493 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2494 obj->has_aliasing_ppgtt_mapping = 0;
2495 }
Daniel Vetter74163902012-02-15 23:50:21 +01002496 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002497
Chris Wilson6c085a72012-08-20 11:40:46 +02002498 list_del(&obj->mm_list);
2499 list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002500 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002501 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002502
Chris Wilson05394f32010-11-08 19:18:58 +00002503 drm_mm_put_block(obj->gtt_space);
2504 obj->gtt_space = NULL;
2505 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002506
Chris Wilson88241782011-01-07 17:09:48 +00002507 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002508}
2509
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002510int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002511{
2512 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002513 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002514 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002515
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002516 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002517 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002518 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2519 if (ret)
2520 return ret;
2521
Chris Wilson3e960502012-11-27 16:22:54 +00002522 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002523 if (ret)
2524 return ret;
2525 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002526
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002527 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002528}
2529
Chris Wilson9ce079e2012-04-17 15:31:30 +01002530static void i965_write_fence_reg(struct drm_device *dev, int reg,
2531 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002532{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002533 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002534 int fence_reg;
2535 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002536 uint64_t val;
2537
Imre Deak56c844e2013-01-07 21:47:34 +02002538 if (INTEL_INFO(dev)->gen >= 6) {
2539 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2540 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2541 } else {
2542 fence_reg = FENCE_REG_965_0;
2543 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2544 }
2545
Chris Wilson9ce079e2012-04-17 15:31:30 +01002546 if (obj) {
2547 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002548
Chris Wilson9ce079e2012-04-17 15:31:30 +01002549 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2550 0xfffff000) << 32;
2551 val |= obj->gtt_offset & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002552 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002553 if (obj->tiling_mode == I915_TILING_Y)
2554 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2555 val |= I965_FENCE_REG_VALID;
2556 } else
2557 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002558
Imre Deak56c844e2013-01-07 21:47:34 +02002559 fence_reg += reg * 8;
2560 I915_WRITE64(fence_reg, val);
2561 POSTING_READ(fence_reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002562}
2563
Chris Wilson9ce079e2012-04-17 15:31:30 +01002564static void i915_write_fence_reg(struct drm_device *dev, int reg,
2565 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002566{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002567 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002568 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002569
Chris Wilson9ce079e2012-04-17 15:31:30 +01002570 if (obj) {
2571 u32 size = obj->gtt_space->size;
2572 int pitch_val;
2573 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002574
Chris Wilson9ce079e2012-04-17 15:31:30 +01002575 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2576 (size & -size) != size ||
2577 (obj->gtt_offset & (size - 1)),
2578 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2579 obj->gtt_offset, obj->map_and_fenceable, size);
2580
2581 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2582 tile_width = 128;
2583 else
2584 tile_width = 512;
2585
2586 /* Note: pitch better be a power of two tile widths */
2587 pitch_val = obj->stride / tile_width;
2588 pitch_val = ffs(pitch_val) - 1;
2589
2590 val = obj->gtt_offset;
2591 if (obj->tiling_mode == I915_TILING_Y)
2592 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2593 val |= I915_FENCE_SIZE_BITS(size);
2594 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2595 val |= I830_FENCE_REG_VALID;
2596 } else
2597 val = 0;
2598
2599 if (reg < 8)
2600 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002601 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002602 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002603
Chris Wilson9ce079e2012-04-17 15:31:30 +01002604 I915_WRITE(reg, val);
2605 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002606}
2607
Chris Wilson9ce079e2012-04-17 15:31:30 +01002608static void i830_write_fence_reg(struct drm_device *dev, int reg,
2609 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002610{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002611 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002612 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002613
Chris Wilson9ce079e2012-04-17 15:31:30 +01002614 if (obj) {
2615 u32 size = obj->gtt_space->size;
2616 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002617
Chris Wilson9ce079e2012-04-17 15:31:30 +01002618 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2619 (size & -size) != size ||
2620 (obj->gtt_offset & (size - 1)),
2621 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2622 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002623
Chris Wilson9ce079e2012-04-17 15:31:30 +01002624 pitch_val = obj->stride / 128;
2625 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002626
Chris Wilson9ce079e2012-04-17 15:31:30 +01002627 val = obj->gtt_offset;
2628 if (obj->tiling_mode == I915_TILING_Y)
2629 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2630 val |= I830_FENCE_SIZE_BITS(size);
2631 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2632 val |= I830_FENCE_REG_VALID;
2633 } else
2634 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002635
Chris Wilson9ce079e2012-04-17 15:31:30 +01002636 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2637 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2638}
2639
Chris Wilsond0a57782012-10-09 19:24:37 +01002640inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2641{
2642 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2643}
2644
Chris Wilson9ce079e2012-04-17 15:31:30 +01002645static void i915_gem_write_fence(struct drm_device *dev, int reg,
2646 struct drm_i915_gem_object *obj)
2647{
Chris Wilsond0a57782012-10-09 19:24:37 +01002648 struct drm_i915_private *dev_priv = dev->dev_private;
2649
2650 /* Ensure that all CPU reads are completed before installing a fence
2651 * and all writes before removing the fence.
2652 */
2653 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2654 mb();
2655
Chris Wilson9ce079e2012-04-17 15:31:30 +01002656 switch (INTEL_INFO(dev)->gen) {
2657 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002658 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002659 case 5:
2660 case 4: i965_write_fence_reg(dev, reg, obj); break;
2661 case 3: i915_write_fence_reg(dev, reg, obj); break;
2662 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002663 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002664 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002665
2666 /* And similarly be paranoid that no direct access to this region
2667 * is reordered to before the fence is installed.
2668 */
2669 if (i915_gem_object_needs_mb(obj))
2670 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08002671}
2672
Chris Wilson61050802012-04-17 15:31:31 +01002673static inline int fence_number(struct drm_i915_private *dev_priv,
2674 struct drm_i915_fence_reg *fence)
2675{
2676 return fence - dev_priv->fence_regs;
2677}
2678
Chris Wilson25ff1192013-04-04 21:31:03 +01002679static void i915_gem_write_fence__ipi(void *data)
2680{
2681 wbinvd();
2682}
2683
Chris Wilson61050802012-04-17 15:31:31 +01002684static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2685 struct drm_i915_fence_reg *fence,
2686 bool enable)
2687{
Chris Wilson25ff1192013-04-04 21:31:03 +01002688 struct drm_device *dev = obj->base.dev;
2689 struct drm_i915_private *dev_priv = dev->dev_private;
2690 int fence_reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01002691
Chris Wilson25ff1192013-04-04 21:31:03 +01002692 /* In order to fully serialize access to the fenced region and
2693 * the update to the fence register we need to take extreme
2694 * measures on SNB+. In theory, the write to the fence register
2695 * flushes all memory transactions before, and coupled with the
2696 * mb() placed around the register write we serialise all memory
2697 * operations with respect to the changes in the tiler. Yet, on
2698 * SNB+ we need to take a step further and emit an explicit wbinvd()
2699 * on each processor in order to manually flush all memory
2700 * transactions before updating the fence register.
2701 */
2702 if (HAS_LLC(obj->base.dev))
2703 on_each_cpu(i915_gem_write_fence__ipi, NULL, 1);
2704 i915_gem_write_fence(dev, fence_reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01002705
2706 if (enable) {
Chris Wilson25ff1192013-04-04 21:31:03 +01002707 obj->fence_reg = fence_reg;
Chris Wilson61050802012-04-17 15:31:31 +01002708 fence->obj = obj;
2709 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2710 } else {
2711 obj->fence_reg = I915_FENCE_REG_NONE;
2712 fence->obj = NULL;
2713 list_del_init(&fence->lru_list);
2714 }
2715}
2716
Chris Wilsond9e86c02010-11-10 16:40:20 +00002717static int
Chris Wilsond0a57782012-10-09 19:24:37 +01002718i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002719{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002720 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002721 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002722 if (ret)
2723 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002724
2725 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002726 }
2727
Chris Wilson86d5bc32012-07-20 12:41:04 +01002728 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002729 return 0;
2730}
2731
2732int
2733i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2734{
Chris Wilson61050802012-04-17 15:31:31 +01002735 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002736 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002737 int ret;
2738
Chris Wilsond0a57782012-10-09 19:24:37 +01002739 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002740 if (ret)
2741 return ret;
2742
Chris Wilson61050802012-04-17 15:31:31 +01002743 if (obj->fence_reg == I915_FENCE_REG_NONE)
2744 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002745
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002746 fence = &dev_priv->fence_regs[obj->fence_reg];
2747
Chris Wilson61050802012-04-17 15:31:31 +01002748 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002749 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002750
2751 return 0;
2752}
2753
2754static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002755i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002756{
Daniel Vetterae3db242010-02-19 11:51:58 +01002757 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002758 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002759 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002760
2761 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002762 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002763 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2764 reg = &dev_priv->fence_regs[i];
2765 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002766 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002767
Chris Wilson1690e1e2011-12-14 13:57:08 +01002768 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002769 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002770 }
2771
Chris Wilsond9e86c02010-11-10 16:40:20 +00002772 if (avail == NULL)
2773 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002774
2775 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002776 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002777 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002778 continue;
2779
Chris Wilson8fe301a2012-04-17 15:31:28 +01002780 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002781 }
2782
Chris Wilson8fe301a2012-04-17 15:31:28 +01002783 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002784}
2785
Jesse Barnesde151cf2008-11-12 10:03:55 -08002786/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002787 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002788 * @obj: object to map through a fence reg
2789 *
2790 * When mapping objects through the GTT, userspace wants to be able to write
2791 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002792 * This function walks the fence regs looking for a free one for @obj,
2793 * stealing one if it can't find any.
2794 *
2795 * It then sets up the reg based on the object's properties: address, pitch
2796 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002797 *
2798 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002799 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002800int
Chris Wilson06d98132012-04-17 15:31:24 +01002801i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002802{
Chris Wilson05394f32010-11-08 19:18:58 +00002803 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002804 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002805 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002806 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002807 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002808
Chris Wilson14415742012-04-17 15:31:33 +01002809 /* Have we updated the tiling parameters upon the object and so
2810 * will need to serialise the write to the associated fence register?
2811 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002812 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01002813 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01002814 if (ret)
2815 return ret;
2816 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002817
Chris Wilsond9e86c02010-11-10 16:40:20 +00002818 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002819 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2820 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002821 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002822 list_move_tail(&reg->lru_list,
2823 &dev_priv->mm.fence_list);
2824 return 0;
2825 }
2826 } else if (enable) {
2827 reg = i915_find_fence_reg(dev);
2828 if (reg == NULL)
2829 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002830
Chris Wilson14415742012-04-17 15:31:33 +01002831 if (reg->obj) {
2832 struct drm_i915_gem_object *old = reg->obj;
2833
Chris Wilsond0a57782012-10-09 19:24:37 +01002834 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002835 if (ret)
2836 return ret;
2837
Chris Wilson14415742012-04-17 15:31:33 +01002838 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002839 }
Chris Wilson14415742012-04-17 15:31:33 +01002840 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002841 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002842
Chris Wilson14415742012-04-17 15:31:33 +01002843 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002844 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002845
Chris Wilson9ce079e2012-04-17 15:31:30 +01002846 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002847}
2848
Chris Wilson42d6ab42012-07-26 11:49:32 +01002849static bool i915_gem_valid_gtt_space(struct drm_device *dev,
2850 struct drm_mm_node *gtt_space,
2851 unsigned long cache_level)
2852{
2853 struct drm_mm_node *other;
2854
2855 /* On non-LLC machines we have to be careful when putting differing
2856 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00002857 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002858 */
2859 if (HAS_LLC(dev))
2860 return true;
2861
2862 if (gtt_space == NULL)
2863 return true;
2864
2865 if (list_empty(&gtt_space->node_list))
2866 return true;
2867
2868 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2869 if (other->allocated && !other->hole_follows && other->color != cache_level)
2870 return false;
2871
2872 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2873 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2874 return false;
2875
2876 return true;
2877}
2878
2879static void i915_gem_verify_gtt(struct drm_device *dev)
2880{
2881#if WATCH_GTT
2882 struct drm_i915_private *dev_priv = dev->dev_private;
2883 struct drm_i915_gem_object *obj;
2884 int err = 0;
2885
2886 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
2887 if (obj->gtt_space == NULL) {
2888 printk(KERN_ERR "object found on GTT list with no space reserved\n");
2889 err++;
2890 continue;
2891 }
2892
2893 if (obj->cache_level != obj->gtt_space->color) {
2894 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
2895 obj->gtt_space->start,
2896 obj->gtt_space->start + obj->gtt_space->size,
2897 obj->cache_level,
2898 obj->gtt_space->color);
2899 err++;
2900 continue;
2901 }
2902
2903 if (!i915_gem_valid_gtt_space(dev,
2904 obj->gtt_space,
2905 obj->cache_level)) {
2906 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
2907 obj->gtt_space->start,
2908 obj->gtt_space->start + obj->gtt_space->size,
2909 obj->cache_level);
2910 err++;
2911 continue;
2912 }
2913 }
2914
2915 WARN_ON(err);
2916#endif
2917}
2918
Jesse Barnesde151cf2008-11-12 10:03:55 -08002919/**
Eric Anholt673a3942008-07-30 12:06:12 -07002920 * Finds free space in the GTT aperture and binds the object there.
2921 */
2922static int
Chris Wilson05394f32010-11-08 19:18:58 +00002923i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002924 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002925 bool map_and_fenceable,
2926 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07002927{
Chris Wilson05394f32010-11-08 19:18:58 +00002928 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002929 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002930 struct drm_mm_node *node;
Daniel Vetter5e783302010-11-14 22:32:36 +01002931 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002932 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002933 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002934
Chris Wilsone28f8712011-07-18 13:11:49 -07002935 fence_size = i915_gem_get_gtt_size(dev,
2936 obj->base.size,
2937 obj->tiling_mode);
2938 fence_alignment = i915_gem_get_gtt_alignment(dev,
2939 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02002940 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07002941 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02002942 i915_gem_get_gtt_alignment(dev,
Chris Wilsone28f8712011-07-18 13:11:49 -07002943 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02002944 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002945
Eric Anholt673a3942008-07-30 12:06:12 -07002946 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002947 alignment = map_and_fenceable ? fence_alignment :
2948 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002949 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002950 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2951 return -EINVAL;
2952 }
2953
Chris Wilson05394f32010-11-08 19:18:58 +00002954 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002955
Chris Wilson654fc602010-05-27 13:18:21 +01002956 /* If the object is bigger than the entire aperture, reject it early
2957 * before evicting everything in a vain attempt to find space.
2958 */
Chris Wilson05394f32010-11-08 19:18:58 +00002959 if (obj->base.size >
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002960 (map_and_fenceable ? dev_priv->gtt.mappable_end : dev_priv->gtt.total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002961 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2962 return -E2BIG;
2963 }
2964
Chris Wilson37e680a2012-06-07 15:38:42 +01002965 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002966 if (ret)
2967 return ret;
2968
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002969 i915_gem_object_pin_pages(obj);
2970
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002971 node = kzalloc(sizeof(*node), GFP_KERNEL);
2972 if (node == NULL) {
2973 i915_gem_object_unpin_pages(obj);
2974 return -ENOMEM;
2975 }
2976
Eric Anholt673a3942008-07-30 12:06:12 -07002977 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002978 if (map_and_fenceable)
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002979 ret = drm_mm_insert_node_in_range_generic(&dev_priv->mm.gtt_space, node,
2980 size, alignment, obj->cache_level,
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002981 0, dev_priv->gtt.mappable_end);
Daniel Vetter920afa72010-09-16 17:54:23 +02002982 else
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002983 ret = drm_mm_insert_node_generic(&dev_priv->mm.gtt_space, node,
2984 size, alignment, obj->cache_level);
2985 if (ret) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002986 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002987 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002988 map_and_fenceable,
2989 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002990 if (ret == 0)
2991 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01002992
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002993 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002994 kfree(node);
2995 return ret;
2996 }
2997 if (WARN_ON(!i915_gem_valid_gtt_space(dev, node, obj->cache_level))) {
2998 i915_gem_object_unpin_pages(obj);
2999 drm_mm_put_block(node);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003000 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07003001 }
3002
Daniel Vetter74163902012-02-15 23:50:21 +01003003 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01003004 if (ret) {
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003005 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003006 drm_mm_put_block(node);
Chris Wilson6c085a72012-08-20 11:40:46 +02003007 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003008 }
Eric Anholt673a3942008-07-30 12:06:12 -07003009
Chris Wilson6c085a72012-08-20 11:40:46 +02003010 list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
Chris Wilson05394f32010-11-08 19:18:58 +00003011 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003012
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003013 obj->gtt_space = node;
3014 obj->gtt_offset = node->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003015
Daniel Vetter75e9e912010-11-04 17:11:09 +01003016 fenceable =
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003017 node->size == fence_size &&
3018 (node->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003019
Daniel Vetter75e9e912010-11-04 17:11:09 +01003020 mappable =
Ben Widawsky5d4545a2013-01-17 12:45:15 -08003021 obj->gtt_offset + obj->base.size <= dev_priv->gtt.mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003022
Chris Wilson05394f32010-11-08 19:18:58 +00003023 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003024
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003025 i915_gem_object_unpin_pages(obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00003026 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003027 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003028 return 0;
3029}
3030
3031void
Chris Wilson05394f32010-11-08 19:18:58 +00003032i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003033{
Eric Anholt673a3942008-07-30 12:06:12 -07003034 /* If we don't have a page list set up, then we're not pinned
3035 * to GPU, and we can ignore the cache flush because it'll happen
3036 * again at bind time.
3037 */
Chris Wilson05394f32010-11-08 19:18:58 +00003038 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07003039 return;
3040
Imre Deak769ce462013-02-13 21:56:05 +02003041 /*
3042 * Stolen memory is always coherent with the GPU as it is explicitly
3043 * marked as wc by the system, or the system is cache-coherent.
3044 */
3045 if (obj->stolen)
3046 return;
3047
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003048 /* If the GPU is snooping the contents of the CPU cache,
3049 * we do not need to manually clear the CPU cache lines. However,
3050 * the caches are only snooped when the render cache is
3051 * flushed/invalidated. As we always have to emit invalidations
3052 * and flushes when moving into and out of the RENDER domain, correct
3053 * snooping behaviour occurs naturally as the result of our domain
3054 * tracking.
3055 */
3056 if (obj->cache_level != I915_CACHE_NONE)
3057 return;
3058
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003059 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003060
Chris Wilson9da3da62012-06-01 15:20:22 +01003061 drm_clflush_sg(obj->pages);
Eric Anholte47c68e2008-11-14 13:35:19 -08003062}
3063
3064/** Flushes the GTT write domain for the object if it's dirty. */
3065static void
Chris Wilson05394f32010-11-08 19:18:58 +00003066i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003067{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003068 uint32_t old_write_domain;
3069
Chris Wilson05394f32010-11-08 19:18:58 +00003070 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003071 return;
3072
Chris Wilson63256ec2011-01-04 18:42:07 +00003073 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003074 * to it immediately go to main memory as far as we know, so there's
3075 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003076 *
3077 * However, we do have to enforce the order so that all writes through
3078 * the GTT land before any writes to the device, such as updates to
3079 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003080 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003081 wmb();
3082
Chris Wilson05394f32010-11-08 19:18:58 +00003083 old_write_domain = obj->base.write_domain;
3084 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003085
3086 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003087 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003088 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003089}
3090
3091/** Flushes the CPU write domain for the object if it's dirty. */
3092static void
Chris Wilson05394f32010-11-08 19:18:58 +00003093i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003094{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003095 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003096
Chris Wilson05394f32010-11-08 19:18:58 +00003097 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003098 return;
3099
3100 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003101 i915_gem_chipset_flush(obj->base.dev);
Chris Wilson05394f32010-11-08 19:18:58 +00003102 old_write_domain = obj->base.write_domain;
3103 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003104
3105 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003106 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003107 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003108}
3109
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003110/**
3111 * Moves a single object to the GTT read, and possibly write domain.
3112 *
3113 * This function returns when the move is complete, including waiting on
3114 * flushes to occur.
3115 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003116int
Chris Wilson20217462010-11-23 15:26:33 +00003117i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003118{
Chris Wilson8325a092012-04-24 15:52:35 +01003119 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003120 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003121 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003122
Eric Anholt02354392008-11-26 13:58:13 -08003123 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00003124 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003125 return -EINVAL;
3126
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003127 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3128 return 0;
3129
Chris Wilson0201f1e2012-07-20 12:41:01 +01003130 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003131 if (ret)
3132 return ret;
3133
Chris Wilson72133422010-09-13 23:56:38 +01003134 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003135
Chris Wilsond0a57782012-10-09 19:24:37 +01003136 /* Serialise direct access to this object with the barriers for
3137 * coherent writes from the GPU, by effectively invalidating the
3138 * GTT domain upon first access.
3139 */
3140 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3141 mb();
3142
Chris Wilson05394f32010-11-08 19:18:58 +00003143 old_write_domain = obj->base.write_domain;
3144 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003145
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003146 /* It should now be out of any other write domains, and we can update
3147 * the domain values for our changes.
3148 */
Chris Wilson05394f32010-11-08 19:18:58 +00003149 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3150 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003151 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003152 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3153 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3154 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003155 }
3156
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003157 trace_i915_gem_object_change_domain(obj,
3158 old_read_domains,
3159 old_write_domain);
3160
Chris Wilson8325a092012-04-24 15:52:35 +01003161 /* And bump the LRU for this access */
3162 if (i915_gem_object_is_inactive(obj))
3163 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3164
Eric Anholte47c68e2008-11-14 13:35:19 -08003165 return 0;
3166}
3167
Chris Wilsone4ffd172011-04-04 09:44:39 +01003168int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3169 enum i915_cache_level cache_level)
3170{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003171 struct drm_device *dev = obj->base.dev;
3172 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003173 int ret;
3174
3175 if (obj->cache_level == cache_level)
3176 return 0;
3177
3178 if (obj->pin_count) {
3179 DRM_DEBUG("can not change the cache level of pinned objects\n");
3180 return -EBUSY;
3181 }
3182
Chris Wilson42d6ab42012-07-26 11:49:32 +01003183 if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
3184 ret = i915_gem_object_unbind(obj);
3185 if (ret)
3186 return ret;
3187 }
3188
Chris Wilsone4ffd172011-04-04 09:44:39 +01003189 if (obj->gtt_space) {
3190 ret = i915_gem_object_finish_gpu(obj);
3191 if (ret)
3192 return ret;
3193
3194 i915_gem_object_finish_gtt(obj);
3195
3196 /* Before SandyBridge, you could not use tiling or fence
3197 * registers with snooped memory, so relinquish any fences
3198 * currently pointing to our region in the aperture.
3199 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003200 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003201 ret = i915_gem_object_put_fence(obj);
3202 if (ret)
3203 return ret;
3204 }
3205
Daniel Vetter74898d72012-02-15 23:50:22 +01003206 if (obj->has_global_gtt_mapping)
3207 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003208 if (obj->has_aliasing_ppgtt_mapping)
3209 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3210 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003211
3212 obj->gtt_space->color = cache_level;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003213 }
3214
3215 if (cache_level == I915_CACHE_NONE) {
3216 u32 old_read_domains, old_write_domain;
3217
3218 /* If we're coming from LLC cached, then we haven't
3219 * actually been tracking whether the data is in the
3220 * CPU cache or not, since we only allow one bit set
3221 * in obj->write_domain and have been skipping the clflushes.
3222 * Just set it to the CPU cache for now.
3223 */
3224 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3225 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3226
3227 old_read_domains = obj->base.read_domains;
3228 old_write_domain = obj->base.write_domain;
3229
3230 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3231 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3232
3233 trace_i915_gem_object_change_domain(obj,
3234 old_read_domains,
3235 old_write_domain);
3236 }
3237
3238 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003239 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003240 return 0;
3241}
3242
Ben Widawsky199adf42012-09-21 17:01:20 -07003243int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3244 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003245{
Ben Widawsky199adf42012-09-21 17:01:20 -07003246 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003247 struct drm_i915_gem_object *obj;
3248 int ret;
3249
3250 ret = i915_mutex_lock_interruptible(dev);
3251 if (ret)
3252 return ret;
3253
3254 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3255 if (&obj->base == NULL) {
3256 ret = -ENOENT;
3257 goto unlock;
3258 }
3259
Ben Widawsky199adf42012-09-21 17:01:20 -07003260 args->caching = obj->cache_level != I915_CACHE_NONE;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003261
3262 drm_gem_object_unreference(&obj->base);
3263unlock:
3264 mutex_unlock(&dev->struct_mutex);
3265 return ret;
3266}
3267
Ben Widawsky199adf42012-09-21 17:01:20 -07003268int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3269 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003270{
Ben Widawsky199adf42012-09-21 17:01:20 -07003271 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003272 struct drm_i915_gem_object *obj;
3273 enum i915_cache_level level;
3274 int ret;
3275
Ben Widawsky199adf42012-09-21 17:01:20 -07003276 switch (args->caching) {
3277 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003278 level = I915_CACHE_NONE;
3279 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003280 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003281 level = I915_CACHE_LLC;
3282 break;
3283 default:
3284 return -EINVAL;
3285 }
3286
Ben Widawsky3bc29132012-09-26 16:15:20 -07003287 ret = i915_mutex_lock_interruptible(dev);
3288 if (ret)
3289 return ret;
3290
Chris Wilsone6994ae2012-07-10 10:27:08 +01003291 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3292 if (&obj->base == NULL) {
3293 ret = -ENOENT;
3294 goto unlock;
3295 }
3296
3297 ret = i915_gem_object_set_cache_level(obj, level);
3298
3299 drm_gem_object_unreference(&obj->base);
3300unlock:
3301 mutex_unlock(&dev->struct_mutex);
3302 return ret;
3303}
3304
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003305/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003306 * Prepare buffer for display plane (scanout, cursors, etc).
3307 * Can be called from an uninterruptible phase (modesetting) and allows
3308 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003309 */
3310int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003311i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3312 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003313 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003314{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003315 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003316 int ret;
3317
Chris Wilson0be73282010-12-06 14:36:27 +00003318 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003319 ret = i915_gem_object_sync(obj, pipelined);
3320 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003321 return ret;
3322 }
3323
Eric Anholta7ef0642011-03-29 16:59:54 -07003324 /* The display engine is not coherent with the LLC cache on gen6. As
3325 * a result, we make sure that the pinning that is about to occur is
3326 * done with uncached PTEs. This is lowest common denominator for all
3327 * chipsets.
3328 *
3329 * However for gen6+, we could do better by using the GFDT bit instead
3330 * of uncaching, which would allow us to flush all the LLC-cached data
3331 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3332 */
3333 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3334 if (ret)
3335 return ret;
3336
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003337 /* As the user may map the buffer once pinned in the display plane
3338 * (e.g. libkms for the bootup splash), we have to ensure that we
3339 * always use map_and_fenceable for all scanout buffers.
3340 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003341 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003342 if (ret)
3343 return ret;
3344
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003345 i915_gem_object_flush_cpu_write_domain(obj);
3346
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003347 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003348 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003349
3350 /* It should now be out of any other write domains, and we can update
3351 * the domain values for our changes.
3352 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003353 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003354 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003355
3356 trace_i915_gem_object_change_domain(obj,
3357 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003358 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003359
3360 return 0;
3361}
3362
Chris Wilson85345512010-11-13 09:49:11 +00003363int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003364i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003365{
Chris Wilson88241782011-01-07 17:09:48 +00003366 int ret;
3367
Chris Wilsona8198ee2011-04-13 22:04:09 +01003368 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003369 return 0;
3370
Chris Wilson0201f1e2012-07-20 12:41:01 +01003371 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003372 if (ret)
3373 return ret;
3374
Chris Wilsona8198ee2011-04-13 22:04:09 +01003375 /* Ensure that we invalidate the GPU's caches and TLBs. */
3376 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003377 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003378}
3379
Eric Anholte47c68e2008-11-14 13:35:19 -08003380/**
3381 * Moves a single object to the CPU read, and possibly write domain.
3382 *
3383 * This function returns when the move is complete, including waiting on
3384 * flushes to occur.
3385 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003386int
Chris Wilson919926a2010-11-12 13:42:53 +00003387i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003388{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003389 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003390 int ret;
3391
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003392 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3393 return 0;
3394
Chris Wilson0201f1e2012-07-20 12:41:01 +01003395 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003396 if (ret)
3397 return ret;
3398
Eric Anholte47c68e2008-11-14 13:35:19 -08003399 i915_gem_object_flush_gtt_write_domain(obj);
3400
Chris Wilson05394f32010-11-08 19:18:58 +00003401 old_write_domain = obj->base.write_domain;
3402 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003403
Eric Anholte47c68e2008-11-14 13:35:19 -08003404 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003405 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003406 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003407
Chris Wilson05394f32010-11-08 19:18:58 +00003408 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003409 }
3410
3411 /* It should now be out of any other write domains, and we can update
3412 * the domain values for our changes.
3413 */
Chris Wilson05394f32010-11-08 19:18:58 +00003414 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003415
3416 /* If we're writing through the CPU, then the GPU read domains will
3417 * need to be invalidated at next use.
3418 */
3419 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003420 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3421 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003422 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003423
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003424 trace_i915_gem_object_change_domain(obj,
3425 old_read_domains,
3426 old_write_domain);
3427
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003428 return 0;
3429}
3430
Eric Anholt673a3942008-07-30 12:06:12 -07003431/* Throttle our rendering by waiting until the ring has completed our requests
3432 * emitted over 20 msec ago.
3433 *
Eric Anholtb9624422009-06-03 07:27:35 +00003434 * Note that if we were to use the current jiffies each time around the loop,
3435 * we wouldn't escape the function with any frames outstanding if the time to
3436 * render a frame was over 20ms.
3437 *
Eric Anholt673a3942008-07-30 12:06:12 -07003438 * This should get us reasonable parallelism between CPU and GPU but also
3439 * relatively low latency when blocking on a particular request to finish.
3440 */
3441static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003442i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003443{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003444 struct drm_i915_private *dev_priv = dev->dev_private;
3445 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003446 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003447 struct drm_i915_gem_request *request;
3448 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003449 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003450 u32 seqno = 0;
3451 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003452
Daniel Vetter308887a2012-11-14 17:14:06 +01003453 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3454 if (ret)
3455 return ret;
3456
3457 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3458 if (ret)
3459 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003460
Chris Wilson1c255952010-09-26 11:03:27 +01003461 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003462 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003463 if (time_after_eq(request->emitted_jiffies, recent_enough))
3464 break;
3465
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003466 ring = request->ring;
3467 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003468 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003469 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003470 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003471
3472 if (seqno == 0)
3473 return 0;
3474
Daniel Vetterf69061b2012-12-06 09:01:42 +01003475 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003476 if (ret == 0)
3477 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003478
Eric Anholt673a3942008-07-30 12:06:12 -07003479 return ret;
3480}
3481
Eric Anholt673a3942008-07-30 12:06:12 -07003482int
Chris Wilson05394f32010-11-08 19:18:58 +00003483i915_gem_object_pin(struct drm_i915_gem_object *obj,
3484 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003485 bool map_and_fenceable,
3486 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003487{
Eric Anholt673a3942008-07-30 12:06:12 -07003488 int ret;
3489
Chris Wilson7e81a422012-09-15 09:41:57 +01003490 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3491 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003492
Chris Wilson05394f32010-11-08 19:18:58 +00003493 if (obj->gtt_space != NULL) {
3494 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3495 (map_and_fenceable && !obj->map_and_fenceable)) {
3496 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003497 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003498 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3499 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003500 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003501 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003502 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003503 ret = i915_gem_object_unbind(obj);
3504 if (ret)
3505 return ret;
3506 }
3507 }
3508
Chris Wilson05394f32010-11-08 19:18:58 +00003509 if (obj->gtt_space == NULL) {
Chris Wilson87422672012-11-21 13:04:03 +00003510 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3511
Chris Wilsona00b10c2010-09-24 21:15:47 +01003512 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003513 map_and_fenceable,
3514 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003515 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003516 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003517
3518 if (!dev_priv->mm.aliasing_ppgtt)
3519 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003520 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003521
Daniel Vetter74898d72012-02-15 23:50:22 +01003522 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3523 i915_gem_gtt_bind_object(obj, obj->cache_level);
3524
Chris Wilson1b502472012-04-24 15:47:30 +01003525 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003526 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003527
3528 return 0;
3529}
3530
3531void
Chris Wilson05394f32010-11-08 19:18:58 +00003532i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003533{
Chris Wilson05394f32010-11-08 19:18:58 +00003534 BUG_ON(obj->pin_count == 0);
3535 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003536
Chris Wilson1b502472012-04-24 15:47:30 +01003537 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003538 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003539}
3540
3541int
3542i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003543 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003544{
3545 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003546 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003547 int ret;
3548
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003549 ret = i915_mutex_lock_interruptible(dev);
3550 if (ret)
3551 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003552
Chris Wilson05394f32010-11-08 19:18:58 +00003553 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003554 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003555 ret = -ENOENT;
3556 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003557 }
Eric Anholt673a3942008-07-30 12:06:12 -07003558
Chris Wilson05394f32010-11-08 19:18:58 +00003559 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003560 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003561 ret = -EINVAL;
3562 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003563 }
3564
Chris Wilson05394f32010-11-08 19:18:58 +00003565 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003566 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3567 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003568 ret = -EINVAL;
3569 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003570 }
3571
Chris Wilson93be8782013-01-02 10:31:22 +00003572 if (obj->user_pin_count == 0) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003573 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003574 if (ret)
3575 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003576 }
3577
Chris Wilson93be8782013-01-02 10:31:22 +00003578 obj->user_pin_count++;
3579 obj->pin_filp = file;
3580
Eric Anholt673a3942008-07-30 12:06:12 -07003581 /* XXX - flush the CPU caches for pinned objects
3582 * as the X server doesn't manage domains yet
3583 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003584 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003585 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003586out:
Chris Wilson05394f32010-11-08 19:18:58 +00003587 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003588unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003589 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003590 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003591}
3592
3593int
3594i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003595 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003596{
3597 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003598 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003599 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003600
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003601 ret = i915_mutex_lock_interruptible(dev);
3602 if (ret)
3603 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003604
Chris Wilson05394f32010-11-08 19:18:58 +00003605 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003606 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003607 ret = -ENOENT;
3608 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003609 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003610
Chris Wilson05394f32010-11-08 19:18:58 +00003611 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003612 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3613 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003614 ret = -EINVAL;
3615 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003616 }
Chris Wilson05394f32010-11-08 19:18:58 +00003617 obj->user_pin_count--;
3618 if (obj->user_pin_count == 0) {
3619 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003620 i915_gem_object_unpin(obj);
3621 }
Eric Anholt673a3942008-07-30 12:06:12 -07003622
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003623out:
Chris Wilson05394f32010-11-08 19:18:58 +00003624 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003625unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003626 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003627 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003628}
3629
3630int
3631i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003632 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003633{
3634 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003635 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003636 int ret;
3637
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003638 ret = i915_mutex_lock_interruptible(dev);
3639 if (ret)
3640 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003641
Chris Wilson05394f32010-11-08 19:18:58 +00003642 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003643 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003644 ret = -ENOENT;
3645 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003646 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003647
Chris Wilson0be555b2010-08-04 15:36:30 +01003648 /* Count all active objects as busy, even if they are currently not used
3649 * by the gpu. Users of this interface expect objects to eventually
3650 * become non-busy without any further actions, therefore emit any
3651 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003652 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003653 ret = i915_gem_object_flush_active(obj);
3654
Chris Wilson05394f32010-11-08 19:18:58 +00003655 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003656 if (obj->ring) {
3657 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3658 args->busy |= intel_ring_flag(obj->ring) << 16;
3659 }
Eric Anholt673a3942008-07-30 12:06:12 -07003660
Chris Wilson05394f32010-11-08 19:18:58 +00003661 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003662unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003663 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003664 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003665}
3666
3667int
3668i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3669 struct drm_file *file_priv)
3670{
Akshay Joshi0206e352011-08-16 15:34:10 -04003671 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003672}
3673
Chris Wilson3ef94da2009-09-14 16:50:29 +01003674int
3675i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3676 struct drm_file *file_priv)
3677{
3678 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003679 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003680 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003681
3682 switch (args->madv) {
3683 case I915_MADV_DONTNEED:
3684 case I915_MADV_WILLNEED:
3685 break;
3686 default:
3687 return -EINVAL;
3688 }
3689
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003690 ret = i915_mutex_lock_interruptible(dev);
3691 if (ret)
3692 return ret;
3693
Chris Wilson05394f32010-11-08 19:18:58 +00003694 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003695 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003696 ret = -ENOENT;
3697 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003698 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003699
Chris Wilson05394f32010-11-08 19:18:58 +00003700 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003701 ret = -EINVAL;
3702 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003703 }
3704
Chris Wilson05394f32010-11-08 19:18:58 +00003705 if (obj->madv != __I915_MADV_PURGED)
3706 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003707
Chris Wilson6c085a72012-08-20 11:40:46 +02003708 /* if the object is no longer attached, discard its backing storage */
3709 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003710 i915_gem_object_truncate(obj);
3711
Chris Wilson05394f32010-11-08 19:18:58 +00003712 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003713
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003714out:
Chris Wilson05394f32010-11-08 19:18:58 +00003715 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003716unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003717 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003718 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003719}
3720
Chris Wilson37e680a2012-06-07 15:38:42 +01003721void i915_gem_object_init(struct drm_i915_gem_object *obj,
3722 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003723{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003724 INIT_LIST_HEAD(&obj->mm_list);
3725 INIT_LIST_HEAD(&obj->gtt_list);
3726 INIT_LIST_HEAD(&obj->ring_list);
3727 INIT_LIST_HEAD(&obj->exec_list);
3728
Chris Wilson37e680a2012-06-07 15:38:42 +01003729 obj->ops = ops;
3730
Chris Wilson0327d6b2012-08-11 15:41:06 +01003731 obj->fence_reg = I915_FENCE_REG_NONE;
3732 obj->madv = I915_MADV_WILLNEED;
3733 /* Avoid an unnecessary call to unbind on the first bind. */
3734 obj->map_and_fenceable = true;
3735
3736 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3737}
3738
Chris Wilson37e680a2012-06-07 15:38:42 +01003739static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3740 .get_pages = i915_gem_object_get_pages_gtt,
3741 .put_pages = i915_gem_object_put_pages_gtt,
3742};
3743
Chris Wilson05394f32010-11-08 19:18:58 +00003744struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3745 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003746{
Daniel Vetterc397b902010-04-09 19:05:07 +00003747 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003748 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003749 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003750
Chris Wilson42dcedd2012-11-15 11:32:30 +00003751 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003752 if (obj == NULL)
3753 return NULL;
3754
3755 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00003756 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00003757 return NULL;
3758 }
3759
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003760 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3761 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3762 /* 965gm cannot relocate objects above 4GiB. */
3763 mask &= ~__GFP_HIGHMEM;
3764 mask |= __GFP_DMA32;
3765 }
3766
Al Viro496ad9a2013-01-23 17:07:38 -05003767 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003768 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003769
Chris Wilson37e680a2012-06-07 15:38:42 +01003770 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003771
Daniel Vetterc397b902010-04-09 19:05:07 +00003772 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3773 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3774
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003775 if (HAS_LLC(dev)) {
3776 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003777 * cache) for about a 10% performance improvement
3778 * compared to uncached. Graphics requests other than
3779 * display scanout are coherent with the CPU in
3780 * accessing this cache. This means in this mode we
3781 * don't need to clflush on the CPU side, and on the
3782 * GPU side we only need to flush internal caches to
3783 * get data visible to the CPU.
3784 *
3785 * However, we maintain the display planes as UC, and so
3786 * need to rebind when first used as such.
3787 */
3788 obj->cache_level = I915_CACHE_LLC;
3789 } else
3790 obj->cache_level = I915_CACHE_NONE;
3791
Chris Wilson05394f32010-11-08 19:18:58 +00003792 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003793}
3794
Eric Anholt673a3942008-07-30 12:06:12 -07003795int i915_gem_init_object(struct drm_gem_object *obj)
3796{
Daniel Vetterc397b902010-04-09 19:05:07 +00003797 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003798
Eric Anholt673a3942008-07-30 12:06:12 -07003799 return 0;
3800}
3801
Chris Wilson1488fc02012-04-24 15:47:31 +01003802void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003803{
Chris Wilson1488fc02012-04-24 15:47:31 +01003804 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003805 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003806 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003807
Chris Wilson26e12f892011-03-20 11:20:19 +00003808 trace_i915_gem_object_destroy(obj);
3809
Chris Wilson1488fc02012-04-24 15:47:31 +01003810 if (obj->phys_obj)
3811 i915_gem_detach_phys_object(dev, obj);
3812
3813 obj->pin_count = 0;
3814 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3815 bool was_interruptible;
3816
3817 was_interruptible = dev_priv->mm.interruptible;
3818 dev_priv->mm.interruptible = false;
3819
3820 WARN_ON(i915_gem_object_unbind(obj));
3821
3822 dev_priv->mm.interruptible = was_interruptible;
3823 }
3824
Chris Wilsona5570172012-09-04 21:02:54 +01003825 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01003826 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003827 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003828 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003829
Chris Wilson9da3da62012-06-01 15:20:22 +01003830 BUG_ON(obj->pages);
3831
Chris Wilson2f745ad2012-09-04 21:02:58 +01003832 if (obj->base.import_attach)
3833 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01003834
Chris Wilson05394f32010-11-08 19:18:58 +00003835 drm_gem_object_release(&obj->base);
3836 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003837
Chris Wilson05394f32010-11-08 19:18:58 +00003838 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003839 i915_gem_object_free(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003840}
3841
Jesse Barnes5669fca2009-02-17 15:13:31 -08003842int
Eric Anholt673a3942008-07-30 12:06:12 -07003843i915_gem_idle(struct drm_device *dev)
3844{
3845 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003846 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003847
Keith Packard6dbe2772008-10-14 21:41:13 -07003848 mutex_lock(&dev->struct_mutex);
3849
Chris Wilson87acb0a2010-10-19 10:13:00 +01003850 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003851 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003852 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003853 }
Eric Anholt673a3942008-07-30 12:06:12 -07003854
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003855 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003856 if (ret) {
3857 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003858 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003859 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003860 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003861
Chris Wilson29105cc2010-01-07 10:39:13 +00003862 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003863 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02003864 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003865
3866 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3867 * We need to replace this with a semaphore, or something.
3868 * And not confound mm.suspended!
3869 */
3870 dev_priv->mm.suspended = 1;
Daniel Vetter99584db2012-11-14 17:14:04 +01003871 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003872
3873 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003874 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003875
Keith Packard6dbe2772008-10-14 21:41:13 -07003876 mutex_unlock(&dev->struct_mutex);
3877
Chris Wilson29105cc2010-01-07 10:39:13 +00003878 /* Cancel the retire work handler, which should be idle now. */
3879 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3880
Eric Anholt673a3942008-07-30 12:06:12 -07003881 return 0;
3882}
3883
Ben Widawskyb9524a12012-05-25 16:56:24 -07003884void i915_gem_l3_remap(struct drm_device *dev)
3885{
3886 drm_i915_private_t *dev_priv = dev->dev_private;
3887 u32 misccpctl;
3888 int i;
3889
Daniel Vettereb32e452013-02-14 19:46:07 +01003890 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskyb9524a12012-05-25 16:56:24 -07003891 return;
3892
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003893 if (!dev_priv->l3_parity.remap_info)
Ben Widawskyb9524a12012-05-25 16:56:24 -07003894 return;
3895
3896 misccpctl = I915_READ(GEN7_MISCCPCTL);
3897 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3898 POSTING_READ(GEN7_MISCCPCTL);
3899
3900 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3901 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003902 if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003903 DRM_DEBUG("0x%x was already programmed to %x\n",
3904 GEN7_L3LOG_BASE + i, remap);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003905 if (remap && !dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003906 DRM_DEBUG_DRIVER("Clearing remapped register\n");
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003907 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07003908 }
3909
3910 /* Make sure all the writes land before disabling dop clock gating */
3911 POSTING_READ(GEN7_L3LOG_BASE);
3912
3913 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3914}
3915
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003916void i915_gem_init_swizzling(struct drm_device *dev)
3917{
3918 drm_i915_private_t *dev_priv = dev->dev_private;
3919
Daniel Vetter11782b02012-01-31 16:47:55 +01003920 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003921 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3922 return;
3923
3924 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3925 DISP_TILE_SURFACE_SWIZZLING);
3926
Daniel Vetter11782b02012-01-31 16:47:55 +01003927 if (IS_GEN5(dev))
3928 return;
3929
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003930 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3931 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003932 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08003933 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003934 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky8782e262012-12-18 10:31:23 -08003935 else
3936 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003937}
Daniel Vettere21af882012-02-09 20:53:27 +01003938
Chris Wilson67b1b572012-07-05 23:49:40 +01003939static bool
3940intel_enable_blt(struct drm_device *dev)
3941{
3942 if (!HAS_BLT(dev))
3943 return false;
3944
3945 /* The blitter was dysfunctional on early prototypes */
3946 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
3947 DRM_INFO("BLT not supported on this pre-production hardware;"
3948 " graphics performance will be degraded.\n");
3949 return false;
3950 }
3951
3952 return true;
3953}
3954
Ben Widawsky4fc7c972013-02-08 11:49:24 -08003955static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003956{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08003957 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003958 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003959
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003960 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003961 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003962 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003963
3964 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003965 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003966 if (ret)
3967 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003968 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003969
Chris Wilson67b1b572012-07-05 23:49:40 +01003970 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003971 ret = intel_init_blt_ring_buffer(dev);
3972 if (ret)
3973 goto cleanup_bsd_ring;
3974 }
3975
Mika Kuoppala99433932013-01-22 14:12:17 +02003976 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
3977 if (ret)
Ben Widawsky4fc7c972013-02-08 11:49:24 -08003978 goto cleanup_blt_ring;
3979
3980 return 0;
3981
3982cleanup_blt_ring:
3983 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
3984cleanup_bsd_ring:
3985 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
3986cleanup_render_ring:
3987 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
3988
3989 return ret;
3990}
3991
3992int
3993i915_gem_init_hw(struct drm_device *dev)
3994{
3995 drm_i915_private_t *dev_priv = dev->dev_private;
3996 int ret;
3997
3998 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
3999 return -EIO;
4000
4001 if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
4002 I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);
4003
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004004 if (HAS_PCH_NOP(dev)) {
4005 u32 temp = I915_READ(GEN7_MSG_CTL);
4006 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4007 I915_WRITE(GEN7_MSG_CTL, temp);
4008 }
4009
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004010 i915_gem_l3_remap(dev);
4011
4012 i915_gem_init_swizzling(dev);
4013
4014 ret = i915_gem_init_rings(dev);
4015 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004016 return ret;
4017
Ben Widawsky254f9652012-06-04 14:42:42 -07004018 /*
4019 * XXX: There was some w/a described somewhere suggesting loading
4020 * contexts before PPGTT.
4021 */
4022 i915_gem_context_init(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004023 if (dev_priv->mm.aliasing_ppgtt) {
4024 ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
4025 if (ret) {
4026 i915_gem_cleanup_aliasing_ppgtt(dev);
4027 DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
4028 }
4029 }
Daniel Vettere21af882012-02-09 20:53:27 +01004030
Chris Wilson68f95ba2010-05-27 13:18:22 +01004031 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004032}
4033
Chris Wilson1070a422012-04-24 15:47:41 +01004034int i915_gem_init(struct drm_device *dev)
4035{
4036 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004037 int ret;
4038
Chris Wilson1070a422012-04-24 15:47:41 +01004039 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004040
4041 if (IS_VALLEYVIEW(dev)) {
4042 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4043 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4044 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4045 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4046 }
4047
Ben Widawskyd7e50082012-12-18 10:31:25 -08004048 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004049
Chris Wilson1070a422012-04-24 15:47:41 +01004050 ret = i915_gem_init_hw(dev);
4051 mutex_unlock(&dev->struct_mutex);
4052 if (ret) {
4053 i915_gem_cleanup_aliasing_ppgtt(dev);
4054 return ret;
4055 }
4056
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004057 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4058 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4059 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004060 return 0;
4061}
4062
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004063void
4064i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4065{
4066 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004067 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004068 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004069
Chris Wilsonb4519512012-05-11 14:29:30 +01004070 for_each_ring(ring, dev_priv, i)
4071 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004072}
4073
4074int
Eric Anholt673a3942008-07-30 12:06:12 -07004075i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4076 struct drm_file *file_priv)
4077{
4078 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004079 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004080
Jesse Barnes79e53942008-11-07 14:24:08 -08004081 if (drm_core_check_feature(dev, DRIVER_MODESET))
4082 return 0;
4083
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004084 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004085 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004086 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004087 }
4088
Eric Anholt673a3942008-07-30 12:06:12 -07004089 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004090 dev_priv->mm.suspended = 0;
4091
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004092 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004093 if (ret != 0) {
4094 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004095 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004096 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004097
Chris Wilson69dc4982010-10-19 10:36:51 +01004098 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004099 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004100
Chris Wilson5f353082010-06-07 14:03:03 +01004101 ret = drm_irq_install(dev);
4102 if (ret)
4103 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004104
Eric Anholt673a3942008-07-30 12:06:12 -07004105 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004106
4107cleanup_ringbuffer:
4108 mutex_lock(&dev->struct_mutex);
4109 i915_gem_cleanup_ringbuffer(dev);
4110 dev_priv->mm.suspended = 1;
4111 mutex_unlock(&dev->struct_mutex);
4112
4113 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004114}
4115
4116int
4117i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4118 struct drm_file *file_priv)
4119{
Jesse Barnes79e53942008-11-07 14:24:08 -08004120 if (drm_core_check_feature(dev, DRIVER_MODESET))
4121 return 0;
4122
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004123 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004124 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004125}
4126
4127void
4128i915_gem_lastclose(struct drm_device *dev)
4129{
4130 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004131
Eric Anholte806b492009-01-22 09:56:58 -08004132 if (drm_core_check_feature(dev, DRIVER_MODESET))
4133 return;
4134
Keith Packard6dbe2772008-10-14 21:41:13 -07004135 ret = i915_gem_idle(dev);
4136 if (ret)
4137 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004138}
4139
Chris Wilson64193402010-10-24 12:38:05 +01004140static void
4141init_ring_lists(struct intel_ring_buffer *ring)
4142{
4143 INIT_LIST_HEAD(&ring->active_list);
4144 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004145}
4146
Eric Anholt673a3942008-07-30 12:06:12 -07004147void
4148i915_gem_load(struct drm_device *dev)
4149{
4150 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004151 int i;
4152
4153 dev_priv->slab =
4154 kmem_cache_create("i915_gem_object",
4155 sizeof(struct drm_i915_gem_object), 0,
4156 SLAB_HWCACHE_ALIGN,
4157 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004158
Chris Wilson69dc4982010-10-19 10:36:51 +01004159 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004160 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004161 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4162 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004163 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004164 for (i = 0; i < I915_NUM_RINGS; i++)
4165 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004166 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004167 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004168 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4169 i915_gem_retire_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004170 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004171
Dave Airlie94400122010-07-20 13:15:31 +10004172 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4173 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004174 I915_WRITE(MI_ARB_STATE,
4175 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004176 }
4177
Chris Wilson72bfa192010-12-19 11:42:05 +00004178 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4179
Jesse Barnesde151cf2008-11-12 10:03:55 -08004180 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004181 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4182 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004183
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004184 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4185 dev_priv->num_fence_regs = 32;
4186 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004187 dev_priv->num_fence_regs = 16;
4188 else
4189 dev_priv->num_fence_regs = 8;
4190
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004191 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004192 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4193 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004194
Eric Anholt673a3942008-07-30 12:06:12 -07004195 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004196 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004197
Chris Wilsonce453d82011-02-21 14:43:56 +00004198 dev_priv->mm.interruptible = true;
4199
Chris Wilson17250b72010-10-28 12:51:39 +01004200 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4201 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4202 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004203}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004204
4205/*
4206 * Create a physically contiguous memory object for this object
4207 * e.g. for cursor + overlay regs
4208 */
Chris Wilson995b6762010-08-20 13:23:26 +01004209static int i915_gem_init_phys_object(struct drm_device *dev,
4210 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004211{
4212 drm_i915_private_t *dev_priv = dev->dev_private;
4213 struct drm_i915_gem_phys_object *phys_obj;
4214 int ret;
4215
4216 if (dev_priv->mm.phys_objs[id - 1] || !size)
4217 return 0;
4218
Eric Anholt9a298b22009-03-24 12:23:04 -07004219 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004220 if (!phys_obj)
4221 return -ENOMEM;
4222
4223 phys_obj->id = id;
4224
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004225 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004226 if (!phys_obj->handle) {
4227 ret = -ENOMEM;
4228 goto kfree_obj;
4229 }
4230#ifdef CONFIG_X86
4231 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4232#endif
4233
4234 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4235
4236 return 0;
4237kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004238 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004239 return ret;
4240}
4241
Chris Wilson995b6762010-08-20 13:23:26 +01004242static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004243{
4244 drm_i915_private_t *dev_priv = dev->dev_private;
4245 struct drm_i915_gem_phys_object *phys_obj;
4246
4247 if (!dev_priv->mm.phys_objs[id - 1])
4248 return;
4249
4250 phys_obj = dev_priv->mm.phys_objs[id - 1];
4251 if (phys_obj->cur_obj) {
4252 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4253 }
4254
4255#ifdef CONFIG_X86
4256 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4257#endif
4258 drm_pci_free(dev, phys_obj->handle);
4259 kfree(phys_obj);
4260 dev_priv->mm.phys_objs[id - 1] = NULL;
4261}
4262
4263void i915_gem_free_all_phys_object(struct drm_device *dev)
4264{
4265 int i;
4266
Dave Airlie260883c2009-01-22 17:58:49 +10004267 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004268 i915_gem_free_phys_object(dev, i);
4269}
4270
4271void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004272 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004273{
Al Viro496ad9a2013-01-23 17:07:38 -05004274 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004275 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004276 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004277 int page_count;
4278
Chris Wilson05394f32010-11-08 19:18:58 +00004279 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004280 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004281 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004282
Chris Wilson05394f32010-11-08 19:18:58 +00004283 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004284 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004285 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004286 if (!IS_ERR(page)) {
4287 char *dst = kmap_atomic(page);
4288 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4289 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004290
Chris Wilsone5281cc2010-10-28 13:45:36 +01004291 drm_clflush_pages(&page, 1);
4292
4293 set_page_dirty(page);
4294 mark_page_accessed(page);
4295 page_cache_release(page);
4296 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004297 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004298 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004299
Chris Wilson05394f32010-11-08 19:18:58 +00004300 obj->phys_obj->cur_obj = NULL;
4301 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004302}
4303
4304int
4305i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004306 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004307 int id,
4308 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004309{
Al Viro496ad9a2013-01-23 17:07:38 -05004310 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004311 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004312 int ret = 0;
4313 int page_count;
4314 int i;
4315
4316 if (id > I915_MAX_PHYS_OBJECT)
4317 return -EINVAL;
4318
Chris Wilson05394f32010-11-08 19:18:58 +00004319 if (obj->phys_obj) {
4320 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004321 return 0;
4322 i915_gem_detach_phys_object(dev, obj);
4323 }
4324
Dave Airlie71acb5e2008-12-30 20:31:46 +10004325 /* create a new object */
4326 if (!dev_priv->mm.phys_objs[id - 1]) {
4327 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004328 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004329 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004330 DRM_ERROR("failed to init phys object %d size: %zu\n",
4331 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004332 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004333 }
4334 }
4335
4336 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004337 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4338 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004339
Chris Wilson05394f32010-11-08 19:18:58 +00004340 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004341
4342 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004343 struct page *page;
4344 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004345
Hugh Dickins5949eac2011-06-27 16:18:18 -07004346 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004347 if (IS_ERR(page))
4348 return PTR_ERR(page);
4349
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004350 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004351 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004352 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004353 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004354
4355 mark_page_accessed(page);
4356 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004357 }
4358
4359 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004360}
4361
4362static int
Chris Wilson05394f32010-11-08 19:18:58 +00004363i915_gem_phys_pwrite(struct drm_device *dev,
4364 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004365 struct drm_i915_gem_pwrite *args,
4366 struct drm_file *file_priv)
4367{
Chris Wilson05394f32010-11-08 19:18:58 +00004368 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004369 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004370
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004371 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4372 unsigned long unwritten;
4373
4374 /* The physical object once assigned is fixed for the lifetime
4375 * of the obj, so we can safely drop the lock and continue
4376 * to access vaddr.
4377 */
4378 mutex_unlock(&dev->struct_mutex);
4379 unwritten = copy_from_user(vaddr, user_data, args->size);
4380 mutex_lock(&dev->struct_mutex);
4381 if (unwritten)
4382 return -EFAULT;
4383 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004384
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004385 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004386 return 0;
4387}
Eric Anholtb9624422009-06-03 07:27:35 +00004388
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004389void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004390{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004391 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004392
4393 /* Clean up our request list when the client is going away, so that
4394 * later retire_requests won't dereference our soon-to-be-gone
4395 * file_priv.
4396 */
Chris Wilson1c255952010-09-26 11:03:27 +01004397 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004398 while (!list_empty(&file_priv->mm.request_list)) {
4399 struct drm_i915_gem_request *request;
4400
4401 request = list_first_entry(&file_priv->mm.request_list,
4402 struct drm_i915_gem_request,
4403 client_list);
4404 list_del(&request->client_list);
4405 request->file_priv = NULL;
4406 }
Chris Wilson1c255952010-09-26 11:03:27 +01004407 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004408}
Chris Wilson31169712009-09-14 16:50:28 +01004409
Chris Wilson57745062012-11-21 13:04:04 +00004410static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4411{
4412 if (!mutex_is_locked(mutex))
4413 return false;
4414
4415#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4416 return mutex->owner == task;
4417#else
4418 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4419 return false;
4420#endif
4421}
4422
Chris Wilson31169712009-09-14 16:50:28 +01004423static int
Ying Han1495f232011-05-24 17:12:27 -07004424i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004425{
Chris Wilson17250b72010-10-28 12:51:39 +01004426 struct drm_i915_private *dev_priv =
4427 container_of(shrinker,
4428 struct drm_i915_private,
4429 mm.inactive_shrinker);
4430 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004431 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004432 int nr_to_scan = sc->nr_to_scan;
Chris Wilson57745062012-11-21 13:04:04 +00004433 bool unlock = true;
Chris Wilson17250b72010-10-28 12:51:39 +01004434 int cnt;
4435
Chris Wilson57745062012-11-21 13:04:04 +00004436 if (!mutex_trylock(&dev->struct_mutex)) {
4437 if (!mutex_is_locked_by(&dev->struct_mutex, current))
4438 return 0;
4439
Daniel Vetter677feac2012-12-19 14:33:45 +01004440 if (dev_priv->mm.shrinker_no_lock_stealing)
4441 return 0;
4442
Chris Wilson57745062012-11-21 13:04:04 +00004443 unlock = false;
4444 }
Chris Wilson31169712009-09-14 16:50:28 +01004445
Chris Wilson6c085a72012-08-20 11:40:46 +02004446 if (nr_to_scan) {
4447 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4448 if (nr_to_scan > 0)
Daniel Vetter93927ca2013-01-10 18:03:00 +01004449 nr_to_scan -= __i915_gem_shrink(dev_priv, nr_to_scan,
4450 false);
4451 if (nr_to_scan > 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004452 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004453 }
4454
Chris Wilson17250b72010-10-28 12:51:39 +01004455 cnt = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02004456 list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004457 if (obj->pages_pin_count == 0)
4458 cnt += obj->base.size >> PAGE_SHIFT;
Daniel Vetter93927ca2013-01-10 18:03:00 +01004459 list_for_each_entry(obj, &dev_priv->mm.inactive_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004460 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004461 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004462
Chris Wilson57745062012-11-21 13:04:04 +00004463 if (unlock)
4464 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004465 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004466}