blob: d554b2171df071380832b9ad6c7f95202821b2cc [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070030#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010031#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070032#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070033#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020037#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson05394f32010-11-08 19:18:58 +000039static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000041static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
42 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010043 bool map_and_fenceable,
44 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000045static int i915_gem_phys_pwrite(struct drm_device *dev,
46 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100047 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000048 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070049
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilson17250b72010-10-28 12:51:39 +010056static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070057 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020058static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
59static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010060static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010061
Chris Wilson61050802012-04-17 15:31:31 +010062static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
63{
64 if (obj->tiling_mode)
65 i915_gem_release_mmap(obj);
66
67 /* As we do not have an associated fence register, we will force
68 * a tiling change if we ever need to acquire one.
69 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010070 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010071 obj->fence_reg = I915_FENCE_REG_NONE;
72}
73
Chris Wilson73aa8082010-09-30 11:46:12 +010074/* some bookkeeping */
75static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
76 size_t size)
77{
78 dev_priv->mm.object_count++;
79 dev_priv->mm.object_memory += size;
80}
81
82static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
85 dev_priv->mm.object_count--;
86 dev_priv->mm.object_memory -= size;
87}
88
Chris Wilson21dd3732011-01-26 15:55:56 +000089static int
Daniel Vetter33196de2012-11-14 17:14:05 +010090i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091{
Chris Wilson30dbf0c2010-09-25 10:19:17 +010092 int ret;
93
Daniel Vetter1f83fee2012-11-15 17:17:22 +010094#define EXIT_COND (!i915_reset_in_progress(error))
95 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010096 return 0;
97
Daniel Vetter1f83fee2012-11-15 17:17:22 +010098 /* GPU is already declared terminally dead, give up. */
99 if (i915_terminally_wedged(error))
100 return -EIO;
101
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200102 /*
103 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
104 * userspace. If it takes that long something really bad is going on and
105 * we should simply try to bail out and fail as gracefully as possible.
106 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100107 ret = wait_event_interruptible_timeout(error->reset_queue,
108 EXIT_COND,
109 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 if (ret == 0) {
111 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
112 return -EIO;
113 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200115 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100116#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100117
Chris Wilson21dd3732011-01-26 15:55:56 +0000118 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100119}
120
Chris Wilson54cf91d2010-11-25 18:00:26 +0000121int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100122{
Daniel Vetter33196de2012-11-14 17:14:05 +0100123 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100124 int ret;
125
Daniel Vetter33196de2012-11-14 17:14:05 +0100126 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100127 if (ret)
128 return ret;
129
130 ret = mutex_lock_interruptible(&dev->struct_mutex);
131 if (ret)
132 return ret;
133
Chris Wilson23bc5982010-09-29 16:10:57 +0100134 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 return 0;
136}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100137
Chris Wilson7d1c4802010-08-07 21:45:03 +0100138static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000139i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100140{
Chris Wilson6c085a72012-08-20 11:40:46 +0200141 return obj->gtt_space && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100142}
143
Eric Anholt673a3942008-07-30 12:06:12 -0700144int
145i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000146 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700147{
Ben Widawsky93d18792013-01-17 12:45:17 -0800148 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700149 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000150
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200151 if (drm_core_check_feature(dev, DRIVER_MODESET))
152 return -ENODEV;
153
Chris Wilson20217462010-11-23 15:26:33 +0000154 if (args->gtt_start >= args->gtt_end ||
155 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
156 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700157
Daniel Vetterf534bc02012-03-26 22:37:04 +0200158 /* GEM with user mode setting was never supported on ilk and later. */
159 if (INTEL_INFO(dev)->gen >= 5)
160 return -ENODEV;
161
Eric Anholt673a3942008-07-30 12:06:12 -0700162 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800163 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
164 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800165 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700166 mutex_unlock(&dev->struct_mutex);
167
Chris Wilson20217462010-11-23 15:26:33 +0000168 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700169}
170
Eric Anholt5a125c32008-10-22 21:40:13 -0700171int
172i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000173 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700174{
Chris Wilson73aa8082010-09-30 11:46:12 +0100175 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700176 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000177 struct drm_i915_gem_object *obj;
178 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700179
Chris Wilson6299f992010-11-24 12:23:44 +0000180 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100181 mutex_lock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +0200182 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100183 if (obj->pin_count)
184 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100185 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700186
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800187 args->aper_size = dev_priv->gtt.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000189
Eric Anholt5a125c32008-10-22 21:40:13 -0700190 return 0;
191}
192
Chris Wilson42dcedd2012-11-15 11:32:30 +0000193void *i915_gem_object_alloc(struct drm_device *dev)
194{
195 struct drm_i915_private *dev_priv = dev->dev_private;
196 return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
197}
198
199void i915_gem_object_free(struct drm_i915_gem_object *obj)
200{
201 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
202 kmem_cache_free(dev_priv->slab, obj);
203}
204
Dave Airlieff72145b2011-02-07 12:16:14 +1000205static int
206i915_gem_create(struct drm_file *file,
207 struct drm_device *dev,
208 uint64_t size,
209 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700210{
Chris Wilson05394f32010-11-08 19:18:58 +0000211 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300212 int ret;
213 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700214
Dave Airlieff72145b2011-02-07 12:16:14 +1000215 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200216 if (size == 0)
217 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700218
219 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000220 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700221 if (obj == NULL)
222 return -ENOMEM;
223
Chris Wilson05394f32010-11-08 19:18:58 +0000224 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100225 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000226 drm_gem_object_release(&obj->base);
227 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000228 i915_gem_object_free(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700229 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100230 }
231
Chris Wilson202f2fe2010-10-14 13:20:40 +0100232 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000233 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100234 trace_i915_gem_object_create(obj);
235
Dave Airlieff72145b2011-02-07 12:16:14 +1000236 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700237 return 0;
238}
239
Dave Airlieff72145b2011-02-07 12:16:14 +1000240int
241i915_gem_dumb_create(struct drm_file *file,
242 struct drm_device *dev,
243 struct drm_mode_create_dumb *args)
244{
245 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000246 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000247 args->size = args->pitch * args->height;
248 return i915_gem_create(file, dev,
249 args->size, &args->handle);
250}
251
252int i915_gem_dumb_destroy(struct drm_file *file,
253 struct drm_device *dev,
254 uint32_t handle)
255{
256 return drm_gem_handle_delete(file, handle);
257}
258
259/**
260 * Creates a new mm object and returns a handle to it.
261 */
262int
263i915_gem_create_ioctl(struct drm_device *dev, void *data,
264 struct drm_file *file)
265{
266 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200267
Dave Airlieff72145b2011-02-07 12:16:14 +1000268 return i915_gem_create(file, dev,
269 args->size, &args->handle);
270}
271
Daniel Vetter8c599672011-12-14 13:57:31 +0100272static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100273__copy_to_user_swizzled(char __user *cpu_vaddr,
274 const char *gpu_vaddr, int gpu_offset,
275 int length)
276{
277 int ret, cpu_offset = 0;
278
279 while (length > 0) {
280 int cacheline_end = ALIGN(gpu_offset + 1, 64);
281 int this_length = min(cacheline_end - gpu_offset, length);
282 int swizzled_gpu_offset = gpu_offset ^ 64;
283
284 ret = __copy_to_user(cpu_vaddr + cpu_offset,
285 gpu_vaddr + swizzled_gpu_offset,
286 this_length);
287 if (ret)
288 return ret + length;
289
290 cpu_offset += this_length;
291 gpu_offset += this_length;
292 length -= this_length;
293 }
294
295 return 0;
296}
297
298static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700299__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
300 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100301 int length)
302{
303 int ret, cpu_offset = 0;
304
305 while (length > 0) {
306 int cacheline_end = ALIGN(gpu_offset + 1, 64);
307 int this_length = min(cacheline_end - gpu_offset, length);
308 int swizzled_gpu_offset = gpu_offset ^ 64;
309
310 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
311 cpu_vaddr + cpu_offset,
312 this_length);
313 if (ret)
314 return ret + length;
315
316 cpu_offset += this_length;
317 gpu_offset += this_length;
318 length -= this_length;
319 }
320
321 return 0;
322}
323
Daniel Vetterd174bd62012-03-25 19:47:40 +0200324/* Per-page copy function for the shmem pread fastpath.
325 * Flushes invalid cachelines before reading the target if
326 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700327static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200328shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
329 char __user *user_data,
330 bool page_do_bit17_swizzling, bool needs_clflush)
331{
332 char *vaddr;
333 int ret;
334
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200335 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200336 return -EINVAL;
337
338 vaddr = kmap_atomic(page);
339 if (needs_clflush)
340 drm_clflush_virt_range(vaddr + shmem_page_offset,
341 page_length);
342 ret = __copy_to_user_inatomic(user_data,
343 vaddr + shmem_page_offset,
344 page_length);
345 kunmap_atomic(vaddr);
346
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100347 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200348}
349
Daniel Vetter23c18c72012-03-25 19:47:42 +0200350static void
351shmem_clflush_swizzled_range(char *addr, unsigned long length,
352 bool swizzled)
353{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200354 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200355 unsigned long start = (unsigned long) addr;
356 unsigned long end = (unsigned long) addr + length;
357
358 /* For swizzling simply ensure that we always flush both
359 * channels. Lame, but simple and it works. Swizzled
360 * pwrite/pread is far from a hotpath - current userspace
361 * doesn't use it at all. */
362 start = round_down(start, 128);
363 end = round_up(end, 128);
364
365 drm_clflush_virt_range((void *)start, end - start);
366 } else {
367 drm_clflush_virt_range(addr, length);
368 }
369
370}
371
Daniel Vetterd174bd62012-03-25 19:47:40 +0200372/* Only difference to the fast-path function is that this can handle bit17
373 * and uses non-atomic copy and kmap functions. */
374static int
375shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
376 char __user *user_data,
377 bool page_do_bit17_swizzling, bool needs_clflush)
378{
379 char *vaddr;
380 int ret;
381
382 vaddr = kmap(page);
383 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200384 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
385 page_length,
386 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200387
388 if (page_do_bit17_swizzling)
389 ret = __copy_to_user_swizzled(user_data,
390 vaddr, shmem_page_offset,
391 page_length);
392 else
393 ret = __copy_to_user(user_data,
394 vaddr + shmem_page_offset,
395 page_length);
396 kunmap(page);
397
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100398 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200399}
400
Eric Anholteb014592009-03-10 11:44:52 -0700401static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200402i915_gem_shmem_pread(struct drm_device *dev,
403 struct drm_i915_gem_object *obj,
404 struct drm_i915_gem_pread *args,
405 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700406{
Daniel Vetter8461d222011-12-14 13:57:32 +0100407 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700408 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100409 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100410 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100411 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200412 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200413 int needs_clflush = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100414 struct scatterlist *sg;
415 int i;
Eric Anholteb014592009-03-10 11:44:52 -0700416
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200417 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700418 remain = args->size;
419
Daniel Vetter8461d222011-12-14 13:57:32 +0100420 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700421
Daniel Vetter84897312012-03-25 19:47:31 +0200422 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
423 /* If we're not in the cpu read domain, set ourself into the gtt
424 * read domain and manually flush cachelines (if required). This
425 * optimizes for the case when the gpu will dirty the data
426 * anyway again before the next pread happens. */
427 if (obj->cache_level == I915_CACHE_NONE)
428 needs_clflush = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200429 if (obj->gtt_space) {
430 ret = i915_gem_object_set_to_gtt_domain(obj, false);
431 if (ret)
432 return ret;
433 }
Daniel Vetter84897312012-03-25 19:47:31 +0200434 }
Eric Anholteb014592009-03-10 11:44:52 -0700435
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100436 ret = i915_gem_object_get_pages(obj);
437 if (ret)
438 return ret;
439
440 i915_gem_object_pin_pages(obj);
441
Eric Anholteb014592009-03-10 11:44:52 -0700442 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100443
Chris Wilson9da3da62012-06-01 15:20:22 +0100444 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100445 struct page *page;
446
Chris Wilson9da3da62012-06-01 15:20:22 +0100447 if (i < offset >> PAGE_SHIFT)
448 continue;
449
450 if (remain <= 0)
451 break;
452
Eric Anholteb014592009-03-10 11:44:52 -0700453 /* Operation in this page
454 *
Eric Anholteb014592009-03-10 11:44:52 -0700455 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700456 * page_length = bytes to copy for this page
457 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100458 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700459 page_length = remain;
460 if ((shmem_page_offset + page_length) > PAGE_SIZE)
461 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700462
Chris Wilson9da3da62012-06-01 15:20:22 +0100463 page = sg_page(sg);
Daniel Vetter8461d222011-12-14 13:57:32 +0100464 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
465 (page_to_phys(page) & (1 << 17)) != 0;
466
Daniel Vetterd174bd62012-03-25 19:47:40 +0200467 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
468 user_data, page_do_bit17_swizzling,
469 needs_clflush);
470 if (ret == 0)
471 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700472
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200473 mutex_unlock(&dev->struct_mutex);
474
Daniel Vetter96d79b52012-03-25 19:47:36 +0200475 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200476 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200477 /* Userspace is tricking us, but we've already clobbered
478 * its pages with the prefault and promised to write the
479 * data up to the first fault. Hence ignore any errors
480 * and just continue. */
481 (void)ret;
482 prefaulted = 1;
483 }
484
Daniel Vetterd174bd62012-03-25 19:47:40 +0200485 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
486 user_data, page_do_bit17_swizzling,
487 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700488
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200489 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100490
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200491next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100492 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100493
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100494 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100495 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100496
Eric Anholteb014592009-03-10 11:44:52 -0700497 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100498 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700499 offset += page_length;
500 }
501
Chris Wilson4f27b752010-10-14 15:26:45 +0100502out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100503 i915_gem_object_unpin_pages(obj);
504
Eric Anholteb014592009-03-10 11:44:52 -0700505 return ret;
506}
507
Eric Anholt673a3942008-07-30 12:06:12 -0700508/**
509 * Reads data from the object referenced by handle.
510 *
511 * On error, the contents of *data are undefined.
512 */
513int
514i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000515 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700516{
517 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000518 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100519 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700520
Chris Wilson51311d02010-11-17 09:10:42 +0000521 if (args->size == 0)
522 return 0;
523
524 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200525 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000526 args->size))
527 return -EFAULT;
528
Chris Wilson4f27b752010-10-14 15:26:45 +0100529 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100530 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100531 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700532
Chris Wilson05394f32010-11-08 19:18:58 +0000533 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000534 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100535 ret = -ENOENT;
536 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100537 }
Eric Anholt673a3942008-07-30 12:06:12 -0700538
Chris Wilson7dcd2492010-09-26 20:21:44 +0100539 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000540 if (args->offset > obj->base.size ||
541 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100542 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100543 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100544 }
545
Daniel Vetter1286ff72012-05-10 15:25:09 +0200546 /* prime objects have no backing filp to GEM pread/pwrite
547 * pages from.
548 */
549 if (!obj->base.filp) {
550 ret = -EINVAL;
551 goto out;
552 }
553
Chris Wilsondb53a302011-02-03 11:57:46 +0000554 trace_i915_gem_object_pread(obj, args->offset, args->size);
555
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200556 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700557
Chris Wilson35b62a82010-09-26 20:23:38 +0100558out:
Chris Wilson05394f32010-11-08 19:18:58 +0000559 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100560unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100561 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700562 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700563}
564
Keith Packard0839ccb2008-10-30 19:38:48 -0700565/* This is the fast write path which cannot handle
566 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700567 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700568
Keith Packard0839ccb2008-10-30 19:38:48 -0700569static inline int
570fast_user_write(struct io_mapping *mapping,
571 loff_t page_base, int page_offset,
572 char __user *user_data,
573 int length)
574{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700575 void __iomem *vaddr_atomic;
576 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700577 unsigned long unwritten;
578
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700579 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700580 /* We can use the cpu mem copy function because this is X86. */
581 vaddr = (void __force*)vaddr_atomic + page_offset;
582 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700583 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700584 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100585 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700586}
587
Eric Anholt3de09aa2009-03-09 09:42:23 -0700588/**
589 * This is the fast pwrite path, where we copy the data directly from the
590 * user into the GTT, uncached.
591 */
Eric Anholt673a3942008-07-30 12:06:12 -0700592static int
Chris Wilson05394f32010-11-08 19:18:58 +0000593i915_gem_gtt_pwrite_fast(struct drm_device *dev,
594 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700595 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000596 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700597{
Keith Packard0839ccb2008-10-30 19:38:48 -0700598 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700599 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700600 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700601 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200602 int page_offset, page_length, ret;
603
Chris Wilson86a1ee22012-08-11 15:41:04 +0100604 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200605 if (ret)
606 goto out;
607
608 ret = i915_gem_object_set_to_gtt_domain(obj, true);
609 if (ret)
610 goto out_unpin;
611
612 ret = i915_gem_object_put_fence(obj);
613 if (ret)
614 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700615
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200616 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700617 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700618
Chris Wilson05394f32010-11-08 19:18:58 +0000619 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700620
621 while (remain > 0) {
622 /* Operation in this page
623 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700624 * page_base = page offset within aperture
625 * page_offset = offset within page
626 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700627 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100628 page_base = offset & PAGE_MASK;
629 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700630 page_length = remain;
631 if ((page_offset + remain) > PAGE_SIZE)
632 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700633
Keith Packard0839ccb2008-10-30 19:38:48 -0700634 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700635 * source page isn't available. Return the error and we'll
636 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700637 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800638 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200639 page_offset, user_data, page_length)) {
640 ret = -EFAULT;
641 goto out_unpin;
642 }
Eric Anholt673a3942008-07-30 12:06:12 -0700643
Keith Packard0839ccb2008-10-30 19:38:48 -0700644 remain -= page_length;
645 user_data += page_length;
646 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700647 }
Eric Anholt673a3942008-07-30 12:06:12 -0700648
Daniel Vetter935aaa62012-03-25 19:47:35 +0200649out_unpin:
650 i915_gem_object_unpin(obj);
651out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700652 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700653}
654
Daniel Vetterd174bd62012-03-25 19:47:40 +0200655/* Per-page copy function for the shmem pwrite fastpath.
656 * Flushes invalid cachelines before writing to the target if
657 * needs_clflush_before is set and flushes out any written cachelines after
658 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700659static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200660shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
661 char __user *user_data,
662 bool page_do_bit17_swizzling,
663 bool needs_clflush_before,
664 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700665{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200666 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700667 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700668
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200669 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200670 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700671
Daniel Vetterd174bd62012-03-25 19:47:40 +0200672 vaddr = kmap_atomic(page);
673 if (needs_clflush_before)
674 drm_clflush_virt_range(vaddr + shmem_page_offset,
675 page_length);
676 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
677 user_data,
678 page_length);
679 if (needs_clflush_after)
680 drm_clflush_virt_range(vaddr + shmem_page_offset,
681 page_length);
682 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700683
Chris Wilson755d2212012-09-04 21:02:55 +0100684 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700685}
686
Daniel Vetterd174bd62012-03-25 19:47:40 +0200687/* Only difference to the fast-path function is that this can handle bit17
688 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700689static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200690shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
691 char __user *user_data,
692 bool page_do_bit17_swizzling,
693 bool needs_clflush_before,
694 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700695{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200696 char *vaddr;
697 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700698
Daniel Vetterd174bd62012-03-25 19:47:40 +0200699 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200700 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200701 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
702 page_length,
703 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200704 if (page_do_bit17_swizzling)
705 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100706 user_data,
707 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200708 else
709 ret = __copy_from_user(vaddr + shmem_page_offset,
710 user_data,
711 page_length);
712 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200713 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
714 page_length,
715 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200716 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100717
Chris Wilson755d2212012-09-04 21:02:55 +0100718 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700719}
720
Eric Anholt40123c12009-03-09 13:42:30 -0700721static int
Daniel Vettere244a442012-03-25 19:47:28 +0200722i915_gem_shmem_pwrite(struct drm_device *dev,
723 struct drm_i915_gem_object *obj,
724 struct drm_i915_gem_pwrite *args,
725 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700726{
Eric Anholt40123c12009-03-09 13:42:30 -0700727 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100728 loff_t offset;
729 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100730 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100731 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200732 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200733 int needs_clflush_after = 0;
734 int needs_clflush_before = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100735 int i;
736 struct scatterlist *sg;
Eric Anholt40123c12009-03-09 13:42:30 -0700737
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200738 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700739 remain = args->size;
740
Daniel Vetter8c599672011-12-14 13:57:31 +0100741 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700742
Daniel Vetter58642882012-03-25 19:47:37 +0200743 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
744 /* If we're not in the cpu write domain, set ourself into the gtt
745 * write domain and manually flush cachelines (if required). This
746 * optimizes for the case when the gpu will use the data
747 * right away and we therefore have to clflush anyway. */
748 if (obj->cache_level == I915_CACHE_NONE)
749 needs_clflush_after = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200750 if (obj->gtt_space) {
751 ret = i915_gem_object_set_to_gtt_domain(obj, true);
752 if (ret)
753 return ret;
754 }
Daniel Vetter58642882012-03-25 19:47:37 +0200755 }
756 /* Same trick applies for invalidate partially written cachelines before
757 * writing. */
758 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
759 && obj->cache_level == I915_CACHE_NONE)
760 needs_clflush_before = 1;
761
Chris Wilson755d2212012-09-04 21:02:55 +0100762 ret = i915_gem_object_get_pages(obj);
763 if (ret)
764 return ret;
765
766 i915_gem_object_pin_pages(obj);
767
Eric Anholt40123c12009-03-09 13:42:30 -0700768 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000769 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700770
Chris Wilson9da3da62012-06-01 15:20:22 +0100771 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100772 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200773 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100774
Chris Wilson9da3da62012-06-01 15:20:22 +0100775 if (i < offset >> PAGE_SHIFT)
776 continue;
777
778 if (remain <= 0)
779 break;
780
Eric Anholt40123c12009-03-09 13:42:30 -0700781 /* Operation in this page
782 *
Eric Anholt40123c12009-03-09 13:42:30 -0700783 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700784 * page_length = bytes to copy for this page
785 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100786 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700787
788 page_length = remain;
789 if ((shmem_page_offset + page_length) > PAGE_SIZE)
790 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700791
Daniel Vetter58642882012-03-25 19:47:37 +0200792 /* If we don't overwrite a cacheline completely we need to be
793 * careful to have up-to-date data by first clflushing. Don't
794 * overcomplicate things and flush the entire patch. */
795 partial_cacheline_write = needs_clflush_before &&
796 ((shmem_page_offset | page_length)
797 & (boot_cpu_data.x86_clflush_size - 1));
798
Chris Wilson9da3da62012-06-01 15:20:22 +0100799 page = sg_page(sg);
Daniel Vetter8c599672011-12-14 13:57:31 +0100800 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
801 (page_to_phys(page) & (1 << 17)) != 0;
802
Daniel Vetterd174bd62012-03-25 19:47:40 +0200803 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
804 user_data, page_do_bit17_swizzling,
805 partial_cacheline_write,
806 needs_clflush_after);
807 if (ret == 0)
808 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700809
Daniel Vettere244a442012-03-25 19:47:28 +0200810 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200811 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200812 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
813 user_data, page_do_bit17_swizzling,
814 partial_cacheline_write,
815 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700816
Daniel Vettere244a442012-03-25 19:47:28 +0200817 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100818
Daniel Vettere244a442012-03-25 19:47:28 +0200819next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100820 set_page_dirty(page);
821 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100822
Chris Wilson755d2212012-09-04 21:02:55 +0100823 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100824 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100825
Eric Anholt40123c12009-03-09 13:42:30 -0700826 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100827 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700828 offset += page_length;
829 }
830
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100831out:
Chris Wilson755d2212012-09-04 21:02:55 +0100832 i915_gem_object_unpin_pages(obj);
833
Daniel Vettere244a442012-03-25 19:47:28 +0200834 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100835 /*
836 * Fixup: Flush cpu caches in case we didn't flush the dirty
837 * cachelines in-line while writing and the object moved
838 * out of the cpu write domain while we've dropped the lock.
839 */
840 if (!needs_clflush_after &&
841 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vettere244a442012-03-25 19:47:28 +0200842 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800843 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200844 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100845 }
Eric Anholt40123c12009-03-09 13:42:30 -0700846
Daniel Vetter58642882012-03-25 19:47:37 +0200847 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800848 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200849
Eric Anholt40123c12009-03-09 13:42:30 -0700850 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700851}
852
853/**
854 * Writes data to the object referenced by handle.
855 *
856 * On error, the contents of the buffer that were to be modified are undefined.
857 */
858int
859i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100860 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700861{
862 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000863 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000864 int ret;
865
866 if (args->size == 0)
867 return 0;
868
869 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200870 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000871 args->size))
872 return -EFAULT;
873
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200874 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
Daniel Vetterf56f8212012-03-25 19:47:41 +0200875 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000876 if (ret)
877 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700878
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100879 ret = i915_mutex_lock_interruptible(dev);
880 if (ret)
881 return ret;
882
Chris Wilson05394f32010-11-08 19:18:58 +0000883 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000884 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100885 ret = -ENOENT;
886 goto unlock;
887 }
Eric Anholt673a3942008-07-30 12:06:12 -0700888
Chris Wilson7dcd2492010-09-26 20:21:44 +0100889 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000890 if (args->offset > obj->base.size ||
891 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100892 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100893 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100894 }
895
Daniel Vetter1286ff72012-05-10 15:25:09 +0200896 /* prime objects have no backing filp to GEM pread/pwrite
897 * pages from.
898 */
899 if (!obj->base.filp) {
900 ret = -EINVAL;
901 goto out;
902 }
903
Chris Wilsondb53a302011-02-03 11:57:46 +0000904 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
905
Daniel Vetter935aaa62012-03-25 19:47:35 +0200906 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700907 /* We can only do the GTT pwrite on untiled buffers, as otherwise
908 * it would end up going through the fenced access, and we'll get
909 * different detiling behavior between reading and writing.
910 * pread/pwrite currently are reading and writing from the CPU
911 * perspective, requiring manual detiling by the client.
912 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100913 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100914 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100915 goto out;
916 }
917
Chris Wilson86a1ee22012-08-11 15:41:04 +0100918 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200919 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100920 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100921 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200922 /* Note that the gtt paths might fail with non-page-backed user
923 * pointers (e.g. gtt mappings when moving data between
924 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700925 }
Eric Anholt673a3942008-07-30 12:06:12 -0700926
Chris Wilson86a1ee22012-08-11 15:41:04 +0100927 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200928 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100929
Chris Wilson35b62a82010-09-26 20:23:38 +0100930out:
Chris Wilson05394f32010-11-08 19:18:58 +0000931 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100932unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100933 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700934 return ret;
935}
936
Chris Wilsonb3612372012-08-24 09:35:08 +0100937int
Daniel Vetter33196de2012-11-14 17:14:05 +0100938i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100939 bool interruptible)
940{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100941 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100942 /* Non-interruptible callers can't handle -EAGAIN, hence return
943 * -EIO unconditionally for these. */
944 if (!interruptible)
945 return -EIO;
946
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100947 /* Recovery complete, but the reset failed ... */
948 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100949 return -EIO;
950
951 return -EAGAIN;
952 }
953
954 return 0;
955}
956
957/*
958 * Compare seqno against outstanding lazy request. Emit a request if they are
959 * equal.
960 */
961static int
962i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
963{
964 int ret;
965
966 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
967
968 ret = 0;
969 if (seqno == ring->outstanding_lazy_request)
970 ret = i915_add_request(ring, NULL, NULL);
971
972 return ret;
973}
974
975/**
976 * __wait_seqno - wait until execution of seqno has finished
977 * @ring: the ring expected to report seqno
978 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +0100979 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +0100980 * @interruptible: do an interruptible wait (normally yes)
981 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
982 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100983 * Note: It is of utmost importance that the passed in seqno and reset_counter
984 * values have been read by the caller in an smp safe manner. Where read-side
985 * locks are involved, it is sufficient to read the reset_counter before
986 * unlocking the lock that protects the seqno. For lockless tricks, the
987 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
988 * inserted.
989 *
Chris Wilsonb3612372012-08-24 09:35:08 +0100990 * Returns 0 if the seqno was found within the alloted time. Else returns the
991 * errno with remaining time filled in timeout argument.
992 */
993static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +0100994 unsigned reset_counter,
Chris Wilsonb3612372012-08-24 09:35:08 +0100995 bool interruptible, struct timespec *timeout)
996{
997 drm_i915_private_t *dev_priv = ring->dev->dev_private;
998 struct timespec before, now, wait_time={1,0};
999 unsigned long timeout_jiffies;
1000 long end;
1001 bool wait_forever = true;
1002 int ret;
1003
1004 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1005 return 0;
1006
1007 trace_i915_gem_request_wait_begin(ring, seqno);
1008
1009 if (timeout != NULL) {
1010 wait_time = *timeout;
1011 wait_forever = false;
1012 }
1013
1014 timeout_jiffies = timespec_to_jiffies(&wait_time);
1015
1016 if (WARN_ON(!ring->irq_get(ring)))
1017 return -ENODEV;
1018
1019 /* Record current time in case interrupted by signal, or wedged * */
1020 getrawmonotonic(&before);
1021
1022#define EXIT_COND \
1023 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
Daniel Vetterf69061b2012-12-06 09:01:42 +01001024 i915_reset_in_progress(&dev_priv->gpu_error) || \
1025 reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilsonb3612372012-08-24 09:35:08 +01001026 do {
1027 if (interruptible)
1028 end = wait_event_interruptible_timeout(ring->irq_queue,
1029 EXIT_COND,
1030 timeout_jiffies);
1031 else
1032 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1033 timeout_jiffies);
1034
Daniel Vetterf69061b2012-12-06 09:01:42 +01001035 /* We need to check whether any gpu reset happened in between
1036 * the caller grabbing the seqno and now ... */
1037 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
1038 end = -EAGAIN;
1039
1040 /* ... but upgrade the -EGAIN to an -EIO if the gpu is truely
1041 * gone. */
Daniel Vetter33196de2012-11-14 17:14:05 +01001042 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001043 if (ret)
1044 end = ret;
1045 } while (end == 0 && wait_forever);
1046
1047 getrawmonotonic(&now);
1048
1049 ring->irq_put(ring);
1050 trace_i915_gem_request_wait_end(ring, seqno);
1051#undef EXIT_COND
1052
1053 if (timeout) {
1054 struct timespec sleep_time = timespec_sub(now, before);
1055 *timeout = timespec_sub(*timeout, sleep_time);
1056 }
1057
1058 switch (end) {
1059 case -EIO:
1060 case -EAGAIN: /* Wedged */
1061 case -ERESTARTSYS: /* Signal */
1062 return (int)end;
1063 case 0: /* Timeout */
1064 if (timeout)
1065 set_normalized_timespec(timeout, 0, 0);
1066 return -ETIME;
1067 default: /* Completed */
1068 WARN_ON(end < 0); /* We're not aware of other errors */
1069 return 0;
1070 }
1071}
1072
1073/**
1074 * Waits for a sequence number to be signaled, and cleans up the
1075 * request and object lists appropriately for that event.
1076 */
1077int
1078i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1079{
1080 struct drm_device *dev = ring->dev;
1081 struct drm_i915_private *dev_priv = dev->dev_private;
1082 bool interruptible = dev_priv->mm.interruptible;
1083 int ret;
1084
1085 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1086 BUG_ON(seqno == 0);
1087
Daniel Vetter33196de2012-11-14 17:14:05 +01001088 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001089 if (ret)
1090 return ret;
1091
1092 ret = i915_gem_check_olr(ring, seqno);
1093 if (ret)
1094 return ret;
1095
Daniel Vetterf69061b2012-12-06 09:01:42 +01001096 return __wait_seqno(ring, seqno,
1097 atomic_read(&dev_priv->gpu_error.reset_counter),
1098 interruptible, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001099}
1100
1101/**
1102 * Ensures that all rendering to the object has completed and the object is
1103 * safe to unbind from the GTT or access from the CPU.
1104 */
1105static __must_check int
1106i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1107 bool readonly)
1108{
1109 struct intel_ring_buffer *ring = obj->ring;
1110 u32 seqno;
1111 int ret;
1112
1113 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1114 if (seqno == 0)
1115 return 0;
1116
1117 ret = i915_wait_seqno(ring, seqno);
1118 if (ret)
1119 return ret;
1120
1121 i915_gem_retire_requests_ring(ring);
1122
1123 /* Manually manage the write flush as we may have not yet
1124 * retired the buffer.
1125 */
1126 if (obj->last_write_seqno &&
1127 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1128 obj->last_write_seqno = 0;
1129 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1130 }
1131
1132 return 0;
1133}
1134
Chris Wilson3236f572012-08-24 09:35:09 +01001135/* A nonblocking variant of the above wait. This is a highly dangerous routine
1136 * as the object state may change during this call.
1137 */
1138static __must_check int
1139i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1140 bool readonly)
1141{
1142 struct drm_device *dev = obj->base.dev;
1143 struct drm_i915_private *dev_priv = dev->dev_private;
1144 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001145 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001146 u32 seqno;
1147 int ret;
1148
1149 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1150 BUG_ON(!dev_priv->mm.interruptible);
1151
1152 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1153 if (seqno == 0)
1154 return 0;
1155
Daniel Vetter33196de2012-11-14 17:14:05 +01001156 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001157 if (ret)
1158 return ret;
1159
1160 ret = i915_gem_check_olr(ring, seqno);
1161 if (ret)
1162 return ret;
1163
Daniel Vetterf69061b2012-12-06 09:01:42 +01001164 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001165 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf69061b2012-12-06 09:01:42 +01001166 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilson3236f572012-08-24 09:35:09 +01001167 mutex_lock(&dev->struct_mutex);
1168
1169 i915_gem_retire_requests_ring(ring);
1170
1171 /* Manually manage the write flush as we may have not yet
1172 * retired the buffer.
1173 */
1174 if (obj->last_write_seqno &&
1175 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1176 obj->last_write_seqno = 0;
1177 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1178 }
1179
1180 return ret;
1181}
1182
Eric Anholt673a3942008-07-30 12:06:12 -07001183/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001184 * Called when user space prepares to use an object with the CPU, either
1185 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001186 */
1187int
1188i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001189 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001190{
1191 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001192 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001193 uint32_t read_domains = args->read_domains;
1194 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001195 int ret;
1196
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001197 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001198 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001199 return -EINVAL;
1200
Chris Wilson21d509e2009-06-06 09:46:02 +01001201 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001202 return -EINVAL;
1203
1204 /* Having something in the write domain implies it's in the read
1205 * domain, and only that read domain. Enforce that in the request.
1206 */
1207 if (write_domain != 0 && read_domains != write_domain)
1208 return -EINVAL;
1209
Chris Wilson76c1dec2010-09-25 11:22:51 +01001210 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001211 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001212 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001213
Chris Wilson05394f32010-11-08 19:18:58 +00001214 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001215 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001216 ret = -ENOENT;
1217 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001218 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001219
Chris Wilson3236f572012-08-24 09:35:09 +01001220 /* Try to flush the object off the GPU without holding the lock.
1221 * We will repeat the flush holding the lock in the normal manner
1222 * to catch cases where we are gazumped.
1223 */
1224 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1225 if (ret)
1226 goto unref;
1227
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001228 if (read_domains & I915_GEM_DOMAIN_GTT) {
1229 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001230
1231 /* Silently promote "you're not bound, there was nothing to do"
1232 * to success, since the client was just asking us to
1233 * make sure everything was done.
1234 */
1235 if (ret == -EINVAL)
1236 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001237 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001238 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001239 }
1240
Chris Wilson3236f572012-08-24 09:35:09 +01001241unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001242 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001243unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001244 mutex_unlock(&dev->struct_mutex);
1245 return ret;
1246}
1247
1248/**
1249 * Called when user space has done writes to this buffer
1250 */
1251int
1252i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001253 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001254{
1255 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001256 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001257 int ret = 0;
1258
Chris Wilson76c1dec2010-09-25 11:22:51 +01001259 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001260 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001261 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001262
Chris Wilson05394f32010-11-08 19:18:58 +00001263 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001264 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001265 ret = -ENOENT;
1266 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001267 }
1268
Eric Anholt673a3942008-07-30 12:06:12 -07001269 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001270 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001271 i915_gem_object_flush_cpu_write_domain(obj);
1272
Chris Wilson05394f32010-11-08 19:18:58 +00001273 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001274unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001275 mutex_unlock(&dev->struct_mutex);
1276 return ret;
1277}
1278
1279/**
1280 * Maps the contents of an object, returning the address it is mapped
1281 * into.
1282 *
1283 * While the mapping holds a reference on the contents of the object, it doesn't
1284 * imply a ref on the object itself.
1285 */
1286int
1287i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001288 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001289{
1290 struct drm_i915_gem_mmap *args = data;
1291 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001292 unsigned long addr;
1293
Chris Wilson05394f32010-11-08 19:18:58 +00001294 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001295 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001296 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001297
Daniel Vetter1286ff72012-05-10 15:25:09 +02001298 /* prime objects have no backing filp to GEM mmap
1299 * pages from.
1300 */
1301 if (!obj->filp) {
1302 drm_gem_object_unreference_unlocked(obj);
1303 return -EINVAL;
1304 }
1305
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001306 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001307 PROT_READ | PROT_WRITE, MAP_SHARED,
1308 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001309 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001310 if (IS_ERR((void *)addr))
1311 return addr;
1312
1313 args->addr_ptr = (uint64_t) addr;
1314
1315 return 0;
1316}
1317
Jesse Barnesde151cf2008-11-12 10:03:55 -08001318/**
1319 * i915_gem_fault - fault a page into the GTT
1320 * vma: VMA in question
1321 * vmf: fault info
1322 *
1323 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1324 * from userspace. The fault handler takes care of binding the object to
1325 * the GTT (if needed), allocating and programming a fence register (again,
1326 * only if needed based on whether the old reg is still valid or the object
1327 * is tiled) and inserting a new PTE into the faulting process.
1328 *
1329 * Note that the faulting process may involve evicting existing objects
1330 * from the GTT and/or fence registers to make room. So performance may
1331 * suffer if the GTT working set is large or there are few fence registers
1332 * left.
1333 */
1334int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1335{
Chris Wilson05394f32010-11-08 19:18:58 +00001336 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1337 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001338 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001339 pgoff_t page_offset;
1340 unsigned long pfn;
1341 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001342 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001343
1344 /* We don't use vmf->pgoff since that has the fake offset */
1345 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1346 PAGE_SHIFT;
1347
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001348 ret = i915_mutex_lock_interruptible(dev);
1349 if (ret)
1350 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001351
Chris Wilsondb53a302011-02-03 11:57:46 +00001352 trace_i915_gem_object_fault(obj, page_offset, true, write);
1353
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001354 /* Access to snoopable pages through the GTT is incoherent. */
1355 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1356 ret = -EINVAL;
1357 goto unlock;
1358 }
1359
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001360 /* Now bind it into the GTT if needed */
Chris Wilsonc9839302012-11-20 10:45:17 +00001361 ret = i915_gem_object_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001362 if (ret)
1363 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001364
Chris Wilsonc9839302012-11-20 10:45:17 +00001365 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1366 if (ret)
1367 goto unpin;
1368
1369 ret = i915_gem_object_get_fence(obj);
1370 if (ret)
1371 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001372
Chris Wilson6299f992010-11-24 12:23:44 +00001373 obj->fault_mappable = true;
1374
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001375 pfn = ((dev_priv->gtt.mappable_base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001376 page_offset;
1377
1378 /* Finally, remap it using the new GTT offset */
1379 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001380unpin:
1381 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001382unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001383 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001384out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001385 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001386 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001387 /* If this -EIO is due to a gpu hang, give the reset code a
1388 * chance to clean up the mess. Otherwise return the proper
1389 * SIGBUS. */
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001390 if (i915_terminally_wedged(&dev_priv->gpu_error))
Daniel Vettera9340cc2012-07-04 22:18:42 +02001391 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001392 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001393 /* Give the error handler a chance to run and move the
1394 * objects off the GPU active list. Next time we service the
1395 * fault, we should be able to transition the page into the
1396 * GTT without touching the GPU (and so avoid further
1397 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1398 * with coherency, just lost writes.
1399 */
Chris Wilson045e7692010-11-07 09:18:22 +00001400 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001401 case 0:
1402 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001403 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001404 case -EBUSY:
1405 /*
1406 * EBUSY is ok: this just means that another thread
1407 * already did the job.
1408 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001409 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001410 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001411 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001412 case -ENOSPC:
1413 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001414 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001415 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001416 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001417 }
1418}
1419
1420/**
Chris Wilson901782b2009-07-10 08:18:50 +01001421 * i915_gem_release_mmap - remove physical page mappings
1422 * @obj: obj in question
1423 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001424 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001425 * relinquish ownership of the pages back to the system.
1426 *
1427 * It is vital that we remove the page mapping if we have mapped a tiled
1428 * object through the GTT and then lose the fence register due to
1429 * resource pressure. Similarly if the object has been moved out of the
1430 * aperture, than pages mapped into userspace must be revoked. Removing the
1431 * mapping will then trigger a page fault on the next user access, allowing
1432 * fixup by i915_gem_fault().
1433 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001434void
Chris Wilson05394f32010-11-08 19:18:58 +00001435i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001436{
Chris Wilson6299f992010-11-24 12:23:44 +00001437 if (!obj->fault_mappable)
1438 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001439
Chris Wilsonf6e47882011-03-20 21:09:12 +00001440 if (obj->base.dev->dev_mapping)
1441 unmap_mapping_range(obj->base.dev->dev_mapping,
1442 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1443 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001444
Chris Wilson6299f992010-11-24 12:23:44 +00001445 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001446}
1447
Imre Deak0fa87792013-01-07 21:47:35 +02001448uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001449i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001450{
Chris Wilsone28f8712011-07-18 13:11:49 -07001451 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001452
1453 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001454 tiling_mode == I915_TILING_NONE)
1455 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001456
1457 /* Previous chips need a power-of-two fence region when tiling */
1458 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001459 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001460 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001461 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001462
Chris Wilsone28f8712011-07-18 13:11:49 -07001463 while (gtt_size < size)
1464 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001465
Chris Wilsone28f8712011-07-18 13:11:49 -07001466 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001467}
1468
Jesse Barnesde151cf2008-11-12 10:03:55 -08001469/**
1470 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1471 * @obj: object to check
1472 *
1473 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001474 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001475 */
Imre Deakd8651102013-01-07 21:47:33 +02001476uint32_t
1477i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1478 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001479{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001480 /*
1481 * Minimum alignment is 4k (GTT page size), but might be greater
1482 * if a fence register is needed for the object.
1483 */
Imre Deakd8651102013-01-07 21:47:33 +02001484 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001485 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001486 return 4096;
1487
1488 /*
1489 * Previous chips need to be aligned to the size of the smallest
1490 * fence register that can contain the object.
1491 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001492 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001493}
1494
Chris Wilsond8cb5082012-08-11 15:41:03 +01001495static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1496{
1497 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1498 int ret;
1499
1500 if (obj->base.map_list.map)
1501 return 0;
1502
Daniel Vetterda494d72012-12-20 15:11:16 +01001503 dev_priv->mm.shrinker_no_lock_stealing = true;
1504
Chris Wilsond8cb5082012-08-11 15:41:03 +01001505 ret = drm_gem_create_mmap_offset(&obj->base);
1506 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001507 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001508
1509 /* Badly fragmented mmap space? The only way we can recover
1510 * space is by destroying unwanted objects. We can't randomly release
1511 * mmap_offsets as userspace expects them to be persistent for the
1512 * lifetime of the objects. The closest we can is to release the
1513 * offsets on purgeable objects by truncating it and marking it purged,
1514 * which prevents userspace from ever using that object again.
1515 */
1516 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1517 ret = drm_gem_create_mmap_offset(&obj->base);
1518 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001519 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001520
1521 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001522 ret = drm_gem_create_mmap_offset(&obj->base);
1523out:
1524 dev_priv->mm.shrinker_no_lock_stealing = false;
1525
1526 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001527}
1528
1529static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1530{
1531 if (!obj->base.map_list.map)
1532 return;
1533
1534 drm_gem_free_mmap_offset(&obj->base);
1535}
1536
Jesse Barnesde151cf2008-11-12 10:03:55 -08001537int
Dave Airlieff72145b2011-02-07 12:16:14 +10001538i915_gem_mmap_gtt(struct drm_file *file,
1539 struct drm_device *dev,
1540 uint32_t handle,
1541 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001542{
Chris Wilsonda761a62010-10-27 17:37:08 +01001543 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001544 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001545 int ret;
1546
Chris Wilson76c1dec2010-09-25 11:22:51 +01001547 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001548 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001549 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001550
Dave Airlieff72145b2011-02-07 12:16:14 +10001551 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001552 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001553 ret = -ENOENT;
1554 goto unlock;
1555 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001556
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001557 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001558 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001559 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001560 }
1561
Chris Wilson05394f32010-11-08 19:18:58 +00001562 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001563 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001564 ret = -EINVAL;
1565 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001566 }
1567
Chris Wilsond8cb5082012-08-11 15:41:03 +01001568 ret = i915_gem_object_create_mmap_offset(obj);
1569 if (ret)
1570 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001571
Dave Airlieff72145b2011-02-07 12:16:14 +10001572 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001573
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001574out:
Chris Wilson05394f32010-11-08 19:18:58 +00001575 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001576unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001577 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001578 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001579}
1580
Dave Airlieff72145b2011-02-07 12:16:14 +10001581/**
1582 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1583 * @dev: DRM device
1584 * @data: GTT mapping ioctl data
1585 * @file: GEM object info
1586 *
1587 * Simply returns the fake offset to userspace so it can mmap it.
1588 * The mmap call will end up in drm_gem_mmap(), which will set things
1589 * up so we can get faults in the handler above.
1590 *
1591 * The fault handler will take care of binding the object into the GTT
1592 * (since it may have been evicted to make room for something), allocating
1593 * a fence register, and mapping the appropriate aperture address into
1594 * userspace.
1595 */
1596int
1597i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1598 struct drm_file *file)
1599{
1600 struct drm_i915_gem_mmap_gtt *args = data;
1601
Dave Airlieff72145b2011-02-07 12:16:14 +10001602 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1603}
1604
Daniel Vetter225067e2012-08-20 10:23:20 +02001605/* Immediately discard the backing storage */
1606static void
1607i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001608{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001609 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001610
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001611 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001612
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001613 if (obj->base.filp == NULL)
1614 return;
1615
Daniel Vetter225067e2012-08-20 10:23:20 +02001616 /* Our goal here is to return as much of the memory as
1617 * is possible back to the system as we are called from OOM.
1618 * To do this we must instruct the shmfs to drop all of its
1619 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001620 */
Chris Wilson05394f32010-11-08 19:18:58 +00001621 inode = obj->base.filp->f_path.dentry->d_inode;
Daniel Vetter225067e2012-08-20 10:23:20 +02001622 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001623
Daniel Vetter225067e2012-08-20 10:23:20 +02001624 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001625}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001626
Daniel Vetter225067e2012-08-20 10:23:20 +02001627static inline int
1628i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1629{
1630 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001631}
1632
Chris Wilson5cdf5882010-09-27 15:51:07 +01001633static void
Chris Wilson05394f32010-11-08 19:18:58 +00001634i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001635{
Chris Wilson05394f32010-11-08 19:18:58 +00001636 int page_count = obj->base.size / PAGE_SIZE;
Chris Wilson9da3da62012-06-01 15:20:22 +01001637 struct scatterlist *sg;
Chris Wilson6c085a72012-08-20 11:40:46 +02001638 int ret, i;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001639
Chris Wilson05394f32010-11-08 19:18:58 +00001640 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001641
Chris Wilson6c085a72012-08-20 11:40:46 +02001642 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1643 if (ret) {
1644 /* In the event of a disaster, abandon all caches and
1645 * hope for the best.
1646 */
1647 WARN_ON(ret != -EIO);
1648 i915_gem_clflush_object(obj);
1649 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1650 }
1651
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001652 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001653 i915_gem_object_save_bit_17_swizzle(obj);
1654
Chris Wilson05394f32010-11-08 19:18:58 +00001655 if (obj->madv == I915_MADV_DONTNEED)
1656 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001657
Chris Wilson9da3da62012-06-01 15:20:22 +01001658 for_each_sg(obj->pages->sgl, sg, page_count, i) {
1659 struct page *page = sg_page(sg);
1660
Chris Wilson05394f32010-11-08 19:18:58 +00001661 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001662 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001663
Chris Wilson05394f32010-11-08 19:18:58 +00001664 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001665 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001666
Chris Wilson9da3da62012-06-01 15:20:22 +01001667 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001668 }
Chris Wilson05394f32010-11-08 19:18:58 +00001669 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001670
Chris Wilson9da3da62012-06-01 15:20:22 +01001671 sg_free_table(obj->pages);
1672 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001673}
1674
Chris Wilsondd624af2013-01-15 12:39:35 +00001675int
Chris Wilson37e680a2012-06-07 15:38:42 +01001676i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1677{
1678 const struct drm_i915_gem_object_ops *ops = obj->ops;
1679
Chris Wilson2f745ad2012-09-04 21:02:58 +01001680 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001681 return 0;
1682
1683 BUG_ON(obj->gtt_space);
1684
Chris Wilsona5570172012-09-04 21:02:54 +01001685 if (obj->pages_pin_count)
1686 return -EBUSY;
1687
Chris Wilsona2165e32012-12-03 11:49:00 +00001688 /* ->put_pages might need to allocate memory for the bit17 swizzle
1689 * array, hence protect them from being reaped by removing them from gtt
1690 * lists early. */
1691 list_del(&obj->gtt_list);
1692
Chris Wilson37e680a2012-06-07 15:38:42 +01001693 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001694 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001695
Chris Wilson6c085a72012-08-20 11:40:46 +02001696 if (i915_gem_object_is_purgeable(obj))
1697 i915_gem_object_truncate(obj);
1698
1699 return 0;
1700}
1701
1702static long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001703__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1704 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001705{
1706 struct drm_i915_gem_object *obj, *next;
1707 long count = 0;
1708
1709 list_for_each_entry_safe(obj, next,
1710 &dev_priv->mm.unbound_list,
1711 gtt_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001712 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001713 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001714 count += obj->base.size >> PAGE_SHIFT;
1715 if (count >= target)
1716 return count;
1717 }
1718 }
1719
1720 list_for_each_entry_safe(obj, next,
1721 &dev_priv->mm.inactive_list,
1722 mm_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001723 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson6c085a72012-08-20 11:40:46 +02001724 i915_gem_object_unbind(obj) == 0 &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001725 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001726 count += obj->base.size >> PAGE_SHIFT;
1727 if (count >= target)
1728 return count;
1729 }
1730 }
1731
1732 return count;
1733}
1734
Daniel Vetter93927ca2013-01-10 18:03:00 +01001735static long
1736i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1737{
1738 return __i915_gem_shrink(dev_priv, target, true);
1739}
1740
Chris Wilson6c085a72012-08-20 11:40:46 +02001741static void
1742i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1743{
1744 struct drm_i915_gem_object *obj, *next;
1745
1746 i915_gem_evict_everything(dev_priv->dev);
1747
1748 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001749 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001750}
1751
Chris Wilson37e680a2012-06-07 15:38:42 +01001752static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001753i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001754{
Chris Wilson6c085a72012-08-20 11:40:46 +02001755 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001756 int page_count, i;
1757 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001758 struct sg_table *st;
1759 struct scatterlist *sg;
Eric Anholt673a3942008-07-30 12:06:12 -07001760 struct page *page;
Chris Wilson6c085a72012-08-20 11:40:46 +02001761 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001762
Chris Wilson6c085a72012-08-20 11:40:46 +02001763 /* Assert that the object is not currently in any GPU domain. As it
1764 * wasn't in the GTT, there shouldn't be any way it could have been in
1765 * a GPU cache
1766 */
1767 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1768 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1769
Chris Wilson9da3da62012-06-01 15:20:22 +01001770 st = kmalloc(sizeof(*st), GFP_KERNEL);
1771 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001772 return -ENOMEM;
1773
Chris Wilson9da3da62012-06-01 15:20:22 +01001774 page_count = obj->base.size / PAGE_SIZE;
1775 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1776 sg_free_table(st);
1777 kfree(st);
1778 return -ENOMEM;
1779 }
1780
1781 /* Get the list of pages out of our struct file. They'll be pinned
1782 * at this point until we release them.
1783 *
1784 * Fail silently without starting the shrinker
1785 */
Chris Wilson6c085a72012-08-20 11:40:46 +02001786 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
1787 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001788 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001789 gfp &= ~(__GFP_IO | __GFP_WAIT);
Chris Wilson9da3da62012-06-01 15:20:22 +01001790 for_each_sg(st->sgl, sg, page_count, i) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001791 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1792 if (IS_ERR(page)) {
1793 i915_gem_purge(dev_priv, page_count);
1794 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1795 }
1796 if (IS_ERR(page)) {
1797 /* We've tried hard to allocate the memory by reaping
1798 * our own buffer, now let the real VM do its job and
1799 * go down in flames if truly OOM.
1800 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001801 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001802 gfp |= __GFP_IO | __GFP_WAIT;
1803
1804 i915_gem_shrink_all(dev_priv);
1805 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1806 if (IS_ERR(page))
1807 goto err_pages;
1808
Linus Torvaldscaf49192012-12-10 10:51:16 -08001809 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001810 gfp &= ~(__GFP_IO | __GFP_WAIT);
1811 }
Eric Anholt673a3942008-07-30 12:06:12 -07001812
Chris Wilson9da3da62012-06-01 15:20:22 +01001813 sg_set_page(sg, page, PAGE_SIZE, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001814 }
1815
Chris Wilson74ce6b62012-10-19 15:51:06 +01001816 obj->pages = st;
1817
Eric Anholt673a3942008-07-30 12:06:12 -07001818 if (i915_gem_object_needs_bit17_swizzle(obj))
1819 i915_gem_object_do_bit_17_swizzle(obj);
1820
1821 return 0;
1822
1823err_pages:
Chris Wilson9da3da62012-06-01 15:20:22 +01001824 for_each_sg(st->sgl, sg, i, page_count)
1825 page_cache_release(sg_page(sg));
1826 sg_free_table(st);
1827 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001828 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001829}
1830
Chris Wilson37e680a2012-06-07 15:38:42 +01001831/* Ensure that the associated pages are gathered from the backing storage
1832 * and pinned into our object. i915_gem_object_get_pages() may be called
1833 * multiple times before they are released by a single call to
1834 * i915_gem_object_put_pages() - once the pages are no longer referenced
1835 * either as a result of memory pressure (reaping pages under the shrinker)
1836 * or as the object is itself released.
1837 */
1838int
1839i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1840{
1841 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1842 const struct drm_i915_gem_object_ops *ops = obj->ops;
1843 int ret;
1844
Chris Wilson2f745ad2012-09-04 21:02:58 +01001845 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001846 return 0;
1847
Chris Wilson43e28f02013-01-08 10:53:09 +00001848 if (obj->madv != I915_MADV_WILLNEED) {
1849 DRM_ERROR("Attempting to obtain a purgeable object\n");
1850 return -EINVAL;
1851 }
1852
Chris Wilsona5570172012-09-04 21:02:54 +01001853 BUG_ON(obj->pages_pin_count);
1854
Chris Wilson37e680a2012-06-07 15:38:42 +01001855 ret = ops->get_pages(obj);
1856 if (ret)
1857 return ret;
1858
1859 list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
1860 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001861}
1862
Chris Wilson54cf91d2010-11-25 18:00:26 +00001863void
Chris Wilson05394f32010-11-08 19:18:58 +00001864i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001865 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001866{
Chris Wilson05394f32010-11-08 19:18:58 +00001867 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001868 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00001869 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001870
Zou Nan hai852835f2010-05-21 09:08:56 +08001871 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001872 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001873
1874 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001875 if (!obj->active) {
1876 drm_gem_object_reference(&obj->base);
1877 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001878 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001879
Eric Anholt673a3942008-07-30 12:06:12 -07001880 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001881 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1882 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001883
Chris Wilson0201f1e2012-07-20 12:41:01 +01001884 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001885
Chris Wilsoncaea7472010-11-12 13:53:37 +00001886 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001887 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001888
Chris Wilson7dd49062012-03-21 10:48:18 +00001889 /* Bump MRU to take account of the delayed flush */
1890 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1891 struct drm_i915_fence_reg *reg;
1892
1893 reg = &dev_priv->fence_regs[obj->fence_reg];
1894 list_move_tail(&reg->lru_list,
1895 &dev_priv->mm.fence_list);
1896 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001897 }
1898}
1899
1900static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001901i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1902{
1903 struct drm_device *dev = obj->base.dev;
1904 struct drm_i915_private *dev_priv = dev->dev_private;
1905
Chris Wilson65ce3022012-07-20 12:41:02 +01001906 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001907 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001908
Chris Wilsoncaea7472010-11-12 13:53:37 +00001909 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1910
Chris Wilson65ce3022012-07-20 12:41:02 +01001911 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001912 obj->ring = NULL;
1913
Chris Wilson65ce3022012-07-20 12:41:02 +01001914 obj->last_read_seqno = 0;
1915 obj->last_write_seqno = 0;
1916 obj->base.write_domain = 0;
1917
1918 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001919 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001920
1921 obj->active = 0;
1922 drm_gem_object_unreference(&obj->base);
1923
1924 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001925}
Eric Anholt673a3942008-07-30 12:06:12 -07001926
Chris Wilson9d7730912012-11-27 16:22:52 +00001927static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001928i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001929{
Chris Wilson9d7730912012-11-27 16:22:52 +00001930 struct drm_i915_private *dev_priv = dev->dev_private;
1931 struct intel_ring_buffer *ring;
1932 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001933
Chris Wilson107f27a52012-12-10 13:56:17 +02001934 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00001935 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02001936 ret = intel_ring_idle(ring);
1937 if (ret)
1938 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00001939 }
Chris Wilson9d7730912012-11-27 16:22:52 +00001940 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02001941
1942 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00001943 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001944 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001945
Chris Wilson9d7730912012-11-27 16:22:52 +00001946 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
1947 ring->sync_seqno[j] = 0;
1948 }
1949
1950 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001951}
1952
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001953int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
1954{
1955 struct drm_i915_private *dev_priv = dev->dev_private;
1956 int ret;
1957
1958 if (seqno == 0)
1959 return -EINVAL;
1960
1961 /* HWS page needs to be set less than what we
1962 * will inject to ring
1963 */
1964 ret = i915_gem_init_seqno(dev, seqno - 1);
1965 if (ret)
1966 return ret;
1967
1968 /* Carefully set the last_seqno value so that wrap
1969 * detection still works
1970 */
1971 dev_priv->next_seqno = seqno;
1972 dev_priv->last_seqno = seqno - 1;
1973 if (dev_priv->last_seqno == 0)
1974 dev_priv->last_seqno--;
1975
1976 return 0;
1977}
1978
Chris Wilson9d7730912012-11-27 16:22:52 +00001979int
1980i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001981{
Chris Wilson9d7730912012-11-27 16:22:52 +00001982 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001983
Chris Wilson9d7730912012-11-27 16:22:52 +00001984 /* reserve 0 for non-seqno */
1985 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001986 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00001987 if (ret)
1988 return ret;
1989
1990 dev_priv->next_seqno = 1;
1991 }
1992
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001993 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00001994 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001995}
1996
Chris Wilson3cce4692010-10-27 16:11:02 +01001997int
Chris Wilsondb53a302011-02-03 11:57:46 +00001998i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001999 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01002000 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002001{
Chris Wilsondb53a302011-02-03 11:57:46 +00002002 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002003 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002004 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07002005 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01002006 int ret;
2007
Daniel Vettercc889e02012-06-13 20:45:19 +02002008 /*
2009 * Emit any outstanding flushes - execbuf can fail to emit the flush
2010 * after having emitted the batchbuffer command. Hence we need to fix
2011 * things up similar to emitting the lazy request. The difference here
2012 * is that the flush _must_ happen before the next request, no matter
2013 * what.
2014 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002015 ret = intel_ring_flush_all_caches(ring);
2016 if (ret)
2017 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002018
Chris Wilsonacb868d2012-09-26 13:47:30 +01002019 request = kmalloc(sizeof(*request), GFP_KERNEL);
2020 if (request == NULL)
2021 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002022
Eric Anholt673a3942008-07-30 12:06:12 -07002023
Chris Wilsona71d8d92012-02-15 11:25:36 +00002024 /* Record the position of the start of the request so that
2025 * should we detect the updated seqno part-way through the
2026 * GPU processing the request, we never over-estimate the
2027 * position of the head.
2028 */
2029 request_ring_position = intel_ring_get_tail(ring);
2030
Chris Wilson9d7730912012-11-27 16:22:52 +00002031 ret = ring->add_request(ring);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002032 if (ret) {
2033 kfree(request);
2034 return ret;
2035 }
Eric Anholt673a3942008-07-30 12:06:12 -07002036
Chris Wilson9d7730912012-11-27 16:22:52 +00002037 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002038 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002039 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07002040 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002041 was_empty = list_empty(&ring->request_list);
2042 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002043 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002044
Chris Wilsondb53a302011-02-03 11:57:46 +00002045 if (file) {
2046 struct drm_i915_file_private *file_priv = file->driver_priv;
2047
Chris Wilson1c255952010-09-26 11:03:27 +01002048 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002049 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002050 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002051 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002052 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002053 }
Eric Anholt673a3942008-07-30 12:06:12 -07002054
Chris Wilson9d7730912012-11-27 16:22:52 +00002055 trace_i915_gem_request_add(ring, request->seqno);
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002056 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002057
Ben Gamarif65d9422009-09-14 17:48:44 -04002058 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002059 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +01002060 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002061 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002062 }
Chris Wilsonf047e392012-07-21 12:31:41 +01002063 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002064 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002065 &dev_priv->mm.retire_work,
2066 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002067 intel_mark_busy(dev_priv->dev);
2068 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002069 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002070
Chris Wilsonacb868d2012-09-26 13:47:30 +01002071 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002072 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002073 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002074}
2075
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002076static inline void
2077i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002078{
Chris Wilson1c255952010-09-26 11:03:27 +01002079 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002080
Chris Wilson1c255952010-09-26 11:03:27 +01002081 if (!file_priv)
2082 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002083
Chris Wilson1c255952010-09-26 11:03:27 +01002084 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002085 if (request->file_priv) {
2086 list_del(&request->client_list);
2087 request->file_priv = NULL;
2088 }
Chris Wilson1c255952010-09-26 11:03:27 +01002089 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002090}
2091
Chris Wilsondfaae392010-09-22 10:31:52 +01002092static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2093 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002094{
Chris Wilsondfaae392010-09-22 10:31:52 +01002095 while (!list_empty(&ring->request_list)) {
2096 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002097
Chris Wilsondfaae392010-09-22 10:31:52 +01002098 request = list_first_entry(&ring->request_list,
2099 struct drm_i915_gem_request,
2100 list);
2101
2102 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002103 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002104 kfree(request);
2105 }
2106
2107 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002108 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002109
Chris Wilson05394f32010-11-08 19:18:58 +00002110 obj = list_first_entry(&ring->active_list,
2111 struct drm_i915_gem_object,
2112 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002113
Chris Wilson05394f32010-11-08 19:18:58 +00002114 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002115 }
Eric Anholt673a3942008-07-30 12:06:12 -07002116}
2117
Chris Wilson312817a2010-11-22 11:50:11 +00002118static void i915_gem_reset_fences(struct drm_device *dev)
2119{
2120 struct drm_i915_private *dev_priv = dev->dev_private;
2121 int i;
2122
Daniel Vetter4b9de732011-10-09 21:52:02 +02002123 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002124 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002125
Chris Wilsonada726c2012-04-17 15:31:32 +01002126 i915_gem_write_fence(dev, i, NULL);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002127
Chris Wilsonada726c2012-04-17 15:31:32 +01002128 if (reg->obj)
2129 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002130
Chris Wilsonada726c2012-04-17 15:31:32 +01002131 reg->pin_count = 0;
2132 reg->obj = NULL;
2133 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002134 }
Chris Wilsonada726c2012-04-17 15:31:32 +01002135
2136 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002137}
2138
Chris Wilson069efc12010-09-30 16:53:18 +01002139void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002140{
Chris Wilsondfaae392010-09-22 10:31:52 +01002141 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002142 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002143 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002144 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002145
Chris Wilsonb4519512012-05-11 14:29:30 +01002146 for_each_ring(ring, dev_priv, i)
2147 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002148
Chris Wilsondfaae392010-09-22 10:31:52 +01002149 /* Move everything out of the GPU domains to ensure we do any
2150 * necessary invalidation upon reuse.
2151 */
Chris Wilson05394f32010-11-08 19:18:58 +00002152 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01002153 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002154 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01002155 {
Chris Wilson05394f32010-11-08 19:18:58 +00002156 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01002157 }
Chris Wilson069efc12010-09-30 16:53:18 +01002158
2159 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00002160 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002161}
2162
2163/**
2164 * This function clears the request list as sequence numbers are passed.
2165 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002166void
Chris Wilsondb53a302011-02-03 11:57:46 +00002167i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002168{
Eric Anholt673a3942008-07-30 12:06:12 -07002169 uint32_t seqno;
2170
Chris Wilsondb53a302011-02-03 11:57:46 +00002171 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002172 return;
2173
Chris Wilsondb53a302011-02-03 11:57:46 +00002174 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002175
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002176 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002177
Zou Nan hai852835f2010-05-21 09:08:56 +08002178 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002179 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002180
Zou Nan hai852835f2010-05-21 09:08:56 +08002181 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002182 struct drm_i915_gem_request,
2183 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002184
Chris Wilsondfaae392010-09-22 10:31:52 +01002185 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002186 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002187
Chris Wilsondb53a302011-02-03 11:57:46 +00002188 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002189 /* We know the GPU must have read the request to have
2190 * sent us the seqno + interrupt, so use the position
2191 * of tail of the request to update the last known position
2192 * of the GPU head.
2193 */
2194 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002195
2196 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002197 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002198 kfree(request);
2199 }
2200
2201 /* Move any buffers on the active list that are no longer referenced
2202 * by the ringbuffer to the flushing/inactive lists as appropriate.
2203 */
2204 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002205 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002206
Akshay Joshi0206e352011-08-16 15:34:10 -04002207 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002208 struct drm_i915_gem_object,
2209 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002210
Chris Wilson0201f1e2012-07-20 12:41:01 +01002211 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002212 break;
2213
Chris Wilson65ce3022012-07-20 12:41:02 +01002214 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002215 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002216
Chris Wilsondb53a302011-02-03 11:57:46 +00002217 if (unlikely(ring->trace_irq_seqno &&
2218 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002219 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002220 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002221 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002222
Chris Wilsondb53a302011-02-03 11:57:46 +00002223 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002224}
2225
2226void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002227i915_gem_retire_requests(struct drm_device *dev)
2228{
2229 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002230 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002231 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002232
Chris Wilsonb4519512012-05-11 14:29:30 +01002233 for_each_ring(ring, dev_priv, i)
2234 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002235}
2236
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002237static void
Eric Anholt673a3942008-07-30 12:06:12 -07002238i915_gem_retire_work_handler(struct work_struct *work)
2239{
2240 drm_i915_private_t *dev_priv;
2241 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002242 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002243 bool idle;
2244 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002245
2246 dev_priv = container_of(work, drm_i915_private_t,
2247 mm.retire_work.work);
2248 dev = dev_priv->dev;
2249
Chris Wilson891b48c2010-09-29 12:26:37 +01002250 /* Come back later if the device is busy... */
2251 if (!mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonbcb45082012-10-05 17:02:57 +01002252 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2253 round_jiffies_up_relative(HZ));
Chris Wilson891b48c2010-09-29 12:26:37 +01002254 return;
2255 }
2256
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002257 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002258
Chris Wilson0a587052011-01-09 21:05:44 +00002259 /* Send a periodic flush down the ring so we don't hold onto GEM
2260 * objects indefinitely.
2261 */
2262 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002263 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002264 if (ring->gpu_caches_dirty)
2265 i915_add_request(ring, NULL, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002266
2267 idle &= list_empty(&ring->request_list);
2268 }
2269
2270 if (!dev_priv->mm.suspended && !idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002271 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2272 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002273 if (idle)
2274 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002275
Eric Anholt673a3942008-07-30 12:06:12 -07002276 mutex_unlock(&dev->struct_mutex);
2277}
2278
Ben Widawsky5816d642012-04-11 11:18:19 -07002279/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002280 * Ensures that an object will eventually get non-busy by flushing any required
2281 * write domains, emitting any outstanding lazy request and retiring and
2282 * completed requests.
2283 */
2284static int
2285i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2286{
2287 int ret;
2288
2289 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002290 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002291 if (ret)
2292 return ret;
2293
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002294 i915_gem_retire_requests_ring(obj->ring);
2295 }
2296
2297 return 0;
2298}
2299
2300/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002301 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2302 * @DRM_IOCTL_ARGS: standard ioctl arguments
2303 *
2304 * Returns 0 if successful, else an error is returned with the remaining time in
2305 * the timeout parameter.
2306 * -ETIME: object is still busy after timeout
2307 * -ERESTARTSYS: signal interrupted the wait
2308 * -ENONENT: object doesn't exist
2309 * Also possible, but rare:
2310 * -EAGAIN: GPU wedged
2311 * -ENOMEM: damn
2312 * -ENODEV: Internal IRQ fail
2313 * -E?: The add request failed
2314 *
2315 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2316 * non-zero timeout parameter the wait ioctl will wait for the given number of
2317 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2318 * without holding struct_mutex the object may become re-busied before this
2319 * function completes. A similar but shorter * race condition exists in the busy
2320 * ioctl
2321 */
2322int
2323i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2324{
Daniel Vetterf69061b2012-12-06 09:01:42 +01002325 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002326 struct drm_i915_gem_wait *args = data;
2327 struct drm_i915_gem_object *obj;
2328 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002329 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002330 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002331 u32 seqno = 0;
2332 int ret = 0;
2333
Ben Widawskyeac1f142012-06-05 15:24:24 -07002334 if (args->timeout_ns >= 0) {
2335 timeout_stack = ns_to_timespec(args->timeout_ns);
2336 timeout = &timeout_stack;
2337 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002338
2339 ret = i915_mutex_lock_interruptible(dev);
2340 if (ret)
2341 return ret;
2342
2343 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2344 if (&obj->base == NULL) {
2345 mutex_unlock(&dev->struct_mutex);
2346 return -ENOENT;
2347 }
2348
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002349 /* Need to make sure the object gets inactive eventually. */
2350 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002351 if (ret)
2352 goto out;
2353
2354 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002355 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002356 ring = obj->ring;
2357 }
2358
2359 if (seqno == 0)
2360 goto out;
2361
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002362 /* Do this after OLR check to make sure we make forward progress polling
2363 * on this IOCTL with a 0 timeout (like busy ioctl)
2364 */
2365 if (!args->timeout_ns) {
2366 ret = -ETIME;
2367 goto out;
2368 }
2369
2370 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002371 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002372 mutex_unlock(&dev->struct_mutex);
2373
Daniel Vetterf69061b2012-12-06 09:01:42 +01002374 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
Ben Widawskyeac1f142012-06-05 15:24:24 -07002375 if (timeout) {
2376 WARN_ON(!timespec_valid(timeout));
2377 args->timeout_ns = timespec_to_ns(timeout);
2378 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002379 return ret;
2380
2381out:
2382 drm_gem_object_unreference(&obj->base);
2383 mutex_unlock(&dev->struct_mutex);
2384 return ret;
2385}
2386
2387/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002388 * i915_gem_object_sync - sync an object to a ring.
2389 *
2390 * @obj: object which may be in use on another ring.
2391 * @to: ring we wish to use the object on. May be NULL.
2392 *
2393 * This code is meant to abstract object synchronization with the GPU.
2394 * Calling with NULL implies synchronizing the object with the CPU
2395 * rather than a particular GPU ring.
2396 *
2397 * Returns 0 if successful, else propagates up the lower layer error.
2398 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002399int
2400i915_gem_object_sync(struct drm_i915_gem_object *obj,
2401 struct intel_ring_buffer *to)
2402{
2403 struct intel_ring_buffer *from = obj->ring;
2404 u32 seqno;
2405 int ret, idx;
2406
2407 if (from == NULL || to == from)
2408 return 0;
2409
Ben Widawsky5816d642012-04-11 11:18:19 -07002410 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002411 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002412
2413 idx = intel_ring_sync_index(from, to);
2414
Chris Wilson0201f1e2012-07-20 12:41:01 +01002415 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002416 if (seqno <= from->sync_seqno[idx])
2417 return 0;
2418
Ben Widawskyb4aca012012-04-25 20:50:12 -07002419 ret = i915_gem_check_olr(obj->ring, seqno);
2420 if (ret)
2421 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002422
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002423 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002424 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002425 /* We use last_read_seqno because sync_to()
2426 * might have just caused seqno wrap under
2427 * the radar.
2428 */
2429 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002430
Ben Widawskye3a5a222012-04-11 11:18:20 -07002431 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002432}
2433
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002434static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2435{
2436 u32 old_write_domain, old_read_domains;
2437
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002438 /* Force a pagefault for domain tracking on next user access */
2439 i915_gem_release_mmap(obj);
2440
Keith Packardb97c3d92011-06-24 21:02:59 -07002441 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2442 return;
2443
Chris Wilson97c809fd2012-10-09 19:24:38 +01002444 /* Wait for any direct GTT access to complete */
2445 mb();
2446
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002447 old_read_domains = obj->base.read_domains;
2448 old_write_domain = obj->base.write_domain;
2449
2450 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2451 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2452
2453 trace_i915_gem_object_change_domain(obj,
2454 old_read_domains,
2455 old_write_domain);
2456}
2457
Eric Anholt673a3942008-07-30 12:06:12 -07002458/**
2459 * Unbinds an object from the GTT aperture.
2460 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002461int
Chris Wilson05394f32010-11-08 19:18:58 +00002462i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002463{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002464 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002465 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002466
Chris Wilson05394f32010-11-08 19:18:58 +00002467 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002468 return 0;
2469
Chris Wilson31d8d652012-05-24 19:11:20 +01002470 if (obj->pin_count)
2471 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002472
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002473 BUG_ON(obj->pages == NULL);
2474
Chris Wilsona8198ee2011-04-13 22:04:09 +01002475 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002476 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002477 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002478 /* Continue on if we fail due to EIO, the GPU is hung so we
2479 * should be safe and we need to cleanup or else we might
2480 * cause memory corruption through use-after-free.
2481 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002482
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002483 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002484
Daniel Vetter96b47b62009-12-15 17:50:00 +01002485 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002486 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002487 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002488 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002489
Chris Wilsondb53a302011-02-03 11:57:46 +00002490 trace_i915_gem_object_unbind(obj);
2491
Daniel Vetter74898d72012-02-15 23:50:22 +01002492 if (obj->has_global_gtt_mapping)
2493 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002494 if (obj->has_aliasing_ppgtt_mapping) {
2495 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2496 obj->has_aliasing_ppgtt_mapping = 0;
2497 }
Daniel Vetter74163902012-02-15 23:50:21 +01002498 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002499
Chris Wilson6c085a72012-08-20 11:40:46 +02002500 list_del(&obj->mm_list);
2501 list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002502 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002503 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002504
Chris Wilson05394f32010-11-08 19:18:58 +00002505 drm_mm_put_block(obj->gtt_space);
2506 obj->gtt_space = NULL;
2507 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002508
Chris Wilson88241782011-01-07 17:09:48 +00002509 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002510}
2511
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002512int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002513{
2514 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002515 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002516 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002517
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002518 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002519 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002520 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2521 if (ret)
2522 return ret;
2523
Chris Wilson3e960502012-11-27 16:22:54 +00002524 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002525 if (ret)
2526 return ret;
2527 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002528
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002529 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002530}
2531
Chris Wilson9ce079e2012-04-17 15:31:30 +01002532static void i965_write_fence_reg(struct drm_device *dev, int reg,
2533 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002534{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002535 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002536 int fence_reg;
2537 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002538 uint64_t val;
2539
Imre Deak56c844e2013-01-07 21:47:34 +02002540 if (INTEL_INFO(dev)->gen >= 6) {
2541 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2542 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2543 } else {
2544 fence_reg = FENCE_REG_965_0;
2545 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2546 }
2547
Chris Wilson9ce079e2012-04-17 15:31:30 +01002548 if (obj) {
2549 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002550
Chris Wilson9ce079e2012-04-17 15:31:30 +01002551 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2552 0xfffff000) << 32;
2553 val |= obj->gtt_offset & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002554 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002555 if (obj->tiling_mode == I915_TILING_Y)
2556 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2557 val |= I965_FENCE_REG_VALID;
2558 } else
2559 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002560
Imre Deak56c844e2013-01-07 21:47:34 +02002561 fence_reg += reg * 8;
2562 I915_WRITE64(fence_reg, val);
2563 POSTING_READ(fence_reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002564}
2565
Chris Wilson9ce079e2012-04-17 15:31:30 +01002566static void i915_write_fence_reg(struct drm_device *dev, int reg,
2567 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002568{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002569 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002570 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002571
Chris Wilson9ce079e2012-04-17 15:31:30 +01002572 if (obj) {
2573 u32 size = obj->gtt_space->size;
2574 int pitch_val;
2575 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002576
Chris Wilson9ce079e2012-04-17 15:31:30 +01002577 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2578 (size & -size) != size ||
2579 (obj->gtt_offset & (size - 1)),
2580 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2581 obj->gtt_offset, obj->map_and_fenceable, size);
2582
2583 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2584 tile_width = 128;
2585 else
2586 tile_width = 512;
2587
2588 /* Note: pitch better be a power of two tile widths */
2589 pitch_val = obj->stride / tile_width;
2590 pitch_val = ffs(pitch_val) - 1;
2591
2592 val = obj->gtt_offset;
2593 if (obj->tiling_mode == I915_TILING_Y)
2594 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2595 val |= I915_FENCE_SIZE_BITS(size);
2596 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2597 val |= I830_FENCE_REG_VALID;
2598 } else
2599 val = 0;
2600
2601 if (reg < 8)
2602 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002603 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002604 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002605
Chris Wilson9ce079e2012-04-17 15:31:30 +01002606 I915_WRITE(reg, val);
2607 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002608}
2609
Chris Wilson9ce079e2012-04-17 15:31:30 +01002610static void i830_write_fence_reg(struct drm_device *dev, int reg,
2611 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002612{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002613 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002614 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002615
Chris Wilson9ce079e2012-04-17 15:31:30 +01002616 if (obj) {
2617 u32 size = obj->gtt_space->size;
2618 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002619
Chris Wilson9ce079e2012-04-17 15:31:30 +01002620 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2621 (size & -size) != size ||
2622 (obj->gtt_offset & (size - 1)),
2623 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2624 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002625
Chris Wilson9ce079e2012-04-17 15:31:30 +01002626 pitch_val = obj->stride / 128;
2627 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002628
Chris Wilson9ce079e2012-04-17 15:31:30 +01002629 val = obj->gtt_offset;
2630 if (obj->tiling_mode == I915_TILING_Y)
2631 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2632 val |= I830_FENCE_SIZE_BITS(size);
2633 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2634 val |= I830_FENCE_REG_VALID;
2635 } else
2636 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002637
Chris Wilson9ce079e2012-04-17 15:31:30 +01002638 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2639 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2640}
2641
Chris Wilsond0a57782012-10-09 19:24:37 +01002642inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2643{
2644 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2645}
2646
Chris Wilson9ce079e2012-04-17 15:31:30 +01002647static void i915_gem_write_fence(struct drm_device *dev, int reg,
2648 struct drm_i915_gem_object *obj)
2649{
Chris Wilsond0a57782012-10-09 19:24:37 +01002650 struct drm_i915_private *dev_priv = dev->dev_private;
2651
2652 /* Ensure that all CPU reads are completed before installing a fence
2653 * and all writes before removing the fence.
2654 */
2655 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2656 mb();
2657
Chris Wilson9ce079e2012-04-17 15:31:30 +01002658 switch (INTEL_INFO(dev)->gen) {
2659 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002660 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002661 case 5:
2662 case 4: i965_write_fence_reg(dev, reg, obj); break;
2663 case 3: i915_write_fence_reg(dev, reg, obj); break;
2664 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002665 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002666 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002667
2668 /* And similarly be paranoid that no direct access to this region
2669 * is reordered to before the fence is installed.
2670 */
2671 if (i915_gem_object_needs_mb(obj))
2672 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08002673}
2674
Chris Wilson61050802012-04-17 15:31:31 +01002675static inline int fence_number(struct drm_i915_private *dev_priv,
2676 struct drm_i915_fence_reg *fence)
2677{
2678 return fence - dev_priv->fence_regs;
2679}
2680
2681static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2682 struct drm_i915_fence_reg *fence,
2683 bool enable)
2684{
2685 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2686 int reg = fence_number(dev_priv, fence);
2687
2688 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2689
2690 if (enable) {
2691 obj->fence_reg = reg;
2692 fence->obj = obj;
2693 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2694 } else {
2695 obj->fence_reg = I915_FENCE_REG_NONE;
2696 fence->obj = NULL;
2697 list_del_init(&fence->lru_list);
2698 }
2699}
2700
Chris Wilsond9e86c02010-11-10 16:40:20 +00002701static int
Chris Wilsond0a57782012-10-09 19:24:37 +01002702i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002703{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002704 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002705 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002706 if (ret)
2707 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002708
2709 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002710 }
2711
Chris Wilson86d5bc32012-07-20 12:41:04 +01002712 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002713 return 0;
2714}
2715
2716int
2717i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2718{
Chris Wilson61050802012-04-17 15:31:31 +01002719 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002720 int ret;
2721
Chris Wilsond0a57782012-10-09 19:24:37 +01002722 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002723 if (ret)
2724 return ret;
2725
Chris Wilson61050802012-04-17 15:31:31 +01002726 if (obj->fence_reg == I915_FENCE_REG_NONE)
2727 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002728
Chris Wilson61050802012-04-17 15:31:31 +01002729 i915_gem_object_update_fence(obj,
2730 &dev_priv->fence_regs[obj->fence_reg],
2731 false);
2732 i915_gem_object_fence_lost(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002733
2734 return 0;
2735}
2736
2737static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002738i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002739{
Daniel Vetterae3db242010-02-19 11:51:58 +01002740 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002741 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002742 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002743
2744 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002745 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002746 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2747 reg = &dev_priv->fence_regs[i];
2748 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002749 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002750
Chris Wilson1690e1e2011-12-14 13:57:08 +01002751 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002752 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002753 }
2754
Chris Wilsond9e86c02010-11-10 16:40:20 +00002755 if (avail == NULL)
2756 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002757
2758 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002759 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002760 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002761 continue;
2762
Chris Wilson8fe301a2012-04-17 15:31:28 +01002763 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002764 }
2765
Chris Wilson8fe301a2012-04-17 15:31:28 +01002766 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002767}
2768
Jesse Barnesde151cf2008-11-12 10:03:55 -08002769/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002770 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002771 * @obj: object to map through a fence reg
2772 *
2773 * When mapping objects through the GTT, userspace wants to be able to write
2774 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002775 * This function walks the fence regs looking for a free one for @obj,
2776 * stealing one if it can't find any.
2777 *
2778 * It then sets up the reg based on the object's properties: address, pitch
2779 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002780 *
2781 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002782 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002783int
Chris Wilson06d98132012-04-17 15:31:24 +01002784i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002785{
Chris Wilson05394f32010-11-08 19:18:58 +00002786 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002787 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002788 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002789 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002790 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002791
Chris Wilson14415742012-04-17 15:31:33 +01002792 /* Have we updated the tiling parameters upon the object and so
2793 * will need to serialise the write to the associated fence register?
2794 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002795 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01002796 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01002797 if (ret)
2798 return ret;
2799 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002800
Chris Wilsond9e86c02010-11-10 16:40:20 +00002801 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002802 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2803 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002804 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002805 list_move_tail(&reg->lru_list,
2806 &dev_priv->mm.fence_list);
2807 return 0;
2808 }
2809 } else if (enable) {
2810 reg = i915_find_fence_reg(dev);
2811 if (reg == NULL)
2812 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002813
Chris Wilson14415742012-04-17 15:31:33 +01002814 if (reg->obj) {
2815 struct drm_i915_gem_object *old = reg->obj;
2816
Chris Wilsond0a57782012-10-09 19:24:37 +01002817 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002818 if (ret)
2819 return ret;
2820
Chris Wilson14415742012-04-17 15:31:33 +01002821 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002822 }
Chris Wilson14415742012-04-17 15:31:33 +01002823 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002824 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002825
Chris Wilson14415742012-04-17 15:31:33 +01002826 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002827 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002828
Chris Wilson9ce079e2012-04-17 15:31:30 +01002829 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002830}
2831
Chris Wilson42d6ab42012-07-26 11:49:32 +01002832static bool i915_gem_valid_gtt_space(struct drm_device *dev,
2833 struct drm_mm_node *gtt_space,
2834 unsigned long cache_level)
2835{
2836 struct drm_mm_node *other;
2837
2838 /* On non-LLC machines we have to be careful when putting differing
2839 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00002840 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002841 */
2842 if (HAS_LLC(dev))
2843 return true;
2844
2845 if (gtt_space == NULL)
2846 return true;
2847
2848 if (list_empty(&gtt_space->node_list))
2849 return true;
2850
2851 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2852 if (other->allocated && !other->hole_follows && other->color != cache_level)
2853 return false;
2854
2855 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2856 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2857 return false;
2858
2859 return true;
2860}
2861
2862static void i915_gem_verify_gtt(struct drm_device *dev)
2863{
2864#if WATCH_GTT
2865 struct drm_i915_private *dev_priv = dev->dev_private;
2866 struct drm_i915_gem_object *obj;
2867 int err = 0;
2868
2869 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
2870 if (obj->gtt_space == NULL) {
2871 printk(KERN_ERR "object found on GTT list with no space reserved\n");
2872 err++;
2873 continue;
2874 }
2875
2876 if (obj->cache_level != obj->gtt_space->color) {
2877 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
2878 obj->gtt_space->start,
2879 obj->gtt_space->start + obj->gtt_space->size,
2880 obj->cache_level,
2881 obj->gtt_space->color);
2882 err++;
2883 continue;
2884 }
2885
2886 if (!i915_gem_valid_gtt_space(dev,
2887 obj->gtt_space,
2888 obj->cache_level)) {
2889 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
2890 obj->gtt_space->start,
2891 obj->gtt_space->start + obj->gtt_space->size,
2892 obj->cache_level);
2893 err++;
2894 continue;
2895 }
2896 }
2897
2898 WARN_ON(err);
2899#endif
2900}
2901
Jesse Barnesde151cf2008-11-12 10:03:55 -08002902/**
Eric Anholt673a3942008-07-30 12:06:12 -07002903 * Finds free space in the GTT aperture and binds the object there.
2904 */
2905static int
Chris Wilson05394f32010-11-08 19:18:58 +00002906i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002907 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002908 bool map_and_fenceable,
2909 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07002910{
Chris Wilson05394f32010-11-08 19:18:58 +00002911 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002912 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002913 struct drm_mm_node *node;
Daniel Vetter5e783302010-11-14 22:32:36 +01002914 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002915 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002916 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002917
Chris Wilsone28f8712011-07-18 13:11:49 -07002918 fence_size = i915_gem_get_gtt_size(dev,
2919 obj->base.size,
2920 obj->tiling_mode);
2921 fence_alignment = i915_gem_get_gtt_alignment(dev,
2922 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02002923 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07002924 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02002925 i915_gem_get_gtt_alignment(dev,
Chris Wilsone28f8712011-07-18 13:11:49 -07002926 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02002927 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002928
Eric Anholt673a3942008-07-30 12:06:12 -07002929 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002930 alignment = map_and_fenceable ? fence_alignment :
2931 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002932 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002933 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2934 return -EINVAL;
2935 }
2936
Chris Wilson05394f32010-11-08 19:18:58 +00002937 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002938
Chris Wilson654fc602010-05-27 13:18:21 +01002939 /* If the object is bigger than the entire aperture, reject it early
2940 * before evicting everything in a vain attempt to find space.
2941 */
Chris Wilson05394f32010-11-08 19:18:58 +00002942 if (obj->base.size >
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002943 (map_and_fenceable ? dev_priv->gtt.mappable_end : dev_priv->gtt.total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002944 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2945 return -E2BIG;
2946 }
2947
Chris Wilson37e680a2012-06-07 15:38:42 +01002948 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002949 if (ret)
2950 return ret;
2951
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002952 i915_gem_object_pin_pages(obj);
2953
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002954 node = kzalloc(sizeof(*node), GFP_KERNEL);
2955 if (node == NULL) {
2956 i915_gem_object_unpin_pages(obj);
2957 return -ENOMEM;
2958 }
2959
Eric Anholt673a3942008-07-30 12:06:12 -07002960 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002961 if (map_and_fenceable)
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002962 ret = drm_mm_insert_node_in_range_generic(&dev_priv->mm.gtt_space, node,
2963 size, alignment, obj->cache_level,
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002964 0, dev_priv->gtt.mappable_end);
Daniel Vetter920afa72010-09-16 17:54:23 +02002965 else
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002966 ret = drm_mm_insert_node_generic(&dev_priv->mm.gtt_space, node,
2967 size, alignment, obj->cache_level);
2968 if (ret) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002969 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002970 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002971 map_and_fenceable,
2972 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002973 if (ret == 0)
2974 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01002975
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002976 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002977 kfree(node);
2978 return ret;
2979 }
2980 if (WARN_ON(!i915_gem_valid_gtt_space(dev, node, obj->cache_level))) {
2981 i915_gem_object_unpin_pages(obj);
2982 drm_mm_put_block(node);
Chris Wilson42d6ab42012-07-26 11:49:32 +01002983 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07002984 }
2985
Daniel Vetter74163902012-02-15 23:50:21 +01002986 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002987 if (ret) {
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002988 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002989 drm_mm_put_block(node);
Chris Wilson6c085a72012-08-20 11:40:46 +02002990 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002991 }
Eric Anholt673a3942008-07-30 12:06:12 -07002992
Chris Wilson6c085a72012-08-20 11:40:46 +02002993 list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002994 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002995
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002996 obj->gtt_space = node;
2997 obj->gtt_offset = node->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002998
Daniel Vetter75e9e912010-11-04 17:11:09 +01002999 fenceable =
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003000 node->size == fence_size &&
3001 (node->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003002
Daniel Vetter75e9e912010-11-04 17:11:09 +01003003 mappable =
Ben Widawsky5d4545a2013-01-17 12:45:15 -08003004 obj->gtt_offset + obj->base.size <= dev_priv->gtt.mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003005
Chris Wilson05394f32010-11-08 19:18:58 +00003006 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003007
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003008 i915_gem_object_unpin_pages(obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00003009 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003010 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003011 return 0;
3012}
3013
3014void
Chris Wilson05394f32010-11-08 19:18:58 +00003015i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003016{
Eric Anholt673a3942008-07-30 12:06:12 -07003017 /* If we don't have a page list set up, then we're not pinned
3018 * to GPU, and we can ignore the cache flush because it'll happen
3019 * again at bind time.
3020 */
Chris Wilson05394f32010-11-08 19:18:58 +00003021 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07003022 return;
3023
Imre Deak769ce462013-02-13 21:56:05 +02003024 /*
3025 * Stolen memory is always coherent with the GPU as it is explicitly
3026 * marked as wc by the system, or the system is cache-coherent.
3027 */
3028 if (obj->stolen)
3029 return;
3030
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003031 /* If the GPU is snooping the contents of the CPU cache,
3032 * we do not need to manually clear the CPU cache lines. However,
3033 * the caches are only snooped when the render cache is
3034 * flushed/invalidated. As we always have to emit invalidations
3035 * and flushes when moving into and out of the RENDER domain, correct
3036 * snooping behaviour occurs naturally as the result of our domain
3037 * tracking.
3038 */
3039 if (obj->cache_level != I915_CACHE_NONE)
3040 return;
3041
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003042 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003043
Chris Wilson9da3da62012-06-01 15:20:22 +01003044 drm_clflush_sg(obj->pages);
Eric Anholte47c68e2008-11-14 13:35:19 -08003045}
3046
3047/** Flushes the GTT write domain for the object if it's dirty. */
3048static void
Chris Wilson05394f32010-11-08 19:18:58 +00003049i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003050{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003051 uint32_t old_write_domain;
3052
Chris Wilson05394f32010-11-08 19:18:58 +00003053 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003054 return;
3055
Chris Wilson63256ec2011-01-04 18:42:07 +00003056 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003057 * to it immediately go to main memory as far as we know, so there's
3058 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003059 *
3060 * However, we do have to enforce the order so that all writes through
3061 * the GTT land before any writes to the device, such as updates to
3062 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003063 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003064 wmb();
3065
Chris Wilson05394f32010-11-08 19:18:58 +00003066 old_write_domain = obj->base.write_domain;
3067 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003068
3069 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003070 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003071 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003072}
3073
3074/** Flushes the CPU write domain for the object if it's dirty. */
3075static void
Chris Wilson05394f32010-11-08 19:18:58 +00003076i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003077{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003078 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003079
Chris Wilson05394f32010-11-08 19:18:58 +00003080 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003081 return;
3082
3083 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003084 i915_gem_chipset_flush(obj->base.dev);
Chris Wilson05394f32010-11-08 19:18:58 +00003085 old_write_domain = obj->base.write_domain;
3086 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003087
3088 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003089 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003090 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003091}
3092
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003093/**
3094 * Moves a single object to the GTT read, and possibly write domain.
3095 *
3096 * This function returns when the move is complete, including waiting on
3097 * flushes to occur.
3098 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003099int
Chris Wilson20217462010-11-23 15:26:33 +00003100i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003101{
Chris Wilson8325a092012-04-24 15:52:35 +01003102 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003103 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003104 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003105
Eric Anholt02354392008-11-26 13:58:13 -08003106 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00003107 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003108 return -EINVAL;
3109
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003110 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3111 return 0;
3112
Chris Wilson0201f1e2012-07-20 12:41:01 +01003113 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003114 if (ret)
3115 return ret;
3116
Chris Wilson72133422010-09-13 23:56:38 +01003117 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003118
Chris Wilsond0a57782012-10-09 19:24:37 +01003119 /* Serialise direct access to this object with the barriers for
3120 * coherent writes from the GPU, by effectively invalidating the
3121 * GTT domain upon first access.
3122 */
3123 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3124 mb();
3125
Chris Wilson05394f32010-11-08 19:18:58 +00003126 old_write_domain = obj->base.write_domain;
3127 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003128
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003129 /* It should now be out of any other write domains, and we can update
3130 * the domain values for our changes.
3131 */
Chris Wilson05394f32010-11-08 19:18:58 +00003132 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3133 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003134 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003135 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3136 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3137 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003138 }
3139
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003140 trace_i915_gem_object_change_domain(obj,
3141 old_read_domains,
3142 old_write_domain);
3143
Chris Wilson8325a092012-04-24 15:52:35 +01003144 /* And bump the LRU for this access */
3145 if (i915_gem_object_is_inactive(obj))
3146 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3147
Eric Anholte47c68e2008-11-14 13:35:19 -08003148 return 0;
3149}
3150
Chris Wilsone4ffd172011-04-04 09:44:39 +01003151int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3152 enum i915_cache_level cache_level)
3153{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003154 struct drm_device *dev = obj->base.dev;
3155 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003156 int ret;
3157
3158 if (obj->cache_level == cache_level)
3159 return 0;
3160
3161 if (obj->pin_count) {
3162 DRM_DEBUG("can not change the cache level of pinned objects\n");
3163 return -EBUSY;
3164 }
3165
Chris Wilson42d6ab42012-07-26 11:49:32 +01003166 if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
3167 ret = i915_gem_object_unbind(obj);
3168 if (ret)
3169 return ret;
3170 }
3171
Chris Wilsone4ffd172011-04-04 09:44:39 +01003172 if (obj->gtt_space) {
3173 ret = i915_gem_object_finish_gpu(obj);
3174 if (ret)
3175 return ret;
3176
3177 i915_gem_object_finish_gtt(obj);
3178
3179 /* Before SandyBridge, you could not use tiling or fence
3180 * registers with snooped memory, so relinquish any fences
3181 * currently pointing to our region in the aperture.
3182 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003183 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003184 ret = i915_gem_object_put_fence(obj);
3185 if (ret)
3186 return ret;
3187 }
3188
Daniel Vetter74898d72012-02-15 23:50:22 +01003189 if (obj->has_global_gtt_mapping)
3190 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003191 if (obj->has_aliasing_ppgtt_mapping)
3192 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3193 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003194
3195 obj->gtt_space->color = cache_level;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003196 }
3197
3198 if (cache_level == I915_CACHE_NONE) {
3199 u32 old_read_domains, old_write_domain;
3200
3201 /* If we're coming from LLC cached, then we haven't
3202 * actually been tracking whether the data is in the
3203 * CPU cache or not, since we only allow one bit set
3204 * in obj->write_domain and have been skipping the clflushes.
3205 * Just set it to the CPU cache for now.
3206 */
3207 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3208 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3209
3210 old_read_domains = obj->base.read_domains;
3211 old_write_domain = obj->base.write_domain;
3212
3213 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3214 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3215
3216 trace_i915_gem_object_change_domain(obj,
3217 old_read_domains,
3218 old_write_domain);
3219 }
3220
3221 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003222 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003223 return 0;
3224}
3225
Ben Widawsky199adf42012-09-21 17:01:20 -07003226int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3227 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003228{
Ben Widawsky199adf42012-09-21 17:01:20 -07003229 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003230 struct drm_i915_gem_object *obj;
3231 int ret;
3232
3233 ret = i915_mutex_lock_interruptible(dev);
3234 if (ret)
3235 return ret;
3236
3237 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3238 if (&obj->base == NULL) {
3239 ret = -ENOENT;
3240 goto unlock;
3241 }
3242
Ben Widawsky199adf42012-09-21 17:01:20 -07003243 args->caching = obj->cache_level != I915_CACHE_NONE;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003244
3245 drm_gem_object_unreference(&obj->base);
3246unlock:
3247 mutex_unlock(&dev->struct_mutex);
3248 return ret;
3249}
3250
Ben Widawsky199adf42012-09-21 17:01:20 -07003251int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3252 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003253{
Ben Widawsky199adf42012-09-21 17:01:20 -07003254 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003255 struct drm_i915_gem_object *obj;
3256 enum i915_cache_level level;
3257 int ret;
3258
Ben Widawsky199adf42012-09-21 17:01:20 -07003259 switch (args->caching) {
3260 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003261 level = I915_CACHE_NONE;
3262 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003263 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003264 level = I915_CACHE_LLC;
3265 break;
3266 default:
3267 return -EINVAL;
3268 }
3269
Ben Widawsky3bc29132012-09-26 16:15:20 -07003270 ret = i915_mutex_lock_interruptible(dev);
3271 if (ret)
3272 return ret;
3273
Chris Wilsone6994ae2012-07-10 10:27:08 +01003274 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3275 if (&obj->base == NULL) {
3276 ret = -ENOENT;
3277 goto unlock;
3278 }
3279
3280 ret = i915_gem_object_set_cache_level(obj, level);
3281
3282 drm_gem_object_unreference(&obj->base);
3283unlock:
3284 mutex_unlock(&dev->struct_mutex);
3285 return ret;
3286}
3287
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003288/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003289 * Prepare buffer for display plane (scanout, cursors, etc).
3290 * Can be called from an uninterruptible phase (modesetting) and allows
3291 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003292 */
3293int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003294i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3295 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003296 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003297{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003298 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003299 int ret;
3300
Chris Wilson0be73282010-12-06 14:36:27 +00003301 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003302 ret = i915_gem_object_sync(obj, pipelined);
3303 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003304 return ret;
3305 }
3306
Eric Anholta7ef0642011-03-29 16:59:54 -07003307 /* The display engine is not coherent with the LLC cache on gen6. As
3308 * a result, we make sure that the pinning that is about to occur is
3309 * done with uncached PTEs. This is lowest common denominator for all
3310 * chipsets.
3311 *
3312 * However for gen6+, we could do better by using the GFDT bit instead
3313 * of uncaching, which would allow us to flush all the LLC-cached data
3314 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3315 */
3316 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3317 if (ret)
3318 return ret;
3319
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003320 /* As the user may map the buffer once pinned in the display plane
3321 * (e.g. libkms for the bootup splash), we have to ensure that we
3322 * always use map_and_fenceable for all scanout buffers.
3323 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003324 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003325 if (ret)
3326 return ret;
3327
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003328 i915_gem_object_flush_cpu_write_domain(obj);
3329
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003330 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003331 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003332
3333 /* It should now be out of any other write domains, and we can update
3334 * the domain values for our changes.
3335 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003336 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003337 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003338
3339 trace_i915_gem_object_change_domain(obj,
3340 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003341 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003342
3343 return 0;
3344}
3345
Chris Wilson85345512010-11-13 09:49:11 +00003346int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003347i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003348{
Chris Wilson88241782011-01-07 17:09:48 +00003349 int ret;
3350
Chris Wilsona8198ee2011-04-13 22:04:09 +01003351 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003352 return 0;
3353
Chris Wilson0201f1e2012-07-20 12:41:01 +01003354 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003355 if (ret)
3356 return ret;
3357
Chris Wilsona8198ee2011-04-13 22:04:09 +01003358 /* Ensure that we invalidate the GPU's caches and TLBs. */
3359 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003360 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003361}
3362
Eric Anholte47c68e2008-11-14 13:35:19 -08003363/**
3364 * Moves a single object to the CPU read, and possibly write domain.
3365 *
3366 * This function returns when the move is complete, including waiting on
3367 * flushes to occur.
3368 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003369int
Chris Wilson919926a2010-11-12 13:42:53 +00003370i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003371{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003372 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003373 int ret;
3374
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003375 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3376 return 0;
3377
Chris Wilson0201f1e2012-07-20 12:41:01 +01003378 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003379 if (ret)
3380 return ret;
3381
Eric Anholte47c68e2008-11-14 13:35:19 -08003382 i915_gem_object_flush_gtt_write_domain(obj);
3383
Chris Wilson05394f32010-11-08 19:18:58 +00003384 old_write_domain = obj->base.write_domain;
3385 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003386
Eric Anholte47c68e2008-11-14 13:35:19 -08003387 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003388 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003389 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003390
Chris Wilson05394f32010-11-08 19:18:58 +00003391 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003392 }
3393
3394 /* It should now be out of any other write domains, and we can update
3395 * the domain values for our changes.
3396 */
Chris Wilson05394f32010-11-08 19:18:58 +00003397 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003398
3399 /* If we're writing through the CPU, then the GPU read domains will
3400 * need to be invalidated at next use.
3401 */
3402 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003403 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3404 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003405 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003406
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003407 trace_i915_gem_object_change_domain(obj,
3408 old_read_domains,
3409 old_write_domain);
3410
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003411 return 0;
3412}
3413
Eric Anholt673a3942008-07-30 12:06:12 -07003414/* Throttle our rendering by waiting until the ring has completed our requests
3415 * emitted over 20 msec ago.
3416 *
Eric Anholtb9624422009-06-03 07:27:35 +00003417 * Note that if we were to use the current jiffies each time around the loop,
3418 * we wouldn't escape the function with any frames outstanding if the time to
3419 * render a frame was over 20ms.
3420 *
Eric Anholt673a3942008-07-30 12:06:12 -07003421 * This should get us reasonable parallelism between CPU and GPU but also
3422 * relatively low latency when blocking on a particular request to finish.
3423 */
3424static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003425i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003426{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003427 struct drm_i915_private *dev_priv = dev->dev_private;
3428 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003429 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003430 struct drm_i915_gem_request *request;
3431 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003432 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003433 u32 seqno = 0;
3434 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003435
Daniel Vetter308887a2012-11-14 17:14:06 +01003436 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3437 if (ret)
3438 return ret;
3439
3440 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3441 if (ret)
3442 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003443
Chris Wilson1c255952010-09-26 11:03:27 +01003444 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003445 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003446 if (time_after_eq(request->emitted_jiffies, recent_enough))
3447 break;
3448
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003449 ring = request->ring;
3450 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003451 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003452 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003453 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003454
3455 if (seqno == 0)
3456 return 0;
3457
Daniel Vetterf69061b2012-12-06 09:01:42 +01003458 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003459 if (ret == 0)
3460 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003461
Eric Anholt673a3942008-07-30 12:06:12 -07003462 return ret;
3463}
3464
Eric Anholt673a3942008-07-30 12:06:12 -07003465int
Chris Wilson05394f32010-11-08 19:18:58 +00003466i915_gem_object_pin(struct drm_i915_gem_object *obj,
3467 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003468 bool map_and_fenceable,
3469 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003470{
Eric Anholt673a3942008-07-30 12:06:12 -07003471 int ret;
3472
Chris Wilson7e81a422012-09-15 09:41:57 +01003473 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3474 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003475
Chris Wilson05394f32010-11-08 19:18:58 +00003476 if (obj->gtt_space != NULL) {
3477 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3478 (map_and_fenceable && !obj->map_and_fenceable)) {
3479 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003480 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003481 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3482 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003483 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003484 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003485 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003486 ret = i915_gem_object_unbind(obj);
3487 if (ret)
3488 return ret;
3489 }
3490 }
3491
Chris Wilson05394f32010-11-08 19:18:58 +00003492 if (obj->gtt_space == NULL) {
Chris Wilson87422672012-11-21 13:04:03 +00003493 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3494
Chris Wilsona00b10c2010-09-24 21:15:47 +01003495 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003496 map_and_fenceable,
3497 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003498 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003499 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003500
3501 if (!dev_priv->mm.aliasing_ppgtt)
3502 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003503 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003504
Daniel Vetter74898d72012-02-15 23:50:22 +01003505 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3506 i915_gem_gtt_bind_object(obj, obj->cache_level);
3507
Chris Wilson1b502472012-04-24 15:47:30 +01003508 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003509 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003510
3511 return 0;
3512}
3513
3514void
Chris Wilson05394f32010-11-08 19:18:58 +00003515i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003516{
Chris Wilson05394f32010-11-08 19:18:58 +00003517 BUG_ON(obj->pin_count == 0);
3518 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003519
Chris Wilson1b502472012-04-24 15:47:30 +01003520 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003521 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003522}
3523
3524int
3525i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003526 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003527{
3528 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003529 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003530 int ret;
3531
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003532 ret = i915_mutex_lock_interruptible(dev);
3533 if (ret)
3534 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003535
Chris Wilson05394f32010-11-08 19:18:58 +00003536 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003537 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003538 ret = -ENOENT;
3539 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003540 }
Eric Anholt673a3942008-07-30 12:06:12 -07003541
Chris Wilson05394f32010-11-08 19:18:58 +00003542 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003543 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003544 ret = -EINVAL;
3545 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003546 }
3547
Chris Wilson05394f32010-11-08 19:18:58 +00003548 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003549 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3550 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003551 ret = -EINVAL;
3552 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003553 }
3554
Chris Wilson93be8782013-01-02 10:31:22 +00003555 if (obj->user_pin_count == 0) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003556 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003557 if (ret)
3558 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003559 }
3560
Chris Wilson93be8782013-01-02 10:31:22 +00003561 obj->user_pin_count++;
3562 obj->pin_filp = file;
3563
Eric Anholt673a3942008-07-30 12:06:12 -07003564 /* XXX - flush the CPU caches for pinned objects
3565 * as the X server doesn't manage domains yet
3566 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003567 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003568 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003569out:
Chris Wilson05394f32010-11-08 19:18:58 +00003570 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003571unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003572 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003573 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003574}
3575
3576int
3577i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003578 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003579{
3580 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003581 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003582 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003583
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003584 ret = i915_mutex_lock_interruptible(dev);
3585 if (ret)
3586 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003587
Chris Wilson05394f32010-11-08 19:18:58 +00003588 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003589 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003590 ret = -ENOENT;
3591 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003592 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003593
Chris Wilson05394f32010-11-08 19:18:58 +00003594 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003595 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3596 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003597 ret = -EINVAL;
3598 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003599 }
Chris Wilson05394f32010-11-08 19:18:58 +00003600 obj->user_pin_count--;
3601 if (obj->user_pin_count == 0) {
3602 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003603 i915_gem_object_unpin(obj);
3604 }
Eric Anholt673a3942008-07-30 12:06:12 -07003605
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003606out:
Chris Wilson05394f32010-11-08 19:18:58 +00003607 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003608unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003609 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003610 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003611}
3612
3613int
3614i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003615 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003616{
3617 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003618 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003619 int ret;
3620
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003621 ret = i915_mutex_lock_interruptible(dev);
3622 if (ret)
3623 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003624
Chris Wilson05394f32010-11-08 19:18:58 +00003625 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003626 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003627 ret = -ENOENT;
3628 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003629 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003630
Chris Wilson0be555b2010-08-04 15:36:30 +01003631 /* Count all active objects as busy, even if they are currently not used
3632 * by the gpu. Users of this interface expect objects to eventually
3633 * become non-busy without any further actions, therefore emit any
3634 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003635 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003636 ret = i915_gem_object_flush_active(obj);
3637
Chris Wilson05394f32010-11-08 19:18:58 +00003638 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003639 if (obj->ring) {
3640 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3641 args->busy |= intel_ring_flag(obj->ring) << 16;
3642 }
Eric Anholt673a3942008-07-30 12:06:12 -07003643
Chris Wilson05394f32010-11-08 19:18:58 +00003644 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003645unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003646 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003647 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003648}
3649
3650int
3651i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3652 struct drm_file *file_priv)
3653{
Akshay Joshi0206e352011-08-16 15:34:10 -04003654 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003655}
3656
Chris Wilson3ef94da2009-09-14 16:50:29 +01003657int
3658i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3659 struct drm_file *file_priv)
3660{
3661 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003662 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003663 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003664
3665 switch (args->madv) {
3666 case I915_MADV_DONTNEED:
3667 case I915_MADV_WILLNEED:
3668 break;
3669 default:
3670 return -EINVAL;
3671 }
3672
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003673 ret = i915_mutex_lock_interruptible(dev);
3674 if (ret)
3675 return ret;
3676
Chris Wilson05394f32010-11-08 19:18:58 +00003677 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003678 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003679 ret = -ENOENT;
3680 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003681 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003682
Chris Wilson05394f32010-11-08 19:18:58 +00003683 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003684 ret = -EINVAL;
3685 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003686 }
3687
Chris Wilson05394f32010-11-08 19:18:58 +00003688 if (obj->madv != __I915_MADV_PURGED)
3689 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003690
Chris Wilson6c085a72012-08-20 11:40:46 +02003691 /* if the object is no longer attached, discard its backing storage */
3692 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003693 i915_gem_object_truncate(obj);
3694
Chris Wilson05394f32010-11-08 19:18:58 +00003695 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003696
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003697out:
Chris Wilson05394f32010-11-08 19:18:58 +00003698 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003699unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003700 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003701 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003702}
3703
Chris Wilson37e680a2012-06-07 15:38:42 +01003704void i915_gem_object_init(struct drm_i915_gem_object *obj,
3705 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003706{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003707 INIT_LIST_HEAD(&obj->mm_list);
3708 INIT_LIST_HEAD(&obj->gtt_list);
3709 INIT_LIST_HEAD(&obj->ring_list);
3710 INIT_LIST_HEAD(&obj->exec_list);
3711
Chris Wilson37e680a2012-06-07 15:38:42 +01003712 obj->ops = ops;
3713
Chris Wilson0327d6b2012-08-11 15:41:06 +01003714 obj->fence_reg = I915_FENCE_REG_NONE;
3715 obj->madv = I915_MADV_WILLNEED;
3716 /* Avoid an unnecessary call to unbind on the first bind. */
3717 obj->map_and_fenceable = true;
3718
3719 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3720}
3721
Chris Wilson37e680a2012-06-07 15:38:42 +01003722static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3723 .get_pages = i915_gem_object_get_pages_gtt,
3724 .put_pages = i915_gem_object_put_pages_gtt,
3725};
3726
Chris Wilson05394f32010-11-08 19:18:58 +00003727struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3728 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003729{
Daniel Vetterc397b902010-04-09 19:05:07 +00003730 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003731 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003732 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003733
Chris Wilson42dcedd2012-11-15 11:32:30 +00003734 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003735 if (obj == NULL)
3736 return NULL;
3737
3738 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00003739 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00003740 return NULL;
3741 }
3742
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003743 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3744 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3745 /* 965gm cannot relocate objects above 4GiB. */
3746 mask &= ~__GFP_HIGHMEM;
3747 mask |= __GFP_DMA32;
3748 }
3749
Hugh Dickins5949eac2011-06-27 16:18:18 -07003750 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003751 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003752
Chris Wilson37e680a2012-06-07 15:38:42 +01003753 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003754
Daniel Vetterc397b902010-04-09 19:05:07 +00003755 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3756 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3757
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003758 if (HAS_LLC(dev)) {
3759 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003760 * cache) for about a 10% performance improvement
3761 * compared to uncached. Graphics requests other than
3762 * display scanout are coherent with the CPU in
3763 * accessing this cache. This means in this mode we
3764 * don't need to clflush on the CPU side, and on the
3765 * GPU side we only need to flush internal caches to
3766 * get data visible to the CPU.
3767 *
3768 * However, we maintain the display planes as UC, and so
3769 * need to rebind when first used as such.
3770 */
3771 obj->cache_level = I915_CACHE_LLC;
3772 } else
3773 obj->cache_level = I915_CACHE_NONE;
3774
Chris Wilson05394f32010-11-08 19:18:58 +00003775 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003776}
3777
Eric Anholt673a3942008-07-30 12:06:12 -07003778int i915_gem_init_object(struct drm_gem_object *obj)
3779{
Daniel Vetterc397b902010-04-09 19:05:07 +00003780 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003781
Eric Anholt673a3942008-07-30 12:06:12 -07003782 return 0;
3783}
3784
Chris Wilson1488fc02012-04-24 15:47:31 +01003785void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003786{
Chris Wilson1488fc02012-04-24 15:47:31 +01003787 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003788 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003789 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003790
Chris Wilson26e12f892011-03-20 11:20:19 +00003791 trace_i915_gem_object_destroy(obj);
3792
Chris Wilson1488fc02012-04-24 15:47:31 +01003793 if (obj->phys_obj)
3794 i915_gem_detach_phys_object(dev, obj);
3795
3796 obj->pin_count = 0;
3797 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3798 bool was_interruptible;
3799
3800 was_interruptible = dev_priv->mm.interruptible;
3801 dev_priv->mm.interruptible = false;
3802
3803 WARN_ON(i915_gem_object_unbind(obj));
3804
3805 dev_priv->mm.interruptible = was_interruptible;
3806 }
3807
Chris Wilsona5570172012-09-04 21:02:54 +01003808 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01003809 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003810 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003811 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003812
Chris Wilson9da3da62012-06-01 15:20:22 +01003813 BUG_ON(obj->pages);
3814
Chris Wilson2f745ad2012-09-04 21:02:58 +01003815 if (obj->base.import_attach)
3816 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01003817
Chris Wilson05394f32010-11-08 19:18:58 +00003818 drm_gem_object_release(&obj->base);
3819 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003820
Chris Wilson05394f32010-11-08 19:18:58 +00003821 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003822 i915_gem_object_free(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003823}
3824
Jesse Barnes5669fca2009-02-17 15:13:31 -08003825int
Eric Anholt673a3942008-07-30 12:06:12 -07003826i915_gem_idle(struct drm_device *dev)
3827{
3828 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003829 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003830
Keith Packard6dbe2772008-10-14 21:41:13 -07003831 mutex_lock(&dev->struct_mutex);
3832
Chris Wilson87acb0a2010-10-19 10:13:00 +01003833 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003834 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003835 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003836 }
Eric Anholt673a3942008-07-30 12:06:12 -07003837
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003838 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003839 if (ret) {
3840 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003841 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003842 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003843 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003844
Chris Wilson29105cc2010-01-07 10:39:13 +00003845 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003846 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02003847 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003848
Chris Wilson312817a2010-11-22 11:50:11 +00003849 i915_gem_reset_fences(dev);
3850
Chris Wilson29105cc2010-01-07 10:39:13 +00003851 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3852 * We need to replace this with a semaphore, or something.
3853 * And not confound mm.suspended!
3854 */
3855 dev_priv->mm.suspended = 1;
Daniel Vetter99584db2012-11-14 17:14:04 +01003856 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003857
3858 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003859 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003860
Keith Packard6dbe2772008-10-14 21:41:13 -07003861 mutex_unlock(&dev->struct_mutex);
3862
Chris Wilson29105cc2010-01-07 10:39:13 +00003863 /* Cancel the retire work handler, which should be idle now. */
3864 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3865
Eric Anholt673a3942008-07-30 12:06:12 -07003866 return 0;
3867}
3868
Ben Widawskyb9524a12012-05-25 16:56:24 -07003869void i915_gem_l3_remap(struct drm_device *dev)
3870{
3871 drm_i915_private_t *dev_priv = dev->dev_private;
3872 u32 misccpctl;
3873 int i;
3874
Daniel Vettereb32e452013-02-14 19:46:07 +01003875 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskyb9524a12012-05-25 16:56:24 -07003876 return;
3877
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003878 if (!dev_priv->l3_parity.remap_info)
Ben Widawskyb9524a12012-05-25 16:56:24 -07003879 return;
3880
3881 misccpctl = I915_READ(GEN7_MISCCPCTL);
3882 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3883 POSTING_READ(GEN7_MISCCPCTL);
3884
3885 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3886 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003887 if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003888 DRM_DEBUG("0x%x was already programmed to %x\n",
3889 GEN7_L3LOG_BASE + i, remap);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003890 if (remap && !dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003891 DRM_DEBUG_DRIVER("Clearing remapped register\n");
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003892 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07003893 }
3894
3895 /* Make sure all the writes land before disabling dop clock gating */
3896 POSTING_READ(GEN7_L3LOG_BASE);
3897
3898 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3899}
3900
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003901void i915_gem_init_swizzling(struct drm_device *dev)
3902{
3903 drm_i915_private_t *dev_priv = dev->dev_private;
3904
Daniel Vetter11782b02012-01-31 16:47:55 +01003905 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003906 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3907 return;
3908
3909 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3910 DISP_TILE_SURFACE_SWIZZLING);
3911
Daniel Vetter11782b02012-01-31 16:47:55 +01003912 if (IS_GEN5(dev))
3913 return;
3914
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003915 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3916 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003917 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08003918 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003919 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky8782e262012-12-18 10:31:23 -08003920 else
3921 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003922}
Daniel Vettere21af882012-02-09 20:53:27 +01003923
Chris Wilson67b1b572012-07-05 23:49:40 +01003924static bool
3925intel_enable_blt(struct drm_device *dev)
3926{
3927 if (!HAS_BLT(dev))
3928 return false;
3929
3930 /* The blitter was dysfunctional on early prototypes */
3931 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
3932 DRM_INFO("BLT not supported on this pre-production hardware;"
3933 " graphics performance will be degraded.\n");
3934 return false;
3935 }
3936
3937 return true;
3938}
3939
Ben Widawsky4fc7c972013-02-08 11:49:24 -08003940static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003941{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08003942 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003943 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003944
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003945 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003946 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003947 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003948
3949 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003950 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003951 if (ret)
3952 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003953 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003954
Chris Wilson67b1b572012-07-05 23:49:40 +01003955 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003956 ret = intel_init_blt_ring_buffer(dev);
3957 if (ret)
3958 goto cleanup_bsd_ring;
3959 }
3960
Mika Kuoppala99433932013-01-22 14:12:17 +02003961 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
3962 if (ret)
Ben Widawsky4fc7c972013-02-08 11:49:24 -08003963 goto cleanup_blt_ring;
3964
3965 return 0;
3966
3967cleanup_blt_ring:
3968 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
3969cleanup_bsd_ring:
3970 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
3971cleanup_render_ring:
3972 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
3973
3974 return ret;
3975}
3976
3977int
3978i915_gem_init_hw(struct drm_device *dev)
3979{
3980 drm_i915_private_t *dev_priv = dev->dev_private;
3981 int ret;
3982
3983 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
3984 return -EIO;
3985
3986 if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
3987 I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);
3988
3989 i915_gem_l3_remap(dev);
3990
3991 i915_gem_init_swizzling(dev);
3992
3993 ret = i915_gem_init_rings(dev);
3994 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02003995 return ret;
3996
Ben Widawsky254f9652012-06-04 14:42:42 -07003997 /*
3998 * XXX: There was some w/a described somewhere suggesting loading
3999 * contexts before PPGTT.
4000 */
4001 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +01004002 i915_gem_init_ppgtt(dev);
4003
Chris Wilson68f95ba2010-05-27 13:18:22 +01004004 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004005}
4006
Chris Wilson1070a422012-04-24 15:47:41 +01004007int i915_gem_init(struct drm_device *dev)
4008{
4009 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004010 int ret;
4011
Chris Wilson1070a422012-04-24 15:47:41 +01004012 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004013
4014 if (IS_VALLEYVIEW(dev)) {
4015 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4016 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4017 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4018 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4019 }
4020
Ben Widawskyd7e50082012-12-18 10:31:25 -08004021 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004022
Chris Wilson1070a422012-04-24 15:47:41 +01004023 ret = i915_gem_init_hw(dev);
4024 mutex_unlock(&dev->struct_mutex);
4025 if (ret) {
4026 i915_gem_cleanup_aliasing_ppgtt(dev);
4027 return ret;
4028 }
4029
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004030 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4031 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4032 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004033 return 0;
4034}
4035
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004036void
4037i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4038{
4039 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004040 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004041 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004042
Chris Wilsonb4519512012-05-11 14:29:30 +01004043 for_each_ring(ring, dev_priv, i)
4044 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004045}
4046
4047int
Eric Anholt673a3942008-07-30 12:06:12 -07004048i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4049 struct drm_file *file_priv)
4050{
4051 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004052 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004053
Jesse Barnes79e53942008-11-07 14:24:08 -08004054 if (drm_core_check_feature(dev, DRIVER_MODESET))
4055 return 0;
4056
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004057 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004058 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004059 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004060 }
4061
Eric Anholt673a3942008-07-30 12:06:12 -07004062 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004063 dev_priv->mm.suspended = 0;
4064
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004065 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004066 if (ret != 0) {
4067 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004068 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004069 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004070
Chris Wilson69dc4982010-10-19 10:36:51 +01004071 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004072 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004073
Chris Wilson5f353082010-06-07 14:03:03 +01004074 ret = drm_irq_install(dev);
4075 if (ret)
4076 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004077
Eric Anholt673a3942008-07-30 12:06:12 -07004078 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004079
4080cleanup_ringbuffer:
4081 mutex_lock(&dev->struct_mutex);
4082 i915_gem_cleanup_ringbuffer(dev);
4083 dev_priv->mm.suspended = 1;
4084 mutex_unlock(&dev->struct_mutex);
4085
4086 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004087}
4088
4089int
4090i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4091 struct drm_file *file_priv)
4092{
Jesse Barnes79e53942008-11-07 14:24:08 -08004093 if (drm_core_check_feature(dev, DRIVER_MODESET))
4094 return 0;
4095
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004096 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004097 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004098}
4099
4100void
4101i915_gem_lastclose(struct drm_device *dev)
4102{
4103 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004104
Eric Anholte806b492009-01-22 09:56:58 -08004105 if (drm_core_check_feature(dev, DRIVER_MODESET))
4106 return;
4107
Keith Packard6dbe2772008-10-14 21:41:13 -07004108 ret = i915_gem_idle(dev);
4109 if (ret)
4110 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004111}
4112
Chris Wilson64193402010-10-24 12:38:05 +01004113static void
4114init_ring_lists(struct intel_ring_buffer *ring)
4115{
4116 INIT_LIST_HEAD(&ring->active_list);
4117 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004118}
4119
Eric Anholt673a3942008-07-30 12:06:12 -07004120void
4121i915_gem_load(struct drm_device *dev)
4122{
4123 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004124 int i;
4125
4126 dev_priv->slab =
4127 kmem_cache_create("i915_gem_object",
4128 sizeof(struct drm_i915_gem_object), 0,
4129 SLAB_HWCACHE_ALIGN,
4130 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004131
Chris Wilson69dc4982010-10-19 10:36:51 +01004132 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004133 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004134 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4135 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004136 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004137 for (i = 0; i < I915_NUM_RINGS; i++)
4138 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004139 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004140 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004141 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4142 i915_gem_retire_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004143 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004144
Dave Airlie94400122010-07-20 13:15:31 +10004145 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4146 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004147 I915_WRITE(MI_ARB_STATE,
4148 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004149 }
4150
Chris Wilson72bfa192010-12-19 11:42:05 +00004151 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4152
Jesse Barnesde151cf2008-11-12 10:03:55 -08004153 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004154 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4155 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004156
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004157 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004158 dev_priv->num_fence_regs = 16;
4159 else
4160 dev_priv->num_fence_regs = 8;
4161
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004162 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01004163 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004164
Eric Anholt673a3942008-07-30 12:06:12 -07004165 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004166 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004167
Chris Wilsonce453d82011-02-21 14:43:56 +00004168 dev_priv->mm.interruptible = true;
4169
Chris Wilson17250b72010-10-28 12:51:39 +01004170 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4171 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4172 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004173}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004174
4175/*
4176 * Create a physically contiguous memory object for this object
4177 * e.g. for cursor + overlay regs
4178 */
Chris Wilson995b6762010-08-20 13:23:26 +01004179static int i915_gem_init_phys_object(struct drm_device *dev,
4180 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004181{
4182 drm_i915_private_t *dev_priv = dev->dev_private;
4183 struct drm_i915_gem_phys_object *phys_obj;
4184 int ret;
4185
4186 if (dev_priv->mm.phys_objs[id - 1] || !size)
4187 return 0;
4188
Eric Anholt9a298b22009-03-24 12:23:04 -07004189 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004190 if (!phys_obj)
4191 return -ENOMEM;
4192
4193 phys_obj->id = id;
4194
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004195 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004196 if (!phys_obj->handle) {
4197 ret = -ENOMEM;
4198 goto kfree_obj;
4199 }
4200#ifdef CONFIG_X86
4201 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4202#endif
4203
4204 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4205
4206 return 0;
4207kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004208 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004209 return ret;
4210}
4211
Chris Wilson995b6762010-08-20 13:23:26 +01004212static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004213{
4214 drm_i915_private_t *dev_priv = dev->dev_private;
4215 struct drm_i915_gem_phys_object *phys_obj;
4216
4217 if (!dev_priv->mm.phys_objs[id - 1])
4218 return;
4219
4220 phys_obj = dev_priv->mm.phys_objs[id - 1];
4221 if (phys_obj->cur_obj) {
4222 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4223 }
4224
4225#ifdef CONFIG_X86
4226 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4227#endif
4228 drm_pci_free(dev, phys_obj->handle);
4229 kfree(phys_obj);
4230 dev_priv->mm.phys_objs[id - 1] = NULL;
4231}
4232
4233void i915_gem_free_all_phys_object(struct drm_device *dev)
4234{
4235 int i;
4236
Dave Airlie260883c2009-01-22 17:58:49 +10004237 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004238 i915_gem_free_phys_object(dev, i);
4239}
4240
4241void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004242 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004243{
Chris Wilson05394f32010-11-08 19:18:58 +00004244 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004245 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004246 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004247 int page_count;
4248
Chris Wilson05394f32010-11-08 19:18:58 +00004249 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004250 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004251 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004252
Chris Wilson05394f32010-11-08 19:18:58 +00004253 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004254 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004255 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004256 if (!IS_ERR(page)) {
4257 char *dst = kmap_atomic(page);
4258 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4259 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004260
Chris Wilsone5281cc2010-10-28 13:45:36 +01004261 drm_clflush_pages(&page, 1);
4262
4263 set_page_dirty(page);
4264 mark_page_accessed(page);
4265 page_cache_release(page);
4266 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004267 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004268 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004269
Chris Wilson05394f32010-11-08 19:18:58 +00004270 obj->phys_obj->cur_obj = NULL;
4271 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004272}
4273
4274int
4275i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004276 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004277 int id,
4278 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004279{
Chris Wilson05394f32010-11-08 19:18:58 +00004280 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004281 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004282 int ret = 0;
4283 int page_count;
4284 int i;
4285
4286 if (id > I915_MAX_PHYS_OBJECT)
4287 return -EINVAL;
4288
Chris Wilson05394f32010-11-08 19:18:58 +00004289 if (obj->phys_obj) {
4290 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004291 return 0;
4292 i915_gem_detach_phys_object(dev, obj);
4293 }
4294
Dave Airlie71acb5e2008-12-30 20:31:46 +10004295 /* create a new object */
4296 if (!dev_priv->mm.phys_objs[id - 1]) {
4297 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004298 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004299 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004300 DRM_ERROR("failed to init phys object %d size: %zu\n",
4301 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004302 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004303 }
4304 }
4305
4306 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004307 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4308 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004309
Chris Wilson05394f32010-11-08 19:18:58 +00004310 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004311
4312 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004313 struct page *page;
4314 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004315
Hugh Dickins5949eac2011-06-27 16:18:18 -07004316 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004317 if (IS_ERR(page))
4318 return PTR_ERR(page);
4319
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004320 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004321 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004322 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004323 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004324
4325 mark_page_accessed(page);
4326 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004327 }
4328
4329 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004330}
4331
4332static int
Chris Wilson05394f32010-11-08 19:18:58 +00004333i915_gem_phys_pwrite(struct drm_device *dev,
4334 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004335 struct drm_i915_gem_pwrite *args,
4336 struct drm_file *file_priv)
4337{
Chris Wilson05394f32010-11-08 19:18:58 +00004338 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004339 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004340
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004341 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4342 unsigned long unwritten;
4343
4344 /* The physical object once assigned is fixed for the lifetime
4345 * of the obj, so we can safely drop the lock and continue
4346 * to access vaddr.
4347 */
4348 mutex_unlock(&dev->struct_mutex);
4349 unwritten = copy_from_user(vaddr, user_data, args->size);
4350 mutex_lock(&dev->struct_mutex);
4351 if (unwritten)
4352 return -EFAULT;
4353 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004354
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004355 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004356 return 0;
4357}
Eric Anholtb9624422009-06-03 07:27:35 +00004358
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004359void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004360{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004361 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004362
4363 /* Clean up our request list when the client is going away, so that
4364 * later retire_requests won't dereference our soon-to-be-gone
4365 * file_priv.
4366 */
Chris Wilson1c255952010-09-26 11:03:27 +01004367 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004368 while (!list_empty(&file_priv->mm.request_list)) {
4369 struct drm_i915_gem_request *request;
4370
4371 request = list_first_entry(&file_priv->mm.request_list,
4372 struct drm_i915_gem_request,
4373 client_list);
4374 list_del(&request->client_list);
4375 request->file_priv = NULL;
4376 }
Chris Wilson1c255952010-09-26 11:03:27 +01004377 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004378}
Chris Wilson31169712009-09-14 16:50:28 +01004379
Chris Wilson57745062012-11-21 13:04:04 +00004380static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4381{
4382 if (!mutex_is_locked(mutex))
4383 return false;
4384
4385#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4386 return mutex->owner == task;
4387#else
4388 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4389 return false;
4390#endif
4391}
4392
Chris Wilson31169712009-09-14 16:50:28 +01004393static int
Ying Han1495f232011-05-24 17:12:27 -07004394i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004395{
Chris Wilson17250b72010-10-28 12:51:39 +01004396 struct drm_i915_private *dev_priv =
4397 container_of(shrinker,
4398 struct drm_i915_private,
4399 mm.inactive_shrinker);
4400 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004401 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004402 int nr_to_scan = sc->nr_to_scan;
Chris Wilson57745062012-11-21 13:04:04 +00004403 bool unlock = true;
Chris Wilson17250b72010-10-28 12:51:39 +01004404 int cnt;
4405
Chris Wilson57745062012-11-21 13:04:04 +00004406 if (!mutex_trylock(&dev->struct_mutex)) {
4407 if (!mutex_is_locked_by(&dev->struct_mutex, current))
4408 return 0;
4409
Daniel Vetter677feac2012-12-19 14:33:45 +01004410 if (dev_priv->mm.shrinker_no_lock_stealing)
4411 return 0;
4412
Chris Wilson57745062012-11-21 13:04:04 +00004413 unlock = false;
4414 }
Chris Wilson31169712009-09-14 16:50:28 +01004415
Chris Wilson6c085a72012-08-20 11:40:46 +02004416 if (nr_to_scan) {
4417 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4418 if (nr_to_scan > 0)
Daniel Vetter93927ca2013-01-10 18:03:00 +01004419 nr_to_scan -= __i915_gem_shrink(dev_priv, nr_to_scan,
4420 false);
4421 if (nr_to_scan > 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004422 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004423 }
4424
Chris Wilson17250b72010-10-28 12:51:39 +01004425 cnt = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02004426 list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004427 if (obj->pages_pin_count == 0)
4428 cnt += obj->base.size >> PAGE_SHIFT;
Daniel Vetter93927ca2013-01-10 18:03:00 +01004429 list_for_each_entry(obj, &dev_priv->mm.inactive_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004430 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004431 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004432
Chris Wilson57745062012-11-21 13:04:04 +00004433 if (unlock)
4434 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004435 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004436}