blob: 801f77ece72e5586e842b176a8d0daaec4e7440c [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070030#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010031#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070032#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070033#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020037#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson05394f32010-11-08 19:18:58 +000039static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000041static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
42 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010043 bool map_and_fenceable,
44 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000045static int i915_gem_phys_pwrite(struct drm_device *dev,
46 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100047 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000048 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070049
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilson17250b72010-10-28 12:51:39 +010056static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070057 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020058static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
59static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010060static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010061
Chris Wilson61050802012-04-17 15:31:31 +010062static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
63{
64 if (obj->tiling_mode)
65 i915_gem_release_mmap(obj);
66
67 /* As we do not have an associated fence register, we will force
68 * a tiling change if we ever need to acquire one.
69 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010070 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010071 obj->fence_reg = I915_FENCE_REG_NONE;
72}
73
Chris Wilson73aa8082010-09-30 11:46:12 +010074/* some bookkeeping */
75static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
76 size_t size)
77{
78 dev_priv->mm.object_count++;
79 dev_priv->mm.object_memory += size;
80}
81
82static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
85 dev_priv->mm.object_count--;
86 dev_priv->mm.object_memory -= size;
87}
88
Chris Wilson21dd3732011-01-26 15:55:56 +000089static int
Daniel Vetter33196de2012-11-14 17:14:05 +010090i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091{
Chris Wilson30dbf0c2010-09-25 10:19:17 +010092 int ret;
93
Daniel Vetter1f83fee2012-11-15 17:17:22 +010094#define EXIT_COND (!i915_reset_in_progress(error))
95 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010096 return 0;
97
Daniel Vetter1f83fee2012-11-15 17:17:22 +010098 /* GPU is already declared terminally dead, give up. */
99 if (i915_terminally_wedged(error))
100 return -EIO;
101
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200102 /*
103 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
104 * userspace. If it takes that long something really bad is going on and
105 * we should simply try to bail out and fail as gracefully as possible.
106 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100107 ret = wait_event_interruptible_timeout(error->reset_queue,
108 EXIT_COND,
109 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 if (ret == 0) {
111 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
112 return -EIO;
113 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200115 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100116#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100117
Chris Wilson21dd3732011-01-26 15:55:56 +0000118 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100119}
120
Chris Wilson54cf91d2010-11-25 18:00:26 +0000121int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100122{
Daniel Vetter33196de2012-11-14 17:14:05 +0100123 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100124 int ret;
125
Daniel Vetter33196de2012-11-14 17:14:05 +0100126 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100127 if (ret)
128 return ret;
129
130 ret = mutex_lock_interruptible(&dev->struct_mutex);
131 if (ret)
132 return ret;
133
Chris Wilson23bc5982010-09-29 16:10:57 +0100134 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 return 0;
136}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100137
Chris Wilson7d1c4802010-08-07 21:45:03 +0100138static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000139i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100140{
Chris Wilson6c085a72012-08-20 11:40:46 +0200141 return obj->gtt_space && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100142}
143
Eric Anholt673a3942008-07-30 12:06:12 -0700144int
145i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000146 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700147{
Ben Widawsky93d18792013-01-17 12:45:17 -0800148 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700149 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000150
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200151 if (drm_core_check_feature(dev, DRIVER_MODESET))
152 return -ENODEV;
153
Chris Wilson20217462010-11-23 15:26:33 +0000154 if (args->gtt_start >= args->gtt_end ||
155 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
156 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700157
Daniel Vetterf534bc02012-03-26 22:37:04 +0200158 /* GEM with user mode setting was never supported on ilk and later. */
159 if (INTEL_INFO(dev)->gen >= 5)
160 return -ENODEV;
161
Eric Anholt673a3942008-07-30 12:06:12 -0700162 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800163 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
164 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800165 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700166 mutex_unlock(&dev->struct_mutex);
167
Chris Wilson20217462010-11-23 15:26:33 +0000168 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700169}
170
Eric Anholt5a125c32008-10-22 21:40:13 -0700171int
172i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000173 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700174{
Chris Wilson73aa8082010-09-30 11:46:12 +0100175 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700176 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000177 struct drm_i915_gem_object *obj;
178 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700179
Chris Wilson6299f992010-11-24 12:23:44 +0000180 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100181 mutex_lock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +0200182 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100183 if (obj->pin_count)
184 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100185 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700186
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800187 args->aper_size = dev_priv->gtt.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000189
Eric Anholt5a125c32008-10-22 21:40:13 -0700190 return 0;
191}
192
Chris Wilson42dcedd2012-11-15 11:32:30 +0000193void *i915_gem_object_alloc(struct drm_device *dev)
194{
195 struct drm_i915_private *dev_priv = dev->dev_private;
196 return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
197}
198
199void i915_gem_object_free(struct drm_i915_gem_object *obj)
200{
201 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
202 kmem_cache_free(dev_priv->slab, obj);
203}
204
Dave Airlieff72145b2011-02-07 12:16:14 +1000205static int
206i915_gem_create(struct drm_file *file,
207 struct drm_device *dev,
208 uint64_t size,
209 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700210{
Chris Wilson05394f32010-11-08 19:18:58 +0000211 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300212 int ret;
213 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700214
Dave Airlieff72145b2011-02-07 12:16:14 +1000215 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200216 if (size == 0)
217 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700218
219 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000220 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700221 if (obj == NULL)
222 return -ENOMEM;
223
Chris Wilson05394f32010-11-08 19:18:58 +0000224 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100225 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000226 drm_gem_object_release(&obj->base);
227 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000228 i915_gem_object_free(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700229 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100230 }
231
Chris Wilson202f2fe2010-10-14 13:20:40 +0100232 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000233 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100234 trace_i915_gem_object_create(obj);
235
Dave Airlieff72145b2011-02-07 12:16:14 +1000236 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700237 return 0;
238}
239
Dave Airlieff72145b2011-02-07 12:16:14 +1000240int
241i915_gem_dumb_create(struct drm_file *file,
242 struct drm_device *dev,
243 struct drm_mode_create_dumb *args)
244{
245 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000246 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000247 args->size = args->pitch * args->height;
248 return i915_gem_create(file, dev,
249 args->size, &args->handle);
250}
251
252int i915_gem_dumb_destroy(struct drm_file *file,
253 struct drm_device *dev,
254 uint32_t handle)
255{
256 return drm_gem_handle_delete(file, handle);
257}
258
259/**
260 * Creates a new mm object and returns a handle to it.
261 */
262int
263i915_gem_create_ioctl(struct drm_device *dev, void *data,
264 struct drm_file *file)
265{
266 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200267
Dave Airlieff72145b2011-02-07 12:16:14 +1000268 return i915_gem_create(file, dev,
269 args->size, &args->handle);
270}
271
Daniel Vetter8c599672011-12-14 13:57:31 +0100272static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100273__copy_to_user_swizzled(char __user *cpu_vaddr,
274 const char *gpu_vaddr, int gpu_offset,
275 int length)
276{
277 int ret, cpu_offset = 0;
278
279 while (length > 0) {
280 int cacheline_end = ALIGN(gpu_offset + 1, 64);
281 int this_length = min(cacheline_end - gpu_offset, length);
282 int swizzled_gpu_offset = gpu_offset ^ 64;
283
284 ret = __copy_to_user(cpu_vaddr + cpu_offset,
285 gpu_vaddr + swizzled_gpu_offset,
286 this_length);
287 if (ret)
288 return ret + length;
289
290 cpu_offset += this_length;
291 gpu_offset += this_length;
292 length -= this_length;
293 }
294
295 return 0;
296}
297
298static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700299__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
300 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100301 int length)
302{
303 int ret, cpu_offset = 0;
304
305 while (length > 0) {
306 int cacheline_end = ALIGN(gpu_offset + 1, 64);
307 int this_length = min(cacheline_end - gpu_offset, length);
308 int swizzled_gpu_offset = gpu_offset ^ 64;
309
310 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
311 cpu_vaddr + cpu_offset,
312 this_length);
313 if (ret)
314 return ret + length;
315
316 cpu_offset += this_length;
317 gpu_offset += this_length;
318 length -= this_length;
319 }
320
321 return 0;
322}
323
Daniel Vetterd174bd62012-03-25 19:47:40 +0200324/* Per-page copy function for the shmem pread fastpath.
325 * Flushes invalid cachelines before reading the target if
326 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700327static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200328shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
329 char __user *user_data,
330 bool page_do_bit17_swizzling, bool needs_clflush)
331{
332 char *vaddr;
333 int ret;
334
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200335 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200336 return -EINVAL;
337
338 vaddr = kmap_atomic(page);
339 if (needs_clflush)
340 drm_clflush_virt_range(vaddr + shmem_page_offset,
341 page_length);
342 ret = __copy_to_user_inatomic(user_data,
343 vaddr + shmem_page_offset,
344 page_length);
345 kunmap_atomic(vaddr);
346
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100347 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200348}
349
Daniel Vetter23c18c72012-03-25 19:47:42 +0200350static void
351shmem_clflush_swizzled_range(char *addr, unsigned long length,
352 bool swizzled)
353{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200354 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200355 unsigned long start = (unsigned long) addr;
356 unsigned long end = (unsigned long) addr + length;
357
358 /* For swizzling simply ensure that we always flush both
359 * channels. Lame, but simple and it works. Swizzled
360 * pwrite/pread is far from a hotpath - current userspace
361 * doesn't use it at all. */
362 start = round_down(start, 128);
363 end = round_up(end, 128);
364
365 drm_clflush_virt_range((void *)start, end - start);
366 } else {
367 drm_clflush_virt_range(addr, length);
368 }
369
370}
371
Daniel Vetterd174bd62012-03-25 19:47:40 +0200372/* Only difference to the fast-path function is that this can handle bit17
373 * and uses non-atomic copy and kmap functions. */
374static int
375shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
376 char __user *user_data,
377 bool page_do_bit17_swizzling, bool needs_clflush)
378{
379 char *vaddr;
380 int ret;
381
382 vaddr = kmap(page);
383 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200384 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
385 page_length,
386 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200387
388 if (page_do_bit17_swizzling)
389 ret = __copy_to_user_swizzled(user_data,
390 vaddr, shmem_page_offset,
391 page_length);
392 else
393 ret = __copy_to_user(user_data,
394 vaddr + shmem_page_offset,
395 page_length);
396 kunmap(page);
397
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100398 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200399}
400
Eric Anholteb014592009-03-10 11:44:52 -0700401static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200402i915_gem_shmem_pread(struct drm_device *dev,
403 struct drm_i915_gem_object *obj,
404 struct drm_i915_gem_pread *args,
405 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700406{
Daniel Vetter8461d222011-12-14 13:57:32 +0100407 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700408 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100409 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100410 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100411 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200412 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200413 int needs_clflush = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100414 struct scatterlist *sg;
415 int i;
Eric Anholteb014592009-03-10 11:44:52 -0700416
Daniel Vetter8461d222011-12-14 13:57:32 +0100417 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700418 remain = args->size;
419
Daniel Vetter8461d222011-12-14 13:57:32 +0100420 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700421
Daniel Vetter84897312012-03-25 19:47:31 +0200422 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
423 /* If we're not in the cpu read domain, set ourself into the gtt
424 * read domain and manually flush cachelines (if required). This
425 * optimizes for the case when the gpu will dirty the data
426 * anyway again before the next pread happens. */
427 if (obj->cache_level == I915_CACHE_NONE)
428 needs_clflush = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200429 if (obj->gtt_space) {
430 ret = i915_gem_object_set_to_gtt_domain(obj, false);
431 if (ret)
432 return ret;
433 }
Daniel Vetter84897312012-03-25 19:47:31 +0200434 }
Eric Anholteb014592009-03-10 11:44:52 -0700435
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100436 ret = i915_gem_object_get_pages(obj);
437 if (ret)
438 return ret;
439
440 i915_gem_object_pin_pages(obj);
441
Eric Anholteb014592009-03-10 11:44:52 -0700442 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100443
Chris Wilson9da3da62012-06-01 15:20:22 +0100444 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100445 struct page *page;
446
Chris Wilson9da3da62012-06-01 15:20:22 +0100447 if (i < offset >> PAGE_SHIFT)
448 continue;
449
450 if (remain <= 0)
451 break;
452
Eric Anholteb014592009-03-10 11:44:52 -0700453 /* Operation in this page
454 *
Eric Anholteb014592009-03-10 11:44:52 -0700455 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700456 * page_length = bytes to copy for this page
457 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100458 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700459 page_length = remain;
460 if ((shmem_page_offset + page_length) > PAGE_SIZE)
461 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700462
Chris Wilson9da3da62012-06-01 15:20:22 +0100463 page = sg_page(sg);
Daniel Vetter8461d222011-12-14 13:57:32 +0100464 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
465 (page_to_phys(page) & (1 << 17)) != 0;
466
Daniel Vetterd174bd62012-03-25 19:47:40 +0200467 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
468 user_data, page_do_bit17_swizzling,
469 needs_clflush);
470 if (ret == 0)
471 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700472
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200473 mutex_unlock(&dev->struct_mutex);
474
Daniel Vetter96d79b52012-03-25 19:47:36 +0200475 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200476 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200477 /* Userspace is tricking us, but we've already clobbered
478 * its pages with the prefault and promised to write the
479 * data up to the first fault. Hence ignore any errors
480 * and just continue. */
481 (void)ret;
482 prefaulted = 1;
483 }
484
Daniel Vetterd174bd62012-03-25 19:47:40 +0200485 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
486 user_data, page_do_bit17_swizzling,
487 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700488
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200489 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100490
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200491next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100492 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100493
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100494 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100495 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100496
Eric Anholteb014592009-03-10 11:44:52 -0700497 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100498 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700499 offset += page_length;
500 }
501
Chris Wilson4f27b752010-10-14 15:26:45 +0100502out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100503 i915_gem_object_unpin_pages(obj);
504
Eric Anholteb014592009-03-10 11:44:52 -0700505 return ret;
506}
507
Eric Anholt673a3942008-07-30 12:06:12 -0700508/**
509 * Reads data from the object referenced by handle.
510 *
511 * On error, the contents of *data are undefined.
512 */
513int
514i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000515 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700516{
517 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000518 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100519 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700520
Chris Wilson51311d02010-11-17 09:10:42 +0000521 if (args->size == 0)
522 return 0;
523
524 if (!access_ok(VERIFY_WRITE,
525 (char __user *)(uintptr_t)args->data_ptr,
526 args->size))
527 return -EFAULT;
528
Chris Wilson4f27b752010-10-14 15:26:45 +0100529 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100530 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100531 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700532
Chris Wilson05394f32010-11-08 19:18:58 +0000533 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000534 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100535 ret = -ENOENT;
536 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100537 }
Eric Anholt673a3942008-07-30 12:06:12 -0700538
Chris Wilson7dcd2492010-09-26 20:21:44 +0100539 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000540 if (args->offset > obj->base.size ||
541 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100542 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100543 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100544 }
545
Daniel Vetter1286ff72012-05-10 15:25:09 +0200546 /* prime objects have no backing filp to GEM pread/pwrite
547 * pages from.
548 */
549 if (!obj->base.filp) {
550 ret = -EINVAL;
551 goto out;
552 }
553
Chris Wilsondb53a302011-02-03 11:57:46 +0000554 trace_i915_gem_object_pread(obj, args->offset, args->size);
555
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200556 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700557
Chris Wilson35b62a82010-09-26 20:23:38 +0100558out:
Chris Wilson05394f32010-11-08 19:18:58 +0000559 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100560unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100561 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700562 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700563}
564
Keith Packard0839ccb2008-10-30 19:38:48 -0700565/* This is the fast write path which cannot handle
566 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700567 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700568
Keith Packard0839ccb2008-10-30 19:38:48 -0700569static inline int
570fast_user_write(struct io_mapping *mapping,
571 loff_t page_base, int page_offset,
572 char __user *user_data,
573 int length)
574{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700575 void __iomem *vaddr_atomic;
576 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700577 unsigned long unwritten;
578
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700579 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700580 /* We can use the cpu mem copy function because this is X86. */
581 vaddr = (void __force*)vaddr_atomic + page_offset;
582 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700583 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700584 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100585 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700586}
587
Eric Anholt3de09aa2009-03-09 09:42:23 -0700588/**
589 * This is the fast pwrite path, where we copy the data directly from the
590 * user into the GTT, uncached.
591 */
Eric Anholt673a3942008-07-30 12:06:12 -0700592static int
Chris Wilson05394f32010-11-08 19:18:58 +0000593i915_gem_gtt_pwrite_fast(struct drm_device *dev,
594 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700595 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000596 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700597{
Keith Packard0839ccb2008-10-30 19:38:48 -0700598 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700599 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700600 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700601 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200602 int page_offset, page_length, ret;
603
Chris Wilson86a1ee22012-08-11 15:41:04 +0100604 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200605 if (ret)
606 goto out;
607
608 ret = i915_gem_object_set_to_gtt_domain(obj, true);
609 if (ret)
610 goto out_unpin;
611
612 ret = i915_gem_object_put_fence(obj);
613 if (ret)
614 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700615
616 user_data = (char __user *) (uintptr_t) args->data_ptr;
617 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700618
Chris Wilson05394f32010-11-08 19:18:58 +0000619 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700620
621 while (remain > 0) {
622 /* Operation in this page
623 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700624 * page_base = page offset within aperture
625 * page_offset = offset within page
626 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700627 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100628 page_base = offset & PAGE_MASK;
629 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700630 page_length = remain;
631 if ((page_offset + remain) > PAGE_SIZE)
632 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700633
Keith Packard0839ccb2008-10-30 19:38:48 -0700634 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700635 * source page isn't available. Return the error and we'll
636 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700637 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800638 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200639 page_offset, user_data, page_length)) {
640 ret = -EFAULT;
641 goto out_unpin;
642 }
Eric Anholt673a3942008-07-30 12:06:12 -0700643
Keith Packard0839ccb2008-10-30 19:38:48 -0700644 remain -= page_length;
645 user_data += page_length;
646 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700647 }
Eric Anholt673a3942008-07-30 12:06:12 -0700648
Daniel Vetter935aaa62012-03-25 19:47:35 +0200649out_unpin:
650 i915_gem_object_unpin(obj);
651out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700652 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700653}
654
Daniel Vetterd174bd62012-03-25 19:47:40 +0200655/* Per-page copy function for the shmem pwrite fastpath.
656 * Flushes invalid cachelines before writing to the target if
657 * needs_clflush_before is set and flushes out any written cachelines after
658 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700659static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200660shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
661 char __user *user_data,
662 bool page_do_bit17_swizzling,
663 bool needs_clflush_before,
664 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700665{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200666 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700667 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700668
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200669 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200670 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700671
Daniel Vetterd174bd62012-03-25 19:47:40 +0200672 vaddr = kmap_atomic(page);
673 if (needs_clflush_before)
674 drm_clflush_virt_range(vaddr + shmem_page_offset,
675 page_length);
676 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
677 user_data,
678 page_length);
679 if (needs_clflush_after)
680 drm_clflush_virt_range(vaddr + shmem_page_offset,
681 page_length);
682 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700683
Chris Wilson755d2212012-09-04 21:02:55 +0100684 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700685}
686
Daniel Vetterd174bd62012-03-25 19:47:40 +0200687/* Only difference to the fast-path function is that this can handle bit17
688 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700689static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200690shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
691 char __user *user_data,
692 bool page_do_bit17_swizzling,
693 bool needs_clflush_before,
694 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700695{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200696 char *vaddr;
697 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700698
Daniel Vetterd174bd62012-03-25 19:47:40 +0200699 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200700 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200701 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
702 page_length,
703 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200704 if (page_do_bit17_swizzling)
705 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100706 user_data,
707 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200708 else
709 ret = __copy_from_user(vaddr + shmem_page_offset,
710 user_data,
711 page_length);
712 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200713 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
714 page_length,
715 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200716 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100717
Chris Wilson755d2212012-09-04 21:02:55 +0100718 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700719}
720
Eric Anholt40123c12009-03-09 13:42:30 -0700721static int
Daniel Vettere244a442012-03-25 19:47:28 +0200722i915_gem_shmem_pwrite(struct drm_device *dev,
723 struct drm_i915_gem_object *obj,
724 struct drm_i915_gem_pwrite *args,
725 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700726{
Eric Anholt40123c12009-03-09 13:42:30 -0700727 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100728 loff_t offset;
729 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100730 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100731 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200732 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200733 int needs_clflush_after = 0;
734 int needs_clflush_before = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100735 int i;
736 struct scatterlist *sg;
Eric Anholt40123c12009-03-09 13:42:30 -0700737
Daniel Vetter8c599672011-12-14 13:57:31 +0100738 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700739 remain = args->size;
740
Daniel Vetter8c599672011-12-14 13:57:31 +0100741 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700742
Daniel Vetter58642882012-03-25 19:47:37 +0200743 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
744 /* If we're not in the cpu write domain, set ourself into the gtt
745 * write domain and manually flush cachelines (if required). This
746 * optimizes for the case when the gpu will use the data
747 * right away and we therefore have to clflush anyway. */
748 if (obj->cache_level == I915_CACHE_NONE)
749 needs_clflush_after = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200750 if (obj->gtt_space) {
751 ret = i915_gem_object_set_to_gtt_domain(obj, true);
752 if (ret)
753 return ret;
754 }
Daniel Vetter58642882012-03-25 19:47:37 +0200755 }
756 /* Same trick applies for invalidate partially written cachelines before
757 * writing. */
758 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
759 && obj->cache_level == I915_CACHE_NONE)
760 needs_clflush_before = 1;
761
Chris Wilson755d2212012-09-04 21:02:55 +0100762 ret = i915_gem_object_get_pages(obj);
763 if (ret)
764 return ret;
765
766 i915_gem_object_pin_pages(obj);
767
Eric Anholt40123c12009-03-09 13:42:30 -0700768 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000769 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700770
Chris Wilson9da3da62012-06-01 15:20:22 +0100771 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100772 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200773 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100774
Chris Wilson9da3da62012-06-01 15:20:22 +0100775 if (i < offset >> PAGE_SHIFT)
776 continue;
777
778 if (remain <= 0)
779 break;
780
Eric Anholt40123c12009-03-09 13:42:30 -0700781 /* Operation in this page
782 *
Eric Anholt40123c12009-03-09 13:42:30 -0700783 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700784 * page_length = bytes to copy for this page
785 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100786 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700787
788 page_length = remain;
789 if ((shmem_page_offset + page_length) > PAGE_SIZE)
790 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700791
Daniel Vetter58642882012-03-25 19:47:37 +0200792 /* If we don't overwrite a cacheline completely we need to be
793 * careful to have up-to-date data by first clflushing. Don't
794 * overcomplicate things and flush the entire patch. */
795 partial_cacheline_write = needs_clflush_before &&
796 ((shmem_page_offset | page_length)
797 & (boot_cpu_data.x86_clflush_size - 1));
798
Chris Wilson9da3da62012-06-01 15:20:22 +0100799 page = sg_page(sg);
Daniel Vetter8c599672011-12-14 13:57:31 +0100800 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
801 (page_to_phys(page) & (1 << 17)) != 0;
802
Daniel Vetterd174bd62012-03-25 19:47:40 +0200803 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
804 user_data, page_do_bit17_swizzling,
805 partial_cacheline_write,
806 needs_clflush_after);
807 if (ret == 0)
808 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700809
Daniel Vettere244a442012-03-25 19:47:28 +0200810 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200811 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200812 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
813 user_data, page_do_bit17_swizzling,
814 partial_cacheline_write,
815 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700816
Daniel Vettere244a442012-03-25 19:47:28 +0200817 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100818
Daniel Vettere244a442012-03-25 19:47:28 +0200819next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100820 set_page_dirty(page);
821 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100822
Chris Wilson755d2212012-09-04 21:02:55 +0100823 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100824 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100825
Eric Anholt40123c12009-03-09 13:42:30 -0700826 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100827 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700828 offset += page_length;
829 }
830
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100831out:
Chris Wilson755d2212012-09-04 21:02:55 +0100832 i915_gem_object_unpin_pages(obj);
833
Daniel Vettere244a442012-03-25 19:47:28 +0200834 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100835 /*
836 * Fixup: Flush cpu caches in case we didn't flush the dirty
837 * cachelines in-line while writing and the object moved
838 * out of the cpu write domain while we've dropped the lock.
839 */
840 if (!needs_clflush_after &&
841 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vettere244a442012-03-25 19:47:28 +0200842 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800843 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200844 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100845 }
Eric Anholt40123c12009-03-09 13:42:30 -0700846
Daniel Vetter58642882012-03-25 19:47:37 +0200847 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800848 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200849
Eric Anholt40123c12009-03-09 13:42:30 -0700850 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700851}
852
853/**
854 * Writes data to the object referenced by handle.
855 *
856 * On error, the contents of the buffer that were to be modified are undefined.
857 */
858int
859i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100860 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700861{
862 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000863 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000864 int ret;
865
866 if (args->size == 0)
867 return 0;
868
869 if (!access_ok(VERIFY_READ,
870 (char __user *)(uintptr_t)args->data_ptr,
871 args->size))
872 return -EFAULT;
873
Daniel Vetterf56f8212012-03-25 19:47:41 +0200874 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
875 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000876 if (ret)
877 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700878
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100879 ret = i915_mutex_lock_interruptible(dev);
880 if (ret)
881 return ret;
882
Chris Wilson05394f32010-11-08 19:18:58 +0000883 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000884 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100885 ret = -ENOENT;
886 goto unlock;
887 }
Eric Anholt673a3942008-07-30 12:06:12 -0700888
Chris Wilson7dcd2492010-09-26 20:21:44 +0100889 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000890 if (args->offset > obj->base.size ||
891 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100892 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100893 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100894 }
895
Daniel Vetter1286ff72012-05-10 15:25:09 +0200896 /* prime objects have no backing filp to GEM pread/pwrite
897 * pages from.
898 */
899 if (!obj->base.filp) {
900 ret = -EINVAL;
901 goto out;
902 }
903
Chris Wilsondb53a302011-02-03 11:57:46 +0000904 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
905
Daniel Vetter935aaa62012-03-25 19:47:35 +0200906 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700907 /* We can only do the GTT pwrite on untiled buffers, as otherwise
908 * it would end up going through the fenced access, and we'll get
909 * different detiling behavior between reading and writing.
910 * pread/pwrite currently are reading and writing from the CPU
911 * perspective, requiring manual detiling by the client.
912 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100913 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100914 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100915 goto out;
916 }
917
Chris Wilson86a1ee22012-08-11 15:41:04 +0100918 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200919 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100920 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100921 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200922 /* Note that the gtt paths might fail with non-page-backed user
923 * pointers (e.g. gtt mappings when moving data between
924 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700925 }
Eric Anholt673a3942008-07-30 12:06:12 -0700926
Chris Wilson86a1ee22012-08-11 15:41:04 +0100927 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200928 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100929
Chris Wilson35b62a82010-09-26 20:23:38 +0100930out:
Chris Wilson05394f32010-11-08 19:18:58 +0000931 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100932unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100933 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700934 return ret;
935}
936
Chris Wilsonb3612372012-08-24 09:35:08 +0100937int
Daniel Vetter33196de2012-11-14 17:14:05 +0100938i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100939 bool interruptible)
940{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100941 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100942 /* Non-interruptible callers can't handle -EAGAIN, hence return
943 * -EIO unconditionally for these. */
944 if (!interruptible)
945 return -EIO;
946
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100947 /* Recovery complete, but the reset failed ... */
948 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100949 return -EIO;
950
951 return -EAGAIN;
952 }
953
954 return 0;
955}
956
957/*
958 * Compare seqno against outstanding lazy request. Emit a request if they are
959 * equal.
960 */
961static int
962i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
963{
964 int ret;
965
966 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
967
968 ret = 0;
969 if (seqno == ring->outstanding_lazy_request)
970 ret = i915_add_request(ring, NULL, NULL);
971
972 return ret;
973}
974
975/**
976 * __wait_seqno - wait until execution of seqno has finished
977 * @ring: the ring expected to report seqno
978 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +0100979 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +0100980 * @interruptible: do an interruptible wait (normally yes)
981 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
982 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100983 * Note: It is of utmost importance that the passed in seqno and reset_counter
984 * values have been read by the caller in an smp safe manner. Where read-side
985 * locks are involved, it is sufficient to read the reset_counter before
986 * unlocking the lock that protects the seqno. For lockless tricks, the
987 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
988 * inserted.
989 *
Chris Wilsonb3612372012-08-24 09:35:08 +0100990 * Returns 0 if the seqno was found within the alloted time. Else returns the
991 * errno with remaining time filled in timeout argument.
992 */
993static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +0100994 unsigned reset_counter,
Chris Wilsonb3612372012-08-24 09:35:08 +0100995 bool interruptible, struct timespec *timeout)
996{
997 drm_i915_private_t *dev_priv = ring->dev->dev_private;
998 struct timespec before, now, wait_time={1,0};
999 unsigned long timeout_jiffies;
1000 long end;
1001 bool wait_forever = true;
1002 int ret;
1003
1004 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1005 return 0;
1006
1007 trace_i915_gem_request_wait_begin(ring, seqno);
1008
1009 if (timeout != NULL) {
1010 wait_time = *timeout;
1011 wait_forever = false;
1012 }
1013
1014 timeout_jiffies = timespec_to_jiffies(&wait_time);
1015
1016 if (WARN_ON(!ring->irq_get(ring)))
1017 return -ENODEV;
1018
1019 /* Record current time in case interrupted by signal, or wedged * */
1020 getrawmonotonic(&before);
1021
1022#define EXIT_COND \
1023 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
Daniel Vetterf69061b2012-12-06 09:01:42 +01001024 i915_reset_in_progress(&dev_priv->gpu_error) || \
1025 reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilsonb3612372012-08-24 09:35:08 +01001026 do {
1027 if (interruptible)
1028 end = wait_event_interruptible_timeout(ring->irq_queue,
1029 EXIT_COND,
1030 timeout_jiffies);
1031 else
1032 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1033 timeout_jiffies);
1034
Daniel Vetterf69061b2012-12-06 09:01:42 +01001035 /* We need to check whether any gpu reset happened in between
1036 * the caller grabbing the seqno and now ... */
1037 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
1038 end = -EAGAIN;
1039
1040 /* ... but upgrade the -EGAIN to an -EIO if the gpu is truely
1041 * gone. */
Daniel Vetter33196de2012-11-14 17:14:05 +01001042 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001043 if (ret)
1044 end = ret;
1045 } while (end == 0 && wait_forever);
1046
1047 getrawmonotonic(&now);
1048
1049 ring->irq_put(ring);
1050 trace_i915_gem_request_wait_end(ring, seqno);
1051#undef EXIT_COND
1052
1053 if (timeout) {
1054 struct timespec sleep_time = timespec_sub(now, before);
1055 *timeout = timespec_sub(*timeout, sleep_time);
1056 }
1057
1058 switch (end) {
1059 case -EIO:
1060 case -EAGAIN: /* Wedged */
1061 case -ERESTARTSYS: /* Signal */
1062 return (int)end;
1063 case 0: /* Timeout */
1064 if (timeout)
1065 set_normalized_timespec(timeout, 0, 0);
1066 return -ETIME;
1067 default: /* Completed */
1068 WARN_ON(end < 0); /* We're not aware of other errors */
1069 return 0;
1070 }
1071}
1072
1073/**
1074 * Waits for a sequence number to be signaled, and cleans up the
1075 * request and object lists appropriately for that event.
1076 */
1077int
1078i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1079{
1080 struct drm_device *dev = ring->dev;
1081 struct drm_i915_private *dev_priv = dev->dev_private;
1082 bool interruptible = dev_priv->mm.interruptible;
1083 int ret;
1084
1085 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1086 BUG_ON(seqno == 0);
1087
Daniel Vetter33196de2012-11-14 17:14:05 +01001088 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001089 if (ret)
1090 return ret;
1091
1092 ret = i915_gem_check_olr(ring, seqno);
1093 if (ret)
1094 return ret;
1095
Daniel Vetterf69061b2012-12-06 09:01:42 +01001096 return __wait_seqno(ring, seqno,
1097 atomic_read(&dev_priv->gpu_error.reset_counter),
1098 interruptible, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001099}
1100
1101/**
1102 * Ensures that all rendering to the object has completed and the object is
1103 * safe to unbind from the GTT or access from the CPU.
1104 */
1105static __must_check int
1106i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1107 bool readonly)
1108{
1109 struct intel_ring_buffer *ring = obj->ring;
1110 u32 seqno;
1111 int ret;
1112
1113 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1114 if (seqno == 0)
1115 return 0;
1116
1117 ret = i915_wait_seqno(ring, seqno);
1118 if (ret)
1119 return ret;
1120
1121 i915_gem_retire_requests_ring(ring);
1122
1123 /* Manually manage the write flush as we may have not yet
1124 * retired the buffer.
1125 */
1126 if (obj->last_write_seqno &&
1127 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1128 obj->last_write_seqno = 0;
1129 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1130 }
1131
1132 return 0;
1133}
1134
Chris Wilson3236f572012-08-24 09:35:09 +01001135/* A nonblocking variant of the above wait. This is a highly dangerous routine
1136 * as the object state may change during this call.
1137 */
1138static __must_check int
1139i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1140 bool readonly)
1141{
1142 struct drm_device *dev = obj->base.dev;
1143 struct drm_i915_private *dev_priv = dev->dev_private;
1144 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001145 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001146 u32 seqno;
1147 int ret;
1148
1149 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1150 BUG_ON(!dev_priv->mm.interruptible);
1151
1152 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1153 if (seqno == 0)
1154 return 0;
1155
Daniel Vetter33196de2012-11-14 17:14:05 +01001156 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001157 if (ret)
1158 return ret;
1159
1160 ret = i915_gem_check_olr(ring, seqno);
1161 if (ret)
1162 return ret;
1163
Daniel Vetterf69061b2012-12-06 09:01:42 +01001164 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001165 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf69061b2012-12-06 09:01:42 +01001166 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilson3236f572012-08-24 09:35:09 +01001167 mutex_lock(&dev->struct_mutex);
1168
1169 i915_gem_retire_requests_ring(ring);
1170
1171 /* Manually manage the write flush as we may have not yet
1172 * retired the buffer.
1173 */
1174 if (obj->last_write_seqno &&
1175 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1176 obj->last_write_seqno = 0;
1177 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1178 }
1179
1180 return ret;
1181}
1182
Eric Anholt673a3942008-07-30 12:06:12 -07001183/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001184 * Called when user space prepares to use an object with the CPU, either
1185 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001186 */
1187int
1188i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001189 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001190{
1191 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001192 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001193 uint32_t read_domains = args->read_domains;
1194 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001195 int ret;
1196
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001197 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001198 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001199 return -EINVAL;
1200
Chris Wilson21d509e2009-06-06 09:46:02 +01001201 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001202 return -EINVAL;
1203
1204 /* Having something in the write domain implies it's in the read
1205 * domain, and only that read domain. Enforce that in the request.
1206 */
1207 if (write_domain != 0 && read_domains != write_domain)
1208 return -EINVAL;
1209
Chris Wilson76c1dec2010-09-25 11:22:51 +01001210 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001211 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001212 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001213
Chris Wilson05394f32010-11-08 19:18:58 +00001214 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001215 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001216 ret = -ENOENT;
1217 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001218 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001219
Chris Wilson3236f572012-08-24 09:35:09 +01001220 /* Try to flush the object off the GPU without holding the lock.
1221 * We will repeat the flush holding the lock in the normal manner
1222 * to catch cases where we are gazumped.
1223 */
1224 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1225 if (ret)
1226 goto unref;
1227
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001228 if (read_domains & I915_GEM_DOMAIN_GTT) {
1229 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001230
1231 /* Silently promote "you're not bound, there was nothing to do"
1232 * to success, since the client was just asking us to
1233 * make sure everything was done.
1234 */
1235 if (ret == -EINVAL)
1236 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001237 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001238 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001239 }
1240
Chris Wilson3236f572012-08-24 09:35:09 +01001241unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001242 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001243unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001244 mutex_unlock(&dev->struct_mutex);
1245 return ret;
1246}
1247
1248/**
1249 * Called when user space has done writes to this buffer
1250 */
1251int
1252i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001253 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001254{
1255 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001256 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001257 int ret = 0;
1258
Chris Wilson76c1dec2010-09-25 11:22:51 +01001259 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001260 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001261 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001262
Chris Wilson05394f32010-11-08 19:18:58 +00001263 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001264 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001265 ret = -ENOENT;
1266 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001267 }
1268
Eric Anholt673a3942008-07-30 12:06:12 -07001269 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001270 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001271 i915_gem_object_flush_cpu_write_domain(obj);
1272
Chris Wilson05394f32010-11-08 19:18:58 +00001273 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001274unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001275 mutex_unlock(&dev->struct_mutex);
1276 return ret;
1277}
1278
1279/**
1280 * Maps the contents of an object, returning the address it is mapped
1281 * into.
1282 *
1283 * While the mapping holds a reference on the contents of the object, it doesn't
1284 * imply a ref on the object itself.
1285 */
1286int
1287i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001288 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001289{
1290 struct drm_i915_gem_mmap *args = data;
1291 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001292 unsigned long addr;
1293
Chris Wilson05394f32010-11-08 19:18:58 +00001294 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001295 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001296 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001297
Daniel Vetter1286ff72012-05-10 15:25:09 +02001298 /* prime objects have no backing filp to GEM mmap
1299 * pages from.
1300 */
1301 if (!obj->filp) {
1302 drm_gem_object_unreference_unlocked(obj);
1303 return -EINVAL;
1304 }
1305
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001306 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001307 PROT_READ | PROT_WRITE, MAP_SHARED,
1308 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001309 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001310 if (IS_ERR((void *)addr))
1311 return addr;
1312
1313 args->addr_ptr = (uint64_t) addr;
1314
1315 return 0;
1316}
1317
Jesse Barnesde151cf2008-11-12 10:03:55 -08001318/**
1319 * i915_gem_fault - fault a page into the GTT
1320 * vma: VMA in question
1321 * vmf: fault info
1322 *
1323 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1324 * from userspace. The fault handler takes care of binding the object to
1325 * the GTT (if needed), allocating and programming a fence register (again,
1326 * only if needed based on whether the old reg is still valid or the object
1327 * is tiled) and inserting a new PTE into the faulting process.
1328 *
1329 * Note that the faulting process may involve evicting existing objects
1330 * from the GTT and/or fence registers to make room. So performance may
1331 * suffer if the GTT working set is large or there are few fence registers
1332 * left.
1333 */
1334int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1335{
Chris Wilson05394f32010-11-08 19:18:58 +00001336 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1337 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001338 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001339 pgoff_t page_offset;
1340 unsigned long pfn;
1341 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001342 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001343
1344 /* We don't use vmf->pgoff since that has the fake offset */
1345 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1346 PAGE_SHIFT;
1347
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001348 ret = i915_mutex_lock_interruptible(dev);
1349 if (ret)
1350 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001351
Chris Wilsondb53a302011-02-03 11:57:46 +00001352 trace_i915_gem_object_fault(obj, page_offset, true, write);
1353
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001354 /* Access to snoopable pages through the GTT is incoherent. */
1355 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1356 ret = -EINVAL;
1357 goto unlock;
1358 }
1359
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001360 /* Now bind it into the GTT if needed */
Chris Wilsonc9839302012-11-20 10:45:17 +00001361 ret = i915_gem_object_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001362 if (ret)
1363 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001364
Chris Wilsonc9839302012-11-20 10:45:17 +00001365 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1366 if (ret)
1367 goto unpin;
1368
1369 ret = i915_gem_object_get_fence(obj);
1370 if (ret)
1371 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001372
Chris Wilson6299f992010-11-24 12:23:44 +00001373 obj->fault_mappable = true;
1374
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001375 pfn = ((dev_priv->gtt.mappable_base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001376 page_offset;
1377
1378 /* Finally, remap it using the new GTT offset */
1379 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001380unpin:
1381 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001382unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001383 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001384out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001385 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001386 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001387 /* If this -EIO is due to a gpu hang, give the reset code a
1388 * chance to clean up the mess. Otherwise return the proper
1389 * SIGBUS. */
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001390 if (i915_terminally_wedged(&dev_priv->gpu_error))
Daniel Vettera9340cc2012-07-04 22:18:42 +02001391 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001392 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001393 /* Give the error handler a chance to run and move the
1394 * objects off the GPU active list. Next time we service the
1395 * fault, we should be able to transition the page into the
1396 * GTT without touching the GPU (and so avoid further
1397 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1398 * with coherency, just lost writes.
1399 */
Chris Wilson045e7692010-11-07 09:18:22 +00001400 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001401 case 0:
1402 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001403 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001404 case -EBUSY:
1405 /*
1406 * EBUSY is ok: this just means that another thread
1407 * already did the job.
1408 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001409 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001410 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001411 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001412 case -ENOSPC:
1413 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001414 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001415 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001416 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001417 }
1418}
1419
1420/**
Chris Wilson901782b2009-07-10 08:18:50 +01001421 * i915_gem_release_mmap - remove physical page mappings
1422 * @obj: obj in question
1423 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001424 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001425 * relinquish ownership of the pages back to the system.
1426 *
1427 * It is vital that we remove the page mapping if we have mapped a tiled
1428 * object through the GTT and then lose the fence register due to
1429 * resource pressure. Similarly if the object has been moved out of the
1430 * aperture, than pages mapped into userspace must be revoked. Removing the
1431 * mapping will then trigger a page fault on the next user access, allowing
1432 * fixup by i915_gem_fault().
1433 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001434void
Chris Wilson05394f32010-11-08 19:18:58 +00001435i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001436{
Chris Wilson6299f992010-11-24 12:23:44 +00001437 if (!obj->fault_mappable)
1438 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001439
Chris Wilsonf6e47882011-03-20 21:09:12 +00001440 if (obj->base.dev->dev_mapping)
1441 unmap_mapping_range(obj->base.dev->dev_mapping,
1442 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1443 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001444
Chris Wilson6299f992010-11-24 12:23:44 +00001445 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001446}
1447
Imre Deak0fa87792013-01-07 21:47:35 +02001448uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001449i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001450{
Chris Wilsone28f8712011-07-18 13:11:49 -07001451 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001452
1453 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001454 tiling_mode == I915_TILING_NONE)
1455 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001456
1457 /* Previous chips need a power-of-two fence region when tiling */
1458 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001459 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001460 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001461 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001462
Chris Wilsone28f8712011-07-18 13:11:49 -07001463 while (gtt_size < size)
1464 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001465
Chris Wilsone28f8712011-07-18 13:11:49 -07001466 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001467}
1468
Jesse Barnesde151cf2008-11-12 10:03:55 -08001469/**
1470 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1471 * @obj: object to check
1472 *
1473 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001474 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001475 */
Imre Deakd8651102013-01-07 21:47:33 +02001476uint32_t
1477i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1478 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001479{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001480 /*
1481 * Minimum alignment is 4k (GTT page size), but might be greater
1482 * if a fence register is needed for the object.
1483 */
Imre Deakd8651102013-01-07 21:47:33 +02001484 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001485 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001486 return 4096;
1487
1488 /*
1489 * Previous chips need to be aligned to the size of the smallest
1490 * fence register that can contain the object.
1491 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001492 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001493}
1494
Chris Wilsond8cb5082012-08-11 15:41:03 +01001495static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1496{
1497 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1498 int ret;
1499
1500 if (obj->base.map_list.map)
1501 return 0;
1502
Daniel Vetterda494d72012-12-20 15:11:16 +01001503 dev_priv->mm.shrinker_no_lock_stealing = true;
1504
Chris Wilsond8cb5082012-08-11 15:41:03 +01001505 ret = drm_gem_create_mmap_offset(&obj->base);
1506 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001507 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001508
1509 /* Badly fragmented mmap space? The only way we can recover
1510 * space is by destroying unwanted objects. We can't randomly release
1511 * mmap_offsets as userspace expects them to be persistent for the
1512 * lifetime of the objects. The closest we can is to release the
1513 * offsets on purgeable objects by truncating it and marking it purged,
1514 * which prevents userspace from ever using that object again.
1515 */
1516 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1517 ret = drm_gem_create_mmap_offset(&obj->base);
1518 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001519 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001520
1521 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001522 ret = drm_gem_create_mmap_offset(&obj->base);
1523out:
1524 dev_priv->mm.shrinker_no_lock_stealing = false;
1525
1526 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001527}
1528
1529static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1530{
1531 if (!obj->base.map_list.map)
1532 return;
1533
1534 drm_gem_free_mmap_offset(&obj->base);
1535}
1536
Jesse Barnesde151cf2008-11-12 10:03:55 -08001537int
Dave Airlieff72145b2011-02-07 12:16:14 +10001538i915_gem_mmap_gtt(struct drm_file *file,
1539 struct drm_device *dev,
1540 uint32_t handle,
1541 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001542{
Chris Wilsonda761a62010-10-27 17:37:08 +01001543 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001544 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001545 int ret;
1546
Chris Wilson76c1dec2010-09-25 11:22:51 +01001547 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001548 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001549 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001550
Dave Airlieff72145b2011-02-07 12:16:14 +10001551 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001552 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001553 ret = -ENOENT;
1554 goto unlock;
1555 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001556
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001557 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001558 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001559 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001560 }
1561
Chris Wilson05394f32010-11-08 19:18:58 +00001562 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001563 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001564 ret = -EINVAL;
1565 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001566 }
1567
Chris Wilsond8cb5082012-08-11 15:41:03 +01001568 ret = i915_gem_object_create_mmap_offset(obj);
1569 if (ret)
1570 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001571
Dave Airlieff72145b2011-02-07 12:16:14 +10001572 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001573
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001574out:
Chris Wilson05394f32010-11-08 19:18:58 +00001575 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001576unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001577 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001578 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001579}
1580
Dave Airlieff72145b2011-02-07 12:16:14 +10001581/**
1582 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1583 * @dev: DRM device
1584 * @data: GTT mapping ioctl data
1585 * @file: GEM object info
1586 *
1587 * Simply returns the fake offset to userspace so it can mmap it.
1588 * The mmap call will end up in drm_gem_mmap(), which will set things
1589 * up so we can get faults in the handler above.
1590 *
1591 * The fault handler will take care of binding the object into the GTT
1592 * (since it may have been evicted to make room for something), allocating
1593 * a fence register, and mapping the appropriate aperture address into
1594 * userspace.
1595 */
1596int
1597i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1598 struct drm_file *file)
1599{
1600 struct drm_i915_gem_mmap_gtt *args = data;
1601
Dave Airlieff72145b2011-02-07 12:16:14 +10001602 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1603}
1604
Daniel Vetter225067e2012-08-20 10:23:20 +02001605/* Immediately discard the backing storage */
1606static void
1607i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001608{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001609 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001610
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001611 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001612
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001613 if (obj->base.filp == NULL)
1614 return;
1615
Daniel Vetter225067e2012-08-20 10:23:20 +02001616 /* Our goal here is to return as much of the memory as
1617 * is possible back to the system as we are called from OOM.
1618 * To do this we must instruct the shmfs to drop all of its
1619 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001620 */
Chris Wilson05394f32010-11-08 19:18:58 +00001621 inode = obj->base.filp->f_path.dentry->d_inode;
Daniel Vetter225067e2012-08-20 10:23:20 +02001622 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001623
Daniel Vetter225067e2012-08-20 10:23:20 +02001624 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001625}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001626
Daniel Vetter225067e2012-08-20 10:23:20 +02001627static inline int
1628i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1629{
1630 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001631}
1632
Chris Wilson5cdf5882010-09-27 15:51:07 +01001633static void
Chris Wilson05394f32010-11-08 19:18:58 +00001634i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001635{
Chris Wilson05394f32010-11-08 19:18:58 +00001636 int page_count = obj->base.size / PAGE_SIZE;
Chris Wilson9da3da62012-06-01 15:20:22 +01001637 struct scatterlist *sg;
Chris Wilson6c085a72012-08-20 11:40:46 +02001638 int ret, i;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001639
Chris Wilson05394f32010-11-08 19:18:58 +00001640 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001641
Chris Wilson6c085a72012-08-20 11:40:46 +02001642 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1643 if (ret) {
1644 /* In the event of a disaster, abandon all caches and
1645 * hope for the best.
1646 */
1647 WARN_ON(ret != -EIO);
1648 i915_gem_clflush_object(obj);
1649 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1650 }
1651
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001652 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001653 i915_gem_object_save_bit_17_swizzle(obj);
1654
Chris Wilson05394f32010-11-08 19:18:58 +00001655 if (obj->madv == I915_MADV_DONTNEED)
1656 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001657
Chris Wilson9da3da62012-06-01 15:20:22 +01001658 for_each_sg(obj->pages->sgl, sg, page_count, i) {
1659 struct page *page = sg_page(sg);
1660
Chris Wilson05394f32010-11-08 19:18:58 +00001661 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001662 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001663
Chris Wilson05394f32010-11-08 19:18:58 +00001664 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001665 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001666
Chris Wilson9da3da62012-06-01 15:20:22 +01001667 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001668 }
Chris Wilson05394f32010-11-08 19:18:58 +00001669 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001670
Chris Wilson9da3da62012-06-01 15:20:22 +01001671 sg_free_table(obj->pages);
1672 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001673}
1674
Chris Wilsondd624af2013-01-15 12:39:35 +00001675int
Chris Wilson37e680a2012-06-07 15:38:42 +01001676i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1677{
1678 const struct drm_i915_gem_object_ops *ops = obj->ops;
1679
Chris Wilson2f745ad2012-09-04 21:02:58 +01001680 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001681 return 0;
1682
1683 BUG_ON(obj->gtt_space);
1684
Chris Wilsona5570172012-09-04 21:02:54 +01001685 if (obj->pages_pin_count)
1686 return -EBUSY;
1687
Chris Wilsona2165e32012-12-03 11:49:00 +00001688 /* ->put_pages might need to allocate memory for the bit17 swizzle
1689 * array, hence protect them from being reaped by removing them from gtt
1690 * lists early. */
1691 list_del(&obj->gtt_list);
1692
Chris Wilson37e680a2012-06-07 15:38:42 +01001693 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001694 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001695
Chris Wilson6c085a72012-08-20 11:40:46 +02001696 if (i915_gem_object_is_purgeable(obj))
1697 i915_gem_object_truncate(obj);
1698
1699 return 0;
1700}
1701
1702static long
1703i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1704{
1705 struct drm_i915_gem_object *obj, *next;
1706 long count = 0;
1707
1708 list_for_each_entry_safe(obj, next,
1709 &dev_priv->mm.unbound_list,
1710 gtt_list) {
1711 if (i915_gem_object_is_purgeable(obj) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001712 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001713 count += obj->base.size >> PAGE_SHIFT;
1714 if (count >= target)
1715 return count;
1716 }
1717 }
1718
1719 list_for_each_entry_safe(obj, next,
1720 &dev_priv->mm.inactive_list,
1721 mm_list) {
1722 if (i915_gem_object_is_purgeable(obj) &&
1723 i915_gem_object_unbind(obj) == 0 &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001724 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001725 count += obj->base.size >> PAGE_SHIFT;
1726 if (count >= target)
1727 return count;
1728 }
1729 }
1730
1731 return count;
1732}
1733
1734static void
1735i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1736{
1737 struct drm_i915_gem_object *obj, *next;
1738
1739 i915_gem_evict_everything(dev_priv->dev);
1740
1741 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001742 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001743}
1744
Chris Wilson37e680a2012-06-07 15:38:42 +01001745static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001746i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001747{
Chris Wilson6c085a72012-08-20 11:40:46 +02001748 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001749 int page_count, i;
1750 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001751 struct sg_table *st;
1752 struct scatterlist *sg;
Eric Anholt673a3942008-07-30 12:06:12 -07001753 struct page *page;
Chris Wilson6c085a72012-08-20 11:40:46 +02001754 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001755
Chris Wilson6c085a72012-08-20 11:40:46 +02001756 /* Assert that the object is not currently in any GPU domain. As it
1757 * wasn't in the GTT, there shouldn't be any way it could have been in
1758 * a GPU cache
1759 */
1760 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1761 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1762
Chris Wilson9da3da62012-06-01 15:20:22 +01001763 st = kmalloc(sizeof(*st), GFP_KERNEL);
1764 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001765 return -ENOMEM;
1766
Chris Wilson9da3da62012-06-01 15:20:22 +01001767 page_count = obj->base.size / PAGE_SIZE;
1768 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1769 sg_free_table(st);
1770 kfree(st);
1771 return -ENOMEM;
1772 }
1773
1774 /* Get the list of pages out of our struct file. They'll be pinned
1775 * at this point until we release them.
1776 *
1777 * Fail silently without starting the shrinker
1778 */
Chris Wilson6c085a72012-08-20 11:40:46 +02001779 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
1780 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001781 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001782 gfp &= ~(__GFP_IO | __GFP_WAIT);
Chris Wilson9da3da62012-06-01 15:20:22 +01001783 for_each_sg(st->sgl, sg, page_count, i) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001784 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1785 if (IS_ERR(page)) {
1786 i915_gem_purge(dev_priv, page_count);
1787 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1788 }
1789 if (IS_ERR(page)) {
1790 /* We've tried hard to allocate the memory by reaping
1791 * our own buffer, now let the real VM do its job and
1792 * go down in flames if truly OOM.
1793 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001794 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001795 gfp |= __GFP_IO | __GFP_WAIT;
1796
1797 i915_gem_shrink_all(dev_priv);
1798 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1799 if (IS_ERR(page))
1800 goto err_pages;
1801
Linus Torvaldscaf49192012-12-10 10:51:16 -08001802 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001803 gfp &= ~(__GFP_IO | __GFP_WAIT);
1804 }
Eric Anholt673a3942008-07-30 12:06:12 -07001805
Chris Wilson9da3da62012-06-01 15:20:22 +01001806 sg_set_page(sg, page, PAGE_SIZE, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001807 }
1808
Chris Wilson74ce6b62012-10-19 15:51:06 +01001809 obj->pages = st;
1810
Eric Anholt673a3942008-07-30 12:06:12 -07001811 if (i915_gem_object_needs_bit17_swizzle(obj))
1812 i915_gem_object_do_bit_17_swizzle(obj);
1813
1814 return 0;
1815
1816err_pages:
Chris Wilson9da3da62012-06-01 15:20:22 +01001817 for_each_sg(st->sgl, sg, i, page_count)
1818 page_cache_release(sg_page(sg));
1819 sg_free_table(st);
1820 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001821 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001822}
1823
Chris Wilson37e680a2012-06-07 15:38:42 +01001824/* Ensure that the associated pages are gathered from the backing storage
1825 * and pinned into our object. i915_gem_object_get_pages() may be called
1826 * multiple times before they are released by a single call to
1827 * i915_gem_object_put_pages() - once the pages are no longer referenced
1828 * either as a result of memory pressure (reaping pages under the shrinker)
1829 * or as the object is itself released.
1830 */
1831int
1832i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1833{
1834 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1835 const struct drm_i915_gem_object_ops *ops = obj->ops;
1836 int ret;
1837
Chris Wilson2f745ad2012-09-04 21:02:58 +01001838 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001839 return 0;
1840
Chris Wilson43e28f02013-01-08 10:53:09 +00001841 if (obj->madv != I915_MADV_WILLNEED) {
1842 DRM_ERROR("Attempting to obtain a purgeable object\n");
1843 return -EINVAL;
1844 }
1845
Chris Wilsona5570172012-09-04 21:02:54 +01001846 BUG_ON(obj->pages_pin_count);
1847
Chris Wilson37e680a2012-06-07 15:38:42 +01001848 ret = ops->get_pages(obj);
1849 if (ret)
1850 return ret;
1851
1852 list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
1853 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001854}
1855
Chris Wilson54cf91d2010-11-25 18:00:26 +00001856void
Chris Wilson05394f32010-11-08 19:18:58 +00001857i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001858 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001859{
Chris Wilson05394f32010-11-08 19:18:58 +00001860 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001861 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00001862 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001863
Zou Nan hai852835f2010-05-21 09:08:56 +08001864 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001865 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001866
1867 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001868 if (!obj->active) {
1869 drm_gem_object_reference(&obj->base);
1870 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001871 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001872
Eric Anholt673a3942008-07-30 12:06:12 -07001873 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001874 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1875 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001876
Chris Wilson0201f1e2012-07-20 12:41:01 +01001877 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001878
Chris Wilsoncaea7472010-11-12 13:53:37 +00001879 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001880 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001881
Chris Wilson7dd49062012-03-21 10:48:18 +00001882 /* Bump MRU to take account of the delayed flush */
1883 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1884 struct drm_i915_fence_reg *reg;
1885
1886 reg = &dev_priv->fence_regs[obj->fence_reg];
1887 list_move_tail(&reg->lru_list,
1888 &dev_priv->mm.fence_list);
1889 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001890 }
1891}
1892
1893static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001894i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1895{
1896 struct drm_device *dev = obj->base.dev;
1897 struct drm_i915_private *dev_priv = dev->dev_private;
1898
Chris Wilson65ce3022012-07-20 12:41:02 +01001899 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001900 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001901
Chris Wilsonf047e392012-07-21 12:31:41 +01001902 if (obj->pin_count) /* are we a framebuffer? */
1903 intel_mark_fb_idle(obj);
1904
Chris Wilsoncaea7472010-11-12 13:53:37 +00001905 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1906
Chris Wilson65ce3022012-07-20 12:41:02 +01001907 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001908 obj->ring = NULL;
1909
Chris Wilson65ce3022012-07-20 12:41:02 +01001910 obj->last_read_seqno = 0;
1911 obj->last_write_seqno = 0;
1912 obj->base.write_domain = 0;
1913
1914 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001915 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001916
1917 obj->active = 0;
1918 drm_gem_object_unreference(&obj->base);
1919
1920 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001921}
Eric Anholt673a3942008-07-30 12:06:12 -07001922
Chris Wilson9d7730912012-11-27 16:22:52 +00001923static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001924i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001925{
Chris Wilson9d7730912012-11-27 16:22:52 +00001926 struct drm_i915_private *dev_priv = dev->dev_private;
1927 struct intel_ring_buffer *ring;
1928 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001929
Chris Wilson107f27a52012-12-10 13:56:17 +02001930 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00001931 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02001932 ret = intel_ring_idle(ring);
1933 if (ret)
1934 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00001935 }
Chris Wilson9d7730912012-11-27 16:22:52 +00001936 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02001937
1938 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00001939 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001940 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001941
Chris Wilson9d7730912012-11-27 16:22:52 +00001942 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
1943 ring->sync_seqno[j] = 0;
1944 }
1945
1946 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001947}
1948
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001949int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
1950{
1951 struct drm_i915_private *dev_priv = dev->dev_private;
1952 int ret;
1953
1954 if (seqno == 0)
1955 return -EINVAL;
1956
1957 /* HWS page needs to be set less than what we
1958 * will inject to ring
1959 */
1960 ret = i915_gem_init_seqno(dev, seqno - 1);
1961 if (ret)
1962 return ret;
1963
1964 /* Carefully set the last_seqno value so that wrap
1965 * detection still works
1966 */
1967 dev_priv->next_seqno = seqno;
1968 dev_priv->last_seqno = seqno - 1;
1969 if (dev_priv->last_seqno == 0)
1970 dev_priv->last_seqno--;
1971
1972 return 0;
1973}
1974
Chris Wilson9d7730912012-11-27 16:22:52 +00001975int
1976i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001977{
Chris Wilson9d7730912012-11-27 16:22:52 +00001978 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001979
Chris Wilson9d7730912012-11-27 16:22:52 +00001980 /* reserve 0 for non-seqno */
1981 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001982 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00001983 if (ret)
1984 return ret;
1985
1986 dev_priv->next_seqno = 1;
1987 }
1988
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001989 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00001990 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001991}
1992
Chris Wilson3cce4692010-10-27 16:11:02 +01001993int
Chris Wilsondb53a302011-02-03 11:57:46 +00001994i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001995 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01001996 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001997{
Chris Wilsondb53a302011-02-03 11:57:46 +00001998 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01001999 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002000 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07002001 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01002002 int ret;
2003
Daniel Vettercc889e02012-06-13 20:45:19 +02002004 /*
2005 * Emit any outstanding flushes - execbuf can fail to emit the flush
2006 * after having emitted the batchbuffer command. Hence we need to fix
2007 * things up similar to emitting the lazy request. The difference here
2008 * is that the flush _must_ happen before the next request, no matter
2009 * what.
2010 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002011 ret = intel_ring_flush_all_caches(ring);
2012 if (ret)
2013 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002014
Chris Wilsonacb868d2012-09-26 13:47:30 +01002015 request = kmalloc(sizeof(*request), GFP_KERNEL);
2016 if (request == NULL)
2017 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002018
Eric Anholt673a3942008-07-30 12:06:12 -07002019
Chris Wilsona71d8d92012-02-15 11:25:36 +00002020 /* Record the position of the start of the request so that
2021 * should we detect the updated seqno part-way through the
2022 * GPU processing the request, we never over-estimate the
2023 * position of the head.
2024 */
2025 request_ring_position = intel_ring_get_tail(ring);
2026
Chris Wilson9d7730912012-11-27 16:22:52 +00002027 ret = ring->add_request(ring);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002028 if (ret) {
2029 kfree(request);
2030 return ret;
2031 }
Eric Anholt673a3942008-07-30 12:06:12 -07002032
Chris Wilson9d7730912012-11-27 16:22:52 +00002033 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002034 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002035 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07002036 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002037 was_empty = list_empty(&ring->request_list);
2038 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002039 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002040
Chris Wilsondb53a302011-02-03 11:57:46 +00002041 if (file) {
2042 struct drm_i915_file_private *file_priv = file->driver_priv;
2043
Chris Wilson1c255952010-09-26 11:03:27 +01002044 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002045 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002046 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002047 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002048 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002049 }
Eric Anholt673a3942008-07-30 12:06:12 -07002050
Chris Wilson9d7730912012-11-27 16:22:52 +00002051 trace_i915_gem_request_add(ring, request->seqno);
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002052 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002053
Ben Gamarif65d9422009-09-14 17:48:44 -04002054 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002055 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +01002056 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002057 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002058 }
Chris Wilsonf047e392012-07-21 12:31:41 +01002059 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002060 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002061 &dev_priv->mm.retire_work,
2062 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002063 intel_mark_busy(dev_priv->dev);
2064 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002065 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002066
Chris Wilsonacb868d2012-09-26 13:47:30 +01002067 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002068 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002069 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002070}
2071
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002072static inline void
2073i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002074{
Chris Wilson1c255952010-09-26 11:03:27 +01002075 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002076
Chris Wilson1c255952010-09-26 11:03:27 +01002077 if (!file_priv)
2078 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002079
Chris Wilson1c255952010-09-26 11:03:27 +01002080 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002081 if (request->file_priv) {
2082 list_del(&request->client_list);
2083 request->file_priv = NULL;
2084 }
Chris Wilson1c255952010-09-26 11:03:27 +01002085 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002086}
2087
Chris Wilsondfaae392010-09-22 10:31:52 +01002088static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2089 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002090{
Chris Wilsondfaae392010-09-22 10:31:52 +01002091 while (!list_empty(&ring->request_list)) {
2092 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002093
Chris Wilsondfaae392010-09-22 10:31:52 +01002094 request = list_first_entry(&ring->request_list,
2095 struct drm_i915_gem_request,
2096 list);
2097
2098 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002099 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002100 kfree(request);
2101 }
2102
2103 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002104 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002105
Chris Wilson05394f32010-11-08 19:18:58 +00002106 obj = list_first_entry(&ring->active_list,
2107 struct drm_i915_gem_object,
2108 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002109
Chris Wilson05394f32010-11-08 19:18:58 +00002110 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002111 }
Eric Anholt673a3942008-07-30 12:06:12 -07002112}
2113
Chris Wilson312817a2010-11-22 11:50:11 +00002114static void i915_gem_reset_fences(struct drm_device *dev)
2115{
2116 struct drm_i915_private *dev_priv = dev->dev_private;
2117 int i;
2118
Daniel Vetter4b9de732011-10-09 21:52:02 +02002119 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002120 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002121
Chris Wilsonada726c2012-04-17 15:31:32 +01002122 i915_gem_write_fence(dev, i, NULL);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002123
Chris Wilsonada726c2012-04-17 15:31:32 +01002124 if (reg->obj)
2125 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002126
Chris Wilsonada726c2012-04-17 15:31:32 +01002127 reg->pin_count = 0;
2128 reg->obj = NULL;
2129 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002130 }
Chris Wilsonada726c2012-04-17 15:31:32 +01002131
2132 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002133}
2134
Chris Wilson069efc12010-09-30 16:53:18 +01002135void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002136{
Chris Wilsondfaae392010-09-22 10:31:52 +01002137 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002138 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002139 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002140 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002141
Chris Wilsonb4519512012-05-11 14:29:30 +01002142 for_each_ring(ring, dev_priv, i)
2143 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002144
Chris Wilsondfaae392010-09-22 10:31:52 +01002145 /* Move everything out of the GPU domains to ensure we do any
2146 * necessary invalidation upon reuse.
2147 */
Chris Wilson05394f32010-11-08 19:18:58 +00002148 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01002149 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002150 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01002151 {
Chris Wilson05394f32010-11-08 19:18:58 +00002152 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01002153 }
Chris Wilson069efc12010-09-30 16:53:18 +01002154
2155 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00002156 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002157}
2158
2159/**
2160 * This function clears the request list as sequence numbers are passed.
2161 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002162void
Chris Wilsondb53a302011-02-03 11:57:46 +00002163i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002164{
Eric Anholt673a3942008-07-30 12:06:12 -07002165 uint32_t seqno;
2166
Chris Wilsondb53a302011-02-03 11:57:46 +00002167 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002168 return;
2169
Chris Wilsondb53a302011-02-03 11:57:46 +00002170 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002171
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002172 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002173
Zou Nan hai852835f2010-05-21 09:08:56 +08002174 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002175 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002176
Zou Nan hai852835f2010-05-21 09:08:56 +08002177 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002178 struct drm_i915_gem_request,
2179 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002180
Chris Wilsondfaae392010-09-22 10:31:52 +01002181 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002182 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002183
Chris Wilsondb53a302011-02-03 11:57:46 +00002184 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002185 /* We know the GPU must have read the request to have
2186 * sent us the seqno + interrupt, so use the position
2187 * of tail of the request to update the last known position
2188 * of the GPU head.
2189 */
2190 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002191
2192 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002193 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002194 kfree(request);
2195 }
2196
2197 /* Move any buffers on the active list that are no longer referenced
2198 * by the ringbuffer to the flushing/inactive lists as appropriate.
2199 */
2200 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002201 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002202
Akshay Joshi0206e352011-08-16 15:34:10 -04002203 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002204 struct drm_i915_gem_object,
2205 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002206
Chris Wilson0201f1e2012-07-20 12:41:01 +01002207 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002208 break;
2209
Chris Wilson65ce3022012-07-20 12:41:02 +01002210 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002211 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002212
Chris Wilsondb53a302011-02-03 11:57:46 +00002213 if (unlikely(ring->trace_irq_seqno &&
2214 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002215 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002216 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002217 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002218
Chris Wilsondb53a302011-02-03 11:57:46 +00002219 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002220}
2221
2222void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002223i915_gem_retire_requests(struct drm_device *dev)
2224{
2225 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002226 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002227 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002228
Chris Wilsonb4519512012-05-11 14:29:30 +01002229 for_each_ring(ring, dev_priv, i)
2230 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002231}
2232
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002233static void
Eric Anholt673a3942008-07-30 12:06:12 -07002234i915_gem_retire_work_handler(struct work_struct *work)
2235{
2236 drm_i915_private_t *dev_priv;
2237 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002238 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002239 bool idle;
2240 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002241
2242 dev_priv = container_of(work, drm_i915_private_t,
2243 mm.retire_work.work);
2244 dev = dev_priv->dev;
2245
Chris Wilson891b48c2010-09-29 12:26:37 +01002246 /* Come back later if the device is busy... */
2247 if (!mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonbcb45082012-10-05 17:02:57 +01002248 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2249 round_jiffies_up_relative(HZ));
Chris Wilson891b48c2010-09-29 12:26:37 +01002250 return;
2251 }
2252
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002253 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002254
Chris Wilson0a587052011-01-09 21:05:44 +00002255 /* Send a periodic flush down the ring so we don't hold onto GEM
2256 * objects indefinitely.
2257 */
2258 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002259 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002260 if (ring->gpu_caches_dirty)
2261 i915_add_request(ring, NULL, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002262
2263 idle &= list_empty(&ring->request_list);
2264 }
2265
2266 if (!dev_priv->mm.suspended && !idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002267 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2268 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002269 if (idle)
2270 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002271
Eric Anholt673a3942008-07-30 12:06:12 -07002272 mutex_unlock(&dev->struct_mutex);
2273}
2274
Ben Widawsky5816d642012-04-11 11:18:19 -07002275/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002276 * Ensures that an object will eventually get non-busy by flushing any required
2277 * write domains, emitting any outstanding lazy request and retiring and
2278 * completed requests.
2279 */
2280static int
2281i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2282{
2283 int ret;
2284
2285 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002286 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002287 if (ret)
2288 return ret;
2289
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002290 i915_gem_retire_requests_ring(obj->ring);
2291 }
2292
2293 return 0;
2294}
2295
2296/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002297 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2298 * @DRM_IOCTL_ARGS: standard ioctl arguments
2299 *
2300 * Returns 0 if successful, else an error is returned with the remaining time in
2301 * the timeout parameter.
2302 * -ETIME: object is still busy after timeout
2303 * -ERESTARTSYS: signal interrupted the wait
2304 * -ENONENT: object doesn't exist
2305 * Also possible, but rare:
2306 * -EAGAIN: GPU wedged
2307 * -ENOMEM: damn
2308 * -ENODEV: Internal IRQ fail
2309 * -E?: The add request failed
2310 *
2311 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2312 * non-zero timeout parameter the wait ioctl will wait for the given number of
2313 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2314 * without holding struct_mutex the object may become re-busied before this
2315 * function completes. A similar but shorter * race condition exists in the busy
2316 * ioctl
2317 */
2318int
2319i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2320{
Daniel Vetterf69061b2012-12-06 09:01:42 +01002321 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002322 struct drm_i915_gem_wait *args = data;
2323 struct drm_i915_gem_object *obj;
2324 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002325 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002326 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002327 u32 seqno = 0;
2328 int ret = 0;
2329
Ben Widawskyeac1f142012-06-05 15:24:24 -07002330 if (args->timeout_ns >= 0) {
2331 timeout_stack = ns_to_timespec(args->timeout_ns);
2332 timeout = &timeout_stack;
2333 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002334
2335 ret = i915_mutex_lock_interruptible(dev);
2336 if (ret)
2337 return ret;
2338
2339 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2340 if (&obj->base == NULL) {
2341 mutex_unlock(&dev->struct_mutex);
2342 return -ENOENT;
2343 }
2344
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002345 /* Need to make sure the object gets inactive eventually. */
2346 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002347 if (ret)
2348 goto out;
2349
2350 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002351 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002352 ring = obj->ring;
2353 }
2354
2355 if (seqno == 0)
2356 goto out;
2357
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002358 /* Do this after OLR check to make sure we make forward progress polling
2359 * on this IOCTL with a 0 timeout (like busy ioctl)
2360 */
2361 if (!args->timeout_ns) {
2362 ret = -ETIME;
2363 goto out;
2364 }
2365
2366 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002367 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002368 mutex_unlock(&dev->struct_mutex);
2369
Daniel Vetterf69061b2012-12-06 09:01:42 +01002370 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
Ben Widawskyeac1f142012-06-05 15:24:24 -07002371 if (timeout) {
2372 WARN_ON(!timespec_valid(timeout));
2373 args->timeout_ns = timespec_to_ns(timeout);
2374 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002375 return ret;
2376
2377out:
2378 drm_gem_object_unreference(&obj->base);
2379 mutex_unlock(&dev->struct_mutex);
2380 return ret;
2381}
2382
2383/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002384 * i915_gem_object_sync - sync an object to a ring.
2385 *
2386 * @obj: object which may be in use on another ring.
2387 * @to: ring we wish to use the object on. May be NULL.
2388 *
2389 * This code is meant to abstract object synchronization with the GPU.
2390 * Calling with NULL implies synchronizing the object with the CPU
2391 * rather than a particular GPU ring.
2392 *
2393 * Returns 0 if successful, else propagates up the lower layer error.
2394 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002395int
2396i915_gem_object_sync(struct drm_i915_gem_object *obj,
2397 struct intel_ring_buffer *to)
2398{
2399 struct intel_ring_buffer *from = obj->ring;
2400 u32 seqno;
2401 int ret, idx;
2402
2403 if (from == NULL || to == from)
2404 return 0;
2405
Ben Widawsky5816d642012-04-11 11:18:19 -07002406 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002407 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002408
2409 idx = intel_ring_sync_index(from, to);
2410
Chris Wilson0201f1e2012-07-20 12:41:01 +01002411 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002412 if (seqno <= from->sync_seqno[idx])
2413 return 0;
2414
Ben Widawskyb4aca012012-04-25 20:50:12 -07002415 ret = i915_gem_check_olr(obj->ring, seqno);
2416 if (ret)
2417 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002418
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002419 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002420 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002421 /* We use last_read_seqno because sync_to()
2422 * might have just caused seqno wrap under
2423 * the radar.
2424 */
2425 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002426
Ben Widawskye3a5a222012-04-11 11:18:20 -07002427 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002428}
2429
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002430static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2431{
2432 u32 old_write_domain, old_read_domains;
2433
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002434 /* Force a pagefault for domain tracking on next user access */
2435 i915_gem_release_mmap(obj);
2436
Keith Packardb97c3d92011-06-24 21:02:59 -07002437 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2438 return;
2439
Chris Wilson97c809fd2012-10-09 19:24:38 +01002440 /* Wait for any direct GTT access to complete */
2441 mb();
2442
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002443 old_read_domains = obj->base.read_domains;
2444 old_write_domain = obj->base.write_domain;
2445
2446 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2447 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2448
2449 trace_i915_gem_object_change_domain(obj,
2450 old_read_domains,
2451 old_write_domain);
2452}
2453
Eric Anholt673a3942008-07-30 12:06:12 -07002454/**
2455 * Unbinds an object from the GTT aperture.
2456 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002457int
Chris Wilson05394f32010-11-08 19:18:58 +00002458i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002459{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002460 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002461 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002462
Chris Wilson05394f32010-11-08 19:18:58 +00002463 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002464 return 0;
2465
Chris Wilson31d8d652012-05-24 19:11:20 +01002466 if (obj->pin_count)
2467 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002468
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002469 BUG_ON(obj->pages == NULL);
2470
Chris Wilsona8198ee2011-04-13 22:04:09 +01002471 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002472 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002473 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002474 /* Continue on if we fail due to EIO, the GPU is hung so we
2475 * should be safe and we need to cleanup or else we might
2476 * cause memory corruption through use-after-free.
2477 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002478
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002479 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002480
Daniel Vetter96b47b62009-12-15 17:50:00 +01002481 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002482 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002483 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002484 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002485
Chris Wilsondb53a302011-02-03 11:57:46 +00002486 trace_i915_gem_object_unbind(obj);
2487
Daniel Vetter74898d72012-02-15 23:50:22 +01002488 if (obj->has_global_gtt_mapping)
2489 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002490 if (obj->has_aliasing_ppgtt_mapping) {
2491 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2492 obj->has_aliasing_ppgtt_mapping = 0;
2493 }
Daniel Vetter74163902012-02-15 23:50:21 +01002494 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002495
Chris Wilson6c085a72012-08-20 11:40:46 +02002496 list_del(&obj->mm_list);
2497 list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002498 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002499 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002500
Chris Wilson05394f32010-11-08 19:18:58 +00002501 drm_mm_put_block(obj->gtt_space);
2502 obj->gtt_space = NULL;
2503 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002504
Chris Wilson88241782011-01-07 17:09:48 +00002505 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002506}
2507
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002508int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002509{
2510 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002511 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002512 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002513
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002514 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002515 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002516 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2517 if (ret)
2518 return ret;
2519
Chris Wilson3e960502012-11-27 16:22:54 +00002520 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002521 if (ret)
2522 return ret;
2523 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002524
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002525 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002526}
2527
Chris Wilson9ce079e2012-04-17 15:31:30 +01002528static void i965_write_fence_reg(struct drm_device *dev, int reg,
2529 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002530{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002531 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002532 int fence_reg;
2533 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002534 uint64_t val;
2535
Imre Deak56c844e2013-01-07 21:47:34 +02002536 if (INTEL_INFO(dev)->gen >= 6) {
2537 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2538 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2539 } else {
2540 fence_reg = FENCE_REG_965_0;
2541 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2542 }
2543
Chris Wilson9ce079e2012-04-17 15:31:30 +01002544 if (obj) {
2545 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002546
Chris Wilson9ce079e2012-04-17 15:31:30 +01002547 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2548 0xfffff000) << 32;
2549 val |= obj->gtt_offset & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002550 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002551 if (obj->tiling_mode == I915_TILING_Y)
2552 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2553 val |= I965_FENCE_REG_VALID;
2554 } else
2555 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002556
Imre Deak56c844e2013-01-07 21:47:34 +02002557 fence_reg += reg * 8;
2558 I915_WRITE64(fence_reg, val);
2559 POSTING_READ(fence_reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002560}
2561
Chris Wilson9ce079e2012-04-17 15:31:30 +01002562static void i915_write_fence_reg(struct drm_device *dev, int reg,
2563 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002564{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002565 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002566 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002567
Chris Wilson9ce079e2012-04-17 15:31:30 +01002568 if (obj) {
2569 u32 size = obj->gtt_space->size;
2570 int pitch_val;
2571 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002572
Chris Wilson9ce079e2012-04-17 15:31:30 +01002573 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2574 (size & -size) != size ||
2575 (obj->gtt_offset & (size - 1)),
2576 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2577 obj->gtt_offset, obj->map_and_fenceable, size);
2578
2579 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2580 tile_width = 128;
2581 else
2582 tile_width = 512;
2583
2584 /* Note: pitch better be a power of two tile widths */
2585 pitch_val = obj->stride / tile_width;
2586 pitch_val = ffs(pitch_val) - 1;
2587
2588 val = obj->gtt_offset;
2589 if (obj->tiling_mode == I915_TILING_Y)
2590 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2591 val |= I915_FENCE_SIZE_BITS(size);
2592 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2593 val |= I830_FENCE_REG_VALID;
2594 } else
2595 val = 0;
2596
2597 if (reg < 8)
2598 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002599 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002600 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002601
Chris Wilson9ce079e2012-04-17 15:31:30 +01002602 I915_WRITE(reg, val);
2603 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002604}
2605
Chris Wilson9ce079e2012-04-17 15:31:30 +01002606static void i830_write_fence_reg(struct drm_device *dev, int reg,
2607 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002608{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002609 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002610 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002611
Chris Wilson9ce079e2012-04-17 15:31:30 +01002612 if (obj) {
2613 u32 size = obj->gtt_space->size;
2614 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002615
Chris Wilson9ce079e2012-04-17 15:31:30 +01002616 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2617 (size & -size) != size ||
2618 (obj->gtt_offset & (size - 1)),
2619 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2620 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002621
Chris Wilson9ce079e2012-04-17 15:31:30 +01002622 pitch_val = obj->stride / 128;
2623 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002624
Chris Wilson9ce079e2012-04-17 15:31:30 +01002625 val = obj->gtt_offset;
2626 if (obj->tiling_mode == I915_TILING_Y)
2627 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2628 val |= I830_FENCE_SIZE_BITS(size);
2629 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2630 val |= I830_FENCE_REG_VALID;
2631 } else
2632 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002633
Chris Wilson9ce079e2012-04-17 15:31:30 +01002634 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2635 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2636}
2637
Chris Wilsond0a57782012-10-09 19:24:37 +01002638inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2639{
2640 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2641}
2642
Chris Wilson9ce079e2012-04-17 15:31:30 +01002643static void i915_gem_write_fence(struct drm_device *dev, int reg,
2644 struct drm_i915_gem_object *obj)
2645{
Chris Wilsond0a57782012-10-09 19:24:37 +01002646 struct drm_i915_private *dev_priv = dev->dev_private;
2647
2648 /* Ensure that all CPU reads are completed before installing a fence
2649 * and all writes before removing the fence.
2650 */
2651 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2652 mb();
2653
Chris Wilson9ce079e2012-04-17 15:31:30 +01002654 switch (INTEL_INFO(dev)->gen) {
2655 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002656 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002657 case 5:
2658 case 4: i965_write_fence_reg(dev, reg, obj); break;
2659 case 3: i915_write_fence_reg(dev, reg, obj); break;
2660 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002661 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002662 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002663
2664 /* And similarly be paranoid that no direct access to this region
2665 * is reordered to before the fence is installed.
2666 */
2667 if (i915_gem_object_needs_mb(obj))
2668 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08002669}
2670
Chris Wilson61050802012-04-17 15:31:31 +01002671static inline int fence_number(struct drm_i915_private *dev_priv,
2672 struct drm_i915_fence_reg *fence)
2673{
2674 return fence - dev_priv->fence_regs;
2675}
2676
2677static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2678 struct drm_i915_fence_reg *fence,
2679 bool enable)
2680{
2681 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2682 int reg = fence_number(dev_priv, fence);
2683
2684 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2685
2686 if (enable) {
2687 obj->fence_reg = reg;
2688 fence->obj = obj;
2689 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2690 } else {
2691 obj->fence_reg = I915_FENCE_REG_NONE;
2692 fence->obj = NULL;
2693 list_del_init(&fence->lru_list);
2694 }
2695}
2696
Chris Wilsond9e86c02010-11-10 16:40:20 +00002697static int
Chris Wilsond0a57782012-10-09 19:24:37 +01002698i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002699{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002700 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002701 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002702 if (ret)
2703 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002704
2705 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002706 }
2707
Chris Wilson86d5bc32012-07-20 12:41:04 +01002708 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002709 return 0;
2710}
2711
2712int
2713i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2714{
Chris Wilson61050802012-04-17 15:31:31 +01002715 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002716 int ret;
2717
Chris Wilsond0a57782012-10-09 19:24:37 +01002718 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002719 if (ret)
2720 return ret;
2721
Chris Wilson61050802012-04-17 15:31:31 +01002722 if (obj->fence_reg == I915_FENCE_REG_NONE)
2723 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002724
Chris Wilson61050802012-04-17 15:31:31 +01002725 i915_gem_object_update_fence(obj,
2726 &dev_priv->fence_regs[obj->fence_reg],
2727 false);
2728 i915_gem_object_fence_lost(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002729
2730 return 0;
2731}
2732
2733static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002734i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002735{
Daniel Vetterae3db242010-02-19 11:51:58 +01002736 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002737 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002738 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002739
2740 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002741 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002742 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2743 reg = &dev_priv->fence_regs[i];
2744 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002745 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002746
Chris Wilson1690e1e2011-12-14 13:57:08 +01002747 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002748 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002749 }
2750
Chris Wilsond9e86c02010-11-10 16:40:20 +00002751 if (avail == NULL)
2752 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002753
2754 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002755 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002756 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002757 continue;
2758
Chris Wilson8fe301a2012-04-17 15:31:28 +01002759 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002760 }
2761
Chris Wilson8fe301a2012-04-17 15:31:28 +01002762 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002763}
2764
Jesse Barnesde151cf2008-11-12 10:03:55 -08002765/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002766 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002767 * @obj: object to map through a fence reg
2768 *
2769 * When mapping objects through the GTT, userspace wants to be able to write
2770 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002771 * This function walks the fence regs looking for a free one for @obj,
2772 * stealing one if it can't find any.
2773 *
2774 * It then sets up the reg based on the object's properties: address, pitch
2775 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002776 *
2777 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002778 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002779int
Chris Wilson06d98132012-04-17 15:31:24 +01002780i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002781{
Chris Wilson05394f32010-11-08 19:18:58 +00002782 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002783 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002784 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002785 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002786 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002787
Chris Wilson14415742012-04-17 15:31:33 +01002788 /* Have we updated the tiling parameters upon the object and so
2789 * will need to serialise the write to the associated fence register?
2790 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002791 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01002792 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01002793 if (ret)
2794 return ret;
2795 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002796
Chris Wilsond9e86c02010-11-10 16:40:20 +00002797 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002798 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2799 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002800 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002801 list_move_tail(&reg->lru_list,
2802 &dev_priv->mm.fence_list);
2803 return 0;
2804 }
2805 } else if (enable) {
2806 reg = i915_find_fence_reg(dev);
2807 if (reg == NULL)
2808 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002809
Chris Wilson14415742012-04-17 15:31:33 +01002810 if (reg->obj) {
2811 struct drm_i915_gem_object *old = reg->obj;
2812
Chris Wilsond0a57782012-10-09 19:24:37 +01002813 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002814 if (ret)
2815 return ret;
2816
Chris Wilson14415742012-04-17 15:31:33 +01002817 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002818 }
Chris Wilson14415742012-04-17 15:31:33 +01002819 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002820 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002821
Chris Wilson14415742012-04-17 15:31:33 +01002822 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002823 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002824
Chris Wilson9ce079e2012-04-17 15:31:30 +01002825 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002826}
2827
Chris Wilson42d6ab42012-07-26 11:49:32 +01002828static bool i915_gem_valid_gtt_space(struct drm_device *dev,
2829 struct drm_mm_node *gtt_space,
2830 unsigned long cache_level)
2831{
2832 struct drm_mm_node *other;
2833
2834 /* On non-LLC machines we have to be careful when putting differing
2835 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00002836 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002837 */
2838 if (HAS_LLC(dev))
2839 return true;
2840
2841 if (gtt_space == NULL)
2842 return true;
2843
2844 if (list_empty(&gtt_space->node_list))
2845 return true;
2846
2847 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2848 if (other->allocated && !other->hole_follows && other->color != cache_level)
2849 return false;
2850
2851 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2852 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2853 return false;
2854
2855 return true;
2856}
2857
2858static void i915_gem_verify_gtt(struct drm_device *dev)
2859{
2860#if WATCH_GTT
2861 struct drm_i915_private *dev_priv = dev->dev_private;
2862 struct drm_i915_gem_object *obj;
2863 int err = 0;
2864
2865 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
2866 if (obj->gtt_space == NULL) {
2867 printk(KERN_ERR "object found on GTT list with no space reserved\n");
2868 err++;
2869 continue;
2870 }
2871
2872 if (obj->cache_level != obj->gtt_space->color) {
2873 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
2874 obj->gtt_space->start,
2875 obj->gtt_space->start + obj->gtt_space->size,
2876 obj->cache_level,
2877 obj->gtt_space->color);
2878 err++;
2879 continue;
2880 }
2881
2882 if (!i915_gem_valid_gtt_space(dev,
2883 obj->gtt_space,
2884 obj->cache_level)) {
2885 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
2886 obj->gtt_space->start,
2887 obj->gtt_space->start + obj->gtt_space->size,
2888 obj->cache_level);
2889 err++;
2890 continue;
2891 }
2892 }
2893
2894 WARN_ON(err);
2895#endif
2896}
2897
Jesse Barnesde151cf2008-11-12 10:03:55 -08002898/**
Eric Anholt673a3942008-07-30 12:06:12 -07002899 * Finds free space in the GTT aperture and binds the object there.
2900 */
2901static int
Chris Wilson05394f32010-11-08 19:18:58 +00002902i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002903 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002904 bool map_and_fenceable,
2905 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07002906{
Chris Wilson05394f32010-11-08 19:18:58 +00002907 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002908 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002909 struct drm_mm_node *node;
Daniel Vetter5e783302010-11-14 22:32:36 +01002910 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002911 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002912 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002913
Chris Wilsone28f8712011-07-18 13:11:49 -07002914 fence_size = i915_gem_get_gtt_size(dev,
2915 obj->base.size,
2916 obj->tiling_mode);
2917 fence_alignment = i915_gem_get_gtt_alignment(dev,
2918 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02002919 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07002920 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02002921 i915_gem_get_gtt_alignment(dev,
Chris Wilsone28f8712011-07-18 13:11:49 -07002922 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02002923 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002924
Eric Anholt673a3942008-07-30 12:06:12 -07002925 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002926 alignment = map_and_fenceable ? fence_alignment :
2927 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002928 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002929 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2930 return -EINVAL;
2931 }
2932
Chris Wilson05394f32010-11-08 19:18:58 +00002933 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002934
Chris Wilson654fc602010-05-27 13:18:21 +01002935 /* If the object is bigger than the entire aperture, reject it early
2936 * before evicting everything in a vain attempt to find space.
2937 */
Chris Wilson05394f32010-11-08 19:18:58 +00002938 if (obj->base.size >
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002939 (map_and_fenceable ? dev_priv->gtt.mappable_end : dev_priv->gtt.total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002940 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2941 return -E2BIG;
2942 }
2943
Chris Wilson37e680a2012-06-07 15:38:42 +01002944 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002945 if (ret)
2946 return ret;
2947
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002948 i915_gem_object_pin_pages(obj);
2949
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002950 node = kzalloc(sizeof(*node), GFP_KERNEL);
2951 if (node == NULL) {
2952 i915_gem_object_unpin_pages(obj);
2953 return -ENOMEM;
2954 }
2955
Eric Anholt673a3942008-07-30 12:06:12 -07002956 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002957 if (map_and_fenceable)
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002958 ret = drm_mm_insert_node_in_range_generic(&dev_priv->mm.gtt_space, node,
2959 size, alignment, obj->cache_level,
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002960 0, dev_priv->gtt.mappable_end);
Daniel Vetter920afa72010-09-16 17:54:23 +02002961 else
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002962 ret = drm_mm_insert_node_generic(&dev_priv->mm.gtt_space, node,
2963 size, alignment, obj->cache_level);
2964 if (ret) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002965 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002966 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002967 map_and_fenceable,
2968 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002969 if (ret == 0)
2970 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01002971
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002972 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002973 kfree(node);
2974 return ret;
2975 }
2976 if (WARN_ON(!i915_gem_valid_gtt_space(dev, node, obj->cache_level))) {
2977 i915_gem_object_unpin_pages(obj);
2978 drm_mm_put_block(node);
Chris Wilson42d6ab42012-07-26 11:49:32 +01002979 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07002980 }
2981
Daniel Vetter74163902012-02-15 23:50:21 +01002982 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002983 if (ret) {
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002984 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002985 drm_mm_put_block(node);
Chris Wilson6c085a72012-08-20 11:40:46 +02002986 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002987 }
Eric Anholt673a3942008-07-30 12:06:12 -07002988
Chris Wilson6c085a72012-08-20 11:40:46 +02002989 list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002990 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002991
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002992 obj->gtt_space = node;
2993 obj->gtt_offset = node->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002994
Daniel Vetter75e9e912010-11-04 17:11:09 +01002995 fenceable =
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002996 node->size == fence_size &&
2997 (node->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002998
Daniel Vetter75e9e912010-11-04 17:11:09 +01002999 mappable =
Ben Widawsky5d4545a2013-01-17 12:45:15 -08003000 obj->gtt_offset + obj->base.size <= dev_priv->gtt.mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003001
Chris Wilson05394f32010-11-08 19:18:58 +00003002 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003003
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003004 i915_gem_object_unpin_pages(obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00003005 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003006 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003007 return 0;
3008}
3009
3010void
Chris Wilson05394f32010-11-08 19:18:58 +00003011i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003012{
Eric Anholt673a3942008-07-30 12:06:12 -07003013 /* If we don't have a page list set up, then we're not pinned
3014 * to GPU, and we can ignore the cache flush because it'll happen
3015 * again at bind time.
3016 */
Chris Wilson05394f32010-11-08 19:18:58 +00003017 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07003018 return;
3019
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003020 /* If the GPU is snooping the contents of the CPU cache,
3021 * we do not need to manually clear the CPU cache lines. However,
3022 * the caches are only snooped when the render cache is
3023 * flushed/invalidated. As we always have to emit invalidations
3024 * and flushes when moving into and out of the RENDER domain, correct
3025 * snooping behaviour occurs naturally as the result of our domain
3026 * tracking.
3027 */
3028 if (obj->cache_level != I915_CACHE_NONE)
3029 return;
3030
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003031 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003032
Chris Wilson9da3da62012-06-01 15:20:22 +01003033 drm_clflush_sg(obj->pages);
Eric Anholte47c68e2008-11-14 13:35:19 -08003034}
3035
3036/** Flushes the GTT write domain for the object if it's dirty. */
3037static void
Chris Wilson05394f32010-11-08 19:18:58 +00003038i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003039{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003040 uint32_t old_write_domain;
3041
Chris Wilson05394f32010-11-08 19:18:58 +00003042 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003043 return;
3044
Chris Wilson63256ec2011-01-04 18:42:07 +00003045 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003046 * to it immediately go to main memory as far as we know, so there's
3047 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003048 *
3049 * However, we do have to enforce the order so that all writes through
3050 * the GTT land before any writes to the device, such as updates to
3051 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003052 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003053 wmb();
3054
Chris Wilson05394f32010-11-08 19:18:58 +00003055 old_write_domain = obj->base.write_domain;
3056 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003057
3058 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003059 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003060 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003061}
3062
3063/** Flushes the CPU write domain for the object if it's dirty. */
3064static void
Chris Wilson05394f32010-11-08 19:18:58 +00003065i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003066{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003067 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003068
Chris Wilson05394f32010-11-08 19:18:58 +00003069 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003070 return;
3071
3072 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003073 i915_gem_chipset_flush(obj->base.dev);
Chris Wilson05394f32010-11-08 19:18:58 +00003074 old_write_domain = obj->base.write_domain;
3075 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003076
3077 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003078 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003079 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003080}
3081
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003082/**
3083 * Moves a single object to the GTT read, and possibly write domain.
3084 *
3085 * This function returns when the move is complete, including waiting on
3086 * flushes to occur.
3087 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003088int
Chris Wilson20217462010-11-23 15:26:33 +00003089i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003090{
Chris Wilson8325a092012-04-24 15:52:35 +01003091 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003092 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003093 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003094
Eric Anholt02354392008-11-26 13:58:13 -08003095 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00003096 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003097 return -EINVAL;
3098
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003099 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3100 return 0;
3101
Chris Wilson0201f1e2012-07-20 12:41:01 +01003102 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003103 if (ret)
3104 return ret;
3105
Chris Wilson72133422010-09-13 23:56:38 +01003106 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003107
Chris Wilsond0a57782012-10-09 19:24:37 +01003108 /* Serialise direct access to this object with the barriers for
3109 * coherent writes from the GPU, by effectively invalidating the
3110 * GTT domain upon first access.
3111 */
3112 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3113 mb();
3114
Chris Wilson05394f32010-11-08 19:18:58 +00003115 old_write_domain = obj->base.write_domain;
3116 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003117
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003118 /* It should now be out of any other write domains, and we can update
3119 * the domain values for our changes.
3120 */
Chris Wilson05394f32010-11-08 19:18:58 +00003121 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3122 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003123 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003124 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3125 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3126 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003127 }
3128
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003129 trace_i915_gem_object_change_domain(obj,
3130 old_read_domains,
3131 old_write_domain);
3132
Chris Wilson8325a092012-04-24 15:52:35 +01003133 /* And bump the LRU for this access */
3134 if (i915_gem_object_is_inactive(obj))
3135 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3136
Eric Anholte47c68e2008-11-14 13:35:19 -08003137 return 0;
3138}
3139
Chris Wilsone4ffd172011-04-04 09:44:39 +01003140int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3141 enum i915_cache_level cache_level)
3142{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003143 struct drm_device *dev = obj->base.dev;
3144 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003145 int ret;
3146
3147 if (obj->cache_level == cache_level)
3148 return 0;
3149
3150 if (obj->pin_count) {
3151 DRM_DEBUG("can not change the cache level of pinned objects\n");
3152 return -EBUSY;
3153 }
3154
Chris Wilson42d6ab42012-07-26 11:49:32 +01003155 if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
3156 ret = i915_gem_object_unbind(obj);
3157 if (ret)
3158 return ret;
3159 }
3160
Chris Wilsone4ffd172011-04-04 09:44:39 +01003161 if (obj->gtt_space) {
3162 ret = i915_gem_object_finish_gpu(obj);
3163 if (ret)
3164 return ret;
3165
3166 i915_gem_object_finish_gtt(obj);
3167
3168 /* Before SandyBridge, you could not use tiling or fence
3169 * registers with snooped memory, so relinquish any fences
3170 * currently pointing to our region in the aperture.
3171 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003172 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003173 ret = i915_gem_object_put_fence(obj);
3174 if (ret)
3175 return ret;
3176 }
3177
Daniel Vetter74898d72012-02-15 23:50:22 +01003178 if (obj->has_global_gtt_mapping)
3179 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003180 if (obj->has_aliasing_ppgtt_mapping)
3181 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3182 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003183
3184 obj->gtt_space->color = cache_level;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003185 }
3186
3187 if (cache_level == I915_CACHE_NONE) {
3188 u32 old_read_domains, old_write_domain;
3189
3190 /* If we're coming from LLC cached, then we haven't
3191 * actually been tracking whether the data is in the
3192 * CPU cache or not, since we only allow one bit set
3193 * in obj->write_domain and have been skipping the clflushes.
3194 * Just set it to the CPU cache for now.
3195 */
3196 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3197 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3198
3199 old_read_domains = obj->base.read_domains;
3200 old_write_domain = obj->base.write_domain;
3201
3202 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3203 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3204
3205 trace_i915_gem_object_change_domain(obj,
3206 old_read_domains,
3207 old_write_domain);
3208 }
3209
3210 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003211 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003212 return 0;
3213}
3214
Ben Widawsky199adf42012-09-21 17:01:20 -07003215int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3216 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003217{
Ben Widawsky199adf42012-09-21 17:01:20 -07003218 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003219 struct drm_i915_gem_object *obj;
3220 int ret;
3221
3222 ret = i915_mutex_lock_interruptible(dev);
3223 if (ret)
3224 return ret;
3225
3226 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3227 if (&obj->base == NULL) {
3228 ret = -ENOENT;
3229 goto unlock;
3230 }
3231
Ben Widawsky199adf42012-09-21 17:01:20 -07003232 args->caching = obj->cache_level != I915_CACHE_NONE;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003233
3234 drm_gem_object_unreference(&obj->base);
3235unlock:
3236 mutex_unlock(&dev->struct_mutex);
3237 return ret;
3238}
3239
Ben Widawsky199adf42012-09-21 17:01:20 -07003240int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3241 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003242{
Ben Widawsky199adf42012-09-21 17:01:20 -07003243 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003244 struct drm_i915_gem_object *obj;
3245 enum i915_cache_level level;
3246 int ret;
3247
Ben Widawsky199adf42012-09-21 17:01:20 -07003248 switch (args->caching) {
3249 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003250 level = I915_CACHE_NONE;
3251 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003252 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003253 level = I915_CACHE_LLC;
3254 break;
3255 default:
3256 return -EINVAL;
3257 }
3258
Ben Widawsky3bc29132012-09-26 16:15:20 -07003259 ret = i915_mutex_lock_interruptible(dev);
3260 if (ret)
3261 return ret;
3262
Chris Wilsone6994ae2012-07-10 10:27:08 +01003263 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3264 if (&obj->base == NULL) {
3265 ret = -ENOENT;
3266 goto unlock;
3267 }
3268
3269 ret = i915_gem_object_set_cache_level(obj, level);
3270
3271 drm_gem_object_unreference(&obj->base);
3272unlock:
3273 mutex_unlock(&dev->struct_mutex);
3274 return ret;
3275}
3276
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003277/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003278 * Prepare buffer for display plane (scanout, cursors, etc).
3279 * Can be called from an uninterruptible phase (modesetting) and allows
3280 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003281 */
3282int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003283i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3284 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003285 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003286{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003287 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003288 int ret;
3289
Chris Wilson0be73282010-12-06 14:36:27 +00003290 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003291 ret = i915_gem_object_sync(obj, pipelined);
3292 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003293 return ret;
3294 }
3295
Eric Anholta7ef0642011-03-29 16:59:54 -07003296 /* The display engine is not coherent with the LLC cache on gen6. As
3297 * a result, we make sure that the pinning that is about to occur is
3298 * done with uncached PTEs. This is lowest common denominator for all
3299 * chipsets.
3300 *
3301 * However for gen6+, we could do better by using the GFDT bit instead
3302 * of uncaching, which would allow us to flush all the LLC-cached data
3303 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3304 */
3305 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3306 if (ret)
3307 return ret;
3308
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003309 /* As the user may map the buffer once pinned in the display plane
3310 * (e.g. libkms for the bootup splash), we have to ensure that we
3311 * always use map_and_fenceable for all scanout buffers.
3312 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003313 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003314 if (ret)
3315 return ret;
3316
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003317 i915_gem_object_flush_cpu_write_domain(obj);
3318
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003319 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003320 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003321
3322 /* It should now be out of any other write domains, and we can update
3323 * the domain values for our changes.
3324 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003325 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003326 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003327
3328 trace_i915_gem_object_change_domain(obj,
3329 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003330 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003331
3332 return 0;
3333}
3334
Chris Wilson85345512010-11-13 09:49:11 +00003335int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003336i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003337{
Chris Wilson88241782011-01-07 17:09:48 +00003338 int ret;
3339
Chris Wilsona8198ee2011-04-13 22:04:09 +01003340 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003341 return 0;
3342
Chris Wilson0201f1e2012-07-20 12:41:01 +01003343 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003344 if (ret)
3345 return ret;
3346
Chris Wilsona8198ee2011-04-13 22:04:09 +01003347 /* Ensure that we invalidate the GPU's caches and TLBs. */
3348 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003349 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003350}
3351
Eric Anholte47c68e2008-11-14 13:35:19 -08003352/**
3353 * Moves a single object to the CPU read, and possibly write domain.
3354 *
3355 * This function returns when the move is complete, including waiting on
3356 * flushes to occur.
3357 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003358int
Chris Wilson919926a2010-11-12 13:42:53 +00003359i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003360{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003361 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003362 int ret;
3363
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003364 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3365 return 0;
3366
Chris Wilson0201f1e2012-07-20 12:41:01 +01003367 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003368 if (ret)
3369 return ret;
3370
Eric Anholte47c68e2008-11-14 13:35:19 -08003371 i915_gem_object_flush_gtt_write_domain(obj);
3372
Chris Wilson05394f32010-11-08 19:18:58 +00003373 old_write_domain = obj->base.write_domain;
3374 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003375
Eric Anholte47c68e2008-11-14 13:35:19 -08003376 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003377 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003378 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003379
Chris Wilson05394f32010-11-08 19:18:58 +00003380 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003381 }
3382
3383 /* It should now be out of any other write domains, and we can update
3384 * the domain values for our changes.
3385 */
Chris Wilson05394f32010-11-08 19:18:58 +00003386 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003387
3388 /* If we're writing through the CPU, then the GPU read domains will
3389 * need to be invalidated at next use.
3390 */
3391 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003392 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3393 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003394 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003395
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003396 trace_i915_gem_object_change_domain(obj,
3397 old_read_domains,
3398 old_write_domain);
3399
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003400 return 0;
3401}
3402
Eric Anholt673a3942008-07-30 12:06:12 -07003403/* Throttle our rendering by waiting until the ring has completed our requests
3404 * emitted over 20 msec ago.
3405 *
Eric Anholtb9624422009-06-03 07:27:35 +00003406 * Note that if we were to use the current jiffies each time around the loop,
3407 * we wouldn't escape the function with any frames outstanding if the time to
3408 * render a frame was over 20ms.
3409 *
Eric Anholt673a3942008-07-30 12:06:12 -07003410 * This should get us reasonable parallelism between CPU and GPU but also
3411 * relatively low latency when blocking on a particular request to finish.
3412 */
3413static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003414i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003415{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003416 struct drm_i915_private *dev_priv = dev->dev_private;
3417 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003418 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003419 struct drm_i915_gem_request *request;
3420 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003421 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003422 u32 seqno = 0;
3423 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003424
Daniel Vetter308887a2012-11-14 17:14:06 +01003425 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3426 if (ret)
3427 return ret;
3428
3429 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3430 if (ret)
3431 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003432
Chris Wilson1c255952010-09-26 11:03:27 +01003433 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003434 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003435 if (time_after_eq(request->emitted_jiffies, recent_enough))
3436 break;
3437
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003438 ring = request->ring;
3439 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003440 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003441 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003442 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003443
3444 if (seqno == 0)
3445 return 0;
3446
Daniel Vetterf69061b2012-12-06 09:01:42 +01003447 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003448 if (ret == 0)
3449 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003450
Eric Anholt673a3942008-07-30 12:06:12 -07003451 return ret;
3452}
3453
Eric Anholt673a3942008-07-30 12:06:12 -07003454int
Chris Wilson05394f32010-11-08 19:18:58 +00003455i915_gem_object_pin(struct drm_i915_gem_object *obj,
3456 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003457 bool map_and_fenceable,
3458 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003459{
Eric Anholt673a3942008-07-30 12:06:12 -07003460 int ret;
3461
Chris Wilson7e81a422012-09-15 09:41:57 +01003462 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3463 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003464
Chris Wilson05394f32010-11-08 19:18:58 +00003465 if (obj->gtt_space != NULL) {
3466 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3467 (map_and_fenceable && !obj->map_and_fenceable)) {
3468 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003469 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003470 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3471 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003472 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003473 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003474 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003475 ret = i915_gem_object_unbind(obj);
3476 if (ret)
3477 return ret;
3478 }
3479 }
3480
Chris Wilson05394f32010-11-08 19:18:58 +00003481 if (obj->gtt_space == NULL) {
Chris Wilson87422672012-11-21 13:04:03 +00003482 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3483
Chris Wilsona00b10c2010-09-24 21:15:47 +01003484 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003485 map_and_fenceable,
3486 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003487 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003488 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003489
3490 if (!dev_priv->mm.aliasing_ppgtt)
3491 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003492 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003493
Daniel Vetter74898d72012-02-15 23:50:22 +01003494 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3495 i915_gem_gtt_bind_object(obj, obj->cache_level);
3496
Chris Wilson1b502472012-04-24 15:47:30 +01003497 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003498 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003499
3500 return 0;
3501}
3502
3503void
Chris Wilson05394f32010-11-08 19:18:58 +00003504i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003505{
Chris Wilson05394f32010-11-08 19:18:58 +00003506 BUG_ON(obj->pin_count == 0);
3507 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003508
Chris Wilson1b502472012-04-24 15:47:30 +01003509 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003510 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003511}
3512
3513int
3514i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003515 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003516{
3517 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003518 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003519 int ret;
3520
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003521 ret = i915_mutex_lock_interruptible(dev);
3522 if (ret)
3523 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003524
Chris Wilson05394f32010-11-08 19:18:58 +00003525 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003526 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003527 ret = -ENOENT;
3528 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003529 }
Eric Anholt673a3942008-07-30 12:06:12 -07003530
Chris Wilson05394f32010-11-08 19:18:58 +00003531 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003532 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003533 ret = -EINVAL;
3534 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003535 }
3536
Chris Wilson05394f32010-11-08 19:18:58 +00003537 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003538 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3539 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003540 ret = -EINVAL;
3541 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003542 }
3543
Chris Wilson05394f32010-11-08 19:18:58 +00003544 obj->user_pin_count++;
3545 obj->pin_filp = file;
3546 if (obj->user_pin_count == 1) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003547 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003548 if (ret)
3549 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003550 }
3551
3552 /* XXX - flush the CPU caches for pinned objects
3553 * as the X server doesn't manage domains yet
3554 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003555 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003556 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003557out:
Chris Wilson05394f32010-11-08 19:18:58 +00003558 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003559unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003560 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003561 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003562}
3563
3564int
3565i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003566 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003567{
3568 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003569 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003570 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003571
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003572 ret = i915_mutex_lock_interruptible(dev);
3573 if (ret)
3574 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003575
Chris Wilson05394f32010-11-08 19:18:58 +00003576 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003577 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003578 ret = -ENOENT;
3579 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003580 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003581
Chris Wilson05394f32010-11-08 19:18:58 +00003582 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003583 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3584 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003585 ret = -EINVAL;
3586 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003587 }
Chris Wilson05394f32010-11-08 19:18:58 +00003588 obj->user_pin_count--;
3589 if (obj->user_pin_count == 0) {
3590 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003591 i915_gem_object_unpin(obj);
3592 }
Eric Anholt673a3942008-07-30 12:06:12 -07003593
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003594out:
Chris Wilson05394f32010-11-08 19:18:58 +00003595 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003596unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003597 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003598 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003599}
3600
3601int
3602i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003603 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003604{
3605 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003606 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003607 int ret;
3608
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003609 ret = i915_mutex_lock_interruptible(dev);
3610 if (ret)
3611 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003612
Chris Wilson05394f32010-11-08 19:18:58 +00003613 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003614 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003615 ret = -ENOENT;
3616 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003617 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003618
Chris Wilson0be555b2010-08-04 15:36:30 +01003619 /* Count all active objects as busy, even if they are currently not used
3620 * by the gpu. Users of this interface expect objects to eventually
3621 * become non-busy without any further actions, therefore emit any
3622 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003623 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003624 ret = i915_gem_object_flush_active(obj);
3625
Chris Wilson05394f32010-11-08 19:18:58 +00003626 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003627 if (obj->ring) {
3628 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3629 args->busy |= intel_ring_flag(obj->ring) << 16;
3630 }
Eric Anholt673a3942008-07-30 12:06:12 -07003631
Chris Wilson05394f32010-11-08 19:18:58 +00003632 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003633unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003634 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003635 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003636}
3637
3638int
3639i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3640 struct drm_file *file_priv)
3641{
Akshay Joshi0206e352011-08-16 15:34:10 -04003642 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003643}
3644
Chris Wilson3ef94da2009-09-14 16:50:29 +01003645int
3646i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3647 struct drm_file *file_priv)
3648{
3649 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003650 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003651 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003652
3653 switch (args->madv) {
3654 case I915_MADV_DONTNEED:
3655 case I915_MADV_WILLNEED:
3656 break;
3657 default:
3658 return -EINVAL;
3659 }
3660
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003661 ret = i915_mutex_lock_interruptible(dev);
3662 if (ret)
3663 return ret;
3664
Chris Wilson05394f32010-11-08 19:18:58 +00003665 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003666 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003667 ret = -ENOENT;
3668 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003669 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003670
Chris Wilson05394f32010-11-08 19:18:58 +00003671 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003672 ret = -EINVAL;
3673 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003674 }
3675
Chris Wilson05394f32010-11-08 19:18:58 +00003676 if (obj->madv != __I915_MADV_PURGED)
3677 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003678
Chris Wilson6c085a72012-08-20 11:40:46 +02003679 /* if the object is no longer attached, discard its backing storage */
3680 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003681 i915_gem_object_truncate(obj);
3682
Chris Wilson05394f32010-11-08 19:18:58 +00003683 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003684
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003685out:
Chris Wilson05394f32010-11-08 19:18:58 +00003686 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003687unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003688 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003689 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003690}
3691
Chris Wilson37e680a2012-06-07 15:38:42 +01003692void i915_gem_object_init(struct drm_i915_gem_object *obj,
3693 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003694{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003695 INIT_LIST_HEAD(&obj->mm_list);
3696 INIT_LIST_HEAD(&obj->gtt_list);
3697 INIT_LIST_HEAD(&obj->ring_list);
3698 INIT_LIST_HEAD(&obj->exec_list);
3699
Chris Wilson37e680a2012-06-07 15:38:42 +01003700 obj->ops = ops;
3701
Chris Wilson0327d6b2012-08-11 15:41:06 +01003702 obj->fence_reg = I915_FENCE_REG_NONE;
3703 obj->madv = I915_MADV_WILLNEED;
3704 /* Avoid an unnecessary call to unbind on the first bind. */
3705 obj->map_and_fenceable = true;
3706
3707 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3708}
3709
Chris Wilson37e680a2012-06-07 15:38:42 +01003710static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3711 .get_pages = i915_gem_object_get_pages_gtt,
3712 .put_pages = i915_gem_object_put_pages_gtt,
3713};
3714
Chris Wilson05394f32010-11-08 19:18:58 +00003715struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3716 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003717{
Daniel Vetterc397b902010-04-09 19:05:07 +00003718 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003719 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003720 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003721
Chris Wilson42dcedd2012-11-15 11:32:30 +00003722 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003723 if (obj == NULL)
3724 return NULL;
3725
3726 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00003727 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00003728 return NULL;
3729 }
3730
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003731 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3732 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3733 /* 965gm cannot relocate objects above 4GiB. */
3734 mask &= ~__GFP_HIGHMEM;
3735 mask |= __GFP_DMA32;
3736 }
3737
Hugh Dickins5949eac2011-06-27 16:18:18 -07003738 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003739 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003740
Chris Wilson37e680a2012-06-07 15:38:42 +01003741 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003742
Daniel Vetterc397b902010-04-09 19:05:07 +00003743 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3744 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3745
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003746 if (HAS_LLC(dev)) {
3747 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003748 * cache) for about a 10% performance improvement
3749 * compared to uncached. Graphics requests other than
3750 * display scanout are coherent with the CPU in
3751 * accessing this cache. This means in this mode we
3752 * don't need to clflush on the CPU side, and on the
3753 * GPU side we only need to flush internal caches to
3754 * get data visible to the CPU.
3755 *
3756 * However, we maintain the display planes as UC, and so
3757 * need to rebind when first used as such.
3758 */
3759 obj->cache_level = I915_CACHE_LLC;
3760 } else
3761 obj->cache_level = I915_CACHE_NONE;
3762
Chris Wilson05394f32010-11-08 19:18:58 +00003763 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003764}
3765
Eric Anholt673a3942008-07-30 12:06:12 -07003766int i915_gem_init_object(struct drm_gem_object *obj)
3767{
Daniel Vetterc397b902010-04-09 19:05:07 +00003768 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003769
Eric Anholt673a3942008-07-30 12:06:12 -07003770 return 0;
3771}
3772
Chris Wilson1488fc02012-04-24 15:47:31 +01003773void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003774{
Chris Wilson1488fc02012-04-24 15:47:31 +01003775 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003776 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003777 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003778
Chris Wilson26e12f892011-03-20 11:20:19 +00003779 trace_i915_gem_object_destroy(obj);
3780
Chris Wilson1488fc02012-04-24 15:47:31 +01003781 if (obj->phys_obj)
3782 i915_gem_detach_phys_object(dev, obj);
3783
3784 obj->pin_count = 0;
3785 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3786 bool was_interruptible;
3787
3788 was_interruptible = dev_priv->mm.interruptible;
3789 dev_priv->mm.interruptible = false;
3790
3791 WARN_ON(i915_gem_object_unbind(obj));
3792
3793 dev_priv->mm.interruptible = was_interruptible;
3794 }
3795
Chris Wilsona5570172012-09-04 21:02:54 +01003796 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01003797 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003798 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003799 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003800
Chris Wilson9da3da62012-06-01 15:20:22 +01003801 BUG_ON(obj->pages);
3802
Chris Wilson2f745ad2012-09-04 21:02:58 +01003803 if (obj->base.import_attach)
3804 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01003805
Chris Wilson05394f32010-11-08 19:18:58 +00003806 drm_gem_object_release(&obj->base);
3807 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003808
Chris Wilson05394f32010-11-08 19:18:58 +00003809 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003810 i915_gem_object_free(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003811}
3812
Jesse Barnes5669fca2009-02-17 15:13:31 -08003813int
Eric Anholt673a3942008-07-30 12:06:12 -07003814i915_gem_idle(struct drm_device *dev)
3815{
3816 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003817 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003818
Keith Packard6dbe2772008-10-14 21:41:13 -07003819 mutex_lock(&dev->struct_mutex);
3820
Chris Wilson87acb0a2010-10-19 10:13:00 +01003821 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003822 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003823 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003824 }
Eric Anholt673a3942008-07-30 12:06:12 -07003825
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003826 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003827 if (ret) {
3828 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003829 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003830 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003831 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003832
Chris Wilson29105cc2010-01-07 10:39:13 +00003833 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003834 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02003835 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003836
Chris Wilson312817a2010-11-22 11:50:11 +00003837 i915_gem_reset_fences(dev);
3838
Chris Wilson29105cc2010-01-07 10:39:13 +00003839 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3840 * We need to replace this with a semaphore, or something.
3841 * And not confound mm.suspended!
3842 */
3843 dev_priv->mm.suspended = 1;
Daniel Vetter99584db2012-11-14 17:14:04 +01003844 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003845
3846 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003847 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003848
Keith Packard6dbe2772008-10-14 21:41:13 -07003849 mutex_unlock(&dev->struct_mutex);
3850
Chris Wilson29105cc2010-01-07 10:39:13 +00003851 /* Cancel the retire work handler, which should be idle now. */
3852 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3853
Eric Anholt673a3942008-07-30 12:06:12 -07003854 return 0;
3855}
3856
Ben Widawskyb9524a12012-05-25 16:56:24 -07003857void i915_gem_l3_remap(struct drm_device *dev)
3858{
3859 drm_i915_private_t *dev_priv = dev->dev_private;
3860 u32 misccpctl;
3861 int i;
3862
3863 if (!IS_IVYBRIDGE(dev))
3864 return;
3865
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003866 if (!dev_priv->l3_parity.remap_info)
Ben Widawskyb9524a12012-05-25 16:56:24 -07003867 return;
3868
3869 misccpctl = I915_READ(GEN7_MISCCPCTL);
3870 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3871 POSTING_READ(GEN7_MISCCPCTL);
3872
3873 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3874 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003875 if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003876 DRM_DEBUG("0x%x was already programmed to %x\n",
3877 GEN7_L3LOG_BASE + i, remap);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003878 if (remap && !dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003879 DRM_DEBUG_DRIVER("Clearing remapped register\n");
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003880 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07003881 }
3882
3883 /* Make sure all the writes land before disabling dop clock gating */
3884 POSTING_READ(GEN7_L3LOG_BASE);
3885
3886 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3887}
3888
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003889void i915_gem_init_swizzling(struct drm_device *dev)
3890{
3891 drm_i915_private_t *dev_priv = dev->dev_private;
3892
Daniel Vetter11782b02012-01-31 16:47:55 +01003893 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003894 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3895 return;
3896
3897 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3898 DISP_TILE_SURFACE_SWIZZLING);
3899
Daniel Vetter11782b02012-01-31 16:47:55 +01003900 if (IS_GEN5(dev))
3901 return;
3902
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003903 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3904 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003905 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08003906 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003907 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky8782e262012-12-18 10:31:23 -08003908 else
3909 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003910}
Daniel Vettere21af882012-02-09 20:53:27 +01003911
Chris Wilson67b1b572012-07-05 23:49:40 +01003912static bool
3913intel_enable_blt(struct drm_device *dev)
3914{
3915 if (!HAS_BLT(dev))
3916 return false;
3917
3918 /* The blitter was dysfunctional on early prototypes */
3919 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
3920 DRM_INFO("BLT not supported on this pre-production hardware;"
3921 " graphics performance will be degraded.\n");
3922 return false;
3923 }
3924
3925 return true;
3926}
3927
Eric Anholt673a3942008-07-30 12:06:12 -07003928int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003929i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003930{
3931 drm_i915_private_t *dev_priv = dev->dev_private;
3932 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003933
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003934 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
Daniel Vetter8ecd1a62012-06-07 15:56:03 +02003935 return -EIO;
3936
Rodrigo Vivieda2d7f2012-10-10 18:35:28 -03003937 if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
3938 I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);
3939
Ben Widawskyb9524a12012-05-25 16:56:24 -07003940 i915_gem_l3_remap(dev);
3941
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003942 i915_gem_init_swizzling(dev);
3943
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003944 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003945 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003946 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003947
3948 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003949 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003950 if (ret)
3951 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003952 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003953
Chris Wilson67b1b572012-07-05 23:49:40 +01003954 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003955 ret = intel_init_blt_ring_buffer(dev);
3956 if (ret)
3957 goto cleanup_bsd_ring;
3958 }
3959
Mika Kuoppala99433932013-01-22 14:12:17 +02003960 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
3961 if (ret)
3962 return ret;
3963
Ben Widawsky254f9652012-06-04 14:42:42 -07003964 /*
3965 * XXX: There was some w/a described somewhere suggesting loading
3966 * contexts before PPGTT.
3967 */
3968 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +01003969 i915_gem_init_ppgtt(dev);
3970
Chris Wilson68f95ba2010-05-27 13:18:22 +01003971 return 0;
3972
Chris Wilson549f7362010-10-19 11:19:32 +01003973cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003974 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003975cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003976 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003977 return ret;
3978}
3979
Chris Wilson1070a422012-04-24 15:47:41 +01003980int i915_gem_init(struct drm_device *dev)
3981{
3982 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01003983 int ret;
3984
Chris Wilson1070a422012-04-24 15:47:41 +01003985 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -08003986 i915_gem_init_global_gtt(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01003987 ret = i915_gem_init_hw(dev);
3988 mutex_unlock(&dev->struct_mutex);
3989 if (ret) {
3990 i915_gem_cleanup_aliasing_ppgtt(dev);
3991 return ret;
3992 }
3993
Daniel Vetter53ca26c2012-04-26 23:28:03 +02003994 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
3995 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3996 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01003997 return 0;
3998}
3999
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004000void
4001i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4002{
4003 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004004 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004005 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004006
Chris Wilsonb4519512012-05-11 14:29:30 +01004007 for_each_ring(ring, dev_priv, i)
4008 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004009}
4010
4011int
Eric Anholt673a3942008-07-30 12:06:12 -07004012i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4013 struct drm_file *file_priv)
4014{
4015 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004016 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004017
Jesse Barnes79e53942008-11-07 14:24:08 -08004018 if (drm_core_check_feature(dev, DRIVER_MODESET))
4019 return 0;
4020
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004021 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004022 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004023 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004024 }
4025
Eric Anholt673a3942008-07-30 12:06:12 -07004026 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004027 dev_priv->mm.suspended = 0;
4028
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004029 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004030 if (ret != 0) {
4031 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004032 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004033 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004034
Chris Wilson69dc4982010-10-19 10:36:51 +01004035 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004036 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004037
Chris Wilson5f353082010-06-07 14:03:03 +01004038 ret = drm_irq_install(dev);
4039 if (ret)
4040 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004041
Eric Anholt673a3942008-07-30 12:06:12 -07004042 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004043
4044cleanup_ringbuffer:
4045 mutex_lock(&dev->struct_mutex);
4046 i915_gem_cleanup_ringbuffer(dev);
4047 dev_priv->mm.suspended = 1;
4048 mutex_unlock(&dev->struct_mutex);
4049
4050 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004051}
4052
4053int
4054i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4055 struct drm_file *file_priv)
4056{
Jesse Barnes79e53942008-11-07 14:24:08 -08004057 if (drm_core_check_feature(dev, DRIVER_MODESET))
4058 return 0;
4059
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004060 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004061 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004062}
4063
4064void
4065i915_gem_lastclose(struct drm_device *dev)
4066{
4067 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004068
Eric Anholte806b492009-01-22 09:56:58 -08004069 if (drm_core_check_feature(dev, DRIVER_MODESET))
4070 return;
4071
Keith Packard6dbe2772008-10-14 21:41:13 -07004072 ret = i915_gem_idle(dev);
4073 if (ret)
4074 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004075}
4076
Chris Wilson64193402010-10-24 12:38:05 +01004077static void
4078init_ring_lists(struct intel_ring_buffer *ring)
4079{
4080 INIT_LIST_HEAD(&ring->active_list);
4081 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004082}
4083
Eric Anholt673a3942008-07-30 12:06:12 -07004084void
4085i915_gem_load(struct drm_device *dev)
4086{
4087 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004088 int i;
4089
4090 dev_priv->slab =
4091 kmem_cache_create("i915_gem_object",
4092 sizeof(struct drm_i915_gem_object), 0,
4093 SLAB_HWCACHE_ALIGN,
4094 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004095
Chris Wilson69dc4982010-10-19 10:36:51 +01004096 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004097 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004098 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4099 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004100 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004101 for (i = 0; i < I915_NUM_RINGS; i++)
4102 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004103 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004104 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004105 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4106 i915_gem_retire_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004107 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004108
Dave Airlie94400122010-07-20 13:15:31 +10004109 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4110 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004111 I915_WRITE(MI_ARB_STATE,
4112 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004113 }
4114
Chris Wilson72bfa192010-12-19 11:42:05 +00004115 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4116
Jesse Barnesde151cf2008-11-12 10:03:55 -08004117 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004118 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4119 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004120
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004121 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004122 dev_priv->num_fence_regs = 16;
4123 else
4124 dev_priv->num_fence_regs = 8;
4125
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004126 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01004127 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004128
Eric Anholt673a3942008-07-30 12:06:12 -07004129 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004130 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004131
Chris Wilsonce453d82011-02-21 14:43:56 +00004132 dev_priv->mm.interruptible = true;
4133
Chris Wilson17250b72010-10-28 12:51:39 +01004134 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4135 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4136 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004137}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004138
4139/*
4140 * Create a physically contiguous memory object for this object
4141 * e.g. for cursor + overlay regs
4142 */
Chris Wilson995b6762010-08-20 13:23:26 +01004143static int i915_gem_init_phys_object(struct drm_device *dev,
4144 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004145{
4146 drm_i915_private_t *dev_priv = dev->dev_private;
4147 struct drm_i915_gem_phys_object *phys_obj;
4148 int ret;
4149
4150 if (dev_priv->mm.phys_objs[id - 1] || !size)
4151 return 0;
4152
Eric Anholt9a298b22009-03-24 12:23:04 -07004153 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004154 if (!phys_obj)
4155 return -ENOMEM;
4156
4157 phys_obj->id = id;
4158
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004159 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004160 if (!phys_obj->handle) {
4161 ret = -ENOMEM;
4162 goto kfree_obj;
4163 }
4164#ifdef CONFIG_X86
4165 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4166#endif
4167
4168 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4169
4170 return 0;
4171kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004172 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004173 return ret;
4174}
4175
Chris Wilson995b6762010-08-20 13:23:26 +01004176static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004177{
4178 drm_i915_private_t *dev_priv = dev->dev_private;
4179 struct drm_i915_gem_phys_object *phys_obj;
4180
4181 if (!dev_priv->mm.phys_objs[id - 1])
4182 return;
4183
4184 phys_obj = dev_priv->mm.phys_objs[id - 1];
4185 if (phys_obj->cur_obj) {
4186 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4187 }
4188
4189#ifdef CONFIG_X86
4190 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4191#endif
4192 drm_pci_free(dev, phys_obj->handle);
4193 kfree(phys_obj);
4194 dev_priv->mm.phys_objs[id - 1] = NULL;
4195}
4196
4197void i915_gem_free_all_phys_object(struct drm_device *dev)
4198{
4199 int i;
4200
Dave Airlie260883c2009-01-22 17:58:49 +10004201 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004202 i915_gem_free_phys_object(dev, i);
4203}
4204
4205void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004206 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004207{
Chris Wilson05394f32010-11-08 19:18:58 +00004208 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004209 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004210 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004211 int page_count;
4212
Chris Wilson05394f32010-11-08 19:18:58 +00004213 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004214 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004215 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004216
Chris Wilson05394f32010-11-08 19:18:58 +00004217 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004218 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004219 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004220 if (!IS_ERR(page)) {
4221 char *dst = kmap_atomic(page);
4222 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4223 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004224
Chris Wilsone5281cc2010-10-28 13:45:36 +01004225 drm_clflush_pages(&page, 1);
4226
4227 set_page_dirty(page);
4228 mark_page_accessed(page);
4229 page_cache_release(page);
4230 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004231 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004232 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004233
Chris Wilson05394f32010-11-08 19:18:58 +00004234 obj->phys_obj->cur_obj = NULL;
4235 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004236}
4237
4238int
4239i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004240 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004241 int id,
4242 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004243{
Chris Wilson05394f32010-11-08 19:18:58 +00004244 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004245 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004246 int ret = 0;
4247 int page_count;
4248 int i;
4249
4250 if (id > I915_MAX_PHYS_OBJECT)
4251 return -EINVAL;
4252
Chris Wilson05394f32010-11-08 19:18:58 +00004253 if (obj->phys_obj) {
4254 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004255 return 0;
4256 i915_gem_detach_phys_object(dev, obj);
4257 }
4258
Dave Airlie71acb5e2008-12-30 20:31:46 +10004259 /* create a new object */
4260 if (!dev_priv->mm.phys_objs[id - 1]) {
4261 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004262 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004263 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004264 DRM_ERROR("failed to init phys object %d size: %zu\n",
4265 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004266 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004267 }
4268 }
4269
4270 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004271 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4272 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004273
Chris Wilson05394f32010-11-08 19:18:58 +00004274 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004275
4276 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004277 struct page *page;
4278 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004279
Hugh Dickins5949eac2011-06-27 16:18:18 -07004280 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004281 if (IS_ERR(page))
4282 return PTR_ERR(page);
4283
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004284 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004285 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004286 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004287 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004288
4289 mark_page_accessed(page);
4290 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004291 }
4292
4293 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004294}
4295
4296static int
Chris Wilson05394f32010-11-08 19:18:58 +00004297i915_gem_phys_pwrite(struct drm_device *dev,
4298 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004299 struct drm_i915_gem_pwrite *args,
4300 struct drm_file *file_priv)
4301{
Chris Wilson05394f32010-11-08 19:18:58 +00004302 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004303 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004304
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004305 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4306 unsigned long unwritten;
4307
4308 /* The physical object once assigned is fixed for the lifetime
4309 * of the obj, so we can safely drop the lock and continue
4310 * to access vaddr.
4311 */
4312 mutex_unlock(&dev->struct_mutex);
4313 unwritten = copy_from_user(vaddr, user_data, args->size);
4314 mutex_lock(&dev->struct_mutex);
4315 if (unwritten)
4316 return -EFAULT;
4317 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004318
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004319 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004320 return 0;
4321}
Eric Anholtb9624422009-06-03 07:27:35 +00004322
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004323void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004324{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004325 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004326
4327 /* Clean up our request list when the client is going away, so that
4328 * later retire_requests won't dereference our soon-to-be-gone
4329 * file_priv.
4330 */
Chris Wilson1c255952010-09-26 11:03:27 +01004331 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004332 while (!list_empty(&file_priv->mm.request_list)) {
4333 struct drm_i915_gem_request *request;
4334
4335 request = list_first_entry(&file_priv->mm.request_list,
4336 struct drm_i915_gem_request,
4337 client_list);
4338 list_del(&request->client_list);
4339 request->file_priv = NULL;
4340 }
Chris Wilson1c255952010-09-26 11:03:27 +01004341 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004342}
Chris Wilson31169712009-09-14 16:50:28 +01004343
Chris Wilson57745062012-11-21 13:04:04 +00004344static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4345{
4346 if (!mutex_is_locked(mutex))
4347 return false;
4348
4349#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4350 return mutex->owner == task;
4351#else
4352 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4353 return false;
4354#endif
4355}
4356
Chris Wilson31169712009-09-14 16:50:28 +01004357static int
Ying Han1495f232011-05-24 17:12:27 -07004358i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004359{
Chris Wilson17250b72010-10-28 12:51:39 +01004360 struct drm_i915_private *dev_priv =
4361 container_of(shrinker,
4362 struct drm_i915_private,
4363 mm.inactive_shrinker);
4364 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004365 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004366 int nr_to_scan = sc->nr_to_scan;
Chris Wilson57745062012-11-21 13:04:04 +00004367 bool unlock = true;
Chris Wilson17250b72010-10-28 12:51:39 +01004368 int cnt;
4369
Chris Wilson57745062012-11-21 13:04:04 +00004370 if (!mutex_trylock(&dev->struct_mutex)) {
4371 if (!mutex_is_locked_by(&dev->struct_mutex, current))
4372 return 0;
4373
Daniel Vetter677feac2012-12-19 14:33:45 +01004374 if (dev_priv->mm.shrinker_no_lock_stealing)
4375 return 0;
4376
Chris Wilson57745062012-11-21 13:04:04 +00004377 unlock = false;
4378 }
Chris Wilson31169712009-09-14 16:50:28 +01004379
Chris Wilson6c085a72012-08-20 11:40:46 +02004380 if (nr_to_scan) {
4381 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4382 if (nr_to_scan > 0)
4383 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004384 }
4385
Chris Wilson17250b72010-10-28 12:51:39 +01004386 cnt = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02004387 list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004388 if (obj->pages_pin_count == 0)
4389 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson6c085a72012-08-20 11:40:46 +02004390 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004391 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004392 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004393
Chris Wilson57745062012-11-21 13:04:04 +00004394 if (unlock)
4395 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004396 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004397}