blob: 0eb97750d4c7233bc4e2adf8b43f030de6b1652e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020057 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070058 PIPE_A = 0,
59 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080060 PIPE_C,
61 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070062};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080063#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070064
Paulo Zanonia5c961d2012-10-24 15:59:34 -020065enum transcoder {
66 TRANSCODER_A = 0,
67 TRANSCODER_B,
68 TRANSCODER_C,
69 TRANSCODER_EDP = 0xF,
70};
71#define transcoder_name(t) ((t) + 'A')
72
Jesse Barnes80824002009-09-10 15:28:06 -070073enum plane {
74 PLANE_A = 0,
75 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080076 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070077};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080078#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080079
Ville Syrjälä06da8da2013-04-17 17:48:51 +030080#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
81
Eugeni Dodonov2b139522012-03-29 12:32:22 -030082enum port {
83 PORT_A = 0,
84 PORT_B,
85 PORT_C,
86 PORT_D,
87 PORT_E,
88 I915_MAX_PORTS
89};
90#define port_name(p) ((p) + 'A')
91
Chon Ming Leee4607fc2013-11-06 14:36:35 +080092#define I915_NUM_PHYS_VLV 1
93
94enum dpio_channel {
95 DPIO_CH0,
96 DPIO_CH1
97};
98
99enum dpio_phy {
100 DPIO_PHY0,
101 DPIO_PHY1
102};
103
Paulo Zanonib97186f2013-05-03 12:15:36 -0300104enum intel_display_power_domain {
105 POWER_DOMAIN_PIPE_A,
106 POWER_DOMAIN_PIPE_B,
107 POWER_DOMAIN_PIPE_C,
108 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
109 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
110 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
111 POWER_DOMAIN_TRANSCODER_A,
112 POWER_DOMAIN_TRANSCODER_B,
113 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300114 POWER_DOMAIN_TRANSCODER_EDP,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300115 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200116 POWER_DOMAIN_AUDIO,
Imre Deakbaa70702013-10-25 17:36:48 +0300117 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300118
119 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300120};
121
Imre Deakbddc7642013-10-16 17:25:49 +0300122#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
123
Paulo Zanonib97186f2013-05-03 12:15:36 -0300124#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
125#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
126 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300127#define POWER_DOMAIN_TRANSCODER(tran) \
128 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
129 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300130
Imre Deakbddc7642013-10-16 17:25:49 +0300131#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
132 BIT(POWER_DOMAIN_PIPE_A) | \
133 BIT(POWER_DOMAIN_TRANSCODER_EDP))
Paulo Zanoni6745a2c2013-11-02 21:07:34 -0700134#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
135 BIT(POWER_DOMAIN_PIPE_A) | \
136 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
137 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
Imre Deakbddc7642013-10-16 17:25:49 +0300138
Egbert Eich1d843f92013-02-25 12:06:49 -0500139enum hpd_pin {
140 HPD_NONE = 0,
141 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
142 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
143 HPD_CRT,
144 HPD_SDVO_B,
145 HPD_SDVO_C,
146 HPD_PORT_B,
147 HPD_PORT_C,
148 HPD_PORT_D,
149 HPD_NUM_PINS
150};
151
Chris Wilson2a2d5482012-12-03 11:49:06 +0000152#define I915_GEM_GPU_DOMAINS \
153 (I915_GEM_DOMAIN_RENDER | \
154 I915_GEM_DOMAIN_SAMPLER | \
155 I915_GEM_DOMAIN_COMMAND | \
156 I915_GEM_DOMAIN_INSTRUCTION | \
157 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700158
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700159#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800160
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200161#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
162 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
163 if ((intel_encoder)->base.crtc == (__crtc))
164
Daniel Vettere7b903d2013-06-05 13:34:14 +0200165struct drm_i915_private;
166
Daniel Vettere2b78262013-06-07 23:10:03 +0200167enum intel_dpll_id {
168 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
169 /* real shared dpll ids must be >= 0 */
170 DPLL_ID_PCH_PLL_A,
171 DPLL_ID_PCH_PLL_B,
172};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100173#define I915_NUM_PLLS 2
174
Daniel Vetter53589012013-06-05 13:34:16 +0200175struct intel_dpll_hw_state {
Daniel Vetter66e985c2013-06-05 13:34:20 +0200176 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200177 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200178 uint32_t fp0;
179 uint32_t fp1;
Daniel Vetter53589012013-06-05 13:34:16 +0200180};
181
Daniel Vetter46edb022013-06-05 13:34:12 +0200182struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 int refcount; /* count of number of CRTCs sharing this PLL */
184 int active; /* count of number of active CRTCs (i.e. DPMS on) */
185 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200186 const char *name;
187 /* should match the index in the dev_priv->shared_dplls array */
188 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200189 struct intel_dpll_hw_state hw_state;
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200190 void (*mode_set)(struct drm_i915_private *dev_priv,
191 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200192 void (*enable)(struct drm_i915_private *dev_priv,
193 struct intel_shared_dpll *pll);
194 void (*disable)(struct drm_i915_private *dev_priv,
195 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200196 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
197 struct intel_shared_dpll *pll,
198 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100201/* Used by dp and fdi links */
202struct intel_link_m_n {
203 uint32_t tu;
204 uint32_t gmch_m;
205 uint32_t gmch_n;
206 uint32_t link_m;
207 uint32_t link_n;
208};
209
210void intel_link_compute_m_n(int bpp, int nlanes,
211 int pixel_clock, int link_clock,
212 struct intel_link_m_n *m_n);
213
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300214struct intel_ddi_plls {
215 int spll_refcount;
216 int wrpll1_refcount;
217 int wrpll2_refcount;
218};
219
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220/* Interface history:
221 *
222 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100223 * 1.2: Add Power Management
224 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100225 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000226 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000227 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
228 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 */
230#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000231#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232#define DRIVER_PATCHLEVEL 0
233
Chris Wilson23bc5982010-09-29 16:10:57 +0100234#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100235#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700236
Dave Airlie71acb5e2008-12-30 20:31:46 +1000237#define I915_GEM_PHYS_CURSOR_0 1
238#define I915_GEM_PHYS_CURSOR_1 2
239#define I915_GEM_PHYS_OVERLAY_REGS 3
240#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
241
242struct drm_i915_gem_phys_object {
243 int id;
244 struct page **page_list;
245 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000246 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000247};
248
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700249struct opregion_header;
250struct opregion_acpi;
251struct opregion_swsci;
252struct opregion_asle;
253
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100254struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700255 struct opregion_header __iomem *header;
256 struct opregion_acpi __iomem *acpi;
257 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300258 u32 swsci_gbda_sub_functions;
259 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700260 struct opregion_asle __iomem *asle;
261 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000262 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200263 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100264};
Chris Wilson44834a62010-08-19 16:09:23 +0100265#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100266
Chris Wilson6ef3d422010-08-04 20:26:07 +0100267struct intel_overlay;
268struct intel_overlay_error_state;
269
Dave Airlie7c1c2872008-11-28 14:22:24 +1000270struct drm_i915_master_private {
271 drm_local_map_t *sarea;
272 struct _drm_i915_sarea *sarea_priv;
273};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800274#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300275#define I915_MAX_NUM_FENCES 32
276/* 32 fences + sign bit for FENCE_REG_NONE */
277#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800278
279struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200280 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000281 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100282 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800283};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000284
yakui_zhao9b9d1722009-05-31 17:17:17 +0800285struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100286 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800287 u8 dvo_port;
288 u8 slave_addr;
289 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100290 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400291 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800292};
293
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000294struct intel_display_error_state;
295
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700296struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200297 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800298 struct timeval time;
299
300 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700301 u32 eir;
302 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700303 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700304 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000305 u32 derrmr;
306 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800307 u32 error; /* gen6+ */
308 u32 err_int; /* gen7 */
309 u32 done_reg;
310 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800311 u32 pipestat[I915_MAX_PIPES];
Ben Widawsky585b0282014-01-30 00:19:37 -0800312 u64 fence[I915_MAX_NUM_FENCES];
313 struct intel_overlay_error_state *overlay;
314 struct intel_display_error_state *display;
315
316 /* Per ring register state
317 * TODO: Move these to per ring */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100318 u32 tail[I915_NUM_RINGS];
319 u32 head[I915_NUM_RINGS];
Chris Wilson0f3b6842013-01-15 12:05:55 +0000320 u32 ctl[I915_NUM_RINGS];
Chris Wilsonf3ce3822014-01-23 22:40:36 +0000321 u32 hws[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100322 u32 ipeir[I915_NUM_RINGS];
323 u32 ipehr[I915_NUM_RINGS];
324 u32 instdone[I915_NUM_RINGS];
325 u32 acthd[I915_NUM_RINGS];
Chris Wilson94e39e22013-10-30 09:28:22 +0000326 u32 bbstate[I915_NUM_RINGS];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100327 u32 instpm[I915_NUM_RINGS];
328 u32 instps[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100329 u32 seqno[I915_NUM_RINGS];
Ville Syrjälä3dda20a2013-12-10 21:44:43 +0200330 u64 bbaddr[I915_NUM_RINGS];
Daniel Vetter33f3f512011-12-14 13:57:39 +0100331 u32 fault_reg[I915_NUM_RINGS];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100332 u32 faddr[I915_NUM_RINGS];
Ben Widawsky585b0282014-01-30 00:19:37 -0800333 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
334 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
335
336 /* Software tracked state */
337 bool waiting[I915_NUM_RINGS];
338 int hangcheck_score[I915_NUM_RINGS];
339 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
340
341 /* our own tracking of ring head and tail */
342 u32 cpu_ring_head[I915_NUM_RINGS];
343 u32 cpu_ring_tail[I915_NUM_RINGS];
344 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilson52d39a22012-02-15 11:25:37 +0000345 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000346 bool valid;
Chris Wilson52d39a22012-02-15 11:25:37 +0000347 struct drm_i915_error_object {
348 int page_count;
349 u32 gtt_offset;
350 u32 *pages[0];
Chris Wilsonf3ce3822014-01-23 22:40:36 +0000351 } *ringbuffer, *batchbuffer, *ctx, *hws;
Chris Wilson52d39a22012-02-15 11:25:37 +0000352 struct drm_i915_error_request {
353 long jiffies;
354 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000355 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000356 } *requests;
357 int num_requests;
358 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000359 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000360 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000361 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100362 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000363 u32 gtt_offset;
364 u32 read_domains;
365 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200366 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000367 s32 pinned:2;
368 u32 tiling:2;
369 u32 dirty:1;
370 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100371 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100372 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700373 } **active_bo, **pinned_bo;
374 u32 *active_bo_count, *pinned_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700375};
376
Jani Nikula7bd688c2013-11-08 16:48:56 +0200377struct intel_connector;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100378struct intel_crtc_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100379struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200380struct intel_limit;
381struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100382
Jesse Barnese70236a2009-09-21 10:42:27 -0700383struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400384 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200385 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700386 void (*disable_fbc)(struct drm_device *dev);
387 int (*get_display_clock_speed)(struct drm_device *dev);
388 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200389 /**
390 * find_dpll() - Find the best values for the PLL
391 * @limit: limits for the PLL
392 * @crtc: current CRTC
393 * @target: target frequency in kHz
394 * @refclk: reference clock frequency in kHz
395 * @match_clock: if provided, @best_clock P divider must
396 * match the P divider from @match_clock
397 * used for LVDS downclocking
398 * @best_clock: best PLL values found
399 *
400 * Returns true on success, false on failure.
401 */
402 bool (*find_dpll)(const struct intel_limit *limit,
403 struct drm_crtc *crtc,
404 int target, int refclk,
405 struct dpll *match_clock,
406 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300407 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300408 void (*update_sprite_wm)(struct drm_plane *plane,
409 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300410 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300411 bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200412 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100413 /* Returns the active state of the crtc, and if the crtc is active,
414 * fills out the pipe-config with the hw state. */
415 bool (*get_pipe_config)(struct intel_crtc *,
416 struct intel_crtc_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700417 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700418 int x, int y,
419 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200420 void (*crtc_enable)(struct drm_crtc *crtc);
421 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100422 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800423 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300424 struct drm_crtc *crtc,
425 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700426 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700427 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700428 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
429 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700430 struct drm_i915_gem_object *obj,
431 uint32_t flags);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700432 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
433 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100434 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700435 /* clock updates for mode set */
436 /* cursor updates */
437 /* render clock increase/decrease */
438 /* display clock increase/decrease */
439 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200440
441 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200442 uint32_t (*get_backlight)(struct intel_connector *connector);
443 void (*set_backlight)(struct intel_connector *connector,
444 uint32_t level);
445 void (*disable_backlight)(struct intel_connector *connector);
446 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700447};
448
Chris Wilson907b28c2013-07-19 20:36:52 +0100449struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530450 void (*force_wake_get)(struct drm_i915_private *dev_priv,
451 int fw_engine);
452 void (*force_wake_put)(struct drm_i915_private *dev_priv,
453 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700454
455 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
456 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
457 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
458 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
459
460 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
461 uint8_t val, bool trace);
462 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
463 uint16_t val, bool trace);
464 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
465 uint32_t val, bool trace);
466 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
467 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300468};
469
Chris Wilson907b28c2013-07-19 20:36:52 +0100470struct intel_uncore {
471 spinlock_t lock; /** lock is also taken in irq contexts. */
472
473 struct intel_uncore_funcs funcs;
474
475 unsigned fifo_count;
476 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100477
Deepak S940aece2013-11-23 14:55:43 +0530478 unsigned fw_rendercount;
479 unsigned fw_mediacount;
480
Chris Wilsonaec347a2013-08-26 13:46:09 +0100481 struct delayed_work force_wake_work;
Chris Wilson907b28c2013-07-19 20:36:52 +0100482};
483
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100484#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
485 func(is_mobile) sep \
486 func(is_i85x) sep \
487 func(is_i915g) sep \
488 func(is_i945gm) sep \
489 func(is_g33) sep \
490 func(need_gfx_hws) sep \
491 func(is_g4x) sep \
492 func(is_pineview) sep \
493 func(is_broadwater) sep \
494 func(is_crestline) sep \
495 func(is_ivybridge) sep \
496 func(is_valleyview) sep \
497 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700498 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100499 func(has_fbc) sep \
500 func(has_pipe_cxsr) sep \
501 func(has_hotplug) sep \
502 func(cursor_needs_physical) sep \
503 func(has_overlay) sep \
504 func(overlay_needs_physical) sep \
505 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100506 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100507 func(has_ddi) sep \
508 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200509
Damien Lespiaua587f772013-04-22 18:40:38 +0100510#define DEFINE_FLAG(name) u8 name:1
511#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200512
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500513struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200514 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700515 u8 num_pipes:3;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000516 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700517 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100518 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500519};
520
Damien Lespiaua587f772013-04-22 18:40:38 +0100521#undef DEFINE_FLAG
522#undef SEP_SEMICOLON
523
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800524enum i915_cache_level {
525 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100526 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
527 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
528 caches, eg sampler/render caches, and the
529 large Last-Level-Cache. LLC is coherent with
530 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100531 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800532};
533
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700534typedef uint32_t gen6_gtt_pte_t;
535
Ben Widawsky6f65e292013-12-06 14:10:56 -0800536/**
537 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
538 * VMA's presence cannot be guaranteed before binding, or after unbinding the
539 * object into/from the address space.
540 *
541 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
542 * will always be <= an objects lifetime. So object refcounting should cover us.
543 */
544struct i915_vma {
545 struct drm_mm_node node;
546 struct drm_i915_gem_object *obj;
547 struct i915_address_space *vm;
548
549 /** This object's place on the active/inactive lists */
550 struct list_head mm_list;
551
552 struct list_head vma_link; /* Link in the object's VMA list */
553
554 /** This vma's place in the batchbuffer or on the eviction list */
555 struct list_head exec_list;
556
557 /**
558 * Used for performing relocations during execbuffer insertion.
559 */
560 struct hlist_node exec_node;
561 unsigned long exec_handle;
562 struct drm_i915_gem_exec_object2 *exec_entry;
563
564 /**
565 * How many users have pinned this object in GTT space. The following
566 * users can each hold at most one reference: pwrite/pread, pin_ioctl
567 * (via user_pin_count), execbuffer (objects are not allowed multiple
568 * times for the same batchbuffer), and the framebuffer code. When
569 * switching/pageflipping, the framebuffer code has at most two buffers
570 * pinned per crtc.
571 *
572 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
573 * bits with absolutely no headroom. So use 4 bits. */
574 unsigned int pin_count:4;
575#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
576
577 /** Unmap an object from an address space. This usually consists of
578 * setting the valid PTE entries to a reserved scratch page. */
579 void (*unbind_vma)(struct i915_vma *vma);
580 /* Map an object into an address space with the given cache flags. */
581#define GLOBAL_BIND (1<<0)
582 void (*bind_vma)(struct i915_vma *vma,
583 enum i915_cache_level cache_level,
584 u32 flags);
585};
586
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700587struct i915_address_space {
Ben Widawsky93bd8642013-07-16 16:50:06 -0700588 struct drm_mm mm;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700589 struct drm_device *dev;
Ben Widawskya7bbbd62013-07-16 16:50:07 -0700590 struct list_head global_link;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700591 unsigned long start; /* Start offset always 0 for dri2 */
592 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
593
594 struct {
595 dma_addr_t addr;
596 struct page *page;
597 } scratch;
598
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700599 /**
600 * List of objects currently involved in rendering.
601 *
602 * Includes buffers having the contents of their GPU caches
603 * flushed, not necessarily primitives. last_rendering_seqno
604 * represents when the rendering involved will be completed.
605 *
606 * A reference is held on the buffer while on this list.
607 */
608 struct list_head active_list;
609
610 /**
611 * LRU list of objects which are not in the ringbuffer and
612 * are ready to unbind, but are still in the GTT.
613 *
614 * last_rendering_seqno is 0 while an object is in this list.
615 *
616 * A reference is not held on the buffer while on this list,
617 * as merely being GTT-bound shouldn't prevent its being
618 * freed, and we'll pull it off the list in the free path.
619 */
620 struct list_head inactive_list;
621
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700622 /* FIXME: Need a more generic return type */
623 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700624 enum i915_cache_level level,
625 bool valid); /* Create a valid PTE */
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700626 void (*clear_range)(struct i915_address_space *vm,
627 unsigned int first_entry,
Ben Widawsky828c7902013-10-16 09:21:30 -0700628 unsigned int num_entries,
629 bool use_scratch);
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700630 void (*insert_entries)(struct i915_address_space *vm,
631 struct sg_table *st,
632 unsigned int first_entry,
633 enum i915_cache_level cache_level);
634 void (*cleanup)(struct i915_address_space *vm);
635};
636
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800637/* The Graphics Translation Table is the way in which GEN hardware translates a
638 * Graphics Virtual Address into a Physical Address. In addition to the normal
639 * collateral associated with any va->pa translations GEN hardware also has a
640 * portion of the GTT which can be mapped by the CPU and remain both coherent
641 * and correct (in cases like swizzling). That region is referred to as GMADR in
642 * the spec.
643 */
644struct i915_gtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700645 struct i915_address_space base;
Ben Widawskybaa09f52013-01-24 13:49:57 -0800646 size_t stolen_size; /* Total size of stolen memory */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800647
648 unsigned long mappable_end; /* End offset that we can CPU map */
649 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
650 phys_addr_t mappable_base; /* PA of our GMADR */
651
652 /** "Graphics Stolen Memory" holds the global PTEs */
653 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800654
655 bool do_idle_maps;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800656
Ben Widawsky911bdf02013-06-27 16:30:23 -0700657 int mtrr;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800658
659 /* global gtt ops */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800660 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800661 size_t *stolen, phys_addr_t *mappable_base,
662 unsigned long *mappable_end);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800663};
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700664#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800665
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100666struct i915_hw_ppgtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700667 struct i915_address_space base;
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800668 struct kref ref;
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800669 struct drm_mm_node node;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100670 unsigned num_pd_entries;
Ben Widawsky37aca442013-11-04 20:47:32 -0800671 union {
672 struct page **pt_pages;
673 struct page *gen8_pt_pages;
674 };
675 struct page *pd_pages;
676 int num_pd_pages;
677 int num_pt_pages;
678 union {
679 uint32_t pd_offset;
680 dma_addr_t pd_dma_addr[4];
681 };
682 union {
683 dma_addr_t *pt_dma_addr;
684 dma_addr_t *gen8_pt_dma_addr[4];
685 };
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100686
Ben Widawskya3d67d22013-12-06 14:11:06 -0800687 int (*enable)(struct i915_hw_ppgtt *ppgtt);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800688 int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
689 struct intel_ring_buffer *ring,
690 bool synchronous);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800691 void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200692};
693
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300694struct i915_ctx_hang_stats {
695 /* This context had batch pending when hang was declared */
696 unsigned batch_pending;
697
698 /* This context had batch active when hang was declared */
699 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300700
701 /* Time when this context was last blamed for a GPU reset */
702 unsigned long guilty_ts;
703
704 /* This context is banned to submit more work */
705 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300706};
Ben Widawsky40521052012-06-04 14:42:43 -0700707
708/* This must match up with the value previously used for execbuf2.rsvd1. */
709#define DEFAULT_CONTEXT_ID 0
710struct i915_hw_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300711 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700712 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700713 bool is_initialized;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700714 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700715 struct drm_i915_file_private *file_priv;
Ben Widawsky0009e462013-12-06 14:11:02 -0800716 struct intel_ring_buffer *last_ring;
Ben Widawsky40521052012-06-04 14:42:43 -0700717 struct drm_i915_gem_object *obj;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300718 struct i915_ctx_hang_stats hang_stats;
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800719 struct i915_address_space *vm;
Ben Widawskya33afea2013-09-17 21:12:45 -0700720
721 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700722};
723
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700724struct i915_fbc {
725 unsigned long size;
726 unsigned int fb_id;
727 enum plane plane;
728 int y;
729
730 struct drm_mm_node *compressed_fb;
731 struct drm_mm_node *compressed_llb;
732
733 struct intel_fbc_work {
734 struct delayed_work work;
735 struct drm_crtc *crtc;
736 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700737 } *fbc_work;
738
Chris Wilson29ebf902013-07-27 17:23:55 +0100739 enum no_fbc_reason {
740 FBC_OK, /* FBC is enabled */
741 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700742 FBC_NO_OUTPUT, /* no outputs enabled to compress */
743 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
744 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
745 FBC_MODE_TOO_LARGE, /* mode too large for compression */
746 FBC_BAD_PLANE, /* fbc not supported on plane */
747 FBC_NOT_TILED, /* buffer not tiled */
748 FBC_MULTIPLE_PIPES, /* more than one pipe active */
749 FBC_MODULE_PARAM,
750 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
751 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800752};
753
Rodrigo Vivia031d702013-10-03 16:15:06 -0300754struct i915_psr {
755 bool sink_support;
756 bool source_ok;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300757};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700758
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800759enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300760 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800761 PCH_IBX, /* Ibexpeak PCH */
762 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300763 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700764 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800765};
766
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200767enum intel_sbi_destination {
768 SBI_ICLK,
769 SBI_MPHY,
770};
771
Jesse Barnesb690e962010-07-19 13:53:12 -0700772#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700773#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100774#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700775
Dave Airlie8be48d92010-03-30 05:34:14 +0000776struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100777struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000778
Daniel Vetterc2b91522012-02-14 22:37:19 +0100779struct intel_gmbus {
780 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000781 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100782 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100783 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100784 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100785 struct drm_i915_private *dev_priv;
786};
787
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100788struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000789 u8 saveLBB;
790 u32 saveDSPACNTR;
791 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000792 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000793 u32 savePIPEACONF;
794 u32 savePIPEBCONF;
795 u32 savePIPEASRC;
796 u32 savePIPEBSRC;
797 u32 saveFPA0;
798 u32 saveFPA1;
799 u32 saveDPLL_A;
800 u32 saveDPLL_A_MD;
801 u32 saveHTOTAL_A;
802 u32 saveHBLANK_A;
803 u32 saveHSYNC_A;
804 u32 saveVTOTAL_A;
805 u32 saveVBLANK_A;
806 u32 saveVSYNC_A;
807 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000808 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800809 u32 saveTRANS_HTOTAL_A;
810 u32 saveTRANS_HBLANK_A;
811 u32 saveTRANS_HSYNC_A;
812 u32 saveTRANS_VTOTAL_A;
813 u32 saveTRANS_VBLANK_A;
814 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000815 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000816 u32 saveDSPASTRIDE;
817 u32 saveDSPASIZE;
818 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700819 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000820 u32 saveDSPASURF;
821 u32 saveDSPATILEOFF;
822 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700823 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000824 u32 saveBLC_PWM_CTL;
825 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200826 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800827 u32 saveBLC_CPU_PWM_CTL;
828 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000829 u32 saveFPB0;
830 u32 saveFPB1;
831 u32 saveDPLL_B;
832 u32 saveDPLL_B_MD;
833 u32 saveHTOTAL_B;
834 u32 saveHBLANK_B;
835 u32 saveHSYNC_B;
836 u32 saveVTOTAL_B;
837 u32 saveVBLANK_B;
838 u32 saveVSYNC_B;
839 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000840 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800841 u32 saveTRANS_HTOTAL_B;
842 u32 saveTRANS_HBLANK_B;
843 u32 saveTRANS_HSYNC_B;
844 u32 saveTRANS_VTOTAL_B;
845 u32 saveTRANS_VBLANK_B;
846 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000847 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000848 u32 saveDSPBSTRIDE;
849 u32 saveDSPBSIZE;
850 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700851 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000852 u32 saveDSPBSURF;
853 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700854 u32 saveVGA0;
855 u32 saveVGA1;
856 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000857 u32 saveVGACNTRL;
858 u32 saveADPA;
859 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700860 u32 savePP_ON_DELAYS;
861 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000862 u32 saveDVOA;
863 u32 saveDVOB;
864 u32 saveDVOC;
865 u32 savePP_ON;
866 u32 savePP_OFF;
867 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700868 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000869 u32 savePFIT_CONTROL;
870 u32 save_palette_a[256];
871 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000872 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000873 u32 saveIER;
874 u32 saveIIR;
875 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800876 u32 saveDEIER;
877 u32 saveDEIMR;
878 u32 saveGTIER;
879 u32 saveGTIMR;
880 u32 saveFDI_RXA_IMR;
881 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800882 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800883 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000884 u32 saveSWF0[16];
885 u32 saveSWF1[16];
886 u32 saveSWF2[3];
887 u8 saveMSR;
888 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800889 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000890 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000891 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000892 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000893 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200894 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000895 u32 saveCURACNTR;
896 u32 saveCURAPOS;
897 u32 saveCURABASE;
898 u32 saveCURBCNTR;
899 u32 saveCURBPOS;
900 u32 saveCURBBASE;
901 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700902 u32 saveDP_B;
903 u32 saveDP_C;
904 u32 saveDP_D;
905 u32 savePIPEA_GMCH_DATA_M;
906 u32 savePIPEB_GMCH_DATA_M;
907 u32 savePIPEA_GMCH_DATA_N;
908 u32 savePIPEB_GMCH_DATA_N;
909 u32 savePIPEA_DP_LINK_M;
910 u32 savePIPEB_DP_LINK_M;
911 u32 savePIPEA_DP_LINK_N;
912 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800913 u32 saveFDI_RXA_CTL;
914 u32 saveFDI_TXA_CTL;
915 u32 saveFDI_RXB_CTL;
916 u32 saveFDI_TXB_CTL;
917 u32 savePFA_CTL_1;
918 u32 savePFB_CTL_1;
919 u32 savePFA_WIN_SZ;
920 u32 savePFB_WIN_SZ;
921 u32 savePFA_WIN_POS;
922 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000923 u32 savePCH_DREF_CONTROL;
924 u32 saveDISP_ARB_CTL;
925 u32 savePIPEA_DATA_M1;
926 u32 savePIPEA_DATA_N1;
927 u32 savePIPEA_LINK_M1;
928 u32 savePIPEA_LINK_N1;
929 u32 savePIPEB_DATA_M1;
930 u32 savePIPEB_DATA_N1;
931 u32 savePIPEB_LINK_M1;
932 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000933 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400934 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100935};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100936
937struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200938 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100939 struct work_struct work;
940 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200941
Daniel Vetterc85aa882012-11-02 19:55:03 +0100942 u8 cur_delay;
943 u8 min_delay;
944 u8 max_delay;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700945 u8 rpe_delay;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100946 u8 rp1_delay;
947 u8 rp0_delay;
Ben Widawsky31c77382013-04-05 14:29:22 -0700948 u8 hw_max;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700949
Deepak S27544362014-01-27 21:35:05 +0530950 bool rp_up_masked;
951 bool rp_down_masked;
952
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100953 int last_adj;
954 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
955
Chris Wilsonc0951f02013-10-10 21:58:50 +0100956 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700957 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700958
959 /*
960 * Protects RPS/RC6 register access and PCU communication.
961 * Must be taken after struct_mutex if nested.
962 */
963 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100964};
965
Daniel Vetter1a240d42012-11-29 22:18:51 +0100966/* defined intel_pm.c */
967extern spinlock_t mchdev_lock;
968
Daniel Vetterc85aa882012-11-02 19:55:03 +0100969struct intel_ilk_power_mgmt {
970 u8 cur_delay;
971 u8 min_delay;
972 u8 max_delay;
973 u8 fmax;
974 u8 fstart;
975
976 u64 last_count1;
977 unsigned long last_time1;
978 unsigned long chipset_power;
979 u64 last_count2;
980 struct timespec last_time2;
981 unsigned long gfx_power;
982 u8 corr;
983
984 int c_m;
985 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100986
987 struct drm_i915_gem_object *pwrctx;
988 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100989};
990
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800991/* Power well structure for haswell */
992struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +0200993 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +0200994 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800995 /* power well enable/disable usage count */
996 int count;
Imre Deakc1ca7272013-11-25 17:15:29 +0200997 unsigned long domains;
998 void *data;
999 void (*set)(struct drm_device *dev, struct i915_power_well *power_well,
1000 bool enable);
1001 bool (*is_enabled)(struct drm_device *dev,
1002 struct i915_power_well *power_well);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001003};
1004
Imre Deak83c00f552013-10-25 17:36:47 +03001005struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001006 /*
1007 * Power wells needed for initialization at driver init and suspend
1008 * time are on. They are kept on until after the first modeset.
1009 */
1010 bool init_power_on;
Imre Deakc1ca7272013-11-25 17:15:29 +02001011 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001012
Imre Deak83c00f552013-10-25 17:36:47 +03001013 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001014 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001015 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001016};
1017
Daniel Vetter231f42a2012-11-02 19:55:05 +01001018struct i915_dri1_state {
1019 unsigned allow_batchbuffer : 1;
1020 u32 __iomem *gfx_hws_cpu_addr;
1021
1022 unsigned int cpp;
1023 int back_offset;
1024 int front_offset;
1025 int current_page;
1026 int page_flipping;
1027
1028 uint32_t counter;
1029};
1030
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001031struct i915_ums_state {
1032 /**
1033 * Flag if the X Server, and thus DRM, is not currently in
1034 * control of the device.
1035 *
1036 * This is set between LeaveVT and EnterVT. It needs to be
1037 * replaced with a semaphore. It also needs to be
1038 * transitioned away from for kernel modesetting.
1039 */
1040 int mm_suspended;
1041};
1042
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001043#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001044struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001045 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001046 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001047 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001048};
1049
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001050struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001051 /** Memory allocator for GTT stolen memory */
1052 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001053 /** List of all objects in gtt_space. Used to restore gtt
1054 * mappings on resume */
1055 struct list_head bound_list;
1056 /**
1057 * List of objects which are not bound to the GTT (thus
1058 * are idle and not used by the GPU) but still have
1059 * (presumably uncached) pages still attached.
1060 */
1061 struct list_head unbound_list;
1062
1063 /** Usable portion of the GTT for GEM */
1064 unsigned long stolen_base; /* limited to low memory (32-bit) */
1065
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001066 /** PPGTT used for aliasing the PPGTT with the GTT */
1067 struct i915_hw_ppgtt *aliasing_ppgtt;
1068
1069 struct shrinker inactive_shrinker;
1070 bool shrinker_no_lock_stealing;
1071
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001072 /** LRU list of objects with fence regs on them. */
1073 struct list_head fence_list;
1074
1075 /**
1076 * We leave the user IRQ off as much as possible,
1077 * but this means that requests will finish and never
1078 * be retired once the system goes idle. Set a timer to
1079 * fire periodically while the ring is running. When it
1080 * fires, go retire requests.
1081 */
1082 struct delayed_work retire_work;
1083
1084 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001085 * When we detect an idle GPU, we want to turn on
1086 * powersaving features. So once we see that there
1087 * are no more requests outstanding and no more
1088 * arrive within a small period of time, we fire
1089 * off the idle_work.
1090 */
1091 struct delayed_work idle_work;
1092
1093 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001094 * Are we in a non-interruptible section of code like
1095 * modesetting?
1096 */
1097 bool interruptible;
1098
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001099 /** Bit 6 swizzling required for X tiling */
1100 uint32_t bit_6_swizzle_x;
1101 /** Bit 6 swizzling required for Y tiling */
1102 uint32_t bit_6_swizzle_y;
1103
1104 /* storage for physical objects */
1105 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1106
1107 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001108 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001109 size_t object_memory;
1110 u32 object_count;
1111};
1112
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001113struct drm_i915_error_state_buf {
1114 unsigned bytes;
1115 unsigned size;
1116 int err;
1117 u8 *buf;
1118 loff_t start;
1119 loff_t pos;
1120};
1121
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001122struct i915_error_state_file_priv {
1123 struct drm_device *dev;
1124 struct drm_i915_error_state *error;
1125};
1126
Daniel Vetter99584db2012-11-14 17:14:04 +01001127struct i915_gpu_error {
1128 /* For hangcheck timer */
1129#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1130#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001131 /* Hang gpu twice in this window and your context gets banned */
1132#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1133
Daniel Vetter99584db2012-11-14 17:14:04 +01001134 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001135
1136 /* For reset and error_state handling. */
1137 spinlock_t lock;
1138 /* Protected by the above dev->gpu_error.lock. */
1139 struct drm_i915_error_state *first_error;
1140 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001141
Chris Wilson094f9a52013-09-25 17:34:55 +01001142
1143 unsigned long missed_irq_rings;
1144
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001145 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001146 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001147 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001148 * This is a counter which gets incremented when reset is triggered,
1149 * and again when reset has been handled. So odd values (lowest bit set)
1150 * means that reset is in progress and even values that
1151 * (reset_counter >> 1):th reset was successfully completed.
1152 *
1153 * If reset is not completed succesfully, the I915_WEDGE bit is
1154 * set meaning that hardware is terminally sour and there is no
1155 * recovery. All waiters on the reset_queue will be woken when
1156 * that happens.
1157 *
1158 * This counter is used by the wait_seqno code to notice that reset
1159 * event happened and it needs to restart the entire ioctl (since most
1160 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001161 *
1162 * This is important for lock-free wait paths, where no contended lock
1163 * naturally enforces the correct ordering between the bail-out of the
1164 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001165 */
1166 atomic_t reset_counter;
1167
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001168#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001169#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001170
1171 /**
1172 * Waitqueue to signal when the reset has completed. Used by clients
1173 * that wait for dev_priv->mm.wedged to settle.
1174 */
1175 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001176
Daniel Vetter99584db2012-11-14 17:14:04 +01001177 /* For gpu hang simulation. */
1178 unsigned int stop_rings;
Chris Wilson094f9a52013-09-25 17:34:55 +01001179
1180 /* For missed irq/seqno simulation. */
1181 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001182};
1183
Zhang Ruib8efb172013-02-05 15:41:53 +08001184enum modeset_restore {
1185 MODESET_ON_LID_OPEN,
1186 MODESET_DONE,
1187 MODESET_SUSPENDED,
1188};
1189
Paulo Zanoni6acab152013-09-12 17:06:24 -03001190struct ddi_vbt_port_info {
1191 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001192
1193 uint8_t supports_dvi:1;
1194 uint8_t supports_hdmi:1;
1195 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001196};
1197
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001198struct intel_vbt_data {
1199 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1200 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1201
1202 /* Feature bits */
1203 unsigned int int_tv_support:1;
1204 unsigned int lvds_dither:1;
1205 unsigned int lvds_vbt:1;
1206 unsigned int int_crt_support:1;
1207 unsigned int lvds_use_ssc:1;
1208 unsigned int display_clock_mode:1;
1209 unsigned int fdi_rx_polarity_inverted:1;
1210 int lvds_ssc_freq;
1211 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1212
1213 /* eDP */
1214 int edp_rate;
1215 int edp_lanes;
1216 int edp_preemphasis;
1217 int edp_vswing;
1218 bool edp_initialized;
1219 bool edp_support;
1220 int edp_bpp;
1221 struct edp_power_seq edp_pps;
1222
Jani Nikulaf00076d2013-12-14 20:38:29 -02001223 struct {
1224 u16 pwm_freq_hz;
1225 bool active_low_pwm;
1226 } backlight;
1227
Shobhit Kumard17c5442013-08-27 15:12:25 +03001228 /* MIPI DSI */
1229 struct {
1230 u16 panel_id;
1231 } dsi;
1232
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001233 int crt_ddc_pin;
1234
1235 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001236 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001237
1238 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001239};
1240
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001241enum intel_ddb_partitioning {
1242 INTEL_DDB_PART_1_2,
1243 INTEL_DDB_PART_5_6, /* IVB+ */
1244};
1245
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001246struct intel_wm_level {
1247 bool enable;
1248 uint32_t pri_val;
1249 uint32_t spr_val;
1250 uint32_t cur_val;
1251 uint32_t fbc_val;
1252};
1253
Imre Deak820c1982013-12-17 14:46:36 +02001254struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001255 uint32_t wm_pipe[3];
1256 uint32_t wm_lp[3];
1257 uint32_t wm_lp_spr[3];
1258 uint32_t wm_linetime[3];
1259 bool enable_fbc_wm;
1260 enum intel_ddb_partitioning partitioning;
1261};
1262
Paulo Zanonic67a4702013-08-19 13:18:09 -03001263/*
1264 * This struct tracks the state needed for the Package C8+ feature.
1265 *
1266 * Package states C8 and deeper are really deep PC states that can only be
1267 * reached when all the devices on the system allow it, so even if the graphics
1268 * device allows PC8+, it doesn't mean the system will actually get to these
1269 * states.
1270 *
1271 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1272 * is disabled and the GPU is idle. When these conditions are met, we manually
1273 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1274 * refclk to Fclk.
1275 *
1276 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1277 * the state of some registers, so when we come back from PC8+ we need to
1278 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1279 * need to take care of the registers kept by RC6.
1280 *
1281 * The interrupt disabling is part of the requirements. We can only leave the
1282 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1283 * can lock the machine.
1284 *
1285 * Ideally every piece of our code that needs PC8+ disabled would call
1286 * hsw_disable_package_c8, which would increment disable_count and prevent the
1287 * system from reaching PC8+. But we don't have a symmetric way to do this for
1288 * everything, so we have the requirements_met and gpu_idle variables. When we
1289 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1290 * increase it in the opposite case. The requirements_met variable is true when
1291 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1292 * variable is true when the GPU is idle.
1293 *
1294 * In addition to everything, we only actually enable PC8+ if disable_count
1295 * stays at zero for at least some seconds. This is implemented with the
1296 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1297 * consecutive times when all screens are disabled and some background app
1298 * queries the state of our connectors, or we have some application constantly
1299 * waking up to use the GPU. Only after the enable_work function actually
1300 * enables PC8+ the "enable" variable will become true, which means that it can
1301 * be false even if disable_count is 0.
1302 *
1303 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1304 * goes back to false exactly before we reenable the IRQs. We use this variable
1305 * to check if someone is trying to enable/disable IRQs while they're supposed
1306 * to be disabled. This shouldn't happen and we'll print some error messages in
1307 * case it happens, but if it actually happens we'll also update the variables
1308 * inside struct regsave so when we restore the IRQs they will contain the
1309 * latest expected values.
1310 *
1311 * For more, read "Display Sequences for Package C8" on our documentation.
1312 */
1313struct i915_package_c8 {
1314 bool requirements_met;
1315 bool gpu_idle;
1316 bool irqs_disabled;
1317 /* Only true after the delayed work task actually enables it. */
1318 bool enabled;
1319 int disable_count;
1320 struct mutex lock;
1321 struct delayed_work enable_work;
1322
1323 struct {
1324 uint32_t deimr;
1325 uint32_t sdeimr;
1326 uint32_t gtimr;
1327 uint32_t gtier;
1328 uint32_t gen6_pmimr;
1329 } regsave;
1330};
1331
Paulo Zanoni8a187452013-12-06 20:32:13 -02001332struct i915_runtime_pm {
1333 bool suspended;
1334};
1335
Daniel Vetter926321d2013-10-16 13:30:34 +02001336enum intel_pipe_crc_source {
1337 INTEL_PIPE_CRC_SOURCE_NONE,
1338 INTEL_PIPE_CRC_SOURCE_PLANE1,
1339 INTEL_PIPE_CRC_SOURCE_PLANE2,
1340 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001341 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001342 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1343 INTEL_PIPE_CRC_SOURCE_TV,
1344 INTEL_PIPE_CRC_SOURCE_DP_B,
1345 INTEL_PIPE_CRC_SOURCE_DP_C,
1346 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001347 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001348 INTEL_PIPE_CRC_SOURCE_MAX,
1349};
1350
Shuang He8bf1e9f2013-10-15 18:55:27 +01001351struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001352 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001353 uint32_t crc[5];
1354};
1355
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001356#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001357struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001358 spinlock_t lock;
1359 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001360 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001361 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001362 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001363 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001364};
1365
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001366typedef struct drm_i915_private {
1367 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001368 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001369
1370 const struct intel_device_info *info;
1371
1372 int relative_constants_mode;
1373
1374 void __iomem *regs;
1375
Chris Wilson907b28c2013-07-19 20:36:52 +01001376 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001377
1378 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1379
Daniel Vetter28c70f12012-12-01 13:53:45 +01001380
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001381 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1382 * controller on different i2c buses. */
1383 struct mutex gmbus_mutex;
1384
1385 /**
1386 * Base address of the gmbus and gpio block.
1387 */
1388 uint32_t gpio_mmio_base;
1389
Daniel Vetter28c70f12012-12-01 13:53:45 +01001390 wait_queue_head_t gmbus_wait_queue;
1391
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001392 struct pci_dev *bridge_dev;
1393 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001394 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001395
1396 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001397 struct resource mch_res;
1398
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001399 /* protects the irq masks */
1400 spinlock_t irq_lock;
1401
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001402 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1403 struct pm_qos_request pm_qos;
1404
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001405 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001406 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001407
1408 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001409 union {
1410 u32 irq_mask;
1411 u32 de_irq_mask[I915_MAX_PIPES];
1412 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001413 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001414 u32 pm_irq_mask;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001415
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001416 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001417 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001418 struct {
1419 unsigned long hpd_last_jiffies;
1420 int hpd_cnt;
1421 enum {
1422 HPD_ENABLED = 0,
1423 HPD_DISABLED = 1,
1424 HPD_MARK_DISABLED = 2
1425 } hpd_mark;
1426 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001427 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001428 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001429
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001430 int num_plane;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001431
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001432 struct i915_fbc fbc;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001433 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001434 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001435
1436 /* overlay */
1437 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001438
Jani Nikula58c68772013-11-08 16:48:54 +02001439 /* backlight registers and fields in struct intel_panel */
1440 spinlock_t backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001441
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001442 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001443 bool no_aux_handshake;
1444
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001445 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1446 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1447 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1448
1449 unsigned int fsb_freq, mem_freq, is_ddr3;
1450
Daniel Vetter645416f2013-09-02 16:22:25 +02001451 /**
1452 * wq - Driver workqueue for GEM.
1453 *
1454 * NOTE: Work items scheduled here are not allowed to grab any modeset
1455 * locks, for otherwise the flushing done in the pageflip code will
1456 * result in deadlocks.
1457 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001458 struct workqueue_struct *wq;
1459
1460 /* Display functions */
1461 struct drm_i915_display_funcs display;
1462
1463 /* PCH chipset type */
1464 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001465 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001466
1467 unsigned long quirks;
1468
Zhang Ruib8efb172013-02-05 15:41:53 +08001469 enum modeset_restore modeset_restore;
1470 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001471
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001472 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001473 struct i915_gtt gtt; /* VMA representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001474
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001475 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +02001476
Daniel Vetter87813422012-05-02 11:49:32 +02001477 /* Kernel Modesetting */
1478
yakui_zhao9b9d1722009-05-31 17:17:17 +08001479 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001480
Jesse Barnes27f82272011-09-02 12:54:37 -07001481 struct drm_crtc *plane_to_crtc_mapping[3];
1482 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001483 wait_queue_head_t pending_flip_queue;
1484
Daniel Vetterc4597872013-10-21 21:04:07 +02001485#ifdef CONFIG_DEBUG_FS
1486 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1487#endif
1488
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001489 int num_shared_dpll;
1490 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001491 struct intel_ddi_plls ddi_plls;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001492 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001493
Jesse Barnes652c3932009-08-17 13:31:43 -07001494 /* Reclocking support */
1495 bool render_reclock_avail;
1496 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001497 /* indicates the reduced downclock for LVDS*/
1498 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001499 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001500
Zhenyu Wangc48044112009-12-17 14:48:43 +08001501 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001502
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001503 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001504
Ben Widawsky59124502013-07-04 11:02:05 -07001505 /* Cannot be determined by PCIID. You must always read a register. */
1506 size_t ellc_size;
1507
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001508 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001509 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001510
Daniel Vetter20e4d402012-08-08 23:35:39 +02001511 /* ilk-only ips/rps state. Everything in here is protected by the global
1512 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001513 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001514
Imre Deak83c00f552013-10-25 17:36:47 +03001515 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001516
Rodrigo Vivia031d702013-10-03 16:15:06 -03001517 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001518
Daniel Vetter99584db2012-11-14 17:14:04 +01001519 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001520
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001521 struct drm_i915_gem_object *vlv_pctx;
1522
Daniel Vetter4520f532013-10-09 09:18:51 +02001523#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001524 /* list of fbdev register on this device */
1525 struct intel_fbdev *fbdev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001526#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001527
Jesse Barnes073f34d2012-11-02 11:13:59 -07001528 /*
1529 * The console may be contended at resume, but we don't
1530 * want it to block on it.
1531 */
1532 struct work_struct console_resume_work;
1533
Chris Wilsone953fd72011-02-21 22:23:52 +00001534 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001535 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001536
Ben Widawsky254f9652012-06-04 14:42:42 -07001537 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001538 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001539
Damien Lespiau3e683202012-12-11 18:48:29 +00001540 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001541
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001542 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001543
Ville Syrjälä53615a52013-08-01 16:18:50 +03001544 struct {
1545 /*
1546 * Raw watermark latency values:
1547 * in 0.1us units for WM0,
1548 * in 0.5us units for WM1+.
1549 */
1550 /* primary */
1551 uint16_t pri_latency[5];
1552 /* sprite */
1553 uint16_t spr_latency[5];
1554 /* cursor */
1555 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001556
1557 /* current hardware state */
Imre Deak820c1982013-12-17 14:46:36 +02001558 struct ilk_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001559 } wm;
1560
Paulo Zanonic67a4702013-08-19 13:18:09 -03001561 struct i915_package_c8 pc8;
1562
Paulo Zanoni8a187452013-12-06 20:32:13 -02001563 struct i915_runtime_pm pm;
1564
Daniel Vetter231f42a2012-11-02 19:55:05 +01001565 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1566 * here! */
1567 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001568 /* Old ums support infrastructure, same warning applies. */
1569 struct i915_ums_state ums;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570} drm_i915_private_t;
1571
Chris Wilson2c1792a2013-08-01 18:39:55 +01001572static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1573{
1574 return dev->dev_private;
1575}
1576
Chris Wilsonb4519512012-05-11 14:29:30 +01001577/* Iterate over initialised rings */
1578#define for_each_ring(ring__, dev_priv__, i__) \
1579 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1580 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1581
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001582enum hdmi_force_audio {
1583 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1584 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1585 HDMI_AUDIO_AUTO, /* trust EDID */
1586 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1587};
1588
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001589#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001590
Chris Wilson37e680a2012-06-07 15:38:42 +01001591struct drm_i915_gem_object_ops {
1592 /* Interface between the GEM object and its backing storage.
1593 * get_pages() is called once prior to the use of the associated set
1594 * of pages before to binding them into the GTT, and put_pages() is
1595 * called after we no longer need them. As we expect there to be
1596 * associated cost with migrating pages between the backing storage
1597 * and making them available for the GPU (e.g. clflush), we may hold
1598 * onto the pages after they are no longer referenced by the GPU
1599 * in case they may be used again shortly (for example migrating the
1600 * pages to a different memory domain within the GTT). put_pages()
1601 * will therefore most likely be called when the object itself is
1602 * being released or under memory pressure (where we attempt to
1603 * reap pages for the shrinker).
1604 */
1605 int (*get_pages)(struct drm_i915_gem_object *);
1606 void (*put_pages)(struct drm_i915_gem_object *);
1607};
1608
Eric Anholt673a3942008-07-30 12:06:12 -07001609struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001610 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001611
Chris Wilson37e680a2012-06-07 15:38:42 +01001612 const struct drm_i915_gem_object_ops *ops;
1613
Ben Widawsky2f633152013-07-17 12:19:03 -07001614 /** List of VMAs backed by this object */
1615 struct list_head vma_list;
1616
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001617 /** Stolen memory for this object, instead of being backed by shmem. */
1618 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001619 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001620
Chris Wilson69dc4982010-10-19 10:36:51 +01001621 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001622 /** Used in execbuf to temporarily hold a ref */
1623 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001624
1625 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001626 * This is set if the object is on the active lists (has pending
1627 * rendering and so a non-zero seqno), and is not set if it i s on
1628 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001629 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001630 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001631
1632 /**
1633 * This is set if the object has been written to since last bound
1634 * to the GTT
1635 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001636 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001637
1638 /**
1639 * Fence register bits (if any) for this object. Will be set
1640 * as needed when mapped into the GTT.
1641 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001642 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001643 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001644
1645 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001646 * Advice: are the backing pages purgeable?
1647 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001648 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001649
1650 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001651 * Current tiling mode for the object.
1652 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001653 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001654 /**
1655 * Whether the tiling parameters for the currently associated fence
1656 * register have changed. Note that for the purposes of tracking
1657 * tiling changes we also treat the unfenced register, the register
1658 * slot that the object occupies whilst it executes a fenced
1659 * command (such as BLT on gen2/3), as a "fence".
1660 */
1661 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001662
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001663 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001664 * Is the object at the current location in the gtt mappable and
1665 * fenceable? Used to avoid costly recalculations.
1666 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001667 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001668
1669 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001670 * Whether the current gtt mapping needs to be mappable (and isn't just
1671 * mappable by accident). Track pin and fault separate for a more
1672 * accurate mappable working set.
1673 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001674 unsigned int fault_mappable:1;
1675 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001676 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001677
Chris Wilsoncaea7472010-11-12 13:53:37 +00001678 /*
1679 * Is the GPU currently using a fence to access this buffer,
1680 */
1681 unsigned int pending_fenced_gpu_access:1;
1682 unsigned int fenced_gpu_access:1;
1683
Chris Wilson651d7942013-08-08 14:41:10 +01001684 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001685
Daniel Vetter7bddb012012-02-09 17:15:47 +01001686 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001687 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001688 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001689
Chris Wilson9da3da62012-06-01 15:20:22 +01001690 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001691 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001692
Daniel Vetter1286ff72012-05-10 15:25:09 +02001693 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001694 void *dma_buf_vmapping;
1695 int vmapping_count;
1696
Chris Wilsoncaea7472010-11-12 13:53:37 +00001697 struct intel_ring_buffer *ring;
1698
Chris Wilson1c293ea2012-04-17 15:31:27 +01001699 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001700 uint32_t last_read_seqno;
1701 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001702 /** Breadcrumb of last fenced GPU access to the buffer. */
1703 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001704
Daniel Vetter778c3542010-05-13 11:49:44 +02001705 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001706 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001707
Daniel Vetter80075d42013-10-09 21:23:52 +02001708 /** References from framebuffers, locks out tiling changes. */
1709 unsigned long framebuffer_references;
1710
Eric Anholt280b7132009-03-12 16:56:27 -07001711 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001712 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001713
Jesse Barnes79e53942008-11-07 14:24:08 -08001714 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001715 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001716 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001717
1718 /** for phy allocated objects */
1719 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001720};
Daniel Vetterb45305f2012-12-17 16:21:27 +01001721#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
Eric Anholt673a3942008-07-30 12:06:12 -07001722
Daniel Vetter62b8b212010-04-09 19:05:08 +00001723#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001724
Eric Anholt673a3942008-07-30 12:06:12 -07001725/**
1726 * Request queue structure.
1727 *
1728 * The request queue allows us to note sequence numbers that have been emitted
1729 * and may be associated with active buffers to be retired.
1730 *
1731 * By keeping this list, we can avoid having to do questionable
1732 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1733 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1734 */
1735struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001736 /** On Which ring this request was generated */
1737 struct intel_ring_buffer *ring;
1738
Eric Anholt673a3942008-07-30 12:06:12 -07001739 /** GEM sequence number associated with this request. */
1740 uint32_t seqno;
1741
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001742 /** Position in the ringbuffer of the start of the request */
1743 u32 head;
1744
1745 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001746 u32 tail;
1747
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001748 /** Context related to this request */
1749 struct i915_hw_context *ctx;
1750
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001751 /** Batch buffer related to this request if any */
1752 struct drm_i915_gem_object *batch_obj;
1753
Eric Anholt673a3942008-07-30 12:06:12 -07001754 /** Time at which this request was emitted, in jiffies. */
1755 unsigned long emitted_jiffies;
1756
Eric Anholtb9624422009-06-03 07:27:35 +00001757 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001758 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001759
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001760 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001761 /** file_priv list entry for this request */
1762 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001763};
1764
1765struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001766 struct drm_i915_private *dev_priv;
1767
Eric Anholt673a3942008-07-30 12:06:12 -07001768 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001769 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001770 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001771 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001772 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001773 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001774
Ben Widawsky0eea67e2013-12-06 14:11:19 -08001775 struct i915_hw_context *private_default_ctx;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001776 atomic_t rps_wait_boost;
Eric Anholt673a3942008-07-30 12:06:12 -07001777};
1778
Chris Wilson2c1792a2013-08-01 18:39:55 +01001779#define INTEL_INFO(dev) (to_i915(dev)->info)
Zou Nan haicae58522010-11-09 17:17:32 +08001780
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001781#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1782#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08001783#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001784#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08001785#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001786#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1787#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08001788#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1789#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1790#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001791#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08001792#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001793#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1794#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08001795#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1796#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001797#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001798#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001799#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1800 (dev)->pdev->device == 0x0152 || \
1801 (dev)->pdev->device == 0x015a)
1802#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1803 (dev)->pdev->device == 0x0106 || \
1804 (dev)->pdev->device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001805#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001806#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Paulo Zanoni4e8058a2013-11-02 21:07:31 -07001807#define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08001808#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001809#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001810 ((dev)->pdev->device & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001811#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1812 (((dev)->pdev->device & 0xf) == 0x2 || \
1813 ((dev)->pdev->device & 0xf) == 0x6 || \
1814 ((dev)->pdev->device & 0xf) == 0xe))
1815#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001816 ((dev)->pdev->device & 0xFF00) == 0x0A00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001817#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Rodrigo Vivi94353732013-08-28 16:45:46 -03001818#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001819 ((dev)->pdev->device & 0x00F0) == 0x0020)
Ben Widawskyb833d682013-08-23 16:00:07 -07001820#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08001821
Jesse Barnes85436692011-04-06 12:11:14 -07001822/*
1823 * The genX designation typically refers to the render engine, so render
1824 * capability related checks should use IS_GEN, while display and other checks
1825 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1826 * chips, etc.).
1827 */
Zou Nan haicae58522010-11-09 17:17:32 +08001828#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1829#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1830#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1831#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1832#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001833#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07001834#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08001835
Ben Widawsky73ae4782013-10-15 10:02:57 -07001836#define RENDER_RING (1<<RCS)
1837#define BSD_RING (1<<VCS)
1838#define BLT_RING (1<<BCS)
1839#define VEBOX_RING (1<<VECS)
1840#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1841#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1842#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001843#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Chris Wilson651d7942013-08-08 14:41:10 +01001844#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08001845#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1846
Ben Widawsky254f9652012-06-04 14:42:42 -07001847#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Ben Widawsky246cbfb2013-12-06 14:11:14 -08001848#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6 && !IS_VALLEYVIEW(dev))
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -08001849#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev) \
1850 && !IS_BROADWELL(dev))
1851#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001852#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001853
Chris Wilson05394f32010-11-08 19:18:58 +00001854#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001855#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1856
Daniel Vetterb45305f2012-12-17 16:21:27 +01001857/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1858#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1859
Zou Nan haicae58522010-11-09 17:17:32 +08001860/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1861 * rows, which changed the alignment requirements and fence programming.
1862 */
1863#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1864 IS_I915GM(dev)))
1865#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1866#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1867#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08001868#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1869#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08001870
1871#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1872#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001873#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001874
Ben Widawsky2a114cc2013-11-02 21:07:47 -07001875#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01001876
Damien Lespiaudd93be52013-04-22 18:40:39 +01001877#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01001878#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08001879#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilson7c6c2652013-11-18 18:32:37 -08001880#define HAS_PC8(dev) (IS_HASWELL(dev)) /* XXX HSW:ULX */
Paulo Zanonidf4547d2013-12-13 15:22:32 -02001881#define HAS_RUNTIME_PM(dev) (IS_HASWELL(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001882
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001883#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1884#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1885#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1886#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1887#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1888#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1889
Chris Wilson2c1792a2013-08-01 18:39:55 +01001890#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001891#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001892#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1893#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001894#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001895#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001896
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001897/* DPF == dynamic parity feature */
1898#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1899#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001900
Ben Widawskyc8735b02012-09-07 19:43:39 -07001901#define GT_FREQUENCY_MULTIPLIER 50
1902
Chris Wilson05394f32010-11-08 19:18:58 +00001903#include "i915_trace.h"
1904
Rob Clarkbaa70942013-08-02 13:27:49 -04001905extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001906extern int i915_max_ioctl;
1907
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001908extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1909extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001910extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1911extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1912
Jani Nikulad330a952014-01-21 11:24:25 +02001913/* i915_params.c */
1914struct i915_params {
1915 int modeset;
1916 int panel_ignore_lid;
1917 unsigned int powersave;
1918 int semaphores;
1919 unsigned int lvds_downclock;
1920 int lvds_channel_mode;
1921 int panel_use_ssc;
1922 int vbt_sdvo_panel_type;
1923 int enable_rc6;
1924 int enable_fbc;
1925 bool enable_hangcheck;
1926 int enable_ppgtt;
1927 int enable_psr;
1928 unsigned int preliminary_hw_support;
1929 int disable_power_well;
1930 int enable_ips;
1931 bool fastboot;
1932 int enable_pc8;
1933 int pc8_timeout;
1934 bool prefault_disable;
1935 bool reset;
1936 int invert_brightness;
1937};
1938extern struct i915_params i915 __read_mostly;
1939
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001941void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001942extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001943extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001944extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001945extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001946extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001947extern void i915_driver_preclose(struct drm_device *dev,
1948 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001949extern void i915_driver_postclose(struct drm_device *dev,
1950 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001951extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001952#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001953extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1954 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001955#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001956extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001957 struct drm_clip_rect *box,
1958 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001959extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001960extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001961extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1962extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1963extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1964extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1965
Jesse Barnes073f34d2012-11-02 11:13:59 -07001966extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001967
Linus Torvalds1da177e2005-04-16 15:20:36 -07001968/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001969void i915_queue_hangcheck(struct drm_device *dev);
Chris Wilson527f9e92010-11-11 01:16:58 +00001970void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001972extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01001973extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001974
1975extern void intel_uncore_sanitize(struct drm_device *dev);
1976extern void intel_uncore_early_sanitize(struct drm_device *dev);
1977extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001978extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01001979extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001980
Keith Packard7c463582008-11-04 02:03:27 -08001981void
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02001982i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
Keith Packard7c463582008-11-04 02:03:27 -08001983
1984void
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02001985i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
Keith Packard7c463582008-11-04 02:03:27 -08001986
Eric Anholt673a3942008-07-30 12:06:12 -07001987/* i915_gem.c */
1988int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1989 struct drm_file *file_priv);
1990int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1991 struct drm_file *file_priv);
1992int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1993 struct drm_file *file_priv);
1994int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1995 struct drm_file *file_priv);
1996int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1997 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001998int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1999 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002000int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2001 struct drm_file *file_priv);
2002int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2003 struct drm_file *file_priv);
2004int i915_gem_execbuffer(struct drm_device *dev, void *data,
2005 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002006int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2007 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002008int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2009 struct drm_file *file_priv);
2010int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2011 struct drm_file *file_priv);
2012int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2013 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002014int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2015 struct drm_file *file);
2016int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2017 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002018int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2019 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002020int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2021 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002022int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2023 struct drm_file *file_priv);
2024int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2025 struct drm_file *file_priv);
2026int i915_gem_set_tiling(struct drm_device *dev, void *data,
2027 struct drm_file *file_priv);
2028int i915_gem_get_tiling(struct drm_device *dev, void *data,
2029 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07002030int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2031 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002032int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2033 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002034void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002035void *i915_gem_object_alloc(struct drm_device *dev);
2036void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002037void i915_gem_object_init(struct drm_i915_gem_object *obj,
2038 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002039struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2040 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002041void i915_init_vm(struct drm_i915_private *dev_priv,
2042 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002043void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002044void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002045
Chris Wilson20217462010-11-23 15:26:33 +00002046int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002047 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002048 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002049 bool map_and_fenceable,
2050 bool nonblocking);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002051void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002052int __must_check i915_vma_unbind(struct i915_vma *vma);
2053int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
Chris Wilsondd624af2013-01-15 12:39:35 +00002054int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002055void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002056void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002057void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002058
Chris Wilson37e680a2012-06-07 15:38:42 +01002059int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002060static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2061{
Imre Deak67d5a502013-02-18 19:28:02 +02002062 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002063
Imre Deak67d5a502013-02-18 19:28:02 +02002064 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002065 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002066
2067 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002068}
Chris Wilsona5570172012-09-04 21:02:54 +01002069static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2070{
2071 BUG_ON(obj->pages == NULL);
2072 obj->pages_pin_count++;
2073}
2074static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2075{
2076 BUG_ON(obj->pages_pin_count == 0);
2077 obj->pages_pin_count--;
2078}
2079
Chris Wilson54cf91d2010-11-25 18:00:26 +00002080int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002081int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2082 struct intel_ring_buffer *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002083void i915_vma_move_to_active(struct i915_vma *vma,
2084 struct intel_ring_buffer *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002085int i915_gem_dumb_create(struct drm_file *file_priv,
2086 struct drm_device *dev,
2087 struct drm_mode_create_dumb *args);
2088int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2089 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002090/**
2091 * Returns true if seq1 is later than seq2.
2092 */
2093static inline bool
2094i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2095{
2096 return (int32_t)(seq1 - seq2) >= 0;
2097}
2098
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002099int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2100int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002101int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002102int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002103
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002104static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01002105i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2106{
2107 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2108 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2109 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002110 return true;
2111 } else
2112 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002113}
2114
2115static inline void
2116i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2117{
2118 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2119 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonb8c3af72013-06-12 11:29:47 +01002120 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002121 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2122 }
2123}
2124
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002125bool i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002126void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002127int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002128 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002129static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2130{
2131 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002132 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002133}
2134
2135static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2136{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002137 return atomic_read(&error->reset_counter) & I915_WEDGED;
2138}
2139
2140static inline u32 i915_reset_count(struct i915_gpu_error *error)
2141{
2142 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002143}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002144
Chris Wilson069efc12010-09-30 16:53:18 +01002145void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002146bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002147int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002148int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002149int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyc3787e22013-09-17 21:12:44 -07002150int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002151void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002152void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002153int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002154int __must_check i915_gem_suspend(struct drm_device *dev);
Mika Kuoppala0025c072013-06-12 12:35:30 +03002155int __i915_add_request(struct intel_ring_buffer *ring,
2156 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002157 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002158 u32 *seqno);
2159#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002160 __i915_add_request(ring, NULL, NULL, seqno)
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002161int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2162 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002163int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002164int __must_check
2165i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2166 bool write);
2167int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002168i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2169int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002170i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2171 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00002172 struct intel_ring_buffer *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002173void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002174int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002175 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002176 int id,
2177 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002178void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002179 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002180void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002181int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002182void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002183
Chris Wilson467cffb2011-03-07 10:42:03 +00002184uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002185i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2186uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002187i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2188 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002189
Chris Wilsone4ffd172011-04-04 09:44:39 +01002190int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2191 enum i915_cache_level cache_level);
2192
Daniel Vetter1286ff72012-05-10 15:25:09 +02002193struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2194 struct dma_buf *dma_buf);
2195
2196struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2197 struct drm_gem_object *gem_obj, int flags);
2198
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002199void i915_gem_restore_fences(struct drm_device *dev);
2200
Ben Widawskya70a3142013-07-31 16:59:56 -07002201unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2202 struct i915_address_space *vm);
2203bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2204bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2205 struct i915_address_space *vm);
2206unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2207 struct i915_address_space *vm);
2208struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2209 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002210struct i915_vma *
2211i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2212 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002213
2214struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002215static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2216 struct i915_vma *vma;
2217 list_for_each_entry(vma, &obj->vma_list, vma_link)
2218 if (vma->pin_count > 0)
2219 return true;
2220 return false;
2221}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002222
Ben Widawskya70a3142013-07-31 16:59:56 -07002223/* Some GGTT VM helpers */
2224#define obj_to_ggtt(obj) \
2225 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2226static inline bool i915_is_ggtt(struct i915_address_space *vm)
2227{
2228 struct i915_address_space *ggtt =
2229 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2230 return vm == ggtt;
2231}
2232
2233static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2234{
2235 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2236}
2237
2238static inline unsigned long
2239i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2240{
2241 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2242}
2243
2244static inline unsigned long
2245i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2246{
2247 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2248}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002249
2250static inline int __must_check
2251i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2252 uint32_t alignment,
2253 bool map_and_fenceable,
2254 bool nonblocking)
2255{
2256 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2257 map_and_fenceable, nonblocking);
2258}
Ben Widawskya70a3142013-07-31 16:59:56 -07002259
Ben Widawsky254f9652012-06-04 14:42:42 -07002260/* i915_gem_context.c */
Ben Widawsky0eea67e2013-12-06 14:11:19 -08002261#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
Ben Widawsky8245be32013-11-06 13:56:29 -02002262int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002263void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002264void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002265int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002266int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002267void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07002268int i915_switch_context(struct intel_ring_buffer *ring,
Ben Widawsky41bde552013-12-06 14:11:21 -08002269 struct drm_file *file, struct i915_hw_context *to);
2270struct i915_hw_context *
2271i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002272void i915_gem_context_free(struct kref *ctx_ref);
2273static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2274{
Ben Widawskyc4829722013-12-06 14:11:20 -08002275 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2276 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002277}
2278
2279static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2280{
Ben Widawskyc4829722013-12-06 14:11:20 -08002281 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2282 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002283}
2284
Ben Widawsky84624812012-06-04 14:42:54 -07002285int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2286 struct drm_file *file);
2287int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2288 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002289
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002290/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002291int __must_check i915_gem_evict_something(struct drm_device *dev,
2292 struct i915_address_space *vm,
2293 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002294 unsigned alignment,
2295 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002296 bool mappable,
2297 bool nonblock);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002298int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002299int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002300
Chris Wilson05394f32010-11-08 19:18:58 +00002301/* i915_gem_gtt.c */
2302void i915_check_and_clear_faults(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002303void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
2304void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00002305int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002306void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
2307void i915_gem_init_global_gtt(struct drm_device *dev);
2308void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2309 unsigned long mappable_end, unsigned long end);
2310int i915_gem_gtt_init(struct drm_device *dev);
2311static inline void i915_gem_chipset_flush(struct drm_device *dev)
2312{
2313 if (INTEL_INFO(dev)->gen < 6)
2314 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002315}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002316int i915_gem_init_ppgtt(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt);
2317static inline bool intel_enable_ppgtt(struct drm_device *dev, bool full)
2318{
Jani Nikulad330a952014-01-21 11:24:25 +02002319 if (i915.enable_ppgtt == 0 || !HAS_ALIASING_PPGTT(dev))
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002320 return false;
2321
Jani Nikulad330a952014-01-21 11:24:25 +02002322 if (i915.enable_ppgtt == 1 && full)
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002323 return false;
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002324
2325#ifdef CONFIG_INTEL_IOMMU
2326 /* Disable ppgtt on SNB if VT-d is on. */
2327 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
2328 DRM_INFO("Disabling PPGTT because VT-d is on\n");
2329 return false;
2330 }
2331#endif
2332
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002333 if (full)
2334 return HAS_PPGTT(dev);
2335 else
2336 return HAS_ALIASING_PPGTT(dev);
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002337}
2338
Ben Widawskyc7c48df2013-12-06 14:11:15 -08002339static inline void ppgtt_release(struct kref *kref)
2340{
2341 struct i915_hw_ppgtt *ppgtt = container_of(kref, struct i915_hw_ppgtt, ref);
Ben Widawsky679845e2013-12-06 14:11:23 -08002342 struct drm_device *dev = ppgtt->base.dev;
2343 struct drm_i915_private *dev_priv = dev->dev_private;
2344 struct i915_address_space *vm = &ppgtt->base;
2345
2346 if (ppgtt == dev_priv->mm.aliasing_ppgtt ||
2347 (list_empty(&vm->active_list) && list_empty(&vm->inactive_list))) {
2348 ppgtt->base.cleanup(&ppgtt->base);
2349 return;
2350 }
2351
2352 /*
2353 * Make sure vmas are unbound before we take down the drm_mm
2354 *
2355 * FIXME: Proper refcounting should take care of this, this shouldn't be
2356 * needed at all.
2357 */
2358 if (!list_empty(&vm->active_list)) {
2359 struct i915_vma *vma;
2360
2361 list_for_each_entry(vma, &vm->active_list, mm_list)
2362 if (WARN_ON(list_empty(&vma->vma_link) ||
2363 list_is_singular(&vma->vma_link)))
2364 break;
2365
2366 i915_gem_evict_vm(&ppgtt->base, true);
2367 } else {
2368 i915_gem_retire_requests(dev);
2369 i915_gem_evict_vm(&ppgtt->base, false);
2370 }
Ben Widawskyc7c48df2013-12-06 14:11:15 -08002371
2372 ppgtt->base.cleanup(&ppgtt->base);
2373}
Eric Anholt673a3942008-07-30 12:06:12 -07002374
Chris Wilson9797fbf2012-04-24 15:47:39 +01002375/* i915_gem_stolen.c */
2376int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00002377int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2378void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002379void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002380struct drm_i915_gem_object *
2381i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002382struct drm_i915_gem_object *
2383i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2384 u32 stolen_offset,
2385 u32 gtt_offset,
2386 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002387void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002388
Eric Anholt673a3942008-07-30 12:06:12 -07002389/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002390static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002391{
2392 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2393
2394 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2395 obj->tiling_mode != I915_TILING_NONE;
2396}
2397
Eric Anholt673a3942008-07-30 12:06:12 -07002398void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2399void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2400void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2401
2402/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002403#if WATCH_LISTS
2404int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002405#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002406#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002407#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002408
Ben Gamari20172632009-02-17 20:08:50 -05002409/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002410int i915_debugfs_init(struct drm_minor *minor);
2411void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002412#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002413void intel_display_crc_init(struct drm_device *dev);
2414#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002415static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002416#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002417
2418/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002419__printf(2, 3)
2420void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002421int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2422 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002423int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2424 size_t count, loff_t pos);
2425static inline void i915_error_state_buf_release(
2426 struct drm_i915_error_state_buf *eb)
2427{
2428 kfree(eb->buf);
2429}
Mika Kuoppala84734a02013-07-12 16:50:57 +03002430void i915_capture_error_state(struct drm_device *dev);
2431void i915_error_state_get(struct drm_device *dev,
2432 struct i915_error_state_file_priv *error_priv);
2433void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2434void i915_destroy_error_state(struct drm_device *dev);
2435
2436void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2437const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002438
Jesse Barnes317c35d2008-08-25 15:11:06 -07002439/* i915_suspend.c */
2440extern int i915_save_state(struct drm_device *dev);
2441extern int i915_restore_state(struct drm_device *dev);
2442
Daniel Vetterd8157a32013-01-25 17:53:20 +01002443/* i915_ums.c */
2444void i915_save_display_reg(struct drm_device *dev);
2445void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002446
Ben Widawsky0136db582012-04-10 21:17:01 -07002447/* i915_sysfs.c */
2448void i915_setup_sysfs(struct drm_device *dev_priv);
2449void i915_teardown_sysfs(struct drm_device *dev_priv);
2450
Chris Wilsonf899fc62010-07-20 15:44:45 -07002451/* intel_i2c.c */
2452extern int intel_setup_gmbus(struct drm_device *dev);
2453extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002454static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002455{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002456 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002457}
2458
2459extern struct i2c_adapter *intel_gmbus_get_adapter(
2460 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002461extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2462extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002463static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002464{
2465 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2466}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002467extern void intel_i2c_reset(struct drm_device *dev);
2468
Chris Wilson3b617962010-08-24 09:02:58 +01002469/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002470struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002471extern int intel_opregion_setup(struct drm_device *dev);
2472#ifdef CONFIG_ACPI
2473extern void intel_opregion_init(struct drm_device *dev);
2474extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002475extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002476extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2477 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002478extern int intel_opregion_notify_adapter(struct drm_device *dev,
2479 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002480#else
Chris Wilson44834a62010-08-19 16:09:23 +01002481static inline void intel_opregion_init(struct drm_device *dev) { return; }
2482static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002483static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002484static inline int
2485intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2486{
2487 return 0;
2488}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002489static inline int
2490intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2491{
2492 return 0;
2493}
Len Brown65e082c2008-10-24 17:18:10 -04002494#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002495
Jesse Barnes723bfd72010-10-07 16:01:13 -07002496/* intel_acpi.c */
2497#ifdef CONFIG_ACPI
2498extern void intel_register_dsm_handler(void);
2499extern void intel_unregister_dsm_handler(void);
2500#else
2501static inline void intel_register_dsm_handler(void) { return; }
2502static inline void intel_unregister_dsm_handler(void) { return; }
2503#endif /* CONFIG_ACPI */
2504
Jesse Barnes79e53942008-11-07 14:24:08 -08002505/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002506extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002507extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002508extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002509extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002510extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10002511extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002512extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2513 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002514extern void i915_redisable_vga(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002515extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002516extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002517extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002518extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002519extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002520extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2521extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2522extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04002523extern void intel_detect_pch(struct drm_device *dev);
2524extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002525extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002526
Ben Widawsky2911a352012-04-05 14:47:36 -07002527extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002528int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2529 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002530int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2531 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002532
Chris Wilson6ef3d422010-08-04 20:26:07 +01002533/* overlay */
2534extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002535extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2536 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002537
2538extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002539extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002540 struct drm_device *dev,
2541 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002542
Ben Widawskyb7287d82011-04-25 11:22:22 -07002543/* On SNB platform, before reading ring registers forcewake bit
2544 * must be set to prevent GT core from power down and stale values being
2545 * returned.
2546 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302547void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2548void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002549
Ben Widawsky42c05262012-09-26 10:34:00 -07002550int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2551int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002552
2553/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002554u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2555void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2556u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002557u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2558void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2559u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2560void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2561u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2562void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002563u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2564void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002565u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2566void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002567u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2568void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002569u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2570 enum intel_sbi_destination destination);
2571void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2572 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302573u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2574void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002575
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002576int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2577int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002578
Deepak S940aece2013-11-23 14:55:43 +05302579void vlv_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2580void vlv_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2581
2582#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
2583 (((reg) >= 0x2000 && (reg) < 0x4000) ||\
2584 ((reg) >= 0x5000 && (reg) < 0x8000) ||\
2585 ((reg) >= 0xB000 && (reg) < 0x12000) ||\
2586 ((reg) >= 0x2E000 && (reg) < 0x30000))
2587
2588#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)\
2589 (((reg) >= 0x12000 && (reg) < 0x14000) ||\
2590 ((reg) >= 0x22000 && (reg) < 0x24000) ||\
2591 ((reg) >= 0x30000 && (reg) < 0x40000))
2592
Deepak Sc8d9a592013-11-23 14:55:42 +05302593#define FORCEWAKE_RENDER (1 << 0)
2594#define FORCEWAKE_MEDIA (1 << 1)
2595#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2596
2597
Ben Widawsky0b274482013-10-04 21:22:51 -07002598#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2599#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002600
Ben Widawsky0b274482013-10-04 21:22:51 -07002601#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2602#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2603#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2604#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002605
Ben Widawsky0b274482013-10-04 21:22:51 -07002606#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2607#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2608#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2609#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002610
Ben Widawsky0b274482013-10-04 21:22:51 -07002611#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2612#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002613
2614#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2615#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2616
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002617/* "Broadcast RGB" property */
2618#define INTEL_BROADCAST_RGB_AUTO 0
2619#define INTEL_BROADCAST_RGB_FULL 1
2620#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002621
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002622static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2623{
2624 if (HAS_PCH_SPLIT(dev))
2625 return CPU_VGACNTRL;
2626 else if (IS_VALLEYVIEW(dev))
2627 return VLV_VGACNTRL;
2628 else
2629 return VGACNTRL;
2630}
2631
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002632static inline void __user *to_user_ptr(u64 address)
2633{
2634 return (void __user *)(uintptr_t)address;
2635}
2636
Imre Deakdf977292013-05-21 20:03:17 +03002637static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2638{
2639 unsigned long j = msecs_to_jiffies(m);
2640
2641 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2642}
2643
2644static inline unsigned long
2645timespec_to_jiffies_timeout(const struct timespec *value)
2646{
2647 unsigned long j = timespec_to_jiffies(value);
2648
2649 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2650}
2651
Paulo Zanonidce56b32013-12-19 14:29:40 -02002652/*
2653 * If you need to wait X milliseconds between events A and B, but event B
2654 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2655 * when event A happened, then just before event B you call this function and
2656 * pass the timestamp as the first argument, and X as the second argument.
2657 */
2658static inline void
2659wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2660{
Imre Deakec5e0cf2014-01-29 13:25:40 +02002661 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02002662
2663 /*
2664 * Don't re-read the value of "jiffies" every time since it may change
2665 * behind our back and break the math.
2666 */
2667 tmp_jiffies = jiffies;
2668 target_jiffies = timestamp_jiffies +
2669 msecs_to_jiffies_timeout(to_wait_ms);
2670
2671 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02002672 remaining_jiffies = target_jiffies - tmp_jiffies;
2673 while (remaining_jiffies)
2674 remaining_jiffies =
2675 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002676 }
2677}
2678
Linus Torvalds1da177e2005-04-16 15:20:36 -07002679#endif