blob: 27aa14007cbd400ebcb1f21e5e4036d58e778430 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080049#include <linux/pm_runtime.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050050#include <linux/clocksource.h>
51#include <linux/time.h>
Takashi Iwaif4c482a2012-12-04 15:09:23 +010052#include <linux/completion.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050053
Takashi Iwai27fe48d92011-09-28 17:16:09 +020054#ifdef CONFIG_X86
55/* for snoop control */
56#include <asm/pgtable.h>
57#include <asm/cacheflush.h>
58#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <sound/core.h>
60#include <sound/initval.h>
Takashi Iwai91219472012-04-26 12:13:25 +020061#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020062#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020063#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include "hda_codec.h"
Wang Xingchao99a20082013-05-30 22:07:10 +080065#include "hda_i915.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
67
Takashi Iwai5aba4f82008-01-07 15:16:37 +010068static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
69static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103070static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010071static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +020072static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020073static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010074static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010075static int probe_only[SNDRV_CARDS];
David Henningsson26a6cb62012-10-09 15:04:21 +020076static int jackpoll_ms[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103077static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020078static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020079#ifdef CONFIG_SND_HDA_PATCH_LOADER
80static char *patch[SNDRV_CARDS];
81#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010082#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +020083static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010084 CONFIG_SND_HDA_INPUT_BEEP_MODE};
85#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Takashi Iwai5aba4f82008-01-07 15:16:37 +010087module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010089module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010091module_param_array(enable, bool, NULL, 0444);
92MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
93module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010095module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020096MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwai1dac6692012-09-13 14:59:47 +020097 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020098module_param_array(bdl_pos_adj, int, NULL, 0644);
99MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100100module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +0100101MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +0100102module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100103MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
David Henningsson26a6cb62012-10-09 15:04:21 +0200104module_param_array(jackpoll_ms, int, NULL, 0444);
105MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
Takashi Iwai27346162006-01-12 18:28:44 +0100106module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200107MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
108 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100109module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100110MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200111#ifdef CONFIG_SND_HDA_PATCH_LOADER
112module_param_array(patch, charp, NULL, 0444);
113MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
114#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100115#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200116module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100117MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200118 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100119#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100120
Takashi Iwai83012a72012-08-24 18:38:08 +0200121#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200122static int param_set_xint(const char *val, const struct kernel_param *kp);
123static struct kernel_param_ops param_ops_xint = {
124 .set = param_set_xint,
125 .get = param_get_int,
126};
127#define param_check_xint param_check_int
128
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100129static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200130module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100131MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
132 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
Takashi Iwaidee1b662007-08-13 16:10:30 +0200134/* reset the HD-audio controller in power save mode.
135 * this may give more power-saving, but will take longer time to
136 * wake up.
137 */
Takashi Iwai8fc24422013-04-04 15:35:24 +0200138static bool power_save_controller = 1;
139module_param(power_save_controller, bool, 0644);
Takashi Iwaidee1b662007-08-13 16:10:30 +0200140MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Takashi Iwai83012a72012-08-24 18:38:08 +0200141#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200142
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100143static int align_buffer_size = -1;
144module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500145MODULE_PARM_DESC(align_buffer_size,
146 "Force buffer and period sizes to be multiple of 128 bytes.");
147
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200148#ifdef CONFIG_X86
149static bool hda_snoop = true;
150module_param_named(snoop, hda_snoop, bool, 0444);
151MODULE_PARM_DESC(snoop, "Enable/disable snooping");
152#define azx_snoop(chip) (chip)->snoop
153#else
154#define hda_snoop true
155#define azx_snoop(chip) true
156#endif
157
158
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159MODULE_LICENSE("GPL");
160MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
161 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700162 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200163 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100164 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100165 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100166 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700167 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800168 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700169 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800170 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700171 "{Intel, LPT_LP},"
James Ralston4eeca492013-11-04 09:27:45 -0800172 "{Intel, WPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800173 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700174 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100175 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200176 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200177 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200178 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200179 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200180 "{ATI, RS780},"
181 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100182 "{ATI, RV630},"
183 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100184 "{ATI, RV670},"
185 "{ATI, RV635},"
186 "{ATI, RV620},"
187 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200188 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200189 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200190 "{SiS, SIS966},"
191 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192MODULE_DESCRIPTION("Intel HDA driver");
193
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200194#ifdef CONFIG_SND_VERBOSE_PRINTK
195#define SFX /* nop */
196#else
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800197#define SFX "hda-intel "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200198#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200199
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200200#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
201#ifdef CONFIG_SND_HDA_CODEC_HDMI
202#define SUPPORT_VGA_SWITCHEROO
203#endif
204#endif
205
206
Takashi Iwaicb53c622007-08-10 17:21:45 +0200207/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 * registers
209 */
210#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200211#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
212#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
213#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
214#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
215#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216#define ICH6_REG_VMIN 0x02
217#define ICH6_REG_VMAJ 0x03
218#define ICH6_REG_OUTPAY 0x04
219#define ICH6_REG_INPAY 0x06
220#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200221#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200222#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
223#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224#define ICH6_REG_WAKEEN 0x0c
225#define ICH6_REG_STATESTS 0x0e
226#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200227#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228#define ICH6_REG_INTCTL 0x20
229#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200230#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200231#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
232#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233#define ICH6_REG_CORBLBASE 0x40
234#define ICH6_REG_CORBUBASE 0x44
235#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200236#define ICH6_REG_CORBRP 0x4a
237#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200239#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
240#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200242#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243#define ICH6_REG_CORBSIZE 0x4e
244
245#define ICH6_REG_RIRBLBASE 0x50
246#define ICH6_REG_RIRBUBASE 0x54
247#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200248#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249#define ICH6_REG_RINTCNT 0x5a
250#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200251#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
252#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
253#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200255#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
256#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257#define ICH6_REG_RIRBSIZE 0x5e
258
259#define ICH6_REG_IC 0x60
260#define ICH6_REG_IR 0x64
261#define ICH6_REG_IRS 0x68
262#define ICH6_IRS_VALID (1<<1)
263#define ICH6_IRS_BUSY (1<<0)
264
265#define ICH6_REG_DPLBASE 0x70
266#define ICH6_REG_DPUBASE 0x74
267#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
268
269/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
270enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
271
272/* stream register offsets from stream base */
273#define ICH6_REG_SD_CTL 0x00
274#define ICH6_REG_SD_STS 0x03
275#define ICH6_REG_SD_LPIB 0x04
276#define ICH6_REG_SD_CBL 0x08
277#define ICH6_REG_SD_LVI 0x0c
278#define ICH6_REG_SD_FIFOW 0x0e
279#define ICH6_REG_SD_FIFOSIZE 0x10
280#define ICH6_REG_SD_FORMAT 0x12
281#define ICH6_REG_SD_BDLPL 0x18
282#define ICH6_REG_SD_BDLPU 0x1c
283
284/* PCI space */
285#define ICH6_PCIREG_TCSEL 0x44
286
287/*
288 * other constants
289 */
290
291/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200292/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200293#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200294#define ICH6_NUM_PLAYBACK 4
295
296/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200297#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200298#define ULI_NUM_PLAYBACK 6
299
Felix Kuehling778b6e12006-05-17 11:22:21 +0200300/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200301#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200302#define ATIHDMI_NUM_PLAYBACK 1
303
Kailang Yangf2690022008-05-27 11:44:55 +0200304/* TERA has 4 playback and 3 capture */
305#define TERA_NUM_CAPTURE 3
306#define TERA_NUM_PLAYBACK 4
307
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200308/* this number is statically defined for simplicity */
309#define MAX_AZX_DEV 16
310
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100312#define BDL_SIZE 4096
313#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
314#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315/* max buffer size - no h/w limit, you can increase as you like */
316#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317
318/* RIRB int mask: overrun[2], response[0] */
319#define RIRB_INT_RESPONSE 0x01
320#define RIRB_INT_OVERRUN 0x04
321#define RIRB_INT_MASK 0x05
322
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200323/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800324#define AZX_MAX_CODECS 8
325#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800326#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
328/* SD_CTL bits */
329#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
330#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100331#define SD_CTL_STRIPE (3 << 16) /* stripe control */
332#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
333#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
335#define SD_CTL_STREAM_TAG_SHIFT 20
336
337/* SD_CTL and SD_STS */
338#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
339#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
340#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200341#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
342 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343
344/* SD_STS */
345#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
346
347/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200348#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
349#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
350#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352/* below are so far hardcoded - should read registers in future */
353#define ICH6_MAX_CORB_ENTRIES 256
354#define ICH6_MAX_RIRB_ENTRIES 256
355
Takashi Iwaic74db862005-05-12 14:26:27 +0200356/* position fix mode */
357enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200358 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200359 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200360 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200361 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100362 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200363};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364
Frederick Lif5d40b32005-05-12 14:55:20 +0200365/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200366#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
367#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
368
Vinod Gda3fca22005-09-13 18:49:12 +0200369/* Defines for Nvidia HDA support */
370#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
371#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700372#define NVIDIA_HDA_ISTRM_COH 0x4d
373#define NVIDIA_HDA_OSTRM_COH 0x4c
374#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200375
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100376/* Defines for Intel SCH HDA snoop control */
377#define INTEL_SCH_HDA_DEVC 0x78
378#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
379
Joseph Chan0e153472008-08-26 14:38:03 +0200380/* Define IN stream 0 FIFO size offset in VIA controller */
381#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
382/* Define VIA HD Audio Device ID*/
383#define VIA_HDAC_DEVICE_ID 0x3288
384
Yang, Libinc4da29c2008-11-13 11:07:07 +0100385/* HD Audio class code */
386#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100387
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 */
390
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100391struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100392 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200393 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
Takashi Iwaid01ce992007-07-27 16:52:19 +0200395 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200396 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200397 unsigned int frags; /* number for period in the play buffer */
398 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200399 unsigned long start_wallclk; /* start + minimum wallclk */
400 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
Takashi Iwaid01ce992007-07-27 16:52:19 +0200402 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
Takashi Iwaid01ce992007-07-27 16:52:19 +0200404 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
406 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200407 struct snd_pcm_substream *substream; /* assigned substream,
408 * set in PCM open
409 */
410 unsigned int format_val; /* format value to be set in the
411 * controller and the codec
412 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 unsigned char stream_tag; /* assigned stream */
414 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200415 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416
Pavel Machek927fc862006-08-31 17:03:43 +0200417 unsigned int opened :1;
418 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200419 unsigned int irq_pending :1;
Takashi Iwaieb49faa2013-03-15 09:19:11 +0100420 unsigned int prepared:1;
421 unsigned int locked:1;
Joseph Chan0e153472008-08-26 14:38:03 +0200422 /*
423 * For VIA:
424 * A flag to ensure DMA position is 0
425 * when link position is not greater than FIFO size
426 */
427 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200428 unsigned int wc_marked:1;
Takashi Iwai915bf292012-09-11 15:19:10 +0200429 unsigned int no_period_wakeup:1;
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -0500430
431 struct timecounter azx_tc;
432 struct cyclecounter azx_cc;
Takashi Iwaieb49faa2013-03-15 09:19:11 +0100433
434#ifdef CONFIG_SND_HDA_DSP_LOADER
435 struct mutex dsp_mutex;
436#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437};
438
Takashi Iwaieb49faa2013-03-15 09:19:11 +0100439/* DSP lock helpers */
440#ifdef CONFIG_SND_HDA_DSP_LOADER
441#define dsp_lock_init(dev) mutex_init(&(dev)->dsp_mutex)
442#define dsp_lock(dev) mutex_lock(&(dev)->dsp_mutex)
443#define dsp_unlock(dev) mutex_unlock(&(dev)->dsp_mutex)
444#define dsp_is_locked(dev) ((dev)->locked)
445#else
446#define dsp_lock_init(dev) do {} while (0)
447#define dsp_lock(dev) do {} while (0)
448#define dsp_unlock(dev) do {} while (0)
449#define dsp_is_locked(dev) 0
450#endif
451
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100453struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 u32 *buf; /* CORB/RIRB buffer
455 * Each CORB entry is 4byte, RIRB is 8byte
456 */
457 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
458 /* for RIRB */
459 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800460 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
461 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462};
463
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100464struct azx_pcm {
465 struct azx *chip;
466 struct snd_pcm *pcm;
467 struct hda_codec *codec;
468 struct hda_pcm_stream *hinfo[2];
469 struct list_head list;
470};
471
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100472struct azx {
473 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200475 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200477 /* chip type specific */
478 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200479 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200480 int playback_streams;
481 int playback_index_offset;
482 int capture_streams;
483 int capture_index_offset;
484 int num_streams;
485
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 /* pci resources */
487 unsigned long addr;
488 void __iomem *remap_addr;
489 int irq;
490
491 /* locks */
492 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100493 struct mutex open_mutex;
Takashi Iwaif4c482a2012-12-04 15:09:23 +0100494 struct completion probe_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200496 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100497 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498
499 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100500 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501
502 /* HD codec */
503 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100504 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100506 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507
508 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100509 struct azx_rb corb;
510 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100512 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 struct snd_dma_buffer rb;
514 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200515
Takashi Iwai4918cda2012-08-09 12:33:28 +0200516#ifdef CONFIG_SND_HDA_PATCH_LOADER
517 const struct firmware *fw;
518#endif
519
Takashi Iwaic74db862005-05-12 14:26:27 +0200520 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200521 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200522 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200523 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200524 unsigned int initialized :1;
525 unsigned int single_cmd :1;
526 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200527 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200528 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100529 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200530 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100531 unsigned int align_buffer_size:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200532 unsigned int region_requested:1;
533
534 /* VGA-switcheroo setup */
535 unsigned int use_vga_switcheroo:1;
Takashi Iwai128960a2012-10-12 17:28:18 +0200536 unsigned int vga_switcheroo_registered:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200537 unsigned int init_failed:1; /* delayed init failed */
538 unsigned int disabled:1; /* disabled by VGA-switcher */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200539
540 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800541 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200542
543 /* for pending irqs */
544 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100545
Wang Xingchao99a20082013-05-30 22:07:10 +0800546#ifdef CONFIG_SND_HDA_I915
547 struct work_struct probe_work;
548#endif
549
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100550 /* reboot notifier (for mysterious hangup problem at power-down) */
551 struct notifier_block reboot_notifier;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200552
553 /* card list (for power_save trigger) */
554 struct list_head list;
Takashi Iwaieb49faa2013-03-15 09:19:11 +0100555
556#ifdef CONFIG_SND_HDA_DSP_LOADER
557 struct azx_dev saved_azx_dev;
558#endif
Dave Airlie246efa42013-07-29 15:19:29 +1000559
560 /* secondary power domain for hdmi audio under vga device */
561 struct dev_pm_domain hdmi_pm_domain;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562};
563
Takashi Iwai1a8506d2012-10-16 15:10:08 +0200564#define CREATE_TRACE_POINTS
565#include "hda_intel_trace.h"
566
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200567/* driver types */
568enum {
569 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800570 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100571 AZX_DRIVER_SCH,
Takashi Iwaifab12852013-11-05 17:54:05 +0100572 AZX_DRIVER_HDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200573 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200574 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800575 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200576 AZX_DRIVER_VIA,
577 AZX_DRIVER_SIS,
578 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200579 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200580 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200581 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200582 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100583 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200584 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200585};
586
Takashi Iwai9477c582011-05-25 09:11:37 +0200587/* driver quirks (capabilities) */
588/* bits 0-7 are used for indicating driver type */
589#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
590#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
591#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
592#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
593#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
594#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
595#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
596#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
597#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
598#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
599#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
600#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200601#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500602#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100603#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200604#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -0500605#define AZX_DCAPS_COUNT_LPIB_DELAY (1 << 25) /* Take LPIB as delay */
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100606#define AZX_DCAPS_PM_RUNTIME (1 << 26) /* runtime PM support */
Wang Xingchao99a20082013-05-30 22:07:10 +0800607#define AZX_DCAPS_I915_POWERWELL (1 << 27) /* HSW i915 power well support */
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100608
609/* quirks for Intel PCH */
Takashi Iwaid7dab4d2013-01-08 13:51:30 +0100610#define AZX_DCAPS_INTEL_PCH_NOPM \
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100611 (AZX_DCAPS_SCH_SNOOP | AZX_DCAPS_BUFSIZE | \
Takashi Iwaid7dab4d2013-01-08 13:51:30 +0100612 AZX_DCAPS_COUNT_LPIB_DELAY)
613
614#define AZX_DCAPS_INTEL_PCH \
615 (AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_PM_RUNTIME)
Takashi Iwai9477c582011-05-25 09:11:37 +0200616
Takashi Iwai33499a12013-11-05 17:34:46 +0100617#define AZX_DCAPS_INTEL_HASWELL \
618 (AZX_DCAPS_SCH_SNOOP | AZX_DCAPS_ALIGN_BUFSIZE | \
619 AZX_DCAPS_COUNT_LPIB_DELAY | AZX_DCAPS_PM_RUNTIME | \
620 AZX_DCAPS_I915_POWERWELL)
621
Takashi Iwai9477c582011-05-25 09:11:37 +0200622/* quirks for ATI SB / AMD Hudson */
623#define AZX_DCAPS_PRESET_ATI_SB \
624 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
625 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
626
627/* quirks for ATI/AMD HDMI */
628#define AZX_DCAPS_PRESET_ATI_HDMI \
629 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
630
631/* quirks for Nvidia */
632#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100633 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
Mike Travis49d9e772013-05-01 14:04:08 -0500634 AZX_DCAPS_ALIGN_BUFSIZE | AZX_DCAPS_NO_64BIT)
Takashi Iwai9477c582011-05-25 09:11:37 +0200635
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200636#define AZX_DCAPS_PRESET_CTHDA \
637 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
638
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200639/*
640 * VGA-switcher support
641 */
642#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200643#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
644#else
645#define use_vga_switcheroo(chip) 0
646#endif
647
Takashi Iwai48c8b0e2012-12-07 07:40:35 +0100648static char *driver_short_names[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200649 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800650 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100651 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwaifab12852013-11-05 17:54:05 +0100652 [AZX_DRIVER_HDMI] = "HDA Intel HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200653 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200654 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800655 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200656 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
657 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200658 [AZX_DRIVER_ULI] = "HDA ULI M5461",
659 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200660 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200661 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200662 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100663 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200664};
665
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666/*
667 * macros for easy use
668 */
669#define azx_writel(chip,reg,value) \
670 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
671#define azx_readl(chip,reg) \
672 readl((chip)->remap_addr + ICH6_REG_##reg)
673#define azx_writew(chip,reg,value) \
674 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
675#define azx_readw(chip,reg) \
676 readw((chip)->remap_addr + ICH6_REG_##reg)
677#define azx_writeb(chip,reg,value) \
678 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
679#define azx_readb(chip,reg) \
680 readb((chip)->remap_addr + ICH6_REG_##reg)
681
682#define azx_sd_writel(dev,reg,value) \
683 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
684#define azx_sd_readl(dev,reg) \
685 readl((dev)->sd_addr + ICH6_REG_##reg)
686#define azx_sd_writew(dev,reg,value) \
687 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
688#define azx_sd_readw(dev,reg) \
689 readw((dev)->sd_addr + ICH6_REG_##reg)
690#define azx_sd_writeb(dev,reg,value) \
691 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
692#define azx_sd_readb(dev,reg) \
693 readb((dev)->sd_addr + ICH6_REG_##reg)
694
695/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100696#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200698#ifdef CONFIG_X86
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100699static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200700{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100701 int pages;
702
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200703 if (azx_snoop(chip))
704 return;
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100705 if (!dmab || !dmab->area || !dmab->bytes)
706 return;
707
708#ifdef CONFIG_SND_DMA_SGBUF
709 if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
710 struct snd_sg_buf *sgbuf = dmab->private_data;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200711 if (on)
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100712 set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200713 else
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100714 set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
715 return;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200716 }
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100717#endif
718
719 pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
720 if (on)
721 set_memory_wc((unsigned long)dmab->area, pages);
722 else
723 set_memory_wb((unsigned long)dmab->area, pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200724}
725
726static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
727 bool on)
728{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100729 __mark_pages_wc(chip, buf, on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200730}
731static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100732 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200733{
734 if (azx_dev->wc_marked != on) {
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100735 __mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200736 azx_dev->wc_marked = on;
737 }
738}
739#else
740/* NOP for other archs */
741static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
742 bool on)
743{
744}
745static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100746 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200747{
748}
749#endif
750
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200751static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200752static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753/*
754 * Interface for HD codec
755 */
756
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757/*
758 * CORB / RIRB interface
759 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100760static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761{
762 int err;
763
764 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200765 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
766 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 PAGE_SIZE, &chip->rb);
768 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800769 snd_printk(KERN_ERR SFX "%s: cannot allocate CORB/RIRB\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 return err;
771 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200772 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 return 0;
774}
775
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100776static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800778 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 /* CORB set up */
780 chip->corb.addr = chip->rb.addr;
781 chip->corb.buf = (u32 *)chip->rb.area;
782 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200783 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200785 /* set the corb size to 256 entries (ULI requires explicitly) */
786 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 /* set the corb write pointer to 0 */
788 azx_writew(chip, CORBWP, 0);
789 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200790 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200792 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793
794 /* RIRB set up */
795 chip->rirb.addr = chip->rb.addr + 2048;
796 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800797 chip->rirb.wp = chip->rirb.rp = 0;
798 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200800 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200802 /* set the rirb size to 256 entries (ULI requires explicitly) */
803 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200805 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200807 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200808 azx_writew(chip, RINTCNT, 0xc0);
809 else
810 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800813 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814}
815
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100816static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800818 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 /* disable ringbuffer DMAs */
820 azx_writeb(chip, RIRBCTL, 0);
821 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800822 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823}
824
Wu Fengguangdeadff12009-08-01 18:45:16 +0800825static unsigned int azx_command_addr(u32 cmd)
826{
827 unsigned int addr = cmd >> 28;
828
829 if (addr >= AZX_MAX_CODECS) {
830 snd_BUG();
831 addr = 0;
832 }
833
834 return addr;
835}
836
837static unsigned int azx_response_addr(u32 res)
838{
839 unsigned int addr = res & 0xf;
840
841 if (addr >= AZX_MAX_CODECS) {
842 snd_BUG();
843 addr = 0;
844 }
845
846 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847}
848
849/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100850static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100852 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800853 unsigned int addr = azx_command_addr(val);
Takashi Iwai3bcce5c2012-12-20 11:17:17 +0100854 unsigned int wp, rp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855
Wu Fengguangc32649f2009-08-01 18:48:12 +0800856 spin_lock_irq(&chip->reg_lock);
857
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 /* add command to corb */
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100859 wp = azx_readw(chip, CORBWP);
860 if (wp == 0xffff) {
861 /* something wrong, controller likely turned to D3 */
862 spin_unlock_irq(&chip->reg_lock);
Takashi Iwai3bcce5c2012-12-20 11:17:17 +0100863 return -EIO;
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100864 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 wp++;
866 wp %= ICH6_MAX_CORB_ENTRIES;
867
Takashi Iwai3bcce5c2012-12-20 11:17:17 +0100868 rp = azx_readw(chip, CORBRP);
869 if (wp == rp) {
870 /* oops, it's full */
871 spin_unlock_irq(&chip->reg_lock);
872 return -EAGAIN;
873 }
874
Wu Fengguangdeadff12009-08-01 18:45:16 +0800875 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 chip->corb.buf[wp] = cpu_to_le32(val);
877 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800878
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879 spin_unlock_irq(&chip->reg_lock);
880
881 return 0;
882}
883
884#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
885
886/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100887static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888{
889 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800890 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891 u32 res, res_ex;
892
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100893 wp = azx_readw(chip, RIRBWP);
894 if (wp == 0xffff) {
895 /* something wrong, controller likely turned to D3 */
896 return;
897 }
898
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 if (wp == chip->rirb.wp)
900 return;
901 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800902
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 while (chip->rirb.rp != wp) {
904 chip->rirb.rp++;
905 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
906
907 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
908 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
909 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800910 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
912 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800913 else if (chip->rirb.cmds[addr]) {
914 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100915 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800916 chip->rirb.cmds[addr]--;
Joe Perches3b70a672013-11-07 11:55:15 -0800917 } else if (printk_ratelimit()) {
918 snd_printk(KERN_ERR SFX "%s: spurious response %#x:%#x, last cmd=%#08x\n",
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200919 pci_name(chip->pci),
Wu Fengguange310bb02009-08-01 19:18:45 +0800920 res, res_ex,
921 chip->last_cmd[addr]);
Joe Perches3b70a672013-11-07 11:55:15 -0800922 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 }
924}
925
926/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800927static unsigned int azx_rirb_get_response(struct hda_bus *bus,
928 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100930 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200931 unsigned long timeout;
David Henningsson32cf4022012-05-04 11:05:55 +0200932 unsigned long loopcounter;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200933 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200935 again:
936 timeout = jiffies + msecs_to_jiffies(1000);
David Henningsson32cf4022012-05-04 11:05:55 +0200937
938 for (loopcounter = 0;; loopcounter++) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200939 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200940 spin_lock_irq(&chip->reg_lock);
941 azx_update_rirb(chip);
942 spin_unlock_irq(&chip->reg_lock);
943 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800944 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100945 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100946 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200947
948 if (!do_poll)
949 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800950 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100951 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100952 if (time_after(jiffies, timeout))
953 break;
David Henningsson32cf4022012-05-04 11:05:55 +0200954 if (bus->needs_damn_long_delay || loopcounter > 3000)
Takashi Iwai52987652008-01-16 16:09:47 +0100955 msleep(2); /* temporary workaround */
956 else {
957 udelay(10);
958 cond_resched();
959 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100960 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200961
Takashi Iwai63e51fd2013-06-06 14:20:19 +0200962 if (!bus->no_response_fallback)
963 return -1;
964
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200965 if (!chip->polling_mode && chip->poll_count < 2) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800966 snd_printdd(SFX "%s: azx_get_response timeout, "
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200967 "polling the codec once: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800968 pci_name(chip->pci), chip->last_cmd[addr]);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200969 do_poll = 1;
970 chip->poll_count++;
971 goto again;
972 }
973
974
Takashi Iwai23c4a882009-10-30 13:21:49 +0100975 if (!chip->polling_mode) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800976 snd_printk(KERN_WARNING SFX "%s: azx_get_response timeout, "
Takashi Iwai23c4a882009-10-30 13:21:49 +0100977 "switching to polling mode: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800978 pci_name(chip->pci), chip->last_cmd[addr]);
Takashi Iwai23c4a882009-10-30 13:21:49 +0100979 chip->polling_mode = 1;
980 goto again;
981 }
982
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200983 if (chip->msi) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800984 snd_printk(KERN_WARNING SFX "%s: No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800985 "disabling MSI: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800986 pci_name(chip->pci), chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200987 free_irq(chip->irq, chip);
988 chip->irq = -1;
989 pci_disable_msi(chip->pci);
990 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100991 if (azx_acquire_irq(chip, 1) < 0) {
992 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200993 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100994 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200995 goto again;
996 }
997
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100998 if (chip->probing) {
999 /* If this critical timeout happens during the codec probing
1000 * phase, this is likely an access to a non-existing codec
1001 * slot. Better to return an error and reset the system.
1002 */
1003 return -1;
1004 }
1005
Takashi Iwai8dd78332009-06-02 01:16:07 +02001006 /* a fatal communication error; need either to reset or to fallback
1007 * to the single_cmd mode
1008 */
Takashi Iwaib6132912009-03-24 07:36:09 +01001009 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +02001010 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +02001011 bus->response_reset = 1;
1012 return -1; /* give a chance to retry */
1013 }
1014
1015 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
1016 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +08001017 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001018 chip->single_cmd = 1;
1019 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +01001020 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +02001021 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +01001022 /* disable unsolicited responses */
1023 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +02001024 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025}
1026
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027/*
1028 * Use the single immediate command instead of CORB/RIRB for simplicity
1029 *
1030 * Note: according to Intel, this is not preferred use. The command was
1031 * intended for the BIOS only, and may get confused with unsolicited
1032 * responses. So, we shouldn't use it for normal operation from the
1033 * driver.
1034 * I left the codes, however, for debugging/testing purposes.
1035 */
1036
Takashi Iwaib05a7d42009-05-28 11:59:12 +02001037/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001038static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +02001039{
1040 int timeout = 50;
1041
1042 while (timeout--) {
1043 /* check IRV busy bit */
1044 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
1045 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001046 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +02001047 return 0;
1048 }
1049 udelay(1);
1050 }
1051 if (printk_ratelimit())
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001052 snd_printd(SFX "%s: get_response timeout: IRS=0x%x\n",
1053 pci_name(chip->pci), azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +08001054 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +02001055 return -EIO;
1056}
1057
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001059static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001061 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001062 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 int timeout = 50;
1064
Takashi Iwai8dd78332009-06-02 01:16:07 +02001065 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066 while (timeout--) {
1067 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001068 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001070 azx_writew(chip, IRS, azx_readw(chip, IRS) |
1071 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001073 azx_writew(chip, IRS, azx_readw(chip, IRS) |
1074 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001075 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076 }
1077 udelay(1);
1078 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +01001079 if (printk_ratelimit())
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001080 snd_printd(SFX "%s: send_cmd timeout: IRS=0x%x, val=0x%x\n",
1081 pci_name(chip->pci), azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082 return -EIO;
1083}
1084
1085/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001086static unsigned int azx_single_get_response(struct hda_bus *bus,
1087 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001089 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001090 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091}
1092
Takashi Iwai111d3af2006-02-16 18:17:58 +01001093/*
1094 * The below are the main callbacks from hda_codec.
1095 *
1096 * They are just the skeleton to call sub-callbacks according to the
1097 * current setting of chip->single_cmd.
1098 */
1099
1100/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001101static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001102{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001103 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +02001104
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001105 if (chip->disabled)
1106 return 0;
Wu Fengguangfeb27342009-08-01 19:17:14 +08001107 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001108 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001109 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001110 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001111 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001112}
1113
1114/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001115static unsigned int azx_get_response(struct hda_bus *bus,
1116 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001117{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001118 struct azx *chip = bus->private_data;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001119 if (chip->disabled)
1120 return 0;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001121 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +08001122 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001123 else
Wu Fengguangdeadff12009-08-01 18:45:16 +08001124 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001125}
1126
Takashi Iwai83012a72012-08-24 18:38:08 +02001127#ifdef CONFIG_PM
Takashi Iwai68467f52012-08-28 09:14:29 -07001128static void azx_power_notify(struct hda_bus *bus, bool power_up);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001129#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +01001130
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001131#ifdef CONFIG_SND_HDA_DSP_LOADER
1132static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
1133 unsigned int byte_size,
1134 struct snd_dma_buffer *bufp);
1135static void azx_load_dsp_trigger(struct hda_bus *bus, bool start);
1136static void azx_load_dsp_cleanup(struct hda_bus *bus,
1137 struct snd_dma_buffer *dmab);
1138#endif
1139
Mengdong Lin3af3f352013-06-24 10:18:54 -04001140/* enter link reset */
Mengdong Lin7295b262013-06-25 05:58:49 -04001141static void azx_enter_link_reset(struct azx *chip)
Mengdong Lin3af3f352013-06-24 10:18:54 -04001142{
1143 unsigned long timeout;
1144
1145 /* reset controller */
1146 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1147
1148 timeout = jiffies + msecs_to_jiffies(100);
1149 while ((azx_readb(chip, GCTL) & ICH6_GCTL_RESET) &&
1150 time_before(jiffies, timeout))
1151 usleep_range(500, 1000);
1152}
1153
Mengdong Lin7295b262013-06-25 05:58:49 -04001154/* exit link reset */
1155static void azx_exit_link_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156{
Mengdong Linfa348da2012-12-12 09:16:15 -05001157 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158
Mengdong Lin7295b262013-06-25 05:58:49 -04001159 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1160
1161 timeout = jiffies + msecs_to_jiffies(100);
1162 while (!azx_readb(chip, GCTL) &&
1163 time_before(jiffies, timeout))
1164 usleep_range(500, 1000);
1165}
1166
1167/* reset codec link */
1168static int azx_reset(struct azx *chip, int full_reset)
1169{
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001170 if (!full_reset)
1171 goto __skip;
1172
Danny Tholene8a7f132007-09-11 21:41:56 +02001173 /* clear STATESTS */
Wang Xingchaoda7db6a2013-07-22 03:19:18 -04001174 azx_writew(chip, STATESTS, STATESTS_INT_MASK);
Danny Tholene8a7f132007-09-11 21:41:56 +02001175
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176 /* reset controller */
Mengdong Lin7295b262013-06-25 05:58:49 -04001177 azx_enter_link_reset(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178
1179 /* delay for >= 100us for codec PLL to settle per spec
1180 * Rev 0.9 section 5.5.1
1181 */
Mengdong Linfa348da2012-12-12 09:16:15 -05001182 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183
1184 /* Bring controller out of reset */
Mengdong Lin7295b262013-06-25 05:58:49 -04001185 azx_exit_link_reset(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186
Pavel Machek927fc862006-08-31 17:03:43 +02001187 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Mengdong Linfa348da2012-12-12 09:16:15 -05001188 usleep_range(1000, 1200);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001190 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001192 if (!azx_readb(chip, GCTL)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001193 snd_printd(SFX "%s: azx_reset: controller not ready!\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 return -EBUSY;
1195 }
1196
Matt41e2fce2005-07-04 17:49:55 +02001197 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001198 if (!chip->single_cmd)
1199 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1200 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001201
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001203 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204 chip->codec_mask = azx_readw(chip, STATESTS);
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001205 snd_printdd(SFX "%s: codec_mask = 0x%x\n", pci_name(chip->pci), chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206 }
1207
1208 return 0;
1209}
1210
1211
1212/*
1213 * Lowlevel interface
1214 */
1215
1216/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001217static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218{
1219 /* enable controller CIE and GIE */
1220 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1221 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1222}
1223
1224/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001225static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226{
1227 int i;
1228
1229 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001230 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001231 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 azx_sd_writeb(azx_dev, SD_CTL,
1233 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1234 }
1235
1236 /* disable SIE for all streams */
1237 azx_writeb(chip, INTCTL, 0);
1238
1239 /* disable controller CIE and GIE */
1240 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1241 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1242}
1243
1244/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001245static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246{
1247 int i;
1248
1249 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001250 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001251 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1253 }
1254
1255 /* clear STATESTS */
Wang Xingchaoda7db6a2013-07-22 03:19:18 -04001256 azx_writew(chip, STATESTS, STATESTS_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257
1258 /* clear rirb status */
1259 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1260
1261 /* clear int status */
1262 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1263}
1264
1265/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001266static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267{
Joseph Chan0e153472008-08-26 14:38:03 +02001268 /*
1269 * Before stream start, initialize parameter
1270 */
1271 azx_dev->insufficient = 1;
1272
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001274 azx_writel(chip, INTCTL,
1275 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276 /* set DMA start and interrupt mask */
1277 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1278 SD_CTL_DMA_START | SD_INT_MASK);
1279}
1280
Takashi Iwai1dddab42009-03-18 15:15:37 +01001281/* stop DMA */
1282static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1285 ~(SD_CTL_DMA_START | SD_INT_MASK));
1286 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001287}
1288
1289/* stop a stream */
1290static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1291{
1292 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001294 azx_writel(chip, INTCTL,
1295 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296}
1297
1298
1299/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001300 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001302static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001304 if (chip->initialized)
1305 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306
1307 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001308 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309
1310 /* initialize interrupts */
1311 azx_int_clear(chip);
1312 azx_int_enable(chip);
1313
1314 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001315 if (!chip->single_cmd)
1316 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001318 /* program the position buffer */
1319 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001320 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001321
Takashi Iwaicb53c622007-08-10 17:21:45 +02001322 chip->initialized = 1;
1323}
1324
1325/*
1326 * initialize the PCI registers
1327 */
1328/* update bits in a PCI register byte */
1329static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1330 unsigned char mask, unsigned char val)
1331{
1332 unsigned char data;
1333
1334 pci_read_config_byte(pci, reg, &data);
1335 data &= ~mask;
1336 data |= (val & mask);
1337 pci_write_config_byte(pci, reg, data);
1338}
1339
1340static void azx_init_pci(struct azx *chip)
1341{
1342 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1343 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1344 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001345 * codecs.
1346 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001347 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001348 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001349 snd_printdd(SFX "%s: Clearing TCSEL\n", pci_name(chip->pci));
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001350 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001351 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001352
Takashi Iwai9477c582011-05-25 09:11:37 +02001353 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1354 * we need to enable snoop.
1355 */
1356 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001357 snd_printdd(SFX "%s: Setting ATI snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001358 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001359 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1360 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001361 }
1362
1363 /* For NVIDIA HDA, enable snoop */
1364 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001365 snd_printdd(SFX "%s: Setting Nvidia snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001366 update_pci_byte(chip->pci,
1367 NVIDIA_HDA_TRANSREG_ADDR,
1368 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001369 update_pci_byte(chip->pci,
1370 NVIDIA_HDA_ISTRM_COH,
1371 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1372 update_pci_byte(chip->pci,
1373 NVIDIA_HDA_OSTRM_COH,
1374 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001375 }
1376
1377 /* Enable SCH/PCH snoop if needed */
1378 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001379 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001380 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001381 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1382 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1383 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1384 if (!azx_snoop(chip))
1385 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1386 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001387 pci_read_config_word(chip->pci,
1388 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001389 }
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001390 snd_printdd(SFX "%s: SCH snoop: %s\n",
1391 pci_name(chip->pci), (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001392 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001393 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394}
1395
1396
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001397static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1398
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399/*
1400 * interrupt handler
1401 */
David Howells7d12e782006-10-05 14:55:46 +01001402static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001404 struct azx *chip = dev_id;
1405 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001407 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001408 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001410#ifdef CONFIG_PM_RUNTIME
Dave Airlie246efa42013-07-29 15:19:29 +10001411 if (chip->driver_caps & AZX_DCAPS_PM_RUNTIME)
1412 if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
1413 return IRQ_NONE;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001414#endif
1415
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416 spin_lock(&chip->reg_lock);
1417
Dan Carpenter60911062012-05-18 10:36:11 +03001418 if (chip->disabled) {
1419 spin_unlock(&chip->reg_lock);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001420 return IRQ_NONE;
Dan Carpenter60911062012-05-18 10:36:11 +03001421 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001422
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423 status = azx_readl(chip, INTSTS);
Dave Airlie246efa42013-07-29 15:19:29 +10001424 if (status == 0 || status == 0xffffffff) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425 spin_unlock(&chip->reg_lock);
1426 return IRQ_NONE;
1427 }
1428
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001429 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430 azx_dev = &chip->azx_dev[i];
1431 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001432 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001434 if (!azx_dev->substream || !azx_dev->running ||
1435 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001436 continue;
1437 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001438 ok = azx_position_ok(chip, azx_dev);
1439 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001440 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441 spin_unlock(&chip->reg_lock);
1442 snd_pcm_period_elapsed(azx_dev->substream);
1443 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001444 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001445 /* bogus IRQ, process it later */
1446 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001447 queue_work(chip->bus->workq,
1448 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449 }
1450 }
1451 }
1452
1453 /* clear rirb int */
1454 status = azx_readb(chip, RIRBSTS);
1455 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001456 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001457 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001458 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001460 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1462 }
1463
1464#if 0
1465 /* clear state status int */
Wang Xingchaoda7db6a2013-07-22 03:19:18 -04001466 if (azx_readw(chip, STATESTS) & 0x04)
1467 azx_writew(chip, STATESTS, 0x04);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468#endif
1469 spin_unlock(&chip->reg_lock);
1470
1471 return IRQ_HANDLED;
1472}
1473
1474
1475/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001476 * set up a BDL entry
1477 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001478static int setup_bdle(struct azx *chip,
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001479 struct snd_dma_buffer *dmab,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001480 struct azx_dev *azx_dev, u32 **bdlp,
1481 int ofs, int size, int with_ioc)
1482{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001483 u32 *bdl = *bdlp;
1484
1485 while (size > 0) {
1486 dma_addr_t addr;
1487 int chunk;
1488
1489 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1490 return -EINVAL;
1491
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001492 addr = snd_sgbuf_get_addr(dmab, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001493 /* program the address field of the BDL entry */
1494 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001495 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001496 /* program the size field of the BDL entry */
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001497 chunk = snd_sgbuf_get_chunk_size(dmab, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001498 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1499 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1500 u32 remain = 0x1000 - (ofs & 0xfff);
1501 if (chunk > remain)
1502 chunk = remain;
1503 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001504 bdl[2] = cpu_to_le32(chunk);
1505 /* program the IOC to enable interrupt
1506 * only when the whole fragment is processed
1507 */
1508 size -= chunk;
1509 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1510 bdl += 4;
1511 azx_dev->frags++;
1512 ofs += chunk;
1513 }
1514 *bdlp = bdl;
1515 return ofs;
1516}
1517
1518/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519 * set up BDL entries
1520 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001521static int azx_setup_periods(struct azx *chip,
1522 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001523 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001525 u32 *bdl;
1526 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001527 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528
1529 /* reset BDL address */
1530 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1531 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1532
Takashi Iwai97b71c92009-03-18 15:09:13 +01001533 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001534 periods = azx_dev->bufsize / period_bytes;
1535
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001537 bdl = (u32 *)azx_dev->bdl.area;
1538 ofs = 0;
1539 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001540 pos_adj = bdl_pos_adj[chip->dev_index];
Takashi Iwai915bf292012-09-11 15:19:10 +02001541 if (!azx_dev->no_period_wakeup && pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001542 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001543 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001544 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001545 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001546 pos_adj = pos_align;
1547 else
1548 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1549 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001550 pos_adj = frames_to_bytes(runtime, pos_adj);
1551 if (pos_adj >= period_bytes) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001552 snd_printk(KERN_WARNING SFX "%s: Too big adjustment %d\n",
1553 pci_name(chip->pci), bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001554 pos_adj = 0;
1555 } else {
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001556 ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
1557 azx_dev,
Takashi Iwai915bf292012-09-11 15:19:10 +02001558 &bdl, ofs, pos_adj, true);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001559 if (ofs < 0)
1560 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001561 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001562 } else
1563 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001564 for (i = 0; i < periods; i++) {
1565 if (i == periods - 1 && pos_adj)
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001566 ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
1567 azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001568 period_bytes - pos_adj, 0);
1569 else
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001570 ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
1571 azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001572 period_bytes,
Takashi Iwai915bf292012-09-11 15:19:10 +02001573 !azx_dev->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001574 if (ofs < 0)
1575 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001577 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001578
1579 error:
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001580 snd_printk(KERN_ERR SFX "%s: Too many BDL entries: buffer=%d, period=%d\n",
1581 pci_name(chip->pci), azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001582 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583}
1584
Takashi Iwai1dddab42009-03-18 15:15:37 +01001585/* reset stream */
1586static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587{
1588 unsigned char val;
1589 int timeout;
1590
Takashi Iwai1dddab42009-03-18 15:15:37 +01001591 azx_stream_clear(chip, azx_dev);
1592
Takashi Iwaid01ce992007-07-27 16:52:19 +02001593 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1594 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595 udelay(3);
1596 timeout = 300;
1597 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1598 --timeout)
1599 ;
1600 val &= ~SD_CTL_STREAM_RESET;
1601 azx_sd_writeb(azx_dev, SD_CTL, val);
1602 udelay(3);
1603
1604 timeout = 300;
1605 /* waiting for hardware to report that the stream is out of reset */
1606 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1607 --timeout)
1608 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001609
1610 /* reset first position - may not be synced with hw at this time */
1611 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001612}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613
Takashi Iwai1dddab42009-03-18 15:15:37 +01001614/*
1615 * set up the SD for streaming
1616 */
1617static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1618{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001619 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001620 /* make sure the run bit is zero for SD */
1621 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001623 val = azx_sd_readl(azx_dev, SD_CTL);
1624 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1625 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1626 if (!azx_snoop(chip))
1627 val |= SD_CTL_TRAFFIC_PRIO;
1628 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629
1630 /* program the length of samples in cyclic buffer */
1631 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1632
1633 /* program the stream format */
1634 /* this value needs to be the same as the one programmed */
1635 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1636
1637 /* program the stream LVI (last valid index) of the BDL */
1638 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1639
1640 /* program the BDL address */
1641 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001642 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001644 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001646 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001647 if (chip->position_fix[0] != POS_FIX_LPIB ||
1648 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001649 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1650 azx_writel(chip, DPLBASE,
1651 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1652 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001653
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001655 azx_sd_writel(azx_dev, SD_CTL,
1656 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657
1658 return 0;
1659}
1660
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001661/*
1662 * Probe the given codec address
1663 */
1664static int probe_codec(struct azx *chip, int addr)
1665{
1666 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1667 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1668 unsigned int res;
1669
Wu Fengguanga678cde2009-08-01 18:46:46 +08001670 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001671 chip->probing = 1;
1672 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001673 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001674 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001675 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001676 if (res == -1)
1677 return -EIO;
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001678 snd_printdd(SFX "%s: codec #%d probed OK\n", pci_name(chip->pci), addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001679 return 0;
1680}
1681
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001682static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1683 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001684static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685
Takashi Iwai8dd78332009-06-02 01:16:07 +02001686static void azx_bus_reset(struct hda_bus *bus)
1687{
1688 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001689
1690 bus->in_reset = 1;
1691 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001692 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001693#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001694 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001695 struct azx_pcm *p;
1696 list_for_each_entry(p, &chip->pcm_list, list)
1697 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001698 snd_hda_suspend(chip->bus);
1699 snd_hda_resume(chip->bus);
1700 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001701#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001702 bus->in_reset = 0;
1703}
1704
David Henningsson26a6cb62012-10-09 15:04:21 +02001705static int get_jackpoll_interval(struct azx *chip)
1706{
1707 int i = jackpoll_ms[chip->dev_index];
1708 unsigned int j;
1709 if (i == 0)
1710 return 0;
1711 if (i < 50 || i > 60000)
1712 j = 0;
1713 else
1714 j = msecs_to_jiffies(i);
1715 if (j == 0)
1716 snd_printk(KERN_WARNING SFX
1717 "jackpoll_ms value out of range: %d\n", i);
1718 return j;
1719}
1720
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721/*
1722 * Codec initialization
1723 */
1724
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001725/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001726static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001727 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001728 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001729};
1730
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001731static int azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732{
1733 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001734 int c, codecs, err;
1735 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736
1737 memset(&bus_temp, 0, sizeof(bus_temp));
1738 bus_temp.private_data = chip;
1739 bus_temp.modelname = model;
1740 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001741 bus_temp.ops.command = azx_send_cmd;
1742 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001743 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001744 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwai83012a72012-08-24 18:38:08 +02001745#ifdef CONFIG_PM
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001746 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001747 bus_temp.ops.pm_notify = azx_power_notify;
1748#endif
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001749#ifdef CONFIG_SND_HDA_DSP_LOADER
1750 bus_temp.ops.load_dsp_prepare = azx_load_dsp_prepare;
1751 bus_temp.ops.load_dsp_trigger = azx_load_dsp_trigger;
1752 bus_temp.ops.load_dsp_cleanup = azx_load_dsp_cleanup;
1753#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754
Takashi Iwaid01ce992007-07-27 16:52:19 +02001755 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1756 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757 return err;
1758
Takashi Iwai9477c582011-05-25 09:11:37 +02001759 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001760 snd_printd(SFX "%s: Enable delay in RIRB handling\n", pci_name(chip->pci));
Wei Nidc9c8e22008-09-26 13:55:56 +08001761 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001762 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001763
Takashi Iwai34c25352008-10-28 11:38:58 +01001764 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001765 max_slots = azx_max_codecs[chip->driver_type];
1766 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001767 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001768
1769 /* First try to probe all given codec slots */
1770 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001771 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001772 if (probe_codec(chip, c) < 0) {
1773 /* Some BIOSen give you wrong codec addresses
1774 * that don't exist
1775 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001776 snd_printk(KERN_WARNING SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001777 "%s: Codec #%d probe error; "
1778 "disabling it...\n", pci_name(chip->pci), c);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001779 chip->codec_mask &= ~(1 << c);
1780 /* More badly, accessing to a non-existing
1781 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001782 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001783 * Thus if an error occurs during probing,
1784 * better to reset the controller chip to
1785 * get back to the sanity state.
1786 */
1787 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001788 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001789 }
1790 }
1791 }
1792
Takashi Iwaid507cd62011-04-26 15:25:02 +02001793 /* AMD chipsets often cause the communication stalls upon certain
1794 * sequence like the pin-detection. It seems that forcing the synced
1795 * access works around the stall. Grrr...
1796 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001797 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001798 snd_printd(SFX "%s: Enable sync_write for stable communication\n",
1799 pci_name(chip->pci));
Takashi Iwaid507cd62011-04-26 15:25:02 +02001800 chip->bus->sync_write = 1;
1801 chip->bus->allow_bus_reset = 1;
1802 }
1803
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001804 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001805 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001806 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001807 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001808 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809 if (err < 0)
1810 continue;
David Henningsson26a6cb62012-10-09 15:04:21 +02001811 codec->jackpoll_interval = get_jackpoll_interval(chip);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001812 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001814 }
1815 }
1816 if (!codecs) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001817 snd_printk(KERN_ERR SFX "%s: no codecs initialized\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818 return -ENXIO;
1819 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001820 return 0;
1821}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001823/* configure each codec instance */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001824static int azx_codec_configure(struct azx *chip)
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001825{
1826 struct hda_codec *codec;
1827 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1828 snd_hda_codec_configure(codec);
1829 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830 return 0;
1831}
1832
1833
1834/*
1835 * PCM support
1836 */
1837
1838/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001839static inline struct azx_dev *
1840azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001842 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001843 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001844 /* make a non-zero unique key for the substream */
1845 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1846 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001847
1848 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001849 dev = chip->playback_index_offset;
1850 nums = chip->playback_streams;
1851 } else {
1852 dev = chip->capture_index_offset;
1853 nums = chip->capture_streams;
1854 }
Takashi Iwaieb49faa2013-03-15 09:19:11 +01001855 for (i = 0; i < nums; i++, dev++) {
1856 struct azx_dev *azx_dev = &chip->azx_dev[dev];
1857 dsp_lock(azx_dev);
1858 if (!azx_dev->opened && !dsp_is_locked(azx_dev)) {
1859 res = azx_dev;
1860 if (res->assigned_key == key) {
1861 res->opened = 1;
1862 res->assigned_key = key;
1863 dsp_unlock(azx_dev);
1864 return azx_dev;
1865 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866 }
Takashi Iwaieb49faa2013-03-15 09:19:11 +01001867 dsp_unlock(azx_dev);
1868 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001869 if (res) {
Takashi Iwaieb49faa2013-03-15 09:19:11 +01001870 dsp_lock(res);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001871 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001872 res->assigned_key = key;
Takashi Iwaieb49faa2013-03-15 09:19:11 +01001873 dsp_unlock(res);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001874 }
1875 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876}
1877
1878/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001879static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880{
1881 azx_dev->opened = 0;
1882}
1883
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001884static cycle_t azx_cc_read(const struct cyclecounter *cc)
1885{
1886 struct azx_dev *azx_dev = container_of(cc, struct azx_dev, azx_cc);
1887 struct snd_pcm_substream *substream = azx_dev->substream;
1888 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1889 struct azx *chip = apcm->chip;
1890
1891 return azx_readl(chip, WALLCLK);
1892}
1893
1894static void azx_timecounter_init(struct snd_pcm_substream *substream,
1895 bool force, cycle_t last)
1896{
1897 struct azx_dev *azx_dev = get_azx_dev(substream);
1898 struct timecounter *tc = &azx_dev->azx_tc;
1899 struct cyclecounter *cc = &azx_dev->azx_cc;
1900 u64 nsec;
1901
1902 cc->read = azx_cc_read;
1903 cc->mask = CLOCKSOURCE_MASK(32);
1904
1905 /*
1906 * Converting from 24 MHz to ns means applying a 125/3 factor.
1907 * To avoid any saturation issues in intermediate operations,
1908 * the 125 factor is applied first. The division is applied
1909 * last after reading the timecounter value.
1910 * Applying the 1/3 factor as part of the multiplication
1911 * requires at least 20 bits for a decent precision, however
1912 * overflows occur after about 4 hours or less, not a option.
1913 */
1914
1915 cc->mult = 125; /* saturation after 195 years */
1916 cc->shift = 0;
1917
1918 nsec = 0; /* audio time is elapsed time since trigger */
1919 timecounter_init(tc, cc, nsec);
1920 if (force)
1921 /*
1922 * force timecounter to use predefined value,
1923 * used for synchronized starts
1924 */
1925 tc->cycle_last = last;
1926}
1927
Dylan Reidae03bbb2013-04-15 11:57:05 -07001928static u64 azx_adjust_codec_delay(struct snd_pcm_substream *substream,
Dylan Reid78daea22013-04-08 18:20:30 -07001929 u64 nsec)
1930{
1931 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1932 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1933 u64 codec_frames, codec_nsecs;
1934
1935 if (!hinfo->ops.get_delay)
1936 return nsec;
1937
1938 codec_frames = hinfo->ops.get_delay(hinfo, apcm->codec, substream);
1939 codec_nsecs = div_u64(codec_frames * 1000000000LL,
1940 substream->runtime->rate);
1941
Dylan Reidae03bbb2013-04-15 11:57:05 -07001942 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
1943 return nsec + codec_nsecs;
1944
Dylan Reid78daea22013-04-08 18:20:30 -07001945 return (nsec > codec_nsecs) ? nsec - codec_nsecs : 0;
1946}
1947
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001948static int azx_get_wallclock_tstamp(struct snd_pcm_substream *substream,
1949 struct timespec *ts)
1950{
1951 struct azx_dev *azx_dev = get_azx_dev(substream);
1952 u64 nsec;
1953
1954 nsec = timecounter_read(&azx_dev->azx_tc);
1955 nsec = div_u64(nsec, 3); /* can be optimized */
Dylan Reidae03bbb2013-04-15 11:57:05 -07001956 nsec = azx_adjust_codec_delay(substream, nsec);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001957
1958 *ts = ns_to_timespec(nsec);
1959
1960 return 0;
1961}
1962
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001963static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001964 .info = (SNDRV_PCM_INFO_MMAP |
1965 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001966 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1967 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001968 /* No full-resume yet implemented */
1969 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001970 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001971 SNDRV_PCM_INFO_SYNC_START |
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001972 SNDRV_PCM_INFO_HAS_WALL_CLOCK |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001973 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1975 .rates = SNDRV_PCM_RATE_48000,
1976 .rate_min = 48000,
1977 .rate_max = 48000,
1978 .channels_min = 2,
1979 .channels_max = 2,
1980 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1981 .period_bytes_min = 128,
1982 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1983 .periods_min = 2,
1984 .periods_max = AZX_MAX_FRAG,
1985 .fifo_size = 0,
1986};
1987
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001988static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989{
1990 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1991 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001992 struct azx *chip = apcm->chip;
1993 struct azx_dev *azx_dev;
1994 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001995 unsigned long flags;
1996 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001997 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001998
Ingo Molnar62932df2006-01-16 16:34:20 +01001999 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08002000 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002001 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01002002 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002003 return -EBUSY;
2004 }
2005 runtime->hw = azx_pcm_hw;
2006 runtime->hw.channels_min = hinfo->channels_min;
2007 runtime->hw.channels_max = hinfo->channels_max;
2008 runtime->hw.formats = hinfo->formats;
2009 runtime->hw.rates = hinfo->rates;
2010 snd_pcm_limit_hw_rates(runtime);
2011 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002012
2013 /* avoid wrap-around with wall-clock */
2014 snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME,
2015 20,
2016 178000000);
2017
Takashi Iwai52409aa2012-01-23 17:10:24 +01002018 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002019 /* constrain buffer sizes to be multiple of 128
2020 bytes. This is more efficient in terms of memory
2021 access but isn't required by the HDA spec and
2022 prevents users from specifying exact period/buffer
2023 sizes. For example for 44.1kHz, a period size set
2024 to 20ms will be rounded to 19.59ms. */
2025 buff_step = 128;
2026 else
2027 /* Don't enforce steps on buffer sizes, still need to
2028 be multiple of 4 bytes (HDA spec). Tested on Intel
2029 HDA controllers, may not work on all devices where
2030 option needs to be disabled */
2031 buff_step = 4;
2032
Joachim Deguara5f1545b2007-03-16 15:01:36 +01002033 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002034 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01002035 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002036 buff_step);
Dylan Reidb4a91cf2012-06-15 19:36:23 -07002037 snd_hda_power_up_d3wait(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02002038 err = hinfo->ops.open(hinfo, apcm->codec, substream);
2039 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002040 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002041 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01002042 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043 return err;
2044 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02002045 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02002046 /* sanity check */
2047 if (snd_BUG_ON(!runtime->hw.channels_min) ||
2048 snd_BUG_ON(!runtime->hw.channels_max) ||
2049 snd_BUG_ON(!runtime->hw.formats) ||
2050 snd_BUG_ON(!runtime->hw.rates)) {
2051 azx_release_device(azx_dev);
2052 hinfo->ops.close(hinfo, apcm->codec, substream);
2053 snd_hda_power_down(apcm->codec);
2054 mutex_unlock(&chip->open_mutex);
2055 return -EINVAL;
2056 }
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002057
2058 /* disable WALLCLOCK timestamps for capture streams
2059 until we figure out how to handle digital inputs */
2060 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
2061 runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK;
2062
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063 spin_lock_irqsave(&chip->reg_lock, flags);
2064 azx_dev->substream = substream;
2065 azx_dev->running = 0;
2066 spin_unlock_irqrestore(&chip->reg_lock, flags);
2067
2068 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002069 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01002070 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071 return 0;
2072}
2073
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002074static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002075{
2076 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2077 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002078 struct azx *chip = apcm->chip;
2079 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080 unsigned long flags;
2081
Ingo Molnar62932df2006-01-16 16:34:20 +01002082 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083 spin_lock_irqsave(&chip->reg_lock, flags);
2084 azx_dev->substream = NULL;
2085 azx_dev->running = 0;
2086 spin_unlock_irqrestore(&chip->reg_lock, flags);
2087 azx_release_device(azx_dev);
2088 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002089 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01002090 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002091 return 0;
2092}
2093
Takashi Iwaid01ce992007-07-27 16:52:19 +02002094static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
2095 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002097 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2098 struct azx *chip = apcm->chip;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002099 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002100 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002101
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002102 dsp_lock(azx_dev);
2103 if (dsp_is_locked(azx_dev)) {
2104 ret = -EBUSY;
2105 goto unlock;
2106 }
2107
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +01002108 mark_runtime_wc(chip, azx_dev, substream, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002109 azx_dev->bufsize = 0;
2110 azx_dev->period_bytes = 0;
2111 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002112 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02002113 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002114 if (ret < 0)
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002115 goto unlock;
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +01002116 mark_runtime_wc(chip, azx_dev, substream, true);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002117 unlock:
2118 dsp_unlock(azx_dev);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002119 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002120}
2121
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002122static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123{
2124 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002125 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002126 struct azx *chip = apcm->chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
2128
2129 /* reset BDL address */
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002130 dsp_lock(azx_dev);
2131 if (!dsp_is_locked(azx_dev)) {
2132 azx_sd_writel(azx_dev, SD_BDLPL, 0);
2133 azx_sd_writel(azx_dev, SD_BDLPU, 0);
2134 azx_sd_writel(azx_dev, SD_CTL, 0);
2135 azx_dev->bufsize = 0;
2136 azx_dev->period_bytes = 0;
2137 azx_dev->format_val = 0;
2138 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002139
Takashi Iwaieb541332010-08-06 13:48:11 +02002140 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +01002142 mark_runtime_wc(chip, azx_dev, substream, false);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002143 azx_dev->prepared = 0;
2144 dsp_unlock(azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002145 return snd_pcm_lib_free_pages(substream);
2146}
2147
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002148static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002149{
2150 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002151 struct azx *chip = apcm->chip;
2152 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002154 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002155 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002156 int err;
Stephen Warren7c9359762011-06-01 11:14:17 -06002157 struct hda_spdif_out *spdif =
2158 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
2159 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002160
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002161 dsp_lock(azx_dev);
2162 if (dsp_is_locked(azx_dev)) {
2163 err = -EBUSY;
2164 goto unlock;
2165 }
2166
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002167 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002168 format_val = snd_hda_calc_stream_format(runtime->rate,
2169 runtime->channels,
2170 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03002171 hinfo->maxbps,
Stephen Warren7c9359762011-06-01 11:14:17 -06002172 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002173 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02002174 snd_printk(KERN_ERR SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002175 "%s: invalid format_val, rate=%d, ch=%d, format=%d\n",
2176 pci_name(chip->pci), runtime->rate, runtime->channels, runtime->format);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002177 err = -EINVAL;
2178 goto unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002179 }
2180
Takashi Iwai97b71c92009-03-18 15:09:13 +01002181 bufsize = snd_pcm_lib_buffer_bytes(substream);
2182 period_bytes = snd_pcm_lib_period_bytes(substream);
2183
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002184 snd_printdd(SFX "%s: azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
2185 pci_name(chip->pci), bufsize, format_val);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002186
2187 if (bufsize != azx_dev->bufsize ||
2188 period_bytes != azx_dev->period_bytes ||
Takashi Iwai915bf292012-09-11 15:19:10 +02002189 format_val != azx_dev->format_val ||
2190 runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
Takashi Iwai97b71c92009-03-18 15:09:13 +01002191 azx_dev->bufsize = bufsize;
2192 azx_dev->period_bytes = period_bytes;
2193 azx_dev->format_val = format_val;
Takashi Iwai915bf292012-09-11 15:19:10 +02002194 azx_dev->no_period_wakeup = runtime->no_period_wakeup;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002195 err = azx_setup_periods(chip, substream, azx_dev);
2196 if (err < 0)
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002197 goto unlock;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002198 }
2199
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002200 /* wallclk has 24Mhz clock source */
2201 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
2202 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002203 azx_setup_controller(chip, azx_dev);
2204 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
2205 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
2206 else
2207 azx_dev->fifo_size = 0;
2208
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002209 stream_tag = azx_dev->stream_tag;
2210 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02002211 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002212 stream_tag > chip->capture_streams)
2213 stream_tag -= chip->capture_streams;
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002214 err = snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02002215 azx_dev->format_val, substream);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002216
2217 unlock:
2218 if (!err)
2219 azx_dev->prepared = 1;
2220 dsp_unlock(azx_dev);
2221 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222}
2223
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002224static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002225{
2226 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002227 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002228 struct azx_dev *azx_dev;
2229 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002230 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002231 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002232
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002233 azx_dev = get_azx_dev(substream);
2234 trace_azx_pcm_trigger(chip, azx_dev, cmd);
2235
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002236 if (dsp_is_locked(azx_dev) || !azx_dev->prepared)
2237 return -EPIPE;
2238
Linus Torvalds1da177e2005-04-16 15:20:36 -07002239 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002240 case SNDRV_PCM_TRIGGER_START:
2241 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002242 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
2243 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002244 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002245 break;
2246 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02002247 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002248 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002249 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002250 break;
2251 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002252 return -EINVAL;
2253 }
2254
2255 snd_pcm_group_for_each_entry(s, substream) {
2256 if (s->pcm->card != substream->pcm->card)
2257 continue;
2258 azx_dev = get_azx_dev(s);
2259 sbits |= 1 << azx_dev->index;
2260 nsync++;
2261 snd_pcm_trigger_done(s, substream);
2262 }
2263
2264 spin_lock(&chip->reg_lock);
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002265
2266 /* first, set SYNC bits of corresponding streams */
2267 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2268 azx_writel(chip, OLD_SSYNC,
2269 azx_readl(chip, OLD_SSYNC) | sbits);
2270 else
2271 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
2272
Takashi Iwai850f0e52008-03-18 17:11:05 +01002273 snd_pcm_group_for_each_entry(s, substream) {
2274 if (s->pcm->card != substream->pcm->card)
2275 continue;
2276 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002277 if (start) {
2278 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
2279 if (!rstart)
2280 azx_dev->start_wallclk -=
2281 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002282 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002283 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002284 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002285 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002286 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002287 }
2288 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002289 if (start) {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002290 /* wait until all FIFOs get ready */
2291 for (timeout = 5000; timeout; timeout--) {
2292 nwait = 0;
2293 snd_pcm_group_for_each_entry(s, substream) {
2294 if (s->pcm->card != substream->pcm->card)
2295 continue;
2296 azx_dev = get_azx_dev(s);
2297 if (!(azx_sd_readb(azx_dev, SD_STS) &
2298 SD_STS_FIFO_READY))
2299 nwait++;
2300 }
2301 if (!nwait)
2302 break;
2303 cpu_relax();
2304 }
2305 } else {
2306 /* wait until all RUN bits are cleared */
2307 for (timeout = 5000; timeout; timeout--) {
2308 nwait = 0;
2309 snd_pcm_group_for_each_entry(s, substream) {
2310 if (s->pcm->card != substream->pcm->card)
2311 continue;
2312 azx_dev = get_azx_dev(s);
2313 if (azx_sd_readb(azx_dev, SD_CTL) &
2314 SD_CTL_DMA_START)
2315 nwait++;
2316 }
2317 if (!nwait)
2318 break;
2319 cpu_relax();
2320 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002321 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002322 spin_lock(&chip->reg_lock);
2323 /* reset SYNC bits */
2324 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2325 azx_writel(chip, OLD_SSYNC,
2326 azx_readl(chip, OLD_SSYNC) & ~sbits);
2327 else
2328 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002329 if (start) {
2330 azx_timecounter_init(substream, 0, 0);
2331 if (nsync > 1) {
2332 cycle_t cycle_last;
2333
2334 /* same start cycle for master and group */
2335 azx_dev = get_azx_dev(substream);
2336 cycle_last = azx_dev->azx_tc.cycle_last;
2337
2338 snd_pcm_group_for_each_entry(s, substream) {
2339 if (s->pcm->card != substream->pcm->card)
2340 continue;
2341 azx_timecounter_init(s, 1, cycle_last);
2342 }
2343 }
2344 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002345 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002346 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002347}
2348
Joseph Chan0e153472008-08-26 14:38:03 +02002349/* get the current DMA position with correction on VIA chips */
2350static unsigned int azx_via_get_position(struct azx *chip,
2351 struct azx_dev *azx_dev)
2352{
2353 unsigned int link_pos, mini_pos, bound_pos;
2354 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
2355 unsigned int fifo_size;
2356
2357 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002358 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002359 /* Playback, no problem using link position */
2360 return link_pos;
2361 }
2362
2363 /* Capture */
2364 /* For new chipset,
2365 * use mod to get the DMA position just like old chipset
2366 */
2367 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2368 mod_dma_pos %= azx_dev->period_bytes;
2369
2370 /* azx_dev->fifo_size can't get FIFO size of in stream.
2371 * Get from base address + offset.
2372 */
2373 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2374
2375 if (azx_dev->insufficient) {
2376 /* Link position never gather than FIFO size */
2377 if (link_pos <= fifo_size)
2378 return 0;
2379
2380 azx_dev->insufficient = 0;
2381 }
2382
2383 if (link_pos <= fifo_size)
2384 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2385 else
2386 mini_pos = link_pos - fifo_size;
2387
2388 /* Find nearest previous boudary */
2389 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2390 mod_link_pos = link_pos % azx_dev->period_bytes;
2391 if (mod_link_pos >= fifo_size)
2392 bound_pos = link_pos - mod_link_pos;
2393 else if (mod_dma_pos >= mod_mini_pos)
2394 bound_pos = mini_pos - mod_mini_pos;
2395 else {
2396 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2397 if (bound_pos >= azx_dev->bufsize)
2398 bound_pos = 0;
2399 }
2400
2401 /* Calculate real DMA position we want */
2402 return bound_pos + mod_dma_pos;
2403}
2404
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002405static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002406 struct azx_dev *azx_dev,
2407 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002408{
Takashi Iwai21229612013-04-05 07:27:45 +02002409 struct snd_pcm_substream *substream = azx_dev->substream;
2410 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002411 unsigned int pos;
Takashi Iwai21229612013-04-05 07:27:45 +02002412 int stream = substream->stream;
2413 struct hda_pcm_stream *hinfo = apcm->hinfo[stream];
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002414 int delay = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002415
David Henningsson4cb36312010-09-30 10:12:50 +02002416 switch (chip->position_fix[stream]) {
2417 case POS_FIX_LPIB:
2418 /* read LPIB */
2419 pos = azx_sd_readl(azx_dev, SD_LPIB);
2420 break;
2421 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002422 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002423 break;
2424 default:
2425 /* use the position buffer */
2426 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002427 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002428 if (!pos || pos == (u32)-1) {
2429 printk(KERN_WARNING
2430 "hda-intel: Invalid position buffer, "
2431 "using LPIB read method instead.\n");
2432 chip->position_fix[stream] = POS_FIX_LPIB;
2433 pos = azx_sd_readl(azx_dev, SD_LPIB);
2434 } else
2435 chip->position_fix[stream] = POS_FIX_POSBUF;
2436 }
2437 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002438 }
David Henningsson4cb36312010-09-30 10:12:50 +02002439
Linus Torvalds1da177e2005-04-16 15:20:36 -07002440 if (pos >= azx_dev->bufsize)
2441 pos = 0;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002442
2443 /* calculate runtime delay from LPIB */
Takashi Iwai21229612013-04-05 07:27:45 +02002444 if (substream->runtime &&
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002445 chip->position_fix[stream] == POS_FIX_POSBUF &&
2446 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
2447 unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB);
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002448 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
2449 delay = pos - lpib_pos;
2450 else
2451 delay = lpib_pos - pos;
2452 if (delay < 0)
2453 delay += azx_dev->bufsize;
2454 if (delay >= azx_dev->period_bytes) {
Takashi Iwai1f046612012-10-16 16:52:26 +02002455 snd_printk(KERN_WARNING SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002456 "%s: Unstable LPIB (%d >= %d); "
Takashi Iwai1f046612012-10-16 16:52:26 +02002457 "disabling LPIB delay counting\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002458 pci_name(chip->pci), delay, azx_dev->period_bytes);
Takashi Iwai1f046612012-10-16 16:52:26 +02002459 delay = 0;
2460 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002461 }
Takashi Iwai21229612013-04-05 07:27:45 +02002462 delay = bytes_to_frames(substream->runtime, delay);
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002463 }
Takashi Iwai21229612013-04-05 07:27:45 +02002464
2465 if (substream->runtime) {
2466 if (hinfo->ops.get_delay)
2467 delay += hinfo->ops.get_delay(hinfo, apcm->codec,
2468 substream);
2469 substream->runtime->delay = delay;
2470 }
2471
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002472 trace_azx_get_position(chip, azx_dev, pos, delay);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002473 return pos;
2474}
2475
2476static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2477{
2478 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2479 struct azx *chip = apcm->chip;
2480 struct azx_dev *azx_dev = get_azx_dev(substream);
2481 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002482 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002483}
2484
2485/*
2486 * Check whether the current DMA position is acceptable for updating
2487 * periods. Returns non-zero if it's OK.
2488 *
2489 * Many HD-audio controllers appear pretty inaccurate about
2490 * the update-IRQ timing. The IRQ is issued before actually the
2491 * data is processed. So, we need to process it afterwords in a
2492 * workqueue.
2493 */
2494static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2495{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002496 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002497 unsigned int pos;
2498
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002499 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2500 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002501 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002502
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002503 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002504
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002505 if (WARN_ONCE(!azx_dev->period_bytes,
2506 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002507 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002508 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002509 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2510 /* NG - it's below the first next period boundary */
2511 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002512 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002513 return 1; /* OK, it's fine */
2514}
2515
2516/*
2517 * The work for pending PCM period updates.
2518 */
2519static void azx_irq_pending_work(struct work_struct *work)
2520{
2521 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002522 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002523
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002524 if (!chip->irq_pending_warned) {
2525 printk(KERN_WARNING
2526 "hda-intel: IRQ timing workaround is activated "
2527 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2528 chip->card->number);
2529 chip->irq_pending_warned = 1;
2530 }
2531
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002532 for (;;) {
2533 pending = 0;
2534 spin_lock_irq(&chip->reg_lock);
2535 for (i = 0; i < chip->num_streams; i++) {
2536 struct azx_dev *azx_dev = &chip->azx_dev[i];
2537 if (!azx_dev->irq_pending ||
2538 !azx_dev->substream ||
2539 !azx_dev->running)
2540 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002541 ok = azx_position_ok(chip, azx_dev);
2542 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002543 azx_dev->irq_pending = 0;
2544 spin_unlock(&chip->reg_lock);
2545 snd_pcm_period_elapsed(azx_dev->substream);
2546 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002547 } else if (ok < 0) {
2548 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002549 } else
2550 pending++;
2551 }
2552 spin_unlock_irq(&chip->reg_lock);
2553 if (!pending)
2554 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002555 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002556 }
2557}
2558
2559/* clear irq_pending flags and assure no on-going workq */
2560static void azx_clear_irq_pending(struct azx *chip)
2561{
2562 int i;
2563
2564 spin_lock_irq(&chip->reg_lock);
2565 for (i = 0; i < chip->num_streams; i++)
2566 chip->azx_dev[i].irq_pending = 0;
2567 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002568}
2569
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002570#ifdef CONFIG_X86
2571static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2572 struct vm_area_struct *area)
2573{
2574 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2575 struct azx *chip = apcm->chip;
2576 if (!azx_snoop(chip))
2577 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2578 return snd_pcm_lib_default_mmap(substream, area);
2579}
2580#else
2581#define azx_pcm_mmap NULL
2582#endif
2583
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002584static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002585 .open = azx_pcm_open,
2586 .close = azx_pcm_close,
2587 .ioctl = snd_pcm_lib_ioctl,
2588 .hw_params = azx_pcm_hw_params,
2589 .hw_free = azx_pcm_hw_free,
2590 .prepare = azx_pcm_prepare,
2591 .trigger = azx_pcm_trigger,
2592 .pointer = azx_pcm_pointer,
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002593 .wall_clock = azx_get_wallclock_tstamp,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002594 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002595 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002596};
2597
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002598static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002599{
Takashi Iwai176d5332008-07-30 15:01:44 +02002600 struct azx_pcm *apcm = pcm->private_data;
2601 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002602 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002603 kfree(apcm);
2604 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002605}
2606
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002607#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2608
Takashi Iwai176d5332008-07-30 15:01:44 +02002609static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002610azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2611 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002612{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002613 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002614 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002615 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002616 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002617 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002618 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002619
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002620 list_for_each_entry(apcm, &chip->pcm_list, list) {
2621 if (apcm->pcm->device == pcm_dev) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002622 snd_printk(KERN_ERR SFX "%s: PCM %d already exists\n",
2623 pci_name(chip->pci), pcm_dev);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002624 return -EBUSY;
2625 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002626 }
2627 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2628 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2629 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002630 &pcm);
2631 if (err < 0)
2632 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002633 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002634 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002635 if (apcm == NULL)
2636 return -ENOMEM;
2637 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002638 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002639 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002640 pcm->private_data = apcm;
2641 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002642 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2643 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002644 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002645 cpcm->pcm = pcm;
2646 for (s = 0; s < 2; s++) {
2647 apcm->hinfo[s] = &cpcm->stream[s];
2648 if (cpcm->stream[s].substreams)
2649 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2650 }
2651 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002652 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2653 if (size > MAX_PREALLOC_SIZE)
2654 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002655 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002656 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002657 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002658 return 0;
2659}
2660
2661/*
2662 * mixer creation - all stuff is implemented in hda module
2663 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002664static int azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002665{
2666 return snd_hda_build_controls(chip->bus);
2667}
2668
2669
2670/*
2671 * initialize SD streams
2672 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002673static int azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002674{
2675 int i;
2676
2677 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002678 * assign the starting bdl address to each stream (device)
2679 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002680 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002681 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002682 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002683 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002684 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2685 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2686 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2687 azx_dev->sd_int_sta_mask = 1 << i;
2688 /* stream tag: must be non-zero and unique */
2689 azx_dev->index = i;
2690 azx_dev->stream_tag = i + 1;
2691 }
2692
2693 return 0;
2694}
2695
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002696static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2697{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002698 if (request_irq(chip->pci->irq, azx_interrupt,
2699 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002700 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002701 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2702 "disabling device\n", chip->pci->irq);
2703 if (do_disconnect)
2704 snd_card_disconnect(chip->card);
2705 return -1;
2706 }
2707 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002708 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002709 return 0;
2710}
2711
Linus Torvalds1da177e2005-04-16 15:20:36 -07002712
Takashi Iwaicb53c622007-08-10 17:21:45 +02002713static void azx_stop_chip(struct azx *chip)
2714{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002715 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002716 return;
2717
2718 /* disable interrupts */
2719 azx_int_disable(chip);
2720 azx_int_clear(chip);
2721
2722 /* disable CORB/RIRB */
2723 azx_free_cmd_io(chip);
2724
2725 /* disable position buffer */
2726 azx_writel(chip, DPLBASE, 0);
2727 azx_writel(chip, DPUBASE, 0);
2728
2729 chip->initialized = 0;
2730}
2731
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002732#ifdef CONFIG_SND_HDA_DSP_LOADER
2733/*
2734 * DSP loading code (e.g. for CA0132)
2735 */
2736
2737/* use the first stream for loading DSP */
2738static struct azx_dev *
2739azx_get_dsp_loader_dev(struct azx *chip)
2740{
2741 return &chip->azx_dev[chip->playback_index_offset];
2742}
2743
2744static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
2745 unsigned int byte_size,
2746 struct snd_dma_buffer *bufp)
2747{
2748 u32 *bdl;
2749 struct azx *chip = bus->private_data;
2750 struct azx_dev *azx_dev;
2751 int err;
2752
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002753 azx_dev = azx_get_dsp_loader_dev(chip);
2754
2755 dsp_lock(azx_dev);
2756 spin_lock_irq(&chip->reg_lock);
2757 if (azx_dev->running || azx_dev->locked) {
2758 spin_unlock_irq(&chip->reg_lock);
2759 err = -EBUSY;
2760 goto unlock;
2761 }
2762 azx_dev->prepared = 0;
2763 chip->saved_azx_dev = *azx_dev;
2764 azx_dev->locked = 1;
2765 spin_unlock_irq(&chip->reg_lock);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002766
2767 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV_SG,
2768 snd_dma_pci_data(chip->pci),
2769 byte_size, bufp);
2770 if (err < 0)
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002771 goto err_alloc;
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002772
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002773 mark_pages_wc(chip, bufp, true);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002774 azx_dev->bufsize = byte_size;
2775 azx_dev->period_bytes = byte_size;
2776 azx_dev->format_val = format;
2777
2778 azx_stream_reset(chip, azx_dev);
2779
2780 /* reset BDL address */
2781 azx_sd_writel(azx_dev, SD_BDLPL, 0);
2782 azx_sd_writel(azx_dev, SD_BDLPU, 0);
2783
2784 azx_dev->frags = 0;
2785 bdl = (u32 *)azx_dev->bdl.area;
2786 err = setup_bdle(chip, bufp, azx_dev, &bdl, 0, byte_size, 0);
2787 if (err < 0)
2788 goto error;
2789
2790 azx_setup_controller(chip, azx_dev);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002791 dsp_unlock(azx_dev);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002792 return azx_dev->stream_tag;
2793
2794 error:
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002795 mark_pages_wc(chip, bufp, false);
2796 snd_dma_free_pages(bufp);
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002797 err_alloc:
2798 spin_lock_irq(&chip->reg_lock);
2799 if (azx_dev->opened)
2800 *azx_dev = chip->saved_azx_dev;
2801 azx_dev->locked = 0;
2802 spin_unlock_irq(&chip->reg_lock);
2803 unlock:
2804 dsp_unlock(azx_dev);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002805 return err;
2806}
2807
2808static void azx_load_dsp_trigger(struct hda_bus *bus, bool start)
2809{
2810 struct azx *chip = bus->private_data;
2811 struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);
2812
2813 if (start)
2814 azx_stream_start(chip, azx_dev);
2815 else
2816 azx_stream_stop(chip, azx_dev);
2817 azx_dev->running = start;
2818}
2819
2820static void azx_load_dsp_cleanup(struct hda_bus *bus,
2821 struct snd_dma_buffer *dmab)
2822{
2823 struct azx *chip = bus->private_data;
2824 struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);
2825
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002826 if (!dmab->area || !azx_dev->locked)
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002827 return;
2828
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002829 dsp_lock(azx_dev);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002830 /* reset BDL address */
2831 azx_sd_writel(azx_dev, SD_BDLPL, 0);
2832 azx_sd_writel(azx_dev, SD_BDLPU, 0);
2833 azx_sd_writel(azx_dev, SD_CTL, 0);
2834 azx_dev->bufsize = 0;
2835 azx_dev->period_bytes = 0;
2836 azx_dev->format_val = 0;
2837
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002838 mark_pages_wc(chip, dmab, false);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002839 snd_dma_free_pages(dmab);
Takashi Iwaib3667bd2013-02-10 11:58:40 +01002840 dmab->area = NULL;
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002841
Takashi Iwaieb49faa2013-03-15 09:19:11 +01002842 spin_lock_irq(&chip->reg_lock);
2843 if (azx_dev->opened)
2844 *azx_dev = chip->saved_azx_dev;
2845 azx_dev->locked = 0;
2846 spin_unlock_irq(&chip->reg_lock);
2847 dsp_unlock(azx_dev);
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002848}
2849#endif /* CONFIG_SND_HDA_DSP_LOADER */
2850
Takashi Iwai83012a72012-08-24 18:38:08 +02002851#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02002852/* power-up/down the controller */
Takashi Iwai68467f52012-08-28 09:14:29 -07002853static void azx_power_notify(struct hda_bus *bus, bool power_up)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002854{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002855 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002856
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002857 if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
2858 return;
2859
Takashi Iwai68467f52012-08-28 09:14:29 -07002860 if (power_up)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002861 pm_runtime_get_sync(&chip->pci->dev);
2862 else
2863 pm_runtime_put_sync(&chip->pci->dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002864}
Takashi Iwai65fcd412012-08-14 17:13:32 +02002865
2866static DEFINE_MUTEX(card_list_lock);
2867static LIST_HEAD(card_list);
2868
2869static void azx_add_card_list(struct azx *chip)
2870{
2871 mutex_lock(&card_list_lock);
2872 list_add(&chip->list, &card_list);
2873 mutex_unlock(&card_list_lock);
2874}
2875
2876static void azx_del_card_list(struct azx *chip)
2877{
2878 mutex_lock(&card_list_lock);
2879 list_del_init(&chip->list);
2880 mutex_unlock(&card_list_lock);
2881}
2882
2883/* trigger power-save check at writing parameter */
2884static int param_set_xint(const char *val, const struct kernel_param *kp)
2885{
2886 struct azx *chip;
2887 struct hda_codec *c;
2888 int prev = power_save;
2889 int ret = param_set_int(val, kp);
2890
2891 if (ret || prev == power_save)
2892 return ret;
2893
2894 mutex_lock(&card_list_lock);
2895 list_for_each_entry(chip, &card_list, list) {
2896 if (!chip->bus || chip->disabled)
2897 continue;
2898 list_for_each_entry(c, &chip->bus->codec_list, list)
2899 snd_hda_power_sync(c);
2900 }
2901 mutex_unlock(&card_list_lock);
2902 return 0;
2903}
2904#else
2905#define azx_add_card_list(chip) /* NOP */
2906#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +02002907#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002908
Takashi Iwai7ccbde52012-08-14 18:10:09 +02002909#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002910/*
2911 * power management
2912 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002913static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002914{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002915 struct pci_dev *pci = to_pci_dev(dev);
2916 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002917 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002918 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002919
Takashi Iwaic5c21522012-12-04 17:01:25 +01002920 if (chip->disabled)
2921 return 0;
2922
Takashi Iwai421a1252005-11-17 16:11:09 +01002923 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002924 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002925 list_for_each_entry(p, &chip->pcm_list, list)
2926 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002927 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002928 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002929 azx_stop_chip(chip);
Mengdong Lin7295b262013-06-25 05:58:49 -04002930 azx_enter_link_reset(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002931 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002932 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002933 chip->irq = -1;
2934 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002935 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002936 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002937 pci_disable_device(pci);
2938 pci_save_state(pci);
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002939 pci_set_power_state(pci, PCI_D3hot);
Wang Xingchao99a20082013-05-30 22:07:10 +08002940 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
2941 hda_display_power(false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002942 return 0;
2943}
2944
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002945static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002946{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002947 struct pci_dev *pci = to_pci_dev(dev);
2948 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002949 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002950
Takashi Iwaic5c21522012-12-04 17:01:25 +01002951 if (chip->disabled)
2952 return 0;
2953
Wang Xingchao99a20082013-05-30 22:07:10 +08002954 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
2955 hda_display_power(true);
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002956 pci_set_power_state(pci, PCI_D0);
2957 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002958 if (pci_enable_device(pci) < 0) {
2959 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2960 "disabling device\n");
2961 snd_card_disconnect(card);
2962 return -EIO;
2963 }
2964 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002965 if (chip->msi)
2966 if (pci_enable_msi(pci) < 0)
2967 chip->msi = 0;
2968 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002969 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002970 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002971
Takashi Iwai7f308302012-05-08 16:52:23 +02002972 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002973
Linus Torvalds1da177e2005-04-16 15:20:36 -07002974 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002975 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002976 return 0;
2977}
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002978#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
2979
2980#ifdef CONFIG_PM_RUNTIME
2981static int azx_runtime_suspend(struct device *dev)
2982{
2983 struct snd_card *card = dev_get_drvdata(dev);
2984 struct azx *chip = card->private_data;
2985
Dave Airlie246efa42013-07-29 15:19:29 +10002986 if (chip->disabled)
2987 return 0;
2988
2989 if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
2990 return 0;
2991
Wang Xingchao7d4f6062013-07-25 23:34:46 -04002992 /* enable controller wake up event */
2993 azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
2994 STATESTS_INT_MASK);
2995
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002996 azx_stop_chip(chip);
Takashi Iwai873ce8a2013-11-26 11:58:40 +01002997 azx_enter_link_reset(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002998 azx_clear_irq_pending(chip);
Wang Xingchao99a20082013-05-30 22:07:10 +08002999 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
3000 hda_display_power(false);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003001 return 0;
3002}
3003
3004static int azx_runtime_resume(struct device *dev)
3005{
3006 struct snd_card *card = dev_get_drvdata(dev);
3007 struct azx *chip = card->private_data;
Wang Xingchao7d4f6062013-07-25 23:34:46 -04003008 struct hda_bus *bus;
3009 struct hda_codec *codec;
3010 int status;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003011
Dave Airlie246efa42013-07-29 15:19:29 +10003012 if (chip->disabled)
3013 return 0;
3014
3015 if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
3016 return 0;
3017
Wang Xingchao99a20082013-05-30 22:07:10 +08003018 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
3019 hda_display_power(true);
Wang Xingchao7d4f6062013-07-25 23:34:46 -04003020
3021 /* Read STATESTS before controller reset */
3022 status = azx_readw(chip, STATESTS);
3023
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003024 azx_init_pci(chip);
3025 azx_init_chip(chip, 1);
Wang Xingchao7d4f6062013-07-25 23:34:46 -04003026
3027 bus = chip->bus;
3028 if (status && bus) {
3029 list_for_each_entry(codec, &bus->codec_list, list)
3030 if (status & (1 << codec->addr))
3031 queue_delayed_work(codec->bus->workq,
3032 &codec->jackpoll_work, codec->jackpoll_interval);
3033 }
3034
3035 /* disable controller Wake Up event*/
3036 azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
3037 ~STATESTS_INT_MASK);
3038
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003039 return 0;
3040}
Takashi Iwai6eb827d2012-12-12 11:50:12 +01003041
3042static int azx_runtime_idle(struct device *dev)
3043{
3044 struct snd_card *card = dev_get_drvdata(dev);
3045 struct azx *chip = card->private_data;
3046
Dave Airlie246efa42013-07-29 15:19:29 +10003047 if (chip->disabled)
3048 return 0;
3049
Takashi Iwai6eb827d2012-12-12 11:50:12 +01003050 if (!power_save_controller ||
3051 !(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
3052 return -EBUSY;
3053
3054 return 0;
3055}
3056
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003057#endif /* CONFIG_PM_RUNTIME */
3058
3059#ifdef CONFIG_PM
3060static const struct dev_pm_ops azx_pm = {
3061 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
Takashi Iwai6eb827d2012-12-12 11:50:12 +01003062 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003063};
3064
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003065#define AZX_PM_OPS &azx_pm
3066#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003067#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003068#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003069
3070
3071/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003072 * reboot notifier for hang-up problem at power-down
3073 */
3074static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
3075{
3076 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01003077 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003078 azx_stop_chip(chip);
3079 return NOTIFY_OK;
3080}
3081
3082static void azx_notifier_register(struct azx *chip)
3083{
3084 chip->reboot_notifier.notifier_call = azx_halt;
3085 register_reboot_notifier(&chip->reboot_notifier);
3086}
3087
3088static void azx_notifier_unregister(struct azx *chip)
3089{
3090 if (chip->reboot_notifier.notifier_call)
3091 unregister_reboot_notifier(&chip->reboot_notifier);
3092}
3093
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003094static int azx_probe_continue(struct azx *chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003095
Steven Newbury8393ec4a2012-06-08 13:06:29 +02003096#ifdef SUPPORT_VGA_SWITCHEROO
Bill Pembertone23e7a12012-12-06 12:35:10 -05003097static struct pci_dev *get_bound_vga(struct pci_dev *pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003098
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003099static void azx_vs_set_state(struct pci_dev *pci,
3100 enum vga_switcheroo_state state)
3101{
3102 struct snd_card *card = pci_get_drvdata(pci);
3103 struct azx *chip = card->private_data;
3104 bool disabled;
3105
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003106 wait_for_completion(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003107 if (chip->init_failed)
3108 return;
3109
3110 disabled = (state == VGA_SWITCHEROO_OFF);
3111 if (chip->disabled == disabled)
3112 return;
3113
3114 if (!chip->bus) {
3115 chip->disabled = disabled;
3116 if (!disabled) {
3117 snd_printk(KERN_INFO SFX
3118 "%s: Start delayed initialization\n",
3119 pci_name(chip->pci));
Takashi Iwai5c906802013-05-30 22:07:09 +08003120 if (azx_probe_continue(chip) < 0) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003121 snd_printk(KERN_ERR SFX
3122 "%s: initialization error\n",
3123 pci_name(chip->pci));
3124 chip->init_failed = true;
3125 }
3126 }
3127 } else {
3128 snd_printk(KERN_INFO SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003129 "%s: %s via VGA-switcheroo\n", pci_name(chip->pci),
3130 disabled ? "Disabling" : "Enabling");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003131 if (disabled) {
Dave Airlie246efa42013-07-29 15:19:29 +10003132 pm_runtime_put_sync_suspend(&pci->dev);
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003133 azx_suspend(&pci->dev);
Dave Airlie246efa42013-07-29 15:19:29 +10003134 /* when we get suspended by vga switcheroo we end up in D3cold,
3135 * however we have no ACPI handle, so pci/acpi can't put us there,
3136 * put ourselves there */
3137 pci->current_state = PCI_D3cold;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003138 chip->disabled = true;
Takashi Iwai128960a2012-10-12 17:28:18 +02003139 if (snd_hda_lock_devices(chip->bus))
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003140 snd_printk(KERN_WARNING SFX "%s: Cannot lock devices!\n",
3141 pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003142 } else {
3143 snd_hda_unlock_devices(chip->bus);
Dave Airlie246efa42013-07-29 15:19:29 +10003144 pm_runtime_get_noresume(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003145 chip->disabled = false;
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003146 azx_resume(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003147 }
3148 }
3149}
3150
3151static bool azx_vs_can_switch(struct pci_dev *pci)
3152{
3153 struct snd_card *card = pci_get_drvdata(pci);
3154 struct azx *chip = card->private_data;
3155
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003156 wait_for_completion(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003157 if (chip->init_failed)
3158 return false;
3159 if (chip->disabled || !chip->bus)
3160 return true;
3161 if (snd_hda_lock_devices(chip->bus))
3162 return false;
3163 snd_hda_unlock_devices(chip->bus);
3164 return true;
3165}
3166
Bill Pembertone23e7a12012-12-06 12:35:10 -05003167static void init_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003168{
3169 struct pci_dev *p = get_bound_vga(chip->pci);
3170 if (p) {
3171 snd_printk(KERN_INFO SFX
3172 "%s: Handle VGA-switcheroo audio client\n",
3173 pci_name(chip->pci));
3174 chip->use_vga_switcheroo = 1;
3175 pci_dev_put(p);
3176 }
3177}
3178
3179static const struct vga_switcheroo_client_ops azx_vs_ops = {
3180 .set_gpu_state = azx_vs_set_state,
3181 .can_switch = azx_vs_can_switch,
3182};
3183
Bill Pembertone23e7a12012-12-06 12:35:10 -05003184static int register_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003185{
Takashi Iwai128960a2012-10-12 17:28:18 +02003186 int err;
3187
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003188 if (!chip->use_vga_switcheroo)
3189 return 0;
3190 /* FIXME: currently only handling DIS controller
3191 * is there any machine with two switchable HDMI audio controllers?
3192 */
Takashi Iwai128960a2012-10-12 17:28:18 +02003193 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003194 VGA_SWITCHEROO_DIS,
3195 chip->bus != NULL);
Takashi Iwai128960a2012-10-12 17:28:18 +02003196 if (err < 0)
3197 return err;
3198 chip->vga_switcheroo_registered = 1;
Dave Airlie246efa42013-07-29 15:19:29 +10003199
3200 /* register as an optimus hdmi audio power domain */
3201 vga_switcheroo_init_domain_pm_optimus_hdmi_audio(&chip->pci->dev, &chip->hdmi_pm_domain);
Takashi Iwai128960a2012-10-12 17:28:18 +02003202 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003203}
3204#else
3205#define init_vga_switcheroo(chip) /* NOP */
3206#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02003207#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003208#endif /* SUPPORT_VGA_SWITCHER */
3209
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003210/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003211 * destructor
3212 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003213static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003214{
Wang Xingchaoc67e2222013-05-30 22:07:08 +08003215 struct pci_dev *pci = chip->pci;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003216 int i;
3217
Wang Xingchaoc67e2222013-05-30 22:07:08 +08003218 if ((chip->driver_caps & AZX_DCAPS_PM_RUNTIME)
3219 && chip->running)
3220 pm_runtime_get_noresume(&pci->dev);
3221
Takashi Iwai65fcd412012-08-14 17:13:32 +02003222 azx_del_card_list(chip);
3223
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003224 azx_notifier_unregister(chip);
3225
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003226 chip->init_failed = 1; /* to be sure */
Daniel J Blueman44728e92012-12-18 23:59:33 +08003227 complete_all(&chip->probe_wait);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003228
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003229 if (use_vga_switcheroo(chip)) {
3230 if (chip->disabled && chip->bus)
3231 snd_hda_unlock_devices(chip->bus);
Takashi Iwai128960a2012-10-12 17:28:18 +02003232 if (chip->vga_switcheroo_registered)
3233 vga_switcheroo_unregister_client(chip->pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003234 }
3235
Takashi Iwaice43fba2005-05-30 20:33:44 +02003236 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02003237 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003238 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003239 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02003240 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003241 }
3242
Jeff Garzikf000fd82008-04-22 13:50:34 +02003243 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003244 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003245 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02003246 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02003247 if (chip->remap_addr)
3248 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003249
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003250 if (chip->azx_dev) {
3251 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003252 if (chip->azx_dev[i].bdl.area) {
3253 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003254 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003255 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003256 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003257 if (chip->rb.area) {
3258 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003259 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003260 }
3261 if (chip->posbuf.area) {
3262 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003263 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003264 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003265 if (chip->region_requested)
3266 pci_release_regions(chip->pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003267 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003268 kfree(chip->azx_dev);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003269#ifdef CONFIG_SND_HDA_PATCH_LOADER
3270 if (chip->fw)
3271 release_firmware(chip->fw);
3272#endif
Wang Xingchao99a20082013-05-30 22:07:10 +08003273 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
3274 hda_display_power(false);
3275 hda_i915_exit();
3276 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003277 kfree(chip);
3278
3279 return 0;
3280}
3281
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003282static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003283{
3284 return azx_free(device->device_data);
3285}
3286
Steven Newbury8393ec4a2012-06-08 13:06:29 +02003287#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07003288/*
Takashi Iwai91219472012-04-26 12:13:25 +02003289 * Check of disabled HDMI controller by vga-switcheroo
3290 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003291static struct pci_dev *get_bound_vga(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02003292{
3293 struct pci_dev *p;
3294
3295 /* check only discrete GPU */
3296 switch (pci->vendor) {
3297 case PCI_VENDOR_ID_ATI:
3298 case PCI_VENDOR_ID_AMD:
3299 case PCI_VENDOR_ID_NVIDIA:
3300 if (pci->devfn == 1) {
3301 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
3302 pci->bus->number, 0);
3303 if (p) {
3304 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
3305 return p;
3306 pci_dev_put(p);
3307 }
3308 }
3309 break;
3310 }
3311 return NULL;
3312}
3313
Bill Pembertone23e7a12012-12-06 12:35:10 -05003314static bool check_hdmi_disabled(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02003315{
3316 bool vga_inactive = false;
3317 struct pci_dev *p = get_bound_vga(pci);
3318
3319 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02003320 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02003321 vga_inactive = true;
3322 pci_dev_put(p);
3323 }
3324 return vga_inactive;
3325}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02003326#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02003327
3328/*
Takashi Iwai3372a152007-02-01 15:46:50 +01003329 * white/black-listing for position_fix
3330 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003331static struct snd_pci_quirk position_fix_list[] = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02003332 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
3333 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01003334 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02003335 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04003336 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04003337 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04003338 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01003339 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04003340 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04003341 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01003342 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02003343 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04003344 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04003345 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01003346 {}
3347};
3348
Bill Pembertone23e7a12012-12-06 12:35:10 -05003349static int check_position_fix(struct azx *chip, int fix)
Takashi Iwai3372a152007-02-01 15:46:50 +01003350{
3351 const struct snd_pci_quirk *q;
3352
Takashi Iwaic673ba12009-03-17 07:49:14 +01003353 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02003354 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01003355 case POS_FIX_LPIB:
3356 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02003357 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003358 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01003359 return fix;
3360 }
3361
Takashi Iwaic673ba12009-03-17 07:49:14 +01003362 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
3363 if (q) {
3364 printk(KERN_INFO
3365 "hda_intel: position_fix set to %d "
3366 "for device %04x:%04x\n",
3367 q->value, q->subvendor, q->subdevice);
3368 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01003369 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02003370
3371 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02003372 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003373 snd_printd(SFX "%s: Using VIACOMBO position fix\n", pci_name(chip->pci));
David Henningssonbdd9ef22010-10-04 12:02:14 +02003374 return POS_FIX_VIACOMBO;
3375 }
Takashi Iwai9477c582011-05-25 09:11:37 +02003376 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003377 snd_printd(SFX "%s: Using LPIB position fix\n", pci_name(chip->pci));
Takashi Iwai9477c582011-05-25 09:11:37 +02003378 return POS_FIX_LPIB;
3379 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01003380 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01003381}
3382
3383/*
Takashi Iwai669ba272007-08-17 09:17:36 +02003384 * black-lists for probe_mask
3385 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003386static struct snd_pci_quirk probe_mask_list[] = {
Takashi Iwai669ba272007-08-17 09:17:36 +02003387 /* Thinkpad often breaks the controller communication when accessing
3388 * to the non-working (or non-existing) modem codec slot.
3389 */
3390 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
3391 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
3392 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01003393 /* broken BIOS */
3394 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01003395 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
3396 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003397 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03003398 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003399 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02003400 /* WinFast VP200 H (Teradici) user reported broken communication */
3401 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02003402 {}
3403};
3404
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003405#define AZX_FORCE_CODEC_MASK 0x100
3406
Bill Pembertone23e7a12012-12-06 12:35:10 -05003407static void check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02003408{
3409 const struct snd_pci_quirk *q;
3410
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003411 chip->codec_probe_mask = probe_mask[dev];
3412 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02003413 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
3414 if (q) {
3415 printk(KERN_INFO
3416 "hda_intel: probe_mask set to 0x%x "
3417 "for device %04x:%04x\n",
3418 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003419 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02003420 }
3421 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003422
3423 /* check forced option */
3424 if (chip->codec_probe_mask != -1 &&
3425 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
3426 chip->codec_mask = chip->codec_probe_mask & 0xff;
3427 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
3428 chip->codec_mask);
3429 }
Takashi Iwai669ba272007-08-17 09:17:36 +02003430}
3431
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003432/*
Takashi Iwai716238552009-09-28 13:14:04 +02003433 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003434 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003435static struct snd_pci_quirk msi_black_list[] = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01003436 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01003437 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01003438 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Takashi Iwai83f72152013-09-09 10:20:48 +02003439 SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
Michele Ballabio4193d132010-03-06 21:06:46 +01003440 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02003441 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003442 {}
3443};
3444
Bill Pembertone23e7a12012-12-06 12:35:10 -05003445static void check_msi(struct azx *chip)
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003446{
3447 const struct snd_pci_quirk *q;
3448
Takashi Iwai716238552009-09-28 13:14:04 +02003449 if (enable_msi >= 0) {
3450 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003451 return;
Takashi Iwai716238552009-09-28 13:14:04 +02003452 }
3453 chip->msi = 1; /* enable MSI as default */
3454 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003455 if (q) {
3456 printk(KERN_INFO
3457 "hda_intel: msi for device %04x:%04x set to %d\n",
3458 q->subvendor, q->subdevice, q->value);
3459 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003460 return;
3461 }
3462
3463 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003464 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
3465 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003466 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003467 }
3468}
3469
Takashi Iwaia1585d72011-12-14 09:27:04 +01003470/* check the snoop mode availability */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003471static void azx_check_snoop_available(struct azx *chip)
Takashi Iwaia1585d72011-12-14 09:27:04 +01003472{
3473 bool snoop = chip->snoop;
3474
3475 switch (chip->driver_type) {
3476 case AZX_DRIVER_VIA:
3477 /* force to non-snoop mode for a new VIA controller
3478 * when BIOS is set
3479 */
3480 if (snoop) {
3481 u8 val;
3482 pci_read_config_byte(chip->pci, 0x42, &val);
3483 if (!(val & 0x80) && chip->pci->revision == 0x30)
3484 snoop = false;
3485 }
3486 break;
3487 case AZX_DRIVER_ATIHDMI_NS:
3488 /* new ATI HDMI requires non-snoop */
3489 snoop = false;
3490 break;
Takashi Iwaic1279f82013-02-07 17:36:22 +01003491 case AZX_DRIVER_CTHDA:
3492 snoop = false;
3493 break;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003494 }
3495
3496 if (snoop != chip->snoop) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003497 snd_printk(KERN_INFO SFX "%s: Force to %s mode\n",
3498 pci_name(chip->pci), snoop ? "snoop" : "non-snoop");
Takashi Iwaia1585d72011-12-14 09:27:04 +01003499 chip->snoop = snoop;
3500 }
3501}
Takashi Iwai669ba272007-08-17 09:17:36 +02003502
Wang Xingchao99a20082013-05-30 22:07:10 +08003503#ifdef CONFIG_SND_HDA_I915
3504static void azx_probe_work(struct work_struct *work)
3505{
3506 azx_probe_continue(container_of(work, struct azx, probe_work));
3507}
3508#endif
3509
Takashi Iwai669ba272007-08-17 09:17:36 +02003510/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003511 * constructor
3512 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003513static int azx_create(struct snd_card *card, struct pci_dev *pci,
3514 int dev, unsigned int driver_caps,
3515 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003516{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003517 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003518 .dev_free = azx_dev_free,
3519 };
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003520 struct azx *chip;
3521 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003522
3523 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01003524
Pavel Machek927fc862006-08-31 17:03:43 +02003525 err = pci_enable_device(pci);
3526 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003527 return err;
3528
Takashi Iwaie560d8d2005-09-09 14:21:46 +02003529 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003530 if (!chip) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003531 snd_printk(KERN_ERR SFX "%s: Cannot allocate chip\n", pci_name(pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003532 pci_disable_device(pci);
3533 return -ENOMEM;
3534 }
3535
3536 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01003537 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003538 chip->card = card;
3539 chip->pci = pci;
3540 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02003541 chip->driver_caps = driver_caps;
3542 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003543 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02003544 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02003545 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01003546 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003547 INIT_LIST_HEAD(&chip->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003548 init_vga_switcheroo(chip);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003549 init_completion(&chip->probe_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003550
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02003551 chip->position_fix[0] = chip->position_fix[1] =
3552 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003553 /* combo mode uses LPIB for playback */
3554 if (chip->position_fix[0] == POS_FIX_COMBO) {
3555 chip->position_fix[0] = POS_FIX_LPIB;
3556 chip->position_fix[1] = POS_FIX_AUTO;
3557 }
3558
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003559 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01003560
Takashi Iwai27346162006-01-12 18:28:44 +01003561 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003562 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003563 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02003564
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003565 if (bdl_pos_adj[dev] < 0) {
3566 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003567 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08003568 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003569 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003570 break;
3571 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003572 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003573 break;
3574 }
3575 }
3576
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003577 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
3578 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003579 snd_printk(KERN_ERR SFX "%s: Error creating device [card]!\n",
3580 pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003581 azx_free(chip);
3582 return err;
3583 }
3584
Wang Xingchao99a20082013-05-30 22:07:10 +08003585#ifdef CONFIG_SND_HDA_I915
3586 /* continue probing in work context as may trigger request module */
3587 INIT_WORK(&chip->probe_work, azx_probe_work);
3588#endif
3589
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003590 *rchip = chip;
Wang Xingchao99a20082013-05-30 22:07:10 +08003591
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003592 return 0;
3593}
3594
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003595static int azx_first_init(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003596{
3597 int dev = chip->dev_index;
3598 struct pci_dev *pci = chip->pci;
3599 struct snd_card *card = chip->card;
3600 int i, err;
3601 unsigned short gcap;
3602
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003603#if BITS_PER_LONG != 64
3604 /* Fix up base address on ULI M5461 */
3605 if (chip->driver_type == AZX_DRIVER_ULI) {
3606 u16 tmp3;
3607 pci_read_config_word(pci, 0x40, &tmp3);
3608 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
3609 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
3610 }
3611#endif
3612
Pavel Machek927fc862006-08-31 17:03:43 +02003613 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003614 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003615 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003616 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003617
Pavel Machek927fc862006-08-31 17:03:43 +02003618 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07003619 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003620 if (chip->remap_addr == NULL) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003621 snd_printk(KERN_ERR SFX "%s: ioremap error\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003622 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003623 }
3624
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003625 if (chip->msi)
3626 if (pci_enable_msi(pci) < 0)
3627 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02003628
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003629 if (azx_acquire_irq(chip, 0) < 0)
3630 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003631
3632 pci_set_master(pci);
3633 synchronize_irq(chip->irq);
3634
Tobin Davisbcd72002008-01-15 11:23:55 +01003635 gcap = azx_readw(chip, GCAP);
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003636 snd_printdd(SFX "%s: chipset global capabilities = 0x%x\n", pci_name(chip->pci), gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01003637
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003638 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02003639 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003640 struct pci_dev *p_smbus;
3641 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
3642 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3643 NULL);
3644 if (p_smbus) {
3645 if (p_smbus->revision < 0x30)
3646 gcap &= ~ICH6_GCAP_64OK;
3647 pci_dev_put(p_smbus);
3648 }
3649 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01003650
Takashi Iwai9477c582011-05-25 09:11:37 +02003651 /* disable 64bit DMA address on some devices */
3652 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003653 snd_printd(SFX "%s: Disabling 64bit DMA\n", pci_name(chip->pci));
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003654 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02003655 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003656
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003657 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01003658 if (align_buffer_size >= 0)
3659 chip->align_buffer_size = !!align_buffer_size;
3660 else {
3661 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
3662 chip->align_buffer_size = 0;
3663 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
3664 chip->align_buffer_size = 1;
3665 else
3666 chip->align_buffer_size = 1;
3667 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003668
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003669 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02003670 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07003671 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003672 else {
Yang Hongyange9304382009-04-13 14:40:14 -07003673 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
3674 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003675 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003676
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003677 /* read number of streams from GCAP register instead of using
3678 * hardcoded value
3679 */
3680 chip->capture_streams = (gcap >> 8) & 0x0f;
3681 chip->playback_streams = (gcap >> 12) & 0x0f;
3682 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01003683 /* gcap didn't give any info, switching to old method */
3684
3685 switch (chip->driver_type) {
3686 case AZX_DRIVER_ULI:
3687 chip->playback_streams = ULI_NUM_PLAYBACK;
3688 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003689 break;
3690 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08003691 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01003692 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
3693 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003694 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01003695 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01003696 default:
3697 chip->playback_streams = ICH6_NUM_PLAYBACK;
3698 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003699 break;
3700 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003701 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003702 chip->capture_index_offset = 0;
3703 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003704 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02003705 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
3706 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003707 if (!chip->azx_dev) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003708 snd_printk(KERN_ERR SFX "%s: cannot malloc azx_dev\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003709 return -ENOMEM;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003710 }
3711
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003712 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaieb49faa2013-03-15 09:19:11 +01003713 dsp_lock_init(&chip->azx_dev[i]);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003714 /* allocate memory for the BDL for each stream */
3715 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3716 snd_dma_pci_data(chip->pci),
3717 BDL_SIZE, &chip->azx_dev[i].bdl);
3718 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003719 snd_printk(KERN_ERR SFX "%s: cannot allocate BDL\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003720 return -ENOMEM;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003721 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003722 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003723 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003724 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003725 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3726 snd_dma_pci_data(chip->pci),
3727 chip->num_streams * 8, &chip->posbuf);
3728 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003729 snd_printk(KERN_ERR SFX "%s: cannot allocate posbuf\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003730 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003731 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003732 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003733 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02003734 err = azx_alloc_cmd_io(chip);
3735 if (err < 0)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003736 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003737
3738 /* initialize streams */
3739 azx_init_stream(chip);
3740
3741 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02003742 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003743 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003744
3745 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02003746 if (!chip->codec_mask) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003747 snd_printk(KERN_ERR SFX "%s: no codecs found!\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003748 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003749 }
3750
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003751 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02003752 strlcpy(card->shortname, driver_short_names[chip->driver_type],
3753 sizeof(card->shortname));
3754 snprintf(card->longname, sizeof(card->longname),
3755 "%s at 0x%lx irq %i",
3756 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003757
Linus Torvalds1da177e2005-04-16 15:20:36 -07003758 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003759}
3760
Takashi Iwaicb53c622007-08-10 17:21:45 +02003761static void power_down_all_codecs(struct azx *chip)
3762{
Takashi Iwai83012a72012-08-24 18:38:08 +02003763#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02003764 /* The codecs were powered up in snd_hda_codec_new().
3765 * Now all initialization done, so turn them down if possible
3766 */
3767 struct hda_codec *codec;
3768 list_for_each_entry(codec, &chip->bus->codec_list, list) {
3769 snd_hda_power_down(codec);
3770 }
3771#endif
3772}
3773
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003774#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003775/* callback from request_firmware_nowait() */
3776static void azx_firmware_cb(const struct firmware *fw, void *context)
3777{
3778 struct snd_card *card = context;
3779 struct azx *chip = card->private_data;
3780 struct pci_dev *pci = chip->pci;
3781
3782 if (!fw) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003783 snd_printk(KERN_ERR SFX "%s: Cannot load firmware, aborting\n",
3784 pci_name(chip->pci));
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003785 goto error;
3786 }
3787
3788 chip->fw = fw;
3789 if (!chip->disabled) {
3790 /* continue probing */
3791 if (azx_probe_continue(chip))
3792 goto error;
3793 }
3794 return; /* OK */
3795
3796 error:
3797 snd_card_free(card);
3798 pci_set_drvdata(pci, NULL);
3799}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003800#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003801
Bill Pembertone23e7a12012-12-06 12:35:10 -05003802static int azx_probe(struct pci_dev *pci,
3803 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003804{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003805 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003806 struct snd_card *card;
3807 struct azx *chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003808 bool probe_now;
Pavel Machek927fc862006-08-31 17:03:43 +02003809 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003810
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003811 if (dev >= SNDRV_CARDS)
3812 return -ENODEV;
3813 if (!enable[dev]) {
3814 dev++;
3815 return -ENOENT;
3816 }
3817
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003818 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
3819 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003820 snd_printk(KERN_ERR "hda-intel: Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003821 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003822 }
3823
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003824 snd_card_set_dev(card, &pci->dev);
3825
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003826 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003827 if (err < 0)
3828 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01003829 card->private_data = chip;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003830
3831 pci_set_drvdata(pci, card);
3832
3833 err = register_vga_switcheroo(chip);
3834 if (err < 0) {
3835 snd_printk(KERN_ERR SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003836 "%s: Error registering VGA-switcheroo client\n", pci_name(pci));
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003837 goto out_free;
3838 }
3839
3840 if (check_hdmi_disabled(pci)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003841 snd_printk(KERN_INFO SFX "%s: VGA controller is disabled\n",
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003842 pci_name(pci));
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003843 snd_printk(KERN_INFO SFX "%s: Delaying initialization\n", pci_name(pci));
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003844 chip->disabled = true;
3845 }
3846
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003847 probe_now = !chip->disabled;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003848
Takashi Iwai4918cda2012-08-09 12:33:28 +02003849#ifdef CONFIG_SND_HDA_PATCH_LOADER
3850 if (patch[dev] && *patch[dev]) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003851 snd_printk(KERN_ERR SFX "%s: Applying patch firmware '%s'\n",
3852 pci_name(pci), patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003853 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
3854 &pci->dev, GFP_KERNEL, card,
3855 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003856 if (err < 0)
3857 goto out_free;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003858 probe_now = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02003859 }
3860#endif /* CONFIG_SND_HDA_PATCH_LOADER */
3861
Wang Xingchao99a20082013-05-30 22:07:10 +08003862 /* continue probing in work context, avoid request_module deadlock */
3863 if (probe_now && (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)) {
3864#ifdef CONFIG_SND_HDA_I915
3865 probe_now = false;
3866 schedule_work(&chip->probe_work);
3867#else
3868 snd_printk(KERN_ERR SFX "Haswell must build in CONFIG_SND_HDA_I915\n");
3869#endif
3870 }
3871
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003872 if (probe_now) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003873 err = azx_probe_continue(chip);
3874 if (err < 0)
3875 goto out_free;
3876 }
3877
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003878 dev++;
Takashi Iwai88d071f2013-12-02 11:12:28 +01003879 if (chip->disabled)
3880 complete_all(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003881 return 0;
3882
3883out_free:
3884 snd_card_free(card);
3885 return err;
3886}
3887
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003888static int azx_probe_continue(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003889{
Wang Xingchaoc67e2222013-05-30 22:07:08 +08003890 struct pci_dev *pci = chip->pci;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003891 int dev = chip->dev_index;
3892 int err;
3893
Wang Xingchao99a20082013-05-30 22:07:10 +08003894 /* Request power well for Haswell HDA controller and codec */
3895 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
David Henningssonc841ad22013-08-19 13:32:30 +02003896#ifdef CONFIG_SND_HDA_I915
Wang Xingchao99a20082013-05-30 22:07:10 +08003897 err = hda_i915_init();
3898 if (err < 0) {
3899 snd_printk(KERN_ERR SFX "Error request power-well from i915\n");
3900 goto out_free;
3901 }
David Henningssonc841ad22013-08-19 13:32:30 +02003902#endif
Wang Xingchao99a20082013-05-30 22:07:10 +08003903 hda_display_power(true);
3904 }
3905
Takashi Iwai5c906802013-05-30 22:07:09 +08003906 err = azx_first_init(chip);
3907 if (err < 0)
3908 goto out_free;
3909
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01003910#ifdef CONFIG_SND_HDA_INPUT_BEEP
3911 chip->beep_mode = beep_mode[dev];
3912#endif
3913
Linus Torvalds1da177e2005-04-16 15:20:36 -07003914 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003915 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003916 if (err < 0)
3917 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003918#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02003919 if (chip->fw) {
3920 err = snd_hda_load_patch(chip->bus, chip->fw->size,
3921 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003922 if (err < 0)
3923 goto out_free;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003924#ifndef CONFIG_PM
Takashi Iwai4918cda2012-08-09 12:33:28 +02003925 release_firmware(chip->fw); /* no longer needed */
3926 chip->fw = NULL;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003927#endif
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003928 }
3929#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003930 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003931 err = azx_codec_configure(chip);
3932 if (err < 0)
3933 goto out_free;
3934 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003935
3936 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02003937 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003938 if (err < 0)
3939 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003940
3941 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003942 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003943 if (err < 0)
3944 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003945
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003946 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003947 if (err < 0)
3948 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003949
Takashi Iwaicb53c622007-08-10 17:21:45 +02003950 chip->running = 1;
3951 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003952 azx_notifier_register(chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003953 azx_add_card_list(chip);
Dave Airlie246efa42013-07-29 15:19:29 +10003954 if ((chip->driver_caps & AZX_DCAPS_PM_RUNTIME) || chip->use_vga_switcheroo)
Wang Xingchaoc67e2222013-05-30 22:07:08 +08003955 pm_runtime_put_noidle(&pci->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003956
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003957out_free:
Takashi Iwai88d071f2013-12-02 11:12:28 +01003958 if (err < 0)
3959 chip->init_failed = 1;
3960 complete_all(&chip->probe_wait);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003961 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003962}
3963
Bill Pembertone23e7a12012-12-06 12:35:10 -05003964static void azx_remove(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003965{
Takashi Iwai91219472012-04-26 12:13:25 +02003966 struct snd_card *card = pci_get_drvdata(pci);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003967
Takashi Iwai91219472012-04-26 12:13:25 +02003968 if (card)
3969 snd_card_free(card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003970}
3971
3972/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003973static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003974 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003975 { PCI_DEVICE(0x8086, 0x1c20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003976 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleycea310e2010-09-10 16:29:56 -07003977 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003978 { PCI_DEVICE(0x8086, 0x1d20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003979 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003980 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003981 { PCI_DEVICE(0x8086, 0x1e20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003982 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasley8bc039a2012-01-23 16:24:31 -08003983 /* Lynx Point */
3984 { PCI_DEVICE(0x8086, 0x8c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003985 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston884b0882013-02-08 17:29:40 -08003986 /* Wellsburg */
3987 { PCI_DEVICE(0x8086, 0x8d20),
3988 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3989 { PCI_DEVICE(0x8086, 0x8d21),
3990 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003991 /* Lynx Point-LP */
3992 { PCI_DEVICE(0x8086, 0x9c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003993 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003994 /* Lynx Point-LP */
3995 { PCI_DEVICE(0x8086, 0x9c21),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003996 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston4eeca492013-11-04 09:27:45 -08003997 /* Wildcat Point-LP */
3998 { PCI_DEVICE(0x8086, 0x9ca0),
3999 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08004000 /* Haswell */
Wang Xingchao4a7c5162013-02-01 22:42:19 +08004001 { PCI_DEVICE(0x8086, 0x0a0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01004002 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08004003 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01004004 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Wang Xingchaod279fae2012-09-17 13:10:23 +08004005 { PCI_DEVICE(0x8086, 0x0d0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01004006 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05004007 /* 5 Series/3400 */
4008 { PCI_DEVICE(0x8086, 0x3b56),
Takashi Iwai2c1350f2013-02-14 09:44:55 +01004009 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
Takashi Iwaif748abc2013-01-29 10:12:23 +01004010 /* Poulsbo */
Takashi Iwai9477c582011-05-25 09:11:37 +02004011 { PCI_DEVICE(0x8086, 0x811b),
Takashi Iwaif748abc2013-01-29 10:12:23 +01004012 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
4013 /* Oaktrail */
Li Peng09904b92011-12-28 15:17:26 +00004014 { PCI_DEVICE(0x8086, 0x080a),
Takashi Iwaif748abc2013-01-29 10:12:23 +01004015 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
Chew, Chiau Eee44007e2013-05-16 15:36:12 +08004016 /* BayTrail */
4017 { PCI_DEVICE(0x8086, 0x0f04),
4018 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
David Henningsson645e9032011-12-14 15:52:30 +08004019 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02004020 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05004021 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
4022 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02004023 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05004024 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
4025 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02004026 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05004027 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
4028 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02004029 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05004030 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
4031 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02004032 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05004033 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
4034 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02004035 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05004036 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
4037 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02004038 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05004039 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
4040 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02004041 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05004042 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
4043 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02004044 /* Generic Intel */
4045 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
4046 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
4047 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05004048 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02004049 /* ATI SB 450/600/700/800/900 */
4050 { PCI_DEVICE(0x1002, 0x437b),
4051 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
4052 { PCI_DEVICE(0x1002, 0x4383),
4053 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
4054 /* AMD Hudson */
4055 { PCI_DEVICE(0x1022, 0x780d),
4056 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01004057 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02004058 { PCI_DEVICE(0x1002, 0x793b),
4059 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4060 { PCI_DEVICE(0x1002, 0x7919),
4061 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4062 { PCI_DEVICE(0x1002, 0x960f),
4063 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4064 { PCI_DEVICE(0x1002, 0x970f),
4065 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4066 { PCI_DEVICE(0x1002, 0xaa00),
4067 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4068 { PCI_DEVICE(0x1002, 0xaa08),
4069 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4070 { PCI_DEVICE(0x1002, 0xaa10),
4071 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4072 { PCI_DEVICE(0x1002, 0xaa18),
4073 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4074 { PCI_DEVICE(0x1002, 0xaa20),
4075 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4076 { PCI_DEVICE(0x1002, 0xaa28),
4077 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4078 { PCI_DEVICE(0x1002, 0xaa30),
4079 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4080 { PCI_DEVICE(0x1002, 0xaa38),
4081 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4082 { PCI_DEVICE(0x1002, 0xaa40),
4083 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4084 { PCI_DEVICE(0x1002, 0xaa48),
4085 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Clemens Ladischbbaa0d62013-11-05 09:27:10 +01004086 { PCI_DEVICE(0x1002, 0xaa50),
4087 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4088 { PCI_DEVICE(0x1002, 0xaa58),
4089 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4090 { PCI_DEVICE(0x1002, 0xaa60),
4091 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4092 { PCI_DEVICE(0x1002, 0xaa68),
4093 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4094 { PCI_DEVICE(0x1002, 0xaa80),
4095 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4096 { PCI_DEVICE(0x1002, 0xaa88),
4097 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4098 { PCI_DEVICE(0x1002, 0xaa90),
4099 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
4100 { PCI_DEVICE(0x1002, 0xaa98),
4101 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08004102 { PCI_DEVICE(0x1002, 0x9902),
4103 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
4104 { PCI_DEVICE(0x1002, 0xaaa0),
4105 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
4106 { PCI_DEVICE(0x1002, 0xaaa8),
4107 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
4108 { PCI_DEVICE(0x1002, 0xaab0),
4109 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01004110 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02004111 { PCI_DEVICE(0x1106, 0x3288),
4112 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08004113 /* VIA GFX VT7122/VX900 */
4114 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
4115 /* VIA GFX VT6122/VX11 */
4116 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01004117 /* SIS966 */
4118 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
4119 /* ULI M5461 */
4120 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
4121 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01004122 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
4123 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
4124 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02004125 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02004126 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02004127 { PCI_DEVICE(0x6549, 0x1200),
4128 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Lars R. Damerowf0b3da92012-11-02 13:10:39 -07004129 { PCI_DEVICE(0x6549, 0x2200),
4130 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02004131 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02004132 /* CTHDA chips */
4133 { PCI_DEVICE(0x1102, 0x0010),
4134 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
4135 { PCI_DEVICE(0x1102, 0x0012),
4136 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai313f6e22009-05-18 12:40:52 +02004137#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
4138 /* the following entry conflicts with snd-ctxfi driver,
4139 * as ctxfi driver mutates from HD-audio to native mode with
4140 * a special command sequence.
4141 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02004142 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
4143 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
4144 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02004145 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01004146 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02004147#else
4148 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02004149 { PCI_DEVICE(0x1102, 0x0009),
4150 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01004151 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02004152#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03004153 /* Vortex86MX */
4154 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01004155 /* VMware HDAudio */
4156 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08004157 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01004158 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
4159 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
4160 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02004161 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08004162 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
4163 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
4164 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02004165 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004166 { 0, }
4167};
4168MODULE_DEVICE_TABLE(pci, azx_ids);
4169
4170/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02004171static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02004172 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004173 .id_table = azx_ids,
4174 .probe = azx_probe,
Bill Pembertone23e7a12012-12-06 12:35:10 -05004175 .remove = azx_remove,
Takashi Iwai68cb2b52012-07-02 15:20:37 +02004176 .driver = {
4177 .pm = AZX_PM_OPS,
4178 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004179};
4180
Takashi Iwaie9f66d92012-04-24 12:25:00 +02004181module_pci_driver(azx_driver);