blob: 6ab5765c30615cf2398c9bf01d6b455ce2cdb004 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
Oscar Mateoa4872ba2014-05-22 14:13:33 +010084void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010094gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
98 u32 cmd;
99 int ret;
100
101 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200102 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100103 cmd |= MI_NO_WRITE_FLUSH;
104
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107
108 ret = intel_ring_begin(ring, 2);
109 if (ret)
110 return ret;
111
112 intel_ring_emit(ring, cmd);
113 intel_ring_emit(ring, MI_NOOP);
114 intel_ring_advance(ring);
115
116 return 0;
117}
118
119static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100120gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100121 u32 invalidate_domains,
122 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700123{
Chris Wilson78501ea2010-10-27 12:18:21 +0100124 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100125 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000126 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100127
Chris Wilson36d527d2011-03-19 22:26:49 +0000128 /*
129 * read/write caches:
130 *
131 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
132 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
133 * also flushed at 2d versus 3d pipeline switches.
134 *
135 * read-only caches:
136 *
137 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
138 * MI_READ_FLUSH is set, and is always flushed on 965.
139 *
140 * I915_GEM_DOMAIN_COMMAND may not exist?
141 *
142 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
143 * invalidated when MI_EXE_FLUSH is set.
144 *
145 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
146 * invalidated with every MI_FLUSH.
147 *
148 * TLBs:
149 *
150 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
151 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
152 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
153 * are flushed at any MI_FLUSH.
154 */
155
156 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100157 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000158 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000159 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
160 cmd |= MI_EXE_FLUSH;
161
162 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
163 (IS_G4X(dev) || IS_GEN5(dev)))
164 cmd |= MI_INVALIDATE_ISP;
165
166 ret = intel_ring_begin(ring, 2);
167 if (ret)
168 return ret;
169
170 intel_ring_emit(ring, cmd);
171 intel_ring_emit(ring, MI_NOOP);
172 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000173
174 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800175}
176
Jesse Barnes8d315282011-10-16 10:23:31 +0200177/**
178 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
179 * implementing two workarounds on gen6. From section 1.4.7.1
180 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
181 *
182 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
183 * produced by non-pipelined state commands), software needs to first
184 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
185 * 0.
186 *
187 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
188 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
189 *
190 * And the workaround for these two requires this workaround first:
191 *
192 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
193 * BEFORE the pipe-control with a post-sync op and no write-cache
194 * flushes.
195 *
196 * And this last workaround is tricky because of the requirements on
197 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
198 * volume 2 part 1:
199 *
200 * "1 of the following must also be set:
201 * - Render Target Cache Flush Enable ([12] of DW1)
202 * - Depth Cache Flush Enable ([0] of DW1)
203 * - Stall at Pixel Scoreboard ([1] of DW1)
204 * - Depth Stall ([13] of DW1)
205 * - Post-Sync Operation ([13] of DW1)
206 * - Notify Enable ([8] of DW1)"
207 *
208 * The cache flushes require the workaround flush that triggered this
209 * one, so we can't use it. Depth stall would trigger the same.
210 * Post-sync nonzero is what triggered this second workaround, so we
211 * can't use that one either. Notify enable is IRQs, which aren't
212 * really our business. That leaves only stall at scoreboard.
213 */
214static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100215intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200216{
Chris Wilson18393f62014-04-09 09:19:40 +0100217 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200218 int ret;
219
220
221 ret = intel_ring_begin(ring, 6);
222 if (ret)
223 return ret;
224
225 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
226 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
227 PIPE_CONTROL_STALL_AT_SCOREBOARD);
228 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
229 intel_ring_emit(ring, 0); /* low dword */
230 intel_ring_emit(ring, 0); /* high dword */
231 intel_ring_emit(ring, MI_NOOP);
232 intel_ring_advance(ring);
233
234 ret = intel_ring_begin(ring, 6);
235 if (ret)
236 return ret;
237
238 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
239 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
240 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
241 intel_ring_emit(ring, 0);
242 intel_ring_emit(ring, 0);
243 intel_ring_emit(ring, MI_NOOP);
244 intel_ring_advance(ring);
245
246 return 0;
247}
248
249static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100250gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 u32 invalidate_domains, u32 flush_domains)
252{
253 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100254 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200255 int ret;
256
Paulo Zanonib3111502012-08-17 18:35:42 -0300257 /* Force SNB workarounds for PIPE_CONTROL flushes */
258 ret = intel_emit_post_sync_nonzero_flush(ring);
259 if (ret)
260 return ret;
261
Jesse Barnes8d315282011-10-16 10:23:31 +0200262 /* Just flush everything. Experiments have shown that reducing the
263 * number of bits based on the write domains has little performance
264 * impact.
265 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100266 if (flush_domains) {
267 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
268 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
269 /*
270 * Ensure that any following seqno writes only happen
271 * when the render cache is indeed flushed.
272 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200273 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100274 }
275 if (invalidate_domains) {
276 flags |= PIPE_CONTROL_TLB_INVALIDATE;
277 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
278 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
279 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
280 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
282 /*
283 * TLB invalidate requires a post-sync write.
284 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700285 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100286 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200289 if (ret)
290 return ret;
291
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100292 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200293 intel_ring_emit(ring, flags);
294 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_advance(ring);
297
298 return 0;
299}
300
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100301static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100302gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300303{
304 int ret;
305
306 ret = intel_ring_begin(ring, 4);
307 if (ret)
308 return ret;
309
310 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
311 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
312 PIPE_CONTROL_STALL_AT_SCOREBOARD);
313 intel_ring_emit(ring, 0);
314 intel_ring_emit(ring, 0);
315 intel_ring_advance(ring);
316
317 return 0;
318}
319
320static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100321gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300322 u32 invalidate_domains, u32 flush_domains)
323{
324 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100325 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 int ret;
327
Paulo Zanonif3987632012-08-17 18:35:43 -0300328 /*
329 * Ensure that any following seqno writes only happen when the render
330 * cache is indeed flushed.
331 *
332 * Workaround: 4th PIPE_CONTROL command (except the ones with only
333 * read-cache invalidate bits set) must have the CS_STALL bit set. We
334 * don't try to be clever and just set it unconditionally.
335 */
336 flags |= PIPE_CONTROL_CS_STALL;
337
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300338 /* Just flush everything. Experiments have shown that reducing the
339 * number of bits based on the write domains has little performance
340 * impact.
341 */
342 if (flush_domains) {
343 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
344 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 }
346 if (invalidate_domains) {
347 flags |= PIPE_CONTROL_TLB_INVALIDATE;
348 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
349 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
350 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
351 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
352 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000353 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300354 /*
355 * TLB invalidate requires a post-sync write.
356 */
357 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200358 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300359
Chris Wilsonadd284a2014-12-16 08:44:32 +0000360 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
361
Paulo Zanonif3987632012-08-17 18:35:43 -0300362 /* Workaround: we must issue a pipe_control with CS-stall bit
363 * set before a pipe_control command that has the state cache
364 * invalidate bit set. */
365 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300366 }
367
368 ret = intel_ring_begin(ring, 4);
369 if (ret)
370 return ret;
371
372 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
373 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200374 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300375 intel_ring_emit(ring, 0);
376 intel_ring_advance(ring);
377
378 return 0;
379}
380
Ben Widawskya5f3d682013-11-02 21:07:27 -0700381static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300382gen8_emit_pipe_control(struct intel_engine_cs *ring,
383 u32 flags, u32 scratch_addr)
384{
385 int ret;
386
387 ret = intel_ring_begin(ring, 6);
388 if (ret)
389 return ret;
390
391 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
392 intel_ring_emit(ring, flags);
393 intel_ring_emit(ring, scratch_addr);
394 intel_ring_emit(ring, 0);
395 intel_ring_emit(ring, 0);
396 intel_ring_emit(ring, 0);
397 intel_ring_advance(ring);
398
399 return 0;
400}
401
402static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100403gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700404 u32 invalidate_domains, u32 flush_domains)
405{
406 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100407 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800408 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700409
410 flags |= PIPE_CONTROL_CS_STALL;
411
412 if (flush_domains) {
413 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
414 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
415 }
416 if (invalidate_domains) {
417 flags |= PIPE_CONTROL_TLB_INVALIDATE;
418 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
419 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
420 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
421 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
422 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
423 flags |= PIPE_CONTROL_QW_WRITE;
424 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800425
426 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
427 ret = gen8_emit_pipe_control(ring,
428 PIPE_CONTROL_CS_STALL |
429 PIPE_CONTROL_STALL_AT_SCOREBOARD,
430 0);
431 if (ret)
432 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700433 }
434
kbuild test robot6e0b3f82015-03-05 22:03:08 +0800435 return gen8_emit_pipe_control(ring, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700436}
437
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100438static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100439 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800440{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300441 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100442 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800443}
444
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100445u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800446{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300447 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000448 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800449
Chris Wilson50877442014-03-21 12:41:53 +0000450 if (INTEL_INFO(ring->dev)->gen >= 8)
451 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
452 RING_ACTHD_UDW(ring->mmio_base));
453 else if (INTEL_INFO(ring->dev)->gen >= 4)
454 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
455 else
456 acthd = I915_READ(ACTHD);
457
458 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800459}
460
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100461static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200462{
463 struct drm_i915_private *dev_priv = ring->dev->dev_private;
464 u32 addr;
465
466 addr = dev_priv->status_page_dmah->busaddr;
467 if (INTEL_INFO(ring->dev)->gen >= 4)
468 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
469 I915_WRITE(HWS_PGA, addr);
470}
471
Damien Lespiauaf75f262015-02-10 19:32:17 +0000472static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
473{
474 struct drm_device *dev = ring->dev;
475 struct drm_i915_private *dev_priv = ring->dev->dev_private;
476 u32 mmio = 0;
477
478 /* The ring status page addresses are no longer next to the rest of
479 * the ring registers as of gen7.
480 */
481 if (IS_GEN7(dev)) {
482 switch (ring->id) {
483 case RCS:
484 mmio = RENDER_HWS_PGA_GEN7;
485 break;
486 case BCS:
487 mmio = BLT_HWS_PGA_GEN7;
488 break;
489 /*
490 * VCS2 actually doesn't exist on Gen7. Only shut up
491 * gcc switch check warning
492 */
493 case VCS2:
494 case VCS:
495 mmio = BSD_HWS_PGA_GEN7;
496 break;
497 case VECS:
498 mmio = VEBOX_HWS_PGA_GEN7;
499 break;
500 }
501 } else if (IS_GEN6(ring->dev)) {
502 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
503 } else {
504 /* XXX: gen8 returns to sanity */
505 mmio = RING_HWS_PGA(ring->mmio_base);
506 }
507
508 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
509 POSTING_READ(mmio);
510
511 /*
512 * Flush the TLB for this page
513 *
514 * FIXME: These two bits have disappeared on gen8, so a question
515 * arises: do we still need this and if so how should we go about
516 * invalidating the TLB?
517 */
518 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
519 u32 reg = RING_INSTPM(ring->mmio_base);
520
521 /* ring should be idle before issuing a sync flush*/
522 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
523
524 I915_WRITE(reg,
525 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
526 INSTPM_SYNC_FLUSH));
527 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
528 1000))
529 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
530 ring->name);
531 }
532}
533
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100534static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100535{
536 struct drm_i915_private *dev_priv = to_i915(ring->dev);
537
538 if (!IS_GEN2(ring->dev)) {
539 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200540 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
541 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100542 /* Sometimes we observe that the idle flag is not
543 * set even though the ring is empty. So double
544 * check before giving up.
545 */
546 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
547 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100548 }
549 }
550
551 I915_WRITE_CTL(ring, 0);
552 I915_WRITE_HEAD(ring, 0);
553 ring->write_tail(ring, 0);
554
555 if (!IS_GEN2(ring->dev)) {
556 (void)I915_READ_CTL(ring);
557 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
558 }
559
560 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
561}
562
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100563static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800564{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200565 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300566 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100567 struct intel_ringbuffer *ringbuf = ring->buffer;
568 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200569 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800570
Mika Kuoppala59bad942015-01-16 11:34:40 +0200571 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200572
Chris Wilson9991ae72014-04-02 16:36:07 +0100573 if (!stop_ring(ring)) {
574 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000575 DRM_DEBUG_KMS("%s head not reset to zero "
576 "ctl %08x head %08x tail %08x start %08x\n",
577 ring->name,
578 I915_READ_CTL(ring),
579 I915_READ_HEAD(ring),
580 I915_READ_TAIL(ring),
581 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800582
Chris Wilson9991ae72014-04-02 16:36:07 +0100583 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000584 DRM_ERROR("failed to set %s head to zero "
585 "ctl %08x head %08x tail %08x start %08x\n",
586 ring->name,
587 I915_READ_CTL(ring),
588 I915_READ_HEAD(ring),
589 I915_READ_TAIL(ring),
590 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100591 ret = -EIO;
592 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000593 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700594 }
595
Chris Wilson9991ae72014-04-02 16:36:07 +0100596 if (I915_NEED_GFX_HWS(dev))
597 intel_ring_setup_status_page(ring);
598 else
599 ring_setup_phys_status_page(ring);
600
Jiri Kosinaece4a172014-08-07 16:29:53 +0200601 /* Enforce ordering by reading HEAD register back */
602 I915_READ_HEAD(ring);
603
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200604 /* Initialize the ring. This must happen _after_ we've cleared the ring
605 * registers with the above sequence (the readback of the HEAD registers
606 * also enforces ordering), otherwise the hw might lose the new ring
607 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700608 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100609
610 /* WaClearRingBufHeadRegAtInit:ctg,elk */
611 if (I915_READ_HEAD(ring))
612 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
613 ring->name, I915_READ_HEAD(ring));
614 I915_WRITE_HEAD(ring, 0);
615 (void)I915_READ_HEAD(ring);
616
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200617 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100618 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000619 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800620
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800621 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400622 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700623 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400624 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000625 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100626 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
627 ring->name,
628 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
629 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
630 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200631 ret = -EIO;
632 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800633 }
634
Dave Gordonebd0fd42014-11-27 11:22:49 +0000635 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100636 ringbuf->head = I915_READ_HEAD(ring);
637 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000638 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000639
Chris Wilson50f018d2013-06-10 11:20:19 +0100640 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
641
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200642out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200643 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200644
645 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700646}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800647
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100648void
649intel_fini_pipe_control(struct intel_engine_cs *ring)
650{
651 struct drm_device *dev = ring->dev;
652
653 if (ring->scratch.obj == NULL)
654 return;
655
656 if (INTEL_INFO(dev)->gen >= 5) {
657 kunmap(sg_page(ring->scratch.obj->pages->sgl));
658 i915_gem_object_ggtt_unpin(ring->scratch.obj);
659 }
660
661 drm_gem_object_unreference(&ring->scratch.obj->base);
662 ring->scratch.obj = NULL;
663}
664
665int
666intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000668 int ret;
669
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100670 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000671
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100672 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
673 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674 DRM_ERROR("Failed to allocate seqno page\n");
675 ret = -ENOMEM;
676 goto err;
677 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100678
Daniel Vettera9cc7262014-02-14 14:01:13 +0100679 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
680 if (ret)
681 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000682
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100683 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000684 if (ret)
685 goto err_unref;
686
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100687 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
688 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
689 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800690 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000691 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800692 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000693
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200694 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100695 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000696 return 0;
697
698err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800699 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000700err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100701 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000702err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000703 return ret;
704}
705
Michel Thierry771b9a52014-11-11 16:47:33 +0000706static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
707 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100708{
Mika Kuoppala72253422014-10-07 17:21:26 +0300709 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100710 struct drm_device *dev = ring->dev;
711 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300712 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100713
Michel Thierrye6c1abb2014-11-26 14:21:02 +0000714 if (WARN_ON_ONCE(w->count == 0))
Mika Kuoppala72253422014-10-07 17:21:26 +0300715 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100716
Mika Kuoppala72253422014-10-07 17:21:26 +0300717 ring->gpu_caches_dirty = true;
718 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100719 if (ret)
720 return ret;
721
Arun Siluvery22a916a2014-10-22 18:59:52 +0100722 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300723 if (ret)
724 return ret;
725
Arun Siluvery22a916a2014-10-22 18:59:52 +0100726 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300727 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300728 intel_ring_emit(ring, w->reg[i].addr);
729 intel_ring_emit(ring, w->reg[i].value);
730 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100731 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300732
733 intel_ring_advance(ring);
734
735 ring->gpu_caches_dirty = true;
736 ret = intel_ring_flush_all_caches(ring);
737 if (ret)
738 return ret;
739
740 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
741
742 return 0;
743}
744
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100745static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
746 struct intel_context *ctx)
747{
748 int ret;
749
750 ret = intel_ring_workarounds_emit(ring, ctx);
751 if (ret != 0)
752 return ret;
753
754 ret = i915_gem_render_state_init(ring);
755 if (ret)
756 DRM_ERROR("init render state: %d\n", ret);
757
758 return ret;
759}
760
Mika Kuoppala72253422014-10-07 17:21:26 +0300761static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000762 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300763{
764 const u32 idx = dev_priv->workarounds.count;
765
766 if (WARN_ON(idx >= I915_MAX_WA_REGS))
767 return -ENOSPC;
768
769 dev_priv->workarounds.reg[idx].addr = addr;
770 dev_priv->workarounds.reg[idx].value = val;
771 dev_priv->workarounds.reg[idx].mask = mask;
772
773 dev_priv->workarounds.count++;
774
775 return 0;
776}
777
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000778#define WA_REG(addr, mask, val) { \
779 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300780 if (r) \
781 return r; \
782 }
783
784#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000785 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300786
787#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000788 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300789
Damien Lespiau98533252014-12-08 17:33:51 +0000790#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000791 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300792
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000793#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
794#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300795
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000796#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300797
798static int bdw_init_workarounds(struct intel_engine_cs *ring)
799{
800 struct drm_device *dev = ring->dev;
801 struct drm_i915_private *dev_priv = dev->dev_private;
802
Arun Siluvery86d7f232014-08-26 14:44:50 +0100803 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700804 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300805 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
806 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
807 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100808
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700809 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300810 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
811 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100812
Mika Kuoppala72253422014-10-07 17:21:26 +0300813 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
814 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100815
816 /* Use Force Non-Coherent whenever executing a 3D context. This is a
817 * workaround for for a possible hang in the unlikely event a TLB
818 * invalidation occurs during a PSD flush.
819 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300820 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000821 /* WaForceEnableNonCoherent:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300822 HDC_FORCE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000823 /* WaForceContextSaveRestoreNonCoherent:bdw */
824 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
825 /* WaHdcDisableFetchWhenMasked:bdw */
Michel Thierryf3f32362014-12-04 15:07:52 +0000826 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000827 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300828 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100829
Kenneth Graunke2701fc42015-01-13 12:46:52 -0800830 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
831 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
832 * polygons in the same 8x4 pixel/sample area to be processed without
833 * stalling waiting for the earlier ones to write to Hierarchical Z
834 * buffer."
835 *
836 * This optimization is off by default for Broadwell; turn it on.
837 */
838 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
839
Arun Siluvery86d7f232014-08-26 14:44:50 +0100840 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300841 WA_SET_BIT_MASKED(CACHE_MODE_1,
842 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100843
844 /*
845 * BSpec recommends 8x4 when MSAA is used,
846 * however in practice 16x4 seems fastest.
847 *
848 * Note that PS/WM thread counts depend on the WIZ hashing
849 * disable bit, which we don't touch here, but it's good
850 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
851 */
Damien Lespiau98533252014-12-08 17:33:51 +0000852 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
853 GEN6_WIZ_HASHING_MASK,
854 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100855
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -0700856 /* WaProgramL3SqcReg1Default:bdw */
857 WA_WRITE(GEN8_L3SQCREG1, BDW_WA_L3SQCREG1_DEFAULT);
858
Arun Siluvery86d7f232014-08-26 14:44:50 +0100859 return 0;
860}
861
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300862static int chv_init_workarounds(struct intel_engine_cs *ring)
863{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300864 struct drm_device *dev = ring->dev;
865 struct drm_i915_private *dev_priv = dev->dev_private;
866
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300867 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300868 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300869 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000870 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
871 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300872
Arun Siluvery952890092014-10-28 18:33:14 +0000873 /* Use Force Non-Coherent whenever executing a 3D context. This is a
874 * workaround for a possible hang in the unlikely event a TLB
875 * invalidation occurs during a PSD flush.
876 */
877 /* WaForceEnableNonCoherent:chv */
878 /* WaHdcDisableFetchWhenMasked:chv */
879 WA_SET_BIT_MASKED(HDC_CHICKEN0,
880 HDC_FORCE_NON_COHERENT |
881 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
882
Kenneth Graunke973a5b02015-01-13 12:46:53 -0800883 /* According to the CACHE_MODE_0 default value documentation, some
884 * CHV platforms disable this optimization by default. Turn it on.
885 */
886 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
887
Ville Syrjälä14bc16e2015-01-21 19:37:58 +0200888 /* Wa4x4STCOptimizationDisable:chv */
889 WA_SET_BIT_MASKED(CACHE_MODE_1,
890 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
891
Kenneth Graunked60de812015-01-10 18:02:22 -0800892 /* Improve HiZ throughput on CHV. */
893 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
894
Ville Syrjäläe7fc2432015-01-21 19:38:00 +0200895 /*
896 * BSpec recommends 8x4 when MSAA is used,
897 * however in practice 16x4 seems fastest.
898 *
899 * Note that PS/WM thread counts depend on the WIZ hashing
900 * disable bit, which we don't touch here, but it's good
901 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
902 */
903 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
904 GEN6_WIZ_HASHING_MASK,
905 GEN6_WIZ_HASHING_16x4);
906
Damien Lespiau65ca7512015-02-09 19:33:22 +0000907 if (INTEL_REVID(dev) == SKL_REVID_C0 ||
908 INTEL_REVID(dev) == SKL_REVID_D0)
909 /* WaBarrierPerformanceFixDisable:skl */
910 WA_SET_BIT_MASKED(HDC_CHICKEN0,
911 HDC_FENCE_DEST_SLM_DISABLE |
912 HDC_BARRIER_PERFORMANCE_DISABLE);
913
Mika Kuoppala72253422014-10-07 17:21:26 +0300914 return 0;
915}
916
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000917static int gen9_init_workarounds(struct intel_engine_cs *ring)
918{
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000919 struct drm_device *dev = ring->dev;
920 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300921 uint32_t tmp;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000922
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100923 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000924 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
925 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
926
Nick Hoatha119a6e2015-05-07 14:15:30 +0100927 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000928 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
929 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
930
Nick Hoathd2a31db2015-05-07 14:15:31 +0100931 if ((IS_SKYLAKE(dev) && (INTEL_REVID(dev) == SKL_REVID_A0 ||
932 INTEL_REVID(dev) == SKL_REVID_B0)) ||
933 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
934 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
Damien Lespiaua86eb582015-02-11 18:21:44 +0000935 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
936 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000937 }
938
Nick Hoatha13d2152015-05-07 14:15:32 +0100939 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) ||
940 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
941 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000942 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
943 GEN9_RHWO_OPTIMIZATION_DISABLE);
944 WA_SET_BIT_MASKED(GEN9_SLICE_COMMON_ECO_CHICKEN0,
945 DISABLE_PIXEL_MASK_CAMMING);
946 }
947
Nick Hoath27a1b682015-05-07 14:15:33 +0100948 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) >= SKL_REVID_C0) ||
949 IS_BROXTON(dev)) {
950 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
Nick Hoathcac23df2015-02-05 10:47:22 +0000951 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
952 GEN9_ENABLE_YV12_BUGFIX);
953 }
954
Nick Hoath50683682015-05-07 14:15:35 +0100955 /* Wa4x4STCOptimizationDisable:skl,bxt */
Hoath, Nicholas18404812015-02-05 10:47:23 +0000956 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
957
Nick Hoath27160c92015-05-07 14:15:36 +0100958 /* WaDisablePartialResolveInVc:skl,bxt */
Damien Lespiau9370cd92015-02-09 19:33:17 +0000959 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);
960
Nick Hoath16be17a2015-05-07 14:15:37 +0100961 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000962 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
963 GEN9_CCS_TLB_PREFETCH_ENABLE);
964
Imre Deak5a2ae952015-05-19 15:04:59 +0300965 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
966 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_C0) ||
967 (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200968 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
969 PIXEL_MASK_CAMMING_DISABLE);
970
Imre Deak8ea6f892015-05-19 17:05:42 +0300971 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
972 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
973 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) == SKL_REVID_F0) ||
974 (IS_BROXTON(dev) && INTEL_REVID(dev) >= BXT_REVID_B0))
975 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
976 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
977
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000978 return 0;
979}
980
Damien Lespiaub7668792015-02-14 18:30:29 +0000981static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
Damien Lespiau8d205492015-02-09 19:33:15 +0000982{
Damien Lespiaub7668792015-02-14 18:30:29 +0000983 struct drm_device *dev = ring->dev;
984 struct drm_i915_private *dev_priv = dev->dev_private;
985 u8 vals[3] = { 0, 0, 0 };
986 unsigned int i;
987
988 for (i = 0; i < 3; i++) {
989 u8 ss;
990
991 /*
992 * Only consider slices where one, and only one, subslice has 7
993 * EUs
994 */
995 if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
996 continue;
997
998 /*
999 * subslice_7eu[i] != 0 (because of the check above) and
1000 * ss_max == 4 (maximum number of subslices possible per slice)
1001 *
1002 * -> 0 <= ss <= 3;
1003 */
1004 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1005 vals[i] = 3 - ss;
1006 }
1007
1008 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1009 return 0;
1010
1011 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1012 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1013 GEN9_IZ_HASHING_MASK(2) |
1014 GEN9_IZ_HASHING_MASK(1) |
1015 GEN9_IZ_HASHING_MASK(0),
1016 GEN9_IZ_HASHING(2, vals[2]) |
1017 GEN9_IZ_HASHING(1, vals[1]) |
1018 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001019
Mika Kuoppala72253422014-10-07 17:21:26 +03001020 return 0;
1021}
1022
Damien Lespiaub7668792015-02-14 18:30:29 +00001023
Damien Lespiau8d205492015-02-09 19:33:15 +00001024static int skl_init_workarounds(struct intel_engine_cs *ring)
1025{
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001026 struct drm_device *dev = ring->dev;
1027 struct drm_i915_private *dev_priv = dev->dev_private;
1028
Damien Lespiau8d205492015-02-09 19:33:15 +00001029 gen9_init_workarounds(ring);
1030
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00001031 /* WaDisablePowerCompilerClockGating:skl */
1032 if (INTEL_REVID(dev) == SKL_REVID_B0)
1033 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1034 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1035
Nick Hoathb62adbd2015-05-07 14:15:34 +01001036 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
1037 /*
1038 *Use Force Non-Coherent whenever executing a 3D context. This
1039 * is a workaround for a possible hang in the unlikely event
1040 * a TLB invalidation occurs during a PSD flush.
1041 */
1042 /* WaForceEnableNonCoherent:skl */
1043 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1044 HDC_FORCE_NON_COHERENT);
1045 }
1046
Damien Lespiaub7668792015-02-14 18:30:29 +00001047 return skl_tune_iz_hashing(ring);
Damien Lespiau8d205492015-02-09 19:33:15 +00001048}
1049
Nick Hoathcae04372015-03-17 11:39:38 +02001050static int bxt_init_workarounds(struct intel_engine_cs *ring)
1051{
Nick Hoathdfb601e2015-04-10 13:12:24 +01001052 struct drm_device *dev = ring->dev;
1053 struct drm_i915_private *dev_priv = dev->dev_private;
1054
Nick Hoathcae04372015-03-17 11:39:38 +02001055 gen9_init_workarounds(ring);
1056
Nick Hoathdfb601e2015-04-10 13:12:24 +01001057 /* WaDisableThreadStallDopClockGating:bxt */
1058 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1059 STALL_DOP_GATING_DISABLE);
1060
Nick Hoath983b4b92015-04-10 13:12:25 +01001061 /* WaDisableSbeCacheDispatchPortSharing:bxt */
1062 if (INTEL_REVID(dev) <= BXT_REVID_B0) {
1063 WA_SET_BIT_MASKED(
1064 GEN7_HALF_SLICE_CHICKEN1,
1065 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1066 }
1067
Nick Hoathcae04372015-03-17 11:39:38 +02001068 return 0;
1069}
1070
Michel Thierry771b9a52014-11-11 16:47:33 +00001071int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +03001072{
1073 struct drm_device *dev = ring->dev;
1074 struct drm_i915_private *dev_priv = dev->dev_private;
1075
1076 WARN_ON(ring->id != RCS);
1077
1078 dev_priv->workarounds.count = 0;
1079
1080 if (IS_BROADWELL(dev))
1081 return bdw_init_workarounds(ring);
1082
1083 if (IS_CHERRYVIEW(dev))
1084 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001085
Damien Lespiau8d205492015-02-09 19:33:15 +00001086 if (IS_SKYLAKE(dev))
1087 return skl_init_workarounds(ring);
Nick Hoathcae04372015-03-17 11:39:38 +02001088
1089 if (IS_BROXTON(dev))
1090 return bxt_init_workarounds(ring);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001091
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001092 return 0;
1093}
1094
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001095static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001096{
Chris Wilson78501ea2010-10-27 12:18:21 +01001097 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001098 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001099 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001100 if (ret)
1101 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001102
Akash Goel61a563a2014-03-25 18:01:50 +05301103 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1104 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001105 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001106
1107 /* We need to disable the AsyncFlip performance optimisations in order
1108 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1109 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001110 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +03001111 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001112 */
Imre Deakfbdcb062013-02-13 15:27:34 +00001113 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001114 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1115
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001116 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301117 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001118 if (INTEL_INFO(dev)->gen == 6)
1119 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001120 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001121
Akash Goel01fa0302014-03-24 23:00:04 +05301122 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001123 if (IS_GEN7(dev))
1124 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301125 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001126 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001127
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001128 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001129 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1130 * "If this bit is set, STCunit will have LRA as replacement
1131 * policy. [...] This bit must be reset. LRA replacement
1132 * policy is not supported."
1133 */
1134 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001135 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001136 }
1137
Daniel Vetter6b26c862012-04-24 14:04:12 +02001138 if (INTEL_INFO(dev)->gen >= 6)
1139 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001140
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001141 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001142 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001143
Mika Kuoppala72253422014-10-07 17:21:26 +03001144 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001145}
1146
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001147static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001148{
Daniel Vetterb45305f2012-12-17 16:21:27 +01001149 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001150 struct drm_i915_private *dev_priv = dev->dev_private;
1151
1152 if (dev_priv->semaphore_obj) {
1153 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1154 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1155 dev_priv->semaphore_obj = NULL;
1156 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001157
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001158 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001159}
1160
Ben Widawsky3e789982014-06-30 09:53:37 -07001161static int gen8_rcs_signal(struct intel_engine_cs *signaller,
1162 unsigned int num_dwords)
1163{
1164#define MBOX_UPDATE_DWORDS 8
1165 struct drm_device *dev = signaller->dev;
1166 struct drm_i915_private *dev_priv = dev->dev_private;
1167 struct intel_engine_cs *waiter;
1168 int i, ret, num_rings;
1169
1170 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1171 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1172#undef MBOX_UPDATE_DWORDS
1173
1174 ret = intel_ring_begin(signaller, num_dwords);
1175 if (ret)
1176 return ret;
1177
1178 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001179 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001180 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1181 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1182 continue;
1183
John Harrison6259cea2014-11-24 18:49:29 +00001184 seqno = i915_gem_request_get_seqno(
1185 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001186 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1187 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1188 PIPE_CONTROL_QW_WRITE |
1189 PIPE_CONTROL_FLUSH_ENABLE);
1190 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1191 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001192 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001193 intel_ring_emit(signaller, 0);
1194 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1195 MI_SEMAPHORE_TARGET(waiter->id));
1196 intel_ring_emit(signaller, 0);
1197 }
1198
1199 return 0;
1200}
1201
1202static int gen8_xcs_signal(struct intel_engine_cs *signaller,
1203 unsigned int num_dwords)
1204{
1205#define MBOX_UPDATE_DWORDS 6
1206 struct drm_device *dev = signaller->dev;
1207 struct drm_i915_private *dev_priv = dev->dev_private;
1208 struct intel_engine_cs *waiter;
1209 int i, ret, num_rings;
1210
1211 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1212 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1213#undef MBOX_UPDATE_DWORDS
1214
1215 ret = intel_ring_begin(signaller, num_dwords);
1216 if (ret)
1217 return ret;
1218
1219 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +00001220 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -07001221 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
1222 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1223 continue;
1224
John Harrison6259cea2014-11-24 18:49:29 +00001225 seqno = i915_gem_request_get_seqno(
1226 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -07001227 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1228 MI_FLUSH_DW_OP_STOREDW);
1229 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1230 MI_FLUSH_DW_USE_GTT);
1231 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001232 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001233 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
1234 MI_SEMAPHORE_TARGET(waiter->id));
1235 intel_ring_emit(signaller, 0);
1236 }
1237
1238 return 0;
1239}
1240
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001241static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001242 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001243{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001244 struct drm_device *dev = signaller->dev;
1245 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001246 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -07001247 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001248
Ben Widawskya1444b72014-06-30 09:53:35 -07001249#define MBOX_UPDATE_DWORDS 3
1250 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1251 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1252#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001253
1254 ret = intel_ring_begin(signaller, num_dwords);
1255 if (ret)
1256 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001257
Ben Widawsky78325f22014-04-29 14:52:29 -07001258 for_each_ring(useless, dev_priv, i) {
1259 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1260 if (mbox_reg != GEN6_NOSYNC) {
John Harrison6259cea2014-11-24 18:49:29 +00001261 u32 seqno = i915_gem_request_get_seqno(
1262 signaller->outstanding_lazy_request);
Ben Widawsky78325f22014-04-29 14:52:29 -07001263 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1264 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001265 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001266 }
1267 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001268
Ben Widawskya1444b72014-06-30 09:53:35 -07001269 /* If num_dwords was rounded, make sure the tail pointer is correct */
1270 if (num_rings % 2 == 0)
1271 intel_ring_emit(signaller, MI_NOOP);
1272
Ben Widawsky024a43e2014-04-29 14:52:30 -07001273 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001274}
1275
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001276/**
1277 * gen6_add_request - Update the semaphore mailbox registers
1278 *
1279 * @ring - ring that is adding a request
1280 * @seqno - return seqno stuck into the ring
1281 *
1282 * Update the mailbox registers in the *other* rings with the current seqno.
1283 * This acts like a signal in the canonical semaphore.
1284 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001285static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001286gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001287{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001288 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001289
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001290 if (ring->semaphore.signal)
1291 ret = ring->semaphore.signal(ring, 4);
1292 else
1293 ret = intel_ring_begin(ring, 4);
1294
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001295 if (ret)
1296 return ret;
1297
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001298 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1299 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001300 intel_ring_emit(ring,
1301 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001302 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001303 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001304
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001305 return 0;
1306}
1307
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001308static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1309 u32 seqno)
1310{
1311 struct drm_i915_private *dev_priv = dev->dev_private;
1312 return dev_priv->last_seqno < seqno;
1313}
1314
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001315/**
1316 * intel_ring_sync - sync the waiter to the signaller on seqno
1317 *
1318 * @waiter - ring that is waiting
1319 * @signaller - ring which has, or will signal
1320 * @seqno - seqno which the waiter will block on
1321 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001322
1323static int
1324gen8_ring_sync(struct intel_engine_cs *waiter,
1325 struct intel_engine_cs *signaller,
1326 u32 seqno)
1327{
1328 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1329 int ret;
1330
1331 ret = intel_ring_begin(waiter, 4);
1332 if (ret)
1333 return ret;
1334
1335 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1336 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001337 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001338 MI_SEMAPHORE_SAD_GTE_SDD);
1339 intel_ring_emit(waiter, seqno);
1340 intel_ring_emit(waiter,
1341 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1342 intel_ring_emit(waiter,
1343 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1344 intel_ring_advance(waiter);
1345 return 0;
1346}
1347
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001348static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001349gen6_ring_sync(struct intel_engine_cs *waiter,
1350 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001351 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001352{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001353 u32 dw1 = MI_SEMAPHORE_MBOX |
1354 MI_SEMAPHORE_COMPARE |
1355 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001356 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1357 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001358
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001359 /* Throughout all of the GEM code, seqno passed implies our current
1360 * seqno is >= the last seqno executed. However for hardware the
1361 * comparison is strictly greater than.
1362 */
1363 seqno -= 1;
1364
Ben Widawskyebc348b2014-04-29 14:52:28 -07001365 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001366
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001367 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001368 if (ret)
1369 return ret;
1370
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001371 /* If seqno wrap happened, omit the wait with no-ops */
1372 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001373 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001374 intel_ring_emit(waiter, seqno);
1375 intel_ring_emit(waiter, 0);
1376 intel_ring_emit(waiter, MI_NOOP);
1377 } else {
1378 intel_ring_emit(waiter, MI_NOOP);
1379 intel_ring_emit(waiter, MI_NOOP);
1380 intel_ring_emit(waiter, MI_NOOP);
1381 intel_ring_emit(waiter, MI_NOOP);
1382 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001383 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001384
1385 return 0;
1386}
1387
Chris Wilsonc6df5412010-12-15 09:56:50 +00001388#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1389do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001390 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1391 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001392 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1393 intel_ring_emit(ring__, 0); \
1394 intel_ring_emit(ring__, 0); \
1395} while (0)
1396
1397static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001398pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001399{
Chris Wilson18393f62014-04-09 09:19:40 +01001400 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001401 int ret;
1402
1403 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1404 * incoherent with writes to memory, i.e. completely fubar,
1405 * so we need to use PIPE_NOTIFY instead.
1406 *
1407 * However, we also need to workaround the qword write
1408 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1409 * memory before requesting an interrupt.
1410 */
1411 ret = intel_ring_begin(ring, 32);
1412 if (ret)
1413 return ret;
1414
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001415 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001416 PIPE_CONTROL_WRITE_FLUSH |
1417 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001418 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001419 intel_ring_emit(ring,
1420 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001421 intel_ring_emit(ring, 0);
1422 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001423 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001424 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001425 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001426 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001427 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001428 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001429 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001430 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001431 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001432 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001433
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001434 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001435 PIPE_CONTROL_WRITE_FLUSH |
1436 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001437 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001438 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001439 intel_ring_emit(ring,
1440 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001441 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001442 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001443
Chris Wilsonc6df5412010-12-15 09:56:50 +00001444 return 0;
1445}
1446
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001447static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001448gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001449{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001450 /* Workaround to force correct ordering between irq and seqno writes on
1451 * ivb (and maybe also on snb) by reading from a CS register (like
1452 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001453 if (!lazy_coherency) {
1454 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1455 POSTING_READ(RING_ACTHD(ring->mmio_base));
1456 }
1457
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001458 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1459}
1460
1461static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001462ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001463{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001464 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1465}
1466
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001467static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001468ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001469{
1470 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1471}
1472
Chris Wilsonc6df5412010-12-15 09:56:50 +00001473static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001474pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001475{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001476 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001477}
1478
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001479static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001480pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001481{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001482 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001483}
1484
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001485static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001486gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001487{
1488 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001489 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001490 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001491
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001492 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001493 return false;
1494
Chris Wilson7338aef2012-04-24 21:48:47 +01001495 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001496 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001497 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001498 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001499
1500 return true;
1501}
1502
1503static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001504gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001505{
1506 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001507 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001508 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001509
Chris Wilson7338aef2012-04-24 21:48:47 +01001510 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001511 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001512 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001513 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001514}
1515
1516static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001517i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001518{
Chris Wilson78501ea2010-10-27 12:18:21 +01001519 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001520 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001521 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001522
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001523 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001524 return false;
1525
Chris Wilson7338aef2012-04-24 21:48:47 +01001526 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001527 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001528 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1529 I915_WRITE(IMR, dev_priv->irq_mask);
1530 POSTING_READ(IMR);
1531 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001532 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001533
1534 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001535}
1536
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001537static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001538i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001539{
Chris Wilson78501ea2010-10-27 12:18:21 +01001540 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001541 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001542 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001543
Chris Wilson7338aef2012-04-24 21:48:47 +01001544 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001545 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001546 dev_priv->irq_mask |= ring->irq_enable_mask;
1547 I915_WRITE(IMR, dev_priv->irq_mask);
1548 POSTING_READ(IMR);
1549 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001550 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001551}
1552
Chris Wilsonc2798b12012-04-22 21:13:57 +01001553static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001554i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001555{
1556 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001557 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001558 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001559
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001560 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001561 return false;
1562
Chris Wilson7338aef2012-04-24 21:48:47 +01001563 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001564 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001565 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1566 I915_WRITE16(IMR, dev_priv->irq_mask);
1567 POSTING_READ16(IMR);
1568 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001569 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001570
1571 return true;
1572}
1573
1574static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001575i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001576{
1577 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001578 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001579 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001580
Chris Wilson7338aef2012-04-24 21:48:47 +01001581 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001582 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001583 dev_priv->irq_mask |= ring->irq_enable_mask;
1584 I915_WRITE16(IMR, dev_priv->irq_mask);
1585 POSTING_READ16(IMR);
1586 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001587 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001588}
1589
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001590static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001591bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001592 u32 invalidate_domains,
1593 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001594{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001595 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001596
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001597 ret = intel_ring_begin(ring, 2);
1598 if (ret)
1599 return ret;
1600
1601 intel_ring_emit(ring, MI_FLUSH);
1602 intel_ring_emit(ring, MI_NOOP);
1603 intel_ring_advance(ring);
1604 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001605}
1606
Chris Wilson3cce4692010-10-27 16:11:02 +01001607static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001608i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001609{
Chris Wilson3cce4692010-10-27 16:11:02 +01001610 int ret;
1611
1612 ret = intel_ring_begin(ring, 4);
1613 if (ret)
1614 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001615
Chris Wilson3cce4692010-10-27 16:11:02 +01001616 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1617 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001618 intel_ring_emit(ring,
1619 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson3cce4692010-10-27 16:11:02 +01001620 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001621 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001622
Chris Wilson3cce4692010-10-27 16:11:02 +01001623 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001624}
1625
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001626static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001627gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001628{
1629 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001630 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001631 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001632
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001633 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1634 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001635
Chris Wilson7338aef2012-04-24 21:48:47 +01001636 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001637 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001638 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001639 I915_WRITE_IMR(ring,
1640 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001641 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001642 else
1643 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001644 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001645 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001646 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001647
1648 return true;
1649}
1650
1651static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001652gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001653{
1654 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001655 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001656 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001657
Chris Wilson7338aef2012-04-24 21:48:47 +01001658 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001659 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001660 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001661 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001662 else
1663 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001664 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001665 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001666 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001667}
1668
Ben Widawskya19d2932013-05-28 19:22:30 -07001669static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001670hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001671{
1672 struct drm_device *dev = ring->dev;
1673 struct drm_i915_private *dev_priv = dev->dev_private;
1674 unsigned long flags;
1675
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001676 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001677 return false;
1678
Daniel Vetter59cdb632013-07-04 23:35:28 +02001679 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001680 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001681 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001682 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001683 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001684 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001685
1686 return true;
1687}
1688
1689static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001690hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001691{
1692 struct drm_device *dev = ring->dev;
1693 struct drm_i915_private *dev_priv = dev->dev_private;
1694 unsigned long flags;
1695
Daniel Vetter59cdb632013-07-04 23:35:28 +02001696 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001697 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001698 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001699 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001700 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001701 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001702}
1703
Ben Widawskyabd58f02013-11-02 21:07:09 -07001704static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001705gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001706{
1707 struct drm_device *dev = ring->dev;
1708 struct drm_i915_private *dev_priv = dev->dev_private;
1709 unsigned long flags;
1710
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001711 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001712 return false;
1713
1714 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1715 if (ring->irq_refcount++ == 0) {
1716 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1717 I915_WRITE_IMR(ring,
1718 ~(ring->irq_enable_mask |
1719 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1720 } else {
1721 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1722 }
1723 POSTING_READ(RING_IMR(ring->mmio_base));
1724 }
1725 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1726
1727 return true;
1728}
1729
1730static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001731gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001732{
1733 struct drm_device *dev = ring->dev;
1734 struct drm_i915_private *dev_priv = dev->dev_private;
1735 unsigned long flags;
1736
1737 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1738 if (--ring->irq_refcount == 0) {
1739 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1740 I915_WRITE_IMR(ring,
1741 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1742 } else {
1743 I915_WRITE_IMR(ring, ~0);
1744 }
1745 POSTING_READ(RING_IMR(ring->mmio_base));
1746 }
1747 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1748}
1749
Zou Nan haid1b851f2010-05-21 09:08:57 +08001750static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001751i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001752 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001753 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001754{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001755 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001756
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001757 ret = intel_ring_begin(ring, 2);
1758 if (ret)
1759 return ret;
1760
Chris Wilson78501ea2010-10-27 12:18:21 +01001761 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001762 MI_BATCH_BUFFER_START |
1763 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001764 (dispatch_flags & I915_DISPATCH_SECURE ?
1765 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001766 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001767 intel_ring_advance(ring);
1768
Zou Nan haid1b851f2010-05-21 09:08:57 +08001769 return 0;
1770}
1771
Daniel Vetterb45305f2012-12-17 16:21:27 +01001772/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1773#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001774#define I830_TLB_ENTRIES (2)
1775#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001776static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001777i830_dispatch_execbuffer(struct intel_engine_cs *ring,
John Harrison8e004ef2015-02-13 11:48:10 +00001778 u64 offset, u32 len,
1779 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001780{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001781 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001782 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001783
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001784 ret = intel_ring_begin(ring, 6);
1785 if (ret)
1786 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001787
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001788 /* Evict the invalid PTE TLBs */
1789 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1790 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1791 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1792 intel_ring_emit(ring, cs_offset);
1793 intel_ring_emit(ring, 0xdeadbeef);
1794 intel_ring_emit(ring, MI_NOOP);
1795 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001796
John Harrison8e004ef2015-02-13 11:48:10 +00001797 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001798 if (len > I830_BATCH_LIMIT)
1799 return -ENOSPC;
1800
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001801 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001802 if (ret)
1803 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001804
1805 /* Blit the batch (which has now all relocs applied) to the
1806 * stable batch scratch bo area (so that the CS never
1807 * stumbles over its tlb invalidation bug) ...
1808 */
1809 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1810 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001811 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001812 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001813 intel_ring_emit(ring, 4096);
1814 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001815
Daniel Vetterb45305f2012-12-17 16:21:27 +01001816 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001817 intel_ring_emit(ring, MI_NOOP);
1818 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001819
1820 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001821 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001822 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001823
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001824 ret = intel_ring_begin(ring, 4);
1825 if (ret)
1826 return ret;
1827
1828 intel_ring_emit(ring, MI_BATCH_BUFFER);
John Harrison8e004ef2015-02-13 11:48:10 +00001829 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1830 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001831 intel_ring_emit(ring, offset + len - 8);
1832 intel_ring_emit(ring, MI_NOOP);
1833 intel_ring_advance(ring);
1834
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001835 return 0;
1836}
1837
1838static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001839i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001840 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00001841 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001842{
1843 int ret;
1844
1845 ret = intel_ring_begin(ring, 2);
1846 if (ret)
1847 return ret;
1848
Chris Wilson65f56872012-04-17 16:38:12 +01001849 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
John Harrison8e004ef2015-02-13 11:48:10 +00001850 intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1851 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001852 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001853
Eric Anholt62fdfea2010-05-21 13:26:39 -07001854 return 0;
1855}
1856
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001857static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001858{
Chris Wilson05394f32010-11-08 19:18:58 +00001859 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001860
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001861 obj = ring->status_page.obj;
1862 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001863 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001864
Chris Wilson9da3da62012-06-01 15:20:22 +01001865 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001866 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001867 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001868 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001869}
1870
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001871static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001872{
Chris Wilson05394f32010-11-08 19:18:58 +00001873 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001874
Chris Wilsone3efda42014-04-09 09:19:41 +01001875 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001876 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001877 int ret;
1878
1879 obj = i915_gem_alloc_object(ring->dev, 4096);
1880 if (obj == NULL) {
1881 DRM_ERROR("Failed to allocate status page\n");
1882 return -ENOMEM;
1883 }
1884
1885 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1886 if (ret)
1887 goto err_unref;
1888
Chris Wilson1f767e02014-07-03 17:33:03 -04001889 flags = 0;
1890 if (!HAS_LLC(ring->dev))
1891 /* On g33, we cannot place HWS above 256MiB, so
1892 * restrict its pinning to the low mappable arena.
1893 * Though this restriction is not documented for
1894 * gen4, gen5, or byt, they also behave similarly
1895 * and hang if the HWS is placed at the top of the
1896 * GTT. To generalise, it appears that all !llc
1897 * platforms have issues with us placing the HWS
1898 * above the mappable region (even though we never
1899 * actualy map it).
1900 */
1901 flags |= PIN_MAPPABLE;
1902 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001903 if (ret) {
1904err_unref:
1905 drm_gem_object_unreference(&obj->base);
1906 return ret;
1907 }
1908
1909 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001910 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001911
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001912 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001913 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001914 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001915
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001916 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1917 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001918
1919 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001920}
1921
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001922static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001923{
1924 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001925
1926 if (!dev_priv->status_page_dmah) {
1927 dev_priv->status_page_dmah =
1928 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1929 if (!dev_priv->status_page_dmah)
1930 return -ENOMEM;
1931 }
1932
Chris Wilson6b8294a2012-11-16 11:43:20 +00001933 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1934 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1935
1936 return 0;
1937}
1938
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001939void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1940{
1941 iounmap(ringbuf->virtual_start);
1942 ringbuf->virtual_start = NULL;
1943 i915_gem_object_ggtt_unpin(ringbuf->obj);
1944}
1945
1946int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1947 struct intel_ringbuffer *ringbuf)
1948{
1949 struct drm_i915_private *dev_priv = to_i915(dev);
1950 struct drm_i915_gem_object *obj = ringbuf->obj;
1951 int ret;
1952
1953 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1954 if (ret)
1955 return ret;
1956
1957 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1958 if (ret) {
1959 i915_gem_object_ggtt_unpin(obj);
1960 return ret;
1961 }
1962
1963 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1964 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1965 if (ringbuf->virtual_start == NULL) {
1966 i915_gem_object_ggtt_unpin(obj);
1967 return -EINVAL;
1968 }
1969
1970 return 0;
1971}
1972
Oscar Mateo84c23772014-07-24 17:04:15 +01001973void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001974{
Oscar Mateo2919d292014-07-03 16:28:02 +01001975 drm_gem_object_unreference(&ringbuf->obj->base);
1976 ringbuf->obj = NULL;
1977}
1978
Oscar Mateo84c23772014-07-24 17:04:15 +01001979int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1980 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001981{
Chris Wilsone3efda42014-04-09 09:19:41 +01001982 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001983
1984 obj = NULL;
1985 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001986 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001987 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001988 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001989 if (obj == NULL)
1990 return -ENOMEM;
1991
Akash Goel24f3a8c2014-06-17 10:59:42 +05301992 /* mark ring buffers as read-only from GPU side by default */
1993 obj->gt_ro = 1;
1994
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001995 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001996
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001997 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01001998}
1999
Ben Widawskyc43b5632012-04-16 14:07:40 -07002000static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002001 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002002{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002003 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002004 int ret;
2005
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002006 WARN_ON(ring->buffer);
2007
2008 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2009 if (!ringbuf)
2010 return -ENOMEM;
2011 ring->buffer = ringbuf;
Oscar Mateo8ee14972014-05-22 14:13:34 +01002012
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002013 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01002014 INIT_LIST_HEAD(&ring->active_list);
2015 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01002016 INIT_LIST_HEAD(&ring->execlist_queue);
Chris Wilson06fbca72015-04-07 16:20:36 +01002017 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002018 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02002019 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07002020 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002021
Chris Wilsonb259f672011-03-29 13:19:09 +01002022 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002023
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002024 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01002025 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002026 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002027 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002028 } else {
2029 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002030 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002031 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002032 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002033 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002034
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002035 WARN_ON(ringbuf->obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002036
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002037 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
2038 if (ret) {
2039 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
2040 ring->name, ret);
2041 goto error;
2042 }
2043
2044 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2045 if (ret) {
2046 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
2047 ring->name, ret);
2048 intel_destroy_ringbuffer_obj(ringbuf);
2049 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002050 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002051
Chris Wilson55249ba2010-12-22 14:04:47 +00002052 /* Workaround an erratum on the i830 which causes a hang if
2053 * the TAIL pointer points to within the last 2 cachelines
2054 * of the buffer.
2055 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002056 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01002057 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002058 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00002059
Brad Volkin44e895a2014-05-10 14:10:43 -07002060 ret = i915_cmd_parser_init_ring(ring);
2061 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002062 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002063
Oscar Mateo8ee14972014-05-22 14:13:34 +01002064 return 0;
2065
2066error:
2067 kfree(ringbuf);
2068 ring->buffer = NULL;
2069 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002070}
2071
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002072void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002073{
John Harrison6402c332014-10-31 12:00:26 +00002074 struct drm_i915_private *dev_priv;
2075 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01002076
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002077 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002078 return;
2079
John Harrison6402c332014-10-31 12:00:26 +00002080 dev_priv = to_i915(ring->dev);
2081 ringbuf = ring->buffer;
2082
Chris Wilsone3efda42014-04-09 09:19:41 +01002083 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03002084 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002085
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002086 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01002087 intel_destroy_ringbuffer_obj(ringbuf);
John Harrison6259cea2014-11-24 18:49:29 +00002088 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Chris Wilson78501ea2010-10-27 12:18:21 +01002089
Zou Nan hai8d192152010-11-02 16:31:01 +08002090 if (ring->cleanup)
2091 ring->cleanup(ring);
2092
Chris Wilson78501ea2010-10-27 12:18:21 +01002093 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07002094
2095 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01002096 i915_gem_batch_pool_fini(&ring->batch_pool);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002097
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002098 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002099 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002100}
2101
Chris Wilson595e1ee2015-04-07 16:20:51 +01002102static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002103{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002104 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002105 struct drm_i915_gem_request *request;
John Harrisondbe46462015-03-19 12:30:09 +00002106 int ret, new_space;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002107
Dave Gordonebd0fd42014-11-27 11:22:49 +00002108 if (intel_ring_space(ringbuf) >= n)
2109 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002110
2111 list_for_each_entry(request, &ring->request_list, list) {
John Harrisondbe46462015-03-19 12:30:09 +00002112 new_space = __intel_ring_space(request->postfix, ringbuf->tail,
2113 ringbuf->size);
2114 if (new_space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00002115 break;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002116 }
2117
Chris Wilson595e1ee2015-04-07 16:20:51 +01002118 if (WARN_ON(&request->list == &ring->request_list))
Chris Wilsona71d8d92012-02-15 11:25:36 +00002119 return -ENOSPC;
2120
Daniel Vettera4b3a572014-11-26 14:17:05 +01002121 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002122 if (ret)
2123 return ret;
2124
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002125 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002126
John Harrisondbe46462015-03-19 12:30:09 +00002127 WARN_ON(intel_ring_space(ringbuf) < new_space);
2128
Chris Wilsona71d8d92012-02-15 11:25:36 +00002129 return 0;
2130}
2131
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002132static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002133{
2134 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002135 struct intel_ringbuffer *ringbuf = ring->buffer;
2136 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002137
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002138 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00002139 int ret = ring_wait_for_space(ring, rem);
2140 if (ret)
2141 return ret;
2142 }
2143
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002144 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002145 rem /= 4;
2146 while (rem--)
2147 iowrite32(MI_NOOP, virt++);
2148
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002149 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002150 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002151
2152 return 0;
2153}
2154
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002155int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002156{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002157 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002158 int ret;
2159
2160 /* We need to add any requests required to flush the objects and ring */
John Harrison6259cea2014-11-24 18:49:29 +00002161 if (ring->outstanding_lazy_request) {
John Harrison9400ae52014-11-24 18:49:36 +00002162 ret = i915_add_request(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00002163 if (ret)
2164 return ret;
2165 }
2166
2167 /* Wait upon the last request to be completed */
2168 if (list_empty(&ring->request_list))
2169 return 0;
2170
Daniel Vettera4b3a572014-11-26 14:17:05 +01002171 req = list_entry(ring->request_list.prev,
Chris Wilson3e960502012-11-27 16:22:54 +00002172 struct drm_i915_gem_request,
Daniel Vettera4b3a572014-11-26 14:17:05 +01002173 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002174
Daniel Vettera4b3a572014-11-26 14:17:05 +01002175 return i915_wait_request(req);
Chris Wilson3e960502012-11-27 16:22:54 +00002176}
2177
John Harrison6689cb22015-03-19 12:30:08 +00002178int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002179{
John Harrison6689cb22015-03-19 12:30:08 +00002180 request->ringbuf = request->ring->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002181 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002182}
2183
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002184static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002185 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002186{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002187 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002188 int ret;
2189
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002190 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002191 ret = intel_wrap_ring_buffer(ring);
2192 if (unlikely(ret))
2193 return ret;
2194 }
2195
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002196 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002197 ret = ring_wait_for_space(ring, bytes);
2198 if (unlikely(ret))
2199 return ret;
2200 }
2201
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002202 return 0;
2203}
2204
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002205int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002206 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002207{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002208 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002209 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002210
Daniel Vetter33196de2012-11-14 17:14:05 +01002211 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2212 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002213 if (ret)
2214 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002215
Chris Wilson304d6952014-01-02 14:32:35 +00002216 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2217 if (ret)
2218 return ret;
2219
Chris Wilson9d7730912012-11-27 16:22:52 +00002220 /* Preallocate the olr before touching the ring */
John Harrison6689cb22015-03-19 12:30:08 +00002221 ret = i915_gem_request_alloc(ring, ring->default_context);
Chris Wilson9d7730912012-11-27 16:22:52 +00002222 if (ret)
2223 return ret;
2224
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002225 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002226 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002227}
2228
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002229/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002230int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002231{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002232 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002233 int ret;
2234
2235 if (num_dwords == 0)
2236 return 0;
2237
Chris Wilson18393f62014-04-09 09:19:40 +01002238 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002239 ret = intel_ring_begin(ring, num_dwords);
2240 if (ret)
2241 return ret;
2242
2243 while (num_dwords--)
2244 intel_ring_emit(ring, MI_NOOP);
2245
2246 intel_ring_advance(ring);
2247
2248 return 0;
2249}
2250
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002251void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002252{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002253 struct drm_device *dev = ring->dev;
2254 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002255
John Harrison6259cea2014-11-24 18:49:29 +00002256 BUG_ON(ring->outstanding_lazy_request);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002257
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002258 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002259 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2260 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002261 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002262 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002263 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002264
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002265 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002266 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002267}
2268
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002269static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002270 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002271{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002272 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002273
2274 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002275
Chris Wilson12f55812012-07-05 17:14:01 +01002276 /* Disable notification that the ring is IDLE. The GT
2277 * will then assume that it is busy and bring it out of rc6.
2278 */
2279 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2280 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2281
2282 /* Clear the context id. Here be magic! */
2283 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2284
2285 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002286 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002287 GEN6_BSD_SLEEP_INDICATOR) == 0,
2288 50))
2289 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002290
Chris Wilson12f55812012-07-05 17:14:01 +01002291 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002292 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002293 POSTING_READ(RING_TAIL(ring->mmio_base));
2294
2295 /* Let the ring send IDLE messages to the GT again,
2296 * and so let it sleep to conserve power when idle.
2297 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002298 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002299 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002300}
2301
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002302static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002303 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002304{
Chris Wilson71a77e02011-02-02 12:13:49 +00002305 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002306 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002307
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002308 ret = intel_ring_begin(ring, 4);
2309 if (ret)
2310 return ret;
2311
Chris Wilson71a77e02011-02-02 12:13:49 +00002312 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002313 if (INTEL_INFO(ring->dev)->gen >= 8)
2314 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002315
2316 /* We always require a command barrier so that subsequent
2317 * commands, such as breadcrumb interrupts, are strictly ordered
2318 * wrt the contents of the write cache being flushed to memory
2319 * (and thus being coherent from the CPU).
2320 */
2321 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2322
Jesse Barnes9a289772012-10-26 09:42:42 -07002323 /*
2324 * Bspec vol 1c.5 - video engine command streamer:
2325 * "If ENABLED, all TLBs will be invalidated once the flush
2326 * operation is complete. This bit is only valid when the
2327 * Post-Sync Operation field is a value of 1h or 3h."
2328 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002329 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002330 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2331
Chris Wilson71a77e02011-02-02 12:13:49 +00002332 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002333 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002334 if (INTEL_INFO(ring->dev)->gen >= 8) {
2335 intel_ring_emit(ring, 0); /* upper addr */
2336 intel_ring_emit(ring, 0); /* value */
2337 } else {
2338 intel_ring_emit(ring, 0);
2339 intel_ring_emit(ring, MI_NOOP);
2340 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002341 intel_ring_advance(ring);
2342 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002343}
2344
2345static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002346gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002347 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002348 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002349{
John Harrison8e004ef2015-02-13 11:48:10 +00002350 bool ppgtt = USES_PPGTT(ring->dev) &&
2351 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002352 int ret;
2353
2354 ret = intel_ring_begin(ring, 4);
2355 if (ret)
2356 return ret;
2357
2358 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002359 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002360 intel_ring_emit(ring, lower_32_bits(offset));
2361 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002362 intel_ring_emit(ring, MI_NOOP);
2363 intel_ring_advance(ring);
2364
2365 return 0;
2366}
2367
2368static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002369hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
John Harrison8e004ef2015-02-13 11:48:10 +00002370 u64 offset, u32 len,
2371 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002372{
Akshay Joshi0206e352011-08-16 15:34:10 -04002373 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002374
Akshay Joshi0206e352011-08-16 15:34:10 -04002375 ret = intel_ring_begin(ring, 2);
2376 if (ret)
2377 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002378
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002379 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002380 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002381 (dispatch_flags & I915_DISPATCH_SECURE ?
Chris Wilson77072252014-09-10 12:18:27 +01002382 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002383 /* bit0-7 is the length on GEN6+ */
2384 intel_ring_emit(ring, offset);
2385 intel_ring_advance(ring);
2386
2387 return 0;
2388}
2389
2390static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002391gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002392 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002393 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002394{
2395 int ret;
2396
2397 ret = intel_ring_begin(ring, 2);
2398 if (ret)
2399 return ret;
2400
2401 intel_ring_emit(ring,
2402 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002403 (dispatch_flags & I915_DISPATCH_SECURE ?
2404 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002405 /* bit0-7 is the length on GEN6+ */
2406 intel_ring_emit(ring, offset);
2407 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002408
Akshay Joshi0206e352011-08-16 15:34:10 -04002409 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002410}
2411
Chris Wilson549f7362010-10-19 11:19:32 +01002412/* Blitter support (SandyBridge+) */
2413
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002414static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002415 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002416{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002417 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002418 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002419 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002420
Daniel Vetter6a233c72011-12-14 13:57:07 +01002421 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002422 if (ret)
2423 return ret;
2424
Chris Wilson71a77e02011-02-02 12:13:49 +00002425 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002426 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002427 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002428
2429 /* We always require a command barrier so that subsequent
2430 * commands, such as breadcrumb interrupts, are strictly ordered
2431 * wrt the contents of the write cache being flushed to memory
2432 * (and thus being coherent from the CPU).
2433 */
2434 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2435
Jesse Barnes9a289772012-10-26 09:42:42 -07002436 /*
2437 * Bspec vol 1c.3 - blitter engine command streamer:
2438 * "If ENABLED, all TLBs will be invalidated once the flush
2439 * operation is complete. This bit is only valid when the
2440 * Post-Sync Operation field is a value of 1h or 3h."
2441 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002442 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002443 cmd |= MI_INVALIDATE_TLB;
Chris Wilson71a77e02011-02-02 12:13:49 +00002444 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002445 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002446 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002447 intel_ring_emit(ring, 0); /* upper addr */
2448 intel_ring_emit(ring, 0); /* value */
2449 } else {
2450 intel_ring_emit(ring, 0);
2451 intel_ring_emit(ring, MI_NOOP);
2452 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002453 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002454
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002455 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002456}
2457
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002458int intel_init_render_ring_buffer(struct drm_device *dev)
2459{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002460 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002461 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002462 struct drm_i915_gem_object *obj;
2463 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002464
Daniel Vetter59465b52012-04-11 22:12:48 +02002465 ring->name = "render ring";
2466 ring->id = RCS;
2467 ring->mmio_base = RENDER_RING_BASE;
2468
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002469 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002470 if (i915_semaphore_is_enabled(dev)) {
2471 obj = i915_gem_alloc_object(dev, 4096);
2472 if (obj == NULL) {
2473 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2474 i915.semaphores = 0;
2475 } else {
2476 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2477 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2478 if (ret != 0) {
2479 drm_gem_object_unreference(&obj->base);
2480 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2481 i915.semaphores = 0;
2482 } else
2483 dev_priv->semaphore_obj = obj;
2484 }
2485 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002486
Daniel Vetter8f0e2b92014-12-02 16:19:07 +01002487 ring->init_context = intel_rcs_ctx_init;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002488 ring->add_request = gen6_add_request;
2489 ring->flush = gen8_render_ring_flush;
2490 ring->irq_get = gen8_ring_get_irq;
2491 ring->irq_put = gen8_ring_put_irq;
2492 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2493 ring->get_seqno = gen6_ring_get_seqno;
2494 ring->set_seqno = ring_set_seqno;
2495 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002496 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002497 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002498 ring->semaphore.signal = gen8_rcs_signal;
2499 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002500 }
2501 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002502 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002503 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002504 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002505 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002506 ring->irq_get = gen6_ring_get_irq;
2507 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002508 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002509 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002510 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002511 if (i915_semaphore_is_enabled(dev)) {
2512 ring->semaphore.sync_to = gen6_ring_sync;
2513 ring->semaphore.signal = gen6_signal;
2514 /*
2515 * The current semaphore is only applied on pre-gen8
2516 * platform. And there is no VCS2 ring on the pre-gen8
2517 * platform. So the semaphore between RCS and VCS2 is
2518 * initialized as INVALID. Gen8 will initialize the
2519 * sema between VCS2 and RCS later.
2520 */
2521 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2522 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2523 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2524 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2525 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2526 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2527 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2528 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2529 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2530 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2531 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002532 } else if (IS_GEN5(dev)) {
2533 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002534 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002535 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002536 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002537 ring->irq_get = gen5_ring_get_irq;
2538 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002539 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2540 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002541 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002542 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002543 if (INTEL_INFO(dev)->gen < 4)
2544 ring->flush = gen2_render_ring_flush;
2545 else
2546 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002547 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002548 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002549 if (IS_GEN2(dev)) {
2550 ring->irq_get = i8xx_ring_get_irq;
2551 ring->irq_put = i8xx_ring_put_irq;
2552 } else {
2553 ring->irq_get = i9xx_ring_get_irq;
2554 ring->irq_put = i9xx_ring_put_irq;
2555 }
Daniel Vettere3670312012-04-11 22:12:53 +02002556 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002557 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002558 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002559
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002560 if (IS_HASWELL(dev))
2561 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002562 else if (IS_GEN8(dev))
2563 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002564 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002565 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2566 else if (INTEL_INFO(dev)->gen >= 4)
2567 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2568 else if (IS_I830(dev) || IS_845G(dev))
2569 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2570 else
2571 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002572 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002573 ring->cleanup = render_ring_cleanup;
2574
Daniel Vetterb45305f2012-12-17 16:21:27 +01002575 /* Workaround batchbuffer to combat CS tlb bug. */
2576 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002577 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002578 if (obj == NULL) {
2579 DRM_ERROR("Failed to allocate batch bo\n");
2580 return -ENOMEM;
2581 }
2582
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002583 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002584 if (ret != 0) {
2585 drm_gem_object_unreference(&obj->base);
2586 DRM_ERROR("Failed to ping batch bo\n");
2587 return ret;
2588 }
2589
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002590 ring->scratch.obj = obj;
2591 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002592 }
2593
Daniel Vetter99be1df2014-11-20 00:33:06 +01002594 ret = intel_init_ring_buffer(dev, ring);
2595 if (ret)
2596 return ret;
2597
2598 if (INTEL_INFO(dev)->gen >= 5) {
2599 ret = intel_init_pipe_control(ring);
2600 if (ret)
2601 return ret;
2602 }
2603
2604 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002605}
2606
2607int intel_init_bsd_ring_buffer(struct drm_device *dev)
2608{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002609 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002610 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002611
Daniel Vetter58fa3832012-04-11 22:12:49 +02002612 ring->name = "bsd ring";
2613 ring->id = VCS;
2614
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002615 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002616 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002617 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002618 /* gen6 bsd needs a special wa for tail updates */
2619 if (IS_GEN6(dev))
2620 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002621 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002622 ring->add_request = gen6_add_request;
2623 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002624 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002625 if (INTEL_INFO(dev)->gen >= 8) {
2626 ring->irq_enable_mask =
2627 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2628 ring->irq_get = gen8_ring_get_irq;
2629 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002630 ring->dispatch_execbuffer =
2631 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002632 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002633 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002634 ring->semaphore.signal = gen8_xcs_signal;
2635 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002636 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002637 } else {
2638 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2639 ring->irq_get = gen6_ring_get_irq;
2640 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002641 ring->dispatch_execbuffer =
2642 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002643 if (i915_semaphore_is_enabled(dev)) {
2644 ring->semaphore.sync_to = gen6_ring_sync;
2645 ring->semaphore.signal = gen6_signal;
2646 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2647 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2648 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2649 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2650 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2651 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2652 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2653 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2654 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2655 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2656 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002657 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002658 } else {
2659 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002660 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002661 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002662 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002663 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002664 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002665 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002666 ring->irq_get = gen5_ring_get_irq;
2667 ring->irq_put = gen5_ring_put_irq;
2668 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002669 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002670 ring->irq_get = i9xx_ring_get_irq;
2671 ring->irq_put = i9xx_ring_put_irq;
2672 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002673 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002674 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002675 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002676
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002677 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002678}
Chris Wilson549f7362010-10-19 11:19:32 +01002679
Zhao Yakui845f74a2014-04-17 10:37:37 +08002680/**
Damien Lespiau62659922015-01-29 14:13:40 +00002681 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002682 */
2683int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2684{
2685 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002686 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002687
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002688 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002689 ring->id = VCS2;
2690
2691 ring->write_tail = ring_write_tail;
2692 ring->mmio_base = GEN8_BSD2_RING_BASE;
2693 ring->flush = gen6_bsd_ring_flush;
2694 ring->add_request = gen6_add_request;
2695 ring->get_seqno = gen6_ring_get_seqno;
2696 ring->set_seqno = ring_set_seqno;
2697 ring->irq_enable_mask =
2698 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2699 ring->irq_get = gen8_ring_get_irq;
2700 ring->irq_put = gen8_ring_put_irq;
2701 ring->dispatch_execbuffer =
2702 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002703 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002704 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002705 ring->semaphore.signal = gen8_xcs_signal;
2706 GEN8_RING_SEMAPHORE_INIT;
2707 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002708 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002709
2710 return intel_init_ring_buffer(dev, ring);
2711}
2712
Chris Wilson549f7362010-10-19 11:19:32 +01002713int intel_init_blt_ring_buffer(struct drm_device *dev)
2714{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002715 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002716 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002717
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002718 ring->name = "blitter ring";
2719 ring->id = BCS;
2720
2721 ring->mmio_base = BLT_RING_BASE;
2722 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002723 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002724 ring->add_request = gen6_add_request;
2725 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002726 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002727 if (INTEL_INFO(dev)->gen >= 8) {
2728 ring->irq_enable_mask =
2729 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2730 ring->irq_get = gen8_ring_get_irq;
2731 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002732 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002733 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002734 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002735 ring->semaphore.signal = gen8_xcs_signal;
2736 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002737 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002738 } else {
2739 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2740 ring->irq_get = gen6_ring_get_irq;
2741 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002742 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002743 if (i915_semaphore_is_enabled(dev)) {
2744 ring->semaphore.signal = gen6_signal;
2745 ring->semaphore.sync_to = gen6_ring_sync;
2746 /*
2747 * The current semaphore is only applied on pre-gen8
2748 * platform. And there is no VCS2 ring on the pre-gen8
2749 * platform. So the semaphore between BCS and VCS2 is
2750 * initialized as INVALID. Gen8 will initialize the
2751 * sema between BCS and VCS2 later.
2752 */
2753 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2754 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2755 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2756 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2757 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2758 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2759 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2760 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2761 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2762 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2763 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002764 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002765 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002766
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002767 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002768}
Chris Wilsona7b97612012-07-20 12:41:08 +01002769
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002770int intel_init_vebox_ring_buffer(struct drm_device *dev)
2771{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002772 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002773 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002774
2775 ring->name = "video enhancement ring";
2776 ring->id = VECS;
2777
2778 ring->mmio_base = VEBOX_RING_BASE;
2779 ring->write_tail = ring_write_tail;
2780 ring->flush = gen6_ring_flush;
2781 ring->add_request = gen6_add_request;
2782 ring->get_seqno = gen6_ring_get_seqno;
2783 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002784
2785 if (INTEL_INFO(dev)->gen >= 8) {
2786 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002787 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002788 ring->irq_get = gen8_ring_get_irq;
2789 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002790 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002791 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002792 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002793 ring->semaphore.signal = gen8_xcs_signal;
2794 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002795 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002796 } else {
2797 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2798 ring->irq_get = hsw_vebox_get_irq;
2799 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002800 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002801 if (i915_semaphore_is_enabled(dev)) {
2802 ring->semaphore.sync_to = gen6_ring_sync;
2803 ring->semaphore.signal = gen6_signal;
2804 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2805 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2806 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2807 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2808 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2809 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2810 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2811 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2812 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2813 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2814 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002815 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002816 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002817
2818 return intel_init_ring_buffer(dev, ring);
2819}
2820
Chris Wilsona7b97612012-07-20 12:41:08 +01002821int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002822intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002823{
2824 int ret;
2825
2826 if (!ring->gpu_caches_dirty)
2827 return 0;
2828
2829 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2830 if (ret)
2831 return ret;
2832
2833 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2834
2835 ring->gpu_caches_dirty = false;
2836 return 0;
2837}
2838
2839int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002840intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002841{
2842 uint32_t flush_domains;
2843 int ret;
2844
2845 flush_domains = 0;
2846 if (ring->gpu_caches_dirty)
2847 flush_domains = I915_GEM_GPU_DOMAINS;
2848
2849 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2850 if (ret)
2851 return ret;
2852
2853 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2854
2855 ring->gpu_caches_dirty = false;
2856 return 0;
2857}
Chris Wilsone3efda42014-04-09 09:19:41 +01002858
2859void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002860intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002861{
2862 int ret;
2863
2864 if (!intel_ring_initialized(ring))
2865 return;
2866
2867 ret = intel_ring_idle(ring);
2868 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2869 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2870 ring->name, ret);
2871
2872 stop_ring(ring);
2873}