blob: 706b018e019ed587eb97bf7a1e2540de5f1c088d [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -040098extern int radeon_fastfb;
Alex Deucherda321c82013-04-12 13:55:22 -040099extern int radeon_dpm;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200100
101/*
102 * Copy from radeon_drv.h so we don't have to include both and have conflicting
103 * symbol;
104 */
Jerome Glissebb635562012-05-09 15:34:46 +0200105#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
106#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100107/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200108#define RADEON_IB_POOL_SIZE 16
109#define RADEON_DEBUGFS_MAX_COMPONENTS 32
110#define RADEONFB_CONN_LIMIT 4
111#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200112
Alex Deucher1b370782011-11-17 20:13:28 -0500113/* max number of rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200114#define RADEON_NUM_RINGS 6
Jerome Glissebb635562012-05-09 15:34:46 +0200115
116/* fence seq are set to this number when signaled */
117#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500118
119/* internal ring indices */
120/* r1xx+ has gfx CP ring */
Christian Königf2ba57b2013-04-08 12:41:29 +0200121#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500122
123/* cayman has 2 compute CP rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200124#define CAYMAN_RING_TYPE_CP1_INDEX 1
125#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500126
Alex Deucher4d756582012-09-27 15:08:35 -0400127/* R600+ has an async dma ring */
128#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500129/* cayman add a second async dma ring */
130#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400131
Christian Königf2ba57b2013-04-08 12:41:29 +0200132/* R600+ */
133#define R600_RING_TYPE_UVD_INDEX 5
134
Jerome Glisse721604a2012-01-05 22:11:05 -0500135/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200136#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200137#define RADEON_VA_RESERVED_SIZE (8 << 20)
138#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500139
Alex Deucherec46c762013-01-03 12:07:30 -0500140/* reset flags */
141#define RADEON_RESET_GFX (1 << 0)
142#define RADEON_RESET_COMPUTE (1 << 1)
143#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500144#define RADEON_RESET_CP (1 << 3)
145#define RADEON_RESET_GRBM (1 << 4)
146#define RADEON_RESET_DMA1 (1 << 5)
147#define RADEON_RESET_RLC (1 << 6)
148#define RADEON_RESET_SEM (1 << 7)
149#define RADEON_RESET_IH (1 << 8)
150#define RADEON_RESET_VMC (1 << 9)
151#define RADEON_RESET_MC (1 << 10)
152#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500153
Alex Deucher9e05fa12013-01-24 10:06:33 -0500154/* max cursor sizes (in pixels) */
155#define CURSOR_WIDTH 64
156#define CURSOR_HEIGHT 64
157
158#define CIK_CURSOR_WIDTH 128
159#define CIK_CURSOR_HEIGHT 128
160
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200161/*
162 * Errata workarounds.
163 */
164enum radeon_pll_errata {
165 CHIP_ERRATA_R300_CG = 0x00000001,
166 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
167 CHIP_ERRATA_PLL_DELAY = 0x00000004
168};
169
170
171struct radeon_device;
172
173
174/*
175 * BIOS.
176 */
177bool radeon_get_bios(struct radeon_device *rdev);
178
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500179/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000180 * Dummy page
181 */
182struct radeon_dummy_page {
183 struct page *page;
184 dma_addr_t addr;
185};
186int radeon_dummy_page_init(struct radeon_device *rdev);
187void radeon_dummy_page_fini(struct radeon_device *rdev);
188
189
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190/*
191 * Clocks
192 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200193struct radeon_clock {
194 struct radeon_pll p1pll;
195 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500196 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200197 struct radeon_pll spll;
198 struct radeon_pll mpll;
199 /* 10 Khz units */
200 uint32_t default_mclk;
201 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500202 uint32_t default_dispclk;
203 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400204 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200205};
206
Rafał Miłecki74338742009-11-03 00:53:02 +0100207/*
208 * Power management
209 */
210int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500211void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100212void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400213void radeon_pm_suspend(struct radeon_device *rdev);
214void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500215void radeon_combios_get_power_modes(struct radeon_device *rdev);
216void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab62013-04-08 12:41:31 +0200217int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
218 u8 clock_type,
219 u32 clock,
220 bool strobe_mode,
221 struct atom_clock_dividers *dividers);
Alex Deuchereaa778a2013-02-13 16:38:25 -0500222int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
223 u32 clock,
224 bool strobe_mode,
225 struct atom_mpll_param *mpll_param);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400226void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400227int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
228 u16 voltage_level, u8 voltage_type,
229 u32 *gpio_value, u32 *gpio_mask);
230void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
231 u32 eng_clock, u32 mem_clock);
232int radeon_atom_get_voltage_step(struct radeon_device *rdev,
233 u8 voltage_type, u16 *voltage_step);
Alex Deucher4a6369e2013-04-12 14:04:10 -0400234int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
235 u16 voltage_id, u16 *voltage);
Alex Deucherbeb79f42013-02-19 17:14:43 -0500236int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
237 u16 *voltage,
238 u16 leakage_idx);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400239int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
240 u8 voltage_type,
241 u16 nominal_voltage,
242 u16 *true_voltage);
243int radeon_atom_get_min_voltage(struct radeon_device *rdev,
244 u8 voltage_type, u16 *min_voltage);
245int radeon_atom_get_max_voltage(struct radeon_device *rdev,
246 u8 voltage_type, u16 *max_voltage);
247int radeon_atom_get_voltage_table(struct radeon_device *rdev,
Alex Deucher65171942013-02-13 17:29:54 -0500248 u8 voltage_type, u8 voltage_mode,
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400249 struct atom_voltage_table *voltage_table);
Alex Deucher58653ab2013-02-13 17:04:59 -0500250bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
251 u8 voltage_type, u8 voltage_mode);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400252void radeon_atom_update_memory_dll(struct radeon_device *rdev,
253 u32 mem_clock);
254void radeon_atom_set_ac_timing(struct radeon_device *rdev,
255 u32 mem_clock);
256int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
257 u8 module_index,
258 struct atom_mc_reg_table *reg_table);
259int radeon_atom_get_memory_info(struct radeon_device *rdev,
260 u8 module_index, struct atom_memory_info *mem_info);
261int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
262 bool gddr5, u8 module_index,
263 struct atom_memory_clock_range_table *mclk_range_table);
264int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
265 u16 voltage_id, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400266void rs690_pm_info(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500267extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
268 unsigned *bankh, unsigned *mtaspect,
269 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000270
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200271/*
272 * Fences.
273 */
274struct radeon_fence_driver {
275 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000276 uint64_t gpu_addr;
277 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200278 /* sync_seq is protected by ring emission lock */
279 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200280 atomic64_t last_seq;
Christian König36abaca2012-05-02 15:11:13 +0200281 unsigned long last_activity;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100282 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200283};
284
285struct radeon_fence {
286 struct radeon_device *rdev;
287 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200288 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200289 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400290 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200291 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200292};
293
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000294int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
295int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200296void radeon_fence_driver_fini(struct radeon_device *rdev);
Jerome Glisse76903b92012-12-17 10:29:06 -0500297void radeon_fence_driver_force_completion(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200298int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400299void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200300bool radeon_fence_signaled(struct radeon_fence *fence);
301int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König8a47cc92012-05-09 15:34:48 +0200302int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500303int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200304int radeon_fence_wait_any(struct radeon_device *rdev,
305 struct radeon_fence **fences,
306 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200307struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
308void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200309unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200310bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
311void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
312static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
313 struct radeon_fence *b)
314{
315 if (!a) {
316 return b;
317 }
318
319 if (!b) {
320 return a;
321 }
322
323 BUG_ON(a->ring != b->ring);
324
325 if (a->seq > b->seq) {
326 return a;
327 } else {
328 return b;
329 }
330}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200331
Christian Königee60e292012-08-09 16:21:08 +0200332static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
333 struct radeon_fence *b)
334{
335 if (!a) {
336 return false;
337 }
338
339 if (!b) {
340 return true;
341 }
342
343 BUG_ON(a->ring != b->ring);
344
345 return a->seq < b->seq;
346}
347
Dave Airliee024e112009-06-24 09:48:08 +1000348/*
349 * Tiling registers
350 */
351struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100352 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000353};
354
355#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200356
357/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100358 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200359 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100360struct radeon_mman {
361 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000362 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100363 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100364 bool mem_global_referenced;
365 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100366};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200367
Jerome Glisse721604a2012-01-05 22:11:05 -0500368/* bo virtual address in a specific vm */
369struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200370 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500371 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500372 uint64_t soffset;
373 uint64_t eoffset;
374 uint32_t flags;
375 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200376 unsigned ref_count;
377
378 /* protected by vm mutex */
379 struct list_head vm_list;
380
381 /* constant after initialization */
382 struct radeon_vm *vm;
383 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500384};
385
Jerome Glisse4c788672009-11-20 14:29:23 +0100386struct radeon_bo {
387 /* Protected by gem.mutex */
388 struct list_head list;
389 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100390 u32 placements[3];
391 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100392 struct ttm_buffer_object tbo;
393 struct ttm_bo_kmap_obj kmap;
394 unsigned pin_count;
395 void *kptr;
396 u32 tiling_flags;
397 u32 pitch;
398 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500399 /* list of all virtual address to which this bo
400 * is associated to
401 */
402 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100403 /* Constant after initialization */
404 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100405 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100406
Jerome Glisse409851f2013-04-25 22:29:27 -0400407 struct ttm_bo_kmap_obj dma_buf_vmap;
408 pid_t pid;
Jerome Glisse4c788672009-11-20 14:29:23 +0100409};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100410#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100411
412struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000413 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100414 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200415 uint64_t gpu_offset;
Christian König4474f3a2013-04-08 12:41:28 +0200416 bool written;
417 unsigned domain;
418 unsigned alt_domain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100419 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200420};
421
Jerome Glisse409851f2013-04-25 22:29:27 -0400422int radeon_gem_debugfs_init(struct radeon_device *rdev);
423
Jerome Glisseb15ba512011-11-15 11:48:34 -0500424/* sub-allocation manager, it has to be protected by another lock.
425 * By conception this is an helper for other part of the driver
426 * like the indirect buffer or semaphore, which both have their
427 * locking.
428 *
429 * Principe is simple, we keep a list of sub allocation in offset
430 * order (first entry has offset == 0, last entry has the highest
431 * offset).
432 *
433 * When allocating new object we first check if there is room at
434 * the end total_size - (last_object_offset + last_object_size) >=
435 * alloc_size. If so we allocate new object there.
436 *
437 * When there is not enough room at the end, we start waiting for
438 * each sub object until we reach object_offset+object_size >=
439 * alloc_size, this object then become the sub object we return.
440 *
441 * Alignment can't be bigger than page size.
442 *
443 * Hole are not considered for allocation to keep things simple.
444 * Assumption is that there won't be hole (all object on same
445 * alignment).
446 */
447struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200448 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500449 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200450 struct list_head *hole;
451 struct list_head flist[RADEON_NUM_RINGS];
452 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500453 unsigned size;
454 uint64_t gpu_addr;
455 void *cpu_ptr;
456 uint32_t domain;
457};
458
459struct radeon_sa_bo;
460
461/* sub-allocation buffer */
462struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200463 struct list_head olist;
464 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500465 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200466 unsigned soffset;
467 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200468 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500469};
470
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200471/*
472 * GEM objects.
473 */
474struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100475 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200476 struct list_head objects;
477};
478
479int radeon_gem_init(struct radeon_device *rdev);
480void radeon_gem_fini(struct radeon_device *rdev);
481int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100482 int alignment, int initial_domain,
483 bool discardable, bool kernel,
484 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200485
Dave Airlieff72145b2011-02-07 12:16:14 +1000486int radeon_mode_dumb_create(struct drm_file *file_priv,
487 struct drm_device *dev,
488 struct drm_mode_create_dumb *args);
489int radeon_mode_dumb_mmap(struct drm_file *filp,
490 struct drm_device *dev,
491 uint32_t handle, uint64_t *offset_p);
492int radeon_mode_dumb_destroy(struct drm_file *file_priv,
493 struct drm_device *dev,
494 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200495
496/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500497 * Semaphores.
498 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500499/* everything here is constant */
500struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200501 struct radeon_sa_bo *sa_bo;
502 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500503 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500504};
505
Jerome Glissec1341e52011-12-21 12:13:47 -0500506int radeon_semaphore_create(struct radeon_device *rdev,
507 struct radeon_semaphore **semaphore);
508void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
509 struct radeon_semaphore *semaphore);
510void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
511 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200512int radeon_semaphore_sync_rings(struct radeon_device *rdev,
513 struct radeon_semaphore *semaphore,
Christian König220907d2012-05-10 16:46:43 +0200514 int signaler, int waiter);
Jerome Glissec1341e52011-12-21 12:13:47 -0500515void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200516 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200517 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500518
519/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200520 * GART structures, functions & helpers
521 */
522struct radeon_mc;
523
Matt Turnera77f1712009-10-14 00:34:41 -0400524#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000525#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400526#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500527#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400528
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200529struct radeon_gart {
530 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400531 struct radeon_bo *robj;
532 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200533 unsigned num_gpu_pages;
534 unsigned num_cpu_pages;
535 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200536 struct page **pages;
537 dma_addr_t *pages_addr;
538 bool ready;
539};
540
541int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
542void radeon_gart_table_ram_free(struct radeon_device *rdev);
543int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
544void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400545int radeon_gart_table_vram_pin(struct radeon_device *rdev);
546void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200547int radeon_gart_init(struct radeon_device *rdev);
548void radeon_gart_fini(struct radeon_device *rdev);
549void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
550 int pages);
551int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500552 int pages, struct page **pagelist,
553 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400554void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200555
556
557/*
558 * GPU MC structures, functions & helpers
559 */
560struct radeon_mc {
561 resource_size_t aper_size;
562 resource_size_t aper_base;
563 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000564 /* for some chips with <= 32MB we need to lie
565 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000566 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000567 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000568 u64 gtt_size;
569 u64 gtt_start;
570 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000571 u64 vram_start;
572 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200573 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000574 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200575 int vram_mtrr;
576 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000577 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400578 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400579 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200580};
581
Alex Deucher06b64762010-01-05 11:27:29 -0500582bool radeon_combios_sideport_present(struct radeon_device *rdev);
583bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200584
585/*
586 * GPU scratch registers structures, functions & helpers
587 */
588struct radeon_scratch {
589 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400590 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200591 bool free[32];
592 uint32_t reg[32];
593};
594
595int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
596void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
597
Alex Deucher75efdee2013-03-04 12:47:46 -0500598/*
599 * GPU doorbell structures, functions & helpers
600 */
601struct radeon_doorbell {
602 u32 num_pages;
603 bool free[1024];
604 /* doorbell mmio */
605 resource_size_t base;
606 resource_size_t size;
607 void __iomem *ptr;
608};
609
610int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
611void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200612
613/*
614 * IRQS.
615 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500616
617struct radeon_unpin_work {
618 struct work_struct work;
619 struct radeon_device *rdev;
620 int crtc_id;
621 struct radeon_fence *fence;
622 struct drm_pending_vblank_event *event;
623 struct radeon_bo *old_rbo;
624 u64 new_crtc_base;
625};
626
627struct r500_irq_stat_regs {
628 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400629 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500630};
631
632struct r600_irq_stat_regs {
633 u32 disp_int;
634 u32 disp_int_cont;
635 u32 disp_int_cont2;
636 u32 d1grph_int;
637 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400638 u32 hdmi0_status;
639 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500640};
641
642struct evergreen_irq_stat_regs {
643 u32 disp_int;
644 u32 disp_int_cont;
645 u32 disp_int_cont2;
646 u32 disp_int_cont3;
647 u32 disp_int_cont4;
648 u32 disp_int_cont5;
649 u32 d1grph_int;
650 u32 d2grph_int;
651 u32 d3grph_int;
652 u32 d4grph_int;
653 u32 d5grph_int;
654 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400655 u32 afmt_status1;
656 u32 afmt_status2;
657 u32 afmt_status3;
658 u32 afmt_status4;
659 u32 afmt_status5;
660 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500661};
662
Alex Deuchera59781b2012-11-09 10:45:57 -0500663struct cik_irq_stat_regs {
664 u32 disp_int;
665 u32 disp_int_cont;
666 u32 disp_int_cont2;
667 u32 disp_int_cont3;
668 u32 disp_int_cont4;
669 u32 disp_int_cont5;
670 u32 disp_int_cont6;
671};
672
Alex Deucher6f34be52010-11-21 10:59:01 -0500673union radeon_irq_stat_regs {
674 struct r500_irq_stat_regs r500;
675 struct r600_irq_stat_regs r600;
676 struct evergreen_irq_stat_regs evergreen;
Alex Deuchera59781b2012-11-09 10:45:57 -0500677 struct cik_irq_stat_regs cik;
Alex Deucher6f34be52010-11-21 10:59:01 -0500678};
679
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400680#define RADEON_MAX_HPD_PINS 6
681#define RADEON_MAX_CRTCS 6
Alex Deucherf122c612012-03-30 08:59:57 -0400682#define RADEON_MAX_AFMT_BLOCKS 6
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400683
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200684struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200685 bool installed;
686 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200687 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200688 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200689 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200690 wait_queue_head_t vblank_queue;
691 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200692 bool afmt[RADEON_MAX_AFMT_BLOCKS];
693 union radeon_irq_stat_regs stat_regs;
Alex Deucher4a6369e2013-04-12 14:04:10 -0400694 bool dpm_thermal;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200695};
696
697int radeon_irq_kms_init(struct radeon_device *rdev);
698void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500699void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
700void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500701void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
702void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200703void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
704void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
705void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
706void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200707
708/*
Christian Könige32eb502011-10-23 12:56:27 +0200709 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200710 */
Alex Deucher74652802011-08-25 13:39:48 -0400711
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200712struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200713 struct radeon_sa_bo *sa_bo;
714 uint32_t length_dw;
715 uint64_t gpu_addr;
716 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200717 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200718 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200719 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200720 bool is_const_ib;
Christian König220907d2012-05-10 16:46:43 +0200721 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glisse68470ae2012-05-09 15:35:00 +0200722 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200723};
724
Christian Könige32eb502011-10-23 12:56:27 +0200725struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100726 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200727 volatile uint32_t *ring;
728 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200729 unsigned rptr_offs;
730 unsigned rptr_reg;
Christian König45df6802012-07-06 16:22:55 +0200731 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400732 u64 next_rptr_gpu_addr;
733 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200734 unsigned wptr;
735 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200736 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200737 unsigned ring_size;
738 unsigned ring_free_dw;
739 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200740 unsigned long last_activity;
741 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200742 uint64_t gpu_addr;
743 uint32_t align_mask;
744 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200745 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500746 u32 ptr_reg_shift;
747 u32 ptr_reg_mask;
748 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400749 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500750 u64 last_semaphore_signal_addr;
751 u64 last_semaphore_wait_addr;
Alex Deucher963e81f2013-06-26 17:37:11 -0400752 /* for CIK queues */
753 u32 me;
754 u32 pipe;
755 u32 queue;
756 struct radeon_bo *mqd_obj;
757 u32 doorbell_page_num;
758 u32 doorbell_offset;
759 unsigned wptr_offs;
760};
761
762struct radeon_mec {
763 struct radeon_bo *hpd_eop_obj;
764 u64 hpd_eop_gpu_addr;
765 u32 num_pipe;
766 u32 num_mec;
767 u32 num_queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200768};
769
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500770/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500771 * VM
772 */
Christian Königee60e292012-08-09 16:21:08 +0200773
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200774/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200775#define RADEON_NUM_VM 16
776
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200777/* defines number of bits in page table versus page directory,
778 * a page is 4KB so we have 12 bits offset, 9 bits in the page
779 * table and the remaining 19 bits are in the page directory */
780#define RADEON_VM_BLOCK_SIZE 9
781
782/* number of entries in page table */
783#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
784
Jerome Glisse721604a2012-01-05 22:11:05 -0500785struct radeon_vm {
786 struct list_head list;
787 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200788 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200789
790 /* contains the page directory */
791 struct radeon_sa_bo *page_directory;
792 uint64_t pd_gpu_addr;
793
794 /* array of page tables, one for each page directory entry */
795 struct radeon_sa_bo **page_tables;
796
Jerome Glisse721604a2012-01-05 22:11:05 -0500797 struct mutex mutex;
798 /* last fence for cs using this vm */
799 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200800 /* last flush or NULL if we still need to flush */
801 struct radeon_fence *last_flush;
Jerome Glisse721604a2012-01-05 22:11:05 -0500802};
803
Jerome Glisse721604a2012-01-05 22:11:05 -0500804struct radeon_vm_manager {
Christian König36ff39c2012-05-09 10:07:08 +0200805 struct mutex lock;
Jerome Glisse721604a2012-01-05 22:11:05 -0500806 struct list_head lru_vm;
Christian Königee60e292012-08-09 16:21:08 +0200807 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500808 struct radeon_sa_manager sa_manager;
809 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500810 /* number of VMIDs */
811 unsigned nvm;
812 /* vram base address for page table entry */
813 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500814 /* is vm enabled? */
815 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500816};
817
818/*
819 * file private structure
820 */
821struct radeon_fpriv {
822 struct radeon_vm vm;
823};
824
825/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500826 * R6xx+ IH ring
827 */
828struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100829 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500830 volatile uint32_t *ring;
831 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500832 unsigned ring_size;
833 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500834 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200835 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500836 bool enabled;
837};
838
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400839struct r600_blit_cp_primitives {
840 void (*set_render_target)(struct radeon_device *rdev, int format,
841 int w, int h, u64 gpu_addr);
842 void (*cp_set_surface_sync)(struct radeon_device *rdev,
843 u32 sync_type, u32 size,
844 u64 mc_addr);
845 void (*set_shaders)(struct radeon_device *rdev);
846 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
847 void (*set_tex_resource)(struct radeon_device *rdev,
848 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400849 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400850 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
851 int x2, int y2);
852 void (*draw_auto)(struct radeon_device *rdev);
853 void (*set_default_state)(struct radeon_device *rdev);
854};
855
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000856struct r600_blit {
Jerome Glisse4c788672009-11-20 14:29:23 +0100857 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400858 struct r600_blit_cp_primitives primitives;
859 int max_dim;
860 int ring_size_common;
861 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000862 u64 shader_gpu_addr;
863 u32 vs_offset, ps_offset;
864 u32 state_offset;
865 u32 state_len;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000866};
867
Alex Deucher347e7592012-03-20 17:18:21 -0400868/*
Alex Deucher2948f5e2013-04-12 13:52:52 -0400869 * RLC stuff
Alex Deucher347e7592012-03-20 17:18:21 -0400870 */
Alex Deucher2948f5e2013-04-12 13:52:52 -0400871#include "clearstate_defs.h"
872
873struct radeon_rlc {
Alex Deucher347e7592012-03-20 17:18:21 -0400874 /* for power gating */
875 struct radeon_bo *save_restore_obj;
876 uint64_t save_restore_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400877 volatile uint32_t *sr_ptr;
878 u32 *reg_list;
879 u32 reg_list_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400880 /* for clear state */
881 struct radeon_bo *clear_state_obj;
882 uint64_t clear_state_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400883 volatile uint32_t *cs_ptr;
884 struct cs_section_def *cs_data;
Alex Deucher347e7592012-03-20 17:18:21 -0400885};
886
Jerome Glisse69e130a2011-12-21 12:13:46 -0500887int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200888 struct radeon_ib *ib, struct radeon_vm *vm,
889 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200890void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Alex Deucher43f12142013-02-01 17:32:42 +0100891void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
Christian König4ef72562012-07-13 13:06:00 +0200892int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
893 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200894int radeon_ib_pool_init(struct radeon_device *rdev);
895void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200896int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200897/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400898bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
899 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200900void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
901int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
902int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
903void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
904void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200905void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200906void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
907int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200908void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200909void radeon_ring_lockup_update(struct radeon_ring *ring);
910bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200911unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
912 uint32_t **data);
913int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
914 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200915int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500916 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
917 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200918void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200919
920
Alex Deucher4d756582012-09-27 15:08:35 -0400921/* r600 async dma */
922void r600_dma_stop(struct radeon_device *rdev);
923int r600_dma_resume(struct radeon_device *rdev);
924void r600_dma_fini(struct radeon_device *rdev);
925
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500926void cayman_dma_stop(struct radeon_device *rdev);
927int cayman_dma_resume(struct radeon_device *rdev);
928void cayman_dma_fini(struct radeon_device *rdev);
929
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200930/*
931 * CS.
932 */
933struct radeon_cs_reloc {
934 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100935 struct radeon_bo *robj;
936 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200937 uint32_t handle;
938 uint32_t flags;
939};
940
941struct radeon_cs_chunk {
942 uint32_t chunk_id;
943 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500944 int kpage_idx[2];
945 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200946 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500947 void __user *user_ptr;
948 int last_copied_page;
949 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200950};
951
952struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100953 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200954 struct radeon_device *rdev;
955 struct drm_file *filp;
956 /* chunks */
957 unsigned nchunks;
958 struct radeon_cs_chunk *chunks;
959 uint64_t *chunks_array;
960 /* IB */
961 unsigned idx;
962 /* relocations */
963 unsigned nrelocs;
964 struct radeon_cs_reloc *relocs;
965 struct radeon_cs_reloc **relocs_ptr;
966 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -0500967 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200968 /* indices of various chunks */
969 int chunk_ib_idx;
970 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500971 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400972 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +0200973 struct radeon_ib ib;
974 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200975 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000976 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200977 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500978 u32 cs_flags;
979 u32 ring;
980 s32 priority;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200981};
982
Dave Airlie513bcb42009-09-23 16:56:27 +1000983extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700984extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000985
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200986struct radeon_cs_packet {
987 unsigned idx;
988 unsigned type;
989 unsigned reg;
990 unsigned opcode;
991 int count;
992 unsigned one_reg_wr;
993};
994
995typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
996 struct radeon_cs_packet *pkt,
997 unsigned idx, unsigned reg);
998typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
999 struct radeon_cs_packet *pkt);
1000
1001
1002/*
1003 * AGP
1004 */
1005int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +10001006void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +02001007void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001008void radeon_agp_fini(struct radeon_device *rdev);
1009
1010
1011/*
1012 * Writeback
1013 */
1014struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +01001015 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001016 volatile uint32_t *wb;
1017 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -04001018 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -04001019 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001020};
1021
Alex Deucher724c80e2010-08-27 18:25:25 -04001022#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -04001023#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -04001024#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -05001025#define RADEON_WB_CP1_RPTR_OFFSET 1280
1026#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -04001027#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -04001028#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -05001029#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Christian Königf2ba57b2013-04-08 12:41:29 +02001030#define R600_WB_UVD_RPTR_OFFSET 2560
Alex Deucherd0f8a852010-09-04 05:04:34 -04001031#define R600_WB_EVENT_OFFSET 3072
Alex Deucher963e81f2013-06-26 17:37:11 -04001032#define CIK_WB_CP1_WPTR_OFFSET 3328
1033#define CIK_WB_CP2_WPTR_OFFSET 3584
Alex Deucher724c80e2010-08-27 18:25:25 -04001034
Jerome Glissec93bb852009-07-13 21:04:08 +02001035/**
1036 * struct radeon_pm - power management datas
1037 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
1038 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
1039 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
1040 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
1041 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
1042 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
1043 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
1044 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
1045 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001046 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +02001047 * @needed_bandwidth: current bandwidth needs
1048 *
1049 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001050 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +02001051 * Equation between gpu/memory clock and available bandwidth is hw dependent
1052 * (type of memory, bus size, efficiency, ...)
1053 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001054
1055enum radeon_pm_method {
1056 PM_METHOD_PROFILE,
1057 PM_METHOD_DYNPM,
Alex Deucherda321c82013-04-12 13:55:22 -04001058 PM_METHOD_DPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +01001059};
Alex Deucherce8f5372010-05-07 15:10:16 -04001060
1061enum radeon_dynpm_state {
1062 DYNPM_STATE_DISABLED,
1063 DYNPM_STATE_MINIMUM,
1064 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001065 DYNPM_STATE_ACTIVE,
1066 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -04001067};
1068enum radeon_dynpm_action {
1069 DYNPM_ACTION_NONE,
1070 DYNPM_ACTION_MINIMUM,
1071 DYNPM_ACTION_DOWNCLOCK,
1072 DYNPM_ACTION_UPCLOCK,
1073 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +01001074};
Alex Deucher56278a82009-12-28 13:58:44 -05001075
1076enum radeon_voltage_type {
1077 VOLTAGE_NONE = 0,
1078 VOLTAGE_GPIO,
1079 VOLTAGE_VDDC,
1080 VOLTAGE_SW
1081};
1082
Alex Deucher0ec0e742009-12-23 13:21:58 -05001083enum radeon_pm_state_type {
Alex Deucherda321c82013-04-12 13:55:22 -04001084 /* not used for dpm */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001085 POWER_STATE_TYPE_DEFAULT,
1086 POWER_STATE_TYPE_POWERSAVE,
Alex Deucherda321c82013-04-12 13:55:22 -04001087 /* user selectable states */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001088 POWER_STATE_TYPE_BATTERY,
1089 POWER_STATE_TYPE_BALANCED,
1090 POWER_STATE_TYPE_PERFORMANCE,
Alex Deucherda321c82013-04-12 13:55:22 -04001091 /* internal states */
1092 POWER_STATE_TYPE_INTERNAL_UVD,
1093 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1094 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1095 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1096 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1097 POWER_STATE_TYPE_INTERNAL_BOOT,
1098 POWER_STATE_TYPE_INTERNAL_THERMAL,
1099 POWER_STATE_TYPE_INTERNAL_ACPI,
1100 POWER_STATE_TYPE_INTERNAL_ULV,
Alex Deucher0ec0e742009-12-23 13:21:58 -05001101};
1102
Alex Deucherce8f5372010-05-07 15:10:16 -04001103enum radeon_pm_profile_type {
1104 PM_PROFILE_DEFAULT,
1105 PM_PROFILE_AUTO,
1106 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -04001107 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -04001108 PM_PROFILE_HIGH,
1109};
1110
1111#define PM_PROFILE_DEFAULT_IDX 0
1112#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001113#define PM_PROFILE_MID_SH_IDX 2
1114#define PM_PROFILE_HIGH_SH_IDX 3
1115#define PM_PROFILE_LOW_MH_IDX 4
1116#define PM_PROFILE_MID_MH_IDX 5
1117#define PM_PROFILE_HIGH_MH_IDX 6
1118#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001119
1120struct radeon_pm_profile {
1121 int dpms_off_ps_idx;
1122 int dpms_on_ps_idx;
1123 int dpms_off_cm_idx;
1124 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001125};
1126
Alex Deucher21a81222010-07-02 12:58:16 -04001127enum radeon_int_thermal_type {
1128 THERMAL_TYPE_NONE,
Alex Deucherda321c82013-04-12 13:55:22 -04001129 THERMAL_TYPE_EXTERNAL,
1130 THERMAL_TYPE_EXTERNAL_GPIO,
Alex Deucher21a81222010-07-02 12:58:16 -04001131 THERMAL_TYPE_RV6XX,
1132 THERMAL_TYPE_RV770,
Alex Deucherda321c82013-04-12 13:55:22 -04001133 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
Alex Deucher21a81222010-07-02 12:58:16 -04001134 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001135 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001136 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001137 THERMAL_TYPE_SI,
Alex Deucherda321c82013-04-12 13:55:22 -04001138 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
Alex Deucher51150202012-12-18 22:07:14 -05001139 THERMAL_TYPE_CI,
Alex Deucher21a81222010-07-02 12:58:16 -04001140};
1141
Alex Deucher56278a82009-12-28 13:58:44 -05001142struct radeon_voltage {
1143 enum radeon_voltage_type type;
1144 /* gpio voltage */
1145 struct radeon_gpio_rec gpio;
1146 u32 delay; /* delay in usec from voltage drop to sclk change */
1147 bool active_high; /* voltage drop is active when bit is high */
1148 /* VDDC voltage */
1149 u8 vddc_id; /* index into vddc voltage table */
1150 u8 vddci_id; /* index into vddci voltage table */
1151 bool vddci_enabled;
1152 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001153 u16 voltage;
1154 /* evergreen+ vddci */
1155 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001156};
1157
Alex Deucherd7311172010-05-03 01:13:14 -04001158/* clock mode flags */
1159#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1160
Alex Deucher56278a82009-12-28 13:58:44 -05001161struct radeon_pm_clock_info {
1162 /* memory clock */
1163 u32 mclk;
1164 /* engine clock */
1165 u32 sclk;
1166 /* voltage info */
1167 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001168 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001169 u32 flags;
1170};
1171
Alex Deuchera48b9b42010-04-22 14:03:55 -04001172/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001173#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001174
Alex Deucher56278a82009-12-28 13:58:44 -05001175struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001176 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001177 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001178 /* number of valid clock modes in this power state */
1179 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001180 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001181 /* standardized state flags */
1182 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001183 u32 misc; /* vbios specific flags */
1184 u32 misc2; /* vbios specific flags */
1185 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001186};
1187
Rafał Miłecki27459322010-02-11 22:16:36 +00001188/*
1189 * Some modes are overclocked by very low value, accept them
1190 */
1191#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1192
Alex Deucher2e9d4c02013-04-12 13:58:03 -04001193enum radeon_dpm_auto_throttle_src {
1194 RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
1195 RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1196};
1197
1198enum radeon_dpm_event_src {
1199 RADEON_DPM_EVENT_SRC_ANALOG = 0,
1200 RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
1201 RADEON_DPM_EVENT_SRC_DIGITAL = 2,
1202 RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1203 RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1204};
1205
Alex Deucherda321c82013-04-12 13:55:22 -04001206struct radeon_ps {
1207 u32 caps; /* vbios flags */
1208 u32 class; /* vbios flags */
1209 u32 class2; /* vbios flags */
1210 /* UVD clocks */
1211 u32 vclk;
1212 u32 dclk;
1213 /* asic priv */
1214 void *ps_priv;
1215};
1216
1217struct radeon_dpm_thermal {
1218 /* thermal interrupt work */
1219 struct work_struct work;
1220 /* low temperature threshold */
1221 int min_temp;
1222 /* high temperature threshold */
1223 int max_temp;
1224 /* was interrupt low to high or high to low */
1225 bool high_to_low;
1226};
1227
Alex Deucherd22b7e42012-11-29 19:27:56 -05001228enum radeon_clk_action
1229{
1230 RADEON_SCLK_UP = 1,
1231 RADEON_SCLK_DOWN
1232};
1233
1234struct radeon_blacklist_clocks
1235{
1236 u32 sclk;
1237 u32 mclk;
1238 enum radeon_clk_action action;
1239};
1240
Alex Deucher61b7d602012-11-14 19:57:42 -05001241struct radeon_clock_and_voltage_limits {
1242 u32 sclk;
1243 u32 mclk;
1244 u32 vddc;
1245 u32 vddci;
1246};
1247
1248struct radeon_clock_array {
1249 u32 count;
1250 u32 *values;
1251};
1252
1253struct radeon_clock_voltage_dependency_entry {
1254 u32 clk;
1255 u16 v;
1256};
1257
1258struct radeon_clock_voltage_dependency_table {
1259 u32 count;
1260 struct radeon_clock_voltage_dependency_entry *entries;
1261};
1262
1263struct radeon_cac_leakage_entry {
1264 u16 vddc;
1265 u32 leakage;
1266};
1267
1268struct radeon_cac_leakage_table {
1269 u32 count;
1270 struct radeon_cac_leakage_entry *entries;
1271};
1272
1273struct radeon_dpm_dynamic_state {
1274 struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
1275 struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
1276 struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
1277 struct radeon_clock_array valid_sclk_values;
1278 struct radeon_clock_array valid_mclk_values;
1279 struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
1280 struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
1281 u32 mclk_sclk_ratio;
1282 u32 sclk_mclk_delta;
1283 u16 vddc_vddci_delta;
1284 u16 min_vddc_for_pcie_gen2;
1285 struct radeon_cac_leakage_table cac_leakage_table;
1286};
1287
1288struct radeon_dpm_fan {
1289 u16 t_min;
1290 u16 t_med;
1291 u16 t_high;
1292 u16 pwm_min;
1293 u16 pwm_med;
1294 u16 pwm_high;
1295 u8 t_hyst;
1296 u32 cycle_delay;
1297 u16 t_max;
1298 bool ucode_fan_control;
1299};
1300
Alex Deucherda321c82013-04-12 13:55:22 -04001301struct radeon_dpm {
1302 struct radeon_ps *ps;
1303 /* number of valid power states */
1304 int num_ps;
1305 /* current power state that is active */
1306 struct radeon_ps *current_ps;
1307 /* requested power state */
1308 struct radeon_ps *requested_ps;
1309 /* boot up power state */
1310 struct radeon_ps *boot_ps;
1311 /* default uvd power state */
1312 struct radeon_ps *uvd_ps;
1313 enum radeon_pm_state_type state;
1314 enum radeon_pm_state_type user_state;
1315 u32 platform_caps;
1316 u32 voltage_response_time;
1317 u32 backbias_response_time;
1318 void *priv;
1319 u32 new_active_crtcs;
1320 int new_active_crtc_count;
1321 u32 current_active_crtcs;
1322 int current_active_crtc_count;
Alex Deucher61b7d602012-11-14 19:57:42 -05001323 struct radeon_dpm_dynamic_state dyn_state;
1324 struct radeon_dpm_fan fan;
1325 u32 tdp_limit;
1326 u32 near_tdp_limit;
1327 u32 sq_ramping_threshold;
1328 u32 cac_leakage;
1329 u16 tdp_od_limit;
1330 u32 tdp_adjustment;
1331 u16 load_line_slope;
1332 bool power_control;
Alex Deucher5ca302f2012-11-30 10:56:57 -05001333 bool ac_power;
Alex Deucherda321c82013-04-12 13:55:22 -04001334 /* special states active */
1335 bool thermal_active;
Alex Deucher8a227552013-06-21 15:12:57 -04001336 bool uvd_active;
Alex Deucherda321c82013-04-12 13:55:22 -04001337 /* thermal handling */
1338 struct radeon_dpm_thermal thermal;
1339};
1340
1341void radeon_dpm_enable_power_state(struct radeon_device *rdev,
1342 enum radeon_pm_state_type dpm_state);
1343
1344
Jerome Glissec93bb852009-07-13 21:04:08 +02001345struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001346 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001347 /* write locked while reprogramming mclk */
1348 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001349 u32 active_crtcs;
1350 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001351 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001352 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001353 fixed20_12 max_bandwidth;
1354 fixed20_12 igp_sideport_mclk;
1355 fixed20_12 igp_system_mclk;
1356 fixed20_12 igp_ht_link_clk;
1357 fixed20_12 igp_ht_link_width;
1358 fixed20_12 k8_bandwidth;
1359 fixed20_12 sideport_bandwidth;
1360 fixed20_12 ht_bandwidth;
1361 fixed20_12 core_bandwidth;
1362 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001363 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001364 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001365 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001366 /* number of valid power states */
1367 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001368 int current_power_state_index;
1369 int current_clock_mode_index;
1370 int requested_power_state_index;
1371 int requested_clock_mode_index;
1372 int default_power_state_index;
1373 u32 current_sclk;
1374 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001375 u16 current_vddc;
1376 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001377 u32 default_sclk;
1378 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001379 u16 default_vddc;
1380 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001381 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001382 /* selected pm method */
1383 enum radeon_pm_method pm_method;
1384 /* dynpm power management */
1385 struct delayed_work dynpm_idle_work;
1386 enum radeon_dynpm_state dynpm_state;
1387 enum radeon_dynpm_action dynpm_planned_action;
1388 unsigned long dynpm_action_timeout;
1389 bool dynpm_can_upclock;
1390 bool dynpm_can_downclock;
1391 /* profile-based power management */
1392 enum radeon_pm_profile_type profile;
1393 int profile_index;
1394 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001395 /* internal thermal controller on rv6xx+ */
1396 enum radeon_int_thermal_type int_thermal_type;
1397 struct device *int_hwmon_dev;
Alex Deucherda321c82013-04-12 13:55:22 -04001398 /* dpm */
1399 bool dpm_enabled;
1400 struct radeon_dpm dpm;
Jerome Glissec93bb852009-07-13 21:04:08 +02001401};
1402
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001403int radeon_pm_get_type_index(struct radeon_device *rdev,
1404 enum radeon_pm_state_type ps_type,
1405 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001406/*
1407 * UVD
1408 */
1409#define RADEON_MAX_UVD_HANDLES 10
1410#define RADEON_UVD_STACK_SIZE (1024*1024)
1411#define RADEON_UVD_HEAP_SIZE (1024*1024)
1412
1413struct radeon_uvd {
1414 struct radeon_bo *vcpu_bo;
1415 void *cpu_addr;
1416 uint64_t gpu_addr;
1417 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1418 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
Christian König55b51c82013-04-18 15:25:59 +02001419 struct delayed_work idle_work;
Christian Königf2ba57b2013-04-08 12:41:29 +02001420};
1421
1422int radeon_uvd_init(struct radeon_device *rdev);
1423void radeon_uvd_fini(struct radeon_device *rdev);
1424int radeon_uvd_suspend(struct radeon_device *rdev);
1425int radeon_uvd_resume(struct radeon_device *rdev);
1426int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1427 uint32_t handle, struct radeon_fence **fence);
1428int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1429 uint32_t handle, struct radeon_fence **fence);
1430void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
1431void radeon_uvd_free_handles(struct radeon_device *rdev,
1432 struct drm_file *filp);
1433int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Christian König55b51c82013-04-18 15:25:59 +02001434void radeon_uvd_note_usage(struct radeon_device *rdev);
Christian Königfacd1122013-04-29 11:55:02 +02001435int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1436 unsigned vclk, unsigned dclk,
1437 unsigned vco_min, unsigned vco_max,
1438 unsigned fb_factor, unsigned fb_mask,
1439 unsigned pd_min, unsigned pd_max,
1440 unsigned pd_even,
1441 unsigned *optimal_fb_div,
1442 unsigned *optimal_vclk_div,
1443 unsigned *optimal_dclk_div);
1444int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1445 unsigned cg_upll_func_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001446
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001447struct r600_audio {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001448 int channels;
1449 int rate;
1450 int bits_per_sample;
1451 u8 status_bits;
1452 u8 category_code;
1453};
1454
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001455/*
1456 * Benchmarking
1457 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001458void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001459
1460
1461/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001462 * Testing
1463 */
1464void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001465void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001466 struct radeon_ring *cpA,
1467 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001468void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001469
1470
1471/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001472 * Debugfs
1473 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001474struct radeon_debugfs {
1475 struct drm_info_list *files;
1476 unsigned num_files;
1477};
1478
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001479int radeon_debugfs_add_files(struct radeon_device *rdev,
1480 struct drm_info_list *files,
1481 unsigned nfiles);
1482int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001483
1484
1485/*
1486 * ASIC specific functions.
1487 */
1488struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001489 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001490 void (*fini)(struct radeon_device *rdev);
1491 int (*resume)(struct radeon_device *rdev);
1492 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001493 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001494 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001495 /* ioctl hw specific callback. Some hw might want to perform special
1496 * operation on specific ioctl. For instance on wait idle some hw
1497 * might want to perform and HDP flush through MMIO as it seems that
1498 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1499 * through ring.
1500 */
1501 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1502 /* check if 3D engine is idle */
1503 bool (*gui_idle)(struct radeon_device *rdev);
1504 /* wait for mc_idle */
1505 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001506 /* get the reference clock */
1507 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001508 /* get the gpu clock counter */
1509 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001510 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001511 struct {
1512 void (*tlb_flush)(struct radeon_device *rdev);
1513 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1514 } gart;
Christian König05b07142012-08-06 20:21:10 +02001515 struct {
1516 int (*init)(struct radeon_device *rdev);
1517 void (*fini)(struct radeon_device *rdev);
Christian König2a6f1ab2012-08-11 15:00:30 +02001518
1519 u32 pt_ring_index;
Alex Deucher43f12142013-02-01 17:32:42 +01001520 void (*set_page)(struct radeon_device *rdev,
1521 struct radeon_ib *ib,
1522 uint64_t pe,
Christian Königdce34bf2012-09-17 19:36:18 +02001523 uint64_t addr, unsigned count,
1524 uint32_t incr, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001525 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001526 /* ring specific callbacks */
Christian König4c87bc22011-10-19 19:02:21 +02001527 struct {
1528 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001529 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001530 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001531 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001532 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königeb0c19c2012-02-23 15:18:44 +01001533 int (*cs_parse)(struct radeon_cs_parser *p);
Alex Deucherf7128122012-02-23 17:53:45 -05001534 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1535 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1536 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König312c4a82012-05-02 15:11:09 +02001537 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Alex Deucher498522b2012-10-02 14:43:38 -04001538 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
Alex Deucherf93bdef2013-01-29 14:10:56 -05001539
1540 u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1541 u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1542 void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König4c87bc22011-10-19 19:02:21 +02001543 } ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001544 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001545 struct {
1546 int (*set)(struct radeon_device *rdev);
1547 int (*process)(struct radeon_device *rdev);
1548 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001549 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001550 struct {
1551 /* display watermarks */
1552 void (*bandwidth_update)(struct radeon_device *rdev);
1553 /* get frame count */
1554 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1555 /* wait for vblank */
1556 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001557 /* set backlight level */
1558 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001559 /* get backlight level */
1560 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -04001561 /* audio callbacks */
1562 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1563 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001564 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001565 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001566 struct {
1567 int (*blit)(struct radeon_device *rdev,
1568 uint64_t src_offset,
1569 uint64_t dst_offset,
1570 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001571 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001572 u32 blit_ring_index;
1573 int (*dma)(struct radeon_device *rdev,
1574 uint64_t src_offset,
1575 uint64_t dst_offset,
1576 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001577 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001578 u32 dma_ring_index;
1579 /* method used for bo copy */
1580 int (*copy)(struct radeon_device *rdev,
1581 uint64_t src_offset,
1582 uint64_t dst_offset,
1583 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001584 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001585 /* ring used for bo copies */
1586 u32 copy_ring_index;
1587 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001588 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001589 struct {
1590 int (*set_reg)(struct radeon_device *rdev, int reg,
1591 uint32_t tiling_flags, uint32_t pitch,
1592 uint32_t offset, uint32_t obj_size);
1593 void (*clear_reg)(struct radeon_device *rdev, int reg);
1594 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001595 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001596 struct {
1597 void (*init)(struct radeon_device *rdev);
1598 void (*fini)(struct radeon_device *rdev);
1599 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1600 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1601 } hpd;
Alex Deucherda321c82013-04-12 13:55:22 -04001602 /* static power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001603 struct {
1604 void (*misc)(struct radeon_device *rdev);
1605 void (*prepare)(struct radeon_device *rdev);
1606 void (*finish)(struct radeon_device *rdev);
1607 void (*init_profile)(struct radeon_device *rdev);
1608 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001609 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1610 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1611 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1612 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1613 int (*get_pcie_lanes)(struct radeon_device *rdev);
1614 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1615 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001616 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucher6bd1c382013-06-21 14:38:03 -04001617 int (*get_temperature)(struct radeon_device *rdev);
Alex Deuchera02fa392012-02-23 17:53:41 -05001618 } pm;
Alex Deucherda321c82013-04-12 13:55:22 -04001619 /* dynamic power management */
1620 struct {
1621 int (*init)(struct radeon_device *rdev);
1622 void (*setup_asic)(struct radeon_device *rdev);
1623 int (*enable)(struct radeon_device *rdev);
1624 void (*disable)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001625 int (*pre_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001626 int (*set_power_state)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001627 void (*post_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001628 void (*display_configuration_changed)(struct radeon_device *rdev);
1629 void (*fini)(struct radeon_device *rdev);
1630 u32 (*get_sclk)(struct radeon_device *rdev, bool low);
1631 u32 (*get_mclk)(struct radeon_device *rdev, bool low);
1632 void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
1633 } dpm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001634 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001635 struct {
1636 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1637 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1638 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1639 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001640};
1641
Jerome Glisse21f9a432009-09-11 15:55:33 +02001642/*
1643 * Asic structures
1644 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001645struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001646 const unsigned *reg_safe_bm;
1647 unsigned reg_safe_bm_size;
1648 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001649};
1650
Jerome Glisse21f9a432009-09-11 15:55:33 +02001651struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001652 const unsigned *reg_safe_bm;
1653 unsigned reg_safe_bm_size;
1654 u32 resync_scratch;
1655 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001656};
1657
1658struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001659 unsigned max_pipes;
1660 unsigned max_tile_pipes;
1661 unsigned max_simds;
1662 unsigned max_backends;
1663 unsigned max_gprs;
1664 unsigned max_threads;
1665 unsigned max_stack_entries;
1666 unsigned max_hw_contexts;
1667 unsigned max_gs_threads;
1668 unsigned sx_max_export_size;
1669 unsigned sx_max_export_pos_size;
1670 unsigned sx_max_export_smx_size;
1671 unsigned sq_num_cf_insts;
1672 unsigned tiling_nbanks;
1673 unsigned tiling_npipes;
1674 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001675 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001676 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001677};
1678
1679struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001680 unsigned max_pipes;
1681 unsigned max_tile_pipes;
1682 unsigned max_simds;
1683 unsigned max_backends;
1684 unsigned max_gprs;
1685 unsigned max_threads;
1686 unsigned max_stack_entries;
1687 unsigned max_hw_contexts;
1688 unsigned max_gs_threads;
1689 unsigned sx_max_export_size;
1690 unsigned sx_max_export_pos_size;
1691 unsigned sx_max_export_smx_size;
1692 unsigned sq_num_cf_insts;
1693 unsigned sx_num_of_sets;
1694 unsigned sc_prim_fifo_size;
1695 unsigned sc_hiz_tile_fifo_size;
1696 unsigned sc_earlyz_tile_fifo_fize;
1697 unsigned tiling_nbanks;
1698 unsigned tiling_npipes;
1699 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001700 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001701 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001702};
1703
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001704struct evergreen_asic {
1705 unsigned num_ses;
1706 unsigned max_pipes;
1707 unsigned max_tile_pipes;
1708 unsigned max_simds;
1709 unsigned max_backends;
1710 unsigned max_gprs;
1711 unsigned max_threads;
1712 unsigned max_stack_entries;
1713 unsigned max_hw_contexts;
1714 unsigned max_gs_threads;
1715 unsigned sx_max_export_size;
1716 unsigned sx_max_export_pos_size;
1717 unsigned sx_max_export_smx_size;
1718 unsigned sq_num_cf_insts;
1719 unsigned sx_num_of_sets;
1720 unsigned sc_prim_fifo_size;
1721 unsigned sc_hiz_tile_fifo_size;
1722 unsigned sc_earlyz_tile_fifo_size;
1723 unsigned tiling_nbanks;
1724 unsigned tiling_npipes;
1725 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001726 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001727 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001728};
1729
Alex Deucherfecf1d02011-03-02 20:07:29 -05001730struct cayman_asic {
1731 unsigned max_shader_engines;
1732 unsigned max_pipes_per_simd;
1733 unsigned max_tile_pipes;
1734 unsigned max_simds_per_se;
1735 unsigned max_backends_per_se;
1736 unsigned max_texture_channel_caches;
1737 unsigned max_gprs;
1738 unsigned max_threads;
1739 unsigned max_gs_threads;
1740 unsigned max_stack_entries;
1741 unsigned sx_num_of_sets;
1742 unsigned sx_max_export_size;
1743 unsigned sx_max_export_pos_size;
1744 unsigned sx_max_export_smx_size;
1745 unsigned max_hw_contexts;
1746 unsigned sq_num_cf_insts;
1747 unsigned sc_prim_fifo_size;
1748 unsigned sc_hiz_tile_fifo_size;
1749 unsigned sc_earlyz_tile_fifo_size;
1750
1751 unsigned num_shader_engines;
1752 unsigned num_shader_pipes_per_simd;
1753 unsigned num_tile_pipes;
1754 unsigned num_simds_per_se;
1755 unsigned num_backends_per_se;
1756 unsigned backend_disable_mask_per_asic;
1757 unsigned backend_map;
1758 unsigned num_texture_channel_caches;
1759 unsigned mem_max_burst_length_bytes;
1760 unsigned mem_row_size_in_kb;
1761 unsigned shader_engine_tile_size;
1762 unsigned num_gpus;
1763 unsigned multi_gpu_tile_size;
1764
1765 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001766};
1767
Alex Deucher0a96d722012-03-20 17:18:11 -04001768struct si_asic {
1769 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001770 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001771 unsigned max_cu_per_sh;
1772 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001773 unsigned max_backends_per_se;
1774 unsigned max_texture_channel_caches;
1775 unsigned max_gprs;
1776 unsigned max_gs_threads;
1777 unsigned max_hw_contexts;
1778 unsigned sc_prim_fifo_size_frontend;
1779 unsigned sc_prim_fifo_size_backend;
1780 unsigned sc_hiz_tile_fifo_size;
1781 unsigned sc_earlyz_tile_fifo_size;
1782
Alex Deucher0a96d722012-03-20 17:18:11 -04001783 unsigned num_tile_pipes;
1784 unsigned num_backends_per_se;
1785 unsigned backend_disable_mask_per_asic;
1786 unsigned backend_map;
1787 unsigned num_texture_channel_caches;
1788 unsigned mem_max_burst_length_bytes;
1789 unsigned mem_row_size_in_kb;
1790 unsigned shader_engine_tile_size;
1791 unsigned num_gpus;
1792 unsigned multi_gpu_tile_size;
1793
1794 unsigned tile_config;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -04001795 uint32_t tile_mode_array[32];
Alex Deucher0a96d722012-03-20 17:18:11 -04001796};
1797
Alex Deucher8cc1a532013-04-09 12:41:24 -04001798struct cik_asic {
1799 unsigned max_shader_engines;
1800 unsigned max_tile_pipes;
1801 unsigned max_cu_per_sh;
1802 unsigned max_sh_per_se;
1803 unsigned max_backends_per_se;
1804 unsigned max_texture_channel_caches;
1805 unsigned max_gprs;
1806 unsigned max_gs_threads;
1807 unsigned max_hw_contexts;
1808 unsigned sc_prim_fifo_size_frontend;
1809 unsigned sc_prim_fifo_size_backend;
1810 unsigned sc_hiz_tile_fifo_size;
1811 unsigned sc_earlyz_tile_fifo_size;
1812
1813 unsigned num_tile_pipes;
1814 unsigned num_backends_per_se;
1815 unsigned backend_disable_mask_per_asic;
1816 unsigned backend_map;
1817 unsigned num_texture_channel_caches;
1818 unsigned mem_max_burst_length_bytes;
1819 unsigned mem_row_size_in_kb;
1820 unsigned shader_engine_tile_size;
1821 unsigned num_gpus;
1822 unsigned multi_gpu_tile_size;
1823
1824 unsigned tile_config;
Alex Deucher39aee492013-04-10 13:41:25 -04001825 uint32_t tile_mode_array[32];
Alex Deucher8cc1a532013-04-09 12:41:24 -04001826};
1827
Jerome Glisse068a1172009-06-17 13:28:30 +02001828union radeon_asic_config {
1829 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001830 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001831 struct r600_asic r600;
1832 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001833 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001834 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001835 struct si_asic si;
Alex Deucher8cc1a532013-04-09 12:41:24 -04001836 struct cik_asic cik;
Jerome Glisse068a1172009-06-17 13:28:30 +02001837};
1838
Daniel Vetter0a10c852010-03-11 21:19:14 +00001839/*
1840 * asic initizalization from radeon_asic.c
1841 */
1842void radeon_agp_disable(struct radeon_device *rdev);
1843int radeon_asic_init(struct radeon_device *rdev);
1844
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001845
1846/*
1847 * IOCTL.
1848 */
1849int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1850 struct drm_file *filp);
1851int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1852 struct drm_file *filp);
1853int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1854 struct drm_file *file_priv);
1855int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1856 struct drm_file *file_priv);
1857int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1858 struct drm_file *file_priv);
1859int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1860 struct drm_file *file_priv);
1861int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1862 struct drm_file *filp);
1863int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1864 struct drm_file *filp);
1865int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1866 struct drm_file *filp);
1867int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1868 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001869int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1870 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001871int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001872int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1873 struct drm_file *filp);
1874int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1875 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001876
Alex Deucher16cdf042011-10-28 10:30:02 -04001877/* VRAM scratch page for HDP bug, default vram page */
1878struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001879 struct radeon_bo *robj;
1880 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001881 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001882};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001883
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001884/*
1885 * ACPI
1886 */
1887struct radeon_atif_notification_cfg {
1888 bool enabled;
1889 int command_code;
1890};
1891
1892struct radeon_atif_notifications {
1893 bool display_switch;
1894 bool expansion_mode_change;
1895 bool thermal_state;
1896 bool forced_power_state;
1897 bool system_power_state;
1898 bool display_conf_change;
1899 bool px_gfx_switch;
1900 bool brightness_change;
1901 bool dgpu_display_event;
1902};
1903
1904struct radeon_atif_functions {
1905 bool system_params;
1906 bool sbios_requests;
1907 bool select_active_disp;
1908 bool lid_state;
1909 bool get_tv_standard;
1910 bool set_tv_standard;
1911 bool get_panel_expansion_mode;
1912 bool set_panel_expansion_mode;
1913 bool temperature_change;
1914 bool graphics_device_types;
1915};
1916
1917struct radeon_atif {
1918 struct radeon_atif_notifications notifications;
1919 struct radeon_atif_functions functions;
1920 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001921 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001922};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001923
Alex Deuchere3a15922012-08-16 11:13:43 -04001924struct radeon_atcs_functions {
1925 bool get_ext_state;
1926 bool pcie_perf_req;
1927 bool pcie_dev_rdy;
1928 bool pcie_bus_width;
1929};
1930
1931struct radeon_atcs {
1932 struct radeon_atcs_functions functions;
1933};
1934
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001935/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001936 * Core structure, functions and helpers.
1937 */
1938typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1939typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1940
1941struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001942 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001943 struct drm_device *ddev;
1944 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04001945 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001946 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001947 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001948 enum radeon_family family;
1949 unsigned long flags;
1950 int usec_timeout;
1951 enum radeon_pll_errata pll_errata;
1952 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001953 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001954 int disp_priority;
1955 /* BIOS */
1956 uint8_t *bios;
1957 bool is_atom_bios;
1958 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001959 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001960 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001961 resource_size_t rmmio_base;
1962 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01001963 /* protects concurrent MM_INDEX/DATA based register access */
1964 spinlock_t mmio_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001965 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001966 radeon_rreg_t mc_rreg;
1967 radeon_wreg_t mc_wreg;
1968 radeon_rreg_t pll_rreg;
1969 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001970 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001971 radeon_rreg_t pciep_rreg;
1972 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001973 /* io port */
1974 void __iomem *rio_mem;
1975 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001976 struct radeon_clock clock;
1977 struct radeon_mc mc;
1978 struct radeon_gart gart;
1979 struct radeon_mode_info mode_info;
1980 struct radeon_scratch scratch;
Alex Deucher75efdee2013-03-04 12:47:46 -05001981 struct radeon_doorbell doorbell;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001982 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001983 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02001984 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02001985 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02001986 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02001987 bool ib_pool_ready;
1988 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001989 struct radeon_irq irq;
1990 struct radeon_asic *asic;
1991 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001992 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02001993 struct radeon_uvd uvd;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001994 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001995 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001996 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001997 bool shutdown;
1998 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001999 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02002000 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04002001 bool fastfb_working; /* IGP feature*/
Dave Airliee024e112009-06-24 09:48:08 +10002002 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002003 const struct firmware *me_fw; /* all family ME firmware */
2004 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002005 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05002006 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04002007 const struct firmware *ce_fw; /* SI CE firmware */
Christian Königf2ba57b2013-04-08 12:41:29 +02002008 const struct firmware *uvd_fw; /* UVD firmware */
Alex Deucher02c81322012-12-18 21:43:07 -05002009 const struct firmware *mec_fw; /* CIK MEC firmware */
Alex Deucher21a93e12013-04-09 12:47:11 -04002010 const struct firmware *sdma_fw; /* CIK SDMA firmware */
Alex Deucher66229b22013-06-26 00:11:19 -04002011 const struct firmware *smc_fw; /* SMC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002012 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04002013 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04002014 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002015 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher2948f5e2013-04-12 13:52:52 -04002016 struct radeon_rlc rlc;
Alex Deucher963e81f2013-06-26 17:37:11 -04002017 struct radeon_mec mec;
Alex Deucherd4877cf2009-12-04 16:56:37 -05002018 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04002019 struct work_struct audio_work;
Alex Deucher8f61b342013-06-14 09:13:52 -04002020 struct work_struct reset_work;
Alex Deucher18917b62010-02-01 16:02:25 -05002021 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05002022 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Rafał Miłecki3299de92012-05-14 21:25:57 +02002023 bool audio_enabled;
Alex Deucher948bee32013-05-14 12:08:35 -04002024 bool has_uvd;
Rafał Miłecki3299de92012-05-14 21:25:57 +02002025 struct r600_audio audio_status; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04002026 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002027 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10002028 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002029 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04002030 /* i2c buses */
2031 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02002032 /* debugfs */
2033 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
2034 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05002035 /* virtual memory */
2036 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02002037 struct mutex gpu_clock_mutex;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002038 /* ACPI interface */
2039 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04002040 struct radeon_atcs atcs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002041};
2042
2043int radeon_device_init(struct radeon_device *rdev,
2044 struct drm_device *ddev,
2045 struct pci_dev *pdev,
2046 uint32_t flags);
2047void radeon_device_fini(struct radeon_device *rdev);
2048int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
2049
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002050uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
2051 bool always_indirect);
2052void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
2053 bool always_indirect);
Andi Kleen6fcbef72011-10-13 16:08:42 -07002054u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
2055void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04002056
Alex Deucher75efdee2013-03-04 12:47:46 -05002057u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset);
2058void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v);
2059
Jerome Glisse4c788672009-11-20 14:29:23 +01002060/*
2061 * Cast helper
2062 */
2063#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002064
2065/*
2066 * Registers read & write functions.
2067 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002068#define RREG8(reg) readb((rdev->rmmio) + (reg))
2069#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
2070#define RREG16(reg) readw((rdev->rmmio) + (reg))
2071#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002072#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
2073#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
2074#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
2075#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
2076#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002077#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2078#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2079#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
2080#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
2081#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
2082#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10002083#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
2084#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Alex Deucher492d2b62012-10-25 16:06:59 -04002085#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
2086#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002087#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
2088#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
Alex Deucherff82bbc2013-04-12 11:27:20 -04002089#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
2090#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
Alex Deucher46f95642013-04-12 11:49:51 -04002091#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
2092#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
Alex Deucher792edd62013-02-14 18:18:12 -05002093#define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
2094#define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
2095#define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
2096#define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002097#define WREG32_P(reg, val, mask) \
2098 do { \
2099 uint32_t tmp_ = RREG32(reg); \
2100 tmp_ &= (mask); \
2101 tmp_ |= ((val) & ~(mask)); \
2102 WREG32(reg, tmp_); \
2103 } while (0)
Rafał Miłeckid5169fc2013-04-14 01:26:19 +02002104#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2105#define WREG32_OR(reg, or) WREG32_P(reg, or, ~or)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002106#define WREG32_PLL_P(reg, val, mask) \
2107 do { \
2108 uint32_t tmp_ = RREG32_PLL(reg); \
2109 tmp_ &= (mask); \
2110 tmp_ |= ((val) & ~(mask)); \
2111 WREG32_PLL(reg, tmp_); \
2112 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002113#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04002114#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
2115#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002116
Alex Deucher75efdee2013-03-04 12:47:46 -05002117#define RDOORBELL32(offset) cik_mm_rdoorbell(rdev, (offset))
2118#define WDOORBELL32(offset, v) cik_mm_wdoorbell(rdev, (offset), (v))
2119
Dave Airliede1b2892009-08-12 18:43:14 +10002120/*
2121 * Indirect registers accessor
2122 */
2123static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
2124{
2125 uint32_t r;
2126
2127 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2128 r = RREG32(RADEON_PCIE_DATA);
2129 return r;
2130}
2131
2132static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2133{
2134 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2135 WREG32(RADEON_PCIE_DATA, (v));
2136}
2137
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002138static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
2139{
2140 u32 r;
2141
2142 WREG32(TN_SMC_IND_INDEX_0, (reg));
2143 r = RREG32(TN_SMC_IND_DATA_0);
2144 return r;
2145}
2146
2147static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2148{
2149 WREG32(TN_SMC_IND_INDEX_0, (reg));
2150 WREG32(TN_SMC_IND_DATA_0, (v));
2151}
2152
Alex Deucherff82bbc2013-04-12 11:27:20 -04002153static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
2154{
2155 u32 r;
2156
2157 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2158 r = RREG32(R600_RCU_DATA);
2159 return r;
2160}
2161
2162static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2163{
2164 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2165 WREG32(R600_RCU_DATA, (v));
2166}
2167
Alex Deucher46f95642013-04-12 11:49:51 -04002168static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
2169{
2170 u32 r;
2171
2172 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2173 r = RREG32(EVERGREEN_CG_IND_DATA);
2174 return r;
2175}
2176
2177static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2178{
2179 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2180 WREG32(EVERGREEN_CG_IND_DATA, (v));
2181}
2182
Alex Deucher792edd62013-02-14 18:18:12 -05002183static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
2184{
2185 u32 r;
2186
2187 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2188 r = RREG32(EVERGREEN_PIF_PHY0_DATA);
2189 return r;
2190}
2191
2192static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2193{
2194 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2195 WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
2196}
2197
2198static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
2199{
2200 u32 r;
2201
2202 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2203 r = RREG32(EVERGREEN_PIF_PHY1_DATA);
2204 return r;
2205}
2206
2207static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2208{
2209 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2210 WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
2211}
2212
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002213void r100_pll_errata_after_index(struct radeon_device *rdev);
2214
2215
2216/*
2217 * ASICs helpers.
2218 */
Dave Airlieb995e432009-07-14 02:02:32 +10002219#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
2220 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002221#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
2222 (rdev->family == CHIP_RV200) || \
2223 (rdev->family == CHIP_RS100) || \
2224 (rdev->family == CHIP_RS200) || \
2225 (rdev->family == CHIP_RV250) || \
2226 (rdev->family == CHIP_RV280) || \
2227 (rdev->family == CHIP_RS300))
2228#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
2229 (rdev->family == CHIP_RV350) || \
2230 (rdev->family == CHIP_R350) || \
2231 (rdev->family == CHIP_RV380) || \
2232 (rdev->family == CHIP_R420) || \
2233 (rdev->family == CHIP_R423) || \
2234 (rdev->family == CHIP_RV410) || \
2235 (rdev->family == CHIP_RS400) || \
2236 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05002237#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
2238 (rdev->ddev->pdev->device == 0x9443) || \
2239 (rdev->ddev->pdev->device == 0x944B) || \
2240 (rdev->ddev->pdev->device == 0x9506) || \
2241 (rdev->ddev->pdev->device == 0x9509) || \
2242 (rdev->ddev->pdev->device == 0x950F) || \
2243 (rdev->ddev->pdev->device == 0x689C) || \
2244 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002245#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05002246#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
2247 (rdev->family == CHIP_RS690) || \
2248 (rdev->family == CHIP_RS740) || \
2249 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002250#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
2251#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002252#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05002253#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
2254 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05002255#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04002256#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
2257#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
2258 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05002259#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Alex Deucherb5d9d722012-07-26 18:53:55 -04002260#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
Alex Deuchere2829172013-06-07 11:37:11 -04002261#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002262
Alex Deucherdc50ba72013-06-26 00:33:35 -04002263#define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
2264 (rdev->ddev->pdev->device == 0x6850) || \
2265 (rdev->ddev->pdev->device == 0x6858) || \
2266 (rdev->ddev->pdev->device == 0x6859) || \
2267 (rdev->ddev->pdev->device == 0x6840) || \
2268 (rdev->ddev->pdev->device == 0x6841) || \
2269 (rdev->ddev->pdev->device == 0x6842) || \
2270 (rdev->ddev->pdev->device == 0x6843))
2271
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002272/*
2273 * BIOS helpers.
2274 */
2275#define RBIOS8(i) (rdev->bios[i])
2276#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2277#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2278
2279int radeon_combios_init(struct radeon_device *rdev);
2280void radeon_combios_fini(struct radeon_device *rdev);
2281int radeon_atombios_init(struct radeon_device *rdev);
2282void radeon_atombios_fini(struct radeon_device *rdev);
2283
2284
2285/*
2286 * RING helpers.
2287 */
Andi Kleence580fa2011-10-13 16:08:47 -07002288#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02002289static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002290{
Christian Könige32eb502011-10-23 12:56:27 +02002291 ring->ring[ring->wptr++] = v;
2292 ring->wptr &= ring->ptr_mask;
2293 ring->count_dw--;
2294 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002295}
Andi Kleence580fa2011-10-13 16:08:47 -07002296#else
2297/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02002298void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07002299#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002300
2301/*
2302 * ASICs macro.
2303 */
Jerome Glisse068a1172009-06-17 13:28:30 +02002304#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002305#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
2306#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
2307#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian Königeb0c19c2012-02-23 15:18:44 +01002308#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10002309#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00002310#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05002311#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
2312#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02002313#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2314#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Alex Deucher43f12142013-02-01 17:32:42 +01002315#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucherf7128122012-02-23 17:53:45 -05002316#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
2317#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
2318#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02002319#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05002320#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Christian König312c4a82012-05-02 15:11:09 +02002321#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
Alex Deucher498522b2012-10-02 14:43:38 -04002322#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
Alex Deucherf93bdef2013-01-29 14:10:56 -05002323#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_rptr((rdev), (r))
2324#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_wptr((rdev), (r))
2325#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].set_wptr((rdev), (r))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05002326#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2327#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002328#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002329#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04002330#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Alex Deuchera973bea2013-04-18 11:32:16 -04002331#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2332#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
Christian König4c87bc22011-10-19 19:02:21 +02002333#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
2334#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05002335#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
2336#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
2337#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
2338#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2339#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2340#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05002341#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2342#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2343#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2344#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2345#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2346#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2347#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02002348#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucher6bd1c382013-06-21 14:38:03 -04002349#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05002350#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2351#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002352#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05002353#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2354#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2355#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2356#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04002357#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05002358#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2359#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2360#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2361#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2362#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002363#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
2364#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
2365#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
2366#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2367#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05002368#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05002369#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002370#define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
2371#define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
2372#define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
2373#define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002374#define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002375#define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002376#define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002377#define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
2378#define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
2379#define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
2380#define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
2381#define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002382
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002383/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002384/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002385extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05002386extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002387extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002388extern int radeon_modeset_init(struct radeon_device *rdev);
2389extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002390extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04002391extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04002392extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10002393extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002394extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002395extern void radeon_wb_fini(struct radeon_device *rdev);
2396extern int radeon_wb_init(struct radeon_device *rdev);
2397extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002398extern void radeon_surface_init(struct radeon_device *rdev);
2399extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02002400extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02002401extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01002402extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01002403extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00002404extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2405extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002406extern int radeon_resume_kms(struct drm_device *dev);
2407extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10002408extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Alex Deucher2e1b65f2013-02-26 11:26:51 -05002409extern void radeon_program_register_sequence(struct radeon_device *rdev,
2410 const u32 *registers,
2411 const u32 array_size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002412
Daniel Vetter3574dda2011-02-18 17:59:19 +01002413/*
Jerome Glisse721604a2012-01-05 22:11:05 -05002414 * vm
2415 */
2416int radeon_vm_manager_init(struct radeon_device *rdev);
2417void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian Königd72d43c2012-10-09 13:31:18 +02002418void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05002419void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königddf03f52012-08-09 20:02:28 +02002420int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König13e55c32012-10-09 13:31:19 +02002421void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königee60e292012-08-09 16:21:08 +02002422struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2423 struct radeon_vm *vm, int ring);
2424void radeon_vm_fence(struct radeon_device *rdev,
2425 struct radeon_vm *vm,
2426 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02002427uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Jerome Glisse721604a2012-01-05 22:11:05 -05002428int radeon_vm_bo_update_pte(struct radeon_device *rdev,
2429 struct radeon_vm *vm,
2430 struct radeon_bo *bo,
2431 struct ttm_mem_reg *mem);
2432void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2433 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02002434struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2435 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02002436struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2437 struct radeon_vm *vm,
2438 struct radeon_bo *bo);
2439int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2440 struct radeon_bo_va *bo_va,
2441 uint64_t offset,
2442 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05002443int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02002444 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05002445
Alex Deucherf122c612012-03-30 08:59:57 -04002446/* audio */
2447void r600_audio_update_hdmi(struct work_struct *work);
Jerome Glisse721604a2012-01-05 22:11:05 -05002448
2449/*
Alex Deucher16cdf042011-10-28 10:30:02 -04002450 * R600 vram scratch functions
2451 */
2452int r600_vram_scratch_init(struct radeon_device *rdev);
2453void r600_vram_scratch_fini(struct radeon_device *rdev);
2454
2455/*
Jerome Glisse285484e2011-12-16 17:03:42 -05002456 * r600 cs checking helper
2457 */
2458unsigned r600_mip_minify(unsigned size, unsigned level);
2459bool r600_fmt_is_valid_color(u32 format);
2460bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2461int r600_fmt_get_blocksize(u32 format);
2462int r600_fmt_get_nblocksx(u32 format, u32 w);
2463int r600_fmt_get_nblocksy(u32 format, u32 h);
2464
2465/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01002466 * r600 functions used by radeon_encoder.c
2467 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02002468struct radeon_hdmi_acr {
2469 u32 clock;
2470
2471 int n_32khz;
2472 int cts_32khz;
2473
2474 int n_44_1khz;
2475 int cts_44_1khz;
2476
2477 int n_48khz;
2478 int cts_48khz;
2479
2480};
2481
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002482extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2483
Alex Deucher416a2bd2012-05-31 19:00:25 -04002484extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2485 u32 tiling_pipe_num,
2486 u32 max_rb_num,
2487 u32 total_max_rb_num,
2488 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04002489
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002490/*
2491 * evergreen functions used by radeon_encoder.c
2492 */
2493
Alex Deucher0af62b02011-01-06 21:19:31 -05002494extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002495extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05002496
Alex Deucherc4917072012-07-31 17:14:35 -04002497/* radeon_acpi.c */
2498#if defined(CONFIG_ACPI)
2499extern int radeon_acpi_init(struct radeon_device *rdev);
2500extern void radeon_acpi_fini(struct radeon_device *rdev);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002501extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
2502extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
Alex Deuchere37e6a02013-02-13 15:47:24 -05002503 u8 perf_req, bool advertise);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002504extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
Alex Deucherc4917072012-07-31 17:14:35 -04002505#else
2506static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2507static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2508#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04002509
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002510int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2511 struct radeon_cs_packet *pkt,
2512 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05002513bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05002514void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2515 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05002516int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2517 struct radeon_cs_reloc **cs_reloc,
2518 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05002519int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2520 uint32_t *vline_start_end,
2521 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002522
Jerome Glisse4c788672009-11-20 14:29:23 +01002523#include "radeon_object.h"
2524
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002525#endif